hal_rx.h 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  156. ((*(((unsigned int *) buff_addr_info) + \
  157. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  158. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  159. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  160. /*
  161. * macro to set the manager into the rxdma ring entry
  162. */
  163. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  164. ((*(((unsigned int *) buff_addr_info) + \
  165. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  166. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  169. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  170. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  171. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  172. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  173. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  174. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  175. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  176. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  177. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  178. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  179. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  180. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  181. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  182. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  183. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  184. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  185. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  186. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  187. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  188. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  189. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  191. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  192. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  193. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  194. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  195. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  196. /* TODO: Convert the following structure fields accesseses to offsets */
  197. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  198. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  199. (((struct reo_destination_ring *) \
  200. reo_desc)->buf_or_link_desc_addr_info)))
  201. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  202. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  203. (((struct reo_destination_ring *) \
  204. reo_desc)->buf_or_link_desc_addr_info)))
  205. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  206. (HAL_RX_BUF_COOKIE_GET(& \
  207. (((struct reo_destination_ring *) \
  208. reo_desc)->buf_or_link_desc_addr_info)))
  209. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  210. ((mpdu_info_ptr \
  211. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  212. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  213. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  214. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  215. ((mpdu_info_ptr \
  216. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  217. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  218. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  219. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  220. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  221. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  222. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  223. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  224. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  225. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  226. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  227. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  228. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  229. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  230. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  231. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  232. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  233. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  234. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  235. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  236. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  237. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  238. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  239. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  240. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  241. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  242. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  243. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  244. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  245. /*
  246. * NOTE: None of the following _GET macros need a right
  247. * shift by the corresponding _LSB. This is because, they are
  248. * finally taken and "OR'ed" into a single word again.
  249. */
  250. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  251. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  252. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  253. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  254. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  255. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  256. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  257. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  258. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  259. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  260. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  261. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  262. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  263. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  264. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  265. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  266. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  267. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  268. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  269. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  270. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  271. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  272. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  273. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  274. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  275. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  276. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  277. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  278. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  279. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  280. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  281. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  282. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  283. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  284. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  285. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  286. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  287. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  288. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  289. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  290. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  291. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  292. ((struct rx_msdu_desc_info *) \
  293. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  294. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  295. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  296. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  297. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  298. RX_MPDU_INFO_4_PN_31_0_MASK, \
  299. RX_MPDU_INFO_4_PN_31_0_LSB))
  300. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  301. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  302. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  303. RX_MPDU_INFO_5_PN_63_32_MASK, \
  304. RX_MPDU_INFO_5_PN_63_32_LSB))
  305. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  306. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  307. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  308. RX_MPDU_INFO_6_PN_95_64_MASK, \
  309. RX_MPDU_INFO_6_PN_95_64_LSB))
  310. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  311. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  312. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  313. RX_MPDU_INFO_7_PN_127_96_MASK, \
  314. RX_MPDU_INFO_7_PN_127_96_LSB))
  315. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  316. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  317. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  318. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  319. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  320. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  321. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  322. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  323. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  324. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  325. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  326. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  327. {
  328. struct reo_destination_ring *reo_dst_ring;
  329. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  330. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  331. qdf_mem_copy(&mpdu_info,
  332. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  333. sizeof(struct rx_mpdu_desc_info));
  334. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  335. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  336. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  337. mpdu_desc_info->peer_meta_data =
  338. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  339. }
  340. /*
  341. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  342. * @ Specifically flags needed are:
  343. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  344. * @ msdu_continuation, sa_is_valid,
  345. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  346. * @ da_is_MCBC
  347. *
  348. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  349. * @ descriptor
  350. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  351. * @ Return: void
  352. */
  353. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  354. struct hal_rx_msdu_desc_info *msdu_desc_info)
  355. {
  356. struct reo_destination_ring *reo_dst_ring;
  357. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  358. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  359. qdf_mem_copy(&msdu_info,
  360. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  361. sizeof(struct rx_msdu_desc_info));
  362. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  363. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  364. }
  365. /*
  366. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  367. * rxdma ring entry.
  368. * @rxdma_entry: descriptor entry
  369. * @paddr: physical address of nbuf data pointer.
  370. * @cookie: SW cookie used as a index to SW rx desc.
  371. * @manager: who owns the nbuf (host, NSS, etc...).
  372. *
  373. */
  374. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  375. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  376. {
  377. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  378. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  379. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  380. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  381. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  382. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  383. }
  384. /*
  385. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  386. * pre-header.
  387. */
  388. /*
  389. * Every Rx packet starts at an offset from the top of the buffer.
  390. * If the host hasn't subscribed to any specific TLV, there is
  391. * still space reserved for the following TLV's from the start of
  392. * the buffer:
  393. * -- RX ATTENTION
  394. * -- RX MPDU START
  395. * -- RX MSDU START
  396. * -- RX MSDU END
  397. * -- RX MPDU END
  398. * -- RX PACKET HEADER (802.11)
  399. * If the host subscribes to any of the TLV's above, that TLV
  400. * if populated by the HW
  401. */
  402. #define NUM_DWORDS_TAG 1
  403. /* By default the packet header TLV is 128 bytes */
  404. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  405. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  406. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  407. #define RX_PKT_OFFSET_WORDS \
  408. ( \
  409. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  410. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  411. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  412. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  413. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  414. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  415. )
  416. #define RX_PKT_OFFSET_BYTES \
  417. (RX_PKT_OFFSET_WORDS << 2)
  418. #define RX_PKT_HDR_TLV_LEN 120
  419. /*
  420. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  421. */
  422. struct rx_attention_tlv {
  423. uint32_t tag;
  424. struct rx_attention rx_attn;
  425. };
  426. struct rx_mpdu_start_tlv {
  427. uint32_t tag;
  428. struct rx_mpdu_start rx_mpdu_start;
  429. };
  430. struct rx_msdu_start_tlv {
  431. uint32_t tag;
  432. struct rx_msdu_start rx_msdu_start;
  433. };
  434. struct rx_msdu_end_tlv {
  435. uint32_t tag;
  436. struct rx_msdu_end rx_msdu_end;
  437. };
  438. struct rx_mpdu_end_tlv {
  439. uint32_t tag;
  440. struct rx_mpdu_end rx_mpdu_end;
  441. };
  442. struct rx_pkt_hdr_tlv {
  443. uint32_t tag; /* 4 B */
  444. uint32_t phy_ppdu_id; /* 4 B */
  445. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  446. };
  447. #define RXDMA_OPTIMIZATION
  448. #ifdef RXDMA_OPTIMIZATION
  449. /*
  450. * The RX_PADDING_BYTES is required so that the TLV's don't
  451. * spread across the 128 byte boundary
  452. * RXDMA optimization requires:
  453. * 1) MSDU_END & ATTENTION TLV's follow in that order
  454. * 2) TLV's don't span across 128 byte lines
  455. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  456. */
  457. #if defined(WCSS_VERSION) && \
  458. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  459. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  460. #define RX_PADDING0_BYTES 4
  461. #endif
  462. #define RX_PADDING1_BYTES 16
  463. struct rx_pkt_tlvs {
  464. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  465. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  466. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  467. #if defined(WCSS_VERSION) && \
  468. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  469. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  470. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  471. #endif
  472. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  473. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  474. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  475. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  476. };
  477. #else /* RXDMA_OPTIMIZATION */
  478. struct rx_pkt_tlvs {
  479. struct rx_attention_tlv attn_tlv;
  480. struct rx_mpdu_start_tlv mpdu_start_tlv;
  481. struct rx_msdu_start_tlv msdu_start_tlv;
  482. struct rx_msdu_end_tlv msdu_end_tlv;
  483. struct rx_mpdu_end_tlv mpdu_end_tlv;
  484. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  485. };
  486. #endif /* RXDMA_OPTIMIZATION */
  487. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  488. static inline uint8_t
  489. *hal_rx_pkt_hdr_get(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  493. }
  494. /*
  495. * @ hal_rx_encryption_info_valid: Returns encryption type.
  496. *
  497. * @ buf: rx_tlv_hdr of the received packet
  498. * @ Return: encryption type
  499. */
  500. static inline uint32_t
  501. hal_rx_encryption_info_valid(uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  504. struct rx_mpdu_start *mpdu_start =
  505. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  506. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  507. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  508. return encryption_info;
  509. }
  510. /*
  511. * @ hal_rx_print_pn: Prints the PN of rx packet.
  512. *
  513. * @ buf: rx_tlv_hdr of the received packet
  514. * @ Return: void
  515. */
  516. static inline void
  517. hal_rx_print_pn(uint8_t *buf)
  518. {
  519. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  520. struct rx_mpdu_start *mpdu_start =
  521. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  522. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  523. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  524. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  525. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  526. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  527. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  528. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  529. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  530. }
  531. /*
  532. * Get msdu_done bit from the RX_ATTENTION TLV
  533. */
  534. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  535. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  536. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  537. RX_ATTENTION_2_MSDU_DONE_MASK, \
  538. RX_ATTENTION_2_MSDU_DONE_LSB))
  539. static inline uint32_t
  540. hal_rx_attn_msdu_done_get(uint8_t *buf)
  541. {
  542. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  543. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  544. uint32_t msdu_done;
  545. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  546. return msdu_done;
  547. }
  548. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  549. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  550. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  551. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  552. RX_ATTENTION_1_FIRST_MPDU_LSB))
  553. /*
  554. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  555. * @buf: pointer to rx_pkt_tlvs
  556. *
  557. * reutm: uint32_t(first_msdu)
  558. */
  559. static inline uint32_t
  560. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  561. {
  562. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  563. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  564. uint32_t first_mpdu;
  565. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  566. return first_mpdu;
  567. }
  568. /*
  569. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  570. */
  571. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  572. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  573. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  574. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  575. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  576. static inline uint32_t
  577. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  578. {
  579. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  580. struct rx_mpdu_start *mpdu_start =
  581. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  582. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  583. uint32_t peer_meta_data;
  584. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  585. return peer_meta_data;
  586. }
  587. #if defined(WCSS_VERSION) && \
  588. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  589. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  590. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  591. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  592. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  593. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  594. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  595. #else
  596. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  597. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  598. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  599. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  600. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  601. #endif
  602. /**
  603. * LRO information needed from the TLVs
  604. */
  605. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  606. (_HAL_MS( \
  607. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  608. msdu_end_tlv.rx_msdu_end), \
  609. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  610. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  611. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  612. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  613. (_HAL_MS( \
  614. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  615. msdu_end_tlv.rx_msdu_end), \
  616. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  617. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  618. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  619. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  620. (_HAL_MS( \
  621. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  622. msdu_end_tlv.rx_msdu_end), \
  623. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  624. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  625. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  626. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  627. (_HAL_MS( \
  628. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  629. msdu_end_tlv.rx_msdu_end), \
  630. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  631. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  632. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  633. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  634. (_HAL_MS( \
  635. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  636. msdu_end_tlv.rx_msdu_end), \
  637. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  638. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  639. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  640. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  641. (_HAL_MS( \
  642. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  643. msdu_start_tlv.rx_msdu_start), \
  644. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  645. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  646. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  647. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  648. (_HAL_MS( \
  649. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  650. msdu_start_tlv.rx_msdu_start), \
  651. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  652. RX_MSDU_START_2_TCP_PROTO_MASK, \
  653. RX_MSDU_START_2_TCP_PROTO_LSB))
  654. #define HAL_RX_TLV_GET_IPV6(buf) \
  655. (_HAL_MS( \
  656. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  657. msdu_start_tlv.rx_msdu_start), \
  658. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  659. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  660. RX_MSDU_START_2_IPV6_PROTO_LSB))
  661. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  662. (_HAL_MS( \
  663. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  664. msdu_start_tlv.rx_msdu_start), \
  665. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  666. RX_MSDU_START_1_L3_OFFSET_MASK, \
  667. RX_MSDU_START_1_L3_OFFSET_LSB))
  668. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  669. (_HAL_MS( \
  670. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  671. msdu_start_tlv.rx_msdu_start), \
  672. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  673. RX_MSDU_START_1_L4_OFFSET_MASK, \
  674. RX_MSDU_START_1_L4_OFFSET_LSB))
  675. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  676. (_HAL_MS( \
  677. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  678. msdu_start_tlv.rx_msdu_start), \
  679. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  680. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  681. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  682. /**
  683. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  684. * l3_header padding from rx_msdu_end TLV
  685. *
  686. * @ buf: pointer to the start of RX PKT TLV headers
  687. * Return: number of l3 header padding bytes
  688. */
  689. static inline uint32_t
  690. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  694. uint32_t l3_header_padding;
  695. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  696. return l3_header_padding;
  697. }
  698. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  699. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  700. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  701. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  702. RX_MSDU_END_5_SA_IS_VALID_LSB))
  703. /**
  704. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  705. * sa_is_valid bit from rx_msdu_end TLV
  706. *
  707. * @ buf: pointer to the start of RX PKT TLV headers
  708. * Return: sa_is_valid bit
  709. */
  710. static inline uint8_t
  711. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  712. {
  713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  714. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  715. uint8_t sa_is_valid;
  716. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  717. return sa_is_valid;
  718. }
  719. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  720. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  721. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  722. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  723. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  724. /**
  725. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  726. * sa_sw_peer_id from rx_msdu_end TLV
  727. *
  728. * @ buf: pointer to the start of RX PKT TLV headers
  729. * Return: sa_sw_peer_id index
  730. */
  731. static inline uint32_t
  732. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  733. {
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  736. uint32_t sa_sw_peer_id;
  737. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  738. return sa_sw_peer_id;
  739. }
  740. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  741. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  742. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  743. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  744. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  745. /**
  746. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  747. * from rx_msdu_start TLV
  748. *
  749. * @ buf: pointer to the start of RX PKT TLV headers
  750. * Return: msdu length
  751. */
  752. static inline uint32_t
  753. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  754. {
  755. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  756. struct rx_msdu_start *msdu_start =
  757. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  758. uint32_t msdu_len;
  759. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  760. return msdu_len;
  761. }
  762. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  763. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  764. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  765. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  766. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  767. /*
  768. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  769. * Interval from rx_msdu_start
  770. *
  771. * @buf: pointer to the start of RX PKT TLV header
  772. * Return: uint32_t(bw)
  773. */
  774. static inline uint32_t
  775. hal_rx_msdu_start_bw_get(uint8_t *buf)
  776. {
  777. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  778. struct rx_msdu_start *msdu_start =
  779. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  780. uint32_t bw;
  781. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  782. return bw;
  783. }
  784. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  785. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  786. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  787. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  788. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  789. /*
  790. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  791. * Interval from rx_msdu_start
  792. *
  793. * @buf: pointer to the start of RX PKT TLV header
  794. * Return: uint32_t(reception_type)
  795. */
  796. static inline uint32_t
  797. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  798. {
  799. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  800. struct rx_msdu_start *msdu_start =
  801. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  802. uint32_t reception_type;
  803. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  804. return reception_type;
  805. }
  806. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  807. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  808. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  809. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  810. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  811. /**
  812. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  813. * from rx_msdu_start TLV
  814. *
  815. * @ buf: pointer to the start of RX PKT TLV headers
  816. * Return: toeplitz hash
  817. */
  818. static inline uint32_t
  819. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  820. {
  821. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  822. struct rx_msdu_start *msdu_start =
  823. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  824. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  825. }
  826. /*
  827. * Get qos_control_valid from RX_MPDU_START
  828. */
  829. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  830. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  831. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  832. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  833. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  834. static inline uint32_t
  835. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  836. {
  837. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  838. struct rx_mpdu_start *mpdu_start =
  839. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  840. uint32_t qos_control_valid;
  841. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  842. &(mpdu_start->rx_mpdu_info_details));
  843. return qos_control_valid;
  844. }
  845. /*
  846. * Get tid from RX_MPDU_START
  847. */
  848. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  849. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  850. RX_MPDU_INFO_3_TID_OFFSET)), \
  851. RX_MPDU_INFO_3_TID_MASK, \
  852. RX_MPDU_INFO_3_TID_LSB))
  853. static inline uint32_t
  854. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  855. {
  856. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  857. struct rx_mpdu_start *mpdu_start =
  858. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  859. uint32_t tid;
  860. tid = HAL_RX_MPDU_INFO_TID_GET(
  861. &(mpdu_start->rx_mpdu_info_details));
  862. return tid;
  863. }
  864. /*
  865. * Get SW peer id from RX_MPDU_START
  866. */
  867. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  868. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  869. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  870. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  871. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  872. static inline uint32_t
  873. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  874. {
  875. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  876. struct rx_mpdu_start *mpdu_start =
  877. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  878. uint32_t sw_peer_id;
  879. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  880. &(mpdu_start->rx_mpdu_info_details));
  881. return sw_peer_id;
  882. }
  883. #if defined(WCSS_VERSION) && \
  884. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  885. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  886. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  887. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  888. RX_MSDU_START_5_SGI_OFFSET)), \
  889. RX_MSDU_START_5_SGI_MASK, \
  890. RX_MSDU_START_5_SGI_LSB))
  891. #else
  892. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  893. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  894. RX_MSDU_START_6_SGI_OFFSET)), \
  895. RX_MSDU_START_6_SGI_MASK, \
  896. RX_MSDU_START_6_SGI_LSB))
  897. #endif
  898. /**
  899. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  900. * Interval from rx_msdu_start TLV
  901. *
  902. * @buf: pointer to the start of RX PKT TLV headers
  903. * Return: uint32_t(sgi)
  904. */
  905. static inline uint32_t
  906. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  907. {
  908. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  909. struct rx_msdu_start *msdu_start =
  910. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  911. uint32_t sgi;
  912. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  913. return sgi;
  914. }
  915. #if defined(WCSS_VERSION) && \
  916. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  917. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  918. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  919. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  920. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  921. RX_MSDU_START_5_RATE_MCS_MASK, \
  922. RX_MSDU_START_5_RATE_MCS_LSB))
  923. #else
  924. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  925. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  926. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  927. RX_MSDU_START_6_RATE_MCS_MASK, \
  928. RX_MSDU_START_6_RATE_MCS_LSB))
  929. #endif
  930. /**
  931. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  932. * from rx_msdu_start TLV
  933. *
  934. * @buf: pointer to the start of RX PKT TLV headers
  935. * Return: uint32_t(rate_mcs)
  936. */
  937. static inline uint32_t
  938. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  939. {
  940. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  941. struct rx_msdu_start *msdu_start =
  942. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  943. uint32_t rate_mcs;
  944. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  945. return rate_mcs;
  946. }
  947. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  948. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  949. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  950. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  951. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  952. /*
  953. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  954. * packet from rx_attention
  955. *
  956. * @buf: pointer to the start of RX PKT TLV header
  957. * Return: uint32_t(decryt status)
  958. */
  959. static inline uint32_t
  960. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  961. {
  962. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  963. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  964. uint32_t is_decrypt = 0;
  965. uint32_t decrypt_status;
  966. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  967. if (!decrypt_status)
  968. is_decrypt = 1;
  969. return is_decrypt;
  970. }
  971. /*
  972. * Get key index from RX_MSDU_END
  973. */
  974. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  975. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  976. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  977. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  978. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  979. /*
  980. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  981. * from rx_msdu_end
  982. *
  983. * @buf: pointer to the start of RX PKT TLV header
  984. * Return: uint32_t(key id)
  985. */
  986. static inline uint32_t
  987. hal_rx_msdu_get_keyid(uint8_t *buf)
  988. {
  989. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  990. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  991. uint32_t keyid_octet;
  992. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  993. return (keyid_octet >> 6) & 0x3;
  994. }
  995. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  996. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  997. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  998. RX_MSDU_START_5_USER_RSSI_MASK, \
  999. RX_MSDU_START_5_USER_RSSI_LSB))
  1000. /*
  1001. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1002. * from rx_msdu_start
  1003. *
  1004. * @buf: pointer to the start of RX PKT TLV header
  1005. * Return: uint32_t(rssi)
  1006. */
  1007. static inline uint32_t
  1008. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1009. {
  1010. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1011. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1012. uint32_t rssi;
  1013. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1014. return rssi;
  1015. }
  1016. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1017. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1018. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1019. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1020. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1021. /*
  1022. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1023. * from rx_msdu_start
  1024. *
  1025. * @buf: pointer to the start of RX PKT TLV header
  1026. * Return: uint32_t(frequency)
  1027. */
  1028. static inline uint32_t
  1029. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1030. {
  1031. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1032. struct rx_msdu_start *msdu_start =
  1033. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1034. uint32_t freq;
  1035. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1036. return freq;
  1037. }
  1038. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1039. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1040. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1041. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1042. RX_MSDU_START_5_PKT_TYPE_LSB))
  1043. /*
  1044. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1045. * from rx_msdu_start
  1046. *
  1047. * @buf: pointer to the start of RX PKT TLV header
  1048. * Return: uint32_t(pkt type)
  1049. */
  1050. static inline uint32_t
  1051. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1052. {
  1053. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1054. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1055. uint32_t pkt_type;
  1056. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1057. return pkt_type;
  1058. }
  1059. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1060. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1061. RX_MSDU_START_5_NSS_OFFSET)), \
  1062. RX_MSDU_START_5_NSS_MASK, \
  1063. RX_MSDU_START_5_NSS_LSB))
  1064. /*
  1065. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1066. * Interval from rx_msdu_start
  1067. *
  1068. * @buf: pointer to the start of RX PKT TLV header
  1069. * Return: uint32_t(nss)
  1070. */
  1071. static inline uint32_t
  1072. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1073. {
  1074. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1075. struct rx_msdu_start *msdu_start =
  1076. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1077. uint32_t nss;
  1078. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1079. return nss;
  1080. }
  1081. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1082. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1083. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1084. RX_MPDU_INFO_2_TO_DS_MASK, \
  1085. RX_MPDU_INFO_2_TO_DS_LSB))
  1086. /*
  1087. * hal_rx_mpdu_get_tods(): API to get the tods info
  1088. * from rx_mpdu_start
  1089. *
  1090. * @buf: pointer to the start of RX PKT TLV header
  1091. * Return: uint32_t(to_ds)
  1092. */
  1093. static inline uint32_t
  1094. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1095. {
  1096. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1097. struct rx_mpdu_start *mpdu_start =
  1098. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1099. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1100. uint32_t to_ds;
  1101. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1102. return to_ds;
  1103. }
  1104. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1105. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1106. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1107. RX_MPDU_INFO_2_FR_DS_MASK, \
  1108. RX_MPDU_INFO_2_FR_DS_LSB))
  1109. /*
  1110. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1111. * from rx_mpdu_start
  1112. *
  1113. * @buf: pointer to the start of RX PKT TLV header
  1114. * Return: uint32_t(fr_ds)
  1115. */
  1116. static inline uint32_t
  1117. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1118. {
  1119. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1120. struct rx_mpdu_start *mpdu_start =
  1121. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1122. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1123. uint32_t fr_ds;
  1124. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1125. return fr_ds;
  1126. }
  1127. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1128. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1129. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1130. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1131. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1132. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1133. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1134. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1135. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1136. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1137. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1138. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1139. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1140. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1141. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1142. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1143. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1144. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1145. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1146. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1147. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1148. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1149. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1150. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1151. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1152. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1153. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1154. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1155. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1156. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1157. /*
  1158. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1159. *
  1160. * @buf: pointer to the start of RX PKT TLV headera
  1161. * @mac_addr: pointer to mac address
  1162. * Return: sucess/failure
  1163. */
  1164. static inline
  1165. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1166. {
  1167. struct __attribute__((__packed__)) hal_addr1 {
  1168. uint32_t ad1_31_0;
  1169. uint16_t ad1_47_32;
  1170. };
  1171. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1172. struct rx_mpdu_start *mpdu_start =
  1173. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1174. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1175. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1176. uint32_t mac_addr_ad1_valid;
  1177. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1178. if (mac_addr_ad1_valid) {
  1179. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1180. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1181. return QDF_STATUS_SUCCESS;
  1182. }
  1183. return QDF_STATUS_E_FAILURE;
  1184. }
  1185. /*
  1186. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1187. * in the packet
  1188. *
  1189. * @buf: pointer to the start of RX PKT TLV header
  1190. * @mac_addr: pointer to mac address
  1191. * Return: sucess/failure
  1192. */
  1193. static inline
  1194. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1195. {
  1196. struct __attribute__((__packed__)) hal_addr2 {
  1197. uint16_t ad2_15_0;
  1198. uint32_t ad2_47_16;
  1199. };
  1200. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1201. struct rx_mpdu_start *mpdu_start =
  1202. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1203. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1204. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1205. uint32_t mac_addr_ad2_valid;
  1206. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1207. if (mac_addr_ad2_valid) {
  1208. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1209. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1210. return QDF_STATUS_SUCCESS;
  1211. }
  1212. return QDF_STATUS_E_FAILURE;
  1213. }
  1214. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1215. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1216. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1217. RX_MSDU_END_13_DA_IDX_MASK, \
  1218. RX_MSDU_END_13_DA_IDX_LSB))
  1219. /**
  1220. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1221. * from rx_msdu_end TLV
  1222. *
  1223. * @ buf: pointer to the start of RX PKT TLV headers
  1224. * Return: da index
  1225. */
  1226. static inline uint16_t
  1227. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1228. {
  1229. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1230. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1231. uint16_t da_idx;
  1232. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1233. return da_idx;
  1234. }
  1235. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1237. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1238. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1239. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1240. /**
  1241. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1242. * from rx_msdu_end TLV
  1243. *
  1244. * @ buf: pointer to the start of RX PKT TLV headers
  1245. * Return: da_is_valid
  1246. */
  1247. static inline uint8_t
  1248. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1249. {
  1250. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1251. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1252. uint8_t da_is_valid;
  1253. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1254. return da_is_valid;
  1255. }
  1256. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1257. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1258. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1259. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1260. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1261. /**
  1262. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1263. * from rx_msdu_end TLV
  1264. *
  1265. * @ buf: pointer to the start of RX PKT TLV headers
  1266. * Return: da_is_mcbc
  1267. */
  1268. static inline uint8_t
  1269. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1270. {
  1271. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1272. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1273. uint8_t da_is_mcbc;
  1274. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1275. return da_is_mcbc;
  1276. }
  1277. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1278. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1279. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1280. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1281. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1282. /**
  1283. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1284. * from rx_msdu_end TLV
  1285. *
  1286. * @ buf: pointer to the start of RX PKT TLV headers
  1287. * Return: first_msdu
  1288. */
  1289. static inline uint8_t
  1290. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1291. {
  1292. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1293. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1294. uint8_t first_msdu;
  1295. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1296. return first_msdu;
  1297. }
  1298. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1300. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1301. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1302. RX_MSDU_END_5_LAST_MSDU_LSB))
  1303. /**
  1304. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1305. * from rx_msdu_end TLV
  1306. *
  1307. * @ buf: pointer to the start of RX PKT TLV headers
  1308. * Return: last_msdu
  1309. */
  1310. static inline uint8_t
  1311. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1312. {
  1313. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1314. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1315. uint8_t last_msdu;
  1316. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1317. return last_msdu;
  1318. }
  1319. /*******************************************************************************
  1320. * RX ERROR APIS
  1321. ******************************************************************************/
  1322. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1323. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1324. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1325. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1326. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1327. /**
  1328. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1329. * from rx_mpdu_end TLV
  1330. *
  1331. * @buf: pointer to the start of RX PKT TLV headers
  1332. * Return: uint32_t(decrypt_err)
  1333. */
  1334. static inline uint32_t
  1335. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1336. {
  1337. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1338. struct rx_mpdu_end *mpdu_end =
  1339. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1340. uint32_t decrypt_err;
  1341. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1342. return decrypt_err;
  1343. }
  1344. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1345. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1346. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1347. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1348. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1349. /**
  1350. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1351. * from rx_mpdu_end TLV
  1352. *
  1353. * @buf: pointer to the start of RX PKT TLV headers
  1354. * Return: uint32_t(mic_err)
  1355. */
  1356. static inline uint32_t
  1357. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1358. {
  1359. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1360. struct rx_mpdu_end *mpdu_end =
  1361. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1362. uint32_t mic_err;
  1363. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1364. return mic_err;
  1365. }
  1366. /*******************************************************************************
  1367. * RX REO ERROR APIS
  1368. ******************************************************************************/
  1369. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1370. ((struct rx_msdu_details *) \
  1371. _OFFSET_TO_BYTE_PTR((link_desc),\
  1372. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1373. #define HAL_RX_NUM_MSDU_DESC 6
  1374. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1375. /* TODO: rework the structure */
  1376. struct hal_rx_msdu_list {
  1377. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1378. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1379. };
  1380. struct hal_buf_info {
  1381. uint64_t paddr;
  1382. uint32_t sw_cookie;
  1383. };
  1384. /**
  1385. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1386. * from the MSDU link descriptor
  1387. *
  1388. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1389. * MSDU link descriptor (struct rx_msdu_link)
  1390. *
  1391. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1392. *
  1393. * @num_msdus: Number of MSDUs in the MPDU
  1394. *
  1395. * Return: void
  1396. */
  1397. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1398. struct hal_rx_msdu_list *msdu_list, uint8_t num_msdus)
  1399. {
  1400. struct rx_msdu_details *msdu_details;
  1401. struct rx_msdu_desc_info *msdu_desc_info;
  1402. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1403. int i;
  1404. if (num_msdus > HAL_RX_NUM_MSDU_DESC)
  1405. num_msdus = HAL_RX_NUM_MSDU_DESC;
  1406. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1407. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1408. "[%s][%d] msdu_link=%p msdu_details=%p\n",
  1409. __func__, __LINE__, msdu_link, msdu_details);
  1410. for (i = 0; i < num_msdus; i++) {
  1411. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1412. msdu_list->msdu_info[i].msdu_flags =
  1413. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1414. msdu_list->msdu_info[i].msdu_len =
  1415. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1416. msdu_list->sw_cookie[i] =
  1417. HAL_RX_BUF_COOKIE_GET(
  1418. &msdu_details[i].buffer_addr_info_details);
  1419. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1420. "[%s][%d] i=%d sw_cookie=%d\n",
  1421. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1422. }
  1423. }
  1424. /**
  1425. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1426. * cookie from the REO destination ring element
  1427. *
  1428. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1429. * the current descriptor
  1430. * @ buf_info: structure to return the buffer information
  1431. * Return: void
  1432. */
  1433. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1434. struct hal_buf_info *buf_info)
  1435. {
  1436. struct reo_destination_ring *reo_ring =
  1437. (struct reo_destination_ring *)rx_desc;
  1438. buf_info->paddr =
  1439. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1440. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1441. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1442. }
  1443. /**
  1444. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1445. *
  1446. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1447. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1448. * descriptor
  1449. */
  1450. enum hal_rx_reo_buf_type {
  1451. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1452. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1453. };
  1454. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1455. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1456. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1457. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1458. /**
  1459. * enum hal_reo_error_code: Error code describing the type of error detected
  1460. *
  1461. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1462. * REO_ENTRANCE ring is set to 0
  1463. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1464. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1465. * having been setup
  1466. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1467. * Retry bit set: duplicate frame
  1468. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1469. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1470. * received with 2K jump in SN
  1471. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1472. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1473. * with SN falling within the OOR window
  1474. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1475. * OOR window
  1476. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1477. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1478. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1479. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1480. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1481. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1482. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1483. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1484. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1485. * in the process of making updates to this descriptor
  1486. */
  1487. enum hal_reo_error_code {
  1488. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1489. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1490. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1491. HAL_REO_ERR_NON_BA_DUPLICATE,
  1492. HAL_REO_ERR_BA_DUPLICATE,
  1493. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1494. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1495. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1496. HAL_REO_ERR_BAR_FRAME_OOR,
  1497. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1498. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1499. HAL_REO_ERR_PN_CHECK_FAILED,
  1500. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1501. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1502. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET
  1503. };
  1504. /**
  1505. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1506. *
  1507. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1508. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1509. * overflow
  1510. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1511. * incomplete
  1512. * MPDU from the PHY
  1513. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1514. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1515. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1516. * @ HAL_RXDMA_ERR_UNECRYPTED : Received a frame that was expected to be
  1517. * encrypted but wasn’t
  1518. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1519. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1520. * the max allowed
  1521. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1522. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1523. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1524. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1525. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1526. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1527. */
  1528. enum hal_rxdma_error_code {
  1529. HAL_RXDMA_ERR_OVERFLOW = 0,
  1530. HAL_RXDMA_ERR_MPDU_LENGTH,
  1531. HAL_RXDMA_ERR_FCS,
  1532. HAL_RXDMA_ERR_DECRYPT,
  1533. HAL_RXDMA_ERR_TKIP_MIC,
  1534. HAL_RXDMA_ERR_UNECRYPTED,
  1535. HAL_RXDMA_ERR_MSDU_LEN,
  1536. HAL_RXDMA_ERR_MSDU_LIMIT,
  1537. HAL_RXDMA_ERR_WIFI_PARSE,
  1538. HAL_RXDMA_ERR_AMSDU_PARSE,
  1539. HAL_RXDMA_ERR_SA_TIMEOUT,
  1540. HAL_RXDMA_ERR_DA_TIMEOUT,
  1541. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1542. HAL_RXDMA_ERR_FLUSH_REQUEST
  1543. };
  1544. /**
  1545. * HW BM action settings in WBM release ring
  1546. */
  1547. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1548. /**
  1549. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1550. * release of this buffer or descriptor
  1551. *
  1552. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1553. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1554. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1555. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1556. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1557. */
  1558. enum hal_rx_wbm_error_source {
  1559. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1560. HAL_RX_WBM_ERR_SRC_RXDMA,
  1561. HAL_RX_WBM_ERR_SRC_REO,
  1562. HAL_RX_WBM_ERR_SRC_FW,
  1563. HAL_RX_WBM_ERR_SRC_SW,
  1564. };
  1565. /**
  1566. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1567. * released
  1568. *
  1569. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1570. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1571. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1572. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1573. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1574. */
  1575. enum hal_rx_wbm_buf_type {
  1576. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1577. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1578. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1579. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1580. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1581. };
  1582. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1583. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1584. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1585. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1586. /**
  1587. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1588. * PN check failure
  1589. *
  1590. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1591. *
  1592. * Return: true: error caused by PN check, false: other error
  1593. */
  1594. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1595. {
  1596. struct reo_destination_ring *reo_desc =
  1597. (struct reo_destination_ring *)rx_desc;
  1598. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1599. HAL_REO_ERR_PN_CHECK_FAILED) |
  1600. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1601. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1602. true : false;
  1603. }
  1604. /**
  1605. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1606. * the sequence number
  1607. *
  1608. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1609. *
  1610. * Return: true: error caused by 2K jump, false: other error
  1611. */
  1612. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1613. {
  1614. struct reo_destination_ring *reo_desc =
  1615. (struct reo_destination_ring *)rx_desc;
  1616. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1617. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1618. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1619. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1620. true : false;
  1621. }
  1622. /**
  1623. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1624. *
  1625. * @ soc : HAL version of the SOC pointer
  1626. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1627. * @ buf_addr_info : void pointer to the buffer_addr_info
  1628. *
  1629. * Return: void
  1630. */
  1631. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1632. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1633. void *src_srng_desc, void *buf_addr_info)
  1634. {
  1635. struct wbm_release_ring *wbm_rel_srng =
  1636. (struct wbm_release_ring *)src_srng_desc;
  1637. /* Structure copy !!! */
  1638. wbm_rel_srng->released_buff_or_desc_addr_info =
  1639. *((struct buffer_addr_info *)buf_addr_info);
  1640. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1641. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1642. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1643. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1644. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1645. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1646. }
  1647. /*
  1648. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1649. * REO entrance ring
  1650. *
  1651. * @ soc: HAL version of the SOC pointer
  1652. * @ pa: Physical address of the MSDU Link Descriptor
  1653. * @ cookie: SW cookie to get to the virtual address
  1654. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1655. * to the error enabled REO queue
  1656. *
  1657. * Return: void
  1658. */
  1659. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1660. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1661. {
  1662. /* TODO */
  1663. }
  1664. /**
  1665. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1666. * BUFFER_ADDR_INFO, give the RX descriptor
  1667. * (Assumption -- BUFFER_ADDR_INFO is the
  1668. * first field in the descriptor structure)
  1669. */
  1670. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1671. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1672. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1673. /**
  1674. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1675. * from the BUFFER_ADDR_INFO structure
  1676. * given a REO destination ring descriptor.
  1677. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1678. *
  1679. * Return: uint8_t (value of the return_buffer_manager)
  1680. */
  1681. static inline
  1682. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1683. {
  1684. /*
  1685. * The following macro takes buf_addr_info as argument,
  1686. * but since buf_addr_info is the first field in ring_desc
  1687. * Hence the following call is OK
  1688. */
  1689. return HAL_RX_BUF_RBM_GET(ring_desc);
  1690. }
  1691. /*******************************************************************************
  1692. * RX WBM ERROR APIS
  1693. ******************************************************************************/
  1694. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1695. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1696. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1697. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1698. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1699. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1700. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1701. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1702. /**
  1703. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1704. * the frame to this release ring
  1705. *
  1706. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1707. * frame to this queue
  1708. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1709. * received routing instructions. No error within REO was detected
  1710. */
  1711. enum hal_rx_wbm_reo_push_reason {
  1712. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1713. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1714. };
  1715. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1716. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1717. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1718. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1719. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1720. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1721. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1722. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1723. /**
  1724. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1725. * this release ring
  1726. *
  1727. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1728. * this frame to this queue
  1729. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1730. * per received routing instructions. No error within RXDMA was detected
  1731. */
  1732. enum hal_rx_wbm_rxdma_push_reason {
  1733. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1734. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1735. };
  1736. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1737. (((*(((uint32_t *) wbm_desc) + \
  1738. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1739. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1740. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1741. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1742. (((*(((uint32_t *) wbm_desc) + \
  1743. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1744. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1745. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1746. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1747. (((*(((uint32_t *) wbm_desc) + \
  1748. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1749. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1750. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1751. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1752. (((*(((uint32_t *) wbm_desc) + \
  1753. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1754. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1755. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1756. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1757. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1758. wbm_desc)->released_buff_or_desc_addr_info)
  1759. /**
  1760. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1761. * humman readable format.
  1762. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1763. * @ dbg_level: log level.
  1764. *
  1765. * Return: void
  1766. */
  1767. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1768. uint8_t dbg_level)
  1769. {
  1770. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1771. "\n--------------------\n"
  1772. "rx_attention tlv \n"
  1773. "\n--------------------\n"
  1774. "rxpcu_mpdu_filter_in_category : %d\n"
  1775. "sw_frame_group_id : %d\n"
  1776. "reserved_0 : %d\n"
  1777. "phy_ppdu_id : %d\n"
  1778. "first_mpdu : %d\n"
  1779. "reserved_1a : %d\n"
  1780. "mcast_bcast : %d\n"
  1781. "ast_index_not_found : %d\n"
  1782. "ast_index_timeout : %d\n"
  1783. "power_mgmt : %d\n"
  1784. "non_qos : %d\n"
  1785. "null_data : %d\n"
  1786. "mgmt_type : %d\n"
  1787. "ctrl_type : %d\n"
  1788. "more_data : %d\n"
  1789. "eosp : %d\n"
  1790. "a_msdu_error : %d\n"
  1791. "fragment_flag : %d\n"
  1792. "order : %d\n"
  1793. "cce_match : %d\n"
  1794. "overflow_err : %d\n"
  1795. "msdu_length_err : %d\n"
  1796. "tcp_udp_chksum_fail : %d\n"
  1797. "ip_chksum_fail : %d\n"
  1798. "sa_idx_invalid : %d\n"
  1799. "da_idx_invalid : %d\n"
  1800. "reserved_1b : %d\n"
  1801. "rx_in_tx_decrypt_byp : %d\n"
  1802. "encrypt_required : %d\n"
  1803. "directed : %d\n"
  1804. "buffer_fragment : %d\n"
  1805. "mpdu_length_err : %d\n"
  1806. "tkip_mic_err : %d\n"
  1807. "decrypt_err : %d\n"
  1808. "unencrypted_frame_err : %d\n"
  1809. "fcs_err : %d\n"
  1810. "flow_idx_timeout : %d\n"
  1811. "flow_idx_invalid : %d\n"
  1812. "wifi_parser_error : %d\n"
  1813. "amsdu_parser_error : %d\n"
  1814. "sa_idx_timeout : %d\n"
  1815. "da_idx_timeout : %d\n"
  1816. "msdu_limit_error : %d\n"
  1817. "da_is_valid : %d\n"
  1818. "da_is_mcbc : %d\n"
  1819. "sa_is_valid : %d\n"
  1820. "decrypt_status_code : %d\n"
  1821. "rx_bitmap_not_updated : %d\n"
  1822. "reserved_2 : %d\n"
  1823. "msdu_done : %d\n",
  1824. rx_attn->rxpcu_mpdu_filter_in_category,
  1825. rx_attn->sw_frame_group_id,
  1826. rx_attn->reserved_0,
  1827. rx_attn->phy_ppdu_id,
  1828. rx_attn->first_mpdu,
  1829. rx_attn->reserved_1a,
  1830. rx_attn->mcast_bcast,
  1831. rx_attn->ast_index_not_found,
  1832. rx_attn->ast_index_timeout,
  1833. rx_attn->power_mgmt,
  1834. rx_attn->non_qos,
  1835. rx_attn->null_data,
  1836. rx_attn->mgmt_type,
  1837. rx_attn->ctrl_type,
  1838. rx_attn->more_data,
  1839. rx_attn->eosp,
  1840. rx_attn->a_msdu_error,
  1841. rx_attn->fragment_flag,
  1842. rx_attn->order,
  1843. rx_attn->cce_match,
  1844. rx_attn->overflow_err,
  1845. rx_attn->msdu_length_err,
  1846. rx_attn->tcp_udp_chksum_fail,
  1847. rx_attn->ip_chksum_fail,
  1848. rx_attn->sa_idx_invalid,
  1849. rx_attn->da_idx_invalid,
  1850. rx_attn->reserved_1b,
  1851. rx_attn->rx_in_tx_decrypt_byp,
  1852. rx_attn->encrypt_required,
  1853. rx_attn->directed,
  1854. rx_attn->buffer_fragment,
  1855. rx_attn->mpdu_length_err,
  1856. rx_attn->tkip_mic_err,
  1857. rx_attn->decrypt_err,
  1858. rx_attn->unencrypted_frame_err,
  1859. rx_attn->fcs_err,
  1860. rx_attn->flow_idx_timeout,
  1861. rx_attn->flow_idx_invalid,
  1862. rx_attn->wifi_parser_error,
  1863. rx_attn->amsdu_parser_error,
  1864. rx_attn->sa_idx_timeout,
  1865. rx_attn->da_idx_timeout,
  1866. rx_attn->msdu_limit_error,
  1867. rx_attn->da_is_valid,
  1868. rx_attn->da_is_mcbc,
  1869. rx_attn->sa_is_valid,
  1870. rx_attn->decrypt_status_code,
  1871. rx_attn->rx_bitmap_not_updated,
  1872. rx_attn->reserved_2,
  1873. rx_attn->msdu_done);
  1874. }
  1875. /**
  1876. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  1877. * human readable format.
  1878. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  1879. * @ dbg_level: log level.
  1880. *
  1881. * Return: void
  1882. */
  1883. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  1884. uint8_t dbg_level)
  1885. {
  1886. struct rx_mpdu_info *mpdu_info =
  1887. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  1888. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1889. "\n--------------------\n"
  1890. "rx_mpdu_start tlv \n"
  1891. "--------------------\n"
  1892. "rxpcu_mpdu_filter_in_category: %d\n"
  1893. "sw_frame_group_id: %d\n"
  1894. "ndp_frame: %d\n"
  1895. "phy_err: %d\n"
  1896. "phy_err_during_mpdu_header: %d\n"
  1897. "protocol_version_err: %d\n"
  1898. "ast_based_lookup_valid: %d\n"
  1899. "phy_ppdu_id: %d\n"
  1900. "ast_index: %d\n"
  1901. "sw_peer_id: %d\n"
  1902. "mpdu_frame_control_valid: %d\n"
  1903. "mpdu_duration_valid: %d\n"
  1904. "mac_addr_ad1_valid: %d\n"
  1905. "mac_addr_ad2_valid: %d\n"
  1906. "mac_addr_ad3_valid: %d\n"
  1907. "mac_addr_ad4_valid: %d\n"
  1908. "mpdu_sequence_control_valid: %d\n"
  1909. "mpdu_qos_control_valid: %d\n"
  1910. "mpdu_ht_control_valid: %d\n"
  1911. "frame_encryption_info_valid: %d\n"
  1912. "fr_ds: %d\n"
  1913. "to_ds: %d\n"
  1914. "encrypted: %d\n"
  1915. "mpdu_retry: %d\n"
  1916. "mpdu_sequence_number: %d\n"
  1917. "epd_en: %d\n"
  1918. "all_frames_shall_be_encrypted: %d\n"
  1919. "encrypt_type: %d\n"
  1920. "mesh_sta: %d\n"
  1921. "bssid_hit: %d\n"
  1922. "bssid_number: %d\n"
  1923. "tid: %d\n"
  1924. "pn_31_0: %d\n"
  1925. "pn_63_32: %d\n"
  1926. "pn_95_64: %d\n"
  1927. "pn_127_96: %d\n"
  1928. "peer_meta_data: %d\n"
  1929. "rxpt_classify_info.reo_destination_indication: %d\n"
  1930. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  1931. "rx_reo_queue_desc_addr_31_0: %d\n"
  1932. "rx_reo_queue_desc_addr_39_32: %d\n"
  1933. "receive_queue_number: %d\n"
  1934. "pre_delim_err_warning: %d\n"
  1935. "first_delim_err: %d\n"
  1936. "key_id_octet: %d\n"
  1937. "new_peer_entry: %d\n"
  1938. "decrypt_needed: %d\n"
  1939. "decap_type: %d\n"
  1940. "rx_insert_vlan_c_tag_padding: %d\n"
  1941. "rx_insert_vlan_s_tag_padding: %d\n"
  1942. "strip_vlan_c_tag_decap: %d\n"
  1943. "strip_vlan_s_tag_decap: %d\n"
  1944. "pre_delim_count: %d\n"
  1945. "ampdu_flag: %d\n"
  1946. "bar_frame: %d\n"
  1947. "mpdu_length: %d\n"
  1948. "first_mpdu: %d\n"
  1949. "mcast_bcast: %d\n"
  1950. "ast_index_not_found: %d\n"
  1951. "ast_index_timeout: %d\n"
  1952. "power_mgmt: %d\n"
  1953. "non_qos: %d\n"
  1954. "null_data: %d\n"
  1955. "mgmt_type: %d\n"
  1956. "ctrl_type: %d\n"
  1957. "more_data: %d\n"
  1958. "eosp: %d\n"
  1959. "fragment_flag: %d\n"
  1960. "order: %d\n"
  1961. "u_apsd_trigger: %d\n"
  1962. "encrypt_required: %d\n"
  1963. "directed: %d\n"
  1964. "mpdu_frame_control_field: %d\n"
  1965. "mpdu_duration_field: %d\n"
  1966. "mac_addr_ad1_31_0: %d\n"
  1967. "mac_addr_ad1_47_32: %d\n"
  1968. "mac_addr_ad2_15_0: %d\n"
  1969. "mac_addr_ad2_47_16: %d\n"
  1970. "mac_addr_ad3_31_0: %d\n"
  1971. "mac_addr_ad3_47_32: %d\n"
  1972. "mpdu_sequence_control_field: %d\n"
  1973. "mac_addr_ad4_31_0: %d\n"
  1974. "mac_addr_ad4_47_32: %d\n"
  1975. "mpdu_qos_control_field: %d\n"
  1976. "mpdu_ht_control_field: %d\n",
  1977. mpdu_info->rxpcu_mpdu_filter_in_category,
  1978. mpdu_info->sw_frame_group_id,
  1979. mpdu_info->ndp_frame,
  1980. mpdu_info->phy_err,
  1981. mpdu_info->phy_err_during_mpdu_header,
  1982. mpdu_info->protocol_version_err,
  1983. mpdu_info->ast_based_lookup_valid,
  1984. mpdu_info->phy_ppdu_id,
  1985. mpdu_info->ast_index,
  1986. mpdu_info->sw_peer_id,
  1987. mpdu_info->mpdu_frame_control_valid,
  1988. mpdu_info->mpdu_duration_valid,
  1989. mpdu_info->mac_addr_ad1_valid,
  1990. mpdu_info->mac_addr_ad2_valid,
  1991. mpdu_info->mac_addr_ad3_valid,
  1992. mpdu_info->mac_addr_ad4_valid,
  1993. mpdu_info->mpdu_sequence_control_valid,
  1994. mpdu_info->mpdu_qos_control_valid,
  1995. mpdu_info->mpdu_ht_control_valid,
  1996. mpdu_info->frame_encryption_info_valid,
  1997. mpdu_info->fr_ds,
  1998. mpdu_info->to_ds,
  1999. mpdu_info->encrypted,
  2000. mpdu_info->mpdu_retry,
  2001. mpdu_info->mpdu_sequence_number,
  2002. mpdu_info->epd_en,
  2003. mpdu_info->all_frames_shall_be_encrypted,
  2004. mpdu_info->encrypt_type,
  2005. mpdu_info->mesh_sta,
  2006. mpdu_info->bssid_hit,
  2007. mpdu_info->bssid_number,
  2008. mpdu_info->tid,
  2009. mpdu_info->pn_31_0,
  2010. mpdu_info->pn_63_32,
  2011. mpdu_info->pn_95_64,
  2012. mpdu_info->pn_127_96,
  2013. mpdu_info->peer_meta_data,
  2014. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2015. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2016. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2017. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2018. mpdu_info->receive_queue_number,
  2019. mpdu_info->pre_delim_err_warning,
  2020. mpdu_info->first_delim_err,
  2021. mpdu_info->key_id_octet,
  2022. mpdu_info->new_peer_entry,
  2023. mpdu_info->decrypt_needed,
  2024. mpdu_info->decap_type,
  2025. mpdu_info->rx_insert_vlan_c_tag_padding,
  2026. mpdu_info->rx_insert_vlan_s_tag_padding,
  2027. mpdu_info->strip_vlan_c_tag_decap,
  2028. mpdu_info->strip_vlan_s_tag_decap,
  2029. mpdu_info->pre_delim_count,
  2030. mpdu_info->ampdu_flag,
  2031. mpdu_info->bar_frame,
  2032. mpdu_info->mpdu_length,
  2033. mpdu_info->first_mpdu,
  2034. mpdu_info->mcast_bcast,
  2035. mpdu_info->ast_index_not_found,
  2036. mpdu_info->ast_index_timeout,
  2037. mpdu_info->power_mgmt,
  2038. mpdu_info->non_qos,
  2039. mpdu_info->null_data,
  2040. mpdu_info->mgmt_type,
  2041. mpdu_info->ctrl_type,
  2042. mpdu_info->more_data,
  2043. mpdu_info->eosp,
  2044. mpdu_info->fragment_flag,
  2045. mpdu_info->order,
  2046. mpdu_info->u_apsd_trigger,
  2047. mpdu_info->encrypt_required,
  2048. mpdu_info->directed,
  2049. mpdu_info->mpdu_frame_control_field,
  2050. mpdu_info->mpdu_duration_field,
  2051. mpdu_info->mac_addr_ad1_31_0,
  2052. mpdu_info->mac_addr_ad1_47_32,
  2053. mpdu_info->mac_addr_ad2_15_0,
  2054. mpdu_info->mac_addr_ad2_47_16,
  2055. mpdu_info->mac_addr_ad3_31_0,
  2056. mpdu_info->mac_addr_ad3_47_32,
  2057. mpdu_info->mpdu_sequence_control_field,
  2058. mpdu_info->mac_addr_ad4_31_0,
  2059. mpdu_info->mac_addr_ad4_47_32,
  2060. mpdu_info->mpdu_qos_control_field,
  2061. mpdu_info->mpdu_ht_control_field);
  2062. }
  2063. /**
  2064. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2065. * human readable format.
  2066. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2067. * @ dbg_level: log level.
  2068. *
  2069. * Return: void
  2070. */
  2071. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2072. uint8_t dbg_level)
  2073. {
  2074. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2075. "\n--------------------\n"
  2076. "rx_msdu_start tlv \n"
  2077. "--------------------\n"
  2078. "rxpcu_mpdu_filter_in_category: %d\n"
  2079. "sw_frame_group_id: %d\n"
  2080. "phy_ppdu_id: %d\n"
  2081. "msdu_length: %d\n"
  2082. "ipsec_esp: %d\n"
  2083. "l3_offset: %d\n"
  2084. "ipsec_ah: %d\n"
  2085. "l4_offset: %d\n"
  2086. "msdu_number: %d\n"
  2087. "decap_format: %d\n"
  2088. "ipv4_proto: %d\n"
  2089. "ipv6_proto: %d\n"
  2090. "tcp_proto: %d\n"
  2091. "udp_proto: %d\n"
  2092. "ip_frag: %d\n"
  2093. "tcp_only_ack: %d\n"
  2094. "da_is_bcast_mcast: %d\n"
  2095. "toeplitz_hash: %d\n"
  2096. "ip4_protocol_ip6_next_header: %d\n"
  2097. "toeplitz_hash_2_or_4: %d\n"
  2098. "flow_id_toeplitz: %d\n"
  2099. "user_rssi: %d\n"
  2100. "pkt_type: %d\n"
  2101. "stbc: %d\n"
  2102. "sgi: %d\n"
  2103. "rate_mcs: %d\n"
  2104. "receive_bandwidth: %d\n"
  2105. "reception_type: %d\n"
  2106. "nss: %d\n"
  2107. "ppdu_start_timestamp: %d\n"
  2108. "sw_phy_meta_data: %d\n",
  2109. msdu_start->rxpcu_mpdu_filter_in_category,
  2110. msdu_start->sw_frame_group_id,
  2111. msdu_start->phy_ppdu_id,
  2112. msdu_start->msdu_length,
  2113. msdu_start->ipsec_esp,
  2114. msdu_start->l3_offset,
  2115. msdu_start->ipsec_ah,
  2116. msdu_start->l4_offset,
  2117. msdu_start->msdu_number,
  2118. msdu_start->decap_format,
  2119. msdu_start->ipv4_proto,
  2120. msdu_start->ipv6_proto,
  2121. msdu_start->tcp_proto,
  2122. msdu_start->udp_proto,
  2123. msdu_start->ip_frag,
  2124. msdu_start->tcp_only_ack,
  2125. msdu_start->da_is_bcast_mcast,
  2126. msdu_start->toeplitz_hash,
  2127. msdu_start->ip4_protocol_ip6_next_header,
  2128. msdu_start->toeplitz_hash_2_or_4,
  2129. msdu_start->flow_id_toeplitz,
  2130. msdu_start->user_rssi,
  2131. msdu_start->pkt_type,
  2132. msdu_start->stbc,
  2133. msdu_start->sgi,
  2134. msdu_start->rate_mcs,
  2135. msdu_start->receive_bandwidth,
  2136. msdu_start->reception_type,
  2137. msdu_start->nss,
  2138. msdu_start->ppdu_start_timestamp,
  2139. msdu_start->sw_phy_meta_data);
  2140. }
  2141. /**
  2142. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2143. * human readable format.
  2144. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2145. * @ dbg_level: log level.
  2146. *
  2147. * Return: void
  2148. */
  2149. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2150. uint8_t dbg_level)
  2151. {
  2152. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2153. "\n--------------------\n"
  2154. "rx_msdu_end tlv \n"
  2155. "--------------------\n"
  2156. "rxpcu_mpdu_filter_in_category: %d\n"
  2157. "sw_frame_group_id: %d\n"
  2158. "phy_ppdu_id: %d\n"
  2159. "ip_hdr_chksum: %d\n"
  2160. "tcp_udp_chksum: %d\n"
  2161. "key_id_octet: %d\n"
  2162. "cce_super_rule: %d\n"
  2163. "cce_classify_not_done_truncat: %d\n"
  2164. "cce_classify_not_done_cce_dis: %d\n"
  2165. "ext_wapi_pn_63_48: %d\n"
  2166. "ext_wapi_pn_95_64: %d\n"
  2167. "ext_wapi_pn_127_96: %d\n"
  2168. "reported_mpdu_length: %d\n"
  2169. "first_msdu: %d\n"
  2170. "last_msdu: %d\n"
  2171. "sa_idx_timeout: %d\n"
  2172. "da_idx_timeout: %d\n"
  2173. "msdu_limit_error: %d\n"
  2174. "flow_idx_timeout: %d\n"
  2175. "flow_idx_invalid: %d\n"
  2176. "wifi_parser_error: %d\n"
  2177. "amsdu_parser_error: %d\n"
  2178. "sa_is_valid: %d\n"
  2179. "da_is_valid: %d\n"
  2180. "da_is_mcbc: %d\n"
  2181. "l3_header_padding: %d\n"
  2182. "ipv6_options_crc: %d\n"
  2183. "tcp_seq_number: %d\n"
  2184. "tcp_ack_number: %d\n"
  2185. "tcp_flag: %d\n"
  2186. "lro_eligible: %d\n"
  2187. "window_size: %d\n"
  2188. "da_offset: %d\n"
  2189. "sa_offset: %d\n"
  2190. "da_offset_valid: %d\n"
  2191. "sa_offset_valid: %d\n"
  2192. "rule_indication_31_0: %d\n"
  2193. "rule_indication_63_32: %d\n"
  2194. "sa_idx: %d\n"
  2195. "da_idx: %d\n"
  2196. "msdu_drop: %d\n"
  2197. "reo_destination_indication: %d\n"
  2198. "flow_idx: %d\n"
  2199. "fse_metadata: %d\n"
  2200. "cce_metadata: %d\n"
  2201. "sa_sw_peer_id: %d\n",
  2202. msdu_end->rxpcu_mpdu_filter_in_category,
  2203. msdu_end->sw_frame_group_id,
  2204. msdu_end->phy_ppdu_id,
  2205. msdu_end->ip_hdr_chksum,
  2206. msdu_end->tcp_udp_chksum,
  2207. msdu_end->key_id_octet,
  2208. msdu_end->cce_super_rule,
  2209. msdu_end->cce_classify_not_done_truncate,
  2210. msdu_end->cce_classify_not_done_cce_dis,
  2211. msdu_end->ext_wapi_pn_63_48,
  2212. msdu_end->ext_wapi_pn_95_64,
  2213. msdu_end->ext_wapi_pn_127_96,
  2214. msdu_end->reported_mpdu_length,
  2215. msdu_end->first_msdu,
  2216. msdu_end->last_msdu,
  2217. msdu_end->sa_idx_timeout,
  2218. msdu_end->da_idx_timeout,
  2219. msdu_end->msdu_limit_error,
  2220. msdu_end->flow_idx_timeout,
  2221. msdu_end->flow_idx_invalid,
  2222. msdu_end->wifi_parser_error,
  2223. msdu_end->amsdu_parser_error,
  2224. msdu_end->sa_is_valid,
  2225. msdu_end->da_is_valid,
  2226. msdu_end->da_is_mcbc,
  2227. msdu_end->l3_header_padding,
  2228. msdu_end->ipv6_options_crc,
  2229. msdu_end->tcp_seq_number,
  2230. msdu_end->tcp_ack_number,
  2231. msdu_end->tcp_flag,
  2232. msdu_end->lro_eligible,
  2233. msdu_end->window_size,
  2234. msdu_end->da_offset,
  2235. msdu_end->sa_offset,
  2236. msdu_end->da_offset_valid,
  2237. msdu_end->sa_offset_valid,
  2238. msdu_end->rule_indication_31_0,
  2239. msdu_end->rule_indication_63_32,
  2240. msdu_end->sa_idx,
  2241. msdu_end->da_idx,
  2242. msdu_end->msdu_drop,
  2243. msdu_end->reo_destination_indication,
  2244. msdu_end->flow_idx,
  2245. msdu_end->fse_metadata,
  2246. msdu_end->cce_metadata,
  2247. msdu_end->sa_sw_peer_id);
  2248. }
  2249. /**
  2250. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2251. * human readable format.
  2252. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2253. * @ dbg_level: log level.
  2254. *
  2255. * Return: void
  2256. */
  2257. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2258. uint8_t dbg_level)
  2259. {
  2260. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2261. "\n--------------------\n"
  2262. "rx_mpdu_end tlv \n"
  2263. "--------------------\n"
  2264. "rxpcu_mpdu_filter_in_category: %d\n"
  2265. "sw_frame_group_id: %d\n"
  2266. "phy_ppdu_id: %d\n"
  2267. "unsup_ktype_short_frame: %d\n"
  2268. "rx_in_tx_decrypt_byp: %d\n"
  2269. "overflow_err: %d\n"
  2270. "mpdu_length_err: %d\n"
  2271. "tkip_mic_err: %d\n"
  2272. "decrypt_err: %d\n"
  2273. "unencrypted_frame_err: %d\n"
  2274. "pn_fields_contain_valid_info: %d\n"
  2275. "fcs_err: %d\n"
  2276. "msdu_length_err: %d\n"
  2277. "rxdma0_destination_ring: %d\n"
  2278. "rxdma1_destination_ring: %d\n"
  2279. "decrypt_status_code: %d\n"
  2280. "rx_bitmap_not_updated: %d\n",
  2281. mpdu_end->rxpcu_mpdu_filter_in_category,
  2282. mpdu_end->sw_frame_group_id,
  2283. mpdu_end->phy_ppdu_id,
  2284. mpdu_end->unsup_ktype_short_frame,
  2285. mpdu_end->rx_in_tx_decrypt_byp,
  2286. mpdu_end->overflow_err,
  2287. mpdu_end->mpdu_length_err,
  2288. mpdu_end->tkip_mic_err,
  2289. mpdu_end->decrypt_err,
  2290. mpdu_end->unencrypted_frame_err,
  2291. mpdu_end->pn_fields_contain_valid_info,
  2292. mpdu_end->fcs_err,
  2293. mpdu_end->msdu_length_err,
  2294. mpdu_end->rxdma0_destination_ring,
  2295. mpdu_end->rxdma1_destination_ring,
  2296. mpdu_end->decrypt_status_code,
  2297. mpdu_end->rx_bitmap_not_updated);
  2298. }
  2299. /**
  2300. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2301. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2302. * @ dbg_level: log level.
  2303. *
  2304. * Return: void
  2305. */
  2306. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2307. uint8_t dbg_level)
  2308. {
  2309. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2310. "\n---------------\n"
  2311. "rx_pkt_hdr_tlv \n"
  2312. "---------------\n"
  2313. "phy_ppdu_id %d \n",
  2314. pkt_hdr_tlv->phy_ppdu_id);
  2315. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2316. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2317. }
  2318. /**
  2319. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2320. * RX TLVs
  2321. * @ buf: pointer the pkt buffer.
  2322. * @ dbg_level: log level.
  2323. *
  2324. * Return: void
  2325. */
  2326. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2327. {
  2328. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2329. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2330. struct rx_mpdu_start *mpdu_start =
  2331. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2332. struct rx_msdu_start *msdu_start =
  2333. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2334. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2335. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2336. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2337. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2338. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2339. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2340. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2341. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2342. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2343. }
  2344. /**
  2345. * hal_srng_ring_id_get: API to retreive ring id from hal ring
  2346. * structure
  2347. * @hal_ring: pointer to hal_srng structure
  2348. *
  2349. * Return: ring_id
  2350. */
  2351. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2352. {
  2353. return ((struct hal_srng *)hal_ring)->ring_id;
  2354. }
  2355. /* Rx MSDU link pointer info */
  2356. struct hal_rx_msdu_link_ptr_info {
  2357. struct rx_msdu_link msdu_link;
  2358. struct hal_buf_info msdu_link_buf_info;
  2359. };
  2360. /**
  2361. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2362. *
  2363. * @nbuf: Pointer to data buffer field
  2364. * Returns: pointer to rx_pkt_tlvs
  2365. */
  2366. static inline
  2367. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2368. {
  2369. return (struct rx_pkt_tlvs *)rx_buf_start;
  2370. }
  2371. /**
  2372. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2373. *
  2374. * @pkt_tlvs: Pointer to pkt_tlvs
  2375. * Returns: pointer to rx_mpdu_info structure
  2376. */
  2377. static inline
  2378. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2379. {
  2380. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2381. }
  2382. /**
  2383. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2384. *
  2385. * @nbuf: Network buffer
  2386. * Returns: rx sequence number
  2387. */
  2388. #define DOT11_SEQ_FRAG_MASK 0x000f
  2389. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2390. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2391. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2392. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2393. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2394. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2395. static inline
  2396. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2397. {
  2398. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2399. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2400. uint16_t seq_number = 0;
  2401. seq_number =
  2402. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2403. /* Skip first 4-bits for fragment number */
  2404. return seq_number;
  2405. }
  2406. /**
  2407. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2408. *
  2409. * @nbuf: Network buffer
  2410. * Returns: rx fragment number
  2411. */
  2412. static inline
  2413. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2414. {
  2415. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2416. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2417. uint8_t frag_number = 0;
  2418. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2419. DOT11_SEQ_FRAG_MASK;
  2420. /* Return first 4 bits as fragment number */
  2421. return frag_number;
  2422. }
  2423. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2424. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2425. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2426. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2427. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2428. /**
  2429. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2430. *
  2431. * @nbuf: Network buffer
  2432. * Returns: rx more fragment bit
  2433. */
  2434. static inline
  2435. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2436. {
  2437. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2438. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2439. uint16_t frame_ctrl = 0;
  2440. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2441. DOT11_FC1_MORE_FRAG_OFFSET;
  2442. /* more fragment bit if at offset bit 4 */
  2443. return frame_ctrl;
  2444. }
  2445. /**
  2446. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2447. *
  2448. * @nbuf: Network buffer
  2449. * Returns: rx more fragment bit
  2450. *
  2451. */
  2452. static inline
  2453. uint8_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2454. {
  2455. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2456. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2457. uint16_t frame_ctrl = 0;
  2458. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2459. return frame_ctrl;
  2460. }
  2461. /*
  2462. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2463. *
  2464. * @nbuf: Network buffer
  2465. * Returns: flag to indicate whether the nbuf has MC/BC address
  2466. */
  2467. static inline
  2468. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2469. {
  2470. uint8 *buf = qdf_nbuf_data(nbuf);
  2471. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2472. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2473. return rx_attn->mcast_bcast;
  2474. }
  2475. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2476. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2477. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2478. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2479. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2480. /*
  2481. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2482. *
  2483. * @nbuf: Network buffer
  2484. * Returns: value of sequence control valid field
  2485. */
  2486. static inline
  2487. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2488. {
  2489. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2490. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2491. uint8_t seq_ctrl_valid = 0;
  2492. seq_ctrl_valid =
  2493. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2494. return seq_ctrl_valid;
  2495. }
  2496. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2497. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2498. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2499. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2500. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2501. /*
  2502. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2503. *
  2504. * @nbuf: Network buffer
  2505. * Returns: value of frame control valid field
  2506. */
  2507. static inline
  2508. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2509. {
  2510. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2511. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2512. uint8_t frm_ctrl_valid = 0;
  2513. frm_ctrl_valid =
  2514. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2515. return frm_ctrl_valid;
  2516. }
  2517. /*
  2518. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2519. *
  2520. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2521. * Returns: None
  2522. */
  2523. static inline
  2524. void hal_rx_clear_mpdu_desc_info(
  2525. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2526. {
  2527. qdf_mem_zero(rx_mpdu_desc_info,
  2528. sizeof(*rx_mpdu_desc_info));
  2529. }
  2530. /*
  2531. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2532. *
  2533. * @msdu_link_ptr: HAL view of msdu link ptr
  2534. * @size: number of msdu link pointers
  2535. * Returns: None
  2536. */
  2537. static inline
  2538. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2539. int size)
  2540. {
  2541. qdf_mem_zero(msdu_link_ptr,
  2542. (sizeof(*msdu_link_ptr) * size));
  2543. }
  2544. /*
  2545. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2546. * @msdu_link_ptr: msdu link pointer
  2547. * @mpdu_desc_info: mpdu descriptor info
  2548. *
  2549. * Build a list of msdus using msdu link pointer. If the
  2550. * number of msdus are more, chain them together
  2551. *
  2552. * Returns: Number of processed msdus
  2553. */
  2554. static inline
  2555. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2556. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2557. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2558. {
  2559. int j;
  2560. struct rx_msdu_link *msdu_link_ptr =
  2561. &msdu_link_ptr_info->msdu_link;
  2562. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2563. struct rx_msdu_details *msdu_details =
  2564. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2565. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2566. struct rx_msdu_desc_info *msdu_desc_info;
  2567. uint8_t fragno, more_frag;
  2568. uint8_t *rx_desc_info;
  2569. struct hal_rx_msdu_list msdu_list;
  2570. for (j = 0; j < num_msdus; j++) {
  2571. msdu_desc_info =
  2572. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2573. msdu_list.msdu_info[j].msdu_flags =
  2574. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2575. msdu_list.msdu_info[j].msdu_len =
  2576. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2577. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2578. &msdu_details[j].buffer_addr_info_details);
  2579. }
  2580. /* Chain msdu links together */
  2581. if (prev_msdu_link_ptr) {
  2582. /* 31-0 bits of the physical address */
  2583. prev_msdu_link_ptr->
  2584. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2585. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2586. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2587. /* 39-32 bits of the physical address */
  2588. prev_msdu_link_ptr->
  2589. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2590. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2591. >> 32) &&
  2592. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2593. prev_msdu_link_ptr->
  2594. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2595. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2596. }
  2597. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2598. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2599. /* mark first and last MSDUs */
  2600. rx_desc_info = qdf_nbuf_data(msdu);
  2601. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2602. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2603. /* TODO: create skb->fragslist[] */
  2604. if (more_frag == 0) {
  2605. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2606. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2607. } else if (fragno == 1) {
  2608. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2609. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2610. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2611. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2612. }
  2613. num_msdus++;
  2614. /* Number of MSDUs per mpdu descriptor is updated */
  2615. mpdu_desc_info->msdu_count += num_msdus;
  2616. } else {
  2617. num_msdus = 0;
  2618. prev_msdu_link_ptr = msdu_link_ptr;
  2619. }
  2620. return num_msdus;
  2621. }
  2622. /*
  2623. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2624. *
  2625. * @ring_desc: HAL view of ring descriptor
  2626. * @mpdu_des_info: saved mpdu desc info
  2627. * @msdu_link_ptr: saved msdu link ptr
  2628. *
  2629. * API used explicitely for rx defrag to update ring desc with
  2630. * mpdu desc info and msdu link ptr before reinjecting the
  2631. * packet back to REO
  2632. *
  2633. * Returns: None
  2634. */
  2635. static inline
  2636. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2637. void *saved_mpdu_desc_info,
  2638. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2639. {
  2640. struct reo_entrance_ring *reo_ent_ring;
  2641. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2642. struct hal_buf_info buf_info;
  2643. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2644. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2645. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2646. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2647. sizeof(*reo_ring_mpdu_desc_info));
  2648. /*
  2649. * TODO: Check for additional fields that need configuration in
  2650. * reo_ring_mpdu_desc_info
  2651. */
  2652. /* Update msdu_link_ptr in the reo entrance ring */
  2653. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2654. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2655. buf_info.sw_cookie =
  2656. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2657. }
  2658. /*
  2659. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2660. *
  2661. * @msdu_link_desc_va: msdu link descriptor handle
  2662. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2663. *
  2664. * API used to save msdu link information along with physical
  2665. * address. The API also copues the sw cookie.
  2666. *
  2667. * Returns: None
  2668. */
  2669. static inline
  2670. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2671. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2672. struct hal_buf_info *hbi)
  2673. {
  2674. struct rx_msdu_link *msdu_link_ptr =
  2675. (struct rx_msdu_link *)msdu_link_desc_va;
  2676. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2677. sizeof(struct rx_msdu_link));
  2678. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2679. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2680. }
  2681. /*
  2682. * hal_rx_get_desc_len(): Returns rx descriptor length
  2683. *
  2684. * Returns the size of rx_pkt_tlvs which follows the
  2685. * data in the nbuf
  2686. *
  2687. * Returns: Length of rx descriptor
  2688. */
  2689. static inline
  2690. uint16_t hal_rx_get_desc_len(void)
  2691. {
  2692. return sizeof(struct rx_pkt_tlvs);
  2693. }
  2694. /*
  2695. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2696. * reo_entrance_ring descriptor
  2697. *
  2698. * @reo_ent_desc: reo_entrance_ring descriptor
  2699. * Returns: value of rxdma_push_reason
  2700. */
  2701. static inline
  2702. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2703. {
  2704. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2705. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2706. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2707. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2708. }
  2709. /*
  2710. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2711. * reo_entrance_ring descriptor
  2712. *
  2713. * @reo_ent_desc: reo_entrance_ring descriptor
  2714. * Returns: value of rxdma_error_code
  2715. */
  2716. static inline
  2717. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2718. {
  2719. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2720. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2721. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2722. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2723. }
  2724. #endif /* _HAL_RX_H */