dp_tx.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. #if defined(FEATURE_TSO)
  73. /**
  74. * dp_tx_tso_desc_release() - Release the tso segment
  75. * after unmapping all the fragments
  76. *
  77. * @pdev - physical device handle
  78. * @tx_desc - Tx software descriptor
  79. */
  80. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  81. struct dp_tx_desc_s *tx_desc)
  82. {
  83. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  84. if (qdf_unlikely(tx_desc->tso_desc == NULL)) {
  85. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  86. "%s %d TSO desc is NULL!",
  87. __func__, __LINE__);
  88. qdf_assert(0);
  89. } else if (qdf_unlikely(tx_desc->tso_num_desc == NULL)) {
  90. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  91. "%s %d TSO common info is NULL!",
  92. __func__, __LINE__);
  93. qdf_assert(0);
  94. } else {
  95. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  96. (struct qdf_tso_num_seg_elem_t *) tx_desc->tso_num_desc;
  97. if (tso_num_desc->num_seg.tso_cmn_num_seg > 1) {
  98. tso_num_desc->num_seg.tso_cmn_num_seg--;
  99. qdf_nbuf_unmap_tso_segment(soc->osdev,
  100. tx_desc->tso_desc, false);
  101. } else {
  102. tso_num_desc->num_seg.tso_cmn_num_seg--;
  103. qdf_assert(tso_num_desc->num_seg.tso_cmn_num_seg == 0);
  104. qdf_nbuf_unmap_tso_segment(soc->osdev,
  105. tx_desc->tso_desc, true);
  106. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  107. tx_desc->tso_num_desc);
  108. tx_desc->tso_num_desc = NULL;
  109. }
  110. dp_tx_tso_desc_free(soc,
  111. tx_desc->pool_id, tx_desc->tso_desc);
  112. tx_desc->tso_desc = NULL;
  113. }
  114. }
  115. #else
  116. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  117. struct dp_tx_desc_s *tx_desc)
  118. {
  119. return;
  120. }
  121. #endif
  122. /**
  123. * dp_tx_desc_release() - Release Tx Descriptor
  124. * @tx_desc : Tx Descriptor
  125. * @desc_pool_id: Descriptor Pool ID
  126. *
  127. * Deallocate all resources attached to Tx descriptor and free the Tx
  128. * descriptor.
  129. *
  130. * Return:
  131. */
  132. static void
  133. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  134. {
  135. struct dp_pdev *pdev = tx_desc->pdev;
  136. struct dp_soc *soc;
  137. uint8_t comp_status = 0;
  138. qdf_assert(pdev);
  139. soc = pdev->soc;
  140. if (tx_desc->frm_type == dp_tx_frm_tso)
  141. dp_tx_tso_desc_release(soc, tx_desc);
  142. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  143. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  144. qdf_atomic_dec(&pdev->num_tx_outstanding);
  145. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  146. qdf_atomic_dec(&pdev->num_tx_exception);
  147. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  148. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  149. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  150. else
  151. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  152. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  153. "Tx Completion Release desc %d status %d outstanding %d\n",
  154. tx_desc->id, comp_status,
  155. qdf_atomic_read(&pdev->num_tx_outstanding));
  156. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  157. return;
  158. }
  159. /**
  160. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  161. * @vdev: DP vdev Handle
  162. * @nbuf: skb
  163. *
  164. * Prepares and fills HTT metadata in the frame pre-header for special frames
  165. * that should be transmitted using varying transmit parameters.
  166. * There are 2 VDEV modes that currently needs this special metadata -
  167. * 1) Mesh Mode
  168. * 2) DSRC Mode
  169. *
  170. * Return: HTT metadata size
  171. *
  172. */
  173. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  174. uint32_t *meta_data)
  175. {
  176. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  177. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  178. uint8_t htt_desc_size;
  179. /* Size rounded of multiple of 8 bytes */
  180. uint8_t htt_desc_size_aligned;
  181. uint8_t *hdr = NULL;
  182. qdf_nbuf_unshare(nbuf);
  183. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  184. /*
  185. * Metadata - HTT MSDU Extension header
  186. */
  187. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  188. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  189. if (vdev->mesh_vdev) {
  190. /* Fill and add HTT metaheader */
  191. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  192. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  193. } else if (vdev->opmode == wlan_op_mode_ocb) {
  194. /* Todo - Add support for DSRC */
  195. }
  196. return htt_desc_size_aligned;
  197. }
  198. /**
  199. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  200. * @tso_seg: TSO segment to process
  201. * @ext_desc: Pointer to MSDU extension descriptor
  202. *
  203. * Return: void
  204. */
  205. #if defined(FEATURE_TSO)
  206. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  207. void *ext_desc)
  208. {
  209. uint8_t num_frag;
  210. uint32_t tso_flags;
  211. /*
  212. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  213. * tcp_flag_mask
  214. *
  215. * Checksum enable flags are set in TCL descriptor and not in Extension
  216. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  217. */
  218. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  219. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  220. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  221. tso_seg->tso_flags.ip_len);
  222. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  223. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  224. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  225. uint32_t lo = 0;
  226. uint32_t hi = 0;
  227. qdf_dmaaddr_to_32s(
  228. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  229. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  230. tso_seg->tso_frags[num_frag].length);
  231. }
  232. return;
  233. }
  234. #else
  235. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  236. void *ext_desc)
  237. {
  238. return;
  239. }
  240. #endif
  241. #if defined(FEATURE_TSO)
  242. /**
  243. * dp_tx_free_tso_seg() - Loop through the tso segments
  244. * allocated and free them
  245. *
  246. * @soc: soc handle
  247. * @free_seg: list of tso segments
  248. * @msdu_info: msdu descriptor
  249. *
  250. * Return - void
  251. */
  252. static void dp_tx_free_tso_seg(struct dp_soc *soc,
  253. struct qdf_tso_seg_elem_t *free_seg,
  254. struct dp_tx_msdu_info_s *msdu_info)
  255. {
  256. struct qdf_tso_seg_elem_t *next_seg;
  257. while (free_seg) {
  258. next_seg = free_seg->next;
  259. dp_tx_tso_desc_free(soc,
  260. msdu_info->tx_queue.desc_pool_id,
  261. free_seg);
  262. free_seg = next_seg;
  263. }
  264. }
  265. /**
  266. * dp_tx_free_tso_num_seg() - Loop through the tso num segments
  267. * allocated and free them
  268. *
  269. * @soc: soc handle
  270. * @free_seg: list of tso segments
  271. * @msdu_info: msdu descriptor
  272. * Return - void
  273. */
  274. static void dp_tx_free_tso_num_seg(struct dp_soc *soc,
  275. struct qdf_tso_num_seg_elem_t *free_seg,
  276. struct dp_tx_msdu_info_s *msdu_info)
  277. {
  278. struct qdf_tso_num_seg_elem_t *next_seg;
  279. while (free_seg) {
  280. next_seg = free_seg->next;
  281. dp_tso_num_seg_free(soc,
  282. msdu_info->tx_queue.desc_pool_id,
  283. free_seg);
  284. free_seg = next_seg;
  285. }
  286. }
  287. /**
  288. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  289. * @vdev: virtual device handle
  290. * @msdu: network buffer
  291. * @msdu_info: meta data associated with the msdu
  292. *
  293. * Return: QDF_STATUS_SUCCESS success
  294. */
  295. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  296. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  297. {
  298. struct qdf_tso_seg_elem_t *tso_seg;
  299. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  300. struct dp_soc *soc = vdev->pdev->soc;
  301. struct qdf_tso_info_t *tso_info;
  302. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  303. tso_info = &msdu_info->u.tso_info;
  304. tso_info->curr_seg = NULL;
  305. tso_info->tso_seg_list = NULL;
  306. tso_info->num_segs = num_seg;
  307. msdu_info->frm_type = dp_tx_frm_tso;
  308. tso_info->tso_num_seg_list = NULL;
  309. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  310. while (num_seg) {
  311. tso_seg = dp_tx_tso_desc_alloc(
  312. soc, msdu_info->tx_queue.desc_pool_id);
  313. if (tso_seg) {
  314. tso_seg->next = tso_info->tso_seg_list;
  315. tso_info->tso_seg_list = tso_seg;
  316. num_seg--;
  317. } else {
  318. struct qdf_tso_seg_elem_t *free_seg =
  319. tso_info->tso_seg_list;
  320. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  321. return QDF_STATUS_E_NOMEM;
  322. }
  323. }
  324. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  325. tso_num_seg = dp_tso_num_seg_alloc(soc,
  326. msdu_info->tx_queue.desc_pool_id);
  327. if (tso_num_seg) {
  328. tso_num_seg->next = tso_info->tso_num_seg_list;
  329. tso_info->tso_num_seg_list = tso_num_seg;
  330. } else {
  331. /* Bug: free tso_num_seg and tso_seg */
  332. /* Free the already allocated num of segments */
  333. struct qdf_tso_seg_elem_t *free_seg =
  334. tso_info->tso_seg_list;
  335. TSO_DEBUG(" %s: Failed alloc - Number of segs for a TSO packet",
  336. __func__);
  337. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  338. return QDF_STATUS_E_NOMEM;
  339. }
  340. msdu_info->num_seg =
  341. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  342. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  343. msdu_info->num_seg);
  344. if (!(msdu_info->num_seg)) {
  345. dp_tx_free_tso_seg(soc, tso_info->tso_seg_list, msdu_info);
  346. dp_tx_free_tso_num_seg(soc, tso_info->tso_num_seg_list,
  347. msdu_info);
  348. return QDF_STATUS_E_INVAL;
  349. }
  350. tso_info->curr_seg = tso_info->tso_seg_list;
  351. return QDF_STATUS_SUCCESS;
  352. }
  353. #else
  354. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  355. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  356. {
  357. return QDF_STATUS_E_NOMEM;
  358. }
  359. #endif
  360. /**
  361. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  362. * @vdev: DP Vdev handle
  363. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  364. * @desc_pool_id: Descriptor Pool ID
  365. *
  366. * Return:
  367. */
  368. static
  369. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  370. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  371. {
  372. uint8_t i;
  373. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  374. struct dp_tx_seg_info_s *seg_info;
  375. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  376. struct dp_soc *soc = vdev->pdev->soc;
  377. /* Allocate an extension descriptor */
  378. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  379. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  380. if (!msdu_ext_desc) {
  381. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  382. return NULL;
  383. }
  384. if (qdf_unlikely(vdev->mesh_vdev)) {
  385. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  386. &msdu_info->meta_data[0],
  387. sizeof(struct htt_tx_msdu_desc_ext2_t));
  388. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  389. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  390. }
  391. switch (msdu_info->frm_type) {
  392. case dp_tx_frm_sg:
  393. case dp_tx_frm_me:
  394. case dp_tx_frm_raw:
  395. seg_info = msdu_info->u.sg_info.curr_seg;
  396. /* Update the buffer pointers in MSDU Extension Descriptor */
  397. for (i = 0; i < seg_info->frag_cnt; i++) {
  398. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  399. seg_info->frags[i].paddr_lo,
  400. seg_info->frags[i].paddr_hi,
  401. seg_info->frags[i].len);
  402. }
  403. break;
  404. case dp_tx_frm_tso:
  405. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  406. &cached_ext_desc[0]);
  407. break;
  408. default:
  409. break;
  410. }
  411. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  412. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  413. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  414. msdu_ext_desc->vaddr);
  415. return msdu_ext_desc;
  416. }
  417. /**
  418. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  419. * @vdev: DP vdev handle
  420. * @nbuf: skb
  421. * @desc_pool_id: Descriptor pool ID
  422. * Allocate and prepare Tx descriptor with msdu information.
  423. *
  424. * Return: Pointer to Tx Descriptor on success,
  425. * NULL on failure
  426. */
  427. static
  428. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  429. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  430. uint32_t *meta_data)
  431. {
  432. QDF_STATUS status;
  433. uint8_t align_pad;
  434. uint8_t is_exception = 0;
  435. uint8_t htt_hdr_size;
  436. struct ether_header *eh;
  437. struct dp_tx_desc_s *tx_desc;
  438. struct dp_pdev *pdev = vdev->pdev;
  439. struct dp_soc *soc = pdev->soc;
  440. /* Flow control/Congestion Control processing */
  441. status = dp_tx_flow_control(vdev);
  442. if (QDF_STATUS_E_RESOURCES == status) {
  443. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  444. "%s Tx Resource Full\n", __func__);
  445. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  446. /* TODO Stop Tx Queues */
  447. }
  448. /* Allocate software Tx descriptor */
  449. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  450. if (qdf_unlikely(!tx_desc)) {
  451. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  452. "%s Tx Desc Alloc Failed\n", __func__);
  453. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  454. return NULL;
  455. }
  456. /* Flow control/Congestion Control counters */
  457. qdf_atomic_inc(&pdev->num_tx_outstanding);
  458. /* Initialize the SW tx descriptor */
  459. tx_desc->nbuf = nbuf;
  460. tx_desc->frm_type = dp_tx_frm_std;
  461. tx_desc->tx_encap_type = vdev->tx_encap_type;
  462. tx_desc->vdev = vdev;
  463. tx_desc->pdev = pdev;
  464. tx_desc->msdu_ext_desc = NULL;
  465. /**
  466. * For non-scatter regular frames, buffer pointer is directly
  467. * programmed in TCL input descriptor instead of using an MSDU
  468. * extension descriptor.For this cass, HW requirement is that
  469. * descriptor should always point to a 8-byte aligned address.
  470. *
  471. * So we add alignment pad to start of buffer, and specify the actual
  472. * start of data through pkt_offset
  473. */
  474. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  475. qdf_nbuf_push_head(nbuf, align_pad);
  476. tx_desc->pkt_offset = align_pad;
  477. /*
  478. * For special modes (vdev_type == ocb or mesh), data frames should be
  479. * transmitted using varying transmit parameters (tx spec) which include
  480. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  481. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  482. * These frames are sent as exception packets to firmware.
  483. *
  484. * HTT Metadata should be ensured to be multiple of 8-bytes,
  485. * to get 8-byte aligned start address along with align_pad added above
  486. *
  487. * |-----------------------------|
  488. * | |
  489. * |-----------------------------| <-----Buffer Pointer Address given
  490. * | | ^ in HW descriptor (aligned)
  491. * | HTT Metadata | |
  492. * | | |
  493. * | | | Packet Offset given in descriptor
  494. * | | |
  495. * |-----------------------------| |
  496. * | Alignment Pad | v
  497. * |-----------------------------| <----- Actual buffer start address
  498. * | SKB Data | (Unaligned)
  499. * | |
  500. * | |
  501. * | |
  502. * | |
  503. * | |
  504. * |-----------------------------|
  505. */
  506. if (qdf_unlikely(vdev->mesh_vdev ||
  507. (vdev->opmode == wlan_op_mode_ocb))) {
  508. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  509. meta_data);
  510. tx_desc->pkt_offset += htt_hdr_size;
  511. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  512. is_exception = 1;
  513. }
  514. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  515. qdf_nbuf_map(soc->osdev, nbuf,
  516. QDF_DMA_TO_DEVICE))) {
  517. /* Handle failure */
  518. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  519. "qdf_nbuf_map failed\n");
  520. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  521. goto failure;
  522. }
  523. if (qdf_unlikely(vdev->nawds_enabled)) {
  524. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  525. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  526. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  527. is_exception = 1;
  528. }
  529. }
  530. #if !TQM_BYPASS_WAR
  531. if (is_exception)
  532. #endif
  533. {
  534. /* Temporary WAR due to TQM VP issues */
  535. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  536. qdf_atomic_inc(&pdev->num_tx_exception);
  537. }
  538. return tx_desc;
  539. failure:
  540. dp_tx_desc_release(tx_desc, desc_pool_id);
  541. return NULL;
  542. }
  543. /**
  544. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  545. * @vdev: DP vdev handle
  546. * @nbuf: skb
  547. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  548. * @desc_pool_id : Descriptor Pool ID
  549. *
  550. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  551. * information. For frames wth fragments, allocate and prepare
  552. * an MSDU extension descriptor
  553. *
  554. * Return: Pointer to Tx Descriptor on success,
  555. * NULL on failure
  556. */
  557. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  558. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  559. uint8_t desc_pool_id)
  560. {
  561. struct dp_tx_desc_s *tx_desc;
  562. QDF_STATUS status;
  563. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  564. struct dp_pdev *pdev = vdev->pdev;
  565. struct dp_soc *soc = pdev->soc;
  566. /* Flow control/Congestion Control processing */
  567. status = dp_tx_flow_control(vdev);
  568. if (QDF_STATUS_E_RESOURCES == status) {
  569. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  570. "%s Tx Resource Full\n", __func__);
  571. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  572. /* TODO Stop Tx Queues */
  573. }
  574. /* Allocate software Tx descriptor */
  575. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  576. if (!tx_desc) {
  577. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  578. return NULL;
  579. }
  580. /* Flow control/Congestion Control counters */
  581. qdf_atomic_inc(&pdev->num_tx_outstanding);
  582. /* Initialize the SW tx descriptor */
  583. tx_desc->nbuf = nbuf;
  584. tx_desc->frm_type = msdu_info->frm_type;
  585. tx_desc->tx_encap_type = vdev->tx_encap_type;
  586. tx_desc->vdev = vdev;
  587. tx_desc->pdev = pdev;
  588. tx_desc->pkt_offset = 0;
  589. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  590. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  591. /* Handle scattered frames - TSO/SG/ME */
  592. /* Allocate and prepare an extension descriptor for scattered frames */
  593. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  594. if (!msdu_ext_desc) {
  595. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  596. "%s Tx Extension Descriptor Alloc Fail\n",
  597. __func__);
  598. goto failure;
  599. }
  600. #if TQM_BYPASS_WAR
  601. /* Temporary WAR due to TQM VP issues */
  602. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  603. qdf_atomic_inc(&pdev->num_tx_exception);
  604. #endif
  605. if (qdf_unlikely(vdev->mesh_vdev))
  606. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  607. tx_desc->msdu_ext_desc = msdu_ext_desc;
  608. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  609. return tx_desc;
  610. failure:
  611. dp_tx_desc_release(tx_desc, desc_pool_id);
  612. return NULL;
  613. }
  614. /**
  615. * dp_tx_prepare_raw() - Prepare RAW packet TX
  616. * @vdev: DP vdev handle
  617. * @nbuf: buffer pointer
  618. * @seg_info: Pointer to Segment info Descriptor to be prepared
  619. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  620. * descriptor
  621. *
  622. * Return:
  623. */
  624. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  625. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  626. {
  627. qdf_nbuf_t curr_nbuf = NULL;
  628. uint16_t total_len = 0;
  629. int32_t i;
  630. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  631. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  632. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  633. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  634. if ((qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS)
  635. && (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU)) {
  636. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  637. }
  638. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  639. QDF_DMA_TO_DEVICE)) {
  640. qdf_print("dma map error\n");
  641. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  642. qdf_nbuf_free(nbuf);
  643. return NULL;
  644. }
  645. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  646. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  647. seg_info->frags[i].paddr_lo =
  648. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  649. seg_info->frags[i].paddr_hi = 0x0;
  650. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  651. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  652. total_len += qdf_nbuf_len(curr_nbuf);
  653. }
  654. seg_info->frag_cnt = i;
  655. seg_info->total_len = total_len;
  656. seg_info->next = NULL;
  657. sg_info->curr_seg = seg_info;
  658. msdu_info->frm_type = dp_tx_frm_raw;
  659. msdu_info->num_seg = 1;
  660. return nbuf;
  661. }
  662. /**
  663. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  664. * @soc: DP Soc Handle
  665. * @vdev: DP vdev handle
  666. * @tx_desc: Tx Descriptor Handle
  667. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  668. * @fw_metadata: Metadata to send to Target Firmware along with frame
  669. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  670. *
  671. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  672. * from software Tx descriptor
  673. *
  674. * Return:
  675. */
  676. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  677. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  678. uint16_t fw_metadata, uint8_t ring_id)
  679. {
  680. uint8_t type;
  681. uint16_t length;
  682. void *hal_tx_desc, *hal_tx_desc_cached;
  683. qdf_dma_addr_t dma_addr;
  684. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  685. /* Return Buffer Manager ID */
  686. uint8_t bm_id = ring_id;
  687. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  688. hal_tx_desc_cached = (void *) cached_desc;
  689. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  690. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  691. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  692. type = HAL_TX_BUF_TYPE_EXT_DESC;
  693. dma_addr = tx_desc->msdu_ext_desc->paddr;
  694. } else {
  695. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  696. type = HAL_TX_BUF_TYPE_BUFFER;
  697. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  698. }
  699. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  700. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  701. dma_addr , bm_id, tx_desc->id, type);
  702. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  703. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  704. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  705. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  706. vdev->dscp_tid_map_id);
  707. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  708. "%s length:%d , type = %d, dma_addr %llx, offset %d desc id %u\n",
  709. __func__, length, type, (uint64_t)dma_addr,
  710. tx_desc->pkt_offset, tx_desc->id);
  711. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  712. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  713. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  714. vdev->hal_desc_addr_search_flags);
  715. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  716. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  717. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  718. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  719. }
  720. if (tid != HTT_TX_EXT_TID_INVALID)
  721. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  722. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  723. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  724. /* Sync cached descriptor with HW */
  725. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  726. if (!hal_tx_desc) {
  727. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  728. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  729. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  730. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  731. return QDF_STATUS_E_RESOURCES;
  732. }
  733. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  734. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  735. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  736. return QDF_STATUS_SUCCESS;
  737. }
  738. /**
  739. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  740. * @vdev: DP vdev handle
  741. * @nbuf: skb
  742. *
  743. * Extract the DSCP or PCP information from frame and map into TID value.
  744. * Software based TID classification is required when more than 2 DSCP-TID
  745. * mapping tables are needed.
  746. * Hardware supports 2 DSCP-TID mapping tables
  747. *
  748. * Return: void
  749. */
  750. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  751. struct dp_tx_msdu_info_s *msdu_info)
  752. {
  753. uint8_t tos = 0, dscp_tid_override = 0;
  754. uint8_t *hdr_ptr, *L3datap;
  755. uint8_t is_mcast = 0;
  756. struct ether_header *eh = NULL;
  757. qdf_ethervlan_header_t *evh = NULL;
  758. uint16_t ether_type;
  759. qdf_llc_t *llcHdr;
  760. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  761. /* for mesh packets don't do any classification */
  762. if (qdf_unlikely(vdev->mesh_vdev))
  763. return;
  764. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  765. eh = (struct ether_header *) nbuf->data;
  766. hdr_ptr = eh->ether_dhost;
  767. L3datap = hdr_ptr + sizeof(struct ether_header);
  768. } else {
  769. qdf_dot3_qosframe_t *qos_wh =
  770. (qdf_dot3_qosframe_t *) nbuf->data;
  771. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  772. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  773. return;
  774. }
  775. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  776. ether_type = eh->ether_type;
  777. /*
  778. * Check if packet is dot3 or eth2 type.
  779. */
  780. if (IS_LLC_PRESENT(ether_type)) {
  781. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  782. sizeof(*llcHdr));
  783. if (ether_type == htons(ETHERTYPE_8021Q)) {
  784. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  785. sizeof(*llcHdr);
  786. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  787. + sizeof(*llcHdr) +
  788. sizeof(qdf_net_vlanhdr_t));
  789. } else {
  790. L3datap = hdr_ptr + sizeof(struct ether_header) +
  791. sizeof(*llcHdr);
  792. }
  793. } else {
  794. if (ether_type == htons(ETHERTYPE_8021Q)) {
  795. evh = (qdf_ethervlan_header_t *) eh;
  796. ether_type = evh->ether_type;
  797. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  798. }
  799. }
  800. /*
  801. * Find priority from IP TOS DSCP field
  802. */
  803. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  804. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  805. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  806. /* Only for unicast frames */
  807. if (!is_mcast) {
  808. /* send it on VO queue */
  809. msdu_info->tid = DP_VO_TID;
  810. }
  811. } else {
  812. /*
  813. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  814. * from TOS byte.
  815. */
  816. tos = ip->ip_tos;
  817. dscp_tid_override = 1;
  818. }
  819. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  820. /* TODO
  821. * use flowlabel
  822. *igmpmld cases to be handled in phase 2
  823. */
  824. unsigned long ver_pri_flowlabel;
  825. unsigned long pri;
  826. ver_pri_flowlabel = *(unsigned long *) L3datap;
  827. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  828. DP_IPV6_PRIORITY_SHIFT;
  829. tos = pri;
  830. dscp_tid_override = 1;
  831. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  832. msdu_info->tid = DP_VO_TID;
  833. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  834. /* Only for unicast frames */
  835. if (!is_mcast) {
  836. /* send ucast arp on VO queue */
  837. msdu_info->tid = DP_VO_TID;
  838. }
  839. }
  840. /*
  841. * Assign all MCAST packets to BE
  842. */
  843. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  844. if (is_mcast) {
  845. tos = 0;
  846. dscp_tid_override = 1;
  847. }
  848. }
  849. if (dscp_tid_override == 1) {
  850. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  851. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  852. }
  853. return;
  854. }
  855. /**
  856. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  857. * @vdev: DP vdev handle
  858. * @nbuf: skb
  859. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  860. * @tx_q: Tx queue to be used for this Tx frame
  861. * @peer_id: peer_id of the peer in case of NAWDS frames
  862. *
  863. * Return: NULL on success,
  864. * nbuf when it fails to send
  865. */
  866. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  867. uint8_t tid, struct dp_tx_queue *tx_q,
  868. uint32_t *meta_data, uint16_t peer_id)
  869. {
  870. struct dp_pdev *pdev = vdev->pdev;
  871. struct dp_soc *soc = pdev->soc;
  872. struct dp_tx_desc_s *tx_desc;
  873. QDF_STATUS status;
  874. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  875. uint16_t htt_tcl_metadata = 0;
  876. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  877. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  878. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  879. if (!tx_desc) {
  880. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  881. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  882. __func__, vdev, tx_q->desc_pool_id);
  883. goto fail_return;
  884. }
  885. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  886. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  887. "%s %d : HAL RING Access Failed -- %p\n",
  888. __func__, __LINE__, hal_srng);
  889. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  890. goto fail_return;
  891. }
  892. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  893. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  894. HTT_TCL_METADATA_TYPE_PEER_BASED);
  895. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  896. peer_id);
  897. } else
  898. htt_tcl_metadata = vdev->htt_tcl_metadata;
  899. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  900. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  901. htt_tcl_metadata, tx_q->ring_id);
  902. if (status != QDF_STATUS_SUCCESS) {
  903. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  904. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  905. __func__, tx_desc, tx_q->ring_id);
  906. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  907. goto fail_return;
  908. }
  909. nbuf = NULL;
  910. fail_return:
  911. hal_srng_access_end(soc->hal_soc, hal_srng);
  912. return nbuf;
  913. }
  914. /**
  915. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  916. * @vdev: DP vdev handle
  917. * @nbuf: skb
  918. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  919. *
  920. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  921. *
  922. * Return: NULL on success,
  923. * nbuf when it fails to send
  924. */
  925. #if QDF_LOCK_STATS
  926. static noinline
  927. #else
  928. static
  929. #endif
  930. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  931. struct dp_tx_msdu_info_s *msdu_info)
  932. {
  933. uint8_t i;
  934. struct dp_pdev *pdev = vdev->pdev;
  935. struct dp_soc *soc = pdev->soc;
  936. struct dp_tx_desc_s *tx_desc;
  937. QDF_STATUS status;
  938. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  939. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  940. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  941. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  942. "%s %d : HAL RING Access Failed -- %p\n",
  943. __func__, __LINE__, hal_srng);
  944. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  945. return nbuf;
  946. }
  947. if (msdu_info->frm_type == dp_tx_frm_me)
  948. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  949. i = 0;
  950. /* Print statement to track i and num_seg */
  951. /*
  952. * For each segment (maps to 1 MSDU) , prepare software and hardware
  953. * descriptors using information in msdu_info
  954. */
  955. while (i < msdu_info->num_seg) {
  956. /*
  957. * Setup Tx descriptor for an MSDU, and MSDU extension
  958. * descriptor
  959. */
  960. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  961. tx_q->desc_pool_id);
  962. if (!tx_desc) {
  963. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  964. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  965. __func__, vdev, tx_q->desc_pool_id);
  966. if (msdu_info->frm_type == dp_tx_frm_me) {
  967. dp_tx_me_free_buf(pdev,
  968. (void *)(msdu_info->u.sg_info
  969. .curr_seg->frags[0].vaddr));
  970. }
  971. goto done;
  972. }
  973. if (msdu_info->frm_type == dp_tx_frm_me) {
  974. tx_desc->me_buffer =
  975. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  976. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  977. }
  978. /*
  979. * Enqueue the Tx MSDU descriptor to HW for transmit
  980. */
  981. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  982. vdev->htt_tcl_metadata, tx_q->ring_id);
  983. if (status != QDF_STATUS_SUCCESS) {
  984. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  985. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  986. __func__, tx_desc, tx_q->ring_id);
  987. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  988. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  989. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  990. goto done;
  991. }
  992. /*
  993. * TODO
  994. * if tso_info structure can be modified to have curr_seg
  995. * as first element, following 2 blocks of code (for TSO and SG)
  996. * can be combined into 1
  997. */
  998. /*
  999. * For frames with multiple segments (TSO, ME), jump to next
  1000. * segment.
  1001. */
  1002. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1003. if (msdu_info->u.tso_info.curr_seg->next) {
  1004. msdu_info->u.tso_info.curr_seg =
  1005. msdu_info->u.tso_info.curr_seg->next;
  1006. /*
  1007. * If this is a jumbo nbuf, then increment the number of
  1008. * nbuf users for each additional segment of the msdu.
  1009. * This will ensure that the skb is freed only after
  1010. * receiving tx completion for all segments of an nbuf
  1011. */
  1012. qdf_nbuf_inc_users(nbuf);
  1013. /* Check with MCL if this is needed */
  1014. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1015. }
  1016. }
  1017. /*
  1018. * For Multicast-Unicast converted packets,
  1019. * each converted frame (for a client) is represented as
  1020. * 1 segment
  1021. */
  1022. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1023. (msdu_info->frm_type == dp_tx_frm_me)) {
  1024. if (msdu_info->u.sg_info.curr_seg->next) {
  1025. msdu_info->u.sg_info.curr_seg =
  1026. msdu_info->u.sg_info.curr_seg->next;
  1027. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1028. }
  1029. }
  1030. i++;
  1031. }
  1032. nbuf = NULL;
  1033. done:
  1034. hal_srng_access_end(soc->hal_soc, hal_srng);
  1035. return nbuf;
  1036. }
  1037. /**
  1038. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1039. * for SG frames
  1040. * @vdev: DP vdev handle
  1041. * @nbuf: skb
  1042. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1043. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1044. *
  1045. * Return: NULL on success,
  1046. * nbuf when it fails to send
  1047. */
  1048. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1049. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1050. {
  1051. uint32_t cur_frag, nr_frags;
  1052. qdf_dma_addr_t paddr;
  1053. struct dp_tx_sg_info_s *sg_info;
  1054. sg_info = &msdu_info->u.sg_info;
  1055. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1056. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1057. QDF_DMA_TO_DEVICE)) {
  1058. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1059. "dma map error\n");
  1060. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1061. qdf_nbuf_free(nbuf);
  1062. return NULL;
  1063. }
  1064. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1065. seg_info->frags[0].paddr_hi = 0;
  1066. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1067. seg_info->frags[0].vaddr = (void *) nbuf;
  1068. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1069. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1070. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1071. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1072. "frag dma map error\n");
  1073. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1074. qdf_nbuf_free(nbuf);
  1075. return NULL;
  1076. }
  1077. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1078. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1079. seg_info->frags[cur_frag + 1].paddr_hi =
  1080. ((uint64_t) paddr) >> 32;
  1081. seg_info->frags[cur_frag + 1].len =
  1082. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1083. }
  1084. seg_info->frag_cnt = (cur_frag + 1);
  1085. seg_info->total_len = qdf_nbuf_len(nbuf);
  1086. seg_info->next = NULL;
  1087. sg_info->curr_seg = seg_info;
  1088. msdu_info->frm_type = dp_tx_frm_sg;
  1089. msdu_info->num_seg = 1;
  1090. return nbuf;
  1091. }
  1092. #ifdef MESH_MODE_SUPPORT
  1093. /**
  1094. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1095. and prepare msdu_info for mesh frames.
  1096. * @vdev: DP vdev handle
  1097. * @nbuf: skb
  1098. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1099. *
  1100. * Return: void
  1101. */
  1102. static
  1103. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1104. struct dp_tx_msdu_info_s *msdu_info)
  1105. {
  1106. struct meta_hdr_s *mhdr;
  1107. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1108. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1109. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1110. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1111. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1112. meta_data->power = mhdr->power;
  1113. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1114. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1115. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1116. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1117. meta_data->dyn_bw = 1;
  1118. meta_data->valid_pwr = 1;
  1119. meta_data->valid_mcs_mask = 1;
  1120. meta_data->valid_nss_mask = 1;
  1121. meta_data->valid_preamble_type = 1;
  1122. meta_data->valid_retries = 1;
  1123. meta_data->valid_bw_info = 1;
  1124. }
  1125. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1126. meta_data->encrypt_type = 0;
  1127. meta_data->valid_encrypt_type = 1;
  1128. }
  1129. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1130. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1131. else
  1132. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1133. meta_data->valid_key_flags = 1;
  1134. meta_data->key_flags = (mhdr->keyix & 0x3);
  1135. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1136. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1137. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1138. __func__, msdu_info->meta_data[0],
  1139. msdu_info->meta_data[1],
  1140. msdu_info->meta_data[2],
  1141. msdu_info->meta_data[3],
  1142. msdu_info->meta_data[4]);
  1143. return;
  1144. }
  1145. #else
  1146. static
  1147. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1148. struct dp_tx_msdu_info_s *msdu_info)
  1149. {
  1150. }
  1151. #endif
  1152. /**
  1153. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1154. * @vdev: dp_vdev handle
  1155. * @nbuf: skb
  1156. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1157. * @tx_q: Tx queue to be used for this Tx frame
  1158. * @meta_data: Meta date for mesh
  1159. * @peer_id: peer_id of the peer in case of NAWDS frames
  1160. *
  1161. * return: NULL on success nbuf on failure
  1162. */
  1163. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1164. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1165. uint32_t peer_id)
  1166. {
  1167. struct dp_peer *peer = NULL;
  1168. qdf_nbuf_t nbuf_copy;
  1169. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1170. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1171. (peer->nawds_enabled || peer->bss_peer)) {
  1172. nbuf_copy = qdf_nbuf_copy(nbuf);
  1173. if (!nbuf_copy) {
  1174. QDF_TRACE(QDF_MODULE_ID_DP,
  1175. QDF_TRACE_LEVEL_ERROR,
  1176. "nbuf copy failed");
  1177. }
  1178. peer_id = peer->peer_ids[0];
  1179. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1180. tx_q, meta_data, peer_id);
  1181. if (nbuf_copy != NULL) {
  1182. qdf_nbuf_free(nbuf);
  1183. return nbuf_copy;
  1184. }
  1185. }
  1186. }
  1187. if (peer_id == HTT_INVALID_PEER)
  1188. return nbuf;
  1189. qdf_nbuf_free(nbuf);
  1190. return NULL;
  1191. }
  1192. /**
  1193. * dp_tx_send() - Transmit a frame on a given VAP
  1194. * @vap_dev: DP vdev handle
  1195. * @nbuf: skb
  1196. *
  1197. * Entry point for Core Tx layer (DP_TX) invoked from
  1198. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1199. * cases
  1200. *
  1201. * Return: NULL on success,
  1202. * nbuf when it fails to send
  1203. */
  1204. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1205. {
  1206. struct ether_header *eh = NULL;
  1207. struct dp_tx_msdu_info_s msdu_info;
  1208. struct dp_tx_seg_info_s seg_info;
  1209. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1210. struct dp_soc *soc = vdev->pdev->soc;
  1211. uint16_t peer_id = HTT_INVALID_PEER;
  1212. uint8_t count;
  1213. uint8_t found = 0;
  1214. uint8_t oldest_mec_entry_idx = 0;
  1215. uint64_t oldest_mec_ts = 0;
  1216. struct mect_entry *mect_entry;
  1217. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1218. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1219. if (qdf_nbuf_get_ftype(nbuf) == CB_FTYPE_INTRABSS_FWD)
  1220. goto out;
  1221. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1222. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1223. for (count = 0; count < soc->mect_cnt; count++) {
  1224. mect_entry = &soc->mect_table[count];
  1225. if (!memcmp(mect_entry->mac_addr, eh->ether_shost,
  1226. DP_MAC_ADDR_LEN)) {
  1227. found = 1;
  1228. break;
  1229. }
  1230. if (!oldest_mec_ts) {
  1231. oldest_mec_entry_idx = count;
  1232. oldest_mec_ts = mect_entry->ts;
  1233. } else if (mect_entry->ts < oldest_mec_ts) {
  1234. oldest_mec_entry_idx = count;
  1235. oldest_mec_ts = mect_entry->ts;
  1236. }
  1237. }
  1238. if (!found) {
  1239. if (count >= DP_MAX_MECT_ENTRIES)
  1240. count = oldest_mec_entry_idx;
  1241. else
  1242. soc->mect_cnt++;
  1243. mect_entry = &soc->mect_table[count];
  1244. mect_entry->ts = jiffies_64;
  1245. memcpy(mect_entry->mac_addr, eh->ether_shost,
  1246. DP_MAC_ADDR_LEN);
  1247. }
  1248. }
  1249. out:
  1250. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1251. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1252. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1253. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1254. /*
  1255. * Set Default Host TID value to invalid TID
  1256. * (TID override disabled)
  1257. */
  1258. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1259. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1260. if (qdf_unlikely(vdev->mesh_vdev))
  1261. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1262. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1263. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1264. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1265. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1266. /*
  1267. * Get HW Queue to use for this frame.
  1268. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1269. * dedicated for data and 1 for command.
  1270. * "queue_id" maps to one hardware ring.
  1271. * With each ring, we also associate a unique Tx descriptor pool
  1272. * to minimize lock contention for these resources.
  1273. */
  1274. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1275. /*
  1276. * TCL H/W supports 2 DSCP-TID mapping tables.
  1277. * Table 1 - Default DSCP-TID mapping table
  1278. * Table 2 - 1 DSCP-TID override table
  1279. *
  1280. * If we need a different DSCP-TID mapping for this vap,
  1281. * call tid_classify to extract DSCP/ToS from frame and
  1282. * map to a TID and store in msdu_info. This is later used
  1283. * to fill in TCL Input descriptor (per-packet TID override).
  1284. */
  1285. if (vdev->dscp_tid_map_id > 1)
  1286. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1287. /* Reset the control block */
  1288. qdf_nbuf_reset_ctxt(nbuf);
  1289. /*
  1290. * Classify the frame and call corresponding
  1291. * "prepare" function which extracts the segment (TSO)
  1292. * and fragmentation information (for TSO , SG, ME, or Raw)
  1293. * into MSDU_INFO structure which is later used to fill
  1294. * SW and HW descriptors.
  1295. */
  1296. if (qdf_nbuf_is_tso(nbuf)) {
  1297. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1298. "%s TSO frame %p\n", __func__, vdev);
  1299. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1300. qdf_nbuf_len(nbuf));
  1301. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1302. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1303. "%s tso_prepare fail vdev_id:%d\n",
  1304. __func__, vdev->vdev_id);
  1305. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1306. return nbuf;
  1307. }
  1308. goto send_multiple;
  1309. }
  1310. /* SG */
  1311. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1312. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1313. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1314. "%s non-TSO SG frame %p\n", __func__, vdev);
  1315. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1316. qdf_nbuf_len(nbuf));
  1317. goto send_multiple;
  1318. }
  1319. #ifdef ATH_SUPPORT_IQUE
  1320. /* Mcast to Ucast Conversion*/
  1321. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1322. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1323. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1324. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1325. "%s Mcast frm for ME %p\n", __func__, vdev);
  1326. DP_STATS_INC_PKT(vdev,
  1327. tx_i.mcast_en.mcast_pkt, 1,
  1328. qdf_nbuf_len(nbuf));
  1329. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1330. qdf_nbuf_free(nbuf);
  1331. return NULL;
  1332. }
  1333. return nbuf;
  1334. }
  1335. }
  1336. #endif
  1337. /* RAW */
  1338. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1339. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1340. if (nbuf == NULL)
  1341. return NULL;
  1342. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1343. "%s Raw frame %p\n", __func__, vdev);
  1344. goto send_multiple;
  1345. }
  1346. if (vdev->nawds_enabled) {
  1347. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1348. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1349. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1350. &msdu_info.tx_queue,
  1351. msdu_info.meta_data, peer_id);
  1352. return nbuf;
  1353. }
  1354. }
  1355. /* Single linear frame */
  1356. /*
  1357. * If nbuf is a simple linear frame, use send_single function to
  1358. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1359. * SRNG. There is no need to setup a MSDU extension descriptor.
  1360. */
  1361. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1362. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1363. return nbuf;
  1364. send_multiple:
  1365. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1366. return nbuf;
  1367. }
  1368. /**
  1369. * dp_tx_reinject_handler() - Tx Reinject Handler
  1370. * @tx_desc: software descriptor head pointer
  1371. * @status : Tx completion status from HTT descriptor
  1372. *
  1373. * This function reinjects frames back to Target.
  1374. * Todo - Host queue needs to be added
  1375. *
  1376. * Return: none
  1377. */
  1378. static
  1379. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1380. {
  1381. struct dp_vdev *vdev;
  1382. struct dp_peer *peer = NULL;
  1383. uint32_t peer_id = HTT_INVALID_PEER;
  1384. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1385. qdf_nbuf_t nbuf_copy = NULL;
  1386. struct dp_tx_msdu_info_s msdu_info;
  1387. vdev = tx_desc->vdev;
  1388. qdf_assert(vdev);
  1389. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1390. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1391. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1392. "%s Tx reinject path\n", __func__);
  1393. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1394. qdf_nbuf_len(tx_desc->nbuf));
  1395. if (!vdev->osif_proxy_arp) {
  1396. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1397. "function pointer to proxy arp not present\n");
  1398. return;
  1399. }
  1400. if (qdf_unlikely(vdev->mesh_vdev)) {
  1401. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1402. } else {
  1403. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1404. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1405. (peer->bss_peer || peer->nawds_enabled)
  1406. && !(vdev->osif_proxy_arp(
  1407. vdev->osif_vdev,
  1408. nbuf))) {
  1409. nbuf_copy = qdf_nbuf_copy(nbuf);
  1410. if (!nbuf_copy) {
  1411. QDF_TRACE(QDF_MODULE_ID_DP,
  1412. QDF_TRACE_LEVEL_ERROR,
  1413. FL("nbuf copy failed"));
  1414. break;
  1415. }
  1416. if (peer->nawds_enabled)
  1417. peer_id = peer->peer_ids[0];
  1418. else
  1419. peer_id = HTT_INVALID_PEER;
  1420. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1421. nbuf_copy, msdu_info.tid,
  1422. &msdu_info.tx_queue,
  1423. msdu_info.meta_data, peer_id);
  1424. if (nbuf_copy) {
  1425. QDF_TRACE(QDF_MODULE_ID_DP,
  1426. QDF_TRACE_LEVEL_ERROR,
  1427. FL("pkt send failed"));
  1428. qdf_nbuf_free(nbuf_copy);
  1429. }
  1430. }
  1431. }
  1432. }
  1433. qdf_nbuf_free(nbuf);
  1434. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1435. }
  1436. /**
  1437. * dp_tx_inspect_handler() - Tx Inspect Handler
  1438. * @tx_desc: software descriptor head pointer
  1439. * @status : Tx completion status from HTT descriptor
  1440. *
  1441. * Handles Tx frames sent back to Host for inspection
  1442. * (ProxyARP)
  1443. *
  1444. * Return: none
  1445. */
  1446. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1447. {
  1448. struct dp_soc *soc;
  1449. struct dp_pdev *pdev = tx_desc->pdev;
  1450. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1451. "%s Tx inspect path\n",
  1452. __func__);
  1453. qdf_assert(pdev);
  1454. soc = pdev->soc;
  1455. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1456. qdf_nbuf_len(tx_desc->nbuf));
  1457. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1458. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1459. }
  1460. /**
  1461. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1462. * @tx_desc: software descriptor head pointer
  1463. * @status : Tx completion status from HTT descriptor
  1464. *
  1465. * This function will process HTT Tx indication messages from Target
  1466. *
  1467. * Return: none
  1468. */
  1469. static
  1470. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1471. {
  1472. uint8_t tx_status;
  1473. struct dp_pdev *pdev;
  1474. struct dp_soc *soc;
  1475. uint32_t *htt_status_word = (uint32_t *) status;
  1476. qdf_assert(tx_desc->pdev);
  1477. pdev = tx_desc->pdev;
  1478. soc = pdev->soc;
  1479. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_status_word[0]);
  1480. switch (tx_status) {
  1481. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1482. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1483. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1484. {
  1485. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1486. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1487. break;
  1488. }
  1489. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1490. {
  1491. dp_tx_reinject_handler(tx_desc, status);
  1492. break;
  1493. }
  1494. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1495. {
  1496. dp_tx_inspect_handler(tx_desc, status);
  1497. break;
  1498. }
  1499. default:
  1500. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1501. "%s Invalid HTT tx_status %d\n",
  1502. __func__, tx_status);
  1503. break;
  1504. }
  1505. }
  1506. #ifdef MESH_MODE_SUPPORT
  1507. /**
  1508. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1509. * in mesh meta header
  1510. * @tx_desc: software descriptor head pointer
  1511. * @ts: pointer to tx completion stats
  1512. * Return: none
  1513. */
  1514. static
  1515. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1516. struct hal_tx_completion_status *ts)
  1517. {
  1518. struct meta_hdr_s *mhdr;
  1519. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1520. if (!tx_desc->msdu_ext_desc) {
  1521. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1522. }
  1523. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1524. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1525. mhdr->rssi = ts->ack_frame_rssi;
  1526. mhdr->channel = tx_desc->pdev->operating_channel;
  1527. }
  1528. #else
  1529. static
  1530. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1531. struct hal_tx_completion_status *ts)
  1532. {
  1533. }
  1534. #endif
  1535. /**
  1536. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1537. * @tx_desc: software descriptor head pointer
  1538. * @length: packet length
  1539. *
  1540. * Return: none
  1541. */
  1542. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1543. uint32_t length)
  1544. {
  1545. struct hal_tx_completion_status ts;
  1546. struct dp_soc *soc = NULL;
  1547. struct dp_vdev *vdev = tx_desc->vdev;
  1548. struct dp_peer *peer = NULL;
  1549. struct dp_pdev *pdev = NULL;
  1550. uint8_t comp_status = 0;
  1551. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1552. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1553. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1554. "-------------------- \n"
  1555. "Tx Completion Stats: \n"
  1556. "-------------------- \n"
  1557. "ack_frame_rssi = %d \n"
  1558. "first_msdu = %d \n"
  1559. "last_msdu = %d \n"
  1560. "msdu_part_of_amsdu = %d \n"
  1561. "rate_stats valid = %d \n"
  1562. "bw = %d \n"
  1563. "pkt_type = %d \n"
  1564. "stbc = %d \n"
  1565. "ldpc = %d \n"
  1566. "sgi = %d \n"
  1567. "mcs = %d \n"
  1568. "ofdma = %d \n"
  1569. "tones_in_ru = %d \n"
  1570. "tsf = %d \n"
  1571. "ppdu_id = %d \n"
  1572. "transmit_cnt = %d \n"
  1573. "tid = %d \n"
  1574. "peer_id = %d \n",
  1575. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1576. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1577. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1578. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1579. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1580. ts.peer_id);
  1581. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1582. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1583. if (!vdev) {
  1584. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1585. "invalid peer");
  1586. goto fail;
  1587. }
  1588. soc = tx_desc->vdev->pdev->soc;
  1589. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1590. if (!peer) {
  1591. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1592. "invalid peer");
  1593. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1594. goto out;
  1595. }
  1596. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1597. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1598. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1599. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1600. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1601. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1602. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1603. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1604. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1605. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1606. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1607. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1608. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1609. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1610. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1611. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1612. mcs_count[MAX_MCS], 1,
  1613. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1614. == DOT11_A)));
  1615. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1616. mcs_count[ts.mcs], 1,
  1617. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1618. == DOT11_A)));
  1619. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1620. mcs_count[MAX_MCS], 1,
  1621. ((ts.mcs >= MAX_MCS_11B)
  1622. && (ts.pkt_type == DOT11_B)));
  1623. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1624. mcs_count[ts.mcs], 1,
  1625. ((ts.mcs <= MAX_MCS_11B)
  1626. && (ts.pkt_type == DOT11_B)));
  1627. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1628. mcs_count[MAX_MCS], 1,
  1629. ((ts.mcs >= MAX_MCS_11A)
  1630. && (ts.pkt_type == DOT11_N)));
  1631. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1632. mcs_count[ts.mcs], 1,
  1633. ((ts.mcs <= MAX_MCS_11A)
  1634. && (ts.pkt_type == DOT11_N)));
  1635. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1636. mcs_count[MAX_MCS], 1,
  1637. ((ts.mcs >= MAX_MCS_11AC)
  1638. && (ts.pkt_type == DOT11_AC)));
  1639. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1640. mcs_count[ts.mcs], 1,
  1641. ((ts.mcs <= MAX_MCS_11AC)
  1642. && (ts.pkt_type == DOT11_AC)));
  1643. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1644. mcs_count[MAX_MCS], 1,
  1645. ((ts.mcs >= MAX_MCS)
  1646. && (ts.pkt_type == DOT11_AX)));
  1647. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1648. mcs_count[ts.mcs], 1,
  1649. ((ts.mcs <= MAX_MCS)
  1650. && (ts.pkt_type == DOT11_AX)));
  1651. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1652. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1653. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1654. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1655. , 1);
  1656. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1657. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1658. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1659. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1660. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1661. (ts.first_msdu && ts.last_msdu));
  1662. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1663. !(ts.first_msdu && ts.last_msdu));
  1664. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1665. }
  1666. }
  1667. /* TODO: This call is temporary.
  1668. * Stats update has to be attached to the HTT PPDU message
  1669. */
  1670. out:
  1671. pdev = vdev->pdev;
  1672. if (pdev->enhanced_stats_en && soc->cdp_soc.ol_ops->update_dp_stats) {
  1673. if (peer) {
  1674. soc->cdp_soc.ol_ops->update_dp_stats(pdev->osif_pdev,
  1675. &peer->stats, ts.peer_id,
  1676. UPDATE_PEER_STATS);
  1677. }
  1678. dp_aggregate_vdev_stats(tx_desc->vdev);
  1679. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1680. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1681. }
  1682. fail:
  1683. return;
  1684. }
  1685. /**
  1686. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1687. * @soc: core txrx main context
  1688. * @comp_head: software descriptor head pointer
  1689. *
  1690. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1691. * and release the software descriptors after processing is complete
  1692. *
  1693. * Return: none
  1694. */
  1695. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1696. struct dp_tx_desc_s *comp_head)
  1697. {
  1698. struct dp_tx_desc_s *desc;
  1699. struct dp_tx_desc_s *next;
  1700. struct hal_tx_completion_status ts = {0};
  1701. uint32_t length;
  1702. struct dp_peer *peer;
  1703. DP_HIST_INIT();
  1704. desc = comp_head;
  1705. while (desc) {
  1706. hal_tx_comp_get_status(&desc->comp, &ts);
  1707. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1708. length = qdf_nbuf_len(desc->nbuf);
  1709. /* Error Handling */
  1710. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1711. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1712. dp_tx_comp_process_exception(desc);
  1713. desc = desc->next;
  1714. continue;
  1715. }
  1716. /* Process Tx status in descriptor */
  1717. if (soc->process_tx_status ||
  1718. (desc->vdev && desc->vdev->mesh_vdev))
  1719. dp_tx_comp_process_tx_status(desc, length);
  1720. /* 0 : MSDU buffer, 1 : MLE */
  1721. if (desc->msdu_ext_desc) {
  1722. /* TSO free */
  1723. if (hal_tx_ext_desc_get_tso_enable(
  1724. desc->msdu_ext_desc->vaddr)) {
  1725. /* If remaining number of segment is 0
  1726. * actual TSO may unmap and free */
  1727. if (!DP_DESC_NUM_FRAG(desc)) {
  1728. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1729. QDF_DMA_TO_DEVICE);
  1730. qdf_nbuf_free(desc->nbuf);
  1731. }
  1732. } else {
  1733. /* SG free */
  1734. /* Free buffer */
  1735. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1736. desc->nbuf);
  1737. }
  1738. } else {
  1739. /* Free buffer */
  1740. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1741. }
  1742. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1743. next = desc->next;
  1744. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1745. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1746. dp_tx_desc_release(desc, desc->pool_id);
  1747. desc = next;
  1748. }
  1749. DP_TX_HIST_STATS_PER_PDEV();
  1750. }
  1751. /**
  1752. * dp_tx_comp_handler() - Tx completion handler
  1753. * @soc: core txrx main context
  1754. * @ring_id: completion ring id
  1755. * @budget: No. of packets/descriptors that can be serviced in one loop
  1756. *
  1757. * This function will collect hardware release ring element contents and
  1758. * handle descriptor contents. Based on contents, free packet or handle error
  1759. * conditions
  1760. *
  1761. * Return: none
  1762. */
  1763. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1764. uint32_t budget)
  1765. {
  1766. void *tx_comp_hal_desc;
  1767. uint8_t buffer_src;
  1768. uint8_t pool_id;
  1769. uint32_t tx_desc_id;
  1770. struct dp_tx_desc_s *tx_desc = NULL;
  1771. struct dp_tx_desc_s *head_desc = NULL;
  1772. struct dp_tx_desc_s *tail_desc = NULL;
  1773. uint32_t num_processed;
  1774. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1775. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1776. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1777. "%s %d : HAL RING Access Failed -- %p\n",
  1778. __func__, __LINE__, hal_srng);
  1779. return 0;
  1780. }
  1781. num_processed = 0;
  1782. /* Find head descriptor from completion ring */
  1783. while (qdf_likely(tx_comp_hal_desc =
  1784. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1785. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1786. /* If this buffer was not released by TQM or FW, then it is not
  1787. * Tx completion indication, skip to next descriptor */
  1788. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1789. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1790. QDF_TRACE(QDF_MODULE_ID_DP,
  1791. QDF_TRACE_LEVEL_ERROR,
  1792. "Tx comp release_src != TQM | FW");
  1793. /* TODO Handle Freeing of the buffer in descriptor */
  1794. continue;
  1795. }
  1796. /* Get descriptor id */
  1797. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1798. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1799. DP_TX_DESC_ID_POOL_OS;
  1800. /* Pool ID is out of limit. Error */
  1801. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1802. soc->wlan_cfg_ctx)) {
  1803. QDF_TRACE(QDF_MODULE_ID_DP,
  1804. QDF_TRACE_LEVEL_FATAL,
  1805. "TX COMP pool id %d not valid",
  1806. pool_id);
  1807. /* Check if assert aborts execution, if not handle
  1808. * return here */
  1809. QDF_ASSERT(0);
  1810. }
  1811. /* Find Tx descriptor */
  1812. tx_desc = dp_tx_desc_find(soc, pool_id,
  1813. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1814. DP_TX_DESC_ID_PAGE_OS,
  1815. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1816. DP_TX_DESC_ID_OFFSET_OS);
  1817. /* Pool id is not matching. Error */
  1818. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1819. QDF_TRACE(QDF_MODULE_ID_DP,
  1820. QDF_TRACE_LEVEL_FATAL,
  1821. "Tx Comp pool id %d not matched %d",
  1822. pool_id, tx_desc->pool_id);
  1823. /* Check if assert aborts execution, if not handle
  1824. * return here */
  1825. QDF_ASSERT(0);
  1826. }
  1827. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1828. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1829. QDF_TRACE(QDF_MODULE_ID_DP,
  1830. QDF_TRACE_LEVEL_FATAL,
  1831. "Txdesc invalid, flgs = %x,id = %d",
  1832. tx_desc->flags, tx_desc_id);
  1833. qdf_assert_always(0);
  1834. }
  1835. /*
  1836. * If the release source is FW, process the HTT
  1837. * status
  1838. */
  1839. if (qdf_unlikely(buffer_src ==
  1840. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1841. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1842. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1843. htt_tx_status);
  1844. dp_tx_process_htt_completion(tx_desc,
  1845. htt_tx_status);
  1846. } else {
  1847. tx_desc->next = NULL;
  1848. /* First ring descriptor on the cycle */
  1849. if (!head_desc) {
  1850. head_desc = tx_desc;
  1851. } else {
  1852. tail_desc->next = tx_desc;
  1853. }
  1854. tail_desc = tx_desc;
  1855. /* Collect hw completion contents */
  1856. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1857. &tx_desc->comp, soc->process_tx_status);
  1858. }
  1859. num_processed++;
  1860. /*
  1861. * Processed packet count is more than given quota
  1862. * stop to processing
  1863. */
  1864. if (num_processed >= budget)
  1865. break;
  1866. }
  1867. hal_srng_access_end(soc->hal_soc, hal_srng);
  1868. /* Process the reaped descriptors */
  1869. if (head_desc)
  1870. dp_tx_comp_process_desc(soc, head_desc);
  1871. return num_processed;
  1872. }
  1873. /**
  1874. * dp_tx_vdev_attach() - attach vdev to dp tx
  1875. * @vdev: virtual device instance
  1876. *
  1877. * Return: QDF_STATUS_SUCCESS: success
  1878. * QDF_STATUS_E_RESOURCES: Error return
  1879. */
  1880. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1881. {
  1882. /*
  1883. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1884. */
  1885. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1886. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1887. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1888. vdev->vdev_id);
  1889. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1890. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1891. /*
  1892. * Set HTT Extension Valid bit to 0 by default
  1893. */
  1894. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1895. dp_tx_vdev_update_search_flags(vdev);
  1896. return QDF_STATUS_SUCCESS;
  1897. }
  1898. /**
  1899. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  1900. * @vdev: virtual device instance
  1901. *
  1902. * Return: void
  1903. *
  1904. */
  1905. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  1906. {
  1907. /*
  1908. * Enable both AddrY (SA based search) and AddrX (Da based search)
  1909. * for TDLS link
  1910. *
  1911. * Enable AddrY (SA based search) only for non-WDS STA and
  1912. * ProxySTA VAP modes.
  1913. *
  1914. * In all other VAP modes, only DA based search should be
  1915. * enabled
  1916. */
  1917. if (vdev->opmode == wlan_op_mode_sta &&
  1918. vdev->tdls_link_connected)
  1919. vdev->hal_desc_addr_search_flags =
  1920. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  1921. else if ((vdev->opmode == wlan_op_mode_sta &&
  1922. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  1923. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  1924. else
  1925. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  1926. }
  1927. /**
  1928. * dp_tx_vdev_detach() - detach vdev from dp tx
  1929. * @vdev: virtual device instance
  1930. *
  1931. * Return: QDF_STATUS_SUCCESS: success
  1932. * QDF_STATUS_E_RESOURCES: Error return
  1933. */
  1934. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1935. {
  1936. return QDF_STATUS_SUCCESS;
  1937. }
  1938. /**
  1939. * dp_tx_pdev_attach() - attach pdev to dp tx
  1940. * @pdev: physical device instance
  1941. *
  1942. * Return: QDF_STATUS_SUCCESS: success
  1943. * QDF_STATUS_E_RESOURCES: Error return
  1944. */
  1945. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1946. {
  1947. struct dp_soc *soc = pdev->soc;
  1948. /* Initialize Flow control counters */
  1949. qdf_atomic_init(&pdev->num_tx_exception);
  1950. qdf_atomic_init(&pdev->num_tx_outstanding);
  1951. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1952. /* Initialize descriptors in TCL Ring */
  1953. hal_tx_init_data_ring(soc->hal_soc,
  1954. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1955. }
  1956. return QDF_STATUS_SUCCESS;
  1957. }
  1958. /**
  1959. * dp_tx_pdev_detach() - detach pdev from dp tx
  1960. * @pdev: physical device instance
  1961. *
  1962. * Return: QDF_STATUS_SUCCESS: success
  1963. * QDF_STATUS_E_RESOURCES: Error return
  1964. */
  1965. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1966. {
  1967. /* What should do here? */
  1968. return QDF_STATUS_SUCCESS;
  1969. }
  1970. /**
  1971. * dp_tx_soc_detach() - detach soc from dp tx
  1972. * @soc: core txrx main context
  1973. *
  1974. * This function will detach dp tx into main device context
  1975. * will free dp tx resource and initialize resources
  1976. *
  1977. * Return: QDF_STATUS_SUCCESS: success
  1978. * QDF_STATUS_E_RESOURCES: Error return
  1979. */
  1980. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1981. {
  1982. uint8_t num_pool;
  1983. uint16_t num_desc;
  1984. uint16_t num_ext_desc;
  1985. uint8_t i;
  1986. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1987. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1988. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1989. for (i = 0; i < num_pool; i++) {
  1990. if (dp_tx_desc_pool_free(soc, i)) {
  1991. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1992. "%s Tx Desc Pool Free failed\n",
  1993. __func__);
  1994. return QDF_STATUS_E_RESOURCES;
  1995. }
  1996. }
  1997. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1998. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1999. __func__, num_pool, num_desc);
  2000. for (i = 0; i < num_pool; i++) {
  2001. if (dp_tx_ext_desc_pool_free(soc, i)) {
  2002. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2003. "%s Tx Ext Desc Pool Free failed\n",
  2004. __func__);
  2005. return QDF_STATUS_E_RESOURCES;
  2006. }
  2007. }
  2008. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2009. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  2010. __func__, num_pool, num_ext_desc);
  2011. for (i = 0; i < num_pool; i++) {
  2012. dp_tx_tso_desc_pool_free(soc, i);
  2013. }
  2014. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2015. "%s TSO Desc Pool %d Free descs = %d\n",
  2016. __func__, num_pool, num_desc);
  2017. for (i = 0; i < num_pool; i++)
  2018. dp_tx_tso_num_seg_pool_free(soc, i);
  2019. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2020. "%s TSO Num of seg Desc Pool %d Free descs = %d\n",
  2021. __func__, num_pool, num_desc);
  2022. return QDF_STATUS_SUCCESS;
  2023. }
  2024. /**
  2025. * dp_tx_soc_attach() - attach soc to dp tx
  2026. * @soc: core txrx main context
  2027. *
  2028. * This function will attach dp tx into main device context
  2029. * will allocate dp tx resource and initialize resources
  2030. *
  2031. * Return: QDF_STATUS_SUCCESS: success
  2032. * QDF_STATUS_E_RESOURCES: Error return
  2033. */
  2034. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  2035. {
  2036. uint8_t num_pool;
  2037. uint32_t num_desc;
  2038. uint32_t num_ext_desc;
  2039. uint8_t i;
  2040. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2041. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2042. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2043. /* Allocate software Tx descriptor pools */
  2044. for (i = 0; i < num_pool; i++) {
  2045. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  2046. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2047. "%s Tx Desc Pool alloc %d failed %p\n",
  2048. __func__, i, soc);
  2049. goto fail;
  2050. }
  2051. }
  2052. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2053. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  2054. __func__, num_pool, num_desc);
  2055. /* Allocate extension tx descriptor pools */
  2056. for (i = 0; i < num_pool; i++) {
  2057. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  2058. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2059. "MSDU Ext Desc Pool alloc %d failed %p\n",
  2060. i, soc);
  2061. goto fail;
  2062. }
  2063. }
  2064. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2065. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  2066. __func__, num_pool, num_ext_desc);
  2067. for (i = 0; i < num_pool; i++) {
  2068. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  2069. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2070. "TSO Desc Pool alloc %d failed %p\n",
  2071. i, soc);
  2072. goto fail;
  2073. }
  2074. }
  2075. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2076. "%s TSO Desc Alloc %d, descs = %d\n",
  2077. __func__, num_pool, num_desc);
  2078. for (i = 0; i < num_pool; i++) {
  2079. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  2080. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2081. "TSO Num of seg Pool alloc %d failed %p\n",
  2082. i, soc);
  2083. goto fail;
  2084. }
  2085. }
  2086. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2087. "%s TSO Num of seg pool Alloc %d, descs = %d\n",
  2088. __func__, num_pool, num_desc);
  2089. /* Initialize descriptors in TCL Rings */
  2090. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2091. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2092. hal_tx_init_data_ring(soc->hal_soc,
  2093. soc->tcl_data_ring[i].hal_srng);
  2094. }
  2095. }
  2096. /*
  2097. * todo - Add a runtime config option to enable this.
  2098. */
  2099. /*
  2100. * Due to multiple issues on NPR EMU, enable it selectively
  2101. * only for NPR EMU, should be removed, once NPR platforms
  2102. * are stable.
  2103. */
  2104. soc->process_tx_status = 1;
  2105. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2106. "%s HAL Tx init Success\n", __func__);
  2107. return QDF_STATUS_SUCCESS;
  2108. fail:
  2109. /* Detach will take care of freeing only allocated resources */
  2110. dp_tx_soc_detach(soc);
  2111. return QDF_STATUS_E_RESOURCES;
  2112. }
  2113. /*
  2114. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  2115. * pdev: pointer to DP PDEV structure
  2116. * seg_info_head: Pointer to the head of list
  2117. *
  2118. * return: void
  2119. */
  2120. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  2121. struct dp_tx_seg_info_s *seg_info_head)
  2122. {
  2123. struct dp_tx_me_buf_t *mc_uc_buf;
  2124. struct dp_tx_seg_info_s *seg_info_new = NULL;
  2125. qdf_nbuf_t nbuf = NULL;
  2126. uint64_t phy_addr;
  2127. while (seg_info_head) {
  2128. nbuf = seg_info_head->nbuf;
  2129. mc_uc_buf = (struct dp_tx_me_buf_t *)
  2130. seg_info_new->frags[0].vaddr;
  2131. phy_addr = seg_info_head->frags[0].paddr_hi;
  2132. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  2133. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  2134. phy_addr,
  2135. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  2136. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2137. qdf_nbuf_free(nbuf);
  2138. seg_info_new = seg_info_head;
  2139. seg_info_head = seg_info_head->next;
  2140. qdf_mem_free(seg_info_new);
  2141. }
  2142. }
  2143. /**
  2144. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  2145. * @vdev: DP VDEV handle
  2146. * @nbuf: Multicast nbuf
  2147. * @newmac: Table of the clients to which packets have to be sent
  2148. * @new_mac_cnt: No of clients
  2149. *
  2150. * return: no of converted packets
  2151. */
  2152. uint16_t
  2153. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  2154. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  2155. {
  2156. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  2157. struct dp_pdev *pdev = vdev->pdev;
  2158. struct ether_header *eh;
  2159. uint8_t *data;
  2160. uint16_t len;
  2161. /* reference to frame dst addr */
  2162. uint8_t *dstmac;
  2163. /* copy of original frame src addr */
  2164. uint8_t srcmac[DP_MAC_ADDR_LEN];
  2165. /* local index into newmac */
  2166. uint8_t new_mac_idx = 0;
  2167. struct dp_tx_me_buf_t *mc_uc_buf;
  2168. qdf_nbuf_t nbuf_clone;
  2169. struct dp_tx_msdu_info_s msdu_info;
  2170. struct dp_tx_seg_info_s *seg_info_head = NULL;
  2171. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  2172. struct dp_tx_seg_info_s *seg_info_new;
  2173. struct dp_tx_frag_info_s data_frag;
  2174. qdf_dma_addr_t paddr_data;
  2175. qdf_dma_addr_t paddr_mcbuf = 0;
  2176. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  2177. QDF_STATUS status;
  2178. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2179. eh = (struct ether_header *) nbuf;
  2180. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  2181. len = qdf_nbuf_len(nbuf);
  2182. data = qdf_nbuf_data(nbuf);
  2183. status = qdf_nbuf_map(vdev->osdev, nbuf,
  2184. QDF_DMA_TO_DEVICE);
  2185. if (status) {
  2186. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2187. "Mapping failure Error:%d", status);
  2188. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2189. return 0;
  2190. }
  2191. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  2192. /*preparing data fragment*/
  2193. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  2194. data_frag.paddr_lo = (uint32_t)paddr_data;
  2195. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  2196. data_frag.len = len - DP_MAC_ADDR_LEN;
  2197. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  2198. dstmac = newmac[new_mac_idx];
  2199. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2200. "added mac addr (%pM)", dstmac);
  2201. /* Check for NULL Mac Address */
  2202. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  2203. continue;
  2204. /* frame to self mac. skip */
  2205. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  2206. continue;
  2207. /*
  2208. * TODO: optimize to avoid malloc in per-packet path
  2209. * For eg. seg_pool can be made part of vdev structure
  2210. */
  2211. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  2212. if (!seg_info_new) {
  2213. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2214. "alloc failed");
  2215. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  2216. goto fail_seg_alloc;
  2217. }
  2218. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2219. if (mc_uc_buf == NULL)
  2220. goto fail_buf_alloc;
  2221. /*
  2222. * TODO: Check if we need to clone the nbuf
  2223. * Or can we just use the reference for all cases
  2224. */
  2225. if (new_mac_idx < (new_mac_cnt - 1)) {
  2226. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2227. if (nbuf_clone == NULL) {
  2228. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2229. goto fail_clone;
  2230. }
  2231. } else {
  2232. /*
  2233. * Update the ref
  2234. * to account for frame sent without cloning
  2235. */
  2236. qdf_nbuf_ref(nbuf);
  2237. nbuf_clone = nbuf;
  2238. }
  2239. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2240. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2241. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2242. &paddr_mcbuf);
  2243. if (status) {
  2244. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2245. "Mapping failure Error:%d", status);
  2246. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2247. goto fail_map;
  2248. }
  2249. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2250. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2251. seg_info_new->frags[0].paddr_hi =
  2252. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2253. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2254. seg_info_new->frags[1] = data_frag;
  2255. seg_info_new->nbuf = nbuf_clone;
  2256. seg_info_new->frag_cnt = 2;
  2257. seg_info_new->total_len = len;
  2258. seg_info_new->next = NULL;
  2259. if (seg_info_head == NULL)
  2260. seg_info_head = seg_info_new;
  2261. else
  2262. seg_info_tail->next = seg_info_new;
  2263. seg_info_tail = seg_info_new;
  2264. }
  2265. if (!seg_info_head)
  2266. return 0;
  2267. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2268. msdu_info.num_seg = new_mac_cnt;
  2269. msdu_info.frm_type = dp_tx_frm_me;
  2270. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2271. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2272. while (seg_info_head->next) {
  2273. seg_info_new = seg_info_head;
  2274. seg_info_head = seg_info_head->next;
  2275. qdf_mem_free(seg_info_new);
  2276. }
  2277. qdf_mem_free(seg_info_head);
  2278. return new_mac_cnt;
  2279. fail_map:
  2280. qdf_nbuf_free(nbuf_clone);
  2281. fail_clone:
  2282. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2283. fail_buf_alloc:
  2284. qdf_mem_free(seg_info_new);
  2285. fail_seg_alloc:
  2286. dp_tx_me_mem_free(pdev, seg_info_head);
  2287. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2288. return 0;
  2289. }