sde_kms.c 108 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <drm/drm_atomic_uapi.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include "msm_drv.h"
  28. #include "msm_mmu.h"
  29. #include "msm_gem.h"
  30. #include "dsi_display.h"
  31. #include "dsi_drm.h"
  32. #include "sde_wb.h"
  33. #include "dp_display.h"
  34. #include "dp_drm.h"
  35. #include "dp_mst_drm.h"
  36. #include "sde_kms.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_formats.h"
  39. #include "sde_hw_vbif.h"
  40. #include "sde_vbif.h"
  41. #include "sde_encoder.h"
  42. #include "sde_plane.h"
  43. #include "sde_crtc.h"
  44. #include "sde_color_processing.h"
  45. #include "sde_reg_dma.h"
  46. #include "sde_connector.h"
  47. #include "sde_vm.h"
  48. #include <linux/qcom_scm.h>
  49. #include "soc/qcom/secure_buffer.h"
  50. #include <linux/qtee_shmbridge.h>
  51. #include <linux/haven/hh_irq_lend.h>
  52. #define CREATE_TRACE_POINTS
  53. #include "sde_trace.h"
  54. /* defines for secure channel call */
  55. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  56. #define MDP_DEVICE_ID 0x1A
  57. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  58. static const char * const iommu_ports[] = {
  59. "mdp_0",
  60. };
  61. /**
  62. * Controls size of event log buffer. Specified as a power of 2.
  63. */
  64. #define SDE_EVTLOG_SIZE 1024
  65. /*
  66. * To enable overall DRM driver logging
  67. * # echo 0x2 > /sys/module/drm/parameters/debug
  68. *
  69. * To enable DRM driver h/w logging
  70. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  71. *
  72. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  73. */
  74. #define SDE_DEBUGFS_DIR "msm_sde"
  75. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  76. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  77. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  78. /**
  79. * sdecustom - enable certain driver customizations for sde clients
  80. * Enabling this modifies the standard DRM behavior slightly and assumes
  81. * that the clients have specific knowledge about the modifications that
  82. * are involved, so don't enable this unless you know what you're doing.
  83. *
  84. * Parts of the driver that are affected by this setting may be located by
  85. * searching for invocations of the 'sde_is_custom_client()' function.
  86. *
  87. * This is disabled by default.
  88. */
  89. static bool sdecustom = true;
  90. module_param(sdecustom, bool, 0400);
  91. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  92. static int sde_kms_hw_init(struct msm_kms *kms);
  93. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  94. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  95. static int _sde_kms_register_events(struct msm_kms *kms,
  96. struct drm_mode_object *obj, u32 event, bool en);
  97. bool sde_is_custom_client(void)
  98. {
  99. return sdecustom;
  100. }
  101. #ifdef CONFIG_DEBUG_FS
  102. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  103. {
  104. struct msm_drm_private *priv;
  105. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  106. return NULL;
  107. priv = sde_kms->dev->dev_private;
  108. return priv->debug_root;
  109. }
  110. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  111. {
  112. void *p;
  113. int rc;
  114. void *debugfs_root;
  115. p = sde_hw_util_get_log_mask_ptr();
  116. if (!sde_kms || !p)
  117. return -EINVAL;
  118. debugfs_root = sde_debugfs_get_root(sde_kms);
  119. if (!debugfs_root)
  120. return -EINVAL;
  121. /* allow debugfs_root to be NULL */
  122. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  123. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  124. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  125. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  126. if (rc) {
  127. SDE_ERROR("failed to init perf %d\n", rc);
  128. return rc;
  129. }
  130. if (sde_kms->catalog->qdss_count)
  131. debugfs_create_u32("qdss", 0600, debugfs_root,
  132. (u32 *)&sde_kms->qdss_enabled);
  133. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  134. (u32 *)&sde_kms->pm_suspend_clk_dump);
  135. return 0;
  136. }
  137. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  138. {
  139. struct sde_kms *sde_kms = to_sde_kms(kms);
  140. /* don't need to NULL check debugfs_root */
  141. if (sde_kms) {
  142. sde_debugfs_vbif_destroy(sde_kms);
  143. sde_debugfs_core_irq_destroy(sde_kms);
  144. }
  145. }
  146. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  147. {
  148. int i;
  149. struct device *dev = sde_kms->dev->dev;
  150. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  151. for (i = 0; i < sde_kms->dsi_display_count; i++)
  152. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  153. return 0;
  154. }
  155. #else
  156. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  157. {
  158. return 0;
  159. }
  160. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  161. {
  162. }
  163. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  164. {
  165. return 0;
  166. }
  167. #endif
  168. static bool _sde_kms_skip_vblank_op(struct sde_kms *sde_kms)
  169. {
  170. struct sde_vm_ops *vm_ops = NULL;
  171. if (!sde_kms->vm)
  172. return false;
  173. vm_ops = &sde_kms->vm->vm_ops;
  174. if (!vm_ops->vm_owns_hw(sde_kms))
  175. return true;
  176. return false;
  177. }
  178. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  179. {
  180. int ret = 0;
  181. struct sde_kms *sde_kms;
  182. if (!kms)
  183. return -EINVAL;
  184. sde_kms = to_sde_kms(kms);
  185. if (sde_kms->vm)
  186. mutex_lock(&sde_kms->vm->vm_res_lock);
  187. if (_sde_kms_skip_vblank_op(sde_kms)) {
  188. SDE_DEBUG("skipping vblank enable due to HW unavailablity\n");
  189. mutex_unlock(&sde_kms->vm->vm_res_lock);
  190. return 0;
  191. }
  192. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  193. ret = sde_crtc_vblank(crtc, true);
  194. SDE_ATRACE_END("sde_kms_enable_vblank");
  195. if (sde_kms->vm)
  196. mutex_unlock(&sde_kms->vm->vm_res_lock);
  197. return ret;
  198. }
  199. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  200. {
  201. struct sde_kms *sde_kms;
  202. if (!kms)
  203. return;
  204. sde_kms = to_sde_kms(kms);
  205. if (sde_kms->vm)
  206. mutex_lock(&sde_kms->vm->vm_res_lock);
  207. if (_sde_kms_skip_vblank_op(sde_kms)) {
  208. SDE_DEBUG("skipping vblank disable due to HW unavailablity\n");
  209. mutex_unlock(&sde_kms->vm->vm_res_lock);
  210. return;
  211. }
  212. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  213. sde_crtc_vblank(crtc, false);
  214. SDE_ATRACE_END("sde_kms_disable_vblank");
  215. if (sde_kms->vm)
  216. mutex_unlock(&sde_kms->vm->vm_res_lock);
  217. }
  218. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  219. struct drm_crtc *crtc)
  220. {
  221. struct drm_encoder *encoder;
  222. struct drm_device *dev;
  223. int ret;
  224. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  225. SDE_ERROR("invalid params\n");
  226. return;
  227. }
  228. if (!crtc->state->enable) {
  229. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  230. return;
  231. }
  232. if (!crtc->state->active) {
  233. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  234. return;
  235. }
  236. dev = crtc->dev;
  237. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  238. if (encoder->crtc != crtc)
  239. continue;
  240. /*
  241. * Video Mode - Wait for VSYNC
  242. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  243. * complete
  244. */
  245. SDE_EVT32_VERBOSE(DRMID(crtc));
  246. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  247. if (ret && ret != -EWOULDBLOCK) {
  248. SDE_ERROR(
  249. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  250. crtc->base.id, encoder->base.id, ret);
  251. break;
  252. }
  253. }
  254. }
  255. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  256. struct drm_crtc *crtc, bool enable)
  257. {
  258. struct drm_device *dev;
  259. struct msm_drm_private *priv;
  260. struct sde_mdss_cfg *sde_cfg;
  261. struct drm_plane *plane;
  262. int i, ret;
  263. dev = sde_kms->dev;
  264. priv = dev->dev_private;
  265. sde_cfg = sde_kms->catalog;
  266. ret = sde_vbif_halt_xin_mask(sde_kms,
  267. sde_cfg->sui_block_xin_mask, enable);
  268. if (ret) {
  269. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  270. return ret;
  271. }
  272. if (enable) {
  273. for (i = 0; i < priv->num_planes; i++) {
  274. plane = priv->planes[i];
  275. sde_plane_secure_ctrl_xin_client(plane, crtc);
  276. }
  277. }
  278. return 0;
  279. }
  280. /**
  281. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  282. * @sde_kms: Pointer to sde_kms struct
  283. * @vimd: switch the stage 2 translation to this VMID
  284. */
  285. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  286. {
  287. struct device dummy = {};
  288. dma_addr_t dma_handle;
  289. uint32_t num_sids;
  290. uint32_t *sec_sid;
  291. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  292. int ret = 0, i;
  293. struct qtee_shm shm;
  294. bool qtee_en = qtee_shmbridge_is_enabled();
  295. phys_addr_t mem_addr;
  296. u64 mem_size;
  297. num_sids = sde_cfg->sec_sid_mask_count;
  298. if (!num_sids) {
  299. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  300. return -EINVAL;
  301. }
  302. if (qtee_en) {
  303. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  304. &shm);
  305. if (ret)
  306. return -ENOMEM;
  307. sec_sid = (uint32_t *) shm.vaddr;
  308. mem_addr = shm.paddr;
  309. /**
  310. * SMMUSecureModeSwitch requires the size to be number of SID's
  311. * but shm allocates size in pages. Modify the args as per
  312. * client requirement.
  313. */
  314. mem_size = sizeof(uint32_t) * num_sids;
  315. } else {
  316. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  317. if (!sec_sid)
  318. return -ENOMEM;
  319. mem_addr = virt_to_phys(sec_sid);
  320. mem_size = sizeof(uint32_t) * num_sids;
  321. }
  322. for (i = 0; i < num_sids; i++) {
  323. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  324. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  325. }
  326. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  327. if (ret) {
  328. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  329. goto map_error;
  330. }
  331. set_dma_ops(&dummy, NULL);
  332. dma_handle = dma_map_single(&dummy, sec_sid,
  333. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  334. if (dma_mapping_error(&dummy, dma_handle)) {
  335. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  336. vmid);
  337. goto map_error;
  338. }
  339. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  340. vmid, num_sids, qtee_en);
  341. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  342. mem_size, vmid);
  343. if (ret)
  344. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  345. vmid, ret);
  346. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  347. vmid, qtee_en, num_sids, ret);
  348. dma_unmap_single(&dummy, dma_handle,
  349. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  350. map_error:
  351. if (qtee_en)
  352. qtee_shmbridge_free_shm(&shm);
  353. else
  354. kfree(sec_sid);
  355. return ret;
  356. }
  357. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  358. {
  359. u32 ret;
  360. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  361. return 0;
  362. /* detach_all_contexts */
  363. ret = sde_kms_mmu_detach(sde_kms, false);
  364. if (ret) {
  365. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  366. goto mmu_error;
  367. }
  368. ret = _sde_kms_scm_call(sde_kms, vmid);
  369. if (ret) {
  370. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  371. goto scm_error;
  372. }
  373. return 0;
  374. scm_error:
  375. sde_kms_mmu_attach(sde_kms, false);
  376. mmu_error:
  377. atomic_dec(&sde_kms->detach_all_cb);
  378. return ret;
  379. }
  380. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  381. u32 old_vmid)
  382. {
  383. u32 ret;
  384. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  385. return 0;
  386. ret = _sde_kms_scm_call(sde_kms, vmid);
  387. if (ret) {
  388. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  389. goto scm_error;
  390. }
  391. /* attach_all_contexts */
  392. ret = sde_kms_mmu_attach(sde_kms, false);
  393. if (ret) {
  394. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  395. goto mmu_error;
  396. }
  397. return 0;
  398. mmu_error:
  399. _sde_kms_scm_call(sde_kms, old_vmid);
  400. scm_error:
  401. atomic_inc(&sde_kms->detach_all_cb);
  402. return ret;
  403. }
  404. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  405. {
  406. u32 ret;
  407. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  408. return 0;
  409. /* detach secure_context */
  410. ret = sde_kms_mmu_detach(sde_kms, true);
  411. if (ret) {
  412. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  413. goto mmu_error;
  414. }
  415. ret = _sde_kms_scm_call(sde_kms, vmid);
  416. if (ret) {
  417. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  418. goto scm_error;
  419. }
  420. return 0;
  421. scm_error:
  422. sde_kms_mmu_attach(sde_kms, true);
  423. mmu_error:
  424. atomic_dec(&sde_kms->detach_sec_cb);
  425. return ret;
  426. }
  427. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  428. u32 old_vmid)
  429. {
  430. u32 ret;
  431. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  432. return 0;
  433. ret = _sde_kms_scm_call(sde_kms, vmid);
  434. if (ret) {
  435. goto scm_error;
  436. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  437. }
  438. ret = sde_kms_mmu_attach(sde_kms, true);
  439. if (ret) {
  440. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  441. goto mmu_error;
  442. }
  443. return 0;
  444. mmu_error:
  445. _sde_kms_scm_call(sde_kms, old_vmid);
  446. scm_error:
  447. atomic_inc(&sde_kms->detach_sec_cb);
  448. return ret;
  449. }
  450. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  451. struct drm_crtc *crtc, bool enable)
  452. {
  453. int ret;
  454. if (enable) {
  455. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  456. if (ret < 0) {
  457. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  458. return ret;
  459. }
  460. sde_crtc_misr_setup(crtc, true, 1);
  461. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  462. if (ret) {
  463. sde_crtc_misr_setup(crtc, false, 0);
  464. pm_runtime_put_sync(sde_kms->dev->dev);
  465. return ret;
  466. }
  467. } else {
  468. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  469. sde_crtc_misr_setup(crtc, false, 0);
  470. pm_runtime_put_sync(sde_kms->dev->dev);
  471. }
  472. return 0;
  473. }
  474. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  475. bool post_commit)
  476. {
  477. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  478. int old_smmu_state = smmu_state->state;
  479. int ret = 0;
  480. u32 vmid;
  481. if (!sde_kms || !crtc) {
  482. SDE_ERROR("invalid argument(s)\n");
  483. return -EINVAL;
  484. }
  485. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  486. post_commit, smmu_state->sui_misr_state,
  487. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  488. if ((!smmu_state->transition_type) ||
  489. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  490. /* Bail out */
  491. return 0;
  492. /* enable sui misr if requested, before the transition */
  493. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  494. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  495. if (ret) {
  496. smmu_state->sui_misr_state = NONE;
  497. goto end;
  498. }
  499. }
  500. mutex_lock(&sde_kms->secure_transition_lock);
  501. switch (smmu_state->state) {
  502. case DETACH_ALL_REQ:
  503. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  504. if (!ret)
  505. smmu_state->state = DETACHED;
  506. break;
  507. case ATTACH_ALL_REQ:
  508. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  509. VMID_CP_SEC_DISPLAY);
  510. if (!ret) {
  511. smmu_state->state = ATTACHED;
  512. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  513. }
  514. break;
  515. case DETACH_SEC_REQ:
  516. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  517. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  518. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  519. if (!ret)
  520. smmu_state->state = DETACHED_SEC;
  521. break;
  522. case ATTACH_SEC_REQ:
  523. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  524. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  525. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  526. if (!ret) {
  527. smmu_state->state = ATTACHED;
  528. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  529. }
  530. break;
  531. default:
  532. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  533. DRMID(crtc), smmu_state->state,
  534. smmu_state->transition_type);
  535. ret = -EINVAL;
  536. break;
  537. }
  538. mutex_unlock(&sde_kms->secure_transition_lock);
  539. /* disable sui misr if requested, after the transition */
  540. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  541. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  542. if (ret)
  543. goto end;
  544. }
  545. end:
  546. smmu_state->transition_error = false;
  547. if (ret) {
  548. smmu_state->transition_error = true;
  549. SDE_ERROR(
  550. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  551. DRMID(crtc), old_smmu_state, smmu_state->state,
  552. smmu_state->secure_level, ret);
  553. smmu_state->state = smmu_state->prev_state;
  554. smmu_state->secure_level = smmu_state->prev_secure_level;
  555. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  556. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  557. }
  558. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  559. DRMID(crtc), old_smmu_state, smmu_state->state,
  560. smmu_state->secure_level, ret);
  561. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  562. smmu_state->transition_type,
  563. smmu_state->transition_error,
  564. smmu_state->secure_level, smmu_state->prev_secure_level,
  565. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  566. smmu_state->sui_misr_state = NONE;
  567. smmu_state->transition_type = NONE;
  568. return ret;
  569. }
  570. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  571. struct drm_atomic_state *state)
  572. {
  573. struct drm_crtc *crtc;
  574. struct drm_crtc_state *old_crtc_state;
  575. struct drm_plane_state *old_plane_state, *new_plane_state;
  576. struct drm_plane *plane;
  577. struct drm_plane_state *plane_state;
  578. struct sde_kms *sde_kms = to_sde_kms(kms);
  579. struct drm_device *dev = sde_kms->dev;
  580. int i, ops = 0, ret = 0;
  581. bool old_valid_fb = false;
  582. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  583. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  584. if (!crtc->state || !crtc->state->active)
  585. continue;
  586. /*
  587. * It is safe to assume only one active crtc,
  588. * and compatible translation modes on the
  589. * planes staged on this crtc.
  590. * otherwise validation would have failed.
  591. * For this CRTC,
  592. */
  593. /*
  594. * 1. Check if old state on the CRTC has planes
  595. * staged with valid fbs
  596. */
  597. for_each_old_plane_in_state(state, plane, plane_state, i) {
  598. if (!plane_state->crtc)
  599. continue;
  600. if (plane_state->fb) {
  601. old_valid_fb = true;
  602. break;
  603. }
  604. }
  605. /*
  606. * 2.Get the operations needed to be performed before
  607. * secure transition can be initiated.
  608. */
  609. ops = sde_crtc_get_secure_transition_ops(crtc,
  610. old_crtc_state, old_valid_fb);
  611. if (ops < 0) {
  612. SDE_ERROR("invalid secure operations %x\n", ops);
  613. return ops;
  614. }
  615. if (!ops) {
  616. smmu_state->transition_error = false;
  617. goto no_ops;
  618. }
  619. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  620. crtc->base.id, ops, crtc->state);
  621. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  622. /* 3. Perform operations needed for secure transition */
  623. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  624. SDE_DEBUG("wait_for_transfer_done\n");
  625. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  626. }
  627. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  628. SDE_DEBUG("cleanup planes\n");
  629. drm_atomic_helper_cleanup_planes(dev, state);
  630. for_each_oldnew_plane_in_state(state, plane,
  631. old_plane_state, new_plane_state, i)
  632. sde_plane_destroy_fb(old_plane_state);
  633. }
  634. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  635. SDE_DEBUG("secure ctrl\n");
  636. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  637. }
  638. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  639. SDE_DEBUG("prepare planes %d",
  640. crtc->state->plane_mask);
  641. drm_atomic_crtc_for_each_plane(plane,
  642. crtc) {
  643. const struct drm_plane_helper_funcs *funcs;
  644. plane_state = plane->state;
  645. funcs = plane->helper_private;
  646. SDE_DEBUG("psde:%d FB[%u]\n",
  647. plane->base.id,
  648. plane->fb->base.id);
  649. if (!funcs)
  650. continue;
  651. if (funcs->prepare_fb(plane, plane_state)) {
  652. ret = funcs->prepare_fb(plane,
  653. plane_state);
  654. if (ret)
  655. return ret;
  656. }
  657. }
  658. }
  659. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  660. SDE_DEBUG("secure operations completed\n");
  661. }
  662. no_ops:
  663. return 0;
  664. }
  665. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  666. unsigned int splash_buffer_size,
  667. unsigned int ramdump_base,
  668. unsigned int ramdump_buffer_size)
  669. {
  670. unsigned long pfn_start, pfn_end, pfn_idx;
  671. int ret = 0;
  672. if (!mem_addr || !splash_buffer_size) {
  673. SDE_ERROR("invalid params\n");
  674. return -EINVAL;
  675. }
  676. /* leave ramdump memory only if base address matches */
  677. if (ramdump_base == mem_addr &&
  678. ramdump_buffer_size <= splash_buffer_size) {
  679. mem_addr += ramdump_buffer_size;
  680. splash_buffer_size -= ramdump_buffer_size;
  681. }
  682. pfn_start = mem_addr >> PAGE_SHIFT;
  683. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  684. if (ret) {
  685. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  686. return ret;
  687. }
  688. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  689. free_reserved_page(pfn_to_page(pfn_idx));
  690. return ret;
  691. }
  692. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  693. struct sde_splash_mem *splash)
  694. {
  695. struct msm_mmu *mmu = NULL;
  696. int ret = 0;
  697. if (!sde_kms->aspace[0]) {
  698. SDE_ERROR("aspace not found for sde kms node\n");
  699. return -EINVAL;
  700. }
  701. mmu = sde_kms->aspace[0]->mmu;
  702. if (!mmu) {
  703. SDE_ERROR("mmu not found for aspace\n");
  704. return -EINVAL;
  705. }
  706. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  707. SDE_ERROR("invalid input params for map\n");
  708. return -EINVAL;
  709. }
  710. if (!splash->ref_cnt) {
  711. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  712. splash->splash_buf_base,
  713. splash->splash_buf_size,
  714. IOMMU_READ | IOMMU_NOEXEC);
  715. if (ret)
  716. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  717. }
  718. splash->ref_cnt++;
  719. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  720. splash->splash_buf_base,
  721. splash->splash_buf_size,
  722. splash->ref_cnt);
  723. return ret;
  724. }
  725. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  726. {
  727. int i = 0;
  728. int ret = 0;
  729. if (!sde_kms)
  730. return -EINVAL;
  731. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  732. ret = _sde_kms_splash_mem_get(sde_kms,
  733. sde_kms->splash_data.splash_display[i].splash);
  734. if (ret)
  735. return ret;
  736. }
  737. return ret;
  738. }
  739. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  740. struct sde_splash_mem *splash)
  741. {
  742. struct msm_mmu *mmu = NULL;
  743. int rc = 0;
  744. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  745. SDE_ERROR("invalid params\n");
  746. return -EINVAL;
  747. }
  748. mmu = sde_kms->aspace[0]->mmu;
  749. if (!splash || !splash->ref_cnt ||
  750. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  751. return -EINVAL;
  752. splash->ref_cnt--;
  753. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  754. splash->splash_buf_base, splash->ref_cnt);
  755. if (!splash->ref_cnt) {
  756. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  757. splash->splash_buf_size);
  758. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  759. splash->splash_buf_size, splash->ramdump_base,
  760. splash->ramdump_size);
  761. splash->splash_buf_base = 0;
  762. splash->splash_buf_size = 0;
  763. }
  764. return rc;
  765. }
  766. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  767. {
  768. int i = 0;
  769. int ret = 0;
  770. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  771. return -EINVAL;
  772. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  773. ret = _sde_kms_splash_mem_put(sde_kms,
  774. sde_kms->splash_data.splash_display[i].splash);
  775. if (ret)
  776. return ret;
  777. }
  778. return ret;
  779. }
  780. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  781. struct drm_atomic_state *state)
  782. {
  783. struct drm_device *ddev;
  784. struct drm_crtc *crtc;
  785. struct drm_encoder *encoder;
  786. struct drm_connector *connector;
  787. struct sde_vm_ops *vm_ops;
  788. struct sde_crtc_state *cstate;
  789. enum sde_crtc_vm_req vm_req;
  790. int rc = 0;
  791. ddev = sde_kms->dev;
  792. if (!sde_kms->vm)
  793. return -EINVAL;
  794. vm_ops = &sde_kms->vm->vm_ops;
  795. crtc = state->crtcs[0].ptr;
  796. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  797. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  798. if (vm_req != VM_REQ_ACQUIRE)
  799. return 0;
  800. /* enable MDSS irq line */
  801. sde_irq_update(&sde_kms->base, true);
  802. /* clear the stale IRQ status bits */
  803. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  804. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  805. /* enable the display path IRQ's */
  806. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  807. sde_encoder_irq_control(encoder, true);
  808. /* Schedule ESD work */
  809. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  810. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  811. sde_connector_schedule_status_work(connector, true);
  812. /* handle non-SDE pre_acquire */
  813. if (vm_ops->vm_client_post_acquire)
  814. rc = vm_ops->vm_client_post_acquire(sde_kms);
  815. return rc;
  816. }
  817. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  818. struct drm_atomic_state *state)
  819. {
  820. struct drm_device *ddev;
  821. struct drm_plane *plane;
  822. struct sde_crtc_state *cstate;
  823. enum sde_crtc_vm_req vm_req;
  824. ddev = sde_kms->dev;
  825. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  826. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  827. if (vm_req != VM_REQ_ACQUIRE)
  828. return 0;
  829. /* Clear the stale IRQ status bits */
  830. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  831. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  832. /* Program the SID's for the trusted VM */
  833. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  834. sde_plane_set_sid(plane, 1);
  835. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  836. return 0;
  837. }
  838. static void sde_kms_prepare_commit(struct msm_kms *kms,
  839. struct drm_atomic_state *state)
  840. {
  841. struct sde_kms *sde_kms;
  842. struct msm_drm_private *priv;
  843. struct drm_device *dev;
  844. struct drm_encoder *encoder;
  845. struct drm_crtc *crtc;
  846. struct drm_crtc_state *crtc_state;
  847. struct sde_vm_ops *vm_ops;
  848. int i, rc;
  849. if (!kms)
  850. return;
  851. sde_kms = to_sde_kms(kms);
  852. dev = sde_kms->dev;
  853. if (!dev || !dev->dev_private)
  854. return;
  855. priv = dev->dev_private;
  856. SDE_ATRACE_BEGIN("prepare_commit");
  857. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  858. if (rc < 0) {
  859. SDE_ERROR("failed to enable power resources %d\n", rc);
  860. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  861. goto end;
  862. }
  863. if (sde_kms->first_kickoff) {
  864. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  865. sde_kms->first_kickoff = false;
  866. }
  867. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  868. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  869. head) {
  870. if (encoder->crtc != crtc)
  871. continue;
  872. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  873. SDE_ERROR("crtc:%d, initiating hw reset\n",
  874. DRMID(crtc));
  875. sde_encoder_needs_hw_reset(encoder);
  876. sde_crtc_set_needs_hw_reset(crtc);
  877. }
  878. }
  879. }
  880. /*
  881. * NOTE: for secure use cases we want to apply the new HW
  882. * configuration only after completing preparation for secure
  883. * transitions prepare below if any transtions is required.
  884. */
  885. sde_kms_prepare_secure_transition(kms, state);
  886. if (!sde_kms->vm)
  887. goto end;
  888. vm_ops = &sde_kms->vm->vm_ops;
  889. if (vm_ops->vm_prepare_commit)
  890. vm_ops->vm_prepare_commit(sde_kms, state);
  891. end:
  892. SDE_ATRACE_END("prepare_commit");
  893. }
  894. static void sde_kms_commit(struct msm_kms *kms,
  895. struct drm_atomic_state *old_state)
  896. {
  897. struct sde_kms *sde_kms;
  898. struct drm_crtc *crtc;
  899. struct drm_crtc_state *old_crtc_state;
  900. int i;
  901. if (!kms || !old_state)
  902. return;
  903. sde_kms = to_sde_kms(kms);
  904. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  905. SDE_ERROR("power resource is not enabled\n");
  906. return;
  907. }
  908. SDE_ATRACE_BEGIN("sde_kms_commit");
  909. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  910. if (crtc->state->active) {
  911. SDE_EVT32(DRMID(crtc));
  912. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  913. }
  914. }
  915. SDE_ATRACE_END("sde_kms_commit");
  916. }
  917. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  918. struct sde_splash_display *splash_display)
  919. {
  920. if (!sde_kms || !splash_display ||
  921. !sde_kms->splash_data.num_splash_displays)
  922. return;
  923. if (sde_kms->splash_data.num_splash_regions)
  924. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  925. sde_kms->splash_data.num_splash_displays--;
  926. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  927. sde_kms->splash_data.num_splash_displays);
  928. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  929. }
  930. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  931. struct drm_crtc *crtc)
  932. {
  933. struct msm_drm_private *priv;
  934. struct sde_splash_display *splash_display;
  935. int i;
  936. if (!sde_kms || !crtc)
  937. return;
  938. priv = sde_kms->dev->dev_private;
  939. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  940. return;
  941. SDE_EVT32(DRMID(crtc), crtc->state->active,
  942. sde_kms->splash_data.num_splash_displays);
  943. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  944. splash_display = &sde_kms->splash_data.splash_display[i];
  945. if (splash_display->encoder &&
  946. crtc == splash_display->encoder->crtc)
  947. break;
  948. }
  949. if (i >= MAX_DSI_DISPLAYS)
  950. return;
  951. if (splash_display->cont_splash_enabled) {
  952. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  953. splash_display, false);
  954. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  955. }
  956. /* remove the votes if all displays are done with splash */
  957. if (!sde_kms->splash_data.num_splash_displays) {
  958. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  959. sde_power_data_bus_set_quota(&priv->phandle, i,
  960. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  961. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  962. pm_runtime_put_sync(sde_kms->dev->dev);
  963. }
  964. }
  965. void _sde_kms_program_mode_info(struct sde_kms *sde_kms)
  966. {
  967. struct drm_encoder *encoder;
  968. struct drm_crtc *crtc;
  969. struct drm_connector *connector;
  970. struct drm_connector_list_iter conn_iter;
  971. struct dsi_display *dsi_display;
  972. struct drm_display_mode *drm_mode;
  973. int i;
  974. struct drm_device *dev;
  975. u32 mode_index = 0;
  976. if (!sde_kms->dev || !sde_kms->hw_mdp)
  977. return;
  978. dev = sde_kms->dev;
  979. sde_kms->hw_mdp->ops.clear_mode_index(sde_kms->hw_mdp);
  980. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  981. dsi_display = (struct dsi_display *)sde_kms->dsi_displays[i];
  982. if (dsi_display->bridge->base.encoder) {
  983. encoder = dsi_display->bridge->base.encoder;
  984. crtc = encoder->crtc;
  985. if (!crtc->state->active)
  986. continue;
  987. mutex_lock(&dev->mode_config.mutex);
  988. drm_connector_list_iter_begin(dev, &conn_iter);
  989. drm_for_each_connector_iter(connector, &conn_iter) {
  990. if (connector->encoder_ids[0]
  991. == encoder->base.id)
  992. break;
  993. }
  994. drm_connector_list_iter_end(&conn_iter);
  995. mutex_unlock(&dev->mode_config.mutex);
  996. list_for_each_entry(drm_mode, &connector->modes, head) {
  997. if (drm_mode_equal(
  998. &crtc->state->mode, drm_mode))
  999. break;
  1000. mode_index++;
  1001. }
  1002. sde_kms->hw_mdp->ops.set_mode_index(
  1003. sde_kms->hw_mdp, i, mode_index);
  1004. SDE_DEBUG("crtc:%d, display_idx:%d, mode_index:%d\n",
  1005. DRMID(crtc), i, mode_index);
  1006. }
  1007. }
  1008. }
  1009. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1010. struct drm_atomic_state *state)
  1011. {
  1012. struct sde_vm_ops *vm_ops;
  1013. struct drm_device *ddev;
  1014. struct drm_crtc *crtc;
  1015. struct drm_plane *plane;
  1016. struct drm_encoder *encoder;
  1017. struct sde_crtc_state *cstate;
  1018. struct drm_crtc_state *new_cstate;
  1019. enum sde_crtc_vm_req vm_req;
  1020. int rc = 0;
  1021. if (!sde_kms || !sde_kms->vm)
  1022. return -EINVAL;
  1023. vm_ops = &sde_kms->vm->vm_ops;
  1024. ddev = sde_kms->dev;
  1025. crtc = state->crtcs[0].ptr;
  1026. new_cstate = state->crtcs[0].new_state;
  1027. cstate = to_sde_crtc_state(new_cstate);
  1028. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1029. if (vm_req != VM_REQ_RELEASE)
  1030. return rc;
  1031. if (!new_cstate->active && !new_cstate->active_changed)
  1032. return rc;
  1033. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1034. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1035. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1036. sde_encoder_irq_control(encoder, false);
  1037. sde_irq_update(&sde_kms->base, false);
  1038. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1039. sde_plane_set_sid(plane, 0);
  1040. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1041. sde_kms_vm_trusted_resource_deinit(sde_kms);
  1042. if (vm_ops->vm_release)
  1043. rc = vm_ops->vm_release(sde_kms);
  1044. return rc;
  1045. }
  1046. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1047. struct drm_atomic_state *state)
  1048. {
  1049. struct drm_device *ddev;
  1050. struct drm_crtc *crtc;
  1051. struct drm_encoder *encoder;
  1052. struct drm_connector *connector;
  1053. int rc = 0;
  1054. ddev = sde_kms->dev;
  1055. crtc = state->crtcs[0].ptr;
  1056. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1057. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1058. /* disable ESD work */
  1059. list_for_each_entry(connector,
  1060. &ddev->mode_config.connector_list, head) {
  1061. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1062. sde_connector_schedule_status_work(connector, false);
  1063. }
  1064. /* disable SDE irq's */
  1065. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1066. sde_encoder_irq_control(encoder, false);
  1067. /* disable IRQ line */
  1068. sde_irq_update(&sde_kms->base, false);
  1069. return rc;
  1070. }
  1071. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1072. struct drm_atomic_state *state)
  1073. {
  1074. struct sde_vm_ops *vm_ops;
  1075. struct sde_crtc_state *cstate;
  1076. struct drm_crtc *crtc;
  1077. enum sde_crtc_vm_req vm_req;
  1078. int rc = 0;
  1079. if (!sde_kms || !sde_kms->vm)
  1080. return -EINVAL;
  1081. vm_ops = &sde_kms->vm->vm_ops;
  1082. crtc = state->crtcs[0].ptr;
  1083. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  1084. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1085. if (vm_req != VM_REQ_RELEASE)
  1086. goto exit;
  1087. /* handle SDE pre-release */
  1088. sde_kms_vm_pre_release(sde_kms, state);
  1089. /* properly handoff color processing features */
  1090. sde_cp_crtc_vm_primary_handoff(crtc);
  1091. /* program the current drm mode info to scratch reg */
  1092. _sde_kms_program_mode_info(sde_kms);
  1093. /* handle non-SDE clients pre-release */
  1094. if (vm_ops->vm_client_pre_release) {
  1095. rc = vm_ops->vm_client_pre_release(sde_kms);
  1096. if (rc) {
  1097. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1098. goto exit;
  1099. }
  1100. }
  1101. /* release HW */
  1102. if (vm_ops->vm_release) {
  1103. rc = vm_ops->vm_release(sde_kms);
  1104. if (rc)
  1105. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1106. }
  1107. exit:
  1108. return rc;
  1109. }
  1110. static void sde_kms_complete_commit(struct msm_kms *kms,
  1111. struct drm_atomic_state *old_state)
  1112. {
  1113. struct sde_kms *sde_kms;
  1114. struct msm_drm_private *priv;
  1115. struct drm_crtc *crtc;
  1116. struct drm_crtc_state *old_crtc_state;
  1117. struct drm_connector *connector;
  1118. struct drm_connector_state *old_conn_state;
  1119. struct msm_display_conn_params params;
  1120. struct sde_vm_ops *vm_ops;
  1121. int i, rc = 0;
  1122. if (!kms || !old_state)
  1123. return;
  1124. sde_kms = to_sde_kms(kms);
  1125. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1126. return;
  1127. priv = sde_kms->dev->dev_private;
  1128. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  1129. SDE_ERROR("power resource is not enabled\n");
  1130. return;
  1131. }
  1132. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1133. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1134. sde_crtc_complete_commit(crtc, old_crtc_state);
  1135. /* complete secure transitions if any */
  1136. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1137. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1138. }
  1139. for_each_old_connector_in_state(old_state, connector,
  1140. old_conn_state, i) {
  1141. struct sde_connector *c_conn;
  1142. c_conn = to_sde_connector(connector);
  1143. if (!c_conn->ops.post_kickoff)
  1144. continue;
  1145. memset(&params, 0, sizeof(params));
  1146. sde_connector_complete_qsync_commit(connector, &params);
  1147. rc = c_conn->ops.post_kickoff(connector, &params);
  1148. if (rc) {
  1149. pr_err("Connector Post kickoff failed rc=%d\n",
  1150. rc);
  1151. }
  1152. }
  1153. if (sde_kms->vm) {
  1154. vm_ops = &sde_kms->vm->vm_ops;
  1155. if (vm_ops->vm_post_commit) {
  1156. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1157. if (rc)
  1158. SDE_ERROR("vm post commit failed, rc = %d\n",
  1159. rc);
  1160. }
  1161. }
  1162. pm_runtime_put_sync(sde_kms->dev->dev);
  1163. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1164. _sde_kms_release_splash_resource(sde_kms, crtc);
  1165. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1166. SDE_ATRACE_END("sde_kms_complete_commit");
  1167. }
  1168. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1169. struct drm_crtc *crtc)
  1170. {
  1171. struct drm_encoder *encoder;
  1172. struct drm_device *dev;
  1173. int ret;
  1174. if (!kms || !crtc || !crtc->state) {
  1175. SDE_ERROR("invalid params\n");
  1176. return;
  1177. }
  1178. dev = crtc->dev;
  1179. if (!crtc->state->enable) {
  1180. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1181. return;
  1182. }
  1183. if (!crtc->state->active) {
  1184. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1185. return;
  1186. }
  1187. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1188. SDE_ERROR("power resource is not enabled\n");
  1189. return;
  1190. }
  1191. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1192. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1193. if (encoder->crtc != crtc)
  1194. continue;
  1195. /*
  1196. * Wait for post-flush if necessary to delay before
  1197. * plane_cleanup. For example, wait for vsync in case of video
  1198. * mode panels. This may be a no-op for command mode panels.
  1199. */
  1200. SDE_EVT32_VERBOSE(DRMID(crtc));
  1201. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1202. if (ret && ret != -EWOULDBLOCK) {
  1203. SDE_ERROR("wait for commit done returned %d\n", ret);
  1204. sde_crtc_request_frame_reset(crtc);
  1205. break;
  1206. }
  1207. sde_crtc_complete_flip(crtc, NULL);
  1208. }
  1209. sde_crtc_static_cache_read_kickoff(crtc);
  1210. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1211. }
  1212. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1213. struct drm_atomic_state *old_state)
  1214. {
  1215. struct drm_crtc *crtc;
  1216. struct drm_crtc_state *old_crtc_state;
  1217. int i, rc;
  1218. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1219. SDE_ERROR("invalid argument(s)\n");
  1220. return;
  1221. }
  1222. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1223. retry:
  1224. /* attempt to acquire ww mutex for connection */
  1225. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1226. old_state->acquire_ctx);
  1227. if (rc == -EDEADLK) {
  1228. drm_modeset_backoff(old_state->acquire_ctx);
  1229. goto retry;
  1230. }
  1231. /* old_state actually contains updated crtc pointers */
  1232. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1233. if (crtc->state->active || crtc->state->active_changed)
  1234. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1235. }
  1236. SDE_ATRACE_END("sde_kms_prepare_fence");
  1237. }
  1238. /**
  1239. * _sde_kms_get_displays - query for underlying display handles and cache them
  1240. * @sde_kms: Pointer to sde kms structure
  1241. * Returns: Zero on success
  1242. */
  1243. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1244. {
  1245. int rc = -ENOMEM;
  1246. if (!sde_kms) {
  1247. SDE_ERROR("invalid sde kms\n");
  1248. return -EINVAL;
  1249. }
  1250. /* dsi */
  1251. sde_kms->dsi_displays = NULL;
  1252. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1253. if (sde_kms->dsi_display_count) {
  1254. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1255. sizeof(void *),
  1256. GFP_KERNEL);
  1257. if (!sde_kms->dsi_displays) {
  1258. SDE_ERROR("failed to allocate dsi displays\n");
  1259. goto exit_deinit_dsi;
  1260. }
  1261. sde_kms->dsi_display_count =
  1262. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1263. sde_kms->dsi_display_count);
  1264. }
  1265. /* wb */
  1266. sde_kms->wb_displays = NULL;
  1267. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1268. if (sde_kms->wb_display_count) {
  1269. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1270. sizeof(void *),
  1271. GFP_KERNEL);
  1272. if (!sde_kms->wb_displays) {
  1273. SDE_ERROR("failed to allocate wb displays\n");
  1274. goto exit_deinit_wb;
  1275. }
  1276. sde_kms->wb_display_count =
  1277. wb_display_get_displays(sde_kms->wb_displays,
  1278. sde_kms->wb_display_count);
  1279. }
  1280. /* dp */
  1281. sde_kms->dp_displays = NULL;
  1282. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1283. if (sde_kms->dp_display_count) {
  1284. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1285. sizeof(void *), GFP_KERNEL);
  1286. if (!sde_kms->dp_displays) {
  1287. SDE_ERROR("failed to allocate dp displays\n");
  1288. goto exit_deinit_dp;
  1289. }
  1290. sde_kms->dp_display_count =
  1291. dp_display_get_displays(sde_kms->dp_displays,
  1292. sde_kms->dp_display_count);
  1293. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1294. }
  1295. return 0;
  1296. exit_deinit_dp:
  1297. kfree(sde_kms->dp_displays);
  1298. sde_kms->dp_stream_count = 0;
  1299. sde_kms->dp_display_count = 0;
  1300. sde_kms->dp_displays = NULL;
  1301. exit_deinit_wb:
  1302. kfree(sde_kms->wb_displays);
  1303. sde_kms->wb_display_count = 0;
  1304. sde_kms->wb_displays = NULL;
  1305. exit_deinit_dsi:
  1306. kfree(sde_kms->dsi_displays);
  1307. sde_kms->dsi_display_count = 0;
  1308. sde_kms->dsi_displays = NULL;
  1309. return rc;
  1310. }
  1311. /**
  1312. * _sde_kms_release_displays - release cache of underlying display handles
  1313. * @sde_kms: Pointer to sde kms structure
  1314. */
  1315. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1316. {
  1317. if (!sde_kms) {
  1318. SDE_ERROR("invalid sde kms\n");
  1319. return;
  1320. }
  1321. kfree(sde_kms->wb_displays);
  1322. sde_kms->wb_displays = NULL;
  1323. sde_kms->wb_display_count = 0;
  1324. kfree(sde_kms->dsi_displays);
  1325. sde_kms->dsi_displays = NULL;
  1326. sde_kms->dsi_display_count = 0;
  1327. }
  1328. /**
  1329. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1330. * for underlying displays
  1331. * @dev: Pointer to drm device structure
  1332. * @priv: Pointer to private drm device data
  1333. * @sde_kms: Pointer to sde kms structure
  1334. * Returns: Zero on success
  1335. */
  1336. static int _sde_kms_setup_displays(struct drm_device *dev,
  1337. struct msm_drm_private *priv,
  1338. struct sde_kms *sde_kms)
  1339. {
  1340. static const struct sde_connector_ops dsi_ops = {
  1341. .set_info_blob = dsi_conn_set_info_blob,
  1342. .detect = dsi_conn_detect,
  1343. .get_modes = dsi_connector_get_modes,
  1344. .pre_destroy = dsi_connector_put_modes,
  1345. .mode_valid = dsi_conn_mode_valid,
  1346. .get_info = dsi_display_get_info,
  1347. .set_backlight = dsi_display_set_backlight,
  1348. .soft_reset = dsi_display_soft_reset,
  1349. .pre_kickoff = dsi_conn_pre_kickoff,
  1350. .clk_ctrl = dsi_display_clk_ctrl,
  1351. .set_power = dsi_display_set_power,
  1352. .get_mode_info = dsi_conn_get_mode_info,
  1353. .get_dst_format = dsi_display_get_dst_format,
  1354. .post_kickoff = dsi_conn_post_kickoff,
  1355. .check_status = dsi_display_check_status,
  1356. .enable_event = dsi_conn_enable_event,
  1357. .cmd_transfer = dsi_display_cmd_transfer,
  1358. .cont_splash_config = dsi_display_cont_splash_config,
  1359. .get_panel_vfp = dsi_display_get_panel_vfp,
  1360. .get_default_lms = dsi_display_get_default_lms,
  1361. .cmd_receive = dsi_display_cmd_receive,
  1362. };
  1363. static const struct sde_connector_ops wb_ops = {
  1364. .post_init = sde_wb_connector_post_init,
  1365. .set_info_blob = sde_wb_connector_set_info_blob,
  1366. .detect = sde_wb_connector_detect,
  1367. .get_modes = sde_wb_connector_get_modes,
  1368. .set_property = sde_wb_connector_set_property,
  1369. .get_info = sde_wb_get_info,
  1370. .soft_reset = NULL,
  1371. .get_mode_info = sde_wb_get_mode_info,
  1372. .get_dst_format = NULL,
  1373. .check_status = NULL,
  1374. .cmd_transfer = NULL,
  1375. .cont_splash_config = NULL,
  1376. .get_panel_vfp = NULL,
  1377. .cmd_receive = NULL,
  1378. };
  1379. static const struct sde_connector_ops dp_ops = {
  1380. .post_init = dp_connector_post_init,
  1381. .detect = dp_connector_detect,
  1382. .get_modes = dp_connector_get_modes,
  1383. .atomic_check = dp_connector_atomic_check,
  1384. .mode_valid = dp_connector_mode_valid,
  1385. .get_info = dp_connector_get_info,
  1386. .get_mode_info = dp_connector_get_mode_info,
  1387. .post_open = dp_connector_post_open,
  1388. .check_status = NULL,
  1389. .set_colorspace = dp_connector_set_colorspace,
  1390. .config_hdr = dp_connector_config_hdr,
  1391. .cmd_transfer = NULL,
  1392. .cont_splash_config = NULL,
  1393. .get_panel_vfp = NULL,
  1394. .update_pps = dp_connector_update_pps,
  1395. .cmd_receive = NULL,
  1396. };
  1397. struct msm_display_info info;
  1398. struct drm_encoder *encoder;
  1399. void *display, *connector;
  1400. int i, max_encoders;
  1401. int rc = 0;
  1402. u32 dsc_count = 0, mixer_count = 0;
  1403. u32 max_dp_dsc_count, max_dp_mixer_count;
  1404. if (!dev || !priv || !sde_kms) {
  1405. SDE_ERROR("invalid argument(s)\n");
  1406. return -EINVAL;
  1407. }
  1408. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1409. sde_kms->dp_display_count +
  1410. sde_kms->dp_stream_count;
  1411. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1412. max_encoders = ARRAY_SIZE(priv->encoders);
  1413. SDE_ERROR("capping number of displays to %d", max_encoders);
  1414. }
  1415. /* wb */
  1416. for (i = 0; i < sde_kms->wb_display_count &&
  1417. priv->num_encoders < max_encoders; ++i) {
  1418. display = sde_kms->wb_displays[i];
  1419. encoder = NULL;
  1420. memset(&info, 0x0, sizeof(info));
  1421. rc = sde_wb_get_info(NULL, &info, display);
  1422. if (rc) {
  1423. SDE_ERROR("wb get_info %d failed\n", i);
  1424. continue;
  1425. }
  1426. encoder = sde_encoder_init(dev, &info);
  1427. if (IS_ERR_OR_NULL(encoder)) {
  1428. SDE_ERROR("encoder init failed for wb %d\n", i);
  1429. continue;
  1430. }
  1431. rc = sde_wb_drm_init(display, encoder);
  1432. if (rc) {
  1433. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1434. sde_encoder_destroy(encoder);
  1435. continue;
  1436. }
  1437. connector = sde_connector_init(dev,
  1438. encoder,
  1439. 0,
  1440. display,
  1441. &wb_ops,
  1442. DRM_CONNECTOR_POLL_HPD,
  1443. DRM_MODE_CONNECTOR_VIRTUAL);
  1444. if (connector) {
  1445. priv->encoders[priv->num_encoders++] = encoder;
  1446. priv->connectors[priv->num_connectors++] = connector;
  1447. } else {
  1448. SDE_ERROR("wb %d connector init failed\n", i);
  1449. sde_wb_drm_deinit(display);
  1450. sde_encoder_destroy(encoder);
  1451. }
  1452. }
  1453. /* dsi */
  1454. for (i = 0; i < sde_kms->dsi_display_count &&
  1455. priv->num_encoders < max_encoders; ++i) {
  1456. display = sde_kms->dsi_displays[i];
  1457. encoder = NULL;
  1458. memset(&info, 0x0, sizeof(info));
  1459. rc = dsi_display_get_info(NULL, &info, display);
  1460. if (rc) {
  1461. SDE_ERROR("dsi get_info %d failed\n", i);
  1462. continue;
  1463. }
  1464. encoder = sde_encoder_init(dev, &info);
  1465. if (IS_ERR_OR_NULL(encoder)) {
  1466. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1467. continue;
  1468. }
  1469. rc = dsi_display_drm_bridge_init(display, encoder);
  1470. if (rc) {
  1471. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1472. sde_encoder_destroy(encoder);
  1473. continue;
  1474. }
  1475. connector = sde_connector_init(dev,
  1476. encoder,
  1477. dsi_display_get_drm_panel(display),
  1478. display,
  1479. &dsi_ops,
  1480. DRM_CONNECTOR_POLL_HPD,
  1481. DRM_MODE_CONNECTOR_DSI);
  1482. if (connector) {
  1483. priv->encoders[priv->num_encoders++] = encoder;
  1484. priv->connectors[priv->num_connectors++] = connector;
  1485. } else {
  1486. SDE_ERROR("dsi %d connector init failed\n", i);
  1487. dsi_display_drm_bridge_deinit(display);
  1488. sde_encoder_destroy(encoder);
  1489. continue;
  1490. }
  1491. rc = dsi_display_drm_ext_bridge_init(display,
  1492. encoder, connector);
  1493. if (rc) {
  1494. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1495. dsi_display_drm_bridge_deinit(display);
  1496. sde_connector_destroy(connector);
  1497. sde_encoder_destroy(encoder);
  1498. }
  1499. dsc_count += info.dsc_count;
  1500. mixer_count += info.lm_count;
  1501. }
  1502. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1503. sde_kms->catalog->mixer_count - mixer_count : 0;
  1504. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1505. sde_kms->catalog->dsc_count - dsc_count : 0;
  1506. /* dp */
  1507. for (i = 0; i < sde_kms->dp_display_count &&
  1508. priv->num_encoders < max_encoders; ++i) {
  1509. int idx;
  1510. display = sde_kms->dp_displays[i];
  1511. encoder = NULL;
  1512. memset(&info, 0x0, sizeof(info));
  1513. rc = dp_connector_get_info(NULL, &info, display);
  1514. if (rc) {
  1515. SDE_ERROR("dp get_info %d failed\n", i);
  1516. continue;
  1517. }
  1518. encoder = sde_encoder_init(dev, &info);
  1519. if (IS_ERR_OR_NULL(encoder)) {
  1520. SDE_ERROR("dp encoder init failed %d\n", i);
  1521. continue;
  1522. }
  1523. rc = dp_drm_bridge_init(display, encoder,
  1524. max_dp_mixer_count, max_dp_dsc_count);
  1525. if (rc) {
  1526. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1527. sde_encoder_destroy(encoder);
  1528. continue;
  1529. }
  1530. connector = sde_connector_init(dev,
  1531. encoder,
  1532. NULL,
  1533. display,
  1534. &dp_ops,
  1535. DRM_CONNECTOR_POLL_HPD,
  1536. DRM_MODE_CONNECTOR_DisplayPort);
  1537. if (connector) {
  1538. priv->encoders[priv->num_encoders++] = encoder;
  1539. priv->connectors[priv->num_connectors++] = connector;
  1540. } else {
  1541. SDE_ERROR("dp %d connector init failed\n", i);
  1542. dp_drm_bridge_deinit(display);
  1543. sde_encoder_destroy(encoder);
  1544. }
  1545. /* update display cap to MST_MODE for DP MST encoders */
  1546. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1547. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1548. priv->num_encoders < max_encoders; idx++) {
  1549. info.h_tile_instance[0] = idx;
  1550. encoder = sde_encoder_init(dev, &info);
  1551. if (IS_ERR_OR_NULL(encoder)) {
  1552. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1553. continue;
  1554. }
  1555. rc = dp_mst_drm_bridge_init(display, encoder);
  1556. if (rc) {
  1557. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1558. i, rc);
  1559. sde_encoder_destroy(encoder);
  1560. continue;
  1561. }
  1562. priv->encoders[priv->num_encoders++] = encoder;
  1563. }
  1564. }
  1565. return 0;
  1566. }
  1567. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1568. {
  1569. struct msm_drm_private *priv;
  1570. int i;
  1571. if (!sde_kms) {
  1572. SDE_ERROR("invalid sde_kms\n");
  1573. return;
  1574. } else if (!sde_kms->dev) {
  1575. SDE_ERROR("invalid dev\n");
  1576. return;
  1577. } else if (!sde_kms->dev->dev_private) {
  1578. SDE_ERROR("invalid dev_private\n");
  1579. return;
  1580. }
  1581. priv = sde_kms->dev->dev_private;
  1582. for (i = 0; i < priv->num_crtcs; i++)
  1583. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1584. priv->num_crtcs = 0;
  1585. for (i = 0; i < priv->num_planes; i++)
  1586. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1587. priv->num_planes = 0;
  1588. for (i = 0; i < priv->num_connectors; i++)
  1589. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1590. priv->num_connectors = 0;
  1591. for (i = 0; i < priv->num_encoders; i++)
  1592. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1593. priv->num_encoders = 0;
  1594. _sde_kms_release_displays(sde_kms);
  1595. }
  1596. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1597. {
  1598. struct drm_device *dev;
  1599. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1600. struct drm_crtc *crtc;
  1601. struct msm_drm_private *priv;
  1602. struct sde_mdss_cfg *catalog;
  1603. int primary_planes_idx = 0, i, ret;
  1604. int max_crtc_count;
  1605. u32 sspp_id[MAX_PLANES];
  1606. u32 master_plane_id[MAX_PLANES];
  1607. u32 num_virt_planes = 0;
  1608. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1609. SDE_ERROR("invalid sde_kms\n");
  1610. return -EINVAL;
  1611. }
  1612. dev = sde_kms->dev;
  1613. priv = dev->dev_private;
  1614. catalog = sde_kms->catalog;
  1615. ret = sde_core_irq_domain_add(sde_kms);
  1616. if (ret)
  1617. goto fail_irq;
  1618. /*
  1619. * Query for underlying display drivers, and create connectors,
  1620. * bridges and encoders for them.
  1621. */
  1622. if (!_sde_kms_get_displays(sde_kms))
  1623. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1624. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1625. /* Create the planes */
  1626. for (i = 0; i < catalog->sspp_count; i++) {
  1627. bool primary = true;
  1628. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1629. || primary_planes_idx >= max_crtc_count)
  1630. primary = false;
  1631. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1632. (1UL << max_crtc_count) - 1, 0);
  1633. if (IS_ERR(plane)) {
  1634. SDE_ERROR("sde_plane_init failed\n");
  1635. ret = PTR_ERR(plane);
  1636. goto fail;
  1637. }
  1638. priv->planes[priv->num_planes++] = plane;
  1639. if (primary)
  1640. primary_planes[primary_planes_idx++] = plane;
  1641. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1642. sde_is_custom_client()) {
  1643. int priority =
  1644. catalog->sspp[i].sblk->smart_dma_priority;
  1645. sspp_id[priority - 1] = catalog->sspp[i].id;
  1646. master_plane_id[priority - 1] = plane->base.id;
  1647. num_virt_planes++;
  1648. }
  1649. }
  1650. /* Initialize smart DMA virtual planes */
  1651. for (i = 0; i < num_virt_planes; i++) {
  1652. plane = sde_plane_init(dev, sspp_id[i], false,
  1653. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1654. if (IS_ERR(plane)) {
  1655. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1656. ret = PTR_ERR(plane);
  1657. goto fail;
  1658. }
  1659. priv->planes[priv->num_planes++] = plane;
  1660. }
  1661. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1662. /* Create one CRTC per encoder */
  1663. for (i = 0; i < max_crtc_count; i++) {
  1664. crtc = sde_crtc_init(dev, primary_planes[i]);
  1665. if (IS_ERR(crtc)) {
  1666. ret = PTR_ERR(crtc);
  1667. goto fail;
  1668. }
  1669. priv->crtcs[priv->num_crtcs++] = crtc;
  1670. }
  1671. if (sde_is_custom_client()) {
  1672. /* All CRTCs are compatible with all planes */
  1673. for (i = 0; i < priv->num_planes; i++)
  1674. priv->planes[i]->possible_crtcs =
  1675. (1 << priv->num_crtcs) - 1;
  1676. }
  1677. /* All CRTCs are compatible with all encoders */
  1678. for (i = 0; i < priv->num_encoders; i++)
  1679. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1680. return 0;
  1681. fail:
  1682. _sde_kms_drm_obj_destroy(sde_kms);
  1683. fail_irq:
  1684. sde_core_irq_domain_fini(sde_kms);
  1685. return ret;
  1686. }
  1687. /**
  1688. * sde_kms_timeline_status - provides current timeline status
  1689. * This API should be called without mode config lock.
  1690. * @dev: Pointer to drm device
  1691. */
  1692. void sde_kms_timeline_status(struct drm_device *dev)
  1693. {
  1694. struct drm_crtc *crtc;
  1695. struct drm_connector *conn;
  1696. struct drm_connector_list_iter conn_iter;
  1697. if (!dev) {
  1698. SDE_ERROR("invalid drm device node\n");
  1699. return;
  1700. }
  1701. drm_for_each_crtc(crtc, dev)
  1702. sde_crtc_timeline_status(crtc);
  1703. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1704. /*
  1705. *Probably locked from last close dumping status anyway
  1706. */
  1707. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1708. drm_connector_list_iter_begin(dev, &conn_iter);
  1709. drm_for_each_connector_iter(conn, &conn_iter)
  1710. sde_conn_timeline_status(conn);
  1711. drm_connector_list_iter_end(&conn_iter);
  1712. return;
  1713. }
  1714. mutex_lock(&dev->mode_config.mutex);
  1715. drm_connector_list_iter_begin(dev, &conn_iter);
  1716. drm_for_each_connector_iter(conn, &conn_iter)
  1717. sde_conn_timeline_status(conn);
  1718. drm_connector_list_iter_end(&conn_iter);
  1719. mutex_unlock(&dev->mode_config.mutex);
  1720. }
  1721. static int sde_kms_postinit(struct msm_kms *kms)
  1722. {
  1723. struct sde_kms *sde_kms = to_sde_kms(kms);
  1724. struct drm_device *dev;
  1725. struct drm_crtc *crtc;
  1726. int rc;
  1727. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1728. SDE_ERROR("invalid sde_kms\n");
  1729. return -EINVAL;
  1730. }
  1731. dev = sde_kms->dev;
  1732. rc = _sde_debugfs_init(sde_kms);
  1733. if (rc)
  1734. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1735. drm_for_each_crtc(crtc, dev)
  1736. sde_crtc_post_init(dev, crtc);
  1737. return rc;
  1738. }
  1739. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1740. struct drm_encoder *encoder)
  1741. {
  1742. return rate;
  1743. }
  1744. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1745. struct platform_device *pdev)
  1746. {
  1747. struct drm_device *dev;
  1748. struct msm_drm_private *priv;
  1749. int i;
  1750. if (!sde_kms || !pdev)
  1751. return;
  1752. dev = sde_kms->dev;
  1753. if (!dev)
  1754. return;
  1755. priv = dev->dev_private;
  1756. if (!priv)
  1757. return;
  1758. if (sde_kms->genpd_init) {
  1759. sde_kms->genpd_init = false;
  1760. pm_genpd_remove(&sde_kms->genpd);
  1761. of_genpd_del_provider(pdev->dev.of_node);
  1762. }
  1763. if (sde_kms->vm && sde_kms->vm->vm_ops.vm_deinit)
  1764. sde_kms->vm->vm_ops.vm_deinit(sde_kms, &sde_kms->vm->vm_ops);
  1765. if (sde_kms->hw_intr)
  1766. sde_hw_intr_destroy(sde_kms->hw_intr);
  1767. sde_kms->hw_intr = NULL;
  1768. if (sde_kms->power_event)
  1769. sde_power_handle_unregister_event(
  1770. &priv->phandle, sde_kms->power_event);
  1771. _sde_kms_release_displays(sde_kms);
  1772. _sde_kms_unmap_all_splash_regions(sde_kms);
  1773. if (sde_kms->catalog) {
  1774. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1775. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1776. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1777. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1778. }
  1779. }
  1780. if (sde_kms->rm_init)
  1781. sde_rm_destroy(&sde_kms->rm);
  1782. sde_kms->rm_init = false;
  1783. if (sde_kms->catalog)
  1784. sde_hw_catalog_deinit(sde_kms->catalog);
  1785. sde_kms->catalog = NULL;
  1786. if (sde_kms->sid)
  1787. msm_iounmap(pdev, sde_kms->sid);
  1788. sde_kms->sid = NULL;
  1789. if (sde_kms->reg_dma)
  1790. msm_iounmap(pdev, sde_kms->reg_dma);
  1791. sde_kms->reg_dma = NULL;
  1792. if (sde_kms->vbif[VBIF_NRT])
  1793. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1794. sde_kms->vbif[VBIF_NRT] = NULL;
  1795. if (sde_kms->vbif[VBIF_RT])
  1796. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1797. sde_kms->vbif[VBIF_RT] = NULL;
  1798. if (sde_kms->mmio)
  1799. msm_iounmap(pdev, sde_kms->mmio);
  1800. sde_kms->mmio = NULL;
  1801. sde_reg_dma_deinit();
  1802. _sde_kms_mmu_destroy(sde_kms);
  1803. }
  1804. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1805. {
  1806. int i;
  1807. if (!sde_kms)
  1808. return -EINVAL;
  1809. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1810. struct msm_mmu *mmu;
  1811. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1812. if (!aspace)
  1813. continue;
  1814. mmu = sde_kms->aspace[i]->mmu;
  1815. if (secure_only &&
  1816. !aspace->mmu->funcs->is_domain_secure(mmu))
  1817. continue;
  1818. /* cleanup aspace before detaching */
  1819. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1820. SDE_DEBUG("Detaching domain:%d\n", i);
  1821. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1822. ARRAY_SIZE(iommu_ports));
  1823. aspace->domain_attached = false;
  1824. }
  1825. return 0;
  1826. }
  1827. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1828. {
  1829. int i;
  1830. if (!sde_kms)
  1831. return -EINVAL;
  1832. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1833. struct msm_mmu *mmu;
  1834. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1835. if (!aspace)
  1836. continue;
  1837. mmu = sde_kms->aspace[i]->mmu;
  1838. if (secure_only &&
  1839. !aspace->mmu->funcs->is_domain_secure(mmu))
  1840. continue;
  1841. SDE_DEBUG("Attaching domain:%d\n", i);
  1842. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1843. ARRAY_SIZE(iommu_ports));
  1844. aspace->domain_attached = true;
  1845. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1846. }
  1847. return 0;
  1848. }
  1849. static void sde_kms_destroy(struct msm_kms *kms)
  1850. {
  1851. struct sde_kms *sde_kms;
  1852. struct drm_device *dev;
  1853. if (!kms) {
  1854. SDE_ERROR("invalid kms\n");
  1855. return;
  1856. }
  1857. sde_kms = to_sde_kms(kms);
  1858. dev = sde_kms->dev;
  1859. if (!dev || !dev->dev) {
  1860. SDE_ERROR("invalid device\n");
  1861. return;
  1862. }
  1863. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1864. kfree(sde_kms);
  1865. }
  1866. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1867. struct drm_atomic_state *state)
  1868. {
  1869. struct drm_device *dev = sde_kms->dev;
  1870. struct drm_plane *plane;
  1871. struct drm_plane_state *plane_state;
  1872. struct drm_crtc *crtc;
  1873. struct drm_crtc_state *crtc_state;
  1874. struct drm_connector *conn;
  1875. struct drm_connector_state *conn_state;
  1876. struct drm_connector_list_iter conn_iter;
  1877. int ret = 0;
  1878. drm_for_each_plane(plane, dev) {
  1879. plane_state = drm_atomic_get_plane_state(state, plane);
  1880. if (IS_ERR(plane_state)) {
  1881. ret = PTR_ERR(plane_state);
  1882. SDE_ERROR("error %d getting plane %d state\n",
  1883. ret, DRMID(plane));
  1884. return ret;
  1885. }
  1886. ret = sde_plane_helper_reset_custom_properties(plane,
  1887. plane_state);
  1888. if (ret) {
  1889. SDE_ERROR("error %d resetting plane props %d\n",
  1890. ret, DRMID(plane));
  1891. return ret;
  1892. }
  1893. }
  1894. drm_for_each_crtc(crtc, dev) {
  1895. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1896. if (IS_ERR(crtc_state)) {
  1897. ret = PTR_ERR(crtc_state);
  1898. SDE_ERROR("error %d getting crtc %d state\n",
  1899. ret, DRMID(crtc));
  1900. return ret;
  1901. }
  1902. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1903. if (ret) {
  1904. SDE_ERROR("error %d resetting crtc props %d\n",
  1905. ret, DRMID(crtc));
  1906. return ret;
  1907. }
  1908. }
  1909. drm_connector_list_iter_begin(dev, &conn_iter);
  1910. drm_for_each_connector_iter(conn, &conn_iter) {
  1911. conn_state = drm_atomic_get_connector_state(state, conn);
  1912. if (IS_ERR(conn_state)) {
  1913. ret = PTR_ERR(conn_state);
  1914. SDE_ERROR("error %d getting connector %d state\n",
  1915. ret, DRMID(conn));
  1916. return ret;
  1917. }
  1918. ret = sde_connector_helper_reset_custom_properties(conn,
  1919. conn_state);
  1920. if (ret) {
  1921. SDE_ERROR("error %d resetting connector props %d\n",
  1922. ret, DRMID(conn));
  1923. return ret;
  1924. }
  1925. }
  1926. drm_connector_list_iter_end(&conn_iter);
  1927. return ret;
  1928. }
  1929. static void sde_kms_lastclose(struct msm_kms *kms)
  1930. {
  1931. struct sde_kms *sde_kms;
  1932. struct drm_device *dev;
  1933. struct drm_atomic_state *state;
  1934. struct drm_modeset_acquire_ctx ctx;
  1935. int ret;
  1936. if (!kms) {
  1937. SDE_ERROR("invalid argument\n");
  1938. return;
  1939. }
  1940. sde_kms = to_sde_kms(kms);
  1941. dev = sde_kms->dev;
  1942. drm_modeset_acquire_init(&ctx, 0);
  1943. state = drm_atomic_state_alloc(dev);
  1944. if (!state) {
  1945. ret = -ENOMEM;
  1946. goto out_ctx;
  1947. }
  1948. state->acquire_ctx = &ctx;
  1949. retry:
  1950. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1951. if (ret)
  1952. goto out_state;
  1953. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1954. if (ret)
  1955. goto out_state;
  1956. ret = drm_atomic_commit(state);
  1957. out_state:
  1958. if (ret == -EDEADLK)
  1959. goto backoff;
  1960. drm_atomic_state_put(state);
  1961. out_ctx:
  1962. drm_modeset_drop_locks(&ctx);
  1963. drm_modeset_acquire_fini(&ctx);
  1964. if (ret)
  1965. SDE_ERROR("kms lastclose failed: %d\n", ret);
  1966. return;
  1967. backoff:
  1968. drm_atomic_state_clear(state);
  1969. drm_modeset_backoff(&ctx);
  1970. goto retry;
  1971. }
  1972. static int sde_kms_check_vm_request(struct msm_kms *kms,
  1973. struct drm_atomic_state *state)
  1974. {
  1975. struct sde_kms *sde_kms;
  1976. struct drm_device *dev;
  1977. struct drm_crtc *crtc;
  1978. struct drm_crtc_state *new_cstate, *old_cstate;
  1979. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  1980. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  1981. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  1982. struct sde_vm_ops *vm_ops;
  1983. bool vm_req_active = false;
  1984. enum sde_crtc_idle_pc_state idle_pc_state;
  1985. int rc = 0;
  1986. if (!kms || !state)
  1987. return -EINVAL;
  1988. sde_kms = to_sde_kms(kms);
  1989. dev = sde_kms->dev;
  1990. if (!sde_kms->vm)
  1991. return 0;
  1992. vm_ops = &sde_kms->vm->vm_ops;
  1993. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  1994. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  1995. new_state = to_sde_crtc_state(new_cstate);
  1996. if (!new_cstate->active && !new_cstate->active_changed)
  1997. continue;
  1998. new_vm_req = sde_crtc_get_property(new_state,
  1999. CRTC_PROP_VM_REQ_STATE);
  2000. commit_crtc_cnt++;
  2001. if (old_cstate) {
  2002. old_state = to_sde_crtc_state(old_cstate);
  2003. old_vm_req = sde_crtc_get_property(old_state,
  2004. CRTC_PROP_VM_REQ_STATE);
  2005. }
  2006. /**
  2007. * No active request if the transition is from
  2008. * VM_REQ_NONE to VM_REQ_NONE
  2009. */
  2010. if (new_vm_req || (old_state && old_vm_req))
  2011. vm_req_active = true;
  2012. idle_pc_state = sde_crtc_get_property(new_state,
  2013. CRTC_PROP_IDLE_PC_STATE);
  2014. active_crtc = crtc;
  2015. }
  2016. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2017. if (!crtc->state->active)
  2018. continue;
  2019. global_crtc_cnt++;
  2020. global_active_crtc = crtc;
  2021. }
  2022. /* Check for single crtc commits only on valid VM requests */
  2023. if (vm_req_active && active_crtc && global_active_crtc &&
  2024. (commit_crtc_cnt > sde_kms->catalog->max_trusted_vm_displays ||
  2025. global_crtc_cnt > sde_kms->catalog->max_trusted_vm_displays ||
  2026. active_crtc != global_active_crtc)) {
  2027. SDE_ERROR(
  2028. "failed to switch VM due to CRTC concurrencies: MAX_CNT: %d active_cnt: %d global_cnt: %d active_crtc: %d global_crtc: %d\n",
  2029. sde_kms->catalog->max_trusted_vm_displays,
  2030. commit_crtc_cnt, global_crtc_cnt, active_crtc,
  2031. global_active_crtc);
  2032. return -E2BIG;
  2033. }
  2034. if (!vm_req_active)
  2035. return 0;
  2036. /* disable idle-pc before releasing the HW */
  2037. if ((new_vm_req == VM_REQ_RELEASE) &&
  2038. (idle_pc_state == IDLE_PC_ENABLE)) {
  2039. SDE_ERROR("failed to switch VM since idle-pc is enabled\n");
  2040. return -EINVAL;
  2041. }
  2042. mutex_lock(&sde_kms->vm->vm_res_lock);
  2043. if (vm_ops->vm_request_valid)
  2044. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2045. if (rc)
  2046. SDE_ERROR(
  2047. "failed to complete vm transition request. old_state = %d, new_state = %d, hw_ownership: %d\n",
  2048. old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2049. mutex_unlock(&sde_kms->vm->vm_res_lock);
  2050. return rc;
  2051. }
  2052. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2053. struct drm_atomic_state *state)
  2054. {
  2055. struct sde_kms *sde_kms;
  2056. struct drm_device *dev;
  2057. struct drm_crtc *crtc;
  2058. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2059. struct drm_crtc_state *crtc_state;
  2060. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2061. bool sec_session = false, global_sec_session = false;
  2062. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2063. int i;
  2064. if (!kms || !state) {
  2065. return -EINVAL;
  2066. SDE_ERROR("invalid arguments\n");
  2067. }
  2068. sde_kms = to_sde_kms(kms);
  2069. dev = sde_kms->dev;
  2070. /* iterate state object for active secure/non-secure crtc */
  2071. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2072. if (!crtc_state->active)
  2073. continue;
  2074. active_crtc_cnt++;
  2075. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2076. &fb_sec, &fb_sec_dir);
  2077. if (fb_sec_dir)
  2078. sec_session = true;
  2079. cur_crtc = crtc;
  2080. }
  2081. /* iterate global list for active and secure/non-secure crtc */
  2082. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2083. if (!crtc->state->active)
  2084. continue;
  2085. global_active_crtc_cnt++;
  2086. /* update only when crtc is not the same as current crtc */
  2087. if (crtc != cur_crtc) {
  2088. fb_ns = fb_sec = fb_sec_dir = 0;
  2089. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2090. &fb_sec, &fb_sec_dir);
  2091. if (fb_sec_dir)
  2092. global_sec_session = true;
  2093. global_crtc = crtc;
  2094. }
  2095. }
  2096. if (!global_sec_session && !sec_session)
  2097. return 0;
  2098. /*
  2099. * - fail crtc commit, if secure-camera/secure-ui session is
  2100. * in-progress in any other display
  2101. * - fail secure-camera/secure-ui crtc commit, if any other display
  2102. * session is in-progress
  2103. */
  2104. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2105. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2106. SDE_ERROR(
  2107. "crtc%d secure check failed global_active:%d active:%d\n",
  2108. cur_crtc ? cur_crtc->base.id : -1,
  2109. global_active_crtc_cnt, active_crtc_cnt);
  2110. return -EPERM;
  2111. /*
  2112. * As only one crtc is allowed during secure session, the crtc
  2113. * in this commit should match with the global crtc
  2114. */
  2115. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2116. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2117. cur_crtc->base.id, sec_session,
  2118. global_crtc->base.id, global_sec_session);
  2119. return -EPERM;
  2120. }
  2121. return 0;
  2122. }
  2123. static int sde_kms_atomic_check(struct msm_kms *kms,
  2124. struct drm_atomic_state *state)
  2125. {
  2126. struct sde_kms *sde_kms;
  2127. struct drm_device *dev;
  2128. int ret;
  2129. if (!kms || !state)
  2130. return -EINVAL;
  2131. sde_kms = to_sde_kms(kms);
  2132. dev = sde_kms->dev;
  2133. SDE_ATRACE_BEGIN("atomic_check");
  2134. if (sde_kms_is_suspend_blocked(dev)) {
  2135. SDE_DEBUG("suspended, skip atomic_check\n");
  2136. ret = -EBUSY;
  2137. goto end;
  2138. }
  2139. ret = drm_atomic_helper_check(dev, state);
  2140. if (ret)
  2141. goto end;
  2142. /*
  2143. * Check if any secure transition(moving CRTC between secure and
  2144. * non-secure state and vice-versa) is allowed or not. when moving
  2145. * to secure state, planes with fb_mode set to dir_translated only can
  2146. * be staged on the CRTC, and only one CRTC can be active during
  2147. * Secure state
  2148. */
  2149. ret = sde_kms_check_secure_transition(kms, state);
  2150. if (ret)
  2151. goto end;
  2152. ret = sde_kms_check_vm_request(kms, state);
  2153. if (ret)
  2154. SDE_ERROR("vm switch request checks failed\n");
  2155. end:
  2156. SDE_ATRACE_END("atomic_check");
  2157. return ret;
  2158. }
  2159. static struct msm_gem_address_space*
  2160. _sde_kms_get_address_space(struct msm_kms *kms,
  2161. unsigned int domain)
  2162. {
  2163. struct sde_kms *sde_kms;
  2164. if (!kms) {
  2165. SDE_ERROR("invalid kms\n");
  2166. return NULL;
  2167. }
  2168. sde_kms = to_sde_kms(kms);
  2169. if (!sde_kms) {
  2170. SDE_ERROR("invalid sde_kms\n");
  2171. return NULL;
  2172. }
  2173. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2174. return NULL;
  2175. return (sde_kms->aspace[domain] &&
  2176. sde_kms->aspace[domain]->domain_attached) ?
  2177. sde_kms->aspace[domain] : NULL;
  2178. }
  2179. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2180. unsigned int domain)
  2181. {
  2182. struct sde_kms *sde_kms;
  2183. struct msm_gem_address_space *aspace;
  2184. if (!kms) {
  2185. SDE_ERROR("invalid kms\n");
  2186. return NULL;
  2187. }
  2188. sde_kms = to_sde_kms(kms);
  2189. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2190. SDE_ERROR("invalid params\n");
  2191. return NULL;
  2192. }
  2193. aspace = _sde_kms_get_address_space(kms, domain);
  2194. return (aspace && aspace->domain_attached) ?
  2195. msm_gem_get_aspace_device(aspace) : NULL;
  2196. }
  2197. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2198. {
  2199. struct drm_device *dev = NULL;
  2200. struct sde_kms *sde_kms = NULL;
  2201. struct drm_connector *connector = NULL;
  2202. struct drm_connector_list_iter conn_iter;
  2203. struct sde_connector *sde_conn = NULL;
  2204. if (!kms) {
  2205. SDE_ERROR("invalid kms\n");
  2206. return;
  2207. }
  2208. sde_kms = to_sde_kms(kms);
  2209. dev = sde_kms->dev;
  2210. if (!dev) {
  2211. SDE_ERROR("invalid device\n");
  2212. return;
  2213. }
  2214. if (!dev->mode_config.poll_enabled)
  2215. return;
  2216. mutex_lock(&dev->mode_config.mutex);
  2217. drm_connector_list_iter_begin(dev, &conn_iter);
  2218. drm_for_each_connector_iter(connector, &conn_iter) {
  2219. /* Only handle HPD capable connectors. */
  2220. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2221. continue;
  2222. sde_conn = to_sde_connector(connector);
  2223. if (sde_conn->ops.post_open)
  2224. sde_conn->ops.post_open(&sde_conn->base,
  2225. sde_conn->display);
  2226. }
  2227. drm_connector_list_iter_end(&conn_iter);
  2228. mutex_unlock(&dev->mode_config.mutex);
  2229. }
  2230. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2231. struct sde_splash_display *splash_display,
  2232. struct drm_crtc *crtc)
  2233. {
  2234. struct msm_drm_private *priv;
  2235. struct drm_plane *plane;
  2236. struct sde_splash_mem *splash;
  2237. enum sde_sspp plane_id;
  2238. bool is_virtual;
  2239. int i, j;
  2240. if (!sde_kms || !splash_display || !crtc) {
  2241. SDE_ERROR("invalid input args\n");
  2242. return -EINVAL;
  2243. }
  2244. priv = sde_kms->dev->dev_private;
  2245. for (i = 0; i < priv->num_planes; i++) {
  2246. plane = priv->planes[i];
  2247. plane_id = sde_plane_pipe(plane);
  2248. is_virtual = is_sde_plane_virtual(plane);
  2249. splash = splash_display->splash;
  2250. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2251. if ((plane_id != splash_display->pipes[j].sspp) ||
  2252. (splash_display->pipes[j].is_virtual
  2253. != is_virtual))
  2254. continue;
  2255. if (splash && sde_plane_validate_src_addr(plane,
  2256. splash->splash_buf_base,
  2257. splash->splash_buf_size)) {
  2258. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2259. plane_id, crtc->base.id);
  2260. }
  2261. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2262. crtc->base.id, plane_id, is_virtual);
  2263. }
  2264. }
  2265. return 0;
  2266. }
  2267. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2268. struct sde_kms *sde_kms, struct drm_connector *connector,
  2269. u32 display_idx)
  2270. {
  2271. struct drm_display_mode *drm_mode = NULL, *curr_mode = NULL;
  2272. u32 i = 0, mode_index;
  2273. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2274. /* currently consider modes[0] as the preferred mode */
  2275. curr_mode = list_first_entry(&connector->modes,
  2276. struct drm_display_mode, head);
  2277. } else if (sde_kms->hw_mdp && sde_kms->hw_mdp->ops.get_mode_index) {
  2278. mode_index = sde_kms->hw_mdp->ops.get_mode_index(
  2279. sde_kms->hw_mdp, display_idx);
  2280. list_for_each_entry(drm_mode, &connector->modes, head) {
  2281. if (mode_index == i) {
  2282. curr_mode = drm_mode;
  2283. break;
  2284. }
  2285. i++;
  2286. }
  2287. }
  2288. return curr_mode;
  2289. }
  2290. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  2291. {
  2292. void *display;
  2293. struct dsi_display *dsi_display;
  2294. struct msm_display_info info;
  2295. struct drm_encoder *encoder = NULL;
  2296. struct drm_crtc *crtc = NULL;
  2297. int i, rc = 0;
  2298. struct drm_display_mode *drm_mode = NULL;
  2299. struct drm_device *dev;
  2300. struct msm_drm_private *priv;
  2301. struct sde_kms *sde_kms;
  2302. struct drm_connector_list_iter conn_iter;
  2303. struct drm_connector *connector = NULL;
  2304. struct sde_connector *sde_conn = NULL;
  2305. struct sde_splash_display *splash_display;
  2306. if (!kms) {
  2307. SDE_ERROR("invalid kms\n");
  2308. return -EINVAL;
  2309. }
  2310. sde_kms = to_sde_kms(kms);
  2311. dev = sde_kms->dev;
  2312. if (!dev) {
  2313. SDE_ERROR("invalid device\n");
  2314. return -EINVAL;
  2315. }
  2316. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2317. && (!sde_kms->splash_data.num_splash_regions)) ||
  2318. !sde_kms->splash_data.num_splash_displays) {
  2319. DRM_INFO("cont_splash feature not enabled\n");
  2320. return rc;
  2321. }
  2322. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2323. sde_kms->splash_data.num_splash_displays,
  2324. sde_kms->dsi_display_count);
  2325. /* dsi */
  2326. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2327. display = sde_kms->dsi_displays[i];
  2328. dsi_display = (struct dsi_display *)display;
  2329. splash_display = &sde_kms->splash_data.splash_display[i];
  2330. if (!splash_display->cont_splash_enabled) {
  2331. SDE_DEBUG("display->name = %s splash not enabled\n",
  2332. dsi_display->name);
  2333. continue;
  2334. }
  2335. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2336. if (dsi_display->bridge->base.encoder) {
  2337. encoder = dsi_display->bridge->base.encoder;
  2338. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2339. }
  2340. memset(&info, 0x0, sizeof(info));
  2341. rc = dsi_display_get_info(NULL, &info, display);
  2342. if (rc) {
  2343. SDE_ERROR("dsi get_info %d failed\n", i);
  2344. encoder = NULL;
  2345. continue;
  2346. }
  2347. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2348. ((info.is_connected) ? "true" : "false"),
  2349. info.display_type);
  2350. if (!encoder) {
  2351. SDE_ERROR("encoder not initialized\n");
  2352. return -EINVAL;
  2353. }
  2354. priv = sde_kms->dev->dev_private;
  2355. encoder->crtc = priv->crtcs[i];
  2356. crtc = encoder->crtc;
  2357. splash_display->encoder = encoder;
  2358. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  2359. i, crtc->base.id, encoder->base.id);
  2360. mutex_lock(&dev->mode_config.mutex);
  2361. drm_connector_list_iter_begin(dev, &conn_iter);
  2362. drm_for_each_connector_iter(connector, &conn_iter) {
  2363. /**
  2364. * SDE_KMS doesn't attach more than one encoder to
  2365. * a DSI connector. So it is safe to check only with
  2366. * the first encoder entry. Revisit this logic if we
  2367. * ever have to support continuous splash for
  2368. * external displays in MST configuration.
  2369. */
  2370. if (connector->encoder_ids[0] == encoder->base.id)
  2371. break;
  2372. }
  2373. drm_connector_list_iter_end(&conn_iter);
  2374. if (!connector) {
  2375. SDE_ERROR("connector not initialized\n");
  2376. mutex_unlock(&dev->mode_config.mutex);
  2377. return -EINVAL;
  2378. }
  2379. if (connector->funcs->fill_modes) {
  2380. connector->funcs->fill_modes(connector,
  2381. dev->mode_config.max_width,
  2382. dev->mode_config.max_height);
  2383. } else {
  2384. SDE_ERROR("fill_modes api not defined\n");
  2385. mutex_unlock(&dev->mode_config.mutex);
  2386. return -EINVAL;
  2387. }
  2388. mutex_unlock(&dev->mode_config.mutex);
  2389. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2390. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, i);
  2391. if (!drm_mode) {
  2392. SDE_ERROR("invalid drm-mode type:%d, index:%d\n",
  2393. sde_kms->splash_data.type, i);
  2394. return -EINVAL;
  2395. }
  2396. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  2397. drm_mode->name, drm_mode->type,
  2398. drm_mode->flags);
  2399. /* Update CRTC drm structure */
  2400. crtc->state->active = true;
  2401. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2402. if (rc) {
  2403. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2404. return rc;
  2405. }
  2406. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2407. drm_mode_copy(&crtc->mode, drm_mode);
  2408. /* Update encoder structure */
  2409. sde_encoder_update_caps_for_cont_splash(encoder,
  2410. splash_display, true);
  2411. sde_crtc_update_cont_splash_settings(crtc);
  2412. sde_conn = to_sde_connector(connector);
  2413. if (sde_conn && sde_conn->ops.cont_splash_config)
  2414. sde_conn->ops.cont_splash_config(sde_conn->display);
  2415. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2416. splash_display, crtc);
  2417. if (rc) {
  2418. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2419. return rc;
  2420. }
  2421. }
  2422. return rc;
  2423. }
  2424. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2425. {
  2426. struct sde_kms *sde_kms;
  2427. if (!kms) {
  2428. SDE_ERROR("invalid kms\n");
  2429. return false;
  2430. }
  2431. sde_kms = to_sde_kms(kms);
  2432. return sde_kms->splash_data.num_splash_displays;
  2433. }
  2434. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2435. const struct drm_display_mode *mode,
  2436. const struct msm_resource_caps_info *res, u32 *num_lm)
  2437. {
  2438. struct sde_kms *sde_kms;
  2439. s64 mode_clock_hz = 0;
  2440. s64 max_mdp_clock_hz = 0;
  2441. s64 max_lm_width = 0;
  2442. s64 hdisplay_fp = 0;
  2443. s64 htotal_fp = 0;
  2444. s64 vtotal_fp = 0;
  2445. s64 vrefresh_fp = 0;
  2446. s64 mdp_fudge_factor = 0;
  2447. s64 num_lm_fp = 0;
  2448. s64 lm_clk_fp = 0;
  2449. s64 lm_width_fp = 0;
  2450. int rc = 0;
  2451. if (!num_lm) {
  2452. SDE_ERROR("invalid num_lm pointer\n");
  2453. return -EINVAL;
  2454. }
  2455. /* default to 1 layer mixer */
  2456. *num_lm = 1;
  2457. if (!kms || !mode || !res) {
  2458. SDE_ERROR("invalid input args\n");
  2459. return -EINVAL;
  2460. }
  2461. sde_kms = to_sde_kms(kms);
  2462. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2463. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2464. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2465. htotal_fp = drm_int2fixp(mode->htotal);
  2466. vtotal_fp = drm_int2fixp(mode->vtotal);
  2467. vrefresh_fp = drm_int2fixp(mode->vrefresh);
  2468. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2469. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2470. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2471. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2472. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2473. if (mode_clock_hz > max_mdp_clock_hz ||
  2474. hdisplay_fp > max_lm_width) {
  2475. *num_lm = 0;
  2476. do {
  2477. *num_lm += 2;
  2478. num_lm_fp = drm_int2fixp(*num_lm);
  2479. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2480. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2481. if (*num_lm > 4) {
  2482. rc = -EINVAL;
  2483. goto error;
  2484. }
  2485. } while (lm_clk_fp > max_mdp_clock_hz ||
  2486. lm_width_fp > max_lm_width);
  2487. mode_clock_hz = lm_clk_fp;
  2488. }
  2489. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2490. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2491. *num_lm, drm_fixp2int(mode_clock_hz),
  2492. sde_kms->perf.max_core_clk_rate);
  2493. return 0;
  2494. error:
  2495. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2496. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2497. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2498. *num_lm, drm_fixp2int(mode_clock_hz),
  2499. sde_kms->perf.max_core_clk_rate);
  2500. return rc;
  2501. }
  2502. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2503. u32 hdisplay, u32 *num_dsc)
  2504. {
  2505. struct sde_kms *sde_kms;
  2506. uint32_t max_dsc_width;
  2507. if (!num_dsc) {
  2508. SDE_ERROR("invalid num_dsc pointer\n");
  2509. return -EINVAL;
  2510. }
  2511. *num_dsc = 0;
  2512. if (!kms || !hdisplay) {
  2513. SDE_ERROR("invalid input args\n");
  2514. return -EINVAL;
  2515. }
  2516. sde_kms = to_sde_kms(kms);
  2517. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2518. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2519. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2520. hdisplay, max_dsc_width,
  2521. *num_dsc);
  2522. return 0;
  2523. }
  2524. static void _sde_kms_null_commit(struct drm_device *dev,
  2525. struct drm_encoder *enc)
  2526. {
  2527. struct drm_modeset_acquire_ctx ctx;
  2528. struct drm_connector *conn = NULL;
  2529. struct drm_connector *tmp_conn = NULL;
  2530. struct drm_connector_list_iter conn_iter;
  2531. struct drm_atomic_state *state = NULL;
  2532. struct drm_crtc_state *crtc_state = NULL;
  2533. struct drm_connector_state *conn_state = NULL;
  2534. int retry_cnt = 0;
  2535. int ret = 0;
  2536. drm_modeset_acquire_init(&ctx, 0);
  2537. retry:
  2538. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2539. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2540. drm_modeset_backoff(&ctx);
  2541. retry_cnt++;
  2542. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2543. goto retry;
  2544. } else if (WARN_ON(ret)) {
  2545. goto end;
  2546. }
  2547. state = drm_atomic_state_alloc(dev);
  2548. if (!state) {
  2549. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2550. goto end;
  2551. }
  2552. state->acquire_ctx = &ctx;
  2553. drm_connector_list_iter_begin(dev, &conn_iter);
  2554. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2555. if (enc == tmp_conn->state->best_encoder) {
  2556. conn = tmp_conn;
  2557. break;
  2558. }
  2559. }
  2560. drm_connector_list_iter_end(&conn_iter);
  2561. if (!conn) {
  2562. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2563. goto end;
  2564. }
  2565. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2566. conn_state = drm_atomic_get_connector_state(state, conn);
  2567. if (IS_ERR(conn_state)) {
  2568. SDE_ERROR("error %d getting connector %d state\n",
  2569. ret, DRMID(conn));
  2570. goto end;
  2571. }
  2572. crtc_state->active = true;
  2573. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2574. if (ret)
  2575. SDE_ERROR("error %d setting the crtc\n", ret);
  2576. ret = drm_atomic_commit(state);
  2577. if (ret)
  2578. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2579. end:
  2580. if (state)
  2581. drm_atomic_state_put(state);
  2582. drm_modeset_drop_locks(&ctx);
  2583. drm_modeset_acquire_fini(&ctx);
  2584. }
  2585. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2586. const int32_t connector_id)
  2587. {
  2588. struct drm_connector_list_iter conn_iter;
  2589. struct drm_connector *conn;
  2590. struct drm_encoder *drm_enc;
  2591. drm_connector_list_iter_begin(dev, &conn_iter);
  2592. drm_for_each_connector_iter(conn, &conn_iter) {
  2593. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2594. connector_id != conn->base.id)
  2595. continue;
  2596. if (conn->state && conn->state->best_encoder)
  2597. drm_enc = conn->state->best_encoder;
  2598. else
  2599. drm_enc = conn->encoder;
  2600. sde_encoder_early_wakeup(drm_enc);
  2601. }
  2602. drm_connector_list_iter_end(&conn_iter);
  2603. }
  2604. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2605. struct device *dev)
  2606. {
  2607. int i, ret, crtc_id = 0;
  2608. struct drm_device *ddev = dev_get_drvdata(dev);
  2609. struct drm_connector *conn;
  2610. struct drm_connector_list_iter conn_iter;
  2611. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2612. drm_connector_list_iter_begin(ddev, &conn_iter);
  2613. drm_for_each_connector_iter(conn, &conn_iter) {
  2614. uint64_t lp;
  2615. lp = sde_connector_get_lp(conn);
  2616. if (lp != SDE_MODE_DPMS_LP2)
  2617. continue;
  2618. if (sde_encoder_in_clone_mode(conn->encoder))
  2619. continue;
  2620. ret = sde_encoder_wait_for_event(conn->encoder,
  2621. MSM_ENC_TX_COMPLETE);
  2622. if (ret && ret != -EWOULDBLOCK) {
  2623. SDE_ERROR(
  2624. "[conn: %d] wait for commit done returned %d\n",
  2625. conn->base.id, ret);
  2626. } else if (!ret) {
  2627. crtc_id = drm_crtc_index(conn->state->crtc);
  2628. if (priv->event_thread[crtc_id].thread)
  2629. kthread_flush_worker(
  2630. &priv->event_thread[crtc_id].worker);
  2631. sde_encoder_idle_request(conn->encoder);
  2632. }
  2633. }
  2634. drm_connector_list_iter_end(&conn_iter);
  2635. for (i = 0; i < priv->num_crtcs; i++) {
  2636. if (priv->disp_thread[i].thread)
  2637. kthread_flush_worker(
  2638. &priv->disp_thread[i].worker);
  2639. if (priv->event_thread[i].thread)
  2640. kthread_flush_worker(
  2641. &priv->event_thread[i].worker);
  2642. }
  2643. kthread_flush_worker(&priv->pp_event_worker);
  2644. }
  2645. static int sde_kms_pm_suspend(struct device *dev)
  2646. {
  2647. struct drm_device *ddev;
  2648. struct drm_modeset_acquire_ctx ctx;
  2649. struct drm_connector *conn;
  2650. struct drm_encoder *enc;
  2651. struct drm_connector_list_iter conn_iter;
  2652. struct drm_atomic_state *state = NULL;
  2653. struct sde_kms *sde_kms;
  2654. int ret = 0, num_crtcs = 0;
  2655. if (!dev)
  2656. return -EINVAL;
  2657. ddev = dev_get_drvdata(dev);
  2658. if (!ddev || !ddev_to_msm_kms(ddev))
  2659. return -EINVAL;
  2660. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2661. SDE_EVT32(0);
  2662. /* disable hot-plug polling */
  2663. drm_kms_helper_poll_disable(ddev);
  2664. /* if a display stuck in CS trigger a null commit to complete handoff */
  2665. drm_for_each_encoder(enc, ddev) {
  2666. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2667. _sde_kms_null_commit(ddev, enc);
  2668. }
  2669. /* acquire modeset lock(s) */
  2670. drm_modeset_acquire_init(&ctx, 0);
  2671. retry:
  2672. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2673. if (ret)
  2674. goto unlock;
  2675. /* save current state for resume */
  2676. if (sde_kms->suspend_state)
  2677. drm_atomic_state_put(sde_kms->suspend_state);
  2678. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2679. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2680. ret = PTR_ERR(sde_kms->suspend_state);
  2681. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2682. sde_kms->suspend_state = NULL;
  2683. goto unlock;
  2684. }
  2685. /* create atomic state to disable all CRTCs */
  2686. state = drm_atomic_state_alloc(ddev);
  2687. if (!state) {
  2688. ret = -ENOMEM;
  2689. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2690. goto unlock;
  2691. }
  2692. state->acquire_ctx = &ctx;
  2693. drm_connector_list_iter_begin(ddev, &conn_iter);
  2694. drm_for_each_connector_iter(conn, &conn_iter) {
  2695. struct drm_crtc_state *crtc_state;
  2696. uint64_t lp;
  2697. if (!conn->state || !conn->state->crtc ||
  2698. conn->dpms != DRM_MODE_DPMS_ON ||
  2699. sde_encoder_in_clone_mode(conn->encoder))
  2700. continue;
  2701. lp = sde_connector_get_lp(conn);
  2702. if (lp == SDE_MODE_DPMS_LP1) {
  2703. /* transition LP1->LP2 on pm suspend */
  2704. ret = sde_connector_set_property_for_commit(conn, state,
  2705. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2706. if (ret) {
  2707. DRM_ERROR("failed to set lp2 for conn %d\n",
  2708. conn->base.id);
  2709. drm_connector_list_iter_end(&conn_iter);
  2710. goto unlock;
  2711. }
  2712. }
  2713. if (lp != SDE_MODE_DPMS_LP2) {
  2714. /* force CRTC to be inactive */
  2715. crtc_state = drm_atomic_get_crtc_state(state,
  2716. conn->state->crtc);
  2717. if (IS_ERR_OR_NULL(crtc_state)) {
  2718. DRM_ERROR("failed to get crtc %d state\n",
  2719. conn->state->crtc->base.id);
  2720. drm_connector_list_iter_end(&conn_iter);
  2721. goto unlock;
  2722. }
  2723. if (lp != SDE_MODE_DPMS_LP1)
  2724. crtc_state->active = false;
  2725. ++num_crtcs;
  2726. }
  2727. }
  2728. drm_connector_list_iter_end(&conn_iter);
  2729. /* check for nothing to do */
  2730. if (num_crtcs == 0) {
  2731. DRM_DEBUG("all crtcs are already in the off state\n");
  2732. sde_kms->suspend_block = true;
  2733. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2734. goto unlock;
  2735. }
  2736. /* commit the "disable all" state */
  2737. ret = drm_atomic_commit(state);
  2738. if (ret < 0) {
  2739. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2740. goto unlock;
  2741. }
  2742. sde_kms->suspend_block = true;
  2743. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2744. unlock:
  2745. if (state) {
  2746. drm_atomic_state_put(state);
  2747. state = NULL;
  2748. }
  2749. if (ret == -EDEADLK) {
  2750. drm_modeset_backoff(&ctx);
  2751. goto retry;
  2752. }
  2753. drm_modeset_drop_locks(&ctx);
  2754. drm_modeset_acquire_fini(&ctx);
  2755. /*
  2756. * pm runtime driver avoids multiple runtime_suspend API call by
  2757. * checking runtime_status. However, this call helps when there is a
  2758. * race condition between pm_suspend call and doze_suspend/power_off
  2759. * commit. It removes the extra vote from suspend and adds it back
  2760. * later to allow power collapse during pm_suspend call
  2761. */
  2762. pm_runtime_put_sync(dev);
  2763. pm_runtime_get_noresume(dev);
  2764. /* dump clock state before entering suspend */
  2765. if (sde_kms->pm_suspend_clk_dump)
  2766. _sde_kms_dump_clks_state(sde_kms);
  2767. return ret;
  2768. }
  2769. static int sde_kms_pm_resume(struct device *dev)
  2770. {
  2771. struct drm_device *ddev;
  2772. struct sde_kms *sde_kms;
  2773. struct drm_modeset_acquire_ctx ctx;
  2774. int ret, i;
  2775. if (!dev)
  2776. return -EINVAL;
  2777. ddev = dev_get_drvdata(dev);
  2778. if (!ddev || !ddev_to_msm_kms(ddev))
  2779. return -EINVAL;
  2780. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2781. SDE_EVT32(sde_kms->suspend_state != NULL);
  2782. drm_mode_config_reset(ddev);
  2783. drm_modeset_acquire_init(&ctx, 0);
  2784. retry:
  2785. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2786. if (ret == -EDEADLK) {
  2787. drm_modeset_backoff(&ctx);
  2788. goto retry;
  2789. } else if (WARN_ON(ret)) {
  2790. goto end;
  2791. }
  2792. sde_kms->suspend_block = false;
  2793. if (sde_kms->suspend_state) {
  2794. sde_kms->suspend_state->acquire_ctx = &ctx;
  2795. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2796. ret = drm_atomic_helper_commit_duplicated_state(
  2797. sde_kms->suspend_state, &ctx);
  2798. if (ret != -EDEADLK)
  2799. break;
  2800. drm_modeset_backoff(&ctx);
  2801. }
  2802. if (ret < 0)
  2803. DRM_ERROR("failed to restore state, %d\n", ret);
  2804. drm_atomic_state_put(sde_kms->suspend_state);
  2805. sde_kms->suspend_state = NULL;
  2806. }
  2807. end:
  2808. drm_modeset_drop_locks(&ctx);
  2809. drm_modeset_acquire_fini(&ctx);
  2810. /* enable hot-plug polling */
  2811. drm_kms_helper_poll_enable(ddev);
  2812. return 0;
  2813. }
  2814. static const struct msm_kms_funcs kms_funcs = {
  2815. .hw_init = sde_kms_hw_init,
  2816. .postinit = sde_kms_postinit,
  2817. .irq_preinstall = sde_irq_preinstall,
  2818. .irq_postinstall = sde_irq_postinstall,
  2819. .irq_uninstall = sde_irq_uninstall,
  2820. .irq = sde_irq,
  2821. .lastclose = sde_kms_lastclose,
  2822. .prepare_fence = sde_kms_prepare_fence,
  2823. .prepare_commit = sde_kms_prepare_commit,
  2824. .commit = sde_kms_commit,
  2825. .complete_commit = sde_kms_complete_commit,
  2826. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2827. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2828. .enable_vblank = sde_kms_enable_vblank,
  2829. .disable_vblank = sde_kms_disable_vblank,
  2830. .check_modified_format = sde_format_check_modified_format,
  2831. .atomic_check = sde_kms_atomic_check,
  2832. .get_format = sde_get_msm_format,
  2833. .round_pixclk = sde_kms_round_pixclk,
  2834. .display_early_wakeup = sde_kms_display_early_wakeup,
  2835. .pm_suspend = sde_kms_pm_suspend,
  2836. .pm_resume = sde_kms_pm_resume,
  2837. .destroy = sde_kms_destroy,
  2838. .debugfs_destroy = sde_kms_debugfs_destroy,
  2839. .cont_splash_config = sde_kms_cont_splash_config,
  2840. .register_events = _sde_kms_register_events,
  2841. .get_address_space = _sde_kms_get_address_space,
  2842. .get_address_space_device = _sde_kms_get_address_space_device,
  2843. .postopen = _sde_kms_post_open,
  2844. .check_for_splash = sde_kms_check_for_splash,
  2845. .get_mixer_count = sde_kms_get_mixer_count,
  2846. .get_dsc_count = sde_kms_get_dsc_count,
  2847. };
  2848. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2849. {
  2850. int i;
  2851. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2852. if (!sde_kms->aspace[i])
  2853. continue;
  2854. msm_gem_address_space_put(sde_kms->aspace[i]);
  2855. sde_kms->aspace[i] = NULL;
  2856. }
  2857. return 0;
  2858. }
  2859. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2860. {
  2861. struct msm_mmu *mmu;
  2862. int i, ret;
  2863. int early_map = 0;
  2864. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2865. return -EINVAL;
  2866. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2867. struct msm_gem_address_space *aspace;
  2868. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2869. if (IS_ERR(mmu)) {
  2870. ret = PTR_ERR(mmu);
  2871. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2872. i, ret);
  2873. continue;
  2874. }
  2875. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2876. mmu, "sde");
  2877. if (IS_ERR(aspace)) {
  2878. ret = PTR_ERR(aspace);
  2879. goto fail;
  2880. }
  2881. sde_kms->aspace[i] = aspace;
  2882. aspace->domain_attached = true;
  2883. /* Mapping splash memory block */
  2884. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2885. sde_kms->splash_data.num_splash_regions) {
  2886. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2887. if (ret) {
  2888. SDE_ERROR("failed to map ret:%d\n", ret);
  2889. goto fail;
  2890. }
  2891. }
  2892. /*
  2893. * disable early-map which would have been enabled during
  2894. * bootup by smmu through the device-tree hint for cont-spash
  2895. */
  2896. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2897. &early_map);
  2898. if (ret) {
  2899. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2900. ret, early_map);
  2901. goto early_map_fail;
  2902. }
  2903. }
  2904. sde_kms->base.aspace = sde_kms->aspace[0];
  2905. return 0;
  2906. early_map_fail:
  2907. _sde_kms_unmap_all_splash_regions(sde_kms);
  2908. fail:
  2909. mmu->funcs->destroy(mmu);
  2910. _sde_kms_mmu_destroy(sde_kms);
  2911. return ret;
  2912. }
  2913. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2914. {
  2915. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2916. return;
  2917. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2918. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2919. sde_kms->catalog);
  2920. if (sde_kms->sid)
  2921. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  2922. }
  2923. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2924. {
  2925. struct sde_vbif_set_qos_params qos_params;
  2926. struct sde_mdss_cfg *catalog;
  2927. if (!sde_kms->catalog)
  2928. return;
  2929. catalog = sde_kms->catalog;
  2930. memset(&qos_params, 0, sizeof(qos_params));
  2931. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2932. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2933. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2934. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2935. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2936. }
  2937. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  2938. {
  2939. struct sde_hw_uidle *uidle;
  2940. if (!sde_kms) {
  2941. SDE_ERROR("invalid kms\n");
  2942. return -EINVAL;
  2943. }
  2944. uidle = sde_kms->hw_uidle;
  2945. if (uidle && uidle->ops.active_override_enable)
  2946. uidle->ops.active_override_enable(uidle, enable);
  2947. return 0;
  2948. }
  2949. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  2950. {
  2951. struct device *cpu_dev;
  2952. int cpu = 0;
  2953. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  2954. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  2955. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  2956. return;
  2957. }
  2958. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  2959. cpu_dev = get_cpu_device(cpu);
  2960. if (!cpu_dev) {
  2961. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  2962. cpu);
  2963. continue;
  2964. }
  2965. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  2966. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  2967. cpu_irq_latency);
  2968. else
  2969. dev_pm_qos_add_request(cpu_dev,
  2970. &sde_kms->pm_qos_irq_req[cpu],
  2971. DEV_PM_QOS_RESUME_LATENCY,
  2972. cpu_irq_latency);
  2973. }
  2974. }
  2975. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  2976. {
  2977. struct device *cpu_dev;
  2978. int cpu = 0;
  2979. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  2980. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  2981. return;
  2982. }
  2983. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  2984. cpu_dev = get_cpu_device(cpu);
  2985. if (!cpu_dev) {
  2986. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  2987. cpu);
  2988. continue;
  2989. }
  2990. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  2991. dev_pm_qos_remove_request(
  2992. &sde_kms->pm_qos_irq_req[cpu]);
  2993. }
  2994. }
  2995. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  2996. {
  2997. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2998. mutex_lock(&priv->phandle.phandle_lock);
  2999. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3000. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3001. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3002. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3003. mutex_unlock(&priv->phandle.phandle_lock);
  3004. }
  3005. static void sde_kms_irq_affinity_notify(
  3006. struct irq_affinity_notify *affinity_notify,
  3007. const cpumask_t *mask)
  3008. {
  3009. struct msm_drm_private *priv;
  3010. struct sde_kms *sde_kms = container_of(affinity_notify,
  3011. struct sde_kms, affinity_notify);
  3012. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3013. return;
  3014. priv = sde_kms->dev->dev_private;
  3015. mutex_lock(&priv->phandle.phandle_lock);
  3016. // save irq cpu mask
  3017. sde_kms->irq_cpu_mask = *mask;
  3018. // request vote with updated irq cpu mask
  3019. if (sde_kms->irq_enabled)
  3020. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3021. mutex_unlock(&priv->phandle.phandle_lock);
  3022. }
  3023. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3024. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3025. {
  3026. struct sde_kms *sde_kms = usr;
  3027. struct msm_kms *msm_kms;
  3028. msm_kms = &sde_kms->base;
  3029. if (!sde_kms)
  3030. return;
  3031. SDE_DEBUG("event_type:%d\n", event_type);
  3032. SDE_EVT32_VERBOSE(event_type);
  3033. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3034. sde_irq_update(msm_kms, true);
  3035. sde_kms->first_kickoff = true;
  3036. if (sde_kms->splash_data.num_splash_displays ||
  3037. sde_in_trusted_vm(sde_kms))
  3038. return;
  3039. sde_vbif_init_memtypes(sde_kms);
  3040. sde_kms_init_shared_hw(sde_kms);
  3041. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3042. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3043. sde_irq_update(msm_kms, false);
  3044. sde_kms->first_kickoff = false;
  3045. if (sde_in_trusted_vm(sde_kms))
  3046. return;
  3047. _sde_kms_active_override(sde_kms, true);
  3048. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3049. sde_vbif_axi_halt_request(sde_kms);
  3050. }
  3051. }
  3052. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3053. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3054. {
  3055. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3056. int rc = -EINVAL;
  3057. SDE_DEBUG("\n");
  3058. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3059. if (rc > 0)
  3060. rc = 0;
  3061. SDE_EVT32(rc, genpd->device_count);
  3062. return rc;
  3063. }
  3064. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3065. {
  3066. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3067. SDE_DEBUG("\n");
  3068. pm_runtime_put_sync(sde_kms->dev->dev);
  3069. SDE_EVT32(genpd->device_count);
  3070. return 0;
  3071. }
  3072. static int _sde_kms_get_splash_data(struct sde_kms *sde_kms,
  3073. struct sde_splash_data *data)
  3074. {
  3075. int i = 0;
  3076. int ret = 0;
  3077. struct device_node *parent, *node, *node1;
  3078. struct resource r, r1;
  3079. const char *node_name = "splash_region";
  3080. struct sde_splash_mem *mem;
  3081. bool share_splash_mem = false;
  3082. int num_displays, num_regions;
  3083. struct sde_splash_display *splash_display;
  3084. if (!data)
  3085. return -EINVAL;
  3086. memset(data, 0, sizeof(*data));
  3087. parent = of_find_node_by_path("/reserved-memory");
  3088. if (!parent) {
  3089. SDE_ERROR("failed to find reserved-memory node\n");
  3090. return -EINVAL;
  3091. }
  3092. node = of_find_node_by_name(parent, node_name);
  3093. if (!node) {
  3094. SDE_DEBUG("failed to find node %s\n", node_name);
  3095. return -EINVAL;
  3096. }
  3097. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3098. if (!node1)
  3099. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3100. /**
  3101. * Support sharing a single splash memory for all the built in displays
  3102. * and also independent splash region per displays. Incase of
  3103. * independent splash region for each connected display, dtsi node of
  3104. * cont_splash_region should be collection of all memory regions
  3105. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3106. */
  3107. num_displays = dsi_display_get_num_of_displays();
  3108. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3109. data->num_splash_displays = num_displays;
  3110. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3111. if (num_displays > num_regions) {
  3112. share_splash_mem = true;
  3113. pr_info(":%d displays share same splash buf\n", num_displays);
  3114. }
  3115. for (i = 0; i < num_displays; i++) {
  3116. splash_display = &data->splash_display[i];
  3117. if (!i || !share_splash_mem) {
  3118. if (of_address_to_resource(node, i, &r)) {
  3119. SDE_ERROR("invalid data for:%s\n", node_name);
  3120. return -EINVAL;
  3121. }
  3122. mem = &data->splash_mem[i];
  3123. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3124. SDE_DEBUG("failed to find ramdump memory\n");
  3125. mem->ramdump_base = 0;
  3126. mem->ramdump_size = 0;
  3127. } else {
  3128. mem->ramdump_base = (unsigned long)r1.start;
  3129. mem->ramdump_size = (r1.end - r1.start) + 1;
  3130. }
  3131. mem->splash_buf_base = (unsigned long)r.start;
  3132. mem->splash_buf_size = (r.end - r.start) + 1;
  3133. mem->ref_cnt = 0;
  3134. splash_display->splash = mem;
  3135. data->num_splash_regions++;
  3136. } else {
  3137. data->splash_display[i].splash = &data->splash_mem[0];
  3138. }
  3139. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3140. splash_display->splash->splash_buf_base,
  3141. splash_display->splash->splash_buf_size);
  3142. }
  3143. sde_kms->splash_data.type = SDE_SPLASH_HANDOFF;
  3144. return ret;
  3145. }
  3146. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3147. struct platform_device *platformdev)
  3148. {
  3149. int rc = -EINVAL;
  3150. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3151. if (IS_ERR(sde_kms->mmio)) {
  3152. rc = PTR_ERR(sde_kms->mmio);
  3153. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3154. sde_kms->mmio = NULL;
  3155. goto error;
  3156. }
  3157. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3158. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3159. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3160. sde_kms->mmio_len);
  3161. if (rc)
  3162. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3163. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  3164. "vbif_phys");
  3165. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3166. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3167. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3168. sde_kms->vbif[VBIF_RT] = NULL;
  3169. goto error;
  3170. }
  3171. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  3172. "vbif_phys");
  3173. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3174. sde_kms->vbif_len[VBIF_RT]);
  3175. if (rc)
  3176. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3177. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  3178. "vbif_nrt_phys");
  3179. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3180. sde_kms->vbif[VBIF_NRT] = NULL;
  3181. SDE_DEBUG("VBIF NRT is not defined");
  3182. } else {
  3183. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  3184. "vbif_nrt_phys");
  3185. rc = sde_dbg_reg_register_base("vbif_nrt",
  3186. sde_kms->vbif[VBIF_NRT],
  3187. sde_kms->vbif_len[VBIF_NRT]);
  3188. if (rc)
  3189. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  3190. rc);
  3191. }
  3192. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  3193. "regdma_phys");
  3194. if (IS_ERR(sde_kms->reg_dma)) {
  3195. sde_kms->reg_dma = NULL;
  3196. SDE_DEBUG("REG_DMA is not defined");
  3197. } else {
  3198. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  3199. "regdma_phys");
  3200. rc = sde_dbg_reg_register_base("reg_dma",
  3201. sde_kms->reg_dma,
  3202. sde_kms->reg_dma_len);
  3203. if (rc)
  3204. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  3205. rc);
  3206. }
  3207. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  3208. "sid_phys");
  3209. if (IS_ERR(sde_kms->sid)) {
  3210. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3211. sde_kms->sid = NULL;
  3212. } else {
  3213. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3214. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3215. sde_kms->sid_len);
  3216. if (rc)
  3217. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3218. }
  3219. error:
  3220. return rc;
  3221. }
  3222. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3223. struct sde_kms *sde_kms)
  3224. {
  3225. int rc = 0;
  3226. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3227. sde_kms->genpd.name = dev->unique;
  3228. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3229. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3230. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3231. if (rc < 0) {
  3232. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3233. sde_kms->genpd.name, rc);
  3234. return rc;
  3235. }
  3236. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3237. &sde_kms->genpd);
  3238. if (rc < 0) {
  3239. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3240. sde_kms->genpd.name, rc);
  3241. pm_genpd_remove(&sde_kms->genpd);
  3242. return rc;
  3243. }
  3244. sde_kms->genpd_init = true;
  3245. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3246. }
  3247. return rc;
  3248. }
  3249. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3250. struct drm_device *dev,
  3251. struct msm_drm_private *priv)
  3252. {
  3253. struct sde_rm *rm = NULL;
  3254. int i, rc = -EINVAL;
  3255. sde_kms->catalog = sde_hw_catalog_init(dev);
  3256. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3257. rc = PTR_ERR(sde_kms->catalog);
  3258. if (!sde_kms->catalog)
  3259. rc = -EINVAL;
  3260. SDE_ERROR("catalog init failed: %d\n", rc);
  3261. sde_kms->catalog = NULL;
  3262. goto power_error;
  3263. }
  3264. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3265. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3266. /* initialize power domain if defined */
  3267. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3268. if (rc) {
  3269. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3270. goto genpd_err;
  3271. }
  3272. rc = _sde_kms_mmu_init(sde_kms);
  3273. if (rc) {
  3274. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3275. goto power_error;
  3276. }
  3277. /* Initialize reg dma block which is a singleton */
  3278. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3279. sde_kms->dev);
  3280. if (rc) {
  3281. SDE_ERROR("failed: reg dma init failed\n");
  3282. goto power_error;
  3283. }
  3284. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3285. rm = &sde_kms->rm;
  3286. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3287. sde_kms->dev);
  3288. if (rc) {
  3289. SDE_ERROR("rm init failed: %d\n", rc);
  3290. goto power_error;
  3291. }
  3292. sde_kms->rm_init = true;
  3293. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3294. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3295. rc = PTR_ERR(sde_kms->hw_intr);
  3296. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3297. sde_kms->hw_intr = NULL;
  3298. goto hw_intr_init_err;
  3299. }
  3300. /*
  3301. * Attempt continuous splash handoff only if reserved
  3302. * splash memory is found & release resources on any error
  3303. * in finding display hw config in splash
  3304. */
  3305. if (sde_kms->splash_data.num_splash_regions) {
  3306. struct sde_splash_display *display;
  3307. int ret, display_count =
  3308. sde_kms->splash_data.num_splash_displays;
  3309. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3310. &sde_kms->splash_data, sde_kms->catalog);
  3311. for (i = 0; i < display_count; i++) {
  3312. display = &sde_kms->splash_data.splash_display[i];
  3313. /*
  3314. * free splash region on resource init failure and
  3315. * cont-splash disabled case
  3316. */
  3317. if (!display->cont_splash_enabled || ret)
  3318. _sde_kms_free_splash_display_data(
  3319. sde_kms, display);
  3320. }
  3321. }
  3322. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3323. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3324. rc = PTR_ERR(sde_kms->hw_mdp);
  3325. if (!sde_kms->hw_mdp)
  3326. rc = -EINVAL;
  3327. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3328. sde_kms->hw_mdp = NULL;
  3329. goto power_error;
  3330. }
  3331. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3332. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3333. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3334. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3335. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3336. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3337. if (!sde_kms->hw_vbif[vbif_idx])
  3338. rc = -EINVAL;
  3339. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3340. sde_kms->hw_vbif[vbif_idx] = NULL;
  3341. goto power_error;
  3342. }
  3343. }
  3344. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3345. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3346. sde_kms->mmio_len, sde_kms->catalog);
  3347. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3348. rc = PTR_ERR(sde_kms->hw_uidle);
  3349. if (!sde_kms->hw_uidle)
  3350. rc = -EINVAL;
  3351. /* uidle is optional, so do not make it a fatal error */
  3352. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3353. sde_kms->hw_uidle = NULL;
  3354. rc = 0;
  3355. }
  3356. } else {
  3357. sde_kms->hw_uidle = NULL;
  3358. }
  3359. if (sde_kms->sid) {
  3360. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3361. sde_kms->sid_len, sde_kms->catalog);
  3362. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3363. rc = PTR_ERR(sde_kms->hw_sid);
  3364. SDE_ERROR("failed to init sid %ld\n", rc);
  3365. sde_kms->hw_sid = NULL;
  3366. goto power_error;
  3367. }
  3368. }
  3369. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3370. &priv->phandle, "core_clk");
  3371. if (rc) {
  3372. SDE_ERROR("failed to init perf %d\n", rc);
  3373. goto perf_err;
  3374. }
  3375. /*
  3376. * _sde_kms_drm_obj_init should create the DRM related objects
  3377. * i.e. CRTCs, planes, encoders, connectors and so forth
  3378. */
  3379. rc = _sde_kms_drm_obj_init(sde_kms);
  3380. if (rc) {
  3381. SDE_ERROR("modeset init failed: %d\n", rc);
  3382. goto drm_obj_init_err;
  3383. }
  3384. return 0;
  3385. genpd_err:
  3386. drm_obj_init_err:
  3387. sde_core_perf_destroy(&sde_kms->perf);
  3388. hw_intr_init_err:
  3389. perf_err:
  3390. power_error:
  3391. return rc;
  3392. }
  3393. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3394. {
  3395. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3396. int rc = 0;
  3397. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3398. if (rc) {
  3399. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3400. return rc;
  3401. }
  3402. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3403. if (rc) {
  3404. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3405. return rc;
  3406. }
  3407. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3408. if (rc) {
  3409. SDE_ERROR("failed to get io irq for KMS");
  3410. return rc;
  3411. }
  3412. return rc;
  3413. }
  3414. static int sde_kms_hw_init(struct msm_kms *kms)
  3415. {
  3416. struct sde_kms *sde_kms;
  3417. struct drm_device *dev;
  3418. struct msm_drm_private *priv;
  3419. struct platform_device *platformdev;
  3420. int i, irq_num, rc = -EINVAL;
  3421. if (!kms) {
  3422. SDE_ERROR("invalid kms\n");
  3423. goto end;
  3424. }
  3425. sde_kms = to_sde_kms(kms);
  3426. dev = sde_kms->dev;
  3427. if (!dev || !dev->dev) {
  3428. SDE_ERROR("invalid device\n");
  3429. goto end;
  3430. }
  3431. platformdev = to_platform_device(dev->dev);
  3432. priv = dev->dev_private;
  3433. if (!priv) {
  3434. SDE_ERROR("invalid private data\n");
  3435. goto end;
  3436. }
  3437. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3438. if (rc)
  3439. goto error;
  3440. rc = _sde_kms_get_splash_data(sde_kms, &sde_kms->splash_data);
  3441. if (rc)
  3442. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3443. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3444. if (rc)
  3445. goto error;
  3446. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3447. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3448. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3449. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3450. mutex_init(&sde_kms->secure_transition_lock);
  3451. atomic_set(&sde_kms->detach_sec_cb, 0);
  3452. atomic_set(&sde_kms->detach_all_cb, 0);
  3453. atomic_set(&sde_kms->irq_vote_count, 0);
  3454. /*
  3455. * Support format modifiers for compression etc.
  3456. */
  3457. dev->mode_config.allow_fb_modifiers = true;
  3458. /*
  3459. * Handle (re)initializations during power enable
  3460. */
  3461. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3462. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3463. SDE_POWER_EVENT_POST_ENABLE |
  3464. SDE_POWER_EVENT_PRE_DISABLE,
  3465. sde_kms_handle_power_event, sde_kms, "kms");
  3466. if (sde_kms->splash_data.num_splash_displays) {
  3467. SDE_DEBUG("Skipping MDP Resources disable\n");
  3468. } else {
  3469. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3470. sde_power_data_bus_set_quota(&priv->phandle, i,
  3471. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3472. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3473. pm_runtime_put_sync(sde_kms->dev->dev);
  3474. }
  3475. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3476. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3477. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3478. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3479. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3480. if (sde_in_trusted_vm(sde_kms))
  3481. rc = sde_vm_trusted_init(sde_kms);
  3482. else
  3483. rc = sde_vm_primary_init(sde_kms);
  3484. if (rc) {
  3485. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3486. goto error;
  3487. }
  3488. return 0;
  3489. error:
  3490. _sde_kms_hw_destroy(sde_kms, platformdev);
  3491. end:
  3492. return rc;
  3493. }
  3494. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3495. {
  3496. struct msm_drm_private *priv;
  3497. struct sde_kms *sde_kms;
  3498. if (!dev || !dev->dev_private) {
  3499. SDE_ERROR("drm device node invalid\n");
  3500. return ERR_PTR(-EINVAL);
  3501. }
  3502. priv = dev->dev_private;
  3503. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3504. if (!sde_kms) {
  3505. SDE_ERROR("failed to allocate sde kms\n");
  3506. return ERR_PTR(-ENOMEM);
  3507. }
  3508. msm_kms_init(&sde_kms->base, &kms_funcs);
  3509. sde_kms->dev = dev;
  3510. return &sde_kms->base;
  3511. }
  3512. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3513. {
  3514. struct dsi_display *display;
  3515. struct sde_splash_display *handoff_display;
  3516. int i;
  3517. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3518. handoff_display = &sde_kms->splash_data.splash_display[i];
  3519. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3520. if (handoff_display->cont_splash_enabled)
  3521. _sde_kms_free_splash_display_data(sde_kms,
  3522. handoff_display);
  3523. dsi_display_set_active_state(display, false);
  3524. }
  3525. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3526. }
  3527. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms)
  3528. {
  3529. struct drm_device *dev;
  3530. struct msm_drm_private *priv;
  3531. struct sde_splash_display *handoff_display;
  3532. struct dsi_display *display;
  3533. int ret, i;
  3534. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3535. SDE_ERROR("invalid params\n");
  3536. return -EINVAL;
  3537. }
  3538. if (!sde_kms->vm->vm_ops.vm_owns_hw(sde_kms)) {
  3539. SDE_DEBUG(
  3540. "skipping sde res init as device assign is not completed\n");
  3541. return 0;
  3542. }
  3543. if (sde_kms->dsi_display_count != 1) {
  3544. SDE_ERROR("no. of displays not supported:%d\n",
  3545. sde_kms->dsi_display_count);
  3546. return -EINVAL;
  3547. }
  3548. dev = sde_kms->dev;
  3549. priv = dev->dev_private;
  3550. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3551. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3552. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3553. &sde_kms->splash_data, sde_kms->catalog);
  3554. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3555. handoff_display = &sde_kms->splash_data.splash_display[i];
  3556. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3557. if (!handoff_display->cont_splash_enabled || ret)
  3558. _sde_kms_free_splash_display_data(sde_kms,
  3559. handoff_display);
  3560. else
  3561. dsi_display_set_active_state(display, true);
  3562. }
  3563. ret = sde_kms_cont_splash_config(&sde_kms->base);
  3564. if (ret) {
  3565. SDE_ERROR("error in setting handoff configs\n");
  3566. goto error;
  3567. }
  3568. return 0;
  3569. error:
  3570. sde_kms_vm_trusted_resource_deinit(sde_kms);
  3571. return ret;
  3572. }
  3573. static int _sde_kms_register_events(struct msm_kms *kms,
  3574. struct drm_mode_object *obj, u32 event, bool en)
  3575. {
  3576. int ret = 0;
  3577. struct drm_crtc *crtc = NULL;
  3578. struct drm_connector *conn = NULL;
  3579. struct sde_kms *sde_kms = NULL;
  3580. if (!kms || !obj) {
  3581. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3582. return -EINVAL;
  3583. }
  3584. sde_kms = to_sde_kms(kms);
  3585. switch (obj->type) {
  3586. case DRM_MODE_OBJECT_CRTC:
  3587. crtc = obj_to_crtc(obj);
  3588. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3589. break;
  3590. case DRM_MODE_OBJECT_CONNECTOR:
  3591. conn = obj_to_connector(obj);
  3592. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3593. en);
  3594. break;
  3595. }
  3596. return ret;
  3597. }
  3598. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  3599. {
  3600. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  3601. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  3602. }