wcd939x.c 162 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <linux/component.h>
  13. #include <linux/stringify.h>
  14. #include <sound/soc.h>
  15. #include <sound/tlv.h>
  16. #include <soc/soundwire.h>
  17. #include <linux/regmap.h>
  18. #include <sound/soc.h>
  19. #include <sound/soc-dapm.h>
  20. #include <asoc/wcdcal-hwdep.h>
  21. #include <asoc/msm-cdc-pinctrl.h>
  22. #include <asoc/msm-cdc-supply.h>
  23. #include <asoc/wcd-mbhc-v2-api.h>
  24. #include <bindings/audio-codec-port-types.h>
  25. #include <linux/qti-regmap-debugfs.h>
  26. #include "wcd939x-registers.h"
  27. #include "wcd939x.h"
  28. #include "internal.h"
  29. #include "asoc/bolero-slave-internal.h"
  30. #include "wcd939x-reg-masks.h"
  31. #include "wcd939x-reg-shifts.h"
  32. #if IS_ENABLED(CONFIG_QCOM_WCD_USBSS_I2C)
  33. #include <linux/soc/qcom/wcd939x-i2c.h>
  34. #endif
  35. #define NUM_SWRS_DT_PARAMS 5
  36. #define WCD939X_VARIANT_ENTRY_SIZE 32
  37. #define WCD939X_VERSION_ENTRY_SIZE 32
  38. #define ADC_MODE_VAL_HIFI 0x01
  39. #define ADC_MODE_VAL_LO_HIF 0x02
  40. #define ADC_MODE_VAL_NORMAL 0x03
  41. #define ADC_MODE_VAL_LP 0x05
  42. #define ADC_MODE_VAL_ULP1 0x09
  43. #define ADC_MODE_VAL_ULP2 0x0B
  44. #define HPH_IMPEDANCE_2VPK_MODE_OHMS 300
  45. #define NUM_ATTEMPTS 5
  46. #define COMP_MAX_COEFF 25
  47. #define HPH_MODE_MAX 4
  48. #define FLOAT_TO_FIXED (1 << 12)
  49. #define MAX_XTALK_SCALE 31
  50. #define MAX_XTALK_ALPHA 255
  51. #define MAX_RLOAD_OHMS 1000
  52. #define MAX_IMPEDANCE_MOHMS 20000
  53. #define OHMS_TO_MILLIOHMS 1000
  54. #define XTALK_L_CH_NUM 0
  55. #define XTALK_R_CH_NUM 1
  56. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  57. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  58. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  59. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  60. #define WCD939X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  61. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  62. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  63. SNDRV_PCM_RATE_384000)
  64. /* Fractional Rates */
  65. #define WCD939X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  66. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  67. #define WCD939X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  68. SNDRV_PCM_FMTBIT_S24_LE |\
  69. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  70. #define REG_FIELD_VALUE(register_name, field_name, value) \
  71. WCD939X_##register_name, FIELD_MASK(register_name, field_name), \
  72. value << FIELD_SHIFT(register_name, field_name)
  73. #define WCD939X_COMP_OFFSET \
  74. (WCD939X_R_BASE - WCD939X_COMPANDER_HPHL_BASE)
  75. #define WCD939X_XTALK_OFFSET \
  76. (WCD939X_HPHR_RX_PATH_SEC0 - WCD939X_HPHL_RX_PATH_SEC0)
  77. enum {
  78. CODEC_TX = 0,
  79. CODEC_RX,
  80. };
  81. enum {
  82. WCD_ADC1 = 0,
  83. WCD_ADC2,
  84. WCD_ADC3,
  85. WCD_ADC4,
  86. ALLOW_BUCK_DISABLE,
  87. HPH_COMP_DELAY,
  88. HPH_PA_DELAY,
  89. AMIC2_BCS_ENABLE,
  90. WCD_SUPPLIES_LPM_MODE,
  91. WCD_ADC1_MODE,
  92. WCD_ADC2_MODE,
  93. WCD_ADC3_MODE,
  94. WCD_ADC4_MODE,
  95. };
  96. enum {
  97. ADC_MODE_INVALID = 0,
  98. ADC_MODE_HIFI,
  99. ADC_MODE_LO_HIF,
  100. ADC_MODE_NORMAL,
  101. ADC_MODE_LP,
  102. ADC_MODE_ULP1,
  103. ADC_MODE_ULP2,
  104. };
  105. static u8 tx_mode_bit[] = {
  106. [ADC_MODE_INVALID] = 0x00,
  107. [ADC_MODE_HIFI] = 0x01,
  108. [ADC_MODE_LO_HIF] = 0x02,
  109. [ADC_MODE_NORMAL] = 0x04,
  110. [ADC_MODE_LP] = 0x08,
  111. [ADC_MODE_ULP1] = 0x10,
  112. [ADC_MODE_ULP2] = 0x20,
  113. };
  114. extern const u8 wcd939x_reg_access[WCD939X_NUM_REGISTERS];
  115. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  116. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  117. /* Will be set by reading the registers during bind()*/
  118. static int wcd939x_version = WCD939X_VERSION_2_0;
  119. static int wcd939x_handle_post_irq(void *data);
  120. static int wcd939x_reset(struct device *dev);
  121. static int wcd939x_reset_low(struct device *dev);
  122. static int wcd939x_get_adc_mode(int val);
  123. static const struct regmap_irq wcd939x_irqs[WCD939X_NUM_IRQS] = {
  124. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  125. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  126. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  127. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  128. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_SW_DET, 0, 0x10),
  129. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_OCP_INT, 0, 0x20),
  130. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_CNP_INT, 0, 0x40),
  131. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_OCP_INT, 0, 0x80),
  132. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_CNP_INT, 1, 0x01),
  133. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_CNP_INT, 1, 0x02),
  134. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_SCD_INT, 1, 0x04),
  135. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  136. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  137. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_PDM_WD_INT, 1, 0x80),
  138. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  139. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  140. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  141. };
  142. static struct regmap_irq_chip wcd939x_regmap_irq_chip = {
  143. .name = "wcd939x",
  144. .irqs = wcd939x_irqs,
  145. .num_irqs = ARRAY_SIZE(wcd939x_irqs),
  146. .num_regs = 3,
  147. .status_base = WCD939X_INTR_STATUS_0,
  148. .mask_base = WCD939X_INTR_MASK_0,
  149. .type_base = WCD939X_INTR_LEVEL_0,
  150. .ack_base = WCD939X_INTR_CLEAR_0,
  151. .use_ack = 1,
  152. .runtime_pm = false,
  153. .handle_post_irq = wcd939x_handle_post_irq,
  154. .irq_drv_data = NULL,
  155. };
  156. static bool wcd939x_readable_register(struct device *dev, unsigned int reg)
  157. {
  158. if (reg <= WCD939X_BASE + 1)
  159. return 0;
  160. if (reg >= WCD939X_FLYBACK_NEW_CTRL_2 && reg <= WCD939X_FLYBACK_NEW_CTRL_4) {
  161. if (wcd939x_version == WCD939X_VERSION_1_0)
  162. return 0;
  163. }
  164. return wcd939x_reg_access[WCD939X_REG(reg)] & RD_REG;
  165. }
  166. static int wcd939x_handle_post_irq(void *data)
  167. {
  168. struct wcd939x_priv *wcd939x = data;
  169. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  170. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_0, &sts1);
  171. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_1, &sts2);
  172. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_2, &sts3);
  173. wcd939x->tx_swr_dev->slave_irq_pending =
  174. ((sts1 || sts2 || sts3) ? true : false);
  175. return IRQ_HANDLED;
  176. }
  177. static int wcd939x_hph_compander_get(struct snd_kcontrol *kcontrol,
  178. struct snd_ctl_elem_value *ucontrol)
  179. {
  180. struct snd_soc_component *component =
  181. snd_soc_kcontrol_component(kcontrol);
  182. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  183. int compander = ((struct soc_multi_mixer_control *)
  184. kcontrol->private_value)->shift;
  185. ucontrol->value.integer.value[0] = wcd939x->compander_enabled[compander];
  186. return 0;
  187. }
  188. static int wcd939x_hph_compander_put(struct snd_kcontrol *kcontrol,
  189. struct snd_ctl_elem_value *ucontrol)
  190. {
  191. struct snd_soc_component *component =
  192. snd_soc_kcontrol_component(kcontrol);
  193. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  194. int compander = ((struct soc_multi_mixer_control *)
  195. kcontrol->private_value)->shift;
  196. int value = ucontrol->value.integer.value[0];
  197. if (value < WCD939X_HPH_MAX && value >= 0)
  198. wcd939x->compander_enabled[compander] = value;
  199. else {
  200. dev_err(component->dev, "%s: Invalid comp value = %d\n", __func__, value);
  201. return -EINVAL;
  202. }
  203. dev_dbg(component->dev, "%s: Compander %d value %d\n",
  204. __func__, wcd939x->compander_enabled[compander], value);
  205. return 0;
  206. }
  207. static int wcd939x_hph_xtalk_put(struct snd_kcontrol *kcontrol,
  208. struct snd_ctl_elem_value *ucontrol)
  209. {
  210. struct snd_soc_component *component =
  211. snd_soc_kcontrol_component(kcontrol);
  212. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  213. int xtalk = ((struct soc_multi_mixer_control *)
  214. kcontrol->private_value)->shift;
  215. int value = ucontrol->value.integer.value[0];
  216. if (value < WCD939X_HPH_MAX && value >= 0)
  217. wcd939x->xtalk_enabled[xtalk] = value;
  218. else {
  219. dev_err(component->dev, "%s: Invalid xtalk value = %d\n", __func__, value);
  220. return -EINVAL;
  221. }
  222. dev_dbg(component->dev, "%s: xtalk %d value %d\n",
  223. __func__, wcd939x->xtalk_enabled[xtalk], value);
  224. return 0;
  225. }
  226. static int wcd939x_hph_xtalk_get(struct snd_kcontrol *kcontrol,
  227. struct snd_ctl_elem_value *ucontrol)
  228. {
  229. struct snd_soc_component *component =
  230. snd_soc_kcontrol_component(kcontrol);
  231. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  232. int xtalk = ((struct soc_multi_mixer_control *)
  233. kcontrol->private_value)->shift;
  234. ucontrol->value.integer.value[0] = wcd939x->xtalk_enabled[xtalk];
  235. return 0;
  236. }
  237. static int wcd939x_hph_pcm_enable_put(struct snd_kcontrol *kcontrol,
  238. struct snd_ctl_elem_value *ucontrol)
  239. {
  240. struct snd_soc_component *component =
  241. snd_soc_kcontrol_component(kcontrol);
  242. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  243. wcd939x->hph_pcm_enabled = ucontrol->value.integer.value[0];
  244. dev_dbg(component->dev, "%s: pcm enabled %d \n",
  245. __func__, wcd939x->hph_pcm_enabled);
  246. return 0;
  247. }
  248. static int wcd939x_hph_pcm_enable_get(struct snd_kcontrol *kcontrol,
  249. struct snd_ctl_elem_value *ucontrol)
  250. {
  251. struct snd_soc_component *component =
  252. snd_soc_kcontrol_component(kcontrol);
  253. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  254. ucontrol->value.integer.value[0] = wcd939x->hph_pcm_enabled;
  255. return 0;
  256. }
  257. static int wcd939x_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  258. {
  259. int ret = 0;
  260. int bank = 0;
  261. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  262. if (ret)
  263. return -EINVAL;
  264. return ((bank & 0x40) ? 1: 0);
  265. }
  266. static int wcd939x_get_clk_rate(int mode)
  267. {
  268. int rate;
  269. switch (mode) {
  270. case ADC_MODE_ULP2:
  271. rate = SWR_CLK_RATE_0P6MHZ;
  272. break;
  273. case ADC_MODE_ULP1:
  274. rate = SWR_CLK_RATE_1P2MHZ;
  275. break;
  276. case ADC_MODE_LP:
  277. rate = SWR_CLK_RATE_4P8MHZ;
  278. break;
  279. case ADC_MODE_NORMAL:
  280. case ADC_MODE_LO_HIF:
  281. case ADC_MODE_HIFI:
  282. case ADC_MODE_INVALID:
  283. default:
  284. rate = SWR_CLK_RATE_9P6MHZ;
  285. break;
  286. }
  287. return rate;
  288. }
  289. static int wcd939x_set_swr_clk_rate(struct snd_soc_component *component,
  290. int rate, int bank)
  291. {
  292. u8 mask = (bank ? 0xF0 : 0x0F);
  293. u8 val = 0;
  294. switch (rate) {
  295. case SWR_CLK_RATE_0P6MHZ:
  296. val = (bank ? 0x60 : 0x06);
  297. break;
  298. case SWR_CLK_RATE_1P2MHZ:
  299. val = (bank ? 0x50 : 0x05);
  300. break;
  301. case SWR_CLK_RATE_2P4MHZ:
  302. val = (bank ? 0x30 : 0x03);
  303. break;
  304. case SWR_CLK_RATE_4P8MHZ:
  305. val = (bank ? 0x10 : 0x01);
  306. break;
  307. case SWR_CLK_RATE_9P6MHZ:
  308. default:
  309. val = 0x00;
  310. break;
  311. }
  312. snd_soc_component_update_bits(component,
  313. WCD939X_SWR_TX_CLK_RATE,
  314. mask, val);
  315. return 0;
  316. }
  317. static int wcd939x_init_reg(struct snd_soc_component *component)
  318. {
  319. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  320. snd_soc_component_update_bits(component,
  321. REG_FIELD_VALUE(BIAS, ANALOG_BIAS_EN, 0x01));
  322. snd_soc_component_update_bits(component,
  323. REG_FIELD_VALUE(BIAS, PRECHRG_EN, 0x01));
  324. /* 10 msec delay as per HW requirement */
  325. usleep_range(10000, 10010);
  326. snd_soc_component_update_bits(component,
  327. REG_FIELD_VALUE(BIAS, PRECHRG_EN, 0x00));
  328. snd_soc_component_update_bits(component,
  329. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x15));
  330. snd_soc_component_update_bits(component,
  331. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x15));
  332. snd_soc_component_update_bits(component,
  333. REG_FIELD_VALUE(CDC_DMIC_CTL, CLK_SCALE_EN, 0x01));
  334. snd_soc_component_update_bits(component,
  335. REG_FIELD_VALUE(TXFE_ICTRL_STG2CASC_ULP, ICTRL_SCBIAS_ULP0P6M, 0x1));
  336. snd_soc_component_update_bits(component,
  337. REG_FIELD_VALUE(TXFE_ICTRL_STG2CASC_ULP, ICTRL_STG2CASC_ULP, 0x4));
  338. snd_soc_component_update_bits(component,
  339. REG_FIELD_VALUE(TXFE_ICTRL_STG2MAIN_ULP, ICTRL_STG2MAIN_ULP, 0x08));
  340. snd_soc_component_update_bits(component,
  341. REG_FIELD_VALUE(TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  342. snd_soc_component_update_bits(component,
  343. REG_FIELD_VALUE(MICB2_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  344. snd_soc_component_update_bits(component,
  345. REG_FIELD_VALUE(MICB3_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  346. snd_soc_component_update_bits(component,
  347. REG_FIELD_VALUE(MICB4_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  348. snd_soc_component_update_bits(component,
  349. REG_FIELD_VALUE(TEST_BLK_EN2, TXFE2_MBHC_CLKRST_EN, 0x00));
  350. if (of_find_property(component->card->dev->of_node, "qcom,wcd-disable-legacy-surge", NULL)) {
  351. snd_soc_component_update_bits(component,
  352. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHL, 0x00));
  353. snd_soc_component_update_bits(component,
  354. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHR, 0x00));
  355. }
  356. else {
  357. snd_soc_component_update_bits(component,
  358. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHL, 0x01));
  359. snd_soc_component_update_bits(component,
  360. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHR, 0x01));
  361. }
  362. snd_soc_component_update_bits(component,
  363. REG_FIELD_VALUE(HPH_OCP_CTL, OCP_FSM_EN, 0x01));
  364. snd_soc_component_update_bits(component,
  365. REG_FIELD_VALUE(HPH_OCP_CTL, SCD_OP_EN, 0x01));
  366. if (wcd939x->version != WCD939X_VERSION_2_0)
  367. snd_soc_component_write(component, WCD939X_CFG0, 0x05);
  368. return 0;
  369. }
  370. static int wcd939x_set_port_params(struct snd_soc_component *component,
  371. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  372. u8 *ch_mask, u32 *ch_rate,
  373. u8 *port_type, u8 path)
  374. {
  375. int i, j;
  376. u8 num_ports = 0;
  377. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  378. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  379. switch (path) {
  380. case CODEC_RX:
  381. map = &wcd939x->rx_port_mapping;
  382. num_ports = wcd939x->num_rx_ports;
  383. break;
  384. case CODEC_TX:
  385. map = &wcd939x->tx_port_mapping;
  386. num_ports = wcd939x->num_tx_ports;
  387. break;
  388. default:
  389. dev_err_ratelimited(component->dev, "%s Invalid path selected %u\n",
  390. __func__, path);
  391. return -EINVAL;
  392. }
  393. for (i = 0; i <= num_ports; i++) {
  394. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  395. if ((*map)[i][j].slave_port_type == slv_prt_type)
  396. goto found;
  397. }
  398. }
  399. found:
  400. if (i > num_ports || j == MAX_CH_PER_PORT) {
  401. dev_err_ratelimited(component->dev, "%s Failed to find slave port for type %u\n",
  402. __func__, slv_prt_type);
  403. return -EINVAL;
  404. }
  405. *port_id = i;
  406. *num_ch = (*map)[i][j].num_ch;
  407. *ch_mask = (*map)[i][j].ch_mask;
  408. *ch_rate = (*map)[i][j].ch_rate;
  409. *port_type = (*map)[i][j].master_port_type;
  410. return 0;
  411. }
  412. /* qcom,swr-tx-port-params = <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL5 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>,*UC0*
  413. <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL2 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, *UC1*
  414. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC2*
  415. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC3 */
  416. static int wcd939x_parse_port_params(struct device *dev,
  417. char *prop, u8 path)
  418. {
  419. u32 *dt_array, map_size, max_uc;
  420. int ret = 0;
  421. u32 cnt = 0;
  422. u32 i, j;
  423. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  424. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  425. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  426. switch (path) {
  427. case CODEC_TX:
  428. map = &wcd939x->tx_port_params;
  429. map_uc = &wcd939x->swr_tx_port_params;
  430. break;
  431. default:
  432. ret = -EINVAL;
  433. goto err_port_map;
  434. }
  435. if (!of_find_property(dev->of_node, prop,
  436. &map_size)) {
  437. dev_err(dev, "missing port mapping prop %s\n", prop);
  438. ret = -EINVAL;
  439. goto err_port_map;
  440. }
  441. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  442. if (max_uc != SWR_UC_MAX) {
  443. dev_err(dev, "%s: port params not provided for all usecases\n",
  444. __func__);
  445. ret = -EINVAL;
  446. goto err_port_map;
  447. }
  448. dt_array = kzalloc(map_size, GFP_KERNEL);
  449. if (!dt_array) {
  450. ret = -ENOMEM;
  451. goto err_alloc;
  452. }
  453. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  454. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  455. if (ret) {
  456. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  457. __func__, prop);
  458. goto err_pdata_fail;
  459. }
  460. for (i = 0; i < max_uc; i++) {
  461. for (j = 0; j < SWR_NUM_PORTS; j++) {
  462. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  463. (*map)[i][j].offset1 = dt_array[cnt];
  464. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  465. }
  466. (*map_uc)[i].pp = &(*map)[i][0];
  467. }
  468. kfree(dt_array);
  469. return 0;
  470. err_pdata_fail:
  471. kfree(dt_array);
  472. err_alloc:
  473. err_port_map:
  474. return ret;
  475. }
  476. static int wcd939x_parse_port_mapping(struct device *dev,
  477. char *prop, u8 path)
  478. {
  479. u32 *dt_array, map_size, map_length;
  480. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  481. u32 slave_port_type, master_port_type;
  482. u32 i, ch_iter = 0;
  483. int ret = 0;
  484. u8 *num_ports = NULL;
  485. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  486. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  487. switch (path) {
  488. case CODEC_RX:
  489. map = &wcd939x->rx_port_mapping;
  490. num_ports = &wcd939x->num_rx_ports;
  491. break;
  492. case CODEC_TX:
  493. map = &wcd939x->tx_port_mapping;
  494. num_ports = &wcd939x->num_tx_ports;
  495. break;
  496. default:
  497. dev_err(dev, "%s Invalid path selected %u\n",
  498. __func__, path);
  499. return -EINVAL;
  500. }
  501. if (!of_find_property(dev->of_node, prop,
  502. &map_size)) {
  503. dev_err(dev, "missing port mapping prop %s\n", prop);
  504. ret = -EINVAL;
  505. goto err_port_map;
  506. }
  507. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  508. dt_array = kzalloc(map_size, GFP_KERNEL);
  509. if (!dt_array) {
  510. ret = -ENOMEM;
  511. goto err_alloc;
  512. }
  513. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  514. NUM_SWRS_DT_PARAMS * map_length);
  515. if (ret) {
  516. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  517. __func__, prop);
  518. goto err_pdata_fail;
  519. }
  520. for (i = 0; i < map_length; i++) {
  521. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  522. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  523. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  524. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  525. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  526. if (port_num != old_port_num)
  527. ch_iter = 0;
  528. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  529. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  530. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  531. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  532. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  533. old_port_num = port_num;
  534. }
  535. *num_ports = port_num;
  536. kfree(dt_array);
  537. return 0;
  538. err_pdata_fail:
  539. kfree(dt_array);
  540. err_alloc:
  541. err_port_map:
  542. return ret;
  543. }
  544. static int wcd939x_tx_connect_port(struct snd_soc_component *component,
  545. u8 slv_port_type, int clk_rate,
  546. u8 enable)
  547. {
  548. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  549. u8 port_id, num_ch, ch_mask;
  550. u8 ch_type = 0;
  551. u32 ch_rate;
  552. int slave_ch_idx;
  553. u8 num_port = 1;
  554. int ret = 0;
  555. ret = wcd939x_set_port_params(component, slv_port_type, &port_id,
  556. &num_ch, &ch_mask, &ch_rate,
  557. &ch_type, CODEC_TX);
  558. if (ret)
  559. return ret;
  560. if (clk_rate)
  561. ch_rate = clk_rate;
  562. slave_ch_idx = wcd939x_slave_get_slave_ch_val(slv_port_type);
  563. if (slave_ch_idx != -EINVAL)
  564. ch_type = wcd939x->tx_master_ch_map[slave_ch_idx];
  565. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  566. __func__, slave_ch_idx, ch_type);
  567. if (enable)
  568. ret = swr_connect_port(wcd939x->tx_swr_dev, &port_id,
  569. num_port, &ch_mask, &ch_rate,
  570. &num_ch, &ch_type);
  571. else
  572. ret = swr_disconnect_port(wcd939x->tx_swr_dev, &port_id,
  573. num_port, &ch_mask, &ch_type);
  574. return ret;
  575. }
  576. static int wcd939x_rx_connect_port(struct snd_soc_component *component,
  577. u8 slv_port_type, u8 enable)
  578. {
  579. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  580. u8 port_id, num_ch, ch_mask, port_type;
  581. u32 ch_rate;
  582. u8 num_port = 1;
  583. int ret = 0;
  584. ret = wcd939x_set_port_params(component, slv_port_type, &port_id,
  585. &num_ch, &ch_mask, &ch_rate,
  586. &port_type, CODEC_RX);
  587. if (ret)
  588. return ret;
  589. if (enable)
  590. ret = swr_connect_port(wcd939x->rx_swr_dev, &port_id,
  591. num_port, &ch_mask, &ch_rate,
  592. &num_ch, &port_type);
  593. else
  594. ret = swr_disconnect_port(wcd939x->rx_swr_dev, &port_id,
  595. num_port, &ch_mask, &port_type);
  596. return ret;
  597. }
  598. static int wcd939x_rx_clk_enable(struct snd_soc_component *component, int rx_num)
  599. {
  600. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  601. dev_dbg(component->dev, "%s rx_clk_cnt: %d\n", __func__, wcd939x->rx_clk_cnt);
  602. if (wcd939x->rx_clk_cnt == 0) {
  603. snd_soc_component_update_bits(component,
  604. REG_FIELD_VALUE(RX_SUPPLIES, RX_BIAS_ENABLE, 0x01));
  605. /*Analog path clock controls*/
  606. snd_soc_component_update_bits(component,
  607. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_CLK_EN, 0x01));
  608. snd_soc_component_update_bits(component,
  609. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV2_CLK_EN, 0x01));
  610. snd_soc_component_update_bits(component,
  611. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV4_CLK_EN, 0x01));
  612. /*Digital path clock controls*/
  613. snd_soc_component_update_bits(component,
  614. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x01));
  615. snd_soc_component_update_bits(component,
  616. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD1_CLK_EN, 0x01));
  617. snd_soc_component_update_bits(component,
  618. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD2_CLK_EN, 0x01));
  619. }
  620. wcd939x->rx_clk_cnt++;
  621. return 0;
  622. }
  623. static int wcd939x_rx_clk_disable(struct snd_soc_component *component)
  624. {
  625. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  626. dev_dbg(component->dev, "%s rx_clk_cnt: %d\n", __func__, wcd939x->rx_clk_cnt);
  627. if (wcd939x->rx_clk_cnt == 0)
  628. return 0;
  629. wcd939x->rx_clk_cnt--;
  630. if (wcd939x->rx_clk_cnt == 0) {
  631. snd_soc_component_update_bits(component,
  632. REG_FIELD_VALUE(RX_SUPPLIES, VNEG_EN, 0x00));
  633. snd_soc_component_update_bits(component,
  634. REG_FIELD_VALUE(RX_SUPPLIES, VPOS_EN, 0x00));
  635. snd_soc_component_update_bits(component,
  636. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD2_CLK_EN, 0x00));
  637. snd_soc_component_update_bits(component,
  638. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD1_CLK_EN, 0x00));
  639. snd_soc_component_update_bits(component,
  640. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x00));
  641. snd_soc_component_update_bits(component,
  642. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV4_CLK_EN, 0x00));
  643. snd_soc_component_update_bits(component,
  644. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV2_CLK_EN, 0x00));
  645. snd_soc_component_update_bits(component,
  646. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_CLK_EN, 0x00));
  647. snd_soc_component_update_bits(component,
  648. REG_FIELD_VALUE(RX_SUPPLIES, RX_BIAS_ENABLE, 0x00));
  649. }
  650. return 0;
  651. }
  652. /*
  653. * wcd939x_soc_get_mbhc: get wcd939x_mbhc handle of corresponding component
  654. * @component: handle to snd_soc_component *
  655. *
  656. * return wcd939x_mbhc handle or error code in case of failure
  657. */
  658. struct wcd939x_mbhc *wcd939x_soc_get_mbhc(struct snd_soc_component *component)
  659. {
  660. struct wcd939x_priv *wcd939x;
  661. if (!component) {
  662. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  663. return NULL;
  664. }
  665. wcd939x = snd_soc_component_get_drvdata(component);
  666. if (!wcd939x) {
  667. pr_err_ratelimited("%s: wcd939x is NULL\n", __func__);
  668. return NULL;
  669. }
  670. return wcd939x->mbhc;
  671. }
  672. EXPORT_SYMBOL(wcd939x_soc_get_mbhc);
  673. static int wcd939x_config_power_mode(struct snd_soc_component *component,
  674. int event, int index, int mode)
  675. {
  676. switch (event) {
  677. case SND_SOC_DAPM_PRE_PMU:
  678. if (mode == CLS_H_ULP) {
  679. snd_soc_component_update_bits(component,
  680. REG_FIELD_VALUE(REFBUFF_UHQA_CTL, REFBUFP_IOUT_CTL, 0x2));
  681. snd_soc_component_update_bits(component,
  682. REG_FIELD_VALUE(REFBUFF_UHQA_CTL, REFBUFN_IOUT_CTL, 0x2));
  683. if (index == WCD939X_HPHL) {
  684. snd_soc_component_update_bits(component,
  685. REG_FIELD_VALUE(CTL12, ZONE3_RMS, 0x21));
  686. snd_soc_component_update_bits(component,
  687. REG_FIELD_VALUE(CTL13, ZONE4_RMS, 0x30));
  688. snd_soc_component_update_bits(component,
  689. REG_FIELD_VALUE(CTL14, ZONE5_RMS, 0x3F));
  690. snd_soc_component_update_bits(component,
  691. REG_FIELD_VALUE(CTL15, ZONE6_RMS, 0x48));
  692. snd_soc_component_update_bits(component,
  693. REG_FIELD_VALUE(CTL17, PATH_GAIN, 0x0C));
  694. } else if (index == WCD939X_HPHR) {
  695. snd_soc_component_update_bits(component,
  696. REG_FIELD_VALUE(R_CTL12, ZONE3_RMS, 0x21));
  697. snd_soc_component_update_bits(component,
  698. REG_FIELD_VALUE(R_CTL13, ZONE4_RMS, 0x30));
  699. snd_soc_component_update_bits(component,
  700. REG_FIELD_VALUE(R_CTL14, ZONE5_RMS, 0x3F));
  701. snd_soc_component_update_bits(component,
  702. REG_FIELD_VALUE(R_CTL15, ZONE6_RMS, 0x48));
  703. snd_soc_component_update_bits(component,
  704. REG_FIELD_VALUE(R_CTL17, PATH_GAIN, 0x0C));
  705. }
  706. } else {
  707. if (index == WCD939X_HPHL) {
  708. snd_soc_component_update_bits(component,
  709. REG_FIELD_VALUE(CTL12, ZONE3_RMS, 0x1E));
  710. snd_soc_component_update_bits(component,
  711. REG_FIELD_VALUE(CTL13, ZONE4_RMS, 0x2A));
  712. snd_soc_component_update_bits(component,
  713. REG_FIELD_VALUE(CTL14, ZONE5_RMS, 0x36));
  714. snd_soc_component_update_bits(component,
  715. REG_FIELD_VALUE(CTL15, ZONE6_RMS, 0x3C));
  716. snd_soc_component_update_bits(component,
  717. REG_FIELD_VALUE(CTL17, PATH_GAIN, 0x00));
  718. } else if (index == WCD939X_HPHR) {
  719. snd_soc_component_update_bits(component,
  720. REG_FIELD_VALUE(R_CTL12, ZONE3_RMS, 0x1E));
  721. snd_soc_component_update_bits(component,
  722. REG_FIELD_VALUE(R_CTL13, ZONE4_RMS, 0x2A));
  723. snd_soc_component_update_bits(component,
  724. REG_FIELD_VALUE(R_CTL14, ZONE5_RMS, 0x36));
  725. snd_soc_component_update_bits(component,
  726. REG_FIELD_VALUE(R_CTL15, ZONE6_RMS, 0x2C));
  727. snd_soc_component_update_bits(component,
  728. REG_FIELD_VALUE(R_CTL17, PATH_GAIN, 0x00));
  729. }
  730. }
  731. break;
  732. case SND_SOC_DAPM_POST_PMD:
  733. if (mode == CLS_H_ULP) {
  734. snd_soc_component_update_bits(component,
  735. REG_FIELD_VALUE(REFBUFF_UHQA_CTL, REFBUFN_IOUT_CTL, 0x0));
  736. snd_soc_component_update_bits(component,
  737. REG_FIELD_VALUE(REFBUFF_UHQA_CTL, REFBUFP_IOUT_CTL, 0x0));
  738. }
  739. break;
  740. }
  741. return 0;
  742. }
  743. static int wcd939x_get_usbss_hph_power_mode(int hph_mode)
  744. {
  745. switch (hph_mode) {
  746. case CLS_H_HIFI:
  747. case CLS_H_LOHIFI:
  748. return 0x4;
  749. default:
  750. /* set default mode to ULP */
  751. return 0x2;
  752. }
  753. }
  754. static int wcd939x_enable_hph_pcm_index(struct snd_soc_component *component,
  755. int event, int hph)
  756. {
  757. struct wcd939x_priv *wcd939x = NULL;
  758. if (!component) {
  759. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  760. return -EINVAL;
  761. }
  762. wcd939x = snd_soc_component_get_drvdata(component);
  763. if (!wcd939x->hph_pcm_enabled)
  764. return 0;
  765. switch (event) {
  766. case SND_SOC_DAPM_POST_PMU:
  767. if (hph == WCD939X_HPHL) {
  768. if (wcd939x->rx_clk_config == RX_CLK_11P2896MHZ)
  769. snd_soc_component_update_bits(component,
  770. REG_FIELD_VALUE(HPHL_RX_PATH_CFG1,
  771. RX_DC_DROOP_COEFF_SEL, 0x2));
  772. else if (wcd939x->rx_clk_config == RX_CLK_9P6MHZ)
  773. snd_soc_component_update_bits(component,
  774. REG_FIELD_VALUE(HPHL_RX_PATH_CFG1,
  775. RX_DC_DROOP_COEFF_SEL, 0x3));
  776. snd_soc_component_update_bits(component,
  777. REG_FIELD_VALUE(HPHL_RX_PATH_CFG0,
  778. DLY_ZN_EN, 0x1));
  779. snd_soc_component_update_bits(component,
  780. REG_FIELD_VALUE(HPHL_RX_PATH_CFG0,
  781. INT_EN, 0x3));
  782. } else if (hph == WCD939X_HPHR) {
  783. if (wcd939x->rx_clk_config == RX_CLK_11P2896MHZ)
  784. snd_soc_component_update_bits(component,
  785. REG_FIELD_VALUE(HPHR_RX_PATH_CFG1,
  786. RX_DC_DROOP_COEFF_SEL, 0x2));
  787. else if (wcd939x->rx_clk_config == RX_CLK_9P6MHZ)
  788. snd_soc_component_update_bits(component,
  789. REG_FIELD_VALUE(HPHR_RX_PATH_CFG1,
  790. RX_DC_DROOP_COEFF_SEL, 0x3));
  791. snd_soc_component_update_bits(component,
  792. REG_FIELD_VALUE(HPHR_RX_PATH_CFG0,
  793. DLY_ZN_EN, 0x1));
  794. snd_soc_component_update_bits(component,
  795. REG_FIELD_VALUE(HPHR_RX_PATH_CFG0,
  796. INT_EN, 0x3));
  797. }
  798. break;
  799. case SND_SOC_DAPM_POST_PMD:
  800. break;
  801. }
  802. return 0;
  803. }
  804. static int wcd939x_config_compander(struct snd_soc_component *component,
  805. int event, int compander_indx)
  806. {
  807. u16 comp_ctl7_reg = 0, comp_ctl0_reg = 0;
  808. u16 comp_en_mask_val = 0;
  809. struct wcd939x_priv *wcd939x;
  810. if (compander_indx >= WCD939X_HPH_MAX || compander_indx < 0) {
  811. pr_err_ratelimited("%s: Invalid compander value: %d\n",
  812. __func__, compander_indx);
  813. return -EINVAL;
  814. }
  815. if (!component) {
  816. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  817. return -EINVAL;
  818. }
  819. wcd939x = snd_soc_component_get_drvdata(component);
  820. if (!wcd939x->compander_enabled[compander_indx])
  821. return 0;
  822. dev_dbg(component->dev, "%s compander_index = %d\n", __func__, compander_indx);
  823. if (compander_indx == WCD939X_HPHL)
  824. comp_en_mask_val = 1 << 1;
  825. else if (compander_indx == WCD939X_HPHR)
  826. comp_en_mask_val = 1 << 0;
  827. else
  828. return 0;
  829. comp_ctl0_reg = WCD939X_CTL0 + (compander_indx * WCD939X_COMP_OFFSET);
  830. comp_ctl7_reg = WCD939X_CTL7 + (compander_indx * WCD939X_COMP_OFFSET);
  831. if (SND_SOC_DAPM_EVENT_ON(event)) {
  832. snd_soc_component_update_bits(component,
  833. comp_ctl7_reg, 0x1E, 0x00);
  834. /* Enable compander clock*/
  835. snd_soc_component_update_bits(component,
  836. comp_ctl0_reg , 0x01, 0x01);
  837. /* 250us sleep required as per HW Sequence */
  838. usleep_range(250, 260);
  839. snd_soc_component_update_bits(component,
  840. comp_ctl0_reg , 0x02, 0x01);
  841. snd_soc_component_update_bits(component,
  842. comp_ctl0_reg , 0x02, 0x00);
  843. /* Enable compander*/
  844. snd_soc_component_update_bits(component,
  845. WCD939X_CDC_COMP_CTL_0, comp_en_mask_val, comp_en_mask_val);
  846. } else if (SND_SOC_DAPM_EVENT_OFF(event)) {
  847. snd_soc_component_update_bits(component,
  848. WCD939X_CDC_COMP_CTL_0, comp_en_mask_val, 0x00);
  849. snd_soc_component_update_bits(component,
  850. comp_ctl0_reg , 0x01, 0x00);
  851. }
  852. return 0;
  853. }
  854. static u8 get_xtalk_scale(u32 gain)
  855. {
  856. u8 i;
  857. int target = FLOAT_TO_FIXED / ((int) gain);
  858. int residue = target;
  859. for (i = 0; i <= MAX_XTALK_SCALE; i++) {
  860. residue = target - (1 << ((int)((u32) i)));
  861. if (residue <= 0)
  862. return i;
  863. }
  864. return MAX_XTALK_SCALE;
  865. }
  866. static u8 get_xtalk_alpha(u32 gain, u8 scale)
  867. {
  868. u32 two_exp_scale = 1 << ((u32) scale);
  869. u32 round_offset = FLOAT_TO_FIXED / 2;
  870. u32 alpha = (((gain * two_exp_scale - FLOAT_TO_FIXED) * 255) + round_offset)
  871. / FLOAT_TO_FIXED;
  872. return (alpha <= MAX_XTALK_ALPHA) ? ((u8) alpha) : MAX_XTALK_ALPHA;
  873. }
  874. static u32 get_r_gnd_res_tot_mohms(u32 r_gnd_int_fet_mohms, u32 r_gnd_par_route1_mohms,
  875. u32 r_gnd_par_route2_mohms, u32 r_gnd_ext_fet_mohms,
  876. u32 r_conn_par_load_neg_mohms)
  877. {
  878. return r_gnd_int_fet_mohms + r_gnd_par_route1_mohms + r_gnd_par_route2_mohms +
  879. r_gnd_ext_fet_mohms + r_conn_par_load_neg_mohms;
  880. }
  881. static u32 get_r_aud_res_tot_mohms(u32 r_aud_int_fet_mohms, u32 r_aud_ext_fet_mohms,
  882. u32 r_conn_par_load_pos_mohms)
  883. {
  884. return r_aud_int_fet_mohms + r_aud_ext_fet_mohms + r_conn_par_load_pos_mohms;
  885. }
  886. static u32 get_v_common_gnd_factor(u32 r_gnd_res_tot_mohms, u32 r_load_mohms,
  887. u32 r_aud_res_tot_mohms)
  888. {
  889. return FLOAT_TO_FIXED * r_gnd_res_tot_mohms /
  890. (r_load_mohms + r_aud_res_tot_mohms + r_gnd_res_tot_mohms);
  891. }
  892. static u32 get_v_feedback_tap_factor(u32 r_gnd_int_fet_mohms, u32 r_gnd_par_route1_mohms,
  893. u32 r_load_mohms, u32 r_gnd_res_tot_mohms,
  894. u32 r_aud_res_tot_mohms)
  895. {
  896. return FLOAT_TO_FIXED * (r_gnd_int_fet_mohms + r_gnd_par_route1_mohms) /
  897. (r_load_mohms + r_gnd_res_tot_mohms + r_aud_res_tot_mohms);
  898. }
  899. static u32 get_v_feedback_tap_factor_analog(u32 r_conn_par_load_neg_mohms, u32 r_load_mohms,
  900. u32 r_gnd_res_tot_mohms, u32 r_aud_res_tot_mohms)
  901. {
  902. return FLOAT_TO_FIXED * (r_gnd_res_tot_mohms - r_conn_par_load_neg_mohms) /
  903. (r_load_mohms + r_gnd_res_tot_mohms + r_aud_res_tot_mohms);
  904. }
  905. static u32 get_xtalk_gain(u32 v_common_gnd_factor, u32 v_feedback_tap_factor)
  906. {
  907. return v_common_gnd_factor - v_feedback_tap_factor;
  908. }
  909. static void get_xtalk_scale_and_alpha(struct snd_soc_component *component, int xtalk_indx,
  910. u8 *scale, u8 *alpha)
  911. {
  912. u32 r_aud_int_fet_mohms = 0, r_aud_ext_fet_mohms = 0, r_conn_par_load_pos_mohms = 0,
  913. r_load_mohms = 32360, r_aud_res_tot_mohms = 0, v_common_gnd_factor = 0,
  914. v_feedback_tap_factor = 0, xtalk_gain = 0, zl = 0, zr = 0;
  915. struct wcd939x_priv *wcd939x = NULL;
  916. struct wcd939x_pdata *pdata = NULL;
  917. if ((xtalk_indx != XTALK_L_CH_NUM) && (xtalk_indx != XTALK_R_CH_NUM))
  918. goto err_data;
  919. wcd939x = snd_soc_component_get_drvdata(component);
  920. if (!wcd939x->dev)
  921. goto err_data;
  922. pdata = dev_get_platdata(wcd939x->dev);
  923. if (pdata->xtalk.xtalk_config == XTALK_NONE)
  924. goto err_data;
  925. /* Get headphone impedance for r_load */
  926. wcd939x_mbhc_get_impedance(wcd939x->mbhc, &zl, &zr);
  927. if (xtalk_indx == XTALK_L_CH_NUM) {
  928. if (zl > MAX_RLOAD_OHMS || zl == 0) {
  929. pdata->xtalk.scale_l = MAX_XTALK_SCALE;
  930. pdata->xtalk.alpha_l = MAX_XTALK_ALPHA;
  931. pdata->xtalk.zl = 0;
  932. goto err_data;
  933. }
  934. /* Use cached alpha and scale for the same headphone load */
  935. if (zl == pdata->xtalk.zl) {
  936. *alpha = pdata->xtalk.alpha_l;
  937. *scale = pdata->xtalk.scale_l;
  938. return;
  939. }
  940. pdata->xtalk.zl = zl;
  941. } else {
  942. if (zr > MAX_RLOAD_OHMS || zr == 0) {
  943. pdata->xtalk.scale_r = MAX_XTALK_SCALE;
  944. pdata->xtalk.alpha_r = MAX_XTALK_ALPHA;
  945. pdata->xtalk.zr = 0;
  946. goto err_data;
  947. }
  948. /* Use cached alpha and scale for the same headphone load */
  949. if (zr == pdata->xtalk.zr) {
  950. *alpha = pdata->xtalk.alpha_r;
  951. *scale = pdata->xtalk.scale_r;
  952. return;
  953. }
  954. pdata->xtalk.zr = zr;
  955. }
  956. /* Channel-dependent impedance parameters */
  957. if (xtalk_indx == XTALK_L_CH_NUM) {
  958. r_aud_int_fet_mohms = pdata->xtalk.r_aud_int_fet_l_mohms;
  959. r_aud_ext_fet_mohms = pdata->xtalk.r_aud_ext_fet_l_mohms;
  960. r_conn_par_load_pos_mohms = pdata->xtalk.r_conn_par_load_pos_l_mohms;
  961. r_aud_res_tot_mohms = pdata->xtalk.r_aud_res_tot_l_mohms;
  962. r_load_mohms = pdata->xtalk.zl * OHMS_TO_MILLIOHMS;
  963. } else {
  964. r_aud_int_fet_mohms = pdata->xtalk.r_aud_int_fet_r_mohms;
  965. r_aud_ext_fet_mohms = pdata->xtalk.r_aud_ext_fet_r_mohms;
  966. r_conn_par_load_pos_mohms = pdata->xtalk.r_conn_par_load_pos_r_mohms;
  967. r_aud_res_tot_mohms = pdata->xtalk.r_aud_res_tot_r_mohms;
  968. r_load_mohms = pdata->xtalk.zr * OHMS_TO_MILLIOHMS;
  969. }
  970. /* Xtalk gain calculation */
  971. v_common_gnd_factor = get_v_common_gnd_factor(pdata->xtalk.r_gnd_res_tot_mohms,
  972. r_load_mohms,
  973. r_aud_res_tot_mohms);
  974. if (pdata->xtalk.xtalk_config == XTALK_ANALOG) {
  975. v_feedback_tap_factor = get_v_feedback_tap_factor_analog(
  976. pdata->xtalk.r_conn_par_load_neg_mohms,
  977. r_load_mohms,
  978. pdata->xtalk.r_gnd_res_tot_mohms,
  979. r_aud_res_tot_mohms);
  980. } else {
  981. v_feedback_tap_factor = get_v_feedback_tap_factor(
  982. pdata->xtalk.r_gnd_int_fet_mohms,
  983. pdata->xtalk.r_gnd_par_route1_mohms,
  984. r_load_mohms,
  985. pdata->xtalk.r_gnd_res_tot_mohms,
  986. r_aud_res_tot_mohms);
  987. }
  988. xtalk_gain = get_xtalk_gain(v_common_gnd_factor, v_feedback_tap_factor);
  989. /* Store scale and alpha values */
  990. *scale = get_xtalk_scale(xtalk_gain);
  991. *alpha = get_xtalk_alpha(xtalk_gain, *scale);
  992. if (xtalk_indx == XTALK_L_CH_NUM) {
  993. pdata->xtalk.scale_l = *scale;
  994. pdata->xtalk.alpha_l = *alpha;
  995. } else {
  996. pdata->xtalk.scale_r = *scale;
  997. pdata->xtalk.alpha_r = *alpha;
  998. }
  999. return;
  1000. err_data:
  1001. *scale = MAX_XTALK_SCALE;
  1002. *alpha = MAX_XTALK_ALPHA;
  1003. }
  1004. static int wcd939x_config_xtalk(struct snd_soc_component *component,
  1005. int event, int xtalk_indx)
  1006. {
  1007. u8 scale = MAX_XTALK_SCALE, alpha = MAX_XTALK_ALPHA;
  1008. u16 xtalk_sec0 = 0, xtalk_sec1 = 0, xtalk_sec2 = 0, xtalk_sec3 = 0;
  1009. struct wcd939x_priv *wcd939x = NULL;
  1010. if (!component) {
  1011. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  1012. return -EINVAL;
  1013. }
  1014. wcd939x = snd_soc_component_get_drvdata(component);
  1015. if (!wcd939x->xtalk_enabled[xtalk_indx])
  1016. return 0;
  1017. dev_dbg(component->dev, "%s xtalk_indx = %d event = %d\n",
  1018. __func__, xtalk_indx, event);
  1019. switch(event) {
  1020. case SND_SOC_DAPM_PRE_PMU:
  1021. xtalk_sec0 = WCD939X_HPHL_RX_PATH_SEC0 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  1022. xtalk_sec1 = WCD939X_HPHL_RX_PATH_SEC1 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  1023. xtalk_sec2 = WCD939X_HPHL_RX_PATH_SEC2 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  1024. xtalk_sec3 = WCD939X_HPHL_RX_PATH_SEC3 + (xtalk_indx * WCD939X_XTALK_OFFSET);
  1025. /* Determine scale and alpha */
  1026. get_xtalk_scale_and_alpha(component, xtalk_indx, &scale, &alpha);
  1027. snd_soc_component_update_bits(component, xtalk_sec1, 0xFF, alpha);
  1028. snd_soc_component_update_bits(component, xtalk_sec0, 0x1F, scale);
  1029. snd_soc_component_update_bits(component, xtalk_sec3, 0xFF, 0x4F);
  1030. snd_soc_component_update_bits(component, xtalk_sec2, 0x1F, 0x11);
  1031. break;
  1032. case SND_SOC_DAPM_POST_PMU:
  1033. /* enable xtalk for L and R channels*/
  1034. snd_soc_component_update_bits(component, WCD939X_RX_PATH_CFG2,
  1035. 0x0F, 0x0F);
  1036. break;
  1037. case SND_SOC_DAPM_POST_PMD:
  1038. /* Disable Xtalk for L and R channels*/
  1039. snd_soc_component_update_bits(component, WCD939X_RX_PATH_CFG2,
  1040. 0x00, 0x00);
  1041. break;
  1042. }
  1043. return 0;
  1044. }
  1045. static int wcd939x_rx3_mux(struct snd_soc_dapm_widget *w,
  1046. struct snd_kcontrol *kcontrol, int event)
  1047. {
  1048. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1049. dev_dbg(component->dev, "%s event: %d wshift: %d wname: %s\n",
  1050. __func__, event, w->shift, w->name);
  1051. switch (event) {
  1052. case SND_SOC_DAPM_PRE_PMU:
  1053. wcd939x_rx_clk_enable(component, w->shift);
  1054. break;
  1055. case SND_SOC_DAPM_POST_PMD:
  1056. wcd939x_rx_clk_disable(component);
  1057. break;
  1058. }
  1059. return 0;
  1060. }
  1061. static int wcd939x_rx_mux(struct snd_soc_dapm_widget *w,
  1062. struct snd_kcontrol *kcontrol,
  1063. int event)
  1064. {
  1065. int hph_mode = 0;
  1066. struct wcd939x_priv *wcd939x = NULL;
  1067. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1068. wcd939x = snd_soc_component_get_drvdata(component);
  1069. hph_mode = wcd939x->hph_mode;
  1070. dev_dbg(component->dev, "%s event: %d wshift: %d wname: %s\n",
  1071. __func__, event, w->shift, w->name);
  1072. switch (event) {
  1073. case SND_SOC_DAPM_PRE_PMU:
  1074. wcd939x_rx_clk_enable(component, w->shift);
  1075. if (wcd939x->hph_pcm_enabled)
  1076. wcd939x_config_power_mode(component, event, w->shift, hph_mode);
  1077. wcd939x_config_compander(component, event, w->shift);
  1078. wcd939x_config_xtalk(component, event, w->shift);
  1079. break;
  1080. case SND_SOC_DAPM_POST_PMU:
  1081. wcd939x_config_xtalk(component, event, w->shift);
  1082. /*TBD: need to revisit , for both L & R we are updating, but in QCRG only once*/
  1083. if (wcd939x->hph_pcm_enabled) {
  1084. if (hph_mode == CLS_H_HIFI || hph_mode == CLS_AB_HIFI)
  1085. snd_soc_component_update_bits(component,
  1086. REG_FIELD_VALUE(TOP_CFG0, HPH_DAC_RATE_SEL, 0x1));
  1087. else
  1088. snd_soc_component_update_bits(component,
  1089. REG_FIELD_VALUE(TOP_CFG0, HPH_DAC_RATE_SEL, 0x0));
  1090. }
  1091. wcd939x_enable_hph_pcm_index(component, event, w->shift);
  1092. break;
  1093. case SND_SOC_DAPM_POST_PMD:
  1094. wcd939x_config_xtalk(component, event, w->shift);
  1095. wcd939x_config_compander(component, event, w->shift);
  1096. if (wcd939x->hph_pcm_enabled)
  1097. wcd939x_config_power_mode(component, event, w->shift, hph_mode);
  1098. wcd939x_rx_clk_disable(component);
  1099. break;
  1100. }
  1101. return 0;
  1102. }
  1103. static void wcd939x_config_2Vpk_mode(struct snd_soc_component *component,
  1104. struct wcd939x_priv *wcd939x)
  1105. {
  1106. uint32_t zl = 0, zr = 0;
  1107. int rc = wcd_mbhc_get_impedance(&wcd939x->mbhc->wcd_mbhc, &zl, &zr);
  1108. if (rc) {
  1109. dev_err_ratelimited(component->dev, "%s: Unable to get impedance for 2Vpk mode", __func__);
  1110. return;
  1111. }
  1112. snd_soc_component_update_bits(component,
  1113. REG_FIELD_VALUE(PA_GAIN_CTL_L, RX_SUPPLY_LEVEL, 0x01));
  1114. if (zl < HPH_IMPEDANCE_2VPK_MODE_OHMS)
  1115. snd_soc_component_update_bits(component,
  1116. REG_FIELD_VALUE(PA_GAIN_CTL_L, EN_HPHPA_2VPK, 0x00));
  1117. else
  1118. snd_soc_component_update_bits(component,
  1119. REG_FIELD_VALUE(PA_GAIN_CTL_L, EN_HPHPA_2VPK, 0x01));
  1120. }
  1121. static int wcd939x_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  1122. struct snd_kcontrol *kcontrol,
  1123. int event)
  1124. {
  1125. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1126. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1127. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1128. w->name, event);
  1129. switch (event) {
  1130. case SND_SOC_DAPM_PRE_PMU:
  1131. if (!wcd939x->hph_pcm_enabled)
  1132. snd_soc_component_update_bits(component,
  1133. REG_FIELD_VALUE(RDAC_CLK_CTL1, OPAMP_CHOP_CLK_EN, 0x00));
  1134. if (wcd939x->in_2Vpk_mode)
  1135. wcd939x_config_2Vpk_mode(component, wcd939x);
  1136. snd_soc_component_update_bits(component,
  1137. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHL_RX_EN, 0x01));
  1138. break;
  1139. case SND_SOC_DAPM_POST_PMU:
  1140. snd_soc_component_update_bits(component,
  1141. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x1D));
  1142. if (!wcd939x->hph_pcm_enabled) {
  1143. if (wcd939x->comp1_enable) {
  1144. snd_soc_component_update_bits(component,
  1145. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  1146. /* 5msec compander delay as per HW requirement */
  1147. if (!wcd939x->comp2_enable ||
  1148. (snd_soc_component_read(component,
  1149. WCD939X_CDC_COMP_CTL_0) & 0x01))
  1150. usleep_range(5000, 5010);
  1151. snd_soc_component_update_bits(component,
  1152. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  1153. } else {
  1154. snd_soc_component_update_bits(component,
  1155. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x00));
  1156. snd_soc_component_update_bits(component,
  1157. REG_FIELD_VALUE(L_EN, GAIN_SOURCE_SEL, 0x01));
  1158. }
  1159. }
  1160. if (wcd939x->hph_pcm_enabled)
  1161. snd_soc_component_update_bits(component,
  1162. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  1163. break;
  1164. case SND_SOC_DAPM_POST_PMD:
  1165. snd_soc_component_update_bits(component,
  1166. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x01));
  1167. snd_soc_component_update_bits(component,
  1168. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHL_RX_EN, 0x00));
  1169. break;
  1170. }
  1171. return 0;
  1172. }
  1173. static int wcd939x_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1174. struct snd_kcontrol *kcontrol,
  1175. int event)
  1176. {
  1177. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1178. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1179. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1180. w->name, event);
  1181. switch (event) {
  1182. case SND_SOC_DAPM_PRE_PMU:
  1183. if (!wcd939x->hph_pcm_enabled)
  1184. snd_soc_component_update_bits(component,
  1185. REG_FIELD_VALUE(RDAC_CLK_CTL1, OPAMP_CHOP_CLK_EN, 0x00));
  1186. if (wcd939x->in_2Vpk_mode)
  1187. wcd939x_config_2Vpk_mode(component, wcd939x);
  1188. snd_soc_component_update_bits(component,
  1189. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHR_RX_EN, 0x01));
  1190. break;
  1191. case SND_SOC_DAPM_POST_PMU:
  1192. snd_soc_component_update_bits(component,
  1193. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x1D));
  1194. if (!wcd939x->hph_pcm_enabled) {
  1195. if (wcd939x->comp1_enable) {
  1196. snd_soc_component_update_bits(component,
  1197. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHR_COMP_EN, 0x01));
  1198. /* 5msec compander delay as per HW requirement */
  1199. if (!wcd939x->comp2_enable ||
  1200. (snd_soc_component_read(component,
  1201. WCD939X_CDC_COMP_CTL_0) & 0x02))
  1202. usleep_range(5000, 5010);
  1203. snd_soc_component_update_bits(component,
  1204. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  1205. } else {
  1206. snd_soc_component_update_bits(component,
  1207. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHR_COMP_EN, 0x00));
  1208. snd_soc_component_update_bits(component,
  1209. REG_FIELD_VALUE(R_EN, GAIN_SOURCE_SEL, 0x01));
  1210. }
  1211. }
  1212. break;
  1213. case SND_SOC_DAPM_POST_PMD:
  1214. snd_soc_component_update_bits(component,
  1215. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x01));
  1216. snd_soc_component_update_bits(component,
  1217. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHR_RX_EN, 0x00));
  1218. break;
  1219. }
  1220. return 0;
  1221. }
  1222. static int wcd939x_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1223. struct snd_kcontrol *kcontrol,
  1224. int event)
  1225. {
  1226. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1227. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1228. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1229. w->name, event);
  1230. switch (event) {
  1231. case SND_SOC_DAPM_PRE_PMU:
  1232. snd_soc_component_update_bits(component,
  1233. REG_FIELD_VALUE(CDC_EAR_GAIN_CTL, EAR_EN, 0x01));
  1234. snd_soc_component_update_bits(component,
  1235. REG_FIELD_VALUE(EAR_DAC_CON, DAC_SAMPLE_EDGE_SEL, 0x00));
  1236. /* 5 msec delay as per HW requirement */
  1237. usleep_range(5000, 5010);
  1238. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1239. WCD_CLSH_EVENT_PRE_DAC,
  1240. WCD_CLSH_STATE_EAR,
  1241. CLS_AB_HIFI);
  1242. snd_soc_component_update_bits(component,
  1243. REG_FIELD_VALUE(VNEG_CTRL_4, ILIM_SEL, 0xD));
  1244. break;
  1245. case SND_SOC_DAPM_POST_PMD:
  1246. snd_soc_component_update_bits(component,
  1247. REG_FIELD_VALUE(EAR_DAC_CON, DAC_SAMPLE_EDGE_SEL, 0x01));
  1248. break;
  1249. };
  1250. return 0;
  1251. }
  1252. static int wcd939x_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1253. struct snd_kcontrol *kcontrol,
  1254. int event)
  1255. {
  1256. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1257. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1258. int ret = 0;
  1259. int hph_mode = wcd939x->hph_mode;
  1260. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1261. w->name, event);
  1262. switch (event) {
  1263. case SND_SOC_DAPM_PRE_PMU:
  1264. if (wcd939x->ldoh)
  1265. snd_soc_component_update_bits(component,
  1266. REG_FIELD_VALUE(MODE, LDOH_EN, 0x01));
  1267. if (wcd939x->update_wcd_event)
  1268. wcd939x->update_wcd_event(wcd939x->handle,
  1269. SLV_BOLERO_EVT_RX_MUTE,
  1270. (WCD_RX2 << 0x10 | 0x1));
  1271. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  1272. wcd939x->rx_swr_dev->dev_num,
  1273. true);
  1274. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1275. WCD_CLSH_EVENT_PRE_DAC,
  1276. WCD_CLSH_STATE_HPHR,
  1277. hph_mode);
  1278. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  1279. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  1280. hph_mode == CLS_H_ULP) {
  1281. if (!wcd939x->hph_pcm_enabled)
  1282. snd_soc_component_update_bits(component,
  1283. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x01));
  1284. }
  1285. snd_soc_component_update_bits(component,
  1286. REG_FIELD_VALUE(VNEG_CTRL_4, ILIM_SEL, 0xD));
  1287. snd_soc_component_update_bits(component,
  1288. REG_FIELD_VALUE(HPH, HPHR_REF_ENABLE, 0x01));
  1289. wcd_clsh_set_hph_mode(component, hph_mode);
  1290. /* update USBSS power mode for AATC */
  1291. if (wcd939x->mbhc->wcd_mbhc.mbhc_cfg->enable_usbc_analog)
  1292. wcd_usbss_audio_config(NULL, WCD_USBSS_CONFIG_TYPE_POWER_MODE,
  1293. wcd939x_get_usbss_hph_power_mode(hph_mode));
  1294. /* update Mode for LOHIFI */
  1295. if (hph_mode == CLS_H_LOHIFI) {
  1296. snd_soc_component_write(component,
  1297. WCD939X_HPH_RDAC_BIAS_LOHIFI, 0x52);
  1298. snd_soc_component_update_bits(component,
  1299. REG_FIELD_VALUE(HPH, PWR_LEVEL, 0x00));
  1300. }
  1301. /* 100 usec delay as per HW requirement */
  1302. usleep_range(100, 110);
  1303. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1304. snd_soc_component_update_bits(component,
  1305. REG_FIELD_VALUE(PDM_WD_CTL1, PDM_WD_EN, 0x03));
  1306. break;
  1307. case SND_SOC_DAPM_POST_PMU:
  1308. /*
  1309. * 7ms sleep is required if compander is enabled as per
  1310. * HW requirement. If compander is disabled, then
  1311. * 20ms delay is required.
  1312. */
  1313. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1314. if (!wcd939x->comp2_enable)
  1315. usleep_range(20000, 20100);
  1316. else
  1317. usleep_range(7000, 7100);
  1318. if (hph_mode == CLS_H_LP ||
  1319. hph_mode == CLS_H_LOHIFI ||
  1320. hph_mode == CLS_H_ULP)
  1321. if (!wcd939x->hph_pcm_enabled)
  1322. snd_soc_component_update_bits(component,
  1323. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x00));
  1324. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1325. }
  1326. snd_soc_component_update_bits(component,
  1327. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x01));
  1328. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1329. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1330. snd_soc_component_update_bits(component,
  1331. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  1332. if (wcd939x->update_wcd_event)
  1333. wcd939x->update_wcd_event(wcd939x->handle,
  1334. SLV_BOLERO_EVT_RX_MUTE,
  1335. (WCD_RX2 << 0x10));
  1336. /*Enable PDM INT for PDM data path only*/
  1337. if (!wcd939x->hph_pcm_enabled)
  1338. wcd_enable_irq(&wcd939x->irq_info,
  1339. WCD939X_IRQ_HPHR_PDM_WD_INT);
  1340. break;
  1341. case SND_SOC_DAPM_PRE_PMD:
  1342. if (wcd939x->update_wcd_event)
  1343. wcd939x->update_wcd_event(wcd939x->handle,
  1344. SLV_BOLERO_EVT_RX_MUTE,
  1345. (WCD_RX2 << 0x10 | 0x1));
  1346. wcd_disable_irq(&wcd939x->irq_info,
  1347. WCD939X_IRQ_HPHR_PDM_WD_INT);
  1348. if (wcd939x->update_wcd_event && wcd939x->comp2_enable)
  1349. wcd939x->update_wcd_event(wcd939x->handle,
  1350. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1351. (WCD_RX2 << 0x10));
  1352. /*
  1353. * 7ms sleep is required if compander is enabled as per
  1354. * HW requirement. If compander is disabled, then
  1355. * 20ms delay is required.
  1356. */
  1357. if (!wcd939x->comp2_enable)
  1358. usleep_range(20000, 20100);
  1359. else
  1360. usleep_range(7000, 7100);
  1361. snd_soc_component_update_bits(component,
  1362. REG_FIELD_VALUE(HPH, HPHR_ENABLE, 0x00));
  1363. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1364. WCD_EVENT_PRE_HPHR_PA_OFF,
  1365. &wcd939x->mbhc->wcd_mbhc);
  1366. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1367. break;
  1368. case SND_SOC_DAPM_POST_PMD:
  1369. /*
  1370. * 7ms sleep is required if compander is enabled as per
  1371. * HW requirement. If compander is disabled, then
  1372. * 20ms delay is required.
  1373. */
  1374. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1375. if (!wcd939x->comp2_enable)
  1376. usleep_range(20000, 20100);
  1377. else
  1378. usleep_range(7000, 7100);
  1379. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1380. }
  1381. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1382. WCD_EVENT_POST_HPHR_PA_OFF,
  1383. &wcd939x->mbhc->wcd_mbhc);
  1384. snd_soc_component_update_bits(component,
  1385. REG_FIELD_VALUE(HPH, HPHR_REF_ENABLE, 0x00));
  1386. snd_soc_component_update_bits(component,
  1387. REG_FIELD_VALUE(PDM_WD_CTL1, PDM_WD_EN, 0x00));
  1388. if (wcd939x->mbhc->wcd_mbhc.mbhc_cfg->enable_usbc_analog &&
  1389. !(snd_soc_component_read(component, WCD939X_HPH) & 0XC0))
  1390. wcd_usbss_audio_config(NULL, WCD_USBSS_CONFIG_TYPE_POWER_MODE, 1);
  1391. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1392. WCD_CLSH_EVENT_POST_PA,
  1393. WCD_CLSH_STATE_HPHR,
  1394. hph_mode);
  1395. if (wcd939x->ldoh)
  1396. snd_soc_component_update_bits(component,
  1397. REG_FIELD_VALUE(MODE, LDOH_EN, 0x00));
  1398. break;
  1399. };
  1400. return ret;
  1401. }
  1402. static int wcd939x_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1403. struct snd_kcontrol *kcontrol,
  1404. int event)
  1405. {
  1406. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1407. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1408. int ret = 0;
  1409. int hph_mode = wcd939x->hph_mode;
  1410. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1411. w->name, event);
  1412. switch (event) {
  1413. case SND_SOC_DAPM_PRE_PMU:
  1414. if (wcd939x->ldoh)
  1415. snd_soc_component_update_bits(component,
  1416. REG_FIELD_VALUE(MODE, LDOH_EN, 0x01));
  1417. if (wcd939x->update_wcd_event)
  1418. wcd939x->update_wcd_event(wcd939x->handle,
  1419. SLV_BOLERO_EVT_RX_MUTE,
  1420. (WCD_RX1 << 0x10 | 0x01));
  1421. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  1422. wcd939x->rx_swr_dev->dev_num,
  1423. true);
  1424. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1425. WCD_CLSH_EVENT_PRE_DAC,
  1426. WCD_CLSH_STATE_HPHL,
  1427. hph_mode);
  1428. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  1429. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  1430. hph_mode == CLS_H_ULP) {
  1431. if (!wcd939x->hph_pcm_enabled)
  1432. snd_soc_component_update_bits(component,
  1433. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x01));
  1434. }
  1435. snd_soc_component_update_bits(component,
  1436. REG_FIELD_VALUE(VNEG_CTRL_4, ILIM_SEL, 0xD));
  1437. snd_soc_component_update_bits(component,
  1438. REG_FIELD_VALUE(HPH, HPHL_REF_ENABLE, 0x01));
  1439. wcd_clsh_set_hph_mode(component, hph_mode);
  1440. /* update USBSS power mode for AATC */
  1441. if (wcd939x->mbhc->wcd_mbhc.mbhc_cfg->enable_usbc_analog)
  1442. wcd_usbss_audio_config(NULL, WCD_USBSS_CONFIG_TYPE_POWER_MODE,
  1443. wcd939x_get_usbss_hph_power_mode(hph_mode));
  1444. /* update Mode for LOHIFI */
  1445. if (hph_mode == CLS_H_LOHIFI) {
  1446. snd_soc_component_write(component,
  1447. WCD939X_HPH_RDAC_BIAS_LOHIFI, 0x52);
  1448. snd_soc_component_update_bits(component,
  1449. REG_FIELD_VALUE(HPH, PWR_LEVEL, 0x00));
  1450. }
  1451. /* 100 usec delay as per HW requirement */
  1452. usleep_range(100, 110);
  1453. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1454. snd_soc_component_update_bits(component,
  1455. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x03));
  1456. break;
  1457. case SND_SOC_DAPM_POST_PMU:
  1458. /*
  1459. * 7ms sleep is required if compander is enabled as per
  1460. * HW requirement. If compander is disabled, then
  1461. * 20ms delay is required.
  1462. */
  1463. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1464. if (!wcd939x->comp1_enable)
  1465. usleep_range(20000, 20100);
  1466. else
  1467. usleep_range(7000, 7100);
  1468. if (hph_mode == CLS_H_LP ||
  1469. hph_mode == CLS_H_LOHIFI ||
  1470. hph_mode == CLS_H_ULP)
  1471. if (!wcd939x->hph_pcm_enabled)
  1472. snd_soc_component_update_bits(component,
  1473. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x00));
  1474. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1475. }
  1476. snd_soc_component_update_bits(component,
  1477. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x01));
  1478. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  1479. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  1480. snd_soc_component_update_bits(component,
  1481. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  1482. if (wcd939x->update_wcd_event)
  1483. wcd939x->update_wcd_event(wcd939x->handle,
  1484. SLV_BOLERO_EVT_RX_MUTE,
  1485. (WCD_RX1 << 0x10));
  1486. /*Enable PDM INT for PDM data path only*/
  1487. if (!wcd939x->hph_pcm_enabled)
  1488. wcd_enable_irq(&wcd939x->irq_info,
  1489. WCD939X_IRQ_HPHL_PDM_WD_INT);
  1490. break;
  1491. case SND_SOC_DAPM_PRE_PMD:
  1492. if (wcd939x->update_wcd_event)
  1493. wcd939x->update_wcd_event(wcd939x->handle,
  1494. SLV_BOLERO_EVT_RX_MUTE,
  1495. (WCD_RX1 << 0x10 | 0x1));
  1496. wcd_disable_irq(&wcd939x->irq_info,
  1497. WCD939X_IRQ_HPHL_PDM_WD_INT);
  1498. if (wcd939x->update_wcd_event && wcd939x->comp1_enable)
  1499. wcd939x->update_wcd_event(wcd939x->handle,
  1500. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1501. (WCD_RX1 << 0x10));
  1502. /*
  1503. * 7ms sleep is required if compander is enabled as per
  1504. * HW requirement. If compander is disabled, then
  1505. * 20ms delay is required.
  1506. */
  1507. if (!wcd939x->comp1_enable)
  1508. usleep_range(20000, 20100);
  1509. else
  1510. usleep_range(7000, 7100);
  1511. snd_soc_component_update_bits(component,
  1512. REG_FIELD_VALUE(HPH, HPHL_ENABLE, 0x00));
  1513. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1514. WCD_EVENT_PRE_HPHL_PA_OFF,
  1515. &wcd939x->mbhc->wcd_mbhc);
  1516. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1517. break;
  1518. case SND_SOC_DAPM_POST_PMD:
  1519. /*
  1520. * 7ms sleep is required if compander is enabled as per
  1521. * HW requirement. If compander is disabled, then
  1522. * 20ms delay is required.
  1523. */
  1524. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  1525. if (!wcd939x->comp1_enable)
  1526. usleep_range(21000, 21100);
  1527. else
  1528. usleep_range(7000, 7100);
  1529. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  1530. }
  1531. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1532. WCD_EVENT_POST_HPHL_PA_OFF,
  1533. &wcd939x->mbhc->wcd_mbhc);
  1534. snd_soc_component_update_bits(component,
  1535. REG_FIELD_VALUE(HPH, HPHL_REF_ENABLE, 0x00));
  1536. snd_soc_component_update_bits(component,
  1537. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x00));
  1538. if (wcd939x->mbhc->wcd_mbhc.mbhc_cfg->enable_usbc_analog &&
  1539. !(snd_soc_component_read(component, WCD939X_HPH) & 0XC0))
  1540. wcd_usbss_audio_config(NULL, WCD_USBSS_CONFIG_TYPE_POWER_MODE, 1);
  1541. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1542. WCD_CLSH_EVENT_POST_PA,
  1543. WCD_CLSH_STATE_HPHL,
  1544. hph_mode);
  1545. if (wcd939x->ldoh)
  1546. snd_soc_component_update_bits(component,
  1547. REG_FIELD_VALUE(MODE, LDOH_EN, 0x00));
  1548. break;
  1549. };
  1550. return ret;
  1551. }
  1552. static int wcd939x_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1553. struct snd_kcontrol *kcontrol,
  1554. int event)
  1555. {
  1556. struct snd_soc_component *component =
  1557. snd_soc_dapm_to_component(w->dapm);
  1558. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1559. int ret = 0;
  1560. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1561. w->name, event);
  1562. switch (event) {
  1563. case SND_SOC_DAPM_PRE_PMU:
  1564. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  1565. wcd939x->rx_swr_dev->dev_num,
  1566. true);
  1567. /*
  1568. * Enable watchdog interrupt for HPHL
  1569. */
  1570. snd_soc_component_update_bits(component,
  1571. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x03));
  1572. /* For EAR, use CLASS_AB regulator mode */
  1573. snd_soc_component_update_bits(component,
  1574. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  1575. snd_soc_component_update_bits(component,
  1576. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x01));
  1577. break;
  1578. case SND_SOC_DAPM_POST_PMU:
  1579. /* 6 msec delay as per HW requirement */
  1580. usleep_range(6000, 6010);
  1581. if (wcd939x->update_wcd_event)
  1582. wcd939x->update_wcd_event(wcd939x->handle,
  1583. SLV_BOLERO_EVT_RX_MUTE,
  1584. (WCD_RX3 << 0x10));
  1585. wcd_enable_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT);
  1586. break;
  1587. case SND_SOC_DAPM_PRE_PMD:
  1588. wcd_disable_irq(&wcd939x->irq_info,
  1589. WCD939X_IRQ_EAR_PDM_WD_INT);
  1590. if (wcd939x->update_wcd_event)
  1591. wcd939x->update_wcd_event(wcd939x->handle,
  1592. SLV_BOLERO_EVT_RX_MUTE,
  1593. (WCD_RX3 << 0x10 | 0x1));
  1594. break;
  1595. case SND_SOC_DAPM_POST_PMD:
  1596. snd_soc_component_update_bits(component,
  1597. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x00));
  1598. /* 7 msec delay as per HW requirement */
  1599. usleep_range(7000, 7010);
  1600. snd_soc_component_update_bits(component,
  1601. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x00));
  1602. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  1603. WCD_CLSH_EVENT_POST_PA,
  1604. WCD_CLSH_STATE_EAR,
  1605. CLS_AB_HIFI);
  1606. break;
  1607. };
  1608. return ret;
  1609. }
  1610. static int wcd939x_clsh_dummy(struct snd_soc_dapm_widget *w,
  1611. struct snd_kcontrol *kcontrol,
  1612. int event)
  1613. {
  1614. struct snd_soc_component *component =
  1615. snd_soc_dapm_to_component(w->dapm);
  1616. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1617. int ret = 0;
  1618. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1619. w->name, event);
  1620. if (SND_SOC_DAPM_EVENT_OFF(event))
  1621. ret = swr_slvdev_datapath_control(
  1622. wcd939x->rx_swr_dev,
  1623. wcd939x->rx_swr_dev->dev_num,
  1624. false);
  1625. return ret;
  1626. }
  1627. static int wcd939x_enable_clsh(struct snd_soc_dapm_widget *w,
  1628. struct snd_kcontrol *kcontrol,
  1629. int event)
  1630. {
  1631. struct snd_soc_component *component =
  1632. snd_soc_dapm_to_component(w->dapm);
  1633. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1634. int mode = wcd939x->hph_mode;
  1635. int ret = 0;
  1636. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1637. w->name, event);
  1638. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  1639. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  1640. wcd939x_rx_connect_port(component, CLSH,
  1641. SND_SOC_DAPM_EVENT_ON(event));
  1642. }
  1643. if (SND_SOC_DAPM_EVENT_OFF(event))
  1644. ret = swr_slvdev_datapath_control(
  1645. wcd939x->rx_swr_dev,
  1646. wcd939x->rx_swr_dev->dev_num,
  1647. false);
  1648. return ret;
  1649. }
  1650. static int wcd939x_enable_rx1(struct snd_soc_dapm_widget *w,
  1651. struct snd_kcontrol *kcontrol,
  1652. int event)
  1653. {
  1654. struct snd_soc_component *component =
  1655. snd_soc_dapm_to_component(w->dapm);
  1656. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1657. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1658. w->name, event);
  1659. switch (event) {
  1660. case SND_SOC_DAPM_PRE_PMU:
  1661. if (wcd939x->hph_pcm_enabled)
  1662. wcd939x_rx_connect_port(component, HIFI_PCM_L, true);
  1663. else {
  1664. wcd939x_rx_connect_port(component, HPH_L, true);
  1665. if (wcd939x->comp1_enable)
  1666. wcd939x_rx_connect_port(component, COMP_L, true);
  1667. }
  1668. break;
  1669. case SND_SOC_DAPM_POST_PMD:
  1670. if (wcd939x->hph_pcm_enabled)
  1671. wcd939x_rx_connect_port(component, HIFI_PCM_L, false);
  1672. else {
  1673. wcd939x_rx_connect_port(component, HPH_L, false);
  1674. if (wcd939x->comp1_enable)
  1675. wcd939x_rx_connect_port(component, COMP_L, false);
  1676. }
  1677. break;
  1678. };
  1679. return 0;
  1680. }
  1681. static int wcd939x_enable_rx2(struct snd_soc_dapm_widget *w,
  1682. struct snd_kcontrol *kcontrol, int event)
  1683. {
  1684. struct snd_soc_component *component =
  1685. snd_soc_dapm_to_component(w->dapm);
  1686. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1687. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1688. w->name, event);
  1689. switch (event) {
  1690. case SND_SOC_DAPM_PRE_PMU:
  1691. if (wcd939x->hph_pcm_enabled)
  1692. wcd939x_rx_connect_port(component, HIFI_PCM_R, true);
  1693. else {
  1694. wcd939x_rx_connect_port(component, HPH_R, true);
  1695. if (wcd939x->comp2_enable)
  1696. wcd939x_rx_connect_port(component, COMP_R, true);
  1697. }
  1698. break;
  1699. case SND_SOC_DAPM_POST_PMD:
  1700. if (wcd939x->hph_pcm_enabled)
  1701. wcd939x_rx_connect_port(component, HIFI_PCM_R, false);
  1702. else {
  1703. wcd939x_rx_connect_port(component, HPH_R, false);
  1704. if (wcd939x->comp2_enable)
  1705. wcd939x_rx_connect_port(component, COMP_R, false);
  1706. }
  1707. break;
  1708. };
  1709. return 0;
  1710. }
  1711. static int wcd939x_enable_rx3(struct snd_soc_dapm_widget *w,
  1712. struct snd_kcontrol *kcontrol,
  1713. int event)
  1714. {
  1715. struct snd_soc_component *component =
  1716. snd_soc_dapm_to_component(w->dapm);
  1717. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1718. w->name, event);
  1719. switch (event) {
  1720. case SND_SOC_DAPM_PRE_PMU:
  1721. wcd939x_rx_connect_port(component, LO, true);
  1722. break;
  1723. case SND_SOC_DAPM_POST_PMD:
  1724. wcd939x_rx_connect_port(component, LO, false);
  1725. /* 6 msec delay as per HW requirement */
  1726. usleep_range(6000, 6010);
  1727. break;
  1728. }
  1729. return 0;
  1730. }
  1731. static int wcd939x_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  1732. struct snd_kcontrol *kcontrol,
  1733. int event)
  1734. {
  1735. struct snd_soc_component *component =
  1736. snd_soc_dapm_to_component(w->dapm);
  1737. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1738. u16 dmic_clk_reg, dmic_clk_en_reg;
  1739. s32 *dmic_clk_cnt;
  1740. u8 dmic_ctl_shift = 0;
  1741. u8 dmic_clk_shift = 0;
  1742. u8 dmic_clk_mask = 0;
  1743. u16 dmic2_left_en = 0;
  1744. int ret = 0;
  1745. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1746. w->name, event);
  1747. switch (w->shift) {
  1748. case 0:
  1749. case 1:
  1750. dmic_clk_cnt = &(wcd939x->dmic_0_1_clk_cnt);
  1751. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_1_2;
  1752. dmic_clk_en_reg = WCD939X_CDC_DMIC1_CTL;
  1753. dmic_clk_mask = 0x0F;
  1754. dmic_clk_shift = 0x00;
  1755. dmic_ctl_shift = 0x00;
  1756. break;
  1757. case 2:
  1758. dmic2_left_en = WCD939X_CDC_DMIC2_CTL;
  1759. fallthrough;
  1760. case 3:
  1761. dmic_clk_cnt = &(wcd939x->dmic_2_3_clk_cnt);
  1762. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_1_2;
  1763. dmic_clk_en_reg = WCD939X_CDC_DMIC2_CTL;
  1764. dmic_clk_mask = 0xF0;
  1765. dmic_clk_shift = 0x04;
  1766. dmic_ctl_shift = 0x01;
  1767. break;
  1768. case 4:
  1769. case 5:
  1770. dmic_clk_cnt = &(wcd939x->dmic_4_5_clk_cnt);
  1771. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_3_4;
  1772. dmic_clk_en_reg = WCD939X_CDC_DMIC3_CTL;
  1773. dmic_clk_mask = 0x0F;
  1774. dmic_clk_shift = 0x00;
  1775. dmic_ctl_shift = 0x02;
  1776. break;
  1777. case 6:
  1778. case 7:
  1779. dmic_clk_cnt = &(wcd939x->dmic_6_7_clk_cnt);
  1780. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_3_4;
  1781. dmic_clk_en_reg = WCD939X_CDC_DMIC4_CTL;
  1782. dmic_clk_mask = 0xF0;
  1783. dmic_clk_shift = 0x04;
  1784. dmic_ctl_shift = 0x03;
  1785. break;
  1786. default:
  1787. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  1788. __func__);
  1789. return -EINVAL;
  1790. };
  1791. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  1792. __func__, event, (w->shift +1), *dmic_clk_cnt);
  1793. switch (event) {
  1794. case SND_SOC_DAPM_PRE_PMU:
  1795. snd_soc_component_update_bits(component,
  1796. WCD939X_CDC_AMIC_CTL,
  1797. (0x01 << dmic_ctl_shift), 0x00);
  1798. /* 250us sleep as per HW requirement */
  1799. usleep_range(250, 260);
  1800. if (dmic2_left_en)
  1801. snd_soc_component_update_bits(component,
  1802. dmic2_left_en, 0x80, 0x80);
  1803. /* Setting DMIC clock rate to 2.4MHz */
  1804. snd_soc_component_update_bits(component,
  1805. dmic_clk_reg, dmic_clk_mask,
  1806. (0x03 << dmic_clk_shift));
  1807. snd_soc_component_update_bits(component,
  1808. dmic_clk_en_reg, 0x08, 0x08);
  1809. /* enable clock scaling */
  1810. snd_soc_component_update_bits(component,
  1811. REG_FIELD_VALUE(CDC_DMIC_CTL, CLK_SCALE_EN, 0x01));
  1812. snd_soc_component_update_bits(component,
  1813. REG_FIELD_VALUE(CDC_DMIC_CTL, DMIC_DIV_BAK_EN, 0x01));
  1814. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1815. wcd939x->tx_swr_dev->dev_num,
  1816. true);
  1817. break;
  1818. case SND_SOC_DAPM_POST_PMD:
  1819. wcd939x_tx_connect_port(component, DMIC0 + (w->shift), 0,
  1820. false);
  1821. snd_soc_component_update_bits(component,
  1822. WCD939X_CDC_AMIC_CTL,
  1823. (0x01 << dmic_ctl_shift),
  1824. (0x01 << dmic_ctl_shift));
  1825. if (dmic2_left_en)
  1826. snd_soc_component_update_bits(component,
  1827. dmic2_left_en, 0x80, 0x00);
  1828. snd_soc_component_update_bits(component,
  1829. dmic_clk_en_reg, 0x08, 0x00);
  1830. break;
  1831. };
  1832. return ret;
  1833. }
  1834. /*
  1835. * wcd939x_get_micb_vout_ctl_val: converts micbias from volts to register value
  1836. * @micb_mv: micbias in mv
  1837. *
  1838. * return register value converted
  1839. */
  1840. int wcd939x_get_micb_vout_ctl_val(u32 micb_mv)
  1841. {
  1842. /* min micbias voltage is 1V and maximum is 2.85V */
  1843. if (micb_mv < 1000 || micb_mv > 2850) {
  1844. pr_err_ratelimited("%s: unsupported micbias voltage\n", __func__);
  1845. return -EINVAL;
  1846. }
  1847. return (micb_mv - 1000) / 50;
  1848. }
  1849. EXPORT_SYMBOL(wcd939x_get_micb_vout_ctl_val);
  1850. /*
  1851. * wcd939x_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  1852. * @component: handle to snd_soc_component *
  1853. * @req_volt: micbias voltage to be set
  1854. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  1855. *
  1856. * return 0 if adjustment is success or error code in case of failure
  1857. */
  1858. int wcd939x_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  1859. int req_volt, int micb_num)
  1860. {
  1861. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1862. int cur_vout_ctl, req_vout_ctl;
  1863. int micb_reg, micb_val, micb_en;
  1864. int ret = 0;
  1865. switch (micb_num) {
  1866. case MIC_BIAS_1:
  1867. micb_reg = WCD939X_MICB1;
  1868. break;
  1869. case MIC_BIAS_2:
  1870. micb_reg = WCD939X_MICB2;
  1871. break;
  1872. case MIC_BIAS_3:
  1873. micb_reg = WCD939X_MICB3;
  1874. break;
  1875. case MIC_BIAS_4:
  1876. micb_reg = WCD939X_MICB4;
  1877. break;
  1878. default:
  1879. return -EINVAL;
  1880. }
  1881. mutex_lock(&wcd939x->micb_lock);
  1882. /*
  1883. * If requested micbias voltage is same as current micbias
  1884. * voltage, then just return. Otherwise, adjust voltage as
  1885. * per requested value. If micbias is already enabled, then
  1886. * to avoid slow micbias ramp-up or down enable pull-up
  1887. * momentarily, change the micbias value and then re-enable
  1888. * micbias.
  1889. */
  1890. micb_val = snd_soc_component_read(component, micb_reg);
  1891. micb_en = (micb_val & 0xC0) >> 6;
  1892. cur_vout_ctl = micb_val & 0x3F;
  1893. req_vout_ctl = wcd939x_get_micb_vout_ctl_val(req_volt);
  1894. if (req_vout_ctl < 0) {
  1895. ret = -EINVAL;
  1896. goto exit;
  1897. }
  1898. if (cur_vout_ctl == req_vout_ctl) {
  1899. ret = 0;
  1900. goto exit;
  1901. }
  1902. dev_dbg(component->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1903. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1904. req_volt, micb_en);
  1905. if (micb_en == 0x1)
  1906. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x80);
  1907. snd_soc_component_update_bits(component, micb_reg, 0x3F, req_vout_ctl);
  1908. if (micb_en == 0x1) {
  1909. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x40);
  1910. /*
  1911. * Add 2ms delay as per HW requirement after enabling
  1912. * micbias
  1913. */
  1914. usleep_range(2000, 2100);
  1915. }
  1916. exit:
  1917. mutex_unlock(&wcd939x->micb_lock);
  1918. return ret;
  1919. }
  1920. EXPORT_SYMBOL(wcd939x_mbhc_micb_adjust_voltage);
  1921. static int wcd939x_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1922. struct snd_kcontrol *kcontrol,
  1923. int event)
  1924. {
  1925. struct snd_soc_component *component =
  1926. snd_soc_dapm_to_component(w->dapm);
  1927. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1928. int ret = 0;
  1929. int bank = 0;
  1930. u8 mode = 0;
  1931. int i = 0;
  1932. int rate = 0;
  1933. bank = (wcd939x_swr_slv_get_current_bank(wcd939x->tx_swr_dev,
  1934. wcd939x->tx_swr_dev->dev_num) ? 0 : 1);
  1935. /* power mode is applicable only to analog mics */
  1936. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1937. /* Get channel rate */
  1938. rate = wcd939x_get_clk_rate(wcd939x->tx_mode[w->shift - ADC1]);
  1939. }
  1940. switch (event) {
  1941. case SND_SOC_DAPM_PRE_PMU:
  1942. /* Check AMIC2 is connected to ADC2 to take an action on BCS */
  1943. if (w->shift == ADC2 &&
  1944. (((snd_soc_component_read(component, WCD939X_TX_CH12_MUX) &
  1945. 0x38) >> 3) == 0x2)) {
  1946. if (!wcd939x->bcs_dis) {
  1947. wcd939x_tx_connect_port(component, MBHC,
  1948. SWR_CLK_RATE_4P8MHZ, true);
  1949. set_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask);
  1950. }
  1951. }
  1952. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1953. set_bit(w->shift - ADC1, &wcd939x->status_mask);
  1954. wcd939x_tx_connect_port(component, w->shift, rate,
  1955. true);
  1956. } else {
  1957. wcd939x_tx_connect_port(component, w->shift,
  1958. SWR_CLK_RATE_2P4MHZ, true);
  1959. }
  1960. break;
  1961. case SND_SOC_DAPM_POST_PMD:
  1962. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1963. if (strnstr(w->name, "ADC1", sizeof("ADC1"))) {
  1964. clear_bit(WCD_ADC1, &wcd939x->status_mask);
  1965. clear_bit(WCD_ADC1_MODE, &wcd939x->status_mask);
  1966. } else if (strnstr(w->name, "ADC2", sizeof("ADC2"))) {
  1967. clear_bit(WCD_ADC2, &wcd939x->status_mask);
  1968. clear_bit(WCD_ADC2_MODE, &wcd939x->status_mask);
  1969. } else if (strnstr(w->name, "ADC3", sizeof("ADC3"))) {
  1970. clear_bit(WCD_ADC3, &wcd939x->status_mask);
  1971. clear_bit(WCD_ADC3_MODE, &wcd939x->status_mask);
  1972. } else if (strnstr(w->name, "ADC4", sizeof("ADC4"))) {
  1973. clear_bit(WCD_ADC4, &wcd939x->status_mask);
  1974. clear_bit(WCD_ADC4_MODE, &wcd939x->status_mask);
  1975. }
  1976. }
  1977. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1978. if (test_bit(WCD_ADC1, &wcd939x->status_mask) ||
  1979. test_bit(WCD_ADC1_MODE, &wcd939x->status_mask))
  1980. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC1]];
  1981. if (test_bit(WCD_ADC2, &wcd939x->status_mask) ||
  1982. test_bit(WCD_ADC2_MODE, &wcd939x->status_mask))
  1983. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC2]];
  1984. if (test_bit(WCD_ADC3, &wcd939x->status_mask) ||
  1985. test_bit(WCD_ADC3_MODE, &wcd939x->status_mask))
  1986. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC3]];
  1987. if (test_bit(WCD_ADC4, &wcd939x->status_mask) ||
  1988. test_bit(WCD_ADC4_MODE, &wcd939x->status_mask))
  1989. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC4]];
  1990. if (mode != 0) {
  1991. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1992. if (mode & (1 << i)) {
  1993. i++;
  1994. break;
  1995. }
  1996. }
  1997. }
  1998. rate = wcd939x_get_clk_rate(i);
  1999. if (wcd939x->adc_count) {
  2000. rate = (wcd939x->adc_count * rate);
  2001. if (rate > SWR_CLK_RATE_9P6MHZ)
  2002. rate = SWR_CLK_RATE_9P6MHZ;
  2003. }
  2004. wcd939x_set_swr_clk_rate(component, rate, bank);
  2005. }
  2006. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  2007. wcd939x->tx_swr_dev->dev_num,
  2008. false);
  2009. if (strnstr(w->name, "ADC", sizeof("ADC")))
  2010. wcd939x_set_swr_clk_rate(component, rate, !bank);
  2011. break;
  2012. };
  2013. return ret;
  2014. }
  2015. static int wcd939x_get_adc_mode(int val)
  2016. {
  2017. int ret = 0;
  2018. switch (val) {
  2019. case ADC_MODE_INVALID:
  2020. ret = ADC_MODE_VAL_NORMAL;
  2021. break;
  2022. case ADC_MODE_HIFI:
  2023. ret = ADC_MODE_VAL_HIFI;
  2024. break;
  2025. case ADC_MODE_LO_HIF:
  2026. ret = ADC_MODE_VAL_LO_HIF;
  2027. break;
  2028. case ADC_MODE_NORMAL:
  2029. ret = ADC_MODE_VAL_NORMAL;
  2030. break;
  2031. case ADC_MODE_LP:
  2032. ret = ADC_MODE_VAL_LP;
  2033. break;
  2034. case ADC_MODE_ULP1:
  2035. ret = ADC_MODE_VAL_ULP1;
  2036. break;
  2037. case ADC_MODE_ULP2:
  2038. ret = ADC_MODE_VAL_ULP2;
  2039. break;
  2040. default:
  2041. ret = -EINVAL;
  2042. pr_err_ratelimited("%s: invalid ADC mode value %d\n", __func__, val);
  2043. break;
  2044. }
  2045. return ret;
  2046. }
  2047. int wcd939x_tx_channel_config(struct snd_soc_component *component,
  2048. int channel, int mode)
  2049. {
  2050. int reg = WCD939X_TX_CH2, mask = 0, val = 0;
  2051. int ret = 0;
  2052. switch (channel) {
  2053. case 0:
  2054. reg = WCD939X_TX_CH2;
  2055. mask = 0x40;
  2056. break;
  2057. case 1:
  2058. reg = WCD939X_TX_CH2;
  2059. mask = 0x20;
  2060. break;
  2061. case 2:
  2062. reg = WCD939X_TX_CH4;
  2063. mask = 0x40;
  2064. break;
  2065. case 3:
  2066. reg = WCD939X_TX_CH4;
  2067. mask = 0x20;
  2068. break;
  2069. default:
  2070. pr_err_ratelimited("%s: Invalid channel num %d\n", __func__, channel);
  2071. ret = -EINVAL;
  2072. break;
  2073. }
  2074. if (!mode)
  2075. val = 0x00;
  2076. else
  2077. val = mask;
  2078. if (!ret)
  2079. snd_soc_component_update_bits(component, reg, mask, val);
  2080. return ret;
  2081. }
  2082. static int wcd939x_codec_enable_adc(struct snd_soc_dapm_widget *w,
  2083. struct snd_kcontrol *kcontrol,
  2084. int event){
  2085. struct snd_soc_component *component =
  2086. snd_soc_dapm_to_component(w->dapm);
  2087. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2088. int clk_rate = 0, ret = 0;
  2089. int mode = 0, i = 0, bank = 0;
  2090. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2091. w->name, event);
  2092. bank = (wcd939x_swr_slv_get_current_bank(wcd939x->tx_swr_dev,
  2093. wcd939x->tx_swr_dev->dev_num) ? 0 : 1);
  2094. switch (event) {
  2095. case SND_SOC_DAPM_PRE_PMU:
  2096. wcd939x->adc_count++;
  2097. if (test_bit(WCD_ADC1, &wcd939x->status_mask) ||
  2098. test_bit(WCD_ADC1_MODE, &wcd939x->status_mask))
  2099. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC1]];
  2100. if (test_bit(WCD_ADC2, &wcd939x->status_mask) ||
  2101. test_bit(WCD_ADC2_MODE, &wcd939x->status_mask))
  2102. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC2]];
  2103. if (test_bit(WCD_ADC3, &wcd939x->status_mask) ||
  2104. test_bit(WCD_ADC3_MODE, &wcd939x->status_mask))
  2105. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC3]];
  2106. if (test_bit(WCD_ADC4, &wcd939x->status_mask) ||
  2107. test_bit(WCD_ADC4_MODE, &wcd939x->status_mask))
  2108. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC4]];
  2109. if (mode != 0) {
  2110. for (i = 0; i < ADC_MODE_ULP2; i++) {
  2111. if (mode & (1 << i)) {
  2112. i++;
  2113. break;
  2114. }
  2115. }
  2116. }
  2117. clk_rate = wcd939x_get_clk_rate(i);
  2118. /* clk_rate depends on number of paths getting enabled */
  2119. clk_rate = (wcd939x->adc_count * clk_rate);
  2120. if (clk_rate > SWR_CLK_RATE_9P6MHZ)
  2121. clk_rate = SWR_CLK_RATE_9P6MHZ;
  2122. wcd939x_set_swr_clk_rate(component, clk_rate, bank);
  2123. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  2124. wcd939x->tx_swr_dev->dev_num,
  2125. true);
  2126. wcd939x_set_swr_clk_rate(component, clk_rate, !bank);
  2127. break;
  2128. case SND_SOC_DAPM_POST_PMD:
  2129. wcd939x->adc_count--;
  2130. if (wcd939x->adc_count < 0)
  2131. wcd939x->adc_count = 0;
  2132. wcd939x_tx_connect_port(component, ADC1 + w->shift, 0, false);
  2133. if (w->shift + ADC1 == ADC2 &&
  2134. test_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask)) {
  2135. wcd939x_tx_connect_port(component, MBHC, 0,
  2136. false);
  2137. clear_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask);
  2138. }
  2139. break;
  2140. };
  2141. return ret;
  2142. }
  2143. void wcd939x_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  2144. bool bcs_disable)
  2145. {
  2146. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2147. if (wcd939x->update_wcd_event) {
  2148. if (bcs_disable)
  2149. wcd939x->update_wcd_event(wcd939x->handle,
  2150. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  2151. else
  2152. wcd939x->update_wcd_event(wcd939x->handle,
  2153. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  2154. }
  2155. }
  2156. static int wcd939x_enable_req(struct snd_soc_dapm_widget *w,
  2157. struct snd_kcontrol *kcontrol, int event)
  2158. {
  2159. struct snd_soc_component *component =
  2160. snd_soc_dapm_to_component(w->dapm);
  2161. struct wcd939x_priv *wcd939x =
  2162. snd_soc_component_get_drvdata(component);
  2163. int ret = 0;
  2164. u8 mode = 0;
  2165. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2166. w->name, event);
  2167. switch (event) {
  2168. case SND_SOC_DAPM_PRE_PMU:
  2169. snd_soc_component_update_bits(component,
  2170. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_CLK_EN, 0x01));
  2171. snd_soc_component_update_bits(component,
  2172. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x01));
  2173. snd_soc_component_update_bits(component,
  2174. REG_FIELD_VALUE(CDC_REQ_CTL, FS_RATE_4P8, 0x01));
  2175. snd_soc_component_update_bits(component,
  2176. REG_FIELD_VALUE(CDC_REQ_CTL, NO_NOTCH, 0x00));
  2177. ret = wcd939x_tx_channel_config(component, w->shift, 1);
  2178. mode = wcd939x_get_adc_mode(wcd939x->tx_mode[w->shift]);
  2179. if (mode < 0) {
  2180. dev_info_ratelimited(component->dev,
  2181. "%s: invalid mode, setting to normal mode\n",
  2182. __func__);
  2183. mode = ADC_MODE_VAL_NORMAL;
  2184. }
  2185. switch (w->shift) {
  2186. case 0:
  2187. snd_soc_component_update_bits(component,
  2188. WCD939X_CDC_TX_ANA_MODE_0_1, 0x0F,
  2189. mode);
  2190. snd_soc_component_update_bits(component,
  2191. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD0_CLK_EN, 0x01));
  2192. break;
  2193. case 1:
  2194. snd_soc_component_update_bits(component,
  2195. WCD939X_CDC_TX_ANA_MODE_0_1, 0xF0,
  2196. mode << 4);
  2197. snd_soc_component_update_bits(component,
  2198. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD1_CLK_EN, 0x01));
  2199. break;
  2200. case 2:
  2201. snd_soc_component_update_bits(component,
  2202. WCD939X_CDC_TX_ANA_MODE_2_3, 0x0F,
  2203. mode);
  2204. snd_soc_component_update_bits(component,
  2205. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD2_CLK_EN, 0x01));
  2206. break;
  2207. case 3:
  2208. snd_soc_component_update_bits(component,
  2209. WCD939X_CDC_TX_ANA_MODE_2_3, 0xF0,
  2210. mode << 4);
  2211. snd_soc_component_update_bits(component,
  2212. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD3_CLK_EN, 0x01));
  2213. break;
  2214. default:
  2215. break;
  2216. }
  2217. ret |= wcd939x_tx_channel_config(component, w->shift, 0);
  2218. break;
  2219. case SND_SOC_DAPM_POST_PMD:
  2220. switch (w->shift) {
  2221. case 0:
  2222. snd_soc_component_update_bits(component,
  2223. REG_FIELD_VALUE(CDC_TX_ANA_MODE_0_1, TXD0_MODE, 0x00));
  2224. snd_soc_component_update_bits(component,
  2225. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD0_CLK_EN, 0x00));
  2226. break;
  2227. case 1:
  2228. snd_soc_component_update_bits(component,
  2229. REG_FIELD_VALUE(CDC_TX_ANA_MODE_0_1, TXD1_MODE, 0x00));
  2230. snd_soc_component_update_bits(component,
  2231. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD1_CLK_EN, 0x00));
  2232. break;
  2233. case 2:
  2234. snd_soc_component_update_bits(component,
  2235. REG_FIELD_VALUE(CDC_TX_ANA_MODE_2_3, TXD2_MODE, 0x00));
  2236. snd_soc_component_update_bits(component,
  2237. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD2_CLK_EN, 0x00));
  2238. break;
  2239. case 3:
  2240. snd_soc_component_update_bits(component,
  2241. REG_FIELD_VALUE(CDC_TX_ANA_MODE_2_3, TXD3_MODE, 0x00));
  2242. snd_soc_component_update_bits(component,
  2243. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD3_CLK_EN, 0x00));
  2244. break;
  2245. default:
  2246. break;
  2247. }
  2248. if (wcd939x->adc_count == 0) {
  2249. snd_soc_component_update_bits(component,
  2250. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x00));
  2251. snd_soc_component_update_bits(component,
  2252. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_CLK_EN, 0x00));
  2253. }
  2254. break;
  2255. };
  2256. return ret;
  2257. }
  2258. int wcd939x_micbias_control(struct snd_soc_component *component,
  2259. int micb_num, int req, bool is_dapm)
  2260. {
  2261. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2262. int micb_index = micb_num - 1;
  2263. u16 micb_reg;
  2264. int pre_off_event = 0, post_off_event = 0;
  2265. int post_on_event = 0, post_dapm_off = 0;
  2266. int post_dapm_on = 0;
  2267. int ret = 0;
  2268. if ((micb_index < 0) || (micb_index > WCD939X_MAX_MICBIAS - 1)) {
  2269. dev_err_ratelimited(component->dev,
  2270. "%s: Invalid micbias index, micb_ind:%d\n",
  2271. __func__, micb_index);
  2272. return -EINVAL;
  2273. }
  2274. if (NULL == wcd939x) {
  2275. dev_err_ratelimited(component->dev,
  2276. "%s: wcd939x private data is NULL\n", __func__);
  2277. return -EINVAL;
  2278. }
  2279. switch (micb_num) {
  2280. case MIC_BIAS_1:
  2281. micb_reg = WCD939X_MICB1;
  2282. break;
  2283. case MIC_BIAS_2:
  2284. micb_reg = WCD939X_MICB2;
  2285. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  2286. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  2287. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  2288. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  2289. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  2290. break;
  2291. case MIC_BIAS_3:
  2292. micb_reg = WCD939X_MICB3;
  2293. break;
  2294. case MIC_BIAS_4:
  2295. micb_reg = WCD939X_MICB4;
  2296. break;
  2297. default:
  2298. dev_err_ratelimited(component->dev, "%s: Invalid micbias number: %d\n",
  2299. __func__, micb_num);
  2300. return -EINVAL;
  2301. };
  2302. mutex_lock(&wcd939x->micb_lock);
  2303. switch (req) {
  2304. case MICB_PULLUP_ENABLE:
  2305. if (!wcd939x->dev_up) {
  2306. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2307. __func__, req);
  2308. ret = -ENODEV;
  2309. goto done;
  2310. }
  2311. wcd939x->pullup_ref[micb_index]++;
  2312. if ((wcd939x->pullup_ref[micb_index] == 1) &&
  2313. (wcd939x->micb_ref[micb_index] == 0))
  2314. snd_soc_component_update_bits(component, micb_reg,
  2315. 0xC0, 0x80);
  2316. break;
  2317. case MICB_PULLUP_DISABLE:
  2318. if (wcd939x->pullup_ref[micb_index] > 0)
  2319. wcd939x->pullup_ref[micb_index]--;
  2320. if (!wcd939x->dev_up) {
  2321. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2322. __func__, req);
  2323. ret = -ENODEV;
  2324. goto done;
  2325. }
  2326. if ((wcd939x->pullup_ref[micb_index] == 0) &&
  2327. (wcd939x->micb_ref[micb_index] == 0))
  2328. snd_soc_component_update_bits(component, micb_reg,
  2329. 0xC0, 0x00);
  2330. break;
  2331. case MICB_ENABLE:
  2332. if (!wcd939x->dev_up) {
  2333. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2334. __func__, req);
  2335. ret = -ENODEV;
  2336. goto done;
  2337. }
  2338. wcd939x->micb_ref[micb_index]++;
  2339. if (wcd939x->micb_ref[micb_index] == 1) {
  2340. snd_soc_component_update_bits(component,
  2341. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD3_CLK_EN, 0x01));
  2342. snd_soc_component_update_bits(component,
  2343. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD2_CLK_EN, 0x01));
  2344. snd_soc_component_update_bits(component,
  2345. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD1_CLK_EN, 0x01));
  2346. snd_soc_component_update_bits(component,
  2347. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD0_CLK_EN, 0x01));
  2348. snd_soc_component_update_bits(component,
  2349. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x01));
  2350. snd_soc_component_update_bits(component,
  2351. REG_FIELD_VALUE(CDC_ANA_TX_CLK_CTL, ANA_TXSCBIAS_CLK_EN, 0x01));
  2352. snd_soc_component_update_bits(component,
  2353. REG_FIELD_VALUE(TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2354. snd_soc_component_update_bits(component,
  2355. REG_FIELD_VALUE(MICB2_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2356. snd_soc_component_update_bits(component,
  2357. REG_FIELD_VALUE(MICB3_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2358. snd_soc_component_update_bits(component,
  2359. REG_FIELD_VALUE(MICB4_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  2360. snd_soc_component_update_bits(component,
  2361. micb_reg, 0xC0, 0x40);
  2362. if (post_on_event)
  2363. blocking_notifier_call_chain(
  2364. &wcd939x->mbhc->notifier,
  2365. post_on_event,
  2366. &wcd939x->mbhc->wcd_mbhc);
  2367. }
  2368. if (is_dapm && post_dapm_on && wcd939x->mbhc)
  2369. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  2370. post_dapm_on,
  2371. &wcd939x->mbhc->wcd_mbhc);
  2372. break;
  2373. case MICB_DISABLE:
  2374. if (wcd939x->micb_ref[micb_index] > 0)
  2375. wcd939x->micb_ref[micb_index]--;
  2376. if (!wcd939x->dev_up) {
  2377. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  2378. __func__, req);
  2379. ret = -ENODEV;
  2380. goto done;
  2381. }
  2382. if ((wcd939x->micb_ref[micb_index] == 0) &&
  2383. (wcd939x->pullup_ref[micb_index] > 0))
  2384. snd_soc_component_update_bits(component, micb_reg,
  2385. 0xC0, 0x80);
  2386. else if ((wcd939x->micb_ref[micb_index] == 0) &&
  2387. (wcd939x->pullup_ref[micb_index] == 0)) {
  2388. if (pre_off_event && wcd939x->mbhc)
  2389. blocking_notifier_call_chain(
  2390. &wcd939x->mbhc->notifier,
  2391. pre_off_event,
  2392. &wcd939x->mbhc->wcd_mbhc);
  2393. snd_soc_component_update_bits(component, micb_reg,
  2394. 0xC0, 0x00);
  2395. if (post_off_event && wcd939x->mbhc)
  2396. blocking_notifier_call_chain(
  2397. &wcd939x->mbhc->notifier,
  2398. post_off_event,
  2399. &wcd939x->mbhc->wcd_mbhc);
  2400. }
  2401. if (is_dapm && post_dapm_off && wcd939x->mbhc)
  2402. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  2403. post_dapm_off,
  2404. &wcd939x->mbhc->wcd_mbhc);
  2405. break;
  2406. };
  2407. dev_dbg(component->dev,
  2408. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2409. __func__, micb_num, wcd939x->micb_ref[micb_index],
  2410. wcd939x->pullup_ref[micb_index]);
  2411. done:
  2412. mutex_unlock(&wcd939x->micb_lock);
  2413. return ret;
  2414. }
  2415. EXPORT_SYMBOL(wcd939x_micbias_control);
  2416. static int wcd939x_get_logical_addr(struct swr_device *swr_dev)
  2417. {
  2418. int ret = 0;
  2419. uint8_t devnum = 0;
  2420. int num_retry = NUM_ATTEMPTS;
  2421. do {
  2422. /* retry after 1ms */
  2423. usleep_range(1000, 1010);
  2424. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2425. } while (ret && --num_retry);
  2426. if (ret)
  2427. dev_err_ratelimited(&swr_dev->dev,
  2428. "%s get devnum %d for dev addr %llx failed\n",
  2429. __func__, devnum, swr_dev->addr);
  2430. swr_dev->dev_num = devnum;
  2431. return 0;
  2432. }
  2433. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2434. struct wcd_mbhc_config *mbhc_cfg)
  2435. {
  2436. if (mbhc_cfg->enable_usbc_analog) {
  2437. if (!(snd_soc_component_read(component, WCD939X_MBHC_MECH)
  2438. & 0x20))
  2439. return true;
  2440. }
  2441. return false;
  2442. }
  2443. int wcd939x_swr_dmic_register_notifier(struct snd_soc_component *component,
  2444. struct notifier_block *nblock,
  2445. bool enable)
  2446. {
  2447. struct wcd939x_priv *wcd939x_priv;
  2448. if(NULL == component) {
  2449. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2450. return -EINVAL;
  2451. }
  2452. wcd939x_priv = snd_soc_component_get_drvdata(component);
  2453. wcd939x_priv->notify_swr_dmic = enable;
  2454. if (enable)
  2455. return blocking_notifier_chain_register(&wcd939x_priv->notifier,
  2456. nblock);
  2457. else
  2458. return blocking_notifier_chain_unregister(
  2459. &wcd939x_priv->notifier, nblock);
  2460. }
  2461. EXPORT_SYMBOL(wcd939x_swr_dmic_register_notifier);
  2462. static int wcd939x_event_notify(struct notifier_block *block,
  2463. unsigned long val,
  2464. void *data)
  2465. {
  2466. u16 event = (val & 0xffff);
  2467. int ret = 0;
  2468. int rx_clk_type;
  2469. struct wcd939x_priv *wcd939x = dev_get_drvdata((struct device *)data);
  2470. struct snd_soc_component *component = wcd939x->component;
  2471. struct wcd_mbhc *mbhc;
  2472. switch (event) {
  2473. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2474. if (test_bit(WCD_ADC1, &wcd939x->status_mask)) {
  2475. snd_soc_component_update_bits(component,
  2476. REG_FIELD_VALUE(TX_CH2, HPF1_INIT, 0x00));
  2477. set_bit(WCD_ADC1_MODE, &wcd939x->status_mask);
  2478. clear_bit(WCD_ADC1, &wcd939x->status_mask);
  2479. }
  2480. if (test_bit(WCD_ADC2, &wcd939x->status_mask)) {
  2481. snd_soc_component_update_bits(component,
  2482. REG_FIELD_VALUE(TX_CH2, HPF2_INIT, 0x00));
  2483. set_bit(WCD_ADC2_MODE, &wcd939x->status_mask);
  2484. clear_bit(WCD_ADC2, &wcd939x->status_mask);
  2485. }
  2486. if (test_bit(WCD_ADC3, &wcd939x->status_mask)) {
  2487. snd_soc_component_update_bits(component,
  2488. REG_FIELD_VALUE(TX_CH4, HPF3_INIT, 0x00));
  2489. set_bit(WCD_ADC3_MODE, &wcd939x->status_mask);
  2490. clear_bit(WCD_ADC3, &wcd939x->status_mask);
  2491. }
  2492. if (test_bit(WCD_ADC4, &wcd939x->status_mask)) {
  2493. snd_soc_component_update_bits(component,
  2494. REG_FIELD_VALUE(TX_CH4, HPF4_INIT, 0x00));
  2495. set_bit(WCD_ADC4_MODE, &wcd939x->status_mask);
  2496. clear_bit(WCD_ADC4, &wcd939x->status_mask);
  2497. }
  2498. break;
  2499. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2500. snd_soc_component_update_bits(component,
  2501. REG_FIELD_VALUE(HPH, HPHL_ENABLE, 0x00));
  2502. snd_soc_component_update_bits(component,
  2503. REG_FIELD_VALUE(HPH, HPHR_ENABLE , 0x00));
  2504. snd_soc_component_update_bits(component,
  2505. REG_FIELD_VALUE(EAR, ENABLE, 0x00));
  2506. break;
  2507. case BOLERO_SLV_EVT_SSR_DOWN:
  2508. wcd939x->dev_up = false;
  2509. if(wcd939x->notify_swr_dmic)
  2510. blocking_notifier_call_chain(&wcd939x->notifier,
  2511. WCD939X_EVT_SSR_DOWN,
  2512. NULL);
  2513. wcd939x->mbhc->wcd_mbhc.deinit_in_progress = true;
  2514. mbhc = &wcd939x->mbhc->wcd_mbhc;
  2515. wcd939x->usbc_hs_status = get_usbc_hs_status(component,
  2516. mbhc->mbhc_cfg);
  2517. wcd939x_mbhc_ssr_down(wcd939x->mbhc, component);
  2518. wcd939x_reset_low(wcd939x->dev);
  2519. break;
  2520. case BOLERO_SLV_EVT_SSR_UP:
  2521. wcd939x_reset(wcd939x->dev);
  2522. /* allow reset to take effect */
  2523. usleep_range(10000, 10010);
  2524. wcd939x_get_logical_addr(wcd939x->tx_swr_dev);
  2525. wcd939x_get_logical_addr(wcd939x->rx_swr_dev);
  2526. wcd939x_init_reg(component);
  2527. regcache_mark_dirty(wcd939x->regmap);
  2528. regcache_sync(wcd939x->regmap);
  2529. /* Initialize MBHC module */
  2530. mbhc = &wcd939x->mbhc->wcd_mbhc;
  2531. ret = wcd939x_mbhc_post_ssr_init(wcd939x->mbhc, component);
  2532. if (ret) {
  2533. dev_err_ratelimited(component->dev, "%s: mbhc initialization failed\n",
  2534. __func__);
  2535. } else {
  2536. wcd939x_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2537. }
  2538. wcd939x->mbhc->wcd_mbhc.deinit_in_progress = false;
  2539. wcd939x->dev_up = true;
  2540. if(wcd939x->notify_swr_dmic)
  2541. blocking_notifier_call_chain(&wcd939x->notifier,
  2542. WCD939X_EVT_SSR_UP,
  2543. NULL);
  2544. if (wcd939x->usbc_hs_status)
  2545. mdelay(500);
  2546. break;
  2547. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2548. snd_soc_component_update_bits(component,
  2549. WCD939X_TOP_CLK_CFG, 0x06,
  2550. ((val >> 0x10) << 0x01));
  2551. rx_clk_type = (val >> 0x10);
  2552. switch(rx_clk_type) {
  2553. case RX_CLK_12P288MHZ:
  2554. wcd939x->rx_clk_config = RX_CLK_12P288MHZ;
  2555. break;
  2556. case RX_CLK_11P2896MHZ:
  2557. wcd939x->rx_clk_config = RX_CLK_11P2896MHZ;
  2558. break;
  2559. default:
  2560. wcd939x->rx_clk_config = RX_CLK_9P6MHZ;
  2561. break;
  2562. }
  2563. dev_dbg(component->dev, "%s: rx clk config %d\n", __func__, wcd939x->rx_clk_config);
  2564. break;
  2565. default:
  2566. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2567. break;
  2568. }
  2569. return 0;
  2570. }
  2571. static int __wcd939x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2572. int event)
  2573. {
  2574. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2575. int micb_num;
  2576. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2577. __func__, w->name, event);
  2578. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  2579. micb_num = MIC_BIAS_1;
  2580. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  2581. micb_num = MIC_BIAS_2;
  2582. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  2583. micb_num = MIC_BIAS_3;
  2584. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  2585. micb_num = MIC_BIAS_4;
  2586. else
  2587. return -EINVAL;
  2588. switch (event) {
  2589. case SND_SOC_DAPM_PRE_PMU:
  2590. wcd939x_micbias_control(component, micb_num,
  2591. MICB_ENABLE, true);
  2592. break;
  2593. case SND_SOC_DAPM_POST_PMU:
  2594. /* 1 msec delay as per HW requirement */
  2595. usleep_range(1000, 1100);
  2596. break;
  2597. case SND_SOC_DAPM_POST_PMD:
  2598. wcd939x_micbias_control(component, micb_num,
  2599. MICB_DISABLE, true);
  2600. break;
  2601. };
  2602. return 0;
  2603. }
  2604. static int wcd939x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  2605. struct snd_kcontrol *kcontrol,
  2606. int event)
  2607. {
  2608. return __wcd939x_codec_enable_micbias(w, event);
  2609. }
  2610. static int __wcd939x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2611. int event)
  2612. {
  2613. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  2614. int micb_num;
  2615. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  2616. __func__, w->name, event);
  2617. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  2618. micb_num = MIC_BIAS_1;
  2619. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  2620. micb_num = MIC_BIAS_2;
  2621. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  2622. micb_num = MIC_BIAS_3;
  2623. else if (strnstr(w->name, "VA MIC BIAS4", sizeof("VA MIC BIAS4")))
  2624. micb_num = MIC_BIAS_4;
  2625. else
  2626. return -EINVAL;
  2627. switch (event) {
  2628. case SND_SOC_DAPM_PRE_PMU:
  2629. wcd939x_micbias_control(component, micb_num,
  2630. MICB_PULLUP_ENABLE, true);
  2631. break;
  2632. case SND_SOC_DAPM_POST_PMU:
  2633. /* 1 msec delay as per HW requirement */
  2634. usleep_range(1000, 1100);
  2635. break;
  2636. case SND_SOC_DAPM_POST_PMD:
  2637. wcd939x_micbias_control(component, micb_num,
  2638. MICB_PULLUP_DISABLE, true);
  2639. break;
  2640. };
  2641. return 0;
  2642. }
  2643. static int wcd939x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  2644. struct snd_kcontrol *kcontrol,
  2645. int event)
  2646. {
  2647. return __wcd939x_codec_enable_micbias_pullup(w, event);
  2648. }
  2649. static int wcd939x_wakeup(void *handle, bool enable)
  2650. {
  2651. struct wcd939x_priv *priv;
  2652. int ret = 0;
  2653. if (!handle) {
  2654. pr_err_ratelimited("%s: NULL handle\n", __func__);
  2655. return -EINVAL;
  2656. }
  2657. priv = (struct wcd939x_priv *)handle;
  2658. if (!priv->tx_swr_dev) {
  2659. pr_err_ratelimited("%s: tx swr dev is NULL\n", __func__);
  2660. return -EINVAL;
  2661. }
  2662. mutex_lock(&priv->wakeup_lock);
  2663. if (enable)
  2664. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2665. else
  2666. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2667. mutex_unlock(&priv->wakeup_lock);
  2668. return ret;
  2669. }
  2670. static int wcd939x_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  2671. struct snd_kcontrol *kcontrol,
  2672. int event)
  2673. {
  2674. int ret = 0;
  2675. struct snd_soc_component *component =
  2676. snd_soc_dapm_to_component(w->dapm);
  2677. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2678. switch (event) {
  2679. case SND_SOC_DAPM_PRE_PMU:
  2680. wcd939x_wakeup(wcd939x, true);
  2681. ret = __wcd939x_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  2682. wcd939x_wakeup(wcd939x, false);
  2683. break;
  2684. case SND_SOC_DAPM_POST_PMD:
  2685. wcd939x_wakeup(wcd939x, true);
  2686. ret = __wcd939x_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  2687. wcd939x_wakeup(wcd939x, false);
  2688. break;
  2689. }
  2690. return ret;
  2691. }
  2692. static int wcd939x_enable_micbias(struct wcd939x_priv *wcd939x,
  2693. int micb_num, int req)
  2694. {
  2695. int micb_index = micb_num - 1;
  2696. u16 micb_reg;
  2697. if (NULL == wcd939x) {
  2698. pr_err_ratelimited("%s: wcd939x private data is NULL\n", __func__);
  2699. return -EINVAL;
  2700. }
  2701. switch (micb_num) {
  2702. case MIC_BIAS_1:
  2703. micb_reg = WCD939X_MICB1;
  2704. break;
  2705. case MIC_BIAS_2:
  2706. micb_reg = WCD939X_MICB2;
  2707. break;
  2708. case MIC_BIAS_3:
  2709. micb_reg = WCD939X_MICB3;
  2710. break;
  2711. case MIC_BIAS_4:
  2712. micb_reg = WCD939X_MICB4;
  2713. break;
  2714. default:
  2715. pr_err_ratelimited("%s: Invalid micbias number: %d\n", __func__, micb_num);
  2716. return -EINVAL;
  2717. };
  2718. pr_debug("%s: req: %d micb_num: %d micb_ref: %d pullup_ref: %d\n",
  2719. __func__, req, micb_num, wcd939x->micb_ref[micb_index],
  2720. wcd939x->pullup_ref[micb_index]);
  2721. mutex_lock(&wcd939x->micb_lock);
  2722. switch (req) {
  2723. case MICB_ENABLE:
  2724. wcd939x->micb_ref[micb_index]++;
  2725. if (wcd939x->micb_ref[micb_index] == 1) {
  2726. regmap_update_bits(wcd939x->regmap,
  2727. WCD939X_CDC_DIG_CLK_CTL, 0xE0, 0xE0);
  2728. regmap_update_bits(wcd939x->regmap,
  2729. WCD939X_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2730. regmap_update_bits(wcd939x->regmap,
  2731. WCD939X_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  2732. regmap_update_bits(wcd939x->regmap,
  2733. WCD939X_TEST_CTL_2, 0x01, 0x01);
  2734. regmap_update_bits(wcd939x->regmap,
  2735. WCD939X_MICB2_TEST_CTL_2, 0x01, 0x01);
  2736. regmap_update_bits(wcd939x->regmap,
  2737. WCD939X_MICB3_TEST_CTL_2, 0x01, 0x01);
  2738. regmap_update_bits(wcd939x->regmap,
  2739. WCD939X_MICB4_TEST_CTL_2, 0x01, 0x01);
  2740. regmap_update_bits(wcd939x->regmap,
  2741. micb_reg, 0xC0, 0x40);
  2742. regmap_update_bits(wcd939x->regmap, micb_reg, 0x3F, 0x10);
  2743. }
  2744. break;
  2745. case MICB_PULLUP_ENABLE:
  2746. wcd939x->pullup_ref[micb_index]++;
  2747. if ((wcd939x->pullup_ref[micb_index] == 1) &&
  2748. (wcd939x->micb_ref[micb_index] == 0))
  2749. regmap_update_bits(wcd939x->regmap, micb_reg,
  2750. 0xC0, 0x80);
  2751. break;
  2752. case MICB_PULLUP_DISABLE:
  2753. if (wcd939x->pullup_ref[micb_index] > 0)
  2754. wcd939x->pullup_ref[micb_index]--;
  2755. if ((wcd939x->pullup_ref[micb_index] == 0) &&
  2756. (wcd939x->micb_ref[micb_index] == 0))
  2757. regmap_update_bits(wcd939x->regmap, micb_reg,
  2758. 0xC0, 0x00);
  2759. break;
  2760. case MICB_DISABLE:
  2761. if (wcd939x->micb_ref[micb_index] > 0)
  2762. wcd939x->micb_ref[micb_index]--;
  2763. if ((wcd939x->micb_ref[micb_index] == 0) &&
  2764. (wcd939x->pullup_ref[micb_index] > 0))
  2765. regmap_update_bits(wcd939x->regmap, micb_reg,
  2766. 0xC0, 0x80);
  2767. else if ((wcd939x->micb_ref[micb_index] == 0) &&
  2768. (wcd939x->pullup_ref[micb_index] == 0))
  2769. regmap_update_bits(wcd939x->regmap, micb_reg,
  2770. 0xC0, 0x00);
  2771. break;
  2772. };
  2773. mutex_unlock(&wcd939x->micb_lock);
  2774. return 0;
  2775. }
  2776. int wcd939x_codec_force_enable_micbias_v2(struct snd_soc_component *component,
  2777. int event, int micb_num)
  2778. {
  2779. struct wcd939x_priv *wcd939x_priv = NULL;
  2780. int ret = 0;
  2781. int micb_index = micb_num - 1;
  2782. if(NULL == component) {
  2783. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2784. return -EINVAL;
  2785. }
  2786. if(event != SND_SOC_DAPM_PRE_PMU && event != SND_SOC_DAPM_POST_PMD) {
  2787. pr_err_ratelimited("%s: invalid event: %d\n", __func__, event);
  2788. return -EINVAL;
  2789. }
  2790. if(micb_num < MIC_BIAS_1 || micb_num > MIC_BIAS_4) {
  2791. pr_err_ratelimited("%s: invalid mic bias num: %d\n", __func__, micb_num);
  2792. return -EINVAL;
  2793. }
  2794. wcd939x_priv = snd_soc_component_get_drvdata(component);
  2795. if (!wcd939x_priv->dev_up) {
  2796. if ((wcd939x_priv->pullup_ref[micb_index] > 0) &&
  2797. (event == SND_SOC_DAPM_POST_PMD)) {
  2798. wcd939x_priv->pullup_ref[micb_index]--;
  2799. ret = -ENODEV;
  2800. goto done;
  2801. }
  2802. }
  2803. switch (event) {
  2804. case SND_SOC_DAPM_PRE_PMU:
  2805. wcd939x_wakeup(wcd939x_priv, true);
  2806. wcd939x_enable_micbias(wcd939x_priv, micb_num, MICB_PULLUP_ENABLE);
  2807. wcd939x_wakeup(wcd939x_priv, false);
  2808. break;
  2809. case SND_SOC_DAPM_POST_PMD:
  2810. wcd939x_wakeup(wcd939x_priv, true);
  2811. wcd939x_enable_micbias(wcd939x_priv, micb_num, MICB_PULLUP_DISABLE);
  2812. wcd939x_wakeup(wcd939x_priv, false);
  2813. break;
  2814. }
  2815. done:
  2816. return ret;
  2817. }
  2818. EXPORT_SYMBOL(wcd939x_codec_force_enable_micbias_v2);
  2819. static inline int wcd939x_tx_path_get(const char *wname,
  2820. unsigned int *path_num)
  2821. {
  2822. int ret = 0;
  2823. char *widget_name = NULL;
  2824. char *w_name = NULL;
  2825. char *path_num_char = NULL;
  2826. char *path_name = NULL;
  2827. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2828. if (!widget_name)
  2829. return -EINVAL;
  2830. w_name = widget_name;
  2831. path_name = strsep(&widget_name, " ");
  2832. if (!path_name) {
  2833. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  2834. __func__, widget_name);
  2835. ret = -EINVAL;
  2836. goto err;
  2837. }
  2838. path_num_char = strpbrk(path_name, "0123");
  2839. if (!path_num_char) {
  2840. pr_err_ratelimited("%s: tx path index not found\n",
  2841. __func__);
  2842. ret = -EINVAL;
  2843. goto err;
  2844. }
  2845. ret = kstrtouint(path_num_char, 10, path_num);
  2846. if (ret < 0)
  2847. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  2848. __func__, w_name);
  2849. err:
  2850. kfree(w_name);
  2851. return ret;
  2852. }
  2853. static int wcd939x_tx_mode_get(struct snd_kcontrol *kcontrol,
  2854. struct snd_ctl_elem_value *ucontrol)
  2855. {
  2856. struct snd_soc_component *component =
  2857. snd_soc_kcontrol_component(kcontrol);
  2858. struct wcd939x_priv *wcd939x = NULL;
  2859. int ret = 0;
  2860. unsigned int path = 0;
  2861. if (!component)
  2862. return -EINVAL;
  2863. wcd939x = snd_soc_component_get_drvdata(component);
  2864. if (!wcd939x)
  2865. return -EINVAL;
  2866. ret = wcd939x_tx_path_get(kcontrol->id.name, &path);
  2867. if (ret < 0)
  2868. return ret;
  2869. ucontrol->value.integer.value[0] = wcd939x->tx_mode[path];
  2870. return 0;
  2871. }
  2872. static int wcd939x_tx_mode_put(struct snd_kcontrol *kcontrol,
  2873. struct snd_ctl_elem_value *ucontrol)
  2874. {
  2875. struct snd_soc_component *component =
  2876. snd_soc_kcontrol_component(kcontrol);
  2877. struct wcd939x_priv *wcd939x = NULL;
  2878. u32 mode_val;
  2879. unsigned int path = 0;
  2880. int ret = 0;
  2881. if (!component)
  2882. return -EINVAL;
  2883. wcd939x = snd_soc_component_get_drvdata(component);
  2884. if (!wcd939x)
  2885. return -EINVAL;
  2886. ret = wcd939x_tx_path_get(kcontrol->id.name, &path);
  2887. if (ret)
  2888. return ret;
  2889. mode_val = ucontrol->value.enumerated.item[0];
  2890. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2891. wcd939x->tx_mode[path] = mode_val;
  2892. return 0;
  2893. }
  2894. static int wcd939x_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2895. struct snd_ctl_elem_value *ucontrol)
  2896. {
  2897. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2898. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2899. ucontrol->value.integer.value[0] = wcd939x->hph_mode;
  2900. return 0;
  2901. }
  2902. static int wcd939x_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2903. struct snd_ctl_elem_value *ucontrol)
  2904. {
  2905. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2906. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2907. u32 mode_val;
  2908. mode_val = ucontrol->value.enumerated.item[0];
  2909. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2910. if (wcd939x->variant == WCD9390) {
  2911. if (mode_val == CLS_H_HIFI || mode_val == CLS_AB_HIFI) {
  2912. dev_info_ratelimited(component->dev,
  2913. "%s:Invalid HPH Mode, default to CLS_H_ULP\n",
  2914. __func__);
  2915. mode_val = CLS_H_ULP;
  2916. }
  2917. }
  2918. if (mode_val == CLS_H_NORMAL) {
  2919. dev_info_ratelimited(component->dev,
  2920. "%s:Invalid HPH Mode, default to class_AB\n",
  2921. __func__);
  2922. mode_val = CLS_H_ULP;
  2923. }
  2924. wcd939x->hph_mode = mode_val;
  2925. return 0;
  2926. }
  2927. static int wcd939x_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2928. struct snd_ctl_elem_value *ucontrol)
  2929. {
  2930. u8 ear_pa_gain = 0;
  2931. struct snd_soc_component *component =
  2932. snd_soc_kcontrol_component(kcontrol);
  2933. ear_pa_gain = snd_soc_component_read(component,
  2934. WCD939X_EAR_COMPANDER_CTL);
  2935. ear_pa_gain = (ear_pa_gain & 0x7C) >> 2;
  2936. ucontrol->value.integer.value[0] = ear_pa_gain;
  2937. dev_dbg(component->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  2938. ear_pa_gain);
  2939. return 0;
  2940. }
  2941. static int wcd939x_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2942. struct snd_ctl_elem_value *ucontrol)
  2943. {
  2944. u8 ear_pa_gain = 0;
  2945. struct snd_soc_component *component =
  2946. snd_soc_kcontrol_component(kcontrol);
  2947. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2948. __func__, ucontrol->value.integer.value[0]);
  2949. ear_pa_gain = ucontrol->value.integer.value[0] << 2;
  2950. snd_soc_component_update_bits(component,
  2951. WCD939X_EAR_COMPANDER_CTL,
  2952. 0x7C, ear_pa_gain);
  2953. return 0;
  2954. }
  2955. /* wcd939x_codec_get_dev_num - returns swr device number
  2956. * @component: Codec instance
  2957. *
  2958. * Return: swr device number on success or negative error
  2959. * code on failure.
  2960. */
  2961. int wcd939x_codec_get_dev_num(struct snd_soc_component *component)
  2962. {
  2963. struct wcd939x_priv *wcd939x;
  2964. if (!component)
  2965. return -EINVAL;
  2966. wcd939x = snd_soc_component_get_drvdata(component);
  2967. if (!wcd939x || !wcd939x->rx_swr_dev) {
  2968. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2969. return -EINVAL;
  2970. }
  2971. return wcd939x->rx_swr_dev->dev_num;
  2972. }
  2973. EXPORT_SYMBOL(wcd939x_codec_get_dev_num);
  2974. static int wcd939x_get_compander(struct snd_kcontrol *kcontrol,
  2975. struct snd_ctl_elem_value *ucontrol)
  2976. {
  2977. struct snd_soc_component *component =
  2978. snd_soc_kcontrol_component(kcontrol);
  2979. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2980. bool hphr;
  2981. struct soc_multi_mixer_control *mc;
  2982. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2983. hphr = mc->shift;
  2984. ucontrol->value.integer.value[0] = hphr ? wcd939x->comp2_enable :
  2985. wcd939x->comp1_enable;
  2986. return 0;
  2987. }
  2988. static int wcd939x_set_compander(struct snd_kcontrol *kcontrol,
  2989. struct snd_ctl_elem_value *ucontrol)
  2990. {
  2991. struct snd_soc_component *component =
  2992. snd_soc_kcontrol_component(kcontrol);
  2993. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2994. int value = ucontrol->value.integer.value[0];
  2995. bool hphr;
  2996. struct soc_multi_mixer_control *mc;
  2997. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2998. hphr = mc->shift;
  2999. if (hphr)
  3000. wcd939x->comp2_enable = value;
  3001. else
  3002. wcd939x->comp1_enable = value;
  3003. return 0;
  3004. }
  3005. static int wcd939x_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  3006. struct snd_kcontrol *kcontrol,
  3007. int event)
  3008. {
  3009. struct snd_soc_component *component =
  3010. snd_soc_dapm_to_component(w->dapm);
  3011. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3012. struct wcd939x_pdata *pdata = NULL;
  3013. int ret = 0;
  3014. pdata = dev_get_platdata(wcd939x->dev);
  3015. if (!pdata) {
  3016. dev_err_ratelimited(component->dev, "%s: pdata is NULL\n", __func__);
  3017. return -EINVAL;
  3018. }
  3019. if (!msm_cdc_is_ondemand_supply(wcd939x->dev,
  3020. wcd939x->supplies,
  3021. pdata->regulator,
  3022. pdata->num_supplies,
  3023. "cdc-vdd-buck"))
  3024. return 0;
  3025. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  3026. w->name, event);
  3027. switch (event) {
  3028. case SND_SOC_DAPM_PRE_PMU:
  3029. if (test_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask)) {
  3030. dev_dbg(component->dev,
  3031. "%s: buck already in enabled state\n",
  3032. __func__);
  3033. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  3034. return 0;
  3035. }
  3036. ret = msm_cdc_enable_ondemand_supply(wcd939x->dev,
  3037. wcd939x->supplies,
  3038. pdata->regulator,
  3039. pdata->num_supplies,
  3040. "cdc-vdd-buck");
  3041. if (ret == -EINVAL) {
  3042. dev_err_ratelimited(component->dev, "%s: vdd buck is not enabled\n",
  3043. __func__);
  3044. return ret;
  3045. }
  3046. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  3047. /*
  3048. * 200us sleep is required after LDO is enabled as per
  3049. * HW requirement
  3050. */
  3051. usleep_range(200, 250);
  3052. break;
  3053. case SND_SOC_DAPM_POST_PMD:
  3054. set_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  3055. break;
  3056. }
  3057. return 0;
  3058. }
  3059. static int wcd939x_ldoh_get(struct snd_kcontrol *kcontrol,
  3060. struct snd_ctl_elem_value *ucontrol)
  3061. {
  3062. struct snd_soc_component *component =
  3063. snd_soc_kcontrol_component(kcontrol);
  3064. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3065. ucontrol->value.integer.value[0] = wcd939x->ldoh;
  3066. return 0;
  3067. }
  3068. static int wcd939x_ldoh_put(struct snd_kcontrol *kcontrol,
  3069. struct snd_ctl_elem_value *ucontrol)
  3070. {
  3071. struct snd_soc_component *component =
  3072. snd_soc_kcontrol_component(kcontrol);
  3073. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3074. wcd939x->ldoh = ucontrol->value.integer.value[0];
  3075. return 0;
  3076. }
  3077. const char * const tx_master_ch_text[] = {
  3078. "ZERO", "SWRM_PCM_OUT", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3",
  3079. "SWRM_TX1_CH4", "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3",
  3080. "SWRM_TX2_CH4", "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3",
  3081. "SWRM_TX3_CH4", "SWRM_PCM_IN",
  3082. };
  3083. const struct soc_enum tx_master_ch_enum =
  3084. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  3085. tx_master_ch_text);
  3086. static void wcd939x_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  3087. {
  3088. u8 ch_type = 0;
  3089. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  3090. ch_type = ADC1;
  3091. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  3092. ch_type = ADC2;
  3093. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  3094. ch_type = ADC3;
  3095. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  3096. ch_type = ADC4;
  3097. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  3098. ch_type = DMIC0;
  3099. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  3100. ch_type = DMIC1;
  3101. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  3102. ch_type = MBHC;
  3103. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  3104. ch_type = DMIC2;
  3105. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  3106. ch_type = DMIC3;
  3107. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  3108. ch_type = DMIC4;
  3109. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  3110. ch_type = DMIC5;
  3111. else if (strnstr(wname, "DMIC6", sizeof("DMIC6")))
  3112. ch_type = DMIC6;
  3113. else if (strnstr(wname, "DMIC7", sizeof("DMIC7")))
  3114. ch_type = DMIC7;
  3115. else
  3116. pr_err_ratelimited("%s: port name: %s is not listed\n", __func__, wname);
  3117. if (ch_type)
  3118. *ch_idx = wcd939x_slave_get_slave_ch_val(ch_type);
  3119. else
  3120. *ch_idx = -EINVAL;
  3121. }
  3122. static int wcd939x_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  3123. struct snd_ctl_elem_value *ucontrol)
  3124. {
  3125. struct snd_soc_component *component =
  3126. snd_soc_kcontrol_component(kcontrol);
  3127. struct wcd939x_priv *wcd939x = NULL;
  3128. int slave_ch_idx = -EINVAL;
  3129. if (component == NULL)
  3130. return -EINVAL;
  3131. wcd939x = snd_soc_component_get_drvdata(component);
  3132. if (wcd939x == NULL)
  3133. return -EINVAL;
  3134. wcd939x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  3135. if (slave_ch_idx < 0 || slave_ch_idx >= WCD939X_MAX_SLAVE_CH_TYPES)
  3136. return -EINVAL;
  3137. ucontrol->value.integer.value[0] = wcd939x_slave_get_master_ch_val(
  3138. wcd939x->tx_master_ch_map[slave_ch_idx]);
  3139. return 0;
  3140. }
  3141. static int wcd939x_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  3142. struct snd_ctl_elem_value *ucontrol)
  3143. {
  3144. struct snd_soc_component *component =
  3145. snd_soc_kcontrol_component(kcontrol);
  3146. struct wcd939x_priv *wcd939x = NULL;
  3147. int slave_ch_idx = -EINVAL, idx = 0;
  3148. if (component == NULL)
  3149. return -EINVAL;
  3150. wcd939x = snd_soc_component_get_drvdata(component);
  3151. if (wcd939x == NULL)
  3152. return -EINVAL;
  3153. wcd939x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  3154. if (slave_ch_idx < 0 || slave_ch_idx >= WCD939X_MAX_SLAVE_CH_TYPES)
  3155. return -EINVAL;
  3156. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  3157. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  3158. __func__, ucontrol->value.enumerated.item[0]);
  3159. idx = ucontrol->value.enumerated.item[0];
  3160. if (idx < 0 || idx >= ARRAY_SIZE(swr_master_ch_map))
  3161. return -EINVAL;
  3162. wcd939x->tx_master_ch_map[slave_ch_idx] = wcd939x_slave_get_master_ch(idx);
  3163. return 0;
  3164. }
  3165. static int wcd939x_bcs_get(struct snd_kcontrol *kcontrol,
  3166. struct snd_ctl_elem_value *ucontrol)
  3167. {
  3168. struct snd_soc_component *component =
  3169. snd_soc_kcontrol_component(kcontrol);
  3170. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3171. ucontrol->value.integer.value[0] = wcd939x->bcs_dis;
  3172. return 0;
  3173. }
  3174. static int wcd939x_bcs_put(struct snd_kcontrol *kcontrol,
  3175. struct snd_ctl_elem_value *ucontrol)
  3176. {
  3177. struct snd_soc_component *component =
  3178. snd_soc_kcontrol_component(kcontrol);
  3179. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3180. wcd939x->bcs_dis = ucontrol->value.integer.value[0];
  3181. return 0;
  3182. }
  3183. static const char * const tx_mode_mux_text_wcd9390[] = {
  3184. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  3185. };
  3186. static const struct soc_enum tx_mode_mux_enum_wcd9390 =
  3187. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text_wcd9390),
  3188. tx_mode_mux_text_wcd9390);
  3189. static const char * const tx_mode_mux_text[] = {
  3190. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  3191. "ADC_ULP1", "ADC_ULP2",
  3192. };
  3193. static const struct soc_enum tx_mode_mux_enum =
  3194. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  3195. tx_mode_mux_text);
  3196. static const char * const rx_hph_mode_mux_text_wcd9390[] = {
  3197. "CLS_H_INVALID", "CLS_H_INVALID_1", "CLS_H_LP", "CLS_AB",
  3198. "CLS_H_LOHIFI", "CLS_H_ULP", "CLS_H_INVALID_2", "CLS_AB_LP",
  3199. "CLS_AB_LOHIFI",
  3200. };
  3201. static const char * const wcd939x_ear_pa_gain_text[] = {
  3202. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB", "G_0_DB",
  3203. "G_M1P5_DB", "G_M3_DB", "G_M4P5_DB",
  3204. "G_M6_DB", "G_7P5_DB", "G_M9_DB",
  3205. "G_M10P5_DB", "G_M12_DB", "G_M13P5_DB",
  3206. "G_M15_DB", "G_M16P5_DB", "G_M18_DB",
  3207. };
  3208. static const struct soc_enum rx_hph_mode_mux_enum_wcd9390 =
  3209. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text_wcd9390),
  3210. rx_hph_mode_mux_text_wcd9390);
  3211. static SOC_ENUM_SINGLE_EXT_DECL(wcd939x_ear_pa_gain_enum,
  3212. wcd939x_ear_pa_gain_text);
  3213. static const char * const rx_hph_mode_mux_text[] = {
  3214. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  3215. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  3216. };
  3217. static const struct soc_enum rx_hph_mode_mux_enum =
  3218. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  3219. rx_hph_mode_mux_text);
  3220. static const struct snd_kcontrol_new wcd9390_snd_controls[] = {
  3221. SOC_ENUM_EXT("EAR PA GAIN", wcd939x_ear_pa_gain_enum,
  3222. wcd939x_ear_pa_gain_get, wcd939x_ear_pa_gain_put),
  3223. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum_wcd9390,
  3224. wcd939x_rx_hph_mode_get, wcd939x_rx_hph_mode_put),
  3225. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum_wcd9390,
  3226. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3227. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum_wcd9390,
  3228. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3229. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum_wcd9390,
  3230. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3231. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum_wcd9390,
  3232. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3233. };
  3234. static const struct snd_kcontrol_new wcd9395_snd_controls[] = {
  3235. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  3236. wcd939x_rx_hph_mode_get, wcd939x_rx_hph_mode_put),
  3237. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  3238. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3239. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  3240. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3241. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  3242. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3243. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum,
  3244. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  3245. };
  3246. static const struct snd_kcontrol_new wcd939x_snd_controls[] = {
  3247. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  3248. wcd939x_get_compander, wcd939x_set_compander),
  3249. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  3250. wcd939x_get_compander, wcd939x_set_compander),
  3251. SOC_SINGLE_EXT("LDOH Enable", SND_SOC_NOPM, 0, 1, 0,
  3252. wcd939x_ldoh_get, wcd939x_ldoh_put),
  3253. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  3254. wcd939x_bcs_get, wcd939x_bcs_put),
  3255. SOC_SINGLE_TLV("HPHL Volume", WCD939X_L_EN, 0, 20, 1, line_gain),
  3256. SOC_SINGLE_TLV("HPHR Volume", WCD939X_R_EN, 0, 20, 1, line_gain),
  3257. SOC_SINGLE_TLV("ADC1 Volume", WCD939X_TX_CH1, 0, 20, 0,
  3258. analog_gain),
  3259. SOC_SINGLE_TLV("ADC2 Volume", WCD939X_TX_CH2, 0, 20, 0,
  3260. analog_gain),
  3261. SOC_SINGLE_TLV("ADC3 Volume", WCD939X_TX_CH3, 0, 20, 0,
  3262. analog_gain),
  3263. SOC_SINGLE_TLV("ADC4 Volume", WCD939X_TX_CH4, 0, 20, 0,
  3264. analog_gain),
  3265. SOC_SINGLE_EXT("HPHL Compander", SND_SOC_NOPM, WCD939X_HPHL, 1, 0,
  3266. wcd939x_hph_compander_get, wcd939x_hph_compander_put),
  3267. SOC_SINGLE_EXT("HPHR Compander", SND_SOC_NOPM, WCD939X_HPHR, 1, 0,
  3268. wcd939x_hph_compander_get, wcd939x_hph_compander_put),
  3269. SOC_SINGLE_EXT("HPHL XTALK", SND_SOC_NOPM, WCD939X_HPHL, 1, 0,
  3270. wcd939x_hph_xtalk_get, wcd939x_hph_xtalk_put),
  3271. SOC_SINGLE_EXT("HPHR XTALK", SND_SOC_NOPM, WCD939X_HPHR, 1, 0,
  3272. wcd939x_hph_xtalk_get, wcd939x_hph_xtalk_put),
  3273. SOC_SINGLE_EXT("HPH PCM Enable", SND_SOC_NOPM, 0, 1, 0,
  3274. wcd939x_hph_pcm_enable_get, wcd939x_hph_pcm_enable_put),
  3275. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  3276. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3277. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  3278. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3279. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  3280. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3281. SOC_ENUM_EXT("ADC4 ChMap", tx_master_ch_enum,
  3282. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3283. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  3284. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3285. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  3286. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3287. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  3288. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3289. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  3290. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3291. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  3292. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3293. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  3294. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3295. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  3296. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3297. SOC_ENUM_EXT("DMIC6 ChMap", tx_master_ch_enum,
  3298. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3299. SOC_ENUM_EXT("DMIC7 ChMap", tx_master_ch_enum,
  3300. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  3301. };
  3302. static const struct snd_kcontrol_new adc1_switch[] = {
  3303. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3304. };
  3305. static const struct snd_kcontrol_new adc2_switch[] = {
  3306. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3307. };
  3308. static const struct snd_kcontrol_new adc3_switch[] = {
  3309. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3310. };
  3311. static const struct snd_kcontrol_new adc4_switch[] = {
  3312. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3313. };
  3314. static const struct snd_kcontrol_new amic1_switch[] = {
  3315. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3316. };
  3317. static const struct snd_kcontrol_new amic2_switch[] = {
  3318. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3319. };
  3320. static const struct snd_kcontrol_new amic3_switch[] = {
  3321. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3322. };
  3323. static const struct snd_kcontrol_new amic4_switch[] = {
  3324. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3325. };
  3326. static const struct snd_kcontrol_new amic5_switch[] = {
  3327. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3328. };
  3329. static const struct snd_kcontrol_new va_amic1_switch[] = {
  3330. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3331. };
  3332. static const struct snd_kcontrol_new va_amic2_switch[] = {
  3333. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3334. };
  3335. static const struct snd_kcontrol_new va_amic3_switch[] = {
  3336. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3337. };
  3338. static const struct snd_kcontrol_new va_amic4_switch[] = {
  3339. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3340. };
  3341. static const struct snd_kcontrol_new va_amic5_switch[] = {
  3342. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3343. };
  3344. static const struct snd_kcontrol_new dmic1_switch[] = {
  3345. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3346. };
  3347. static const struct snd_kcontrol_new dmic2_switch[] = {
  3348. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3349. };
  3350. static const struct snd_kcontrol_new dmic3_switch[] = {
  3351. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3352. };
  3353. static const struct snd_kcontrol_new dmic4_switch[] = {
  3354. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3355. };
  3356. static const struct snd_kcontrol_new dmic5_switch[] = {
  3357. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3358. };
  3359. static const struct snd_kcontrol_new dmic6_switch[] = {
  3360. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3361. };
  3362. static const struct snd_kcontrol_new dmic7_switch[] = {
  3363. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3364. };
  3365. static const struct snd_kcontrol_new dmic8_switch[] = {
  3366. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3367. };
  3368. static const struct snd_kcontrol_new ear_rdac_switch[] = {
  3369. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3370. };
  3371. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  3372. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3373. };
  3374. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  3375. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  3376. };
  3377. static const char * const adc1_mux_text[] = {
  3378. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4", "CH1_AMIC5"
  3379. };
  3380. static const struct soc_enum adc1_enum =
  3381. SOC_ENUM_SINGLE(WCD939X_TX_CH12_MUX, WCD939X_TX_CH12_MUX_CH1_SEL_SHIFT,
  3382. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  3383. static const struct snd_kcontrol_new tx_adc1_mux =
  3384. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  3385. static const char * const adc2_mux_text[] = {
  3386. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4", "CH2_AMIC5"
  3387. };
  3388. static const struct soc_enum adc2_enum =
  3389. SOC_ENUM_SINGLE(WCD939X_TX_CH12_MUX, WCD939X_TX_CH12_MUX_CH2_SEL_SHIFT,
  3390. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  3391. static const struct snd_kcontrol_new tx_adc2_mux =
  3392. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  3393. static const char * const adc3_mux_text[] = {
  3394. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4", "CH3_AMIC5"
  3395. };
  3396. static const struct soc_enum adc3_enum =
  3397. SOC_ENUM_SINGLE(WCD939X_TX_CH34_MUX, WCD939X_TX_CH34_MUX_CH3_SEL_SHIFT,
  3398. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  3399. static const struct snd_kcontrol_new tx_adc3_mux =
  3400. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  3401. static const char * const adc4_mux_text[] = {
  3402. "CH4_AMIC_DISABLE", "CH4_AMIC1", "CH4_AMIC3", "CH4_AMIC4", "CH4_AMIC5"
  3403. };
  3404. static const struct soc_enum adc4_enum =
  3405. SOC_ENUM_SINGLE(WCD939X_TX_CH34_MUX, WCD939X_TX_CH34_MUX_CH4_SEL_SHIFT,
  3406. ARRAY_SIZE(adc4_mux_text), adc4_mux_text);
  3407. static const struct snd_kcontrol_new tx_adc4_mux =
  3408. SOC_DAPM_ENUM("ADC4 MUX Mux", adc4_enum);
  3409. static const char * const rdac3_mux_text[] = {
  3410. "RX3", "RX1"
  3411. };
  3412. static const struct soc_enum rdac3_enum =
  3413. SOC_ENUM_SINGLE(WCD939X_CDC_EAR_PATH_CTL, 0,
  3414. ARRAY_SIZE(rdac3_mux_text), rdac3_mux_text);
  3415. static const struct snd_kcontrol_new rx_rdac3_mux =
  3416. SOC_DAPM_ENUM("RDAC3_MUX Mux", rdac3_enum);
  3417. static const char * const rx1_mux_text[] = {
  3418. "ZERO", "RX1 MUX"
  3419. };
  3420. static const struct soc_enum rx1_enum =
  3421. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 0, rx1_mux_text);
  3422. static const struct snd_kcontrol_new rx1_mux =
  3423. SOC_DAPM_ENUM("RX1 MUX Mux", rx1_enum);
  3424. static const char * const rx2_mux_text[] = {
  3425. "ZERO", "RX2 MUX"
  3426. };
  3427. static const struct soc_enum rx2_enum =
  3428. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 0, rx2_mux_text);
  3429. static const struct snd_kcontrol_new rx2_mux =
  3430. SOC_DAPM_ENUM("RX2 MUX Mux", rx2_enum);
  3431. static const char * const rx3_mux_text[] = {
  3432. "ZERO", "RX3 MUX"
  3433. };
  3434. static const struct soc_enum rx3_enum =
  3435. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 0, rx3_mux_text);
  3436. static const struct snd_kcontrol_new rx3_mux =
  3437. SOC_DAPM_ENUM("RX3 MUX Mux", rx3_enum);
  3438. static const struct snd_soc_dapm_widget wcd939x_dapm_widgets[] = {
  3439. /*input widgets*/
  3440. SND_SOC_DAPM_INPUT("AMIC1"),
  3441. SND_SOC_DAPM_INPUT("AMIC2"),
  3442. SND_SOC_DAPM_INPUT("AMIC3"),
  3443. SND_SOC_DAPM_INPUT("AMIC4"),
  3444. SND_SOC_DAPM_INPUT("AMIC5"),
  3445. SND_SOC_DAPM_INPUT("VA AMIC1"),
  3446. SND_SOC_DAPM_INPUT("VA AMIC2"),
  3447. SND_SOC_DAPM_INPUT("VA AMIC3"),
  3448. SND_SOC_DAPM_INPUT("VA AMIC4"),
  3449. SND_SOC_DAPM_INPUT("VA AMIC5"),
  3450. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  3451. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  3452. SND_SOC_DAPM_INPUT("IN3_EAR"),
  3453. /*
  3454. * These dummy widgets are null connected to WCD939x dapm input and
  3455. * output widgets which are not actual path endpoints. This ensures
  3456. * dapm doesnt set these dapm input and output widgets as endpoints.
  3457. */
  3458. SND_SOC_DAPM_INPUT("WCD_TX_DUMMY"),
  3459. SND_SOC_DAPM_OUTPUT("WCD_RX_DUMMY"),
  3460. /*tx widgets*/
  3461. SND_SOC_DAPM_ADC_E("ADC1", NULL, SND_SOC_NOPM, 0, 0,
  3462. wcd939x_codec_enable_adc,
  3463. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3464. SND_SOC_DAPM_ADC_E("ADC2", NULL, SND_SOC_NOPM, 1, 0,
  3465. wcd939x_codec_enable_adc,
  3466. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3467. SND_SOC_DAPM_ADC_E("ADC3", NULL, SND_SOC_NOPM, 2, 0,
  3468. wcd939x_codec_enable_adc,
  3469. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3470. SND_SOC_DAPM_ADC_E("ADC4", NULL, SND_SOC_NOPM, 3, 0,
  3471. wcd939x_codec_enable_adc,
  3472. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3473. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  3474. wcd939x_codec_enable_dmic,
  3475. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3476. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  3477. wcd939x_codec_enable_dmic,
  3478. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3479. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  3480. wcd939x_codec_enable_dmic,
  3481. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3482. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  3483. wcd939x_codec_enable_dmic,
  3484. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3485. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  3486. wcd939x_codec_enable_dmic,
  3487. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3488. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  3489. wcd939x_codec_enable_dmic,
  3490. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3491. SND_SOC_DAPM_ADC_E("DMIC7", NULL, SND_SOC_NOPM, 6, 0,
  3492. wcd939x_codec_enable_dmic,
  3493. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3494. SND_SOC_DAPM_ADC_E("DMIC8", NULL, SND_SOC_NOPM, 7, 0,
  3495. wcd939x_codec_enable_dmic,
  3496. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3497. SND_SOC_DAPM_MIXER_E("ADC1 REQ", SND_SOC_NOPM, 0, 0,
  3498. NULL, 0, wcd939x_enable_req,
  3499. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3500. SND_SOC_DAPM_MIXER_E("ADC2 REQ", SND_SOC_NOPM, 1, 0,
  3501. NULL, 0, wcd939x_enable_req,
  3502. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3503. SND_SOC_DAPM_MIXER_E("ADC3 REQ", SND_SOC_NOPM, 2, 0,
  3504. NULL, 0, wcd939x_enable_req,
  3505. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3506. SND_SOC_DAPM_MIXER_E("ADC4 REQ", SND_SOC_NOPM, 3, 0,
  3507. NULL, 0, wcd939x_enable_req,
  3508. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3509. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3510. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  3511. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3512. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3513. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  3514. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3515. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3516. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  3517. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3518. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3519. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  3520. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3521. SND_SOC_DAPM_MIXER_E("AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  3522. amic5_switch, ARRAY_SIZE(amic5_switch), NULL,
  3523. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3524. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  3525. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  3526. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3527. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  3528. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  3529. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3530. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  3531. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  3532. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3533. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  3534. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3535. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3536. SND_SOC_DAPM_MIXER_E("VA_AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  3537. va_amic5_switch, ARRAY_SIZE(va_amic5_switch), NULL,
  3538. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3539. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  3540. &tx_adc1_mux),
  3541. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  3542. &tx_adc2_mux),
  3543. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  3544. &tx_adc3_mux),
  3545. SND_SOC_DAPM_MUX("ADC4 MUX", SND_SOC_NOPM, 0, 0,
  3546. &tx_adc4_mux),
  3547. /*tx mixers*/
  3548. SND_SOC_DAPM_MIXER_E("ADC1_MIXER", SND_SOC_NOPM, ADC1, 0,
  3549. adc1_switch, ARRAY_SIZE(adc1_switch),
  3550. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3551. SND_SOC_DAPM_POST_PMD),
  3552. SND_SOC_DAPM_MIXER_E("ADC2_MIXER", SND_SOC_NOPM, ADC2, 0,
  3553. adc2_switch, ARRAY_SIZE(adc2_switch),
  3554. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3555. SND_SOC_DAPM_POST_PMD),
  3556. SND_SOC_DAPM_MIXER_E("ADC3_MIXER", SND_SOC_NOPM, ADC3, 0, adc3_switch,
  3557. ARRAY_SIZE(adc3_switch), wcd939x_tx_swr_ctrl,
  3558. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3559. SND_SOC_DAPM_MIXER_E("ADC4_MIXER", SND_SOC_NOPM, ADC4, 0, adc4_switch,
  3560. ARRAY_SIZE(adc4_switch), wcd939x_tx_swr_ctrl,
  3561. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3562. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3563. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3564. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3565. SND_SOC_DAPM_POST_PMD),
  3566. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3567. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3568. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3569. SND_SOC_DAPM_POST_PMD),
  3570. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3571. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3572. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3573. SND_SOC_DAPM_POST_PMD),
  3574. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3575. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3576. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3577. SND_SOC_DAPM_POST_PMD),
  3578. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3579. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3580. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3581. SND_SOC_DAPM_POST_PMD),
  3582. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3583. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3584. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3585. SND_SOC_DAPM_POST_PMD),
  3586. SND_SOC_DAPM_MIXER_E("DMIC7_MIXER", SND_SOC_NOPM, DMIC7,
  3587. 0, dmic7_switch, ARRAY_SIZE(dmic7_switch),
  3588. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3589. SND_SOC_DAPM_POST_PMD),
  3590. SND_SOC_DAPM_MIXER_E("DMIC8_MIXER", SND_SOC_NOPM, DMIC8,
  3591. 0, dmic8_switch, ARRAY_SIZE(dmic8_switch),
  3592. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3593. SND_SOC_DAPM_POST_PMD),
  3594. /* micbias widgets*/
  3595. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3596. wcd939x_codec_enable_micbias,
  3597. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3598. SND_SOC_DAPM_POST_PMD),
  3599. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3600. wcd939x_codec_enable_micbias,
  3601. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3602. SND_SOC_DAPM_POST_PMD),
  3603. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3604. wcd939x_codec_enable_micbias,
  3605. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3606. SND_SOC_DAPM_POST_PMD),
  3607. SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3608. wcd939x_codec_enable_micbias,
  3609. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3610. SND_SOC_DAPM_POST_PMD),
  3611. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  3612. wcd939x_codec_force_enable_micbias,
  3613. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3614. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  3615. wcd939x_codec_force_enable_micbias,
  3616. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3617. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  3618. wcd939x_codec_force_enable_micbias,
  3619. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3620. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  3621. wcd939x_codec_force_enable_micbias,
  3622. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3623. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  3624. wcd939x_codec_enable_vdd_buck,
  3625. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3626. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  3627. wcd939x_enable_clsh,
  3628. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3629. SND_SOC_DAPM_SUPPLY_S("CLS_H_DUMMY", 1, SND_SOC_NOPM, 0, 0,
  3630. wcd939x_clsh_dummy, SND_SOC_DAPM_POST_PMD),
  3631. /*rx widgets*/
  3632. SND_SOC_DAPM_PGA_E("EAR PGA", WCD939X_EAR, 7, 0, NULL, 0,
  3633. wcd939x_codec_enable_ear_pa,
  3634. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3635. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3636. SND_SOC_DAPM_PGA_E("HPHL PGA", WCD939X_HPH, 7, 0, NULL, 0,
  3637. wcd939x_codec_enable_hphl_pa,
  3638. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3639. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3640. SND_SOC_DAPM_PGA_E("HPHR PGA", WCD939X_HPH, 6, 0, NULL, 0,
  3641. wcd939x_codec_enable_hphr_pa,
  3642. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3643. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3644. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  3645. wcd939x_codec_hphl_dac_event,
  3646. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3647. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3648. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  3649. wcd939x_codec_hphr_dac_event,
  3650. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3651. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3652. SND_SOC_DAPM_DAC_E("RDAC3", NULL, SND_SOC_NOPM, 0, 0,
  3653. wcd939x_codec_ear_dac_event,
  3654. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3655. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  3656. SND_SOC_DAPM_MUX("RDAC3_MUX", SND_SOC_NOPM, 0, 0, &rx_rdac3_mux),
  3657. SND_SOC_DAPM_MUX_E("RX1 MUX", SND_SOC_NOPM, WCD_RX1, 0, &rx1_mux,
  3658. wcd939x_rx_mux, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU
  3659. | SND_SOC_DAPM_POST_PMD),
  3660. SND_SOC_DAPM_MUX_E("RX2 MUX", SND_SOC_NOPM, WCD_RX2, 0, &rx2_mux,
  3661. wcd939x_rx_mux, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU
  3662. | SND_SOC_DAPM_POST_PMD),
  3663. SND_SOC_DAPM_MUX_E("RX3 MUX", SND_SOC_NOPM, WCD_RX3, 0, &rx3_mux,
  3664. wcd939x_rx3_mux, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3665. SND_SOC_DAPM_MIXER_E("RX1", SND_SOC_NOPM, 0, 0, NULL, 0,
  3666. wcd939x_enable_rx1, SND_SOC_DAPM_PRE_PMU |
  3667. SND_SOC_DAPM_POST_PMD),
  3668. SND_SOC_DAPM_MIXER_E("RX2", SND_SOC_NOPM, 0, 0, NULL, 0,
  3669. wcd939x_enable_rx2, SND_SOC_DAPM_PRE_PMU |
  3670. SND_SOC_DAPM_POST_PMD),
  3671. SND_SOC_DAPM_MIXER_E("RX3", SND_SOC_NOPM, 0, 0, NULL, 0,
  3672. wcd939x_enable_rx3, SND_SOC_DAPM_PRE_PMU |
  3673. SND_SOC_DAPM_POST_PMD),
  3674. /* rx mixer widgets*/
  3675. SND_SOC_DAPM_MIXER("EAR_RDAC", SND_SOC_NOPM, 0, 0,
  3676. ear_rdac_switch, ARRAY_SIZE(ear_rdac_switch)),
  3677. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3678. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3679. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3680. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3681. /*output widgets tx*/
  3682. SND_SOC_DAPM_OUTPUT("WCD_TX_OUTPUT"),
  3683. /*output widgets rx*/
  3684. SND_SOC_DAPM_OUTPUT("EAR"),
  3685. SND_SOC_DAPM_OUTPUT("HPHL"),
  3686. SND_SOC_DAPM_OUTPUT("HPHR"),
  3687. /* micbias pull up widgets*/
  3688. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3689. wcd939x_codec_enable_micbias_pullup,
  3690. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3691. SND_SOC_DAPM_POST_PMD),
  3692. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3693. wcd939x_codec_enable_micbias_pullup,
  3694. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3695. SND_SOC_DAPM_POST_PMD),
  3696. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3697. wcd939x_codec_enable_micbias_pullup,
  3698. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3699. SND_SOC_DAPM_POST_PMD),
  3700. SND_SOC_DAPM_SUPPLY("VA MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3701. wcd939x_codec_enable_micbias_pullup,
  3702. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3703. SND_SOC_DAPM_POST_PMD),
  3704. };
  3705. static const struct snd_soc_dapm_route wcd939x_audio_map[] = {
  3706. /*ADC-1 (channel-1)*/
  3707. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3708. {"WCD_TX_OUTPUT", NULL, "ADC1_MIXER"},
  3709. {"ADC1_MIXER", "Switch", "ADC1 REQ"},
  3710. {"ADC1 REQ", NULL, "ADC1"},
  3711. {"ADC1", NULL, "ADC1 MUX"},
  3712. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3713. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3714. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3715. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3716. {"ADC1 MUX", "CH1_AMIC5", "AMIC5_MIXER"},
  3717. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3718. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3719. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3720. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3721. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3722. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3723. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3724. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3725. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3726. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3727. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3728. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3729. {"AMIC5_MIXER", "Switch", "AMIC5"},
  3730. {"AMIC5_MIXER", NULL, "VA_AMIC5_MIXER"},
  3731. {"VA_AMIC5_MIXER", "Switch", "VA AMIC5"},
  3732. /*ADC-2 (channel-2)*/
  3733. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3734. {"WCD_TX_OUTPUT", NULL, "ADC2_MIXER"},
  3735. {"ADC2_MIXER", "Switch", "ADC2 REQ"},
  3736. {"ADC2 REQ", NULL, "ADC2"},
  3737. {"ADC2", NULL, "ADC2 MUX"},
  3738. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3739. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3740. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3741. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3742. {"ADC2 MUX", "CH2_AMIC5", "AMIC5_MIXER"},
  3743. /*ADC-3 (channel-3)*/
  3744. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3745. {"WCD_TX_OUTPUT", NULL, "ADC3_MIXER"},
  3746. {"ADC3_MIXER", "Switch", "ADC3 REQ"},
  3747. {"ADC3 REQ", NULL, "ADC3"},
  3748. {"ADC3", NULL, "ADC3 MUX"},
  3749. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3750. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3751. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3752. {"ADC3 MUX", "CH3_AMIC5", "AMIC5_MIXER"},
  3753. /*ADC-4 (channel-4)*/
  3754. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3755. {"WCD_TX_OUTPUT", NULL, "ADC4_MIXER"},
  3756. {"ADC4_MIXER", "Switch", "ADC4 REQ"},
  3757. {"ADC4 REQ", NULL, "ADC4"},
  3758. {"ADC4", NULL, "ADC4 MUX"},
  3759. {"ADC4 MUX", "CH4_AMIC1", "AMIC1_MIXER"},
  3760. {"ADC4 MUX", "CH4_AMIC3", "AMIC3_MIXER"},
  3761. {"ADC4 MUX", "CH4_AMIC4", "AMIC4_MIXER"},
  3762. {"ADC4 MUX", "CH4_AMIC5", "AMIC5_MIXER"},
  3763. {"WCD_TX_OUTPUT", NULL, "DMIC1_MIXER"},
  3764. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3765. {"WCD_TX_OUTPUT", NULL, "DMIC2_MIXER"},
  3766. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3767. {"WCD_TX_OUTPUT", NULL, "DMIC3_MIXER"},
  3768. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3769. {"WCD_TX_OUTPUT", NULL, "DMIC4_MIXER"},
  3770. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3771. {"WCD_TX_OUTPUT", NULL, "DMIC5_MIXER"},
  3772. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3773. {"WCD_TX_OUTPUT", NULL, "DMIC6_MIXER"},
  3774. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3775. {"WCD_TX_OUTPUT", NULL, "DMIC7_MIXER"},
  3776. {"DMIC7_MIXER", "Switch", "DMIC7"},
  3777. {"WCD_TX_OUTPUT", NULL, "DMIC8_MIXER"},
  3778. {"DMIC8_MIXER", "Switch", "DMIC8"},
  3779. {"IN1_HPHL", NULL, "WCD_RX_DUMMY"},
  3780. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3781. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3782. {"RX1 MUX", NULL, "IN1_HPHL"},
  3783. {"RX1", NULL, "RX1 MUX"},
  3784. {"RDAC1", NULL, "RX1"},
  3785. {"HPHL_RDAC", "Switch", "RDAC1"},
  3786. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3787. {"HPHL", NULL, "HPHL PGA"},
  3788. {"IN2_HPHR", NULL, "WCD_RX_DUMMY"},
  3789. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3790. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3791. {"RX2 MUX", NULL, "IN2_HPHR"},
  3792. {"RX2", NULL, "RX2 MUX"},
  3793. {"RDAC2", NULL, "RX2"},
  3794. {"HPHR_RDAC", "Switch", "RDAC2"},
  3795. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3796. {"HPHR", NULL, "HPHR PGA"},
  3797. {"IN3_EAR", NULL, "WCD_RX_DUMMY"},
  3798. {"IN3_EAR", NULL, "VDD_BUCK"},
  3799. {"IN3_EAR", NULL, "CLS_H_DUMMY"},
  3800. {"RX3 MUX", NULL, "IN3_EAR"},
  3801. {"RX3", NULL, "RX3 MUX"},
  3802. {"RDAC3_MUX", "RX3", "RX3"},
  3803. {"RDAC3_MUX", "RX1", "RX1"},
  3804. {"RDAC3", NULL, "RDAC3_MUX"},
  3805. {"EAR_RDAC", "Switch", "RDAC3"},
  3806. {"EAR PGA", NULL, "EAR_RDAC"},
  3807. {"EAR", NULL, "EAR PGA"},
  3808. };
  3809. static ssize_t wcd939x_version_read(struct snd_info_entry *entry,
  3810. void *file_private_data,
  3811. struct file *file,
  3812. char __user *buf, size_t count,
  3813. loff_t pos)
  3814. {
  3815. struct wcd939x_priv *priv;
  3816. char buffer[WCD939X_VERSION_ENTRY_SIZE];
  3817. int len = 0;
  3818. priv = (struct wcd939x_priv *) entry->private_data;
  3819. if (!priv) {
  3820. pr_err_ratelimited("%s: wcd939x priv is null\n", __func__);
  3821. return -EINVAL;
  3822. }
  3823. switch (priv->version) {
  3824. case WCD939X_VERSION_1_0:
  3825. case WCD939X_VERSION_1_1:
  3826. len = snprintf(buffer, sizeof(buffer), "WCD939X_1_0\n");
  3827. break;
  3828. case WCD939X_VERSION_2_0:
  3829. len = snprintf(buffer, sizeof(buffer), "WCD939X_2_0\n");
  3830. break;
  3831. default:
  3832. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3833. }
  3834. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3835. }
  3836. static struct snd_info_entry_ops wcd939x_info_ops = {
  3837. .read = wcd939x_version_read,
  3838. };
  3839. static ssize_t wcd939x_variant_read(struct snd_info_entry *entry,
  3840. void *file_private_data,
  3841. struct file *file,
  3842. char __user *buf, size_t count,
  3843. loff_t pos)
  3844. {
  3845. struct wcd939x_priv *priv;
  3846. char buffer[WCD939X_VARIANT_ENTRY_SIZE];
  3847. int len = 0;
  3848. priv = (struct wcd939x_priv *) entry->private_data;
  3849. if (!priv) {
  3850. pr_err_ratelimited("%s: wcd939x priv is null\n", __func__);
  3851. return -EINVAL;
  3852. }
  3853. switch (priv->variant) {
  3854. case WCD9390:
  3855. len = snprintf(buffer, sizeof(buffer), "WCD9390\n");
  3856. break;
  3857. case WCD9395:
  3858. len = snprintf(buffer, sizeof(buffer), "WCD9395\n");
  3859. break;
  3860. default:
  3861. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3862. }
  3863. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3864. }
  3865. static struct snd_info_entry_ops wcd939x_variant_ops = {
  3866. .read = wcd939x_variant_read,
  3867. };
  3868. /*
  3869. * wcd939x_get_codec_variant
  3870. * @component: component instance
  3871. *
  3872. * Return: codec variant or -EINVAL in error.
  3873. */
  3874. int wcd939x_get_codec_variant(struct snd_soc_component *component)
  3875. {
  3876. struct wcd939x_priv *priv = NULL;
  3877. if (!component)
  3878. return -EINVAL;
  3879. priv = snd_soc_component_get_drvdata(component);
  3880. if (!priv) {
  3881. dev_err(component->dev,
  3882. "%s:wcd939x not probed\n", __func__);
  3883. return 0;
  3884. }
  3885. return priv->variant;
  3886. }
  3887. EXPORT_SYMBOL(wcd939x_get_codec_variant);
  3888. /*
  3889. * wcd939x_info_create_codec_entry - creates wcd939x module
  3890. * @codec_root: The parent directory
  3891. * @component: component instance
  3892. *
  3893. * Creates wcd939x module, variant and version entry under the given
  3894. * parent directory.
  3895. *
  3896. * Return: 0 on success or negative error code on failure.
  3897. */
  3898. int wcd939x_info_create_codec_entry(struct snd_info_entry *codec_root,
  3899. struct snd_soc_component *component)
  3900. {
  3901. struct snd_info_entry *version_entry;
  3902. struct snd_info_entry *variant_entry;
  3903. struct wcd939x_priv *priv;
  3904. struct snd_soc_card *card;
  3905. if (!codec_root || !component)
  3906. return -EINVAL;
  3907. priv = snd_soc_component_get_drvdata(component);
  3908. if (priv->entry) {
  3909. dev_dbg(priv->dev,
  3910. "%s:wcd939x module already created\n", __func__);
  3911. return 0;
  3912. }
  3913. card = component->card;
  3914. priv->entry = snd_info_create_module_entry(codec_root->module,
  3915. "wcd939x", codec_root);
  3916. if (!priv->entry) {
  3917. dev_dbg(component->dev, "%s: failed to create wcd939x entry\n",
  3918. __func__);
  3919. return -ENOMEM;
  3920. }
  3921. priv->entry->mode = S_IFDIR | 0555;
  3922. if (snd_info_register(priv->entry) < 0) {
  3923. snd_info_free_entry(priv->entry);
  3924. return -ENOMEM;
  3925. }
  3926. version_entry = snd_info_create_card_entry(card->snd_card,
  3927. "version",
  3928. priv->entry);
  3929. if (!version_entry) {
  3930. dev_dbg(component->dev, "%s: failed to create wcd939x version entry\n",
  3931. __func__);
  3932. snd_info_free_entry(priv->entry);
  3933. return -ENOMEM;
  3934. }
  3935. version_entry->private_data = priv;
  3936. version_entry->size = WCD939X_VERSION_ENTRY_SIZE;
  3937. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3938. version_entry->c.ops = &wcd939x_info_ops;
  3939. if (snd_info_register(version_entry) < 0) {
  3940. snd_info_free_entry(version_entry);
  3941. snd_info_free_entry(priv->entry);
  3942. return -ENOMEM;
  3943. }
  3944. priv->version_entry = version_entry;
  3945. variant_entry = snd_info_create_card_entry(card->snd_card,
  3946. "variant",
  3947. priv->entry);
  3948. if (!variant_entry) {
  3949. dev_dbg(component->dev, "%s: failed to create wcd939x variant entry\n",
  3950. __func__);
  3951. snd_info_free_entry(version_entry);
  3952. snd_info_free_entry(priv->entry);
  3953. return -ENOMEM;
  3954. }
  3955. variant_entry->private_data = priv;
  3956. variant_entry->size = WCD939X_VARIANT_ENTRY_SIZE;
  3957. variant_entry->content = SNDRV_INFO_CONTENT_DATA;
  3958. variant_entry->c.ops = &wcd939x_variant_ops;
  3959. if (snd_info_register(variant_entry) < 0) {
  3960. snd_info_free_entry(variant_entry);
  3961. snd_info_free_entry(version_entry);
  3962. snd_info_free_entry(priv->entry);
  3963. return -ENOMEM;
  3964. }
  3965. priv->variant_entry = variant_entry;
  3966. return 0;
  3967. }
  3968. EXPORT_SYMBOL(wcd939x_info_create_codec_entry);
  3969. static int wcd939x_set_micbias_data(struct wcd939x_priv *wcd939x,
  3970. struct wcd939x_pdata *pdata)
  3971. {
  3972. int vout_ctl_1 = 0, vout_ctl_2 = 0, vout_ctl_3 = 0, vout_ctl_4 = 0;
  3973. int rc = 0;
  3974. if (!pdata) {
  3975. dev_err(wcd939x->dev, "%s: NULL pdata\n", __func__);
  3976. return -ENODEV;
  3977. }
  3978. /* set micbias voltage */
  3979. vout_ctl_1 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  3980. vout_ctl_2 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  3981. vout_ctl_3 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  3982. vout_ctl_4 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  3983. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 || vout_ctl_3 < 0 ||
  3984. vout_ctl_4 < 0) {
  3985. rc = -EINVAL;
  3986. goto done;
  3987. }
  3988. regmap_update_bits(wcd939x->regmap, WCD939X_MICB1, 0x3F,
  3989. vout_ctl_1);
  3990. regmap_update_bits(wcd939x->regmap, WCD939X_MICB2, 0x3F,
  3991. vout_ctl_2);
  3992. regmap_update_bits(wcd939x->regmap, WCD939X_MICB3, 0x3F,
  3993. vout_ctl_3);
  3994. regmap_update_bits(wcd939x->regmap, WCD939X_MICB4, 0x3F,
  3995. vout_ctl_4);
  3996. done:
  3997. return rc;
  3998. }
  3999. static int wcd939x_soc_codec_probe(struct snd_soc_component *component)
  4000. {
  4001. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  4002. struct snd_soc_dapm_context *dapm =
  4003. snd_soc_component_get_dapm(component);
  4004. int ret = -EINVAL;
  4005. dev_info(component->dev, "%s()\n", __func__);
  4006. wcd939x = snd_soc_component_get_drvdata(component);
  4007. if (!wcd939x)
  4008. return -EINVAL;
  4009. wcd939x->component = component;
  4010. snd_soc_component_init_regmap(component, wcd939x->regmap);
  4011. devm_regmap_qti_debugfs_register(&wcd939x->tx_swr_dev->dev, wcd939x->regmap);
  4012. /*Harmonium contains only one variant i.e wcd9395*/
  4013. wcd939x->variant = WCD9395;
  4014. /* Check device tree to see if 2Vpk flag is enabled, this value should not be changed */
  4015. wcd939x->in_2Vpk_mode = of_find_property(wcd939x->dev->of_node,
  4016. "qcom,hph-2p15v-mode", NULL) != NULL;
  4017. wcd939x->fw_data = devm_kzalloc(component->dev,
  4018. sizeof(*(wcd939x->fw_data)),
  4019. GFP_KERNEL);
  4020. if (!wcd939x->fw_data) {
  4021. dev_err(component->dev, "Failed to allocate fw_data\n");
  4022. ret = -ENOMEM;
  4023. goto err;
  4024. }
  4025. set_bit(WCD9XXX_MBHC_CAL, wcd939x->fw_data->cal_bit);
  4026. ret = wcd_cal_create_hwdep(wcd939x->fw_data,
  4027. WCD9XXX_CODEC_HWDEP_NODE, component);
  4028. if (ret < 0) {
  4029. dev_err(component->dev, "%s hwdep failed %d\n", __func__, ret);
  4030. goto err_hwdep;
  4031. }
  4032. ret = wcd939x_mbhc_init(&wcd939x->mbhc, component, wcd939x->fw_data);
  4033. if (ret) {
  4034. pr_err("%s: mbhc initialization failed\n", __func__);
  4035. goto err_hwdep;
  4036. }
  4037. snd_soc_dapm_ignore_suspend(dapm, "WCD939X_AIF Playback");
  4038. snd_soc_dapm_ignore_suspend(dapm, "WCD939X_AIF Capture");
  4039. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  4040. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  4041. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  4042. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  4043. snd_soc_dapm_ignore_suspend(dapm, "AMIC5");
  4044. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  4045. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  4046. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  4047. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  4048. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC5");
  4049. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_OUTPUT");
  4050. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  4051. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  4052. snd_soc_dapm_ignore_suspend(dapm, "IN3_EAR");
  4053. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  4054. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  4055. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  4056. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_DUMMY");
  4057. snd_soc_dapm_ignore_suspend(dapm, "WCD_RX_DUMMY");
  4058. snd_soc_dapm_sync(dapm);
  4059. wcd_cls_h_init(&wcd939x->clsh_info);
  4060. wcd939x_init_reg(component);
  4061. if (wcd939x->variant == WCD9390) {
  4062. ret = snd_soc_add_component_controls(component, wcd9390_snd_controls,
  4063. ARRAY_SIZE(wcd9390_snd_controls));
  4064. if (ret < 0) {
  4065. dev_err(component->dev,
  4066. "%s: Failed to add snd ctrls for variant: %d\n",
  4067. __func__, wcd939x->variant);
  4068. goto err_hwdep;
  4069. }
  4070. }
  4071. if (wcd939x->variant == WCD9395) {
  4072. ret = snd_soc_add_component_controls(component, wcd9395_snd_controls,
  4073. ARRAY_SIZE(wcd9395_snd_controls));
  4074. if (ret < 0) {
  4075. dev_err(component->dev,
  4076. "%s: Failed to add snd ctrls for variant: %d\n",
  4077. __func__, wcd939x->variant);
  4078. goto err_hwdep;
  4079. }
  4080. }
  4081. /* Register event notifier */
  4082. wcd939x->nblock.notifier_call = wcd939x_event_notify;
  4083. if (wcd939x->register_notifier) {
  4084. ret = wcd939x->register_notifier(wcd939x->handle,
  4085. &wcd939x->nblock,
  4086. true);
  4087. if (ret) {
  4088. dev_err(component->dev,
  4089. "%s: Failed to register notifier %d\n",
  4090. __func__, ret);
  4091. return ret;
  4092. }
  4093. }
  4094. return ret;
  4095. err_hwdep:
  4096. wcd939x->fw_data = NULL;
  4097. err:
  4098. return ret;
  4099. }
  4100. static void wcd939x_soc_codec_remove(struct snd_soc_component *component)
  4101. {
  4102. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  4103. if (!wcd939x) {
  4104. dev_err(component->dev, "%s: wcd939x is already NULL\n",
  4105. __func__);
  4106. return;
  4107. }
  4108. if (wcd939x->register_notifier)
  4109. wcd939x->register_notifier(wcd939x->handle,
  4110. &wcd939x->nblock,
  4111. false);
  4112. }
  4113. static int wcd939x_soc_codec_suspend(struct snd_soc_component *component)
  4114. {
  4115. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  4116. if (!wcd939x)
  4117. return 0;
  4118. wcd939x->dapm_bias_off = true;
  4119. return 0;
  4120. }
  4121. static int wcd939x_soc_codec_resume(struct snd_soc_component *component)
  4122. {
  4123. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  4124. if (!wcd939x)
  4125. return 0;
  4126. wcd939x->dapm_bias_off = false;
  4127. return 0;
  4128. }
  4129. static struct snd_soc_component_driver soc_codec_dev_wcd939x = {
  4130. .name = WCD939X_DRV_NAME,
  4131. .probe = wcd939x_soc_codec_probe,
  4132. .remove = wcd939x_soc_codec_remove,
  4133. .controls = wcd939x_snd_controls,
  4134. .num_controls = ARRAY_SIZE(wcd939x_snd_controls),
  4135. .dapm_widgets = wcd939x_dapm_widgets,
  4136. .num_dapm_widgets = ARRAY_SIZE(wcd939x_dapm_widgets),
  4137. .dapm_routes = wcd939x_audio_map,
  4138. .num_dapm_routes = ARRAY_SIZE(wcd939x_audio_map),
  4139. .suspend = wcd939x_soc_codec_suspend,
  4140. .resume = wcd939x_soc_codec_resume,
  4141. };
  4142. static int wcd939x_reset(struct device *dev)
  4143. {
  4144. struct wcd939x_priv *wcd939x = NULL;
  4145. int rc = 0;
  4146. int value = 0;
  4147. if (!dev)
  4148. return -ENODEV;
  4149. wcd939x = dev_get_drvdata(dev);
  4150. if (!wcd939x)
  4151. return -EINVAL;
  4152. if (!wcd939x->rst_np) {
  4153. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  4154. __func__);
  4155. return -EINVAL;
  4156. }
  4157. value = msm_cdc_pinctrl_get_state(wcd939x->rst_np);
  4158. if (value > 0)
  4159. return 0;
  4160. rc = msm_cdc_pinctrl_select_sleep_state(wcd939x->rst_np);
  4161. if (rc) {
  4162. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  4163. __func__);
  4164. return rc;
  4165. }
  4166. /* 20us sleep required after pulling the reset gpio to LOW */
  4167. usleep_range(20, 30);
  4168. rc = msm_cdc_pinctrl_select_active_state(wcd939x->rst_np);
  4169. if (rc) {
  4170. dev_err_ratelimited(dev, "%s: wcd active state request fail!\n",
  4171. __func__);
  4172. return rc;
  4173. }
  4174. /* 20us sleep required after pulling the reset gpio to HIGH */
  4175. usleep_range(20, 30);
  4176. return rc;
  4177. }
  4178. static int wcd939x_read_of_property_u32(struct device *dev, const char *name,
  4179. u32 *val)
  4180. {
  4181. int rc = 0;
  4182. rc = of_property_read_u32(dev->of_node, name, val);
  4183. if (rc)
  4184. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  4185. __func__, name, dev->of_node->full_name);
  4186. return rc;
  4187. }
  4188. static void wcd939x_dt_parse_micbias_info(struct device *dev,
  4189. struct wcd939x_micbias_setting *mb)
  4190. {
  4191. u32 prop_val = 0;
  4192. int rc = 0;
  4193. /* MB1 */
  4194. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  4195. NULL)) {
  4196. rc = wcd939x_read_of_property_u32(dev,
  4197. "qcom,cdc-micbias1-mv",
  4198. &prop_val);
  4199. if (!rc)
  4200. mb->micb1_mv = prop_val;
  4201. } else {
  4202. dev_info(dev, "%s: Micbias1 DT property not found\n",
  4203. __func__);
  4204. }
  4205. /* MB2 */
  4206. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  4207. NULL)) {
  4208. rc = wcd939x_read_of_property_u32(dev,
  4209. "qcom,cdc-micbias2-mv",
  4210. &prop_val);
  4211. if (!rc)
  4212. mb->micb2_mv = prop_val;
  4213. } else {
  4214. dev_info(dev, "%s: Micbias2 DT property not found\n",
  4215. __func__);
  4216. }
  4217. /* MB3 */
  4218. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  4219. NULL)) {
  4220. rc = wcd939x_read_of_property_u32(dev,
  4221. "qcom,cdc-micbias3-mv",
  4222. &prop_val);
  4223. if (!rc)
  4224. mb->micb3_mv = prop_val;
  4225. } else {
  4226. dev_info(dev, "%s: Micbias3 DT property not found\n",
  4227. __func__);
  4228. }
  4229. /* MB4 */
  4230. if (of_find_property(dev->of_node, "qcom,cdc-micbias4-mv",
  4231. NULL)) {
  4232. rc = wcd939x_read_of_property_u32(dev,
  4233. "qcom,cdc-micbias4-mv",
  4234. &prop_val);
  4235. if (!rc)
  4236. mb->micb4_mv = prop_val;
  4237. } else {
  4238. dev_info(dev, "%s: Micbias4 DT property not found\n",
  4239. __func__);
  4240. }
  4241. }
  4242. static void init_xtalk_params(struct wcd939x_xtalk_params *xtalk)
  4243. {
  4244. xtalk->r_gnd_int_fet_mohms = 200;
  4245. xtalk->r_gnd_par_route1_mohms = 50;
  4246. xtalk->r_gnd_par_route2_mohms = 50;
  4247. xtalk->r_gnd_ext_fet_mohms = 650;
  4248. xtalk->r_conn_par_load_neg_mohms = 125;
  4249. xtalk->r_aud_int_fet_l_mohms = 200;
  4250. xtalk->r_aud_int_fet_r_mohms = 200;
  4251. xtalk->r_aud_ext_fet_l_mohms = 650;
  4252. xtalk->r_aud_ext_fet_r_mohms = 650;
  4253. xtalk->r_conn_par_load_pos_l_mohms = 7550;
  4254. xtalk->r_conn_par_load_pos_r_mohms = 7550;
  4255. xtalk->zl = 0;
  4256. xtalk->zr = 0;
  4257. xtalk->scale_l = MAX_XTALK_SCALE;
  4258. xtalk->alpha_l = MAX_XTALK_ALPHA;
  4259. xtalk->scale_r = MAX_XTALK_SCALE;
  4260. xtalk->alpha_r = MAX_XTALK_ALPHA;
  4261. xtalk->xtalk_config = XTALK_ANALOG;
  4262. }
  4263. static void parse_xtalk_param(struct device *dev, u32 default_val, u32 *prop_val_p,
  4264. char *prop)
  4265. {
  4266. int rc = 0;
  4267. if (of_find_property(dev->of_node, prop, NULL)) {
  4268. rc = wcd939x_read_of_property_u32(dev, prop, prop_val_p);
  4269. if ((!rc) && (*prop_val_p <= MAX_IMPEDANCE_MOHMS) && (*prop_val_p > 0))
  4270. return;
  4271. *prop_val_p = default_val;
  4272. dev_dbg(dev, "%s: %s OOB. Default value of %d will be used.\n", __func__, prop,
  4273. default_val);
  4274. } else {
  4275. *prop_val_p = default_val;
  4276. dev_dbg(dev, "%s: %s property not found. Default value of %d will be used.\n",
  4277. __func__, prop, default_val);
  4278. }
  4279. }
  4280. static void wcd939x_dt_parse_xtalk_info(struct device *dev, struct wcd939x_xtalk_params *xtalk)
  4281. {
  4282. u32 prop_val = 0;
  4283. int rc = 0;
  4284. init_xtalk_params(xtalk);
  4285. /* xtalk_config: Determine type of crosstalk: none (0), digital (1), or analog (2) */
  4286. if (of_find_property(dev->of_node, "qcom,xtalk-config", NULL)) {
  4287. rc = wcd939x_read_of_property_u32(dev, "qcom,xtalk-config", &prop_val);
  4288. if ((!rc) && (prop_val == XTALK_NONE || prop_val == XTALK_DIGITAL
  4289. || prop_val == XTALK_ANALOG)) {
  4290. xtalk->xtalk_config = (enum xtalk_mode) prop_val;
  4291. } else
  4292. dev_dbg(dev, "%s: qcom,xtalk-config OOB. Default value of %s used.\n",
  4293. __func__, "XTALK_NONE");
  4294. } else
  4295. dev_dbg(dev,
  4296. "%s: qcom,xtalk-config property not found. Default value of %s used.\n",
  4297. __func__, "XTALK_NONE");
  4298. if (xtalk->xtalk_config == XTALK_NONE)
  4299. goto post_get_params;
  4300. /* r_gnd_int_fet_mohms */
  4301. parse_xtalk_param(dev, xtalk->r_gnd_int_fet_mohms, &prop_val,
  4302. "qcom,xtalk-r-gnd-int-fet-mohms");
  4303. xtalk->r_gnd_int_fet_mohms = prop_val;
  4304. /* r_gnd_par_route1_mohms */
  4305. parse_xtalk_param(dev, xtalk->r_gnd_par_route1_mohms, &prop_val,
  4306. "qcom,xtalk-r-gnd-par-route1-mohms");
  4307. xtalk->r_gnd_par_route1_mohms = prop_val;
  4308. /* r_gnd_par_route2_mohms */
  4309. parse_xtalk_param(dev, xtalk->r_gnd_par_route2_mohms, &prop_val,
  4310. "qcom,xtalk-r-gnd-par-route2-mohms");
  4311. xtalk->r_gnd_par_route2_mohms = prop_val;
  4312. /* r_gnd_ext_fet_mohms */
  4313. parse_xtalk_param(dev, xtalk->r_gnd_ext_fet_mohms, &prop_val,
  4314. "qcom,xtalk-r-gnd-ext-fet-mohms");
  4315. xtalk->r_gnd_ext_fet_mohms = prop_val;
  4316. /* r_conn_par_load_neg_mohms */
  4317. parse_xtalk_param(dev, xtalk->r_conn_par_load_neg_mohms, &prop_val,
  4318. "qcom,xtalk-r-conn-par-load-neg-mohms");
  4319. xtalk->r_conn_par_load_neg_mohms = prop_val;
  4320. /* r_aud_int_fet_l_mohms */
  4321. parse_xtalk_param(dev, xtalk->r_aud_int_fet_l_mohms, &prop_val,
  4322. "qcom,xtalk-r-aud-int-fet-l-mohms");
  4323. xtalk->r_aud_int_fet_l_mohms = prop_val;
  4324. /* r_aud_int_fet_r_mohms */
  4325. parse_xtalk_param(dev, xtalk->r_aud_int_fet_r_mohms, &prop_val,
  4326. "qcom,xtalk-r-aud-int-fet-r-mohms");
  4327. xtalk->r_aud_int_fet_r_mohms = prop_val;
  4328. /* r_aud_ext_fet_l_mohms */
  4329. parse_xtalk_param(dev, xtalk->r_aud_ext_fet_l_mohms, &prop_val,
  4330. "qcom,xtalk-r-aud-ext-fet-l-mohms");
  4331. xtalk->r_aud_ext_fet_l_mohms = prop_val;
  4332. /* r_aud_ext_fet_r_mohms */
  4333. parse_xtalk_param(dev, xtalk->r_aud_ext_fet_r_mohms, &prop_val,
  4334. "qcom,xtalk-r-aud-ext-fet-r-mohms");
  4335. xtalk->r_aud_ext_fet_r_mohms = prop_val;
  4336. /* r_conn_par_load_pos_l_mohms */
  4337. parse_xtalk_param(dev, xtalk->r_conn_par_load_pos_l_mohms, &prop_val,
  4338. "qcom,xtalk-r-conn-par-load-pos-l-mohms");
  4339. xtalk->r_conn_par_load_pos_l_mohms = prop_val;
  4340. /* r_conn_par_load_pos_r_mohms */
  4341. parse_xtalk_param(dev, xtalk->r_conn_par_load_pos_r_mohms, &prop_val,
  4342. "qcom,xtalk-r-conn-par-load-pos-r-mohms");
  4343. xtalk->r_conn_par_load_pos_r_mohms = prop_val;
  4344. post_get_params:
  4345. xtalk->r_gnd_res_tot_mohms = get_r_gnd_res_tot_mohms(xtalk->r_gnd_int_fet_mohms,
  4346. xtalk->r_gnd_par_route1_mohms,
  4347. xtalk->r_gnd_par_route2_mohms,
  4348. xtalk->r_gnd_ext_fet_mohms,
  4349. xtalk->r_conn_par_load_neg_mohms);
  4350. xtalk->r_aud_res_tot_l_mohms = get_r_aud_res_tot_mohms(xtalk->r_aud_int_fet_l_mohms,
  4351. xtalk->r_aud_ext_fet_l_mohms,
  4352. xtalk->r_conn_par_load_pos_l_mohms);
  4353. xtalk->r_aud_res_tot_r_mohms = get_r_aud_res_tot_mohms(xtalk->r_aud_int_fet_r_mohms,
  4354. xtalk->r_aud_ext_fet_r_mohms,
  4355. xtalk->r_conn_par_load_pos_r_mohms);
  4356. }
  4357. static int wcd939x_reset_low(struct device *dev)
  4358. {
  4359. struct wcd939x_priv *wcd939x = NULL;
  4360. int rc = 0;
  4361. if (!dev)
  4362. return -ENODEV;
  4363. wcd939x = dev_get_drvdata(dev);
  4364. if (!wcd939x)
  4365. return -EINVAL;
  4366. if (!wcd939x->rst_np) {
  4367. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  4368. __func__);
  4369. return -EINVAL;
  4370. }
  4371. rc = msm_cdc_pinctrl_select_sleep_state(wcd939x->rst_np);
  4372. if (rc) {
  4373. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  4374. __func__);
  4375. return rc;
  4376. }
  4377. /* 20us sleep required after pulling the reset gpio to LOW */
  4378. usleep_range(20, 30);
  4379. return rc;
  4380. }
  4381. struct wcd939x_pdata *wcd939x_populate_dt_data(struct device *dev)
  4382. {
  4383. struct wcd939x_pdata *pdata = NULL;
  4384. pdata = devm_kzalloc(dev, sizeof(struct wcd939x_pdata),
  4385. GFP_KERNEL);
  4386. if (!pdata)
  4387. return NULL;
  4388. pdata->rst_np = of_parse_phandle(dev->of_node,
  4389. "qcom,wcd-rst-gpio-node", 0);
  4390. if (!pdata->rst_np) {
  4391. dev_err_ratelimited(dev, "%s: Looking up %s property in node %s failed\n",
  4392. __func__, "qcom,wcd-rst-gpio-node",
  4393. dev->of_node->full_name);
  4394. return NULL;
  4395. }
  4396. /* Parse power supplies */
  4397. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  4398. &pdata->num_supplies);
  4399. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  4400. dev_err_ratelimited(dev, "%s: no power supplies defined for codec\n",
  4401. __func__);
  4402. return NULL;
  4403. }
  4404. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  4405. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  4406. wcd939x_dt_parse_micbias_info(dev, &pdata->micbias);
  4407. wcd939x_dt_parse_xtalk_info(dev, &pdata->xtalk);
  4408. return pdata;
  4409. }
  4410. static irqreturn_t wcd939x_wd_handle_irq(int irq, void *data)
  4411. {
  4412. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  4413. __func__, irq);
  4414. return IRQ_HANDLED;
  4415. }
  4416. static struct snd_soc_dai_driver wcd939x_dai[] = {
  4417. {
  4418. .name = "wcd939x_cdc",
  4419. .playback = {
  4420. .stream_name = "WCD939X_AIF Playback",
  4421. .rates = WCD939X_RATES | WCD939X_FRAC_RATES,
  4422. .formats = WCD939X_FORMATS,
  4423. .rate_max = 384000,
  4424. .rate_min = 8000,
  4425. .channels_min = 1,
  4426. .channels_max = 4,
  4427. },
  4428. .capture = {
  4429. .stream_name = "WCD939X_AIF Capture",
  4430. .rates = WCD939X_RATES | WCD939X_FRAC_RATES,
  4431. .formats = WCD939X_FORMATS,
  4432. .rate_max = 384000,
  4433. .rate_min = 8000,
  4434. .channels_min = 1,
  4435. .channels_max = 4,
  4436. },
  4437. },
  4438. };
  4439. static const struct reg_default reg_def_1_1[] = {
  4440. {WCD939X_VBG_FINE_ADJ, 0xA5},
  4441. {WCD939X_FLYBACK_NEW_CTRL_2, 0x0},
  4442. {WCD939X_FLYBACK_NEW_CTRL_3, 0x0},
  4443. {WCD939X_FLYBACK_NEW_CTRL_4, 0x44},
  4444. {WCD939X_PA_GAIN_CTL_R, 0x80},
  4445. };
  4446. static const struct reg_default reg_def_2_0[] = {
  4447. {WCD939X_INTR_MASK_2, 0x3E},
  4448. };
  4449. static const char *version_to_str(u32 version)
  4450. {
  4451. switch (version) {
  4452. case WCD939X_VERSION_1_0:
  4453. return __stringify(WCD939X_1_0);
  4454. case WCD939X_VERSION_1_1:
  4455. return __stringify(WCD939X_1_1);
  4456. case WCD939X_VERSION_2_0:
  4457. return __stringify(WCD939X_2_0);
  4458. }
  4459. return NULL;
  4460. }
  4461. static void wcd939x_update_regmap_cache(struct wcd939x_priv *wcd939x)
  4462. {
  4463. if (wcd939x->version == WCD939X_VERSION_1_0)
  4464. return;
  4465. if (wcd939x->version >= WCD939X_VERSION_1_1) {
  4466. for (int i = 0; i < ARRAY_SIZE(reg_def_1_1); ++i)
  4467. regmap_write(wcd939x->regmap, reg_def_1_1[i].reg, reg_def_1_1[i].def);
  4468. }
  4469. if (wcd939x->version == WCD939X_VERSION_2_0) {
  4470. for (int i = 0; i < ARRAY_SIZE(reg_def_2_0); ++i)
  4471. regmap_write(wcd939x->regmap, reg_def_2_0[i].reg, reg_def_2_0[i].def);
  4472. }
  4473. }
  4474. static int wcd939x_bind(struct device *dev)
  4475. {
  4476. int ret = 0, i = 0;
  4477. struct wcd939x_pdata *pdata = dev_get_platdata(dev);
  4478. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  4479. u8 id1 = 0, status1 = 0;
  4480. /*
  4481. * Add 5msec delay to provide sufficient time for
  4482. * soundwire auto enumeration of slave devices as
  4483. * as per HW requirement.
  4484. */
  4485. usleep_range(5000, 5010);
  4486. ret = component_bind_all(dev, wcd939x);
  4487. if (ret) {
  4488. dev_err_ratelimited(dev, "%s: Slave bind failed, ret = %d\n",
  4489. __func__, ret);
  4490. return ret;
  4491. }
  4492. wcd939x->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  4493. if (!wcd939x->rx_swr_dev) {
  4494. dev_err_ratelimited(dev, "%s: Could not find RX swr slave device\n",
  4495. __func__);
  4496. ret = -ENODEV;
  4497. goto err;
  4498. }
  4499. wcd939x->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  4500. if (!wcd939x->tx_swr_dev) {
  4501. dev_err_ratelimited(dev, "%s: Could not find TX swr slave device\n",
  4502. __func__);
  4503. ret = -ENODEV;
  4504. goto err;
  4505. }
  4506. swr_init_port_params(wcd939x->tx_swr_dev, SWR_NUM_PORTS,
  4507. wcd939x->swr_tx_port_params);
  4508. /* Check WCD9395 version */
  4509. swr_read(wcd939x->tx_swr_dev, wcd939x->tx_swr_dev->dev_num,
  4510. WCD939X_CHIP_ID1, &id1, 1);
  4511. swr_read(wcd939x->tx_swr_dev, wcd939x->tx_swr_dev->dev_num,
  4512. WCD939X_STATUS_REG_1, &status1, 1);
  4513. if (id1 == 0)
  4514. wcd939x->version = ((status1 & 0x3) ? WCD939X_VERSION_1_1 : WCD939X_VERSION_1_0);
  4515. else if (id1 == 1)
  4516. wcd939x->version = WCD939X_VERSION_2_0;
  4517. wcd939x_version = wcd939x->version;
  4518. dev_info(dev, "%s: wcd9395 version: %s\n", __func__,
  4519. version_to_str(wcd939x->version));
  4520. wcd939x_regmap_config.readable_reg = wcd939x_readable_register;
  4521. wcd939x->regmap = devm_regmap_init_swr(wcd939x->tx_swr_dev,
  4522. &wcd939x_regmap_config);
  4523. if (!wcd939x->regmap) {
  4524. dev_err_ratelimited(dev, "%s: Regmap init failed\n",
  4525. __func__);
  4526. goto err;
  4527. }
  4528. wcd939x_update_regmap_cache(wcd939x);
  4529. /* Set all interupts as edge triggered */
  4530. for (i = 0; i < wcd939x_regmap_irq_chip.num_regs; i++)
  4531. regmap_write(wcd939x->regmap,
  4532. (WCD939X_INTR_LEVEL_0 + i), 0);
  4533. wcd939x_regmap_irq_chip.irq_drv_data = wcd939x;
  4534. wcd939x->irq_info.wcd_regmap_irq_chip = &wcd939x_regmap_irq_chip;
  4535. wcd939x->irq_info.codec_name = "WCD939X";
  4536. wcd939x->irq_info.regmap = wcd939x->regmap;
  4537. wcd939x->irq_info.dev = dev;
  4538. ret = wcd_irq_init(&wcd939x->irq_info, &wcd939x->virq);
  4539. if (ret) {
  4540. dev_err_ratelimited(wcd939x->dev, "%s: IRQ init failed: %d\n",
  4541. __func__, ret);
  4542. goto err;
  4543. }
  4544. wcd939x->tx_swr_dev->slave_irq = wcd939x->virq;
  4545. ret = wcd939x_set_micbias_data(wcd939x, pdata);
  4546. if (ret < 0) {
  4547. dev_err_ratelimited(dev, "%s: bad micbias pdata\n", __func__);
  4548. goto err_irq;
  4549. }
  4550. /* Request for watchdog interrupt */
  4551. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT,
  4552. "HPHR PDM WD INT", wcd939x_wd_handle_irq, NULL);
  4553. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT,
  4554. "HPHL PDM WD INT", wcd939x_wd_handle_irq, NULL);
  4555. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT,
  4556. "EAR PDM WD INT", wcd939x_wd_handle_irq, NULL);
  4557. /* Disable watchdog interrupt for HPH and EAR */
  4558. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT);
  4559. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT);
  4560. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT);
  4561. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd939x,
  4562. wcd939x_dai, ARRAY_SIZE(wcd939x_dai));
  4563. if (ret) {
  4564. dev_err_ratelimited(dev, "%s: Codec registration failed\n",
  4565. __func__);
  4566. goto err_irq;
  4567. }
  4568. wcd939x->dev_up = true;
  4569. return ret;
  4570. err_irq:
  4571. wcd_irq_exit(&wcd939x->irq_info, wcd939x->virq);
  4572. err:
  4573. component_unbind_all(dev, wcd939x);
  4574. return ret;
  4575. }
  4576. static void wcd939x_unbind(struct device *dev)
  4577. {
  4578. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  4579. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT, NULL);
  4580. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT, NULL);
  4581. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT, NULL);
  4582. wcd_irq_exit(&wcd939x->irq_info, wcd939x->virq);
  4583. snd_soc_unregister_component(dev);
  4584. component_unbind_all(dev, wcd939x);
  4585. }
  4586. static const struct of_device_id wcd939x_dt_match[] = {
  4587. { .compatible = "qcom,wcd939x-codec", .data = "wcd939x"},
  4588. {}
  4589. };
  4590. static const struct component_master_ops wcd939x_comp_ops = {
  4591. .bind = wcd939x_bind,
  4592. .unbind = wcd939x_unbind,
  4593. };
  4594. static int wcd939x_compare_of(struct device *dev, void *data)
  4595. {
  4596. return dev->of_node == data;
  4597. }
  4598. static void wcd939x_release_of(struct device *dev, void *data)
  4599. {
  4600. of_node_put(data);
  4601. }
  4602. static int wcd939x_add_slave_components(struct device *dev,
  4603. struct component_match **matchptr)
  4604. {
  4605. struct device_node *np, *rx_node, *tx_node;
  4606. np = dev->of_node;
  4607. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  4608. if (!rx_node) {
  4609. dev_err_ratelimited(dev, "%s: Rx-slave node not defined\n", __func__);
  4610. return -ENODEV;
  4611. }
  4612. of_node_get(rx_node);
  4613. component_match_add_release(dev, matchptr,
  4614. wcd939x_release_of,
  4615. wcd939x_compare_of,
  4616. rx_node);
  4617. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  4618. if (!tx_node) {
  4619. dev_err_ratelimited(dev, "%s: Tx-slave node not defined\n", __func__);
  4620. return -ENODEV;
  4621. }
  4622. of_node_get(tx_node);
  4623. component_match_add_release(dev, matchptr,
  4624. wcd939x_release_of,
  4625. wcd939x_compare_of,
  4626. tx_node);
  4627. return 0;
  4628. }
  4629. static int wcd939x_probe(struct platform_device *pdev)
  4630. {
  4631. struct component_match *match = NULL;
  4632. struct wcd939x_priv *wcd939x = NULL;
  4633. struct wcd939x_pdata *pdata = NULL;
  4634. struct wcd_ctrl_platform_data *plat_data = NULL;
  4635. struct device *dev = &pdev->dev;
  4636. int ret;
  4637. wcd939x = devm_kzalloc(dev, sizeof(struct wcd939x_priv),
  4638. GFP_KERNEL);
  4639. if (!wcd939x)
  4640. return -ENOMEM;
  4641. dev_set_drvdata(dev, wcd939x);
  4642. wcd939x->dev = dev;
  4643. pdata = wcd939x_populate_dt_data(dev);
  4644. if (!pdata) {
  4645. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  4646. return -EINVAL;
  4647. }
  4648. dev->platform_data = pdata;
  4649. wcd939x->rst_np = pdata->rst_np;
  4650. ret = msm_cdc_init_supplies(dev, &wcd939x->supplies,
  4651. pdata->regulator, pdata->num_supplies);
  4652. if (!wcd939x->supplies) {
  4653. dev_err(dev, "%s: Cannot init wcd supplies\n",
  4654. __func__);
  4655. return ret;
  4656. }
  4657. plat_data = dev_get_platdata(dev->parent);
  4658. if (!plat_data) {
  4659. dev_err(dev, "%s: platform data from parent is NULL\n",
  4660. __func__);
  4661. return -EINVAL;
  4662. }
  4663. wcd939x->handle = (void *)plat_data->handle;
  4664. if (!wcd939x->handle) {
  4665. dev_err(dev, "%s: handle is NULL\n", __func__);
  4666. return -EINVAL;
  4667. }
  4668. wcd939x->update_wcd_event = plat_data->update_wcd_event;
  4669. if (!wcd939x->update_wcd_event) {
  4670. dev_err(dev, "%s: update_wcd_event api is null!\n",
  4671. __func__);
  4672. return -EINVAL;
  4673. }
  4674. wcd939x->register_notifier = plat_data->register_notifier;
  4675. if (!wcd939x->register_notifier) {
  4676. dev_err(dev, "%s: register_notifier api is null!\n",
  4677. __func__);
  4678. return -EINVAL;
  4679. }
  4680. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd939x->supplies,
  4681. pdata->regulator,
  4682. pdata->num_supplies);
  4683. if (ret) {
  4684. dev_err(dev, "%s: wcd static supply enable failed!\n",
  4685. __func__);
  4686. return ret;
  4687. }
  4688. ret = wcd939x_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  4689. CODEC_RX);
  4690. ret |= wcd939x_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  4691. CODEC_TX);
  4692. if (ret) {
  4693. dev_err(dev, "Failed to read port mapping\n");
  4694. goto err;
  4695. }
  4696. ret = wcd939x_parse_port_params(dev, "qcom,swr-tx-port-params",
  4697. CODEC_TX);
  4698. if (ret) {
  4699. dev_err(dev, "Failed to read port params\n");
  4700. goto err;
  4701. }
  4702. mutex_init(&wcd939x->wakeup_lock);
  4703. mutex_init(&wcd939x->micb_lock);
  4704. ret = wcd939x_add_slave_components(dev, &match);
  4705. if (ret)
  4706. goto err_lock_init;
  4707. wcd939x_reset(dev);
  4708. wcd939x->wakeup = wcd939x_wakeup;
  4709. return component_master_add_with_match(dev,
  4710. &wcd939x_comp_ops, match);
  4711. err_lock_init:
  4712. mutex_destroy(&wcd939x->micb_lock);
  4713. mutex_destroy(&wcd939x->wakeup_lock);
  4714. err:
  4715. return ret;
  4716. }
  4717. static int wcd939x_remove(struct platform_device *pdev)
  4718. {
  4719. struct wcd939x_priv *wcd939x = NULL;
  4720. wcd939x = platform_get_drvdata(pdev);
  4721. component_master_del(&pdev->dev, &wcd939x_comp_ops);
  4722. mutex_destroy(&wcd939x->micb_lock);
  4723. mutex_destroy(&wcd939x->wakeup_lock);
  4724. dev_set_drvdata(&pdev->dev, NULL);
  4725. return 0;
  4726. }
  4727. #ifdef CONFIG_PM_SLEEP
  4728. static int wcd939x_suspend(struct device *dev)
  4729. {
  4730. struct wcd939x_priv *wcd939x = NULL;
  4731. int ret = 0;
  4732. struct wcd939x_pdata *pdata = NULL;
  4733. if (!dev)
  4734. return -ENODEV;
  4735. wcd939x = dev_get_drvdata(dev);
  4736. if (!wcd939x)
  4737. return -EINVAL;
  4738. pdata = dev_get_platdata(wcd939x->dev);
  4739. if (!pdata) {
  4740. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  4741. return -EINVAL;
  4742. }
  4743. if (test_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask)) {
  4744. ret = msm_cdc_disable_ondemand_supply(wcd939x->dev,
  4745. wcd939x->supplies,
  4746. pdata->regulator,
  4747. pdata->num_supplies,
  4748. "cdc-vdd-buck");
  4749. if (ret == -EINVAL) {
  4750. dev_err_ratelimited(dev, "%s: vdd buck is not disabled\n",
  4751. __func__);
  4752. return 0;
  4753. }
  4754. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  4755. }
  4756. if (wcd939x->dapm_bias_off ||
  4757. (wcd939x->component &&
  4758. (snd_soc_component_get_bias_level(wcd939x->component) ==
  4759. SND_SOC_BIAS_OFF))) {
  4760. msm_cdc_set_supplies_lpm_mode(wcd939x->dev,
  4761. wcd939x->supplies,
  4762. pdata->regulator,
  4763. pdata->num_supplies,
  4764. true);
  4765. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask);
  4766. }
  4767. return 0;
  4768. }
  4769. static int wcd939x_resume(struct device *dev)
  4770. {
  4771. struct wcd939x_priv *wcd939x = NULL;
  4772. struct wcd939x_pdata *pdata = NULL;
  4773. if (!dev)
  4774. return -ENODEV;
  4775. wcd939x = dev_get_drvdata(dev);
  4776. if (!wcd939x)
  4777. return -EINVAL;
  4778. pdata = dev_get_platdata(wcd939x->dev);
  4779. if (!pdata) {
  4780. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  4781. return -EINVAL;
  4782. }
  4783. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask)) {
  4784. msm_cdc_set_supplies_lpm_mode(wcd939x->dev,
  4785. wcd939x->supplies,
  4786. pdata->regulator,
  4787. pdata->num_supplies,
  4788. false);
  4789. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask);
  4790. }
  4791. return 0;
  4792. }
  4793. static const struct dev_pm_ops wcd939x_dev_pm_ops = {
  4794. .suspend_late = wcd939x_suspend,
  4795. .resume_early = wcd939x_resume,
  4796. };
  4797. #endif
  4798. static struct platform_driver wcd939x_codec_driver = {
  4799. .probe = wcd939x_probe,
  4800. .remove = wcd939x_remove,
  4801. .driver = {
  4802. .name = "wcd939x_codec",
  4803. .owner = THIS_MODULE,
  4804. .of_match_table = of_match_ptr(wcd939x_dt_match),
  4805. #ifdef CONFIG_PM_SLEEP
  4806. .pm = &wcd939x_dev_pm_ops,
  4807. #endif
  4808. .suppress_bind_attrs = true,
  4809. },
  4810. };
  4811. module_platform_driver(wcd939x_codec_driver);
  4812. MODULE_DESCRIPTION("WCD939X Codec driver");
  4813. MODULE_LICENSE("GPL v2");