hal_li_generic_api.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_li_api.h"
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_li_reo.h"
  21. #include "hal_rx.h"
  22. #include "hal_li_rx.h"
  23. #include "hal_tx.h"
  24. #include <hal_api_mon.h>
  25. static uint32_t hal_get_reo_qdesc_size_li(uint32_t ba_window_size, int tid)
  26. {
  27. /* Return descriptor size corresponding to window size of 2 since
  28. * we set ba_window_size to 2 while setting up REO descriptors as
  29. * a WAR to get 2k jump exception aggregates are received without
  30. * a BA session.
  31. */
  32. if (ba_window_size <= 1) {
  33. if (tid != HAL_NON_QOS_TID)
  34. return sizeof(struct rx_reo_queue) +
  35. sizeof(struct rx_reo_queue_ext);
  36. else
  37. return sizeof(struct rx_reo_queue);
  38. }
  39. if (ba_window_size <= 105)
  40. return sizeof(struct rx_reo_queue) +
  41. sizeof(struct rx_reo_queue_ext);
  42. if (ba_window_size <= 210)
  43. return sizeof(struct rx_reo_queue) +
  44. (2 * sizeof(struct rx_reo_queue_ext));
  45. return sizeof(struct rx_reo_queue) +
  46. (3 * sizeof(struct rx_reo_queue_ext));
  47. }
  48. void hal_set_link_desc_addr_li(void *desc, uint32_t cookie,
  49. qdf_dma_addr_t link_desc_paddr)
  50. {
  51. uint32_t *buf_addr = (uint32_t *)desc;
  52. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0,
  53. link_desc_paddr & 0xffffffff);
  54. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  55. (uint64_t)link_desc_paddr >> 32);
  56. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, RETURN_BUFFER_MANAGER,
  57. WBM_IDLE_DESC_LIST);
  58. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
  59. cookie);
  60. }
  61. void hal_tx_init_data_ring_li(hal_soc_handle_t hal_soc_hdl,
  62. hal_ring_handle_t hal_ring_hdl)
  63. {
  64. uint8_t *desc_addr;
  65. struct hal_srng_params srng_params;
  66. uint32_t desc_size;
  67. uint32_t num_desc;
  68. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  69. desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
  70. desc_size = sizeof(struct tcl_data_cmd);
  71. num_desc = srng_params.num_entries;
  72. while (num_desc) {
  73. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG,
  74. desc_size);
  75. desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
  76. num_desc--;
  77. }
  78. }
  79. /*
  80. * hal_rx_msdu_is_wlan_mcast_generic_li(): Check if the buffer is for multicast
  81. * address
  82. * @nbuf: Network buffer
  83. *
  84. * Returns: flag to indicate whether the nbuf has MC/BC address
  85. */
  86. static uint32_t hal_rx_msdu_is_wlan_mcast_generic_li(qdf_nbuf_t nbuf)
  87. {
  88. uint8_t *buf = qdf_nbuf_data(nbuf);
  89. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  90. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  91. return rx_attn->mcast_bcast;
  92. }
  93. /**
  94. * hal_rx_tlv_decap_format_get_li() - Get packet decap format from the TLV
  95. * @hw_desc_addr: rx tlv desc
  96. *
  97. * Return: pkt decap format
  98. */
  99. static uint32_t hal_rx_tlv_decap_format_get_li(void *hw_desc_addr)
  100. {
  101. struct rx_msdu_start *rx_msdu_start;
  102. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  103. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  104. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  105. }
  106. /**
  107. * hal_rx_dump_pkt_tlvs_li(): API to print all member elements of
  108. * RX TLVs
  109. * @ buf: pointer the pkt buffer.
  110. * @ dbg_level: log level.
  111. *
  112. * Return: void
  113. */
  114. static void hal_rx_dump_pkt_tlvs_li(hal_soc_handle_t hal_soc_hdl,
  115. uint8_t *buf, uint8_t dbg_level)
  116. {
  117. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  118. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  119. struct rx_mpdu_start *mpdu_start =
  120. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  121. struct rx_msdu_start *msdu_start =
  122. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  123. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  124. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  125. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  126. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  127. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  128. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  129. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  130. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  131. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  132. }
  133. /**
  134. * hal_rx_tlv_get_offload_info_li() - Get the offload info from TLV
  135. * @rx_tlv: RX tlv start address in buffer
  136. * @offload_info: Buffer to store the offload info
  137. *
  138. * Return: 0 on success, -EINVAL on failure.
  139. */
  140. static int
  141. hal_rx_tlv_get_offload_info_li(uint8_t *rx_tlv,
  142. struct hal_offload_info *offload_info)
  143. {
  144. offload_info->flow_id = HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv);
  145. offload_info->ipv6_proto = HAL_RX_TLV_GET_IPV6(rx_tlv);
  146. offload_info->lro_eligible = HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv);
  147. offload_info->tcp_proto = HAL_RX_TLV_GET_TCP_PROTO(rx_tlv);
  148. if (offload_info->tcp_proto) {
  149. offload_info->tcp_pure_ack =
  150. HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv);
  151. offload_info->tcp_offset = HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv);
  152. offload_info->tcp_win = HAL_RX_TLV_GET_TCP_WIN(rx_tlv);
  153. offload_info->tcp_seq_num = HAL_RX_TLV_GET_TCP_SEQ(rx_tlv);
  154. offload_info->tcp_ack_num = HAL_RX_TLV_GET_TCP_ACK(rx_tlv);
  155. }
  156. return 0;
  157. }
  158. /*
  159. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  160. * from rx attention
  161. * @buf: pointer to rx_pkt_tlvs
  162. *
  163. * Return: phy_ppdu_id
  164. */
  165. static uint16_t hal_rx_attn_phy_ppdu_id_get_li(uint8_t *buf)
  166. {
  167. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  168. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  169. uint16_t phy_ppdu_id;
  170. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  171. return phy_ppdu_id;
  172. }
  173. /**
  174. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  175. * from rx_msdu_start TLV
  176. *
  177. * @ buf: pointer to the start of RX PKT TLV headers
  178. * Return: msdu length
  179. */
  180. static uint32_t hal_rx_msdu_start_msdu_len_get_li(uint8_t *buf)
  181. {
  182. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  183. struct rx_msdu_start *msdu_start =
  184. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  185. uint32_t msdu_len;
  186. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  187. return msdu_len;
  188. }
  189. /**
  190. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  191. *
  192. * @nbuf: Network buffer
  193. * Returns: rx more fragment bit
  194. *
  195. */
  196. static uint16_t hal_rx_get_frame_ctrl_field_li(uint8_t *buf)
  197. {
  198. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  199. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  200. uint16_t frame_ctrl = 0;
  201. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  202. return frame_ctrl;
  203. }
  204. /**
  205. * hal_rx_get_proto_params_li() - Get l4 proto values from TLV
  206. * @buf: rx tlv address
  207. * @proto_params: Buffer to store proto parameters
  208. *
  209. * Return: 0 on success.
  210. */
  211. static int hal_rx_get_proto_params_li(uint8_t *buf, void *proto_params)
  212. {
  213. struct hal_proto_params *param =
  214. (struct hal_proto_params *)proto_params;
  215. param->tcp_proto = HAL_RX_TLV_GET_IP_OFFSET(buf);
  216. param->udp_proto = HAL_RX_TLV_GET_UDP_PROTO(buf);
  217. param->ipv6_proto = HAL_RX_TLV_GET_IPV6(buf);
  218. return 0;
  219. }
  220. /**
  221. * hal_rx_get_l3_l4_offsets_li() - Get l3/l4 header offset from TLV
  222. * @buf: rx tlv start address
  223. * @l3_hdr_offset: buffer to store l3 offset
  224. * @l4_hdr_offset: buffer to store l4 offset
  225. *
  226. * Return: 0 on success.
  227. */
  228. static int hal_rx_get_l3_l4_offsets_li(uint8_t *buf, uint32_t *l3_hdr_offset,
  229. uint32_t *l4_hdr_offset)
  230. {
  231. *l3_hdr_offset = HAL_RX_TLV_GET_IP_OFFSET(buf);
  232. *l4_hdr_offset = HAL_RX_TLV_GET_TCP_OFFSET(buf);
  233. return 0;
  234. }
  235. /**
  236. * hal_rx_mpdu_end_mic_err_get_li(): API to get the MIC ERR
  237. * from rx_mpdu_end TLV
  238. *
  239. * @buf: pointer to the start of RX PKT TLV headers
  240. * Return: uint32_t(mic_err)
  241. */
  242. static inline uint32_t hal_rx_mpdu_end_mic_err_get_li(uint8_t *buf)
  243. {
  244. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  245. struct rx_mpdu_end *mpdu_end =
  246. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  247. uint32_t mic_err;
  248. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  249. return mic_err;
  250. }
  251. /*
  252. * hal_rx_msdu_start_get_pkt_type_li(): API to get the pkt type
  253. * from rx_msdu_start
  254. *
  255. * @buf: pointer to the start of RX PKT TLV header
  256. * Return: uint32_t(pkt type)
  257. */
  258. static inline uint32_t hal_rx_msdu_start_get_pkt_type_li(uint8_t *buf)
  259. {
  260. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  261. struct rx_msdu_start *msdu_start =
  262. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  263. uint32_t pkt_type;
  264. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  265. return pkt_type;
  266. }
  267. /**
  268. * hal_rx_tlv_get_pn_num_li() - Get packet number from RX TLV
  269. * @buf: rx tlv address
  270. * @pn_num: buffer to store packet number
  271. *
  272. * Return: None
  273. */
  274. static inline void hal_rx_tlv_get_pn_num_li(uint8_t *buf, uint64_t *pn_num)
  275. {
  276. struct rx_pkt_tlvs *rx_pkt_tlv =
  277. (struct rx_pkt_tlvs *)buf;
  278. struct rx_mpdu_info *rx_mpdu_info_details =
  279. &rx_pkt_tlv->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  280. pn_num[0] = rx_mpdu_info_details->pn_31_0;
  281. pn_num[0] |=
  282. ((uint64_t)rx_mpdu_info_details->pn_63_32 << 32);
  283. pn_num[1] = rx_mpdu_info_details->pn_95_64;
  284. pn_num[1] |=
  285. ((uint64_t)rx_mpdu_info_details->pn_127_96 << 32);
  286. }
  287. #ifdef NO_RX_PKT_HDR_TLV
  288. /**
  289. * hal_rx_pkt_hdr_get_li() - Get rx packet header start address.
  290. * @buf: packet start address
  291. *
  292. * Return: packet data start address.
  293. */
  294. static inline uint8_t *hal_rx_pkt_hdr_get_li(uint8_t *buf)
  295. {
  296. return buf + RX_PKT_TLVS_LEN;
  297. }
  298. #else
  299. static inline uint8_t *hal_rx_pkt_hdr_get_li(uint8_t *buf)
  300. {
  301. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  302. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  303. }
  304. #endif
  305. /*
  306. * hal_rx_msdu_start_bw_get_li(): API to get the Bandwidth
  307. * Interval from rx_msdu_start
  308. *
  309. * @buf: pointer to the start of RX PKT TLV header
  310. * Return: uint32_t(bw)
  311. */
  312. static inline uint32_t hal_rx_bw_bw_get_li(uint8_t *buf)
  313. {
  314. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  315. struct rx_msdu_start *msdu_start =
  316. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  317. uint32_t bw;
  318. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  319. return bw;
  320. }
  321. /**
  322. * hal_rx_priv_info_set_in_tlv_li(): Save the private info to
  323. * the reserved bytes of rx_tlv_hdr
  324. * @buf: start of rx_tlv_hdr
  325. * @priv_data: hal_wbm_err_desc_info structure
  326. * @len: length of the private data
  327. * Return: void
  328. */
  329. static inline void
  330. hal_rx_priv_info_set_in_tlv_li(uint8_t *buf, uint8_t *priv_data,
  331. uint32_t len)
  332. {
  333. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  334. uint32_t copy_len = (len > RX_PADDING0_BYTES) ?
  335. RX_PADDING0_BYTES : len;
  336. qdf_mem_copy(pkt_tlvs->rx_padding0, priv_data, copy_len);
  337. }
  338. /**
  339. * hal_rx_priv_info_get_from_tlv_li(): retrieve the private data from
  340. * the reserved bytes of rx_tlv_hdr.
  341. * @buf: start of rx_tlv_hdr
  342. * @priv_data: hal_wbm_err_desc_info structure
  343. * @len: length of the private data
  344. * Return: void
  345. */
  346. static inline void
  347. hal_rx_priv_info_get_from_tlv_li(uint8_t *buf, uint8_t *priv_data,
  348. uint32_t len)
  349. {
  350. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  351. uint32_t copy_len = (len > RX_PADDING0_BYTES) ?
  352. RX_PADDING0_BYTES : len;
  353. qdf_mem_copy(priv_data, pkt_tlvs->rx_padding0, copy_len);
  354. }
  355. /**
  356. * hal_rx_get_tlv_size_generic_li() - Get rx packet tlv size
  357. * @rx_pkt_tlv_size: TLV size for regular RX packets
  358. * @rx_mon_pkt_tlv_size: TLV size for monitor mode packets
  359. *
  360. * Return: size of rx pkt tlv before the actual data
  361. */
  362. static void hal_rx_get_tlv_size_generic_li(uint16_t *rx_pkt_tlv_size,
  363. uint16_t *rx_mon_pkt_tlv_size)
  364. {
  365. *rx_pkt_tlv_size = RX_PKT_TLVS_LEN;
  366. *rx_mon_pkt_tlv_size = SIZE_OF_MONITOR_TLV;
  367. }
  368. /**
  369. * hal_rx_wbm_err_src_get_li() - Get WBM error source from descriptor
  370. * @ring_desc: ring descriptor
  371. *
  372. * Return: wbm error source
  373. */
  374. uint32_t hal_rx_wbm_err_src_get_li(hal_ring_desc_t ring_desc)
  375. {
  376. return HAL_WBM2SW_RELEASE_SRC_GET(ring_desc);
  377. }
  378. /**
  379. * hal_rx_ret_buf_manager_get_li() - Get return buffer manager from ring desc
  380. * @ring_desc: ring descriptor
  381. *
  382. * Return: rbm
  383. */
  384. uint8_t hal_rx_ret_buf_manager_get_li(hal_ring_desc_t ring_desc)
  385. {
  386. /*
  387. * The following macro takes buf_addr_info as argument,
  388. * but since buf_addr_info is the first field in ring_desc
  389. * Hence the following call is OK
  390. */
  391. return HAL_RX_BUF_RBM_GET(ring_desc);
  392. }
  393. /**
  394. * hal_rx_reo_buf_paddr_get_li: Gets the physical address and
  395. * cookie from the REO destination ring element
  396. *
  397. * @ rx_desc: Opaque cookie pointer used by HAL to get to
  398. * the current descriptor
  399. * @ buf_info: structure to return the buffer information
  400. * Return: void
  401. */
  402. static void hal_rx_reo_buf_paddr_get_li(hal_ring_desc_t rx_desc,
  403. struct hal_buf_info *buf_info)
  404. {
  405. struct reo_destination_ring *reo_ring =
  406. (struct reo_destination_ring *)rx_desc;
  407. buf_info->paddr =
  408. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  409. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  410. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  411. }
  412. /**
  413. * hal_rx_msdu_link_desc_set_li: Retrieves MSDU Link Descriptor to WBM
  414. *
  415. * @ hal_soc_hdl : HAL version of the SOC pointer
  416. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  417. * @ buf_addr_info : void pointer to the buffer_addr_info
  418. * @ bm_action : put in IDLE list or release to MSDU_LIST
  419. *
  420. * Return: void
  421. */
  422. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  423. static void hal_rx_msdu_link_desc_set_li(hal_soc_handle_t hal_soc_hdl,
  424. void *src_srng_desc,
  425. hal_buff_addrinfo_t buf_addr_info,
  426. uint8_t bm_action)
  427. {
  428. /*
  429. * The offsets for fields used in this function are same in
  430. * wbm_release_ring for Lithium and wbm_release_ring_tx
  431. * for Beryllium. hence we can use wbm_release_ring directly.
  432. */
  433. struct wbm_release_ring *wbm_rel_srng =
  434. (struct wbm_release_ring *)src_srng_desc;
  435. uint32_t addr_31_0;
  436. uint8_t addr_39_32;
  437. /* Structure copy !!! */
  438. wbm_rel_srng->released_buff_or_desc_addr_info =
  439. *(struct buffer_addr_info *)buf_addr_info;
  440. addr_31_0 =
  441. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  442. addr_39_32 =
  443. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  444. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  445. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  446. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING, BM_ACTION,
  447. bm_action);
  448. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  449. BUFFER_OR_DESC_TYPE,
  450. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  451. /* WBM error is indicated when any of the link descriptors given to
  452. * WBM has a NULL address, and one those paths is the link descriptors
  453. * released from host after processing RXDMA errors,
  454. * or from Rx defrag path, and we want to add an assert here to ensure
  455. * host is not releasing descriptors with NULL address.
  456. */
  457. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  458. hal_dump_wbm_rel_desc(src_srng_desc);
  459. qdf_assert_always(0);
  460. }
  461. }
  462. static
  463. void hal_rx_buf_cookie_rbm_get_li(uint32_t *buf_addr_info_hdl,
  464. hal_buf_info_t buf_info_hdl)
  465. {
  466. struct hal_buf_info *buf_info =
  467. (struct hal_buf_info *)buf_info_hdl;
  468. struct buffer_addr_info *buf_addr_info =
  469. (struct buffer_addr_info *)buf_addr_info_hdl;
  470. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  471. /*
  472. * buffer addr info is the first member of ring desc, so the typecast
  473. * can be done.
  474. */
  475. buf_info->rbm = hal_rx_ret_buf_manager_get_li
  476. ((hal_ring_desc_t)buf_addr_info);
  477. }
  478. /**
  479. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  480. * from the MSDU link descriptor
  481. *
  482. * @ hal_soc_hdl : HAL version of the SOC pointer
  483. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  484. * MSDU link descriptor (struct rx_msdu_link)
  485. *
  486. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  487. *
  488. * @num_msdus: Number of MSDUs in the MPDU
  489. *
  490. * Return: void
  491. */
  492. static inline void hal_rx_msdu_list_get_li(hal_soc_handle_t hal_soc_hdl,
  493. void *msdu_link_desc,
  494. void *hal_msdu_list,
  495. uint16_t *num_msdus)
  496. {
  497. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  498. struct rx_msdu_details *msdu_details;
  499. struct rx_msdu_desc_info *msdu_desc_info;
  500. struct hal_rx_msdu_list *msdu_list = hal_msdu_list;
  501. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  502. int i;
  503. struct hal_buf_info buf_info;
  504. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  505. hal_debug("msdu_link=%pK msdu_details=%pK", msdu_link, msdu_details);
  506. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  507. /* num_msdus received in mpdu descriptor may be incorrect
  508. * sometimes due to HW issue. Check msdu buffer address also
  509. */
  510. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  511. &msdu_details[i].buffer_addr_info_details) == 0))
  512. break;
  513. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  514. &msdu_details[i].buffer_addr_info_details) == 0) {
  515. /* set the last msdu bit in the prev msdu_desc_info */
  516. msdu_desc_info =
  517. hal_rx_msdu_desc_info_get_ptr
  518. (&msdu_details[i - 1], hal_soc);
  519. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  520. break;
  521. }
  522. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  523. hal_soc);
  524. /* set first MSDU bit or the last MSDU bit */
  525. if (!i)
  526. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  527. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  528. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  529. msdu_list->msdu_info[i].msdu_flags =
  530. hal_rx_msdu_flags_get(hal_soc_hdl, msdu_desc_info);
  531. msdu_list->msdu_info[i].msdu_len =
  532. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  533. /* addr field in buf_info will not be valid */
  534. hal_rx_buf_cookie_rbm_get_li(
  535. (uint32_t *)
  536. &msdu_details[i].buffer_addr_info_details,
  537. &buf_info);
  538. msdu_list->sw_cookie[i] = buf_info.sw_cookie;
  539. msdu_list->rbm[i] = buf_info.rbm;
  540. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  541. &msdu_details[i].buffer_addr_info_details) |
  542. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  543. &msdu_details[i].buffer_addr_info_details) << 32;
  544. hal_debug("i=%d sw_cookie=%d", i, msdu_list->sw_cookie[i]);
  545. }
  546. *num_msdus = i;
  547. }
  548. /*
  549. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  550. * rxdma ring entry.
  551. * @rxdma_entry: descriptor entry
  552. * @paddr: physical address of nbuf data pointer.
  553. * @cookie: SW cookie used as a index to SW rx desc.
  554. * @manager: who owns the nbuf (host, NSS, etc...).
  555. *
  556. */
  557. static void hal_rxdma_buff_addr_info_set_li(void *rxdma_entry,
  558. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  559. {
  560. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  561. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  562. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  563. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  564. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  565. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  566. }
  567. /**
  568. * hal_rx_get_reo_error_code_li() - Get REO error code from ring desc
  569. * @rx_desc: rx descriptor
  570. *
  571. * Return: REO error code
  572. */
  573. static uint32_t hal_rx_get_reo_error_code_li(hal_ring_desc_t rx_desc)
  574. {
  575. struct reo_destination_ring *reo_desc =
  576. (struct reo_destination_ring *)rx_desc;
  577. return HAL_RX_REO_ERROR_GET(reo_desc);
  578. }
  579. /**
  580. * hal_gen_reo_remap_val_generic_li() - Generate the reo map value
  581. * @ix0_map: mapping values for reo
  582. *
  583. * Return: IX0 reo remap register value to be written
  584. */
  585. static uint32_t
  586. hal_gen_reo_remap_val_generic_li(enum hal_reo_remap_reg remap_reg,
  587. uint8_t *ix0_map)
  588. {
  589. uint32_t ix_val = 0;
  590. switch (remap_reg) {
  591. case HAL_REO_REMAP_REG_IX0:
  592. ix_val = HAL_REO_REMAP_IX0(ix0_map[0], 0) |
  593. HAL_REO_REMAP_IX0(ix0_map[1], 1) |
  594. HAL_REO_REMAP_IX0(ix0_map[2], 2) |
  595. HAL_REO_REMAP_IX0(ix0_map[3], 3) |
  596. HAL_REO_REMAP_IX0(ix0_map[4], 4) |
  597. HAL_REO_REMAP_IX0(ix0_map[5], 5) |
  598. HAL_REO_REMAP_IX0(ix0_map[6], 6) |
  599. HAL_REO_REMAP_IX0(ix0_map[7], 7);
  600. break;
  601. case HAL_REO_REMAP_REG_IX2:
  602. ix_val = HAL_REO_REMAP_IX2(ix0_map[0], 16) |
  603. HAL_REO_REMAP_IX2(ix0_map[1], 17) |
  604. HAL_REO_REMAP_IX2(ix0_map[2], 18) |
  605. HAL_REO_REMAP_IX2(ix0_map[3], 19) |
  606. HAL_REO_REMAP_IX2(ix0_map[4], 20) |
  607. HAL_REO_REMAP_IX2(ix0_map[5], 21) |
  608. HAL_REO_REMAP_IX2(ix0_map[6], 22) |
  609. HAL_REO_REMAP_IX2(ix0_map[7], 23);
  610. break;
  611. default:
  612. break;
  613. }
  614. return ix_val;
  615. }
  616. /**
  617. * hal_rx_tlv_csum_err_get_li() - Get IP and tcp-udp checksum fail flag
  618. * @rx_tlv_hdr: start address of rx_tlv_hdr
  619. * @ip_csum_err: buffer to return ip_csum_fail flag
  620. * @tcp_udp_csum_fail: placeholder to return tcp-udp checksum fail flag
  621. *
  622. * Return: None
  623. */
  624. static inline void
  625. hal_rx_tlv_csum_err_get_li(uint8_t *rx_tlv_hdr, uint32_t *ip_csum_err,
  626. uint32_t *tcp_udp_csum_err)
  627. {
  628. *ip_csum_err = hal_rx_attn_ip_cksum_fail_get(rx_tlv_hdr);
  629. *tcp_udp_csum_err = hal_rx_attn_tcp_udp_cksum_fail_get(rx_tlv_hdr);
  630. }
  631. static
  632. void hal_rx_tlv_get_pkt_capture_flags_li(uint8_t *rx_tlv_pkt_hdr,
  633. struct hal_rx_pkt_capture_flags *flags)
  634. {
  635. struct rx_pkt_tlvs *rx_tlv_hdr = (struct rx_pkt_tlvs *)rx_tlv_pkt_hdr;
  636. struct rx_attention *rx_attn = &rx_tlv_hdr->attn_tlv.rx_attn;
  637. struct rx_mpdu_start *mpdu_start =
  638. &rx_tlv_hdr->mpdu_start_tlv.rx_mpdu_start;
  639. struct rx_mpdu_end *mpdu_end = &rx_tlv_hdr->mpdu_end_tlv.rx_mpdu_end;
  640. struct rx_msdu_start *msdu_start =
  641. &rx_tlv_hdr->msdu_start_tlv.rx_msdu_start;
  642. flags->encrypt_type = mpdu_start->rx_mpdu_info_details.encrypt_type;
  643. flags->fcs_err = mpdu_end->fcs_err;
  644. flags->fragment_flag = rx_attn->fragment_flag;
  645. flags->chan_freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  646. flags->rssi_comb = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  647. flags->tsft = msdu_start->ppdu_start_timestamp;
  648. }
  649. static uint8_t hal_rx_err_status_get_li(hal_ring_desc_t rx_desc)
  650. {
  651. return HAL_RX_ERROR_STATUS_GET(rx_desc);
  652. }
  653. static uint8_t hal_rx_reo_buf_type_get_li(hal_ring_desc_t rx_desc)
  654. {
  655. return HAL_RX_REO_BUF_TYPE_GET(rx_desc);
  656. }
  657. static inline bool
  658. hal_rx_mpdu_info_ampdu_flag_get_li(uint8_t *buf)
  659. {
  660. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  661. struct rx_mpdu_start *mpdu_start =
  662. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  663. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  664. bool ampdu_flag;
  665. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  666. return ampdu_flag;
  667. }
  668. static
  669. uint32_t hal_rx_tlv_mpdu_len_err_get_li(void *hw_desc_addr)
  670. {
  671. struct rx_attention *rx_attn;
  672. struct rx_mon_pkt_tlvs *rx_desc =
  673. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  674. rx_attn = &rx_desc->attn_tlv.rx_attn;
  675. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  676. }
  677. static
  678. uint32_t hal_rx_tlv_mpdu_fcs_err_get_li(void *hw_desc_addr)
  679. {
  680. struct rx_attention *rx_attn;
  681. struct rx_mon_pkt_tlvs *rx_desc =
  682. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  683. rx_attn = &rx_desc->attn_tlv.rx_attn;
  684. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  685. }
  686. #ifdef NO_RX_PKT_HDR_TLV
  687. static uint8_t *hal_rx_desc_get_80211_hdr_li(void *hw_desc_addr)
  688. {
  689. uint8_t *rx_pkt_hdr;
  690. struct rx_mon_pkt_tlvs *rx_desc =
  691. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  692. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  693. return rx_pkt_hdr;
  694. }
  695. #else
  696. static uint8_t *hal_rx_desc_get_80211_hdr_li(void *hw_desc_addr)
  697. {
  698. uint8_t *rx_pkt_hdr;
  699. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  700. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  701. return rx_pkt_hdr;
  702. }
  703. #endif
  704. static uint32_t hal_rx_hw_desc_mpdu_user_id_li(void *hw_desc_addr)
  705. {
  706. struct rx_mon_pkt_tlvs *rx_desc =
  707. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  708. uint32_t user_id;
  709. user_id = HAL_RX_GET_USER_TLV32_USERID(
  710. &rx_desc->mpdu_start_tlv);
  711. return user_id;
  712. }
  713. /**
  714. * hal_rx_msdu_start_msdu_len_set_li(): API to set the MSDU length
  715. * from rx_msdu_start TLV
  716. *
  717. * @buf: pointer to the start of RX PKT TLV headers
  718. * @len: msdu length
  719. *
  720. * Return: none
  721. */
  722. static inline void
  723. hal_rx_msdu_start_msdu_len_set_li(uint8_t *buf, uint32_t len)
  724. {
  725. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  726. struct rx_msdu_start *msdu_start =
  727. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  728. void *wrd1;
  729. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  730. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  731. *(uint32_t *)wrd1 |= len;
  732. }
  733. /*
  734. * hal_rx_tlv_bw_get_li(): API to get the Bandwidth
  735. * Interval from rx_msdu_start
  736. *
  737. * @buf: pointer to the start of RX PKT TLV header
  738. * Return: uint32_t(bw)
  739. */
  740. static inline uint32_t hal_rx_tlv_bw_get_li(uint8_t *buf)
  741. {
  742. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  743. struct rx_msdu_start *msdu_start =
  744. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  745. uint32_t bw;
  746. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  747. return bw;
  748. }
  749. /*
  750. * hal_rx_tlv_get_freq_li(): API to get the frequency of operating channel
  751. * from rx_msdu_start
  752. *
  753. * @buf: pointer to the start of RX PKT TLV header
  754. * Return: uint32_t(frequency)
  755. */
  756. static inline uint32_t
  757. hal_rx_tlv_get_freq_li(uint8_t *buf)
  758. {
  759. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  760. struct rx_msdu_start *msdu_start =
  761. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  762. uint32_t freq;
  763. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  764. return freq;
  765. }
  766. /**
  767. * hal_rx_tlv_sgi_get_li(): API to get the Short Gaurd
  768. * Interval from rx_msdu_start TLV
  769. *
  770. * @buf: pointer to the start of RX PKT TLV headers
  771. * Return: uint32_t(sgi)
  772. */
  773. static inline uint32_t
  774. hal_rx_tlv_sgi_get_li(uint8_t *buf)
  775. {
  776. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  777. struct rx_msdu_start *msdu_start =
  778. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  779. uint32_t sgi;
  780. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  781. return sgi;
  782. }
  783. /**
  784. * hal_rx_tlv_rate_mcs_get_li(): API to get the MCS rate
  785. * from rx_msdu_start TLV
  786. *
  787. * @buf: pointer to the start of RX PKT TLV headers
  788. * Return: uint32_t(rate_mcs)
  789. */
  790. static inline uint32_t
  791. hal_rx_tlv_rate_mcs_get_li(uint8_t *buf)
  792. {
  793. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  794. struct rx_msdu_start *msdu_start =
  795. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  796. uint32_t rate_mcs;
  797. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  798. return rate_mcs;
  799. }
  800. /*
  801. * hal_rx_tlv_get_pkt_type_li(): API to get the pkt type
  802. * from rx_msdu_start
  803. *
  804. * @buf: pointer to the start of RX PKT TLV header
  805. * Return: uint32_t(pkt type)
  806. */
  807. static inline uint32_t hal_rx_tlv_get_pkt_type_li(uint8_t *buf)
  808. {
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_msdu_start *msdu_start =
  811. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  812. uint32_t pkt_type;
  813. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  814. return pkt_type;
  815. }
  816. /**
  817. * hal_rx_tlv_mic_err_get_li(): API to get the MIC ERR
  818. * from rx_mpdu_end TLV
  819. *
  820. * @buf: pointer to the start of RX PKT TLV headers
  821. * Return: uint32_t(mic_err)
  822. */
  823. static inline uint32_t
  824. hal_rx_tlv_mic_err_get_li(uint8_t *buf)
  825. {
  826. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  827. struct rx_mpdu_end *mpdu_end =
  828. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  829. uint32_t mic_err;
  830. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  831. return mic_err;
  832. }
  833. /**
  834. * hal_rx_tlv_decrypt_err_get_li(): API to get the Decrypt ERR
  835. * from rx_mpdu_end TLV
  836. *
  837. * @buf: pointer to the start of RX PKT TLV headers
  838. * Return: uint32_t(decrypt_err)
  839. */
  840. static inline uint32_t
  841. hal_rx_tlv_decrypt_err_get_li(uint8_t *buf)
  842. {
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_mpdu_end *mpdu_end =
  845. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  846. uint32_t decrypt_err;
  847. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  848. return decrypt_err;
  849. }
  850. /*
  851. * hal_rx_tlv_first_mpdu_get_li(): get fist_mpdu bit from rx attention
  852. * @buf: pointer to rx_pkt_tlvs
  853. *
  854. * reutm: uint32_t(first_msdu)
  855. */
  856. static inline uint32_t
  857. hal_rx_tlv_first_mpdu_get_li(uint8_t *buf)
  858. {
  859. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  860. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  861. uint32_t first_mpdu;
  862. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  863. return first_mpdu;
  864. }
  865. /*
  866. * hal_rx_msdu_get_keyid_li(): API to get the key id if the decrypted packet
  867. * from rx_msdu_end
  868. *
  869. * @buf: pointer to the start of RX PKT TLV header
  870. * Return: uint32_t(key id)
  871. */
  872. static inline uint8_t
  873. hal_rx_msdu_get_keyid_li(uint8_t *buf)
  874. {
  875. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  876. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  877. uint32_t keyid_octet;
  878. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  879. return keyid_octet & 0x3;
  880. }
  881. /*
  882. * hal_rx_tlv_get_is_decrypted_li(): API to get the decrypt status of the
  883. * packet from rx_attention
  884. *
  885. * @buf: pointer to the start of RX PKT TLV header
  886. * Return: uint32_t(decryt status)
  887. */
  888. static inline uint32_t
  889. hal_rx_tlv_get_is_decrypted_li(uint8_t *buf)
  890. {
  891. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  892. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  893. uint32_t is_decrypt = 0;
  894. uint32_t decrypt_status;
  895. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  896. if (!decrypt_status)
  897. is_decrypt = 1;
  898. return is_decrypt;
  899. }
  900. /**
  901. * hal_rx_msdu_reo_dst_ind_get_li: Gets the REO
  902. * destination ring ID from the msdu desc info
  903. *
  904. * @ hal_soc_hdl : HAL version of the SOC pointer
  905. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  906. * the current descriptor
  907. *
  908. * Return: dst_ind (REO destination ring ID)
  909. */
  910. static inline uint32_t
  911. hal_rx_msdu_reo_dst_ind_get_li(hal_soc_handle_t hal_soc_hdl,
  912. void *msdu_link_desc)
  913. {
  914. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  915. struct rx_msdu_details *msdu_details;
  916. struct rx_msdu_desc_info *msdu_desc_info;
  917. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  918. uint32_t dst_ind;
  919. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  920. /* The first msdu in the link should exsist */
  921. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  922. hal_soc);
  923. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  924. return dst_ind;
  925. }
  926. static inline void
  927. hal_mpdu_desc_info_set_li(hal_soc_handle_t hal_soc_hdl,
  928. void *mpdu_desc, uint32_t seq_no)
  929. {
  930. struct rx_mpdu_desc_info *mpdu_desc_info =
  931. (struct rx_mpdu_desc_info *)mpdu_desc;
  932. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  933. MSDU_COUNT, 0x1);
  934. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  935. MPDU_SEQUENCE_NUMBER, seq_no);
  936. /* unset frag bit */
  937. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  938. FRAGMENT_FLAG, 0x0);
  939. /* set sa/da valid bits */
  940. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  941. SA_IS_VALID, 0x1);
  942. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  943. DA_IS_VALID, 0x1);
  944. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  945. RAW_MPDU, 0x0);
  946. }
  947. static inline void
  948. hal_msdu_desc_info_set_li(hal_soc_handle_t hal_soc_hdl,
  949. void *msdu_desc, uint32_t dst_ind,
  950. uint32_t nbuf_len)
  951. {
  952. struct rx_msdu_desc_info *msdu_desc_info =
  953. (struct rx_msdu_desc_info *)msdu_desc;
  954. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  955. FIRST_MSDU_IN_MPDU_FLAG, 1);
  956. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  957. LAST_MSDU_IN_MPDU_FLAG, 1);
  958. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  959. MSDU_CONTINUATION, 0x0);
  960. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  961. REO_DESTINATION_INDICATION,
  962. dst_ind);
  963. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  964. MSDU_LENGTH, nbuf_len);
  965. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  966. SA_IS_VALID, 1);
  967. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  968. DA_IS_VALID, 1);
  969. }
  970. static QDF_STATUS hal_reo_status_update_li(hal_soc_handle_t hal_soc_hdl,
  971. hal_ring_desc_t reo_desc,
  972. void *st_handle,
  973. uint32_t tlv, int *num_ref)
  974. {
  975. union hal_reo_status *reo_status_ref;
  976. reo_status_ref = (union hal_reo_status *)st_handle;
  977. switch (tlv) {
  978. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  979. hal_reo_queue_stats_status_li(reo_desc,
  980. &reo_status_ref->queue_status,
  981. hal_soc_hdl);
  982. *num_ref = reo_status_ref->queue_status.header.cmd_num;
  983. break;
  984. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  985. hal_reo_flush_queue_status_li(reo_desc,
  986. &reo_status_ref->fl_queue_status,
  987. hal_soc_hdl);
  988. *num_ref = reo_status_ref->fl_queue_status.header.cmd_num;
  989. break;
  990. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  991. hal_reo_flush_cache_status_li(reo_desc,
  992. &reo_status_ref->fl_cache_status,
  993. hal_soc_hdl);
  994. *num_ref = reo_status_ref->fl_cache_status.header.cmd_num;
  995. break;
  996. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  997. hal_reo_unblock_cache_status_li(
  998. reo_desc, hal_soc_hdl,
  999. &reo_status_ref->unblk_cache_status);
  1000. *num_ref = reo_status_ref->unblk_cache_status.header.cmd_num;
  1001. break;
  1002. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1003. hal_reo_flush_timeout_list_status_li(
  1004. reo_desc,
  1005. &reo_status_ref->fl_timeout_status,
  1006. hal_soc_hdl);
  1007. *num_ref = reo_status_ref->fl_timeout_status.header.cmd_num;
  1008. break;
  1009. case HAL_REO_DESC_THRES_STATUS_TLV:
  1010. hal_reo_desc_thres_reached_status_li(
  1011. reo_desc,
  1012. &reo_status_ref->thres_status,
  1013. hal_soc_hdl);
  1014. *num_ref = reo_status_ref->thres_status.header.cmd_num;
  1015. break;
  1016. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1017. hal_reo_rx_update_queue_status_li(
  1018. reo_desc,
  1019. &reo_status_ref->rx_queue_status,
  1020. hal_soc_hdl);
  1021. *num_ref = reo_status_ref->rx_queue_status.header.cmd_num;
  1022. break;
  1023. default:
  1024. QDF_TRACE(QDF_MODULE_ID_DP_REO, QDF_TRACE_LEVEL_WARN,
  1025. "hal_soc %pK: no handler for TLV:%d",
  1026. hal_soc_hdl, tlv);
  1027. return QDF_STATUS_E_FAILURE;
  1028. } /* switch */
  1029. return QDF_STATUS_SUCCESS;
  1030. }
  1031. /**
  1032. * hal_hw_txrx_default_ops_attach_li() - Attach the default hal ops for
  1033. * lithium chipsets.
  1034. * @hal_soc_hdl: HAL soc handle
  1035. *
  1036. * Return: None
  1037. */
  1038. void hal_hw_txrx_default_ops_attach_li(struct hal_soc *hal_soc)
  1039. {
  1040. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_li;
  1041. hal_soc->ops->hal_set_link_desc_addr = hal_set_link_desc_addr_li;
  1042. hal_soc->ops->hal_tx_init_data_ring = hal_tx_init_data_ring_li;
  1043. hal_soc->ops->hal_get_ba_aging_timeout = hal_get_ba_aging_timeout_li;
  1044. hal_soc->ops->hal_set_ba_aging_timeout = hal_set_ba_aging_timeout_li;
  1045. hal_soc->ops->hal_get_reo_reg_base_offset =
  1046. hal_get_reo_reg_base_offset_li;
  1047. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_li;
  1048. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1049. hal_rx_msdu_is_wlan_mcast_generic_li;
  1050. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1051. hal_rx_tlv_decap_format_get_li;
  1052. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_li;
  1053. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1054. hal_rx_tlv_get_offload_info_li;
  1055. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1056. hal_rx_attn_phy_ppdu_id_get_li;
  1057. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_attn_msdu_done_get_li;
  1058. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1059. hal_rx_msdu_start_msdu_len_get_li;
  1060. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1061. hal_rx_get_frame_ctrl_field_li;
  1062. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_li;
  1063. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_li;
  1064. hal_soc->ops->hal_rx_reo_buf_paddr_get = hal_rx_reo_buf_paddr_get_li;
  1065. hal_soc->ops->hal_rx_msdu_link_desc_set = hal_rx_msdu_link_desc_set_li;
  1066. hal_soc->ops->hal_rx_buf_cookie_rbm_get = hal_rx_buf_cookie_rbm_get_li;
  1067. hal_soc->ops->hal_rx_ret_buf_manager_get =
  1068. hal_rx_ret_buf_manager_get_li;
  1069. hal_soc->ops->hal_rxdma_buff_addr_info_set =
  1070. hal_rxdma_buff_addr_info_set_li;
  1071. hal_soc->ops->hal_rx_msdu_flags_get = hal_rx_msdu_flags_get_li;
  1072. hal_soc->ops->hal_rx_get_reo_error_code = hal_rx_get_reo_error_code_li;
  1073. hal_soc->ops->hal_gen_reo_remap_val =
  1074. hal_gen_reo_remap_val_generic_li;
  1075. hal_soc->ops->hal_rx_tlv_csum_err_get =
  1076. hal_rx_tlv_csum_err_get_li;
  1077. hal_soc->ops->hal_rx_mpdu_desc_info_get =
  1078. hal_rx_mpdu_desc_info_get_li;
  1079. hal_soc->ops->hal_rx_err_status_get = hal_rx_err_status_get_li;
  1080. hal_soc->ops->hal_rx_reo_buf_type_get = hal_rx_reo_buf_type_get_li;
  1081. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_li;
  1082. hal_soc->ops->hal_rx_wbm_err_src_get = hal_rx_wbm_err_src_get_li;
  1083. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1084. hal_rx_priv_info_set_in_tlv_li;
  1085. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1086. hal_rx_priv_info_get_from_tlv_li;
  1087. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1088. hal_rx_mpdu_info_ampdu_flag_get_li;
  1089. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1090. hal_rx_tlv_mpdu_len_err_get_li;
  1091. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1092. hal_rx_tlv_mpdu_fcs_err_get_li;
  1093. hal_soc->ops->hal_reo_send_cmd = hal_reo_send_cmd_li;
  1094. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1095. hal_rx_tlv_get_pkt_capture_flags_li;
  1096. hal_soc->ops->hal_rx_desc_get_80211_hdr = hal_rx_desc_get_80211_hdr_li;
  1097. hal_soc->ops->hal_rx_hw_desc_mpdu_user_id =
  1098. hal_rx_hw_desc_mpdu_user_id_li;
  1099. hal_soc->ops->hal_reo_qdesc_setup = hal_reo_qdesc_setup_li;
  1100. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1101. hal_rx_msdu_start_msdu_len_set_li;
  1102. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_li;
  1103. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_li;
  1104. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_li;
  1105. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_li;
  1106. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_li;
  1107. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1108. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1109. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1110. hal_rx_tlv_decrypt_err_get_li;
  1111. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_li;
  1112. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1113. hal_rx_tlv_get_is_decrypted_li;
  1114. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_li;
  1115. hal_soc->ops->hal_rx_msdu_reo_dst_ind_get =
  1116. hal_rx_msdu_reo_dst_ind_get_li;
  1117. hal_soc->ops->hal_msdu_desc_info_set = hal_msdu_desc_info_set_li;
  1118. hal_soc->ops->hal_mpdu_desc_info_set = hal_mpdu_desc_info_set_li;
  1119. hal_soc->ops->hal_reo_status_update = hal_reo_status_update_li;
  1120. hal_soc->ops->hal_get_tlv_hdr_size = hal_get_tlv_hdr_size_li;
  1121. }