sde_crtc.c 233 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include "sde_kms.h"
  32. #include "sde_hw_lm.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_hw_dspp.h"
  35. #include "sde_crtc.h"
  36. #include "sde_plane.h"
  37. #include "sde_hw_util.h"
  38. #include "sde_hw_catalog.h"
  39. #include "sde_color_processing.h"
  40. #include "sde_encoder.h"
  41. #include "sde_connector.h"
  42. #include "sde_vbif.h"
  43. #include "sde_power_handle.h"
  44. #include "sde_core_perf.h"
  45. #include "sde_trace.h"
  46. #include "msm_drv.h"
  47. #include "sde_vm.h"
  48. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  49. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  50. /* Max number of planes with hw fences within one commit */
  51. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  52. /* Wait for at most 2 vsync for spec fence bind */
  53. #define SPEC_FENCE_TIMEOUT_MS 84
  54. struct sde_crtc_custom_events {
  55. u32 event;
  56. int (*func)(struct drm_crtc *crtc, bool en,
  57. struct sde_irq_callback *irq);
  58. };
  59. struct vblank_work {
  60. struct kthread_work work;
  61. int crtc_id;
  62. bool enable;
  63. struct msm_drm_private *priv;
  64. };
  65. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  66. bool en, struct sde_irq_callback *ad_irq);
  67. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  68. bool en, struct sde_irq_callback *idle_irq);
  69. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  70. bool en, struct sde_irq_callback *idle_irq);
  71. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  72. struct sde_irq_callback *noirq);
  73. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *idle_irq);
  75. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  76. struct sde_crtc_state *cstate,
  77. void __user *usr_ptr);
  78. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  79. bool en, struct sde_irq_callback *irq);
  80. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  81. bool en, struct sde_irq_callback *irq);
  82. static struct sde_crtc_custom_events custom_events[] = {
  83. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  84. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  85. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  86. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  87. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  88. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  89. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  90. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  91. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  92. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  93. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  94. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  95. };
  96. /* default input fence timeout, in ms */
  97. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  98. /*
  99. * The default input fence timeout is 2 seconds while max allowed
  100. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  101. * tolerance limit.
  102. */
  103. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  104. /* layer mixer index on sde_crtc */
  105. #define LEFT_MIXER 0
  106. #define RIGHT_MIXER 1
  107. #define MISR_BUFF_SIZE 256
  108. /*
  109. * Time period for fps calculation in micro seconds.
  110. * Default value is set to 1 sec.
  111. */
  112. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  113. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  114. #define MAX_FRAME_COUNT 1000
  115. #define MILI_TO_MICRO 1000
  116. #define SKIP_STAGING_PIPE_ZPOS 255
  117. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  118. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  119. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  120. struct drm_crtc_state *state);
  121. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  122. {
  123. struct msm_drm_private *priv;
  124. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  125. SDE_ERROR("invalid crtc\n");
  126. return NULL;
  127. }
  128. priv = crtc->dev->dev_private;
  129. if (!priv || !priv->kms) {
  130. SDE_ERROR("invalid kms\n");
  131. return NULL;
  132. }
  133. return to_sde_kms(priv->kms);
  134. }
  135. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  136. {
  137. struct drm_connector *conn;
  138. struct drm_connector_list_iter conn_iter;
  139. enum sde_wb_usage_type usage_type = 0;
  140. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  141. drm_for_each_connector_iter(conn, &conn_iter) {
  142. if (conn->state && (conn->state->crtc == crtc)
  143. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  144. usage_type = sde_connector_get_property(conn->state,
  145. CONNECTOR_PROP_WB_USAGE_TYPE);
  146. break;
  147. }
  148. }
  149. drm_connector_list_iter_end(&conn_iter);
  150. return usage_type;
  151. }
  152. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  153. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  154. {
  155. struct drm_connector *conn;
  156. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  157. struct drm_connector_list_iter conn_iter;
  158. int i;
  159. if (crtc_state->state) {
  160. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  161. if (conn_state && (conn_state->crtc == crtc)
  162. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  163. virt_conn_state = conn_state;
  164. break;
  165. }
  166. }
  167. } else {
  168. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  169. drm_for_each_connector_iter(conn, &conn_iter) {
  170. if (conn->state && (conn->state->crtc == crtc)
  171. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  172. virt_conn_state = conn->state;
  173. break;
  174. }
  175. }
  176. drm_connector_list_iter_end(&conn_iter);
  177. }
  178. return virt_conn_state;
  179. }
  180. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  181. struct drm_display_mode *mode, u32 *width, u32 *height)
  182. {
  183. struct sde_crtc *sde_crtc;
  184. struct sde_crtc_state *cstate;
  185. struct drm_connector_state *virt_conn_state;
  186. struct sde_connector_state *virt_cstate;
  187. *width = 0;
  188. *height = 0;
  189. if (!crtc || !crtc_state || !mode)
  190. return;
  191. sde_crtc = to_sde_crtc(crtc);
  192. cstate = to_sde_crtc_state(crtc_state);
  193. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  194. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  195. if (cstate->num_ds_enabled) {
  196. *width = cstate->ds_cfg[0].lm_width;
  197. *height = cstate->ds_cfg[0].lm_height;
  198. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  199. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  200. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  201. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  202. } else {
  203. *width = mode->hdisplay / sde_crtc->num_mixers;
  204. *height = mode->vdisplay;
  205. }
  206. }
  207. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  208. struct drm_display_mode *mode, u32 *width, u32 *height)
  209. {
  210. struct sde_crtc *sde_crtc;
  211. struct sde_crtc_state *cstate;
  212. struct drm_connector_state *virt_conn_state;
  213. struct sde_connector_state *virt_cstate;
  214. *width = 0;
  215. *height = 0;
  216. if (!crtc || !crtc_state || !mode)
  217. return;
  218. sde_crtc = to_sde_crtc(crtc);
  219. cstate = to_sde_crtc_state(crtc_state);
  220. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  221. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  222. if (cstate->num_ds_enabled) {
  223. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  224. *height = cstate->ds_cfg[0].lm_height;
  225. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  226. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  227. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  228. } else {
  229. *width = mode->hdisplay;
  230. *height = mode->vdisplay;
  231. }
  232. }
  233. /**
  234. * sde_crtc_calc_fps() - Calculates fps value.
  235. * @sde_crtc : CRTC structure
  236. *
  237. * This function is called at frame done. It counts the number
  238. * of frames done for every 1 sec. Stores the value in measured_fps.
  239. * measured_fps value is 10 times the calculated fps value.
  240. * For example, measured_fps= 594 for calculated fps of 59.4
  241. */
  242. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  243. {
  244. ktime_t current_time_us;
  245. u64 fps, diff_us;
  246. current_time_us = ktime_get();
  247. diff_us = (u64)ktime_us_delta(current_time_us,
  248. sde_crtc->fps_info.last_sampled_time_us);
  249. sde_crtc->fps_info.frame_count++;
  250. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  251. /* Multiplying with 10 to get fps in floating point */
  252. fps = ((u64)sde_crtc->fps_info.frame_count)
  253. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  254. do_div(fps, diff_us);
  255. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  256. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  257. sde_crtc->base.base.id, (unsigned int)fps/10,
  258. (unsigned int)fps%10);
  259. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  260. sde_crtc->fps_info.frame_count = 0;
  261. }
  262. if (!sde_crtc->fps_info.time_buf)
  263. return;
  264. /**
  265. * Array indexing is based on sliding window algorithm.
  266. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  267. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  268. * counter loops around and comes back to the first index to store
  269. * the next ktime.
  270. */
  271. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  272. ktime_get();
  273. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  274. }
  275. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  276. {
  277. if (!sde_crtc)
  278. return;
  279. }
  280. #if IS_ENABLED(CONFIG_DEBUG_FS)
  281. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  282. {
  283. struct sde_crtc *sde_crtc;
  284. u64 fps_int, fps_float;
  285. ktime_t current_time_us;
  286. u64 fps, diff_us;
  287. if (!s || !s->private) {
  288. SDE_ERROR("invalid input param(s)\n");
  289. return -EAGAIN;
  290. }
  291. sde_crtc = s->private;
  292. current_time_us = ktime_get();
  293. diff_us = (u64)ktime_us_delta(current_time_us,
  294. sde_crtc->fps_info.last_sampled_time_us);
  295. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  296. /* Multiplying with 10 to get fps in floating point */
  297. fps = ((u64)sde_crtc->fps_info.frame_count)
  298. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  299. do_div(fps, diff_us);
  300. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  301. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  302. sde_crtc->fps_info.frame_count = 0;
  303. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  304. sde_crtc->base.base.id, (unsigned int)fps/10,
  305. (unsigned int)fps%10);
  306. }
  307. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  308. fps_float = do_div(fps_int, 10);
  309. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  310. return 0;
  311. }
  312. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  313. {
  314. return single_open(file, _sde_debugfs_fps_status_show,
  315. inode->i_private);
  316. }
  317. #endif /* CONFIG_DEBUG_FS */
  318. static ssize_t fps_periodicity_ms_store(struct device *device,
  319. struct device_attribute *attr, const char *buf, size_t count)
  320. {
  321. struct drm_crtc *crtc;
  322. struct sde_crtc *sde_crtc;
  323. int res;
  324. /* Base of the input */
  325. int cnt = 10;
  326. if (!device || !buf) {
  327. SDE_ERROR("invalid input param(s)\n");
  328. return -EAGAIN;
  329. }
  330. crtc = dev_get_drvdata(device);
  331. if (!crtc)
  332. return -EINVAL;
  333. sde_crtc = to_sde_crtc(crtc);
  334. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  335. if (res < 0)
  336. return res;
  337. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  338. sde_crtc->fps_info.fps_periodic_duration =
  339. DEFAULT_FPS_PERIOD_1_SEC;
  340. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  341. MAX_FPS_PERIOD_5_SECONDS)
  342. sde_crtc->fps_info.fps_periodic_duration =
  343. MAX_FPS_PERIOD_5_SECONDS;
  344. else
  345. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  346. return count;
  347. }
  348. static ssize_t fps_periodicity_ms_show(struct device *device,
  349. struct device_attribute *attr, char *buf)
  350. {
  351. struct drm_crtc *crtc;
  352. struct sde_crtc *sde_crtc;
  353. if (!device || !buf) {
  354. SDE_ERROR("invalid input param(s)\n");
  355. return -EAGAIN;
  356. }
  357. crtc = dev_get_drvdata(device);
  358. if (!crtc)
  359. return -EINVAL;
  360. sde_crtc = to_sde_crtc(crtc);
  361. return scnprintf(buf, PAGE_SIZE, "%d\n",
  362. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  363. }
  364. static ssize_t measured_fps_show(struct device *device,
  365. struct device_attribute *attr, char *buf)
  366. {
  367. struct drm_crtc *crtc;
  368. struct sde_crtc *sde_crtc;
  369. uint64_t fps_int, fps_decimal;
  370. u64 fps = 0, frame_count = 0;
  371. ktime_t current_time;
  372. int i = 0, current_time_index;
  373. u64 diff_us;
  374. if (!device || !buf) {
  375. SDE_ERROR("invalid input param(s)\n");
  376. return -EAGAIN;
  377. }
  378. crtc = dev_get_drvdata(device);
  379. if (!crtc) {
  380. scnprintf(buf, PAGE_SIZE, "fps information not available");
  381. return -EINVAL;
  382. }
  383. sde_crtc = to_sde_crtc(crtc);
  384. if (!sde_crtc->fps_info.time_buf) {
  385. scnprintf(buf, PAGE_SIZE,
  386. "timebuf null - fps information not available");
  387. return -EINVAL;
  388. }
  389. /**
  390. * Whenever the time_index counter comes to zero upon decrementing,
  391. * it is set to the last index since it is the next index that we
  392. * should check for calculating the buftime.
  393. */
  394. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  395. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  396. current_time = ktime_get();
  397. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  398. u64 ptime = (u64)ktime_to_us(current_time);
  399. u64 buftime = (u64)ktime_to_us(
  400. sde_crtc->fps_info.time_buf[current_time_index]);
  401. diff_us = (u64)ktime_us_delta(current_time,
  402. sde_crtc->fps_info.time_buf[current_time_index]);
  403. if (ptime > buftime && diff_us >= (u64)
  404. sde_crtc->fps_info.fps_periodic_duration) {
  405. /* Multiplying with 10 to get fps in floating point */
  406. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  407. do_div(fps, diff_us);
  408. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  409. SDE_DEBUG("measured fps: %d\n",
  410. sde_crtc->fps_info.measured_fps);
  411. break;
  412. }
  413. current_time_index = (current_time_index == 0) ?
  414. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  415. SDE_DEBUG("current time index: %d\n", current_time_index);
  416. frame_count++;
  417. }
  418. if (i == MAX_FRAME_COUNT) {
  419. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  420. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  421. diff_us = (u64)ktime_us_delta(current_time,
  422. sde_crtc->fps_info.time_buf[current_time_index]);
  423. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  424. /* Multiplying with 10 to get fps in floating point */
  425. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  426. do_div(fps, diff_us);
  427. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  428. }
  429. }
  430. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  431. fps_decimal = do_div(fps_int, 10);
  432. return scnprintf(buf, PAGE_SIZE,
  433. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  434. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  435. }
  436. static ssize_t vsync_event_show(struct device *device,
  437. struct device_attribute *attr, char *buf)
  438. {
  439. struct drm_crtc *crtc;
  440. struct sde_crtc *sde_crtc;
  441. struct drm_encoder *encoder;
  442. int avr_status = -EPIPE;
  443. if (!device || !buf) {
  444. SDE_ERROR("invalid input param(s)\n");
  445. return -EAGAIN;
  446. }
  447. crtc = dev_get_drvdata(device);
  448. sde_crtc = to_sde_crtc(crtc);
  449. mutex_lock(&sde_crtc->crtc_lock);
  450. if (sde_crtc->enabled) {
  451. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  452. if (sde_encoder_in_clone_mode(encoder))
  453. continue;
  454. avr_status = sde_encoder_get_avr_status(encoder);
  455. break;
  456. }
  457. }
  458. mutex_unlock(&sde_crtc->crtc_lock);
  459. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  460. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  461. }
  462. static ssize_t retire_frame_event_show(struct device *device,
  463. struct device_attribute *attr, char *buf)
  464. {
  465. struct drm_crtc *crtc;
  466. struct sde_crtc *sde_crtc;
  467. if (!device || !buf) {
  468. SDE_ERROR("invalid input param(s)\n");
  469. return -EAGAIN;
  470. }
  471. crtc = dev_get_drvdata(device);
  472. sde_crtc = to_sde_crtc(crtc);
  473. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  474. ktime_to_ns(sde_crtc->retire_frame_event_time));
  475. }
  476. static DEVICE_ATTR_RO(vsync_event);
  477. static DEVICE_ATTR_RO(measured_fps);
  478. static DEVICE_ATTR_RW(fps_periodicity_ms);
  479. static DEVICE_ATTR_RO(retire_frame_event);
  480. static struct attribute *sde_crtc_dev_attrs[] = {
  481. &dev_attr_vsync_event.attr,
  482. &dev_attr_measured_fps.attr,
  483. &dev_attr_fps_periodicity_ms.attr,
  484. &dev_attr_retire_frame_event.attr,
  485. NULL
  486. };
  487. static const struct attribute_group sde_crtc_attr_group = {
  488. .attrs = sde_crtc_dev_attrs,
  489. };
  490. static const struct attribute_group *sde_crtc_attr_groups[] = {
  491. &sde_crtc_attr_group,
  492. NULL,
  493. };
  494. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  495. {
  496. struct drm_event event;
  497. uint32_t *data = (uint32_t *)payload;
  498. if (!crtc) {
  499. SDE_ERROR("invalid crtc\n");
  500. return;
  501. }
  502. event.type = type;
  503. event.length = len;
  504. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  505. SDE_EVT32(DRMID(crtc), type, len, *data,
  506. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  507. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  508. DRMID(crtc), type, payload, *data);
  509. }
  510. static void sde_crtc_destroy(struct drm_crtc *crtc)
  511. {
  512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  513. SDE_DEBUG("\n");
  514. if (!crtc)
  515. return;
  516. if (sde_crtc->vsync_event_sf)
  517. sysfs_put(sde_crtc->vsync_event_sf);
  518. if (sde_crtc->retire_frame_event_sf)
  519. sysfs_put(sde_crtc->retire_frame_event_sf);
  520. if (sde_crtc->sysfs_dev)
  521. device_unregister(sde_crtc->sysfs_dev);
  522. if (sde_crtc->blob_info)
  523. drm_property_blob_put(sde_crtc->blob_info);
  524. msm_property_destroy(&sde_crtc->property_info);
  525. sde_cp_crtc_destroy_properties(crtc);
  526. sde_fence_deinit(sde_crtc->output_fence);
  527. _sde_crtc_deinit_events(sde_crtc);
  528. drm_crtc_cleanup(crtc);
  529. mutex_destroy(&sde_crtc->crtc_lock);
  530. kfree(sde_crtc);
  531. }
  532. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  533. struct drm_atomic_state *state)
  534. {
  535. struct drm_connector *conn;
  536. struct drm_connector_state *conn_state;
  537. int i;
  538. for_each_new_connector_in_state(state, conn, conn_state, i) {
  539. if (!conn_state || conn_state->crtc != crtc)
  540. continue;
  541. return to_sde_connector_state(conn_state);
  542. }
  543. return NULL;
  544. }
  545. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  546. {
  547. struct drm_connector *connector;
  548. struct drm_encoder *encoder;
  549. struct sde_connector_state *conn_state;
  550. bool encoder_valid = false;
  551. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  552. c_state->encoder_mask) {
  553. if (!sde_encoder_in_clone_mode(encoder)) {
  554. encoder_valid = true;
  555. break;
  556. }
  557. }
  558. if (!encoder_valid)
  559. return NULL;
  560. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  561. if (!connector)
  562. return NULL;
  563. conn_state = to_sde_connector_state(connector->state);
  564. if (!conn_state)
  565. return NULL;
  566. return &conn_state->msm_mode;
  567. }
  568. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  569. const struct drm_display_mode *mode,
  570. struct drm_display_mode *adjusted_mode)
  571. {
  572. struct msm_display_mode *msm_mode;
  573. struct drm_crtc_state *c_state;
  574. struct drm_connector *connector;
  575. struct drm_encoder *encoder;
  576. struct drm_connector_state *new_conn_state;
  577. struct sde_connector_state *c_conn_state = NULL;
  578. bool encoder_valid = false;
  579. int i;
  580. SDE_DEBUG("\n");
  581. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  582. adjusted_mode);
  583. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  584. c_state->encoder_mask) {
  585. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  586. encoder_valid = true;
  587. break;
  588. }
  589. }
  590. if (!encoder_valid) {
  591. SDE_ERROR("encoder not found\n");
  592. return true;
  593. }
  594. for_each_new_connector_in_state(c_state->state, connector,
  595. new_conn_state, i) {
  596. if (new_conn_state->best_encoder == encoder) {
  597. c_conn_state = to_sde_connector_state(new_conn_state);
  598. break;
  599. }
  600. }
  601. if (!c_conn_state) {
  602. SDE_ERROR("could not get connector state\n");
  603. return true;
  604. }
  605. msm_mode = &c_conn_state->msm_mode;
  606. if ((msm_is_mode_seamless(msm_mode) ||
  607. (msm_is_mode_seamless_vrr(msm_mode) ||
  608. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  609. (!crtc->enabled)) {
  610. SDE_ERROR("crtc state prevents seamless transition\n");
  611. return false;
  612. }
  613. return true;
  614. }
  615. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  616. struct sde_plane_state *pstate, struct sde_format *format)
  617. {
  618. uint32_t blend_op, fg_alpha, bg_alpha;
  619. uint32_t blend_type;
  620. struct sde_hw_mixer *lm = mixer->hw_lm;
  621. /* default to opaque blending */
  622. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  623. bg_alpha = 0xFF - fg_alpha;
  624. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  625. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  626. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  627. switch (blend_type) {
  628. case SDE_DRM_BLEND_OP_OPAQUE:
  629. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  630. SDE_BLEND_BG_ALPHA_BG_CONST;
  631. break;
  632. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  633. if (format->alpha_enable) {
  634. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  635. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  636. if (fg_alpha != 0xff) {
  637. bg_alpha = fg_alpha;
  638. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  639. SDE_BLEND_BG_INV_MOD_ALPHA;
  640. } else {
  641. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  642. }
  643. }
  644. break;
  645. case SDE_DRM_BLEND_OP_COVERAGE:
  646. if (format->alpha_enable) {
  647. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  648. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  649. if (fg_alpha != 0xff) {
  650. bg_alpha = fg_alpha;
  651. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  652. SDE_BLEND_BG_MOD_ALPHA |
  653. SDE_BLEND_BG_INV_MOD_ALPHA;
  654. } else {
  655. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  656. }
  657. }
  658. break;
  659. default:
  660. /* do nothing */
  661. break;
  662. }
  663. if (lm->ops.setup_blend_config)
  664. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  665. SDE_DEBUG(
  666. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  667. (char *) &format->base.pixel_format,
  668. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  669. }
  670. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  671. {
  672. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  673. struct sde_crtc_state *cstate;
  674. cstate = to_sde_crtc_state(crtc->state);
  675. if (!cstate->line_insertion.panel_line_insertion_enable)
  676. return;
  677. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  678. &padding_start, &padding_height);
  679. *y = padding_y;
  680. *h = padding_height;
  681. }
  682. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  683. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  684. struct sde_hw_dim_layer *dim_layer)
  685. {
  686. struct sde_crtc_state *cstate;
  687. struct sde_hw_mixer *lm;
  688. struct sde_hw_dim_layer split_dim_layer;
  689. int i;
  690. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  691. SDE_DEBUG("empty dim_layer\n");
  692. return;
  693. }
  694. cstate = to_sde_crtc_state(crtc->state);
  695. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  696. dim_layer->flags, dim_layer->stage);
  697. split_dim_layer.stage = dim_layer->stage;
  698. split_dim_layer.color_fill = dim_layer->color_fill;
  699. /*
  700. * traverse through the layer mixers attached to crtc and find the
  701. * intersecting dim layer rect in each LM and program accordingly.
  702. */
  703. for (i = 0; i < sde_crtc->num_mixers; i++) {
  704. split_dim_layer.flags = dim_layer->flags;
  705. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  706. &split_dim_layer.rect);
  707. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  708. /*
  709. * no extra programming required for non-intersecting
  710. * layer mixers with INCLUSIVE dim layer
  711. */
  712. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  713. continue;
  714. /*
  715. * program the other non-intersecting layer mixers with
  716. * INCLUSIVE dim layer of full size for uniformity
  717. * with EXCLUSIVE dim layer config.
  718. */
  719. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  720. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  721. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  722. sizeof(split_dim_layer.rect));
  723. } else {
  724. split_dim_layer.rect.x =
  725. split_dim_layer.rect.x -
  726. cstate->lm_roi[i].x;
  727. split_dim_layer.rect.y =
  728. split_dim_layer.rect.y -
  729. cstate->lm_roi[i].y;
  730. }
  731. /* update dim layer rect for panel stacking crtc */
  732. if (cstate->line_insertion.padding_height)
  733. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  734. &split_dim_layer.rect.h);
  735. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  736. cstate->lm_roi[i].x,
  737. cstate->lm_roi[i].y,
  738. cstate->lm_roi[i].w,
  739. cstate->lm_roi[i].h,
  740. dim_layer->rect.x,
  741. dim_layer->rect.y,
  742. dim_layer->rect.w,
  743. dim_layer->rect.h,
  744. split_dim_layer.rect.x,
  745. split_dim_layer.rect.y,
  746. split_dim_layer.rect.w,
  747. split_dim_layer.rect.h);
  748. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  749. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  750. split_dim_layer.rect.w, split_dim_layer.rect.h);
  751. lm = mixer[i].hw_lm;
  752. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  753. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  754. }
  755. }
  756. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  757. const struct sde_rect **crtc_roi)
  758. {
  759. struct sde_crtc_state *crtc_state;
  760. if (!state || !crtc_roi)
  761. return;
  762. crtc_state = to_sde_crtc_state(state);
  763. *crtc_roi = &crtc_state->crtc_roi;
  764. }
  765. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  766. {
  767. struct sde_crtc_state *cstate;
  768. struct sde_crtc *sde_crtc;
  769. if (!state || !state->crtc)
  770. return false;
  771. sde_crtc = to_sde_crtc(state->crtc);
  772. cstate = to_sde_crtc_state(state);
  773. return msm_property_is_dirty(&sde_crtc->property_info,
  774. &cstate->property_state, CRTC_PROP_ROI_V1);
  775. }
  776. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  777. void __user *usr_ptr)
  778. {
  779. struct drm_crtc *crtc;
  780. struct sde_crtc_state *cstate;
  781. struct sde_drm_roi_v1 roi_v1;
  782. int i;
  783. if (!state) {
  784. SDE_ERROR("invalid args\n");
  785. return -EINVAL;
  786. }
  787. cstate = to_sde_crtc_state(state);
  788. crtc = cstate->base.crtc;
  789. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  790. if (!usr_ptr) {
  791. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  792. return 0;
  793. }
  794. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  795. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  796. return -EINVAL;
  797. }
  798. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  799. if (roi_v1.num_rects == 0) {
  800. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  801. return 0;
  802. }
  803. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  804. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  805. roi_v1.num_rects);
  806. return -EINVAL;
  807. }
  808. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  809. for (i = 0; i < roi_v1.num_rects; ++i) {
  810. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  811. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  812. DRMID(crtc), i,
  813. cstate->user_roi_list.roi[i].x1,
  814. cstate->user_roi_list.roi[i].y1,
  815. cstate->user_roi_list.roi[i].x2,
  816. cstate->user_roi_list.roi[i].y2);
  817. SDE_EVT32_VERBOSE(DRMID(crtc),
  818. cstate->user_roi_list.roi[i].x1,
  819. cstate->user_roi_list.roi[i].y1,
  820. cstate->user_roi_list.roi[i].x2,
  821. cstate->user_roi_list.roi[i].y2);
  822. }
  823. return 0;
  824. }
  825. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  826. struct drm_crtc_state *state)
  827. {
  828. struct drm_connector *conn;
  829. struct drm_connector_state *conn_state;
  830. struct sde_crtc *sde_crtc;
  831. struct sde_crtc_state *crtc_state;
  832. struct sde_rect *crtc_roi;
  833. struct msm_mode_info mode_info;
  834. int i = 0, rc;
  835. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  836. u32 crtc_width, crtc_height;
  837. struct drm_display_mode *adj_mode;
  838. if (!crtc || !state)
  839. return -EINVAL;
  840. sde_crtc = to_sde_crtc(crtc);
  841. crtc_state = to_sde_crtc_state(state);
  842. crtc_roi = &crtc_state->crtc_roi;
  843. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  844. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  845. struct sde_connector *sde_conn;
  846. struct sde_connector_state *sde_conn_state;
  847. struct sde_rect conn_roi;
  848. if (!conn_state || conn_state->crtc != crtc)
  849. continue;
  850. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  851. if (rc) {
  852. SDE_ERROR("failed to get mode info\n");
  853. return -EINVAL;
  854. }
  855. sde_conn = to_sde_connector(conn_state->connector);
  856. sde_conn_state = to_sde_connector_state(conn_state);
  857. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  858. &sde_conn_state->property_state,
  859. CONNECTOR_PROP_ROI_V1);
  860. /*
  861. * Check against CRTC ROI and Connector ROI not being updated together.
  862. * This restriction should be relaxed when Connector ROI scaling is
  863. * supported and while in clone mode.
  864. */
  865. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  866. is_conn_roi_dirty != is_crtc_roi_dirty) {
  867. SDE_ERROR("connector/crtc rois not updated together\n");
  868. return -EINVAL;
  869. }
  870. if (!mode_info.roi_caps.enabled)
  871. continue;
  872. /*
  873. * current driver only supports same connector and crtc size,
  874. * but if support for different sizes is added, driver needs
  875. * to check the connector roi here to make sure is full screen
  876. * for dsc 3d-mux topology that doesn't support partial update.
  877. */
  878. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  879. sizeof(crtc_state->user_roi_list))) {
  880. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  881. sde_crtc->name);
  882. return -EINVAL;
  883. }
  884. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  885. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  889. conn_roi.x, conn_roi.y,
  890. conn_roi.w, conn_roi.h);
  891. }
  892. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  893. /* clear the ROI to null if it matches full screen anyways */
  894. adj_mode = &state->adjusted_mode;
  895. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  896. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  897. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  898. memset(crtc_roi, 0, sizeof(*crtc_roi));
  899. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  900. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  901. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  902. return 0;
  903. }
  904. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  905. struct drm_crtc_state *state)
  906. {
  907. struct sde_crtc *sde_crtc;
  908. struct sde_crtc_state *crtc_state;
  909. struct drm_connector *conn;
  910. struct drm_connector_state *conn_state;
  911. int i;
  912. if (!crtc || !state)
  913. return -EINVAL;
  914. sde_crtc = to_sde_crtc(crtc);
  915. crtc_state = to_sde_crtc_state(state);
  916. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  917. return 0;
  918. /* partial update active, check if autorefresh is also requested */
  919. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  920. uint64_t autorefresh;
  921. if (!conn_state || conn_state->crtc != crtc)
  922. continue;
  923. autorefresh = sde_connector_get_property(conn_state,
  924. CONNECTOR_PROP_AUTOREFRESH);
  925. if (autorefresh) {
  926. SDE_ERROR(
  927. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  928. sde_crtc->name, autorefresh);
  929. return -EINVAL;
  930. }
  931. }
  932. return 0;
  933. }
  934. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  935. struct drm_crtc_state *state, int lm_idx)
  936. {
  937. struct sde_kms *sde_kms;
  938. struct sde_crtc *sde_crtc;
  939. struct sde_crtc_state *crtc_state;
  940. const struct sde_rect *crtc_roi;
  941. const struct sde_rect *lm_bounds;
  942. struct sde_rect *lm_roi;
  943. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  944. return -EINVAL;
  945. sde_kms = _sde_crtc_get_kms(crtc);
  946. if (!sde_kms || !sde_kms->catalog) {
  947. SDE_ERROR("invalid parameters\n");
  948. return -EINVAL;
  949. }
  950. sde_crtc = to_sde_crtc(crtc);
  951. crtc_state = to_sde_crtc_state(state);
  952. crtc_roi = &crtc_state->crtc_roi;
  953. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  954. lm_roi = &crtc_state->lm_roi[lm_idx];
  955. if (sde_kms_rect_is_null(crtc_roi))
  956. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  957. else
  958. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  959. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  960. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  961. /*
  962. * partial update is not supported with 3dmux dsc or dest scaler.
  963. * hence, crtc roi must match the mixer dimensions.
  964. */
  965. if (crtc_state->num_ds_enabled ||
  966. sde_rm_topology_is_group(&sde_kms->rm, state,
  967. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  968. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  969. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  970. return -EINVAL;
  971. }
  972. }
  973. /* if any dimension is zero, clear all dimensions for clarity */
  974. if (sde_kms_rect_is_null(lm_roi))
  975. memset(lm_roi, 0, sizeof(*lm_roi));
  976. return 0;
  977. }
  978. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  979. struct drm_crtc_state *state)
  980. {
  981. struct sde_crtc *sde_crtc;
  982. struct sde_crtc_state *crtc_state;
  983. u32 disp_bitmask = 0;
  984. int i;
  985. if (!crtc || !state) {
  986. pr_err("Invalid crtc or state\n");
  987. return 0;
  988. }
  989. sde_crtc = to_sde_crtc(crtc);
  990. crtc_state = to_sde_crtc_state(state);
  991. /* pingpong split: one ROI, one LM, two physical displays */
  992. if (crtc_state->is_ppsplit) {
  993. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  994. struct sde_rect *roi = &crtc_state->lm_roi[0];
  995. if (sde_kms_rect_is_null(roi))
  996. disp_bitmask = 0;
  997. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  998. disp_bitmask = BIT(0); /* left only */
  999. else if (roi->x >= lm_split_width)
  1000. disp_bitmask = BIT(1); /* right only */
  1001. else
  1002. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1003. } else if (sde_crtc->mixers_swapped) {
  1004. disp_bitmask = BIT(0);
  1005. } else {
  1006. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1007. if (!sde_kms_rect_is_null(
  1008. &crtc_state->lm_roi[i]))
  1009. disp_bitmask |= BIT(i);
  1010. }
  1011. }
  1012. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1013. return disp_bitmask;
  1014. }
  1015. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1016. struct drm_crtc_state *state)
  1017. {
  1018. struct sde_crtc *sde_crtc;
  1019. struct sde_crtc_state *crtc_state;
  1020. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1021. if (!crtc || !state)
  1022. return -EINVAL;
  1023. sde_crtc = to_sde_crtc(crtc);
  1024. crtc_state = to_sde_crtc_state(state);
  1025. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1026. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1027. sde_crtc->name, sde_crtc->num_mixers);
  1028. return -EINVAL;
  1029. }
  1030. /*
  1031. * If using pingpong split: one ROI, one LM, two physical displays
  1032. * then the ROI must be centered on the panel split boundary and
  1033. * be of equal width across the split.
  1034. */
  1035. if (crtc_state->is_ppsplit) {
  1036. u16 panel_split_width;
  1037. u32 display_mask;
  1038. roi[0] = &crtc_state->lm_roi[0];
  1039. if (sde_kms_rect_is_null(roi[0]))
  1040. return 0;
  1041. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1042. if (display_mask != (BIT(0) | BIT(1)))
  1043. return 0;
  1044. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1045. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1046. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1047. sde_crtc->name, roi[0]->x, roi[0]->w,
  1048. panel_split_width);
  1049. return -EINVAL;
  1050. }
  1051. return 0;
  1052. }
  1053. /*
  1054. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1055. * LMs and be of equal width.
  1056. */
  1057. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1058. return 0;
  1059. roi[0] = &crtc_state->lm_roi[0];
  1060. roi[1] = &crtc_state->lm_roi[1];
  1061. /* if one of the roi is null it's a left/right-only update */
  1062. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1063. return 0;
  1064. /* check lm rois are equal width & first roi ends at 2nd roi */
  1065. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1066. SDE_ERROR(
  1067. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1068. sde_crtc->name, roi[0]->x, roi[0]->w,
  1069. roi[1]->x, roi[1]->w);
  1070. return -EINVAL;
  1071. }
  1072. return 0;
  1073. }
  1074. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1075. struct drm_crtc_state *state)
  1076. {
  1077. struct sde_crtc *sde_crtc;
  1078. struct sde_crtc_state *crtc_state;
  1079. const struct sde_rect *crtc_roi;
  1080. const struct drm_plane_state *pstate;
  1081. struct drm_plane *plane;
  1082. if (!crtc || !state)
  1083. return -EINVAL;
  1084. /*
  1085. * Reject commit if a Plane CRTC destination coordinates fall outside
  1086. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1087. * if they are specified, not Plane CRTC ROIs.
  1088. */
  1089. sde_crtc = to_sde_crtc(crtc);
  1090. crtc_state = to_sde_crtc_state(state);
  1091. crtc_roi = &crtc_state->crtc_roi;
  1092. if (sde_kms_rect_is_null(crtc_roi))
  1093. return 0;
  1094. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1095. struct sde_rect plane_roi, intersection;
  1096. if (IS_ERR_OR_NULL(pstate)) {
  1097. int rc = PTR_ERR(pstate);
  1098. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1099. sde_crtc->name, plane->base.id, rc);
  1100. return rc;
  1101. }
  1102. plane_roi.x = pstate->crtc_x;
  1103. plane_roi.y = pstate->crtc_y;
  1104. plane_roi.w = pstate->crtc_w;
  1105. plane_roi.h = pstate->crtc_h;
  1106. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1107. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1108. SDE_ERROR(
  1109. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1110. sde_crtc->name, plane->base.id,
  1111. plane_roi.x, plane_roi.y,
  1112. plane_roi.w, plane_roi.h,
  1113. crtc_roi->x, crtc_roi->y,
  1114. crtc_roi->w, crtc_roi->h);
  1115. return -E2BIG;
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1121. struct drm_crtc_state *state)
  1122. {
  1123. struct sde_crtc *sde_crtc;
  1124. struct sde_crtc_state *sde_crtc_state;
  1125. struct msm_mode_info *mode_info;
  1126. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1127. struct drm_display_mode *adj_mode;
  1128. int rc = 0, lm_idx, i;
  1129. struct drm_connector *conn;
  1130. struct drm_connector_state *conn_state;
  1131. if (!crtc || !state)
  1132. return -EINVAL;
  1133. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1134. if (!mode_info)
  1135. return -ENOMEM;
  1136. sde_crtc = to_sde_crtc(crtc);
  1137. sde_crtc_state = to_sde_crtc_state(state);
  1138. adj_mode = &state->adjusted_mode;
  1139. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1140. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1141. /* check cumulative mixer w/h is equal full crtc w/h */
  1142. if (sde_crtc->num_mixers && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1143. || (mixer_height != crtc_height))) {
  1144. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1145. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1146. sde_crtc->num_mixers);
  1147. rc = -EINVAL;
  1148. goto end;
  1149. } else if (state->state) {
  1150. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  1151. if (conn_state && (conn_state->crtc == crtc)
  1152. && ((sde_connector_is_dualpipe_3d_merge_enabled(conn_state)
  1153. && (crtc_width % 4))
  1154. || (sde_connector_is_quadpipe_3d_merge_enabled(conn_state)
  1155. && (crtc_width % 8)))) {
  1156. SDE_ERROR(
  1157. "%s: invalid 3d-merge_w - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1158. sde_crtc->name, mixer_width,
  1159. crtc_width, sde_crtc->num_mixers);
  1160. return -EINVAL;
  1161. }
  1162. }
  1163. }
  1164. /*
  1165. * check connector array cached at modeset time since incoming atomic
  1166. * state may not include any connectors if they aren't modified
  1167. */
  1168. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1169. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1170. if (!conn || !conn->state)
  1171. continue;
  1172. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1173. if (rc) {
  1174. SDE_ERROR("failed to get mode info\n");
  1175. rc = -EINVAL;
  1176. goto end;
  1177. }
  1178. if (sde_connector_is_3d_merge_enabled(conn->state) && (mixer_width % 2)) {
  1179. SDE_ERROR(
  1180. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1181. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1182. rc = -EINVAL;
  1183. goto end;
  1184. }
  1185. if (!mode_info->roi_caps.enabled)
  1186. continue;
  1187. if (sde_crtc_state->user_roi_list.num_rects >
  1188. mode_info->roi_caps.num_roi) {
  1189. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1190. sde_crtc_state->user_roi_list.num_rects,
  1191. mode_info->roi_caps.num_roi);
  1192. rc = -E2BIG;
  1193. goto end;
  1194. }
  1195. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1196. if (rc)
  1197. goto end;
  1198. rc = _sde_crtc_check_autorefresh(crtc, state);
  1199. if (rc)
  1200. goto end;
  1201. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1202. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1203. if (rc)
  1204. goto end;
  1205. }
  1206. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1207. if (rc)
  1208. goto end;
  1209. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1210. if (rc)
  1211. goto end;
  1212. }
  1213. end:
  1214. kfree(mode_info);
  1215. return rc;
  1216. }
  1217. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1218. {
  1219. if (b == 0)
  1220. return a;
  1221. return _sde_crtc_calc_gcd(b, a % b);
  1222. }
  1223. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1224. {
  1225. struct sde_kms *kms;
  1226. struct sde_crtc *sde_crtc;
  1227. struct sde_crtc_state *sde_crtc_state;
  1228. struct drm_connector *conn;
  1229. struct msm_mode_info mode_info;
  1230. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1231. struct msm_sub_mode sub_mode;
  1232. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1233. int rc;
  1234. struct drm_encoder *encoder;
  1235. const u32 max_encoder_cnt = 1;
  1236. u32 encoder_cnt = 0;
  1237. kms = _sde_crtc_get_kms(crtc);
  1238. if (!kms || !kms->catalog) {
  1239. SDE_ERROR("invalid kms\n");
  1240. return -EINVAL;
  1241. }
  1242. sde_crtc = to_sde_crtc(crtc);
  1243. sde_crtc_state = to_sde_crtc_state(state);
  1244. /* panel stacking only support single connector */
  1245. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1246. encoder_cnt++;
  1247. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1248. encoder_cnt > max_encoder_cnt) {
  1249. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1250. state->mode_changed, encoder_cnt);
  1251. sde_crtc_state->line_insertion.padding_height = 0;
  1252. return 0;
  1253. }
  1254. conn = sde_crtc_state->connectors[0];
  1255. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1256. if (rc) {
  1257. SDE_ERROR("failed to get mode info %d\n", rc);
  1258. return -EINVAL;
  1259. }
  1260. if (!mode_info.vpadding) {
  1261. sde_crtc_state->line_insertion.padding_height = 0;
  1262. return 0;
  1263. }
  1264. if (mode_info.vpadding < state->mode.vdisplay) {
  1265. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1266. mode_info.vpadding, state->mode.vdisplay);
  1267. return -EINVAL;
  1268. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1269. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1270. mode_info.vpadding, state->mode.vdisplay);
  1271. sde_crtc_state->line_insertion.padding_height = 0;
  1272. return 0;
  1273. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1274. return 0; /* skip calculation if already cached */
  1275. }
  1276. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1277. if (!gcd) {
  1278. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1279. mode_info.vpadding, state->mode.vdisplay);
  1280. return -EINVAL;
  1281. }
  1282. num_of_active_lines = state->mode.vdisplay;
  1283. do_div(num_of_active_lines, gcd);
  1284. num_of_dummy_lines = mode_info.vpadding;
  1285. do_div(num_of_dummy_lines, gcd);
  1286. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1287. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1288. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1289. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1290. num_of_dummy_lines);
  1291. return -EINVAL;
  1292. }
  1293. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1294. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1295. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1296. return 0;
  1297. }
  1298. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1299. {
  1300. struct sde_crtc *sde_crtc;
  1301. struct sde_crtc_state *cstate;
  1302. const struct sde_rect *lm_roi;
  1303. struct sde_hw_mixer *hw_lm;
  1304. bool right_mixer = false;
  1305. bool lm_updated = false;
  1306. int lm_idx;
  1307. if (!crtc)
  1308. return;
  1309. sde_crtc = to_sde_crtc(crtc);
  1310. cstate = to_sde_crtc_state(crtc->state);
  1311. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1312. struct sde_hw_mixer_cfg cfg;
  1313. lm_roi = &cstate->lm_roi[lm_idx];
  1314. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1315. if (!sde_crtc->mixers_swapped)
  1316. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1317. if (lm_roi->w != hw_lm->cfg.out_width ||
  1318. lm_roi->h != hw_lm->cfg.out_height ||
  1319. right_mixer != hw_lm->cfg.right_mixer) {
  1320. hw_lm->cfg.out_width = lm_roi->w;
  1321. hw_lm->cfg.out_height = lm_roi->h;
  1322. hw_lm->cfg.right_mixer = right_mixer;
  1323. cfg.out_width = lm_roi->w;
  1324. cfg.out_height = lm_roi->h;
  1325. cfg.right_mixer = right_mixer;
  1326. cfg.flags = 0;
  1327. if (hw_lm->ops.setup_mixer_out)
  1328. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1329. lm_updated = true;
  1330. }
  1331. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1332. lm_roi->h, right_mixer, lm_updated);
  1333. }
  1334. if (lm_updated)
  1335. sde_cp_crtc_res_change(crtc);
  1336. }
  1337. struct plane_state {
  1338. struct sde_plane_state *sde_pstate;
  1339. const struct drm_plane_state *drm_pstate;
  1340. int stage;
  1341. u32 pipe_id;
  1342. };
  1343. static int pstate_cmp(const void *a, const void *b)
  1344. {
  1345. struct plane_state *pa = (struct plane_state *)a;
  1346. struct plane_state *pb = (struct plane_state *)b;
  1347. int rc = 0;
  1348. int pa_zpos, pb_zpos;
  1349. enum sde_layout pa_layout, pb_layout;
  1350. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1351. return rc;
  1352. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1353. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1354. pa_layout = pa->sde_pstate->layout;
  1355. pb_layout = pb->sde_pstate->layout;
  1356. if (pa_zpos != pb_zpos)
  1357. rc = pa_zpos - pb_zpos;
  1358. else if (pa_layout != pb_layout)
  1359. rc = pa_layout - pb_layout;
  1360. else
  1361. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1362. return rc;
  1363. }
  1364. /*
  1365. * validate and set source split:
  1366. * use pstates sorted by stage to check planes on same stage
  1367. * we assume that all pipes are in source split so its valid to compare
  1368. * without taking into account left/right mixer placement
  1369. */
  1370. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1371. struct plane_state *pstates, int cnt)
  1372. {
  1373. struct plane_state *prv_pstate, *cur_pstate;
  1374. enum sde_layout prev_layout, cur_layout;
  1375. struct sde_rect left_rect, right_rect;
  1376. struct sde_kms *sde_kms;
  1377. int32_t left_pid, right_pid;
  1378. int32_t stage;
  1379. int i, rc = 0;
  1380. sde_kms = _sde_crtc_get_kms(crtc);
  1381. if (!sde_kms || !sde_kms->catalog) {
  1382. SDE_ERROR("invalid parameters\n");
  1383. return -EINVAL;
  1384. }
  1385. for (i = 1; i < cnt; i++) {
  1386. prv_pstate = &pstates[i - 1];
  1387. cur_pstate = &pstates[i];
  1388. prev_layout = prv_pstate->sde_pstate->layout;
  1389. cur_layout = cur_pstate->sde_pstate->layout;
  1390. if (prv_pstate->stage != cur_pstate->stage ||
  1391. prev_layout != cur_layout)
  1392. continue;
  1393. stage = cur_pstate->stage;
  1394. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1395. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1396. prv_pstate->drm_pstate->crtc_y,
  1397. prv_pstate->drm_pstate->crtc_w,
  1398. prv_pstate->drm_pstate->crtc_h, false);
  1399. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1400. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1401. cur_pstate->drm_pstate->crtc_y,
  1402. cur_pstate->drm_pstate->crtc_w,
  1403. cur_pstate->drm_pstate->crtc_h, false);
  1404. if (right_rect.x < left_rect.x) {
  1405. swap(left_pid, right_pid);
  1406. swap(left_rect, right_rect);
  1407. swap(prv_pstate, cur_pstate);
  1408. }
  1409. /*
  1410. * - planes are enumerated in pipe-priority order such that
  1411. * planes with lower drm_id must be left-most in a shared
  1412. * blend-stage when using source split.
  1413. * - planes in source split must be contiguous in width
  1414. * - planes in source split must have same dest yoff and height
  1415. */
  1416. if ((right_pid < left_pid) &&
  1417. !sde_kms->catalog->pipe_order_type) {
  1418. SDE_ERROR(
  1419. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1420. stage, left_pid, right_pid);
  1421. return -EINVAL;
  1422. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1423. SDE_ERROR(
  1424. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1425. stage, left_rect.x, left_rect.w,
  1426. right_rect.x, right_rect.w);
  1427. return -EINVAL;
  1428. } else if ((left_rect.y != right_rect.y) ||
  1429. (left_rect.h != right_rect.h)) {
  1430. SDE_ERROR(
  1431. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1432. stage, left_rect.y, left_rect.h,
  1433. right_rect.y, right_rect.h);
  1434. return -EINVAL;
  1435. }
  1436. }
  1437. return rc;
  1438. }
  1439. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1440. struct plane_state *pstates, int cnt)
  1441. {
  1442. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1443. enum sde_layout prev_layout, cur_layout;
  1444. struct sde_kms *sde_kms;
  1445. struct sde_rect left_rect, right_rect;
  1446. int32_t left_pid, right_pid;
  1447. int32_t stage;
  1448. int i;
  1449. sde_kms = _sde_crtc_get_kms(crtc);
  1450. if (!sde_kms || !sde_kms->catalog) {
  1451. SDE_ERROR("invalid parameters\n");
  1452. return;
  1453. }
  1454. if (!sde_kms->catalog->pipe_order_type)
  1455. return;
  1456. for (i = 0; i < cnt; i++) {
  1457. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1458. cur_pstate = &pstates[i];
  1459. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1460. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1461. SDE_LAYOUT_NONE;
  1462. cur_layout = cur_pstate->sde_pstate->layout;
  1463. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1464. || (prev_layout != cur_layout)) {
  1465. /*
  1466. * reset if prv or nxt pipes are not in the same stage
  1467. * as the cur pipe
  1468. */
  1469. if ((!nxt_pstate)
  1470. || (nxt_pstate->stage != cur_pstate->stage)
  1471. || (nxt_pstate->sde_pstate->layout !=
  1472. cur_pstate->sde_pstate->layout))
  1473. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1474. continue;
  1475. }
  1476. stage = cur_pstate->stage;
  1477. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1478. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1479. prv_pstate->drm_pstate->crtc_y,
  1480. prv_pstate->drm_pstate->crtc_w,
  1481. prv_pstate->drm_pstate->crtc_h, false);
  1482. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1483. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1484. cur_pstate->drm_pstate->crtc_y,
  1485. cur_pstate->drm_pstate->crtc_w,
  1486. cur_pstate->drm_pstate->crtc_h, false);
  1487. if (right_rect.x < left_rect.x) {
  1488. swap(left_pid, right_pid);
  1489. swap(left_rect, right_rect);
  1490. swap(prv_pstate, cur_pstate);
  1491. }
  1492. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1493. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1494. }
  1495. for (i = 0; i < cnt; i++) {
  1496. cur_pstate = &pstates[i];
  1497. sde_plane_setup_src_split_order(
  1498. cur_pstate->drm_pstate->plane,
  1499. cur_pstate->sde_pstate->multirect_index,
  1500. cur_pstate->sde_pstate->pipe_order_flags);
  1501. }
  1502. }
  1503. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1504. int num_mixers, struct plane_state *pstates, int cnt)
  1505. {
  1506. int i, lm_idx;
  1507. struct sde_format *format;
  1508. bool blend_stage[SDE_STAGE_MAX] = { false };
  1509. u32 blend_type;
  1510. for (i = cnt - 1; i >= 0; i--) {
  1511. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1512. PLANE_PROP_BLEND_OP);
  1513. /* stage has already been programmed or BLEND_OP_SKIP type */
  1514. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1515. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1516. continue;
  1517. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1518. format = to_sde_format(msm_framebuffer_format(
  1519. pstates[i].sde_pstate->base.fb));
  1520. if (!format) {
  1521. SDE_ERROR("invalid format\n");
  1522. return;
  1523. }
  1524. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1525. pstates[i].sde_pstate, format);
  1526. blend_stage[pstates[i].sde_pstate->stage] = true;
  1527. }
  1528. }
  1529. }
  1530. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1531. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1532. struct sde_crtc_mixer *mixer)
  1533. {
  1534. struct drm_plane *plane;
  1535. struct drm_framebuffer *fb;
  1536. struct drm_plane_state *state;
  1537. struct sde_crtc_state *cstate;
  1538. struct sde_plane_state *pstate = NULL;
  1539. struct plane_state *pstates = NULL;
  1540. struct sde_format *format;
  1541. struct sde_hw_ctl *ctl;
  1542. struct sde_hw_mixer *lm;
  1543. struct sde_hw_stage_cfg *stage_cfg;
  1544. struct sde_rect plane_crtc_roi;
  1545. uint32_t stage_idx, lm_idx, layout_idx;
  1546. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1547. int i, mode, cnt = 0;
  1548. bool bg_alpha_enable = false;
  1549. u32 blend_type;
  1550. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1551. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1552. if (!sde_crtc || !crtc->state || !mixer) {
  1553. SDE_ERROR("invalid sde_crtc or mixer\n");
  1554. return;
  1555. }
  1556. ctl = mixer->hw_ctl;
  1557. lm = mixer->hw_lm;
  1558. cstate = to_sde_crtc_state(crtc->state);
  1559. pstates = kcalloc(SDE_PSTATES_MAX,
  1560. sizeof(struct plane_state), GFP_KERNEL);
  1561. if (!pstates)
  1562. return;
  1563. memset(fetch_active, 0, sizeof(fetch_active));
  1564. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1565. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1566. state = plane->state;
  1567. if (!state)
  1568. continue;
  1569. plane_crtc_roi.x = state->crtc_x;
  1570. plane_crtc_roi.y = state->crtc_y;
  1571. plane_crtc_roi.w = state->crtc_w;
  1572. plane_crtc_roi.h = state->crtc_h;
  1573. pstate = to_sde_plane_state(state);
  1574. fb = state->fb;
  1575. mode = sde_plane_get_property(pstate,
  1576. PLANE_PROP_FB_TRANSLATION_MODE);
  1577. set_bit(sde_plane_pipe(plane), fetch_active);
  1578. sde_plane_ctl_flush(plane, ctl, true);
  1579. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1580. crtc->base.id,
  1581. pstate->stage,
  1582. plane->base.id,
  1583. sde_plane_pipe(plane) - SSPP_VIG0,
  1584. state->fb ? state->fb->base.id : -1);
  1585. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1586. if (!format) {
  1587. SDE_ERROR("invalid format\n");
  1588. goto end;
  1589. }
  1590. blend_type = sde_plane_get_property(pstate,
  1591. PLANE_PROP_BLEND_OP);
  1592. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1593. skip_blend_plane.valid_plane = true;
  1594. skip_blend_plane.plane = sde_plane_pipe(plane);
  1595. skip_blend_plane.height = plane_crtc_roi.h;
  1596. skip_blend_plane.width = plane_crtc_roi.w;
  1597. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1598. }
  1599. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1600. if (pstate->stage == SDE_STAGE_BASE &&
  1601. format->alpha_enable)
  1602. bg_alpha_enable = true;
  1603. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1604. state->fb ? state->fb->base.id : -1,
  1605. state->src_x >> 16, state->src_y >> 16,
  1606. state->src_w >> 16, state->src_h >> 16,
  1607. state->crtc_x, state->crtc_y,
  1608. state->crtc_w, state->crtc_h,
  1609. pstate->rotation, mode);
  1610. /*
  1611. * none or left layout will program to layer mixer
  1612. * group 0, right layout will program to layer mixer
  1613. * group 1.
  1614. */
  1615. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1616. layout_idx = 0;
  1617. else
  1618. layout_idx = 1;
  1619. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1620. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1621. stage_cfg->stage[pstate->stage][stage_idx] =
  1622. sde_plane_pipe(plane);
  1623. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1624. pstate->multirect_index;
  1625. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1626. sde_plane_pipe(plane) - SSPP_VIG0,
  1627. pstate->stage,
  1628. pstate->multirect_index,
  1629. pstate->multirect_mode,
  1630. format->base.pixel_format,
  1631. fb ? fb->modifier : 0,
  1632. layout_idx);
  1633. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1634. lm_idx++) {
  1635. if (bg_alpha_enable && !format->alpha_enable)
  1636. mixer[lm_idx].mixer_op_mode = 0;
  1637. else
  1638. mixer[lm_idx].mixer_op_mode |=
  1639. 1 << pstate->stage;
  1640. }
  1641. }
  1642. if (cnt >= SDE_PSTATES_MAX)
  1643. continue;
  1644. pstates[cnt].sde_pstate = pstate;
  1645. pstates[cnt].drm_pstate = state;
  1646. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1647. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1648. else
  1649. pstates[cnt].stage = sde_plane_get_property(
  1650. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1651. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1652. cnt++;
  1653. }
  1654. /* blend config update */
  1655. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1656. pstates, cnt);
  1657. if (ctl->ops.set_active_pipes)
  1658. ctl->ops.set_active_pipes(ctl, fetch_active);
  1659. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1660. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1661. if (lm && lm->ops.setup_dim_layer) {
  1662. cstate = to_sde_crtc_state(crtc->state);
  1663. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1664. for (i = 0; i < cstate->num_dim_layers; i++)
  1665. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1666. mixer, &cstate->dim_layer[i]);
  1667. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1668. }
  1669. }
  1670. end:
  1671. kfree(pstates);
  1672. }
  1673. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1674. struct drm_crtc *crtc)
  1675. {
  1676. struct sde_crtc *sde_crtc;
  1677. struct sde_crtc_state *cstate;
  1678. struct drm_encoder *drm_enc;
  1679. bool is_right_only;
  1680. bool encoder_in_dsc_merge = false;
  1681. if (!crtc || !crtc->state)
  1682. return;
  1683. sde_crtc = to_sde_crtc(crtc);
  1684. cstate = to_sde_crtc_state(crtc->state);
  1685. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1686. return;
  1687. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1688. crtc->state->encoder_mask) {
  1689. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1690. encoder_in_dsc_merge = true;
  1691. break;
  1692. }
  1693. }
  1694. /**
  1695. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1696. * This is due to two reasons:
  1697. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1698. * the left DSC must be used, right DSC cannot be used alone.
  1699. * For right-only partial update, this means swap layer mixers to map
  1700. * Left LM to Right INTF. On later HW this was relaxed.
  1701. * - In DSC Merge mode, the physical encoder has already registered
  1702. * PP0 as the master, to switch to right-only we would have to
  1703. * reprogram to be driven by PP1 instead.
  1704. * To support both cases, we prefer to support the mixer swap solution.
  1705. */
  1706. if (!encoder_in_dsc_merge) {
  1707. if (sde_crtc->mixers_swapped) {
  1708. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1709. sde_crtc->mixers_swapped = false;
  1710. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1711. }
  1712. return;
  1713. }
  1714. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1715. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1716. if (is_right_only && !sde_crtc->mixers_swapped) {
  1717. /* right-only update swap mixers */
  1718. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1719. sde_crtc->mixers_swapped = true;
  1720. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1721. /* left-only or full update, swap back */
  1722. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1723. sde_crtc->mixers_swapped = false;
  1724. }
  1725. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1726. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1727. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1728. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1729. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1730. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1731. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1732. }
  1733. /**
  1734. * _sde_crtc_blend_setup - configure crtc mixers
  1735. * @crtc: Pointer to drm crtc structure
  1736. * @old_state: Pointer to old crtc state
  1737. * @add_planes: Whether or not to add planes to mixers
  1738. */
  1739. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1740. struct drm_crtc_state *old_state, bool add_planes)
  1741. {
  1742. struct sde_crtc *sde_crtc;
  1743. struct sde_crtc_state *sde_crtc_state;
  1744. struct sde_crtc_mixer *mixer;
  1745. struct sde_hw_ctl *ctl;
  1746. struct sde_hw_mixer *lm;
  1747. struct sde_ctl_flush_cfg cfg = {0,};
  1748. int i;
  1749. if (!crtc)
  1750. return;
  1751. sde_crtc = to_sde_crtc(crtc);
  1752. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1753. mixer = sde_crtc->mixers;
  1754. SDE_DEBUG("%s\n", sde_crtc->name);
  1755. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1756. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1757. return;
  1758. }
  1759. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1760. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1761. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1762. }
  1763. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1764. if (!mixer[i].hw_lm) {
  1765. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1766. return;
  1767. }
  1768. mixer[i].mixer_op_mode = 0;
  1769. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1770. sde_crtc_state->dirty)) {
  1771. /* clear dim_layer settings */
  1772. lm = mixer[i].hw_lm;
  1773. if (lm->ops.clear_dim_layer)
  1774. lm->ops.clear_dim_layer(lm);
  1775. }
  1776. }
  1777. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1778. /* initialize stage cfg */
  1779. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1780. if (add_planes)
  1781. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1782. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1783. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1784. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1785. ctl = mixer[i].hw_ctl;
  1786. lm = mixer[i].hw_lm;
  1787. if (sde_kms_rect_is_null(lm_roi))
  1788. sde_crtc->mixers[i].mixer_op_mode = 0;
  1789. if (lm->ops.setup_alpha_out)
  1790. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1791. /* stage config flush mask */
  1792. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1793. ctl->ops.get_pending_flush(ctl, &cfg);
  1794. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1795. mixer[i].hw_lm->idx - LM_0,
  1796. mixer[i].mixer_op_mode,
  1797. ctl->idx - CTL_0,
  1798. cfg.pending_flush_mask);
  1799. if (sde_kms_rect_is_null(lm_roi)) {
  1800. SDE_DEBUG(
  1801. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1802. sde_crtc->name, lm->idx - LM_0,
  1803. ctl->idx - CTL_0);
  1804. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1805. NULL, true);
  1806. } else {
  1807. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1808. &sde_crtc->stage_cfg[lm_layout],
  1809. false);
  1810. }
  1811. }
  1812. _sde_crtc_program_lm_output_roi(crtc);
  1813. }
  1814. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1815. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1816. {
  1817. struct drm_plane *plane;
  1818. struct sde_plane_state *sde_pstate;
  1819. uint32_t mode = 0;
  1820. int rc;
  1821. if (!crtc) {
  1822. SDE_ERROR("invalid state\n");
  1823. return -EINVAL;
  1824. }
  1825. *fb_ns = 0;
  1826. *fb_sec = 0;
  1827. *fb_sec_dir = 0;
  1828. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1829. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1830. rc = PTR_ERR(plane);
  1831. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1832. DRMID(crtc), DRMID(plane), rc);
  1833. return rc;
  1834. }
  1835. sde_pstate = to_sde_plane_state(plane->state);
  1836. mode = sde_plane_get_property(sde_pstate,
  1837. PLANE_PROP_FB_TRANSLATION_MODE);
  1838. switch (mode) {
  1839. case SDE_DRM_FB_NON_SEC:
  1840. (*fb_ns)++;
  1841. break;
  1842. case SDE_DRM_FB_SEC:
  1843. (*fb_sec)++;
  1844. break;
  1845. case SDE_DRM_FB_SEC_DIR_TRANS:
  1846. (*fb_sec_dir)++;
  1847. break;
  1848. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1849. break;
  1850. default:
  1851. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1852. DRMID(plane), mode);
  1853. return -EINVAL;
  1854. }
  1855. }
  1856. return 0;
  1857. }
  1858. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1859. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1860. {
  1861. struct drm_plane *plane;
  1862. const struct drm_plane_state *pstate;
  1863. struct sde_plane_state *sde_pstate;
  1864. uint32_t mode = 0;
  1865. int rc;
  1866. if (!state) {
  1867. SDE_ERROR("invalid state\n");
  1868. return -EINVAL;
  1869. }
  1870. *fb_ns = 0;
  1871. *fb_sec = 0;
  1872. *fb_sec_dir = 0;
  1873. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1874. if (IS_ERR_OR_NULL(pstate)) {
  1875. rc = PTR_ERR(pstate);
  1876. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1877. DRMID(state->crtc), DRMID(plane), rc);
  1878. return rc;
  1879. }
  1880. sde_pstate = to_sde_plane_state(pstate);
  1881. mode = sde_plane_get_property(sde_pstate,
  1882. PLANE_PROP_FB_TRANSLATION_MODE);
  1883. switch (mode) {
  1884. case SDE_DRM_FB_NON_SEC:
  1885. (*fb_ns)++;
  1886. break;
  1887. case SDE_DRM_FB_SEC:
  1888. (*fb_sec)++;
  1889. break;
  1890. case SDE_DRM_FB_SEC_DIR_TRANS:
  1891. (*fb_sec_dir)++;
  1892. break;
  1893. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1894. break;
  1895. default:
  1896. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1897. DRMID(plane), mode);
  1898. return -EINVAL;
  1899. }
  1900. }
  1901. return 0;
  1902. }
  1903. static void _sde_drm_fb_sec_dir_trans(
  1904. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1905. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1906. {
  1907. /* secure display usecase */
  1908. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1909. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1910. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1911. smmu_state->secure_level = secure_level;
  1912. smmu_state->transition_type = PRE_COMMIT;
  1913. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1914. if (old_valid_fb)
  1915. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1916. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1917. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1918. /* secure camera usecase */
  1919. } else if (smmu_state->state == ATTACHED) {
  1920. smmu_state->state = DETACH_SEC_REQ;
  1921. smmu_state->secure_level = secure_level;
  1922. smmu_state->transition_type = PRE_COMMIT;
  1923. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1924. }
  1925. }
  1926. static void _sde_drm_fb_transactions(
  1927. struct sde_kms_smmu_state_data *smmu_state,
  1928. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1929. int *ops)
  1930. {
  1931. if (((smmu_state->state == DETACHED)
  1932. || (smmu_state->state == DETACH_ALL_REQ))
  1933. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1934. && ((smmu_state->state == DETACHED_SEC)
  1935. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1936. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1937. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1938. smmu_state->transition_type = post_commit ?
  1939. POST_COMMIT : PRE_COMMIT;
  1940. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1941. if (old_valid_fb)
  1942. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1943. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1944. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1945. } else if ((smmu_state->state == DETACHED_SEC)
  1946. || (smmu_state->state == DETACH_SEC_REQ)) {
  1947. smmu_state->state = ATTACH_SEC_REQ;
  1948. smmu_state->transition_type = post_commit ?
  1949. POST_COMMIT : PRE_COMMIT;
  1950. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1951. if (old_valid_fb)
  1952. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1953. }
  1954. }
  1955. /**
  1956. * sde_crtc_get_secure_transition_ops - determines the operations that
  1957. * need to be performed before transitioning to secure state
  1958. * This function should be called after swapping the new state
  1959. * @crtc: Pointer to drm crtc structure
  1960. * Returns the bitmask of operations need to be performed, -Error in
  1961. * case of error cases
  1962. */
  1963. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1964. struct drm_crtc_state *old_crtc_state,
  1965. bool old_valid_fb)
  1966. {
  1967. struct drm_plane *plane;
  1968. struct drm_encoder *encoder;
  1969. struct sde_crtc *sde_crtc;
  1970. struct sde_kms *sde_kms;
  1971. struct sde_mdss_cfg *catalog;
  1972. struct sde_kms_smmu_state_data *smmu_state;
  1973. uint32_t translation_mode = 0, secure_level;
  1974. int ops = 0;
  1975. bool post_commit = false;
  1976. if (!crtc || !crtc->state) {
  1977. SDE_ERROR("invalid crtc\n");
  1978. return -EINVAL;
  1979. }
  1980. sde_kms = _sde_crtc_get_kms(crtc);
  1981. if (!sde_kms)
  1982. return -EINVAL;
  1983. smmu_state = &sde_kms->smmu_state;
  1984. smmu_state->prev_state = smmu_state->state;
  1985. smmu_state->prev_secure_level = smmu_state->secure_level;
  1986. sde_crtc = to_sde_crtc(crtc);
  1987. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1988. catalog = sde_kms->catalog;
  1989. /*
  1990. * SMMU operations need to be delayed in case of video mode panels
  1991. * when switching back to non_secure mode
  1992. */
  1993. drm_for_each_encoder_mask(encoder, crtc->dev,
  1994. crtc->state->encoder_mask) {
  1995. if (sde_encoder_is_dsi_display(encoder))
  1996. post_commit |= sde_encoder_check_curr_mode(encoder,
  1997. MSM_DISPLAY_VIDEO_MODE);
  1998. }
  1999. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  2000. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  2001. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  2002. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  2003. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2004. if (!plane->state)
  2005. continue;
  2006. translation_mode = sde_plane_get_property(
  2007. to_sde_plane_state(plane->state),
  2008. PLANE_PROP_FB_TRANSLATION_MODE);
  2009. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  2010. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  2011. DRMID(crtc), translation_mode);
  2012. return -EINVAL;
  2013. }
  2014. /* we can break if we find sec_dir plane */
  2015. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2016. break;
  2017. }
  2018. mutex_lock(&sde_kms->secure_transition_lock);
  2019. switch (translation_mode) {
  2020. case SDE_DRM_FB_SEC_DIR_TRANS:
  2021. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2022. catalog, old_valid_fb, &ops);
  2023. break;
  2024. case SDE_DRM_FB_SEC:
  2025. case SDE_DRM_FB_NON_SEC:
  2026. _sde_drm_fb_transactions(smmu_state, catalog,
  2027. old_valid_fb, post_commit, &ops);
  2028. break;
  2029. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2030. ops = 0;
  2031. break;
  2032. default:
  2033. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2034. DRMID(crtc), translation_mode);
  2035. ops = -EINVAL;
  2036. }
  2037. /* log only during actual transition times */
  2038. if (ops) {
  2039. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2040. DRMID(crtc), smmu_state->state,
  2041. secure_level, smmu_state->secure_level,
  2042. smmu_state->transition_type, ops);
  2043. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2044. smmu_state->state, smmu_state->transition_type,
  2045. smmu_state->secure_level, old_valid_fb,
  2046. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2047. }
  2048. mutex_unlock(&sde_kms->secure_transition_lock);
  2049. return ops;
  2050. }
  2051. /**
  2052. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2053. * LUTs are configured only once during boot
  2054. * @sde_crtc: Pointer to sde crtc
  2055. * @cstate: Pointer to sde crtc state
  2056. */
  2057. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2058. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2059. {
  2060. struct sde_hw_scaler3_lut_cfg *cfg;
  2061. struct sde_kms *sde_kms;
  2062. u32 *lut_data = NULL;
  2063. size_t len = 0;
  2064. int ret = 0;
  2065. if (!sde_crtc || !cstate) {
  2066. SDE_ERROR("invalid args\n");
  2067. return -EINVAL;
  2068. }
  2069. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2070. if (!sde_kms)
  2071. return -EINVAL;
  2072. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2073. return 0;
  2074. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2075. &cstate->property_state, &len, lut_idx);
  2076. if (!lut_data || !len) {
  2077. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2078. lut_idx, lut_data, len);
  2079. lut_data = NULL;
  2080. len = 0;
  2081. }
  2082. cfg = &cstate->scl3_lut_cfg;
  2083. switch (lut_idx) {
  2084. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2085. cfg->dir_lut = lut_data;
  2086. cfg->dir_len = len;
  2087. break;
  2088. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2089. cfg->cir_lut = lut_data;
  2090. cfg->cir_len = len;
  2091. break;
  2092. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2093. cfg->sep_lut = lut_data;
  2094. cfg->sep_len = len;
  2095. break;
  2096. default:
  2097. ret = -EINVAL;
  2098. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2099. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2100. break;
  2101. }
  2102. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2103. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2104. cfg->is_configured);
  2105. return ret;
  2106. }
  2107. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2108. {
  2109. struct sde_crtc *sde_crtc;
  2110. if (!crtc) {
  2111. SDE_ERROR("invalid crtc\n");
  2112. return;
  2113. }
  2114. sde_crtc = to_sde_crtc(crtc);
  2115. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2116. }
  2117. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2118. {
  2119. int i;
  2120. /**
  2121. * Check if sufficient hw resources are
  2122. * available as per target caps & topology
  2123. */
  2124. if (!sde_crtc) {
  2125. SDE_ERROR("invalid argument\n");
  2126. return -EINVAL;
  2127. }
  2128. if (!sde_crtc->num_mixers ||
  2129. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2130. SDE_ERROR("%s: invalid number mixers: %d\n",
  2131. sde_crtc->name, sde_crtc->num_mixers);
  2132. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2133. SDE_EVTLOG_ERROR);
  2134. return -EINVAL;
  2135. }
  2136. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2137. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2138. || !sde_crtc->mixers[i].hw_ds) {
  2139. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2140. sde_crtc->name, i);
  2141. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2142. i, sde_crtc->mixers[i].hw_lm,
  2143. sde_crtc->mixers[i].hw_ctl,
  2144. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2145. return -EINVAL;
  2146. }
  2147. }
  2148. return 0;
  2149. }
  2150. /**
  2151. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2152. * @crtc: Pointer to drm crtc
  2153. */
  2154. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2155. {
  2156. struct sde_crtc *sde_crtc;
  2157. struct sde_crtc_state *cstate;
  2158. struct sde_hw_mixer *hw_lm;
  2159. struct sde_hw_ctl *hw_ctl;
  2160. struct sde_hw_ds *hw_ds;
  2161. struct sde_hw_ds_cfg *cfg;
  2162. struct sde_kms *kms;
  2163. u32 op_mode = 0;
  2164. u32 lm_idx = 0, num_mixers = 0;
  2165. int i, count = 0;
  2166. if (!crtc)
  2167. return;
  2168. sde_crtc = to_sde_crtc(crtc);
  2169. cstate = to_sde_crtc_state(crtc->state);
  2170. kms = _sde_crtc_get_kms(crtc);
  2171. num_mixers = sde_crtc->num_mixers;
  2172. count = cstate->num_ds;
  2173. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2174. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2175. cstate->num_ds_enabled);
  2176. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2177. SDE_DEBUG("no change in settings, skip commit\n");
  2178. } else if (!kms || !kms->catalog) {
  2179. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2180. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2181. SDE_DEBUG("dest scaler feature not supported\n");
  2182. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2183. //do nothing
  2184. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2185. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2186. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2187. } else {
  2188. for (i = 0; i < count; i++) {
  2189. cfg = &cstate->ds_cfg[i];
  2190. if (!cfg->flags)
  2191. continue;
  2192. lm_idx = cfg->idx;
  2193. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2194. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2195. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2196. /* Setup op mode - Dual/single */
  2197. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2198. op_mode |= BIT(hw_ds->idx - DS_0);
  2199. if (hw_ds->ops.setup_opmode) {
  2200. op_mode |= (cstate->num_ds_enabled ==
  2201. CRTC_DUAL_MIXERS_ONLY) ?
  2202. SDE_DS_OP_MODE_DUAL : 0;
  2203. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2204. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2205. }
  2206. /* Setup scaler */
  2207. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2208. (cfg->flags &
  2209. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2210. if (hw_ds->ops.setup_scaler)
  2211. hw_ds->ops.setup_scaler(hw_ds,
  2212. &cfg->scl3_cfg,
  2213. &cstate->scl3_lut_cfg);
  2214. }
  2215. /*
  2216. * Dest scaler shares the flush bit of the LM in control
  2217. */
  2218. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2219. hw_ctl->ops.update_bitmask_mixer(
  2220. hw_ctl, hw_lm->idx, 1);
  2221. }
  2222. }
  2223. }
  2224. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2225. {
  2226. if (!buf)
  2227. return;
  2228. msm_gem_put_buffer(buf->gem);
  2229. kfree(buf);
  2230. buf = NULL;
  2231. }
  2232. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2233. {
  2234. struct sde_crtc *sde_crtc;
  2235. struct sde_frame_data_buffer *buf;
  2236. uint32_t cur_buf;
  2237. sde_crtc = to_sde_crtc(crtc);
  2238. cur_buf = sde_crtc->frame_data.cnt;
  2239. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2240. if (!buf)
  2241. return -ENOMEM;
  2242. sde_crtc->frame_data.buf[cur_buf] = buf;
  2243. buf->fd = fd;
  2244. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2245. if (!buf->fb) {
  2246. SDE_ERROR("unable to get fb");
  2247. return -EINVAL;
  2248. }
  2249. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2250. if (!buf->gem) {
  2251. SDE_ERROR("unable to get drm gem");
  2252. return -EINVAL;
  2253. }
  2254. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2255. sizeof(struct sde_drm_frame_data_packet));
  2256. }
  2257. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2258. struct sde_crtc_state *cstate, void __user *usr)
  2259. {
  2260. struct sde_crtc *sde_crtc;
  2261. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2262. int i, ret;
  2263. if (!crtc || !cstate || !usr)
  2264. return;
  2265. sde_crtc = to_sde_crtc(crtc);
  2266. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2267. if (ret) {
  2268. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2269. return;
  2270. }
  2271. if (!ctrl.num_buffers) {
  2272. SDE_DEBUG("clearing frame data buffers");
  2273. goto exit;
  2274. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2275. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2276. return;
  2277. }
  2278. for (i = 0; i < ctrl.num_buffers; i++) {
  2279. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2280. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2281. goto exit;
  2282. }
  2283. sde_crtc->frame_data.cnt++;
  2284. }
  2285. return;
  2286. exit:
  2287. while (sde_crtc->frame_data.cnt--)
  2288. _sde_crtc_put_frame_data_buffer(
  2289. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2290. sde_crtc->frame_data.cnt = 0;
  2291. }
  2292. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2293. struct sde_drm_frame_data_packet *frame_data_packet)
  2294. {
  2295. struct sde_crtc *sde_crtc;
  2296. struct sde_drm_frame_data_buf buf;
  2297. struct msm_gem_object *msm_gem;
  2298. u32 cur_buf;
  2299. sde_crtc = to_sde_crtc(crtc);
  2300. cur_buf = sde_crtc->frame_data.idx;
  2301. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2302. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2303. buf.offset = msm_gem->offset;
  2304. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2305. sizeof(struct sde_drm_frame_data_buf));
  2306. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2307. }
  2308. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2309. {
  2310. struct sde_crtc *sde_crtc;
  2311. struct drm_plane *plane;
  2312. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2313. struct sde_drm_frame_data_packet *data;
  2314. struct sde_frame_data *frame_data;
  2315. int i = 0;
  2316. if (!crtc || !crtc->state)
  2317. return;
  2318. sde_crtc = to_sde_crtc(crtc);
  2319. frame_data = &sde_crtc->frame_data;
  2320. if (frame_data->cnt) {
  2321. struct msm_gem_object *msm_gem;
  2322. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2323. data = (struct sde_drm_frame_data_packet *)
  2324. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2325. } else {
  2326. data = &frame_data_packet;
  2327. }
  2328. data->commit_count = sde_crtc->play_count;
  2329. data->frame_count = sde_crtc->fps_info.frame_count;
  2330. /* Collect plane specific data */
  2331. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old) {
  2332. if (i < SDE_FRAME_DATA_MAX_PLANES)
  2333. sde_plane_get_frame_data(plane, &data->plane_frame_data[i++]);
  2334. }
  2335. if (frame_data->cnt)
  2336. _sde_crtc_frame_data_notify(crtc, data);
  2337. }
  2338. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2339. {
  2340. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2341. struct sde_crtc *sde_crtc;
  2342. struct msm_drm_private *priv;
  2343. struct sde_crtc_frame_event *fevent;
  2344. struct sde_kms_frame_event_cb_data *cb_data;
  2345. unsigned long flags;
  2346. u32 crtc_id;
  2347. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2348. if (!data) {
  2349. SDE_ERROR("invalid parameters\n");
  2350. return;
  2351. }
  2352. crtc = cb_data->crtc;
  2353. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2354. SDE_ERROR("invalid parameters\n");
  2355. return;
  2356. }
  2357. sde_crtc = to_sde_crtc(crtc);
  2358. priv = crtc->dev->dev_private;
  2359. crtc_id = drm_crtc_index(crtc);
  2360. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2361. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2362. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2363. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2364. struct sde_crtc_frame_event, list);
  2365. if (fevent)
  2366. list_del_init(&fevent->list);
  2367. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2368. if (!fevent) {
  2369. SDE_ERROR("crtc%d event %d overflow\n", DRMID(crtc), event);
  2370. SDE_EVT32(DRMID(crtc), event);
  2371. return;
  2372. }
  2373. fevent->event = event;
  2374. fevent->ts = ts;
  2375. fevent->crtc = crtc;
  2376. fevent->connector = cb_data->connector;
  2377. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2378. }
  2379. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2380. struct drm_crtc_state *old_state)
  2381. {
  2382. struct drm_device *dev;
  2383. struct sde_crtc *sde_crtc;
  2384. struct sde_crtc_state *cstate;
  2385. struct drm_connector *conn;
  2386. struct drm_encoder *encoder;
  2387. struct drm_connector_list_iter conn_iter;
  2388. if (!crtc || !crtc->state) {
  2389. SDE_ERROR("invalid crtc\n");
  2390. return;
  2391. }
  2392. dev = crtc->dev;
  2393. sde_crtc = to_sde_crtc(crtc);
  2394. cstate = to_sde_crtc_state(crtc->state);
  2395. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2396. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2397. /* identify connectors attached to this crtc */
  2398. cstate->num_connectors = 0;
  2399. drm_connector_list_iter_begin(dev, &conn_iter);
  2400. drm_for_each_connector_iter(conn, &conn_iter)
  2401. if (conn->state && conn->state->crtc == crtc &&
  2402. cstate->num_connectors < MAX_CONNECTORS) {
  2403. encoder = conn->state->best_encoder;
  2404. if (encoder)
  2405. sde_encoder_register_frame_event_callback(
  2406. encoder,
  2407. sde_crtc_frame_event_cb,
  2408. crtc);
  2409. cstate->connectors[cstate->num_connectors++] = conn;
  2410. sde_connector_prepare_fence(conn);
  2411. sde_encoder_set_clone_mode(encoder, crtc->state);
  2412. }
  2413. drm_connector_list_iter_end(&conn_iter);
  2414. /* prepare main output fence */
  2415. sde_fence_prepare(sde_crtc->output_fence);
  2416. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2417. }
  2418. /**
  2419. * sde_crtc_complete_flip - signal pending page_flip events
  2420. * Any pending vblank events are added to the vblank_event_list
  2421. * so that the next vblank interrupt shall signal them.
  2422. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2423. * This API signals any pending PAGE_FLIP events requested through
  2424. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2425. * if file!=NULL, this is preclose potential cancel-flip path
  2426. * @crtc: Pointer to drm crtc structure
  2427. * @file: Pointer to drm file
  2428. */
  2429. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2430. struct drm_file *file)
  2431. {
  2432. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2433. struct drm_device *dev = crtc->dev;
  2434. struct drm_pending_vblank_event *event;
  2435. unsigned long flags;
  2436. spin_lock_irqsave(&dev->event_lock, flags);
  2437. event = sde_crtc->event;
  2438. if (!event)
  2439. goto end;
  2440. /*
  2441. * if regular vblank case (!file) or if cancel-flip from
  2442. * preclose on file that requested flip, then send the
  2443. * event:
  2444. */
  2445. if (!file || (event->base.file_priv == file)) {
  2446. sde_crtc->event = NULL;
  2447. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2448. sde_crtc->name, event);
  2449. SDE_EVT32_VERBOSE(DRMID(crtc));
  2450. drm_crtc_send_vblank_event(crtc, event);
  2451. }
  2452. end:
  2453. spin_unlock_irqrestore(&dev->event_lock, flags);
  2454. }
  2455. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2456. struct drm_crtc_state *cstate)
  2457. {
  2458. struct drm_encoder *encoder;
  2459. if (!crtc || !crtc->dev || !cstate) {
  2460. SDE_ERROR("invalid crtc\n");
  2461. return INTF_MODE_NONE;
  2462. }
  2463. drm_for_each_encoder_mask(encoder, crtc->dev,
  2464. cstate->encoder_mask) {
  2465. /* continue if copy encoder is encountered */
  2466. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2467. continue;
  2468. return sde_encoder_get_intf_mode(encoder);
  2469. }
  2470. return INTF_MODE_NONE;
  2471. }
  2472. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2473. {
  2474. struct drm_encoder *encoder;
  2475. if (!crtc || !crtc->dev) {
  2476. SDE_ERROR("invalid crtc\n");
  2477. return INTF_MODE_NONE;
  2478. }
  2479. drm_for_each_encoder(encoder, crtc->dev)
  2480. if ((encoder->crtc == crtc)
  2481. && !sde_encoder_in_cont_splash(encoder))
  2482. return sde_encoder_get_fps(encoder);
  2483. return 0;
  2484. }
  2485. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2486. {
  2487. struct drm_encoder *encoder;
  2488. if (!crtc || !crtc->dev) {
  2489. SDE_ERROR("invalid crtc\n");
  2490. return 0;
  2491. }
  2492. drm_for_each_encoder_mask(encoder, crtc->dev,
  2493. crtc->state->encoder_mask) {
  2494. if (!sde_encoder_in_cont_splash(encoder))
  2495. return sde_encoder_get_dfps_maxfps(encoder);
  2496. }
  2497. return 0;
  2498. }
  2499. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2500. {
  2501. struct drm_encoder *enc;
  2502. struct sde_crtc *sde_crtc;
  2503. if (!crtc || !crtc->dev)
  2504. return NULL;
  2505. sde_crtc = to_sde_crtc(crtc);
  2506. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2507. if (sde_encoder_in_clone_mode(enc))
  2508. continue;
  2509. return enc;
  2510. }
  2511. return NULL;
  2512. }
  2513. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2514. {
  2515. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2516. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2517. /* keep statistics on vblank callback - with auto reset via debugfs */
  2518. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2519. sde_crtc->vblank_cb_time = ts;
  2520. else
  2521. sde_crtc->vblank_cb_count++;
  2522. sde_crtc->vblank_last_cb_time = ts;
  2523. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2524. drm_crtc_handle_vblank(crtc);
  2525. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2526. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2527. }
  2528. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2529. ktime_t ts, enum sde_fence_event fence_event)
  2530. {
  2531. if (!connector) {
  2532. SDE_ERROR("invalid param\n");
  2533. return;
  2534. }
  2535. SDE_ATRACE_BEGIN("signal_retire_fence");
  2536. sde_connector_complete_commit(connector, ts, fence_event);
  2537. SDE_ATRACE_END("signal_retire_fence");
  2538. }
  2539. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2540. {
  2541. struct sde_crtc *sde_crtc;
  2542. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2543. int i, rc;
  2544. bool updated = false;
  2545. struct drm_event event;
  2546. sde_crtc = to_sde_crtc(crtc);
  2547. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2548. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2549. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2550. &current_opr_value[i]);
  2551. if (rc) {
  2552. SDE_ERROR("failed to collect OPR %d", i, rc);
  2553. continue;
  2554. }
  2555. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2556. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2557. continue;
  2558. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2559. updated = true;
  2560. }
  2561. if (updated) {
  2562. event.type = DRM_EVENT_OPR_VALUE;
  2563. event.length = sizeof(sde_crtc->previous_opr_value);
  2564. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2565. (u8 *)&sde_crtc->previous_opr_value);
  2566. }
  2567. }
  2568. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2569. struct sde_crtc_frame_event *fevent)
  2570. {
  2571. struct sde_crtc *sde_crtc;
  2572. struct sde_connector *sde_conn;
  2573. sde_crtc = to_sde_crtc(crtc);
  2574. if (sde_crtc->opr_event_notify_enabled)
  2575. sde_crtc_opr_event_notify(crtc);
  2576. sde_conn = to_sde_connector(fevent->connector);
  2577. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2578. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2579. }
  2580. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2581. {
  2582. struct msm_drm_private *priv;
  2583. struct sde_crtc_frame_event *fevent;
  2584. struct drm_crtc *crtc;
  2585. struct sde_crtc *sde_crtc;
  2586. struct sde_kms *sde_kms;
  2587. unsigned long flags;
  2588. bool in_clone_mode = false;
  2589. int ret;
  2590. if (!work) {
  2591. SDE_ERROR("invalid work handle\n");
  2592. return;
  2593. }
  2594. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2595. if (!fevent->crtc || !fevent->crtc->state) {
  2596. SDE_ERROR("invalid crtc\n");
  2597. return;
  2598. }
  2599. crtc = fevent->crtc;
  2600. sde_crtc = to_sde_crtc(crtc);
  2601. sde_kms = _sde_crtc_get_kms(crtc);
  2602. if (!sde_kms) {
  2603. SDE_ERROR("invalid kms handle\n");
  2604. return;
  2605. }
  2606. priv = sde_kms->dev->dev_private;
  2607. SDE_ATRACE_BEGIN("crtc_frame_event");
  2608. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2609. ktime_to_ns(fevent->ts));
  2610. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2611. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2612. true : false;
  2613. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2614. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2615. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2616. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  2617. if (ret < 0) {
  2618. SDE_ERROR("failed to enable power resource %d\n", ret);
  2619. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  2620. } else {
  2621. /* log and clear plane ubwc errors if any */
  2622. sde_crtc_get_frame_data(crtc);
  2623. pm_runtime_put_sync(crtc->dev->dev);
  2624. }
  2625. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2626. /* this should not happen */
  2627. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2628. crtc->base.id,
  2629. ktime_to_ns(fevent->ts),
  2630. atomic_read(&sde_crtc->frame_pending));
  2631. SDE_EVT32(DRMID(crtc), fevent->event,
  2632. SDE_EVTLOG_FUNC_CASE1);
  2633. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2634. /* release bandwidth and other resources */
  2635. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2636. crtc->base.id,
  2637. ktime_to_ns(fevent->ts));
  2638. SDE_EVT32(DRMID(crtc), fevent->event,
  2639. SDE_EVTLOG_FUNC_CASE2);
  2640. sde_core_perf_crtc_release_bw(crtc);
  2641. } else {
  2642. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2643. SDE_EVTLOG_FUNC_CASE3);
  2644. }
  2645. }
  2646. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2647. SDE_ATRACE_BEGIN("signal_release_fence");
  2648. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2649. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2650. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2651. _sde_crtc_frame_done_notify(crtc, fevent);
  2652. SDE_ATRACE_END("signal_release_fence");
  2653. }
  2654. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) {
  2655. if (sde_crtc->retire_frame_event_sf) {
  2656. sde_crtc->retire_frame_event_time = fevent->ts;
  2657. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2658. }
  2659. /* this api should be called without spin_lock */
  2660. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2661. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2662. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2663. }
  2664. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2665. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2666. crtc->base.id, ktime_to_ns(fevent->ts));
  2667. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2668. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2669. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2670. SDE_ATRACE_END("crtc_frame_event");
  2671. }
  2672. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2673. struct drm_crtc_state *old_state)
  2674. {
  2675. struct sde_crtc *sde_crtc;
  2676. struct sde_splash_display *splash_display = NULL;
  2677. struct sde_kms *sde_kms;
  2678. bool cont_splash_enabled = false;
  2679. int i;
  2680. u32 power_on = 1;
  2681. if (!crtc || !crtc->state) {
  2682. SDE_ERROR("invalid crtc\n");
  2683. return;
  2684. }
  2685. sde_crtc = to_sde_crtc(crtc);
  2686. SDE_EVT32_VERBOSE(DRMID(crtc));
  2687. sde_kms = _sde_crtc_get_kms(crtc);
  2688. if (!sde_kms)
  2689. return;
  2690. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2691. splash_display = &sde_kms->splash_data.splash_display[i];
  2692. if (splash_display->cont_splash_enabled &&
  2693. crtc == splash_display->encoder->crtc)
  2694. cont_splash_enabled = true;
  2695. }
  2696. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2697. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2698. sde_core_perf_crtc_update(crtc, 0, false);
  2699. }
  2700. /**
  2701. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2702. * @cstate: Pointer to sde crtc state
  2703. */
  2704. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2705. {
  2706. if (!cstate) {
  2707. SDE_ERROR("invalid cstate\n");
  2708. return;
  2709. }
  2710. cstate->input_fence_timeout_ns =
  2711. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2712. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2713. }
  2714. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2715. {
  2716. u32 i;
  2717. struct sde_crtc_state *cstate;
  2718. if (!state)
  2719. return;
  2720. cstate = to_sde_crtc_state(state);
  2721. for (i = 0; i < cstate->num_dim_layers; i++)
  2722. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2723. cstate->num_dim_layers = 0;
  2724. }
  2725. /**
  2726. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2727. * @cstate: Pointer to sde crtc state
  2728. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2729. */
  2730. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2731. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2732. {
  2733. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2734. struct sde_drm_dim_layer_cfg *user_cfg;
  2735. struct sde_hw_dim_layer *dim_layer;
  2736. u32 count, i;
  2737. struct sde_kms *kms;
  2738. if (!crtc || !cstate) {
  2739. SDE_ERROR("invalid crtc or cstate\n");
  2740. return;
  2741. }
  2742. dim_layer = cstate->dim_layer;
  2743. if (!usr_ptr) {
  2744. /* usr_ptr is null when setting the default property value */
  2745. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2746. SDE_DEBUG("dim_layer data removed\n");
  2747. goto clear;
  2748. }
  2749. kms = _sde_crtc_get_kms(crtc);
  2750. if (!kms || !kms->catalog) {
  2751. SDE_ERROR("invalid kms\n");
  2752. return;
  2753. }
  2754. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2755. SDE_ERROR("failed to copy dim_layer data\n");
  2756. return;
  2757. }
  2758. count = dim_layer_v1.num_layers;
  2759. if (count > SDE_MAX_DIM_LAYERS) {
  2760. SDE_ERROR("invalid number of dim_layers:%d", count);
  2761. return;
  2762. }
  2763. /* populate from user space */
  2764. cstate->num_dim_layers = count;
  2765. for (i = 0; i < count; i++) {
  2766. user_cfg = &dim_layer_v1.layer_cfg[i];
  2767. dim_layer[i].flags = user_cfg->flags;
  2768. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2769. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2770. dim_layer[i].rect.x = user_cfg->rect.x1;
  2771. dim_layer[i].rect.y = user_cfg->rect.y1;
  2772. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2773. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2774. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2775. user_cfg->color_fill.color_0,
  2776. user_cfg->color_fill.color_1,
  2777. user_cfg->color_fill.color_2,
  2778. user_cfg->color_fill.color_3,
  2779. };
  2780. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2781. i, dim_layer[i].flags, dim_layer[i].stage);
  2782. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2783. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2784. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2785. dim_layer[i].color_fill.color_0,
  2786. dim_layer[i].color_fill.color_1,
  2787. dim_layer[i].color_fill.color_2,
  2788. dim_layer[i].color_fill.color_3);
  2789. }
  2790. clear:
  2791. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2792. }
  2793. /**
  2794. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2795. * @sde_crtc : Pointer to sde crtc
  2796. * @cstate : Pointer to sde crtc state
  2797. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2798. */
  2799. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2800. struct sde_crtc_state *cstate,
  2801. void __user *usr_ptr)
  2802. {
  2803. struct sde_drm_dest_scaler_data ds_data;
  2804. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2805. struct sde_drm_scaler_v2 scaler_v2;
  2806. void __user *scaler_v2_usr;
  2807. int i, count;
  2808. if (!sde_crtc || !cstate) {
  2809. SDE_ERROR("invalid sde_crtc/state\n");
  2810. return -EINVAL;
  2811. }
  2812. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2813. if (!usr_ptr) {
  2814. SDE_DEBUG("ds data removed\n");
  2815. return 0;
  2816. }
  2817. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2818. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2819. sde_crtc->name);
  2820. return -EINVAL;
  2821. }
  2822. count = ds_data.num_dest_scaler;
  2823. if (!count) {
  2824. SDE_DEBUG("no ds data available\n");
  2825. return 0;
  2826. }
  2827. if (count > SDE_MAX_DS_COUNT) {
  2828. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2829. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2830. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2831. return -EINVAL;
  2832. }
  2833. /* Populate from user space */
  2834. for (i = 0; i < count; i++) {
  2835. ds_cfg_usr = &ds_data.ds_cfg[i];
  2836. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2837. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2838. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2839. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2840. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2841. if (ds_cfg_usr->scaler_cfg) {
  2842. scaler_v2_usr =
  2843. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2844. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2845. sizeof(scaler_v2))) {
  2846. SDE_ERROR("%s:scaler: copy from user failed\n",
  2847. sde_crtc->name);
  2848. return -EINVAL;
  2849. }
  2850. }
  2851. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2852. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2853. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2854. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2855. scaler_v2.dst_width, scaler_v2.dst_height);
  2856. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2857. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2858. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2859. scaler_v2.dst_width, scaler_v2.dst_height);
  2860. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2861. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2862. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2863. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2864. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2865. ds_cfg_usr->lm_height);
  2866. }
  2867. cstate->num_ds = count;
  2868. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2869. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2870. return 0;
  2871. }
  2872. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2873. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2874. struct sde_hw_ds_cfg *prev_cfg)
  2875. {
  2876. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2877. || !cfg->lm_width || !cfg->lm_height) {
  2878. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2879. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2880. hdisplay, mode->vdisplay);
  2881. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2882. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2883. return -E2BIG;
  2884. }
  2885. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2886. cfg->lm_height != prev_cfg->lm_height)) {
  2887. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2888. crtc->base.id, cfg->lm_width,
  2889. cfg->lm_height, prev_cfg->lm_width,
  2890. prev_cfg->lm_height);
  2891. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2892. prev_cfg->lm_width, prev_cfg->lm_height,
  2893. SDE_EVTLOG_ERROR);
  2894. return -EINVAL;
  2895. }
  2896. return 0;
  2897. }
  2898. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2899. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2900. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2901. u32 max_in_width, u32 max_out_width)
  2902. {
  2903. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2904. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2905. /**
  2906. * Scaler src and dst width shouldn't exceed the maximum
  2907. * width limitation. Also, if there is no partial update
  2908. * dst width and height must match display resolution.
  2909. */
  2910. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2911. cfg->scl3_cfg.dst_width > max_out_width ||
  2912. !cfg->scl3_cfg.src_width[0] ||
  2913. !cfg->scl3_cfg.dst_width ||
  2914. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2915. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2916. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2917. SDE_ERROR("crtc%d: ", crtc->base.id);
  2918. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2919. cfg->scl3_cfg.src_width[0],
  2920. cfg->scl3_cfg.dst_width,
  2921. cfg->scl3_cfg.dst_height,
  2922. hdisplay, mode->vdisplay);
  2923. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2924. sde_crtc->num_mixers, cfg->flags,
  2925. hw_ds->idx - DS_0);
  2926. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2927. cfg->scl3_cfg.enable,
  2928. cfg->scl3_cfg.de.enable);
  2929. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2930. cfg->scl3_cfg.de.enable, cfg->flags,
  2931. max_in_width, max_out_width,
  2932. cfg->scl3_cfg.src_width[0],
  2933. cfg->scl3_cfg.dst_width,
  2934. cfg->scl3_cfg.dst_height, hdisplay,
  2935. mode->vdisplay, sde_crtc->num_mixers,
  2936. SDE_EVTLOG_ERROR);
  2937. cfg->flags &=
  2938. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2939. cfg->flags &=
  2940. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2941. return -EINVAL;
  2942. }
  2943. }
  2944. return 0;
  2945. }
  2946. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2947. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2948. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2949. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2950. {
  2951. int i, ret;
  2952. u32 lm_idx;
  2953. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2954. for (i = 0; i < cstate->num_ds; i++) {
  2955. cfg = &cstate->ds_cfg[i];
  2956. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2957. lm_idx = cfg->idx;
  2958. /**
  2959. * Validate against topology
  2960. * No of dest scalers should match the num of mixers
  2961. * unless it is partial update left only/right only use case
  2962. */
  2963. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2964. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2965. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2966. crtc->base.id, i, lm_idx, cfg->flags);
  2967. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2968. SDE_EVTLOG_ERROR);
  2969. return -EINVAL;
  2970. }
  2971. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2972. if (!max_in_width && !max_out_width) {
  2973. max_in_width = hw_ds->scl->top->maxinputwidth;
  2974. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2975. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2976. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2977. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2978. max_in_width, max_out_width, cstate->num_ds);
  2979. }
  2980. /* Check LM width and height */
  2981. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2982. prev_cfg);
  2983. if (ret)
  2984. return ret;
  2985. /* Check scaler data */
  2986. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2987. hw_ds, cfg, hdisplay,
  2988. max_in_width, max_out_width);
  2989. if (ret)
  2990. return ret;
  2991. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2992. (*num_ds_enable)++;
  2993. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2994. hw_ds->idx - DS_0, cfg->flags);
  2995. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2996. }
  2997. return 0;
  2998. }
  2999. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  3000. struct sde_crtc_state *cstate, u32 num_ds_enable)
  3001. {
  3002. struct sde_hw_ds_cfg *cfg;
  3003. int i;
  3004. SDE_DEBUG("dest scaler status : %d -> %d\n",
  3005. cstate->num_ds_enabled, num_ds_enable);
  3006. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  3007. cstate->num_ds, cstate->dirty[0]);
  3008. if (cstate->num_ds_enabled != num_ds_enable) {
  3009. /* Disabling destination scaler */
  3010. if (!num_ds_enable) {
  3011. for (i = 0; i < cstate->num_ds; i++) {
  3012. cfg = &cstate->ds_cfg[i];
  3013. cfg->idx = i;
  3014. /* Update scaler settings in disable case */
  3015. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3016. cfg->scl3_cfg.enable = 0;
  3017. cfg->scl3_cfg.de.enable = 0;
  3018. }
  3019. }
  3020. cstate->num_ds_enabled = num_ds_enable;
  3021. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3022. } else {
  3023. if (!cstate->num_ds_enabled)
  3024. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3025. }
  3026. }
  3027. /**
  3028. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3029. * @crtc : Pointer to drm crtc
  3030. * @state : Pointer to drm crtc state
  3031. */
  3032. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3033. struct drm_crtc_state *state)
  3034. {
  3035. struct sde_crtc *sde_crtc;
  3036. struct sde_crtc_state *cstate;
  3037. struct drm_display_mode *mode;
  3038. struct sde_kms *kms;
  3039. struct sde_hw_ds *hw_ds = NULL;
  3040. u32 ret = 0;
  3041. u32 num_ds_enable = 0, hdisplay = 0;
  3042. u32 max_in_width = 0, max_out_width = 0;
  3043. if (!crtc || !state)
  3044. return -EINVAL;
  3045. sde_crtc = to_sde_crtc(crtc);
  3046. cstate = to_sde_crtc_state(state);
  3047. kms = _sde_crtc_get_kms(crtc);
  3048. mode = &state->adjusted_mode;
  3049. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3050. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3051. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3052. return 0;
  3053. }
  3054. if (!kms || !kms->catalog) {
  3055. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3056. return -EINVAL;
  3057. }
  3058. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3059. SDE_DEBUG("dest scaler feature not supported\n");
  3060. return 0;
  3061. }
  3062. if (!sde_crtc->num_mixers) {
  3063. SDE_DEBUG("mixers not allocated\n");
  3064. return 0;
  3065. }
  3066. ret = _sde_validate_hw_resources(sde_crtc);
  3067. if (ret)
  3068. goto err;
  3069. /**
  3070. * No of dest scalers shouldn't exceed hw ds block count and
  3071. * also, match the num of mixers unless it is partial update
  3072. * left only/right only use case - currently PU + DS is not supported
  3073. */
  3074. if (cstate->num_ds > kms->catalog->ds_count ||
  3075. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3076. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3077. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3078. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3079. cstate->ds_cfg[0].flags);
  3080. ret = -EINVAL;
  3081. goto err;
  3082. }
  3083. /**
  3084. * Check if DS needs to be enabled or disabled
  3085. * In case of enable, validate the data
  3086. */
  3087. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3088. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3089. cstate->num_ds, cstate->ds_cfg[0].flags);
  3090. goto disable;
  3091. }
  3092. /* Display resolution */
  3093. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3094. /* Validate the DS data */
  3095. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3096. mode, hw_ds, hdisplay, &num_ds_enable,
  3097. max_in_width, max_out_width);
  3098. if (ret)
  3099. goto err;
  3100. disable:
  3101. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3102. return 0;
  3103. err:
  3104. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3105. return ret;
  3106. }
  3107. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3108. {
  3109. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3110. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3111. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3112. return NULL;
  3113. }
  3114. /* it will always return the first mixer and single CTL */
  3115. return sde_crtc->mixers[0].hw_ctl;
  3116. }
  3117. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3118. {
  3119. struct dma_fence *fence;
  3120. struct sde_plane *psde;
  3121. struct sde_plane_state *pstate;
  3122. void *input_fence;
  3123. struct dma_fence *input_hw_fence = NULL;
  3124. struct dma_fence_array *array = NULL;
  3125. struct dma_fence *spec_fence = NULL;
  3126. bool spec_hw_fence = true;
  3127. int i;
  3128. if (!plane || !plane->state) {
  3129. SDE_ERROR("invalid input %d\n", !plane);
  3130. return NULL;
  3131. }
  3132. psde = to_sde_plane(plane);
  3133. pstate = to_sde_plane_state(plane->state);
  3134. input_fence = pstate->input_fence;
  3135. if (input_fence) {
  3136. fence = (struct dma_fence *)pstate->input_fence;
  3137. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3138. array = container_of(fence, struct dma_fence_array, base);
  3139. if (IS_ERR_OR_NULL(array))
  3140. goto exit;
  3141. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3142. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3143. goto exit;
  3144. for (i = 0; i < array->num_fences; i++) {
  3145. spec_fence = array->fences[i];
  3146. if (IS_ERR_OR_NULL(spec_fence) ||
  3147. !(test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3148. &spec_fence->flags))) {
  3149. spec_hw_fence = false;
  3150. break;
  3151. }
  3152. }
  3153. if (spec_hw_fence)
  3154. input_hw_fence = fence;
  3155. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3156. input_hw_fence = fence;
  3157. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3158. fence->context, fence->seqno, fence->flags,
  3159. fence->ops->get_timeline_name(fence));
  3160. }
  3161. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3162. }
  3163. exit:
  3164. return input_hw_fence;
  3165. }
  3166. /**
  3167. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3168. * @crtc: Pointer to CRTC object.
  3169. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3170. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3171. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3172. *
  3173. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3174. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3175. * list, skipping any sw-wait, since wait will happen in hw.
  3176. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3177. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3178. * regardless if they support or not hw-fence.
  3179. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3180. */
  3181. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3182. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3183. {
  3184. struct drm_plane *plane = NULL;
  3185. u32 num_hw_fences = 0;
  3186. ktime_t kt_end, kt_wait;
  3187. uint32_t wait_ms = 1;
  3188. struct msm_display_mode *msm_mode;
  3189. bool mode_switch;
  3190. int i, rc = 0;
  3191. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3192. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3193. /* use monotonic timer to limit total fence wait time */
  3194. kt_end = ktime_add_ns(ktime_get(),
  3195. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3196. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3197. /* check if input-fences are hw fences and if they are, add them to the list */
  3198. if (use_hw_fences && !mode_switch) {
  3199. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3200. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3201. bool repeated_fence = false;
  3202. /* check if this fence already in the hw-fences list */
  3203. for (i = num_hw_fences - 1; i >= 0; i--) {
  3204. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3205. repeated_fence = true;
  3206. break;
  3207. }
  3208. }
  3209. if (repeated_fence)
  3210. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3211. else
  3212. num_hw_fences++; /* keep fence in the list */
  3213. /* go to next, to skip sw-wait */
  3214. continue;
  3215. }
  3216. }
  3217. /*
  3218. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3219. * before proceed.
  3220. *
  3221. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3222. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3223. * that each plane can check its fence status and react appropriately
  3224. * if its fence has timed out. Call input fence wait multiple times if
  3225. * fence wait is interrupted due to interrupt call.
  3226. */
  3227. do {
  3228. kt_wait = ktime_sub(kt_end, ktime_get());
  3229. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3230. wait_ms = ktime_to_ms(kt_wait);
  3231. else
  3232. wait_ms = 0;
  3233. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3234. } while (wait_ms && rc == -ERESTARTSYS);
  3235. }
  3236. return num_hw_fences;
  3237. }
  3238. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3239. {
  3240. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3241. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3242. MSM_DISPLAY_VIDEO_MODE);
  3243. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3244. }
  3245. /**
  3246. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3247. * @crtc: Pointer to CRTC object
  3248. *
  3249. * Returns true if hw fences are used, otherwise returns false
  3250. */
  3251. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3252. {
  3253. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3254. bool ipcc_input_signal_wait = false;
  3255. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3256. int num_hw_fences = 0;
  3257. struct sde_hw_ctl *hw_ctl;
  3258. bool input_hw_fences_enable;
  3259. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3260. int ret;
  3261. enum sde_crtc_vm_req vm_req;
  3262. bool disable_hw_fences = false;
  3263. SDE_DEBUG("\n");
  3264. if (!crtc || !crtc->state || !sde_kms) {
  3265. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3266. return false;
  3267. }
  3268. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3269. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3270. /* if this is the last frame on vm transition, disable hw fences */
  3271. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3272. if (vm_req == VM_REQ_RELEASE)
  3273. disable_hw_fences = true;
  3274. /* update ctl hw to wait for ipcc input signal before fetch */
  3275. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3276. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3277. sde_kms->hw_mdp, disable_hw_fences))
  3278. ipcc_input_signal_wait = true;
  3279. /* avoid hw-fences in first frame after timing engine enable */
  3280. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3281. /* wait for sw fences and get hw fences list (if any) */
  3282. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3283. MAX_HW_FENCES);
  3284. /* register the hw-fences for hw-wait */
  3285. if (num_hw_fences) {
  3286. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3287. if (ret) {
  3288. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3289. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3290. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3291. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3292. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3293. MAX_HW_FENCES);
  3294. }
  3295. }
  3296. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3297. input_hw_fences_enable,
  3298. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3299. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3300. SDE_EVT32(input_hw_fences_enable,
  3301. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3302. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3303. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3304. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3305. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3306. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3307. SDE_ATRACE_END("plane_wait_input_fence");
  3308. return num_hw_fences ? true : false;
  3309. }
  3310. static void _sde_crtc_setup_mixer_for_encoder(
  3311. struct drm_crtc *crtc,
  3312. struct drm_encoder *enc)
  3313. {
  3314. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3315. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3316. struct sde_rm *rm = &sde_kms->rm;
  3317. struct sde_crtc_mixer *mixer;
  3318. struct sde_hw_ctl *last_valid_ctl = NULL;
  3319. int i;
  3320. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3321. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3322. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3323. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3324. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3325. /* Set up all the mixers and ctls reserved by this encoder */
  3326. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3327. mixer = &sde_crtc->mixers[i];
  3328. if (!sde_rm_get_hw(rm, &lm_iter))
  3329. break;
  3330. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3331. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3332. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3333. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3334. mixer->hw_lm->idx - LM_0);
  3335. mixer->hw_ctl = last_valid_ctl;
  3336. } else {
  3337. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3338. last_valid_ctl = mixer->hw_ctl;
  3339. sde_crtc->num_ctls++;
  3340. }
  3341. /* Shouldn't happen, mixers are always >= ctls */
  3342. if (!mixer->hw_ctl) {
  3343. SDE_ERROR("no valid ctls found for lm %d\n",
  3344. mixer->hw_lm->idx - LM_0);
  3345. return;
  3346. }
  3347. /* Dspp may be null */
  3348. (void) sde_rm_get_hw(rm, &dspp_iter);
  3349. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3350. /* DS may be null */
  3351. (void) sde_rm_get_hw(rm, &ds_iter);
  3352. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3353. mixer->encoder = enc;
  3354. sde_crtc->num_mixers++;
  3355. SDE_DEBUG("setup mixer %d: lm %d\n",
  3356. i, mixer->hw_lm->idx - LM_0);
  3357. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3358. i, mixer->hw_ctl->idx - CTL_0);
  3359. if (mixer->hw_ds)
  3360. SDE_DEBUG("setup mixer %d: ds %d\n",
  3361. i, mixer->hw_ds->idx - DS_0);
  3362. }
  3363. }
  3364. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3365. {
  3366. struct drm_encoder *enc = NULL;
  3367. struct sde_kms *kms;
  3368. if (!crtc)
  3369. return false;
  3370. kms = _sde_crtc_get_kms(crtc);
  3371. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3372. return false;
  3373. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3374. if (enc->crtc == crtc)
  3375. return sde_encoder_is_line_insertion_supported(enc);
  3376. }
  3377. return false;
  3378. }
  3379. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3380. {
  3381. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3382. struct drm_encoder *enc;
  3383. sde_crtc->num_ctls = 0;
  3384. sde_crtc->num_mixers = 0;
  3385. sde_crtc->mixers_swapped = false;
  3386. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3387. mutex_lock(&sde_crtc->crtc_lock);
  3388. /* Check for mixers on all encoders attached to this crtc */
  3389. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3390. if (enc->crtc != crtc)
  3391. continue;
  3392. /* avoid overwriting mixers info from a copy encoder */
  3393. if (sde_encoder_in_clone_mode(enc))
  3394. continue;
  3395. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3396. }
  3397. mutex_unlock(&sde_crtc->crtc_lock);
  3398. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3399. }
  3400. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3401. {
  3402. int i;
  3403. struct sde_crtc_state *cstate;
  3404. cstate = to_sde_crtc_state(state);
  3405. cstate->is_ppsplit = false;
  3406. for (i = 0; i < cstate->num_connectors; i++) {
  3407. struct drm_connector *conn = cstate->connectors[i];
  3408. if (sde_connector_get_topology_name(conn) ==
  3409. SDE_RM_TOPOLOGY_PPSPLIT)
  3410. cstate->is_ppsplit = true;
  3411. }
  3412. }
  3413. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3414. {
  3415. struct sde_crtc *sde_crtc;
  3416. struct sde_crtc_state *cstate;
  3417. struct drm_display_mode *adj_mode;
  3418. u32 mixer_width, mixer_height;
  3419. int i;
  3420. if (!crtc || !state) {
  3421. SDE_ERROR("invalid args\n");
  3422. return;
  3423. }
  3424. sde_crtc = to_sde_crtc(crtc);
  3425. cstate = to_sde_crtc_state(state);
  3426. adj_mode = &state->adjusted_mode;
  3427. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3428. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3429. cstate->lm_bounds[i].x = mixer_width * i;
  3430. cstate->lm_bounds[i].y = 0;
  3431. cstate->lm_bounds[i].w = mixer_width;
  3432. cstate->lm_bounds[i].h = mixer_height;
  3433. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3434. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3435. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3436. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3437. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3438. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3439. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3440. }
  3441. drm_mode_debug_printmodeline(adj_mode);
  3442. }
  3443. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3444. {
  3445. struct sde_crtc_mixer mixer;
  3446. /*
  3447. * Use mixer[0] to get hw_ctl which will use ops to clear
  3448. * all blendstages. Clear all blendstages will iterate through
  3449. * all mixers.
  3450. */
  3451. if (sde_crtc->num_mixers) {
  3452. mixer = sde_crtc->mixers[0];
  3453. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3454. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3455. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3456. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3457. }
  3458. }
  3459. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3460. struct drm_crtc_state *old_state)
  3461. {
  3462. struct sde_crtc *sde_crtc;
  3463. struct drm_encoder *encoder;
  3464. struct drm_device *dev;
  3465. struct sde_kms *sde_kms;
  3466. struct sde_splash_display *splash_display;
  3467. bool cont_splash_enabled = false;
  3468. size_t i;
  3469. if (!crtc->state->enable) {
  3470. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3471. crtc->base.id, crtc->state->enable);
  3472. return;
  3473. }
  3474. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3475. SDE_ERROR("power resource is not enabled\n");
  3476. return;
  3477. }
  3478. sde_kms = _sde_crtc_get_kms(crtc);
  3479. if (!sde_kms)
  3480. return;
  3481. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3482. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3483. sde_crtc = to_sde_crtc(crtc);
  3484. dev = crtc->dev;
  3485. if (!sde_crtc->num_mixers) {
  3486. _sde_crtc_setup_mixers(crtc);
  3487. _sde_crtc_setup_is_ppsplit(crtc->state);
  3488. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3489. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3490. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3491. _sde_crtc_setup_mixers(crtc);
  3492. sde_crtc->reinit_crtc_mixers = false;
  3493. }
  3494. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3495. if (encoder->crtc != crtc)
  3496. continue;
  3497. /* encoder will trigger pending mask now */
  3498. sde_encoder_trigger_kickoff_pending(encoder);
  3499. }
  3500. /* update performance setting */
  3501. sde_core_perf_crtc_update(crtc, 1, false);
  3502. /*
  3503. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3504. * it means we are trying to flush a CRTC whose state is disabled:
  3505. * nothing else needs to be done.
  3506. */
  3507. if (unlikely(!sde_crtc->num_mixers))
  3508. goto end;
  3509. _sde_crtc_blend_setup(crtc, old_state, true);
  3510. _sde_crtc_dest_scaler_setup(crtc);
  3511. sde_cp_crtc_apply_noise(crtc, old_state);
  3512. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3513. sde_core_perf_crtc_update_uidle(crtc, true);
  3514. /* update cached_encoder_mask if new conn is added or removed */
  3515. if (crtc->state->connectors_changed)
  3516. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3517. /*
  3518. * Since CP properties use AXI buffer to program the
  3519. * HW, check if context bank is in attached state,
  3520. * apply color processing properties only if
  3521. * smmu state is attached,
  3522. */
  3523. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3524. splash_display = &sde_kms->splash_data.splash_display[i];
  3525. if (splash_display->cont_splash_enabled &&
  3526. splash_display->encoder &&
  3527. crtc == splash_display->encoder->crtc)
  3528. cont_splash_enabled = true;
  3529. }
  3530. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3531. sde_cp_crtc_apply_properties(crtc);
  3532. if (!sde_crtc->enabled)
  3533. sde_cp_crtc_mark_features_dirty(crtc);
  3534. /*
  3535. * PP_DONE irq is only used by command mode for now.
  3536. * It is better to request pending before FLUSH and START trigger
  3537. * to make sure no pp_done irq missed.
  3538. * This is safe because no pp_done will happen before SW trigger
  3539. * in command mode.
  3540. */
  3541. end:
  3542. SDE_ATRACE_END("crtc_atomic_begin");
  3543. }
  3544. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3545. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3546. struct drm_atomic_state *state)
  3547. {
  3548. struct drm_crtc_state *old_state = NULL;
  3549. if (!crtc) {
  3550. SDE_ERROR("invalid crtc\n");
  3551. return;
  3552. }
  3553. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3554. _sde_crtc_atomic_begin(crtc, old_state);
  3555. }
  3556. #else
  3557. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3558. struct drm_crtc_state *old_state)
  3559. {
  3560. if (!crtc) {
  3561. SDE_ERROR("invalid crtc\n");
  3562. return;
  3563. }
  3564. _sde_crtc_atomic_begin(crtc, old_state);
  3565. }
  3566. #endif
  3567. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3568. struct drm_atomic_state *state)
  3569. {
  3570. struct drm_encoder *encoder;
  3571. struct sde_crtc *sde_crtc;
  3572. struct drm_device *dev;
  3573. struct drm_plane *plane;
  3574. struct msm_drm_private *priv;
  3575. struct sde_crtc_state *cstate;
  3576. struct sde_kms *sde_kms;
  3577. struct drm_connector *conn;
  3578. struct drm_connector_state *conn_state;
  3579. struct sde_connector *sde_conn = NULL;
  3580. int i;
  3581. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3582. SDE_ERROR("invalid crtc\n");
  3583. return;
  3584. }
  3585. if (!crtc->state->enable) {
  3586. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3587. crtc->base.id, crtc->state->enable);
  3588. return;
  3589. }
  3590. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3591. SDE_ERROR("power resource is not enabled\n");
  3592. return;
  3593. }
  3594. sde_kms = _sde_crtc_get_kms(crtc);
  3595. if (!sde_kms) {
  3596. SDE_ERROR("invalid kms\n");
  3597. return;
  3598. }
  3599. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3600. sde_crtc = to_sde_crtc(crtc);
  3601. cstate = to_sde_crtc_state(crtc->state);
  3602. dev = crtc->dev;
  3603. priv = dev->dev_private;
  3604. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3605. if (!conn_state || conn_state->crtc != crtc)
  3606. continue;
  3607. sde_conn = to_sde_connector(conn_state->connector);
  3608. }
  3609. /* When doze is requested, switch first to normal mode */
  3610. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3611. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3612. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3613. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3614. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3615. false);
  3616. else
  3617. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3618. /*
  3619. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3620. * it means we are trying to flush a CRTC whose state is disabled:
  3621. * nothing else needs to be done.
  3622. */
  3623. if (unlikely(!sde_crtc->num_mixers))
  3624. return;
  3625. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3626. /*
  3627. * For planes without commit update, drm framework will not add
  3628. * those planes to current state since hardware update is not
  3629. * required. However, if those planes were power collapsed since
  3630. * last commit cycle, driver has to restore the hardware state
  3631. * of those planes explicitly here prior to plane flush.
  3632. * Also use this iteration to see if any plane requires cache,
  3633. * so during the perf update driver can activate/deactivate
  3634. * the cache accordingly.
  3635. */
  3636. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3637. sde_crtc->new_perf.llcc_active[i] = false;
  3638. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3639. sde_plane_restore(plane);
  3640. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3641. if (sde_plane_is_cache_required(plane, i))
  3642. sde_crtc->new_perf.llcc_active[i] = true;
  3643. }
  3644. }
  3645. sde_core_perf_crtc_update_llcc(crtc);
  3646. /* wait for acquire fences before anything else is done */
  3647. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3648. if (!cstate->rsc_update) {
  3649. drm_for_each_encoder_mask(encoder, dev,
  3650. crtc->state->encoder_mask) {
  3651. cstate->rsc_client =
  3652. sde_encoder_get_rsc_client(encoder);
  3653. }
  3654. cstate->rsc_update = true;
  3655. }
  3656. /*
  3657. * Final plane updates: Give each plane a chance to complete all
  3658. * required writes/flushing before crtc's "flush
  3659. * everything" call below.
  3660. */
  3661. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3662. if (sde_kms->smmu_state.transition_error)
  3663. sde_plane_set_error(plane, true);
  3664. sde_plane_flush(plane);
  3665. }
  3666. /* Kickoff will be scheduled by outer layer */
  3667. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3668. }
  3669. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3670. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3671. struct drm_atomic_state *state)
  3672. {
  3673. return sde_crtc_atomic_flush_common(crtc, state);
  3674. }
  3675. #else
  3676. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3677. struct drm_crtc_state *old_crtc_state)
  3678. {
  3679. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3680. }
  3681. #endif
  3682. /**
  3683. * sde_crtc_destroy_state - state destroy hook
  3684. * @crtc: drm CRTC
  3685. * @state: CRTC state object to release
  3686. */
  3687. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3688. struct drm_crtc_state *state)
  3689. {
  3690. struct sde_crtc *sde_crtc;
  3691. struct sde_crtc_state *cstate;
  3692. struct drm_encoder *enc;
  3693. struct sde_kms *sde_kms;
  3694. if (!crtc || !state) {
  3695. SDE_ERROR("invalid argument(s)\n");
  3696. return;
  3697. }
  3698. sde_crtc = to_sde_crtc(crtc);
  3699. cstate = to_sde_crtc_state(state);
  3700. sde_kms = _sde_crtc_get_kms(crtc);
  3701. if (!sde_kms) {
  3702. SDE_ERROR("invalid sde_kms\n");
  3703. return;
  3704. }
  3705. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3706. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3707. sde_rm_release(&sde_kms->rm, enc, true);
  3708. sde_cp_clear_state_info(state);
  3709. __drm_atomic_helper_crtc_destroy_state(state);
  3710. /* destroy value helper */
  3711. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3712. &cstate->property_state);
  3713. }
  3714. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3715. {
  3716. struct sde_crtc *sde_crtc;
  3717. int i;
  3718. if (!crtc) {
  3719. SDE_ERROR("invalid argument\n");
  3720. return -EINVAL;
  3721. }
  3722. sde_crtc = to_sde_crtc(crtc);
  3723. if (!atomic_read(&sde_crtc->frame_pending)) {
  3724. SDE_DEBUG("no frames pending\n");
  3725. return 0;
  3726. }
  3727. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3728. /*
  3729. * flush all the event thread work to make sure all the
  3730. * FRAME_EVENTS from encoder are propagated to crtc
  3731. */
  3732. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3733. if (list_empty(&sde_crtc->frame_events[i].list))
  3734. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3735. }
  3736. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3737. return 0;
  3738. }
  3739. /**
  3740. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3741. * @crtc: Pointer to crtc structure
  3742. */
  3743. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3744. {
  3745. struct drm_plane *plane;
  3746. struct drm_plane_state *state;
  3747. struct sde_crtc *sde_crtc;
  3748. struct sde_crtc_mixer *mixer;
  3749. struct sde_hw_ctl *ctl;
  3750. if (!crtc)
  3751. return;
  3752. sde_crtc = to_sde_crtc(crtc);
  3753. mixer = sde_crtc->mixers;
  3754. if (!mixer)
  3755. return;
  3756. ctl = mixer->hw_ctl;
  3757. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3758. state = plane->state;
  3759. if (!state)
  3760. continue;
  3761. /* clear plane flush bitmask */
  3762. sde_plane_ctl_flush(plane, ctl, false);
  3763. }
  3764. }
  3765. /**
  3766. * sde_crtc_reset_hw - attempt hardware reset on errors
  3767. * @crtc: Pointer to DRM crtc instance
  3768. * @old_state: Pointer to crtc state for previous commit
  3769. * @recovery_events: Whether or not recovery events are enabled
  3770. * Returns: Zero if current commit should still be attempted
  3771. */
  3772. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3773. bool recovery_events)
  3774. {
  3775. struct drm_plane *plane_halt[MAX_PLANES];
  3776. struct drm_plane *plane;
  3777. struct drm_encoder *encoder;
  3778. struct sde_crtc *sde_crtc;
  3779. struct sde_crtc_state *cstate;
  3780. struct sde_hw_ctl *ctl;
  3781. signed int i, plane_count;
  3782. int rc;
  3783. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3784. return -EINVAL;
  3785. sde_crtc = to_sde_crtc(crtc);
  3786. cstate = to_sde_crtc_state(crtc->state);
  3787. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3788. /* optionally generate a panic instead of performing a h/w reset */
  3789. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3790. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3791. ctl = sde_crtc->mixers[i].hw_ctl;
  3792. if (!ctl || !ctl->ops.reset)
  3793. continue;
  3794. rc = ctl->ops.reset(ctl);
  3795. if (rc) {
  3796. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3797. crtc->base.id, ctl->idx - CTL_0);
  3798. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3799. SDE_EVTLOG_ERROR);
  3800. break;
  3801. }
  3802. }
  3803. /*
  3804. * Early out if simple ctl reset succeeded or reset is
  3805. * being performed after timeout
  3806. */
  3807. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3808. return 0;
  3809. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3810. /* force all components in the system into reset at the same time */
  3811. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3812. ctl = sde_crtc->mixers[i].hw_ctl;
  3813. if (!ctl || !ctl->ops.hard_reset)
  3814. continue;
  3815. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3816. ctl->ops.hard_reset(ctl, true);
  3817. }
  3818. plane_count = 0;
  3819. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3820. if (plane_count >= ARRAY_SIZE(plane_halt))
  3821. break;
  3822. plane_halt[plane_count++] = plane;
  3823. sde_plane_halt_requests(plane, true);
  3824. sde_plane_set_revalidate(plane, true);
  3825. }
  3826. /* provide safe "border color only" commit configuration for later */
  3827. _sde_crtc_remove_pipe_flush(crtc);
  3828. _sde_crtc_blend_setup(crtc, old_state, false);
  3829. /* take h/w components out of reset */
  3830. for (i = plane_count - 1; i >= 0; --i)
  3831. sde_plane_halt_requests(plane_halt[i], false);
  3832. /* attempt to poll for start of frame cycle before reset release */
  3833. list_for_each_entry(encoder,
  3834. &crtc->dev->mode_config.encoder_list, head) {
  3835. if (encoder->crtc != crtc)
  3836. continue;
  3837. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3838. sde_encoder_poll_line_counts(encoder);
  3839. }
  3840. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3841. ctl = sde_crtc->mixers[i].hw_ctl;
  3842. if (!ctl || !ctl->ops.hard_reset)
  3843. continue;
  3844. ctl->ops.hard_reset(ctl, false);
  3845. }
  3846. list_for_each_entry(encoder,
  3847. &crtc->dev->mode_config.encoder_list, head) {
  3848. if (encoder->crtc != crtc)
  3849. continue;
  3850. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3851. sde_encoder_kickoff(encoder, true);
  3852. }
  3853. /* panic the device if VBIF is not in good state */
  3854. return !recovery_events ? 0 : -EAGAIN;
  3855. }
  3856. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3857. struct drm_crtc_state *old_state)
  3858. {
  3859. struct drm_encoder *encoder;
  3860. struct drm_device *dev;
  3861. struct sde_crtc *sde_crtc;
  3862. struct sde_kms *sde_kms;
  3863. struct sde_crtc_state *cstate;
  3864. bool is_error = false;
  3865. unsigned long flags;
  3866. enum sde_crtc_idle_pc_state idle_pc_state;
  3867. struct sde_encoder_kickoff_params params = { 0 };
  3868. bool is_vid = false;
  3869. if (!crtc) {
  3870. SDE_ERROR("invalid argument\n");
  3871. return;
  3872. }
  3873. dev = crtc->dev;
  3874. sde_crtc = to_sde_crtc(crtc);
  3875. sde_kms = _sde_crtc_get_kms(crtc);
  3876. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3877. SDE_ERROR("invalid argument\n");
  3878. return;
  3879. }
  3880. cstate = to_sde_crtc_state(crtc->state);
  3881. /*
  3882. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3883. * it means we are trying to start a CRTC whose state is disabled:
  3884. * nothing else needs to be done.
  3885. */
  3886. if (unlikely(!sde_crtc->num_mixers))
  3887. return;
  3888. SDE_ATRACE_BEGIN("crtc_commit");
  3889. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3890. sde_crtc->kickoff_in_progress = true;
  3891. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3892. if (encoder->crtc != crtc)
  3893. continue;
  3894. /*
  3895. * Encoder will flush/start now, unless it has a tx pending.
  3896. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3897. */
  3898. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3899. crtc->state);
  3900. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3901. sde_crtc->needs_hw_reset = true;
  3902. if (idle_pc_state != IDLE_PC_NONE)
  3903. sde_encoder_control_idle_pc(encoder,
  3904. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3905. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3906. is_vid = true;
  3907. }
  3908. /*
  3909. * Optionally attempt h/w recovery if any errors were detected while
  3910. * preparing for the kickoff
  3911. */
  3912. if (sde_crtc->needs_hw_reset) {
  3913. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3914. if (sde_crtc->frame_trigger_mode
  3915. != FRAME_DONE_WAIT_POSTED_START &&
  3916. sde_crtc_reset_hw(crtc, old_state,
  3917. params.recovery_events_enabled))
  3918. is_error = true;
  3919. sde_crtc->needs_hw_reset = false;
  3920. }
  3921. sde_crtc_calc_fps(sde_crtc);
  3922. SDE_ATRACE_BEGIN("flush_event_thread");
  3923. _sde_crtc_flush_frame_events(crtc);
  3924. SDE_ATRACE_END("flush_event_thread");
  3925. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3926. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3927. /* acquire bandwidth and other resources */
  3928. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3929. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3930. } else {
  3931. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3932. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3933. }
  3934. sde_crtc->play_count++;
  3935. sde_vbif_clear_errors(sde_kms);
  3936. if (is_error) {
  3937. _sde_crtc_remove_pipe_flush(crtc);
  3938. _sde_crtc_blend_setup(crtc, old_state, false);
  3939. }
  3940. /*
  3941. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3942. * condition between txq update and the hw signal during ctl-done for partial updates
  3943. */
  3944. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3945. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3946. sde_kms->debugfs_hw_fence);
  3947. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3948. if (encoder->crtc != crtc)
  3949. continue;
  3950. sde_encoder_kickoff(encoder, true);
  3951. }
  3952. sde_crtc->kickoff_in_progress = false;
  3953. /* store the event after frame trigger */
  3954. if (sde_crtc->event) {
  3955. WARN_ON(sde_crtc->event);
  3956. } else {
  3957. spin_lock_irqsave(&dev->event_lock, flags);
  3958. sde_crtc->event = crtc->state->event;
  3959. spin_unlock_irqrestore(&dev->event_lock, flags);
  3960. }
  3961. SDE_ATRACE_END("crtc_commit");
  3962. }
  3963. /**
  3964. * _sde_crtc_vblank_enable - update power resource and vblank request
  3965. * @sde_crtc: Pointer to sde crtc structure
  3966. * @enable: Whether to enable/disable vblanks
  3967. *
  3968. * @Return: error code
  3969. */
  3970. static int _sde_crtc_vblank_enable(
  3971. struct sde_crtc *sde_crtc, bool enable)
  3972. {
  3973. struct drm_crtc *crtc;
  3974. struct drm_encoder *enc;
  3975. if (!sde_crtc) {
  3976. SDE_ERROR("invalid crtc\n");
  3977. return -EINVAL;
  3978. }
  3979. crtc = &sde_crtc->base;
  3980. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3981. crtc->state->encoder_mask,
  3982. sde_crtc->cached_encoder_mask);
  3983. if (enable) {
  3984. int ret;
  3985. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3986. if (ret < 0) {
  3987. SDE_ERROR("failed to enable power resource %d\n", ret);
  3988. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3989. return ret;
  3990. }
  3991. mutex_lock(&sde_crtc->crtc_lock);
  3992. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3993. if (sde_encoder_in_clone_mode(enc))
  3994. continue;
  3995. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3996. }
  3997. mutex_unlock(&sde_crtc->crtc_lock);
  3998. } else {
  3999. mutex_lock(&sde_crtc->crtc_lock);
  4000. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4001. if (sde_encoder_in_clone_mode(enc))
  4002. continue;
  4003. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  4004. }
  4005. mutex_unlock(&sde_crtc->crtc_lock);
  4006. pm_runtime_put_sync(crtc->dev->dev);
  4007. }
  4008. return 0;
  4009. }
  4010. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  4011. {
  4012. u32 min_transfer_time = 0, lm_count = 1;
  4013. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  4014. struct drm_encoder *encoder;
  4015. if (!crtc || !conn)
  4016. return;
  4017. encoder = conn->state->best_encoder;
  4018. if (!sde_encoder_is_built_in_display(encoder))
  4019. return;
  4020. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4021. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4022. if (min_transfer_time)
  4023. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4024. else
  4025. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4026. topology_id = sde_connector_get_topology_name(conn);
  4027. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  4028. lm_count = 2;
  4029. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  4030. lm_count = 4;
  4031. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4032. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  4033. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4034. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  4035. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4036. updated_fps, lm_count, mode_clock_hz);
  4037. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4038. }
  4039. /**
  4040. * sde_crtc_duplicate_state - state duplicate hook
  4041. * @crtc: Pointer to drm crtc structure
  4042. * @Returns: Pointer to new drm_crtc_state structure
  4043. */
  4044. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4045. {
  4046. struct sde_crtc *sde_crtc;
  4047. struct sde_crtc_state *cstate, *old_cstate;
  4048. if (!crtc || !crtc->state) {
  4049. SDE_ERROR("invalid argument(s)\n");
  4050. return NULL;
  4051. }
  4052. sde_crtc = to_sde_crtc(crtc);
  4053. old_cstate = to_sde_crtc_state(crtc->state);
  4054. if (old_cstate->cont_splash_populated) {
  4055. crtc->state->plane_mask = 0;
  4056. crtc->state->connector_mask = 0;
  4057. crtc->state->encoder_mask = 0;
  4058. crtc->state->enable = false;
  4059. old_cstate->cont_splash_populated = false;
  4060. }
  4061. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4062. if (!cstate) {
  4063. SDE_ERROR("failed to allocate state\n");
  4064. return NULL;
  4065. }
  4066. /* duplicate value helper */
  4067. msm_property_duplicate_state(&sde_crtc->property_info,
  4068. old_cstate, cstate,
  4069. &cstate->property_state, cstate->property_values);
  4070. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4071. /* duplicate base helper */
  4072. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4073. return &cstate->base;
  4074. }
  4075. /**
  4076. * sde_crtc_reset - reset hook for CRTCs
  4077. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4078. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4079. * @crtc: Pointer to drm crtc structure
  4080. */
  4081. static void sde_crtc_reset(struct drm_crtc *crtc)
  4082. {
  4083. struct sde_crtc *sde_crtc;
  4084. struct sde_crtc_state *cstate;
  4085. if (!crtc) {
  4086. SDE_ERROR("invalid crtc\n");
  4087. return;
  4088. }
  4089. /* revert suspend actions, if necessary */
  4090. if (!sde_crtc_is_reset_required(crtc)) {
  4091. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4092. return;
  4093. }
  4094. /* remove previous state, if present */
  4095. if (crtc->state) {
  4096. sde_crtc_destroy_state(crtc, crtc->state);
  4097. crtc->state = 0;
  4098. }
  4099. sde_crtc = to_sde_crtc(crtc);
  4100. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4101. if (!cstate) {
  4102. SDE_ERROR("failed to allocate state\n");
  4103. return;
  4104. }
  4105. /* reset value helper */
  4106. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4107. &cstate->property_state,
  4108. cstate->property_values);
  4109. _sde_crtc_set_input_fence_timeout(cstate);
  4110. cstate->base.crtc = crtc;
  4111. crtc->state = &cstate->base;
  4112. }
  4113. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4114. {
  4115. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4116. struct sde_hw_mixer *hw_lm;
  4117. int lm_idx;
  4118. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4119. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4120. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4121. hw_lm->cfg.out_width = 0;
  4122. hw_lm->cfg.out_height = 0;
  4123. }
  4124. SDE_EVT32(DRMID(crtc));
  4125. }
  4126. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4127. {
  4128. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4129. struct drm_plane *plane;
  4130. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4131. /* mark planes, mixers, and other blocks dirty for next update */
  4132. drm_atomic_crtc_for_each_plane(plane, crtc)
  4133. sde_plane_set_revalidate(plane, true);
  4134. /* mark mixers dirty for next update */
  4135. sde_crtc_clear_cached_mixer_cfg(crtc);
  4136. /* mark other properties which need to be dirty for next update */
  4137. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4138. if (cstate->num_ds_enabled)
  4139. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4140. }
  4141. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4142. {
  4143. struct sde_crtc *sde_crtc;
  4144. struct sde_crtc_state *cstate;
  4145. struct drm_encoder *encoder;
  4146. sde_crtc = to_sde_crtc(crtc);
  4147. cstate = to_sde_crtc_state(crtc->state);
  4148. /* restore encoder; crtc will be programmed during commit */
  4149. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4150. sde_encoder_virt_restore(encoder);
  4151. /* restore UIDLE */
  4152. sde_core_perf_crtc_update_uidle(crtc, true);
  4153. sde_cp_crtc_post_ipc(crtc);
  4154. }
  4155. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4156. {
  4157. struct msm_drm_private *priv;
  4158. unsigned long requested_clk;
  4159. struct sde_kms *kms = NULL;
  4160. if (!crtc->dev->dev_private) {
  4161. pr_err("invalid crtc priv\n");
  4162. return;
  4163. }
  4164. priv = crtc->dev->dev_private;
  4165. kms = to_sde_kms(priv->kms);
  4166. if (!kms) {
  4167. SDE_ERROR("invalid parameters\n");
  4168. return;
  4169. }
  4170. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4171. kms->perf.clk_name);
  4172. /* notify user space the reduced clk rate */
  4173. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4174. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4175. crtc->base.id, requested_clk);
  4176. }
  4177. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4178. {
  4179. struct drm_crtc *crtc = arg;
  4180. struct sde_crtc *sde_crtc;
  4181. struct drm_encoder *encoder;
  4182. u32 power_on;
  4183. unsigned long flags;
  4184. struct sde_crtc_irq_info *node = NULL;
  4185. int ret = 0;
  4186. if (!crtc) {
  4187. SDE_ERROR("invalid crtc\n");
  4188. return;
  4189. }
  4190. sde_crtc = to_sde_crtc(crtc);
  4191. mutex_lock(&sde_crtc->crtc_lock);
  4192. SDE_EVT32(DRMID(crtc), event_type);
  4193. switch (event_type) {
  4194. case SDE_POWER_EVENT_POST_ENABLE:
  4195. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4196. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4197. ret = 0;
  4198. if (node->func)
  4199. ret = node->func(crtc, true, &node->irq);
  4200. if (ret)
  4201. SDE_ERROR("%s failed to enable event %x\n",
  4202. sde_crtc->name, node->event);
  4203. }
  4204. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4205. sde_crtc_post_ipc(crtc);
  4206. break;
  4207. case SDE_POWER_EVENT_PRE_DISABLE:
  4208. drm_for_each_encoder_mask(encoder, crtc->dev,
  4209. crtc->state->encoder_mask) {
  4210. /*
  4211. * disable the vsync source after updating the
  4212. * rsc state. rsc state update might have vsync wait
  4213. * and vsync source must be disabled after it.
  4214. * It will avoid generating any vsync from this point
  4215. * till mode-2 entry. It is SW workaround for HW
  4216. * limitation and should not be removed without
  4217. * checking the updated design.
  4218. */
  4219. sde_encoder_control_te(encoder, false);
  4220. }
  4221. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4222. node = NULL;
  4223. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4224. ret = 0;
  4225. if (node->func)
  4226. ret = node->func(crtc, false, &node->irq);
  4227. if (ret)
  4228. SDE_ERROR("%s failed to disable event %x\n",
  4229. sde_crtc->name, node->event);
  4230. }
  4231. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4232. sde_cp_crtc_pre_ipc(crtc);
  4233. break;
  4234. case SDE_POWER_EVENT_POST_DISABLE:
  4235. sde_crtc_reset_sw_state(crtc);
  4236. sde_cp_crtc_suspend(crtc);
  4237. power_on = 0;
  4238. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4239. break;
  4240. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4241. sde_crtc_mmrm_cb_notification(crtc);
  4242. break;
  4243. default:
  4244. SDE_DEBUG("event:%d not handled\n", event_type);
  4245. break;
  4246. }
  4247. mutex_unlock(&sde_crtc->crtc_lock);
  4248. }
  4249. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4250. {
  4251. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4252. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4253. /* mark mixer cfgs dirty before wiping them */
  4254. sde_crtc_clear_cached_mixer_cfg(crtc);
  4255. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4256. sde_crtc->num_mixers = 0;
  4257. sde_crtc->mixers_swapped = false;
  4258. /* disable clk & bw control until clk & bw properties are set */
  4259. cstate->bw_control = false;
  4260. cstate->bw_split_vote = false;
  4261. cstate->hwfence_in_fences_set = false;
  4262. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4263. }
  4264. static void sde_crtc_disable(struct drm_crtc *crtc)
  4265. {
  4266. struct sde_kms *sde_kms;
  4267. struct sde_crtc *sde_crtc;
  4268. struct sde_crtc_state *cstate;
  4269. struct drm_encoder *encoder;
  4270. struct msm_drm_private *priv;
  4271. unsigned long flags;
  4272. struct sde_crtc_irq_info *node = NULL;
  4273. u32 power_on;
  4274. bool in_cont_splash = false;
  4275. int ret, i;
  4276. enum sde_intf_mode intf_mode;
  4277. struct sde_hw_ctl *hw_ctl = NULL;
  4278. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4279. SDE_ERROR("invalid crtc\n");
  4280. return;
  4281. }
  4282. sde_kms = _sde_crtc_get_kms(crtc);
  4283. if (!sde_kms) {
  4284. SDE_ERROR("invalid kms\n");
  4285. return;
  4286. }
  4287. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4288. SDE_ERROR("power resource is not enabled\n");
  4289. return;
  4290. }
  4291. sde_crtc = to_sde_crtc(crtc);
  4292. cstate = to_sde_crtc_state(crtc->state);
  4293. priv = crtc->dev->dev_private;
  4294. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4295. /* avoid vblank on/off for virtual display */
  4296. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4297. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4298. drm_crtc_vblank_off(crtc);
  4299. mutex_lock(&sde_crtc->crtc_lock);
  4300. SDE_EVT32_VERBOSE(DRMID(crtc));
  4301. /* update color processing on suspend */
  4302. sde_cp_crtc_suspend(crtc);
  4303. mutex_unlock(&sde_crtc->crtc_lock);
  4304. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4305. mutex_lock(&sde_crtc->crtc_lock);
  4306. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4307. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4308. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4309. sde_crtc->enabled = false;
  4310. sde_crtc->cached_encoder_mask = 0;
  4311. /* Try to disable uidle */
  4312. sde_core_perf_crtc_update_uidle(crtc, false);
  4313. if (atomic_read(&sde_crtc->frame_pending)) {
  4314. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4315. atomic_read(&sde_crtc->frame_pending));
  4316. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4317. SDE_EVTLOG_FUNC_CASE2);
  4318. sde_core_perf_crtc_release_bw(crtc);
  4319. atomic_set(&sde_crtc->frame_pending, 0);
  4320. }
  4321. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4322. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4323. ret = 0;
  4324. if (node->func)
  4325. ret = node->func(crtc, false, &node->irq);
  4326. if (ret)
  4327. SDE_ERROR("%s failed to disable event %x\n",
  4328. sde_crtc->name, node->event);
  4329. }
  4330. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4331. drm_for_each_encoder_mask(encoder, crtc->dev,
  4332. crtc->state->encoder_mask) {
  4333. if (sde_encoder_in_cont_splash(encoder)) {
  4334. in_cont_splash = true;
  4335. break;
  4336. }
  4337. }
  4338. /* avoid clk/bw downvote if cont-splash is enabled */
  4339. if (!in_cont_splash)
  4340. sde_core_perf_crtc_update(crtc, 0, true);
  4341. drm_for_each_encoder_mask(encoder, crtc->dev,
  4342. crtc->state->encoder_mask) {
  4343. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4344. cstate->rsc_client = NULL;
  4345. cstate->rsc_update = false;
  4346. /*
  4347. * reset idle power-collapse to original state during suspend;
  4348. * user-mode will change the state on resume, if required
  4349. */
  4350. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4351. sde_encoder_control_idle_pc(encoder, true);
  4352. }
  4353. if (sde_crtc->power_event) {
  4354. sde_power_handle_unregister_event(&priv->phandle,
  4355. sde_crtc->power_event);
  4356. sde_crtc->power_event = NULL;
  4357. }
  4358. /**
  4359. * All callbacks are unregistered and frame done waits are complete
  4360. * at this point. No buffers are accessed by hardware.
  4361. * reset the fence timeline if crtc will not be enabled for this commit
  4362. */
  4363. if (!crtc->state->active || !crtc->state->enable) {
  4364. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4365. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4366. sde_fence_signal(sde_crtc->output_fence,
  4367. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4368. for (i = 0; i < cstate->num_connectors; ++i)
  4369. sde_connector_commit_reset(cstate->connectors[i],
  4370. ktime_get());
  4371. }
  4372. _sde_crtc_reset(crtc);
  4373. sde_cp_crtc_disable(crtc);
  4374. power_on = 0;
  4375. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4376. /* suspend case: clear stale OPR value */
  4377. if (sde_crtc->opr_event_notify_enabled)
  4378. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4379. mutex_unlock(&sde_crtc->crtc_lock);
  4380. }
  4381. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4382. static void sde_crtc_enable(struct drm_crtc *crtc,
  4383. struct drm_atomic_state *old_state)
  4384. #else
  4385. static void sde_crtc_enable(struct drm_crtc *crtc,
  4386. struct drm_crtc_state *old_crtc_state)
  4387. #endif
  4388. {
  4389. struct sde_crtc *sde_crtc;
  4390. struct drm_encoder *encoder;
  4391. struct msm_drm_private *priv;
  4392. unsigned long flags;
  4393. struct sde_crtc_irq_info *node = NULL;
  4394. int ret, i;
  4395. struct sde_crtc_state *cstate;
  4396. struct msm_display_mode *msm_mode;
  4397. enum sde_intf_mode intf_mode;
  4398. struct sde_kms *kms;
  4399. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4400. SDE_ERROR("invalid crtc\n");
  4401. return;
  4402. }
  4403. kms = _sde_crtc_get_kms(crtc);
  4404. if (!kms || !kms->catalog) {
  4405. SDE_ERROR("invalid kms handle\n");
  4406. return;
  4407. }
  4408. priv = crtc->dev->dev_private;
  4409. cstate = to_sde_crtc_state(crtc->state);
  4410. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4411. SDE_ERROR("power resource is not enabled\n");
  4412. return;
  4413. }
  4414. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4415. SDE_EVT32_VERBOSE(DRMID(crtc));
  4416. sde_crtc = to_sde_crtc(crtc);
  4417. cstate->line_insertion.panel_line_insertion_enable =
  4418. sde_crtc_is_line_insertion_supported(crtc);
  4419. /*
  4420. * Avoid drm_crtc_vblank_on during seamless DMS case
  4421. * when CRTC is already in enabled state
  4422. */
  4423. if (!sde_crtc->enabled) {
  4424. /* cache the encoder mask now for vblank work */
  4425. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4426. /* avoid vblank on/off for virtual display */
  4427. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4428. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4429. /* max possible vsync_cnt(atomic_t) soft counter */
  4430. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4431. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4432. drm_crtc_vblank_on(crtc);
  4433. }
  4434. }
  4435. mutex_lock(&sde_crtc->crtc_lock);
  4436. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4437. /*
  4438. * Try to enable uidle (if possible), we do this before the call
  4439. * to return early during seamless dms mode, so any fps
  4440. * change is also consider to enable/disable UIDLE
  4441. */
  4442. sde_core_perf_crtc_update_uidle(crtc, true);
  4443. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4444. if (!msm_mode){
  4445. SDE_ERROR("invalid msm mode, %s\n",
  4446. crtc->state->adjusted_mode.name);
  4447. return;
  4448. }
  4449. /* return early if crtc is already enabled, do this after UIDLE check */
  4450. if (sde_crtc->enabled) {
  4451. if (msm_is_mode_seamless_dms(msm_mode) ||
  4452. msm_is_mode_seamless_dyn_clk(msm_mode))
  4453. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4454. sde_crtc->name);
  4455. else
  4456. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4457. mutex_unlock(&sde_crtc->crtc_lock);
  4458. return;
  4459. }
  4460. drm_for_each_encoder_mask(encoder, crtc->dev,
  4461. crtc->state->encoder_mask) {
  4462. sde_encoder_register_frame_event_callback(encoder,
  4463. sde_crtc_frame_event_cb, crtc);
  4464. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4465. sde_encoder_check_curr_mode(encoder,
  4466. MSM_DISPLAY_VIDEO_MODE));
  4467. }
  4468. sde_crtc->enabled = true;
  4469. sde_cp_crtc_enable(crtc);
  4470. /* update color processing on resume */
  4471. sde_cp_crtc_resume(crtc);
  4472. mutex_unlock(&sde_crtc->crtc_lock);
  4473. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4474. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4475. ret = 0;
  4476. if (node->func)
  4477. ret = node->func(crtc, true, &node->irq);
  4478. if (ret)
  4479. SDE_ERROR("%s failed to enable event %x\n",
  4480. sde_crtc->name, node->event);
  4481. }
  4482. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4483. sde_crtc->power_event = sde_power_handle_register_event(
  4484. &priv->phandle,
  4485. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4486. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4487. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4488. /* Enable ESD thread */
  4489. for (i = 0; i < cstate->num_connectors; i++) {
  4490. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4491. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4492. }
  4493. }
  4494. /* no input validation - caller API has all the checks */
  4495. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4496. struct plane_state pstates[], int cnt)
  4497. {
  4498. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4499. struct drm_display_mode *mode = &state->adjusted_mode;
  4500. const struct drm_plane_state *pstate;
  4501. struct sde_plane_state *sde_pstate;
  4502. int rc = 0, i;
  4503. struct sde_rect *rect;
  4504. u32 crtc_width, crtc_height;
  4505. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4506. /* Check dim layer rect bounds and stage */
  4507. for (i = 0; i < cstate->num_dim_layers; i++) {
  4508. rect = &cstate->dim_layer[i].rect;
  4509. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4510. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4511. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4512. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4513. DRMID(state->crtc), crtc_width, crtc_height,
  4514. rect->x, rect->y, rect->w, rect->h,
  4515. cstate->dim_layer[i].stage);
  4516. rc = -E2BIG;
  4517. goto end;
  4518. }
  4519. }
  4520. /* log all src and excl_rect, useful for debugging */
  4521. for (i = 0; i < cnt; i++) {
  4522. pstate = pstates[i].drm_pstate;
  4523. sde_pstate = to_sde_plane_state(pstate);
  4524. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4525. DRMID(pstate->plane), pstates[i].stage,
  4526. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4527. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4528. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4529. }
  4530. end:
  4531. return rc;
  4532. }
  4533. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4534. struct drm_crtc_state *state, struct plane_state pstates[],
  4535. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4536. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4537. {
  4538. struct drm_plane *plane;
  4539. int i;
  4540. if (secure == SDE_DRM_SEC_ONLY) {
  4541. /*
  4542. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4543. * - fb_sec_dir is for secure camera preview and
  4544. * secure display use case
  4545. * - fb_sec is for secure video playback
  4546. * - fb_ns is for normal non secure use cases
  4547. */
  4548. if (fb_ns || fb_sec) {
  4549. SDE_ERROR(
  4550. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4551. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4552. return -EINVAL;
  4553. }
  4554. /*
  4555. * - only one blending stage is allowed in sec_crtc
  4556. * - validate if pipe is allowed for sec-ui updates
  4557. */
  4558. for (i = 1; i < cnt; i++) {
  4559. if (!pstates[i].drm_pstate
  4560. || !pstates[i].drm_pstate->plane) {
  4561. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4562. DRMID(crtc), i);
  4563. return -EINVAL;
  4564. }
  4565. plane = pstates[i].drm_pstate->plane;
  4566. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4567. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4568. DRMID(crtc), plane->base.id);
  4569. return -EINVAL;
  4570. } else if (pstates[i].stage != pstates[i-1].stage) {
  4571. SDE_ERROR(
  4572. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4573. DRMID(crtc), i, pstates[i].stage,
  4574. i-1, pstates[i-1].stage);
  4575. return -EINVAL;
  4576. }
  4577. }
  4578. /* check if all the dim_layers are in the same stage */
  4579. for (i = 1; i < cstate->num_dim_layers; i++) {
  4580. if (cstate->dim_layer[i].stage !=
  4581. cstate->dim_layer[i-1].stage) {
  4582. SDE_ERROR(
  4583. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4584. DRMID(crtc),
  4585. i, cstate->dim_layer[i].stage,
  4586. i-1, cstate->dim_layer[i-1].stage);
  4587. return -EINVAL;
  4588. }
  4589. }
  4590. /*
  4591. * if secure-ui supported blendstage is specified,
  4592. * - fail empty commit
  4593. * - validate dim_layer or plane is staged in the supported
  4594. * blendstage
  4595. */
  4596. if (sde_kms->catalog->sui_supported_blendstage) {
  4597. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4598. cstate->dim_layer[0].stage;
  4599. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4600. sec_stage -= SDE_STAGE_0;
  4601. if ((!cnt && !cstate->num_dim_layers) ||
  4602. (sde_kms->catalog->sui_supported_blendstage
  4603. != sec_stage)) {
  4604. SDE_ERROR(
  4605. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4606. DRMID(crtc), cnt,
  4607. cstate->num_dim_layers, sec_stage);
  4608. return -EINVAL;
  4609. }
  4610. }
  4611. }
  4612. return 0;
  4613. }
  4614. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4615. struct drm_crtc_state *state, int fb_sec_dir)
  4616. {
  4617. struct drm_encoder *encoder;
  4618. int encoder_cnt = 0;
  4619. if (fb_sec_dir) {
  4620. drm_for_each_encoder_mask(encoder, crtc->dev,
  4621. state->encoder_mask)
  4622. encoder_cnt++;
  4623. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4624. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4625. DRMID(crtc), encoder_cnt);
  4626. return -EINVAL;
  4627. }
  4628. }
  4629. return 0;
  4630. }
  4631. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4632. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4633. int fb_ns, int fb_sec, int fb_sec_dir)
  4634. {
  4635. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4636. struct drm_encoder *encoder;
  4637. int is_video_mode = false;
  4638. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4639. if (sde_encoder_is_dsi_display(encoder))
  4640. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4641. MSM_DISPLAY_VIDEO_MODE);
  4642. }
  4643. /*
  4644. * Secure display to secure camera needs without direct
  4645. * transition is currently not allowed
  4646. */
  4647. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4648. smmu_state->state != ATTACHED &&
  4649. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4650. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4651. smmu_state->state, smmu_state->secure_level,
  4652. secure);
  4653. goto sec_err;
  4654. }
  4655. /*
  4656. * In video mode check for null commit before transition
  4657. * from secure to non secure and vice versa
  4658. */
  4659. if (is_video_mode && smmu_state &&
  4660. state->plane_mask && crtc->state->plane_mask &&
  4661. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4662. (secure == SDE_DRM_SEC_ONLY))) ||
  4663. (fb_ns && ((smmu_state->state == DETACHED) ||
  4664. (smmu_state->state == DETACH_ALL_REQ))) ||
  4665. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4666. (smmu_state->state == DETACH_SEC_REQ)) &&
  4667. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4668. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4669. smmu_state->state, smmu_state->secure_level,
  4670. secure, crtc->state->plane_mask, state->plane_mask);
  4671. goto sec_err;
  4672. }
  4673. return 0;
  4674. sec_err:
  4675. SDE_ERROR(
  4676. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4677. DRMID(crtc), secure, smmu_state->state,
  4678. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4679. return -EINVAL;
  4680. }
  4681. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4682. struct drm_crtc_state *state, uint32_t fb_sec)
  4683. {
  4684. bool conn_secure = false, is_wb = false;
  4685. struct drm_connector *conn;
  4686. struct drm_connector_state *conn_state;
  4687. int i;
  4688. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4689. if (conn_state && conn_state->crtc == crtc) {
  4690. if (conn->connector_type ==
  4691. DRM_MODE_CONNECTOR_VIRTUAL)
  4692. is_wb = true;
  4693. if (sde_connector_get_property(conn_state,
  4694. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4695. SDE_DRM_FB_SEC)
  4696. conn_secure = true;
  4697. }
  4698. }
  4699. /*
  4700. * If any input buffers are secure for wb,
  4701. * the output buffer must also be secure.
  4702. */
  4703. if (is_wb && fb_sec && !conn_secure) {
  4704. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4705. DRMID(crtc), fb_sec, conn_secure);
  4706. return -EINVAL;
  4707. }
  4708. return 0;
  4709. }
  4710. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4711. struct drm_crtc_state *state, struct plane_state pstates[],
  4712. int cnt)
  4713. {
  4714. struct sde_crtc_state *cstate;
  4715. struct sde_kms *sde_kms;
  4716. uint32_t secure;
  4717. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4718. int rc;
  4719. if (!crtc || !state) {
  4720. SDE_ERROR("invalid arguments\n");
  4721. return -EINVAL;
  4722. }
  4723. sde_kms = _sde_crtc_get_kms(crtc);
  4724. if (!sde_kms || !sde_kms->catalog) {
  4725. SDE_ERROR("invalid kms\n");
  4726. return -EINVAL;
  4727. }
  4728. cstate = to_sde_crtc_state(state);
  4729. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4730. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4731. &fb_sec, &fb_sec_dir);
  4732. if (rc)
  4733. return rc;
  4734. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4735. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4736. if (rc)
  4737. return rc;
  4738. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4739. if (rc)
  4740. return rc;
  4741. /*
  4742. * secure_crtc is not allowed in a shared toppolgy
  4743. * across different encoders.
  4744. */
  4745. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4746. if (rc)
  4747. return rc;
  4748. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4749. secure, fb_ns, fb_sec, fb_sec_dir);
  4750. if (rc)
  4751. return rc;
  4752. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4753. return 0;
  4754. }
  4755. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4756. struct drm_crtc_state *state,
  4757. struct drm_display_mode *mode,
  4758. struct plane_state *pstates,
  4759. struct drm_plane *plane,
  4760. struct sde_multirect_plane_states *multirect_plane,
  4761. int *cnt)
  4762. {
  4763. struct sde_crtc *sde_crtc;
  4764. struct sde_crtc_state *cstate;
  4765. const struct drm_plane_state *pstate;
  4766. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4767. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4768. int inc_sde_stage = 0;
  4769. struct sde_kms *kms;
  4770. u32 blend_type;
  4771. sde_crtc = to_sde_crtc(crtc);
  4772. cstate = to_sde_crtc_state(state);
  4773. kms = _sde_crtc_get_kms(crtc);
  4774. if (!kms || !kms->catalog) {
  4775. SDE_ERROR("invalid kms\n");
  4776. return -EINVAL;
  4777. }
  4778. memset(pipe_staged, 0, sizeof(pipe_staged));
  4779. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4780. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4781. if (IS_ERR_OR_NULL(pstate)) {
  4782. rc = PTR_ERR(pstate);
  4783. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4784. sde_crtc->name, plane->base.id, rc);
  4785. return rc;
  4786. }
  4787. if (*cnt >= SDE_PSTATES_MAX)
  4788. continue;
  4789. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4790. pstates[*cnt].drm_pstate = pstate;
  4791. pstates[*cnt].stage = sde_plane_get_property(
  4792. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4793. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4794. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4795. PLANE_PROP_BLEND_OP);
  4796. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4797. inc_sde_stage = SDE_STAGE_0;
  4798. /* check dim layer stage with every plane */
  4799. for (i = 0; i < cstate->num_dim_layers; i++) {
  4800. if (cstate->dim_layer[i].stage ==
  4801. (pstates[*cnt].stage + inc_sde_stage)) {
  4802. SDE_ERROR(
  4803. "plane:%d/dim_layer:%i-same stage:%d\n",
  4804. plane->base.id, i,
  4805. cstate->dim_layer[i].stage);
  4806. return -EINVAL;
  4807. }
  4808. }
  4809. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4810. multirect_plane[multirect_count].r0 =
  4811. pipe_staged[pstates[*cnt].pipe_id];
  4812. multirect_plane[multirect_count].r1 = pstate;
  4813. multirect_count++;
  4814. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4815. } else {
  4816. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4817. }
  4818. (*cnt)++;
  4819. /* for demura layers, validate against mode resolution */
  4820. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4821. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4822. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4823. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4824. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4825. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4826. return -E2BIG;
  4827. }
  4828. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4829. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4830. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4831. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4832. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4833. return -E2BIG;
  4834. }
  4835. }
  4836. for (i = 1; i < SSPP_MAX; i++) {
  4837. if (pipe_staged[i]) {
  4838. sde_plane_clear_multirect(pipe_staged[i]);
  4839. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4840. struct sde_plane_state *psde_state;
  4841. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4842. pipe_staged[i]->plane->base.id);
  4843. psde_state = to_sde_plane_state(
  4844. pipe_staged[i]);
  4845. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4846. }
  4847. }
  4848. }
  4849. for (i = 0; i < multirect_count; i++) {
  4850. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4851. SDE_ERROR(
  4852. "multirect validation failed for planes (%d - %d)\n",
  4853. multirect_plane[i].r0->plane->base.id,
  4854. multirect_plane[i].r1->plane->base.id);
  4855. return -EINVAL;
  4856. }
  4857. }
  4858. return rc;
  4859. }
  4860. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4861. u32 zpos) {
  4862. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4863. !cstate->noise_layer_en) {
  4864. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4865. return 0;
  4866. }
  4867. if (cstate->layer_cfg.zposn == zpos ||
  4868. cstate->layer_cfg.zposattn == zpos) {
  4869. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4870. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4871. return -EINVAL;
  4872. }
  4873. return 0;
  4874. }
  4875. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4876. struct sde_crtc *sde_crtc,
  4877. struct plane_state *pstates,
  4878. struct sde_crtc_state *cstate,
  4879. struct drm_display_mode *mode,
  4880. int cnt)
  4881. {
  4882. int rc = 0, i, z_pos;
  4883. u32 zpos_cnt = 0;
  4884. struct drm_crtc *crtc;
  4885. struct sde_kms *kms;
  4886. enum sde_layout layout;
  4887. crtc = &sde_crtc->base;
  4888. kms = _sde_crtc_get_kms(crtc);
  4889. if (!kms || !kms->catalog) {
  4890. SDE_ERROR("Invalid kms\n");
  4891. return -EINVAL;
  4892. }
  4893. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4894. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4895. if (rc)
  4896. return rc;
  4897. if (!sde_is_custom_client()) {
  4898. int stage_old = pstates[0].stage;
  4899. z_pos = 0;
  4900. for (i = 0; i < cnt; i++) {
  4901. if (stage_old != pstates[i].stage)
  4902. ++z_pos;
  4903. stage_old = pstates[i].stage;
  4904. pstates[i].stage = z_pos;
  4905. }
  4906. }
  4907. z_pos = -1;
  4908. layout = SDE_LAYOUT_NONE;
  4909. for (i = 0; i < cnt; i++) {
  4910. /* reset counts at every new blend stage */
  4911. if (pstates[i].stage != z_pos ||
  4912. pstates[i].sde_pstate->layout != layout) {
  4913. zpos_cnt = 0;
  4914. z_pos = pstates[i].stage;
  4915. layout = pstates[i].sde_pstate->layout;
  4916. }
  4917. /* verify z_pos setting before using it */
  4918. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4919. SDE_ERROR("> %d plane stages assigned\n",
  4920. SDE_STAGE_MAX - SDE_STAGE_0);
  4921. return -EINVAL;
  4922. } else if (zpos_cnt == 2) {
  4923. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4924. return -EINVAL;
  4925. } else {
  4926. zpos_cnt++;
  4927. }
  4928. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4929. if (rc)
  4930. break;
  4931. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4932. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4933. else
  4934. pstates[i].sde_pstate->stage = z_pos;
  4935. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4936. z_pos);
  4937. }
  4938. return rc;
  4939. }
  4940. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4941. struct drm_crtc_state *state,
  4942. struct plane_state *pstates,
  4943. struct sde_multirect_plane_states *multirect_plane)
  4944. {
  4945. struct sde_crtc *sde_crtc;
  4946. struct sde_crtc_state *cstate;
  4947. struct sde_kms *kms;
  4948. struct drm_plane *plane = NULL;
  4949. struct drm_display_mode *mode;
  4950. int rc = 0, cnt = 0;
  4951. kms = _sde_crtc_get_kms(crtc);
  4952. if (!kms || !kms->catalog) {
  4953. SDE_ERROR("invalid parameters\n");
  4954. return -EINVAL;
  4955. }
  4956. sde_crtc = to_sde_crtc(crtc);
  4957. cstate = to_sde_crtc_state(state);
  4958. mode = &state->adjusted_mode;
  4959. /* get plane state for all drm planes associated with crtc state */
  4960. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4961. plane, multirect_plane, &cnt);
  4962. if (rc)
  4963. return rc;
  4964. /* assign mixer stages based on sorted zpos property */
  4965. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4966. if (rc)
  4967. return rc;
  4968. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4969. if (rc)
  4970. return rc;
  4971. /*
  4972. * validate and set source split:
  4973. * use pstates sorted by stage to check planes on same stage
  4974. * we assume that all pipes are in source split so its valid to compare
  4975. * without taking into account left/right mixer placement
  4976. */
  4977. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4978. if (rc)
  4979. return rc;
  4980. return 0;
  4981. }
  4982. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4983. struct drm_crtc_state *crtc_state)
  4984. {
  4985. struct sde_kms *kms;
  4986. struct drm_plane *plane;
  4987. struct drm_plane_state *plane_state;
  4988. struct sde_plane_state *pstate;
  4989. struct drm_display_mode *mode;
  4990. int layout_split;
  4991. u32 crtc_width, crtc_height;
  4992. kms = _sde_crtc_get_kms(crtc);
  4993. if (!kms || !kms->catalog) {
  4994. SDE_ERROR("invalid parameters\n");
  4995. return -EINVAL;
  4996. }
  4997. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4998. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4999. return 0;
  5000. mode = &crtc->state->adjusted_mode;
  5001. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  5002. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  5003. plane_state = drm_atomic_get_existing_plane_state(
  5004. crtc_state->state, plane);
  5005. if (!plane_state)
  5006. continue;
  5007. pstate = to_sde_plane_state(plane_state);
  5008. layout_split = crtc_width >> 1;
  5009. if (plane_state->crtc_x >= layout_split) {
  5010. plane_state->crtc_x -= layout_split;
  5011. pstate->layout_offset = layout_split;
  5012. pstate->layout = SDE_LAYOUT_RIGHT;
  5013. } else {
  5014. pstate->layout_offset = -1;
  5015. pstate->layout = SDE_LAYOUT_LEFT;
  5016. }
  5017. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  5018. DRMID(plane), plane_state->crtc_x,
  5019. pstate->layout);
  5020. /* check layout boundary */
  5021. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5022. plane_state->crtc_w, layout_split)) {
  5023. SDE_ERROR("invalid horizontal destination\n");
  5024. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5025. plane_state->crtc_x,
  5026. plane_state->crtc_w,
  5027. layout_split, pstate->layout);
  5028. return -E2BIG;
  5029. }
  5030. }
  5031. return 0;
  5032. }
  5033. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5034. struct drm_crtc_state *state)
  5035. {
  5036. struct drm_device *dev;
  5037. struct sde_crtc *sde_crtc;
  5038. struct plane_state *pstates = NULL;
  5039. struct sde_crtc_state *cstate;
  5040. struct drm_display_mode *mode;
  5041. int rc = 0;
  5042. struct sde_multirect_plane_states *multirect_plane = NULL;
  5043. struct drm_connector *conn;
  5044. struct drm_connector_list_iter conn_iter;
  5045. if (!crtc) {
  5046. SDE_ERROR("invalid crtc\n");
  5047. return -EINVAL;
  5048. }
  5049. dev = crtc->dev;
  5050. sde_crtc = to_sde_crtc(crtc);
  5051. cstate = to_sde_crtc_state(state);
  5052. if (!state->enable || !state->active) {
  5053. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5054. crtc->base.id, state->enable, state->active);
  5055. goto end;
  5056. }
  5057. pstates = kcalloc(SDE_PSTATES_MAX,
  5058. sizeof(struct plane_state), GFP_KERNEL);
  5059. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5060. sizeof(struct sde_multirect_plane_states),
  5061. GFP_KERNEL);
  5062. if (!pstates || !multirect_plane) {
  5063. rc = -ENOMEM;
  5064. goto end;
  5065. }
  5066. mode = &state->adjusted_mode;
  5067. SDE_DEBUG("%s: check", sde_crtc->name);
  5068. /* force a full mode set if active state changed */
  5069. if (state->active_changed)
  5070. state->mode_changed = true;
  5071. /* identify connectors attached to this crtc */
  5072. cstate->num_connectors = 0;
  5073. drm_connector_list_iter_begin(dev, &conn_iter);
  5074. drm_for_each_connector_iter(conn, &conn_iter)
  5075. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5076. && cstate->num_connectors < MAX_CONNECTORS) {
  5077. cstate->connectors[cstate->num_connectors++] = conn;
  5078. }
  5079. drm_connector_list_iter_end(&conn_iter);
  5080. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5081. if (rc) {
  5082. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5083. crtc->base.id, rc);
  5084. goto end;
  5085. }
  5086. rc = _sde_crtc_check_plane_layout(crtc, state);
  5087. if (rc) {
  5088. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5089. crtc->base.id, rc);
  5090. goto end;
  5091. }
  5092. _sde_crtc_setup_is_ppsplit(state);
  5093. _sde_crtc_setup_lm_bounds(crtc, state);
  5094. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5095. multirect_plane);
  5096. if (rc) {
  5097. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5098. goto end;
  5099. }
  5100. rc = sde_core_perf_crtc_check(crtc, state);
  5101. if (rc) {
  5102. SDE_ERROR("crtc%d failed performance check %d\n",
  5103. crtc->base.id, rc);
  5104. goto end;
  5105. }
  5106. rc = _sde_crtc_check_rois(crtc, state);
  5107. if (rc) {
  5108. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5109. goto end;
  5110. }
  5111. rc = sde_cp_crtc_check_properties(crtc, state);
  5112. if (rc) {
  5113. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5114. crtc->base.id, rc);
  5115. goto end;
  5116. }
  5117. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5118. if (rc) {
  5119. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5120. crtc->base.id, rc);
  5121. goto end;
  5122. }
  5123. end:
  5124. kfree(pstates);
  5125. kfree(multirect_plane);
  5126. return rc;
  5127. }
  5128. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5129. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5130. struct drm_atomic_state *atomic_state)
  5131. {
  5132. struct drm_crtc_state *state = NULL;
  5133. if (!crtc) {
  5134. SDE_ERROR("invalid crtc\n");
  5135. return -EINVAL;
  5136. }
  5137. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5138. return _sde_crtc_atomic_check(crtc, state);
  5139. }
  5140. #else
  5141. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5142. struct drm_crtc_state *state)
  5143. {
  5144. if (!crtc) {
  5145. SDE_ERROR("invalid crtc\n");
  5146. return -EINVAL;
  5147. }
  5148. return _sde_crtc_atomic_check(crtc, state);
  5149. }
  5150. #endif
  5151. /**
  5152. * sde_crtc_get_num_datapath - get the number of layermixers active
  5153. * on primary connector
  5154. * @crtc: Pointer to DRM crtc object
  5155. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5156. * @crtc_state: Pointer to DRM crtc state
  5157. */
  5158. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5159. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5160. {
  5161. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5162. struct drm_connector *conn, *primary_conn = NULL;
  5163. struct sde_connector_state *sde_conn_state = NULL;
  5164. struct drm_connector_list_iter conn_iter;
  5165. int num_lm = 0;
  5166. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5167. SDE_DEBUG("Invalid argument\n");
  5168. return 0;
  5169. }
  5170. /* return num_mixers used for primary when available in sde_crtc */
  5171. if (sde_crtc->num_mixers)
  5172. return sde_crtc->num_mixers;
  5173. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5174. drm_for_each_connector_iter(conn, &conn_iter) {
  5175. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5176. && conn != virtual_conn) {
  5177. sde_conn_state = to_sde_connector_state(conn->state);
  5178. primary_conn = conn;
  5179. break;
  5180. }
  5181. }
  5182. drm_connector_list_iter_end(&conn_iter);
  5183. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5184. if (sde_conn_state)
  5185. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5186. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5187. if (primary_conn && !num_lm) {
  5188. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5189. &crtc_state->adjusted_mode);
  5190. if (num_lm < 0) {
  5191. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5192. primary_conn->base.id, num_lm);
  5193. num_lm = 0;
  5194. }
  5195. }
  5196. return num_lm;
  5197. }
  5198. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5199. {
  5200. struct sde_crtc *sde_crtc;
  5201. int ret;
  5202. if (!crtc) {
  5203. SDE_ERROR("invalid crtc\n");
  5204. return -EINVAL;
  5205. }
  5206. sde_crtc = to_sde_crtc(crtc);
  5207. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5208. if (ret)
  5209. SDE_ERROR("%s vblank enable failed: %d\n",
  5210. sde_crtc->name, ret);
  5211. return 0;
  5212. }
  5213. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5214. {
  5215. struct drm_encoder *encoder;
  5216. struct sde_crtc *sde_crtc;
  5217. bool is_built_in;
  5218. u32 vblank_cnt;
  5219. if (!crtc)
  5220. return 0;
  5221. sde_crtc = to_sde_crtc(crtc);
  5222. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5223. if (sde_encoder_in_clone_mode(encoder))
  5224. continue;
  5225. is_built_in = sde_encoder_is_built_in_display(encoder);
  5226. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5227. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5228. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5229. return vblank_cnt;
  5230. }
  5231. return 0;
  5232. }
  5233. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5234. ktime_t *tvblank, bool in_vblank_irq)
  5235. {
  5236. struct drm_encoder *encoder;
  5237. struct sde_crtc *sde_crtc;
  5238. if (!crtc)
  5239. return false;
  5240. sde_crtc = to_sde_crtc(crtc);
  5241. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5242. if (sde_encoder_in_clone_mode(encoder))
  5243. continue;
  5244. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5245. }
  5246. return false;
  5247. }
  5248. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5249. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5250. {
  5251. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5252. catalog->mdp[0].has_dest_scaler);
  5253. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5254. catalog->ds_count);
  5255. if (catalog->ds[0].top) {
  5256. sde_kms_info_add_keyint(info,
  5257. "max_dest_scaler_input_width",
  5258. catalog->ds[0].top->maxinputwidth);
  5259. sde_kms_info_add_keyint(info,
  5260. "max_dest_scaler_output_width",
  5261. catalog->ds[0].top->maxoutputwidth);
  5262. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5263. catalog->ds[0].top->maxupscale);
  5264. }
  5265. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5266. msm_property_install_volatile_range(
  5267. &sde_crtc->property_info, "dest_scaler",
  5268. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5269. msm_property_install_blob(&sde_crtc->property_info,
  5270. "ds_lut_ed", 0,
  5271. CRTC_PROP_DEST_SCALER_LUT_ED);
  5272. msm_property_install_blob(&sde_crtc->property_info,
  5273. "ds_lut_cir", 0,
  5274. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5275. msm_property_install_blob(&sde_crtc->property_info,
  5276. "ds_lut_sep", 0,
  5277. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5278. } else if (catalog->ds[0].features
  5279. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5280. msm_property_install_volatile_range(
  5281. &sde_crtc->property_info, "dest_scaler",
  5282. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5283. }
  5284. }
  5285. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5286. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5287. struct sde_kms_info *info)
  5288. {
  5289. msm_property_install_range(&sde_crtc->property_info,
  5290. "core_clk", 0x0, 0, U64_MAX,
  5291. sde_kms->perf.max_core_clk_rate,
  5292. CRTC_PROP_CORE_CLK);
  5293. msm_property_install_range(&sde_crtc->property_info,
  5294. "core_ab", 0x0, 0, U64_MAX,
  5295. catalog->perf.max_bw_high * 1000ULL,
  5296. CRTC_PROP_CORE_AB);
  5297. msm_property_install_range(&sde_crtc->property_info,
  5298. "core_ib", 0x0, 0, U64_MAX,
  5299. catalog->perf.max_bw_high * 1000ULL,
  5300. CRTC_PROP_CORE_IB);
  5301. msm_property_install_range(&sde_crtc->property_info,
  5302. "llcc_ab", 0x0, 0, U64_MAX,
  5303. catalog->perf.max_bw_high * 1000ULL,
  5304. CRTC_PROP_LLCC_AB);
  5305. msm_property_install_range(&sde_crtc->property_info,
  5306. "llcc_ib", 0x0, 0, U64_MAX,
  5307. catalog->perf.max_bw_high * 1000ULL,
  5308. CRTC_PROP_LLCC_IB);
  5309. msm_property_install_range(&sde_crtc->property_info,
  5310. "dram_ab", 0x0, 0, U64_MAX,
  5311. catalog->perf.max_bw_high * 1000ULL,
  5312. CRTC_PROP_DRAM_AB);
  5313. msm_property_install_range(&sde_crtc->property_info,
  5314. "dram_ib", 0x0, 0, U64_MAX,
  5315. catalog->perf.max_bw_high * 1000ULL,
  5316. CRTC_PROP_DRAM_IB);
  5317. msm_property_install_range(&sde_crtc->property_info,
  5318. "rot_prefill_bw", 0, 0, U64_MAX,
  5319. catalog->perf.max_bw_high * 1000ULL,
  5320. CRTC_PROP_ROT_PREFILL_BW);
  5321. msm_property_install_range(&sde_crtc->property_info,
  5322. "rot_clk", 0, 0, U64_MAX,
  5323. sde_kms->perf.max_core_clk_rate,
  5324. CRTC_PROP_ROT_CLK);
  5325. if (catalog->perf.max_bw_low)
  5326. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5327. catalog->perf.max_bw_low * 1000LL);
  5328. if (catalog->perf.max_bw_high)
  5329. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5330. catalog->perf.max_bw_high * 1000LL);
  5331. if (catalog->perf.min_core_ib)
  5332. sde_kms_info_add_keyint(info, "min_core_ib",
  5333. catalog->perf.min_core_ib * 1000LL);
  5334. if (catalog->perf.min_llcc_ib)
  5335. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5336. catalog->perf.min_llcc_ib * 1000LL);
  5337. if (catalog->perf.min_dram_ib)
  5338. sde_kms_info_add_keyint(info, "min_dram_ib",
  5339. catalog->perf.min_dram_ib * 1000LL);
  5340. if (sde_kms->perf.max_core_clk_rate)
  5341. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5342. sde_kms->perf.max_core_clk_rate);
  5343. }
  5344. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5345. struct sde_mdss_cfg *catalog)
  5346. {
  5347. sde_kms_info_reset(info);
  5348. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5349. sde_kms_info_add_keyint(info, "max_linewidth",
  5350. catalog->max_mixer_width);
  5351. sde_kms_info_add_keyint(info, "max_blendstages",
  5352. catalog->max_mixer_blendstages);
  5353. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5354. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5355. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5356. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5357. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5358. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5359. if (catalog->ubwc_rev) {
  5360. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5361. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5362. catalog->macrotile_mode);
  5363. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5364. catalog->mdp[0].highest_bank_bit);
  5365. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5366. catalog->mdp[0].ubwc_swizzle);
  5367. }
  5368. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5369. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5370. else
  5371. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5372. if (sde_is_custom_client()) {
  5373. /* No support for SMART_DMA_V1 yet */
  5374. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5375. sde_kms_info_add_keystr(info,
  5376. "smart_dma_rev", "smart_dma_v2");
  5377. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5378. sde_kms_info_add_keystr(info,
  5379. "smart_dma_rev", "smart_dma_v2p5");
  5380. }
  5381. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5382. catalog->features));
  5383. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5384. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5385. catalog->features));
  5386. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5387. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5388. if (catalog->allowed_dsc_reservation_switch)
  5389. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5390. catalog->allowed_dsc_reservation_switch);
  5391. if (catalog->uidle_cfg.uidle_rev)
  5392. sde_kms_info_add_keyint(info, "has_uidle",
  5393. true);
  5394. sde_kms_info_add_keystr(info, "core_ib_ff",
  5395. catalog->perf.core_ib_ff);
  5396. sde_kms_info_add_keystr(info, "core_clk_ff",
  5397. catalog->perf.core_clk_ff);
  5398. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5399. catalog->perf.comp_ratio_rt);
  5400. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5401. catalog->perf.comp_ratio_nrt);
  5402. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5403. catalog->perf.dest_scale_prefill_lines);
  5404. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5405. catalog->perf.undersized_prefill_lines);
  5406. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5407. catalog->perf.macrotile_prefill_lines);
  5408. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5409. catalog->perf.yuv_nv12_prefill_lines);
  5410. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5411. catalog->perf.linear_prefill_lines);
  5412. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5413. catalog->perf.downscaling_prefill_lines);
  5414. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5415. catalog->perf.xtra_prefill_lines);
  5416. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5417. catalog->perf.amortizable_threshold);
  5418. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5419. catalog->perf.min_prefill_lines);
  5420. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5421. catalog->perf.num_mnoc_ports);
  5422. sde_kms_info_add_keyint(info, "axi_bus_width",
  5423. catalog->perf.axi_bus_width);
  5424. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5425. catalog->sui_supported_blendstage);
  5426. if (catalog->ubwc_bw_calc_rev)
  5427. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5428. }
  5429. /**
  5430. * sde_crtc_install_properties - install all drm properties for crtc
  5431. * @crtc: Pointer to drm crtc structure
  5432. */
  5433. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5434. struct sde_mdss_cfg *catalog)
  5435. {
  5436. struct sde_crtc *sde_crtc;
  5437. struct sde_kms_info *info;
  5438. struct sde_kms *sde_kms;
  5439. static const struct drm_prop_enum_list e_secure_level[] = {
  5440. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5441. {SDE_DRM_SEC_ONLY, "sec_only"},
  5442. };
  5443. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5444. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5445. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5446. };
  5447. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5448. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5449. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5450. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5451. };
  5452. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5453. {IDLE_PC_NONE, "idle_pc_none"},
  5454. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5455. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5456. };
  5457. static const struct drm_prop_enum_list e_cache_state[] = {
  5458. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5459. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5460. };
  5461. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5462. {VM_REQ_NONE, "vm_req_none"},
  5463. {VM_REQ_RELEASE, "vm_req_release"},
  5464. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5465. };
  5466. SDE_DEBUG("\n");
  5467. if (!crtc || !catalog) {
  5468. SDE_ERROR("invalid crtc or catalog\n");
  5469. return;
  5470. }
  5471. sde_crtc = to_sde_crtc(crtc);
  5472. sde_kms = _sde_crtc_get_kms(crtc);
  5473. if (!sde_kms) {
  5474. SDE_ERROR("invalid argument\n");
  5475. return;
  5476. }
  5477. info = vzalloc(sizeof(struct sde_kms_info));
  5478. if (!info) {
  5479. SDE_ERROR("failed to allocate info memory\n");
  5480. return;
  5481. }
  5482. sde_crtc_setup_capabilities_blob(info, catalog);
  5483. msm_property_install_range(&sde_crtc->property_info,
  5484. "input_fence_timeout", 0x0, 0,
  5485. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5486. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5487. msm_property_install_volatile_range(&sde_crtc->property_info,
  5488. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5489. msm_property_install_range(&sde_crtc->property_info,
  5490. "output_fence_offset", 0x0, 0, 1, 0,
  5491. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5492. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5493. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5494. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5495. msm_property_install_enum(&sde_crtc->property_info,
  5496. "vm_request_state", 0x0, 0, e_vm_req_state,
  5497. ARRAY_SIZE(e_vm_req_state), init_idx,
  5498. CRTC_PROP_VM_REQ_STATE);
  5499. }
  5500. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5501. msm_property_install_enum(&sde_crtc->property_info,
  5502. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5503. ARRAY_SIZE(e_idle_pc_state), 0,
  5504. CRTC_PROP_IDLE_PC_STATE);
  5505. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5506. msm_property_install_enum(&sde_crtc->property_info,
  5507. "capture_mode", 0, 0, e_dcwb_data_points,
  5508. ARRAY_SIZE(e_dcwb_data_points), 0,
  5509. CRTC_PROP_CAPTURE_OUTPUT);
  5510. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5511. msm_property_install_enum(&sde_crtc->property_info,
  5512. "capture_mode", 0, 0, e_cwb_data_points,
  5513. ARRAY_SIZE(e_cwb_data_points), 0,
  5514. CRTC_PROP_CAPTURE_OUTPUT);
  5515. msm_property_install_volatile_range(&sde_crtc->property_info,
  5516. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5517. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5518. 0x0, 0, e_secure_level,
  5519. ARRAY_SIZE(e_secure_level), 0,
  5520. CRTC_PROP_SECURITY_LEVEL);
  5521. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5522. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5523. 0x0, 0, e_cache_state,
  5524. ARRAY_SIZE(e_cache_state), 0,
  5525. CRTC_PROP_CACHE_STATE);
  5526. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5527. msm_property_install_volatile_range(&sde_crtc->property_info,
  5528. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5529. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5530. SDE_MAX_DIM_LAYERS);
  5531. }
  5532. if (catalog->mdp[0].has_dest_scaler)
  5533. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5534. info);
  5535. if (catalog->dspp_count) {
  5536. sde_kms_info_add_keyint(info, "dspp_count",
  5537. catalog->dspp_count);
  5538. if (catalog->rc_count) {
  5539. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5540. sde_kms_info_add_keyint(info, "rc_mem_size",
  5541. catalog->dspp[0].sblk->rc.mem_total_size);
  5542. }
  5543. if (catalog->demura_count)
  5544. sde_kms_info_add_keyint(info, "demura_count",
  5545. catalog->demura_count);
  5546. }
  5547. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5548. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5549. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5550. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5551. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5552. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5553. info->data, SDE_KMS_INFO_DATALEN(info),
  5554. CRTC_PROP_INFO);
  5555. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5556. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5557. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5558. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5559. vfree(info);
  5560. }
  5561. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5562. {
  5563. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5564. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5565. return false;
  5566. return true;
  5567. }
  5568. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5569. const struct drm_crtc_state *state, uint64_t *val)
  5570. {
  5571. struct sde_crtc *sde_crtc;
  5572. struct sde_crtc_state *cstate;
  5573. uint32_t offset;
  5574. bool is_vid = false;
  5575. bool is_wb = false;
  5576. struct drm_encoder *encoder;
  5577. struct sde_hw_ctl *hw_ctl = NULL;
  5578. static u32 count;
  5579. sde_crtc = to_sde_crtc(crtc);
  5580. cstate = to_sde_crtc_state(state);
  5581. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5582. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5583. is_vid = true;
  5584. else if (_is_crtc_intf_mode_wb(crtc))
  5585. is_wb = true;
  5586. if (is_vid || is_wb)
  5587. break;
  5588. }
  5589. /*
  5590. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5591. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5592. * won't use hw-fences for this output-fence.
  5593. */
  5594. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5595. (count++ % sde_crtc->hwfence_out_fences_skip))
  5596. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5597. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5598. /*
  5599. * Increment trigger offset for vidoe mode alone as its release fence
  5600. * can be triggered only after the next frame-update. For cmd mode &
  5601. * virtual displays the release fence for the current frame can be
  5602. * triggered right after PP_DONE/WB_DONE interrupt
  5603. */
  5604. if (is_vid)
  5605. offset++;
  5606. /*
  5607. * Hwcomposer now queries the fences using the commit list in atomic
  5608. * commit ioctl. The offset should be set to next timeline
  5609. * which will be incremented during the prepare commit phase
  5610. */
  5611. offset++;
  5612. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5613. }
  5614. /**
  5615. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5616. * @crtc: Pointer to drm crtc structure
  5617. * @state: Pointer to drm crtc state structure
  5618. * @property: Pointer to targeted drm property
  5619. * @val: Updated property value
  5620. * @Returns: Zero on success
  5621. */
  5622. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5623. struct drm_crtc_state *state,
  5624. struct drm_property *property,
  5625. uint64_t val)
  5626. {
  5627. struct sde_crtc *sde_crtc;
  5628. struct sde_crtc_state *cstate;
  5629. int idx, ret;
  5630. uint64_t fence_user_fd;
  5631. uint64_t __user prev_user_fd;
  5632. if (!crtc || !state || !property) {
  5633. SDE_ERROR("invalid argument(s)\n");
  5634. return -EINVAL;
  5635. }
  5636. sde_crtc = to_sde_crtc(crtc);
  5637. cstate = to_sde_crtc_state(state);
  5638. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5639. /* check with cp property system first */
  5640. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5641. if (ret != -ENOENT)
  5642. goto exit;
  5643. /* if not handled by cp, check msm_property system */
  5644. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5645. &cstate->property_state, property, val);
  5646. if (ret)
  5647. goto exit;
  5648. idx = msm_property_index(&sde_crtc->property_info, property);
  5649. switch (idx) {
  5650. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5651. _sde_crtc_set_input_fence_timeout(cstate);
  5652. break;
  5653. case CRTC_PROP_DIM_LAYER_V1:
  5654. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5655. (void __user *)(uintptr_t)val);
  5656. break;
  5657. case CRTC_PROP_ROI_V1:
  5658. ret = _sde_crtc_set_roi_v1(state,
  5659. (void __user *)(uintptr_t)val);
  5660. break;
  5661. case CRTC_PROP_DEST_SCALER:
  5662. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5663. (void __user *)(uintptr_t)val);
  5664. break;
  5665. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5666. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5667. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5668. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5669. break;
  5670. case CRTC_PROP_CORE_CLK:
  5671. case CRTC_PROP_CORE_AB:
  5672. case CRTC_PROP_CORE_IB:
  5673. cstate->bw_control = true;
  5674. break;
  5675. case CRTC_PROP_LLCC_AB:
  5676. case CRTC_PROP_LLCC_IB:
  5677. case CRTC_PROP_DRAM_AB:
  5678. case CRTC_PROP_DRAM_IB:
  5679. cstate->bw_control = true;
  5680. cstate->bw_split_vote = true;
  5681. break;
  5682. case CRTC_PROP_OUTPUT_FENCE:
  5683. if (!val)
  5684. goto exit;
  5685. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5686. sizeof(uint64_t));
  5687. if (ret) {
  5688. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5689. ret = -EFAULT;
  5690. goto exit;
  5691. }
  5692. /*
  5693. * client is expected to reset the property to -1 before
  5694. * requesting for the release fence
  5695. */
  5696. if (prev_user_fd == -1) {
  5697. ret = _sde_crtc_get_output_fence(crtc, state,
  5698. &fence_user_fd);
  5699. if (ret) {
  5700. SDE_ERROR("fence create failed rc:%d\n", ret);
  5701. goto exit;
  5702. }
  5703. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5704. &fence_user_fd, sizeof(uint64_t));
  5705. if (ret) {
  5706. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5707. put_unused_fd(fence_user_fd);
  5708. ret = -EFAULT;
  5709. goto exit;
  5710. }
  5711. }
  5712. break;
  5713. case CRTC_PROP_NOISE_LAYER_V1:
  5714. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5715. (void __user *)(uintptr_t)val);
  5716. break;
  5717. case CRTC_PROP_FRAME_DATA_BUF:
  5718. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5719. break;
  5720. default:
  5721. /* nothing to do */
  5722. break;
  5723. }
  5724. exit:
  5725. if (ret) {
  5726. if (ret != -EPERM)
  5727. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5728. crtc->name, DRMID(property),
  5729. property->name, ret);
  5730. else
  5731. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5732. crtc->name, DRMID(property),
  5733. property->name, ret);
  5734. } else {
  5735. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5736. property->base.id, val);
  5737. }
  5738. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5739. return ret;
  5740. }
  5741. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5742. {
  5743. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5744. struct drm_encoder *encoder;
  5745. u32 min_transfer_time = 0, updated_fps = 0;
  5746. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5747. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5748. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5749. }
  5750. if (min_transfer_time) {
  5751. /* get fps by doing 1000 ms / transfer_time */
  5752. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5753. /* get line time by doing 1000ns / (fps * vactive) */
  5754. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5755. updated_fps * crtc->mode.vdisplay);
  5756. } else {
  5757. /* get line time by doing 1000ns / (fps * vtotal) */
  5758. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5759. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5760. }
  5761. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5762. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5763. }
  5764. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5765. {
  5766. struct drm_plane *plane;
  5767. struct drm_plane_state *state;
  5768. struct sde_plane_state *pstate;
  5769. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5770. state = plane->state;
  5771. if (!state)
  5772. continue;
  5773. pstate = to_sde_plane_state(state);
  5774. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5775. }
  5776. sde_crtc_update_line_time(crtc);
  5777. }
  5778. /**
  5779. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5780. * @crtc: Pointer to drm crtc structure
  5781. * @state: Pointer to drm crtc state structure
  5782. * @property: Pointer to targeted drm property
  5783. * @val: Pointer to variable for receiving property value
  5784. * @Returns: Zero on success
  5785. */
  5786. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5787. const struct drm_crtc_state *state,
  5788. struct drm_property *property,
  5789. uint64_t *val)
  5790. {
  5791. struct sde_crtc *sde_crtc;
  5792. struct sde_crtc_state *cstate;
  5793. int ret = -EINVAL, i;
  5794. if (!crtc || !state) {
  5795. SDE_ERROR("invalid argument(s)\n");
  5796. goto end;
  5797. }
  5798. sde_crtc = to_sde_crtc(crtc);
  5799. cstate = to_sde_crtc_state(state);
  5800. i = msm_property_index(&sde_crtc->property_info, property);
  5801. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5802. *val = ~0;
  5803. ret = 0;
  5804. } else {
  5805. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5806. &cstate->property_state, property, val);
  5807. if (ret)
  5808. ret = sde_cp_crtc_get_property(crtc, property, val);
  5809. }
  5810. if (ret)
  5811. DRM_ERROR("get property failed\n");
  5812. end:
  5813. return ret;
  5814. }
  5815. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5816. struct drm_crtc_state *crtc_state)
  5817. {
  5818. struct sde_crtc *sde_crtc;
  5819. struct sde_crtc_state *cstate;
  5820. struct drm_property *drm_prop;
  5821. enum msm_mdp_crtc_property prop_idx;
  5822. if (!crtc || !crtc_state) {
  5823. SDE_ERROR("invalid params\n");
  5824. return -EINVAL;
  5825. }
  5826. sde_crtc = to_sde_crtc(crtc);
  5827. cstate = to_sde_crtc_state(crtc_state);
  5828. sde_cp_crtc_clear(crtc);
  5829. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5830. uint64_t val = cstate->property_values[prop_idx].value;
  5831. uint64_t def;
  5832. int ret;
  5833. drm_prop = msm_property_index_to_drm_property(
  5834. &sde_crtc->property_info, prop_idx);
  5835. if (!drm_prop) {
  5836. /* not all props will be installed, based on caps */
  5837. SDE_DEBUG("%s: invalid property index %d\n",
  5838. sde_crtc->name, prop_idx);
  5839. continue;
  5840. }
  5841. def = msm_property_get_default(&sde_crtc->property_info,
  5842. prop_idx);
  5843. if (val == def)
  5844. continue;
  5845. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5846. sde_crtc->name, drm_prop->name, prop_idx, val,
  5847. def);
  5848. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5849. def);
  5850. if (ret) {
  5851. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5852. sde_crtc->name, prop_idx, ret);
  5853. continue;
  5854. }
  5855. }
  5856. /* disable clk and bw control until clk & bw properties are set */
  5857. cstate->bw_control = false;
  5858. cstate->bw_split_vote = false;
  5859. return 0;
  5860. }
  5861. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5862. {
  5863. struct sde_crtc *sde_crtc;
  5864. struct sde_crtc_mixer *m;
  5865. int i;
  5866. if (!crtc) {
  5867. SDE_ERROR("invalid argument\n");
  5868. return;
  5869. }
  5870. sde_crtc = to_sde_crtc(crtc);
  5871. sde_crtc->misr_enable_sui = enable;
  5872. sde_crtc->misr_frame_count = frame_count;
  5873. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5874. m = &sde_crtc->mixers[i];
  5875. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5876. continue;
  5877. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5878. }
  5879. }
  5880. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5881. struct sde_crtc_misr_info *crtc_misr_info)
  5882. {
  5883. struct sde_crtc *sde_crtc;
  5884. struct sde_kms *sde_kms;
  5885. if (!crtc_misr_info) {
  5886. SDE_ERROR("invalid misr info\n");
  5887. return;
  5888. }
  5889. crtc_misr_info->misr_enable = false;
  5890. crtc_misr_info->misr_frame_count = 0;
  5891. if (!crtc) {
  5892. SDE_ERROR("invalid crtc\n");
  5893. return;
  5894. }
  5895. sde_kms = _sde_crtc_get_kms(crtc);
  5896. if (!sde_kms) {
  5897. SDE_ERROR("invalid sde_kms\n");
  5898. return;
  5899. }
  5900. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5901. return;
  5902. sde_crtc = to_sde_crtc(crtc);
  5903. crtc_misr_info->misr_enable =
  5904. sde_crtc->misr_enable_debugfs ? true : false;
  5905. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5906. }
  5907. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5908. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5909. {
  5910. struct sde_crtc *sde_crtc;
  5911. struct sde_plane_state *pstate = NULL;
  5912. struct sde_crtc_mixer *m;
  5913. struct drm_crtc *crtc;
  5914. struct drm_plane *plane;
  5915. struct drm_display_mode *mode;
  5916. struct drm_framebuffer *fb;
  5917. struct drm_plane_state *state;
  5918. struct sde_crtc_state *cstate;
  5919. int i, mixer_width, mixer_height;
  5920. if (!s || !s->private)
  5921. return -EINVAL;
  5922. sde_crtc = s->private;
  5923. crtc = &sde_crtc->base;
  5924. cstate = to_sde_crtc_state(crtc->state);
  5925. mutex_lock(&sde_crtc->crtc_lock);
  5926. mode = &crtc->state->adjusted_mode;
  5927. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5928. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5929. mixer_width * sde_crtc->num_mixers, mixer_height);
  5930. seq_puts(s, "\n");
  5931. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5932. m = &sde_crtc->mixers[i];
  5933. if (!m->hw_lm)
  5934. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5935. else if (!m->hw_ctl)
  5936. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5937. else
  5938. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5939. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5940. mixer_width, mixer_height);
  5941. }
  5942. seq_puts(s, "\n");
  5943. for (i = 0; i < cstate->num_dim_layers; i++) {
  5944. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5945. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5946. i, dim_layer->stage, dim_layer->flags);
  5947. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5948. dim_layer->rect.x, dim_layer->rect.y,
  5949. dim_layer->rect.w, dim_layer->rect.h);
  5950. seq_printf(s,
  5951. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5952. dim_layer->color_fill.color_0,
  5953. dim_layer->color_fill.color_1,
  5954. dim_layer->color_fill.color_2,
  5955. dim_layer->color_fill.color_3);
  5956. seq_puts(s, "\n");
  5957. }
  5958. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5959. pstate = to_sde_plane_state(plane->state);
  5960. state = plane->state;
  5961. if (!pstate || !state)
  5962. continue;
  5963. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5964. plane->base.id, pstate->stage, pstate->rotation);
  5965. if (plane->state->fb) {
  5966. fb = plane->state->fb;
  5967. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5968. fb->base.id, (char *) &fb->format->format,
  5969. fb->width, fb->height);
  5970. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5971. seq_printf(s, "cpp[%d]:%u ",
  5972. i, fb->format->cpp[i]);
  5973. seq_puts(s, "\n\t");
  5974. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5975. seq_puts(s, "\n");
  5976. seq_puts(s, "\t");
  5977. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5978. seq_printf(s, "pitches[%d]:%8u ", i,
  5979. fb->pitches[i]);
  5980. seq_puts(s, "\n");
  5981. seq_puts(s, "\t");
  5982. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5983. seq_printf(s, "offsets[%d]:%8u ", i,
  5984. fb->offsets[i]);
  5985. seq_puts(s, "\n");
  5986. }
  5987. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5988. state->src_x >> 16, state->src_y >> 16,
  5989. state->src_w >> 16, state->src_h >> 16);
  5990. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5991. state->crtc_x, state->crtc_y, state->crtc_w,
  5992. state->crtc_h);
  5993. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5994. pstate->multirect_mode, pstate->multirect_index);
  5995. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5996. pstate->excl_rect.x, pstate->excl_rect.y,
  5997. pstate->excl_rect.w, pstate->excl_rect.h);
  5998. seq_puts(s, "\n");
  5999. }
  6000. if (sde_crtc->vblank_cb_count) {
  6001. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  6002. u32 diff_ms = ktime_to_ms(diff);
  6003. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  6004. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  6005. seq_printf(s,
  6006. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  6007. fps, sde_crtc->vblank_cb_count,
  6008. ktime_to_ms(diff), sde_crtc->play_count);
  6009. /* reset time & count for next measurement */
  6010. sde_crtc->vblank_cb_count = 0;
  6011. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  6012. }
  6013. mutex_unlock(&sde_crtc->crtc_lock);
  6014. return 0;
  6015. }
  6016. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  6017. {
  6018. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  6019. }
  6020. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6021. const char __user *user_buf, size_t count, loff_t *ppos)
  6022. {
  6023. struct sde_crtc *sde_crtc;
  6024. u32 bit, enable;
  6025. char buf[10];
  6026. if (!file || !file->private_data)
  6027. return -EINVAL;
  6028. if (count >= sizeof(buf))
  6029. return -EINVAL;
  6030. if (copy_from_user(buf, user_buf, count)) {
  6031. SDE_ERROR("buffer copy failed\n");
  6032. return -EINVAL;
  6033. }
  6034. buf[count] = 0; /* end of string */
  6035. sde_crtc = file->private_data;
  6036. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6037. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6038. return -EINVAL;
  6039. }
  6040. if (enable)
  6041. set_bit(bit, sde_crtc->hwfence_features_mask);
  6042. else
  6043. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6044. return count;
  6045. }
  6046. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6047. char __user *user_buff, size_t count, loff_t *ppos)
  6048. {
  6049. struct sde_crtc *sde_crtc;
  6050. ssize_t len = 0;
  6051. char buf[256] = {'\0'};
  6052. int i;
  6053. if (*ppos)
  6054. return 0;
  6055. if (!file || !file->private_data)
  6056. return -EINVAL;
  6057. sde_crtc = file->private_data;
  6058. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6059. len += scnprintf(buf + len, 256 - len,
  6060. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6061. }
  6062. if (count <= len)
  6063. return 0;
  6064. if (copy_to_user(user_buff, buf, len))
  6065. return -EFAULT;
  6066. *ppos += len; /* increase offset */
  6067. return len;
  6068. }
  6069. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6070. const char __user *user_buf, size_t count, loff_t *ppos)
  6071. {
  6072. struct drm_crtc *crtc;
  6073. struct sde_crtc *sde_crtc;
  6074. char buf[MISR_BUFF_SIZE + 1];
  6075. u32 frame_count, enable;
  6076. size_t buff_copy;
  6077. struct sde_kms *sde_kms;
  6078. if (!file || !file->private_data)
  6079. return -EINVAL;
  6080. sde_crtc = file->private_data;
  6081. crtc = &sde_crtc->base;
  6082. sde_kms = _sde_crtc_get_kms(crtc);
  6083. if (!sde_kms) {
  6084. SDE_ERROR("invalid sde_kms\n");
  6085. return -EINVAL;
  6086. }
  6087. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6088. if (copy_from_user(buf, user_buf, buff_copy)) {
  6089. SDE_ERROR("buffer copy failed\n");
  6090. return -EINVAL;
  6091. }
  6092. buf[buff_copy] = 0; /* end of string */
  6093. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6094. return -EINVAL;
  6095. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6096. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6097. DRMID(crtc));
  6098. return -EINVAL;
  6099. }
  6100. sde_crtc->misr_enable_debugfs = enable;
  6101. sde_crtc->misr_frame_count = frame_count;
  6102. sde_crtc->misr_reconfigure = true;
  6103. return count;
  6104. }
  6105. static ssize_t _sde_crtc_misr_read(struct file *file,
  6106. char __user *user_buff, size_t count, loff_t *ppos)
  6107. {
  6108. struct drm_crtc *crtc;
  6109. struct sde_crtc *sde_crtc;
  6110. struct sde_kms *sde_kms;
  6111. struct sde_crtc_mixer *m;
  6112. int i = 0, rc;
  6113. ssize_t len = 0;
  6114. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6115. if (*ppos)
  6116. return 0;
  6117. if (!file || !file->private_data)
  6118. return -EINVAL;
  6119. sde_crtc = file->private_data;
  6120. crtc = &sde_crtc->base;
  6121. sde_kms = _sde_crtc_get_kms(crtc);
  6122. if (!sde_kms)
  6123. return -EINVAL;
  6124. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6125. if (rc < 0) {
  6126. SDE_ERROR("failed to enable power resource %d\n", rc);
  6127. return rc;
  6128. }
  6129. sde_vm_lock(sde_kms);
  6130. if (!sde_vm_owns_hw(sde_kms)) {
  6131. SDE_DEBUG("op not supported due to HW unavailability\n");
  6132. rc = -EOPNOTSUPP;
  6133. goto end;
  6134. }
  6135. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6136. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6137. rc = -EOPNOTSUPP;
  6138. goto end;
  6139. }
  6140. if (!sde_crtc->misr_enable_debugfs) {
  6141. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6142. "disabled\n");
  6143. goto buff_check;
  6144. }
  6145. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6146. u32 misr_value = 0;
  6147. m = &sde_crtc->mixers[i];
  6148. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6149. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6150. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6151. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6152. }
  6153. continue;
  6154. }
  6155. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6156. if (rc) {
  6157. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6158. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6159. continue;
  6160. } else {
  6161. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6162. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6163. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6164. }
  6165. }
  6166. buff_check:
  6167. if (count <= len) {
  6168. len = 0;
  6169. goto end;
  6170. }
  6171. if (copy_to_user(user_buff, buf, len)) {
  6172. len = -EFAULT;
  6173. goto end;
  6174. }
  6175. *ppos += len; /* increase offset */
  6176. end:
  6177. sde_vm_unlock(sde_kms);
  6178. pm_runtime_put_sync(crtc->dev->dev);
  6179. return len;
  6180. }
  6181. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6182. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6183. { \
  6184. return single_open(file, __prefix ## _show, inode->i_private); \
  6185. } \
  6186. static const struct file_operations __prefix ## _fops = { \
  6187. .owner = THIS_MODULE, \
  6188. .open = __prefix ## _open, \
  6189. .release = single_release, \
  6190. .read = seq_read, \
  6191. .llseek = seq_lseek, \
  6192. }
  6193. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6194. {
  6195. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6196. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6197. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6198. int i;
  6199. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6200. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6201. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6202. crtc->state));
  6203. seq_printf(s, "core_clk_rate: %llu\n",
  6204. sde_crtc->cur_perf.core_clk_rate);
  6205. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6206. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6207. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6208. sde_power_handle_get_dbus_name(i),
  6209. sde_crtc->cur_perf.bw_ctl[i]);
  6210. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6211. sde_power_handle_get_dbus_name(i),
  6212. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6213. }
  6214. return 0;
  6215. }
  6216. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6217. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6218. {
  6219. struct drm_crtc *crtc;
  6220. struct drm_plane *plane;
  6221. struct drm_connector *conn;
  6222. struct drm_mode_object *drm_obj;
  6223. struct sde_crtc *sde_crtc;
  6224. struct sde_crtc_state *cstate;
  6225. struct sde_fence_context *ctx;
  6226. struct drm_connector_list_iter conn_iter;
  6227. struct drm_device *dev;
  6228. if (!s || !s->private)
  6229. return -EINVAL;
  6230. sde_crtc = s->private;
  6231. crtc = &sde_crtc->base;
  6232. dev = crtc->dev;
  6233. cstate = to_sde_crtc_state(crtc->state);
  6234. if (!sde_crtc->kickoff_in_progress)
  6235. goto skip_input_fence;
  6236. /* Dump input fence info */
  6237. seq_puts(s, "===Input fence===\n");
  6238. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6239. struct sde_plane_state *pstate;
  6240. struct dma_fence *fence;
  6241. pstate = to_sde_plane_state(plane->state);
  6242. if (!pstate)
  6243. continue;
  6244. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6245. pstate->stage);
  6246. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6247. if (pstate->input_fence) {
  6248. rcu_read_lock();
  6249. fence = dma_fence_get_rcu(pstate->input_fence);
  6250. rcu_read_unlock();
  6251. if (fence) {
  6252. sde_fence_list_dump(fence, &s);
  6253. dma_fence_put(fence);
  6254. }
  6255. }
  6256. }
  6257. skip_input_fence:
  6258. /* Dump release fence info */
  6259. seq_puts(s, "\n");
  6260. seq_puts(s, "===Release fence===\n");
  6261. ctx = sde_crtc->output_fence;
  6262. drm_obj = &crtc->base;
  6263. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6264. seq_puts(s, "\n");
  6265. /* Dump retire fence info */
  6266. seq_puts(s, "===Retire fence===\n");
  6267. drm_connector_list_iter_begin(dev, &conn_iter);
  6268. drm_for_each_connector_iter(conn, &conn_iter)
  6269. if (conn->state && conn->state->crtc == crtc &&
  6270. cstate->num_connectors < MAX_CONNECTORS) {
  6271. struct sde_connector *c_conn;
  6272. c_conn = to_sde_connector(conn);
  6273. ctx = c_conn->retire_fence;
  6274. drm_obj = &conn->base;
  6275. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6276. }
  6277. drm_connector_list_iter_end(&conn_iter);
  6278. seq_puts(s, "\n");
  6279. return 0;
  6280. }
  6281. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6282. {
  6283. return single_open(file, _sde_debugfs_fence_status_show,
  6284. inode->i_private);
  6285. }
  6286. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6287. {
  6288. struct sde_crtc *sde_crtc;
  6289. struct sde_kms *sde_kms;
  6290. static const struct file_operations debugfs_status_fops = {
  6291. .open = _sde_debugfs_status_open,
  6292. .read = seq_read,
  6293. .llseek = seq_lseek,
  6294. .release = single_release,
  6295. };
  6296. static const struct file_operations debugfs_misr_fops = {
  6297. .open = simple_open,
  6298. .read = _sde_crtc_misr_read,
  6299. .write = _sde_crtc_misr_setup,
  6300. };
  6301. static const struct file_operations debugfs_fps_fops = {
  6302. .open = _sde_debugfs_fps_status,
  6303. .read = seq_read,
  6304. };
  6305. static const struct file_operations debugfs_fence_fops = {
  6306. .open = _sde_debugfs_fence_status,
  6307. .read = seq_read,
  6308. };
  6309. static const struct file_operations debugfs_hw_fence_features_fops = {
  6310. .open = simple_open,
  6311. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6312. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6313. };
  6314. if (!crtc)
  6315. return -EINVAL;
  6316. sde_crtc = to_sde_crtc(crtc);
  6317. sde_kms = _sde_crtc_get_kms(crtc);
  6318. if (!sde_kms)
  6319. return -EINVAL;
  6320. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6321. crtc->dev->primary->debugfs_root);
  6322. if (!sde_crtc->debugfs_root)
  6323. return -ENOMEM;
  6324. /* don't error check these */
  6325. debugfs_create_file("status", 0400,
  6326. sde_crtc->debugfs_root,
  6327. sde_crtc, &debugfs_status_fops);
  6328. debugfs_create_file("state", 0400,
  6329. sde_crtc->debugfs_root,
  6330. &sde_crtc->base,
  6331. &sde_crtc_debugfs_state_fops);
  6332. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6333. sde_crtc, &debugfs_misr_fops);
  6334. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6335. sde_crtc, &debugfs_fps_fops);
  6336. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6337. sde_crtc, &debugfs_fence_fops);
  6338. if (sde_kms->catalog->hw_fence_rev) {
  6339. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6340. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6341. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6342. &sde_crtc->hwfence_out_fences_skip);
  6343. }
  6344. return 0;
  6345. }
  6346. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6347. {
  6348. struct sde_crtc *sde_crtc;
  6349. if (!crtc)
  6350. return;
  6351. sde_crtc = to_sde_crtc(crtc);
  6352. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6353. }
  6354. #else
  6355. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6356. {
  6357. return 0;
  6358. }
  6359. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6360. {
  6361. }
  6362. #endif /* CONFIG_DEBUG_FS */
  6363. static void vblank_ctrl_worker(struct kthread_work *work)
  6364. {
  6365. struct vblank_work *cur_work = container_of(work,
  6366. struct vblank_work, work);
  6367. struct msm_drm_private *priv = cur_work->priv;
  6368. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6369. kfree(cur_work);
  6370. }
  6371. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6372. int crtc_id, bool enable)
  6373. {
  6374. struct vblank_work *cur_work;
  6375. struct drm_crtc *crtc;
  6376. struct kthread_worker *worker;
  6377. if (!priv || crtc_id >= priv->num_crtcs)
  6378. return -EINVAL;
  6379. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6380. if (!cur_work)
  6381. return -ENOMEM;
  6382. crtc = priv->crtcs[crtc_id];
  6383. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6384. cur_work->crtc_id = crtc_id;
  6385. cur_work->enable = enable;
  6386. cur_work->priv = priv;
  6387. worker = &priv->event_thread[crtc_id].worker;
  6388. kthread_queue_work(worker, &cur_work->work);
  6389. return 0;
  6390. }
  6391. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6392. {
  6393. struct drm_device *dev = crtc->dev;
  6394. unsigned int pipe = crtc->index;
  6395. struct msm_drm_private *priv = dev->dev_private;
  6396. struct msm_kms *kms = priv->kms;
  6397. if (!kms)
  6398. return -ENXIO;
  6399. DBG("dev=%pK, crtc=%u", dev, pipe);
  6400. return vblank_ctrl_queue_work(priv, pipe, true);
  6401. }
  6402. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6403. {
  6404. struct drm_device *dev = crtc->dev;
  6405. unsigned int pipe = crtc->index;
  6406. struct msm_drm_private *priv = dev->dev_private;
  6407. struct msm_kms *kms = priv->kms;
  6408. if (!kms)
  6409. return;
  6410. DBG("dev=%pK, crtc=%u", dev, pipe);
  6411. vblank_ctrl_queue_work(priv, pipe, false);
  6412. }
  6413. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6414. {
  6415. return _sde_crtc_init_debugfs(crtc);
  6416. }
  6417. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6418. {
  6419. _sde_crtc_destroy_debugfs(crtc);
  6420. }
  6421. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6422. .set_config = drm_atomic_helper_set_config,
  6423. .destroy = sde_crtc_destroy,
  6424. .enable_vblank = sde_crtc_enable_vblank,
  6425. .disable_vblank = sde_crtc_disable_vblank,
  6426. .page_flip = drm_atomic_helper_page_flip,
  6427. .atomic_set_property = sde_crtc_atomic_set_property,
  6428. .atomic_get_property = sde_crtc_atomic_get_property,
  6429. .reset = sde_crtc_reset,
  6430. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6431. .atomic_destroy_state = sde_crtc_destroy_state,
  6432. .late_register = sde_crtc_late_register,
  6433. .early_unregister = sde_crtc_early_unregister,
  6434. };
  6435. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6436. .set_config = drm_atomic_helper_set_config,
  6437. .destroy = sde_crtc_destroy,
  6438. .enable_vblank = sde_crtc_enable_vblank,
  6439. .disable_vblank = sde_crtc_disable_vblank,
  6440. .page_flip = drm_atomic_helper_page_flip,
  6441. .atomic_set_property = sde_crtc_atomic_set_property,
  6442. .atomic_get_property = sde_crtc_atomic_get_property,
  6443. .reset = sde_crtc_reset,
  6444. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6445. .atomic_destroy_state = sde_crtc_destroy_state,
  6446. .late_register = sde_crtc_late_register,
  6447. .early_unregister = sde_crtc_early_unregister,
  6448. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6449. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6450. };
  6451. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6452. .mode_fixup = sde_crtc_mode_fixup,
  6453. .disable = sde_crtc_disable,
  6454. .atomic_enable = sde_crtc_enable,
  6455. .atomic_check = sde_crtc_atomic_check,
  6456. .atomic_begin = sde_crtc_atomic_begin,
  6457. .atomic_flush = sde_crtc_atomic_flush,
  6458. };
  6459. static void _sde_crtc_event_cb(struct kthread_work *work)
  6460. {
  6461. struct sde_crtc_event *event;
  6462. struct sde_crtc *sde_crtc;
  6463. unsigned long irq_flags;
  6464. if (!work) {
  6465. SDE_ERROR("invalid work item\n");
  6466. return;
  6467. }
  6468. event = container_of(work, struct sde_crtc_event, kt_work);
  6469. /* set sde_crtc to NULL for static work structures */
  6470. sde_crtc = event->sde_crtc;
  6471. if (!sde_crtc)
  6472. return;
  6473. if (event->cb_func)
  6474. event->cb_func(&sde_crtc->base, event->usr);
  6475. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6476. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6477. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6478. }
  6479. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6480. void (*func)(struct drm_crtc *crtc, void *usr),
  6481. void *usr, bool color_processing_event)
  6482. {
  6483. unsigned long irq_flags;
  6484. struct sde_crtc *sde_crtc;
  6485. struct msm_drm_private *priv;
  6486. struct sde_crtc_event *event = NULL;
  6487. u32 crtc_id;
  6488. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6489. SDE_ERROR("invalid parameters\n");
  6490. return -EINVAL;
  6491. }
  6492. sde_crtc = to_sde_crtc(crtc);
  6493. priv = crtc->dev->dev_private;
  6494. crtc_id = drm_crtc_index(crtc);
  6495. /*
  6496. * Obtain an event struct from the private cache. This event
  6497. * queue may be called from ISR contexts, so use a private
  6498. * cache to avoid calling any memory allocation functions.
  6499. */
  6500. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6501. if (!list_empty(&sde_crtc->event_free_list)) {
  6502. event = list_first_entry(&sde_crtc->event_free_list,
  6503. struct sde_crtc_event, list);
  6504. list_del_init(&event->list);
  6505. }
  6506. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6507. if (!event)
  6508. return -ENOMEM;
  6509. /* populate event node */
  6510. event->sde_crtc = sde_crtc;
  6511. event->cb_func = func;
  6512. event->usr = usr;
  6513. /* queue new event request */
  6514. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6515. if (color_processing_event)
  6516. kthread_queue_work(&priv->pp_event_worker,
  6517. &event->kt_work);
  6518. else
  6519. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6520. &event->kt_work);
  6521. return 0;
  6522. }
  6523. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6524. {
  6525. int i, rc = 0;
  6526. if (!sde_crtc) {
  6527. SDE_ERROR("invalid crtc\n");
  6528. return -EINVAL;
  6529. }
  6530. spin_lock_init(&sde_crtc->event_lock);
  6531. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6532. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6533. list_add_tail(&sde_crtc->event_cache[i].list,
  6534. &sde_crtc->event_free_list);
  6535. return rc;
  6536. }
  6537. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6538. enum sde_sys_cache_state state,
  6539. bool is_vidmode)
  6540. {
  6541. struct drm_plane *plane;
  6542. struct sde_crtc *sde_crtc;
  6543. struct sde_kms *sde_kms;
  6544. if (!crtc || !crtc->dev)
  6545. return;
  6546. sde_kms = _sde_crtc_get_kms(crtc);
  6547. if (!sde_kms || !sde_kms->catalog) {
  6548. SDE_ERROR("invalid params\n");
  6549. return;
  6550. }
  6551. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6552. SDE_DEBUG("DISP syscache not supported\n");
  6553. return;
  6554. }
  6555. sde_crtc = to_sde_crtc(crtc);
  6556. if (sde_crtc->cache_state == state)
  6557. return;
  6558. switch (state) {
  6559. case CACHE_STATE_NORMAL:
  6560. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6561. && !is_vidmode)
  6562. return;
  6563. kthread_cancel_delayed_work_sync(
  6564. &sde_crtc->static_cache_read_work);
  6565. break;
  6566. case CACHE_STATE_FRAME_WRITE:
  6567. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6568. return;
  6569. break;
  6570. case CACHE_STATE_FRAME_READ:
  6571. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6572. return;
  6573. break;
  6574. case CACHE_STATE_DISABLED:
  6575. break;
  6576. default:
  6577. return;
  6578. }
  6579. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6580. if (state == CACHE_STATE_FRAME_WRITE)
  6581. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6582. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6583. } else {
  6584. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6585. }
  6586. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6587. sde_crtc->cache_state = state;
  6588. drm_atomic_crtc_for_each_plane(plane, crtc)
  6589. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6590. }
  6591. /*
  6592. * __sde_crtc_static_cache_read_work - transition to cache read
  6593. */
  6594. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6595. {
  6596. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6597. static_cache_read_work.work);
  6598. struct drm_crtc *crtc = &sde_crtc->base;
  6599. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6600. struct drm_encoder *enc, *drm_enc = NULL;
  6601. struct drm_plane *plane;
  6602. struct sde_encoder_kickoff_params params = { 0 };
  6603. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6604. return;
  6605. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6606. drm_enc = enc;
  6607. if (sde_encoder_in_clone_mode(drm_enc))
  6608. return;
  6609. }
  6610. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6611. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6612. !ctl);
  6613. return;
  6614. }
  6615. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6616. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6617. /* flush only the sys-cache enabled SSPPs */
  6618. if (ctl->ops.clear_pending_flush)
  6619. ctl->ops.clear_pending_flush(ctl);
  6620. drm_atomic_crtc_for_each_plane(plane, crtc)
  6621. sde_plane_ctl_flush(plane, ctl, true);
  6622. /* Enable clocks and IRQ and wait for VBLANK */
  6623. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6624. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6625. sde_encoder_kickoff(drm_enc, false);
  6626. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6627. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6628. }
  6629. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6630. {
  6631. struct drm_device *dev;
  6632. struct msm_drm_private *priv;
  6633. struct msm_drm_thread *disp_thread;
  6634. struct sde_crtc *sde_crtc;
  6635. struct sde_crtc_state *cstate;
  6636. u32 msecs_fps = 0;
  6637. if (!crtc)
  6638. return;
  6639. dev = crtc->dev;
  6640. sde_crtc = to_sde_crtc(crtc);
  6641. cstate = to_sde_crtc_state(crtc->state);
  6642. if (!dev || !dev->dev_private || !sde_crtc)
  6643. return;
  6644. priv = dev->dev_private;
  6645. disp_thread = &priv->disp_thread[crtc->index];
  6646. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6647. return;
  6648. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6649. /* Kickoff transition to read state after next vblank */
  6650. kthread_queue_delayed_work(&disp_thread->worker,
  6651. &sde_crtc->static_cache_read_work,
  6652. msecs_to_jiffies(msecs_fps));
  6653. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6654. }
  6655. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6656. {
  6657. struct sde_crtc *sde_crtc;
  6658. struct sde_crtc_state *cstate;
  6659. bool cache_status;
  6660. if (!crtc || !crtc->state)
  6661. return;
  6662. sde_crtc = to_sde_crtc(crtc);
  6663. cstate = to_sde_crtc_state(crtc->state);
  6664. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6665. SDE_EVT32(DRMID(crtc), cache_status);
  6666. }
  6667. /* initialize crtc */
  6668. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6669. {
  6670. struct drm_crtc *crtc = NULL;
  6671. struct sde_crtc *sde_crtc = NULL;
  6672. struct msm_drm_private *priv = NULL;
  6673. struct sde_kms *kms = NULL;
  6674. const struct drm_crtc_funcs *crtc_funcs;
  6675. int i, rc;
  6676. priv = dev->dev_private;
  6677. kms = to_sde_kms(priv->kms);
  6678. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6679. if (!sde_crtc)
  6680. return ERR_PTR(-ENOMEM);
  6681. crtc = &sde_crtc->base;
  6682. crtc->dev = dev;
  6683. mutex_init(&sde_crtc->crtc_lock);
  6684. spin_lock_init(&sde_crtc->spin_lock);
  6685. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6686. atomic_set(&sde_crtc->frame_pending, 0);
  6687. sde_crtc->enabled = false;
  6688. sde_crtc->kickoff_in_progress = false;
  6689. /* Below parameters are for fps calculation for sysfs node */
  6690. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6691. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6692. sizeof(ktime_t), GFP_KERNEL);
  6693. if (!sde_crtc->fps_info.time_buf)
  6694. SDE_ERROR("invalid buffer\n");
  6695. else
  6696. memset(sde_crtc->fps_info.time_buf, 0,
  6697. sizeof(*(sde_crtc->fps_info.time_buf)));
  6698. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6699. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6700. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6701. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6702. list_add(&sde_crtc->frame_events[i].list,
  6703. &sde_crtc->frame_event_list);
  6704. kthread_init_work(&sde_crtc->frame_events[i].work,
  6705. sde_crtc_frame_event_work);
  6706. }
  6707. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6708. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6709. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6710. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6711. if (kms->catalog->hw_fence_rev) {
  6712. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6713. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6714. }
  6715. /* save user friendly CRTC name for later */
  6716. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6717. /* initialize event handling */
  6718. rc = _sde_crtc_init_events(sde_crtc);
  6719. if (rc) {
  6720. drm_crtc_cleanup(crtc);
  6721. kfree(sde_crtc);
  6722. return ERR_PTR(rc);
  6723. }
  6724. /* initialize output fence support */
  6725. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6726. if (IS_ERR(sde_crtc->output_fence)) {
  6727. rc = PTR_ERR(sde_crtc->output_fence);
  6728. SDE_ERROR("failed to init fence, %d\n", rc);
  6729. drm_crtc_cleanup(crtc);
  6730. kfree(sde_crtc);
  6731. return ERR_PTR(rc);
  6732. }
  6733. /* create CRTC properties */
  6734. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6735. priv->crtc_property, sde_crtc->property_data,
  6736. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6737. sizeof(struct sde_crtc_state));
  6738. sde_crtc_install_properties(crtc, kms->catalog);
  6739. /* Install color processing properties */
  6740. sde_cp_crtc_init(crtc);
  6741. sde_cp_crtc_install_properties(crtc);
  6742. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6743. sde_crtc->cur_perf.llcc_active[i] = false;
  6744. sde_crtc->new_perf.llcc_active[i] = false;
  6745. }
  6746. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6747. __sde_crtc_static_cache_read_work);
  6748. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6749. sde_crtc->name,
  6750. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6751. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6752. return crtc;
  6753. }
  6754. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6755. {
  6756. struct sde_crtc *sde_crtc;
  6757. int rc = 0;
  6758. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6759. SDE_ERROR("invalid input param(s)\n");
  6760. rc = -EINVAL;
  6761. goto end;
  6762. }
  6763. sde_crtc = to_sde_crtc(crtc);
  6764. sde_crtc->sysfs_dev = device_create_with_groups(
  6765. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6766. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6767. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6768. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6769. PTR_ERR(sde_crtc->sysfs_dev));
  6770. if (!sde_crtc->sysfs_dev)
  6771. rc = -EINVAL;
  6772. else
  6773. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6774. goto end;
  6775. }
  6776. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6777. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6778. if (!sde_crtc->vsync_event_sf)
  6779. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6780. crtc->base.id);
  6781. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6782. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6783. if (!sde_crtc->retire_frame_event_sf)
  6784. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6785. crtc->base.id);
  6786. end:
  6787. return rc;
  6788. }
  6789. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6790. struct drm_crtc *crtc_drm, u32 event)
  6791. {
  6792. struct sde_crtc *crtc = NULL;
  6793. struct sde_crtc_irq_info *node;
  6794. unsigned long flags;
  6795. bool found = false;
  6796. int ret, i = 0;
  6797. bool add_event = false;
  6798. crtc = to_sde_crtc(crtc_drm);
  6799. spin_lock_irqsave(&crtc->spin_lock, flags);
  6800. list_for_each_entry(node, &crtc->user_event_list, list) {
  6801. if (node->event == event) {
  6802. found = true;
  6803. break;
  6804. }
  6805. }
  6806. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6807. /* event already enabled */
  6808. if (found)
  6809. return 0;
  6810. node = NULL;
  6811. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6812. if (custom_events[i].event == event &&
  6813. custom_events[i].func) {
  6814. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6815. if (!node)
  6816. return -ENOMEM;
  6817. INIT_LIST_HEAD(&node->list);
  6818. INIT_LIST_HEAD(&node->irq.list);
  6819. node->func = custom_events[i].func;
  6820. node->event = event;
  6821. node->state = IRQ_NOINIT;
  6822. spin_lock_init(&node->state_lock);
  6823. break;
  6824. }
  6825. }
  6826. if (!node) {
  6827. SDE_ERROR("unsupported event %x\n", event);
  6828. return -EINVAL;
  6829. }
  6830. ret = 0;
  6831. if (crtc_drm->enabled) {
  6832. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6833. if (ret < 0) {
  6834. SDE_ERROR("failed to enable power resource %d\n", ret);
  6835. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6836. kfree(node);
  6837. return ret;
  6838. }
  6839. INIT_LIST_HEAD(&node->irq.list);
  6840. mutex_lock(&crtc->crtc_lock);
  6841. ret = node->func(crtc_drm, true, &node->irq);
  6842. if (!ret) {
  6843. spin_lock_irqsave(&crtc->spin_lock, flags);
  6844. list_add_tail(&node->list, &crtc->user_event_list);
  6845. add_event = true;
  6846. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6847. }
  6848. mutex_unlock(&crtc->crtc_lock);
  6849. pm_runtime_put_sync(crtc_drm->dev->dev);
  6850. }
  6851. if (add_event)
  6852. return 0;
  6853. if (!ret) {
  6854. spin_lock_irqsave(&crtc->spin_lock, flags);
  6855. list_add_tail(&node->list, &crtc->user_event_list);
  6856. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6857. } else {
  6858. kfree(node);
  6859. }
  6860. return ret;
  6861. }
  6862. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6863. struct drm_crtc *crtc_drm, u32 event)
  6864. {
  6865. struct sde_crtc *crtc = NULL;
  6866. struct sde_crtc_irq_info *node = NULL;
  6867. unsigned long flags;
  6868. bool found = false;
  6869. int ret;
  6870. crtc = to_sde_crtc(crtc_drm);
  6871. spin_lock_irqsave(&crtc->spin_lock, flags);
  6872. list_for_each_entry(node, &crtc->user_event_list, list) {
  6873. if (node->event == event) {
  6874. list_del_init(&node->list);
  6875. found = true;
  6876. break;
  6877. }
  6878. }
  6879. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6880. /* event already disabled */
  6881. if (!found)
  6882. return 0;
  6883. /**
  6884. * crtc is disabled interrupts are cleared remove from the list,
  6885. * no need to disable/de-register.
  6886. */
  6887. if (!crtc_drm->enabled) {
  6888. kfree(node);
  6889. return 0;
  6890. }
  6891. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6892. if (ret < 0) {
  6893. SDE_ERROR("failed to enable power resource %d\n", ret);
  6894. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6895. kfree(node);
  6896. return ret;
  6897. }
  6898. ret = node->func(crtc_drm, false, &node->irq);
  6899. if (ret) {
  6900. spin_lock_irqsave(&crtc->spin_lock, flags);
  6901. list_add_tail(&node->list, &crtc->user_event_list);
  6902. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6903. } else {
  6904. kfree(node);
  6905. }
  6906. pm_runtime_put_sync(crtc_drm->dev->dev);
  6907. return ret;
  6908. }
  6909. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6910. struct drm_crtc *crtc_drm, u32 event, bool en)
  6911. {
  6912. struct sde_crtc *crtc = NULL;
  6913. int ret;
  6914. crtc = to_sde_crtc(crtc_drm);
  6915. if (!crtc || !kms || !kms->dev) {
  6916. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6917. kms, ((kms) ? (kms->dev) : NULL));
  6918. return -EINVAL;
  6919. }
  6920. if (en)
  6921. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6922. else
  6923. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6924. return ret;
  6925. }
  6926. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6927. bool en, struct sde_irq_callback *irq)
  6928. {
  6929. return 0;
  6930. }
  6931. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6932. struct sde_irq_callback *noirq)
  6933. {
  6934. /*
  6935. * IRQ object noirq is not being used here since there is
  6936. * no crtc irq from pm event.
  6937. */
  6938. return 0;
  6939. }
  6940. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6941. bool en, struct sde_irq_callback *irq)
  6942. {
  6943. return 0;
  6944. }
  6945. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6946. bool en, struct sde_irq_callback *irq)
  6947. {
  6948. return 0;
  6949. }
  6950. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6951. bool en, struct sde_irq_callback *irq)
  6952. {
  6953. struct sde_crtc *sde_crtc;
  6954. sde_crtc = to_sde_crtc(crtc_drm);
  6955. if (!sde_crtc)
  6956. return -EINVAL;
  6957. sde_crtc->opr_event_notify_enabled = en;
  6958. return 0;
  6959. }
  6960. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6961. bool en, struct sde_irq_callback *irq)
  6962. {
  6963. return 0;
  6964. }
  6965. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6966. bool en, struct sde_irq_callback *irq)
  6967. {
  6968. return 0;
  6969. }
  6970. /**
  6971. * sde_crtc_update_cont_splash_settings - update mixer settings
  6972. * and initial clk during device bootup for cont_splash use case
  6973. * @crtc: Pointer to drm crtc structure
  6974. */
  6975. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6976. {
  6977. struct sde_kms *kms = NULL;
  6978. struct msm_drm_private *priv;
  6979. struct sde_crtc *sde_crtc;
  6980. u64 rate;
  6981. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6982. SDE_ERROR("invalid crtc\n");
  6983. return;
  6984. }
  6985. priv = crtc->dev->dev_private;
  6986. kms = to_sde_kms(priv->kms);
  6987. if (!kms || !kms->catalog) {
  6988. SDE_ERROR("invalid parameters\n");
  6989. return;
  6990. }
  6991. _sde_crtc_setup_mixers(crtc);
  6992. sde_cp_crtc_refresh_status_properties(crtc);
  6993. crtc->enabled = true;
  6994. /* update core clk value for initial state with cont-splash */
  6995. sde_crtc = to_sde_crtc(crtc);
  6996. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6997. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6998. rate : kms->perf.max_core_clk_rate;
  6999. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  7000. }
  7001. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  7002. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  7003. {
  7004. struct sde_lm_cfg *lm;
  7005. char feature_name[256];
  7006. u32 version;
  7007. if (!catalog->mixer_count)
  7008. return;
  7009. lm = &catalog->mixer[0];
  7010. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  7011. return;
  7012. version = lm->sblk->nlayer.version >> 16;
  7013. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  7014. switch (version) {
  7015. case 1:
  7016. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  7017. msm_property_install_volatile_range(&sde_crtc->property_info,
  7018. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  7019. break;
  7020. default:
  7021. SDE_ERROR("unsupported noise layer version %d\n", version);
  7022. break;
  7023. }
  7024. }
  7025. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7026. struct sde_crtc_state *cstate,
  7027. void __user *usr_ptr)
  7028. {
  7029. int ret;
  7030. if (!sde_crtc || !cstate) {
  7031. SDE_ERROR("invalid sde_crtc/state\n");
  7032. return -EINVAL;
  7033. }
  7034. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7035. if (!usr_ptr) {
  7036. SDE_DEBUG("noise layer removed\n");
  7037. cstate->noise_layer_en = false;
  7038. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7039. return 0;
  7040. }
  7041. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7042. sizeof(cstate->layer_cfg));
  7043. if (ret) {
  7044. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7045. return -EFAULT;
  7046. }
  7047. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7048. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7049. !cstate->layer_cfg.attn_factor ||
  7050. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7051. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7052. !cstate->layer_cfg.alpha_noise ||
  7053. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7054. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7055. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7056. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7057. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7058. return -EINVAL;
  7059. }
  7060. cstate->noise_layer_en = true;
  7061. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7062. return 0;
  7063. }
  7064. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7065. struct drm_crtc_state *state)
  7066. {
  7067. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7068. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7069. struct sde_hw_mixer *lm;
  7070. int i;
  7071. struct sde_hw_noise_layer_cfg cfg;
  7072. struct sde_kms *kms;
  7073. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7074. return;
  7075. kms = _sde_crtc_get_kms(crtc);
  7076. if (!kms || !kms->catalog) {
  7077. SDE_ERROR("Invalid kms\n");
  7078. return;
  7079. }
  7080. cfg.flags = cstate->layer_cfg.flags;
  7081. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7082. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7083. cfg.strength = cstate->layer_cfg.strength;
  7084. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7085. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7086. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7087. } else {
  7088. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7089. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7090. }
  7091. for (i = 0; i < scrtc->num_mixers; i++) {
  7092. lm = scrtc->mixers[i].hw_lm;
  7093. if (!lm->ops.setup_noise_layer)
  7094. break;
  7095. if (!cstate->noise_layer_en)
  7096. lm->ops.setup_noise_layer(lm, NULL);
  7097. else
  7098. lm->ops.setup_noise_layer(lm, &cfg);
  7099. }
  7100. if (!cstate->noise_layer_en)
  7101. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7102. }
  7103. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7104. {
  7105. sde_cp_disable_features(crtc);
  7106. }
  7107. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7108. {
  7109. uint32_t val = 1;
  7110. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7111. }
  7112. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7113. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7114. {
  7115. struct sde_kms *kms;
  7116. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7117. u32 y_remain, y_start, y_end;
  7118. u32 m, n;
  7119. kms = _sde_crtc_get_kms(state->crtc);
  7120. if (!kms || !kms->catalog) {
  7121. SDE_ERROR("invalid kms or catalog\n");
  7122. return;
  7123. }
  7124. if (!kms->catalog->has_line_insertion)
  7125. return;
  7126. if (!cstate->line_insertion.padding_active) {
  7127. SDE_ERROR("zero padding active value\n");
  7128. return;
  7129. }
  7130. /*
  7131. * Computation logic to add number of dummy and active line at
  7132. * precise position on display
  7133. */
  7134. m = cstate->line_insertion.padding_active;
  7135. n = m + cstate->line_insertion.padding_dummy;
  7136. if (m == 0)
  7137. return;
  7138. y_remain = crtc_y % m;
  7139. y_start = y_remain + crtc_y / m * n;
  7140. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7141. *padding_y = y_start;
  7142. *padding_start = m - y_remain;
  7143. *padding_height = y_end - y_start + 1;
  7144. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7145. *padding_height);
  7146. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7147. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7148. }