sde_encoder.c 168 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #include "sde_fence.h"
  46. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  49. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  50. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  51. (p) ? (p)->parent->base.id : -1, \
  52. (p) ? (p)->intf_idx - INTF_0 : -1, \
  53. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  54. ##__VA_ARGS__)
  55. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  56. (p) ? (p)->parent->base.id : -1, \
  57. (p) ? (p)->intf_idx - INTF_0 : -1, \
  58. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  59. ##__VA_ARGS__)
  60. #define SEC_TO_MILLI_SEC 1000
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* worst case poll time for delay_kickoff to be cleared */
  65. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  66. /* Maximum number of VSYNC wait attempts for RSC state transition */
  67. #define MAX_RSC_WAIT 5
  68. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  69. a.y1 != b.y1 || a.y2 != b.y2)
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event. At the end of this event, a delayed work is
  78. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  79. * ktime.
  80. * @SDE_ENC_RC_EVENT_PRE_STOP:
  81. * This event happens at NORMAL priority.
  82. * This event, when received during the ON state, set RSC to IDLE, and
  83. * and leave the RC STATE in the PRE_OFF state.
  84. * It should be followed by the STOP event as part of encoder disable.
  85. * If received during IDLE or OFF states, it will do nothing.
  86. * @SDE_ENC_RC_EVENT_STOP:
  87. * This event happens at NORMAL priority.
  88. * When this event is received, disable all the MDP/DSI core clocks, and
  89. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  90. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  91. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  92. * Resource state should be in OFF at the end of the event.
  93. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that there is a seamless mode switch is in prgoress. A
  96. * client needs to leave clocks ON to reduce the mode switch latency.
  97. * @SDE_ENC_RC_EVENT_POST_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that seamless mode switch is complete and resources are
  100. * acquired. Clients wants to update the rsc with new vtotal and update
  101. * pm_qos vote.
  102. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that there were no frame updates for
  105. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  106. * and request RSC with IDLE state and change the resource state to IDLE.
  107. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  108. * This event is triggered from the input event thread when touch event is
  109. * received from the input device. On receiving this event,
  110. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  111. clocks and enable RSC.
  112. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  113. * off work since a new commit is imminent.
  114. */
  115. enum sde_enc_rc_events {
  116. SDE_ENC_RC_EVENT_KICKOFF = 1,
  117. SDE_ENC_RC_EVENT_PRE_STOP,
  118. SDE_ENC_RC_EVENT_STOP,
  119. SDE_ENC_RC_EVENT_PRE_MODESET,
  120. SDE_ENC_RC_EVENT_POST_MODESET,
  121. SDE_ENC_RC_EVENT_ENTER_IDLE,
  122. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  123. };
  124. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  125. {
  126. struct sde_encoder_virt *sde_enc;
  127. int i;
  128. sde_enc = to_sde_encoder_virt(drm_enc);
  129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  131. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  132. phys->split_role != ENC_ROLE_SLAVE) {
  133. if (enable)
  134. SDE_EVT32(DRMID(drm_enc), enable);
  135. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  136. }
  137. }
  138. }
  139. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  140. {
  141. struct sde_encoder_virt *sde_enc;
  142. struct sde_encoder_phys *cur_master;
  143. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  144. ktime_t tvblank, cur_time;
  145. struct intf_status intf_status = {0};
  146. unsigned long features;
  147. u32 fps;
  148. bool is_cmd, is_vid;
  149. sde_enc = to_sde_encoder_virt(drm_enc);
  150. cur_master = sde_enc->cur_master;
  151. fps = sde_encoder_get_fps(drm_enc);
  152. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. if (!cur_master || !cur_master->hw_intf || !fps
  155. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  156. return 0;
  157. features = cur_master->hw_intf->cap->features;
  158. /*
  159. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  160. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  161. * at panel vsync and not at MDP VSYNC
  162. */
  163. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  164. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  165. if (intf_status.is_prog_fetch_en)
  166. return 0;
  167. }
  168. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  169. qtmr_counter = arch_timer_read_counter();
  170. cur_time = ktime_get_ns();
  171. /* check for counter rollover between the two timestamps [56 bits] */
  172. if (qtmr_counter < vsync_counter) {
  173. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, hw_diff,
  176. fps, SDE_EVTLOG_FUNC_CASE1);
  177. } else {
  178. hw_diff = qtmr_counter - vsync_counter;
  179. }
  180. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  181. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  182. /* avoid setting timestamp, if diff is more than one vsync */
  183. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  184. tvblank = 0;
  185. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  186. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  187. fps, SDE_EVTLOG_ERROR);
  188. } else {
  189. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  190. }
  191. SDE_DEBUG_ENC(sde_enc,
  192. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  193. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  194. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  195. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  196. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  197. return tvblank;
  198. }
  199. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  200. {
  201. bool clone_mode;
  202. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  203. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  204. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  205. return;
  206. /*
  207. * clone mode is the only scenario where we want to enable software override
  208. * of fal10 veto.
  209. */
  210. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  211. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  212. if (clone_mode && veto) {
  213. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  214. sde_enc->fal10_veto_override = true;
  215. } else if (sde_enc->fal10_veto_override && !veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = false;
  218. }
  219. }
  220. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  221. {
  222. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  223. struct msm_drm_private *priv;
  224. struct sde_kms *sde_kms;
  225. struct device *cpu_dev;
  226. struct cpumask *cpu_mask = NULL;
  227. int cpu = 0;
  228. u32 cpu_dma_latency;
  229. priv = drm_enc->dev->dev_private;
  230. sde_kms = to_sde_kms(priv->kms);
  231. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  232. return;
  233. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  234. cpumask_clear(&sde_enc->valid_cpu_mask);
  235. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  236. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  237. if (!cpu_mask &&
  238. sde_encoder_check_curr_mode(drm_enc,
  239. MSM_DISPLAY_CMD_MODE))
  240. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  241. if (!cpu_mask)
  242. return;
  243. for_each_cpu(cpu, cpu_mask) {
  244. cpu_dev = get_cpu_device(cpu);
  245. if (!cpu_dev) {
  246. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  247. cpu);
  248. return;
  249. }
  250. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  251. dev_pm_qos_add_request(cpu_dev,
  252. &sde_enc->pm_qos_cpu_req[cpu],
  253. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  254. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  255. }
  256. }
  257. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  258. {
  259. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  260. struct device *cpu_dev;
  261. int cpu = 0;
  262. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. continue;
  268. }
  269. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  270. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  271. }
  272. cpumask_clear(&sde_enc->valid_cpu_mask);
  273. }
  274. static bool _sde_encoder_is_autorefresh_enabled(
  275. struct sde_encoder_virt *sde_enc)
  276. {
  277. struct drm_connector *drm_conn;
  278. if (!sde_enc->cur_master ||
  279. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  280. return false;
  281. drm_conn = sde_enc->cur_master->connector;
  282. if (!drm_conn || !drm_conn->state)
  283. return false;
  284. return sde_connector_get_property(drm_conn->state,
  285. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  286. }
  287. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  288. struct sde_hw_qdss *hw_qdss,
  289. struct sde_encoder_phys *phys, bool enable)
  290. {
  291. if (sde_enc->qdss_status == enable)
  292. return;
  293. sde_enc->qdss_status = enable;
  294. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  295. sde_enc->qdss_status);
  296. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  297. }
  298. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  299. s64 timeout_ms, struct sde_encoder_wait_info *info)
  300. {
  301. int rc = 0;
  302. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  303. ktime_t cur_ktime;
  304. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  305. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  306. do {
  307. rc = wait_event_timeout(*(info->wq),
  308. atomic_read(info->atomic_cnt) == info->count_check,
  309. wait_time_jiffies);
  310. cur_ktime = ktime_get();
  311. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  312. timeout_ms, atomic_read(info->atomic_cnt),
  313. info->count_check);
  314. /* Make an early exit if the condition is already satisfied */
  315. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  316. (info->count_check < curr_atomic_cnt)) {
  317. rc = true;
  318. break;
  319. }
  320. /* If we timed out, counter is valid and time is less, wait again */
  321. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  322. (rc == 0) &&
  323. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  324. return rc;
  325. }
  326. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  327. {
  328. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  329. return sde_enc &&
  330. (sde_enc->disp_info.display_type ==
  331. SDE_CONNECTOR_PRIMARY);
  332. }
  333. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  334. {
  335. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  336. return sde_enc &&
  337. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  338. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  339. }
  340. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  341. {
  342. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  343. return sde_enc &&
  344. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  345. }
  346. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  347. {
  348. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  349. return sde_enc && sde_enc->cur_master &&
  350. sde_enc->cur_master->cont_splash_enabled;
  351. }
  352. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  353. enum sde_intr_idx intr_idx)
  354. {
  355. SDE_EVT32(DRMID(phys_enc->parent),
  356. phys_enc->intf_idx - INTF_0,
  357. phys_enc->hw_pp->idx - PINGPONG_0,
  358. intr_idx);
  359. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  360. if (phys_enc->parent_ops.handle_frame_done)
  361. phys_enc->parent_ops.handle_frame_done(
  362. phys_enc->parent, phys_enc,
  363. SDE_ENCODER_FRAME_EVENT_ERROR);
  364. }
  365. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  366. enum sde_intr_idx intr_idx,
  367. struct sde_encoder_wait_info *wait_info)
  368. {
  369. struct sde_encoder_irq *irq;
  370. u32 irq_status;
  371. int ret, i;
  372. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  373. SDE_ERROR("invalid params\n");
  374. return -EINVAL;
  375. }
  376. irq = &phys_enc->irq[intr_idx];
  377. /* note: do master / slave checking outside */
  378. /* return EWOULDBLOCK since we know the wait isn't necessary */
  379. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  380. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  381. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  382. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  383. return -EWOULDBLOCK;
  384. }
  385. if (irq->irq_idx < 0) {
  386. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  387. irq->name, irq->hw_idx);
  388. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  389. irq->irq_idx);
  390. return 0;
  391. }
  392. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  393. atomic_read(wait_info->atomic_cnt));
  394. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  395. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  396. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  397. /*
  398. * Some module X may disable interrupt for longer duration
  399. * and it may trigger all interrupts including timer interrupt
  400. * when module X again enable the interrupt.
  401. * That may cause interrupt wait timeout API in this API.
  402. * It is handled by split the wait timer in two halves.
  403. */
  404. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  405. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  406. irq->hw_idx,
  407. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  408. wait_info);
  409. if (ret)
  410. break;
  411. }
  412. if (ret <= 0) {
  413. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  414. irq->irq_idx, true);
  415. if (irq_status) {
  416. unsigned long flags;
  417. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  418. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  419. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  420. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  421. local_irq_save(flags);
  422. irq->cb.func(phys_enc, irq->irq_idx);
  423. local_irq_restore(flags);
  424. ret = 0;
  425. } else {
  426. ret = -ETIMEDOUT;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  428. irq->hw_idx, irq->irq_idx,
  429. phys_enc->hw_pp->idx - PINGPONG_0,
  430. atomic_read(wait_info->atomic_cnt), irq_status,
  431. SDE_EVTLOG_ERROR);
  432. }
  433. } else {
  434. ret = 0;
  435. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  436. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  437. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  438. }
  439. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  441. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  442. return ret;
  443. }
  444. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  445. enum sde_intr_idx intr_idx)
  446. {
  447. struct sde_encoder_irq *irq;
  448. int ret = 0;
  449. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  450. SDE_ERROR("invalid params\n");
  451. return -EINVAL;
  452. }
  453. irq = &phys_enc->irq[intr_idx];
  454. if (irq->irq_idx >= 0) {
  455. SDE_DEBUG_PHYS(phys_enc,
  456. "skipping already registered irq %s type %d\n",
  457. irq->name, irq->intr_type);
  458. return 0;
  459. }
  460. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  461. irq->intr_type, irq->hw_idx);
  462. if (irq->irq_idx < 0) {
  463. SDE_ERROR_PHYS(phys_enc,
  464. "failed to lookup IRQ index for %s type:%d\n",
  465. irq->name, irq->intr_type);
  466. return -EINVAL;
  467. }
  468. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  469. &irq->cb);
  470. if (ret) {
  471. SDE_ERROR_PHYS(phys_enc,
  472. "failed to register IRQ callback for %s\n",
  473. irq->name);
  474. irq->irq_idx = -EINVAL;
  475. return ret;
  476. }
  477. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  478. if (ret) {
  479. SDE_ERROR_PHYS(phys_enc,
  480. "enable IRQ for intr:%s failed, irq_idx %d\n",
  481. irq->name, irq->irq_idx);
  482. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  483. irq->irq_idx, &irq->cb);
  484. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  485. irq->irq_idx, SDE_EVTLOG_ERROR);
  486. irq->irq_idx = -EINVAL;
  487. return ret;
  488. }
  489. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  490. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  491. irq->name, irq->irq_idx);
  492. return ret;
  493. }
  494. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  495. enum sde_intr_idx intr_idx)
  496. {
  497. struct sde_encoder_irq *irq;
  498. int ret;
  499. if (!phys_enc) {
  500. SDE_ERROR("invalid encoder\n");
  501. return -EINVAL;
  502. }
  503. irq = &phys_enc->irq[intr_idx];
  504. /* silently skip irqs that weren't registered */
  505. if (irq->irq_idx < 0) {
  506. SDE_ERROR(
  507. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  508. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  509. irq->irq_idx);
  510. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  511. irq->irq_idx, SDE_EVTLOG_ERROR);
  512. return 0;
  513. }
  514. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  515. if (ret)
  516. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  517. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  518. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  519. &irq->cb);
  520. if (ret)
  521. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  522. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  523. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  524. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  525. irq->irq_idx = -EINVAL;
  526. return 0;
  527. }
  528. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  529. struct sde_encoder_hw_resources *hw_res,
  530. struct drm_connector_state *conn_state)
  531. {
  532. struct sde_encoder_virt *sde_enc = NULL;
  533. int ret, i = 0;
  534. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  535. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  536. -EINVAL, !drm_enc, !hw_res, !conn_state,
  537. hw_res ? !hw_res->comp_info : 0);
  538. return;
  539. }
  540. sde_enc = to_sde_encoder_virt(drm_enc);
  541. SDE_DEBUG_ENC(sde_enc, "\n");
  542. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  543. hw_res->display_type = sde_enc->disp_info.display_type;
  544. /* Query resources used by phys encs, expected to be without overlap */
  545. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  546. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  547. if (phys && phys->ops.get_hw_resources)
  548. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  549. }
  550. /*
  551. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  552. * called from atomic_check phase. Use the below API to get mode
  553. * information of the temporary conn_state passed
  554. */
  555. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  556. if (ret)
  557. SDE_ERROR("failed to get topology ret %d\n", ret);
  558. ret = sde_connector_state_get_compression_info(conn_state,
  559. hw_res->comp_info);
  560. if (ret)
  561. SDE_ERROR("failed to get compression info ret %d\n", ret);
  562. }
  563. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  564. {
  565. struct sde_encoder_virt *sde_enc = NULL;
  566. int i = 0;
  567. unsigned int num_encs;
  568. if (!drm_enc) {
  569. SDE_ERROR("invalid encoder\n");
  570. return;
  571. }
  572. sde_enc = to_sde_encoder_virt(drm_enc);
  573. SDE_DEBUG_ENC(sde_enc, "\n");
  574. num_encs = sde_enc->num_phys_encs;
  575. mutex_lock(&sde_enc->enc_lock);
  576. sde_rsc_client_destroy(sde_enc->rsc_client);
  577. for (i = 0; i < num_encs; i++) {
  578. struct sde_encoder_phys *phys;
  579. phys = sde_enc->phys_vid_encs[i];
  580. if (phys && phys->ops.destroy) {
  581. phys->ops.destroy(phys);
  582. --sde_enc->num_phys_encs;
  583. sde_enc->phys_vid_encs[i] = NULL;
  584. }
  585. phys = sde_enc->phys_cmd_encs[i];
  586. if (phys && phys->ops.destroy) {
  587. phys->ops.destroy(phys);
  588. --sde_enc->num_phys_encs;
  589. sde_enc->phys_cmd_encs[i] = NULL;
  590. }
  591. phys = sde_enc->phys_encs[i];
  592. if (phys && phys->ops.destroy) {
  593. phys->ops.destroy(phys);
  594. --sde_enc->num_phys_encs;
  595. sde_enc->phys_encs[i] = NULL;
  596. }
  597. }
  598. if (sde_enc->num_phys_encs)
  599. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  600. sde_enc->num_phys_encs);
  601. sde_enc->num_phys_encs = 0;
  602. mutex_unlock(&sde_enc->enc_lock);
  603. drm_encoder_cleanup(drm_enc);
  604. mutex_destroy(&sde_enc->enc_lock);
  605. kfree(sde_enc->input_handler);
  606. sde_enc->input_handler = NULL;
  607. kfree(sde_enc);
  608. }
  609. void sde_encoder_helper_update_intf_cfg(
  610. struct sde_encoder_phys *phys_enc)
  611. {
  612. struct sde_encoder_virt *sde_enc;
  613. struct sde_hw_intf_cfg_v1 *intf_cfg;
  614. enum sde_3d_blend_mode mode_3d;
  615. if (!phys_enc || !phys_enc->hw_pp) {
  616. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  617. return;
  618. }
  619. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  620. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  621. SDE_DEBUG_ENC(sde_enc,
  622. "intf_cfg updated for %d at idx %d\n",
  623. phys_enc->intf_idx,
  624. intf_cfg->intf_count);
  625. /* setup interface configuration */
  626. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  627. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  628. return;
  629. }
  630. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  631. if (phys_enc == sde_enc->cur_master) {
  632. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  633. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  634. else
  635. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  636. }
  637. /* configure this interface as master for split display */
  638. if (phys_enc->split_role == ENC_ROLE_MASTER)
  639. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  640. /* setup which pp blk will connect to this intf */
  641. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  642. phys_enc->hw_intf->ops.bind_pingpong_blk(
  643. phys_enc->hw_intf,
  644. true,
  645. phys_enc->hw_pp->idx);
  646. /*setup merge_3d configuration */
  647. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  648. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  649. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  650. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  651. phys_enc->hw_pp->merge_3d->idx;
  652. if (phys_enc->hw_pp->ops.setup_3d_mode)
  653. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  654. mode_3d);
  655. }
  656. void sde_encoder_helper_split_config(
  657. struct sde_encoder_phys *phys_enc,
  658. enum sde_intf interface)
  659. {
  660. struct sde_encoder_virt *sde_enc;
  661. struct split_pipe_cfg *cfg;
  662. struct sde_hw_mdp *hw_mdptop;
  663. enum sde_rm_topology_name topology;
  664. struct msm_display_info *disp_info;
  665. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  666. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  667. return;
  668. }
  669. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  670. hw_mdptop = phys_enc->hw_mdptop;
  671. disp_info = &sde_enc->disp_info;
  672. cfg = &phys_enc->hw_intf->cfg;
  673. memset(cfg, 0, sizeof(*cfg));
  674. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  675. return;
  676. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  677. cfg->split_link_en = true;
  678. /**
  679. * disable split modes since encoder will be operating in as the only
  680. * encoder, either for the entire use case in the case of, for example,
  681. * single DSI, or for this frame in the case of left/right only partial
  682. * update.
  683. */
  684. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  685. if (hw_mdptop->ops.setup_split_pipe)
  686. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  687. if (hw_mdptop->ops.setup_pp_split)
  688. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  689. return;
  690. }
  691. cfg->en = true;
  692. cfg->mode = phys_enc->intf_mode;
  693. cfg->intf = interface;
  694. if (cfg->en && phys_enc->ops.needs_single_flush &&
  695. phys_enc->ops.needs_single_flush(phys_enc))
  696. cfg->split_flush_en = true;
  697. topology = sde_connector_get_topology_name(phys_enc->connector);
  698. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  699. cfg->pp_split_slave = cfg->intf;
  700. else
  701. cfg->pp_split_slave = INTF_MAX;
  702. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  703. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  704. if (hw_mdptop->ops.setup_split_pipe)
  705. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  706. } else if (sde_enc->hw_pp[0]) {
  707. /*
  708. * slave encoder
  709. * - determine split index from master index,
  710. * assume master is first pp
  711. */
  712. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  713. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  714. cfg->pp_split_index);
  715. if (hw_mdptop->ops.setup_pp_split)
  716. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  717. }
  718. }
  719. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  720. {
  721. struct sde_encoder_virt *sde_enc;
  722. int i = 0;
  723. if (!drm_enc)
  724. return false;
  725. sde_enc = to_sde_encoder_virt(drm_enc);
  726. if (!sde_enc)
  727. return false;
  728. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  729. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  730. if (phys && phys->in_clone_mode)
  731. return true;
  732. }
  733. return false;
  734. }
  735. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  736. struct drm_crtc *crtc)
  737. {
  738. struct sde_encoder_virt *sde_enc;
  739. int i;
  740. if (!drm_enc)
  741. return false;
  742. sde_enc = to_sde_encoder_virt(drm_enc);
  743. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  744. return false;
  745. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  746. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  747. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  748. return true;
  749. }
  750. return false;
  751. }
  752. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  753. struct drm_crtc_state *crtc_state)
  754. {
  755. struct sde_encoder_virt *sde_enc;
  756. struct sde_crtc_state *sde_crtc_state;
  757. int i = 0;
  758. if (!drm_enc || !crtc_state) {
  759. SDE_DEBUG("invalid params\n");
  760. return;
  761. }
  762. sde_enc = to_sde_encoder_virt(drm_enc);
  763. sde_crtc_state = to_sde_crtc_state(crtc_state);
  764. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  765. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  766. return;
  767. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  768. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  769. if (phys) {
  770. phys->in_clone_mode = true;
  771. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  772. }
  773. }
  774. sde_crtc_state->cwb_enc_mask = 0;
  775. }
  776. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  777. struct drm_crtc_state *crtc_state,
  778. struct drm_connector_state *conn_state)
  779. {
  780. const struct drm_display_mode *mode;
  781. struct drm_display_mode *adj_mode;
  782. int i = 0;
  783. int ret = 0;
  784. mode = &crtc_state->mode;
  785. adj_mode = &crtc_state->adjusted_mode;
  786. /* perform atomic check on the first physical encoder (master) */
  787. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  788. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  789. if (phys && phys->ops.atomic_check)
  790. ret = phys->ops.atomic_check(phys, crtc_state,
  791. conn_state);
  792. else if (phys && phys->ops.mode_fixup)
  793. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  794. ret = -EINVAL;
  795. if (ret) {
  796. SDE_ERROR_ENC(sde_enc,
  797. "mode unsupported, phys idx %d\n", i);
  798. break;
  799. }
  800. }
  801. return ret;
  802. }
  803. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  804. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  805. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  806. {
  807. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  808. int ret = 0;
  809. if (crtc_state->mode_changed || crtc_state->active_changed) {
  810. struct sde_rect mode_roi, roi;
  811. u32 width, height;
  812. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  813. mode_roi.x = 0;
  814. mode_roi.y = 0;
  815. mode_roi.w = width;
  816. mode_roi.h = height;
  817. if (sde_conn_state->rois.num_rects) {
  818. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  819. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  822. roi.x, roi.y, roi.w, roi.h);
  823. ret = -EINVAL;
  824. }
  825. }
  826. if (sde_crtc_state->user_roi_list.num_rects) {
  827. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  828. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  831. roi.x, roi.y, roi.w, roi.h);
  832. ret = -EINVAL;
  833. }
  834. }
  835. }
  836. return ret;
  837. }
  838. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  839. struct drm_crtc_state *crtc_state,
  840. struct drm_connector_state *conn_state,
  841. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  842. struct sde_connector *sde_conn,
  843. struct sde_connector_state *sde_conn_state)
  844. {
  845. int ret = 0;
  846. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  847. struct msm_sub_mode sub_mode;
  848. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  849. struct msm_display_topology *topology = NULL;
  850. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  851. CONNECTOR_PROP_DSC_MODE);
  852. ret = sde_connector_get_mode_info(&sde_conn->base,
  853. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "failed to get mode info, rc = %d\n", ret);
  857. return ret;
  858. }
  859. if (sde_conn_state->mode_info.comp_info.comp_type &&
  860. sde_conn_state->mode_info.comp_info.comp_ratio >=
  861. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  862. SDE_ERROR_ENC(sde_enc,
  863. "invalid compression ratio: %d\n",
  864. sde_conn_state->mode_info.comp_info.comp_ratio);
  865. ret = -EINVAL;
  866. return ret;
  867. }
  868. /* Reserve dynamic resources, indicating atomic_check phase */
  869. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  870. conn_state, true);
  871. if (ret) {
  872. if (ret != -EAGAIN)
  873. SDE_ERROR_ENC(sde_enc,
  874. "RM failed to reserve resources, rc = %d\n", ret);
  875. return ret;
  876. }
  877. /**
  878. * Update connector state with the topology selected for the
  879. * resource set validated. Reset the topology if we are
  880. * de-activating crtc.
  881. */
  882. if (crtc_state->active) {
  883. topology = &sde_conn_state->mode_info.topology;
  884. ret = sde_rm_update_topology(&sde_kms->rm,
  885. conn_state, topology);
  886. if (ret) {
  887. SDE_ERROR_ENC(sde_enc,
  888. "RM failed to update topology, rc: %d\n", ret);
  889. return ret;
  890. }
  891. }
  892. ret = sde_connector_set_blob_data(conn_state->connector,
  893. conn_state,
  894. CONNECTOR_PROP_SDE_INFO);
  895. if (ret) {
  896. SDE_ERROR_ENC(sde_enc,
  897. "connector failed to update info, rc: %d\n",
  898. ret);
  899. return ret;
  900. }
  901. }
  902. return ret;
  903. }
  904. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  905. {
  906. struct sde_connector *sde_conn = NULL;
  907. struct sde_kms *sde_kms = NULL;
  908. struct drm_connector *conn = NULL;
  909. if (!drm_enc) {
  910. SDE_ERROR("invalid drm encoder\n");
  911. return false;
  912. }
  913. sde_kms = sde_encoder_get_kms(drm_enc);
  914. if (!sde_kms)
  915. return false;
  916. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  917. if (!conn || !conn->state)
  918. return false;
  919. sde_conn = to_sde_connector(conn);
  920. if (!sde_conn)
  921. return false;
  922. return sde_connector_is_line_insertion_supported(sde_conn);
  923. }
  924. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  925. u32 *qsync_fps, struct drm_connector_state *conn_state)
  926. {
  927. struct sde_encoder_virt *sde_enc;
  928. int rc = 0;
  929. struct sde_connector *sde_conn;
  930. if (!qsync_fps)
  931. return;
  932. *qsync_fps = 0;
  933. if (!drm_enc) {
  934. SDE_ERROR("invalid drm encoder\n");
  935. return;
  936. }
  937. sde_enc = to_sde_encoder_virt(drm_enc);
  938. if (!sde_enc->cur_master) {
  939. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  940. return;
  941. }
  942. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  943. if (sde_conn->ops.get_qsync_min_fps)
  944. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  945. if (rc < 0) {
  946. SDE_ERROR("invalid qsync min fps %d\n", rc);
  947. return;
  948. }
  949. *qsync_fps = rc;
  950. }
  951. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  952. struct sde_connector_state *sde_conn_state, u32 step)
  953. {
  954. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  955. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  956. u32 min_fps, req_fps = 0;
  957. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  958. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  959. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  960. CONNECTOR_PROP_QSYNC_MODE);
  961. if (has_panel_req) {
  962. if (!sde_conn->ops.get_avr_step_req) {
  963. SDE_ERROR("unable to retrieve required step rate\n");
  964. return -EINVAL;
  965. }
  966. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  967. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  968. if (qsync_mode && req_fps != step) {
  969. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  970. step, req_fps, nom_fps);
  971. return -EINVAL;
  972. }
  973. }
  974. if (!step)
  975. return 0;
  976. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  977. &sde_conn_state->base);
  978. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  979. (vtotal * nom_fps) % step) {
  980. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  981. min_fps, step, vtotal);
  982. return -EINVAL;
  983. }
  984. return 0;
  985. }
  986. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  987. struct sde_connector_state *sde_conn_state)
  988. {
  989. int rc = 0;
  990. u32 avr_step;
  991. bool qsync_dirty, has_modeset;
  992. struct drm_connector_state *conn_state = &sde_conn_state->base;
  993. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  994. CONNECTOR_PROP_QSYNC_MODE);
  995. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  996. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  997. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  998. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  999. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1000. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1001. sde_conn_state->msm_mode.private_flags);
  1002. return -EINVAL;
  1003. }
  1004. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1005. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1006. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1007. return rc;
  1008. }
  1009. static int sde_encoder_virt_atomic_check(
  1010. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1011. struct drm_connector_state *conn_state)
  1012. {
  1013. struct sde_encoder_virt *sde_enc;
  1014. struct sde_kms *sde_kms;
  1015. const struct drm_display_mode *mode;
  1016. struct drm_display_mode *adj_mode;
  1017. struct sde_connector *sde_conn = NULL;
  1018. struct sde_connector_state *sde_conn_state = NULL;
  1019. struct sde_crtc_state *sde_crtc_state = NULL;
  1020. enum sde_rm_topology_name old_top;
  1021. enum sde_rm_topology_name top_name;
  1022. struct msm_display_info *disp_info;
  1023. int ret = 0;
  1024. if (!drm_enc || !crtc_state || !conn_state) {
  1025. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1026. !drm_enc, !crtc_state, !conn_state);
  1027. return -EINVAL;
  1028. }
  1029. sde_enc = to_sde_encoder_virt(drm_enc);
  1030. disp_info = &sde_enc->disp_info;
  1031. SDE_DEBUG_ENC(sde_enc, "\n");
  1032. sde_kms = sde_encoder_get_kms(drm_enc);
  1033. if (!sde_kms)
  1034. return -EINVAL;
  1035. mode = &crtc_state->mode;
  1036. adj_mode = &crtc_state->adjusted_mode;
  1037. sde_conn = to_sde_connector(conn_state->connector);
  1038. sde_conn_state = to_sde_connector_state(conn_state);
  1039. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1040. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1041. if (ret)
  1042. return ret;
  1043. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1044. crtc_state->active_changed, crtc_state->connectors_changed);
  1045. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1046. conn_state);
  1047. if (ret)
  1048. return ret;
  1049. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1050. conn_state, sde_conn_state, sde_crtc_state);
  1051. if (ret)
  1052. return ret;
  1053. /**
  1054. * record topology in previous atomic state to be able to handle
  1055. * topology transitions correctly.
  1056. */
  1057. old_top = sde_connector_get_property(conn_state,
  1058. CONNECTOR_PROP_TOPOLOGY_NAME);
  1059. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1060. if (ret)
  1061. return ret;
  1062. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1063. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1064. if (ret)
  1065. return ret;
  1066. top_name = sde_connector_get_property(conn_state,
  1067. CONNECTOR_PROP_TOPOLOGY_NAME);
  1068. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1069. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1070. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1071. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1072. top_name);
  1073. return -EINVAL;
  1074. }
  1075. }
  1076. ret = sde_connector_roi_v1_check_roi(conn_state);
  1077. if (ret) {
  1078. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1079. ret);
  1080. return ret;
  1081. }
  1082. drm_mode_set_crtcinfo(adj_mode, 0);
  1083. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1084. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1085. sde_conn_state->msm_mode.private_flags,
  1086. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1087. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1088. return ret;
  1089. }
  1090. static void _sde_encoder_get_connector_roi(
  1091. struct sde_encoder_virt *sde_enc,
  1092. struct sde_rect *merged_conn_roi)
  1093. {
  1094. struct drm_connector *drm_conn;
  1095. struct sde_connector_state *c_state;
  1096. if (!sde_enc || !merged_conn_roi)
  1097. return;
  1098. drm_conn = sde_enc->phys_encs[0]->connector;
  1099. if (!drm_conn || !drm_conn->state)
  1100. return;
  1101. c_state = to_sde_connector_state(drm_conn->state);
  1102. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1103. }
  1104. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1105. {
  1106. struct sde_encoder_virt *sde_enc;
  1107. struct drm_connector *drm_conn;
  1108. struct drm_display_mode *adj_mode;
  1109. struct sde_rect roi;
  1110. if (!drm_enc) {
  1111. SDE_ERROR("invalid encoder parameter\n");
  1112. return -EINVAL;
  1113. }
  1114. sde_enc = to_sde_encoder_virt(drm_enc);
  1115. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1116. SDE_ERROR("invalid crtc parameter\n");
  1117. return -EINVAL;
  1118. }
  1119. if (!sde_enc->cur_master) {
  1120. SDE_ERROR("invalid cur_master parameter\n");
  1121. return -EINVAL;
  1122. }
  1123. adj_mode = &sde_enc->cur_master->cached_mode;
  1124. drm_conn = sde_enc->cur_master->connector;
  1125. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1126. if (sde_kms_rect_is_null(&roi)) {
  1127. roi.w = adj_mode->hdisplay;
  1128. roi.h = adj_mode->vdisplay;
  1129. }
  1130. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1131. sizeof(sde_enc->prv_conn_roi));
  1132. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1133. return 0;
  1134. }
  1135. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1136. {
  1137. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1138. struct sde_kms *sde_kms;
  1139. struct sde_hw_mdp *hw_mdptop;
  1140. struct sde_encoder_virt *sde_enc;
  1141. int i;
  1142. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1143. if (!sde_enc) {
  1144. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1145. return;
  1146. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1147. SDE_ERROR("invalid num phys enc %d/%d\n",
  1148. sde_enc->num_phys_encs,
  1149. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1150. return;
  1151. }
  1152. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1153. if (!sde_kms) {
  1154. SDE_ERROR("invalid sde_kms\n");
  1155. return;
  1156. }
  1157. hw_mdptop = sde_kms->hw_mdp;
  1158. if (!hw_mdptop) {
  1159. SDE_ERROR("invalid mdptop\n");
  1160. return;
  1161. }
  1162. if (hw_mdptop->ops.setup_vsync_source) {
  1163. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1164. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1165. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1166. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1167. vsync_cfg.vsync_source = vsync_source;
  1168. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1169. }
  1170. }
  1171. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1172. struct msm_display_info *disp_info)
  1173. {
  1174. struct sde_encoder_phys *phys;
  1175. struct sde_connector *sde_conn;
  1176. int i;
  1177. u32 vsync_source;
  1178. if (!sde_enc || !disp_info) {
  1179. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1180. sde_enc != NULL, disp_info != NULL);
  1181. return;
  1182. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1183. SDE_ERROR("invalid num phys enc %d/%d\n",
  1184. sde_enc->num_phys_encs,
  1185. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1186. return;
  1187. }
  1188. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1189. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1190. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1191. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1192. else
  1193. vsync_source = sde_enc->te_source;
  1194. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1195. disp_info->is_te_using_watchdog_timer);
  1196. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1197. phys = sde_enc->phys_encs[i];
  1198. if (phys && phys->ops.setup_vsync_source)
  1199. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1200. }
  1201. }
  1202. }
  1203. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1204. bool watchdog_te)
  1205. {
  1206. struct sde_encoder_virt *sde_enc;
  1207. struct msm_display_info disp_info;
  1208. if (!drm_enc) {
  1209. pr_err("invalid drm encoder\n");
  1210. return -EINVAL;
  1211. }
  1212. sde_enc = to_sde_encoder_virt(drm_enc);
  1213. sde_encoder_control_te(drm_enc, false);
  1214. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1215. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1216. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1217. sde_encoder_control_te(drm_enc, true);
  1218. return 0;
  1219. }
  1220. static int _sde_encoder_rsc_client_update_vsync_wait(
  1221. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1222. int wait_vblank_crtc_id)
  1223. {
  1224. int wait_refcount = 0, ret = 0;
  1225. int pipe = -1;
  1226. int wait_count = 0;
  1227. struct drm_crtc *primary_crtc;
  1228. struct drm_crtc *crtc;
  1229. crtc = sde_enc->crtc;
  1230. if (wait_vblank_crtc_id)
  1231. wait_refcount =
  1232. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1233. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1234. SDE_EVTLOG_FUNC_ENTRY);
  1235. if (crtc->base.id != wait_vblank_crtc_id) {
  1236. primary_crtc = drm_crtc_find(drm_enc->dev,
  1237. NULL, wait_vblank_crtc_id);
  1238. if (!primary_crtc) {
  1239. SDE_ERROR_ENC(sde_enc,
  1240. "failed to find primary crtc id %d\n",
  1241. wait_vblank_crtc_id);
  1242. return -EINVAL;
  1243. }
  1244. pipe = drm_crtc_index(primary_crtc);
  1245. }
  1246. /**
  1247. * note: VBLANK is expected to be enabled at this point in
  1248. * resource control state machine if on primary CRTC
  1249. */
  1250. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1251. if (sde_rsc_client_is_state_update_complete(
  1252. sde_enc->rsc_client))
  1253. break;
  1254. if (crtc->base.id == wait_vblank_crtc_id)
  1255. ret = sde_encoder_wait_for_event(drm_enc,
  1256. MSM_ENC_VBLANK);
  1257. else
  1258. drm_wait_one_vblank(drm_enc->dev, pipe);
  1259. if (ret) {
  1260. SDE_ERROR_ENC(sde_enc,
  1261. "wait for vblank failed ret:%d\n", ret);
  1262. /**
  1263. * rsc hardware may hang without vsync. avoid rsc hang
  1264. * by generating the vsync from watchdog timer.
  1265. */
  1266. if (crtc->base.id == wait_vblank_crtc_id)
  1267. sde_encoder_helper_switch_vsync(drm_enc, true);
  1268. }
  1269. }
  1270. if (wait_count >= MAX_RSC_WAIT)
  1271. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1272. SDE_EVTLOG_ERROR);
  1273. if (wait_refcount)
  1274. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1275. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1276. SDE_EVTLOG_FUNC_EXIT);
  1277. return ret;
  1278. }
  1279. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1280. {
  1281. struct sde_encoder_virt *sde_enc;
  1282. struct msm_display_info *disp_info;
  1283. struct sde_rsc_cmd_config *rsc_config;
  1284. struct drm_crtc *crtc;
  1285. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1286. int ret;
  1287. /**
  1288. * Already checked drm_enc, sde_enc is valid in function
  1289. * _sde_encoder_update_rsc_client() which pass the parameters
  1290. * to this function.
  1291. */
  1292. sde_enc = to_sde_encoder_virt(drm_enc);
  1293. crtc = sde_enc->crtc;
  1294. disp_info = &sde_enc->disp_info;
  1295. rsc_config = &sde_enc->rsc_config;
  1296. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1297. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1298. /* update it only once */
  1299. sde_enc->rsc_state_init = true;
  1300. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1301. rsc_state, rsc_config, crtc->base.id,
  1302. &wait_vblank_crtc_id);
  1303. } else {
  1304. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1305. rsc_state, NULL, crtc->base.id,
  1306. &wait_vblank_crtc_id);
  1307. }
  1308. /**
  1309. * if RSC performed a state change that requires a VBLANK wait, it will
  1310. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1311. *
  1312. * if we are the primary display, we will need to enable and wait
  1313. * locally since we hold the commit thread
  1314. *
  1315. * if we are an external display, we must send a signal to the primary
  1316. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1317. * by the primary panel's VBLANK signals
  1318. */
  1319. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1320. if (ret) {
  1321. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1322. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1323. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1324. sde_enc, wait_vblank_crtc_id);
  1325. }
  1326. return ret;
  1327. }
  1328. static int _sde_encoder_update_rsc_client(
  1329. struct drm_encoder *drm_enc, bool enable)
  1330. {
  1331. struct sde_encoder_virt *sde_enc;
  1332. struct drm_crtc *crtc;
  1333. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1334. struct sde_rsc_cmd_config *rsc_config;
  1335. int ret;
  1336. struct msm_display_info *disp_info;
  1337. struct msm_mode_info *mode_info;
  1338. u32 qsync_mode = 0, v_front_porch;
  1339. struct drm_display_mode *mode;
  1340. bool is_vid_mode;
  1341. struct drm_encoder *enc;
  1342. if (!drm_enc || !drm_enc->dev) {
  1343. SDE_ERROR("invalid encoder arguments\n");
  1344. return -EINVAL;
  1345. }
  1346. sde_enc = to_sde_encoder_virt(drm_enc);
  1347. mode_info = &sde_enc->mode_info;
  1348. crtc = sde_enc->crtc;
  1349. if (!sde_enc->crtc) {
  1350. SDE_ERROR("invalid crtc parameter\n");
  1351. return -EINVAL;
  1352. }
  1353. disp_info = &sde_enc->disp_info;
  1354. rsc_config = &sde_enc->rsc_config;
  1355. if (!sde_enc->rsc_client) {
  1356. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1357. return 0;
  1358. }
  1359. /**
  1360. * only primary command mode panel without Qsync can request CMD state.
  1361. * all other panels/displays can request for VID state including
  1362. * secondary command mode panel.
  1363. * Clone mode encoder can request CLK STATE only.
  1364. */
  1365. if (sde_enc->cur_master) {
  1366. qsync_mode = sde_connector_get_qsync_mode(
  1367. sde_enc->cur_master->connector);
  1368. sde_enc->autorefresh_solver_disable =
  1369. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1370. }
  1371. /* left primary encoder keep vote */
  1372. if (sde_encoder_in_clone_mode(drm_enc)) {
  1373. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1374. return 0;
  1375. }
  1376. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1377. (disp_info->display_type && qsync_mode) ||
  1378. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1379. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1380. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1381. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1382. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1383. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1384. drm_for_each_encoder(enc, drm_enc->dev) {
  1385. if (enc->base.id != drm_enc->base.id &&
  1386. sde_encoder_in_cont_splash(enc))
  1387. rsc_state = SDE_RSC_CLK_STATE;
  1388. }
  1389. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1390. MSM_DISPLAY_VIDEO_MODE);
  1391. mode = &sde_enc->crtc->state->mode;
  1392. v_front_porch = mode->vsync_start - mode->vdisplay;
  1393. /* compare specific items and reconfigure the rsc */
  1394. if ((rsc_config->fps != mode_info->frame_rate) ||
  1395. (rsc_config->vtotal != mode_info->vtotal) ||
  1396. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1397. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1398. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1399. rsc_config->fps = mode_info->frame_rate;
  1400. rsc_config->vtotal = mode_info->vtotal;
  1401. rsc_config->prefill_lines = mode_info->prefill_lines;
  1402. rsc_config->jitter_numer = mode_info->jitter_numer;
  1403. rsc_config->jitter_denom = mode_info->jitter_denom;
  1404. sde_enc->rsc_state_init = false;
  1405. }
  1406. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1407. rsc_config->fps, sde_enc->rsc_state_init);
  1408. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1409. return ret;
  1410. }
  1411. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1412. {
  1413. struct sde_encoder_virt *sde_enc;
  1414. int i;
  1415. if (!drm_enc) {
  1416. SDE_ERROR("invalid encoder\n");
  1417. return;
  1418. }
  1419. sde_enc = to_sde_encoder_virt(drm_enc);
  1420. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1422. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1423. if (phys && phys->ops.irq_control)
  1424. phys->ops.irq_control(phys, enable);
  1425. }
  1426. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1427. }
  1428. /* keep track of the userspace vblank during modeset */
  1429. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1430. u32 sw_event)
  1431. {
  1432. struct sde_encoder_virt *sde_enc;
  1433. bool enable;
  1434. int i;
  1435. if (!drm_enc) {
  1436. SDE_ERROR("invalid encoder\n");
  1437. return;
  1438. }
  1439. sde_enc = to_sde_encoder_virt(drm_enc);
  1440. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1441. sw_event, sde_enc->vblank_enabled);
  1442. /* nothing to do if vblank not enabled by userspace */
  1443. if (!sde_enc->vblank_enabled)
  1444. return;
  1445. /* disable vblank on pre_modeset */
  1446. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1447. enable = false;
  1448. /* enable vblank on post_modeset */
  1449. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1450. enable = true;
  1451. else
  1452. return;
  1453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1454. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1455. if (phys && phys->ops.control_vblank_irq)
  1456. phys->ops.control_vblank_irq(phys, enable);
  1457. }
  1458. }
  1459. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1460. {
  1461. struct sde_encoder_virt *sde_enc;
  1462. if (!drm_enc)
  1463. return NULL;
  1464. sde_enc = to_sde_encoder_virt(drm_enc);
  1465. return sde_enc->rsc_client;
  1466. }
  1467. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1468. bool enable)
  1469. {
  1470. struct sde_kms *sde_kms;
  1471. struct sde_encoder_virt *sde_enc;
  1472. int rc;
  1473. sde_enc = to_sde_encoder_virt(drm_enc);
  1474. sde_kms = sde_encoder_get_kms(drm_enc);
  1475. if (!sde_kms)
  1476. return -EINVAL;
  1477. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1478. SDE_EVT32(DRMID(drm_enc), enable);
  1479. if (!sde_enc->cur_master) {
  1480. SDE_ERROR("encoder master not set\n");
  1481. return -EINVAL;
  1482. }
  1483. if (enable) {
  1484. /* enable SDE core clks */
  1485. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1486. if (rc < 0) {
  1487. SDE_ERROR("failed to enable power resource %d\n", rc);
  1488. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1489. return rc;
  1490. }
  1491. sde_enc->elevated_ahb_vote = true;
  1492. /* enable DSI clks */
  1493. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1494. true);
  1495. if (rc) {
  1496. SDE_ERROR("failed to enable clk control %d\n", rc);
  1497. pm_runtime_put_sync(drm_enc->dev->dev);
  1498. return rc;
  1499. }
  1500. /* enable all the irq */
  1501. sde_encoder_irq_control(drm_enc, true);
  1502. _sde_encoder_pm_qos_add_request(drm_enc);
  1503. } else {
  1504. _sde_encoder_pm_qos_remove_request(drm_enc);
  1505. /* disable all the irq */
  1506. sde_encoder_irq_control(drm_enc, false);
  1507. /* disable DSI clks */
  1508. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1509. /* disable SDE core clks */
  1510. pm_runtime_put_sync(drm_enc->dev->dev);
  1511. }
  1512. return 0;
  1513. }
  1514. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1515. bool enable, u32 frame_count)
  1516. {
  1517. struct sde_encoder_virt *sde_enc;
  1518. int i;
  1519. if (!drm_enc) {
  1520. SDE_ERROR("invalid encoder\n");
  1521. return;
  1522. }
  1523. sde_enc = to_sde_encoder_virt(drm_enc);
  1524. if (!sde_enc->misr_reconfigure)
  1525. return;
  1526. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1527. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1528. if (!phys || !phys->ops.setup_misr)
  1529. continue;
  1530. phys->ops.setup_misr(phys, enable, frame_count);
  1531. }
  1532. sde_enc->misr_reconfigure = false;
  1533. }
  1534. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1535. unsigned int type, unsigned int code, int value)
  1536. {
  1537. struct drm_encoder *drm_enc = NULL;
  1538. struct sde_encoder_virt *sde_enc = NULL;
  1539. struct msm_drm_thread *disp_thread = NULL;
  1540. struct msm_drm_private *priv = NULL;
  1541. if (!handle || !handle->handler || !handle->handler->private) {
  1542. SDE_ERROR("invalid encoder for the input event\n");
  1543. return;
  1544. }
  1545. drm_enc = (struct drm_encoder *)handle->handler->private;
  1546. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1547. SDE_ERROR("invalid parameters\n");
  1548. return;
  1549. }
  1550. priv = drm_enc->dev->dev_private;
  1551. sde_enc = to_sde_encoder_virt(drm_enc);
  1552. if (!sde_enc->crtc || (sde_enc->crtc->index
  1553. >= ARRAY_SIZE(priv->disp_thread))) {
  1554. SDE_DEBUG_ENC(sde_enc,
  1555. "invalid cached CRTC: %d or crtc index: %d\n",
  1556. sde_enc->crtc == NULL,
  1557. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1558. return;
  1559. }
  1560. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1561. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1562. kthread_queue_work(&disp_thread->worker,
  1563. &sde_enc->input_event_work);
  1564. }
  1565. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1566. {
  1567. struct sde_encoder_virt *sde_enc;
  1568. if (!drm_enc) {
  1569. SDE_ERROR("invalid encoder\n");
  1570. return;
  1571. }
  1572. sde_enc = to_sde_encoder_virt(drm_enc);
  1573. /* return early if there is no state change */
  1574. if (sde_enc->idle_pc_enabled == enable)
  1575. return;
  1576. sde_enc->idle_pc_enabled = enable;
  1577. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1578. SDE_EVT32(sde_enc->idle_pc_enabled);
  1579. }
  1580. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1581. u32 sw_event)
  1582. {
  1583. struct drm_encoder *drm_enc = &sde_enc->base;
  1584. struct msm_drm_private *priv;
  1585. unsigned int lp, idle_pc_duration;
  1586. struct msm_drm_thread *disp_thread;
  1587. /* return early if called from esd thread */
  1588. if (sde_enc->delay_kickoff)
  1589. return;
  1590. /* set idle timeout based on master connector's lp value */
  1591. if (sde_enc->cur_master)
  1592. lp = sde_connector_get_lp(
  1593. sde_enc->cur_master->connector);
  1594. else
  1595. lp = SDE_MODE_DPMS_ON;
  1596. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1597. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1598. else
  1599. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1600. priv = drm_enc->dev->dev_private;
  1601. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1602. kthread_mod_delayed_work(
  1603. &disp_thread->worker,
  1604. &sde_enc->delayed_off_work,
  1605. msecs_to_jiffies(idle_pc_duration));
  1606. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1607. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1608. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1609. sw_event);
  1610. }
  1611. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1612. u32 sw_event)
  1613. {
  1614. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1615. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1616. sw_event);
  1617. }
  1618. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1619. {
  1620. struct sde_encoder_virt *sde_enc;
  1621. if (!encoder)
  1622. return;
  1623. sde_enc = to_sde_encoder_virt(encoder);
  1624. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1625. }
  1626. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1627. u32 sw_event)
  1628. {
  1629. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1630. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1631. else
  1632. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1633. }
  1634. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1635. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1636. {
  1637. int ret = 0;
  1638. mutex_lock(&sde_enc->rc_lock);
  1639. /* return if the resource control is already in ON state */
  1640. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1641. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1642. sw_event);
  1643. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1644. SDE_EVTLOG_FUNC_CASE1);
  1645. goto end;
  1646. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1647. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1648. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1649. sw_event, sde_enc->rc_state);
  1650. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1651. SDE_EVTLOG_ERROR);
  1652. goto end;
  1653. }
  1654. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1655. sde_encoder_irq_control(drm_enc, true);
  1656. _sde_encoder_pm_qos_add_request(drm_enc);
  1657. } else {
  1658. /* enable all the clks and resources */
  1659. ret = _sde_encoder_resource_control_helper(drm_enc,
  1660. true);
  1661. if (ret) {
  1662. SDE_ERROR_ENC(sde_enc,
  1663. "sw_event:%d, rc in state %d\n",
  1664. sw_event, sde_enc->rc_state);
  1665. SDE_EVT32(DRMID(drm_enc), sw_event,
  1666. sde_enc->rc_state,
  1667. SDE_EVTLOG_ERROR);
  1668. goto end;
  1669. }
  1670. _sde_encoder_update_rsc_client(drm_enc, true);
  1671. }
  1672. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1673. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1674. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1675. end:
  1676. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1677. mutex_unlock(&sde_enc->rc_lock);
  1678. return ret;
  1679. }
  1680. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1681. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1682. {
  1683. /* cancel delayed off work, if any */
  1684. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1685. mutex_lock(&sde_enc->rc_lock);
  1686. if (is_vid_mode &&
  1687. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1688. sde_encoder_irq_control(drm_enc, true);
  1689. }
  1690. /* skip if is already OFF or IDLE, resources are off already */
  1691. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1692. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1693. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1694. sw_event, sde_enc->rc_state);
  1695. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1696. SDE_EVTLOG_FUNC_CASE3);
  1697. goto end;
  1698. }
  1699. /**
  1700. * IRQs are still enabled currently, which allows wait for
  1701. * VBLANK which RSC may require to correctly transition to OFF
  1702. */
  1703. _sde_encoder_update_rsc_client(drm_enc, false);
  1704. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1705. SDE_ENC_RC_STATE_PRE_OFF,
  1706. SDE_EVTLOG_FUNC_CASE3);
  1707. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1708. end:
  1709. mutex_unlock(&sde_enc->rc_lock);
  1710. return 0;
  1711. }
  1712. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1713. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1714. {
  1715. int ret = 0;
  1716. mutex_lock(&sde_enc->rc_lock);
  1717. /* return if the resource control is already in OFF state */
  1718. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1719. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1720. sw_event);
  1721. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1722. SDE_EVTLOG_FUNC_CASE4);
  1723. goto end;
  1724. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1725. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1726. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1727. sw_event, sde_enc->rc_state);
  1728. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1729. SDE_EVTLOG_ERROR);
  1730. ret = -EINVAL;
  1731. goto end;
  1732. }
  1733. /**
  1734. * expect to arrive here only if in either idle state or pre-off
  1735. * and in IDLE state the resources are already disabled
  1736. */
  1737. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1738. _sde_encoder_resource_control_helper(drm_enc, false);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1740. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1741. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1742. end:
  1743. mutex_unlock(&sde_enc->rc_lock);
  1744. return ret;
  1745. }
  1746. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1747. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1748. {
  1749. int ret = 0;
  1750. mutex_lock(&sde_enc->rc_lock);
  1751. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1752. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1753. sw_event);
  1754. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1755. SDE_EVTLOG_FUNC_CASE5);
  1756. goto end;
  1757. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1758. /* enable all the clks and resources */
  1759. ret = _sde_encoder_resource_control_helper(drm_enc,
  1760. true);
  1761. if (ret) {
  1762. SDE_ERROR_ENC(sde_enc,
  1763. "sw_event:%d, rc in state %d\n",
  1764. sw_event, sde_enc->rc_state);
  1765. SDE_EVT32(DRMID(drm_enc), sw_event,
  1766. sde_enc->rc_state,
  1767. SDE_EVTLOG_ERROR);
  1768. goto end;
  1769. }
  1770. _sde_encoder_update_rsc_client(drm_enc, true);
  1771. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1772. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1773. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1774. }
  1775. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1776. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1777. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1778. _sde_encoder_pm_qos_remove_request(drm_enc);
  1779. end:
  1780. mutex_unlock(&sde_enc->rc_lock);
  1781. return ret;
  1782. }
  1783. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1784. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1785. {
  1786. int ret = 0;
  1787. mutex_lock(&sde_enc->rc_lock);
  1788. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1789. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1790. sw_event);
  1791. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1792. SDE_EVTLOG_FUNC_CASE5);
  1793. goto end;
  1794. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1795. SDE_ERROR_ENC(sde_enc,
  1796. "sw_event:%d, rc:%d !MODESET state\n",
  1797. sw_event, sde_enc->rc_state);
  1798. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1799. SDE_EVTLOG_ERROR);
  1800. ret = -EINVAL;
  1801. goto end;
  1802. }
  1803. /* toggle te bit to update vsync source for sim cmd mode panels */
  1804. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1805. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1806. sde_encoder_control_te(drm_enc, false);
  1807. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1808. sde_encoder_control_te(drm_enc, true);
  1809. }
  1810. _sde_encoder_update_rsc_client(drm_enc, true);
  1811. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1812. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1813. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1814. _sde_encoder_pm_qos_add_request(drm_enc);
  1815. end:
  1816. mutex_unlock(&sde_enc->rc_lock);
  1817. return ret;
  1818. }
  1819. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1820. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1821. {
  1822. struct msm_drm_private *priv;
  1823. struct sde_kms *sde_kms;
  1824. struct drm_crtc *crtc = drm_enc->crtc;
  1825. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1826. struct sde_connector *sde_conn;
  1827. int crtc_id = 0;
  1828. priv = drm_enc->dev->dev_private;
  1829. sde_kms = to_sde_kms(priv->kms);
  1830. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1831. mutex_lock(&sde_enc->rc_lock);
  1832. if (sde_conn->panel_dead) {
  1833. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1834. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1835. goto end;
  1836. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1837. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1838. sw_event, sde_enc->rc_state);
  1839. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1840. goto end;
  1841. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1842. sde_crtc->kickoff_in_progress) {
  1843. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1844. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1845. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1846. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1847. goto end;
  1848. }
  1849. crtc_id = drm_crtc_index(crtc);
  1850. if (is_vid_mode) {
  1851. sde_encoder_irq_control(drm_enc, false);
  1852. _sde_encoder_pm_qos_remove_request(drm_enc);
  1853. } else {
  1854. if (priv->event_thread[crtc_id].thread)
  1855. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1856. /* disable all the clks and resources */
  1857. _sde_encoder_update_rsc_client(drm_enc, false);
  1858. _sde_encoder_resource_control_helper(drm_enc, false);
  1859. if (!sde_kms->perf.bw_vote_mode)
  1860. memset(&sde_crtc->cur_perf, 0,
  1861. sizeof(struct sde_core_perf_params));
  1862. }
  1863. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1864. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1865. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1866. end:
  1867. mutex_unlock(&sde_enc->rc_lock);
  1868. return 0;
  1869. }
  1870. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1871. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1872. struct msm_drm_private *priv, bool is_vid_mode)
  1873. {
  1874. bool autorefresh_enabled = false;
  1875. struct msm_drm_thread *disp_thread;
  1876. int ret = 0;
  1877. if (!sde_enc->crtc ||
  1878. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1879. SDE_DEBUG_ENC(sde_enc,
  1880. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1881. sde_enc->crtc == NULL,
  1882. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1883. sw_event);
  1884. return -EINVAL;
  1885. }
  1886. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1887. mutex_lock(&sde_enc->rc_lock);
  1888. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1889. if (sde_enc->cur_master &&
  1890. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1891. autorefresh_enabled =
  1892. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1893. sde_enc->cur_master);
  1894. if (autorefresh_enabled) {
  1895. SDE_DEBUG_ENC(sde_enc,
  1896. "not handling early wakeup since auto refresh is enabled\n");
  1897. goto end;
  1898. }
  1899. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1900. kthread_mod_delayed_work(&disp_thread->worker,
  1901. &sde_enc->delayed_off_work,
  1902. msecs_to_jiffies(
  1903. IDLE_POWERCOLLAPSE_DURATION));
  1904. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1905. /* enable all the clks and resources */
  1906. ret = _sde_encoder_resource_control_helper(drm_enc,
  1907. true);
  1908. if (ret) {
  1909. SDE_ERROR_ENC(sde_enc,
  1910. "sw_event:%d, rc in state %d\n",
  1911. sw_event, sde_enc->rc_state);
  1912. SDE_EVT32(DRMID(drm_enc), sw_event,
  1913. sde_enc->rc_state,
  1914. SDE_EVTLOG_ERROR);
  1915. goto end;
  1916. }
  1917. _sde_encoder_update_rsc_client(drm_enc, true);
  1918. /*
  1919. * In some cases, commit comes with slight delay
  1920. * (> 80 ms)after early wake up, prevent clock switch
  1921. * off to avoid jank in next update. So, increase the
  1922. * command mode idle timeout sufficiently to prevent
  1923. * such case.
  1924. */
  1925. kthread_mod_delayed_work(&disp_thread->worker,
  1926. &sde_enc->delayed_off_work,
  1927. msecs_to_jiffies(
  1928. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1929. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1930. }
  1931. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1932. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1933. end:
  1934. mutex_unlock(&sde_enc->rc_lock);
  1935. return ret;
  1936. }
  1937. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1938. u32 sw_event)
  1939. {
  1940. struct sde_encoder_virt *sde_enc;
  1941. struct msm_drm_private *priv;
  1942. int ret = 0;
  1943. bool is_vid_mode = false;
  1944. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1945. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1946. sw_event);
  1947. return -EINVAL;
  1948. }
  1949. sde_enc = to_sde_encoder_virt(drm_enc);
  1950. priv = drm_enc->dev->dev_private;
  1951. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1952. is_vid_mode = true;
  1953. /*
  1954. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1955. * events and return early for other events (ie wb display).
  1956. */
  1957. if (!sde_enc->idle_pc_enabled &&
  1958. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1959. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1960. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1961. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1962. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1963. return 0;
  1964. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1965. sw_event, sde_enc->idle_pc_enabled);
  1966. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1967. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1968. switch (sw_event) {
  1969. case SDE_ENC_RC_EVENT_KICKOFF:
  1970. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1971. is_vid_mode);
  1972. break;
  1973. case SDE_ENC_RC_EVENT_PRE_STOP:
  1974. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1975. is_vid_mode);
  1976. break;
  1977. case SDE_ENC_RC_EVENT_STOP:
  1978. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1979. break;
  1980. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1981. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1982. break;
  1983. case SDE_ENC_RC_EVENT_POST_MODESET:
  1984. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1985. break;
  1986. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1987. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1988. is_vid_mode);
  1989. break;
  1990. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1991. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1992. priv, is_vid_mode);
  1993. break;
  1994. default:
  1995. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1996. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1997. break;
  1998. }
  1999. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2000. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2001. return ret;
  2002. }
  2003. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2004. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2005. {
  2006. int i = 0;
  2007. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2008. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2009. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2010. if (poms_to_vid)
  2011. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2012. else if (poms_to_cmd)
  2013. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2014. _sde_encoder_update_rsc_client(drm_enc, true);
  2015. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2016. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2017. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2018. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2019. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2020. SDE_EVTLOG_FUNC_CASE1);
  2021. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2022. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2023. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2024. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2025. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2026. SDE_EVTLOG_FUNC_CASE2);
  2027. }
  2028. }
  2029. struct drm_connector *sde_encoder_get_connector(
  2030. struct drm_device *dev, struct drm_encoder *drm_enc)
  2031. {
  2032. struct drm_connector_list_iter conn_iter;
  2033. struct drm_connector *conn = NULL, *conn_search;
  2034. drm_connector_list_iter_begin(dev, &conn_iter);
  2035. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2036. if (conn_search->encoder == drm_enc) {
  2037. conn = conn_search;
  2038. break;
  2039. }
  2040. }
  2041. drm_connector_list_iter_end(&conn_iter);
  2042. return conn;
  2043. }
  2044. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2045. {
  2046. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2047. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2048. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2049. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2050. struct sde_rm_hw_request request_hw;
  2051. int i, j;
  2052. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2053. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2054. sde_enc->hw_pp[i] = NULL;
  2055. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2056. break;
  2057. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2058. }
  2059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2061. if (phys) {
  2062. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2063. SDE_HW_BLK_QDSS);
  2064. for (j = 0; j < QDSS_MAX; j++) {
  2065. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2066. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2067. break;
  2068. }
  2069. }
  2070. }
  2071. }
  2072. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2073. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2074. sde_enc->hw_dsc[i] = NULL;
  2075. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2076. break;
  2077. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2078. }
  2079. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2080. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2081. sde_enc->hw_vdc[i] = NULL;
  2082. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2083. break;
  2084. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2085. }
  2086. /* Get PP for DSC configuration */
  2087. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2088. struct sde_hw_pingpong *pp = NULL;
  2089. unsigned long features = 0;
  2090. if (!sde_enc->hw_dsc[i])
  2091. continue;
  2092. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2093. request_hw.type = SDE_HW_BLK_PINGPONG;
  2094. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2095. break;
  2096. pp = to_sde_hw_pingpong(request_hw.hw);
  2097. features = pp->ops.get_hw_caps(pp);
  2098. if (test_bit(SDE_PINGPONG_DSC, &features))
  2099. sde_enc->hw_dsc_pp[i] = pp;
  2100. else
  2101. sde_enc->hw_dsc_pp[i] = NULL;
  2102. }
  2103. }
  2104. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2105. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2106. {
  2107. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2108. enum sde_intf_mode intf_mode;
  2109. struct drm_display_mode *old_adj_mode = NULL;
  2110. int ret;
  2111. bool is_cmd_mode = false, res_switch = false;
  2112. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2113. is_cmd_mode = true;
  2114. if (pre_modeset) {
  2115. if (sde_enc->cur_master)
  2116. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2117. if (old_adj_mode && is_cmd_mode)
  2118. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2119. DRM_MODE_MATCH_TIMINGS);
  2120. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2121. /*
  2122. * add tx wait for sim panel to avoid wd timer getting
  2123. * updated in middle of frame to avoid early vsync
  2124. */
  2125. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2126. if (ret && ret != -EWOULDBLOCK) {
  2127. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2128. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2129. return ret;
  2130. }
  2131. }
  2132. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2133. if (msm_is_mode_seamless_dms(msm_mode) ||
  2134. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2135. is_cmd_mode)) {
  2136. /* restore resource state before releasing them */
  2137. ret = sde_encoder_resource_control(drm_enc,
  2138. SDE_ENC_RC_EVENT_PRE_MODESET);
  2139. if (ret) {
  2140. SDE_ERROR_ENC(sde_enc,
  2141. "sde resource control failed: %d\n",
  2142. ret);
  2143. return ret;
  2144. }
  2145. /*
  2146. * Disable dce before switching the mode and after pre-
  2147. * modeset to guarantee previous kickoff has finished.
  2148. */
  2149. sde_encoder_dce_disable(sde_enc);
  2150. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2151. _sde_encoder_modeset_helper_locked(drm_enc,
  2152. SDE_ENC_RC_EVENT_PRE_MODESET);
  2153. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2154. msm_mode);
  2155. }
  2156. } else {
  2157. if (msm_is_mode_seamless_dms(msm_mode) ||
  2158. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2159. is_cmd_mode))
  2160. sde_encoder_resource_control(&sde_enc->base,
  2161. SDE_ENC_RC_EVENT_POST_MODESET);
  2162. else if (msm_is_mode_seamless_poms(msm_mode))
  2163. _sde_encoder_modeset_helper_locked(drm_enc,
  2164. SDE_ENC_RC_EVENT_POST_MODESET);
  2165. }
  2166. return 0;
  2167. }
  2168. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2169. struct drm_display_mode *mode,
  2170. struct drm_display_mode *adj_mode)
  2171. {
  2172. struct sde_encoder_virt *sde_enc;
  2173. struct sde_kms *sde_kms;
  2174. struct drm_connector *conn;
  2175. struct sde_connector_state *c_state;
  2176. struct msm_display_mode *msm_mode;
  2177. struct sde_crtc *sde_crtc;
  2178. int i = 0, ret;
  2179. int num_lm, num_intf, num_pp_per_intf;
  2180. if (!drm_enc) {
  2181. SDE_ERROR("invalid encoder\n");
  2182. return;
  2183. }
  2184. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2185. SDE_ERROR("power resource is not enabled\n");
  2186. return;
  2187. }
  2188. sde_kms = sde_encoder_get_kms(drm_enc);
  2189. if (!sde_kms)
  2190. return;
  2191. sde_enc = to_sde_encoder_virt(drm_enc);
  2192. SDE_DEBUG_ENC(sde_enc, "\n");
  2193. SDE_EVT32(DRMID(drm_enc));
  2194. /*
  2195. * cache the crtc in sde_enc on enable for duration of use case
  2196. * for correctly servicing asynchronous irq events and timers
  2197. */
  2198. if (!drm_enc->crtc) {
  2199. SDE_ERROR("invalid crtc\n");
  2200. return;
  2201. }
  2202. sde_enc->crtc = drm_enc->crtc;
  2203. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2204. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2205. /* get and store the mode_info */
  2206. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2207. if (!conn) {
  2208. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2209. return;
  2210. } else if (!conn->state) {
  2211. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2212. return;
  2213. }
  2214. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2215. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2216. c_state = to_sde_connector_state(conn->state);
  2217. if (!c_state) {
  2218. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2219. return;
  2220. }
  2221. /* cancel delayed off work, if any */
  2222. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2223. /* release resources before seamless mode change */
  2224. msm_mode = &c_state->msm_mode;
  2225. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2226. if (ret)
  2227. return;
  2228. /* reserve dynamic resources now, indicating non test-only */
  2229. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2230. if (ret) {
  2231. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2232. return;
  2233. }
  2234. /* assign the reserved HW blocks to this encoder */
  2235. _sde_encoder_virt_populate_hw_res(drm_enc);
  2236. /* determine left HW PP block to map to INTF */
  2237. num_lm = sde_enc->mode_info.topology.num_lm;
  2238. num_intf = sde_enc->mode_info.topology.num_intf;
  2239. num_pp_per_intf = num_lm / num_intf;
  2240. if (!num_pp_per_intf)
  2241. num_pp_per_intf = 1;
  2242. /* perform mode_set on phys_encs */
  2243. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2244. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2245. if (phys) {
  2246. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2247. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2248. i, num_pp_per_intf);
  2249. return;
  2250. }
  2251. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2252. phys->connector = conn;
  2253. if (phys->ops.mode_set)
  2254. phys->ops.mode_set(phys, mode, adj_mode,
  2255. &sde_crtc->reinit_crtc_mixers);
  2256. }
  2257. }
  2258. /* update resources after seamless mode change */
  2259. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2260. }
  2261. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2262. {
  2263. struct sde_encoder_virt *sde_enc;
  2264. struct sde_encoder_phys *phys;
  2265. int i;
  2266. if (!drm_enc) {
  2267. SDE_ERROR("invalid parameters\n");
  2268. return;
  2269. }
  2270. sde_enc = to_sde_encoder_virt(drm_enc);
  2271. if (!sde_enc) {
  2272. SDE_ERROR("invalid sde encoder\n");
  2273. return;
  2274. }
  2275. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2276. phys = sde_enc->phys_encs[i];
  2277. if (phys && phys->ops.control_te)
  2278. phys->ops.control_te(phys, enable);
  2279. }
  2280. }
  2281. static int _sde_encoder_input_connect(struct input_handler *handler,
  2282. struct input_dev *dev, const struct input_device_id *id)
  2283. {
  2284. struct input_handle *handle;
  2285. int rc = 0;
  2286. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2287. if (!handle)
  2288. return -ENOMEM;
  2289. handle->dev = dev;
  2290. handle->handler = handler;
  2291. handle->name = handler->name;
  2292. rc = input_register_handle(handle);
  2293. if (rc) {
  2294. pr_err("failed to register input handle\n");
  2295. goto error;
  2296. }
  2297. rc = input_open_device(handle);
  2298. if (rc) {
  2299. pr_err("failed to open input device\n");
  2300. goto error_unregister;
  2301. }
  2302. return 0;
  2303. error_unregister:
  2304. input_unregister_handle(handle);
  2305. error:
  2306. kfree(handle);
  2307. return rc;
  2308. }
  2309. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2310. {
  2311. input_close_device(handle);
  2312. input_unregister_handle(handle);
  2313. kfree(handle);
  2314. }
  2315. /**
  2316. * Structure for specifying event parameters on which to receive callbacks.
  2317. * This structure will trigger a callback in case of a touch event (specified by
  2318. * EV_ABS) where there is a change in X and Y coordinates,
  2319. */
  2320. static const struct input_device_id sde_input_ids[] = {
  2321. {
  2322. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2323. .evbit = { BIT_MASK(EV_ABS) },
  2324. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2325. BIT_MASK(ABS_MT_POSITION_X) |
  2326. BIT_MASK(ABS_MT_POSITION_Y) },
  2327. },
  2328. { },
  2329. };
  2330. static void _sde_encoder_input_handler_register(
  2331. struct drm_encoder *drm_enc)
  2332. {
  2333. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2334. int rc;
  2335. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2336. !sde_enc->input_event_enabled)
  2337. return;
  2338. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2339. sde_enc->input_handler->private = sde_enc;
  2340. /* register input handler if not already registered */
  2341. rc = input_register_handler(sde_enc->input_handler);
  2342. if (rc) {
  2343. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2344. rc);
  2345. kfree(sde_enc->input_handler);
  2346. }
  2347. }
  2348. }
  2349. static void _sde_encoder_input_handler_unregister(
  2350. struct drm_encoder *drm_enc)
  2351. {
  2352. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2353. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2354. !sde_enc->input_event_enabled)
  2355. return;
  2356. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2357. input_unregister_handler(sde_enc->input_handler);
  2358. sde_enc->input_handler->private = NULL;
  2359. }
  2360. }
  2361. static int _sde_encoder_input_handler(
  2362. struct sde_encoder_virt *sde_enc)
  2363. {
  2364. struct input_handler *input_handler = NULL;
  2365. int rc = 0;
  2366. if (sde_enc->input_handler) {
  2367. SDE_ERROR_ENC(sde_enc,
  2368. "input_handle is active. unexpected\n");
  2369. return -EINVAL;
  2370. }
  2371. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2372. if (!input_handler)
  2373. return -ENOMEM;
  2374. input_handler->event = sde_encoder_input_event_handler;
  2375. input_handler->connect = _sde_encoder_input_connect;
  2376. input_handler->disconnect = _sde_encoder_input_disconnect;
  2377. input_handler->name = "sde";
  2378. input_handler->id_table = sde_input_ids;
  2379. sde_enc->input_handler = input_handler;
  2380. return rc;
  2381. }
  2382. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2383. {
  2384. struct sde_encoder_virt *sde_enc = NULL;
  2385. struct sde_kms *sde_kms;
  2386. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2387. SDE_ERROR("invalid parameters\n");
  2388. return;
  2389. }
  2390. sde_kms = sde_encoder_get_kms(drm_enc);
  2391. if (!sde_kms)
  2392. return;
  2393. sde_enc = to_sde_encoder_virt(drm_enc);
  2394. if (!sde_enc || !sde_enc->cur_master) {
  2395. SDE_DEBUG("invalid sde encoder/master\n");
  2396. return;
  2397. }
  2398. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2399. sde_enc->cur_master->hw_mdptop &&
  2400. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2401. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2402. sde_enc->cur_master->hw_mdptop);
  2403. if (sde_enc->cur_master->hw_mdptop &&
  2404. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2405. !sde_in_trusted_vm(sde_kms))
  2406. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2407. sde_enc->cur_master->hw_mdptop,
  2408. sde_kms->catalog);
  2409. if (sde_enc->cur_master->hw_ctl &&
  2410. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2411. !sde_enc->cur_master->cont_splash_enabled)
  2412. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2413. sde_enc->cur_master->hw_ctl,
  2414. &sde_enc->cur_master->intf_cfg_v1);
  2415. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2416. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2417. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2418. _sde_encoder_control_fal10_veto(drm_enc, true);
  2419. }
  2420. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2421. {
  2422. struct sde_kms *sde_kms;
  2423. void *dither_cfg = NULL;
  2424. int ret = 0, i = 0;
  2425. size_t len = 0;
  2426. enum sde_rm_topology_name topology;
  2427. struct drm_encoder *drm_enc;
  2428. struct msm_display_dsc_info *dsc = NULL;
  2429. struct sde_encoder_virt *sde_enc;
  2430. struct sde_hw_pingpong *hw_pp;
  2431. u32 bpp, bpc;
  2432. int num_lm;
  2433. if (!phys || !phys->connector || !phys->hw_pp ||
  2434. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2435. return;
  2436. sde_kms = sde_encoder_get_kms(phys->parent);
  2437. if (!sde_kms)
  2438. return;
  2439. topology = sde_connector_get_topology_name(phys->connector);
  2440. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2441. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2442. (phys->split_role == ENC_ROLE_SLAVE)))
  2443. return;
  2444. drm_enc = phys->parent;
  2445. sde_enc = to_sde_encoder_virt(drm_enc);
  2446. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2447. bpc = dsc->config.bits_per_component;
  2448. bpp = dsc->config.bits_per_pixel;
  2449. /* disable dither for 10 bpp or 10bpc dsc config */
  2450. if (bpp == 10 || bpc == 10) {
  2451. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2452. return;
  2453. }
  2454. ret = sde_connector_get_dither_cfg(phys->connector,
  2455. phys->connector->state, &dither_cfg,
  2456. &len, sde_enc->idle_pc_restore);
  2457. /* skip reg writes when return values are invalid or no data */
  2458. if (ret && ret == -ENODATA)
  2459. return;
  2460. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2461. for (i = 0; i < num_lm; i++) {
  2462. hw_pp = sde_enc->hw_pp[i];
  2463. phys->hw_pp->ops.setup_dither(hw_pp,
  2464. dither_cfg, len);
  2465. }
  2466. }
  2467. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2468. {
  2469. struct sde_encoder_virt *sde_enc = NULL;
  2470. int i;
  2471. if (!drm_enc) {
  2472. SDE_ERROR("invalid encoder\n");
  2473. return;
  2474. }
  2475. sde_enc = to_sde_encoder_virt(drm_enc);
  2476. if (!sde_enc->cur_master) {
  2477. SDE_DEBUG("virt encoder has no master\n");
  2478. return;
  2479. }
  2480. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2481. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2482. sde_enc->idle_pc_restore = true;
  2483. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2484. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2485. if (!phys)
  2486. continue;
  2487. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2488. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2489. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2490. phys->ops.restore(phys);
  2491. _sde_encoder_setup_dither(phys);
  2492. }
  2493. if (sde_enc->cur_master->ops.restore)
  2494. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2495. _sde_encoder_virt_enable_helper(drm_enc);
  2496. sde_encoder_control_te(drm_enc, true);
  2497. /*
  2498. * During IPC misr ctl register is reset.
  2499. * Need to reconfigure misr after every IPC.
  2500. */
  2501. if (atomic_read(&sde_enc->misr_enable))
  2502. sde_enc->misr_reconfigure = true;
  2503. }
  2504. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2505. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2506. {
  2507. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2508. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2509. int i;
  2510. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2511. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2512. if (!phys)
  2513. continue;
  2514. phys->comp_type = comp_info->comp_type;
  2515. phys->comp_ratio = comp_info->comp_ratio;
  2516. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2517. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2518. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2519. phys->dsc_extra_pclk_cycle_cnt =
  2520. comp_info->dsc_info.pclk_per_line;
  2521. phys->dsc_extra_disp_width =
  2522. comp_info->dsc_info.extra_width;
  2523. phys->dce_bytes_per_line =
  2524. comp_info->dsc_info.bytes_per_pkt *
  2525. comp_info->dsc_info.pkt_per_line;
  2526. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2527. phys->dce_bytes_per_line =
  2528. comp_info->vdc_info.bytes_per_pkt *
  2529. comp_info->vdc_info.pkt_per_line;
  2530. }
  2531. if (phys != sde_enc->cur_master) {
  2532. /**
  2533. * on DMS request, the encoder will be enabled
  2534. * already. Invoke restore to reconfigure the
  2535. * new mode.
  2536. */
  2537. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2538. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2539. phys->ops.restore)
  2540. phys->ops.restore(phys);
  2541. else if (phys->ops.enable)
  2542. phys->ops.enable(phys);
  2543. }
  2544. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2545. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2546. phys->ops.setup_misr(phys, true,
  2547. sde_enc->misr_frame_count);
  2548. }
  2549. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2550. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2551. sde_enc->cur_master->ops.restore)
  2552. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2553. else if (sde_enc->cur_master->ops.enable)
  2554. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2555. }
  2556. static void sde_encoder_off_work(struct kthread_work *work)
  2557. {
  2558. struct sde_encoder_virt *sde_enc = container_of(work,
  2559. struct sde_encoder_virt, delayed_off_work.work);
  2560. struct drm_encoder *drm_enc;
  2561. if (!sde_enc) {
  2562. SDE_ERROR("invalid sde encoder\n");
  2563. return;
  2564. }
  2565. drm_enc = &sde_enc->base;
  2566. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2567. sde_encoder_idle_request(drm_enc);
  2568. SDE_ATRACE_END("sde_encoder_off_work");
  2569. }
  2570. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2571. {
  2572. struct sde_encoder_virt *sde_enc = NULL;
  2573. bool has_master_enc = false;
  2574. int i, ret = 0;
  2575. struct sde_connector_state *c_state;
  2576. struct drm_display_mode *cur_mode = NULL;
  2577. struct msm_display_mode *msm_mode;
  2578. if (!drm_enc || !drm_enc->crtc) {
  2579. SDE_ERROR("invalid encoder\n");
  2580. return;
  2581. }
  2582. sde_enc = to_sde_encoder_virt(drm_enc);
  2583. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2584. SDE_ERROR("power resource is not enabled\n");
  2585. return;
  2586. }
  2587. if (!sde_enc->crtc)
  2588. sde_enc->crtc = drm_enc->crtc;
  2589. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2590. SDE_DEBUG_ENC(sde_enc, "\n");
  2591. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2592. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2593. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2594. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2595. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2596. sde_enc->cur_master = phys;
  2597. has_master_enc = true;
  2598. break;
  2599. }
  2600. }
  2601. if (!has_master_enc) {
  2602. sde_enc->cur_master = NULL;
  2603. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2604. return;
  2605. }
  2606. _sde_encoder_input_handler_register(drm_enc);
  2607. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2608. if (!c_state) {
  2609. SDE_ERROR("invalid connector state\n");
  2610. return;
  2611. }
  2612. msm_mode = &c_state->msm_mode;
  2613. if ((drm_enc->crtc->state->connectors_changed &&
  2614. sde_encoder_in_clone_mode(drm_enc)) ||
  2615. !(msm_is_mode_seamless_vrr(msm_mode)
  2616. || msm_is_mode_seamless_dms(msm_mode)
  2617. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2618. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2619. sde_encoder_off_work);
  2620. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2621. if (ret) {
  2622. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2623. ret);
  2624. return;
  2625. }
  2626. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2627. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2628. /* turn off vsync_in to update tear check configuration */
  2629. sde_encoder_control_te(drm_enc, false);
  2630. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2631. _sde_encoder_virt_enable_helper(drm_enc);
  2632. sde_encoder_control_te(drm_enc, true);
  2633. }
  2634. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2635. {
  2636. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2637. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2638. int i = 0;
  2639. _sde_encoder_control_fal10_veto(drm_enc, false);
  2640. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2641. if (sde_enc->phys_encs[i]) {
  2642. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2643. sde_enc->phys_encs[i]->connector = NULL;
  2644. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2645. }
  2646. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2647. }
  2648. sde_enc->cur_master = NULL;
  2649. /*
  2650. * clear the cached crtc in sde_enc on use case finish, after all the
  2651. * outstanding events and timers have been completed
  2652. */
  2653. sde_enc->crtc = NULL;
  2654. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2655. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2656. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2657. }
  2658. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2659. {
  2660. struct sde_encoder_virt *sde_enc = NULL;
  2661. struct sde_connector *sde_conn;
  2662. struct sde_kms *sde_kms;
  2663. enum sde_intf_mode intf_mode;
  2664. int ret, i = 0;
  2665. if (!drm_enc) {
  2666. SDE_ERROR("invalid encoder\n");
  2667. return;
  2668. } else if (!drm_enc->dev) {
  2669. SDE_ERROR("invalid dev\n");
  2670. return;
  2671. } else if (!drm_enc->dev->dev_private) {
  2672. SDE_ERROR("invalid dev_private\n");
  2673. return;
  2674. }
  2675. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2676. SDE_ERROR("power resource is not enabled\n");
  2677. return;
  2678. }
  2679. sde_enc = to_sde_encoder_virt(drm_enc);
  2680. if (!sde_enc->cur_master) {
  2681. SDE_ERROR("Invalid cur_master\n");
  2682. return;
  2683. }
  2684. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2685. SDE_DEBUG_ENC(sde_enc, "\n");
  2686. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2687. if (!sde_kms)
  2688. return;
  2689. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2690. SDE_EVT32(DRMID(drm_enc));
  2691. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2692. /* disable autorefresh */
  2693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2694. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2695. if (phys && phys->ops.disable_autorefresh)
  2696. phys->ops.disable_autorefresh(phys);
  2697. }
  2698. /* wait for idle */
  2699. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2700. }
  2701. _sde_encoder_input_handler_unregister(drm_enc);
  2702. flush_delayed_work(&sde_conn->status_work);
  2703. /*
  2704. * For primary command mode and video mode encoders, execute the
  2705. * resource control pre-stop operations before the physical encoders
  2706. * are disabled, to allow the rsc to transition its states properly.
  2707. *
  2708. * For other encoder types, rsc should not be enabled until after
  2709. * they have been fully disabled, so delay the pre-stop operations
  2710. * until after the physical disable calls have returned.
  2711. */
  2712. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2713. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2714. sde_encoder_resource_control(drm_enc,
  2715. SDE_ENC_RC_EVENT_PRE_STOP);
  2716. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2717. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2718. if (phys && phys->ops.disable)
  2719. phys->ops.disable(phys);
  2720. }
  2721. } else {
  2722. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2723. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2724. if (phys && phys->ops.disable)
  2725. phys->ops.disable(phys);
  2726. }
  2727. sde_encoder_resource_control(drm_enc,
  2728. SDE_ENC_RC_EVENT_PRE_STOP);
  2729. }
  2730. /*
  2731. * disable dce after the transfer is complete (for command mode)
  2732. * and after physical encoder is disabled, to make sure timing
  2733. * engine is already disabled (for video mode).
  2734. */
  2735. if (!sde_in_trusted_vm(sde_kms))
  2736. sde_encoder_dce_disable(sde_enc);
  2737. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2738. /* reset connector topology name property */
  2739. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2740. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2741. ret = sde_rm_update_topology(&sde_kms->rm,
  2742. sde_enc->cur_master->connector->state, NULL);
  2743. if (ret) {
  2744. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2745. return;
  2746. }
  2747. }
  2748. if (!sde_encoder_in_clone_mode(drm_enc))
  2749. sde_encoder_virt_reset(drm_enc);
  2750. }
  2751. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2752. {
  2753. /* trigger hw-fences override signal */
  2754. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2755. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2756. }
  2757. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2758. struct sde_encoder_phys_wb *wb_enc)
  2759. {
  2760. struct sde_encoder_virt *sde_enc;
  2761. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2762. struct sde_ctl_flush_cfg cfg;
  2763. struct sde_hw_dsc *hw_dsc = NULL;
  2764. int i;
  2765. ctl->ops.reset(ctl);
  2766. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2767. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2768. if (wb_enc) {
  2769. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2770. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2771. false, phys_enc->hw_pp->idx);
  2772. if (ctl->ops.update_bitmask)
  2773. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2774. wb_enc->hw_wb->idx, true);
  2775. }
  2776. } else {
  2777. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2778. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2779. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2780. sde_enc->phys_encs[i]->hw_intf, false,
  2781. sde_enc->phys_encs[i]->hw_pp->idx);
  2782. if (ctl->ops.update_bitmask)
  2783. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2784. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2785. }
  2786. }
  2787. }
  2788. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2789. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2790. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2791. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2792. phys_enc->hw_pp->merge_3d->idx, true);
  2793. }
  2794. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2795. phys_enc->hw_pp) {
  2796. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2797. false, phys_enc->hw_pp->idx);
  2798. if (ctl->ops.update_bitmask)
  2799. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2800. phys_enc->hw_cdm->idx, true);
  2801. }
  2802. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2803. phys_enc->hw_pp) {
  2804. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2805. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2806. if (ctl->ops.update_dnsc_blur_bitmask)
  2807. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2808. }
  2809. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2810. ctl->ops.reset_post_disable)
  2811. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2812. phys_enc->hw_pp->merge_3d ?
  2813. phys_enc->hw_pp->merge_3d->idx : 0);
  2814. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2815. hw_dsc = sde_enc->hw_dsc[i];
  2816. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2817. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2818. if (ctl->ops.update_bitmask)
  2819. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2820. }
  2821. }
  2822. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2823. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2824. ctl->ops.get_pending_flush(ctl, &cfg);
  2825. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2826. ctl->ops.trigger_flush(ctl);
  2827. ctl->ops.trigger_start(ctl);
  2828. ctl->ops.clear_pending_flush(ctl);
  2829. }
  2830. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2831. {
  2832. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2833. struct sde_ctl_flush_cfg cfg;
  2834. ctl->ops.reset(ctl);
  2835. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2836. ctl->ops.get_pending_flush(ctl, &cfg);
  2837. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2838. ctl->ops.trigger_flush(ctl);
  2839. ctl->ops.trigger_start(ctl);
  2840. }
  2841. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2842. enum sde_intf_type type, u32 controller_id)
  2843. {
  2844. int i = 0;
  2845. for (i = 0; i < catalog->intf_count; i++) {
  2846. if (catalog->intf[i].type == type
  2847. && catalog->intf[i].controller_id == controller_id) {
  2848. return catalog->intf[i].id;
  2849. }
  2850. }
  2851. return INTF_MAX;
  2852. }
  2853. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2854. enum sde_intf_type type, u32 controller_id)
  2855. {
  2856. if (controller_id < catalog->wb_count)
  2857. return catalog->wb[controller_id].id;
  2858. return WB_MAX;
  2859. }
  2860. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2861. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2862. {
  2863. u64 start_timestamp, end_timestamp;
  2864. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2865. SDE_ERROR("invalid inputs\n");
  2866. return;
  2867. }
  2868. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2869. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2870. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2871. &start_timestamp, &end_timestamp);
  2872. trace_sde_hw_fence_status(crtc->base.id, "input",
  2873. start_timestamp, end_timestamp);
  2874. }
  2875. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2876. && hw_ctl->ops.hw_fence_output_status) {
  2877. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2878. &start_timestamp, &end_timestamp);
  2879. trace_sde_hw_fence_status(crtc->base.id, "output",
  2880. start_timestamp, end_timestamp);
  2881. }
  2882. }
  2883. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2884. struct drm_crtc *crtc)
  2885. {
  2886. struct sde_hw_uidle *uidle;
  2887. struct sde_uidle_cntr cntr;
  2888. struct sde_uidle_status status;
  2889. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2890. pr_err("invalid params %d %d\n",
  2891. !sde_kms, !crtc);
  2892. return;
  2893. }
  2894. /* check if perf counters are enabled and setup */
  2895. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2896. return;
  2897. uidle = sde_kms->hw_uidle;
  2898. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2899. && uidle->ops.uidle_get_status) {
  2900. uidle->ops.uidle_get_status(uidle, &status);
  2901. trace_sde_perf_uidle_status(
  2902. crtc->base.id,
  2903. status.uidle_danger_status_0,
  2904. status.uidle_danger_status_1,
  2905. status.uidle_safe_status_0,
  2906. status.uidle_safe_status_1,
  2907. status.uidle_idle_status_0,
  2908. status.uidle_idle_status_1,
  2909. status.uidle_fal_status_0,
  2910. status.uidle_fal_status_1,
  2911. status.uidle_status,
  2912. status.uidle_en_fal10);
  2913. }
  2914. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2915. && uidle->ops.uidle_get_cntr) {
  2916. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2917. trace_sde_perf_uidle_cntr(
  2918. crtc->base.id,
  2919. cntr.fal1_gate_cntr,
  2920. cntr.fal10_gate_cntr,
  2921. cntr.fal_wait_gate_cntr,
  2922. cntr.fal1_num_transitions_cntr,
  2923. cntr.fal10_num_transitions_cntr,
  2924. cntr.min_gate_cntr,
  2925. cntr.max_gate_cntr);
  2926. }
  2927. }
  2928. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2929. struct sde_encoder_phys *phy_enc)
  2930. {
  2931. struct sde_encoder_virt *sde_enc = NULL;
  2932. unsigned long lock_flags;
  2933. ktime_t ts = 0;
  2934. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2935. return;
  2936. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2937. sde_enc = to_sde_encoder_virt(drm_enc);
  2938. /*
  2939. * calculate accurate vsync timestamp when available
  2940. * set current time otherwise
  2941. */
  2942. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2943. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2944. if (!ts)
  2945. ts = ktime_get();
  2946. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2947. phy_enc->last_vsync_timestamp = ts;
  2948. atomic_inc(&phy_enc->vsync_cnt);
  2949. if (sde_enc->crtc_vblank_cb)
  2950. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2951. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2952. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2953. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2954. if (phy_enc->sde_kms->debugfs_hw_fence)
  2955. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2956. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2957. SDE_ATRACE_END("encoder_vblank_callback");
  2958. }
  2959. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2960. struct sde_encoder_phys *phy_enc)
  2961. {
  2962. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2963. if (!phy_enc)
  2964. return;
  2965. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2966. atomic_inc(&phy_enc->underrun_cnt);
  2967. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2968. if (sde_enc->cur_master &&
  2969. sde_enc->cur_master->ops.get_underrun_line_count)
  2970. sde_enc->cur_master->ops.get_underrun_line_count(
  2971. sde_enc->cur_master);
  2972. trace_sde_encoder_underrun(DRMID(drm_enc),
  2973. atomic_read(&phy_enc->underrun_cnt));
  2974. if (phy_enc->sde_kms &&
  2975. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2976. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2977. SDE_DBG_CTRL("stop_ftrace");
  2978. SDE_DBG_CTRL("panic_underrun");
  2979. SDE_ATRACE_END("encoder_underrun_callback");
  2980. }
  2981. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2982. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2983. {
  2984. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2985. unsigned long lock_flags;
  2986. bool enable;
  2987. int i;
  2988. enable = vbl_cb ? true : false;
  2989. if (!drm_enc) {
  2990. SDE_ERROR("invalid encoder\n");
  2991. return;
  2992. }
  2993. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2994. SDE_EVT32(DRMID(drm_enc), enable);
  2995. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2996. sde_enc->crtc_vblank_cb = vbl_cb;
  2997. sde_enc->crtc_vblank_cb_data = vbl_data;
  2998. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2999. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3000. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3001. if (phys && phys->ops.control_vblank_irq)
  3002. phys->ops.control_vblank_irq(phys, enable);
  3003. }
  3004. sde_enc->vblank_enabled = enable;
  3005. }
  3006. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3007. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3008. struct drm_crtc *crtc)
  3009. {
  3010. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3011. unsigned long lock_flags;
  3012. bool enable;
  3013. enable = frame_event_cb ? true : false;
  3014. if (!drm_enc) {
  3015. SDE_ERROR("invalid encoder\n");
  3016. return;
  3017. }
  3018. SDE_DEBUG_ENC(sde_enc, "\n");
  3019. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3020. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3021. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3022. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3023. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3024. }
  3025. static void sde_encoder_frame_done_callback(
  3026. struct drm_encoder *drm_enc,
  3027. struct sde_encoder_phys *ready_phys, u32 event)
  3028. {
  3029. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3030. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3031. unsigned int i;
  3032. bool trigger = true;
  3033. bool is_cmd_mode = false;
  3034. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3035. ktime_t ts = 0;
  3036. if (!sde_kms || !sde_enc->cur_master) {
  3037. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3038. sde_kms, sde_enc->cur_master);
  3039. return;
  3040. }
  3041. sde_enc->crtc_frame_event_cb_data.connector =
  3042. sde_enc->cur_master->connector;
  3043. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3044. is_cmd_mode = true;
  3045. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3046. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3047. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3048. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3049. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3050. /*
  3051. * get current ktime for other events and when precise timestamp is not
  3052. * available for retire-fence
  3053. */
  3054. if (!ts)
  3055. ts = ktime_get();
  3056. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3057. | SDE_ENCODER_FRAME_EVENT_ERROR
  3058. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3059. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3060. if (ready_phys->connector)
  3061. topology = sde_connector_get_topology_name(
  3062. ready_phys->connector);
  3063. /* One of the physical encoders has become idle */
  3064. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3065. if (sde_enc->phys_encs[i] == ready_phys) {
  3066. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3067. atomic_read(&sde_enc->frame_done_cnt[i]));
  3068. if (!atomic_add_unless(
  3069. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3070. SDE_EVT32(DRMID(drm_enc), event,
  3071. ready_phys->intf_idx,
  3072. SDE_EVTLOG_ERROR);
  3073. SDE_ERROR_ENC(sde_enc,
  3074. "intf idx:%d, event:%d\n",
  3075. ready_phys->intf_idx, event);
  3076. return;
  3077. }
  3078. }
  3079. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3080. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3081. trigger = false;
  3082. }
  3083. if (trigger) {
  3084. if (sde_enc->crtc_frame_event_cb)
  3085. sde_enc->crtc_frame_event_cb(
  3086. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3087. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3088. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3089. -1, 0);
  3090. }
  3091. } else if (sde_enc->crtc_frame_event_cb) {
  3092. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3093. }
  3094. }
  3095. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3096. {
  3097. struct sde_encoder_virt *sde_enc;
  3098. if (!drm_enc) {
  3099. SDE_ERROR("invalid drm encoder\n");
  3100. return -EINVAL;
  3101. }
  3102. sde_enc = to_sde_encoder_virt(drm_enc);
  3103. sde_encoder_resource_control(&sde_enc->base,
  3104. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3105. return 0;
  3106. }
  3107. /**
  3108. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3109. * phys: Pointer to physical encoder structure
  3110. *
  3111. */
  3112. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3113. struct sde_kms *sde_kms)
  3114. {
  3115. struct sde_connector *c_conn;
  3116. int line_count;
  3117. c_conn = to_sde_connector(phys->connector);
  3118. if (!c_conn) {
  3119. SDE_ERROR("invalid connector");
  3120. return;
  3121. }
  3122. line_count = sde_connector_get_property(phys->connector->state,
  3123. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3124. if (c_conn->hwfence_wb_retire_fences_enable)
  3125. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3126. sde_kms->debugfs_hw_fence);
  3127. }
  3128. /**
  3129. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3130. * drm_enc: Pointer to drm encoder structure
  3131. * phys: Pointer to physical encoder structure
  3132. * extra_flush: Additional bit mask to include in flush trigger
  3133. * config_changed: if true new config is applied, avoid increment of retire
  3134. * count if false
  3135. */
  3136. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3137. struct sde_encoder_phys *phys,
  3138. struct sde_ctl_flush_cfg *extra_flush,
  3139. bool config_changed)
  3140. {
  3141. struct sde_hw_ctl *ctl;
  3142. unsigned long lock_flags;
  3143. struct sde_encoder_virt *sde_enc;
  3144. int pend_ret_fence_cnt;
  3145. struct sde_connector *c_conn;
  3146. if (!drm_enc || !phys) {
  3147. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3148. !drm_enc, !phys);
  3149. return;
  3150. }
  3151. sde_enc = to_sde_encoder_virt(drm_enc);
  3152. c_conn = to_sde_connector(phys->connector);
  3153. if (!phys->hw_pp) {
  3154. SDE_ERROR("invalid pingpong hw\n");
  3155. return;
  3156. }
  3157. ctl = phys->hw_ctl;
  3158. if (!ctl || !phys->ops.trigger_flush) {
  3159. SDE_ERROR("missing ctl/trigger cb\n");
  3160. return;
  3161. }
  3162. if (phys->split_role == ENC_ROLE_SKIP) {
  3163. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3164. "skip flush pp%d ctl%d\n",
  3165. phys->hw_pp->idx - PINGPONG_0,
  3166. ctl->idx - CTL_0);
  3167. return;
  3168. }
  3169. /* update pending counts and trigger kickoff ctl flush atomically */
  3170. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3171. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3172. atomic_inc(&phys->pending_retire_fence_cnt);
  3173. atomic_inc(&phys->pending_ctl_start_cnt);
  3174. }
  3175. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3176. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3177. ctl->ops.update_bitmask) {
  3178. /* perform peripheral flush on every frame update for dp dsc */
  3179. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3180. phys->comp_ratio && c_conn->ops.update_pps) {
  3181. c_conn->ops.update_pps(phys->connector, NULL,
  3182. c_conn->display);
  3183. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3184. phys->hw_intf->idx, 1);
  3185. }
  3186. if (sde_enc->dynamic_hdr_updated)
  3187. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3188. phys->hw_intf->idx, 1);
  3189. }
  3190. if ((extra_flush && extra_flush->pending_flush_mask)
  3191. && ctl->ops.update_pending_flush)
  3192. ctl->ops.update_pending_flush(ctl, extra_flush);
  3193. phys->ops.trigger_flush(phys);
  3194. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3195. if (ctl->ops.get_pending_flush) {
  3196. struct sde_ctl_flush_cfg pending_flush = {0,};
  3197. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3198. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3199. ctl->idx - CTL_0,
  3200. pending_flush.pending_flush_mask,
  3201. pend_ret_fence_cnt);
  3202. } else {
  3203. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3204. ctl->idx - CTL_0,
  3205. pend_ret_fence_cnt);
  3206. }
  3207. }
  3208. /**
  3209. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3210. * phys: Pointer to physical encoder structure
  3211. */
  3212. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3213. {
  3214. struct sde_hw_ctl *ctl;
  3215. struct sde_encoder_virt *sde_enc;
  3216. if (!phys) {
  3217. SDE_ERROR("invalid argument(s)\n");
  3218. return;
  3219. }
  3220. if (!phys->hw_pp) {
  3221. SDE_ERROR("invalid pingpong hw\n");
  3222. return;
  3223. }
  3224. if (!phys->parent) {
  3225. SDE_ERROR("invalid parent\n");
  3226. return;
  3227. }
  3228. /* avoid ctrl start for encoder in clone mode */
  3229. if (phys->in_clone_mode)
  3230. return;
  3231. ctl = phys->hw_ctl;
  3232. sde_enc = to_sde_encoder_virt(phys->parent);
  3233. if (phys->split_role == ENC_ROLE_SKIP) {
  3234. SDE_DEBUG_ENC(sde_enc,
  3235. "skip start pp%d ctl%d\n",
  3236. phys->hw_pp->idx - PINGPONG_0,
  3237. ctl->idx - CTL_0);
  3238. return;
  3239. }
  3240. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3241. phys->ops.trigger_start(phys);
  3242. }
  3243. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3244. {
  3245. struct sde_hw_ctl *ctl;
  3246. if (!phys_enc) {
  3247. SDE_ERROR("invalid encoder\n");
  3248. return;
  3249. }
  3250. ctl = phys_enc->hw_ctl;
  3251. if (ctl && ctl->ops.trigger_flush)
  3252. ctl->ops.trigger_flush(ctl);
  3253. }
  3254. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3255. {
  3256. struct sde_hw_ctl *ctl;
  3257. if (!phys_enc) {
  3258. SDE_ERROR("invalid encoder\n");
  3259. return;
  3260. }
  3261. ctl = phys_enc->hw_ctl;
  3262. if (ctl && ctl->ops.trigger_start) {
  3263. ctl->ops.trigger_start(ctl);
  3264. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3265. }
  3266. }
  3267. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3268. {
  3269. struct sde_encoder_virt *sde_enc;
  3270. struct sde_connector *sde_con;
  3271. void *sde_con_disp;
  3272. struct sde_hw_ctl *ctl;
  3273. int rc;
  3274. if (!phys_enc) {
  3275. SDE_ERROR("invalid encoder\n");
  3276. return;
  3277. }
  3278. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3279. ctl = phys_enc->hw_ctl;
  3280. if (!ctl || !ctl->ops.reset)
  3281. return;
  3282. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3283. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3284. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3285. phys_enc->connector) {
  3286. sde_con = to_sde_connector(phys_enc->connector);
  3287. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3288. if (sde_con->ops.soft_reset) {
  3289. rc = sde_con->ops.soft_reset(sde_con_disp);
  3290. if (rc) {
  3291. SDE_ERROR_ENC(sde_enc,
  3292. "connector soft reset failure\n");
  3293. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3294. }
  3295. }
  3296. }
  3297. phys_enc->enable_state = SDE_ENC_ENABLED;
  3298. }
  3299. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3300. {
  3301. struct sde_crtc *sde_crtc;
  3302. struct sde_kms *sde_kms = NULL;
  3303. if (!sde_enc || !sde_enc->crtc) {
  3304. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3305. return;
  3306. }
  3307. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3308. if (!sde_kms) {
  3309. SDE_ERROR("invalid kms\n");
  3310. return;
  3311. }
  3312. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3313. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3314. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3315. sde_kms->debugfs_hw_fence : 0);
  3316. }
  3317. /**
  3318. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3319. * Iterate through the physical encoders and perform consolidated flush
  3320. * and/or control start triggering as needed. This is done in the virtual
  3321. * encoder rather than the individual physical ones in order to handle
  3322. * use cases that require visibility into multiple physical encoders at
  3323. * a time.
  3324. * sde_enc: Pointer to virtual encoder structure
  3325. * config_changed: if true new config is applied. Avoid regdma_flush and
  3326. * incrementing the retire count if false.
  3327. */
  3328. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3329. bool config_changed)
  3330. {
  3331. struct sde_hw_ctl *ctl;
  3332. uint32_t i;
  3333. struct sde_ctl_flush_cfg pending_flush = {0,};
  3334. u32 pending_kickoff_cnt;
  3335. struct msm_drm_private *priv = NULL;
  3336. struct sde_kms *sde_kms = NULL;
  3337. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3338. bool is_regdma_blocking = false, is_vid_mode = false;
  3339. struct sde_crtc *sde_crtc;
  3340. if (!sde_enc) {
  3341. SDE_ERROR("invalid encoder\n");
  3342. return;
  3343. }
  3344. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3345. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3346. is_vid_mode = true;
  3347. is_regdma_blocking = (is_vid_mode ||
  3348. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3349. /* don't perform flush/start operations for slave encoders */
  3350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3351. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3352. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3353. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3354. continue;
  3355. ctl = phys->hw_ctl;
  3356. if (!ctl)
  3357. continue;
  3358. if (phys->connector)
  3359. topology = sde_connector_get_topology_name(
  3360. phys->connector);
  3361. if (!phys->ops.needs_single_flush ||
  3362. !phys->ops.needs_single_flush(phys)) {
  3363. if (config_changed && ctl->ops.reg_dma_flush)
  3364. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3365. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3366. config_changed);
  3367. } else if (ctl->ops.get_pending_flush) {
  3368. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3369. }
  3370. }
  3371. /* for split flush, combine pending flush masks and send to master */
  3372. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3373. ctl = sde_enc->cur_master->hw_ctl;
  3374. if (config_changed && ctl->ops.reg_dma_flush)
  3375. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3376. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3377. &pending_flush,
  3378. config_changed);
  3379. }
  3380. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3381. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3382. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3383. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3384. continue;
  3385. if (!phys->ops.needs_single_flush ||
  3386. !phys->ops.needs_single_flush(phys)) {
  3387. pending_kickoff_cnt =
  3388. sde_encoder_phys_inc_pending(phys);
  3389. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3390. } else {
  3391. pending_kickoff_cnt =
  3392. sde_encoder_phys_inc_pending(phys);
  3393. SDE_EVT32(pending_kickoff_cnt,
  3394. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3395. }
  3396. }
  3397. if (atomic_read(&sde_enc->misr_enable))
  3398. sde_encoder_misr_configure(&sde_enc->base, true,
  3399. sde_enc->misr_frame_count);
  3400. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3401. if (crtc_misr_info.misr_enable && sde_crtc &&
  3402. sde_crtc->misr_reconfigure) {
  3403. sde_crtc_misr_setup(sde_enc->crtc, true,
  3404. crtc_misr_info.misr_frame_count);
  3405. sde_crtc->misr_reconfigure = false;
  3406. }
  3407. _sde_encoder_trigger_start(sde_enc->cur_master);
  3408. if (sde_enc->elevated_ahb_vote) {
  3409. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3410. priv = sde_enc->base.dev->dev_private;
  3411. if (sde_kms != NULL) {
  3412. sde_power_scale_reg_bus(&priv->phandle,
  3413. VOTE_INDEX_LOW,
  3414. false);
  3415. }
  3416. sde_enc->elevated_ahb_vote = false;
  3417. }
  3418. }
  3419. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3420. struct drm_encoder *drm_enc,
  3421. unsigned long *affected_displays,
  3422. int num_active_phys)
  3423. {
  3424. struct sde_encoder_virt *sde_enc;
  3425. struct sde_encoder_phys *master;
  3426. enum sde_rm_topology_name topology;
  3427. bool is_right_only;
  3428. if (!drm_enc || !affected_displays)
  3429. return;
  3430. sde_enc = to_sde_encoder_virt(drm_enc);
  3431. master = sde_enc->cur_master;
  3432. if (!master || !master->connector)
  3433. return;
  3434. topology = sde_connector_get_topology_name(master->connector);
  3435. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3436. return;
  3437. /*
  3438. * For pingpong split, the slave pingpong won't generate IRQs. For
  3439. * right-only updates, we can't swap pingpongs, or simply swap the
  3440. * master/slave assignment, we actually have to swap the interfaces
  3441. * so that the master physical encoder will use a pingpong/interface
  3442. * that generates irqs on which to wait.
  3443. */
  3444. is_right_only = !test_bit(0, affected_displays) &&
  3445. test_bit(1, affected_displays);
  3446. if (is_right_only && !sde_enc->intfs_swapped) {
  3447. /* right-only update swap interfaces */
  3448. swap(sde_enc->phys_encs[0]->intf_idx,
  3449. sde_enc->phys_encs[1]->intf_idx);
  3450. sde_enc->intfs_swapped = true;
  3451. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3452. /* left-only or full update, swap back */
  3453. swap(sde_enc->phys_encs[0]->intf_idx,
  3454. sde_enc->phys_encs[1]->intf_idx);
  3455. sde_enc->intfs_swapped = false;
  3456. }
  3457. SDE_DEBUG_ENC(sde_enc,
  3458. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3459. is_right_only, sde_enc->intfs_swapped,
  3460. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3461. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3462. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3463. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3464. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3465. *affected_displays);
  3466. /* ppsplit always uses master since ppslave invalid for irqs*/
  3467. if (num_active_phys == 1)
  3468. *affected_displays = BIT(0);
  3469. }
  3470. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3471. struct sde_encoder_kickoff_params *params)
  3472. {
  3473. struct sde_encoder_virt *sde_enc;
  3474. struct sde_encoder_phys *phys;
  3475. int i, num_active_phys;
  3476. bool master_assigned = false;
  3477. if (!drm_enc || !params)
  3478. return;
  3479. sde_enc = to_sde_encoder_virt(drm_enc);
  3480. if (sde_enc->num_phys_encs <= 1)
  3481. return;
  3482. /* count bits set */
  3483. num_active_phys = hweight_long(params->affected_displays);
  3484. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3485. params->affected_displays, num_active_phys);
  3486. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3487. num_active_phys);
  3488. /* for left/right only update, ppsplit master switches interface */
  3489. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3490. &params->affected_displays, num_active_phys);
  3491. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3492. enum sde_enc_split_role prv_role, new_role;
  3493. bool active = false;
  3494. phys = sde_enc->phys_encs[i];
  3495. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3496. continue;
  3497. active = test_bit(i, &params->affected_displays);
  3498. prv_role = phys->split_role;
  3499. if (active && num_active_phys == 1)
  3500. new_role = ENC_ROLE_SOLO;
  3501. else if (active && !master_assigned)
  3502. new_role = ENC_ROLE_MASTER;
  3503. else if (active)
  3504. new_role = ENC_ROLE_SLAVE;
  3505. else
  3506. new_role = ENC_ROLE_SKIP;
  3507. phys->ops.update_split_role(phys, new_role);
  3508. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3509. sde_enc->cur_master = phys;
  3510. master_assigned = true;
  3511. }
  3512. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3513. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3514. phys->split_role, active);
  3515. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3516. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3517. phys->split_role, active, num_active_phys);
  3518. }
  3519. }
  3520. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3521. {
  3522. struct sde_encoder_virt *sde_enc;
  3523. struct msm_display_info *disp_info;
  3524. if (!drm_enc) {
  3525. SDE_ERROR("invalid encoder\n");
  3526. return false;
  3527. }
  3528. sde_enc = to_sde_encoder_virt(drm_enc);
  3529. disp_info = &sde_enc->disp_info;
  3530. return (disp_info->curr_panel_mode == mode);
  3531. }
  3532. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3533. {
  3534. struct sde_encoder_virt *sde_enc;
  3535. struct sde_encoder_phys *phys;
  3536. unsigned int i;
  3537. struct sde_hw_ctl *ctl;
  3538. if (!drm_enc) {
  3539. SDE_ERROR("invalid encoder\n");
  3540. return;
  3541. }
  3542. sde_enc = to_sde_encoder_virt(drm_enc);
  3543. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3544. phys = sde_enc->phys_encs[i];
  3545. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3546. sde_encoder_check_curr_mode(drm_enc,
  3547. MSM_DISPLAY_CMD_MODE)) {
  3548. ctl = phys->hw_ctl;
  3549. if (ctl->ops.trigger_pending)
  3550. /* update only for command mode primary ctl */
  3551. ctl->ops.trigger_pending(ctl);
  3552. }
  3553. }
  3554. sde_enc->idle_pc_restore = false;
  3555. }
  3556. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3557. {
  3558. struct sde_encoder_virt *sde_enc = container_of(work,
  3559. struct sde_encoder_virt, esd_trigger_work);
  3560. if (!sde_enc) {
  3561. SDE_ERROR("invalid sde encoder\n");
  3562. return;
  3563. }
  3564. sde_encoder_resource_control(&sde_enc->base,
  3565. SDE_ENC_RC_EVENT_KICKOFF);
  3566. }
  3567. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3568. {
  3569. struct sde_encoder_virt *sde_enc = container_of(work,
  3570. struct sde_encoder_virt, input_event_work);
  3571. if (!sde_enc) {
  3572. SDE_ERROR("invalid sde encoder\n");
  3573. return;
  3574. }
  3575. sde_encoder_resource_control(&sde_enc->base,
  3576. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3577. }
  3578. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3579. {
  3580. struct sde_encoder_virt *sde_enc = container_of(work,
  3581. struct sde_encoder_virt, early_wakeup_work);
  3582. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3583. if (!sde_kms)
  3584. return;
  3585. sde_vm_lock(sde_kms);
  3586. if (!sde_vm_owns_hw(sde_kms)) {
  3587. sde_vm_unlock(sde_kms);
  3588. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3589. DRMID(&sde_enc->base));
  3590. return;
  3591. }
  3592. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3593. sde_encoder_resource_control(&sde_enc->base,
  3594. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3595. SDE_ATRACE_END("encoder_early_wakeup");
  3596. sde_vm_unlock(sde_kms);
  3597. }
  3598. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3599. {
  3600. struct sde_encoder_virt *sde_enc = NULL;
  3601. struct msm_drm_thread *disp_thread = NULL;
  3602. struct msm_drm_private *priv = NULL;
  3603. priv = drm_enc->dev->dev_private;
  3604. sde_enc = to_sde_encoder_virt(drm_enc);
  3605. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3606. SDE_DEBUG_ENC(sde_enc,
  3607. "should only early wake up command mode display\n");
  3608. return;
  3609. }
  3610. if (!sde_enc->crtc || (sde_enc->crtc->index
  3611. >= ARRAY_SIZE(priv->event_thread))) {
  3612. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3613. sde_enc->crtc == NULL,
  3614. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3615. return;
  3616. }
  3617. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3618. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3619. kthread_queue_work(&disp_thread->worker,
  3620. &sde_enc->early_wakeup_work);
  3621. SDE_ATRACE_END("queue_early_wakeup_work");
  3622. }
  3623. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3624. {
  3625. static const uint64_t timeout_us = 50000;
  3626. static const uint64_t sleep_us = 20;
  3627. struct sde_encoder_virt *sde_enc;
  3628. ktime_t cur_ktime, exp_ktime;
  3629. uint32_t line_count, tmp, i;
  3630. if (!drm_enc) {
  3631. SDE_ERROR("invalid encoder\n");
  3632. return -EINVAL;
  3633. }
  3634. sde_enc = to_sde_encoder_virt(drm_enc);
  3635. if (!sde_enc->cur_master ||
  3636. !sde_enc->cur_master->ops.get_line_count) {
  3637. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3638. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3639. return -EINVAL;
  3640. }
  3641. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3642. line_count = sde_enc->cur_master->ops.get_line_count(
  3643. sde_enc->cur_master);
  3644. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3645. tmp = line_count;
  3646. line_count = sde_enc->cur_master->ops.get_line_count(
  3647. sde_enc->cur_master);
  3648. if (line_count < tmp) {
  3649. SDE_EVT32(DRMID(drm_enc), line_count);
  3650. return 0;
  3651. }
  3652. cur_ktime = ktime_get();
  3653. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3654. break;
  3655. usleep_range(sleep_us / 2, sleep_us);
  3656. }
  3657. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3658. return -ETIMEDOUT;
  3659. }
  3660. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3661. {
  3662. struct drm_encoder *drm_enc;
  3663. struct sde_rm_hw_iter rm_iter;
  3664. bool lm_valid = false;
  3665. bool intf_valid = false;
  3666. if (!phys_enc || !phys_enc->parent) {
  3667. SDE_ERROR("invalid encoder\n");
  3668. return -EINVAL;
  3669. }
  3670. drm_enc = phys_enc->parent;
  3671. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3672. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3673. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3674. phys_enc->has_intf_te)) {
  3675. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3676. SDE_HW_BLK_INTF);
  3677. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3678. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3679. if (!hw_intf)
  3680. continue;
  3681. if (phys_enc->hw_ctl->ops.update_bitmask)
  3682. phys_enc->hw_ctl->ops.update_bitmask(
  3683. phys_enc->hw_ctl,
  3684. SDE_HW_FLUSH_INTF,
  3685. hw_intf->idx, 1);
  3686. intf_valid = true;
  3687. }
  3688. if (!intf_valid) {
  3689. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3690. "intf not found to flush\n");
  3691. return -EFAULT;
  3692. }
  3693. } else {
  3694. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3695. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3696. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3697. if (!hw_lm)
  3698. continue;
  3699. /* update LM flush for HW without INTF TE */
  3700. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3701. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3702. phys_enc->hw_ctl,
  3703. hw_lm->idx, 1);
  3704. lm_valid = true;
  3705. }
  3706. if (!lm_valid) {
  3707. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3708. "lm not found to flush\n");
  3709. return -EFAULT;
  3710. }
  3711. }
  3712. return 0;
  3713. }
  3714. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3715. struct sde_encoder_virt *sde_enc)
  3716. {
  3717. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3718. struct sde_hw_mdp *mdptop = NULL;
  3719. sde_enc->dynamic_hdr_updated = false;
  3720. if (sde_enc->cur_master) {
  3721. mdptop = sde_enc->cur_master->hw_mdptop;
  3722. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3723. sde_enc->cur_master->connector);
  3724. }
  3725. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3726. return;
  3727. if (mdptop->ops.set_hdr_plus_metadata) {
  3728. sde_enc->dynamic_hdr_updated = true;
  3729. mdptop->ops.set_hdr_plus_metadata(
  3730. mdptop, dhdr_meta->dynamic_hdr_payload,
  3731. dhdr_meta->dynamic_hdr_payload_size,
  3732. sde_enc->cur_master->intf_idx == INTF_0 ?
  3733. 0 : 1);
  3734. }
  3735. }
  3736. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3737. {
  3738. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3739. struct sde_encoder_phys *phys;
  3740. int i;
  3741. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3742. phys = sde_enc->phys_encs[i];
  3743. if (phys && phys->ops.hw_reset)
  3744. phys->ops.hw_reset(phys);
  3745. }
  3746. }
  3747. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3748. struct sde_encoder_kickoff_params *params,
  3749. struct sde_encoder_virt *sde_enc,
  3750. struct sde_kms *sde_kms,
  3751. bool needs_hw_reset, bool is_cmd_mode)
  3752. {
  3753. int rc, ret = 0;
  3754. /* if any phys needs reset, reset all phys, in-order */
  3755. if (needs_hw_reset)
  3756. sde_encoder_needs_hw_reset(drm_enc);
  3757. _sde_encoder_update_master(drm_enc, params);
  3758. _sde_encoder_update_roi(drm_enc);
  3759. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3760. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3761. if (rc) {
  3762. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3763. sde_enc->cur_master->connector->base.id, rc);
  3764. ret = rc;
  3765. }
  3766. }
  3767. if (sde_enc->cur_master &&
  3768. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3769. !sde_enc->cur_master->cont_splash_enabled)) {
  3770. rc = sde_encoder_dce_setup(sde_enc, params);
  3771. if (rc) {
  3772. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3773. ret = rc;
  3774. }
  3775. }
  3776. sde_encoder_dce_flush(sde_enc);
  3777. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3778. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3779. sde_enc->cur_master, sde_kms->qdss_enabled);
  3780. return ret;
  3781. }
  3782. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3783. struct sde_encoder_kickoff_params *params)
  3784. {
  3785. struct sde_encoder_virt *sde_enc;
  3786. struct sde_encoder_phys *phys, *cur_master;
  3787. struct sde_kms *sde_kms = NULL;
  3788. struct sde_crtc *sde_crtc;
  3789. bool needs_hw_reset = false, is_cmd_mode;
  3790. int i, rc, ret = 0;
  3791. struct msm_display_info *disp_info;
  3792. if (!drm_enc || !params || !drm_enc->dev ||
  3793. !drm_enc->dev->dev_private) {
  3794. SDE_ERROR("invalid args\n");
  3795. return -EINVAL;
  3796. }
  3797. sde_enc = to_sde_encoder_virt(drm_enc);
  3798. sde_kms = sde_encoder_get_kms(drm_enc);
  3799. if (!sde_kms)
  3800. return -EINVAL;
  3801. disp_info = &sde_enc->disp_info;
  3802. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3803. SDE_DEBUG_ENC(sde_enc, "\n");
  3804. SDE_EVT32(DRMID(drm_enc));
  3805. cur_master = sde_enc->cur_master;
  3806. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3807. if (cur_master && cur_master->connector)
  3808. sde_enc->frame_trigger_mode =
  3809. sde_connector_get_property(cur_master->connector->state,
  3810. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3811. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3812. /* prepare for next kickoff, may include waiting on previous kickoff */
  3813. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3814. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3815. phys = sde_enc->phys_encs[i];
  3816. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3817. params->recovery_events_enabled =
  3818. sde_enc->recovery_events_enabled;
  3819. if (phys) {
  3820. if (phys->ops.prepare_for_kickoff) {
  3821. rc = phys->ops.prepare_for_kickoff(
  3822. phys, params);
  3823. if (rc)
  3824. ret = rc;
  3825. }
  3826. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3827. needs_hw_reset = true;
  3828. _sde_encoder_setup_dither(phys);
  3829. if (sde_enc->cur_master &&
  3830. sde_connector_is_qsync_updated(
  3831. sde_enc->cur_master->connector))
  3832. _helper_flush_qsync(phys);
  3833. }
  3834. }
  3835. if (is_cmd_mode && sde_enc->cur_master &&
  3836. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3837. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3838. _sde_encoder_update_rsc_client(drm_enc, true);
  3839. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3840. if (rc) {
  3841. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3842. ret = rc;
  3843. goto end;
  3844. }
  3845. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3846. needs_hw_reset, is_cmd_mode);
  3847. end:
  3848. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3849. return ret;
  3850. }
  3851. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3852. {
  3853. struct sde_encoder_virt *sde_enc;
  3854. struct sde_encoder_phys *phys;
  3855. struct sde_kms *sde_kms;
  3856. unsigned int i;
  3857. if (!drm_enc) {
  3858. SDE_ERROR("invalid encoder\n");
  3859. return;
  3860. }
  3861. SDE_ATRACE_BEGIN("encoder_kickoff");
  3862. sde_enc = to_sde_encoder_virt(drm_enc);
  3863. SDE_DEBUG_ENC(sde_enc, "\n");
  3864. if (sde_enc->delay_kickoff) {
  3865. u32 loop_count = 20;
  3866. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3867. for (i = 0; i < loop_count; i++) {
  3868. usleep_range(sleep, sleep * 2);
  3869. if (!sde_enc->delay_kickoff)
  3870. break;
  3871. }
  3872. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3873. }
  3874. /* update txq for any output retire hw-fence (wb-path) */
  3875. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3876. if (sde_enc->cur_master)
  3877. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3878. /* All phys encs are ready to go, trigger the kickoff */
  3879. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3880. /* allow phys encs to handle any post-kickoff business */
  3881. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3882. phys = sde_enc->phys_encs[i];
  3883. if (phys && phys->ops.handle_post_kickoff)
  3884. phys->ops.handle_post_kickoff(phys);
  3885. }
  3886. if (sde_enc->autorefresh_solver_disable &&
  3887. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3888. _sde_encoder_update_rsc_client(drm_enc, true);
  3889. SDE_ATRACE_END("encoder_kickoff");
  3890. }
  3891. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3892. struct sde_hw_pp_vsync_info *info)
  3893. {
  3894. struct sde_encoder_virt *sde_enc;
  3895. struct sde_encoder_phys *phys;
  3896. int i, ret;
  3897. if (!drm_enc || !info)
  3898. return;
  3899. sde_enc = to_sde_encoder_virt(drm_enc);
  3900. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3901. phys = sde_enc->phys_encs[i];
  3902. if (phys && phys->hw_intf && phys->hw_pp
  3903. && phys->hw_intf->ops.get_vsync_info) {
  3904. ret = phys->hw_intf->ops.get_vsync_info(
  3905. phys->hw_intf, &info[i]);
  3906. if (!ret) {
  3907. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3908. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3909. }
  3910. }
  3911. }
  3912. }
  3913. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3914. u32 *transfer_time_us)
  3915. {
  3916. struct sde_encoder_virt *sde_enc;
  3917. struct msm_mode_info *info;
  3918. if (!drm_enc || !transfer_time_us) {
  3919. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3920. !transfer_time_us);
  3921. return;
  3922. }
  3923. sde_enc = to_sde_encoder_virt(drm_enc);
  3924. info = &sde_enc->mode_info;
  3925. *transfer_time_us = info->mdp_transfer_time_us;
  3926. }
  3927. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3928. {
  3929. struct drm_encoder *src_enc = drm_enc;
  3930. struct sde_encoder_virt *sde_enc;
  3931. struct sde_kms *sde_kms;
  3932. u32 fps;
  3933. if (!drm_enc) {
  3934. SDE_ERROR("invalid encoder\n");
  3935. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3936. }
  3937. sde_kms = sde_encoder_get_kms(drm_enc);
  3938. if (!sde_kms)
  3939. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3940. if (sde_encoder_in_clone_mode(drm_enc))
  3941. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3942. if (!src_enc)
  3943. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3944. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3945. return MAX_KICKOFF_TIMEOUT_MS;
  3946. sde_enc = to_sde_encoder_virt(src_enc);
  3947. fps = sde_enc->mode_info.frame_rate;
  3948. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3949. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3950. else
  3951. return (SEC_TO_MILLI_SEC / fps) * 2;
  3952. }
  3953. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3954. {
  3955. struct sde_encoder_virt *sde_enc;
  3956. struct sde_encoder_phys *master;
  3957. bool is_vid_mode;
  3958. if (!drm_enc)
  3959. return -EINVAL;
  3960. sde_enc = to_sde_encoder_virt(drm_enc);
  3961. master = sde_enc->cur_master;
  3962. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3963. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3964. return -ENODATA;
  3965. if (!master->hw_intf->ops.get_avr_status)
  3966. return -EOPNOTSUPP;
  3967. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3968. }
  3969. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3970. struct drm_framebuffer *fb)
  3971. {
  3972. struct drm_encoder *drm_enc;
  3973. struct sde_hw_mixer_cfg mixer;
  3974. struct sde_rm_hw_iter lm_iter;
  3975. bool lm_valid = false;
  3976. if (!phys_enc || !phys_enc->parent) {
  3977. SDE_ERROR("invalid encoder\n");
  3978. return -EINVAL;
  3979. }
  3980. drm_enc = phys_enc->parent;
  3981. memset(&mixer, 0, sizeof(mixer));
  3982. /* reset associated CTL/LMs */
  3983. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3984. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3985. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3986. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3987. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3988. if (!hw_lm)
  3989. continue;
  3990. /* need to flush LM to remove it */
  3991. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3992. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3993. phys_enc->hw_ctl,
  3994. hw_lm->idx, 1);
  3995. if (fb) {
  3996. /* assume a single LM if targeting a frame buffer */
  3997. if (lm_valid)
  3998. continue;
  3999. mixer.out_height = fb->height;
  4000. mixer.out_width = fb->width;
  4001. if (hw_lm->ops.setup_mixer_out)
  4002. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4003. }
  4004. lm_valid = true;
  4005. /* only enable border color on LM */
  4006. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4007. phys_enc->hw_ctl->ops.setup_blendstage(
  4008. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4009. }
  4010. if (!lm_valid) {
  4011. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4012. return -EFAULT;
  4013. }
  4014. return 0;
  4015. }
  4016. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4017. {
  4018. struct sde_encoder_virt *sde_enc;
  4019. struct sde_encoder_phys *phys;
  4020. int i, rc = 0, ret = 0;
  4021. struct sde_hw_ctl *ctl;
  4022. if (!drm_enc) {
  4023. SDE_ERROR("invalid encoder\n");
  4024. return -EINVAL;
  4025. }
  4026. sde_enc = to_sde_encoder_virt(drm_enc);
  4027. /* update the qsync parameters for the current frame */
  4028. if (sde_enc->cur_master)
  4029. sde_connector_set_qsync_params(
  4030. sde_enc->cur_master->connector);
  4031. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4032. phys = sde_enc->phys_encs[i];
  4033. if (phys && phys->ops.prepare_commit)
  4034. phys->ops.prepare_commit(phys);
  4035. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4036. ret = -ETIMEDOUT;
  4037. if (phys && phys->hw_ctl) {
  4038. ctl = phys->hw_ctl;
  4039. /*
  4040. * avoid clearing the pending flush during the first
  4041. * frame update after idle power collpase as the
  4042. * restore path would have updated the pending flush
  4043. */
  4044. if (!sde_enc->idle_pc_restore &&
  4045. ctl->ops.clear_pending_flush)
  4046. ctl->ops.clear_pending_flush(ctl);
  4047. }
  4048. }
  4049. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4050. rc = sde_connector_prepare_commit(
  4051. sde_enc->cur_master->connector);
  4052. if (rc)
  4053. SDE_ERROR_ENC(sde_enc,
  4054. "prepare commit failed conn %d rc %d\n",
  4055. sde_enc->cur_master->connector->base.id,
  4056. rc);
  4057. }
  4058. return ret;
  4059. }
  4060. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4061. bool enable, u32 frame_count)
  4062. {
  4063. if (!phys_enc)
  4064. return;
  4065. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4066. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4067. enable, frame_count);
  4068. }
  4069. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4070. bool nonblock, u32 *misr_value)
  4071. {
  4072. if (!phys_enc)
  4073. return -EINVAL;
  4074. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4075. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4076. nonblock, misr_value) : -ENOTSUPP;
  4077. }
  4078. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4079. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4080. {
  4081. struct sde_encoder_virt *sde_enc;
  4082. int i;
  4083. if (!s || !s->private)
  4084. return -EINVAL;
  4085. sde_enc = s->private;
  4086. mutex_lock(&sde_enc->enc_lock);
  4087. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4088. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4089. if (!phys)
  4090. continue;
  4091. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4092. phys->intf_idx - INTF_0,
  4093. atomic_read(&phys->vsync_cnt),
  4094. atomic_read(&phys->underrun_cnt));
  4095. switch (phys->intf_mode) {
  4096. case INTF_MODE_VIDEO:
  4097. seq_puts(s, "mode: video\n");
  4098. break;
  4099. case INTF_MODE_CMD:
  4100. seq_puts(s, "mode: command\n");
  4101. break;
  4102. case INTF_MODE_WB_BLOCK:
  4103. seq_puts(s, "mode: wb block\n");
  4104. break;
  4105. case INTF_MODE_WB_LINE:
  4106. seq_puts(s, "mode: wb line\n");
  4107. break;
  4108. default:
  4109. seq_puts(s, "mode: ???\n");
  4110. break;
  4111. }
  4112. }
  4113. mutex_unlock(&sde_enc->enc_lock);
  4114. return 0;
  4115. }
  4116. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4117. struct file *file)
  4118. {
  4119. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4120. }
  4121. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4122. const char __user *user_buf, size_t count, loff_t *ppos)
  4123. {
  4124. struct sde_encoder_virt *sde_enc;
  4125. char buf[MISR_BUFF_SIZE + 1];
  4126. size_t buff_copy;
  4127. u32 frame_count, enable;
  4128. struct sde_kms *sde_kms = NULL;
  4129. struct drm_encoder *drm_enc;
  4130. if (!file || !file->private_data)
  4131. return -EINVAL;
  4132. sde_enc = file->private_data;
  4133. if (!sde_enc)
  4134. return -EINVAL;
  4135. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4136. if (!sde_kms)
  4137. return -EINVAL;
  4138. drm_enc = &sde_enc->base;
  4139. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4140. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4141. return -ENOTSUPP;
  4142. }
  4143. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4144. if (copy_from_user(buf, user_buf, buff_copy))
  4145. return -EINVAL;
  4146. buf[buff_copy] = 0; /* end of string */
  4147. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4148. return -EINVAL;
  4149. atomic_set(&sde_enc->misr_enable, enable);
  4150. sde_enc->misr_reconfigure = true;
  4151. sde_enc->misr_frame_count = frame_count;
  4152. return count;
  4153. }
  4154. static ssize_t _sde_encoder_misr_read(struct file *file,
  4155. char __user *user_buff, size_t count, loff_t *ppos)
  4156. {
  4157. struct sde_encoder_virt *sde_enc;
  4158. struct sde_kms *sde_kms = NULL;
  4159. struct drm_encoder *drm_enc;
  4160. int i = 0, len = 0;
  4161. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4162. int rc;
  4163. if (*ppos)
  4164. return 0;
  4165. if (!file || !file->private_data)
  4166. return -EINVAL;
  4167. sde_enc = file->private_data;
  4168. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4169. if (!sde_kms)
  4170. return -EINVAL;
  4171. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4172. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4173. return -ENOTSUPP;
  4174. }
  4175. drm_enc = &sde_enc->base;
  4176. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4177. if (rc < 0) {
  4178. SDE_ERROR("failed to enable power resource %d\n", rc);
  4179. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4180. return rc;
  4181. }
  4182. sde_vm_lock(sde_kms);
  4183. if (!sde_vm_owns_hw(sde_kms)) {
  4184. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4185. rc = -EOPNOTSUPP;
  4186. goto end;
  4187. }
  4188. if (!atomic_read(&sde_enc->misr_enable)) {
  4189. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4190. "disabled\n");
  4191. goto buff_check;
  4192. }
  4193. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4194. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4195. u32 misr_value = 0;
  4196. if (!phys || !phys->ops.collect_misr) {
  4197. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4198. "invalid\n");
  4199. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4200. continue;
  4201. }
  4202. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4203. if (rc) {
  4204. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4205. "invalid\n");
  4206. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4207. rc);
  4208. continue;
  4209. } else {
  4210. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4211. "Intf idx:%d\n",
  4212. phys->intf_idx - INTF_0);
  4213. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4214. "0x%x\n", misr_value);
  4215. }
  4216. }
  4217. buff_check:
  4218. if (count <= len) {
  4219. len = 0;
  4220. goto end;
  4221. }
  4222. if (copy_to_user(user_buff, buf, len)) {
  4223. len = -EFAULT;
  4224. goto end;
  4225. }
  4226. *ppos += len; /* increase offset */
  4227. end:
  4228. sde_vm_unlock(sde_kms);
  4229. pm_runtime_put_sync(drm_enc->dev->dev);
  4230. return len;
  4231. }
  4232. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4233. {
  4234. struct sde_encoder_virt *sde_enc;
  4235. struct sde_kms *sde_kms;
  4236. int i;
  4237. static const struct file_operations debugfs_status_fops = {
  4238. .open = _sde_encoder_debugfs_status_open,
  4239. .read = seq_read,
  4240. .llseek = seq_lseek,
  4241. .release = single_release,
  4242. };
  4243. static const struct file_operations debugfs_misr_fops = {
  4244. .open = simple_open,
  4245. .read = _sde_encoder_misr_read,
  4246. .write = _sde_encoder_misr_setup,
  4247. };
  4248. char name[SDE_NAME_SIZE];
  4249. if (!drm_enc) {
  4250. SDE_ERROR("invalid encoder\n");
  4251. return -EINVAL;
  4252. }
  4253. sde_enc = to_sde_encoder_virt(drm_enc);
  4254. sde_kms = sde_encoder_get_kms(drm_enc);
  4255. if (!sde_kms) {
  4256. SDE_ERROR("invalid sde_kms\n");
  4257. return -EINVAL;
  4258. }
  4259. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4260. /* create overall sub-directory for the encoder */
  4261. sde_enc->debugfs_root = debugfs_create_dir(name,
  4262. drm_enc->dev->primary->debugfs_root);
  4263. if (!sde_enc->debugfs_root)
  4264. return -ENOMEM;
  4265. /* don't error check these */
  4266. debugfs_create_file("status", 0400,
  4267. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4268. debugfs_create_file("misr_data", 0600,
  4269. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4270. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4271. &sde_enc->idle_pc_enabled);
  4272. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4273. &sde_enc->frame_trigger_mode);
  4274. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4275. if (sde_enc->phys_encs[i] &&
  4276. sde_enc->phys_encs[i]->ops.late_register)
  4277. sde_enc->phys_encs[i]->ops.late_register(
  4278. sde_enc->phys_encs[i],
  4279. sde_enc->debugfs_root);
  4280. return 0;
  4281. }
  4282. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4283. {
  4284. struct sde_encoder_virt *sde_enc;
  4285. if (!drm_enc)
  4286. return;
  4287. sde_enc = to_sde_encoder_virt(drm_enc);
  4288. debugfs_remove_recursive(sde_enc->debugfs_root);
  4289. }
  4290. #else
  4291. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4292. {
  4293. return 0;
  4294. }
  4295. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4296. {
  4297. }
  4298. #endif /* CONFIG_DEBUG_FS */
  4299. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4300. {
  4301. return _sde_encoder_init_debugfs(encoder);
  4302. }
  4303. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4304. {
  4305. _sde_encoder_destroy_debugfs(encoder);
  4306. }
  4307. static int sde_encoder_virt_add_phys_encs(
  4308. struct msm_display_info *disp_info,
  4309. struct sde_encoder_virt *sde_enc,
  4310. struct sde_enc_phys_init_params *params)
  4311. {
  4312. struct sde_encoder_phys *enc = NULL;
  4313. u32 display_caps = disp_info->capabilities;
  4314. SDE_DEBUG_ENC(sde_enc, "\n");
  4315. /*
  4316. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4317. * in this function, check up-front.
  4318. */
  4319. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4320. ARRAY_SIZE(sde_enc->phys_encs)) {
  4321. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4322. sde_enc->num_phys_encs);
  4323. return -EINVAL;
  4324. }
  4325. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4326. enc = sde_encoder_phys_vid_init(params);
  4327. if (IS_ERR_OR_NULL(enc)) {
  4328. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4329. PTR_ERR(enc));
  4330. return !enc ? -EINVAL : PTR_ERR(enc);
  4331. }
  4332. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4333. }
  4334. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4335. enc = sde_encoder_phys_cmd_init(params);
  4336. if (IS_ERR_OR_NULL(enc)) {
  4337. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4338. PTR_ERR(enc));
  4339. return !enc ? -EINVAL : PTR_ERR(enc);
  4340. }
  4341. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4342. }
  4343. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4344. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4345. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4346. else
  4347. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4348. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4349. ++sde_enc->num_phys_encs;
  4350. return 0;
  4351. }
  4352. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4353. struct sde_enc_phys_init_params *params)
  4354. {
  4355. struct sde_encoder_phys *enc = NULL;
  4356. if (!sde_enc) {
  4357. SDE_ERROR("invalid encoder\n");
  4358. return -EINVAL;
  4359. }
  4360. SDE_DEBUG_ENC(sde_enc, "\n");
  4361. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4362. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4363. sde_enc->num_phys_encs);
  4364. return -EINVAL;
  4365. }
  4366. enc = sde_encoder_phys_wb_init(params);
  4367. if (IS_ERR_OR_NULL(enc)) {
  4368. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4369. PTR_ERR(enc));
  4370. return !enc ? -EINVAL : PTR_ERR(enc);
  4371. }
  4372. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4373. ++sde_enc->num_phys_encs;
  4374. return 0;
  4375. }
  4376. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4377. struct sde_kms *sde_kms,
  4378. struct msm_display_info *disp_info,
  4379. int *drm_enc_mode)
  4380. {
  4381. int ret = 0;
  4382. int i = 0;
  4383. enum sde_intf_type intf_type;
  4384. struct sde_encoder_virt_ops parent_ops = {
  4385. sde_encoder_vblank_callback,
  4386. sde_encoder_underrun_callback,
  4387. sde_encoder_frame_done_callback,
  4388. _sde_encoder_get_qsync_fps_callback,
  4389. };
  4390. struct sde_enc_phys_init_params phys_params;
  4391. if (!sde_enc || !sde_kms) {
  4392. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4393. !sde_enc, !sde_kms);
  4394. return -EINVAL;
  4395. }
  4396. memset(&phys_params, 0, sizeof(phys_params));
  4397. phys_params.sde_kms = sde_kms;
  4398. phys_params.parent = &sde_enc->base;
  4399. phys_params.parent_ops = parent_ops;
  4400. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4401. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4402. SDE_DEBUG("\n");
  4403. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4404. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4405. intf_type = INTF_DSI;
  4406. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4407. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4408. intf_type = INTF_HDMI;
  4409. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4410. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4411. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4412. else
  4413. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4414. intf_type = INTF_DP;
  4415. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4416. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4417. intf_type = INTF_WB;
  4418. } else {
  4419. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4420. return -EINVAL;
  4421. }
  4422. WARN_ON(disp_info->num_of_h_tiles < 1);
  4423. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4424. sde_enc->te_source = disp_info->te_source;
  4425. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4426. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4427. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4428. sde_kms->catalog->features);
  4429. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4430. sde_kms->catalog->features);
  4431. mutex_lock(&sde_enc->enc_lock);
  4432. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4433. /*
  4434. * Left-most tile is at index 0, content is controller id
  4435. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4436. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4437. */
  4438. u32 controller_id = disp_info->h_tile_instance[i];
  4439. if (disp_info->num_of_h_tiles > 1) {
  4440. if (i == 0)
  4441. phys_params.split_role = ENC_ROLE_MASTER;
  4442. else
  4443. phys_params.split_role = ENC_ROLE_SLAVE;
  4444. } else {
  4445. phys_params.split_role = ENC_ROLE_SOLO;
  4446. }
  4447. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4448. i, controller_id, phys_params.split_role);
  4449. if (intf_type == INTF_WB) {
  4450. phys_params.intf_idx = INTF_MAX;
  4451. phys_params.wb_idx = sde_encoder_get_wb(
  4452. sde_kms->catalog,
  4453. intf_type, controller_id);
  4454. if (phys_params.wb_idx == WB_MAX) {
  4455. SDE_ERROR_ENC(sde_enc,
  4456. "could not get wb: type %d, id %d\n",
  4457. intf_type, controller_id);
  4458. ret = -EINVAL;
  4459. }
  4460. } else {
  4461. phys_params.wb_idx = WB_MAX;
  4462. phys_params.intf_idx = sde_encoder_get_intf(
  4463. sde_kms->catalog, intf_type,
  4464. controller_id);
  4465. if (phys_params.intf_idx == INTF_MAX) {
  4466. SDE_ERROR_ENC(sde_enc,
  4467. "could not get wb: type %d, id %d\n",
  4468. intf_type, controller_id);
  4469. ret = -EINVAL;
  4470. }
  4471. }
  4472. if (!ret) {
  4473. if (intf_type == INTF_WB)
  4474. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4475. &phys_params);
  4476. else
  4477. ret = sde_encoder_virt_add_phys_encs(
  4478. disp_info,
  4479. sde_enc,
  4480. &phys_params);
  4481. if (ret)
  4482. SDE_ERROR_ENC(sde_enc,
  4483. "failed to add phys encs\n");
  4484. }
  4485. }
  4486. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4487. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4488. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4489. if (vid_phys) {
  4490. atomic_set(&vid_phys->vsync_cnt, 0);
  4491. atomic_set(&vid_phys->underrun_cnt, 0);
  4492. }
  4493. if (cmd_phys) {
  4494. atomic_set(&cmd_phys->vsync_cnt, 0);
  4495. atomic_set(&cmd_phys->underrun_cnt, 0);
  4496. }
  4497. }
  4498. mutex_unlock(&sde_enc->enc_lock);
  4499. return ret;
  4500. }
  4501. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4502. .mode_set = sde_encoder_virt_mode_set,
  4503. .disable = sde_encoder_virt_disable,
  4504. .enable = sde_encoder_virt_enable,
  4505. .atomic_check = sde_encoder_virt_atomic_check,
  4506. };
  4507. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4508. .destroy = sde_encoder_destroy,
  4509. .late_register = sde_encoder_late_register,
  4510. .early_unregister = sde_encoder_early_unregister,
  4511. };
  4512. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4513. {
  4514. struct msm_drm_private *priv = dev->dev_private;
  4515. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4516. struct drm_encoder *drm_enc = NULL;
  4517. struct sde_encoder_virt *sde_enc = NULL;
  4518. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4519. char name[SDE_NAME_SIZE];
  4520. int ret = 0, i, intf_index = INTF_MAX;
  4521. struct sde_encoder_phys *phys = NULL;
  4522. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4523. if (!sde_enc) {
  4524. ret = -ENOMEM;
  4525. goto fail;
  4526. }
  4527. mutex_init(&sde_enc->enc_lock);
  4528. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4529. &drm_enc_mode);
  4530. if (ret)
  4531. goto fail;
  4532. sde_enc->cur_master = NULL;
  4533. spin_lock_init(&sde_enc->enc_spinlock);
  4534. mutex_init(&sde_enc->vblank_ctl_lock);
  4535. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4536. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4537. drm_enc = &sde_enc->base;
  4538. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4539. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4540. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4541. phys = sde_enc->phys_encs[i];
  4542. if (!phys)
  4543. continue;
  4544. if (phys->ops.is_master && phys->ops.is_master(phys))
  4545. intf_index = phys->intf_idx - INTF_0;
  4546. }
  4547. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4548. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4549. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4550. SDE_RSC_PRIMARY_DISP_CLIENT :
  4551. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4552. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4553. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4554. PTR_ERR(sde_enc->rsc_client));
  4555. sde_enc->rsc_client = NULL;
  4556. }
  4557. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4558. sde_enc->input_event_enabled) {
  4559. ret = _sde_encoder_input_handler(sde_enc);
  4560. if (ret)
  4561. SDE_ERROR(
  4562. "input handler registration failed, rc = %d\n", ret);
  4563. }
  4564. /* Keep posted start as default configuration in driver
  4565. if SBLUT is supported on target. Do not allow HAL to
  4566. override driver's default frame trigger mode.
  4567. */
  4568. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4569. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4570. mutex_init(&sde_enc->rc_lock);
  4571. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4572. sde_encoder_off_work);
  4573. sde_enc->vblank_enabled = false;
  4574. sde_enc->qdss_status = false;
  4575. kthread_init_work(&sde_enc->input_event_work,
  4576. sde_encoder_input_event_work_handler);
  4577. kthread_init_work(&sde_enc->early_wakeup_work,
  4578. sde_encoder_early_wakeup_work_handler);
  4579. kthread_init_work(&sde_enc->esd_trigger_work,
  4580. sde_encoder_esd_trigger_work_handler);
  4581. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4582. SDE_DEBUG_ENC(sde_enc, "created\n");
  4583. return drm_enc;
  4584. fail:
  4585. SDE_ERROR("failed to create encoder\n");
  4586. if (drm_enc)
  4587. sde_encoder_destroy(drm_enc);
  4588. return ERR_PTR(ret);
  4589. }
  4590. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4591. enum msm_event_wait event)
  4592. {
  4593. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4594. struct sde_encoder_virt *sde_enc = NULL;
  4595. int i, ret = 0;
  4596. char atrace_buf[32];
  4597. if (!drm_enc) {
  4598. SDE_ERROR("invalid encoder\n");
  4599. return -EINVAL;
  4600. }
  4601. sde_enc = to_sde_encoder_virt(drm_enc);
  4602. SDE_DEBUG_ENC(sde_enc, "\n");
  4603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4605. switch (event) {
  4606. case MSM_ENC_COMMIT_DONE:
  4607. fn_wait = phys->ops.wait_for_commit_done;
  4608. break;
  4609. case MSM_ENC_TX_COMPLETE:
  4610. fn_wait = phys->ops.wait_for_tx_complete;
  4611. break;
  4612. case MSM_ENC_VBLANK:
  4613. fn_wait = phys->ops.wait_for_vblank;
  4614. break;
  4615. case MSM_ENC_ACTIVE_REGION:
  4616. fn_wait = phys->ops.wait_for_active;
  4617. break;
  4618. default:
  4619. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4620. event);
  4621. return -EINVAL;
  4622. }
  4623. if (phys && fn_wait) {
  4624. snprintf(atrace_buf, sizeof(atrace_buf),
  4625. "wait_completion_event_%d", event);
  4626. SDE_ATRACE_BEGIN(atrace_buf);
  4627. ret = fn_wait(phys);
  4628. SDE_ATRACE_END(atrace_buf);
  4629. if (ret) {
  4630. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4631. sde_enc->disp_info.intf_type, event, i, ret);
  4632. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4633. i, ret, SDE_EVTLOG_ERROR);
  4634. return ret;
  4635. }
  4636. }
  4637. }
  4638. return ret;
  4639. }
  4640. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4641. u64 *l_bound, u64 *u_bound)
  4642. {
  4643. struct sde_encoder_virt *sde_enc;
  4644. u64 jitter_ns, frametime_ns;
  4645. struct msm_mode_info *info;
  4646. if (!drm_enc) {
  4647. SDE_ERROR("invalid encoder\n");
  4648. return;
  4649. }
  4650. sde_enc = to_sde_encoder_virt(drm_enc);
  4651. info = &sde_enc->mode_info;
  4652. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4653. jitter_ns = info->jitter_numer * frametime_ns;
  4654. do_div(jitter_ns, info->jitter_denom * 100);
  4655. *l_bound = frametime_ns - jitter_ns;
  4656. *u_bound = frametime_ns + jitter_ns;
  4657. }
  4658. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4659. {
  4660. struct sde_encoder_virt *sde_enc;
  4661. if (!drm_enc) {
  4662. SDE_ERROR("invalid encoder\n");
  4663. return 0;
  4664. }
  4665. sde_enc = to_sde_encoder_virt(drm_enc);
  4666. return sde_enc->mode_info.frame_rate;
  4667. }
  4668. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4669. {
  4670. struct sde_encoder_virt *sde_enc = NULL;
  4671. int i;
  4672. if (!encoder) {
  4673. SDE_ERROR("invalid encoder\n");
  4674. return INTF_MODE_NONE;
  4675. }
  4676. sde_enc = to_sde_encoder_virt(encoder);
  4677. if (sde_enc->cur_master)
  4678. return sde_enc->cur_master->intf_mode;
  4679. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4680. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4681. if (phys)
  4682. return phys->intf_mode;
  4683. }
  4684. return INTF_MODE_NONE;
  4685. }
  4686. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4687. {
  4688. struct sde_encoder_virt *sde_enc = NULL;
  4689. struct sde_encoder_phys *phys;
  4690. if (!encoder) {
  4691. SDE_ERROR("invalid encoder\n");
  4692. return 0;
  4693. }
  4694. sde_enc = to_sde_encoder_virt(encoder);
  4695. phys = sde_enc->cur_master;
  4696. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4697. }
  4698. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4699. ktime_t *tvblank)
  4700. {
  4701. struct sde_encoder_virt *sde_enc = NULL;
  4702. struct sde_encoder_phys *phys;
  4703. if (!encoder) {
  4704. SDE_ERROR("invalid encoder\n");
  4705. return false;
  4706. }
  4707. sde_enc = to_sde_encoder_virt(encoder);
  4708. phys = sde_enc->cur_master;
  4709. if (!phys)
  4710. return false;
  4711. *tvblank = phys->last_vsync_timestamp;
  4712. return *tvblank ? true : false;
  4713. }
  4714. static void _sde_encoder_cache_hw_res_cont_splash(
  4715. struct drm_encoder *encoder,
  4716. struct sde_kms *sde_kms)
  4717. {
  4718. int i, idx;
  4719. struct sde_encoder_virt *sde_enc;
  4720. struct sde_encoder_phys *phys_enc;
  4721. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4722. sde_enc = to_sde_encoder_virt(encoder);
  4723. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4724. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4725. sde_enc->hw_pp[i] = NULL;
  4726. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4727. break;
  4728. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4729. }
  4730. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4731. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4732. sde_enc->hw_dsc[i] = NULL;
  4733. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4734. break;
  4735. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4736. }
  4737. /*
  4738. * If we have multiple phys encoders with one controller, make
  4739. * sure to populate the controller pointer in both phys encoders.
  4740. */
  4741. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4742. phys_enc = sde_enc->phys_encs[idx];
  4743. phys_enc->hw_ctl = NULL;
  4744. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4745. SDE_HW_BLK_CTL);
  4746. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4747. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4748. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4749. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4750. phys_enc->intf_idx, phys_enc->hw_ctl);
  4751. }
  4752. }
  4753. }
  4754. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4755. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4756. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4757. phys->hw_intf = NULL;
  4758. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4759. break;
  4760. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4761. }
  4762. }
  4763. /**
  4764. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4765. * device bootup when cont_splash is enabled
  4766. * @drm_enc: Pointer to drm encoder structure
  4767. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4768. * @enable: boolean indicates enable or displae state of splash
  4769. * @Return: true if successful in updating the encoder structure
  4770. */
  4771. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4772. struct sde_splash_display *splash_display, bool enable)
  4773. {
  4774. struct sde_encoder_virt *sde_enc;
  4775. struct msm_drm_private *priv;
  4776. struct sde_kms *sde_kms;
  4777. struct drm_connector *conn = NULL;
  4778. struct sde_connector *sde_conn = NULL;
  4779. struct sde_connector_state *sde_conn_state = NULL;
  4780. struct drm_display_mode *drm_mode = NULL;
  4781. struct sde_encoder_phys *phys_enc;
  4782. struct drm_bridge *bridge;
  4783. int ret = 0, i;
  4784. struct msm_sub_mode sub_mode;
  4785. if (!encoder) {
  4786. SDE_ERROR("invalid drm enc\n");
  4787. return -EINVAL;
  4788. }
  4789. sde_enc = to_sde_encoder_virt(encoder);
  4790. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4791. if (!sde_kms) {
  4792. SDE_ERROR("invalid sde_kms\n");
  4793. return -EINVAL;
  4794. }
  4795. priv = encoder->dev->dev_private;
  4796. if (!priv->num_connectors) {
  4797. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4798. return -EINVAL;
  4799. }
  4800. SDE_DEBUG_ENC(sde_enc,
  4801. "num of connectors: %d\n", priv->num_connectors);
  4802. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4803. if (!enable) {
  4804. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4805. phys_enc = sde_enc->phys_encs[i];
  4806. if (phys_enc)
  4807. phys_enc->cont_splash_enabled = false;
  4808. }
  4809. return ret;
  4810. }
  4811. if (!splash_display) {
  4812. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4813. return -EINVAL;
  4814. }
  4815. for (i = 0; i < priv->num_connectors; i++) {
  4816. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4817. priv->connectors[i]->base.id);
  4818. sde_conn = to_sde_connector(priv->connectors[i]);
  4819. if (!sde_conn->encoder) {
  4820. SDE_DEBUG_ENC(sde_enc,
  4821. "encoder not attached to connector\n");
  4822. continue;
  4823. }
  4824. if (sde_conn->encoder->base.id
  4825. == encoder->base.id) {
  4826. conn = (priv->connectors[i]);
  4827. break;
  4828. }
  4829. }
  4830. if (!conn || !conn->state) {
  4831. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4832. return -EINVAL;
  4833. }
  4834. sde_conn_state = to_sde_connector_state(conn->state);
  4835. if (!sde_conn->ops.get_mode_info) {
  4836. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4837. return -EINVAL;
  4838. }
  4839. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4840. MSM_DISPLAY_DSC_MODE_DISABLED;
  4841. drm_mode = &encoder->crtc->state->adjusted_mode;
  4842. ret = sde_connector_get_mode_info(&sde_conn->base,
  4843. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4844. if (ret) {
  4845. SDE_ERROR_ENC(sde_enc,
  4846. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4847. return ret;
  4848. }
  4849. if (sde_conn->encoder) {
  4850. conn->state->best_encoder = sde_conn->encoder;
  4851. SDE_DEBUG_ENC(sde_enc,
  4852. "configured cstate->best_encoder to ID = %d\n",
  4853. conn->state->best_encoder->base.id);
  4854. } else {
  4855. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4856. conn->base.id);
  4857. }
  4858. sde_enc->crtc = encoder->crtc;
  4859. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4860. conn->state, false);
  4861. if (ret) {
  4862. SDE_ERROR_ENC(sde_enc,
  4863. "failed to reserve hw resources, %d\n", ret);
  4864. return ret;
  4865. }
  4866. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4867. sde_connector_get_topology_name(conn));
  4868. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4869. drm_mode->hdisplay, drm_mode->vdisplay);
  4870. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4871. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4872. if (bridge) {
  4873. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4874. /*
  4875. * For cont-splash use case, we update the mode
  4876. * configurations manually. This will skip the
  4877. * usually mode set call when actual frame is
  4878. * pushed from framework. The bridge needs to
  4879. * be updated with the current drm mode by
  4880. * calling the bridge mode set ops.
  4881. */
  4882. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4883. } else {
  4884. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4885. }
  4886. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4887. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4888. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4889. if (!phys) {
  4890. SDE_ERROR_ENC(sde_enc,
  4891. "phys encoders not initialized\n");
  4892. return -EINVAL;
  4893. }
  4894. /* update connector for master and slave phys encoders */
  4895. phys->connector = conn;
  4896. phys->cont_splash_enabled = true;
  4897. phys->hw_pp = sde_enc->hw_pp[i];
  4898. if (phys->ops.cont_splash_mode_set)
  4899. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4900. if (phys->ops.is_master && phys->ops.is_master(phys))
  4901. sde_enc->cur_master = phys;
  4902. }
  4903. return ret;
  4904. }
  4905. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4906. bool skip_pre_kickoff)
  4907. {
  4908. struct msm_drm_thread *event_thread = NULL;
  4909. struct msm_drm_private *priv = NULL;
  4910. struct sde_encoder_virt *sde_enc = NULL;
  4911. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4912. SDE_ERROR("invalid parameters\n");
  4913. return -EINVAL;
  4914. }
  4915. priv = enc->dev->dev_private;
  4916. sde_enc = to_sde_encoder_virt(enc);
  4917. if (!sde_enc->crtc || (sde_enc->crtc->index
  4918. >= ARRAY_SIZE(priv->event_thread))) {
  4919. SDE_DEBUG_ENC(sde_enc,
  4920. "invalid cached CRTC: %d or crtc index: %d\n",
  4921. sde_enc->crtc == NULL,
  4922. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4923. return -EINVAL;
  4924. }
  4925. SDE_EVT32_VERBOSE(DRMID(enc));
  4926. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4927. if (!skip_pre_kickoff) {
  4928. sde_enc->delay_kickoff = true;
  4929. kthread_queue_work(&event_thread->worker,
  4930. &sde_enc->esd_trigger_work);
  4931. kthread_flush_work(&sde_enc->esd_trigger_work);
  4932. }
  4933. /*
  4934. * panel may stop generating te signal (vsync) during esd failure. rsc
  4935. * hardware may hang without vsync. Avoid rsc hang by generating the
  4936. * vsync from watchdog timer instead of panel.
  4937. */
  4938. sde_encoder_helper_switch_vsync(enc, true);
  4939. if (!skip_pre_kickoff) {
  4940. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4941. sde_enc->delay_kickoff = false;
  4942. }
  4943. return 0;
  4944. }
  4945. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4946. {
  4947. struct sde_encoder_virt *sde_enc;
  4948. if (!encoder) {
  4949. SDE_ERROR("invalid drm enc\n");
  4950. return false;
  4951. }
  4952. sde_enc = to_sde_encoder_virt(encoder);
  4953. return sde_enc->recovery_events_enabled;
  4954. }
  4955. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4956. {
  4957. struct sde_encoder_virt *sde_enc;
  4958. if (!encoder) {
  4959. SDE_ERROR("invalid drm enc\n");
  4960. return;
  4961. }
  4962. sde_enc = to_sde_encoder_virt(encoder);
  4963. sde_enc->recovery_events_enabled = true;
  4964. }
  4965. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4966. {
  4967. struct sde_kms *sde_kms;
  4968. struct drm_connector *conn;
  4969. struct sde_connector_state *conn_state;
  4970. if (!drm_enc)
  4971. return false;
  4972. sde_kms = sde_encoder_get_kms(drm_enc);
  4973. if (!sde_kms)
  4974. return false;
  4975. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4976. if (!conn || !conn->state)
  4977. return false;
  4978. conn_state = to_sde_connector_state(conn->state);
  4979. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4980. }
  4981. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4982. {
  4983. struct drm_encoder *drm_enc;
  4984. struct sde_encoder_virt *sde_enc;
  4985. struct sde_encoder_phys *cur_master;
  4986. struct sde_hw_ctl *hw_ctl = NULL;
  4987. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  4988. goto exit;
  4989. /* get encoder to find the hw_ctl for this connector */
  4990. drm_enc = c_conn->encoder;
  4991. if (!drm_enc)
  4992. goto exit;
  4993. sde_enc = to_sde_encoder_virt(drm_enc);
  4994. cur_master = sde_enc->phys_encs[0];
  4995. if (!cur_master || !cur_master->hw_ctl)
  4996. goto exit;
  4997. hw_ctl = cur_master->hw_ctl;
  4998. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  4999. exit:
  5000. return hw_ctl;
  5001. }
  5002. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5003. {
  5004. struct sde_encoder_virt *sde_enc;
  5005. struct sde_encoder_phys *phys_enc;
  5006. u32 i;
  5007. sde_enc = to_sde_encoder_virt(drm_enc);
  5008. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5009. {
  5010. phys_enc = sde_enc->phys_encs[i];
  5011. if(phys_enc && phys_enc->ops.add_to_minidump)
  5012. phys_enc->ops.add_to_minidump(phys_enc);
  5013. phys_enc = sde_enc->phys_cmd_encs[i];
  5014. if(phys_enc && phys_enc->ops.add_to_minidump)
  5015. phys_enc->ops.add_to_minidump(phys_enc);
  5016. phys_enc = sde_enc->phys_vid_encs[i];
  5017. if(phys_enc && phys_enc->ops.add_to_minidump)
  5018. phys_enc->ops.add_to_minidump(phys_enc);
  5019. }
  5020. }
  5021. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5022. {
  5023. struct drm_event event;
  5024. struct drm_connector *connector;
  5025. struct sde_connector *c_conn = NULL;
  5026. struct sde_connector_state *c_state = NULL;
  5027. struct sde_encoder_virt *sde_enc = NULL;
  5028. struct sde_encoder_phys *phys = NULL;
  5029. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5030. int rc = 0, i = 0;
  5031. bool misr_updated = false, roi_updated = false;
  5032. struct msm_roi_list *prev_roi, *c_state_roi;
  5033. if (!drm_enc)
  5034. return;
  5035. sde_enc = to_sde_encoder_virt(drm_enc);
  5036. if (!atomic_read(&sde_enc->misr_enable)) {
  5037. SDE_DEBUG("MISR is disabled\n");
  5038. return;
  5039. }
  5040. connector = sde_enc->cur_master->connector;
  5041. if (!connector)
  5042. return;
  5043. c_conn = to_sde_connector(connector);
  5044. c_state = to_sde_connector_state(connector->state);
  5045. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5046. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5047. phys = sde_enc->phys_encs[i];
  5048. if (!phys || !phys->ops.collect_misr) {
  5049. SDE_DEBUG("invalid misr ops\n", i);
  5050. continue;
  5051. }
  5052. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5053. if (rc) {
  5054. SDE_ERROR("failed to collect misr %d\n", rc);
  5055. return;
  5056. }
  5057. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5058. }
  5059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5060. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5061. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5062. misr_updated = true;
  5063. }
  5064. }
  5065. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5066. c_state_roi = &c_state->rois;
  5067. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5068. roi_updated = true;
  5069. } else {
  5070. for (i = 0; i < prev_roi->num_rects; i++) {
  5071. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5072. roi_updated = true;
  5073. }
  5074. }
  5075. if (roi_updated)
  5076. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5077. if (misr_updated || roi_updated) {
  5078. event.type = DRM_EVENT_MISR_SIGN;
  5079. event.length = sizeof(c_conn->previous_misr_sign);
  5080. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5081. (u8 *)&c_conn->previous_misr_sign);
  5082. }
  5083. }