swr-mstr-ctrl.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/of.h>
  18. #include <linux/debugfs.h>
  19. #include <linux/uaccess.h>
  20. #include <soc/soundwire.h>
  21. #include <soc/swr-common.h>
  22. #include <linux/regmap.h>
  23. #include <dsp/msm-audio-event-notify.h>
  24. #include "swrm_registers.h"
  25. #include "swr-mstr-ctrl.h"
  26. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  27. #define SWRM_SYS_SUSPEND_WAIT 1
  28. #define SWRM_DSD_PARAMS_PORT 4
  29. #define SWR_BROADCAST_CMD_ID 0x0F
  30. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  31. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  32. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  33. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  34. #define SWR_INVALID_PARAM 0xFF
  35. #define SWR_HSTOP_MAX_VAL 0xF
  36. #define SWR_HSTART_MIN_VAL 0x0
  37. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  38. /* pm runtime auto suspend timer in msecs */
  39. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  40. module_param(auto_suspend_timer, int, 0664);
  41. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  42. enum {
  43. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  44. SWR_ATTACHED_OK, /* Device is attached */
  45. SWR_ALERT, /* Device alters master for any interrupts */
  46. SWR_RESERVED, /* Reserved */
  47. };
  48. enum {
  49. MASTER_ID_WSA = 1,
  50. MASTER_ID_RX,
  51. MASTER_ID_TX
  52. };
  53. enum {
  54. ENABLE_PENDING,
  55. DISABLE_PENDING
  56. };
  57. #define TRUE 1
  58. #define FALSE 0
  59. #define SWRM_MAX_PORT_REG 120
  60. #define SWRM_MAX_INIT_REG 11
  61. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  62. #define SWR_MSTR_START_REG_ADDR 0x00
  63. #define SWR_MSTR_MAX_BUF_LEN 32
  64. #define BYTES_PER_LINE 12
  65. #define SWR_MSTR_RD_BUF_LEN 8
  66. #define SWR_MSTR_WR_BUF_LEN 32
  67. #define MAX_FIFO_RD_FAIL_RETRY 3
  68. static struct swr_mstr_ctrl *dbgswrm;
  69. static struct dentry *debugfs_swrm_dent;
  70. static struct dentry *debugfs_peek;
  71. static struct dentry *debugfs_poke;
  72. static struct dentry *debugfs_reg_dump;
  73. static unsigned int read_data;
  74. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  75. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  76. static bool swrm_is_msm_variant(int val)
  77. {
  78. return (val == SWRM_VERSION_1_3);
  79. }
  80. static int swrm_debug_open(struct inode *inode, struct file *file)
  81. {
  82. file->private_data = inode->i_private;
  83. return 0;
  84. }
  85. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  86. {
  87. char *token;
  88. int base, cnt;
  89. token = strsep(&buf, " ");
  90. for (cnt = 0; cnt < num_of_par; cnt++) {
  91. if (token) {
  92. if ((token[1] == 'x') || (token[1] == 'X'))
  93. base = 16;
  94. else
  95. base = 10;
  96. if (kstrtou32(token, base, &param1[cnt]) != 0)
  97. return -EINVAL;
  98. token = strsep(&buf, " ");
  99. } else
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  105. loff_t *ppos)
  106. {
  107. int i, reg_val, len;
  108. ssize_t total = 0;
  109. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  110. if (!ubuf || !ppos)
  111. return 0;
  112. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  113. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  114. reg_val = dbgswrm->read(dbgswrm->handle, i);
  115. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  116. if ((total + len) >= count - 1)
  117. break;
  118. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  119. pr_err("%s: fail to copy reg dump\n", __func__);
  120. total = -EFAULT;
  121. goto copy_err;
  122. }
  123. *ppos += len;
  124. total += len;
  125. }
  126. copy_err:
  127. return total;
  128. }
  129. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  130. size_t count, loff_t *ppos)
  131. {
  132. char lbuf[SWR_MSTR_RD_BUF_LEN];
  133. char *access_str;
  134. ssize_t ret_cnt;
  135. if (!count || !file || !ppos || !ubuf)
  136. return -EINVAL;
  137. access_str = file->private_data;
  138. if (*ppos < 0)
  139. return -EINVAL;
  140. if (!strcmp(access_str, "swrm_peek")) {
  141. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  142. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  143. strnlen(lbuf, 7));
  144. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  145. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  146. } else {
  147. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  148. ret_cnt = -EPERM;
  149. }
  150. return ret_cnt;
  151. }
  152. static ssize_t swrm_debug_write(struct file *filp,
  153. const char __user *ubuf, size_t cnt, loff_t *ppos)
  154. {
  155. char lbuf[SWR_MSTR_WR_BUF_LEN];
  156. int rc;
  157. u32 param[5];
  158. char *access_str;
  159. if (!filp || !ppos || !ubuf)
  160. return -EINVAL;
  161. access_str = filp->private_data;
  162. if (cnt > sizeof(lbuf) - 1)
  163. return -EINVAL;
  164. rc = copy_from_user(lbuf, ubuf, cnt);
  165. if (rc)
  166. return -EFAULT;
  167. lbuf[cnt] = '\0';
  168. if (!strcmp(access_str, "swrm_poke")) {
  169. /* write */
  170. rc = get_parameters(lbuf, param, 2);
  171. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  172. (param[1] <= 0xFFFFFFFF) &&
  173. (rc == 0))
  174. rc = dbgswrm->write(dbgswrm->handle, param[0],
  175. param[1]);
  176. else
  177. rc = -EINVAL;
  178. } else if (!strcmp(access_str, "swrm_peek")) {
  179. /* read */
  180. rc = get_parameters(lbuf, param, 1);
  181. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  182. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  183. else
  184. rc = -EINVAL;
  185. }
  186. if (rc == 0)
  187. rc = cnt;
  188. else
  189. pr_err("%s: rc = %d\n", __func__, rc);
  190. return rc;
  191. }
  192. static const struct file_operations swrm_debug_ops = {
  193. .open = swrm_debug_open,
  194. .write = swrm_debug_write,
  195. .read = swrm_debug_read,
  196. };
  197. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  198. {
  199. int ret = 0;
  200. if (!swrm->clk || !swrm->handle)
  201. return -EINVAL;
  202. mutex_lock(&swrm->clklock);
  203. if (enable) {
  204. if (!swrm->dev_up)
  205. goto exit;
  206. swrm->clk_ref_count++;
  207. if (swrm->clk_ref_count == 1) {
  208. ret = swrm->clk(swrm->handle, true);
  209. if (ret) {
  210. dev_err(swrm->dev,
  211. "%s: clock enable req failed",
  212. __func__);
  213. --swrm->clk_ref_count;
  214. }
  215. }
  216. } else if (--swrm->clk_ref_count == 0) {
  217. swrm->clk(swrm->handle, false);
  218. complete(&swrm->clk_off_complete);
  219. }
  220. if (swrm->clk_ref_count < 0) {
  221. pr_err("%s: swrm clk count mismatch\n", __func__);
  222. swrm->clk_ref_count = 0;
  223. }
  224. exit:
  225. mutex_unlock(&swrm->clklock);
  226. return ret;
  227. }
  228. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  229. u16 reg, u32 *value)
  230. {
  231. u32 temp = (u32)(*value);
  232. int ret = 0;
  233. mutex_lock(&swrm->devlock);
  234. if (!swrm->dev_up)
  235. goto err;
  236. ret = swrm_clk_request(swrm, TRUE);
  237. if (ret) {
  238. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  239. __func__);
  240. goto err;
  241. }
  242. iowrite32(temp, swrm->swrm_dig_base + reg);
  243. swrm_clk_request(swrm, FALSE);
  244. err:
  245. mutex_unlock(&swrm->devlock);
  246. return ret;
  247. }
  248. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  249. u16 reg, u32 *value)
  250. {
  251. u32 temp = 0;
  252. int ret = 0;
  253. mutex_lock(&swrm->devlock);
  254. if (!swrm->dev_up)
  255. goto err;
  256. ret = swrm_clk_request(swrm, TRUE);
  257. if (ret) {
  258. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  259. __func__);
  260. goto err;
  261. }
  262. temp = ioread32(swrm->swrm_dig_base + reg);
  263. *value = temp;
  264. swrm_clk_request(swrm, FALSE);
  265. err:
  266. mutex_unlock(&swrm->devlock);
  267. return ret;
  268. }
  269. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  270. {
  271. u32 val = 0;
  272. if (swrm->read)
  273. val = swrm->read(swrm->handle, reg_addr);
  274. else
  275. swrm_ahb_read(swrm, reg_addr, &val);
  276. return val;
  277. }
  278. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  279. {
  280. if (swrm->write)
  281. swrm->write(swrm->handle, reg_addr, val);
  282. else
  283. swrm_ahb_write(swrm, reg_addr, &val);
  284. }
  285. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  286. u32 *val, unsigned int length)
  287. {
  288. int i = 0;
  289. if (swrm->bulk_write)
  290. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  291. else {
  292. mutex_lock(&swrm->iolock);
  293. for (i = 0; i < length; i++) {
  294. /* wait for FIFO WR command to complete to avoid overflow */
  295. usleep_range(100, 105);
  296. swr_master_write(swrm, reg_addr[i], val[i]);
  297. }
  298. mutex_unlock(&swrm->iolock);
  299. }
  300. return 0;
  301. }
  302. static bool swrm_is_port_en(struct swr_master *mstr)
  303. {
  304. return !!(mstr->num_port);
  305. }
  306. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  307. struct port_params *params)
  308. {
  309. u8 i;
  310. struct port_params *config = params;
  311. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  312. /* wsa uses single frame structure for all configurations */
  313. if (!swrm->mport_cfg[i].port_en)
  314. continue;
  315. swrm->mport_cfg[i].sinterval = config[i].si;
  316. swrm->mport_cfg[i].offset1 = config[i].off1;
  317. swrm->mport_cfg[i].offset2 = config[i].off2;
  318. swrm->mport_cfg[i].hstart = config[i].hstart;
  319. swrm->mport_cfg[i].hstop = config[i].hstop;
  320. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  321. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  322. swrm->mport_cfg[i].word_length = config[i].wd_len;
  323. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  324. }
  325. }
  326. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  327. {
  328. struct port_params *params;
  329. u32 usecase = 0;
  330. /* TODO - Send usecase information to avoid checking for master_id */
  331. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  332. (swrm->master_id == MASTER_ID_RX))
  333. usecase = 1;
  334. params = swrm->port_param[usecase];
  335. copy_port_tables(swrm, params);
  336. return 0;
  337. }
  338. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  339. u8 *mstr_ch_mask, u8 mstr_prt_type,
  340. u8 slv_port_id)
  341. {
  342. int i, j;
  343. *mstr_port_id = 0;
  344. for (i = 1; i <= swrm->num_ports; i++) {
  345. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  346. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  347. goto found;
  348. }
  349. }
  350. found:
  351. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  352. dev_err(swrm->dev, "%s: port type not supported by master\n",
  353. __func__);
  354. return -EINVAL;
  355. }
  356. /* id 0 corresponds to master port 1 */
  357. *mstr_port_id = i - 1;
  358. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  359. return 0;
  360. }
  361. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  362. u8 dev_addr, u16 reg_addr)
  363. {
  364. u32 val;
  365. u8 id = *cmd_id;
  366. if (id != SWR_BROADCAST_CMD_ID) {
  367. if (id < 14)
  368. id += 1;
  369. else
  370. id = 0;
  371. *cmd_id = id;
  372. }
  373. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  374. return val;
  375. }
  376. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  377. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  378. u32 len)
  379. {
  380. u32 val;
  381. u32 retry_attempt = 0;
  382. mutex_lock(&swrm->iolock);
  383. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  384. /* wait for FIFO RD to complete to avoid overflow */
  385. usleep_range(100, 105);
  386. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  387. /* wait for FIFO RD CMD complete to avoid overflow */
  388. usleep_range(250, 255);
  389. retry_read:
  390. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  391. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  392. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  393. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  394. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  395. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  396. /* wait 500 us before retry on fifo read failure */
  397. usleep_range(500, 505);
  398. retry_attempt++;
  399. goto retry_read;
  400. } else {
  401. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  402. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  403. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  404. dev_addr, *cmd_data);
  405. dev_err_ratelimited(swrm->dev,
  406. "%s: failed to read fifo\n", __func__);
  407. }
  408. }
  409. mutex_unlock(&swrm->iolock);
  410. return 0;
  411. }
  412. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  413. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  414. {
  415. u32 val;
  416. int ret = 0;
  417. mutex_lock(&swrm->iolock);
  418. if (!cmd_id)
  419. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  420. dev_addr, reg_addr);
  421. else
  422. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  423. dev_addr, reg_addr);
  424. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  425. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  426. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  427. /* wait for FIFO WR command to complete to avoid overflow */
  428. usleep_range(250, 255);
  429. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  430. if (cmd_id == 0xF) {
  431. /*
  432. * sleep for 10ms for MSM soundwire variant to allow broadcast
  433. * command to complete.
  434. */
  435. if (swrm_is_msm_variant(swrm->version))
  436. usleep_range(10000, 10100);
  437. else
  438. wait_for_completion_timeout(&swrm->broadcast,
  439. (2 * HZ/10));
  440. }
  441. mutex_unlock(&swrm->iolock);
  442. return ret;
  443. }
  444. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  445. void *buf, u32 len)
  446. {
  447. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  448. int ret = 0;
  449. int val;
  450. u8 *reg_val = (u8 *)buf;
  451. if (!swrm) {
  452. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  453. return -EINVAL;
  454. }
  455. if (!dev_num) {
  456. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  457. return -EINVAL;
  458. }
  459. mutex_lock(&swrm->devlock);
  460. if (!swrm->dev_up) {
  461. mutex_unlock(&swrm->devlock);
  462. return 0;
  463. }
  464. mutex_unlock(&swrm->devlock);
  465. pm_runtime_get_sync(swrm->dev);
  466. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  467. if (!ret)
  468. *reg_val = (u8)val;
  469. pm_runtime_put_autosuspend(swrm->dev);
  470. pm_runtime_mark_last_busy(swrm->dev);
  471. return ret;
  472. }
  473. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  474. const void *buf)
  475. {
  476. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  477. int ret = 0;
  478. u8 reg_val = *(u8 *)buf;
  479. if (!swrm) {
  480. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  481. return -EINVAL;
  482. }
  483. if (!dev_num) {
  484. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  485. return -EINVAL;
  486. }
  487. mutex_lock(&swrm->devlock);
  488. if (!swrm->dev_up) {
  489. mutex_unlock(&swrm->devlock);
  490. return 0;
  491. }
  492. mutex_unlock(&swrm->devlock);
  493. pm_runtime_get_sync(swrm->dev);
  494. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  495. pm_runtime_put_autosuspend(swrm->dev);
  496. pm_runtime_mark_last_busy(swrm->dev);
  497. return ret;
  498. }
  499. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  500. const void *buf, size_t len)
  501. {
  502. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  503. int ret = 0;
  504. int i;
  505. u32 *val;
  506. u32 *swr_fifo_reg;
  507. if (!swrm || !swrm->handle) {
  508. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  509. return -EINVAL;
  510. }
  511. if (len <= 0)
  512. return -EINVAL;
  513. mutex_lock(&swrm->devlock);
  514. if (!swrm->dev_up) {
  515. mutex_unlock(&swrm->devlock);
  516. return 0;
  517. }
  518. mutex_unlock(&swrm->devlock);
  519. pm_runtime_get_sync(swrm->dev);
  520. if (dev_num) {
  521. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  522. if (!swr_fifo_reg) {
  523. ret = -ENOMEM;
  524. goto err;
  525. }
  526. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  527. if (!val) {
  528. ret = -ENOMEM;
  529. goto mem_fail;
  530. }
  531. for (i = 0; i < len; i++) {
  532. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  533. ((u8 *)buf)[i],
  534. dev_num,
  535. ((u16 *)reg)[i]);
  536. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  537. }
  538. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  539. if (ret) {
  540. dev_err(&master->dev, "%s: bulk write failed\n",
  541. __func__);
  542. ret = -EINVAL;
  543. }
  544. } else {
  545. dev_err(&master->dev,
  546. "%s: No support of Bulk write for master regs\n",
  547. __func__);
  548. ret = -EINVAL;
  549. goto err;
  550. }
  551. kfree(val);
  552. mem_fail:
  553. kfree(swr_fifo_reg);
  554. err:
  555. pm_runtime_put_autosuspend(swrm->dev);
  556. pm_runtime_mark_last_busy(swrm->dev);
  557. return ret;
  558. }
  559. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  560. {
  561. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  562. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  563. }
  564. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  565. u8 row, u8 col)
  566. {
  567. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  568. SWRS_SCP_FRAME_CTRL_BANK(bank));
  569. }
  570. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  571. u8 slv_port, u8 dev_num)
  572. {
  573. struct swr_port_info *port_req = NULL;
  574. list_for_each_entry(port_req, &mport->port_req_list, list) {
  575. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  576. if ((port_req->slave_port_id == slv_port)
  577. && (port_req->dev_num == dev_num))
  578. return port_req;
  579. }
  580. return NULL;
  581. }
  582. static bool swrm_remove_from_group(struct swr_master *master)
  583. {
  584. struct swr_device *swr_dev;
  585. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  586. bool is_removed = false;
  587. if (!swrm)
  588. goto end;
  589. mutex_lock(&swrm->mlock);
  590. if ((swrm->num_rx_chs > 1) &&
  591. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  592. list_for_each_entry(swr_dev, &master->devices,
  593. dev_list) {
  594. swr_dev->group_id = SWR_GROUP_NONE;
  595. master->gr_sid = 0;
  596. }
  597. is_removed = true;
  598. }
  599. mutex_unlock(&swrm->mlock);
  600. end:
  601. return is_removed;
  602. }
  603. static void swrm_disable_ports(struct swr_master *master,
  604. u8 bank)
  605. {
  606. u32 value;
  607. struct swr_port_info *port_req;
  608. int i;
  609. struct swrm_mports *mport;
  610. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  611. if (!swrm) {
  612. pr_err("%s: swrm is null\n", __func__);
  613. return;
  614. }
  615. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  616. master->num_port);
  617. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  618. mport = &(swrm->mport_cfg[i]);
  619. if (!mport->port_en)
  620. continue;
  621. list_for_each_entry(port_req, &mport->port_req_list, list) {
  622. /* skip ports with no change req's*/
  623. if (port_req->req_ch == port_req->ch_en)
  624. continue;
  625. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  626. port_req->dev_num, 0x00,
  627. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  628. bank));
  629. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  630. __func__, i,
  631. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  632. }
  633. value = ((mport->req_ch)
  634. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  635. value |= ((mport->offset2)
  636. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  637. value |= ((mport->offset1)
  638. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  639. value |= mport->sinterval;
  640. swr_master_write(swrm,
  641. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  642. value);
  643. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  644. __func__, i,
  645. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  646. }
  647. }
  648. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  649. {
  650. struct swr_port_info *port_req, *next;
  651. int i;
  652. struct swrm_mports *mport;
  653. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  654. if (!swrm) {
  655. pr_err("%s: swrm is null\n", __func__);
  656. return;
  657. }
  658. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  659. master->num_port);
  660. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  661. mport = &(swrm->mport_cfg[i]);
  662. list_for_each_entry_safe(port_req, next,
  663. &mport->port_req_list, list) {
  664. /* skip ports without new ch req */
  665. if (port_req->ch_en == port_req->req_ch)
  666. continue;
  667. /* remove new ch req's*/
  668. port_req->ch_en = port_req->req_ch;
  669. /* If no streams enabled on port, remove the port req */
  670. if (port_req->ch_en == 0) {
  671. list_del(&port_req->list);
  672. kfree(port_req);
  673. }
  674. }
  675. /* remove new ch req's on mport*/
  676. mport->ch_en = mport->req_ch;
  677. if (!(mport->ch_en)) {
  678. mport->port_en = false;
  679. master->port_en_mask &= ~i;
  680. }
  681. }
  682. }
  683. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  684. {
  685. u32 value, slv_id;
  686. struct swr_port_info *port_req;
  687. int i;
  688. struct swrm_mports *mport;
  689. u32 reg[SWRM_MAX_PORT_REG];
  690. u32 val[SWRM_MAX_PORT_REG];
  691. int len = 0;
  692. u8 hparams;
  693. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  694. if (!swrm) {
  695. pr_err("%s: swrm is null\n", __func__);
  696. return;
  697. }
  698. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  699. master->num_port);
  700. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  701. mport = &(swrm->mport_cfg[i]);
  702. if (!mport->port_en)
  703. continue;
  704. list_for_each_entry(port_req, &mport->port_req_list, list) {
  705. slv_id = port_req->slave_port_id;
  706. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  707. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  708. port_req->dev_num, 0x00,
  709. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  710. bank));
  711. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  712. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  713. port_req->dev_num, 0x00,
  714. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  715. bank));
  716. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  717. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  718. port_req->dev_num, 0x00,
  719. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  720. bank));
  721. if (mport->offset2 != SWR_INVALID_PARAM) {
  722. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  723. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  724. port_req->dev_num, 0x00,
  725. SWRS_DP_OFFSET_CONTROL_2_BANK(
  726. slv_id, bank));
  727. }
  728. if (mport->hstart != SWR_INVALID_PARAM
  729. && mport->hstop != SWR_INVALID_PARAM) {
  730. hparams = (mport->hstart << 4) | mport->hstop;
  731. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  732. val[len++] = SWR_REG_VAL_PACK(hparams,
  733. port_req->dev_num, 0x00,
  734. SWRS_DP_HCONTROL_BANK(slv_id,
  735. bank));
  736. }
  737. if (mport->word_length != SWR_INVALID_PARAM) {
  738. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  739. val[len++] =
  740. SWR_REG_VAL_PACK(mport->word_length,
  741. port_req->dev_num, 0x00,
  742. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  743. }
  744. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  745. && swrm->master_id != MASTER_ID_WSA) {
  746. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  747. val[len++] =
  748. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  749. port_req->dev_num, 0x00,
  750. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  751. bank));
  752. }
  753. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  754. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  755. val[len++] =
  756. SWR_REG_VAL_PACK(mport->blk_grp_count,
  757. port_req->dev_num, 0x00,
  758. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  759. bank));
  760. }
  761. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  762. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  763. val[len++] =
  764. SWR_REG_VAL_PACK(mport->lane_ctrl,
  765. port_req->dev_num, 0x00,
  766. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  767. bank));
  768. }
  769. port_req->ch_en = port_req->req_ch;
  770. }
  771. value = ((mport->req_ch)
  772. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  773. if (mport->offset2 != SWR_INVALID_PARAM)
  774. value |= ((mport->offset2)
  775. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  776. value |= ((mport->offset1)
  777. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  778. value |= mport->sinterval;
  779. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  780. val[len++] = value;
  781. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  782. __func__, i,
  783. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  784. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  785. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  786. val[len++] = mport->lane_ctrl;
  787. }
  788. if (mport->word_length != SWR_INVALID_PARAM) {
  789. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  790. val[len++] = mport->word_length;
  791. }
  792. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  793. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  794. val[len++] = mport->blk_grp_count;
  795. }
  796. if (mport->hstart != SWR_INVALID_PARAM
  797. && mport->hstop != SWR_INVALID_PARAM) {
  798. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  799. hparams = (mport->hstop << 4) | mport->hstart;
  800. val[len++] = hparams;
  801. } else {
  802. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  803. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  804. val[len++] = hparams;
  805. }
  806. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  807. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  808. val[len++] = mport->blk_pack_mode;
  809. }
  810. mport->ch_en = mport->req_ch;
  811. }
  812. swr_master_bulk_write(swrm, reg, val, len);
  813. }
  814. static void swrm_apply_port_config(struct swr_master *master)
  815. {
  816. u8 bank;
  817. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  818. if (!swrm) {
  819. pr_err("%s: Invalid handle to swr controller\n",
  820. __func__);
  821. return;
  822. }
  823. bank = get_inactive_bank_num(swrm);
  824. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  825. __func__, bank, master->num_port);
  826. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  827. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  828. swrm_copy_data_port_config(master, bank);
  829. }
  830. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  831. {
  832. u8 bank;
  833. u32 value, n_row, n_col;
  834. int ret;
  835. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  836. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  837. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  838. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  839. u8 inactive_bank;
  840. if (!swrm) {
  841. pr_err("%s: swrm is null\n", __func__);
  842. return -EFAULT;
  843. }
  844. mutex_lock(&swrm->mlock);
  845. bank = get_inactive_bank_num(swrm);
  846. if (enable) {
  847. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  848. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  849. __func__);
  850. goto exit;
  851. }
  852. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  853. ret = swrm_get_port_config(swrm);
  854. if (ret) {
  855. /* cannot accommodate ports */
  856. swrm_cleanup_disabled_port_reqs(master);
  857. mutex_unlock(&swrm->mlock);
  858. return -EINVAL;
  859. }
  860. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  861. SWRM_INTERRUPT_STATUS_MASK);
  862. /* apply the new port config*/
  863. swrm_apply_port_config(master);
  864. } else {
  865. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  866. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  867. __func__);
  868. goto exit;
  869. }
  870. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  871. swrm_disable_ports(master, bank);
  872. }
  873. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  874. __func__, enable, swrm->num_cfg_devs);
  875. if (enable) {
  876. /* set col = 16 */
  877. n_col = SWR_MAX_COL;
  878. } else {
  879. /*
  880. * Do not change to col = 2 if there are still active ports
  881. */
  882. if (!master->num_port)
  883. n_col = SWR_MIN_COL;
  884. else
  885. n_col = SWR_MAX_COL;
  886. }
  887. /* Use default 50 * x, frame shape. Change based on mclk */
  888. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  889. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  890. n_col ? 16 : 2);
  891. n_row = SWR_ROW_64;
  892. } else {
  893. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  894. n_col ? 16 : 2);
  895. n_row = SWR_ROW_50;
  896. }
  897. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  898. value &= (~mask);
  899. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  900. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  901. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  902. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  903. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  904. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  905. enable_bank_switch(swrm, bank, n_row, n_col);
  906. inactive_bank = bank ? 0 : 1;
  907. if (enable)
  908. swrm_copy_data_port_config(master, inactive_bank);
  909. else {
  910. swrm_disable_ports(master, inactive_bank);
  911. swrm_cleanup_disabled_port_reqs(master);
  912. }
  913. if (!swrm_is_port_en(master)) {
  914. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  915. __func__);
  916. pm_runtime_mark_last_busy(swrm->dev);
  917. pm_runtime_put_autosuspend(swrm->dev);
  918. }
  919. exit:
  920. mutex_unlock(&swrm->mlock);
  921. return 0;
  922. }
  923. static int swrm_connect_port(struct swr_master *master,
  924. struct swr_params *portinfo)
  925. {
  926. int i;
  927. struct swr_port_info *port_req;
  928. int ret = 0;
  929. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  930. struct swrm_mports *mport;
  931. u8 mstr_port_id, mstr_ch_msk;
  932. dev_dbg(&master->dev, "%s: enter\n", __func__);
  933. if (!portinfo)
  934. return -EINVAL;
  935. if (!swrm) {
  936. dev_err(&master->dev,
  937. "%s: Invalid handle to swr controller\n",
  938. __func__);
  939. return -EINVAL;
  940. }
  941. mutex_lock(&swrm->mlock);
  942. mutex_lock(&swrm->devlock);
  943. if (!swrm->dev_up) {
  944. mutex_unlock(&swrm->devlock);
  945. mutex_unlock(&swrm->mlock);
  946. return -EINVAL;
  947. }
  948. mutex_unlock(&swrm->devlock);
  949. if (!swrm_is_port_en(master))
  950. pm_runtime_get_sync(swrm->dev);
  951. for (i = 0; i < portinfo->num_port; i++) {
  952. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  953. portinfo->port_type[i],
  954. portinfo->port_id[i]);
  955. if (ret) {
  956. dev_err(&master->dev,
  957. "%s: mstr portid for slv port %d not found\n",
  958. __func__, portinfo->port_id[i]);
  959. goto port_fail;
  960. }
  961. mport = &(swrm->mport_cfg[mstr_port_id]);
  962. /* get port req */
  963. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  964. portinfo->dev_num);
  965. if (!port_req) {
  966. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  967. __func__, portinfo->port_id[i],
  968. portinfo->dev_num);
  969. port_req = kzalloc(sizeof(struct swr_port_info),
  970. GFP_KERNEL);
  971. if (!port_req) {
  972. ret = -ENOMEM;
  973. goto mem_fail;
  974. }
  975. port_req->dev_num = portinfo->dev_num;
  976. port_req->slave_port_id = portinfo->port_id[i];
  977. port_req->num_ch = portinfo->num_ch[i];
  978. port_req->ch_rate = portinfo->ch_rate[i];
  979. port_req->ch_en = 0;
  980. port_req->master_port_id = mstr_port_id;
  981. list_add(&port_req->list, &mport->port_req_list);
  982. }
  983. port_req->req_ch |= portinfo->ch_en[i];
  984. dev_dbg(&master->dev,
  985. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  986. __func__, port_req->master_port_id,
  987. port_req->slave_port_id, port_req->ch_rate,
  988. port_req->num_ch);
  989. /* Put the port req on master port */
  990. mport = &(swrm->mport_cfg[mstr_port_id]);
  991. mport->port_en = true;
  992. mport->req_ch |= mstr_ch_msk;
  993. master->port_en_mask |= (1 << mstr_port_id);
  994. }
  995. master->num_port += portinfo->num_port;
  996. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  997. swr_port_response(master, portinfo->tid);
  998. mutex_unlock(&swrm->mlock);
  999. return 0;
  1000. port_fail:
  1001. mem_fail:
  1002. /* cleanup port reqs in error condition */
  1003. swrm_cleanup_disabled_port_reqs(master);
  1004. mutex_unlock(&swrm->mlock);
  1005. return ret;
  1006. }
  1007. static int swrm_disconnect_port(struct swr_master *master,
  1008. struct swr_params *portinfo)
  1009. {
  1010. int i, ret = 0;
  1011. struct swr_port_info *port_req;
  1012. struct swrm_mports *mport;
  1013. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1014. u8 mstr_port_id, mstr_ch_mask;
  1015. if (!swrm) {
  1016. dev_err(&master->dev,
  1017. "%s: Invalid handle to swr controller\n",
  1018. __func__);
  1019. return -EINVAL;
  1020. }
  1021. if (!portinfo) {
  1022. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1023. return -EINVAL;
  1024. }
  1025. mutex_lock(&swrm->mlock);
  1026. for (i = 0; i < portinfo->num_port; i++) {
  1027. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1028. portinfo->port_type[i], portinfo->port_id[i]);
  1029. if (ret) {
  1030. dev_err(&master->dev,
  1031. "%s: mstr portid for slv port %d not found\n",
  1032. __func__, portinfo->port_id[i]);
  1033. mutex_unlock(&swrm->mlock);
  1034. return -EINVAL;
  1035. }
  1036. mport = &(swrm->mport_cfg[mstr_port_id]);
  1037. /* get port req */
  1038. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1039. portinfo->dev_num);
  1040. if (!port_req) {
  1041. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1042. __func__, portinfo->port_id[i]);
  1043. mutex_unlock(&swrm->mlock);
  1044. return -EINVAL;
  1045. }
  1046. port_req->req_ch &= ~portinfo->ch_en[i];
  1047. mport->req_ch &= ~mstr_ch_mask;
  1048. }
  1049. master->num_port -= portinfo->num_port;
  1050. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1051. swr_port_response(master, portinfo->tid);
  1052. mutex_unlock(&swrm->mlock);
  1053. return 0;
  1054. }
  1055. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1056. int status, u8 *devnum)
  1057. {
  1058. int i;
  1059. bool found = false;
  1060. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1061. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1062. *devnum = i;
  1063. found = true;
  1064. break;
  1065. }
  1066. status >>= 2;
  1067. }
  1068. if (found)
  1069. return 0;
  1070. else
  1071. return -EINVAL;
  1072. }
  1073. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1074. int status, u8 *devnum)
  1075. {
  1076. int i;
  1077. int new_sts = status;
  1078. int ret = SWR_NOT_PRESENT;
  1079. if (status != swrm->slave_status) {
  1080. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1081. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1082. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1083. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1084. *devnum = i;
  1085. break;
  1086. }
  1087. status >>= 2;
  1088. swrm->slave_status >>= 2;
  1089. }
  1090. swrm->slave_status = new_sts;
  1091. }
  1092. return ret;
  1093. }
  1094. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1095. {
  1096. struct swr_mstr_ctrl *swrm = dev;
  1097. u32 value, intr_sts, intr_sts_masked;
  1098. u32 temp = 0;
  1099. u32 status, chg_sts, i;
  1100. u8 devnum = 0;
  1101. int ret = IRQ_HANDLED;
  1102. struct swr_device *swr_dev;
  1103. struct swr_master *mstr = &swrm->master;
  1104. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1105. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1106. return IRQ_NONE;
  1107. }
  1108. mutex_lock(&swrm->reslock);
  1109. swrm_clk_request(swrm, true);
  1110. mutex_unlock(&swrm->reslock);
  1111. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1112. intr_sts_masked = intr_sts & swrm->intr_mask;
  1113. handle_irq:
  1114. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1115. value = intr_sts_masked & (1 << i);
  1116. if (!value)
  1117. continue;
  1118. switch (value) {
  1119. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1120. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1121. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1122. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1123. if (ret) {
  1124. dev_err_ratelimited(swrm->dev,
  1125. "no slave alert found.spurious interrupt\n");
  1126. break;
  1127. }
  1128. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1129. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1130. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1131. SWRS_SCP_INT_STATUS_CLEAR_1);
  1132. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1133. SWRS_SCP_INT_STATUS_CLEAR_1);
  1134. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1135. if (swr_dev->dev_num != devnum)
  1136. continue;
  1137. if (swr_dev->slave_irq) {
  1138. do {
  1139. handle_nested_irq(
  1140. irq_find_mapping(
  1141. swr_dev->slave_irq, 0));
  1142. } while (swr_dev->slave_irq_pending);
  1143. }
  1144. }
  1145. break;
  1146. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1147. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1148. break;
  1149. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1150. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1151. if (status == swrm->slave_status) {
  1152. dev_dbg(swrm->dev,
  1153. "%s: No change in slave status: %d\n",
  1154. __func__, status);
  1155. break;
  1156. }
  1157. chg_sts = swrm_check_slave_change_status(swrm, status,
  1158. &devnum);
  1159. switch (chg_sts) {
  1160. case SWR_NOT_PRESENT:
  1161. dev_dbg(swrm->dev, "device %d got detached\n",
  1162. devnum);
  1163. break;
  1164. case SWR_ATTACHED_OK:
  1165. dev_dbg(swrm->dev, "device %d got attached\n",
  1166. devnum);
  1167. /* enable host irq from slave device*/
  1168. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1169. SWRS_SCP_INT_STATUS_CLEAR_1);
  1170. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1171. SWRS_SCP_INT_STATUS_MASK_1);
  1172. break;
  1173. case SWR_ALERT:
  1174. dev_dbg(swrm->dev,
  1175. "device %d has pending interrupt\n",
  1176. devnum);
  1177. break;
  1178. }
  1179. break;
  1180. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1181. dev_err_ratelimited(swrm->dev,
  1182. "SWR bus clsh detected\n");
  1183. break;
  1184. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1185. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1186. break;
  1187. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1188. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1189. break;
  1190. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1191. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1192. break;
  1193. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1194. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1195. dev_err_ratelimited(swrm->dev,
  1196. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1197. value);
  1198. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1199. break;
  1200. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1201. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1202. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1203. swr_master_write(swrm,
  1204. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1205. break;
  1206. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1207. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1208. swrm->intr_mask &=
  1209. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1210. swr_master_write(swrm,
  1211. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1212. break;
  1213. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1214. complete(&swrm->broadcast);
  1215. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1216. break;
  1217. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1218. break;
  1219. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1220. break;
  1221. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1222. break;
  1223. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1224. complete(&swrm->reset);
  1225. break;
  1226. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1227. break;
  1228. default:
  1229. dev_err_ratelimited(swrm->dev,
  1230. "SWR unknown interrupt\n");
  1231. ret = IRQ_NONE;
  1232. break;
  1233. }
  1234. }
  1235. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1236. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1237. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1238. intr_sts_masked = intr_sts & swrm->intr_mask;
  1239. if (intr_sts_masked) {
  1240. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1241. goto handle_irq;
  1242. }
  1243. mutex_lock(&swrm->reslock);
  1244. swrm_clk_request(swrm, false);
  1245. mutex_unlock(&swrm->reslock);
  1246. swrm_unlock_sleep(swrm);
  1247. return ret;
  1248. }
  1249. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1250. {
  1251. struct swr_mstr_ctrl *swrm = dev;
  1252. int ret = IRQ_HANDLED;
  1253. if (!swrm || !(swrm->dev)) {
  1254. pr_err("%s: swrm or dev is null\n", __func__);
  1255. return IRQ_NONE;
  1256. }
  1257. mutex_lock(&swrm->devlock);
  1258. if (!swrm->dev_up) {
  1259. if (swrm->wake_irq > 0)
  1260. disable_irq_nosync(swrm->wake_irq);
  1261. mutex_unlock(&swrm->devlock);
  1262. return ret;
  1263. }
  1264. mutex_unlock(&swrm->devlock);
  1265. if (swrm->wake_irq > 0)
  1266. disable_irq_nosync(swrm->wake_irq);
  1267. pm_runtime_get_sync(swrm->dev);
  1268. pm_runtime_mark_last_busy(swrm->dev);
  1269. pm_runtime_put_autosuspend(swrm->dev);
  1270. return ret;
  1271. }
  1272. static void swrm_wakeup_work(struct work_struct *work)
  1273. {
  1274. struct swr_mstr_ctrl *swrm;
  1275. swrm = container_of(work, struct swr_mstr_ctrl,
  1276. wakeup_work);
  1277. if (!swrm || !(swrm->dev)) {
  1278. pr_err("%s: swrm or dev is null\n", __func__);
  1279. return;
  1280. }
  1281. mutex_lock(&swrm->devlock);
  1282. if (!swrm->dev_up) {
  1283. mutex_unlock(&swrm->devlock);
  1284. goto exit;
  1285. }
  1286. mutex_unlock(&swrm->devlock);
  1287. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1288. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1289. goto exit;
  1290. }
  1291. pm_runtime_get_sync(swrm->dev);
  1292. pm_runtime_mark_last_busy(swrm->dev);
  1293. pm_runtime_put_autosuspend(swrm->dev);
  1294. swrm_unlock_sleep(swrm);
  1295. exit:
  1296. pm_relax(swrm->dev);
  1297. }
  1298. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1299. {
  1300. u32 val;
  1301. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1302. val = (swrm->slave_status >> (devnum * 2));
  1303. val &= SWRM_MCP_SLV_STATUS_MASK;
  1304. return val;
  1305. }
  1306. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1307. u8 *dev_num)
  1308. {
  1309. int i;
  1310. u64 id = 0;
  1311. int ret = -EINVAL;
  1312. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1313. struct swr_device *swr_dev;
  1314. u32 num_dev = 0;
  1315. if (!swrm) {
  1316. pr_err("%s: Invalid handle to swr controller\n",
  1317. __func__);
  1318. return ret;
  1319. }
  1320. if (swrm->num_dev)
  1321. num_dev = swrm->num_dev;
  1322. else
  1323. num_dev = mstr->num_dev;
  1324. mutex_lock(&swrm->devlock);
  1325. if (!swrm->dev_up) {
  1326. mutex_unlock(&swrm->devlock);
  1327. return ret;
  1328. }
  1329. mutex_unlock(&swrm->devlock);
  1330. pm_runtime_get_sync(swrm->dev);
  1331. for (i = 1; i < (num_dev + 1); i++) {
  1332. id = ((u64)(swr_master_read(swrm,
  1333. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1334. id |= swr_master_read(swrm,
  1335. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1336. /*
  1337. * As pm_runtime_get_sync() brings all slaves out of reset
  1338. * update logical device number for all slaves.
  1339. */
  1340. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1341. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1342. u32 status = swrm_get_device_status(swrm, i);
  1343. if ((status == 0x01) || (status == 0x02)) {
  1344. swr_dev->dev_num = i;
  1345. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1346. *dev_num = i;
  1347. ret = 0;
  1348. }
  1349. dev_dbg(swrm->dev,
  1350. "%s: devnum %d is assigned for dev addr %lx\n",
  1351. __func__, i, swr_dev->addr);
  1352. }
  1353. }
  1354. }
  1355. }
  1356. if (ret)
  1357. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1358. __func__, dev_id);
  1359. pm_runtime_mark_last_busy(swrm->dev);
  1360. pm_runtime_put_autosuspend(swrm->dev);
  1361. return ret;
  1362. }
  1363. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1364. {
  1365. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1366. if (!swrm) {
  1367. pr_err("%s: Invalid handle to swr controller\n",
  1368. __func__);
  1369. return;
  1370. }
  1371. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1372. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1373. return;
  1374. }
  1375. pm_runtime_get_sync(swrm->dev);
  1376. }
  1377. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1378. {
  1379. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1380. if (!swrm) {
  1381. pr_err("%s: Invalid handle to swr controller\n",
  1382. __func__);
  1383. return;
  1384. }
  1385. pm_runtime_mark_last_busy(swrm->dev);
  1386. pm_runtime_put_autosuspend(swrm->dev);
  1387. swrm_unlock_sleep(swrm);
  1388. }
  1389. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1390. {
  1391. int ret = 0;
  1392. u32 val;
  1393. u8 row_ctrl = SWR_ROW_50;
  1394. u8 col_ctrl = SWR_MIN_COL;
  1395. u8 ssp_period = 1;
  1396. u8 retry_cmd_num = 3;
  1397. u32 reg[SWRM_MAX_INIT_REG];
  1398. u32 value[SWRM_MAX_INIT_REG];
  1399. int len = 0;
  1400. /* Clear Rows and Cols */
  1401. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1402. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1403. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1404. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1405. value[len++] = val;
  1406. /* Set Auto enumeration flag */
  1407. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1408. value[len++] = 1;
  1409. /* Configure No pings */
  1410. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1411. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1412. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1413. reg[len] = SWRM_MCP_CFG_ADDR;
  1414. value[len++] = val;
  1415. /* Configure number of retries of a read/write cmd */
  1416. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1417. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1418. value[len++] = val;
  1419. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1420. value[len++] = 0x2;
  1421. /* Set IRQ to PULSE */
  1422. reg[len] = SWRM_COMP_CFG_ADDR;
  1423. value[len++] = 0x02;
  1424. reg[len] = SWRM_COMP_CFG_ADDR;
  1425. value[len++] = 0x03;
  1426. reg[len] = SWRM_INTERRUPT_CLEAR;
  1427. value[len++] = 0xFFFFFFFF;
  1428. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1429. /* Mask soundwire interrupts */
  1430. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1431. value[len++] = swrm->intr_mask;
  1432. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1433. value[len++] = swrm->intr_mask;
  1434. swr_master_bulk_write(swrm, reg, value, len);
  1435. return ret;
  1436. }
  1437. static int swrm_event_notify(struct notifier_block *self,
  1438. unsigned long action, void *data)
  1439. {
  1440. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1441. event_notifier);
  1442. if (!swrm || !(swrm->dev)) {
  1443. pr_err("%s: swrm or dev is NULL\n", __func__);
  1444. return -EINVAL;
  1445. }
  1446. switch (action) {
  1447. case MSM_AUD_DC_EVENT:
  1448. schedule_work(&(swrm->dc_presence_work));
  1449. break;
  1450. case SWR_WAKE_IRQ_EVENT:
  1451. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1452. swrm->ipc_wakeup_triggered = true;
  1453. pm_stay_awake(swrm->dev);
  1454. schedule_work(&swrm->wakeup_work);
  1455. }
  1456. break;
  1457. default:
  1458. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1459. __func__, action);
  1460. return -EINVAL;
  1461. }
  1462. return 0;
  1463. }
  1464. static void swrm_notify_work_fn(struct work_struct *work)
  1465. {
  1466. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1467. dc_presence_work);
  1468. if (!swrm || !swrm->pdev) {
  1469. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1470. return;
  1471. }
  1472. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1473. }
  1474. static int swrm_probe(struct platform_device *pdev)
  1475. {
  1476. struct swr_mstr_ctrl *swrm;
  1477. struct swr_ctrl_platform_data *pdata;
  1478. u32 i, num_ports, port_num, port_type, ch_mask;
  1479. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1480. int ret = 0;
  1481. /* Allocate soundwire master driver structure */
  1482. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1483. GFP_KERNEL);
  1484. if (!swrm) {
  1485. ret = -ENOMEM;
  1486. goto err_memory_fail;
  1487. }
  1488. swrm->pdev = pdev;
  1489. swrm->dev = &pdev->dev;
  1490. platform_set_drvdata(pdev, swrm);
  1491. swr_set_ctrl_data(&swrm->master, swrm);
  1492. pdata = dev_get_platdata(&pdev->dev);
  1493. if (!pdata) {
  1494. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1495. __func__);
  1496. ret = -EINVAL;
  1497. goto err_pdata_fail;
  1498. }
  1499. swrm->handle = (void *)pdata->handle;
  1500. if (!swrm->handle) {
  1501. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1502. __func__);
  1503. ret = -EINVAL;
  1504. goto err_pdata_fail;
  1505. }
  1506. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1507. &swrm->master_id);
  1508. if (ret) {
  1509. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1510. goto err_pdata_fail;
  1511. }
  1512. if (!(of_property_read_u32(pdev->dev.of_node,
  1513. "swrm-io-base", &swrm->swrm_base_reg)))
  1514. ret = of_property_read_u32(pdev->dev.of_node,
  1515. "swrm-io-base", &swrm->swrm_base_reg);
  1516. if (!swrm->swrm_base_reg) {
  1517. swrm->read = pdata->read;
  1518. if (!swrm->read) {
  1519. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1520. __func__);
  1521. ret = -EINVAL;
  1522. goto err_pdata_fail;
  1523. }
  1524. swrm->write = pdata->write;
  1525. if (!swrm->write) {
  1526. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1527. __func__);
  1528. ret = -EINVAL;
  1529. goto err_pdata_fail;
  1530. }
  1531. swrm->bulk_write = pdata->bulk_write;
  1532. if (!swrm->bulk_write) {
  1533. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1534. __func__);
  1535. ret = -EINVAL;
  1536. goto err_pdata_fail;
  1537. }
  1538. } else {
  1539. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1540. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1541. }
  1542. swrm->clk = pdata->clk;
  1543. if (!swrm->clk) {
  1544. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1545. __func__);
  1546. ret = -EINVAL;
  1547. goto err_pdata_fail;
  1548. }
  1549. if (of_property_read_u32(pdev->dev.of_node,
  1550. "qcom,swr-clock-stop-mode0",
  1551. &swrm->clk_stop_mode0_supp)) {
  1552. swrm->clk_stop_mode0_supp = FALSE;
  1553. }
  1554. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1555. &swrm->num_dev);
  1556. if (ret) {
  1557. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1558. __func__, "qcom,swr-num-dev");
  1559. } else {
  1560. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1561. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1562. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1563. ret = -EINVAL;
  1564. goto err_pdata_fail;
  1565. }
  1566. }
  1567. /* Parse soundwire port mapping */
  1568. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1569. &num_ports);
  1570. if (ret) {
  1571. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1572. goto err_pdata_fail;
  1573. }
  1574. swrm->num_ports = num_ports;
  1575. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1576. &map_size)) {
  1577. dev_err(swrm->dev, "missing port mapping\n");
  1578. goto err_pdata_fail;
  1579. }
  1580. map_length = map_size / (3 * sizeof(u32));
  1581. if (num_ports > SWR_MSTR_PORT_LEN) {
  1582. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1583. __func__);
  1584. ret = -EINVAL;
  1585. goto err_pdata_fail;
  1586. }
  1587. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1588. if (!temp) {
  1589. ret = -ENOMEM;
  1590. goto err_pdata_fail;
  1591. }
  1592. ret = of_property_read_u32_array(pdev->dev.of_node,
  1593. "qcom,swr-port-mapping", temp, 3 * map_length);
  1594. if (ret) {
  1595. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1596. __func__);
  1597. goto err_pdata_fail;
  1598. }
  1599. for (i = 0; i < map_length; i++) {
  1600. port_num = temp[3 * i];
  1601. port_type = temp[3 * i + 1];
  1602. ch_mask = temp[3 * i + 2];
  1603. if (port_num != old_port_num)
  1604. ch_iter = 0;
  1605. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1606. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1607. old_port_num = port_num;
  1608. }
  1609. devm_kfree(&pdev->dev, temp);
  1610. swrm->reg_irq = pdata->reg_irq;
  1611. swrm->master.read = swrm_read;
  1612. swrm->master.write = swrm_write;
  1613. swrm->master.bulk_write = swrm_bulk_write;
  1614. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1615. swrm->master.connect_port = swrm_connect_port;
  1616. swrm->master.disconnect_port = swrm_disconnect_port;
  1617. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1618. swrm->master.remove_from_group = swrm_remove_from_group;
  1619. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1620. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1621. swrm->master.dev.parent = &pdev->dev;
  1622. swrm->master.dev.of_node = pdev->dev.of_node;
  1623. swrm->master.num_port = 0;
  1624. swrm->rcmd_id = 0;
  1625. swrm->wcmd_id = 0;
  1626. swrm->slave_status = 0;
  1627. swrm->num_rx_chs = 0;
  1628. swrm->clk_ref_count = 0;
  1629. swrm->mclk_freq = MCLK_FREQ;
  1630. swrm->dev_up = true;
  1631. swrm->state = SWR_MSTR_UP;
  1632. swrm->ipc_wakeup = false;
  1633. swrm->ipc_wakeup_triggered = false;
  1634. init_completion(&swrm->reset);
  1635. init_completion(&swrm->broadcast);
  1636. init_completion(&swrm->clk_off_complete);
  1637. mutex_init(&swrm->mlock);
  1638. mutex_init(&swrm->reslock);
  1639. mutex_init(&swrm->force_down_lock);
  1640. mutex_init(&swrm->iolock);
  1641. mutex_init(&swrm->clklock);
  1642. mutex_init(&swrm->devlock);
  1643. mutex_init(&swrm->pm_lock);
  1644. swrm->wlock_holders = 0;
  1645. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1646. init_waitqueue_head(&swrm->pm_wq);
  1647. pm_qos_add_request(&swrm->pm_qos_req,
  1648. PM_QOS_CPU_DMA_LATENCY,
  1649. PM_QOS_DEFAULT_VALUE);
  1650. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1651. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1652. if (swrm->reg_irq) {
  1653. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1654. SWR_IRQ_REGISTER);
  1655. if (ret) {
  1656. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1657. __func__, ret);
  1658. goto err_irq_fail;
  1659. }
  1660. } else {
  1661. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1662. if (swrm->irq < 0) {
  1663. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1664. __func__, swrm->irq);
  1665. goto err_irq_fail;
  1666. }
  1667. ret = request_threaded_irq(swrm->irq, NULL,
  1668. swr_mstr_interrupt,
  1669. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1670. "swr_master_irq", swrm);
  1671. if (ret) {
  1672. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1673. __func__, ret);
  1674. goto err_irq_fail;
  1675. }
  1676. }
  1677. ret = swr_register_master(&swrm->master);
  1678. if (ret) {
  1679. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1680. goto err_mstr_fail;
  1681. }
  1682. /* Add devices registered with board-info as the
  1683. * controller will be up now
  1684. */
  1685. swr_master_add_boarddevices(&swrm->master);
  1686. mutex_lock(&swrm->mlock);
  1687. swrm_clk_request(swrm, true);
  1688. ret = swrm_master_init(swrm);
  1689. if (ret < 0) {
  1690. dev_err(&pdev->dev,
  1691. "%s: Error in master Initialization , err %d\n",
  1692. __func__, ret);
  1693. mutex_unlock(&swrm->mlock);
  1694. goto err_mstr_fail;
  1695. }
  1696. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1697. mutex_unlock(&swrm->mlock);
  1698. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1699. if (pdev->dev.of_node)
  1700. of_register_swr_devices(&swrm->master);
  1701. dbgswrm = swrm;
  1702. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1703. if (!IS_ERR(debugfs_swrm_dent)) {
  1704. debugfs_peek = debugfs_create_file("swrm_peek",
  1705. S_IFREG | 0444, debugfs_swrm_dent,
  1706. (void *) "swrm_peek", &swrm_debug_ops);
  1707. debugfs_poke = debugfs_create_file("swrm_poke",
  1708. S_IFREG | 0444, debugfs_swrm_dent,
  1709. (void *) "swrm_poke", &swrm_debug_ops);
  1710. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1711. S_IFREG | 0444, debugfs_swrm_dent,
  1712. (void *) "swrm_reg_dump",
  1713. &swrm_debug_ops);
  1714. }
  1715. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1716. pm_runtime_use_autosuspend(&pdev->dev);
  1717. pm_runtime_set_active(&pdev->dev);
  1718. pm_runtime_enable(&pdev->dev);
  1719. pm_runtime_mark_last_busy(&pdev->dev);
  1720. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1721. swrm->event_notifier.notifier_call = swrm_event_notify;
  1722. msm_aud_evt_register_client(&swrm->event_notifier);
  1723. return 0;
  1724. err_mstr_fail:
  1725. if (swrm->reg_irq)
  1726. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1727. swrm, SWR_IRQ_FREE);
  1728. else if (swrm->irq)
  1729. free_irq(swrm->irq, swrm);
  1730. err_irq_fail:
  1731. mutex_destroy(&swrm->mlock);
  1732. mutex_destroy(&swrm->reslock);
  1733. mutex_destroy(&swrm->force_down_lock);
  1734. mutex_destroy(&swrm->iolock);
  1735. mutex_destroy(&swrm->clklock);
  1736. mutex_destroy(&swrm->pm_lock);
  1737. pm_qos_remove_request(&swrm->pm_qos_req);
  1738. err_pdata_fail:
  1739. err_memory_fail:
  1740. return ret;
  1741. }
  1742. static int swrm_remove(struct platform_device *pdev)
  1743. {
  1744. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1745. if (swrm->reg_irq)
  1746. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1747. swrm, SWR_IRQ_FREE);
  1748. else if (swrm->irq)
  1749. free_irq(swrm->irq, swrm);
  1750. else if (swrm->wake_irq > 0)
  1751. free_irq(swrm->wake_irq, swrm);
  1752. cancel_work_sync(&swrm->wakeup_work);
  1753. pm_runtime_disable(&pdev->dev);
  1754. pm_runtime_set_suspended(&pdev->dev);
  1755. swr_unregister_master(&swrm->master);
  1756. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1757. mutex_destroy(&swrm->mlock);
  1758. mutex_destroy(&swrm->reslock);
  1759. mutex_destroy(&swrm->iolock);
  1760. mutex_destroy(&swrm->clklock);
  1761. mutex_destroy(&swrm->force_down_lock);
  1762. mutex_destroy(&swrm->pm_lock);
  1763. pm_qos_remove_request(&swrm->pm_qos_req);
  1764. devm_kfree(&pdev->dev, swrm);
  1765. return 0;
  1766. }
  1767. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1768. {
  1769. u32 val;
  1770. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1771. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1772. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1773. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1774. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1775. return 0;
  1776. }
  1777. #ifdef CONFIG_PM
  1778. static int swrm_runtime_resume(struct device *dev)
  1779. {
  1780. struct platform_device *pdev = to_platform_device(dev);
  1781. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1782. int ret = 0;
  1783. struct swr_master *mstr = &swrm->master;
  1784. struct swr_device *swr_dev;
  1785. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1786. __func__, swrm->state);
  1787. mutex_lock(&swrm->reslock);
  1788. if ((swrm->state == SWR_MSTR_DOWN) ||
  1789. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  1790. if (swrm->clk_stop_mode0_supp) {
  1791. if (swrm->ipc_wakeup)
  1792. msm_aud_evt_blocking_notifier_call_chain(
  1793. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1794. }
  1795. if (swrm_clk_request(swrm, true))
  1796. goto exit;
  1797. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1798. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1799. ret = swr_device_up(swr_dev);
  1800. if (ret) {
  1801. dev_err(dev,
  1802. "%s: failed to wakeup swr dev %d\n",
  1803. __func__, swr_dev->dev_num);
  1804. swrm_clk_request(swrm, false);
  1805. goto exit;
  1806. }
  1807. }
  1808. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1809. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1810. swrm_master_init(swrm);
  1811. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  1812. SWRS_SCP_INT_STATUS_MASK_1);
  1813. } else {
  1814. /*wake up from clock stop*/
  1815. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1816. usleep_range(100, 105);
  1817. }
  1818. swrm->state = SWR_MSTR_UP;
  1819. }
  1820. exit:
  1821. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1822. mutex_unlock(&swrm->reslock);
  1823. return ret;
  1824. }
  1825. static int swrm_runtime_suspend(struct device *dev)
  1826. {
  1827. struct platform_device *pdev = to_platform_device(dev);
  1828. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1829. int ret = 0;
  1830. struct swr_master *mstr = &swrm->master;
  1831. struct swr_device *swr_dev;
  1832. int current_state = 0;
  1833. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1834. __func__, swrm->state);
  1835. mutex_lock(&swrm->reslock);
  1836. mutex_lock(&swrm->force_down_lock);
  1837. current_state = swrm->state;
  1838. mutex_unlock(&swrm->force_down_lock);
  1839. if ((current_state == SWR_MSTR_UP) ||
  1840. (current_state == SWR_MSTR_SSR)) {
  1841. if ((current_state != SWR_MSTR_SSR) &&
  1842. swrm_is_port_en(&swrm->master)) {
  1843. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1844. ret = -EBUSY;
  1845. goto exit;
  1846. }
  1847. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1848. swrm_clk_pause(swrm);
  1849. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1850. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1851. ret = swr_device_down(swr_dev);
  1852. if (ret) {
  1853. dev_err(dev,
  1854. "%s: failed to shutdown swr dev %d\n",
  1855. __func__, swr_dev->dev_num);
  1856. goto exit;
  1857. }
  1858. }
  1859. } else {
  1860. /* clock stop sequence */
  1861. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1862. SWRS_SCP_CONTROL);
  1863. usleep_range(100, 105);
  1864. }
  1865. swrm_clk_request(swrm, false);
  1866. if (swrm->clk_stop_mode0_supp) {
  1867. if (swrm->wake_irq > 0) {
  1868. enable_irq(swrm->wake_irq);
  1869. } else if (swrm->ipc_wakeup) {
  1870. msm_aud_evt_blocking_notifier_call_chain(
  1871. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1872. swrm->ipc_wakeup_triggered = false;
  1873. }
  1874. }
  1875. }
  1876. /* Retain SSR state until resume */
  1877. if (current_state != SWR_MSTR_SSR)
  1878. swrm->state = SWR_MSTR_DOWN;
  1879. exit:
  1880. mutex_unlock(&swrm->reslock);
  1881. return ret;
  1882. }
  1883. #endif /* CONFIG_PM */
  1884. static int swrm_device_down(struct device *dev)
  1885. {
  1886. struct platform_device *pdev = to_platform_device(dev);
  1887. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1888. int ret = 0;
  1889. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1890. mutex_lock(&swrm->force_down_lock);
  1891. swrm->state = SWR_MSTR_SSR;
  1892. mutex_unlock(&swrm->force_down_lock);
  1893. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1894. ret = swrm_runtime_suspend(dev);
  1895. if (!ret) {
  1896. pm_runtime_disable(dev);
  1897. pm_runtime_set_suspended(dev);
  1898. pm_runtime_enable(dev);
  1899. }
  1900. }
  1901. return 0;
  1902. }
  1903. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  1904. {
  1905. int ret = 0;
  1906. if (!swrm->ipc_wakeup) {
  1907. swrm->wake_irq = platform_get_irq_byname(swrm->pdev,
  1908. "swr_wake_irq");
  1909. if (swrm->wake_irq < 0) {
  1910. dev_err(swrm->dev,
  1911. "%s() error getting wake irq handle: %d\n",
  1912. __func__, swrm->wake_irq);
  1913. return -EINVAL;
  1914. }
  1915. ret = request_threaded_irq(swrm->wake_irq, NULL,
  1916. swrm_wakeup_interrupt,
  1917. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1918. "swr_wake_irq", swrm);
  1919. if (ret) {
  1920. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1921. __func__, ret);
  1922. return -EINVAL;
  1923. }
  1924. /* Disable wake irq - enable it after clock stop */
  1925. disable_irq(swrm->wake_irq);
  1926. }
  1927. return ret;
  1928. }
  1929. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  1930. u32 uc, u32 size)
  1931. {
  1932. if (!swrm->port_param) {
  1933. swrm->port_param = devm_kzalloc(dev,
  1934. sizeof(swrm->port_param) * SWR_UC_MAX,
  1935. GFP_KERNEL);
  1936. if (!swrm->port_param)
  1937. return -ENOMEM;
  1938. }
  1939. if (!swrm->port_param[uc]) {
  1940. swrm->port_param[uc] = devm_kcalloc(dev, size,
  1941. sizeof(struct port_params),
  1942. GFP_KERNEL);
  1943. if (!swrm->port_param[uc])
  1944. return -ENOMEM;
  1945. } else {
  1946. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  1947. __func__);
  1948. }
  1949. return 0;
  1950. }
  1951. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  1952. struct swrm_port_config *port_cfg,
  1953. u32 size)
  1954. {
  1955. int idx;
  1956. struct port_params *params;
  1957. int uc = port_cfg->uc;
  1958. int ret = 0;
  1959. for (idx = 0; idx < size; idx++) {
  1960. params = &((struct port_params *)port_cfg->params)[idx];
  1961. if (!params) {
  1962. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  1963. ret = -EINVAL;
  1964. break;
  1965. }
  1966. memcpy(&swrm->port_param[uc][idx], params,
  1967. sizeof(struct port_params));
  1968. }
  1969. return ret;
  1970. }
  1971. /**
  1972. * swrm_wcd_notify - parent device can notify to soundwire master through
  1973. * this function
  1974. * @pdev: pointer to platform device structure
  1975. * @id: command id from parent to the soundwire master
  1976. * @data: data from parent device to soundwire master
  1977. */
  1978. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1979. {
  1980. struct swr_mstr_ctrl *swrm;
  1981. int ret = 0;
  1982. struct swr_master *mstr;
  1983. struct swr_device *swr_dev;
  1984. struct swrm_port_config *port_cfg;
  1985. if (!pdev) {
  1986. pr_err("%s: pdev is NULL\n", __func__);
  1987. return -EINVAL;
  1988. }
  1989. swrm = platform_get_drvdata(pdev);
  1990. if (!swrm) {
  1991. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1992. return -EINVAL;
  1993. }
  1994. mstr = &swrm->master;
  1995. switch (id) {
  1996. case SWR_CLK_FREQ:
  1997. if (!data) {
  1998. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1999. ret = -EINVAL;
  2000. } else {
  2001. mutex_lock(&swrm->mlock);
  2002. swrm->mclk_freq = *(int *)data;
  2003. mutex_unlock(&swrm->mlock);
  2004. }
  2005. break;
  2006. case SWR_DEVICE_SSR_DOWN:
  2007. mutex_lock(&swrm->devlock);
  2008. swrm->dev_up = false;
  2009. mutex_unlock(&swrm->devlock);
  2010. mutex_lock(&swrm->reslock);
  2011. swrm->state = SWR_MSTR_SSR;
  2012. mutex_unlock(&swrm->reslock);
  2013. break;
  2014. case SWR_DEVICE_SSR_UP:
  2015. /* wait for clk voting to be zero */
  2016. reinit_completion(&swrm->clk_off_complete);
  2017. if (swrm->clk_ref_count &&
  2018. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2019. msecs_to_jiffies(200)))
  2020. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2021. __func__);
  2022. mutex_lock(&swrm->devlock);
  2023. swrm->dev_up = true;
  2024. mutex_unlock(&swrm->devlock);
  2025. break;
  2026. case SWR_DEVICE_DOWN:
  2027. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2028. mutex_lock(&swrm->mlock);
  2029. if (swrm->state == SWR_MSTR_DOWN)
  2030. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2031. __func__, swrm->state);
  2032. else
  2033. swrm_device_down(&pdev->dev);
  2034. mutex_unlock(&swrm->mlock);
  2035. break;
  2036. case SWR_DEVICE_UP:
  2037. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2038. mutex_lock(&swrm->devlock);
  2039. if (!swrm->dev_up) {
  2040. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2041. mutex_unlock(&swrm->devlock);
  2042. return -EBUSY;
  2043. }
  2044. mutex_unlock(&swrm->devlock);
  2045. mutex_lock(&swrm->mlock);
  2046. pm_runtime_mark_last_busy(&pdev->dev);
  2047. pm_runtime_get_sync(&pdev->dev);
  2048. mutex_lock(&swrm->reslock);
  2049. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2050. ret = swr_reset_device(swr_dev);
  2051. if (ret) {
  2052. dev_err(swrm->dev,
  2053. "%s: failed to reset swr device %d\n",
  2054. __func__, swr_dev->dev_num);
  2055. swrm_clk_request(swrm, false);
  2056. }
  2057. }
  2058. pm_runtime_mark_last_busy(&pdev->dev);
  2059. pm_runtime_put_autosuspend(&pdev->dev);
  2060. mutex_unlock(&swrm->reslock);
  2061. mutex_unlock(&swrm->mlock);
  2062. break;
  2063. case SWR_SET_NUM_RX_CH:
  2064. if (!data) {
  2065. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2066. ret = -EINVAL;
  2067. } else {
  2068. mutex_lock(&swrm->mlock);
  2069. swrm->num_rx_chs = *(int *)data;
  2070. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2071. list_for_each_entry(swr_dev, &mstr->devices,
  2072. dev_list) {
  2073. ret = swr_set_device_group(swr_dev,
  2074. SWR_BROADCAST);
  2075. if (ret)
  2076. dev_err(swrm->dev,
  2077. "%s: set num ch failed\n",
  2078. __func__);
  2079. }
  2080. } else {
  2081. list_for_each_entry(swr_dev, &mstr->devices,
  2082. dev_list) {
  2083. ret = swr_set_device_group(swr_dev,
  2084. SWR_GROUP_NONE);
  2085. if (ret)
  2086. dev_err(swrm->dev,
  2087. "%s: set num ch failed\n",
  2088. __func__);
  2089. }
  2090. }
  2091. mutex_unlock(&swrm->mlock);
  2092. }
  2093. break;
  2094. case SWR_REGISTER_WAKE_IRQ:
  2095. if (!data) {
  2096. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2097. __func__);
  2098. ret = -EINVAL;
  2099. } else {
  2100. mutex_lock(&swrm->mlock);
  2101. swrm->ipc_wakeup = *(u32 *)data;
  2102. ret = swrm_register_wake_irq(swrm);
  2103. if (ret)
  2104. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2105. __func__);
  2106. mutex_unlock(&swrm->mlock);
  2107. }
  2108. break;
  2109. case SWR_SET_PORT_MAP:
  2110. if (!data) {
  2111. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2112. __func__, id);
  2113. ret = -EINVAL;
  2114. } else {
  2115. mutex_lock(&swrm->mlock);
  2116. port_cfg = (struct swrm_port_config *)data;
  2117. if (!port_cfg->size) {
  2118. ret = -EINVAL;
  2119. goto done;
  2120. }
  2121. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2122. port_cfg->uc, port_cfg->size);
  2123. if (!ret)
  2124. swrm_copy_port_config(swrm, port_cfg,
  2125. port_cfg->size);
  2126. done:
  2127. mutex_unlock(&swrm->mlock);
  2128. }
  2129. break;
  2130. default:
  2131. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2132. __func__, id);
  2133. break;
  2134. }
  2135. return ret;
  2136. }
  2137. EXPORT_SYMBOL(swrm_wcd_notify);
  2138. /*
  2139. * swrm_pm_cmpxchg:
  2140. * Check old state and exchange with pm new state
  2141. * if old state matches with current state
  2142. *
  2143. * @swrm: pointer to wcd core resource
  2144. * @o: pm old state
  2145. * @n: pm new state
  2146. *
  2147. * Returns old state
  2148. */
  2149. static enum swrm_pm_state swrm_pm_cmpxchg(
  2150. struct swr_mstr_ctrl *swrm,
  2151. enum swrm_pm_state o,
  2152. enum swrm_pm_state n)
  2153. {
  2154. enum swrm_pm_state old;
  2155. if (!swrm)
  2156. return o;
  2157. mutex_lock(&swrm->pm_lock);
  2158. old = swrm->pm_state;
  2159. if (old == o)
  2160. swrm->pm_state = n;
  2161. mutex_unlock(&swrm->pm_lock);
  2162. return old;
  2163. }
  2164. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2165. {
  2166. enum swrm_pm_state os;
  2167. /*
  2168. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2169. * and slave wake up requests..
  2170. *
  2171. * If system didn't resume, we can simply return false so
  2172. * IRQ handler can return without handling IRQ.
  2173. */
  2174. mutex_lock(&swrm->pm_lock);
  2175. if (swrm->wlock_holders++ == 0) {
  2176. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2177. pm_qos_update_request(&swrm->pm_qos_req,
  2178. msm_cpuidle_get_deep_idle_latency());
  2179. pm_stay_awake(swrm->dev);
  2180. }
  2181. mutex_unlock(&swrm->pm_lock);
  2182. if (!wait_event_timeout(swrm->pm_wq,
  2183. ((os = swrm_pm_cmpxchg(swrm,
  2184. SWRM_PM_SLEEPABLE,
  2185. SWRM_PM_AWAKE)) ==
  2186. SWRM_PM_SLEEPABLE ||
  2187. (os == SWRM_PM_AWAKE)),
  2188. msecs_to_jiffies(
  2189. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2190. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2191. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2192. swrm->wlock_holders);
  2193. swrm_unlock_sleep(swrm);
  2194. return false;
  2195. }
  2196. wake_up_all(&swrm->pm_wq);
  2197. return true;
  2198. }
  2199. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2200. {
  2201. mutex_lock(&swrm->pm_lock);
  2202. if (--swrm->wlock_holders == 0) {
  2203. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2204. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2205. /*
  2206. * if swrm_lock_sleep failed, pm_state would be still
  2207. * swrm_PM_ASLEEP, don't overwrite
  2208. */
  2209. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2210. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2211. pm_qos_update_request(&swrm->pm_qos_req,
  2212. PM_QOS_DEFAULT_VALUE);
  2213. pm_relax(swrm->dev);
  2214. }
  2215. mutex_unlock(&swrm->pm_lock);
  2216. wake_up_all(&swrm->pm_wq);
  2217. }
  2218. #ifdef CONFIG_PM_SLEEP
  2219. static int swrm_suspend(struct device *dev)
  2220. {
  2221. int ret = -EBUSY;
  2222. struct platform_device *pdev = to_platform_device(dev);
  2223. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2224. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2225. mutex_lock(&swrm->pm_lock);
  2226. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2227. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2228. __func__, swrm->pm_state,
  2229. swrm->wlock_holders);
  2230. swrm->pm_state = SWRM_PM_ASLEEP;
  2231. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2232. /*
  2233. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2234. * then set to SWRM_PM_ASLEEP
  2235. */
  2236. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2237. __func__, swrm->pm_state,
  2238. swrm->wlock_holders);
  2239. mutex_unlock(&swrm->pm_lock);
  2240. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2241. swrm, SWRM_PM_SLEEPABLE,
  2242. SWRM_PM_ASLEEP) ==
  2243. SWRM_PM_SLEEPABLE,
  2244. msecs_to_jiffies(
  2245. SWRM_SYS_SUSPEND_WAIT)))) {
  2246. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2247. __func__, swrm->pm_state,
  2248. swrm->wlock_holders);
  2249. return -EBUSY;
  2250. } else {
  2251. dev_dbg(swrm->dev,
  2252. "%s: done, state %d, wlock %d\n",
  2253. __func__, swrm->pm_state,
  2254. swrm->wlock_holders);
  2255. }
  2256. mutex_lock(&swrm->pm_lock);
  2257. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2258. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2259. __func__, swrm->pm_state,
  2260. swrm->wlock_holders);
  2261. }
  2262. mutex_unlock(&swrm->pm_lock);
  2263. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2264. ret = swrm_runtime_suspend(dev);
  2265. if (!ret) {
  2266. /*
  2267. * Synchronize runtime-pm and system-pm states:
  2268. * At this point, we are already suspended. If
  2269. * runtime-pm still thinks its active, then
  2270. * make sure its status is in sync with HW
  2271. * status. The three below calls let the
  2272. * runtime-pm know that we are suspended
  2273. * already without re-invoking the suspend
  2274. * callback
  2275. */
  2276. pm_runtime_disable(dev);
  2277. pm_runtime_set_suspended(dev);
  2278. pm_runtime_enable(dev);
  2279. }
  2280. }
  2281. if (ret == -EBUSY) {
  2282. /*
  2283. * There is a possibility that some audio stream is active
  2284. * during suspend. We dont want to return suspend failure in
  2285. * that case so that display and relevant components can still
  2286. * go to suspend.
  2287. * If there is some other error, then it should be passed-on
  2288. * to system level suspend
  2289. */
  2290. ret = 0;
  2291. }
  2292. return ret;
  2293. }
  2294. static int swrm_resume(struct device *dev)
  2295. {
  2296. int ret = 0;
  2297. struct platform_device *pdev = to_platform_device(dev);
  2298. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2299. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2300. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2301. ret = swrm_runtime_resume(dev);
  2302. if (!ret) {
  2303. pm_runtime_mark_last_busy(dev);
  2304. pm_request_autosuspend(dev);
  2305. }
  2306. }
  2307. mutex_lock(&swrm->pm_lock);
  2308. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2309. dev_dbg(swrm->dev,
  2310. "%s: resuming system, state %d, wlock %d\n",
  2311. __func__, swrm->pm_state,
  2312. swrm->wlock_holders);
  2313. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2314. } else {
  2315. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2316. __func__, swrm->pm_state,
  2317. swrm->wlock_holders);
  2318. }
  2319. mutex_unlock(&swrm->pm_lock);
  2320. wake_up_all(&swrm->pm_wq);
  2321. return ret;
  2322. }
  2323. #endif /* CONFIG_PM_SLEEP */
  2324. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2325. SET_SYSTEM_SLEEP_PM_OPS(
  2326. swrm_suspend,
  2327. swrm_resume
  2328. )
  2329. SET_RUNTIME_PM_OPS(
  2330. swrm_runtime_suspend,
  2331. swrm_runtime_resume,
  2332. NULL
  2333. )
  2334. };
  2335. static const struct of_device_id swrm_dt_match[] = {
  2336. {
  2337. .compatible = "qcom,swr-mstr",
  2338. },
  2339. {}
  2340. };
  2341. static struct platform_driver swr_mstr_driver = {
  2342. .probe = swrm_probe,
  2343. .remove = swrm_remove,
  2344. .driver = {
  2345. .name = SWR_WCD_NAME,
  2346. .owner = THIS_MODULE,
  2347. .pm = &swrm_dev_pm_ops,
  2348. .of_match_table = swrm_dt_match,
  2349. },
  2350. };
  2351. static int __init swrm_init(void)
  2352. {
  2353. return platform_driver_register(&swr_mstr_driver);
  2354. }
  2355. module_init(swrm_init);
  2356. static void __exit swrm_exit(void)
  2357. {
  2358. platform_driver_unregister(&swr_mstr_driver);
  2359. }
  2360. module_exit(swrm_exit);
  2361. MODULE_LICENSE("GPL v2");
  2362. MODULE_DESCRIPTION("SoundWire Master Controller");
  2363. MODULE_ALIAS("platform:swr-mstr");