sde_crtc.c 184 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static ssize_t retire_frame_event_show(struct device *device,
  317. struct device_attribute *attr, char *buf)
  318. {
  319. struct drm_crtc *crtc;
  320. struct sde_crtc *sde_crtc;
  321. if (!device || !buf) {
  322. SDE_ERROR("invalid input param(s)\n");
  323. return -EAGAIN;
  324. }
  325. crtc = dev_get_drvdata(device);
  326. sde_crtc = to_sde_crtc(crtc);
  327. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  328. ktime_to_ns(sde_crtc->retire_frame_event_time));
  329. }
  330. static DEVICE_ATTR_RO(vsync_event);
  331. static DEVICE_ATTR_RO(measured_fps);
  332. static DEVICE_ATTR_RW(fps_periodicity_ms);
  333. static DEVICE_ATTR_RO(retire_frame_event);
  334. static struct attribute *sde_crtc_dev_attrs[] = {
  335. &dev_attr_vsync_event.attr,
  336. &dev_attr_measured_fps.attr,
  337. &dev_attr_fps_periodicity_ms.attr,
  338. &dev_attr_retire_frame_event.attr,
  339. NULL
  340. };
  341. static const struct attribute_group sde_crtc_attr_group = {
  342. .attrs = sde_crtc_dev_attrs,
  343. };
  344. static const struct attribute_group *sde_crtc_attr_groups[] = {
  345. &sde_crtc_attr_group,
  346. NULL,
  347. };
  348. static void sde_crtc_destroy(struct drm_crtc *crtc)
  349. {
  350. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  351. SDE_DEBUG("\n");
  352. if (!crtc)
  353. return;
  354. if (sde_crtc->vsync_event_sf)
  355. sysfs_put(sde_crtc->vsync_event_sf);
  356. if (sde_crtc->retire_frame_event_sf)
  357. sysfs_put(sde_crtc->retire_frame_event_sf);
  358. if (sde_crtc->sysfs_dev)
  359. device_unregister(sde_crtc->sysfs_dev);
  360. if (sde_crtc->blob_info)
  361. drm_property_blob_put(sde_crtc->blob_info);
  362. msm_property_destroy(&sde_crtc->property_info);
  363. sde_cp_crtc_destroy_properties(crtc);
  364. sde_fence_deinit(sde_crtc->output_fence);
  365. _sde_crtc_deinit_events(sde_crtc);
  366. drm_crtc_cleanup(crtc);
  367. mutex_destroy(&sde_crtc->crtc_lock);
  368. kfree(sde_crtc);
  369. }
  370. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  371. const struct drm_display_mode *mode,
  372. struct drm_display_mode *adjusted_mode)
  373. {
  374. SDE_DEBUG("\n");
  375. if ((msm_is_mode_seamless(adjusted_mode) ||
  376. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  377. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  378. (!crtc->enabled)) {
  379. SDE_ERROR("crtc state prevents seamless transition\n");
  380. return false;
  381. }
  382. return true;
  383. }
  384. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  385. struct sde_plane_state *pstate, struct sde_format *format)
  386. {
  387. uint32_t blend_op, fg_alpha, bg_alpha;
  388. uint32_t blend_type;
  389. struct sde_hw_mixer *lm = mixer->hw_lm;
  390. /* default to opaque blending */
  391. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  392. bg_alpha = 0xFF - fg_alpha;
  393. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  394. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  395. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  396. switch (blend_type) {
  397. case SDE_DRM_BLEND_OP_OPAQUE:
  398. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  399. SDE_BLEND_BG_ALPHA_BG_CONST;
  400. break;
  401. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  402. if (format->alpha_enable) {
  403. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  404. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  405. if (fg_alpha != 0xff) {
  406. bg_alpha = fg_alpha;
  407. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  408. SDE_BLEND_BG_INV_MOD_ALPHA;
  409. } else {
  410. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  411. }
  412. }
  413. break;
  414. case SDE_DRM_BLEND_OP_COVERAGE:
  415. if (format->alpha_enable) {
  416. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  417. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  418. if (fg_alpha != 0xff) {
  419. bg_alpha = fg_alpha;
  420. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  421. SDE_BLEND_BG_MOD_ALPHA |
  422. SDE_BLEND_BG_INV_MOD_ALPHA;
  423. } else {
  424. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  425. }
  426. }
  427. break;
  428. default:
  429. /* do nothing */
  430. break;
  431. }
  432. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  433. bg_alpha, blend_op);
  434. SDE_DEBUG(
  435. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  436. (char *) &format->base.pixel_format,
  437. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  438. }
  439. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  440. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  441. struct sde_hw_dim_layer *dim_layer)
  442. {
  443. struct sde_crtc_state *cstate;
  444. struct sde_hw_mixer *lm;
  445. struct sde_hw_dim_layer split_dim_layer;
  446. int i;
  447. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  448. SDE_DEBUG("empty dim_layer\n");
  449. return;
  450. }
  451. cstate = to_sde_crtc_state(crtc->state);
  452. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  453. dim_layer->flags, dim_layer->stage);
  454. split_dim_layer.stage = dim_layer->stage;
  455. split_dim_layer.color_fill = dim_layer->color_fill;
  456. /*
  457. * traverse through the layer mixers attached to crtc and find the
  458. * intersecting dim layer rect in each LM and program accordingly.
  459. */
  460. for (i = 0; i < sde_crtc->num_mixers; i++) {
  461. split_dim_layer.flags = dim_layer->flags;
  462. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  463. &split_dim_layer.rect);
  464. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  465. /*
  466. * no extra programming required for non-intersecting
  467. * layer mixers with INCLUSIVE dim layer
  468. */
  469. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  470. continue;
  471. /*
  472. * program the other non-intersecting layer mixers with
  473. * INCLUSIVE dim layer of full size for uniformity
  474. * with EXCLUSIVE dim layer config.
  475. */
  476. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  477. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  478. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  479. sizeof(split_dim_layer.rect));
  480. } else {
  481. split_dim_layer.rect.x =
  482. split_dim_layer.rect.x -
  483. cstate->lm_roi[i].x;
  484. split_dim_layer.rect.y =
  485. split_dim_layer.rect.y -
  486. cstate->lm_roi[i].y;
  487. }
  488. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  489. cstate->lm_roi[i].x,
  490. cstate->lm_roi[i].y,
  491. cstate->lm_roi[i].w,
  492. cstate->lm_roi[i].h,
  493. dim_layer->rect.x,
  494. dim_layer->rect.y,
  495. dim_layer->rect.w,
  496. dim_layer->rect.h,
  497. split_dim_layer.rect.x,
  498. split_dim_layer.rect.y,
  499. split_dim_layer.rect.w,
  500. split_dim_layer.rect.h);
  501. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  502. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  503. split_dim_layer.rect.w, split_dim_layer.rect.h);
  504. lm = mixer[i].hw_lm;
  505. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  506. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  507. }
  508. }
  509. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  510. const struct sde_rect **crtc_roi)
  511. {
  512. struct sde_crtc_state *crtc_state;
  513. if (!state || !crtc_roi)
  514. return;
  515. crtc_state = to_sde_crtc_state(state);
  516. *crtc_roi = &crtc_state->crtc_roi;
  517. }
  518. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  519. {
  520. struct sde_crtc_state *cstate;
  521. struct sde_crtc *sde_crtc;
  522. if (!state || !state->crtc)
  523. return false;
  524. sde_crtc = to_sde_crtc(state->crtc);
  525. cstate = to_sde_crtc_state(state);
  526. return msm_property_is_dirty(&sde_crtc->property_info,
  527. &cstate->property_state, CRTC_PROP_ROI_V1);
  528. }
  529. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  530. void __user *usr_ptr)
  531. {
  532. struct drm_crtc *crtc;
  533. struct sde_crtc_state *cstate;
  534. struct sde_drm_roi_v1 roi_v1;
  535. int i;
  536. if (!state) {
  537. SDE_ERROR("invalid args\n");
  538. return -EINVAL;
  539. }
  540. cstate = to_sde_crtc_state(state);
  541. crtc = cstate->base.crtc;
  542. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  543. if (!usr_ptr) {
  544. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  545. return 0;
  546. }
  547. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  548. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  549. return -EINVAL;
  550. }
  551. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  552. if (roi_v1.num_rects == 0) {
  553. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  554. return 0;
  555. }
  556. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  557. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  558. roi_v1.num_rects);
  559. return -EINVAL;
  560. }
  561. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  562. for (i = 0; i < roi_v1.num_rects; ++i) {
  563. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  564. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  565. DRMID(crtc), i,
  566. cstate->user_roi_list.roi[i].x1,
  567. cstate->user_roi_list.roi[i].y1,
  568. cstate->user_roi_list.roi[i].x2,
  569. cstate->user_roi_list.roi[i].y2);
  570. SDE_EVT32_VERBOSE(DRMID(crtc),
  571. cstate->user_roi_list.roi[i].x1,
  572. cstate->user_roi_list.roi[i].y1,
  573. cstate->user_roi_list.roi[i].x2,
  574. cstate->user_roi_list.roi[i].y2);
  575. }
  576. return 0;
  577. }
  578. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  579. struct drm_crtc_state *state)
  580. {
  581. struct drm_connector *conn;
  582. struct drm_connector_state *conn_state;
  583. struct sde_crtc *sde_crtc;
  584. struct sde_crtc_state *crtc_state;
  585. struct sde_rect *crtc_roi;
  586. struct msm_mode_info mode_info;
  587. int i = 0;
  588. int rc;
  589. bool is_crtc_roi_dirty;
  590. bool is_any_conn_roi_dirty;
  591. if (!crtc || !state)
  592. return -EINVAL;
  593. sde_crtc = to_sde_crtc(crtc);
  594. crtc_state = to_sde_crtc_state(state);
  595. crtc_roi = &crtc_state->crtc_roi;
  596. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  597. is_any_conn_roi_dirty = false;
  598. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  599. struct sde_connector *sde_conn;
  600. struct sde_connector_state *sde_conn_state;
  601. struct sde_rect conn_roi;
  602. if (!conn_state || conn_state->crtc != crtc)
  603. continue;
  604. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  605. if (rc) {
  606. SDE_ERROR("failed to get mode info\n");
  607. return -EINVAL;
  608. }
  609. sde_conn = to_sde_connector(conn_state->connector);
  610. sde_conn_state = to_sde_connector_state(conn_state);
  611. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  612. msm_property_is_dirty(
  613. &sde_conn->property_info,
  614. &sde_conn_state->property_state,
  615. CONNECTOR_PROP_ROI_V1);
  616. if (!mode_info.roi_caps.enabled)
  617. continue;
  618. /*
  619. * current driver only supports same connector and crtc size,
  620. * but if support for different sizes is added, driver needs
  621. * to check the connector roi here to make sure is full screen
  622. * for dsc 3d-mux topology that doesn't support partial update.
  623. */
  624. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  625. sizeof(crtc_state->user_roi_list))) {
  626. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  627. sde_crtc->name);
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  631. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  632. conn_roi.x, conn_roi.y,
  633. conn_roi.w, conn_roi.h);
  634. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  635. conn_roi.x, conn_roi.y,
  636. conn_roi.w, conn_roi.h);
  637. }
  638. /*
  639. * Check against CRTC ROI and Connector ROI not being updated together.
  640. * This restriction should be relaxed when Connector ROI scaling is
  641. * supported.
  642. */
  643. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  644. SDE_ERROR("connector/crtc rois not updated together\n");
  645. return -EINVAL;
  646. }
  647. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  648. /* clear the ROI to null if it matches full screen anyways */
  649. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  650. crtc_roi->w == state->adjusted_mode.hdisplay &&
  651. crtc_roi->h == state->adjusted_mode.vdisplay)
  652. memset(crtc_roi, 0, sizeof(*crtc_roi));
  653. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  654. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  655. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  656. crtc_roi->h);
  657. return 0;
  658. }
  659. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  660. struct drm_crtc_state *state)
  661. {
  662. struct sde_crtc *sde_crtc;
  663. struct sde_crtc_state *crtc_state;
  664. struct drm_connector *conn;
  665. struct drm_connector_state *conn_state;
  666. int i;
  667. if (!crtc || !state)
  668. return -EINVAL;
  669. sde_crtc = to_sde_crtc(crtc);
  670. crtc_state = to_sde_crtc_state(state);
  671. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  672. return 0;
  673. /* partial update active, check if autorefresh is also requested */
  674. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  675. uint64_t autorefresh;
  676. if (!conn_state || conn_state->crtc != crtc)
  677. continue;
  678. autorefresh = sde_connector_get_property(conn_state,
  679. CONNECTOR_PROP_AUTOREFRESH);
  680. if (autorefresh) {
  681. SDE_ERROR(
  682. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  683. sde_crtc->name, autorefresh);
  684. return -EINVAL;
  685. }
  686. }
  687. return 0;
  688. }
  689. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  690. struct drm_crtc_state *state, int lm_idx)
  691. {
  692. struct sde_kms *sde_kms;
  693. struct sde_crtc *sde_crtc;
  694. struct sde_crtc_state *crtc_state;
  695. const struct sde_rect *crtc_roi;
  696. const struct sde_rect *lm_bounds;
  697. struct sde_rect *lm_roi;
  698. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  699. return -EINVAL;
  700. sde_kms = _sde_crtc_get_kms(crtc);
  701. if (!sde_kms || !sde_kms->catalog) {
  702. SDE_ERROR("invalid parameters\n");
  703. return -EINVAL;
  704. }
  705. sde_crtc = to_sde_crtc(crtc);
  706. crtc_state = to_sde_crtc_state(state);
  707. crtc_roi = &crtc_state->crtc_roi;
  708. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  709. lm_roi = &crtc_state->lm_roi[lm_idx];
  710. if (sde_kms_rect_is_null(crtc_roi))
  711. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  712. else
  713. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  714. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  715. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  716. /*
  717. * partial update is not supported with 3dmux dsc or dest scaler.
  718. * hence, crtc roi must match the mixer dimensions.
  719. */
  720. if (crtc_state->num_ds_enabled ||
  721. sde_rm_topology_is_group(&sde_kms->rm, state,
  722. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  723. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  724. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  725. return -EINVAL;
  726. }
  727. }
  728. /* if any dimension is zero, clear all dimensions for clarity */
  729. if (sde_kms_rect_is_null(lm_roi))
  730. memset(lm_roi, 0, sizeof(*lm_roi));
  731. return 0;
  732. }
  733. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  734. struct drm_crtc_state *state)
  735. {
  736. struct sde_crtc *sde_crtc;
  737. struct sde_crtc_state *crtc_state;
  738. u32 disp_bitmask = 0;
  739. int i;
  740. if (!crtc || !state) {
  741. pr_err("Invalid crtc or state\n");
  742. return 0;
  743. }
  744. sde_crtc = to_sde_crtc(crtc);
  745. crtc_state = to_sde_crtc_state(state);
  746. /* pingpong split: one ROI, one LM, two physical displays */
  747. if (crtc_state->is_ppsplit) {
  748. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  749. struct sde_rect *roi = &crtc_state->lm_roi[0];
  750. if (sde_kms_rect_is_null(roi))
  751. disp_bitmask = 0;
  752. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  753. disp_bitmask = BIT(0); /* left only */
  754. else if (roi->x >= lm_split_width)
  755. disp_bitmask = BIT(1); /* right only */
  756. else
  757. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  758. } else if (sde_crtc->mixers_swapped) {
  759. disp_bitmask = BIT(0);
  760. } else {
  761. for (i = 0; i < sde_crtc->num_mixers; i++) {
  762. if (!sde_kms_rect_is_null(
  763. &crtc_state->lm_roi[i]))
  764. disp_bitmask |= BIT(i);
  765. }
  766. }
  767. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  768. return disp_bitmask;
  769. }
  770. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  771. struct drm_crtc_state *state)
  772. {
  773. struct sde_crtc *sde_crtc;
  774. struct sde_crtc_state *crtc_state;
  775. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  776. if (!crtc || !state)
  777. return -EINVAL;
  778. sde_crtc = to_sde_crtc(crtc);
  779. crtc_state = to_sde_crtc_state(state);
  780. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  781. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  782. sde_crtc->name, sde_crtc->num_mixers);
  783. return -EINVAL;
  784. }
  785. /*
  786. * If using pingpong split: one ROI, one LM, two physical displays
  787. * then the ROI must be centered on the panel split boundary and
  788. * be of equal width across the split.
  789. */
  790. if (crtc_state->is_ppsplit) {
  791. u16 panel_split_width;
  792. u32 display_mask;
  793. roi[0] = &crtc_state->lm_roi[0];
  794. if (sde_kms_rect_is_null(roi[0]))
  795. return 0;
  796. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  797. if (display_mask != (BIT(0) | BIT(1)))
  798. return 0;
  799. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  800. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  801. SDE_ERROR("%s: roi x %d w %d split %d\n",
  802. sde_crtc->name, roi[0]->x, roi[0]->w,
  803. panel_split_width);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. /*
  809. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  810. * LMs and be of equal width.
  811. */
  812. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  813. return 0;
  814. roi[0] = &crtc_state->lm_roi[0];
  815. roi[1] = &crtc_state->lm_roi[1];
  816. /* if one of the roi is null it's a left/right-only update */
  817. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  818. return 0;
  819. /* check lm rois are equal width & first roi ends at 2nd roi */
  820. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  821. SDE_ERROR(
  822. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  823. sde_crtc->name, roi[0]->x, roi[0]->w,
  824. roi[1]->x, roi[1]->w);
  825. return -EINVAL;
  826. }
  827. return 0;
  828. }
  829. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  830. struct drm_crtc_state *state)
  831. {
  832. struct sde_crtc *sde_crtc;
  833. struct sde_crtc_state *crtc_state;
  834. const struct sde_rect *crtc_roi;
  835. const struct drm_plane_state *pstate;
  836. struct drm_plane *plane;
  837. if (!crtc || !state)
  838. return -EINVAL;
  839. /*
  840. * Reject commit if a Plane CRTC destination coordinates fall outside
  841. * the partial CRTC ROI. LM output is determined via connector ROIs,
  842. * if they are specified, not Plane CRTC ROIs.
  843. */
  844. sde_crtc = to_sde_crtc(crtc);
  845. crtc_state = to_sde_crtc_state(state);
  846. crtc_roi = &crtc_state->crtc_roi;
  847. if (sde_kms_rect_is_null(crtc_roi))
  848. return 0;
  849. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  850. struct sde_rect plane_roi, intersection;
  851. if (IS_ERR_OR_NULL(pstate)) {
  852. int rc = PTR_ERR(pstate);
  853. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  854. sde_crtc->name, plane->base.id, rc);
  855. return rc;
  856. }
  857. plane_roi.x = pstate->crtc_x;
  858. plane_roi.y = pstate->crtc_y;
  859. plane_roi.w = pstate->crtc_w;
  860. plane_roi.h = pstate->crtc_h;
  861. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  862. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  863. SDE_ERROR(
  864. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  865. sde_crtc->name, plane->base.id,
  866. plane_roi.x, plane_roi.y,
  867. plane_roi.w, plane_roi.h,
  868. crtc_roi->x, crtc_roi->y,
  869. crtc_roi->w, crtc_roi->h);
  870. return -E2BIG;
  871. }
  872. }
  873. return 0;
  874. }
  875. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  876. struct drm_crtc_state *state)
  877. {
  878. struct sde_crtc *sde_crtc;
  879. struct sde_crtc_state *sde_crtc_state;
  880. struct msm_mode_info mode_info;
  881. int rc, lm_idx, i;
  882. if (!crtc || !state)
  883. return -EINVAL;
  884. memset(&mode_info, 0, sizeof(mode_info));
  885. sde_crtc = to_sde_crtc(crtc);
  886. sde_crtc_state = to_sde_crtc_state(state);
  887. /*
  888. * check connector array cached at modeset time since incoming atomic
  889. * state may not include any connectors if they aren't modified
  890. */
  891. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  892. struct drm_connector *conn = sde_crtc_state->connectors[i];
  893. if (!conn || !conn->state)
  894. continue;
  895. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  896. if (rc) {
  897. SDE_ERROR("failed to get mode info\n");
  898. return -EINVAL;
  899. }
  900. if (!mode_info.roi_caps.enabled)
  901. continue;
  902. if (sde_crtc_state->user_roi_list.num_rects >
  903. mode_info.roi_caps.num_roi) {
  904. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  905. sde_crtc_state->user_roi_list.num_rects,
  906. mode_info.roi_caps.num_roi);
  907. return -E2BIG;
  908. }
  909. rc = _sde_crtc_set_crtc_roi(crtc, state);
  910. if (rc)
  911. return rc;
  912. rc = _sde_crtc_check_autorefresh(crtc, state);
  913. if (rc)
  914. return rc;
  915. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  916. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  917. if (rc)
  918. return rc;
  919. }
  920. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  921. if (rc)
  922. return rc;
  923. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  924. if (rc)
  925. return rc;
  926. }
  927. return 0;
  928. }
  929. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  930. {
  931. struct sde_crtc *sde_crtc;
  932. struct sde_crtc_state *cstate;
  933. const struct sde_rect *lm_roi;
  934. struct sde_hw_mixer *hw_lm;
  935. bool right_mixer = false;
  936. bool lm_updated = false;
  937. int lm_idx;
  938. if (!crtc)
  939. return;
  940. sde_crtc = to_sde_crtc(crtc);
  941. cstate = to_sde_crtc_state(crtc->state);
  942. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  943. struct sde_hw_mixer_cfg cfg;
  944. lm_roi = &cstate->lm_roi[lm_idx];
  945. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  946. if (!sde_crtc->mixers_swapped)
  947. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  948. if (lm_roi->w != hw_lm->cfg.out_width ||
  949. lm_roi->h != hw_lm->cfg.out_height ||
  950. right_mixer != hw_lm->cfg.right_mixer) {
  951. hw_lm->cfg.out_width = lm_roi->w;
  952. hw_lm->cfg.out_height = lm_roi->h;
  953. hw_lm->cfg.right_mixer = right_mixer;
  954. cfg.out_width = lm_roi->w;
  955. cfg.out_height = lm_roi->h;
  956. cfg.right_mixer = right_mixer;
  957. cfg.flags = 0;
  958. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  959. lm_updated = true;
  960. }
  961. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  962. lm_roi->h, right_mixer, lm_updated);
  963. }
  964. if (lm_updated)
  965. sde_cp_crtc_res_change(crtc);
  966. }
  967. struct plane_state {
  968. struct sde_plane_state *sde_pstate;
  969. const struct drm_plane_state *drm_pstate;
  970. int stage;
  971. u32 pipe_id;
  972. };
  973. static int pstate_cmp(const void *a, const void *b)
  974. {
  975. struct plane_state *pa = (struct plane_state *)a;
  976. struct plane_state *pb = (struct plane_state *)b;
  977. int rc = 0;
  978. int pa_zpos, pb_zpos;
  979. enum sde_layout pa_layout, pb_layout;
  980. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  981. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  982. pa_layout = pa->sde_pstate->layout;
  983. pb_layout = pb->sde_pstate->layout;
  984. if (pa_zpos != pb_zpos)
  985. rc = pa_zpos - pb_zpos;
  986. else if (pa_layout != pb_layout)
  987. rc = pa_layout - pb_layout;
  988. else
  989. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  990. return rc;
  991. }
  992. /*
  993. * validate and set source split:
  994. * use pstates sorted by stage to check planes on same stage
  995. * we assume that all pipes are in source split so its valid to compare
  996. * without taking into account left/right mixer placement
  997. */
  998. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  999. struct plane_state *pstates, int cnt)
  1000. {
  1001. struct plane_state *prv_pstate, *cur_pstate;
  1002. enum sde_layout prev_layout, cur_layout;
  1003. struct sde_rect left_rect, right_rect;
  1004. struct sde_kms *sde_kms;
  1005. int32_t left_pid, right_pid;
  1006. int32_t stage;
  1007. int i, rc = 0;
  1008. sde_kms = _sde_crtc_get_kms(crtc);
  1009. if (!sde_kms || !sde_kms->catalog) {
  1010. SDE_ERROR("invalid parameters\n");
  1011. return -EINVAL;
  1012. }
  1013. for (i = 1; i < cnt; i++) {
  1014. prv_pstate = &pstates[i - 1];
  1015. cur_pstate = &pstates[i];
  1016. prev_layout = prv_pstate->sde_pstate->layout;
  1017. cur_layout = cur_pstate->sde_pstate->layout;
  1018. if (prv_pstate->stage != cur_pstate->stage ||
  1019. prev_layout != cur_layout)
  1020. continue;
  1021. stage = cur_pstate->stage;
  1022. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1023. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1024. prv_pstate->drm_pstate->crtc_y,
  1025. prv_pstate->drm_pstate->crtc_w,
  1026. prv_pstate->drm_pstate->crtc_h, false);
  1027. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1028. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1029. cur_pstate->drm_pstate->crtc_y,
  1030. cur_pstate->drm_pstate->crtc_w,
  1031. cur_pstate->drm_pstate->crtc_h, false);
  1032. if (right_rect.x < left_rect.x) {
  1033. swap(left_pid, right_pid);
  1034. swap(left_rect, right_rect);
  1035. swap(prv_pstate, cur_pstate);
  1036. }
  1037. /*
  1038. * - planes are enumerated in pipe-priority order such that
  1039. * planes with lower drm_id must be left-most in a shared
  1040. * blend-stage when using source split.
  1041. * - planes in source split must be contiguous in width
  1042. * - planes in source split must have same dest yoff and height
  1043. */
  1044. if ((right_pid < left_pid) &&
  1045. !sde_kms->catalog->pipe_order_type) {
  1046. SDE_ERROR(
  1047. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1048. stage, left_pid, right_pid);
  1049. return -EINVAL;
  1050. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1051. SDE_ERROR(
  1052. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1053. stage, left_rect.x, left_rect.w,
  1054. right_rect.x, right_rect.w);
  1055. return -EINVAL;
  1056. } else if ((left_rect.y != right_rect.y) ||
  1057. (left_rect.h != right_rect.h)) {
  1058. SDE_ERROR(
  1059. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1060. stage, left_rect.y, left_rect.h,
  1061. right_rect.y, right_rect.h);
  1062. return -EINVAL;
  1063. }
  1064. }
  1065. return rc;
  1066. }
  1067. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1068. struct plane_state *pstates, int cnt)
  1069. {
  1070. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1071. enum sde_layout prev_layout, cur_layout;
  1072. struct sde_kms *sde_kms;
  1073. struct sde_rect left_rect, right_rect;
  1074. int32_t left_pid, right_pid;
  1075. int32_t stage;
  1076. int i;
  1077. sde_kms = _sde_crtc_get_kms(crtc);
  1078. if (!sde_kms || !sde_kms->catalog) {
  1079. SDE_ERROR("invalid parameters\n");
  1080. return;
  1081. }
  1082. if (!sde_kms->catalog->pipe_order_type)
  1083. return;
  1084. for (i = 0; i < cnt; i++) {
  1085. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1086. cur_pstate = &pstates[i];
  1087. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1088. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1089. SDE_LAYOUT_NONE;
  1090. cur_layout = cur_pstate->sde_pstate->layout;
  1091. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1092. || (prev_layout != cur_layout)) {
  1093. /*
  1094. * reset if prv or nxt pipes are not in the same stage
  1095. * as the cur pipe
  1096. */
  1097. if ((!nxt_pstate)
  1098. || (nxt_pstate->stage != cur_pstate->stage)
  1099. || (nxt_pstate->sde_pstate->layout !=
  1100. cur_pstate->sde_pstate->layout))
  1101. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1102. continue;
  1103. }
  1104. stage = cur_pstate->stage;
  1105. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1106. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1107. prv_pstate->drm_pstate->crtc_y,
  1108. prv_pstate->drm_pstate->crtc_w,
  1109. prv_pstate->drm_pstate->crtc_h, false);
  1110. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1111. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1112. cur_pstate->drm_pstate->crtc_y,
  1113. cur_pstate->drm_pstate->crtc_w,
  1114. cur_pstate->drm_pstate->crtc_h, false);
  1115. if (right_rect.x < left_rect.x) {
  1116. swap(left_pid, right_pid);
  1117. swap(left_rect, right_rect);
  1118. swap(prv_pstate, cur_pstate);
  1119. }
  1120. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1121. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1122. }
  1123. for (i = 0; i < cnt; i++) {
  1124. cur_pstate = &pstates[i];
  1125. sde_plane_setup_src_split_order(
  1126. cur_pstate->drm_pstate->plane,
  1127. cur_pstate->sde_pstate->multirect_index,
  1128. cur_pstate->sde_pstate->pipe_order_flags);
  1129. }
  1130. }
  1131. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1132. int num_mixers, struct plane_state *pstates, int cnt)
  1133. {
  1134. int i, lm_idx;
  1135. struct sde_format *format;
  1136. bool blend_stage[SDE_STAGE_MAX] = { false };
  1137. u32 blend_type;
  1138. for (i = cnt - 1; i >= 0; i--) {
  1139. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1140. PLANE_PROP_BLEND_OP);
  1141. /* stage has already been programmed or BLEND_OP_SKIP type */
  1142. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1143. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1144. continue;
  1145. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1146. format = to_sde_format(msm_framebuffer_format(
  1147. pstates[i].sde_pstate->base.fb));
  1148. if (!format) {
  1149. SDE_ERROR("invalid format\n");
  1150. return;
  1151. }
  1152. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1153. pstates[i].sde_pstate, format);
  1154. blend_stage[pstates[i].sde_pstate->stage] = true;
  1155. }
  1156. }
  1157. }
  1158. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1159. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1160. struct sde_crtc_mixer *mixer)
  1161. {
  1162. struct drm_plane *plane;
  1163. struct drm_framebuffer *fb;
  1164. struct drm_plane_state *state;
  1165. struct sde_crtc_state *cstate;
  1166. struct sde_plane_state *pstate = NULL;
  1167. struct plane_state *pstates = NULL;
  1168. struct sde_format *format;
  1169. struct sde_hw_ctl *ctl;
  1170. struct sde_hw_mixer *lm;
  1171. struct sde_hw_stage_cfg *stage_cfg;
  1172. struct sde_rect plane_crtc_roi;
  1173. uint32_t stage_idx, lm_idx, layout_idx;
  1174. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1175. int i, mode, cnt = 0;
  1176. bool bg_alpha_enable = false;
  1177. u32 blend_type;
  1178. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1179. if (!sde_crtc || !crtc->state || !mixer) {
  1180. SDE_ERROR("invalid sde_crtc or mixer\n");
  1181. return;
  1182. }
  1183. ctl = mixer->hw_ctl;
  1184. lm = mixer->hw_lm;
  1185. cstate = to_sde_crtc_state(crtc->state);
  1186. pstates = kcalloc(SDE_PSTATES_MAX,
  1187. sizeof(struct plane_state), GFP_KERNEL);
  1188. if (!pstates)
  1189. return;
  1190. memset(fetch_active, 0, sizeof(fetch_active));
  1191. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1192. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1193. state = plane->state;
  1194. if (!state)
  1195. continue;
  1196. plane_crtc_roi.x = state->crtc_x;
  1197. plane_crtc_roi.y = state->crtc_y;
  1198. plane_crtc_roi.w = state->crtc_w;
  1199. plane_crtc_roi.h = state->crtc_h;
  1200. pstate = to_sde_plane_state(state);
  1201. fb = state->fb;
  1202. mode = sde_plane_get_property(pstate,
  1203. PLANE_PROP_FB_TRANSLATION_MODE);
  1204. set_bit(sde_plane_pipe(plane), fetch_active);
  1205. sde_plane_ctl_flush(plane, ctl, true);
  1206. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1207. crtc->base.id,
  1208. pstate->stage,
  1209. plane->base.id,
  1210. sde_plane_pipe(plane) - SSPP_VIG0,
  1211. state->fb ? state->fb->base.id : -1);
  1212. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1213. if (!format) {
  1214. SDE_ERROR("invalid format\n");
  1215. goto end;
  1216. }
  1217. blend_type = sde_plane_get_property(pstate,
  1218. PLANE_PROP_BLEND_OP);
  1219. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1220. if (pstate->stage == SDE_STAGE_BASE &&
  1221. format->alpha_enable)
  1222. bg_alpha_enable = true;
  1223. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1224. state->fb ? state->fb->base.id : -1,
  1225. state->src_x >> 16, state->src_y >> 16,
  1226. state->src_w >> 16, state->src_h >> 16,
  1227. state->crtc_x, state->crtc_y,
  1228. state->crtc_w, state->crtc_h,
  1229. pstate->rotation, mode);
  1230. /*
  1231. * none or left layout will program to layer mixer
  1232. * group 0, right layout will program to layer mixer
  1233. * group 1.
  1234. */
  1235. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1236. layout_idx = 0;
  1237. else
  1238. layout_idx = 1;
  1239. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1240. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1241. stage_cfg->stage[pstate->stage][stage_idx] =
  1242. sde_plane_pipe(plane);
  1243. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1244. pstate->multirect_index;
  1245. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1246. sde_plane_pipe(plane) - SSPP_VIG0,
  1247. pstate->stage,
  1248. pstate->multirect_index,
  1249. pstate->multirect_mode,
  1250. format->base.pixel_format,
  1251. fb ? fb->modifier : 0,
  1252. layout_idx);
  1253. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1254. lm_idx++) {
  1255. if (bg_alpha_enable && !format->alpha_enable)
  1256. mixer[lm_idx].mixer_op_mode = 0;
  1257. else
  1258. mixer[lm_idx].mixer_op_mode |=
  1259. 1 << pstate->stage;
  1260. }
  1261. }
  1262. if (cnt >= SDE_PSTATES_MAX)
  1263. continue;
  1264. pstates[cnt].sde_pstate = pstate;
  1265. pstates[cnt].drm_pstate = state;
  1266. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1267. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1268. else
  1269. pstates[cnt].stage = sde_plane_get_property(
  1270. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1271. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1272. cnt++;
  1273. }
  1274. /* blend config update */
  1275. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1276. pstates, cnt);
  1277. if (ctl->ops.set_active_pipes)
  1278. ctl->ops.set_active_pipes(ctl, fetch_active);
  1279. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1280. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1281. if (lm && lm->ops.setup_dim_layer) {
  1282. cstate = to_sde_crtc_state(crtc->state);
  1283. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1284. for (i = 0; i < cstate->num_dim_layers; i++)
  1285. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1286. mixer, &cstate->dim_layer[i]);
  1287. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1288. }
  1289. }
  1290. end:
  1291. kfree(pstates);
  1292. }
  1293. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1294. struct drm_crtc *crtc)
  1295. {
  1296. struct sde_crtc *sde_crtc;
  1297. struct sde_crtc_state *cstate;
  1298. struct drm_encoder *drm_enc;
  1299. bool is_right_only;
  1300. bool encoder_in_dsc_merge = false;
  1301. if (!crtc || !crtc->state)
  1302. return;
  1303. sde_crtc = to_sde_crtc(crtc);
  1304. cstate = to_sde_crtc_state(crtc->state);
  1305. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1306. return;
  1307. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1308. crtc->state->encoder_mask) {
  1309. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1310. encoder_in_dsc_merge = true;
  1311. break;
  1312. }
  1313. }
  1314. /**
  1315. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1316. * This is due to two reasons:
  1317. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1318. * the left DSC must be used, right DSC cannot be used alone.
  1319. * For right-only partial update, this means swap layer mixers to map
  1320. * Left LM to Right INTF. On later HW this was relaxed.
  1321. * - In DSC Merge mode, the physical encoder has already registered
  1322. * PP0 as the master, to switch to right-only we would have to
  1323. * reprogram to be driven by PP1 instead.
  1324. * To support both cases, we prefer to support the mixer swap solution.
  1325. */
  1326. if (!encoder_in_dsc_merge) {
  1327. if (sde_crtc->mixers_swapped) {
  1328. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1329. sde_crtc->mixers_swapped = false;
  1330. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1331. }
  1332. return;
  1333. }
  1334. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1335. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1336. if (is_right_only && !sde_crtc->mixers_swapped) {
  1337. /* right-only update swap mixers */
  1338. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1339. sde_crtc->mixers_swapped = true;
  1340. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1341. /* left-only or full update, swap back */
  1342. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1343. sde_crtc->mixers_swapped = false;
  1344. }
  1345. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1346. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1347. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1348. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1349. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1350. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1351. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1352. }
  1353. /**
  1354. * _sde_crtc_blend_setup - configure crtc mixers
  1355. * @crtc: Pointer to drm crtc structure
  1356. * @old_state: Pointer to old crtc state
  1357. * @add_planes: Whether or not to add planes to mixers
  1358. */
  1359. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1360. struct drm_crtc_state *old_state, bool add_planes)
  1361. {
  1362. struct sde_crtc *sde_crtc;
  1363. struct sde_crtc_state *sde_crtc_state;
  1364. struct sde_crtc_mixer *mixer;
  1365. struct sde_hw_ctl *ctl;
  1366. struct sde_hw_mixer *lm;
  1367. struct sde_ctl_flush_cfg cfg = {0,};
  1368. int i;
  1369. if (!crtc)
  1370. return;
  1371. sde_crtc = to_sde_crtc(crtc);
  1372. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1373. mixer = sde_crtc->mixers;
  1374. SDE_DEBUG("%s\n", sde_crtc->name);
  1375. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1376. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1377. return;
  1378. }
  1379. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1380. if (!mixer[i].hw_lm) {
  1381. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1382. return;
  1383. }
  1384. mixer[i].mixer_op_mode = 0;
  1385. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1386. sde_crtc_state->dirty)) {
  1387. /* clear dim_layer settings */
  1388. lm = mixer[i].hw_lm;
  1389. if (lm->ops.clear_dim_layer)
  1390. lm->ops.clear_dim_layer(lm);
  1391. }
  1392. }
  1393. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1394. /* initialize stage cfg */
  1395. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1396. if (add_planes)
  1397. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1398. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1399. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1400. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1401. ctl = mixer[i].hw_ctl;
  1402. lm = mixer[i].hw_lm;
  1403. if (sde_kms_rect_is_null(lm_roi))
  1404. sde_crtc->mixers[i].mixer_op_mode = 0;
  1405. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1406. /* stage config flush mask */
  1407. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1408. ctl->ops.get_pending_flush(ctl, &cfg);
  1409. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1410. mixer[i].hw_lm->idx - LM_0,
  1411. mixer[i].mixer_op_mode,
  1412. ctl->idx - CTL_0,
  1413. cfg.pending_flush_mask);
  1414. if (sde_kms_rect_is_null(lm_roi)) {
  1415. SDE_DEBUG(
  1416. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1417. sde_crtc->name, lm->idx - LM_0,
  1418. ctl->idx - CTL_0);
  1419. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1420. NULL, true);
  1421. } else {
  1422. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1423. &sde_crtc->stage_cfg[lm_layout],
  1424. false);
  1425. }
  1426. }
  1427. _sde_crtc_program_lm_output_roi(crtc);
  1428. }
  1429. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1430. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1431. {
  1432. struct drm_plane *plane;
  1433. struct sde_plane_state *sde_pstate;
  1434. uint32_t mode = 0;
  1435. int rc;
  1436. if (!crtc) {
  1437. SDE_ERROR("invalid state\n");
  1438. return -EINVAL;
  1439. }
  1440. *fb_ns = 0;
  1441. *fb_sec = 0;
  1442. *fb_sec_dir = 0;
  1443. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1444. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1445. rc = PTR_ERR(plane);
  1446. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1447. DRMID(crtc), DRMID(plane), rc);
  1448. return rc;
  1449. }
  1450. sde_pstate = to_sde_plane_state(plane->state);
  1451. mode = sde_plane_get_property(sde_pstate,
  1452. PLANE_PROP_FB_TRANSLATION_MODE);
  1453. switch (mode) {
  1454. case SDE_DRM_FB_NON_SEC:
  1455. (*fb_ns)++;
  1456. break;
  1457. case SDE_DRM_FB_SEC:
  1458. (*fb_sec)++;
  1459. break;
  1460. case SDE_DRM_FB_SEC_DIR_TRANS:
  1461. (*fb_sec_dir)++;
  1462. break;
  1463. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1464. break;
  1465. default:
  1466. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1467. DRMID(plane), mode);
  1468. return -EINVAL;
  1469. }
  1470. }
  1471. return 0;
  1472. }
  1473. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1474. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1475. {
  1476. struct drm_plane *plane;
  1477. const struct drm_plane_state *pstate;
  1478. struct sde_plane_state *sde_pstate;
  1479. uint32_t mode = 0;
  1480. int rc;
  1481. if (!state) {
  1482. SDE_ERROR("invalid state\n");
  1483. return -EINVAL;
  1484. }
  1485. *fb_ns = 0;
  1486. *fb_sec = 0;
  1487. *fb_sec_dir = 0;
  1488. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1489. if (IS_ERR_OR_NULL(pstate)) {
  1490. rc = PTR_ERR(pstate);
  1491. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1492. DRMID(state->crtc), DRMID(plane), rc);
  1493. return rc;
  1494. }
  1495. sde_pstate = to_sde_plane_state(pstate);
  1496. mode = sde_plane_get_property(sde_pstate,
  1497. PLANE_PROP_FB_TRANSLATION_MODE);
  1498. switch (mode) {
  1499. case SDE_DRM_FB_NON_SEC:
  1500. (*fb_ns)++;
  1501. break;
  1502. case SDE_DRM_FB_SEC:
  1503. (*fb_sec)++;
  1504. break;
  1505. case SDE_DRM_FB_SEC_DIR_TRANS:
  1506. (*fb_sec_dir)++;
  1507. break;
  1508. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1509. break;
  1510. default:
  1511. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1512. DRMID(plane), mode);
  1513. return -EINVAL;
  1514. }
  1515. }
  1516. return 0;
  1517. }
  1518. static void _sde_drm_fb_sec_dir_trans(
  1519. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1520. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1521. {
  1522. /* secure display usecase */
  1523. if ((smmu_state->state == ATTACHED)
  1524. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1525. smmu_state->state = catalog->sui_ns_allowed ?
  1526. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1527. smmu_state->secure_level = secure_level;
  1528. smmu_state->transition_type = PRE_COMMIT;
  1529. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1530. if (old_valid_fb)
  1531. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1532. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1533. if (catalog->sui_misr_supported)
  1534. smmu_state->sui_misr_state =
  1535. SUI_MISR_ENABLE_REQ;
  1536. /* secure camera usecase */
  1537. } else if (smmu_state->state == ATTACHED) {
  1538. smmu_state->state = DETACH_SEC_REQ;
  1539. smmu_state->secure_level = secure_level;
  1540. smmu_state->transition_type = PRE_COMMIT;
  1541. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1542. }
  1543. }
  1544. static void _sde_drm_fb_transactions(
  1545. struct sde_kms_smmu_state_data *smmu_state,
  1546. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1547. int *ops)
  1548. {
  1549. if (((smmu_state->state == DETACHED)
  1550. || (smmu_state->state == DETACH_ALL_REQ))
  1551. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1552. && ((smmu_state->state == DETACHED_SEC)
  1553. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1554. smmu_state->state = catalog->sui_ns_allowed ?
  1555. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1556. smmu_state->transition_type = post_commit ?
  1557. POST_COMMIT : PRE_COMMIT;
  1558. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1559. if (old_valid_fb)
  1560. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1561. if (catalog->sui_misr_supported)
  1562. smmu_state->sui_misr_state =
  1563. SUI_MISR_DISABLE_REQ;
  1564. } else if ((smmu_state->state == DETACHED_SEC)
  1565. || (smmu_state->state == DETACH_SEC_REQ)) {
  1566. smmu_state->state = ATTACH_SEC_REQ;
  1567. smmu_state->transition_type = post_commit ?
  1568. POST_COMMIT : PRE_COMMIT;
  1569. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1570. if (old_valid_fb)
  1571. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1572. }
  1573. }
  1574. /**
  1575. * sde_crtc_get_secure_transition_ops - determines the operations that
  1576. * need to be performed before transitioning to secure state
  1577. * This function should be called after swapping the new state
  1578. * @crtc: Pointer to drm crtc structure
  1579. * Returns the bitmask of operations need to be performed, -Error in
  1580. * case of error cases
  1581. */
  1582. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1583. struct drm_crtc_state *old_crtc_state,
  1584. bool old_valid_fb)
  1585. {
  1586. struct drm_plane *plane;
  1587. struct drm_encoder *encoder;
  1588. struct sde_crtc *sde_crtc;
  1589. struct sde_kms *sde_kms;
  1590. struct sde_mdss_cfg *catalog;
  1591. struct sde_kms_smmu_state_data *smmu_state;
  1592. uint32_t translation_mode = 0, secure_level;
  1593. int ops = 0;
  1594. bool post_commit = false;
  1595. if (!crtc || !crtc->state) {
  1596. SDE_ERROR("invalid crtc\n");
  1597. return -EINVAL;
  1598. }
  1599. sde_kms = _sde_crtc_get_kms(crtc);
  1600. if (!sde_kms)
  1601. return -EINVAL;
  1602. smmu_state = &sde_kms->smmu_state;
  1603. smmu_state->prev_state = smmu_state->state;
  1604. smmu_state->prev_secure_level = smmu_state->secure_level;
  1605. sde_crtc = to_sde_crtc(crtc);
  1606. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1607. catalog = sde_kms->catalog;
  1608. /*
  1609. * SMMU operations need to be delayed in case of video mode panels
  1610. * when switching back to non_secure mode
  1611. */
  1612. drm_for_each_encoder_mask(encoder, crtc->dev,
  1613. crtc->state->encoder_mask) {
  1614. if (sde_encoder_is_dsi_display(encoder))
  1615. post_commit |= sde_encoder_check_curr_mode(encoder,
  1616. MSM_DISPLAY_VIDEO_MODE);
  1617. }
  1618. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1619. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1620. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1621. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1622. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1623. if (!plane->state)
  1624. continue;
  1625. translation_mode = sde_plane_get_property(
  1626. to_sde_plane_state(plane->state),
  1627. PLANE_PROP_FB_TRANSLATION_MODE);
  1628. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1629. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1630. DRMID(crtc), translation_mode);
  1631. return -EINVAL;
  1632. }
  1633. /* we can break if we find sec_dir plane */
  1634. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1635. break;
  1636. }
  1637. mutex_lock(&sde_kms->secure_transition_lock);
  1638. switch (translation_mode) {
  1639. case SDE_DRM_FB_SEC_DIR_TRANS:
  1640. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1641. catalog, old_valid_fb, &ops);
  1642. break;
  1643. case SDE_DRM_FB_SEC:
  1644. case SDE_DRM_FB_NON_SEC:
  1645. _sde_drm_fb_transactions(smmu_state, catalog,
  1646. old_valid_fb, post_commit, &ops);
  1647. break;
  1648. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1649. ops = 0;
  1650. break;
  1651. default:
  1652. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1653. DRMID(crtc), translation_mode);
  1654. ops = -EINVAL;
  1655. }
  1656. /* log only during actual transition times */
  1657. if (ops) {
  1658. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1659. DRMID(crtc), smmu_state->state,
  1660. secure_level, smmu_state->secure_level,
  1661. smmu_state->transition_type, ops);
  1662. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1663. smmu_state->state, smmu_state->transition_type,
  1664. smmu_state->secure_level, old_valid_fb,
  1665. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1666. }
  1667. mutex_unlock(&sde_kms->secure_transition_lock);
  1668. return ops;
  1669. }
  1670. /**
  1671. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1672. * LUTs are configured only once during boot
  1673. * @sde_crtc: Pointer to sde crtc
  1674. * @cstate: Pointer to sde crtc state
  1675. */
  1676. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1677. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1678. {
  1679. struct sde_hw_scaler3_lut_cfg *cfg;
  1680. struct sde_kms *sde_kms;
  1681. u32 *lut_data = NULL;
  1682. size_t len = 0;
  1683. int ret = 0;
  1684. if (!sde_crtc || !cstate) {
  1685. SDE_ERROR("invalid args\n");
  1686. return -EINVAL;
  1687. }
  1688. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1689. if (!sde_kms)
  1690. return -EINVAL;
  1691. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1692. return 0;
  1693. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1694. &cstate->property_state, &len, lut_idx);
  1695. if (!lut_data || !len) {
  1696. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1697. lut_idx, lut_data, len);
  1698. lut_data = NULL;
  1699. len = 0;
  1700. }
  1701. cfg = &cstate->scl3_lut_cfg;
  1702. switch (lut_idx) {
  1703. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1704. cfg->dir_lut = lut_data;
  1705. cfg->dir_len = len;
  1706. break;
  1707. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1708. cfg->cir_lut = lut_data;
  1709. cfg->cir_len = len;
  1710. break;
  1711. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1712. cfg->sep_lut = lut_data;
  1713. cfg->sep_len = len;
  1714. break;
  1715. default:
  1716. ret = -EINVAL;
  1717. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1718. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1719. break;
  1720. }
  1721. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1722. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1723. cfg->is_configured);
  1724. return ret;
  1725. }
  1726. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1727. {
  1728. struct sde_crtc *sde_crtc;
  1729. if (!crtc) {
  1730. SDE_ERROR("invalid crtc\n");
  1731. return;
  1732. }
  1733. sde_crtc = to_sde_crtc(crtc);
  1734. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1735. }
  1736. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1737. {
  1738. int i;
  1739. /**
  1740. * Check if sufficient hw resources are
  1741. * available as per target caps & topology
  1742. */
  1743. if (!sde_crtc) {
  1744. SDE_ERROR("invalid argument\n");
  1745. return -EINVAL;
  1746. }
  1747. if (!sde_crtc->num_mixers ||
  1748. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1749. SDE_ERROR("%s: invalid number mixers: %d\n",
  1750. sde_crtc->name, sde_crtc->num_mixers);
  1751. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1752. SDE_EVTLOG_ERROR);
  1753. return -EINVAL;
  1754. }
  1755. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1756. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1757. || !sde_crtc->mixers[i].hw_ds) {
  1758. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1759. sde_crtc->name, i);
  1760. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1761. i, sde_crtc->mixers[i].hw_lm,
  1762. sde_crtc->mixers[i].hw_ctl,
  1763. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1764. return -EINVAL;
  1765. }
  1766. }
  1767. return 0;
  1768. }
  1769. /**
  1770. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1771. * @crtc: Pointer to drm crtc
  1772. */
  1773. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1774. {
  1775. struct sde_crtc *sde_crtc;
  1776. struct sde_crtc_state *cstate;
  1777. struct sde_hw_mixer *hw_lm;
  1778. struct sde_hw_ctl *hw_ctl;
  1779. struct sde_hw_ds *hw_ds;
  1780. struct sde_hw_ds_cfg *cfg;
  1781. struct sde_kms *kms;
  1782. u32 op_mode = 0;
  1783. u32 lm_idx = 0, num_mixers = 0;
  1784. int i, count = 0;
  1785. if (!crtc)
  1786. return;
  1787. sde_crtc = to_sde_crtc(crtc);
  1788. cstate = to_sde_crtc_state(crtc->state);
  1789. kms = _sde_crtc_get_kms(crtc);
  1790. num_mixers = sde_crtc->num_mixers;
  1791. count = cstate->num_ds;
  1792. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1793. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1794. cstate->num_ds_enabled);
  1795. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1796. SDE_DEBUG("no change in settings, skip commit\n");
  1797. } else if (!kms || !kms->catalog) {
  1798. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1799. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1800. SDE_DEBUG("dest scaler feature not supported\n");
  1801. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1802. //do nothing
  1803. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1804. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1805. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1806. } else {
  1807. for (i = 0; i < count; i++) {
  1808. cfg = &cstate->ds_cfg[i];
  1809. if (!cfg->flags)
  1810. continue;
  1811. lm_idx = cfg->idx;
  1812. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1813. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1814. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1815. /* Setup op mode - Dual/single */
  1816. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1817. op_mode |= BIT(hw_ds->idx - DS_0);
  1818. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1819. op_mode |= (cstate->num_ds_enabled ==
  1820. CRTC_DUAL_MIXERS_ONLY) ?
  1821. SDE_DS_OP_MODE_DUAL : 0;
  1822. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1823. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1824. }
  1825. /* Setup scaler */
  1826. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1827. (cfg->flags &
  1828. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1829. if (hw_ds->ops.setup_scaler)
  1830. hw_ds->ops.setup_scaler(hw_ds,
  1831. &cfg->scl3_cfg,
  1832. &cstate->scl3_lut_cfg);
  1833. }
  1834. /*
  1835. * Dest scaler shares the flush bit of the LM in control
  1836. */
  1837. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1838. hw_ctl->ops.update_bitmask_mixer(
  1839. hw_ctl, hw_lm->idx, 1);
  1840. }
  1841. }
  1842. }
  1843. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1844. {
  1845. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1846. struct sde_crtc *sde_crtc;
  1847. struct msm_drm_private *priv;
  1848. struct sde_crtc_frame_event *fevent;
  1849. struct sde_kms_frame_event_cb_data *cb_data;
  1850. struct drm_plane *plane;
  1851. u32 ubwc_error;
  1852. unsigned long flags;
  1853. u32 crtc_id;
  1854. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1855. if (!data) {
  1856. SDE_ERROR("invalid parameters\n");
  1857. return;
  1858. }
  1859. crtc = cb_data->crtc;
  1860. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1861. SDE_ERROR("invalid parameters\n");
  1862. return;
  1863. }
  1864. sde_crtc = to_sde_crtc(crtc);
  1865. priv = crtc->dev->dev_private;
  1866. crtc_id = drm_crtc_index(crtc);
  1867. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1868. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1869. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1870. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1871. struct sde_crtc_frame_event, list);
  1872. if (fevent)
  1873. list_del_init(&fevent->list);
  1874. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1875. if (!fevent) {
  1876. SDE_ERROR("crtc%d event %d overflow\n",
  1877. crtc->base.id, event);
  1878. SDE_EVT32(DRMID(crtc), event);
  1879. return;
  1880. }
  1881. /* log and clear plane ubwc errors if any */
  1882. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1883. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1884. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1885. drm_for_each_plane_mask(plane, crtc->dev,
  1886. sde_crtc->plane_mask_old) {
  1887. ubwc_error = sde_plane_get_ubwc_error(plane);
  1888. if (ubwc_error) {
  1889. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1890. ubwc_error, SDE_EVTLOG_ERROR);
  1891. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1892. DRMID(crtc), DRMID(plane),
  1893. ubwc_error);
  1894. sde_plane_clear_ubwc_error(plane);
  1895. }
  1896. }
  1897. }
  1898. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1899. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1900. sde_crtc->retire_frame_event_time = ktime_get();
  1901. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1902. }
  1903. fevent->event = event;
  1904. fevent->crtc = crtc;
  1905. fevent->connector = cb_data->connector;
  1906. fevent->ts = ktime_get();
  1907. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1908. }
  1909. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1910. struct drm_crtc_state *old_state)
  1911. {
  1912. struct drm_device *dev;
  1913. struct sde_crtc *sde_crtc;
  1914. struct sde_crtc_state *cstate;
  1915. struct drm_connector *conn;
  1916. struct drm_encoder *encoder;
  1917. struct drm_connector_list_iter conn_iter;
  1918. if (!crtc || !crtc->state) {
  1919. SDE_ERROR("invalid crtc\n");
  1920. return;
  1921. }
  1922. dev = crtc->dev;
  1923. sde_crtc = to_sde_crtc(crtc);
  1924. cstate = to_sde_crtc_state(crtc->state);
  1925. SDE_EVT32_VERBOSE(DRMID(crtc));
  1926. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1927. /* identify connectors attached to this crtc */
  1928. cstate->num_connectors = 0;
  1929. drm_connector_list_iter_begin(dev, &conn_iter);
  1930. drm_for_each_connector_iter(conn, &conn_iter)
  1931. if (conn->state && conn->state->crtc == crtc &&
  1932. cstate->num_connectors < MAX_CONNECTORS) {
  1933. encoder = conn->state->best_encoder;
  1934. if (encoder)
  1935. sde_encoder_register_frame_event_callback(
  1936. encoder,
  1937. sde_crtc_frame_event_cb,
  1938. crtc);
  1939. cstate->connectors[cstate->num_connectors++] = conn;
  1940. sde_connector_prepare_fence(conn);
  1941. }
  1942. drm_connector_list_iter_end(&conn_iter);
  1943. /* prepare main output fence */
  1944. sde_fence_prepare(sde_crtc->output_fence);
  1945. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1946. }
  1947. /**
  1948. * sde_crtc_complete_flip - signal pending page_flip events
  1949. * Any pending vblank events are added to the vblank_event_list
  1950. * so that the next vblank interrupt shall signal them.
  1951. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1952. * This API signals any pending PAGE_FLIP events requested through
  1953. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1954. * if file!=NULL, this is preclose potential cancel-flip path
  1955. * @crtc: Pointer to drm crtc structure
  1956. * @file: Pointer to drm file
  1957. */
  1958. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1959. struct drm_file *file)
  1960. {
  1961. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1962. struct drm_device *dev = crtc->dev;
  1963. struct drm_pending_vblank_event *event;
  1964. unsigned long flags;
  1965. spin_lock_irqsave(&dev->event_lock, flags);
  1966. event = sde_crtc->event;
  1967. if (!event)
  1968. goto end;
  1969. /*
  1970. * if regular vblank case (!file) or if cancel-flip from
  1971. * preclose on file that requested flip, then send the
  1972. * event:
  1973. */
  1974. if (!file || (event->base.file_priv == file)) {
  1975. sde_crtc->event = NULL;
  1976. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1977. sde_crtc->name, event);
  1978. SDE_EVT32_VERBOSE(DRMID(crtc));
  1979. drm_crtc_send_vblank_event(crtc, event);
  1980. }
  1981. end:
  1982. spin_unlock_irqrestore(&dev->event_lock, flags);
  1983. }
  1984. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1985. struct drm_crtc_state *cstate)
  1986. {
  1987. struct drm_encoder *encoder;
  1988. if (!crtc || !crtc->dev || !cstate) {
  1989. SDE_ERROR("invalid crtc\n");
  1990. return INTF_MODE_NONE;
  1991. }
  1992. drm_for_each_encoder_mask(encoder, crtc->dev,
  1993. cstate->encoder_mask) {
  1994. /* continue if copy encoder is encountered */
  1995. if (sde_encoder_in_clone_mode(encoder))
  1996. continue;
  1997. return sde_encoder_get_intf_mode(encoder);
  1998. }
  1999. return INTF_MODE_NONE;
  2000. }
  2001. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2002. {
  2003. struct drm_encoder *encoder;
  2004. if (!crtc || !crtc->dev) {
  2005. SDE_ERROR("invalid crtc\n");
  2006. return INTF_MODE_NONE;
  2007. }
  2008. drm_for_each_encoder(encoder, crtc->dev)
  2009. if ((encoder->crtc == crtc)
  2010. && !sde_encoder_in_cont_splash(encoder))
  2011. return sde_encoder_get_fps(encoder);
  2012. return 0;
  2013. }
  2014. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2015. {
  2016. struct drm_encoder *encoder;
  2017. if (!crtc || !crtc->dev) {
  2018. SDE_ERROR("invalid crtc\n");
  2019. return 0;
  2020. }
  2021. drm_for_each_encoder_mask(encoder, crtc->dev,
  2022. crtc->state->encoder_mask) {
  2023. if (!sde_encoder_in_cont_splash(encoder))
  2024. return sde_encoder_get_dfps_maxfps(encoder);
  2025. }
  2026. return 0;
  2027. }
  2028. static void sde_crtc_vblank_cb(void *data)
  2029. {
  2030. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2031. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2032. /* keep statistics on vblank callback - with auto reset via debugfs */
  2033. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2034. sde_crtc->vblank_cb_time = ktime_get();
  2035. else
  2036. sde_crtc->vblank_cb_count++;
  2037. sde_crtc->vblank_last_cb_time = ktime_get();
  2038. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2039. drm_crtc_handle_vblank(crtc);
  2040. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2041. SDE_EVT32_VERBOSE(DRMID(crtc));
  2042. }
  2043. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2044. ktime_t ts, enum sde_fence_event fence_event)
  2045. {
  2046. if (!connector) {
  2047. SDE_ERROR("invalid param\n");
  2048. return;
  2049. }
  2050. SDE_ATRACE_BEGIN("signal_retire_fence");
  2051. sde_connector_complete_commit(connector, ts, fence_event);
  2052. SDE_ATRACE_END("signal_retire_fence");
  2053. }
  2054. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2055. {
  2056. struct msm_drm_private *priv;
  2057. struct sde_crtc_frame_event *fevent;
  2058. struct drm_crtc *crtc;
  2059. struct sde_crtc *sde_crtc;
  2060. struct sde_kms *sde_kms;
  2061. unsigned long flags;
  2062. bool in_clone_mode = false;
  2063. if (!work) {
  2064. SDE_ERROR("invalid work handle\n");
  2065. return;
  2066. }
  2067. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2068. if (!fevent->crtc || !fevent->crtc->state) {
  2069. SDE_ERROR("invalid crtc\n");
  2070. return;
  2071. }
  2072. crtc = fevent->crtc;
  2073. sde_crtc = to_sde_crtc(crtc);
  2074. sde_kms = _sde_crtc_get_kms(crtc);
  2075. if (!sde_kms) {
  2076. SDE_ERROR("invalid kms handle\n");
  2077. return;
  2078. }
  2079. priv = sde_kms->dev->dev_private;
  2080. SDE_ATRACE_BEGIN("crtc_frame_event");
  2081. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2082. ktime_to_ns(fevent->ts));
  2083. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2084. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2085. true : false;
  2086. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2087. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2088. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2089. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2090. /* this should not happen */
  2091. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2092. crtc->base.id,
  2093. ktime_to_ns(fevent->ts),
  2094. atomic_read(&sde_crtc->frame_pending));
  2095. SDE_EVT32(DRMID(crtc), fevent->event,
  2096. SDE_EVTLOG_FUNC_CASE1);
  2097. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2098. /* release bandwidth and other resources */
  2099. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2100. crtc->base.id,
  2101. ktime_to_ns(fevent->ts));
  2102. SDE_EVT32(DRMID(crtc), fevent->event,
  2103. SDE_EVTLOG_FUNC_CASE2);
  2104. sde_core_perf_crtc_release_bw(crtc);
  2105. } else {
  2106. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2107. SDE_EVTLOG_FUNC_CASE3);
  2108. }
  2109. }
  2110. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2111. SDE_ATRACE_BEGIN("signal_release_fence");
  2112. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2113. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2114. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2115. SDE_ATRACE_END("signal_release_fence");
  2116. }
  2117. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2118. /* this api should be called without spin_lock */
  2119. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2120. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2121. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2122. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2123. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2124. crtc->base.id, ktime_to_ns(fevent->ts));
  2125. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2126. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2127. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2128. SDE_ATRACE_END("crtc_frame_event");
  2129. }
  2130. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2131. struct drm_crtc_state *old_state)
  2132. {
  2133. struct sde_crtc *sde_crtc;
  2134. if (!crtc || !crtc->state) {
  2135. SDE_ERROR("invalid crtc\n");
  2136. return;
  2137. }
  2138. sde_crtc = to_sde_crtc(crtc);
  2139. SDE_EVT32_VERBOSE(DRMID(crtc));
  2140. sde_core_perf_crtc_update(crtc, 0, false);
  2141. }
  2142. /**
  2143. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2144. * @cstate: Pointer to sde crtc state
  2145. */
  2146. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2147. {
  2148. if (!cstate) {
  2149. SDE_ERROR("invalid cstate\n");
  2150. return;
  2151. }
  2152. cstate->input_fence_timeout_ns =
  2153. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2154. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2155. }
  2156. /**
  2157. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2158. * @cstate: Pointer to sde crtc state
  2159. */
  2160. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2161. {
  2162. u32 i;
  2163. if (!cstate)
  2164. return;
  2165. for (i = 0; i < cstate->num_dim_layers; i++)
  2166. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2167. cstate->num_dim_layers = 0;
  2168. }
  2169. /**
  2170. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2171. * @cstate: Pointer to sde crtc state
  2172. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2173. */
  2174. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2175. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2176. {
  2177. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2178. struct sde_drm_dim_layer_cfg *user_cfg;
  2179. struct sde_hw_dim_layer *dim_layer;
  2180. u32 count, i;
  2181. struct sde_kms *kms;
  2182. if (!crtc || !cstate) {
  2183. SDE_ERROR("invalid crtc or cstate\n");
  2184. return;
  2185. }
  2186. dim_layer = cstate->dim_layer;
  2187. if (!usr_ptr) {
  2188. /* usr_ptr is null when setting the default property value */
  2189. _sde_crtc_clear_dim_layers_v1(cstate);
  2190. SDE_DEBUG("dim_layer data removed\n");
  2191. goto clear;
  2192. }
  2193. kms = _sde_crtc_get_kms(crtc);
  2194. if (!kms || !kms->catalog) {
  2195. SDE_ERROR("invalid kms\n");
  2196. return;
  2197. }
  2198. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2199. SDE_ERROR("failed to copy dim_layer data\n");
  2200. return;
  2201. }
  2202. count = dim_layer_v1.num_layers;
  2203. if (count > SDE_MAX_DIM_LAYERS) {
  2204. SDE_ERROR("invalid number of dim_layers:%d", count);
  2205. return;
  2206. }
  2207. /* populate from user space */
  2208. cstate->num_dim_layers = count;
  2209. for (i = 0; i < count; i++) {
  2210. user_cfg = &dim_layer_v1.layer_cfg[i];
  2211. dim_layer[i].flags = user_cfg->flags;
  2212. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2213. user_cfg->stage : user_cfg->stage +
  2214. SDE_STAGE_0;
  2215. dim_layer[i].rect.x = user_cfg->rect.x1;
  2216. dim_layer[i].rect.y = user_cfg->rect.y1;
  2217. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2218. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2219. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2220. user_cfg->color_fill.color_0,
  2221. user_cfg->color_fill.color_1,
  2222. user_cfg->color_fill.color_2,
  2223. user_cfg->color_fill.color_3,
  2224. };
  2225. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2226. i, dim_layer[i].flags, dim_layer[i].stage);
  2227. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2228. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2229. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2230. dim_layer[i].color_fill.color_0,
  2231. dim_layer[i].color_fill.color_1,
  2232. dim_layer[i].color_fill.color_2,
  2233. dim_layer[i].color_fill.color_3);
  2234. }
  2235. clear:
  2236. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2237. }
  2238. /**
  2239. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2240. * @sde_crtc : Pointer to sde crtc
  2241. * @cstate : Pointer to sde crtc state
  2242. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2243. */
  2244. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2245. struct sde_crtc_state *cstate,
  2246. void __user *usr_ptr)
  2247. {
  2248. struct sde_drm_dest_scaler_data ds_data;
  2249. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2250. struct sde_drm_scaler_v2 scaler_v2;
  2251. void __user *scaler_v2_usr;
  2252. int i, count;
  2253. if (!sde_crtc || !cstate) {
  2254. SDE_ERROR("invalid sde_crtc/state\n");
  2255. return -EINVAL;
  2256. }
  2257. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2258. if (!usr_ptr) {
  2259. SDE_DEBUG("ds data removed\n");
  2260. return 0;
  2261. }
  2262. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2263. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2264. sde_crtc->name);
  2265. return -EINVAL;
  2266. }
  2267. count = ds_data.num_dest_scaler;
  2268. if (!count) {
  2269. SDE_DEBUG("no ds data available\n");
  2270. return 0;
  2271. }
  2272. if (count > SDE_MAX_DS_COUNT) {
  2273. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2274. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2275. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2276. return -EINVAL;
  2277. }
  2278. /* Populate from user space */
  2279. for (i = 0; i < count; i++) {
  2280. ds_cfg_usr = &ds_data.ds_cfg[i];
  2281. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2282. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2283. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2284. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2285. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2286. if (ds_cfg_usr->scaler_cfg) {
  2287. scaler_v2_usr =
  2288. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2289. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2290. sizeof(scaler_v2))) {
  2291. SDE_ERROR("%s:scaler: copy from user failed\n",
  2292. sde_crtc->name);
  2293. return -EINVAL;
  2294. }
  2295. }
  2296. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2297. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2298. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2299. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2300. scaler_v2.dst_width, scaler_v2.dst_height);
  2301. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2302. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2303. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2304. scaler_v2.dst_width, scaler_v2.dst_height);
  2305. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2306. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2307. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2308. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2309. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2310. ds_cfg_usr->lm_height);
  2311. }
  2312. cstate->num_ds = count;
  2313. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2314. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2315. return 0;
  2316. }
  2317. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2318. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2319. struct sde_hw_ds_cfg *prev_cfg)
  2320. {
  2321. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2322. || !cfg->lm_width || !cfg->lm_height) {
  2323. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2324. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2325. hdisplay, mode->vdisplay);
  2326. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2327. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2328. return -E2BIG;
  2329. }
  2330. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2331. cfg->lm_height != prev_cfg->lm_height)) {
  2332. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2333. crtc->base.id, cfg->lm_width,
  2334. cfg->lm_height, prev_cfg->lm_width,
  2335. prev_cfg->lm_height);
  2336. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2337. prev_cfg->lm_width, prev_cfg->lm_height,
  2338. SDE_EVTLOG_ERROR);
  2339. return -EINVAL;
  2340. }
  2341. return 0;
  2342. }
  2343. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2344. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2345. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2346. u32 max_in_width, u32 max_out_width)
  2347. {
  2348. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2349. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2350. /**
  2351. * Scaler src and dst width shouldn't exceed the maximum
  2352. * width limitation. Also, if there is no partial update
  2353. * dst width and height must match display resolution.
  2354. */
  2355. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2356. cfg->scl3_cfg.dst_width > max_out_width ||
  2357. !cfg->scl3_cfg.src_width[0] ||
  2358. !cfg->scl3_cfg.dst_width ||
  2359. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2360. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2361. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2362. SDE_ERROR("crtc%d: ", crtc->base.id);
  2363. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2364. cfg->scl3_cfg.src_width[0],
  2365. cfg->scl3_cfg.dst_width,
  2366. cfg->scl3_cfg.dst_height,
  2367. hdisplay, mode->vdisplay);
  2368. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2369. sde_crtc->num_mixers, cfg->flags,
  2370. hw_ds->idx - DS_0);
  2371. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2372. cfg->scl3_cfg.enable,
  2373. cfg->scl3_cfg.de.enable);
  2374. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2375. cfg->scl3_cfg.de.enable, cfg->flags,
  2376. max_in_width, max_out_width,
  2377. cfg->scl3_cfg.src_width[0],
  2378. cfg->scl3_cfg.dst_width,
  2379. cfg->scl3_cfg.dst_height, hdisplay,
  2380. mode->vdisplay, sde_crtc->num_mixers,
  2381. SDE_EVTLOG_ERROR);
  2382. cfg->flags &=
  2383. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2384. cfg->flags &=
  2385. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2386. return -EINVAL;
  2387. }
  2388. }
  2389. return 0;
  2390. }
  2391. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2392. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2393. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2394. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2395. {
  2396. int i, ret;
  2397. u32 lm_idx;
  2398. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2399. for (i = 0; i < cstate->num_ds; i++) {
  2400. cfg = &cstate->ds_cfg[i];
  2401. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2402. lm_idx = cfg->idx;
  2403. /**
  2404. * Validate against topology
  2405. * No of dest scalers should match the num of mixers
  2406. * unless it is partial update left only/right only use case
  2407. */
  2408. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2409. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2410. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2411. crtc->base.id, i, lm_idx, cfg->flags);
  2412. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2413. SDE_EVTLOG_ERROR);
  2414. return -EINVAL;
  2415. }
  2416. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2417. if (!max_in_width && !max_out_width) {
  2418. max_in_width = hw_ds->scl->top->maxinputwidth;
  2419. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2420. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2421. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2422. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2423. max_in_width, max_out_width, cstate->num_ds);
  2424. }
  2425. /* Check LM width and height */
  2426. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2427. prev_cfg);
  2428. if (ret)
  2429. return ret;
  2430. /* Check scaler data */
  2431. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2432. hw_ds, cfg, hdisplay,
  2433. max_in_width, max_out_width);
  2434. if (ret)
  2435. return ret;
  2436. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2437. (*num_ds_enable)++;
  2438. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2439. hw_ds->idx - DS_0, cfg->flags);
  2440. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2441. }
  2442. return 0;
  2443. }
  2444. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2445. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2446. {
  2447. struct sde_hw_ds_cfg *cfg;
  2448. int i;
  2449. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2450. cstate->num_ds_enabled, num_ds_enable);
  2451. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2452. cstate->num_ds, cstate->dirty[0]);
  2453. if (cstate->num_ds_enabled != num_ds_enable) {
  2454. /* Disabling destination scaler */
  2455. if (!num_ds_enable) {
  2456. for (i = 0; i < cstate->num_ds; i++) {
  2457. cfg = &cstate->ds_cfg[i];
  2458. cfg->idx = i;
  2459. /* Update scaler settings in disable case */
  2460. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2461. cfg->scl3_cfg.enable = 0;
  2462. cfg->scl3_cfg.de.enable = 0;
  2463. }
  2464. }
  2465. cstate->num_ds_enabled = num_ds_enable;
  2466. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2467. } else {
  2468. if (!cstate->num_ds_enabled)
  2469. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2470. }
  2471. }
  2472. /**
  2473. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2474. * @crtc : Pointer to drm crtc
  2475. * @state : Pointer to drm crtc state
  2476. */
  2477. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2478. struct drm_crtc_state *state)
  2479. {
  2480. struct sde_crtc *sde_crtc;
  2481. struct sde_crtc_state *cstate;
  2482. struct drm_display_mode *mode;
  2483. struct sde_kms *kms;
  2484. struct sde_hw_ds *hw_ds = NULL;
  2485. u32 ret = 0;
  2486. u32 num_ds_enable = 0, hdisplay = 0;
  2487. u32 max_in_width = 0, max_out_width = 0;
  2488. if (!crtc || !state)
  2489. return -EINVAL;
  2490. sde_crtc = to_sde_crtc(crtc);
  2491. cstate = to_sde_crtc_state(state);
  2492. kms = _sde_crtc_get_kms(crtc);
  2493. mode = &state->adjusted_mode;
  2494. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2495. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2496. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2497. return 0;
  2498. }
  2499. if (!kms || !kms->catalog) {
  2500. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2501. return -EINVAL;
  2502. }
  2503. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2504. SDE_DEBUG("dest scaler feature not supported\n");
  2505. return 0;
  2506. }
  2507. if (!sde_crtc->num_mixers) {
  2508. SDE_DEBUG("mixers not allocated\n");
  2509. return 0;
  2510. }
  2511. ret = _sde_validate_hw_resources(sde_crtc);
  2512. if (ret)
  2513. goto err;
  2514. /**
  2515. * No of dest scalers shouldn't exceed hw ds block count and
  2516. * also, match the num of mixers unless it is partial update
  2517. * left only/right only use case - currently PU + DS is not supported
  2518. */
  2519. if (cstate->num_ds > kms->catalog->ds_count ||
  2520. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2521. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2522. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2523. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2524. cstate->ds_cfg[0].flags);
  2525. ret = -EINVAL;
  2526. goto err;
  2527. }
  2528. /**
  2529. * Check if DS needs to be enabled or disabled
  2530. * In case of enable, validate the data
  2531. */
  2532. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2533. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2534. cstate->num_ds, cstate->ds_cfg[0].flags);
  2535. goto disable;
  2536. }
  2537. /* Display resolution */
  2538. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2539. /* Validate the DS data */
  2540. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2541. mode, hw_ds, hdisplay, &num_ds_enable,
  2542. max_in_width, max_out_width);
  2543. if (ret)
  2544. goto err;
  2545. disable:
  2546. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2547. return 0;
  2548. err:
  2549. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2550. return ret;
  2551. }
  2552. /**
  2553. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2554. * @crtc: Pointer to CRTC object
  2555. */
  2556. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2557. {
  2558. struct drm_plane *plane = NULL;
  2559. uint32_t wait_ms = 1;
  2560. ktime_t kt_end, kt_wait;
  2561. int rc = 0;
  2562. SDE_DEBUG("\n");
  2563. if (!crtc || !crtc->state) {
  2564. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2565. return;
  2566. }
  2567. /* use monotonic timer to limit total fence wait time */
  2568. kt_end = ktime_add_ns(ktime_get(),
  2569. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2570. /*
  2571. * Wait for fences sequentially, as all of them need to be signalled
  2572. * before we can proceed.
  2573. *
  2574. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2575. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2576. * that each plane can check its fence status and react appropriately
  2577. * if its fence has timed out. Call input fence wait multiple times if
  2578. * fence wait is interrupted due to interrupt call.
  2579. */
  2580. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2581. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2582. do {
  2583. kt_wait = ktime_sub(kt_end, ktime_get());
  2584. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2585. wait_ms = ktime_to_ms(kt_wait);
  2586. else
  2587. wait_ms = 0;
  2588. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2589. } while (wait_ms && rc == -ERESTARTSYS);
  2590. }
  2591. SDE_ATRACE_END("plane_wait_input_fence");
  2592. }
  2593. static void _sde_crtc_setup_mixer_for_encoder(
  2594. struct drm_crtc *crtc,
  2595. struct drm_encoder *enc)
  2596. {
  2597. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2598. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2599. struct sde_rm *rm = &sde_kms->rm;
  2600. struct sde_crtc_mixer *mixer;
  2601. struct sde_hw_ctl *last_valid_ctl = NULL;
  2602. int i;
  2603. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2604. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2605. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2606. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2607. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2608. /* Set up all the mixers and ctls reserved by this encoder */
  2609. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2610. mixer = &sde_crtc->mixers[i];
  2611. if (!sde_rm_get_hw(rm, &lm_iter))
  2612. break;
  2613. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2614. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2615. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2616. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2617. mixer->hw_lm->idx - LM_0);
  2618. mixer->hw_ctl = last_valid_ctl;
  2619. } else {
  2620. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2621. last_valid_ctl = mixer->hw_ctl;
  2622. sde_crtc->num_ctls++;
  2623. }
  2624. /* Shouldn't happen, mixers are always >= ctls */
  2625. if (!mixer->hw_ctl) {
  2626. SDE_ERROR("no valid ctls found for lm %d\n",
  2627. mixer->hw_lm->idx - LM_0);
  2628. return;
  2629. }
  2630. /* Dspp may be null */
  2631. (void) sde_rm_get_hw(rm, &dspp_iter);
  2632. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2633. /* DS may be null */
  2634. (void) sde_rm_get_hw(rm, &ds_iter);
  2635. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2636. mixer->encoder = enc;
  2637. sde_crtc->num_mixers++;
  2638. SDE_DEBUG("setup mixer %d: lm %d\n",
  2639. i, mixer->hw_lm->idx - LM_0);
  2640. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2641. i, mixer->hw_ctl->idx - CTL_0);
  2642. if (mixer->hw_ds)
  2643. SDE_DEBUG("setup mixer %d: ds %d\n",
  2644. i, mixer->hw_ds->idx - DS_0);
  2645. }
  2646. }
  2647. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2648. {
  2649. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2650. struct drm_encoder *enc;
  2651. sde_crtc->num_ctls = 0;
  2652. sde_crtc->num_mixers = 0;
  2653. sde_crtc->mixers_swapped = false;
  2654. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2655. mutex_lock(&sde_crtc->crtc_lock);
  2656. /* Check for mixers on all encoders attached to this crtc */
  2657. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2658. if (enc->crtc != crtc)
  2659. continue;
  2660. /* avoid overwriting mixers info from a copy encoder */
  2661. if (sde_encoder_in_clone_mode(enc))
  2662. continue;
  2663. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2664. }
  2665. mutex_unlock(&sde_crtc->crtc_lock);
  2666. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2667. }
  2668. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2669. {
  2670. int i;
  2671. struct sde_crtc_state *cstate;
  2672. cstate = to_sde_crtc_state(state);
  2673. cstate->is_ppsplit = false;
  2674. for (i = 0; i < cstate->num_connectors; i++) {
  2675. struct drm_connector *conn = cstate->connectors[i];
  2676. if (sde_connector_get_topology_name(conn) ==
  2677. SDE_RM_TOPOLOGY_PPSPLIT)
  2678. cstate->is_ppsplit = true;
  2679. }
  2680. }
  2681. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2682. struct drm_crtc_state *state)
  2683. {
  2684. struct sde_crtc *sde_crtc;
  2685. struct sde_crtc_state *cstate;
  2686. struct drm_display_mode *adj_mode;
  2687. u32 crtc_split_width;
  2688. int i;
  2689. if (!crtc || !state) {
  2690. SDE_ERROR("invalid args\n");
  2691. return;
  2692. }
  2693. sde_crtc = to_sde_crtc(crtc);
  2694. cstate = to_sde_crtc_state(state);
  2695. adj_mode = &state->adjusted_mode;
  2696. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2697. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2698. cstate->lm_bounds[i].x = crtc_split_width * i;
  2699. cstate->lm_bounds[i].y = 0;
  2700. cstate->lm_bounds[i].w = crtc_split_width;
  2701. cstate->lm_bounds[i].h =
  2702. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2703. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2704. sizeof(cstate->lm_roi[i]));
  2705. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2706. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2707. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2708. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2709. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2710. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2711. }
  2712. drm_mode_debug_printmodeline(adj_mode);
  2713. }
  2714. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2715. {
  2716. struct sde_crtc_mixer mixer;
  2717. /*
  2718. * Use mixer[0] to get hw_ctl which will use ops to clear
  2719. * all blendstages. Clear all blendstages will iterate through
  2720. * all mixers.
  2721. */
  2722. if (sde_crtc->num_mixers) {
  2723. mixer = sde_crtc->mixers[0];
  2724. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2725. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2726. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2727. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2728. }
  2729. }
  2730. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2731. struct drm_crtc_state *old_state)
  2732. {
  2733. struct sde_crtc *sde_crtc;
  2734. struct drm_encoder *encoder;
  2735. struct drm_device *dev;
  2736. struct sde_kms *sde_kms;
  2737. struct drm_plane *plane;
  2738. struct sde_splash_display *splash_display;
  2739. bool cont_splash_enabled = false, apply_cp_prop = false;
  2740. size_t i;
  2741. if (!crtc) {
  2742. SDE_ERROR("invalid crtc\n");
  2743. return;
  2744. }
  2745. if (!crtc->state->enable) {
  2746. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2747. crtc->base.id, crtc->state->enable);
  2748. return;
  2749. }
  2750. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2751. SDE_ERROR("power resource is not enabled\n");
  2752. return;
  2753. }
  2754. sde_kms = _sde_crtc_get_kms(crtc);
  2755. if (!sde_kms)
  2756. return;
  2757. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2758. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2759. sde_crtc = to_sde_crtc(crtc);
  2760. dev = crtc->dev;
  2761. if (!sde_crtc->num_mixers) {
  2762. _sde_crtc_setup_mixers(crtc);
  2763. _sde_crtc_setup_is_ppsplit(crtc->state);
  2764. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2765. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2766. }
  2767. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2768. if (encoder->crtc != crtc)
  2769. continue;
  2770. /* encoder will trigger pending mask now */
  2771. sde_encoder_trigger_kickoff_pending(encoder);
  2772. }
  2773. /* update performance setting */
  2774. sde_core_perf_crtc_update(crtc, 1, false);
  2775. /*
  2776. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2777. * it means we are trying to flush a CRTC whose state is disabled:
  2778. * nothing else needs to be done.
  2779. */
  2780. if (unlikely(!sde_crtc->num_mixers))
  2781. goto end;
  2782. _sde_crtc_blend_setup(crtc, old_state, true);
  2783. _sde_crtc_dest_scaler_setup(crtc);
  2784. if (old_state->mode_changed) {
  2785. sde_core_perf_crtc_update_uidle(crtc, true);
  2786. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2787. if (plane->state && plane->state->fb)
  2788. _sde_plane_set_qos_lut(plane, crtc,
  2789. plane->state->fb);
  2790. }
  2791. }
  2792. /*
  2793. * Since CP properties use AXI buffer to program the
  2794. * HW, check if context bank is in attached state,
  2795. * apply color processing properties only if
  2796. * smmu state is attached,
  2797. */
  2798. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2799. splash_display = &sde_kms->splash_data.splash_display[i];
  2800. if (splash_display->cont_splash_enabled &&
  2801. splash_display->encoder &&
  2802. crtc == splash_display->encoder->crtc)
  2803. cont_splash_enabled = true;
  2804. }
  2805. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2806. true : sde_crtc->enabled;
  2807. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2808. (cont_splash_enabled || apply_cp_prop))
  2809. sde_cp_crtc_apply_properties(crtc);
  2810. /*
  2811. * PP_DONE irq is only used by command mode for now.
  2812. * It is better to request pending before FLUSH and START trigger
  2813. * to make sure no pp_done irq missed.
  2814. * This is safe because no pp_done will happen before SW trigger
  2815. * in command mode.
  2816. */
  2817. end:
  2818. SDE_ATRACE_END("crtc_atomic_begin");
  2819. }
  2820. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2821. struct drm_crtc_state *old_crtc_state)
  2822. {
  2823. struct drm_encoder *encoder;
  2824. struct sde_crtc *sde_crtc;
  2825. struct drm_device *dev;
  2826. struct drm_plane *plane;
  2827. struct msm_drm_private *priv;
  2828. struct sde_crtc_state *cstate;
  2829. struct sde_kms *sde_kms;
  2830. int i;
  2831. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2832. SDE_ERROR("invalid crtc\n");
  2833. return;
  2834. }
  2835. if (!crtc->state->enable) {
  2836. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2837. crtc->base.id, crtc->state->enable);
  2838. return;
  2839. }
  2840. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2841. SDE_ERROR("power resource is not enabled\n");
  2842. return;
  2843. }
  2844. sde_kms = _sde_crtc_get_kms(crtc);
  2845. if (!sde_kms) {
  2846. SDE_ERROR("invalid kms\n");
  2847. return;
  2848. }
  2849. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2850. sde_crtc = to_sde_crtc(crtc);
  2851. cstate = to_sde_crtc_state(crtc->state);
  2852. dev = crtc->dev;
  2853. priv = dev->dev_private;
  2854. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2855. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2856. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2857. false);
  2858. else
  2859. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2860. /*
  2861. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2862. * it means we are trying to flush a CRTC whose state is disabled:
  2863. * nothing else needs to be done.
  2864. */
  2865. if (unlikely(!sde_crtc->num_mixers))
  2866. return;
  2867. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2868. /*
  2869. * For planes without commit update, drm framework will not add
  2870. * those planes to current state since hardware update is not
  2871. * required. However, if those planes were power collapsed since
  2872. * last commit cycle, driver has to restore the hardware state
  2873. * of those planes explicitly here prior to plane flush.
  2874. * Also use this iteration to see if any plane requires cache,
  2875. * so during the perf update driver can activate/deactivate
  2876. * the cache accordingly.
  2877. */
  2878. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2879. sde_crtc->new_perf.llcc_active[i] = false;
  2880. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2881. sde_plane_restore(plane);
  2882. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2883. if (sde_plane_is_cache_required(plane, i))
  2884. sde_crtc->new_perf.llcc_active[i] = true;
  2885. }
  2886. }
  2887. sde_core_perf_crtc_update_llcc(crtc);
  2888. /* wait for acquire fences before anything else is done */
  2889. _sde_crtc_wait_for_fences(crtc);
  2890. if (!cstate->rsc_update) {
  2891. drm_for_each_encoder_mask(encoder, dev,
  2892. crtc->state->encoder_mask) {
  2893. cstate->rsc_client =
  2894. sde_encoder_get_rsc_client(encoder);
  2895. }
  2896. cstate->rsc_update = true;
  2897. }
  2898. /*
  2899. * Final plane updates: Give each plane a chance to complete all
  2900. * required writes/flushing before crtc's "flush
  2901. * everything" call below.
  2902. */
  2903. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2904. if (sde_kms->smmu_state.transition_error)
  2905. sde_plane_set_error(plane, true);
  2906. sde_plane_flush(plane);
  2907. }
  2908. /* Kickoff will be scheduled by outer layer */
  2909. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2910. }
  2911. /**
  2912. * sde_crtc_destroy_state - state destroy hook
  2913. * @crtc: drm CRTC
  2914. * @state: CRTC state object to release
  2915. */
  2916. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2917. struct drm_crtc_state *state)
  2918. {
  2919. struct sde_crtc *sde_crtc;
  2920. struct sde_crtc_state *cstate;
  2921. struct drm_encoder *enc;
  2922. struct sde_kms *sde_kms;
  2923. if (!crtc || !state) {
  2924. SDE_ERROR("invalid argument(s)\n");
  2925. return;
  2926. }
  2927. sde_crtc = to_sde_crtc(crtc);
  2928. cstate = to_sde_crtc_state(state);
  2929. sde_kms = _sde_crtc_get_kms(crtc);
  2930. if (!sde_kms) {
  2931. SDE_ERROR("invalid sde_kms\n");
  2932. return;
  2933. }
  2934. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2935. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2936. sde_rm_release(&sde_kms->rm, enc, true);
  2937. __drm_atomic_helper_crtc_destroy_state(state);
  2938. /* destroy value helper */
  2939. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2940. &cstate->property_state);
  2941. }
  2942. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2943. {
  2944. struct sde_crtc *sde_crtc;
  2945. int i;
  2946. if (!crtc) {
  2947. SDE_ERROR("invalid argument\n");
  2948. return -EINVAL;
  2949. }
  2950. sde_crtc = to_sde_crtc(crtc);
  2951. if (!atomic_read(&sde_crtc->frame_pending)) {
  2952. SDE_DEBUG("no frames pending\n");
  2953. return 0;
  2954. }
  2955. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2956. /*
  2957. * flush all the event thread work to make sure all the
  2958. * FRAME_EVENTS from encoder are propagated to crtc
  2959. */
  2960. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2961. if (list_empty(&sde_crtc->frame_events[i].list))
  2962. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2963. }
  2964. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2965. return 0;
  2966. }
  2967. /**
  2968. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2969. * @crtc: Pointer to crtc structure
  2970. */
  2971. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2972. {
  2973. struct drm_plane *plane;
  2974. struct drm_plane_state *state;
  2975. struct sde_crtc *sde_crtc;
  2976. struct sde_crtc_mixer *mixer;
  2977. struct sde_hw_ctl *ctl;
  2978. if (!crtc)
  2979. return;
  2980. sde_crtc = to_sde_crtc(crtc);
  2981. mixer = sde_crtc->mixers;
  2982. if (!mixer)
  2983. return;
  2984. ctl = mixer->hw_ctl;
  2985. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2986. state = plane->state;
  2987. if (!state)
  2988. continue;
  2989. /* clear plane flush bitmask */
  2990. sde_plane_ctl_flush(plane, ctl, false);
  2991. }
  2992. }
  2993. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2994. struct drm_crtc_state *old_state)
  2995. {
  2996. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2997. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  2998. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2999. struct msm_drm_private *priv;
  3000. struct msm_drm_thread *event_thread;
  3001. int idle_time = 0;
  3002. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3003. return;
  3004. priv = sde_kms->dev->dev_private;
  3005. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3006. if (!idle_time ||
  3007. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3008. MSM_DISPLAY_VIDEO_MODE) ||
  3009. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3010. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3011. return;
  3012. /* schedule the idle notify delayed work */
  3013. event_thread = &priv->event_thread[crtc->index];
  3014. kthread_mod_delayed_work(&event_thread->worker,
  3015. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3016. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3017. }
  3018. /**
  3019. * sde_crtc_reset_hw - attempt hardware reset on errors
  3020. * @crtc: Pointer to DRM crtc instance
  3021. * @old_state: Pointer to crtc state for previous commit
  3022. * @recovery_events: Whether or not recovery events are enabled
  3023. * Returns: Zero if current commit should still be attempted
  3024. */
  3025. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3026. bool recovery_events)
  3027. {
  3028. struct drm_plane *plane_halt[MAX_PLANES];
  3029. struct drm_plane *plane;
  3030. struct drm_encoder *encoder;
  3031. struct sde_crtc *sde_crtc;
  3032. struct sde_crtc_state *cstate;
  3033. struct sde_hw_ctl *ctl;
  3034. signed int i, plane_count;
  3035. int rc;
  3036. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3037. return -EINVAL;
  3038. sde_crtc = to_sde_crtc(crtc);
  3039. cstate = to_sde_crtc_state(crtc->state);
  3040. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3041. /* optionally generate a panic instead of performing a h/w reset */
  3042. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3043. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3044. ctl = sde_crtc->mixers[i].hw_ctl;
  3045. if (!ctl || !ctl->ops.reset)
  3046. continue;
  3047. rc = ctl->ops.reset(ctl);
  3048. if (rc) {
  3049. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3050. crtc->base.id, ctl->idx - CTL_0);
  3051. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3052. SDE_EVTLOG_ERROR);
  3053. break;
  3054. }
  3055. }
  3056. /* Early out if simple ctl reset succeeded */
  3057. if (i == sde_crtc->num_ctls)
  3058. return 0;
  3059. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3060. /* force all components in the system into reset at the same time */
  3061. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3062. ctl = sde_crtc->mixers[i].hw_ctl;
  3063. if (!ctl || !ctl->ops.hard_reset)
  3064. continue;
  3065. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3066. ctl->ops.hard_reset(ctl, true);
  3067. }
  3068. plane_count = 0;
  3069. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3070. if (plane_count >= ARRAY_SIZE(plane_halt))
  3071. break;
  3072. plane_halt[plane_count++] = plane;
  3073. sde_plane_halt_requests(plane, true);
  3074. sde_plane_set_revalidate(plane, true);
  3075. }
  3076. /* provide safe "border color only" commit configuration for later */
  3077. _sde_crtc_remove_pipe_flush(crtc);
  3078. _sde_crtc_blend_setup(crtc, old_state, false);
  3079. /* take h/w components out of reset */
  3080. for (i = plane_count - 1; i >= 0; --i)
  3081. sde_plane_halt_requests(plane_halt[i], false);
  3082. /* attempt to poll for start of frame cycle before reset release */
  3083. list_for_each_entry(encoder,
  3084. &crtc->dev->mode_config.encoder_list, head) {
  3085. if (encoder->crtc != crtc)
  3086. continue;
  3087. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3088. sde_encoder_poll_line_counts(encoder);
  3089. }
  3090. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3091. ctl = sde_crtc->mixers[i].hw_ctl;
  3092. if (!ctl || !ctl->ops.hard_reset)
  3093. continue;
  3094. ctl->ops.hard_reset(ctl, false);
  3095. }
  3096. list_for_each_entry(encoder,
  3097. &crtc->dev->mode_config.encoder_list, head) {
  3098. if (encoder->crtc != crtc)
  3099. continue;
  3100. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3101. sde_encoder_kickoff(encoder, false, true);
  3102. }
  3103. /* panic the device if VBIF is not in good state */
  3104. return !recovery_events ? 0 : -EAGAIN;
  3105. }
  3106. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3107. struct drm_crtc_state *old_state)
  3108. {
  3109. struct drm_encoder *encoder;
  3110. struct drm_device *dev;
  3111. struct sde_crtc *sde_crtc;
  3112. struct sde_kms *sde_kms;
  3113. struct sde_crtc_state *cstate;
  3114. bool is_error = false;
  3115. unsigned long flags;
  3116. enum sde_crtc_idle_pc_state idle_pc_state;
  3117. struct sde_encoder_kickoff_params params = { 0 };
  3118. if (!crtc) {
  3119. SDE_ERROR("invalid argument\n");
  3120. return;
  3121. }
  3122. dev = crtc->dev;
  3123. sde_crtc = to_sde_crtc(crtc);
  3124. sde_kms = _sde_crtc_get_kms(crtc);
  3125. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3126. SDE_ERROR("invalid argument\n");
  3127. return;
  3128. }
  3129. cstate = to_sde_crtc_state(crtc->state);
  3130. /*
  3131. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3132. * it means we are trying to start a CRTC whose state is disabled:
  3133. * nothing else needs to be done.
  3134. */
  3135. if (unlikely(!sde_crtc->num_mixers))
  3136. return;
  3137. SDE_ATRACE_BEGIN("crtc_commit");
  3138. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3139. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3140. if (encoder->crtc != crtc)
  3141. continue;
  3142. /*
  3143. * Encoder will flush/start now, unless it has a tx pending.
  3144. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3145. */
  3146. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3147. crtc->state);
  3148. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3149. sde_crtc->needs_hw_reset = true;
  3150. if (idle_pc_state != IDLE_PC_NONE)
  3151. sde_encoder_control_idle_pc(encoder,
  3152. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3153. }
  3154. /*
  3155. * Optionally attempt h/w recovery if any errors were detected while
  3156. * preparing for the kickoff
  3157. */
  3158. if (sde_crtc->needs_hw_reset) {
  3159. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3160. if (sde_crtc->frame_trigger_mode
  3161. != FRAME_DONE_WAIT_POSTED_START &&
  3162. sde_crtc_reset_hw(crtc, old_state,
  3163. params.recovery_events_enabled))
  3164. is_error = true;
  3165. sde_crtc->needs_hw_reset = false;
  3166. }
  3167. sde_crtc_calc_fps(sde_crtc);
  3168. SDE_ATRACE_BEGIN("flush_event_thread");
  3169. _sde_crtc_flush_event_thread(crtc);
  3170. SDE_ATRACE_END("flush_event_thread");
  3171. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3172. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3173. /* acquire bandwidth and other resources */
  3174. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3175. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3176. } else {
  3177. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3178. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3179. }
  3180. sde_crtc->play_count++;
  3181. sde_vbif_clear_errors(sde_kms);
  3182. if (is_error) {
  3183. _sde_crtc_remove_pipe_flush(crtc);
  3184. _sde_crtc_blend_setup(crtc, old_state, false);
  3185. }
  3186. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3187. if (encoder->crtc != crtc)
  3188. continue;
  3189. sde_encoder_kickoff(encoder, false, true);
  3190. }
  3191. /* store the event after frame trigger */
  3192. if (sde_crtc->event) {
  3193. WARN_ON(sde_crtc->event);
  3194. } else {
  3195. spin_lock_irqsave(&dev->event_lock, flags);
  3196. sde_crtc->event = crtc->state->event;
  3197. spin_unlock_irqrestore(&dev->event_lock, flags);
  3198. }
  3199. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3200. SDE_ATRACE_END("crtc_commit");
  3201. }
  3202. /**
  3203. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3204. * @sde_crtc: Pointer to sde crtc structure
  3205. * @enable: Whether to enable/disable vblanks
  3206. *
  3207. * @Return: error code
  3208. */
  3209. static int _sde_crtc_vblank_enable_no_lock(
  3210. struct sde_crtc *sde_crtc, bool enable)
  3211. {
  3212. struct drm_crtc *crtc;
  3213. struct drm_encoder *enc;
  3214. if (!sde_crtc) {
  3215. SDE_ERROR("invalid crtc\n");
  3216. return -EINVAL;
  3217. }
  3218. crtc = &sde_crtc->base;
  3219. if (enable) {
  3220. int ret;
  3221. /* drop lock since power crtc cb may try to re-acquire lock */
  3222. mutex_unlock(&sde_crtc->crtc_lock);
  3223. ret = pm_runtime_get_sync(crtc->dev->dev);
  3224. mutex_lock(&sde_crtc->crtc_lock);
  3225. if (ret < 0)
  3226. return ret;
  3227. drm_for_each_encoder_mask(enc, crtc->dev,
  3228. crtc->state->encoder_mask) {
  3229. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3230. sde_crtc->enabled);
  3231. sde_encoder_register_vblank_callback(enc,
  3232. sde_crtc_vblank_cb, (void *)crtc);
  3233. }
  3234. } else {
  3235. drm_for_each_encoder_mask(enc, crtc->dev,
  3236. crtc->state->encoder_mask) {
  3237. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3238. sde_crtc->enabled);
  3239. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3240. }
  3241. /* drop lock since power crtc cb may try to re-acquire lock */
  3242. mutex_unlock(&sde_crtc->crtc_lock);
  3243. pm_runtime_put_sync(crtc->dev->dev);
  3244. mutex_lock(&sde_crtc->crtc_lock);
  3245. }
  3246. return 0;
  3247. }
  3248. /**
  3249. * sde_crtc_duplicate_state - state duplicate hook
  3250. * @crtc: Pointer to drm crtc structure
  3251. * @Returns: Pointer to new drm_crtc_state structure
  3252. */
  3253. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3254. {
  3255. struct sde_crtc *sde_crtc;
  3256. struct sde_crtc_state *cstate, *old_cstate;
  3257. if (!crtc || !crtc->state) {
  3258. SDE_ERROR("invalid argument(s)\n");
  3259. return NULL;
  3260. }
  3261. sde_crtc = to_sde_crtc(crtc);
  3262. old_cstate = to_sde_crtc_state(crtc->state);
  3263. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3264. if (!cstate) {
  3265. SDE_ERROR("failed to allocate state\n");
  3266. return NULL;
  3267. }
  3268. /* duplicate value helper */
  3269. msm_property_duplicate_state(&sde_crtc->property_info,
  3270. old_cstate, cstate,
  3271. &cstate->property_state, cstate->property_values);
  3272. /* duplicate base helper */
  3273. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3274. return &cstate->base;
  3275. }
  3276. /**
  3277. * sde_crtc_reset - reset hook for CRTCs
  3278. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3279. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3280. * @crtc: Pointer to drm crtc structure
  3281. */
  3282. static void sde_crtc_reset(struct drm_crtc *crtc)
  3283. {
  3284. struct sde_crtc *sde_crtc;
  3285. struct sde_crtc_state *cstate;
  3286. if (!crtc) {
  3287. SDE_ERROR("invalid crtc\n");
  3288. return;
  3289. }
  3290. /* revert suspend actions, if necessary */
  3291. if (!sde_crtc_is_reset_required(crtc)) {
  3292. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3293. return;
  3294. }
  3295. /* remove previous state, if present */
  3296. if (crtc->state) {
  3297. sde_crtc_destroy_state(crtc, crtc->state);
  3298. crtc->state = 0;
  3299. }
  3300. sde_crtc = to_sde_crtc(crtc);
  3301. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3302. if (!cstate) {
  3303. SDE_ERROR("failed to allocate state\n");
  3304. return;
  3305. }
  3306. /* reset value helper */
  3307. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3308. &cstate->property_state,
  3309. cstate->property_values);
  3310. _sde_crtc_set_input_fence_timeout(cstate);
  3311. cstate->base.crtc = crtc;
  3312. crtc->state = &cstate->base;
  3313. }
  3314. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3315. {
  3316. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3317. struct sde_hw_mixer *hw_lm;
  3318. int lm_idx;
  3319. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3320. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3321. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3322. hw_lm->cfg.out_width = 0;
  3323. hw_lm->cfg.out_height = 0;
  3324. }
  3325. SDE_EVT32(DRMID(crtc));
  3326. }
  3327. static void sde_crtc_reset_sw_state_for_ipc(struct drm_crtc *crtc)
  3328. {
  3329. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3330. struct drm_plane *plane;
  3331. /* mark planes, mixers, and other blocks dirty for next update */
  3332. drm_atomic_crtc_for_each_plane(plane, crtc)
  3333. sde_plane_set_revalidate(plane, true);
  3334. /* mark mixers dirty for next update */
  3335. sde_crtc_clear_cached_mixer_cfg(crtc);
  3336. /* mark other properties which need to be dirty for next update */
  3337. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3338. if (cstate->num_ds_enabled)
  3339. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3340. }
  3341. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3342. {
  3343. struct sde_crtc *sde_crtc;
  3344. struct sde_crtc_state *cstate;
  3345. struct drm_encoder *encoder;
  3346. sde_crtc = to_sde_crtc(crtc);
  3347. cstate = to_sde_crtc_state(crtc->state);
  3348. /* restore encoder; crtc will be programmed during commit */
  3349. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3350. sde_encoder_virt_restore(encoder);
  3351. /* restore UIDLE */
  3352. sde_core_perf_crtc_update_uidle(crtc, true);
  3353. sde_cp_crtc_post_ipc(crtc);
  3354. }
  3355. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3356. {
  3357. struct drm_crtc *crtc = arg;
  3358. struct sde_crtc *sde_crtc;
  3359. struct drm_encoder *encoder;
  3360. u32 power_on;
  3361. unsigned long flags;
  3362. struct sde_crtc_irq_info *node = NULL;
  3363. int ret = 0;
  3364. struct drm_event event;
  3365. if (!crtc) {
  3366. SDE_ERROR("invalid crtc\n");
  3367. return;
  3368. }
  3369. sde_crtc = to_sde_crtc(crtc);
  3370. mutex_lock(&sde_crtc->crtc_lock);
  3371. SDE_EVT32(DRMID(crtc), event_type);
  3372. switch (event_type) {
  3373. case SDE_POWER_EVENT_POST_ENABLE:
  3374. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3375. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3376. ret = 0;
  3377. if (node->func)
  3378. ret = node->func(crtc, true, &node->irq);
  3379. if (ret)
  3380. SDE_ERROR("%s failed to enable event %x\n",
  3381. sde_crtc->name, node->event);
  3382. }
  3383. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3384. sde_crtc_post_ipc(crtc);
  3385. break;
  3386. case SDE_POWER_EVENT_PRE_DISABLE:
  3387. drm_for_each_encoder_mask(encoder, crtc->dev,
  3388. crtc->state->encoder_mask) {
  3389. /*
  3390. * disable the vsync source after updating the
  3391. * rsc state. rsc state update might have vsync wait
  3392. * and vsync source must be disabled after it.
  3393. * It will avoid generating any vsync from this point
  3394. * till mode-2 entry. It is SW workaround for HW
  3395. * limitation and should not be removed without
  3396. * checking the updated design.
  3397. */
  3398. sde_encoder_control_te(encoder, false);
  3399. }
  3400. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3401. node = NULL;
  3402. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3403. ret = 0;
  3404. if (node->func)
  3405. ret = node->func(crtc, false, &node->irq);
  3406. if (ret)
  3407. SDE_ERROR("%s failed to disable event %x\n",
  3408. sde_crtc->name, node->event);
  3409. }
  3410. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3411. sde_cp_crtc_pre_ipc(crtc);
  3412. break;
  3413. case SDE_POWER_EVENT_POST_DISABLE:
  3414. sde_crtc_reset_sw_state_for_ipc(crtc);
  3415. sde_cp_crtc_suspend(crtc);
  3416. event.type = DRM_EVENT_SDE_POWER;
  3417. event.length = sizeof(power_on);
  3418. power_on = 0;
  3419. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3420. (u8 *)&power_on);
  3421. break;
  3422. default:
  3423. SDE_DEBUG("event:%d not handled\n", event_type);
  3424. break;
  3425. }
  3426. mutex_unlock(&sde_crtc->crtc_lock);
  3427. }
  3428. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3429. {
  3430. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3431. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3432. /* mark mixer cfgs dirty before wiping them */
  3433. sde_crtc_clear_cached_mixer_cfg(crtc);
  3434. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3435. sde_crtc->num_mixers = 0;
  3436. sde_crtc->mixers_swapped = false;
  3437. /* disable clk & bw control until clk & bw properties are set */
  3438. cstate->bw_control = false;
  3439. cstate->bw_split_vote = false;
  3440. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3441. }
  3442. static void sde_crtc_disable(struct drm_crtc *crtc)
  3443. {
  3444. struct sde_kms *sde_kms;
  3445. struct sde_crtc *sde_crtc;
  3446. struct sde_crtc_state *cstate;
  3447. struct drm_encoder *encoder;
  3448. struct msm_drm_private *priv;
  3449. unsigned long flags;
  3450. struct sde_crtc_irq_info *node = NULL;
  3451. struct drm_event event;
  3452. u32 power_on;
  3453. bool in_cont_splash = false;
  3454. int ret, i;
  3455. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3456. SDE_ERROR("invalid crtc\n");
  3457. return;
  3458. }
  3459. sde_kms = _sde_crtc_get_kms(crtc);
  3460. if (!sde_kms) {
  3461. SDE_ERROR("invalid kms\n");
  3462. return;
  3463. }
  3464. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3465. SDE_ERROR("power resource is not enabled\n");
  3466. return;
  3467. }
  3468. sde_crtc = to_sde_crtc(crtc);
  3469. cstate = to_sde_crtc_state(crtc->state);
  3470. priv = crtc->dev->dev_private;
  3471. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3472. drm_crtc_vblank_off(crtc);
  3473. mutex_lock(&sde_crtc->crtc_lock);
  3474. SDE_EVT32_VERBOSE(DRMID(crtc));
  3475. /* update color processing on suspend */
  3476. event.type = DRM_EVENT_CRTC_POWER;
  3477. event.length = sizeof(u32);
  3478. sde_cp_crtc_suspend(crtc);
  3479. power_on = 0;
  3480. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3481. (u8 *)&power_on);
  3482. mutex_unlock(&sde_crtc->crtc_lock);
  3483. _sde_crtc_flush_event_thread(crtc);
  3484. mutex_lock(&sde_crtc->crtc_lock);
  3485. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3486. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3487. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3488. crtc->state->active, crtc->state->enable);
  3489. sde_crtc->enabled = false;
  3490. /* Try to disable uidle */
  3491. sde_core_perf_crtc_update_uidle(crtc, false);
  3492. if (atomic_read(&sde_crtc->frame_pending)) {
  3493. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3494. atomic_read(&sde_crtc->frame_pending));
  3495. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3496. SDE_EVTLOG_FUNC_CASE2);
  3497. sde_core_perf_crtc_release_bw(crtc);
  3498. atomic_set(&sde_crtc->frame_pending, 0);
  3499. }
  3500. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3501. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3502. ret = 0;
  3503. if (node->func)
  3504. ret = node->func(crtc, false, &node->irq);
  3505. if (ret)
  3506. SDE_ERROR("%s failed to disable event %x\n",
  3507. sde_crtc->name, node->event);
  3508. }
  3509. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3510. drm_for_each_encoder_mask(encoder, crtc->dev,
  3511. crtc->state->encoder_mask) {
  3512. if (sde_encoder_in_cont_splash(encoder)) {
  3513. in_cont_splash = true;
  3514. break;
  3515. }
  3516. }
  3517. /* avoid clk/bw downvote if cont-splash is enabled */
  3518. if (!in_cont_splash)
  3519. sde_core_perf_crtc_update(crtc, 0, true);
  3520. drm_for_each_encoder_mask(encoder, crtc->dev,
  3521. crtc->state->encoder_mask) {
  3522. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3523. cstate->rsc_client = NULL;
  3524. cstate->rsc_update = false;
  3525. /*
  3526. * reset idle power-collapse to original state during suspend;
  3527. * user-mode will change the state on resume, if required
  3528. */
  3529. if (sde_kms->catalog->has_idle_pc)
  3530. sde_encoder_control_idle_pc(encoder, true);
  3531. }
  3532. if (sde_crtc->power_event) {
  3533. sde_power_handle_unregister_event(&priv->phandle,
  3534. sde_crtc->power_event);
  3535. sde_crtc->power_event = NULL;
  3536. }
  3537. /**
  3538. * All callbacks are unregistered and frame done waits are complete
  3539. * at this point. No buffers are accessed by hardware.
  3540. * reset the fence timeline if crtc will not be enabled for this commit
  3541. */
  3542. if (!crtc->state->active || !crtc->state->enable) {
  3543. sde_fence_signal(sde_crtc->output_fence,
  3544. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3545. for (i = 0; i < cstate->num_connectors; ++i)
  3546. sde_connector_commit_reset(cstate->connectors[i],
  3547. ktime_get());
  3548. }
  3549. _sde_crtc_reset(crtc);
  3550. sde_cp_crtc_disable(crtc);
  3551. mutex_unlock(&sde_crtc->crtc_lock);
  3552. }
  3553. static void sde_crtc_enable(struct drm_crtc *crtc,
  3554. struct drm_crtc_state *old_crtc_state)
  3555. {
  3556. struct sde_crtc *sde_crtc;
  3557. struct drm_encoder *encoder;
  3558. struct msm_drm_private *priv;
  3559. unsigned long flags;
  3560. struct sde_crtc_irq_info *node = NULL;
  3561. struct drm_event event;
  3562. u32 power_on;
  3563. int ret, i;
  3564. struct sde_crtc_state *cstate;
  3565. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3566. SDE_ERROR("invalid crtc\n");
  3567. return;
  3568. }
  3569. priv = crtc->dev->dev_private;
  3570. cstate = to_sde_crtc_state(crtc->state);
  3571. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3572. SDE_ERROR("power resource is not enabled\n");
  3573. return;
  3574. }
  3575. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3576. SDE_EVT32_VERBOSE(DRMID(crtc));
  3577. sde_crtc = to_sde_crtc(crtc);
  3578. /*
  3579. * Avoid drm_crtc_vblank_on during seamless DMS case
  3580. * when CRTC is already in enabled state
  3581. */
  3582. if (!sde_crtc->enabled)
  3583. drm_crtc_vblank_on(crtc);
  3584. mutex_lock(&sde_crtc->crtc_lock);
  3585. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3586. /*
  3587. * Try to enable uidle (if possible), we do this before the call
  3588. * to return early during seamless dms mode, so any fps
  3589. * change is also consider to enable/disable UIDLE
  3590. */
  3591. sde_core_perf_crtc_update_uidle(crtc, true);
  3592. /* return early if crtc is already enabled, do this after UIDLE check */
  3593. if (sde_crtc->enabled) {
  3594. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3595. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3596. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3597. sde_crtc->name);
  3598. else
  3599. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3600. mutex_unlock(&sde_crtc->crtc_lock);
  3601. return;
  3602. }
  3603. drm_for_each_encoder_mask(encoder, crtc->dev,
  3604. crtc->state->encoder_mask) {
  3605. sde_encoder_register_frame_event_callback(encoder,
  3606. sde_crtc_frame_event_cb, crtc);
  3607. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3608. sde_encoder_check_curr_mode(encoder,
  3609. MSM_DISPLAY_VIDEO_MODE));
  3610. }
  3611. sde_crtc->enabled = true;
  3612. sde_cp_crtc_enable(crtc);
  3613. /* update color processing on resume */
  3614. event.type = DRM_EVENT_CRTC_POWER;
  3615. event.length = sizeof(u32);
  3616. sde_cp_crtc_resume(crtc);
  3617. power_on = 1;
  3618. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3619. (u8 *)&power_on);
  3620. mutex_unlock(&sde_crtc->crtc_lock);
  3621. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3622. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3623. ret = 0;
  3624. if (node->func)
  3625. ret = node->func(crtc, true, &node->irq);
  3626. if (ret)
  3627. SDE_ERROR("%s failed to enable event %x\n",
  3628. sde_crtc->name, node->event);
  3629. }
  3630. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3631. sde_crtc->power_event = sde_power_handle_register_event(
  3632. &priv->phandle,
  3633. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3634. SDE_POWER_EVENT_PRE_DISABLE,
  3635. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3636. /* Enable ESD thread */
  3637. for (i = 0; i < cstate->num_connectors; i++)
  3638. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3639. }
  3640. /* no input validation - caller API has all the checks */
  3641. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3642. struct plane_state pstates[], int cnt)
  3643. {
  3644. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3645. struct drm_display_mode *mode = &state->adjusted_mode;
  3646. const struct drm_plane_state *pstate;
  3647. struct sde_plane_state *sde_pstate;
  3648. int rc = 0, i;
  3649. /* Check dim layer rect bounds and stage */
  3650. for (i = 0; i < cstate->num_dim_layers; i++) {
  3651. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3652. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3653. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3654. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3655. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3656. (!cstate->dim_layer[i].rect.w) ||
  3657. (!cstate->dim_layer[i].rect.h)) {
  3658. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3659. cstate->dim_layer[i].rect.x,
  3660. cstate->dim_layer[i].rect.y,
  3661. cstate->dim_layer[i].rect.w,
  3662. cstate->dim_layer[i].rect.h,
  3663. cstate->dim_layer[i].stage);
  3664. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3665. mode->vdisplay);
  3666. rc = -E2BIG;
  3667. goto end;
  3668. }
  3669. }
  3670. /* log all src and excl_rect, useful for debugging */
  3671. for (i = 0; i < cnt; i++) {
  3672. pstate = pstates[i].drm_pstate;
  3673. sde_pstate = to_sde_plane_state(pstate);
  3674. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3675. pstate->plane->base.id, pstates[i].stage,
  3676. pstate->crtc_x, pstate->crtc_y,
  3677. pstate->crtc_w, pstate->crtc_h,
  3678. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3679. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3680. }
  3681. end:
  3682. return rc;
  3683. }
  3684. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3685. struct drm_crtc_state *state, struct plane_state pstates[],
  3686. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3687. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3688. {
  3689. struct drm_plane *plane;
  3690. int i;
  3691. if (secure == SDE_DRM_SEC_ONLY) {
  3692. /*
  3693. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3694. * - fb_sec_dir is for secure camera preview and
  3695. * secure display use case
  3696. * - fb_sec is for secure video playback
  3697. * - fb_ns is for normal non secure use cases
  3698. */
  3699. if (fb_ns || fb_sec) {
  3700. SDE_ERROR(
  3701. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3702. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3703. return -EINVAL;
  3704. }
  3705. /*
  3706. * - only one blending stage is allowed in sec_crtc
  3707. * - validate if pipe is allowed for sec-ui updates
  3708. */
  3709. for (i = 1; i < cnt; i++) {
  3710. if (!pstates[i].drm_pstate
  3711. || !pstates[i].drm_pstate->plane) {
  3712. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3713. DRMID(crtc), i);
  3714. return -EINVAL;
  3715. }
  3716. plane = pstates[i].drm_pstate->plane;
  3717. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3718. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3719. DRMID(crtc), plane->base.id);
  3720. return -EINVAL;
  3721. } else if (pstates[i].stage != pstates[i-1].stage) {
  3722. SDE_ERROR(
  3723. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3724. DRMID(crtc), i, pstates[i].stage,
  3725. i-1, pstates[i-1].stage);
  3726. return -EINVAL;
  3727. }
  3728. }
  3729. /* check if all the dim_layers are in the same stage */
  3730. for (i = 1; i < cstate->num_dim_layers; i++) {
  3731. if (cstate->dim_layer[i].stage !=
  3732. cstate->dim_layer[i-1].stage) {
  3733. SDE_ERROR(
  3734. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3735. DRMID(crtc),
  3736. i, cstate->dim_layer[i].stage,
  3737. i-1, cstate->dim_layer[i-1].stage);
  3738. return -EINVAL;
  3739. }
  3740. }
  3741. /*
  3742. * if secure-ui supported blendstage is specified,
  3743. * - fail empty commit
  3744. * - validate dim_layer or plane is staged in the supported
  3745. * blendstage
  3746. */
  3747. if (sde_kms->catalog->sui_supported_blendstage) {
  3748. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3749. cstate->dim_layer[0].stage;
  3750. if (!sde_kms->catalog->has_base_layer)
  3751. sec_stage -= SDE_STAGE_0;
  3752. if ((!cnt && !cstate->num_dim_layers) ||
  3753. (sde_kms->catalog->sui_supported_blendstage
  3754. != sec_stage)) {
  3755. SDE_ERROR(
  3756. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3757. DRMID(crtc), cnt,
  3758. cstate->num_dim_layers, sec_stage);
  3759. return -EINVAL;
  3760. }
  3761. }
  3762. }
  3763. return 0;
  3764. }
  3765. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3766. struct drm_crtc_state *state, int fb_sec_dir)
  3767. {
  3768. struct drm_encoder *encoder;
  3769. int encoder_cnt = 0;
  3770. if (fb_sec_dir) {
  3771. drm_for_each_encoder_mask(encoder, crtc->dev,
  3772. state->encoder_mask)
  3773. encoder_cnt++;
  3774. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3775. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3776. DRMID(crtc), encoder_cnt);
  3777. return -EINVAL;
  3778. }
  3779. }
  3780. return 0;
  3781. }
  3782. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3783. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3784. int fb_ns, int fb_sec, int fb_sec_dir)
  3785. {
  3786. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3787. struct drm_encoder *encoder;
  3788. int is_video_mode = false;
  3789. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3790. if (sde_encoder_is_dsi_display(encoder))
  3791. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3792. MSM_DISPLAY_VIDEO_MODE);
  3793. }
  3794. /*
  3795. * Secure display to secure camera needs without direct
  3796. * transition is currently not allowed
  3797. */
  3798. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3799. smmu_state->state != ATTACHED &&
  3800. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3801. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3802. smmu_state->state, smmu_state->secure_level,
  3803. secure);
  3804. goto sec_err;
  3805. }
  3806. /*
  3807. * In video mode check for null commit before transition
  3808. * from secure to non secure and vice versa
  3809. */
  3810. if (is_video_mode && smmu_state &&
  3811. state->plane_mask && crtc->state->plane_mask &&
  3812. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3813. (secure == SDE_DRM_SEC_ONLY))) ||
  3814. (fb_ns && ((smmu_state->state == DETACHED) ||
  3815. (smmu_state->state == DETACH_ALL_REQ))) ||
  3816. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3817. (smmu_state->state == DETACH_SEC_REQ)) &&
  3818. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3819. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3820. smmu_state->state, smmu_state->secure_level,
  3821. secure, crtc->state->plane_mask, state->plane_mask);
  3822. goto sec_err;
  3823. }
  3824. return 0;
  3825. sec_err:
  3826. SDE_ERROR(
  3827. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3828. DRMID(crtc), secure, smmu_state->state,
  3829. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3830. return -EINVAL;
  3831. }
  3832. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3833. struct drm_crtc_state *state, uint32_t fb_sec)
  3834. {
  3835. bool conn_secure = false, is_wb = false;
  3836. struct drm_connector *conn;
  3837. struct drm_connector_state *conn_state;
  3838. int i;
  3839. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3840. if (conn_state && conn_state->crtc == crtc) {
  3841. if (conn->connector_type ==
  3842. DRM_MODE_CONNECTOR_VIRTUAL)
  3843. is_wb = true;
  3844. if (sde_connector_get_property(conn_state,
  3845. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3846. SDE_DRM_FB_SEC)
  3847. conn_secure = true;
  3848. }
  3849. }
  3850. /*
  3851. * If any input buffers are secure for wb,
  3852. * the output buffer must also be secure.
  3853. */
  3854. if (is_wb && fb_sec && !conn_secure) {
  3855. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3856. DRMID(crtc), fb_sec, conn_secure);
  3857. return -EINVAL;
  3858. }
  3859. return 0;
  3860. }
  3861. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3862. struct drm_crtc_state *state, struct plane_state pstates[],
  3863. int cnt)
  3864. {
  3865. struct sde_crtc_state *cstate;
  3866. struct sde_kms *sde_kms;
  3867. uint32_t secure;
  3868. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3869. int rc;
  3870. if (!crtc || !state) {
  3871. SDE_ERROR("invalid arguments\n");
  3872. return -EINVAL;
  3873. }
  3874. sde_kms = _sde_crtc_get_kms(crtc);
  3875. if (!sde_kms || !sde_kms->catalog) {
  3876. SDE_ERROR("invalid kms\n");
  3877. return -EINVAL;
  3878. }
  3879. cstate = to_sde_crtc_state(state);
  3880. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3881. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3882. &fb_sec, &fb_sec_dir);
  3883. if (rc)
  3884. return rc;
  3885. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3886. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3887. if (rc)
  3888. return rc;
  3889. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3890. if (rc)
  3891. return rc;
  3892. /*
  3893. * secure_crtc is not allowed in a shared toppolgy
  3894. * across different encoders.
  3895. */
  3896. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3897. if (rc)
  3898. return rc;
  3899. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3900. secure, fb_ns, fb_sec, fb_sec_dir);
  3901. if (rc)
  3902. return rc;
  3903. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3904. return 0;
  3905. }
  3906. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3907. struct drm_crtc_state *state,
  3908. struct drm_display_mode *mode,
  3909. struct plane_state *pstates,
  3910. struct drm_plane *plane,
  3911. struct sde_multirect_plane_states *multirect_plane,
  3912. int *cnt)
  3913. {
  3914. struct sde_crtc *sde_crtc;
  3915. struct sde_crtc_state *cstate;
  3916. const struct drm_plane_state *pstate;
  3917. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3918. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3919. int inc_sde_stage = 0;
  3920. struct sde_kms *kms;
  3921. sde_crtc = to_sde_crtc(crtc);
  3922. cstate = to_sde_crtc_state(state);
  3923. kms = _sde_crtc_get_kms(crtc);
  3924. if (!kms || !kms->catalog) {
  3925. SDE_ERROR("invalid kms\n");
  3926. return -EINVAL;
  3927. }
  3928. memset(pipe_staged, 0, sizeof(pipe_staged));
  3929. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3930. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3931. if (cstate->num_ds_enabled)
  3932. mixer_width = mixer_width * cstate->num_ds_enabled;
  3933. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3934. if (IS_ERR_OR_NULL(pstate)) {
  3935. rc = PTR_ERR(pstate);
  3936. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3937. sde_crtc->name, plane->base.id, rc);
  3938. return rc;
  3939. }
  3940. if (*cnt >= SDE_PSTATES_MAX)
  3941. continue;
  3942. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3943. pstates[*cnt].drm_pstate = pstate;
  3944. pstates[*cnt].stage = sde_plane_get_property(
  3945. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3946. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3947. if (!kms->catalog->has_base_layer)
  3948. inc_sde_stage = SDE_STAGE_0;
  3949. /* check dim layer stage with every plane */
  3950. for (i = 0; i < cstate->num_dim_layers; i++) {
  3951. if (cstate->dim_layer[i].stage ==
  3952. (pstates[*cnt].stage + inc_sde_stage)) {
  3953. SDE_ERROR(
  3954. "plane:%d/dim_layer:%i-same stage:%d\n",
  3955. plane->base.id, i,
  3956. cstate->dim_layer[i].stage);
  3957. return -EINVAL;
  3958. }
  3959. }
  3960. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3961. multirect_plane[multirect_count].r0 =
  3962. pipe_staged[pstates[*cnt].pipe_id];
  3963. multirect_plane[multirect_count].r1 = pstate;
  3964. multirect_count++;
  3965. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3966. } else {
  3967. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3968. }
  3969. (*cnt)++;
  3970. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3971. mode->vdisplay) ||
  3972. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3973. mode->hdisplay)) {
  3974. SDE_ERROR("invalid vertical/horizontal destination\n");
  3975. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3976. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3977. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3978. return -E2BIG;
  3979. }
  3980. if (cstate->num_ds_enabled &&
  3981. ((pstate->crtc_h > mixer_height) ||
  3982. (pstate->crtc_w > mixer_width))) {
  3983. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3984. pstate->crtc_w, pstate->crtc_h,
  3985. mixer_width, mixer_height);
  3986. return -E2BIG;
  3987. }
  3988. }
  3989. for (i = 1; i < SSPP_MAX; i++) {
  3990. if (pipe_staged[i]) {
  3991. sde_plane_clear_multirect(pipe_staged[i]);
  3992. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3993. struct sde_plane_state *psde_state;
  3994. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3995. pipe_staged[i]->plane->base.id);
  3996. psde_state = to_sde_plane_state(
  3997. pipe_staged[i]);
  3998. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3999. }
  4000. }
  4001. }
  4002. for (i = 0; i < multirect_count; i++) {
  4003. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4004. SDE_ERROR(
  4005. "multirect validation failed for planes (%d - %d)\n",
  4006. multirect_plane[i].r0->plane->base.id,
  4007. multirect_plane[i].r1->plane->base.id);
  4008. return -EINVAL;
  4009. }
  4010. }
  4011. return rc;
  4012. }
  4013. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4014. struct sde_crtc *sde_crtc,
  4015. struct plane_state *pstates,
  4016. struct sde_crtc_state *cstate,
  4017. struct drm_display_mode *mode,
  4018. int cnt)
  4019. {
  4020. int rc = 0, i, z_pos;
  4021. u32 zpos_cnt = 0;
  4022. struct drm_crtc *crtc;
  4023. struct sde_kms *kms;
  4024. enum sde_layout layout;
  4025. crtc = &sde_crtc->base;
  4026. kms = _sde_crtc_get_kms(crtc);
  4027. if (!kms || !kms->catalog) {
  4028. SDE_ERROR("Invalid kms\n");
  4029. return -EINVAL;
  4030. }
  4031. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4032. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4033. if (rc)
  4034. return rc;
  4035. if (!sde_is_custom_client()) {
  4036. int stage_old = pstates[0].stage;
  4037. z_pos = 0;
  4038. for (i = 0; i < cnt; i++) {
  4039. if (stage_old != pstates[i].stage)
  4040. ++z_pos;
  4041. stage_old = pstates[i].stage;
  4042. pstates[i].stage = z_pos;
  4043. }
  4044. }
  4045. z_pos = -1;
  4046. layout = SDE_LAYOUT_NONE;
  4047. for (i = 0; i < cnt; i++) {
  4048. /* reset counts at every new blend stage */
  4049. if (pstates[i].stage != z_pos ||
  4050. pstates[i].sde_pstate->layout != layout) {
  4051. zpos_cnt = 0;
  4052. z_pos = pstates[i].stage;
  4053. layout = pstates[i].sde_pstate->layout;
  4054. }
  4055. /* verify z_pos setting before using it */
  4056. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4057. SDE_ERROR("> %d plane stages assigned\n",
  4058. SDE_STAGE_MAX - SDE_STAGE_0);
  4059. return -EINVAL;
  4060. } else if (zpos_cnt == 2) {
  4061. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4062. return -EINVAL;
  4063. } else {
  4064. zpos_cnt++;
  4065. }
  4066. if (!kms->catalog->has_base_layer)
  4067. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4068. else
  4069. pstates[i].sde_pstate->stage = z_pos;
  4070. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4071. z_pos);
  4072. }
  4073. return rc;
  4074. }
  4075. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4076. struct drm_crtc_state *state,
  4077. struct plane_state *pstates,
  4078. struct sde_multirect_plane_states *multirect_plane)
  4079. {
  4080. struct sde_crtc *sde_crtc;
  4081. struct sde_crtc_state *cstate;
  4082. struct sde_kms *kms;
  4083. struct drm_plane *plane = NULL;
  4084. struct drm_display_mode *mode;
  4085. int rc = 0, cnt = 0;
  4086. kms = _sde_crtc_get_kms(crtc);
  4087. if (!kms || !kms->catalog) {
  4088. SDE_ERROR("invalid parameters\n");
  4089. return -EINVAL;
  4090. }
  4091. sde_crtc = to_sde_crtc(crtc);
  4092. cstate = to_sde_crtc_state(state);
  4093. mode = &state->adjusted_mode;
  4094. /* get plane state for all drm planes associated with crtc state */
  4095. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4096. plane, multirect_plane, &cnt);
  4097. if (rc)
  4098. return rc;
  4099. /* assign mixer stages based on sorted zpos property */
  4100. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4101. if (rc)
  4102. return rc;
  4103. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4104. if (rc)
  4105. return rc;
  4106. /*
  4107. * validate and set source split:
  4108. * use pstates sorted by stage to check planes on same stage
  4109. * we assume that all pipes are in source split so its valid to compare
  4110. * without taking into account left/right mixer placement
  4111. */
  4112. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4113. if (rc)
  4114. return rc;
  4115. return 0;
  4116. }
  4117. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4118. struct drm_crtc_state *crtc_state)
  4119. {
  4120. struct sde_kms *kms;
  4121. struct drm_plane *plane;
  4122. struct drm_plane_state *plane_state;
  4123. struct sde_plane_state *pstate;
  4124. int layout_split;
  4125. kms = _sde_crtc_get_kms(crtc);
  4126. if (!kms || !kms->catalog) {
  4127. SDE_ERROR("invalid parameters\n");
  4128. return -EINVAL;
  4129. }
  4130. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4131. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4132. return 0;
  4133. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4134. plane_state = drm_atomic_get_existing_plane_state(
  4135. crtc_state->state, plane);
  4136. if (!plane_state)
  4137. continue;
  4138. pstate = to_sde_plane_state(plane_state);
  4139. layout_split = crtc_state->mode.hdisplay >> 1;
  4140. if (plane_state->crtc_x >= layout_split) {
  4141. plane_state->crtc_x -= layout_split;
  4142. pstate->layout_offset = layout_split;
  4143. pstate->layout = SDE_LAYOUT_RIGHT;
  4144. } else {
  4145. pstate->layout_offset = -1;
  4146. pstate->layout = SDE_LAYOUT_LEFT;
  4147. }
  4148. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4149. DRMID(plane), plane_state->crtc_x,
  4150. pstate->layout);
  4151. /* check layout boundary */
  4152. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4153. plane_state->crtc_w, layout_split)) {
  4154. SDE_ERROR("invalid horizontal destination\n");
  4155. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4156. plane_state->crtc_x,
  4157. plane_state->crtc_w,
  4158. layout_split, pstate->layout);
  4159. return -E2BIG;
  4160. }
  4161. }
  4162. return 0;
  4163. }
  4164. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4165. struct drm_crtc_state *state)
  4166. {
  4167. struct drm_device *dev;
  4168. struct sde_crtc *sde_crtc;
  4169. struct plane_state *pstates = NULL;
  4170. struct sde_crtc_state *cstate;
  4171. struct drm_display_mode *mode;
  4172. int rc = 0;
  4173. struct sde_multirect_plane_states *multirect_plane = NULL;
  4174. struct drm_connector *conn;
  4175. struct drm_connector_list_iter conn_iter;
  4176. if (!crtc) {
  4177. SDE_ERROR("invalid crtc\n");
  4178. return -EINVAL;
  4179. }
  4180. dev = crtc->dev;
  4181. sde_crtc = to_sde_crtc(crtc);
  4182. cstate = to_sde_crtc_state(state);
  4183. if (!state->enable || !state->active) {
  4184. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4185. crtc->base.id, state->enable, state->active);
  4186. goto end;
  4187. }
  4188. pstates = kcalloc(SDE_PSTATES_MAX,
  4189. sizeof(struct plane_state), GFP_KERNEL);
  4190. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4191. sizeof(struct sde_multirect_plane_states),
  4192. GFP_KERNEL);
  4193. if (!pstates || !multirect_plane) {
  4194. rc = -ENOMEM;
  4195. goto end;
  4196. }
  4197. mode = &state->adjusted_mode;
  4198. SDE_DEBUG("%s: check", sde_crtc->name);
  4199. /* force a full mode set if active state changed */
  4200. if (state->active_changed)
  4201. state->mode_changed = true;
  4202. /* identify connectors attached to this crtc */
  4203. cstate->num_connectors = 0;
  4204. drm_connector_list_iter_begin(dev, &conn_iter);
  4205. drm_for_each_connector_iter(conn, &conn_iter)
  4206. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4207. && cstate->num_connectors < MAX_CONNECTORS) {
  4208. cstate->connectors[cstate->num_connectors++] = conn;
  4209. }
  4210. drm_connector_list_iter_end(&conn_iter);
  4211. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4212. if (rc) {
  4213. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4214. crtc->base.id, rc);
  4215. goto end;
  4216. }
  4217. rc = _sde_crtc_check_plane_layout(crtc, state);
  4218. if (rc) {
  4219. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4220. crtc->base.id, rc);
  4221. goto end;
  4222. }
  4223. _sde_crtc_setup_is_ppsplit(state);
  4224. _sde_crtc_setup_lm_bounds(crtc, state);
  4225. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4226. multirect_plane);
  4227. if (rc) {
  4228. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4229. goto end;
  4230. }
  4231. rc = sde_core_perf_crtc_check(crtc, state);
  4232. if (rc) {
  4233. SDE_ERROR("crtc%d failed performance check %d\n",
  4234. crtc->base.id, rc);
  4235. goto end;
  4236. }
  4237. rc = _sde_crtc_check_rois(crtc, state);
  4238. if (rc) {
  4239. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4240. goto end;
  4241. }
  4242. rc = sde_cp_crtc_check_properties(crtc, state);
  4243. if (rc) {
  4244. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4245. crtc->base.id, rc);
  4246. goto end;
  4247. }
  4248. end:
  4249. kfree(pstates);
  4250. kfree(multirect_plane);
  4251. return rc;
  4252. }
  4253. /**
  4254. * sde_crtc_get_num_datapath - get the number of datapath active
  4255. * of primary connector
  4256. * @crtc: Pointer to DRM crtc object
  4257. * @connector: Pointer to DRM connector object of WB in CWB case
  4258. */
  4259. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4260. struct drm_connector *connector)
  4261. {
  4262. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4263. struct sde_connector_state *sde_conn_state = NULL;
  4264. struct drm_connector *conn;
  4265. struct drm_connector_list_iter conn_iter;
  4266. if (!sde_crtc || !connector) {
  4267. SDE_DEBUG("Invalid argument\n");
  4268. return 0;
  4269. }
  4270. if (sde_crtc->num_mixers)
  4271. return sde_crtc->num_mixers;
  4272. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4273. drm_for_each_connector_iter(conn, &conn_iter) {
  4274. if (conn->state && conn->state->crtc == crtc &&
  4275. conn != connector)
  4276. sde_conn_state = to_sde_connector_state(conn->state);
  4277. }
  4278. drm_connector_list_iter_end(&conn_iter);
  4279. if (sde_conn_state)
  4280. return sde_conn_state->mode_info.topology.num_lm;
  4281. return 0;
  4282. }
  4283. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4284. {
  4285. struct sde_crtc *sde_crtc;
  4286. int ret;
  4287. if (!crtc) {
  4288. SDE_ERROR("invalid crtc\n");
  4289. return -EINVAL;
  4290. }
  4291. sde_crtc = to_sde_crtc(crtc);
  4292. mutex_lock(&sde_crtc->crtc_lock);
  4293. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4294. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4295. if (ret)
  4296. SDE_ERROR("%s vblank enable failed: %d\n",
  4297. sde_crtc->name, ret);
  4298. mutex_unlock(&sde_crtc->crtc_lock);
  4299. return 0;
  4300. }
  4301. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4302. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4303. {
  4304. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4305. catalog->mdp[0].has_dest_scaler);
  4306. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4307. catalog->ds_count);
  4308. if (catalog->ds[0].top) {
  4309. sde_kms_info_add_keyint(info,
  4310. "max_dest_scaler_input_width",
  4311. catalog->ds[0].top->maxinputwidth);
  4312. sde_kms_info_add_keyint(info,
  4313. "max_dest_scaler_output_width",
  4314. catalog->ds[0].top->maxoutputwidth);
  4315. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4316. catalog->ds[0].top->maxupscale);
  4317. }
  4318. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4319. msm_property_install_volatile_range(
  4320. &sde_crtc->property_info, "dest_scaler",
  4321. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4322. msm_property_install_blob(&sde_crtc->property_info,
  4323. "ds_lut_ed", 0,
  4324. CRTC_PROP_DEST_SCALER_LUT_ED);
  4325. msm_property_install_blob(&sde_crtc->property_info,
  4326. "ds_lut_cir", 0,
  4327. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4328. msm_property_install_blob(&sde_crtc->property_info,
  4329. "ds_lut_sep", 0,
  4330. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4331. } else if (catalog->ds[0].features
  4332. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4333. msm_property_install_volatile_range(
  4334. &sde_crtc->property_info, "dest_scaler",
  4335. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4336. }
  4337. }
  4338. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4339. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4340. struct sde_kms_info *info)
  4341. {
  4342. msm_property_install_range(&sde_crtc->property_info,
  4343. "core_clk", 0x0, 0, U64_MAX,
  4344. sde_kms->perf.max_core_clk_rate,
  4345. CRTC_PROP_CORE_CLK);
  4346. msm_property_install_range(&sde_crtc->property_info,
  4347. "core_ab", 0x0, 0, U64_MAX,
  4348. catalog->perf.max_bw_high * 1000ULL,
  4349. CRTC_PROP_CORE_AB);
  4350. msm_property_install_range(&sde_crtc->property_info,
  4351. "core_ib", 0x0, 0, U64_MAX,
  4352. catalog->perf.max_bw_high * 1000ULL,
  4353. CRTC_PROP_CORE_IB);
  4354. msm_property_install_range(&sde_crtc->property_info,
  4355. "llcc_ab", 0x0, 0, U64_MAX,
  4356. catalog->perf.max_bw_high * 1000ULL,
  4357. CRTC_PROP_LLCC_AB);
  4358. msm_property_install_range(&sde_crtc->property_info,
  4359. "llcc_ib", 0x0, 0, U64_MAX,
  4360. catalog->perf.max_bw_high * 1000ULL,
  4361. CRTC_PROP_LLCC_IB);
  4362. msm_property_install_range(&sde_crtc->property_info,
  4363. "dram_ab", 0x0, 0, U64_MAX,
  4364. catalog->perf.max_bw_high * 1000ULL,
  4365. CRTC_PROP_DRAM_AB);
  4366. msm_property_install_range(&sde_crtc->property_info,
  4367. "dram_ib", 0x0, 0, U64_MAX,
  4368. catalog->perf.max_bw_high * 1000ULL,
  4369. CRTC_PROP_DRAM_IB);
  4370. msm_property_install_range(&sde_crtc->property_info,
  4371. "rot_prefill_bw", 0, 0, U64_MAX,
  4372. catalog->perf.max_bw_high * 1000ULL,
  4373. CRTC_PROP_ROT_PREFILL_BW);
  4374. msm_property_install_range(&sde_crtc->property_info,
  4375. "rot_clk", 0, 0, U64_MAX,
  4376. sde_kms->perf.max_core_clk_rate,
  4377. CRTC_PROP_ROT_CLK);
  4378. if (catalog->perf.max_bw_low)
  4379. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4380. catalog->perf.max_bw_low * 1000LL);
  4381. if (catalog->perf.max_bw_high)
  4382. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4383. catalog->perf.max_bw_high * 1000LL);
  4384. if (catalog->perf.min_core_ib)
  4385. sde_kms_info_add_keyint(info, "min_core_ib",
  4386. catalog->perf.min_core_ib * 1000LL);
  4387. if (catalog->perf.min_llcc_ib)
  4388. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4389. catalog->perf.min_llcc_ib * 1000LL);
  4390. if (catalog->perf.min_dram_ib)
  4391. sde_kms_info_add_keyint(info, "min_dram_ib",
  4392. catalog->perf.min_dram_ib * 1000LL);
  4393. if (sde_kms->perf.max_core_clk_rate)
  4394. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4395. sde_kms->perf.max_core_clk_rate);
  4396. }
  4397. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4398. struct sde_mdss_cfg *catalog)
  4399. {
  4400. sde_kms_info_reset(info);
  4401. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4402. sde_kms_info_add_keyint(info, "max_linewidth",
  4403. catalog->max_mixer_width);
  4404. sde_kms_info_add_keyint(info, "max_blendstages",
  4405. catalog->max_mixer_blendstages);
  4406. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4407. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4408. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4409. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4410. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4411. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4412. if (catalog->ubwc_version) {
  4413. sde_kms_info_add_keyint(info, "UBWC version",
  4414. catalog->ubwc_version);
  4415. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4416. catalog->macrotile_mode);
  4417. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4418. catalog->mdp[0].highest_bank_bit);
  4419. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4420. catalog->mdp[0].ubwc_swizzle);
  4421. }
  4422. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4423. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4424. else
  4425. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4426. if (sde_is_custom_client()) {
  4427. /* No support for SMART_DMA_V1 yet */
  4428. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4429. sde_kms_info_add_keystr(info,
  4430. "smart_dma_rev", "smart_dma_v2");
  4431. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4432. sde_kms_info_add_keystr(info,
  4433. "smart_dma_rev", "smart_dma_v2p5");
  4434. }
  4435. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4436. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4437. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4438. if (catalog->uidle_cfg.uidle_rev)
  4439. sde_kms_info_add_keyint(info, "has_uidle",
  4440. true);
  4441. sde_kms_info_add_keystr(info, "core_ib_ff",
  4442. catalog->perf.core_ib_ff);
  4443. sde_kms_info_add_keystr(info, "core_clk_ff",
  4444. catalog->perf.core_clk_ff);
  4445. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4446. catalog->perf.comp_ratio_rt);
  4447. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4448. catalog->perf.comp_ratio_nrt);
  4449. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4450. catalog->perf.dest_scale_prefill_lines);
  4451. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4452. catalog->perf.undersized_prefill_lines);
  4453. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4454. catalog->perf.macrotile_prefill_lines);
  4455. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4456. catalog->perf.yuv_nv12_prefill_lines);
  4457. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4458. catalog->perf.linear_prefill_lines);
  4459. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4460. catalog->perf.downscaling_prefill_lines);
  4461. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4462. catalog->perf.xtra_prefill_lines);
  4463. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4464. catalog->perf.amortizable_threshold);
  4465. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4466. catalog->perf.min_prefill_lines);
  4467. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4468. catalog->perf.num_mnoc_ports);
  4469. sde_kms_info_add_keyint(info, "axi_bus_width",
  4470. catalog->perf.axi_bus_width);
  4471. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4472. catalog->sui_supported_blendstage);
  4473. if (catalog->ubwc_bw_calc_version)
  4474. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4475. catalog->ubwc_bw_calc_version);
  4476. }
  4477. /**
  4478. * sde_crtc_install_properties - install all drm properties for crtc
  4479. * @crtc: Pointer to drm crtc structure
  4480. */
  4481. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4482. struct sde_mdss_cfg *catalog)
  4483. {
  4484. struct sde_crtc *sde_crtc;
  4485. struct sde_kms_info *info;
  4486. struct sde_kms *sde_kms;
  4487. static const struct drm_prop_enum_list e_secure_level[] = {
  4488. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4489. {SDE_DRM_SEC_ONLY, "sec_only"},
  4490. };
  4491. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4492. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4493. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4494. };
  4495. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4496. {IDLE_PC_NONE, "idle_pc_none"},
  4497. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4498. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4499. };
  4500. static const struct drm_prop_enum_list e_cache_state[] = {
  4501. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4502. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4503. };
  4504. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4505. {VM_REQ_NONE, "vm_req_none"},
  4506. {VM_REQ_RELEASE, "vm_req_release"},
  4507. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4508. };
  4509. SDE_DEBUG("\n");
  4510. if (!crtc || !catalog) {
  4511. SDE_ERROR("invalid crtc or catalog\n");
  4512. return;
  4513. }
  4514. sde_crtc = to_sde_crtc(crtc);
  4515. sde_kms = _sde_crtc_get_kms(crtc);
  4516. if (!sde_kms) {
  4517. SDE_ERROR("invalid argument\n");
  4518. return;
  4519. }
  4520. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4521. if (!info) {
  4522. SDE_ERROR("failed to allocate info memory\n");
  4523. return;
  4524. }
  4525. sde_crtc_setup_capabilities_blob(info, catalog);
  4526. msm_property_install_range(&sde_crtc->property_info,
  4527. "input_fence_timeout", 0x0, 0,
  4528. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4529. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4530. msm_property_install_volatile_range(&sde_crtc->property_info,
  4531. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4532. msm_property_install_range(&sde_crtc->property_info,
  4533. "output_fence_offset", 0x0, 0, 1, 0,
  4534. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4535. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4536. msm_property_install_range(&sde_crtc->property_info,
  4537. "idle_time", 0, 0, U64_MAX, 0,
  4538. CRTC_PROP_IDLE_TIMEOUT);
  4539. if (catalog->has_trusted_vm_support) {
  4540. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4541. msm_property_install_enum(&sde_crtc->property_info,
  4542. "vm_request_state", 0x0, 0, e_vm_req_state,
  4543. ARRAY_SIZE(e_vm_req_state), init_idx,
  4544. CRTC_PROP_VM_REQ_STATE);
  4545. }
  4546. if (catalog->has_idle_pc)
  4547. msm_property_install_enum(&sde_crtc->property_info,
  4548. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4549. ARRAY_SIZE(e_idle_pc_state), 0,
  4550. CRTC_PROP_IDLE_PC_STATE);
  4551. if (catalog->has_cwb_support)
  4552. msm_property_install_enum(&sde_crtc->property_info,
  4553. "capture_mode", 0, 0, e_cwb_data_points,
  4554. ARRAY_SIZE(e_cwb_data_points), 0,
  4555. CRTC_PROP_CAPTURE_OUTPUT);
  4556. msm_property_install_volatile_range(&sde_crtc->property_info,
  4557. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4558. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4559. 0x0, 0, e_secure_level,
  4560. ARRAY_SIZE(e_secure_level), 0,
  4561. CRTC_PROP_SECURITY_LEVEL);
  4562. if (catalog->syscache_supported)
  4563. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4564. 0x0, 0, e_cache_state,
  4565. ARRAY_SIZE(e_cache_state), 0,
  4566. CRTC_PROP_CACHE_STATE);
  4567. if (catalog->has_dim_layer) {
  4568. msm_property_install_volatile_range(&sde_crtc->property_info,
  4569. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4570. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4571. SDE_MAX_DIM_LAYERS);
  4572. }
  4573. if (catalog->mdp[0].has_dest_scaler)
  4574. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4575. info);
  4576. if (catalog->dspp_count && catalog->rc_count)
  4577. sde_kms_info_add_keyint(info, "rc_mem_size",
  4578. catalog->dspp[0].sblk->rc.mem_total_size);
  4579. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4580. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4581. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4582. catalog->has_base_layer);
  4583. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4584. info->data, SDE_KMS_INFO_DATALEN(info),
  4585. CRTC_PROP_INFO);
  4586. kfree(info);
  4587. }
  4588. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4589. const struct drm_crtc_state *state, uint64_t *val)
  4590. {
  4591. struct sde_crtc *sde_crtc;
  4592. struct sde_crtc_state *cstate;
  4593. uint32_t offset;
  4594. bool is_vid = false;
  4595. struct drm_encoder *encoder;
  4596. sde_crtc = to_sde_crtc(crtc);
  4597. cstate = to_sde_crtc_state(state);
  4598. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4599. if (sde_encoder_check_curr_mode(encoder,
  4600. MSM_DISPLAY_VIDEO_MODE))
  4601. is_vid = true;
  4602. if (is_vid)
  4603. break;
  4604. }
  4605. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4606. /*
  4607. * Increment trigger offset for vidoe mode alone as its release fence
  4608. * can be triggered only after the next frame-update. For cmd mode &
  4609. * virtual displays the release fence for the current frame can be
  4610. * triggered right after PP_DONE/WB_DONE interrupt
  4611. */
  4612. if (is_vid)
  4613. offset++;
  4614. /*
  4615. * Hwcomposer now queries the fences using the commit list in atomic
  4616. * commit ioctl. The offset should be set to next timeline
  4617. * which will be incremented during the prepare commit phase
  4618. */
  4619. offset++;
  4620. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4621. }
  4622. /**
  4623. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4624. * @crtc: Pointer to drm crtc structure
  4625. * @state: Pointer to drm crtc state structure
  4626. * @property: Pointer to targeted drm property
  4627. * @val: Updated property value
  4628. * @Returns: Zero on success
  4629. */
  4630. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4631. struct drm_crtc_state *state,
  4632. struct drm_property *property,
  4633. uint64_t val)
  4634. {
  4635. struct sde_crtc *sde_crtc;
  4636. struct sde_crtc_state *cstate;
  4637. int idx, ret;
  4638. uint64_t fence_user_fd;
  4639. uint64_t __user prev_user_fd;
  4640. if (!crtc || !state || !property) {
  4641. SDE_ERROR("invalid argument(s)\n");
  4642. return -EINVAL;
  4643. }
  4644. sde_crtc = to_sde_crtc(crtc);
  4645. cstate = to_sde_crtc_state(state);
  4646. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4647. /* check with cp property system first */
  4648. ret = sde_cp_crtc_set_property(crtc, property, val);
  4649. if (ret != -ENOENT)
  4650. goto exit;
  4651. /* if not handled by cp, check msm_property system */
  4652. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4653. &cstate->property_state, property, val);
  4654. if (ret)
  4655. goto exit;
  4656. idx = msm_property_index(&sde_crtc->property_info, property);
  4657. switch (idx) {
  4658. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4659. _sde_crtc_set_input_fence_timeout(cstate);
  4660. break;
  4661. case CRTC_PROP_DIM_LAYER_V1:
  4662. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4663. (void __user *)(uintptr_t)val);
  4664. break;
  4665. case CRTC_PROP_ROI_V1:
  4666. ret = _sde_crtc_set_roi_v1(state,
  4667. (void __user *)(uintptr_t)val);
  4668. break;
  4669. case CRTC_PROP_DEST_SCALER:
  4670. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4671. (void __user *)(uintptr_t)val);
  4672. break;
  4673. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4674. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4675. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4676. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4677. break;
  4678. case CRTC_PROP_CORE_CLK:
  4679. case CRTC_PROP_CORE_AB:
  4680. case CRTC_PROP_CORE_IB:
  4681. cstate->bw_control = true;
  4682. break;
  4683. case CRTC_PROP_LLCC_AB:
  4684. case CRTC_PROP_LLCC_IB:
  4685. case CRTC_PROP_DRAM_AB:
  4686. case CRTC_PROP_DRAM_IB:
  4687. cstate->bw_control = true;
  4688. cstate->bw_split_vote = true;
  4689. break;
  4690. case CRTC_PROP_OUTPUT_FENCE:
  4691. if (!val)
  4692. goto exit;
  4693. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4694. sizeof(uint64_t));
  4695. if (ret) {
  4696. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4697. ret = -EFAULT;
  4698. goto exit;
  4699. }
  4700. /*
  4701. * client is expected to reset the property to -1 before
  4702. * requesting for the release fence
  4703. */
  4704. if (prev_user_fd == -1) {
  4705. ret = _sde_crtc_get_output_fence(crtc, state,
  4706. &fence_user_fd);
  4707. if (ret) {
  4708. SDE_ERROR("fence create failed rc:%d\n", ret);
  4709. goto exit;
  4710. }
  4711. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4712. &fence_user_fd, sizeof(uint64_t));
  4713. if (ret) {
  4714. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4715. put_unused_fd(fence_user_fd);
  4716. ret = -EFAULT;
  4717. goto exit;
  4718. }
  4719. }
  4720. break;
  4721. default:
  4722. /* nothing to do */
  4723. break;
  4724. }
  4725. exit:
  4726. if (ret) {
  4727. if (ret != -EPERM)
  4728. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4729. crtc->name, DRMID(property),
  4730. property->name, ret);
  4731. else
  4732. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4733. crtc->name, DRMID(property),
  4734. property->name, ret);
  4735. } else {
  4736. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4737. property->base.id, val);
  4738. }
  4739. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4740. return ret;
  4741. }
  4742. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4743. {
  4744. struct drm_plane *plane;
  4745. struct drm_plane_state *state;
  4746. struct sde_plane_state *pstate;
  4747. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4748. state = plane->state;
  4749. if (!state)
  4750. continue;
  4751. pstate = to_sde_plane_state(state);
  4752. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4753. }
  4754. }
  4755. /**
  4756. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4757. * @crtc: Pointer to drm crtc structure
  4758. * @state: Pointer to drm crtc state structure
  4759. * @property: Pointer to targeted drm property
  4760. * @val: Pointer to variable for receiving property value
  4761. * @Returns: Zero on success
  4762. */
  4763. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4764. const struct drm_crtc_state *state,
  4765. struct drm_property *property,
  4766. uint64_t *val)
  4767. {
  4768. struct sde_crtc *sde_crtc;
  4769. struct sde_crtc_state *cstate;
  4770. int ret = -EINVAL, i;
  4771. if (!crtc || !state) {
  4772. SDE_ERROR("invalid argument(s)\n");
  4773. goto end;
  4774. }
  4775. sde_crtc = to_sde_crtc(crtc);
  4776. cstate = to_sde_crtc_state(state);
  4777. i = msm_property_index(&sde_crtc->property_info, property);
  4778. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4779. *val = ~0;
  4780. ret = 0;
  4781. } else {
  4782. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4783. &cstate->property_state, property, val);
  4784. if (ret)
  4785. ret = sde_cp_crtc_get_property(crtc, property, val);
  4786. }
  4787. if (ret)
  4788. DRM_ERROR("get property failed\n");
  4789. end:
  4790. return ret;
  4791. }
  4792. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4793. struct drm_crtc_state *crtc_state)
  4794. {
  4795. struct sde_crtc *sde_crtc;
  4796. struct sde_crtc_state *cstate;
  4797. struct drm_property *drm_prop;
  4798. enum msm_mdp_crtc_property prop_idx;
  4799. if (!crtc || !crtc_state) {
  4800. SDE_ERROR("invalid params\n");
  4801. return -EINVAL;
  4802. }
  4803. sde_crtc = to_sde_crtc(crtc);
  4804. cstate = to_sde_crtc_state(crtc_state);
  4805. sde_cp_crtc_clear(crtc);
  4806. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4807. uint64_t val = cstate->property_values[prop_idx].value;
  4808. uint64_t def;
  4809. int ret;
  4810. drm_prop = msm_property_index_to_drm_property(
  4811. &sde_crtc->property_info, prop_idx);
  4812. if (!drm_prop) {
  4813. /* not all props will be installed, based on caps */
  4814. SDE_DEBUG("%s: invalid property index %d\n",
  4815. sde_crtc->name, prop_idx);
  4816. continue;
  4817. }
  4818. def = msm_property_get_default(&sde_crtc->property_info,
  4819. prop_idx);
  4820. if (val == def)
  4821. continue;
  4822. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4823. sde_crtc->name, drm_prop->name, prop_idx, val,
  4824. def);
  4825. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4826. def);
  4827. if (ret) {
  4828. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4829. sde_crtc->name, prop_idx, ret);
  4830. continue;
  4831. }
  4832. }
  4833. /* disable clk and bw control until clk & bw properties are set */
  4834. cstate->bw_control = false;
  4835. cstate->bw_split_vote = false;
  4836. return 0;
  4837. }
  4838. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4839. {
  4840. struct sde_crtc *sde_crtc;
  4841. struct sde_crtc_mixer *m;
  4842. int i;
  4843. if (!crtc) {
  4844. SDE_ERROR("invalid argument\n");
  4845. return;
  4846. }
  4847. sde_crtc = to_sde_crtc(crtc);
  4848. sde_crtc->misr_enable_sui = enable;
  4849. sde_crtc->misr_frame_count = frame_count;
  4850. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4851. m = &sde_crtc->mixers[i];
  4852. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4853. continue;
  4854. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4855. }
  4856. }
  4857. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4858. struct sde_crtc_misr_info *crtc_misr_info)
  4859. {
  4860. struct sde_crtc *sde_crtc;
  4861. struct sde_kms *sde_kms;
  4862. if (!crtc_misr_info) {
  4863. SDE_ERROR("invalid misr info\n");
  4864. return;
  4865. }
  4866. crtc_misr_info->misr_enable = false;
  4867. crtc_misr_info->misr_frame_count = 0;
  4868. if (!crtc) {
  4869. SDE_ERROR("invalid crtc\n");
  4870. return;
  4871. }
  4872. sde_kms = _sde_crtc_get_kms(crtc);
  4873. if (!sde_kms) {
  4874. SDE_ERROR("invalid sde_kms\n");
  4875. return;
  4876. }
  4877. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4878. return;
  4879. sde_crtc = to_sde_crtc(crtc);
  4880. crtc_misr_info->misr_enable =
  4881. sde_crtc->misr_enable_debugfs ? true : false;
  4882. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4883. }
  4884. #ifdef CONFIG_DEBUG_FS
  4885. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4886. {
  4887. struct sde_crtc *sde_crtc;
  4888. struct sde_plane_state *pstate = NULL;
  4889. struct sde_crtc_mixer *m;
  4890. struct drm_crtc *crtc;
  4891. struct drm_plane *plane;
  4892. struct drm_display_mode *mode;
  4893. struct drm_framebuffer *fb;
  4894. struct drm_plane_state *state;
  4895. struct sde_crtc_state *cstate;
  4896. int i, out_width, out_height;
  4897. if (!s || !s->private)
  4898. return -EINVAL;
  4899. sde_crtc = s->private;
  4900. crtc = &sde_crtc->base;
  4901. cstate = to_sde_crtc_state(crtc->state);
  4902. mutex_lock(&sde_crtc->crtc_lock);
  4903. mode = &crtc->state->adjusted_mode;
  4904. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4905. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4906. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4907. mode->hdisplay, mode->vdisplay);
  4908. seq_puts(s, "\n");
  4909. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4910. m = &sde_crtc->mixers[i];
  4911. if (!m->hw_lm)
  4912. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4913. else if (!m->hw_ctl)
  4914. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4915. else
  4916. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4917. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4918. out_width, out_height);
  4919. }
  4920. seq_puts(s, "\n");
  4921. for (i = 0; i < cstate->num_dim_layers; i++) {
  4922. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4923. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4924. i, dim_layer->stage, dim_layer->flags);
  4925. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4926. dim_layer->rect.x, dim_layer->rect.y,
  4927. dim_layer->rect.w, dim_layer->rect.h);
  4928. seq_printf(s,
  4929. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4930. dim_layer->color_fill.color_0,
  4931. dim_layer->color_fill.color_1,
  4932. dim_layer->color_fill.color_2,
  4933. dim_layer->color_fill.color_3);
  4934. seq_puts(s, "\n");
  4935. }
  4936. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4937. pstate = to_sde_plane_state(plane->state);
  4938. state = plane->state;
  4939. if (!pstate || !state)
  4940. continue;
  4941. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4942. plane->base.id, pstate->stage, pstate->rotation);
  4943. if (plane->state->fb) {
  4944. fb = plane->state->fb;
  4945. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4946. fb->base.id, (char *) &fb->format->format,
  4947. fb->width, fb->height);
  4948. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4949. seq_printf(s, "cpp[%d]:%u ",
  4950. i, fb->format->cpp[i]);
  4951. seq_puts(s, "\n\t");
  4952. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4953. seq_puts(s, "\n");
  4954. seq_puts(s, "\t");
  4955. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4956. seq_printf(s, "pitches[%d]:%8u ", i,
  4957. fb->pitches[i]);
  4958. seq_puts(s, "\n");
  4959. seq_puts(s, "\t");
  4960. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4961. seq_printf(s, "offsets[%d]:%8u ", i,
  4962. fb->offsets[i]);
  4963. seq_puts(s, "\n");
  4964. }
  4965. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4966. state->src_x >> 16, state->src_y >> 16,
  4967. state->src_w >> 16, state->src_h >> 16);
  4968. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4969. state->crtc_x, state->crtc_y, state->crtc_w,
  4970. state->crtc_h);
  4971. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4972. pstate->multirect_mode, pstate->multirect_index);
  4973. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4974. pstate->excl_rect.x, pstate->excl_rect.y,
  4975. pstate->excl_rect.w, pstate->excl_rect.h);
  4976. seq_puts(s, "\n");
  4977. }
  4978. if (sde_crtc->vblank_cb_count) {
  4979. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4980. u32 diff_ms = ktime_to_ms(diff);
  4981. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4982. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4983. seq_printf(s,
  4984. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4985. fps, sde_crtc->vblank_cb_count,
  4986. ktime_to_ms(diff), sde_crtc->play_count);
  4987. /* reset time & count for next measurement */
  4988. sde_crtc->vblank_cb_count = 0;
  4989. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4990. }
  4991. mutex_unlock(&sde_crtc->crtc_lock);
  4992. return 0;
  4993. }
  4994. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4995. {
  4996. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4997. }
  4998. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4999. const char __user *user_buf, size_t count, loff_t *ppos)
  5000. {
  5001. struct drm_crtc *crtc;
  5002. struct sde_crtc *sde_crtc;
  5003. char buf[MISR_BUFF_SIZE + 1];
  5004. u32 frame_count, enable;
  5005. size_t buff_copy;
  5006. struct sde_kms *sde_kms;
  5007. if (!file || !file->private_data)
  5008. return -EINVAL;
  5009. sde_crtc = file->private_data;
  5010. crtc = &sde_crtc->base;
  5011. sde_kms = _sde_crtc_get_kms(crtc);
  5012. if (!sde_kms) {
  5013. SDE_ERROR("invalid sde_kms\n");
  5014. return -EINVAL;
  5015. }
  5016. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5017. if (copy_from_user(buf, user_buf, buff_copy)) {
  5018. SDE_ERROR("buffer copy failed\n");
  5019. return -EINVAL;
  5020. }
  5021. buf[buff_copy] = 0; /* end of string */
  5022. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5023. return -EINVAL;
  5024. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5025. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5026. DRMID(crtc));
  5027. return -EINVAL;
  5028. }
  5029. sde_crtc->misr_enable_debugfs = enable;
  5030. sde_crtc->misr_frame_count = frame_count;
  5031. sde_crtc->misr_reconfigure = true;
  5032. return count;
  5033. }
  5034. static ssize_t _sde_crtc_misr_read(struct file *file,
  5035. char __user *user_buff, size_t count, loff_t *ppos)
  5036. {
  5037. struct drm_crtc *crtc;
  5038. struct sde_crtc *sde_crtc;
  5039. struct sde_kms *sde_kms;
  5040. struct sde_crtc_mixer *m;
  5041. int i = 0, rc;
  5042. ssize_t len = 0;
  5043. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5044. if (*ppos)
  5045. return 0;
  5046. if (!file || !file->private_data)
  5047. return -EINVAL;
  5048. sde_crtc = file->private_data;
  5049. crtc = &sde_crtc->base;
  5050. sde_kms = _sde_crtc_get_kms(crtc);
  5051. if (!sde_kms)
  5052. return -EINVAL;
  5053. rc = pm_runtime_get_sync(crtc->dev->dev);
  5054. if (rc < 0)
  5055. return rc;
  5056. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5057. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5058. goto end;
  5059. }
  5060. if (!sde_crtc->misr_enable_debugfs) {
  5061. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5062. "disabled\n");
  5063. goto buff_check;
  5064. }
  5065. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5066. u32 misr_value = 0;
  5067. m = &sde_crtc->mixers[i];
  5068. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5069. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5070. "invalid\n");
  5071. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5072. continue;
  5073. }
  5074. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5075. if (rc) {
  5076. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5077. "invalid\n");
  5078. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5079. DRMID(crtc), rc);
  5080. continue;
  5081. } else {
  5082. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5083. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5084. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5085. "0x%x\n", misr_value);
  5086. }
  5087. }
  5088. buff_check:
  5089. if (count <= len) {
  5090. len = 0;
  5091. goto end;
  5092. }
  5093. if (copy_to_user(user_buff, buf, len)) {
  5094. len = -EFAULT;
  5095. goto end;
  5096. }
  5097. *ppos += len; /* increase offset */
  5098. end:
  5099. pm_runtime_put_sync(crtc->dev->dev);
  5100. return len;
  5101. }
  5102. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5103. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5104. { \
  5105. return single_open(file, __prefix ## _show, inode->i_private); \
  5106. } \
  5107. static const struct file_operations __prefix ## _fops = { \
  5108. .owner = THIS_MODULE, \
  5109. .open = __prefix ## _open, \
  5110. .release = single_release, \
  5111. .read = seq_read, \
  5112. .llseek = seq_lseek, \
  5113. }
  5114. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5115. {
  5116. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5117. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5118. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5119. int i;
  5120. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5121. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5122. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5123. crtc->state));
  5124. seq_printf(s, "core_clk_rate: %llu\n",
  5125. sde_crtc->cur_perf.core_clk_rate);
  5126. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5127. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5128. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5129. sde_power_handle_get_dbus_name(i),
  5130. sde_crtc->cur_perf.bw_ctl[i]);
  5131. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5132. sde_power_handle_get_dbus_name(i),
  5133. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5134. }
  5135. return 0;
  5136. }
  5137. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5138. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5139. {
  5140. struct drm_crtc *crtc;
  5141. struct drm_plane *plane;
  5142. struct drm_connector *conn;
  5143. struct drm_mode_object *drm_obj;
  5144. struct sde_crtc *sde_crtc;
  5145. struct sde_crtc_state *cstate;
  5146. struct sde_fence_context *ctx;
  5147. struct drm_connector_list_iter conn_iter;
  5148. struct drm_device *dev;
  5149. if (!s || !s->private)
  5150. return -EINVAL;
  5151. sde_crtc = s->private;
  5152. crtc = &sde_crtc->base;
  5153. dev = crtc->dev;
  5154. cstate = to_sde_crtc_state(crtc->state);
  5155. /* Dump input fence info */
  5156. seq_puts(s, "===Input fence===\n");
  5157. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5158. struct sde_plane_state *pstate;
  5159. struct dma_fence *fence;
  5160. pstate = to_sde_plane_state(plane->state);
  5161. if (!pstate)
  5162. continue;
  5163. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5164. pstate->stage);
  5165. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5166. if (pstate->input_fence) {
  5167. rcu_read_lock();
  5168. fence = dma_fence_get_rcu(pstate->input_fence);
  5169. rcu_read_unlock();
  5170. if (fence) {
  5171. sde_fence_list_dump(fence, &s);
  5172. dma_fence_put(fence);
  5173. }
  5174. }
  5175. }
  5176. /* Dump release fence info */
  5177. seq_puts(s, "\n");
  5178. seq_puts(s, "===Release fence===\n");
  5179. ctx = sde_crtc->output_fence;
  5180. drm_obj = &crtc->base;
  5181. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5182. seq_puts(s, "\n");
  5183. /* Dump retire fence info */
  5184. seq_puts(s, "===Retire fence===\n");
  5185. drm_connector_list_iter_begin(dev, &conn_iter);
  5186. drm_for_each_connector_iter(conn, &conn_iter)
  5187. if (conn->state && conn->state->crtc == crtc &&
  5188. cstate->num_connectors < MAX_CONNECTORS) {
  5189. struct sde_connector *c_conn;
  5190. c_conn = to_sde_connector(conn);
  5191. ctx = c_conn->retire_fence;
  5192. drm_obj = &conn->base;
  5193. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5194. }
  5195. drm_connector_list_iter_end(&conn_iter);
  5196. seq_puts(s, "\n");
  5197. return 0;
  5198. }
  5199. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5200. {
  5201. return single_open(file, _sde_debugfs_fence_status_show,
  5202. inode->i_private);
  5203. }
  5204. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5205. {
  5206. struct sde_crtc *sde_crtc;
  5207. struct sde_kms *sde_kms;
  5208. static const struct file_operations debugfs_status_fops = {
  5209. .open = _sde_debugfs_status_open,
  5210. .read = seq_read,
  5211. .llseek = seq_lseek,
  5212. .release = single_release,
  5213. };
  5214. static const struct file_operations debugfs_misr_fops = {
  5215. .open = simple_open,
  5216. .read = _sde_crtc_misr_read,
  5217. .write = _sde_crtc_misr_setup,
  5218. };
  5219. static const struct file_operations debugfs_fps_fops = {
  5220. .open = _sde_debugfs_fps_status,
  5221. .read = seq_read,
  5222. };
  5223. static const struct file_operations debugfs_fence_fops = {
  5224. .open = _sde_debugfs_fence_status,
  5225. .read = seq_read,
  5226. };
  5227. if (!crtc)
  5228. return -EINVAL;
  5229. sde_crtc = to_sde_crtc(crtc);
  5230. sde_kms = _sde_crtc_get_kms(crtc);
  5231. if (!sde_kms)
  5232. return -EINVAL;
  5233. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5234. crtc->dev->primary->debugfs_root);
  5235. if (!sde_crtc->debugfs_root)
  5236. return -ENOMEM;
  5237. /* don't error check these */
  5238. debugfs_create_file("status", 0400,
  5239. sde_crtc->debugfs_root,
  5240. sde_crtc, &debugfs_status_fops);
  5241. debugfs_create_file("state", 0400,
  5242. sde_crtc->debugfs_root,
  5243. &sde_crtc->base,
  5244. &sde_crtc_debugfs_state_fops);
  5245. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5246. sde_crtc, &debugfs_misr_fops);
  5247. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5248. sde_crtc, &debugfs_fps_fops);
  5249. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5250. sde_crtc, &debugfs_fence_fops);
  5251. return 0;
  5252. }
  5253. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5254. {
  5255. struct sde_crtc *sde_crtc;
  5256. if (!crtc)
  5257. return;
  5258. sde_crtc = to_sde_crtc(crtc);
  5259. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5260. }
  5261. #else
  5262. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5263. {
  5264. return 0;
  5265. }
  5266. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5267. {
  5268. }
  5269. #endif /* CONFIG_DEBUG_FS */
  5270. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5271. {
  5272. return _sde_crtc_init_debugfs(crtc);
  5273. }
  5274. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5275. {
  5276. _sde_crtc_destroy_debugfs(crtc);
  5277. }
  5278. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5279. .set_config = drm_atomic_helper_set_config,
  5280. .destroy = sde_crtc_destroy,
  5281. .page_flip = drm_atomic_helper_page_flip,
  5282. .atomic_set_property = sde_crtc_atomic_set_property,
  5283. .atomic_get_property = sde_crtc_atomic_get_property,
  5284. .reset = sde_crtc_reset,
  5285. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5286. .atomic_destroy_state = sde_crtc_destroy_state,
  5287. .late_register = sde_crtc_late_register,
  5288. .early_unregister = sde_crtc_early_unregister,
  5289. };
  5290. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5291. .mode_fixup = sde_crtc_mode_fixup,
  5292. .disable = sde_crtc_disable,
  5293. .atomic_enable = sde_crtc_enable,
  5294. .atomic_check = sde_crtc_atomic_check,
  5295. .atomic_begin = sde_crtc_atomic_begin,
  5296. .atomic_flush = sde_crtc_atomic_flush,
  5297. };
  5298. static void _sde_crtc_event_cb(struct kthread_work *work)
  5299. {
  5300. struct sde_crtc_event *event;
  5301. struct sde_crtc *sde_crtc;
  5302. unsigned long irq_flags;
  5303. if (!work) {
  5304. SDE_ERROR("invalid work item\n");
  5305. return;
  5306. }
  5307. event = container_of(work, struct sde_crtc_event, kt_work);
  5308. /* set sde_crtc to NULL for static work structures */
  5309. sde_crtc = event->sde_crtc;
  5310. if (!sde_crtc)
  5311. return;
  5312. if (event->cb_func)
  5313. event->cb_func(&sde_crtc->base, event->usr);
  5314. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5315. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5316. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5317. }
  5318. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5319. void (*func)(struct drm_crtc *crtc, void *usr),
  5320. void *usr, bool color_processing_event)
  5321. {
  5322. unsigned long irq_flags;
  5323. struct sde_crtc *sde_crtc;
  5324. struct msm_drm_private *priv;
  5325. struct sde_crtc_event *event = NULL;
  5326. u32 crtc_id;
  5327. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5328. SDE_ERROR("invalid parameters\n");
  5329. return -EINVAL;
  5330. }
  5331. sde_crtc = to_sde_crtc(crtc);
  5332. priv = crtc->dev->dev_private;
  5333. crtc_id = drm_crtc_index(crtc);
  5334. /*
  5335. * Obtain an event struct from the private cache. This event
  5336. * queue may be called from ISR contexts, so use a private
  5337. * cache to avoid calling any memory allocation functions.
  5338. */
  5339. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5340. if (!list_empty(&sde_crtc->event_free_list)) {
  5341. event = list_first_entry(&sde_crtc->event_free_list,
  5342. struct sde_crtc_event, list);
  5343. list_del_init(&event->list);
  5344. }
  5345. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5346. if (!event)
  5347. return -ENOMEM;
  5348. /* populate event node */
  5349. event->sde_crtc = sde_crtc;
  5350. event->cb_func = func;
  5351. event->usr = usr;
  5352. /* queue new event request */
  5353. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5354. if (color_processing_event)
  5355. kthread_queue_work(&priv->pp_event_worker,
  5356. &event->kt_work);
  5357. else
  5358. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5359. &event->kt_work);
  5360. return 0;
  5361. }
  5362. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5363. {
  5364. int i, rc = 0;
  5365. if (!sde_crtc) {
  5366. SDE_ERROR("invalid crtc\n");
  5367. return -EINVAL;
  5368. }
  5369. spin_lock_init(&sde_crtc->event_lock);
  5370. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5371. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5372. list_add_tail(&sde_crtc->event_cache[i].list,
  5373. &sde_crtc->event_free_list);
  5374. return rc;
  5375. }
  5376. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5377. enum sde_crtc_cache_state state,
  5378. bool is_vidmode)
  5379. {
  5380. struct drm_plane *plane;
  5381. struct sde_crtc *sde_crtc;
  5382. struct sde_kms *sde_kms;
  5383. if (!crtc || !crtc->dev)
  5384. return;
  5385. sde_kms = _sde_crtc_get_kms(crtc);
  5386. if (!sde_kms || !sde_kms->catalog) {
  5387. SDE_ERROR("invalid params\n");
  5388. return;
  5389. }
  5390. if (!sde_kms->catalog->syscache_supported) {
  5391. SDE_DEBUG("syscache not supported\n");
  5392. return;
  5393. }
  5394. sde_crtc = to_sde_crtc(crtc);
  5395. if (sde_crtc->cache_state == state)
  5396. return;
  5397. switch (state) {
  5398. case CACHE_STATE_NORMAL:
  5399. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5400. && !is_vidmode)
  5401. return;
  5402. kthread_cancel_delayed_work_sync(
  5403. &sde_crtc->static_cache_read_work);
  5404. break;
  5405. case CACHE_STATE_PRE_CACHE:
  5406. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5407. return;
  5408. break;
  5409. case CACHE_STATE_FRAME_WRITE:
  5410. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5411. return;
  5412. break;
  5413. case CACHE_STATE_FRAME_READ:
  5414. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5415. return;
  5416. break;
  5417. case CACHE_STATE_DISABLED:
  5418. break;
  5419. default:
  5420. return;
  5421. }
  5422. sde_crtc->cache_state = state;
  5423. drm_atomic_crtc_for_each_plane(plane, crtc)
  5424. sde_plane_static_img_control(plane, state);
  5425. }
  5426. /*
  5427. * __sde_crtc_static_cache_read_work - transition to cache read
  5428. */
  5429. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5430. {
  5431. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5432. static_cache_read_work.work);
  5433. struct drm_crtc *crtc = &sde_crtc->base;
  5434. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5435. struct drm_encoder *enc, *drm_enc = NULL;
  5436. struct drm_plane *plane;
  5437. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5438. return;
  5439. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5440. drm_enc = enc;
  5441. if (sde_encoder_in_clone_mode(drm_enc))
  5442. return;
  5443. }
  5444. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5445. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5446. !ctl);
  5447. return;
  5448. }
  5449. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5450. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5451. /* flush only the sys-cache enabled SSPPs */
  5452. if (ctl->ops.clear_pending_flush)
  5453. ctl->ops.clear_pending_flush(ctl);
  5454. drm_atomic_crtc_for_each_plane(plane, crtc)
  5455. sde_plane_ctl_flush(plane, ctl, true);
  5456. /* kickoff encoder and wait for VBLANK */
  5457. sde_encoder_kickoff(drm_enc, false, false);
  5458. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5459. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5460. }
  5461. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5462. {
  5463. struct drm_device *dev;
  5464. struct msm_drm_private *priv;
  5465. struct msm_drm_thread *disp_thread;
  5466. struct sde_crtc *sde_crtc;
  5467. struct sde_crtc_state *cstate;
  5468. u32 msecs_fps = 0;
  5469. if (!crtc)
  5470. return;
  5471. dev = crtc->dev;
  5472. sde_crtc = to_sde_crtc(crtc);
  5473. cstate = to_sde_crtc_state(crtc->state);
  5474. if (!dev || !dev->dev_private || !sde_crtc)
  5475. return;
  5476. priv = dev->dev_private;
  5477. disp_thread = &priv->disp_thread[crtc->index];
  5478. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5479. return;
  5480. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5481. /* Kickoff transition to read state after next vblank */
  5482. kthread_queue_delayed_work(&disp_thread->worker,
  5483. &sde_crtc->static_cache_read_work,
  5484. msecs_to_jiffies(msecs_fps));
  5485. }
  5486. /*
  5487. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5488. */
  5489. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5490. {
  5491. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5492. idle_notify_work.work);
  5493. struct drm_crtc *crtc;
  5494. struct drm_event event;
  5495. int ret = 0;
  5496. if (!sde_crtc) {
  5497. SDE_ERROR("invalid sde crtc\n");
  5498. } else {
  5499. crtc = &sde_crtc->base;
  5500. event.type = DRM_EVENT_IDLE_NOTIFY;
  5501. event.length = sizeof(u32);
  5502. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5503. &event, (u8 *)&ret);
  5504. SDE_EVT32(DRMID(crtc));
  5505. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5506. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5507. }
  5508. }
  5509. /* initialize crtc */
  5510. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5511. {
  5512. struct drm_crtc *crtc = NULL;
  5513. struct sde_crtc *sde_crtc = NULL;
  5514. struct msm_drm_private *priv = NULL;
  5515. struct sde_kms *kms = NULL;
  5516. int i, rc;
  5517. priv = dev->dev_private;
  5518. kms = to_sde_kms(priv->kms);
  5519. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5520. if (!sde_crtc)
  5521. return ERR_PTR(-ENOMEM);
  5522. crtc = &sde_crtc->base;
  5523. crtc->dev = dev;
  5524. mutex_init(&sde_crtc->crtc_lock);
  5525. spin_lock_init(&sde_crtc->spin_lock);
  5526. atomic_set(&sde_crtc->frame_pending, 0);
  5527. sde_crtc->enabled = false;
  5528. /* Below parameters are for fps calculation for sysfs node */
  5529. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5530. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5531. sizeof(ktime_t), GFP_KERNEL);
  5532. if (!sde_crtc->fps_info.time_buf)
  5533. SDE_ERROR("invalid buffer\n");
  5534. else
  5535. memset(sde_crtc->fps_info.time_buf, 0,
  5536. sizeof(*(sde_crtc->fps_info.time_buf)));
  5537. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5538. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5539. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5540. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5541. list_add(&sde_crtc->frame_events[i].list,
  5542. &sde_crtc->frame_event_list);
  5543. kthread_init_work(&sde_crtc->frame_events[i].work,
  5544. sde_crtc_frame_event_work);
  5545. }
  5546. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5547. NULL);
  5548. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5549. /* save user friendly CRTC name for later */
  5550. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5551. /* initialize event handling */
  5552. rc = _sde_crtc_init_events(sde_crtc);
  5553. if (rc) {
  5554. drm_crtc_cleanup(crtc);
  5555. kfree(sde_crtc);
  5556. return ERR_PTR(rc);
  5557. }
  5558. /* initialize output fence support */
  5559. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5560. if (IS_ERR(sde_crtc->output_fence)) {
  5561. rc = PTR_ERR(sde_crtc->output_fence);
  5562. SDE_ERROR("failed to init fence, %d\n", rc);
  5563. drm_crtc_cleanup(crtc);
  5564. kfree(sde_crtc);
  5565. return ERR_PTR(rc);
  5566. }
  5567. /* create CRTC properties */
  5568. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5569. priv->crtc_property, sde_crtc->property_data,
  5570. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5571. sizeof(struct sde_crtc_state));
  5572. sde_crtc_install_properties(crtc, kms->catalog);
  5573. /* Install color processing properties */
  5574. sde_cp_crtc_init(crtc);
  5575. sde_cp_crtc_install_properties(crtc);
  5576. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5577. sde_crtc->cur_perf.llcc_active[i] = false;
  5578. sde_crtc->new_perf.llcc_active[i] = false;
  5579. }
  5580. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5581. __sde_crtc_idle_notify_work);
  5582. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5583. __sde_crtc_static_cache_read_work);
  5584. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5585. crtc->base.id,
  5586. sde_crtc->new_perf.llcc_active,
  5587. sde_crtc->cur_perf.llcc_active);
  5588. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5589. return crtc;
  5590. }
  5591. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5592. {
  5593. struct sde_crtc *sde_crtc;
  5594. int rc = 0;
  5595. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5596. SDE_ERROR("invalid input param(s)\n");
  5597. rc = -EINVAL;
  5598. goto end;
  5599. }
  5600. sde_crtc = to_sde_crtc(crtc);
  5601. sde_crtc->sysfs_dev = device_create_with_groups(
  5602. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5603. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5604. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5605. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5606. PTR_ERR(sde_crtc->sysfs_dev));
  5607. if (!sde_crtc->sysfs_dev)
  5608. rc = -EINVAL;
  5609. else
  5610. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5611. goto end;
  5612. }
  5613. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5614. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5615. if (!sde_crtc->vsync_event_sf)
  5616. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5617. crtc->base.id);
  5618. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5619. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5620. if (!sde_crtc->retire_frame_event_sf)
  5621. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5622. crtc->base.id);
  5623. end:
  5624. return rc;
  5625. }
  5626. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5627. struct drm_crtc *crtc_drm, u32 event)
  5628. {
  5629. struct sde_crtc *crtc = NULL;
  5630. struct sde_crtc_irq_info *node;
  5631. unsigned long flags;
  5632. bool found = false;
  5633. int ret, i = 0;
  5634. bool add_event = false;
  5635. crtc = to_sde_crtc(crtc_drm);
  5636. spin_lock_irqsave(&crtc->spin_lock, flags);
  5637. list_for_each_entry(node, &crtc->user_event_list, list) {
  5638. if (node->event == event) {
  5639. found = true;
  5640. break;
  5641. }
  5642. }
  5643. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5644. /* event already enabled */
  5645. if (found)
  5646. return 0;
  5647. node = NULL;
  5648. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5649. if (custom_events[i].event == event &&
  5650. custom_events[i].func) {
  5651. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5652. if (!node)
  5653. return -ENOMEM;
  5654. INIT_LIST_HEAD(&node->list);
  5655. INIT_LIST_HEAD(&node->irq.list);
  5656. node->func = custom_events[i].func;
  5657. node->event = event;
  5658. node->state = IRQ_NOINIT;
  5659. spin_lock_init(&node->state_lock);
  5660. break;
  5661. }
  5662. }
  5663. if (!node) {
  5664. SDE_ERROR("unsupported event %x\n", event);
  5665. return -EINVAL;
  5666. }
  5667. ret = 0;
  5668. if (crtc_drm->enabled) {
  5669. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5670. if (ret < 0) {
  5671. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5672. kfree(node);
  5673. return ret;
  5674. }
  5675. INIT_LIST_HEAD(&node->irq.list);
  5676. mutex_lock(&crtc->crtc_lock);
  5677. ret = node->func(crtc_drm, true, &node->irq);
  5678. if (!ret) {
  5679. spin_lock_irqsave(&crtc->spin_lock, flags);
  5680. list_add_tail(&node->list, &crtc->user_event_list);
  5681. add_event = true;
  5682. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5683. }
  5684. mutex_unlock(&crtc->crtc_lock);
  5685. pm_runtime_put_sync(crtc_drm->dev->dev);
  5686. }
  5687. if (add_event)
  5688. return 0;
  5689. if (!ret) {
  5690. spin_lock_irqsave(&crtc->spin_lock, flags);
  5691. list_add_tail(&node->list, &crtc->user_event_list);
  5692. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5693. } else {
  5694. kfree(node);
  5695. }
  5696. return ret;
  5697. }
  5698. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5699. struct drm_crtc *crtc_drm, u32 event)
  5700. {
  5701. struct sde_crtc *crtc = NULL;
  5702. struct sde_crtc_irq_info *node = NULL;
  5703. unsigned long flags;
  5704. bool found = false;
  5705. int ret;
  5706. crtc = to_sde_crtc(crtc_drm);
  5707. spin_lock_irqsave(&crtc->spin_lock, flags);
  5708. list_for_each_entry(node, &crtc->user_event_list, list) {
  5709. if (node->event == event) {
  5710. list_del_init(&node->list);
  5711. found = true;
  5712. break;
  5713. }
  5714. }
  5715. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5716. /* event already disabled */
  5717. if (!found)
  5718. return 0;
  5719. /**
  5720. * crtc is disabled interrupts are cleared remove from the list,
  5721. * no need to disable/de-register.
  5722. */
  5723. if (!crtc_drm->enabled) {
  5724. kfree(node);
  5725. return 0;
  5726. }
  5727. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5728. if (ret < 0) {
  5729. SDE_ERROR("failed to enable power resource %d\n", ret);
  5730. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5731. kfree(node);
  5732. return ret;
  5733. }
  5734. ret = node->func(crtc_drm, false, &node->irq);
  5735. if (ret) {
  5736. spin_lock_irqsave(&crtc->spin_lock, flags);
  5737. list_add_tail(&node->list, &crtc->user_event_list);
  5738. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5739. } else {
  5740. kfree(node);
  5741. }
  5742. pm_runtime_put_sync(crtc_drm->dev->dev);
  5743. return ret;
  5744. }
  5745. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5746. struct drm_crtc *crtc_drm, u32 event, bool en)
  5747. {
  5748. struct sde_crtc *crtc = NULL;
  5749. int ret;
  5750. crtc = to_sde_crtc(crtc_drm);
  5751. if (!crtc || !kms || !kms->dev) {
  5752. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5753. kms, ((kms) ? (kms->dev) : NULL));
  5754. return -EINVAL;
  5755. }
  5756. if (en)
  5757. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5758. else
  5759. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5760. return ret;
  5761. }
  5762. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5763. bool en, struct sde_irq_callback *irq)
  5764. {
  5765. return 0;
  5766. }
  5767. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5768. struct sde_irq_callback *noirq)
  5769. {
  5770. /*
  5771. * IRQ object noirq is not being used here since there is
  5772. * no crtc irq from pm event.
  5773. */
  5774. return 0;
  5775. }
  5776. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5777. bool en, struct sde_irq_callback *irq)
  5778. {
  5779. return 0;
  5780. }
  5781. /**
  5782. * sde_crtc_update_cont_splash_settings - update mixer settings
  5783. * and initial clk during device bootup for cont_splash use case
  5784. * @crtc: Pointer to drm crtc structure
  5785. */
  5786. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5787. {
  5788. struct sde_kms *kms = NULL;
  5789. struct msm_drm_private *priv;
  5790. struct sde_crtc *sde_crtc;
  5791. u64 rate;
  5792. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5793. SDE_ERROR("invalid crtc\n");
  5794. return;
  5795. }
  5796. priv = crtc->dev->dev_private;
  5797. kms = to_sde_kms(priv->kms);
  5798. if (!kms || !kms->catalog) {
  5799. SDE_ERROR("invalid parameters\n");
  5800. return;
  5801. }
  5802. _sde_crtc_setup_mixers(crtc);
  5803. crtc->enabled = true;
  5804. /* update core clk value for initial state with cont-splash */
  5805. sde_crtc = to_sde_crtc(crtc);
  5806. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5807. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5808. rate : kms->perf.max_core_clk_rate;
  5809. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5810. }