msm_vidc_internal.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020-2021,, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define VENUS_VERSION_LENGTH 128
  18. #define MAX_MATRIX_COEFFS 9
  19. #define MAX_BIAS_COEFFS 3
  20. #define MAX_LIMIT_COEFFS 6
  21. #define MAX_DEBUGFS_NAME 50
  22. #define DEFAULT_TIMEOUT 3
  23. #define DEFAULT_HEIGHT 240
  24. #define DEFAULT_WIDTH 320
  25. #define MAX_HEIGHT 4320
  26. #define MAX_WIDTH 8192
  27. #define MIN_SUPPORTED_WIDTH 32
  28. #define MIN_SUPPORTED_HEIGHT 32
  29. #define DEFAULT_FPS 30
  30. #define MINIMUM_FPS 1
  31. #define MAXIMUM_FPS 960
  32. #define SINGLE_INPUT_BUFFER 1
  33. #define SINGLE_OUTPUT_BUFFER 1
  34. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  35. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  36. #define MAX_SUPPORTED_INSTANCES 16
  37. #define MAX_BSE_VPP_DELAY 6
  38. #define DEFAULT_BSE_VPP_DELAY 2
  39. #define MAX_CAP_PARENTS 16
  40. #define MAX_CAP_CHILDREN 16
  41. #define DEFAULT_BITSTREM_ALIGNMENT 16
  42. #define H265_BITSTREM_ALIGNMENT 32
  43. #define DEFAULT_MAX_HOST_ENC_BUF_COUNT 64
  44. #define DEFAULT_MAX_HOST_DEC_BUF_COUNT 64
  45. #define DEFAULT_MAX_HOST_ENC_SUPER_BUF_COUNT 256
  46. #define BIT_DEPTH_8 (8 << 16 | 8)
  47. #define BIT_DEPTH_10 (10 << 16 | 10)
  48. #define CODED_FRAMES_PROGRESSIVE 0x0
  49. #define CODED_FRAMES_INTERLACE 0x1
  50. /* TODO: move below macros to waipio.c */
  51. #define MAX_ENH_LAYER_HB 3
  52. #define MAX_HEVC_ENH_LAYER_SLIDING_WINDOW 5
  53. #define MAX_AVC_ENH_LAYER_SLIDING_WINDOW 3
  54. #define MAX_AVC_ENH_LAYER_HYBRID_HP 5
  55. #define PERCENT_PEAK_BITRATE_INCREASED 10
  56. #define INVALID_DEFAULT_MARK_OR_USE_LTR -1
  57. #define DCVS_WINDOW 16
  58. /* Superframe can have maximum of 32 frames */
  59. #define VIDC_SUPERFRAME_MAX 32
  60. #define COLOR_RANGE_UNSPECIFIED (-1)
  61. #define V4L2_EVENT_VIDC_BASE 10
  62. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  63. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  64. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  65. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  66. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  67. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  68. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  69. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  70. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  71. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  72. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  73. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  74. #define NUM_MBS_PER_FRAME(__height, __width) \
  75. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  76. #define IS_PRIV_CTRL(idx) ( \
  77. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  78. V4L2_CTRL_DRIVER_PRIV(idx))
  79. #define BUFFER_ALIGNMENT_SIZE(x) x
  80. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  81. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  82. #define MB_SIZE_IN_PIXEL (16 * 16)
  83. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  84. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  85. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  86. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  87. /*
  88. * Convert Q16 number into Integer and Fractional part upto 2 places.
  89. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  90. * Integer part = 105752 / 65536 = 1;
  91. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  92. * Fractional part = 40216 * 100 / 65536 = 61;
  93. * Now convert to FP(1, 61, 100).
  94. */
  95. #define Q16_INT(q) ((q) >> 16)
  96. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  97. /* define timeout values */
  98. #define HW_RESPONSE_TIMEOUT_VALUE (1000)
  99. #define SW_PC_DELAY_VALUE (HW_RESPONSE_TIMEOUT_VALUE + 500)
  100. #define FW_UNLOAD_DELAY_VALUE (SW_PC_DELAY_VALUE + 1500)
  101. enum msm_vidc_domain_type {
  102. MSM_VIDC_ENCODER = BIT(0),
  103. MSM_VIDC_DECODER = BIT(1),
  104. };
  105. enum msm_vidc_codec_type {
  106. MSM_VIDC_H264 = BIT(0),
  107. MSM_VIDC_HEVC = BIT(1),
  108. MSM_VIDC_VP9 = BIT(2),
  109. MSM_VIDC_HEIC = BIT(3),
  110. };
  111. enum priority_level {
  112. MSM_VIDC_PRIORITY_LOW,
  113. MSM_VIDC_PRIORITY_HIGH,
  114. };
  115. enum msm_vidc_colorformat_type {
  116. MSM_VIDC_FMT_NONE = 0,
  117. MSM_VIDC_FMT_NV12 = BIT(0),
  118. MSM_VIDC_FMT_NV21 = BIT(1),
  119. MSM_VIDC_FMT_NV12C = BIT(2),
  120. MSM_VIDC_FMT_P010 = BIT(3),
  121. MSM_VIDC_FMT_TP10C = BIT(4),
  122. MSM_VIDC_FMT_RGBA8888 = BIT(5),
  123. MSM_VIDC_FMT_RGBA8888C = BIT(6),
  124. };
  125. enum msm_vidc_buffer_type {
  126. MSM_VIDC_BUF_INPUT = 1,
  127. MSM_VIDC_BUF_OUTPUT = 2,
  128. MSM_VIDC_BUF_INPUT_META = 3,
  129. MSM_VIDC_BUF_OUTPUT_META = 4,
  130. MSM_VIDC_BUF_READ_ONLY = 5,
  131. MSM_VIDC_BUF_QUEUE = 6,
  132. MSM_VIDC_BUF_BIN = 7,
  133. MSM_VIDC_BUF_ARP = 8,
  134. MSM_VIDC_BUF_COMV = 9,
  135. MSM_VIDC_BUF_NON_COMV = 10,
  136. MSM_VIDC_BUF_LINE = 11,
  137. MSM_VIDC_BUF_DPB = 12,
  138. MSM_VIDC_BUF_PERSIST = 13,
  139. MSM_VIDC_BUF_VPSS = 14,
  140. };
  141. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  142. enum msm_vidc_buffer_flags {
  143. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  144. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  145. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  146. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  147. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  148. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  149. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  150. };
  151. enum msm_vidc_buffer_attributes {
  152. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  153. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  154. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  155. MSM_VIDC_ATTR_QUEUED = BIT(3),
  156. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  157. MSM_VIDC_ATTR_BUFFER_DONE = BIT(5),
  158. };
  159. enum msm_vidc_buffer_region {
  160. MSM_VIDC_REGION_NONE = 0,
  161. MSM_VIDC_NON_SECURE,
  162. MSM_VIDC_NON_SECURE_PIXEL,
  163. MSM_VIDC_SECURE_PIXEL,
  164. MSM_VIDC_SECURE_NONPIXEL,
  165. MSM_VIDC_SECURE_BITSTREAM,
  166. };
  167. enum msm_vidc_port_type {
  168. INPUT_PORT = 0,
  169. OUTPUT_PORT,
  170. INPUT_META_PORT,
  171. OUTPUT_META_PORT,
  172. MAX_PORT,
  173. };
  174. enum msm_vidc_stage_type {
  175. MSM_VIDC_STAGE_NONE = 0,
  176. MSM_VIDC_STAGE_1 = 1,
  177. MSM_VIDC_STAGE_2 = 2,
  178. };
  179. enum msm_vidc_pipe_type {
  180. MSM_VIDC_PIPE_NONE = 0,
  181. MSM_VIDC_PIPE_1 = 1,
  182. MSM_VIDC_PIPE_2 = 2,
  183. MSM_VIDC_PIPE_4 = 4,
  184. };
  185. enum msm_vidc_quality_mode {
  186. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  187. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  188. };
  189. enum msm_vidc_color_primaries {
  190. MSM_VIDC_PRIMARIES_RESERVED = 0,
  191. MSM_VIDC_PRIMARIES_BT709 = 1,
  192. MSM_VIDC_PRIMARIES_UNSPECIFIED = 2,
  193. MSM_VIDC_PRIMARIES_BT470_SYSTEM_M = 4,
  194. MSM_VIDC_PRIMARIES_BT470_SYSTEM_BG = 5,
  195. MSM_VIDC_PRIMARIES_BT601_525 = 6,
  196. MSM_VIDC_PRIMARIES_SMPTE_ST240M = 7,
  197. MSM_VIDC_PRIMARIES_GENERIC_FILM = 8,
  198. MSM_VIDC_PRIMARIES_BT2020 = 9,
  199. MSM_VIDC_PRIMARIES_SMPTE_ST428_1 = 10,
  200. MSM_VIDC_PRIMARIES_SMPTE_RP431_2 = 11,
  201. MSM_VIDC_PRIMARIES_SMPTE_EG431_1 = 12,
  202. MSM_VIDC_PRIMARIES_SMPTE_EBU_TECH = 22,
  203. };
  204. enum msm_vidc_transfer_characteristics {
  205. MSM_VIDC_TRANSFER_RESERVED = 0,
  206. MSM_VIDC_TRANSFER_BT709 = 1,
  207. MSM_VIDC_TRANSFER_UNSPECIFIED = 2,
  208. MSM_VIDC_TRANSFER_BT470_SYSTEM_M = 4,
  209. MSM_VIDC_TRANSFER_BT470_SYSTEM_BG = 5,
  210. MSM_VIDC_TRANSFER_BT601_525_OR_625 = 6,
  211. MSM_VIDC_TRANSFER_SMPTE_ST240M = 7,
  212. MSM_VIDC_TRANSFER_LINEAR = 8,
  213. MSM_VIDC_TRANSFER_LOG_100_1 = 9,
  214. MSM_VIDC_TRANSFER_LOG_SQRT = 10,
  215. MSM_VIDC_TRANSFER_XVYCC = 11,
  216. MSM_VIDC_TRANSFER_BT1361_0 = 12,
  217. MSM_VIDC_TRANSFER_SRGB_SYCC = 13,
  218. MSM_VIDC_TRANSFER_BT2020_14 = 14,
  219. MSM_VIDC_TRANSFER_BT2020_15 = 15,
  220. MSM_VIDC_TRANSFER_SMPTE_ST2084_PQ = 16,
  221. MSM_VIDC_TRANSFER_SMPTE_ST428_1 = 17,
  222. MSM_VIDC_TRANSFER_BT2100_2_HLG = 18,
  223. };
  224. enum msm_vidc_matrix_coefficients {
  225. MSM_VIDC_MATRIX_COEFF_SRGB_SMPTE_ST428_1 = 0,
  226. MSM_VIDC_MATRIX_COEFF_BT709 = 1,
  227. MSM_VIDC_MATRIX_COEFF_UNSPECIFIED = 2,
  228. MSM_VIDC_MATRIX_COEFF_RESERVED = 3,
  229. MSM_VIDC_MATRIX_COEFF_FCC_TITLE_47 = 4,
  230. MSM_VIDC_MATRIX_COEFF_BT470_SYS_BG_OR_BT601_625 = 5,
  231. MSM_VIDC_MATRIX_COEFF_BT601_525_BT1358_525_OR_625 = 6,
  232. MSM_VIDC_MATRIX_COEFF_SMPTE_ST240 = 7,
  233. MSM_VIDC_MATRIX_COEFF_YCGCO = 8,
  234. MSM_VIDC_MATRIX_COEFF_BT2020_NON_CONSTANT = 9,
  235. MSM_VIDC_MATRIX_COEFF_BT2020_CONSTANT = 10,
  236. MSM_VIDC_MATRIX_COEFF_SMPTE_ST2085 = 11,
  237. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_NON_CONSTANT = 12,
  238. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_CONSTANT = 13,
  239. MSM_VIDC_MATRIX_COEFF_BT2100 = 14,
  240. };
  241. enum msm_vidc_core_capability_type {
  242. CORE_CAP_NONE = 0,
  243. ENC_CODECS,
  244. DEC_CODECS,
  245. MAX_SESSION_COUNT,
  246. MAX_SECURE_SESSION_COUNT,
  247. MAX_LOAD,
  248. MAX_MBPF,
  249. MAX_MBPS,
  250. MAX_MBPF_HQ,
  251. MAX_MBPS_HQ,
  252. MAX_MBPF_B_FRAME,
  253. MAX_MBPS_B_FRAME,
  254. MAX_ENH_LAYER_COUNT,
  255. NUM_VPP_PIPE,
  256. SW_PC,
  257. SW_PC_DELAY,
  258. FW_UNLOAD,
  259. FW_UNLOAD_DELAY,
  260. HW_RESPONSE_TIMEOUT,
  261. DEBUG_TIMEOUT,
  262. PREFIX_BUF_COUNT_PIX,
  263. PREFIX_BUF_SIZE_PIX,
  264. PREFIX_BUF_COUNT_NON_PIX,
  265. PREFIX_BUF_SIZE_NON_PIX,
  266. PAGEFAULT_NON_FATAL,
  267. PAGETABLE_CACHING,
  268. DCVS,
  269. DECODE_BATCH,
  270. DECODE_BATCH_TIMEOUT,
  271. AV_SYNC_WINDOW_SIZE,
  272. CLK_FREQ_THRESHOLD,
  273. NON_FATAL_FAULTS,
  274. CORE_CAP_MAX,
  275. };
  276. enum msm_vidc_inst_capability_type {
  277. INST_CAP_NONE = 0,
  278. FRAME_WIDTH,
  279. LOSSLESS_FRAME_WIDTH,
  280. SECURE_FRAME_WIDTH,
  281. FRAME_HEIGHT,
  282. LOSSLESS_FRAME_HEIGHT,
  283. SECURE_FRAME_HEIGHT,
  284. PIX_FMTS,
  285. MIN_BUFFERS_INPUT,
  286. MIN_BUFFERS_OUTPUT,
  287. MBPF,
  288. LOSSLESS_MBPF,
  289. BATCH_MBPF,
  290. BATCH_FPS,
  291. SECURE_MBPF,
  292. MBPS,
  293. POWER_SAVE_MBPS,
  294. FRAME_RATE,
  295. OPERATING_RATE,
  296. SCALE_X,
  297. SCALE_Y,
  298. MB_CYCLES_VSP,
  299. MB_CYCLES_VPP,
  300. MB_CYCLES_LP,
  301. MB_CYCLES_FW,
  302. MB_CYCLES_FW_VPP,
  303. SECURE_MODE,
  304. HFLIP,
  305. VFLIP,
  306. ROTATION,
  307. SUPER_FRAME,
  308. SLICE_INTERFACE,
  309. HEADER_MODE,
  310. PREPEND_SPSPPS_TO_IDR,
  311. META_SEQ_HDR_NAL,
  312. WITHOUT_STARTCODE,
  313. NAL_LENGTH_FIELD,
  314. REQUEST_I_FRAME,
  315. BIT_RATE,
  316. BITRATE_MODE,
  317. LOSSLESS,
  318. FRAME_SKIP_MODE,
  319. FRAME_RC_ENABLE,
  320. CONSTANT_QUALITY,
  321. GOP_SIZE,
  322. GOP_CLOSURE,
  323. B_FRAME,
  324. BLUR_TYPES,
  325. BLUR_RESOLUTION,
  326. CSC,
  327. CSC_CUSTOM_MATRIX,
  328. GRID,
  329. LOWLATENCY_MODE,
  330. LTR_COUNT,
  331. USE_LTR,
  332. MARK_LTR,
  333. BASELAYER_PRIORITY,
  334. IR_RANDOM,
  335. AU_DELIMITER,
  336. TIME_DELTA_BASED_RC,
  337. CONTENT_ADAPTIVE_CODING,
  338. BITRATE_BOOST,
  339. MIN_QUALITY,
  340. VBV_DELAY,
  341. PEAK_BITRATE,
  342. MIN_FRAME_QP,
  343. I_FRAME_MIN_QP,
  344. P_FRAME_MIN_QP,
  345. B_FRAME_MIN_QP,
  346. MAX_FRAME_QP,
  347. I_FRAME_MAX_QP,
  348. P_FRAME_MAX_QP,
  349. B_FRAME_MAX_QP,
  350. I_FRAME_QP,
  351. P_FRAME_QP,
  352. B_FRAME_QP,
  353. LAYER_TYPE,
  354. LAYER_ENABLE,
  355. ENH_LAYER_COUNT,
  356. L0_BR,
  357. L1_BR,
  358. L2_BR,
  359. L3_BR,
  360. L4_BR,
  361. L5_BR,
  362. ENTROPY_MODE,
  363. PROFILE,
  364. LEVEL,
  365. HEVC_TIER,
  366. LF_MODE,
  367. LF_ALPHA,
  368. LF_BETA,
  369. SLICE_MODE,
  370. SLICE_MAX_BYTES,
  371. SLICE_MAX_MB,
  372. MB_RC,
  373. TRANSFORM_8X8,
  374. CHROMA_QP_INDEX_OFFSET,
  375. DISPLAY_DELAY_ENABLE,
  376. DISPLAY_DELAY,
  377. CONCEAL_COLOR_8BIT,
  378. CONCEAL_COLOR_10BIT,
  379. STAGE,
  380. PIPE,
  381. POC,
  382. QUALITY_MODE,
  383. CODED_FRAMES,
  384. BIT_DEPTH,
  385. CODEC_CONFIG,
  386. BITSTREAM_SIZE_OVERWRITE,
  387. THUMBNAIL_MODE,
  388. DEFAULT_HEADER,
  389. RAP_FRAME,
  390. SEQ_CHANGE_AT_SYNC_FRAME,
  391. PRIORITY,
  392. ENC_IP_CR,
  393. META_LTR_MARK_USE,
  394. META_DPB_MISR,
  395. META_OPB_MISR,
  396. META_INTERLACE,
  397. META_TIMESTAMP,
  398. META_CONCEALED_MB_CNT,
  399. META_HIST_INFO,
  400. META_SEI_MASTERING_DISP,
  401. META_SEI_CLL,
  402. META_HDR10PLUS,
  403. META_EVA_STATS,
  404. META_BUF_TAG,
  405. META_DPB_TAG_LIST,
  406. META_OUTPUT_BUF_TAG,
  407. META_SUBFRAME_OUTPUT,
  408. META_ENC_QP_METADATA,
  409. META_ROI_INFO,
  410. INST_CAP_MAX,
  411. };
  412. enum msm_vidc_inst_capability_flags {
  413. CAP_FLAG_NONE = 0,
  414. CAP_FLAG_ROOT = BIT(0),
  415. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  416. CAP_FLAG_MENU = BIT(2),
  417. CAP_FLAG_INPUT_PORT = BIT(3),
  418. CAP_FLAG_OUTPUT_PORT = BIT(4),
  419. CAP_FLAG_CLIENT_SET = BIT(5),
  420. };
  421. struct msm_vidc_inst_cap {
  422. enum msm_vidc_inst_capability_type cap;
  423. s32 min;
  424. s32 max;
  425. u32 step_or_mask;
  426. s32 value;
  427. u32 v4l2_id;
  428. u32 hfi_id;
  429. enum msm_vidc_inst_capability_flags flags;
  430. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  431. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  432. int (*adjust)(void *inst,
  433. struct v4l2_ctrl *ctrl);
  434. int (*set)(void *inst,
  435. enum msm_vidc_inst_capability_type cap_id);
  436. };
  437. struct msm_vidc_inst_capability {
  438. enum msm_vidc_domain_type domain;
  439. enum msm_vidc_codec_type codec;
  440. struct msm_vidc_inst_cap cap[INST_CAP_MAX+1];
  441. };
  442. struct msm_vidc_core_capability {
  443. enum msm_vidc_core_capability_type type;
  444. u32 value;
  445. };
  446. struct msm_vidc_inst_cap_entry {
  447. /* list of struct msm_vidc_inst_cap_entry */
  448. struct list_head list;
  449. enum msm_vidc_inst_capability_type cap_id;
  450. };
  451. struct debug_buf_count {
  452. int etb;
  453. int ftb;
  454. int fbd;
  455. int ebd;
  456. };
  457. enum efuse_purpose {
  458. SKU_VERSION = 0,
  459. };
  460. enum sku_version {
  461. SKU_VERSION_0 = 0,
  462. SKU_VERSION_1,
  463. SKU_VERSION_2,
  464. };
  465. enum msm_vidc_ssr_trigger_type {
  466. SSR_ERR_FATAL = 1,
  467. SSR_SW_DIV_BY_ZERO,
  468. SSR_HW_WDOG_IRQ,
  469. };
  470. enum msm_vidc_cache_op {
  471. MSM_VIDC_CACHE_CLEAN,
  472. MSM_VIDC_CACHE_INVALIDATE,
  473. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  474. };
  475. enum msm_vidc_dcvs_flags {
  476. MSM_VIDC_DCVS_INCR = BIT(0),
  477. MSM_VIDC_DCVS_DECR = BIT(1),
  478. };
  479. enum msm_vidc_clock_properties {
  480. CLOCK_PROP_HAS_SCALING = BIT(0),
  481. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  482. };
  483. enum profiling_points {
  484. FRAME_PROCESSING = 0,
  485. MAX_PROFILING_POINTS,
  486. };
  487. enum signal_session_response {
  488. SIGNAL_CMD_STOP_INPUT = 0,
  489. SIGNAL_CMD_STOP_OUTPUT,
  490. SIGNAL_CMD_CLOSE,
  491. MAX_SIGNAL,
  492. };
  493. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  494. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  495. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  496. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  497. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  498. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  499. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  500. #define HFI_MASK_QHDR_STATUS 0x000000FF
  501. #define VIDC_IFACEQ_NUMQ 3
  502. #define VIDC_IFACEQ_CMDQ_IDX 0
  503. #define VIDC_IFACEQ_MSGQ_IDX 1
  504. #define VIDC_IFACEQ_DBGQ_IDX 2
  505. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  506. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  507. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  508. struct hfi_queue_table_header {
  509. u32 qtbl_version;
  510. u32 qtbl_size;
  511. u32 qtbl_qhdr0_offset;
  512. u32 qtbl_qhdr_size;
  513. u32 qtbl_num_q;
  514. u32 qtbl_num_active_q;
  515. void *device_addr;
  516. char name[256];
  517. };
  518. struct hfi_queue_header {
  519. u32 qhdr_status;
  520. u32 qhdr_start_addr;
  521. u32 qhdr_type;
  522. u32 qhdr_q_size;
  523. u32 qhdr_pkt_size;
  524. u32 qhdr_pkt_drop_cnt;
  525. u32 qhdr_rx_wm;
  526. u32 qhdr_tx_wm;
  527. u32 qhdr_rx_req;
  528. u32 qhdr_tx_req;
  529. u32 qhdr_rx_irq_status;
  530. u32 qhdr_tx_irq_status;
  531. u32 qhdr_read_idx;
  532. u32 qhdr_write_idx;
  533. };
  534. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  535. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  536. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  537. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  538. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  539. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  540. (i * sizeof(struct hfi_queue_header)))
  541. #define QDSS_SIZE 4096
  542. #define SFR_SIZE 4096
  543. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  544. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  545. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  546. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  547. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  548. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  549. ALIGNED_QDSS_SIZE, SZ_1M)
  550. struct buf_count {
  551. u32 etb;
  552. u32 ftb;
  553. u32 fbd;
  554. u32 ebd;
  555. };
  556. struct profile_data {
  557. u32 start;
  558. u32 stop;
  559. u32 cumulative;
  560. char name[64];
  561. u32 sampling;
  562. u32 average;
  563. };
  564. struct msm_vidc_debug {
  565. struct profile_data pdata[MAX_PROFILING_POINTS];
  566. u32 profile;
  567. u32 samples;
  568. struct buf_count count;
  569. };
  570. struct msm_vidc_input_cr_data {
  571. struct list_head list;
  572. u32 index;
  573. u32 input_cr;
  574. };
  575. struct msm_vidc_timestamps {
  576. struct list_head list;
  577. u64 timestamp_us;
  578. u32 framerate;
  579. bool is_valid;
  580. };
  581. struct msm_vidc_session_idle {
  582. bool idle;
  583. u64 last_activity_time_ns;
  584. };
  585. struct msm_vidc_color_info {
  586. u32 colorspace;
  587. u32 ycbcr_enc;
  588. u32 xfer_func;
  589. u32 quantization;
  590. };
  591. struct msm_vidc_rectangle {
  592. u32 left;
  593. u32 top;
  594. u32 width;
  595. u32 height;
  596. };
  597. struct msm_vidc_subscription_params {
  598. u32 bitstream_resolution;
  599. u32 crop_offsets[2];
  600. u32 bit_depth;
  601. u32 coded_frames;
  602. u32 fw_min_count;
  603. u32 pic_order_cnt;
  604. u32 color_info;
  605. u32 profile;
  606. u32 level;
  607. u32 tier;
  608. };
  609. struct msm_vidc_hfi_frame_info {
  610. u32 picture_type;
  611. u32 no_output;
  612. u32 cr;
  613. u32 cf;
  614. u32 data_corrupt;
  615. u32 overflow;
  616. };
  617. struct msm_vidc_decode_vpp_delay {
  618. bool enable;
  619. u32 size;
  620. };
  621. struct msm_vidc_decode_batch {
  622. bool enable;
  623. u32 size;
  624. struct delayed_work work;
  625. };
  626. enum msm_vidc_power_mode {
  627. VIDC_POWER_NORMAL = 0,
  628. VIDC_POWER_LOW,
  629. VIDC_POWER_TURBO,
  630. };
  631. struct vidc_bus_vote_data {
  632. enum msm_vidc_domain_type domain;
  633. enum msm_vidc_codec_type codec;
  634. enum msm_vidc_power_mode power_mode;
  635. u32 color_formats[2];
  636. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  637. int input_height, input_width, bitrate;
  638. int output_height, output_width;
  639. int rotation;
  640. int compression_ratio;
  641. int complexity_factor;
  642. int input_cr;
  643. u32 lcu_size;
  644. u32 fps;
  645. u32 work_mode;
  646. bool use_sys_cache;
  647. bool b_frames_enabled;
  648. u64 calc_bw_ddr;
  649. u64 calc_bw_llcc;
  650. u32 num_vpp_pipes;
  651. };
  652. struct msm_vidc_power {
  653. enum msm_vidc_power_mode power_mode;
  654. u32 buffer_counter;
  655. u32 min_threshold;
  656. u32 nom_threshold;
  657. u32 max_threshold;
  658. bool dcvs_mode;
  659. u32 dcvs_window;
  660. u64 min_freq;
  661. u64 curr_freq;
  662. u32 ddr_bw;
  663. u32 sys_cache_bw;
  664. u32 dcvs_flags;
  665. u32 fw_cr;
  666. u32 fw_cf;
  667. };
  668. struct msm_vidc_alloc {
  669. struct list_head list;
  670. enum msm_vidc_buffer_type type;
  671. enum msm_vidc_buffer_region region;
  672. u32 size;
  673. u8 secure:1;
  674. u8 map_kernel:1;
  675. struct dma_buf *dmabuf;
  676. void *kvaddr;
  677. };
  678. struct msm_vidc_allocations {
  679. struct list_head list; // list of "struct msm_vidc_alloc"
  680. };
  681. struct msm_vidc_map {
  682. struct list_head list;
  683. enum msm_vidc_buffer_type type;
  684. enum msm_vidc_buffer_region region;
  685. struct dma_buf *dmabuf;
  686. u32 refcount;
  687. u64 device_addr;
  688. struct sg_table *table;
  689. struct dma_buf_attachment *attach;
  690. u32 skip_delayed_unmap:1;
  691. };
  692. struct msm_vidc_mappings {
  693. struct list_head list; // list of "struct msm_vidc_map"
  694. };
  695. struct msm_vidc_buffer {
  696. struct list_head list;
  697. enum msm_vidc_buffer_type type;
  698. u32 index;
  699. int fd;
  700. u32 buffer_size;
  701. u32 data_offset;
  702. u32 data_size;
  703. u64 device_addr;
  704. void *dmabuf;
  705. u32 flags;
  706. u64 timestamp;
  707. enum msm_vidc_buffer_attributes attr;
  708. };
  709. struct msm_vidc_buffers {
  710. struct list_head list; // list of "struct msm_vidc_buffer"
  711. u32 min_count;
  712. u32 extra_count;
  713. u32 actual_count;
  714. u32 size;
  715. bool reuse;
  716. };
  717. struct msm_vidc_pool {
  718. struct list_head list;
  719. u32 count;
  720. };
  721. enum msm_vidc_allow {
  722. MSM_VIDC_DISALLOW = 0,
  723. MSM_VIDC_ALLOW,
  724. MSM_VIDC_DEFER,
  725. MSM_VIDC_IGNORE,
  726. };
  727. enum response_work_type {
  728. RESP_WORK_INPUT_PSC = 1,
  729. RESP_WORK_OUTPUT_PSC,
  730. RESP_WORK_LAST_FLAG,
  731. };
  732. struct response_work {
  733. struct list_head list;
  734. enum response_work_type type;
  735. void *data;
  736. u32 data_size;
  737. };
  738. struct msm_vidc_ssr {
  739. bool trigger;
  740. enum msm_vidc_ssr_trigger_type ssr_type;
  741. u32 sub_client_id;
  742. u32 test_addr;
  743. };
  744. struct msm_vidc_sfr {
  745. u32 bufSize;
  746. u8 rg_data[1];
  747. };
  748. #define call_mem_op(c, op, ...) \
  749. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  750. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  751. struct msm_vidc_memory_ops {
  752. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  753. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  754. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  755. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  756. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  757. enum msm_vidc_cache_op cache_op);
  758. };
  759. #endif // _MSM_VIDC_INTERNAL_H_