htt.h 1.1 MB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724217252172621727217282172921730217312173221733217342173521736217372173821739217402174121742217432174421745217462174721748217492175021751217522175321754217552175621757217582175921760217612176221763217642176521766217672176821769217702177121772217732177421775217762177721778217792178021781217822178321784217852178621787217882178921790217912179221793217942179521796217972179821799218002180121802218032180421805218062180721808218092181021811218122181321814218152181621817218182181921820218212182221823218242182521826218272182821829218302183121832218332183421835218362183721838218392184021841218422184321844218452184621847218482184921850218512185221853218542185521856218572185821859218602186121862218632186421865218662186721868218692187021871218722187321874218752187621877218782187921880218812188221883218842188521886218872188821889218902189121892218932189421895218962189721898218992190021901219022190321904219052190621907219082190921910219112191221913219142191521916219172191821919219202192121922219232192421925219262192721928219292193021931219322193321934219352193621937219382193921940219412194221943219442194521946219472194821949219502195121952219532195421955219562195721958219592196021961219622196321964219652196621967219682196921970219712197221973219742197521976219772197821979219802198121982219832198421985219862198721988219892199021991219922199321994219952199621997219982199922000220012200222003220042200522006220072200822009220102201122012220132201422015220162201722018220192202022021220222202322024220252202622027220282202922030220312203222033220342203522036220372203822039220402204122042220432204422045220462204722048220492205022051220522205322054220552205622057220582205922060220612206222063220642206522066220672206822069220702207122072220732207422075220762207722078220792208022081220822208322084220852208622087220882208922090220912209222093220942209522096220972209822099221002210122102221032210422105221062210722108221092211022111221122211322114221152211622117221182211922120221212212222123221242212522126221272212822129221302213122132221332213422135221362213722138221392214022141221422214322144221452214622147221482214922150221512215222153221542215522156221572215822159221602216122162221632216422165221662216722168221692217022171221722217322174221752217622177221782217922180221812218222183221842218522186221872218822189221902219122192221932219422195221962219722198221992220022201222022220322204222052220622207222082220922210222112221222213222142221522216222172221822219222202222122222222232222422225222262222722228222292223022231222322223322234222352223622237222382223922240222412224222243222442224522246222472224822249222502225122252222532225422255222562225722258222592226022261222622226322264222652226622267222682226922270222712227222273222742227522276222772227822279222802228122282222832228422285222862228722288222892229022291222922229322294222952229622297222982229922300223012230222303223042230522306223072230822309223102231122312223132231422315223162231722318223192232022321223222232322324223252232622327223282232922330223312233222333223342233522336223372233822339223402234122342223432234422345223462234722348223492235022351223522235322354223552235622357223582235922360223612236222363223642236522366223672236822369223702237122372223732237422375223762237722378223792238022381223822238322384223852238622387223882238922390223912239222393223942239522396223972239822399224002240122402224032240422405224062240722408224092241022411224122241322414224152241622417224182241922420224212242222423224242242522426224272242822429224302243122432224332243422435224362243722438224392244022441224422244322444224452244622447224482244922450224512245222453224542245522456224572245822459224602246122462224632246422465224662246722468224692247022471224722247322474224752247622477224782247922480224812248222483224842248522486224872248822489224902249122492224932249422495224962249722498224992250022501225022250322504225052250622507225082250922510225112251222513225142251522516225172251822519225202252122522225232252422525225262252722528225292253022531225322253322534225352253622537225382253922540225412254222543225442254522546225472254822549225502255122552225532255422555225562255722558225592256022561225622256322564225652256622567225682256922570225712257222573225742257522576225772257822579225802258122582225832258422585225862258722588225892259022591225922259322594225952259622597225982259922600226012260222603226042260522606226072260822609226102261122612226132261422615226162261722618226192262022621226222262322624226252262622627226282262922630226312263222633226342263522636226372263822639226402264122642226432264422645226462264722648226492265022651226522265322654226552265622657226582265922660226612266222663226642266522666226672266822669226702267122672226732267422675226762267722678226792268022681226822268322684226852268622687226882268922690226912269222693226942269522696226972269822699227002270122702227032270422705227062270722708227092271022711227122271322714227152271622717227182271922720227212272222723227242272522726227272272822729227302273122732227332273422735227362273722738227392274022741227422274322744227452274622747227482274922750227512275222753227542275522756227572275822759227602276122762227632276422765227662276722768227692277022771227722277322774227752277622777227782277922780227812278222783227842278522786227872278822789227902279122792227932279422795227962279722798227992280022801228022280322804228052280622807228082280922810228112281222813228142281522816228172281822819228202282122822228232282422825228262282722828228292283022831228322283322834228352283622837228382283922840228412284222843228442284522846228472284822849228502285122852228532285422855228562285722858228592286022861228622286322864228652286622867228682286922870228712287222873228742287522876228772287822879228802288122882228832288422885228862288722888228892289022891228922289322894228952289622897228982289922900229012290222903229042290522906229072290822909229102291122912229132291422915229162291722918229192292022921229222292322924229252292622927229282292922930229312293222933229342293522936229372293822939229402294122942229432294422945229462294722948229492295022951229522295322954229552295622957229582295922960229612296222963229642296522966229672296822969229702297122972229732297422975229762297722978229792298022981229822298322984229852298622987229882298922990229912299222993229942299522996229972299822999230002300123002230032300423005230062300723008230092301023011230122301323014230152301623017230182301923020230212302223023230242302523026230272302823029230302303123032230332303423035230362303723038230392304023041230422304323044230452304623047230482304923050230512305223053230542305523056230572305823059230602306123062230632306423065230662306723068230692307023071230722307323074230752307623077230782307923080230812308223083230842308523086230872308823089230902309123092230932309423095230962309723098230992310023101231022310323104231052310623107231082310923110231112311223113231142311523116231172311823119231202312123122231232312423125231262312723128231292313023131231322313323134231352313623137231382313923140231412314223143231442314523146231472314823149231502315123152231532315423155231562315723158231592316023161231622316323164231652316623167231682316923170231712317223173231742317523176231772317823179231802318123182231832318423185231862318723188231892319023191231922319323194231952319623197231982319923200232012320223203232042320523206232072320823209232102321123212232132321423215232162321723218232192322023221232222322323224232252322623227
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs.
  251. * 3.129 Add HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT def.
  252. * 3.130 Add H2T TX_LCE_SUPER_RULE_SETUP and T2H TX_LCE_SUPER_RULE_SETUP_DONE
  253. * msg defs.
  254. * 3.131 Add H2T TYPE_MSDUQ_RECFG_REQ + T2H MSDUQ_CFG_IND msg defs.
  255. * 3.132 Add flow_classification_3_tuple_field_enable in H2T 3_TUPLE_HASH_CFG.
  256. * 3.133 Add packet_type_enable_data_flags fields in rx_ring_selection_cfg.
  257. * 3.134 Add qdata_refill flag in rx_peer_metadata_v1a.
  258. * 3.135 Add HTT_HOST4_TO_FW_RXBUF_RING def.
  259. */
  260. #define HTT_CURRENT_VERSION_MAJOR 3
  261. #define HTT_CURRENT_VERSION_MINOR 135
  262. #define HTT_NUM_TX_FRAG_DESC 1024
  263. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  264. #define HTT_CHECK_SET_VAL(field, val) \
  265. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  266. /* macros to assist in sign-extending fields from HTT messages */
  267. #define HTT_SIGN_BIT_MASK(field) \
  268. ((field ## _M + (1 << field ## _S)) >> 1)
  269. #define HTT_SIGN_BIT(_val, field) \
  270. (_val & HTT_SIGN_BIT_MASK(field))
  271. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  272. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  273. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  274. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  275. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  276. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  277. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  278. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  279. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  280. /*
  281. * TEMPORARY:
  282. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  283. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  284. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  285. * updated.
  286. */
  287. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  288. /*
  289. * TEMPORARY:
  290. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  291. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  292. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  293. * updated.
  294. */
  295. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  296. /**
  297. * htt_dbg_stats_type -
  298. * bit positions for each stats type within a stats type bitmask
  299. * The bitmask contains 24 bits.
  300. */
  301. enum htt_dbg_stats_type {
  302. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  303. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  304. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  305. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  306. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  307. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  308. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  309. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  310. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  311. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  312. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  313. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  314. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  315. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  316. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  317. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  318. /* bits 16-23 currently reserved */
  319. /* keep this last */
  320. HTT_DBG_NUM_STATS
  321. };
  322. /*=== HTT option selection TLVs ===
  323. * Certain HTT messages have alternatives or options.
  324. * For such cases, the host and target need to agree on which option to use.
  325. * Option specification TLVs can be appended to the VERSION_REQ and
  326. * VERSION_CONF messages to select options other than the default.
  327. * These TLVs are entirely optional - if they are not provided, there is a
  328. * well-defined default for each option. If they are provided, they can be
  329. * provided in any order. Each TLV can be present or absent independent of
  330. * the presence / absence of other TLVs.
  331. *
  332. * The HTT option selection TLVs use the following format:
  333. * |31 16|15 8|7 0|
  334. * |---------------------------------+----------------+----------------|
  335. * | value (payload) | length | tag |
  336. * |-------------------------------------------------------------------|
  337. * The value portion need not be only 2 bytes; it can be extended by any
  338. * integer number of 4-byte units. The total length of the TLV, including
  339. * the tag and length fields, must be a multiple of 4 bytes. The length
  340. * field specifies the total TLV size in 4-byte units. Thus, the typical
  341. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  342. * field, would store 0x1 in its length field, to show that the TLV occupies
  343. * a single 4-byte unit.
  344. */
  345. /*--- TLV header format - applies to all HTT option TLVs ---*/
  346. enum HTT_OPTION_TLV_TAGS {
  347. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  348. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  349. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  350. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  351. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  352. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  353. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  354. };
  355. #define HTT_TCL_METADATA_VER_SZ 4
  356. PREPACK struct htt_option_tlv_header_t {
  357. A_UINT8 tag;
  358. A_UINT8 length;
  359. } POSTPACK;
  360. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  361. #define HTT_OPTION_TLV_TAG_S 0
  362. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  363. #define HTT_OPTION_TLV_LENGTH_S 8
  364. /*
  365. * value0 - 16 bit value field stored in word0
  366. * The TLV's value field may be longer than 2 bytes, in which case
  367. * the remainder of the value is stored in word1, word2, etc.
  368. */
  369. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  370. #define HTT_OPTION_TLV_VALUE0_S 16
  371. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  372. do { \
  373. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  374. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  375. } while (0)
  376. #define HTT_OPTION_TLV_TAG_GET(word) \
  377. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  378. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  379. do { \
  380. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  381. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  382. } while (0)
  383. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  384. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  385. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  386. do { \
  387. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  388. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  389. } while (0)
  390. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  391. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  392. /*--- format of specific HTT option TLVs ---*/
  393. /*
  394. * HTT option TLV for specifying LL bus address size
  395. * Some chips require bus addresses used by the target to access buffers
  396. * within the host's memory to be 32 bits; others require bus addresses
  397. * used by the target to access buffers within the host's memory to be
  398. * 64 bits.
  399. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  400. * a suffix to the VERSION_CONF message to specify which bus address format
  401. * the target requires.
  402. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  403. * default to providing bus addresses to the target in 32-bit format.
  404. */
  405. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  406. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  407. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  408. };
  409. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  410. struct htt_option_tlv_header_t hdr;
  411. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  412. } POSTPACK;
  413. /*
  414. * HTT option TLV for specifying whether HL systems should indicate
  415. * over-the-air tx completion for individual frames, or should instead
  416. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  417. * requests an OTA tx completion for a particular tx frame.
  418. * This option does not apply to LL systems, where the TX_COMPL_IND
  419. * is mandatory.
  420. * This option is primarily intended for HL systems in which the tx frame
  421. * downloads over the host --> target bus are as slow as or slower than
  422. * the transmissions over the WLAN PHY. For cases where the bus is faster
  423. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  424. * and consequently will send one TX_COMPL_IND message that covers several
  425. * tx frames. For cases where the WLAN PHY is faster than the bus,
  426. * the target will end up transmitting very short A-MPDUs, and consequently
  427. * sending many TX_COMPL_IND messages, which each cover a very small number
  428. * of tx frames.
  429. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  430. * a suffix to the VERSION_REQ message to request whether the host desires to
  431. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  432. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  433. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  434. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  435. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  436. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  437. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  438. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  439. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  440. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  441. * TLV.
  442. */
  443. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  444. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  445. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  446. };
  447. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  448. struct htt_option_tlv_header_t hdr;
  449. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  450. } POSTPACK;
  451. /*
  452. * HTT option TLV for specifying how many tx queue groups the target
  453. * may establish.
  454. * This TLV specifies the maximum value the target may send in the
  455. * txq_group_id field of any TXQ_GROUP information elements sent by
  456. * the target to the host. This allows the host to pre-allocate an
  457. * appropriate number of tx queue group structs.
  458. *
  459. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  460. * a suffix to the VERSION_REQ message to specify whether the host supports
  461. * tx queue groups at all, and if so if there is any limit on the number of
  462. * tx queue groups that the host supports.
  463. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  464. * a suffix to the VERSION_CONF message. If the host has specified in the
  465. * VER_REQ message a limit on the number of tx queue groups the host can
  466. * support, the target shall limit its specification of the maximum tx groups
  467. * to be no larger than this host-specified limit.
  468. *
  469. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  470. * shall preallocate 4 tx queue group structs, and the target shall not
  471. * specify a txq_group_id larger than 3.
  472. */
  473. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  474. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  475. /*
  476. * values 1 through N specify the max number of tx queue groups
  477. * the sender supports
  478. */
  479. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  480. };
  481. /* TEMPORARY backwards-compatibility alias for a typo fix -
  482. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  483. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  484. * to support the old name (with the typo) until all references to the
  485. * old name are replaced with the new name.
  486. */
  487. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  488. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  489. struct htt_option_tlv_header_t hdr;
  490. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  491. } POSTPACK;
  492. /*
  493. * HTT option TLV for specifying whether the target supports an extended
  494. * version of the HTT tx descriptor. If the target provides this TLV
  495. * and specifies in the TLV that the target supports an extended version
  496. * of the HTT tx descriptor, the target must check the "extension" bit in
  497. * the HTT tx descriptor, and if the extension bit is set, to expect a
  498. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  499. * descriptor. Furthermore, the target must provide room for the HTT
  500. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  501. * This option is intended for systems where the host needs to explicitly
  502. * control the transmission parameters such as tx power for individual
  503. * tx frames.
  504. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  505. * as a suffix to the VERSION_CONF message to explicitly specify whether
  506. * the target supports the HTT tx MSDU extension descriptor.
  507. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  508. * by the host as lack of target support for the HTT tx MSDU extension
  509. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  510. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  511. * the HTT tx MSDU extension descriptor.
  512. * The host is not required to provide the HTT tx MSDU extension descriptor
  513. * just because the target supports it; the target must check the
  514. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  515. * extension descriptor is present.
  516. */
  517. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  518. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  519. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  520. };
  521. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  522. struct htt_option_tlv_header_t hdr;
  523. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  524. } POSTPACK;
  525. /*
  526. * For the tcl data command V2 and higher support added a new
  527. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  528. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  529. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  530. * HTT option TLV for specifying which version of the TCL metadata struct
  531. * should be used:
  532. * V1 -> use htt_tx_tcl_metadata struct
  533. * V2 -> use htt_tx_tcl_metadata_v2 struct
  534. * Old FW will only support V1.
  535. * New FW will support V2. New FW will still support V1, at least during
  536. * a transition period.
  537. * Similarly, old host will only support V1, and new host will support V1 + V2.
  538. *
  539. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  540. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  541. * of TCL metadata the host supports. If the host doesn't provide a
  542. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  543. * is implicitly understood that the host only supports V1.
  544. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  545. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  546. * the host shall use. The target shall only select one of the versions
  547. * supported by the host. If the target doesn't provide a
  548. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  549. * is implicitly understood that the V1 TCL metadata shall be used.
  550. *
  551. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  552. * read as version 2.1. We added support for Dynamic AST Index Allocation
  553. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  554. * we will retain older behavior of making sure the AST Index for SAWF
  555. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  556. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  557. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  558. * in TCLV2 command and do the dynamic AST allocations.
  559. */
  560. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  561. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  562. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  563. /* values 3-20 reserved */
  564. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  565. };
  566. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  567. struct htt_option_tlv_header_t hdr;
  568. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  569. } POSTPACK;
  570. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  571. HTT_OPTION_TLV_VALUE0_SET(word, value)
  572. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  573. HTT_OPTION_TLV_VALUE0_GET(word)
  574. typedef struct {
  575. union {
  576. /* BIT [11 : 0] :- tag
  577. * BIT [23 : 12] :- length
  578. * BIT [31 : 24] :- reserved
  579. */
  580. A_UINT32 tag__length;
  581. /*
  582. * The following struct is not endian-portable.
  583. * It is suitable for use within the target, which is known to be
  584. * little-endian.
  585. * The host should use the above endian-portable macros to access
  586. * the tag and length bitfields in an endian-neutral manner.
  587. */
  588. struct {
  589. A_UINT32 tag : 12, /* BIT [11 : 0] */
  590. length : 12, /* BIT [23 : 12] */
  591. reserved : 8; /* BIT [31 : 24] */
  592. };
  593. };
  594. } htt_tlv_hdr_t;
  595. /** HTT stats TLV tag values */
  596. typedef enum {
  597. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  598. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  599. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  600. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  601. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  602. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv, PUBLISH_FUNC=get_sring_name_data */
  603. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv, PUBLISH_CODE=#inbound_req->tx_hwq_id_mac_id_word = ((htt_tx_hwq_stats_cmn_tlv *)tag_buf)->mac_id__hwq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  604. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  605. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  606. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  607. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  608. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  609. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  610. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  611. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  612. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  613. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  614. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  615. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  616. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  617. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  618. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  619. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  620. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  621. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  622. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  623. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  624. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv, PUBLISH_FUNC=create_json_response_for_sring_stats */
  625. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  626. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  627. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  628. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  629. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  630. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  631. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  632. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  633. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv, PUBLISH_CODE=#inbound_req->tx_sched_txq_id_mac_id_word = ((htt_tx_pdev_stats_sched_per_txq_tlv *)tag_buf)->mac_id__txq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  634. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv, PUBLISH_SKIP */
  635. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  636. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  637. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  638. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v, PUBLISH_FUNC=create_json_response_for_sfm_client */
  639. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv, PUBLISH_FUNC=create_json_response_for_sfm_client */
  640. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  641. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  642. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  643. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  644. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  645. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  646. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  647. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  648. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  649. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  650. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  651. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv, PUBLISH_FUNC=create_json_response_for_hwstats_intr_misc */
  652. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  653. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  654. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  655. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  656. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  657. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  658. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  659. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  660. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv, TOPIC=advanced */
  661. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  662. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  663. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  664. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  665. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  666. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  667. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  668. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  669. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv, PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  670. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_cca_stat */
  671. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_pdev_mpdu_stat */
  672. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  673. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  674. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  675. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  676. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  677. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  678. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  679. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  680. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  681. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  682. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  683. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  684. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  685. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  686. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  687. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv, PUBLISH_FUNC=create_json_response_for_ring_bkp_pressure_stats */
  688. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv, PUBLISH_FUNC=create_json_response_for_latency_prof_stats */
  689. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  690. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  691. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  692. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_rx_pdev_ul_ofdma_user_stat */
  693. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  694. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  695. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  696. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv, TOPIC=peer */
  697. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  698. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  699. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  700. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv, PUBLISH_FUNC=create_json_response_for_rx_pdev_rate_ext */
  701. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  702. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  703. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  704. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  705. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  706. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  707. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  708. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  709. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  710. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  711. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  712. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  713. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  714. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  715. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  716. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  717. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  718. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  719. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  720. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  721. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  722. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  723. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  724. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  725. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_rate_stats_per */
  726. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_mu_ppdu */
  727. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  728. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv, TOPIC=advanced */
  729. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  730. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  731. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  732. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  733. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv, TOPIC=advanced */
  734. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv, TOPIC=advanced */
  735. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv, TOPIC=advanced */
  736. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv, TOPIC=advanced */
  737. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  738. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  739. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  740. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv, TOPIC=advanced */
  741. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv, TOPIC=advanced */
  742. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  743. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  744. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  745. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  746. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  747. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  748. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  749. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  750. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  751. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  752. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  753. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv, TOPIC=advanced */
  754. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  755. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  756. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  757. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  758. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  759. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  760. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  761. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  762. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_sched_algo_ofdma_stats */
  763. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  764. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  765. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv - DEPRECATED */
  766. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  767. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  768. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v, TOPIC=advanced */
  769. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv, TOPIC=advanced */
  770. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv, TOPIC=advanced */
  771. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  772. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v, TOPIC=advanced */
  773. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  774. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  775. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  776. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  777. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  778. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  779. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  780. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  781. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  782. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  783. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  784. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  785. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  786. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  787. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  788. HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
  789. HTT_STATS_WHAL_WSI_TAG = 192, /* htt_stats_whal_wsi_tlv */
  790. HTT_STATS_LATENCY_PROF_CAL_DATA_TAG = 193, /* htt_stats_latency_prof_cal_data_tlv */
  791. HTT_STATS_PDEV_RTT_RESP_STATS_TAG = 194, /* htt_stats_pdev_rtt_resp_stats_tlv */
  792. HTT_STATS_PDEV_RTT_INIT_STATS_TAG = 195, /* htt_stats_pdev_rtt_init_stats_tlv */
  793. HTT_STATS_PDEV_RTT_HW_STATS_TAG = 196, /* htt_stats_pdev_rtt_hw_stats_tlv */
  794. HTT_STATS_PDEV_RTT_TBR_SELFGEN_QUEUED_STATS_TAG = 197, /* htt_stats_pdev_rtt_tbr_selfgen_queued_stats_tlv */
  795. HTT_STATS_PDEV_RTT_TBR_CMD_RESULT_STATS_TAG = 198, /* htt_stats_pdev_rtt_tbr_cmd_result_stats_tlv */
  796. HTT_STATS_GTX_TAG = 199, /* htt_stats_gtx_tlv */
  797. HTT_STATS_TX_PDEV_WIFI_RADAR_TAG = 200, /* htt_stats_tx_pdev_wifi_radar_tlv */
  798. HTT_STATS_MAX_TAG,
  799. } htt_stats_tlv_tag_t;
  800. /* retain deprecated enum name as an alias for the current enum name */
  801. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  802. #define HTT_STATS_TLV_TAG_M 0x00000fff
  803. #define HTT_STATS_TLV_TAG_S 0
  804. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  805. #define HTT_STATS_TLV_LENGTH_S 12
  806. #define HTT_STATS_TLV_TAG_GET(_var) \
  807. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  808. HTT_STATS_TLV_TAG_S)
  809. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  810. do { \
  811. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  812. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  813. } while (0)
  814. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  815. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  816. HTT_STATS_TLV_LENGTH_S)
  817. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  818. do { \
  819. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  820. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  821. } while (0)
  822. /*=== host -> target messages ===============================================*/
  823. enum htt_h2t_msg_type {
  824. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  825. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  826. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  827. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  828. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  829. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  830. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  831. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  832. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  833. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  834. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  835. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  836. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  837. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  838. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  839. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  840. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  841. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  842. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  843. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  844. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  845. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  846. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  847. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  848. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  849. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  850. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  851. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  852. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  853. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  854. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  855. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  856. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  857. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  858. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  859. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  860. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  861. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  862. HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP = 0x26,
  863. HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ = 0x27,
  864. /* keep this last */
  865. HTT_H2T_NUM_MSGS
  866. };
  867. /*
  868. * HTT host to target message type -
  869. * stored in bits 7:0 of the first word of the message
  870. */
  871. #define HTT_H2T_MSG_TYPE_M 0xff
  872. #define HTT_H2T_MSG_TYPE_S 0
  873. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  874. do { \
  875. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  876. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  877. } while (0)
  878. #define HTT_H2T_MSG_TYPE_GET(word) \
  879. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  880. /**
  881. * @brief host -> target version number request message definition
  882. *
  883. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  884. *
  885. *
  886. * |31 24|23 16|15 8|7 0|
  887. * |----------------+----------------+----------------+----------------|
  888. * | reserved | msg type |
  889. * |-------------------------------------------------------------------|
  890. * : option request TLV (optional) |
  891. * :...................................................................:
  892. *
  893. * The VER_REQ message may consist of a single 4-byte word, or may be
  894. * extended with TLVs that specify which HTT options the host is requesting
  895. * from the target.
  896. * The following option TLVs may be appended to the VER_REQ message:
  897. * - HL_SUPPRESS_TX_COMPL_IND
  898. * - HL_MAX_TX_QUEUE_GROUPS
  899. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  900. * may be appended to the VER_REQ message (but only one TLV of each type).
  901. *
  902. * Header fields:
  903. * - MSG_TYPE
  904. * Bits 7:0
  905. * Purpose: identifies this as a version number request message
  906. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  907. */
  908. #define HTT_VER_REQ_BYTES 4
  909. /* TBDXXX: figure out a reasonable number */
  910. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  911. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  912. /**
  913. * @brief HTT tx MSDU descriptor
  914. *
  915. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  916. *
  917. * @details
  918. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  919. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  920. * the target firmware needs for the FW's tx processing, particularly
  921. * for creating the HW msdu descriptor.
  922. * The same HTT tx descriptor is used for HL and LL systems, though
  923. * a few fields within the tx descriptor are used only by LL or
  924. * only by HL.
  925. * The HTT tx descriptor is defined in two manners: by a struct with
  926. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  927. * definitions.
  928. * The target should use the struct def, for simplicitly and clarity,
  929. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  930. * neutral. Specifically, the host shall use the get/set macros built
  931. * around the mask + shift defs.
  932. */
  933. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  934. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  935. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  936. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  937. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  938. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  939. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  940. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  941. #define HTT_TX_VDEV_ID_WORD 0
  942. #define HTT_TX_VDEV_ID_MASK 0x3f
  943. #define HTT_TX_VDEV_ID_SHIFT 16
  944. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  945. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  946. #define HTT_TX_MSDU_LEN_DWORD 1
  947. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  948. /*
  949. * HTT_VAR_PADDR macros
  950. * Allow physical / bus addresses to be either a single 32-bit value,
  951. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  952. */
  953. #define HTT_VAR_PADDR32(var_name) \
  954. A_UINT32 var_name
  955. #define HTT_VAR_PADDR64_LE(var_name) \
  956. struct { \
  957. /* little-endian: lo precedes hi */ \
  958. A_UINT32 lo; \
  959. A_UINT32 hi; \
  960. } var_name
  961. /*
  962. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  963. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  964. * addresses are stored in a XXX-bit field.
  965. * This macro is used to define both htt_tx_msdu_desc32_t and
  966. * htt_tx_msdu_desc64_t structs.
  967. */
  968. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  969. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  970. { \
  971. /* DWORD 0: flags and meta-data */ \
  972. A_UINT32 \
  973. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  974. \
  975. /* pkt_subtype - \
  976. * Detailed specification of the tx frame contents, extending the \
  977. * general specification provided by pkt_type. \
  978. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  979. * pkt_type | pkt_subtype \
  980. * ============================================================== \
  981. * 802.3 | bit 0:3 - Reserved \
  982. * | bit 4: 0x0 - Copy-Engine Classification Results \
  983. * | not appended to the HTT message \
  984. * | 0x1 - Copy-Engine Classification Results \
  985. * | appended to the HTT message in the \
  986. * | format: \
  987. * | [HTT tx desc, frame header, \
  988. * | CE classification results] \
  989. * | The CE classification results begin \
  990. * | at the next 4-byte boundary after \
  991. * | the frame header. \
  992. * ------------+------------------------------------------------- \
  993. * Eth2 | bit 0:3 - Reserved \
  994. * | bit 4: 0x0 - Copy-Engine Classification Results \
  995. * | not appended to the HTT message \
  996. * | 0x1 - Copy-Engine Classification Results \
  997. * | appended to the HTT message. \
  998. * | See the above specification of the \
  999. * | CE classification results location. \
  1000. * ------------+------------------------------------------------- \
  1001. * native WiFi | bit 0:3 - Reserved \
  1002. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1003. * | not appended to the HTT message \
  1004. * | 0x1 - Copy-Engine Classification Results \
  1005. * | appended to the HTT message. \
  1006. * | See the above specification of the \
  1007. * | CE classification results location. \
  1008. * ------------+------------------------------------------------- \
  1009. * mgmt | 0x0 - 802.11 MAC header absent \
  1010. * | 0x1 - 802.11 MAC header present \
  1011. * ------------+------------------------------------------------- \
  1012. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  1013. * | 0x1 - 802.11 MAC header present \
  1014. * | bit 1: 0x0 - allow aggregation \
  1015. * | 0x1 - don't allow aggregation \
  1016. * | bit 2: 0x0 - perform encryption \
  1017. * | 0x1 - don't perform encryption \
  1018. * | bit 3: 0x0 - perform tx classification / queuing \
  1019. * | 0x1 - don't perform tx classification; \
  1020. * | insert the frame into the "misc" \
  1021. * | tx queue \
  1022. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1023. * | not appended to the HTT message \
  1024. * | 0x1 - Copy-Engine Classification Results \
  1025. * | appended to the HTT message. \
  1026. * | See the above specification of the \
  1027. * | CE classification results location. \
  1028. */ \
  1029. pkt_subtype: 5, \
  1030. \
  1031. /* pkt_type - \
  1032. * General specification of the tx frame contents. \
  1033. * The htt_pkt_type enum should be used to specify and check the \
  1034. * value of this field. \
  1035. */ \
  1036. pkt_type: 3, \
  1037. \
  1038. /* vdev_id - \
  1039. * ID for the vdev that is sending this tx frame. \
  1040. * For certain non-standard packet types, e.g. pkt_type == raw \
  1041. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1042. * This field is used primarily for determining where to queue \
  1043. * broadcast and multicast frames. \
  1044. */ \
  1045. vdev_id: 6, \
  1046. /* ext_tid - \
  1047. * The extended traffic ID. \
  1048. * If the TID is unknown, the extended TID is set to \
  1049. * HTT_TX_EXT_TID_INVALID. \
  1050. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1051. * value of the QoS TID. \
  1052. * If the tx frame is non-QoS data, then the extended TID is set to \
  1053. * HTT_TX_EXT_TID_NON_QOS. \
  1054. * If the tx frame is multicast or broadcast, then the extended TID \
  1055. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1056. */ \
  1057. ext_tid: 5, \
  1058. \
  1059. /* postponed - \
  1060. * This flag indicates whether the tx frame has been downloaded to \
  1061. * the target before but discarded by the target, and now is being \
  1062. * downloaded again; or if this is a new frame that is being \
  1063. * downloaded for the first time. \
  1064. * This flag allows the target to determine the correct order for \
  1065. * transmitting new vs. old frames. \
  1066. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1067. * This flag only applies to HL systems, since in LL systems, \
  1068. * the tx flow control is handled entirely within the target. \
  1069. */ \
  1070. postponed: 1, \
  1071. \
  1072. /* extension - \
  1073. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1074. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1075. * \
  1076. * 0x0 - no extension MSDU descriptor is present \
  1077. * 0x1 - an extension MSDU descriptor immediately follows the \
  1078. * regular MSDU descriptor \
  1079. */ \
  1080. extension: 1, \
  1081. \
  1082. /* cksum_offload - \
  1083. * This flag indicates whether checksum offload is enabled or not \
  1084. * for this frame. Target FW use this flag to turn on HW checksumming \
  1085. * 0x0 - No checksum offload \
  1086. * 0x1 - L3 header checksum only \
  1087. * 0x2 - L4 checksum only \
  1088. * 0x3 - L3 header checksum + L4 checksum \
  1089. */ \
  1090. cksum_offload: 2, \
  1091. \
  1092. /* tx_comp_req - \
  1093. * This flag indicates whether Tx Completion \
  1094. * from fw is required or not. \
  1095. * This flag is only relevant if tx completion is not \
  1096. * universally enabled. \
  1097. * For all LL systems, tx completion is mandatory, \
  1098. * so this flag will be irrelevant. \
  1099. * For HL systems tx completion is optional, but HL systems in which \
  1100. * the bus throughput exceeds the WLAN throughput will \
  1101. * probably want to always use tx completion, and thus \
  1102. * would not check this flag. \
  1103. * This flag is required when tx completions are not used universally, \
  1104. * but are still required for certain tx frames for which \
  1105. * an OTA delivery acknowledgment is needed by the host. \
  1106. * In practice, this would be for HL systems in which the \
  1107. * bus throughput is less than the WLAN throughput. \
  1108. * \
  1109. * 0x0 - Tx Completion Indication from Fw not required \
  1110. * 0x1 - Tx Completion Indication from Fw is required \
  1111. */ \
  1112. tx_compl_req: 1; \
  1113. \
  1114. \
  1115. /* DWORD 1: MSDU length and ID */ \
  1116. A_UINT32 \
  1117. len: 16, /* MSDU length, in bytes */ \
  1118. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1119. * and this id is used to calculate fragmentation \
  1120. * descriptor pointer inside the target based on \
  1121. * the base address, configured inside the target. \
  1122. */ \
  1123. \
  1124. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1125. /* frags_desc_ptr - \
  1126. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1127. * where the tx frame's fragments reside in memory. \
  1128. * This field only applies to LL systems, since in HL systems the \
  1129. * (degenerate single-fragment) fragmentation descriptor is created \
  1130. * within the target. \
  1131. */ \
  1132. _paddr__frags_desc_ptr_; \
  1133. \
  1134. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1135. /* \
  1136. * Peer ID : Target can use this value to know which peer-id packet \
  1137. * destined to. \
  1138. * It's intended to be specified by host in case of NAWDS. \
  1139. */ \
  1140. A_UINT16 peerid; \
  1141. \
  1142. /* \
  1143. * Channel frequency: This identifies the desired channel \
  1144. * frequency (in mhz) for tx frames. This is used by FW to help \
  1145. * determine when it is safe to transmit or drop frames for \
  1146. * off-channel operation. \
  1147. * The default value of zero indicates to FW that the corresponding \
  1148. * VDEV's home channel (if there is one) is the desired channel \
  1149. * frequency. \
  1150. */ \
  1151. A_UINT16 chanfreq; \
  1152. \
  1153. /* Reason reserved is commented is increasing the htt structure size \
  1154. * leads to some weird issues. \
  1155. * A_UINT32 reserved_dword3_bits0_31; \
  1156. */ \
  1157. } POSTPACK
  1158. /* define a htt_tx_msdu_desc32_t type */
  1159. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1160. /* define a htt_tx_msdu_desc64_t type */
  1161. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1162. /*
  1163. * Make htt_tx_msdu_desc_t be an alias for either
  1164. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1165. */
  1166. #if HTT_PADDR64
  1167. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1168. #else
  1169. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1170. #endif
  1171. /* decriptor information for Management frame*/
  1172. /*
  1173. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1174. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1175. */
  1176. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1177. extern A_UINT32 mgmt_hdr_len;
  1178. PREPACK struct htt_mgmt_tx_desc_t {
  1179. A_UINT32 msg_type;
  1180. #if HTT_PADDR64
  1181. A_UINT64 frag_paddr; /* DMAble address of the data */
  1182. #else
  1183. A_UINT32 frag_paddr; /* DMAble address of the data */
  1184. #endif
  1185. A_UINT32 desc_id; /* returned to host during completion
  1186. * to free the meory*/
  1187. A_UINT32 len; /* Fragment length */
  1188. A_UINT32 vdev_id; /* virtual device ID*/
  1189. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1190. } POSTPACK;
  1191. PREPACK struct htt_mgmt_tx_compl_ind {
  1192. A_UINT32 desc_id;
  1193. A_UINT32 status;
  1194. } POSTPACK;
  1195. /*
  1196. * This SDU header size comes from the summation of the following:
  1197. * 1. Max of:
  1198. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1199. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1200. * b. 802.11 header, for raw frames: 36 bytes
  1201. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1202. * QoS header, HT header)
  1203. * c. 802.3 header, for ethernet frames: 14 bytes
  1204. * (destination address, source address, ethertype / length)
  1205. * 2. Max of:
  1206. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1207. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1208. * 3. 802.1Q VLAN header: 4 bytes
  1209. * 4. LLC/SNAP header: 8 bytes
  1210. */
  1211. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1212. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1213. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1214. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1215. A_COMPILE_TIME_ASSERT(
  1216. htt_encap_hdr_size_max_check_nwifi,
  1217. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1218. A_COMPILE_TIME_ASSERT(
  1219. htt_encap_hdr_size_max_check_enet,
  1220. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1221. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1222. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1223. #define HTT_TX_HDR_SIZE_802_1Q 4
  1224. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1225. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1226. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1227. HTT_TX_HDR_SIZE_802_1Q + \
  1228. HTT_TX_HDR_SIZE_LLC_SNAP)
  1229. #define HTT_HL_TX_FRM_HDR_LEN \
  1230. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1231. #define HTT_LL_TX_FRM_HDR_LEN \
  1232. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1233. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1234. /* dword 0 */
  1235. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1236. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1237. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1238. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1239. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1240. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1241. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1242. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1243. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1244. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1245. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1246. #define HTT_TX_DESC_PKT_TYPE_S 13
  1247. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1248. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1249. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1250. #define HTT_TX_DESC_VDEV_ID_S 16
  1251. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1252. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1253. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1254. #define HTT_TX_DESC_EXT_TID_S 22
  1255. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1256. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1257. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1258. #define HTT_TX_DESC_POSTPONED_S 27
  1259. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1260. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1261. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1262. #define HTT_TX_DESC_EXTENSION_S 28
  1263. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1264. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1265. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1266. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1267. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1268. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1269. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1270. #define HTT_TX_DESC_TX_COMP_S 31
  1271. /* dword 1 */
  1272. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1273. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1274. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1275. #define HTT_TX_DESC_FRM_LEN_S 0
  1276. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1277. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1278. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1279. #define HTT_TX_DESC_FRM_ID_S 16
  1280. /* dword 2 */
  1281. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1282. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1283. /* for systems using 64-bit format for bus addresses */
  1284. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1285. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1286. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1287. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1288. /* for systems using 32-bit format for bus addresses */
  1289. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1290. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1291. /* dword 3 */
  1292. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1293. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1294. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1295. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1296. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1297. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1298. #if HTT_PADDR64
  1299. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1300. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1301. #else
  1302. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1303. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1304. #endif
  1305. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1306. #define HTT_TX_DESC_PEER_ID_S 0
  1307. /*
  1308. * TEMPORARY:
  1309. * The original definitions for the PEER_ID fields contained typos
  1310. * (with _DESC_PADDR appended to this PEER_ID field name).
  1311. * Retain deprecated original names for PEER_ID fields until all code that
  1312. * refers to them has been updated.
  1313. */
  1314. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1315. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1316. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1317. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1318. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1319. HTT_TX_DESC_PEER_ID_M
  1320. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1321. HTT_TX_DESC_PEER_ID_S
  1322. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1323. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1324. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1325. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1326. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1327. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1328. #if HTT_PADDR64
  1329. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1330. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1331. #else
  1332. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1333. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1334. #endif
  1335. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1336. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1337. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1338. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1339. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1340. do { \
  1341. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1342. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1343. } while (0)
  1344. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1345. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1346. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1347. do { \
  1348. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1349. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1350. } while (0)
  1351. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1352. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1353. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1354. do { \
  1355. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1356. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1357. } while (0)
  1358. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1359. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1360. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1361. do { \
  1362. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1363. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1364. } while (0)
  1365. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1366. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1367. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1368. do { \
  1369. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1370. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1371. } while (0)
  1372. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1373. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1374. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1375. do { \
  1376. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1377. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1378. } while (0)
  1379. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1380. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1381. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1382. do { \
  1383. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1384. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1385. } while (0)
  1386. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1387. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1388. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1389. do { \
  1390. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1391. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1392. } while (0)
  1393. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1394. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1395. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1396. do { \
  1397. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1398. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1399. } while (0)
  1400. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1401. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1402. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1403. do { \
  1404. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1405. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1406. } while (0)
  1407. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1408. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1409. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1410. do { \
  1411. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1412. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1413. } while (0)
  1414. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1415. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1416. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1417. do { \
  1418. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1419. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1420. } while (0)
  1421. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1422. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1423. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1424. do { \
  1425. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1426. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1427. } while (0)
  1428. /* enums used in the HTT tx MSDU extension descriptor */
  1429. enum {
  1430. htt_tx_guard_interval_regular = 0,
  1431. htt_tx_guard_interval_short = 1,
  1432. };
  1433. enum {
  1434. htt_tx_preamble_type_ofdm = 0,
  1435. htt_tx_preamble_type_cck = 1,
  1436. htt_tx_preamble_type_ht = 2,
  1437. htt_tx_preamble_type_vht = 3,
  1438. };
  1439. enum {
  1440. htt_tx_bandwidth_5MHz = 0,
  1441. htt_tx_bandwidth_10MHz = 1,
  1442. htt_tx_bandwidth_20MHz = 2,
  1443. htt_tx_bandwidth_40MHz = 3,
  1444. htt_tx_bandwidth_80MHz = 4,
  1445. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1446. };
  1447. /**
  1448. * @brief HTT tx MSDU extension descriptor
  1449. * @details
  1450. * If the target supports HTT tx MSDU extension descriptors, the host has
  1451. * the option of appending the following struct following the regular
  1452. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1453. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1454. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1455. * tx specs for each frame.
  1456. */
  1457. PREPACK struct htt_tx_msdu_desc_ext_t {
  1458. /* DWORD 0: flags */
  1459. A_UINT32
  1460. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1461. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1462. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1463. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1464. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1465. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1466. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1467. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1468. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1469. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1470. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1471. /* DWORD 1: tx power, tx rate, tx BW */
  1472. A_UINT32
  1473. /* pwr -
  1474. * Specify what power the tx frame needs to be transmitted at.
  1475. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1476. * The value needs to be appropriately sign-extended when extracting
  1477. * the value from the message and storing it in a variable that is
  1478. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1479. * automatically handles this sign-extension.)
  1480. * If the transmission uses multiple tx chains, this power spec is
  1481. * the total transmit power, assuming incoherent combination of
  1482. * per-chain power to produce the total power.
  1483. */
  1484. pwr: 8,
  1485. /* mcs_mask -
  1486. * Specify the allowable values for MCS index (modulation and coding)
  1487. * to use for transmitting the frame.
  1488. *
  1489. * For HT / VHT preamble types, this mask directly corresponds to
  1490. * the HT or VHT MCS indices that are allowed. For each bit N set
  1491. * within the mask, MCS index N is allowed for transmitting the frame.
  1492. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1493. * rates versus OFDM rates, so the host has the option of specifying
  1494. * that the target must transmit the frame with CCK or OFDM rates
  1495. * (not HT or VHT), but leaving the decision to the target whether
  1496. * to use CCK or OFDM.
  1497. *
  1498. * For CCK and OFDM, the bits within this mask are interpreted as
  1499. * follows:
  1500. * bit 0 -> CCK 1 Mbps rate is allowed
  1501. * bit 1 -> CCK 2 Mbps rate is allowed
  1502. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1503. * bit 3 -> CCK 11 Mbps rate is allowed
  1504. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1505. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1506. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1507. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1508. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1509. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1510. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1511. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1512. *
  1513. * The MCS index specification needs to be compatible with the
  1514. * bandwidth mask specification. For example, a MCS index == 9
  1515. * specification is inconsistent with a preamble type == VHT,
  1516. * Nss == 1, and channel bandwidth == 20 MHz.
  1517. *
  1518. * Furthermore, the host has only a limited ability to specify to
  1519. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1520. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1521. */
  1522. mcs_mask: 12,
  1523. /* nss_mask -
  1524. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1525. * Each bit in this mask corresponds to a Nss value:
  1526. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1527. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1528. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1529. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1530. * The values in the Nss mask must be suitable for the recipient, e.g.
  1531. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1532. * recipient which only supports 2x2 MIMO.
  1533. */
  1534. nss_mask: 4,
  1535. /* guard_interval -
  1536. * Specify a htt_tx_guard_interval enum value to indicate whether
  1537. * the transmission should use a regular guard interval or a
  1538. * short guard interval.
  1539. */
  1540. guard_interval: 1,
  1541. /* preamble_type_mask -
  1542. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1543. * may choose from for transmitting this frame.
  1544. * The bits in this mask correspond to the values in the
  1545. * htt_tx_preamble_type enum. For example, to allow the target
  1546. * to transmit the frame as either CCK or OFDM, this field would
  1547. * be set to
  1548. * (1 << htt_tx_preamble_type_ofdm) |
  1549. * (1 << htt_tx_preamble_type_cck)
  1550. */
  1551. preamble_type_mask: 4,
  1552. reserved1_31_29: 3; /* unused, set to 0x0 */
  1553. /* DWORD 2: tx chain mask, tx retries */
  1554. A_UINT32
  1555. /* chain_mask - specify which chains to transmit from */
  1556. chain_mask: 4,
  1557. /* retry_limit -
  1558. * Specify the maximum number of transmissions, including the
  1559. * initial transmission, to attempt before giving up if no ack
  1560. * is received.
  1561. * If the tx rate is specified, then all retries shall use the
  1562. * same rate as the initial transmission.
  1563. * If no tx rate is specified, the target can choose whether to
  1564. * retain the original rate during the retransmissions, or to
  1565. * fall back to a more robust rate.
  1566. */
  1567. retry_limit: 4,
  1568. /* bandwidth_mask -
  1569. * Specify what channel widths may be used for the transmission.
  1570. * A value of zero indicates "don't care" - the target may choose
  1571. * the transmission bandwidth.
  1572. * The bits within this mask correspond to the htt_tx_bandwidth
  1573. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1574. * The bandwidth_mask must be consistent with the preamble_type_mask
  1575. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1576. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1577. */
  1578. bandwidth_mask: 6,
  1579. reserved2_31_14: 18; /* unused, set to 0x0 */
  1580. /* DWORD 3: tx expiry time (TSF) LSBs */
  1581. A_UINT32 expire_tsf_lo;
  1582. /* DWORD 4: tx expiry time (TSF) MSBs */
  1583. A_UINT32 expire_tsf_hi;
  1584. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1585. } POSTPACK;
  1586. /* DWORD 0 */
  1587. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1588. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1589. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1590. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1591. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1592. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1593. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1594. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1595. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1596. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1597. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1598. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1599. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1600. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1601. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1602. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1603. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1604. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1605. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1606. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1607. /* DWORD 1 */
  1608. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1609. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1610. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1611. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1612. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1613. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1614. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1615. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1616. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1617. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1618. /* DWORD 2 */
  1619. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1620. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1621. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1622. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1623. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1624. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1625. /* DWORD 0 */
  1626. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1627. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1628. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1629. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1630. do { \
  1631. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1632. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1633. } while (0)
  1634. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1635. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1636. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1637. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1638. do { \
  1639. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1640. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1641. } while (0)
  1642. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1643. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1644. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1645. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1646. do { \
  1647. HTT_CHECK_SET_VAL( \
  1648. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1649. ((_var) |= ((_val) \
  1650. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1651. } while (0)
  1652. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1653. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1654. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1655. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1656. do { \
  1657. HTT_CHECK_SET_VAL( \
  1658. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1659. ((_var) |= ((_val) \
  1660. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1661. } while (0)
  1662. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1663. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1664. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1665. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1666. do { \
  1667. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1668. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1669. } while (0)
  1670. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1671. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1672. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1673. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1674. do { \
  1675. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1676. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1677. } while (0)
  1678. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1679. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1680. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1681. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1682. do { \
  1683. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1684. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1685. } while (0)
  1686. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1687. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1688. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1689. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1690. do { \
  1691. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1692. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1693. } while (0)
  1694. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1695. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1696. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1697. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1698. do { \
  1699. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1700. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1701. } while (0)
  1702. /* DWORD 1 */
  1703. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1704. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1705. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1706. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1707. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1708. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1709. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1710. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1711. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1712. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1713. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1714. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1715. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1716. do { \
  1717. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1718. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1719. } while (0)
  1720. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1721. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1722. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1723. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1724. do { \
  1725. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1726. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1727. } while (0)
  1728. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1729. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1730. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1731. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1732. do { \
  1733. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1734. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1735. } while (0)
  1736. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1737. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1738. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1739. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1740. do { \
  1741. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1742. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1743. } while (0)
  1744. /* DWORD 2 */
  1745. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1746. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1747. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1748. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1749. do { \
  1750. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1751. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1752. } while (0)
  1753. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1754. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1755. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1756. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1757. do { \
  1758. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1759. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1760. } while (0)
  1761. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1762. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1763. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1764. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1765. do { \
  1766. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1767. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1768. } while (0)
  1769. typedef enum {
  1770. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1771. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1772. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1773. } htt_11ax_ltf_subtype_t;
  1774. typedef enum {
  1775. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1776. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1777. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1778. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1779. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1780. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1781. } htt_tx_ext2_preamble_type_t;
  1782. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1783. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1784. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1785. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1786. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1787. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1788. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1789. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1790. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1791. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1792. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1793. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1794. /* Rx buffer addr qdata ctrl pkt */
  1795. struct htt_h2t_rx_buffer_addr_info {
  1796. A_UINT32 buffer_addr_31_0 : 32; // [31:0]
  1797. A_UINT32 buffer_addr_39_32 : 8, // [7:0]
  1798. return_buffer_manager : 4, // [11:8]
  1799. sw_buffer_cookie : 20; // [31:12]
  1800. };
  1801. /**
  1802. * @brief HTT tx MSDU extension descriptor v2
  1803. * @details
  1804. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1805. * is received as tcl_exit_base->host_meta_info in firmware.
  1806. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1807. * are already part of tcl_exit_base.
  1808. */
  1809. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1810. /* DWORD 0: flags */
  1811. A_UINT32
  1812. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1813. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1814. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1815. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1816. valid_retries : 1, /* if set, tx retries spec is valid */
  1817. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1818. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1819. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1820. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1821. valid_key_flags : 1, /* if set, key flags is valid */
  1822. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1823. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1824. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1825. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1826. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1827. 1 = ENCRYPT,
  1828. 2 ~ 3 - Reserved */
  1829. /* retry_limit -
  1830. * Specify the maximum number of transmissions, including the
  1831. * initial transmission, to attempt before giving up if no ack
  1832. * is received.
  1833. * If the tx rate is specified, then all retries shall use the
  1834. * same rate as the initial transmission.
  1835. * If no tx rate is specified, the target can choose whether to
  1836. * retain the original rate during the retransmissions, or to
  1837. * fall back to a more robust rate.
  1838. */
  1839. retry_limit : 4,
  1840. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1841. * Valid only for 11ax preamble types HE_SU
  1842. * and HE_EXT_SU
  1843. */
  1844. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1845. * Valid only for 11ax preamble types HE_SU
  1846. * and HE_EXT_SU
  1847. */
  1848. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1849. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1850. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1851. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1852. */
  1853. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1854. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1855. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1856. * Use cases:
  1857. * Any time firmware uses TQM-BYPASS for Data
  1858. * TID, firmware expect host to set this bit.
  1859. */
  1860. /* DWORD 1: tx power, tx rate */
  1861. A_UINT32
  1862. power : 8, /* unit of the power field is 0.5 dbm
  1863. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1864. * signed value ranging from -64dbm to 63.5 dbm
  1865. */
  1866. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1867. * Setting more than one MCS isn't currently
  1868. * supported by the target (but is supported
  1869. * in the interface in case in the future
  1870. * the target supports specifications of
  1871. * a limited set of MCS values.
  1872. */
  1873. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1874. * Setting more than one Nss isn't currently
  1875. * supported by the target (but is supported
  1876. * in the interface in case in the future
  1877. * the target supports specifications of
  1878. * a limited set of Nss values.
  1879. */
  1880. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1881. update_peer_cache : 1; /* When set these custom values will be
  1882. * used for all packets, until the next
  1883. * update via this ext header.
  1884. * This is to make sure not all packets
  1885. * need to include this header.
  1886. */
  1887. /* DWORD 2: tx chain mask, tx retries */
  1888. A_UINT32
  1889. /* chain_mask - specify which chains to transmit from */
  1890. chain_mask : 8,
  1891. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1892. * TODO: Update Enum values for key_flags
  1893. */
  1894. /*
  1895. * Channel frequency: This identifies the desired channel
  1896. * frequency (in MHz) for tx frames. This is used by FW to help
  1897. * determine when it is safe to transmit or drop frames for
  1898. * off-channel operation.
  1899. * The default value of zero indicates to FW that the corresponding
  1900. * VDEV's home channel (if there is one) is the desired channel
  1901. * frequency.
  1902. */
  1903. chanfreq : 16;
  1904. /* DWORD 3: tx expiry time (TSF) LSBs */
  1905. A_UINT32 expire_tsf_lo;
  1906. /* DWORD 4: tx expiry time (TSF) MSBs */
  1907. A_UINT32 expire_tsf_hi;
  1908. /* DWORD 5: flags to control routing / processing of the MSDU */
  1909. A_UINT32
  1910. /* learning_frame
  1911. * When this flag is set, this frame will be dropped by FW
  1912. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1913. */
  1914. learning_frame : 1,
  1915. /* send_as_standalone
  1916. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1917. * i.e. with no A-MSDU or A-MPDU aggregation.
  1918. * The scope is extended to other use-cases.
  1919. */
  1920. send_as_standalone : 1,
  1921. /* is_host_opaque_valid
  1922. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1923. * with valid information.
  1924. */
  1925. is_host_opaque_valid : 1,
  1926. traffic_end_indication: 1,
  1927. rsvd0 : 28;
  1928. /* DWORD 6 : Host opaque cookie for special frames */
  1929. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1930. rsvd1 : 16;
  1931. /* DWORD 7-8 : Rx buffer addr for qdata frames */
  1932. struct htt_h2t_rx_buffer_addr_info rx_buffer_addr;
  1933. /*
  1934. * This structure can be expanded further up to 32 bytes
  1935. * by adding further DWORDs as needed.
  1936. */
  1937. } POSTPACK;
  1938. /* DWORD 0 */
  1939. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1940. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1941. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1942. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1943. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1944. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1945. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1946. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1947. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1948. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1949. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1950. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1951. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1952. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1953. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1954. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1955. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1956. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1957. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1958. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1959. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1960. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1961. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1962. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1963. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1964. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1965. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1966. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1967. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1968. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1969. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1970. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1971. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1972. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1973. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1974. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1975. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1976. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1977. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1978. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1979. /* DWORD 1 */
  1980. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1981. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1982. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1983. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1984. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1985. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1986. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1987. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1988. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1989. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1990. /* DWORD 2 */
  1991. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1992. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1993. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1994. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1995. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1996. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1997. /* DWORD 5 */
  1998. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1999. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  2000. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  2001. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  2002. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  2003. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  2004. /* DWORD 6 */
  2005. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  2006. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  2007. /* DWORD 0 */
  2008. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  2009. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  2010. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  2011. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  2012. do { \
  2013. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  2014. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  2015. } while (0)
  2016. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  2017. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  2018. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  2019. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  2020. do { \
  2021. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  2022. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  2023. } while (0)
  2024. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  2025. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  2026. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  2027. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  2028. do { \
  2029. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2030. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2031. } while (0)
  2032. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2033. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2034. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2035. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2036. do { \
  2037. HTT_CHECK_SET_VAL( \
  2038. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2039. ((_var) |= ((_val) \
  2040. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2041. } while (0)
  2042. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2043. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2044. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2045. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2046. do { \
  2047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2048. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2049. } while (0)
  2050. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2051. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2052. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2053. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2054. do { \
  2055. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2056. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2057. } while (0)
  2058. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2059. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2060. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2061. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2062. do { \
  2063. HTT_CHECK_SET_VAL( \
  2064. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2065. ((_var) |= ((_val) \
  2066. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2067. } while (0)
  2068. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2069. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2070. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2071. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2072. do { \
  2073. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2074. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2075. } while (0)
  2076. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2077. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2078. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2079. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2080. do { \
  2081. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2082. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2083. } while (0)
  2084. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2085. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2086. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2087. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2088. do { \
  2089. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2090. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2091. } while (0)
  2092. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2093. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2094. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2095. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2096. do { \
  2097. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2098. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2099. } while (0)
  2100. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2101. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2102. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2103. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2104. do { \
  2105. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2106. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2107. } while (0)
  2108. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2109. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2110. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2111. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2112. do { \
  2113. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2114. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2115. } while (0)
  2116. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2117. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2118. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2119. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2120. do { \
  2121. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2122. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2123. } while (0)
  2124. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2125. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2126. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2127. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2128. do { \
  2129. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2130. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2131. } while (0)
  2132. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2133. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2134. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2135. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2136. do { \
  2137. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2138. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2139. } while (0)
  2140. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2141. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2142. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2143. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2144. do { \
  2145. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2146. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2147. } while (0)
  2148. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2149. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2150. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2151. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2152. do { \
  2153. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2154. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2155. } while (0)
  2156. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2157. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2158. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2159. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2160. do { \
  2161. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2162. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2163. } while (0)
  2164. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2165. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2166. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2167. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2168. do { \
  2169. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2170. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2171. } while (0)
  2172. /* DWORD 1 */
  2173. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2174. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2175. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2176. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2177. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2178. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2179. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2180. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2181. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2182. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2183. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2184. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2185. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2186. do { \
  2187. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2188. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2189. } while (0)
  2190. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2191. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2192. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2193. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2194. do { \
  2195. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2196. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2197. } while (0)
  2198. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2199. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2200. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2201. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2202. do { \
  2203. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2204. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2205. } while (0)
  2206. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2207. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2208. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2209. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2210. do { \
  2211. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2212. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2213. } while (0)
  2214. /* DWORD 2 */
  2215. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2216. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2217. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2218. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2219. do { \
  2220. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2221. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2222. } while (0)
  2223. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2224. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2225. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2226. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2227. do { \
  2228. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2229. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2230. } while (0)
  2231. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2232. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2233. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2234. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2235. do { \
  2236. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2237. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2238. } while (0)
  2239. /* DWORD 5 */
  2240. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2241. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2242. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2243. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2244. do { \
  2245. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2246. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2247. } while (0)
  2248. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2249. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2250. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2251. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2252. do { \
  2253. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2254. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2255. } while (0)
  2256. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2257. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2258. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2259. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2260. do { \
  2261. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2262. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2263. } while (0)
  2264. /* DWORD 6 */
  2265. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2266. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2267. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2268. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2269. do { \
  2270. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2271. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2272. } while (0)
  2273. /* DWORD 7 */
  2274. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  2275. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  2276. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  2277. do { \
  2278. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  2279. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  2280. } while (0)
  2281. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  2282. (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  2283. /* DWORD 8 */
  2284. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  2285. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  2286. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  2287. do { \
  2288. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  2289. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  2290. } while (0)
  2291. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  2292. (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  2293. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M 0x00000F00
  2294. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S 8
  2295. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_SET(word, value) \
  2296. do { \
  2297. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER, value); \
  2298. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S; \
  2299. } while (0)
  2300. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_GET(word) \
  2301. (((word) & HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M) >> HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S)
  2302. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF000
  2303. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 12
  2304. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  2305. do { \
  2306. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  2307. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  2308. } while (0)
  2309. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  2310. (((word) & HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  2311. typedef enum {
  2312. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2313. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2314. } htt_tcl_metadata_type;
  2315. /**
  2316. * @brief HTT TCL command number format
  2317. * @details
  2318. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2319. * available to firmware as tcl_exit_base->tcl_status_number.
  2320. * For regular / multicast packets host will send vdev and mac id and for
  2321. * NAWDS packets, host will send peer id.
  2322. * A_UINT32 is used to avoid endianness conversion problems.
  2323. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2324. */
  2325. typedef struct {
  2326. A_UINT32
  2327. type: 1, /* vdev_id based or peer_id based */
  2328. rsvd: 31;
  2329. } htt_tx_tcl_vdev_or_peer_t;
  2330. typedef struct {
  2331. A_UINT32
  2332. type: 1, /* vdev_id based or peer_id based */
  2333. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2334. vdev_id: 8,
  2335. pdev_id: 2,
  2336. host_inspected:1,
  2337. opt_dp_ctrl: 1, /* 1 -> qdata consent pkt */
  2338. rsvd: 18;
  2339. } htt_tx_tcl_vdev_metadata;
  2340. typedef struct {
  2341. A_UINT32
  2342. type: 1, /* vdev_id based or peer_id based */
  2343. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2344. peer_id: 14,
  2345. rsvd: 16;
  2346. } htt_tx_tcl_peer_metadata;
  2347. PREPACK struct htt_tx_tcl_metadata {
  2348. union {
  2349. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2350. htt_tx_tcl_vdev_metadata vdev_meta;
  2351. htt_tx_tcl_peer_metadata peer_meta;
  2352. };
  2353. } POSTPACK;
  2354. /* DWORD 0 */
  2355. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2356. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2357. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2358. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2359. /* VDEV metadata */
  2360. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2361. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2362. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2363. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2364. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2365. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2366. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_M 0x00002000
  2367. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_S 13
  2368. /* PEER metadata */
  2369. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2370. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2371. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2372. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2373. HTT_TX_TCL_METADATA_TYPE_S)
  2374. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2375. do { \
  2376. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2377. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2378. } while (0)
  2379. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2380. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2381. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2382. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2383. do { \
  2384. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2385. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2386. } while (0)
  2387. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2388. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2389. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2390. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2391. do { \
  2392. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2393. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2394. } while (0)
  2395. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2396. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2397. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2398. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2399. do { \
  2400. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2401. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2402. } while (0)
  2403. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2404. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2405. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2406. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2407. do { \
  2408. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2409. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2410. } while (0)
  2411. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2412. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2413. HTT_TX_TCL_METADATA_PEER_ID_S)
  2414. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2415. do { \
  2416. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2417. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2418. } while (0)
  2419. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_GET(_var) \
  2420. (((_var) & HTT_TX_TCL_METADATA_OPT_DP_CTRL_M) >> \
  2421. HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)
  2422. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_SET(_var, _val) \
  2423. do { \
  2424. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_OPT_DP_CTRL, _val); \
  2425. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)); \
  2426. } while (0)
  2427. /*------------------------------------------------------------------
  2428. * V2 Version of TCL Data Command
  2429. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2430. * MLO global_seq all flavours of TCL Data Cmd.
  2431. *-----------------------------------------------------------------*/
  2432. typedef enum {
  2433. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2434. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2435. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2436. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2437. } htt_tcl_metadata_type_v2;
  2438. /**
  2439. * @brief HTT TCL command number format
  2440. * @details
  2441. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2442. * available to firmware as tcl_exit_base->tcl_status_number.
  2443. * A_UINT32 is used to avoid endianness conversion problems.
  2444. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2445. */
  2446. typedef struct {
  2447. A_UINT32
  2448. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2449. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2450. vdev_id: 8,
  2451. pdev_id: 2,
  2452. host_inspected:1,
  2453. rsvd: 2,
  2454. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2455. } htt_tx_tcl_vdev_metadata_v2;
  2456. typedef struct {
  2457. A_UINT32
  2458. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2459. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2460. peer_id: 13,
  2461. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2462. } htt_tx_tcl_peer_metadata_v2;
  2463. typedef struct {
  2464. A_UINT32
  2465. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2466. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2467. svc_class_id: 8,
  2468. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2469. rsvd: 2,
  2470. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2471. } htt_tx_tcl_svc_class_id_metadata;
  2472. typedef struct {
  2473. A_UINT32
  2474. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2475. host_inspected: 1,
  2476. global_seq_no: 12,
  2477. rsvd: 1,
  2478. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2479. } htt_tx_tcl_global_seq_metadata;
  2480. PREPACK struct htt_tx_tcl_metadata_v2 {
  2481. union {
  2482. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2483. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2484. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2485. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2486. };
  2487. } POSTPACK;
  2488. /* DWORD 0 */
  2489. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2490. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2491. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2492. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2493. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2494. /* VDEV V2 metadata */
  2495. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2496. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2497. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2498. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2499. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2500. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2501. /* PEER V2 metadata */
  2502. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2503. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2504. /* SVC_CLASS_ID metadata */
  2505. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2506. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2507. /* Global Seq no metadata */
  2508. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2509. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2510. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2511. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2512. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2513. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2514. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2515. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2516. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2517. do { \
  2518. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2519. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2520. } while (0)
  2521. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2522. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2523. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2524. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2525. do { \
  2526. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2527. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2528. } while (0)
  2529. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2530. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2531. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2532. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2533. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2534. do { \
  2535. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2536. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2537. } while (0)
  2538. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2539. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2540. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2541. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2542. do { \
  2543. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2544. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2545. } while (0)
  2546. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2547. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2548. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2549. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2550. do { \
  2551. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2552. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2553. } while (0)
  2554. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2555. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2556. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2557. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2558. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2559. do { \
  2560. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2561. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2562. } while (0)
  2563. /*----- Get and Set V2 type field in Service Class fields ----*/
  2564. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2565. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2566. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2567. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2568. do { \
  2569. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2570. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2571. } while (0)
  2572. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2573. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2574. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2575. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2576. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2577. do { \
  2578. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2579. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2580. } while (0)
  2581. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2582. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2583. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2584. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2585. do { \
  2586. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2587. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2588. } while (0)
  2589. /*------------------------------------------------------------------
  2590. * End V2 Version of TCL Data Command
  2591. *-----------------------------------------------------------------*/
  2592. typedef enum {
  2593. HTT_TX_FW2WBM_TX_STATUS_OK,
  2594. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2595. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2596. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2597. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2598. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2599. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2600. HTT_TX_FW2WBM_TX_STATUS_MAX
  2601. } htt_tx_fw2wbm_tx_status_t;
  2602. typedef enum {
  2603. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2604. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2605. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2606. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2607. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2608. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2609. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2610. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2611. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2612. HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT,
  2613. HTT_TX_FW2WBM_REINJECT_REASON_OPT_DP_CTRL, /* tx qdata packet */
  2614. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2615. } htt_tx_fw2wbm_reinject_reason_t;
  2616. /**
  2617. * @brief HTT TX WBM Completion from firmware to host
  2618. * @details
  2619. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2620. * DWORD 3 and 4 for software based completions (Exception frames and
  2621. * TQM bypass frames)
  2622. * For software based completions, wbm_release_ring->release_source_module will
  2623. * be set to release_source_fw
  2624. */
  2625. PREPACK struct htt_tx_wbm_completion {
  2626. A_UINT32
  2627. sch_cmd_id: 24,
  2628. exception_frame: 1, /* If set, this packet was queued via exception path */
  2629. rsvd0_31_25: 7;
  2630. A_UINT32
  2631. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2632. * reception of an ACK or BA, this field indicates
  2633. * the RSSI of the received ACK or BA frame.
  2634. * When the frame is removed as result of a direct
  2635. * remove command from the SW, this field is set
  2636. * to 0x0 (which is never a valid value when real
  2637. * RSSI is available).
  2638. * Units: dB w.r.t noise floor
  2639. */
  2640. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2641. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2642. rsvd1_31_16: 16;
  2643. } POSTPACK;
  2644. /* DWORD 0 */
  2645. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2646. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2647. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2648. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2649. /* DWORD 1 */
  2650. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2651. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2652. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2653. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2654. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2655. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2656. /* DWORD 0 */
  2657. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2658. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2659. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2660. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2661. do { \
  2662. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2663. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2664. } while (0)
  2665. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2666. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2667. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2668. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2669. do { \
  2670. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2671. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2672. } while (0)
  2673. /* DWORD 1 */
  2674. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2675. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2676. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2677. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2678. do { \
  2679. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2680. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2681. } while (0)
  2682. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2683. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2684. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2685. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2686. do { \
  2687. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2688. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2689. } while (0)
  2690. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2691. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2692. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2693. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2694. do { \
  2695. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2696. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2697. } while (0)
  2698. /**
  2699. * @brief HTT TX WBM Completion from firmware to host
  2700. * @details
  2701. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2702. * (WBM) offload HW.
  2703. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2704. * For software based completions, release_source_module will
  2705. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2706. * struct wbm_release_ring and then switch to this after looking at
  2707. * release_source_module.
  2708. */
  2709. PREPACK struct htt_tx_wbm_completion_v2 {
  2710. A_UINT32
  2711. used_by_hw0; /* Refer to struct wbm_release_ring */
  2712. A_UINT32
  2713. used_by_hw1; /* Refer to struct wbm_release_ring */
  2714. A_UINT32
  2715. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2716. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2717. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2718. exception_frame: 1,
  2719. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2720. rsvd0: 5, /* For future use */
  2721. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2722. rsvd1: 1; /* For future use */
  2723. A_UINT32
  2724. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2725. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2726. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2727. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2728. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2729. */
  2730. A_UINT32
  2731. data1: 32;
  2732. A_UINT32
  2733. data2: 32;
  2734. A_UINT32
  2735. used_by_hw3; /* Refer to struct wbm_release_ring */
  2736. } POSTPACK;
  2737. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2738. /* DWORD 3 */
  2739. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2740. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2741. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2742. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2743. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2744. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2745. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2746. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2747. /* DWORD 3 */
  2748. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2749. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2750. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2751. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2752. do { \
  2753. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2754. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2755. } while (0)
  2756. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2757. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2758. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2759. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2760. do { \
  2761. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2762. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2763. } while (0)
  2764. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2765. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2766. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2767. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2768. do { \
  2769. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2770. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2771. } while (0)
  2772. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2773. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2774. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2775. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2776. do { \
  2777. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2778. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2779. } while (0)
  2780. /**
  2781. * @brief HTT TX WBM Completion from firmware to host (V3)
  2782. * @details
  2783. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2784. * (WBM) offload HW.
  2785. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2786. * For software based completions, release_source_module will
  2787. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2788. * struct wbm_release_ring and then switch to this after looking at
  2789. * release_source_module.
  2790. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2791. * by new generations of targets.
  2792. */
  2793. PREPACK struct htt_tx_wbm_completion_v3 {
  2794. A_UINT32
  2795. used_by_hw0; /* Refer to struct wbm_release_ring */
  2796. A_UINT32
  2797. used_by_hw1; /* Refer to struct wbm_release_ring */
  2798. A_UINT32
  2799. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2800. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2801. used_by_hw3: 15;
  2802. A_UINT32
  2803. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2804. exception_frame: 1,
  2805. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2806. rsvd0: 20; /* For future use */
  2807. A_UINT32
  2808. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2809. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2810. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2811. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2812. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2813. */
  2814. A_UINT32
  2815. data1: 32;
  2816. A_UINT32
  2817. data2: 32;
  2818. A_UINT32
  2819. rsvd1: 20,
  2820. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2821. } POSTPACK;
  2822. /* DWORD 3 */
  2823. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2824. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2825. /* DWORD 4 */
  2826. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2827. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2828. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2829. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2830. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2831. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2832. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2833. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2834. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2835. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2836. do { \
  2837. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2838. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2839. } while (0)
  2840. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2841. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2842. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2843. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2844. do { \
  2845. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2846. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2847. } while (0)
  2848. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2849. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2850. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2851. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2852. do { \
  2853. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2854. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2855. } while (0)
  2856. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2857. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2858. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2859. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2860. do { \
  2861. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2862. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2863. } while (0)
  2864. typedef enum {
  2865. TX_FRAME_TYPE_UNDEFINED = 0,
  2866. TX_FRAME_TYPE_EAPOL = 1,
  2867. } htt_tx_wbm_status_frame_type;
  2868. /**
  2869. * @brief HTT TX WBM transmit status from firmware to host
  2870. * @details
  2871. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2872. * (WBM) offload HW.
  2873. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2874. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2875. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2876. */
  2877. PREPACK struct htt_tx_wbm_transmit_status {
  2878. A_UINT32
  2879. sch_cmd_id: 24,
  2880. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2881. * reception of an ACK or BA, this field indicates
  2882. * the RSSI of the received ACK or BA frame.
  2883. * When the frame is removed as result of a direct
  2884. * remove command from the SW, this field is set
  2885. * to 0x0 (which is never a valid value when real
  2886. * RSSI is available).
  2887. * Units: dB w.r.t noise floor
  2888. */
  2889. A_UINT32
  2890. sw_peer_id: 16,
  2891. tid_num: 5,
  2892. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2893. * and tid_num fields contain valid data.
  2894. * If this "valid" flag is not set, the
  2895. * sw_peer_id and tid_num fields must be ignored.
  2896. */
  2897. mcast: 1,
  2898. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2899. * contains valid data.
  2900. */
  2901. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2902. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2903. * transmit_count field in struct
  2904. * htt_tx_wbm_completion_vx has valid data.
  2905. */
  2906. reserved: 3;
  2907. A_UINT32
  2908. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2909. * packets in the wbm completion path
  2910. */
  2911. } POSTPACK;
  2912. /* DWORD 4 */
  2913. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2914. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2915. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2916. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2917. /* DWORD 5 */
  2918. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2919. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2920. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2921. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2922. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2923. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2924. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2925. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2926. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2927. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2928. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2929. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2930. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2931. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2932. /* DWORD 4 */
  2933. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2934. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2935. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2936. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2937. do { \
  2938. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2939. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2940. } while (0)
  2941. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2942. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2943. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2944. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2945. do { \
  2946. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2947. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2948. } while (0)
  2949. /* DWORD 5 */
  2950. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2951. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2952. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2953. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2954. do { \
  2955. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2956. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2957. } while (0)
  2958. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2959. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2960. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2961. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2962. do { \
  2963. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2964. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2965. } while (0)
  2966. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2967. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2968. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2969. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2970. do { \
  2971. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2972. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2973. } while (0)
  2974. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2975. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2976. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2977. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2978. do { \
  2979. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2980. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2981. } while (0)
  2982. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2983. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2984. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2985. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2986. do { \
  2987. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2988. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2989. } while (0)
  2990. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  2991. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  2992. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  2993. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  2994. do { \
  2995. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  2996. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  2997. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  2998. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  2999. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  3000. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  3001. do { \
  3002. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  3003. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  3004. } while (0)
  3005. /**
  3006. * @brief HTT TX WBM reinject status from firmware to host
  3007. * @details
  3008. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  3009. * (WBM) offload HW.
  3010. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  3011. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  3012. */
  3013. PREPACK struct htt_tx_wbm_reinject_status {
  3014. A_UINT32
  3015. sw_peer_id : 16,
  3016. data_length : 16;
  3017. A_UINT32
  3018. tid : 5,
  3019. msduq_idx : 4,
  3020. reserved1 : 23;
  3021. A_UINT32
  3022. reserved2: 32;
  3023. } POSTPACK;
  3024. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_M 0x0000ffff
  3025. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_S 0
  3026. #define HTT_TX_WBM_REINJECT_DATA_LEN_M 0xffff0000
  3027. #define HTT_TX_WBM_REINJECT_DATA_LEN_S 16
  3028. #define HTT_TX_WBM_REINJECT_TID_M 0x0000001f
  3029. #define HTT_TX_WBM_REINJECT_TID_S 0
  3030. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_M 0x000001e0
  3031. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_S 5
  3032. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_GET(_var)\
  3033. (((_var) & HTT_TX_WBM_REINJECT_SW_PEER_ID_M) >>\
  3034. HTT_TX_WBM_REINJECT_SW_PEER_ID_S)\
  3035. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_SET(_var, _val)\
  3036. do {\
  3037. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_SW_PEER_ID, _val); \
  3038. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_SW_PEER_ID_S));\
  3039. } while(0)
  3040. #define HTT_TX_WBM_REINJECT_DATA_LEN_GET(_var)\
  3041. (((_var) & HTT_TX_WBM_REINJECT_DATA_LEN_M) >>\
  3042. HTT_TX_WBM_REINJECT_DATA_LEN_S)\
  3043. #define HTT_TX_WBM_REINJECT_DATA_LEN_SET(_var, _val)\
  3044. do {\
  3045. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_DATA_LEN, _val); \
  3046. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_DATA_LEN_S));\
  3047. } while(0)
  3048. #define HTT_TX_WBM_REINJECT_TID_GET(_var)\
  3049. (((_var) & HTT_TX_WBM_REINJECT_TID_M) >>\
  3050. HTT_TX_WBM_REINJECT_TID_S)\
  3051. #define HTT_TX_WBM_REINJECT_TID_SET(_var, _val)\
  3052. do {\
  3053. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_TID, _val); \
  3054. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_TID_S));\
  3055. } while(0)
  3056. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_GET(_var)\
  3057. (((_var) & HTT_TX_WBM_REINJECT_MSDUQ_ID_M) >>\
  3058. HTT_TX_WBM_REINJECT_MSDUQ_ID_S)\
  3059. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_SET(_var, _val)\
  3060. do {\
  3061. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_MSDUQ_ID, _val); \
  3062. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_MSDUQ_ID_S));\
  3063. } while(0)
  3064. /**
  3065. * @brief HTT TX WBM multicast echo check notification from firmware to host
  3066. * @details
  3067. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  3068. * (WBM) offload HW.
  3069. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  3070. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  3071. * FW sends SA addresses to host for all multicast/broadcast packets received on
  3072. * STA side.
  3073. */
  3074. PREPACK struct htt_tx_wbm_mec_addr_notify {
  3075. A_UINT32
  3076. mec_sa_addr_31_0;
  3077. A_UINT32
  3078. mec_sa_addr_47_32: 16,
  3079. sa_ast_index: 16;
  3080. A_UINT32
  3081. vdev_id: 8,
  3082. reserved0: 24;
  3083. } POSTPACK;
  3084. /* DWORD 4 - mec_sa_addr_31_0 */
  3085. /* DWORD 5 */
  3086. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  3087. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  3088. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  3089. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  3090. /* DWORD 6 */
  3091. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  3092. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  3093. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  3094. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  3095. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  3096. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  3097. do { \
  3098. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  3099. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  3100. } while (0)
  3101. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  3102. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  3103. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  3104. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  3105. do { \
  3106. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  3107. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  3108. } while (0)
  3109. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  3110. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  3111. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  3112. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  3113. do { \
  3114. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  3115. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  3116. } while (0)
  3117. typedef enum {
  3118. TX_FLOW_PRIORITY_BE,
  3119. TX_FLOW_PRIORITY_HIGH,
  3120. TX_FLOW_PRIORITY_LOW,
  3121. } htt_tx_flow_priority_t;
  3122. typedef enum {
  3123. TX_FLOW_LATENCY_SENSITIVE,
  3124. TX_FLOW_LATENCY_INSENSITIVE,
  3125. } htt_tx_flow_latency_t;
  3126. typedef enum {
  3127. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3128. TX_FLOW_INTERACTIVE_TRAFFIC,
  3129. TX_FLOW_PERIODIC_TRAFFIC,
  3130. TX_FLOW_BURSTY_TRAFFIC,
  3131. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3132. } htt_tx_flow_traffic_pattern_t;
  3133. /**
  3134. * @brief HTT TX Flow search metadata format
  3135. * @details
  3136. * Host will set this metadata in flow table's flow search entry along with
  3137. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3138. * firmware and TQM ring if the flow search entry wins.
  3139. * This metadata is available to firmware in that first MSDU's
  3140. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3141. * to one of the available flows for specific tid and returns the tqm flow
  3142. * pointer as part of htt_tx_map_flow_info message.
  3143. */
  3144. PREPACK struct htt_tx_flow_metadata {
  3145. A_UINT32
  3146. rsvd0_1_0: 2,
  3147. tid: 4,
  3148. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3149. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3150. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3151. * Else choose final tid based on latency, priority.
  3152. */
  3153. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3154. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3155. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3156. } POSTPACK;
  3157. /* DWORD 0 */
  3158. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3159. #define HTT_TX_FLOW_METADATA_TID_S 2
  3160. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3161. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3162. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3163. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3164. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3165. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3166. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3167. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3168. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3169. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3170. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3171. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3172. /* DWORD 0 */
  3173. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3174. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3175. HTT_TX_FLOW_METADATA_TID_S)
  3176. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3177. do { \
  3178. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3179. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3180. } while (0)
  3181. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3182. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3183. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3184. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3185. do { \
  3186. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3187. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3188. } while (0)
  3189. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3190. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3191. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3192. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3193. do { \
  3194. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3195. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3196. } while (0)
  3197. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3198. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3199. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3200. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3201. do { \
  3202. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3203. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3204. } while (0)
  3205. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3206. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3207. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3208. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3209. do { \
  3210. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3211. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3212. } while (0)
  3213. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3214. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3215. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3216. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3217. do { \
  3218. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3219. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3220. } while (0)
  3221. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3222. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3223. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3224. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3225. do { \
  3226. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3227. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3228. } while (0)
  3229. /**
  3230. * @brief host -> target ADD WDS Entry
  3231. *
  3232. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3233. *
  3234. * @brief host -> target DELETE WDS Entry
  3235. *
  3236. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3237. *
  3238. * @details
  3239. * HTT wds entry from source port learning
  3240. * Host will learn wds entries from rx and send this message to firmware
  3241. * to enable firmware to configure/delete AST entries for wds clients.
  3242. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3243. * and when SA's entry is deleted, firmware removes this AST entry
  3244. *
  3245. * The message would appear as follows:
  3246. *
  3247. * |31 30|29 |17 16|15 8|7 0|
  3248. * |----------------+----------------+----------------+----------------|
  3249. * | rsvd0 |PDVID| vdev_id | msg_type |
  3250. * |-------------------------------------------------------------------|
  3251. * | sa_addr_31_0 |
  3252. * |-------------------------------------------------------------------|
  3253. * | | ta_peer_id | sa_addr_47_32 |
  3254. * |-------------------------------------------------------------------|
  3255. * Where PDVID = pdev_id
  3256. *
  3257. * The message is interpreted as follows:
  3258. *
  3259. * dword0 - b'0:7 - msg_type: This will be set to
  3260. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3261. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3262. *
  3263. * dword0 - b'8:15 - vdev_id
  3264. *
  3265. * dword0 - b'16:17 - pdev_id
  3266. *
  3267. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3268. *
  3269. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3270. *
  3271. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3272. *
  3273. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3274. */
  3275. PREPACK struct htt_wds_entry {
  3276. A_UINT32
  3277. msg_type: 8,
  3278. vdev_id: 8,
  3279. pdev_id: 2,
  3280. rsvd0: 14;
  3281. A_UINT32 sa_addr_31_0;
  3282. A_UINT32
  3283. sa_addr_47_32: 16,
  3284. ta_peer_id: 14,
  3285. rsvd2: 2;
  3286. } POSTPACK;
  3287. /* DWORD 0 */
  3288. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3289. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3290. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3291. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3292. /* DWORD 2 */
  3293. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3294. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3295. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3296. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3297. /* DWORD 0 */
  3298. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3299. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3300. HTT_WDS_ENTRY_VDEV_ID_S)
  3301. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3302. do { \
  3303. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3304. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3305. } while (0)
  3306. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3307. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3308. HTT_WDS_ENTRY_PDEV_ID_S)
  3309. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3310. do { \
  3311. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3312. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3313. } while (0)
  3314. /* DWORD 2 */
  3315. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3316. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3317. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3318. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3319. do { \
  3320. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3321. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3322. } while (0)
  3323. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3324. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3325. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3326. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3327. do { \
  3328. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3329. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3330. } while (0)
  3331. /**
  3332. * @brief MAC DMA rx ring setup specification
  3333. *
  3334. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3335. *
  3336. * @details
  3337. * To allow for dynamic rx ring reconfiguration and to avoid race
  3338. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3339. * it uses. Instead, it sends this message to the target, indicating how
  3340. * the rx ring used by the host should be set up and maintained.
  3341. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3342. * specifications.
  3343. *
  3344. * |31 16|15 8|7 0|
  3345. * |---------------------------------------------------------------|
  3346. * header: | reserved | num rings | msg type |
  3347. * |---------------------------------------------------------------|
  3348. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3349. #if HTT_PADDR64
  3350. * | FW_IDX shadow register physical address (bits 63:32) |
  3351. #endif
  3352. * |---------------------------------------------------------------|
  3353. * | rx ring base physical address (bits 31:0) |
  3354. #if HTT_PADDR64
  3355. * | rx ring base physical address (bits 63:32) |
  3356. #endif
  3357. * |---------------------------------------------------------------|
  3358. * | rx ring buffer size | rx ring length |
  3359. * |---------------------------------------------------------------|
  3360. * | FW_IDX initial value | enabled flags |
  3361. * |---------------------------------------------------------------|
  3362. * | MSDU payload offset | 802.11 header offset |
  3363. * |---------------------------------------------------------------|
  3364. * | PPDU end offset | PPDU start offset |
  3365. * |---------------------------------------------------------------|
  3366. * | MPDU end offset | MPDU start offset |
  3367. * |---------------------------------------------------------------|
  3368. * | MSDU end offset | MSDU start offset |
  3369. * |---------------------------------------------------------------|
  3370. * | frag info offset | rx attention offset |
  3371. * |---------------------------------------------------------------|
  3372. * payload 2, if present, has the same format as payload 1
  3373. * Header fields:
  3374. * - MSG_TYPE
  3375. * Bits 7:0
  3376. * Purpose: identifies this as an rx ring configuration message
  3377. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3378. * - NUM_RINGS
  3379. * Bits 15:8
  3380. * Purpose: indicates whether the host is setting up one rx ring or two
  3381. * Value: 1 or 2
  3382. * Payload:
  3383. * for systems using 64-bit format for bus addresses:
  3384. * - IDX_SHADOW_REG_PADDR_LO
  3385. * Bits 31:0
  3386. * Value: lower 4 bytes of physical address of the host's
  3387. * FW_IDX shadow register
  3388. * - IDX_SHADOW_REG_PADDR_HI
  3389. * Bits 31:0
  3390. * Value: upper 4 bytes of physical address of the host's
  3391. * FW_IDX shadow register
  3392. * - RING_BASE_PADDR_LO
  3393. * Bits 31:0
  3394. * Value: lower 4 bytes of physical address of the host's rx ring
  3395. * - RING_BASE_PADDR_HI
  3396. * Bits 31:0
  3397. * Value: uppper 4 bytes of physical address of the host's rx ring
  3398. * for systems using 32-bit format for bus addresses:
  3399. * - IDX_SHADOW_REG_PADDR
  3400. * Bits 31:0
  3401. * Value: physical address of the host's FW_IDX shadow register
  3402. * - RING_BASE_PADDR
  3403. * Bits 31:0
  3404. * Value: physical address of the host's rx ring
  3405. * - RING_LEN
  3406. * Bits 15:0
  3407. * Value: number of elements in the rx ring
  3408. * - RING_BUF_SZ
  3409. * Bits 31:16
  3410. * Value: size of the buffers referenced by the rx ring, in byte units
  3411. * - ENABLED_FLAGS
  3412. * Bits 15:0
  3413. * Value: 1-bit flags to show whether different rx fields are enabled
  3414. * bit 0: 802.11 header enabled (1) or disabled (0)
  3415. * bit 1: MSDU payload enabled (1) or disabled (0)
  3416. * bit 2: PPDU start enabled (1) or disabled (0)
  3417. * bit 3: PPDU end enabled (1) or disabled (0)
  3418. * bit 4: MPDU start enabled (1) or disabled (0)
  3419. * bit 5: MPDU end enabled (1) or disabled (0)
  3420. * bit 6: MSDU start enabled (1) or disabled (0)
  3421. * bit 7: MSDU end enabled (1) or disabled (0)
  3422. * bit 8: rx attention enabled (1) or disabled (0)
  3423. * bit 9: frag info enabled (1) or disabled (0)
  3424. * bit 10: unicast rx enabled (1) or disabled (0)
  3425. * bit 11: multicast rx enabled (1) or disabled (0)
  3426. * bit 12: ctrl rx enabled (1) or disabled (0)
  3427. * bit 13: mgmt rx enabled (1) or disabled (0)
  3428. * bit 14: null rx enabled (1) or disabled (0)
  3429. * bit 15: phy data rx enabled (1) or disabled (0)
  3430. * - IDX_INIT_VAL
  3431. * Bits 31:16
  3432. * Purpose: Specify the initial value for the FW_IDX.
  3433. * Value: the number of buffers initially present in the host's rx ring
  3434. * - OFFSET_802_11_HDR
  3435. * Bits 15:0
  3436. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3437. * - OFFSET_MSDU_PAYLOAD
  3438. * Bits 31:16
  3439. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3440. * - OFFSET_PPDU_START
  3441. * Bits 15:0
  3442. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3443. * - OFFSET_PPDU_END
  3444. * Bits 31:16
  3445. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3446. * - OFFSET_MPDU_START
  3447. * Bits 15:0
  3448. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3449. * - OFFSET_MPDU_END
  3450. * Bits 31:16
  3451. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3452. * - OFFSET_MSDU_START
  3453. * Bits 15:0
  3454. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3455. * - OFFSET_MSDU_END
  3456. * Bits 31:16
  3457. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3458. * - OFFSET_RX_ATTN
  3459. * Bits 15:0
  3460. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3461. * - OFFSET_FRAG_INFO
  3462. * Bits 31:16
  3463. * Value: offset in QUAD-bytes of frag info table
  3464. */
  3465. /* header fields */
  3466. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3467. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3468. /* payload fields */
  3469. /* for systems using a 64-bit format for bus addresses */
  3470. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3471. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3472. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3473. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3474. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3475. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3476. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3477. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3478. /* for systems using a 32-bit format for bus addresses */
  3479. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3480. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3481. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3482. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3483. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3484. #define HTT_RX_RING_CFG_LEN_S 0
  3485. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3486. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3487. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3488. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3489. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3490. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3491. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3492. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3493. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3494. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3495. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3496. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3497. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3498. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3499. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3500. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3501. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3502. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3503. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3504. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3505. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3506. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3507. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3508. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3509. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3510. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3511. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3512. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3513. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3514. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3515. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3516. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3517. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3518. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3519. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3520. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3521. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3522. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3523. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3524. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3525. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3526. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3527. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3528. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3529. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3530. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3531. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3532. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3533. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3534. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3535. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3536. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3537. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3538. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3539. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3540. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3541. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3542. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3543. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3544. #if HTT_PADDR64
  3545. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3546. #else
  3547. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3548. #endif
  3549. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3550. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3551. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3552. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3553. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3554. do { \
  3555. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3556. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3557. } while (0)
  3558. /* degenerate case for 32-bit fields */
  3559. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3560. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3561. ((_var) = (_val))
  3562. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3563. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3564. ((_var) = (_val))
  3565. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3566. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3567. ((_var) = (_val))
  3568. /* degenerate case for 32-bit fields */
  3569. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3570. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3571. ((_var) = (_val))
  3572. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3573. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3574. ((_var) = (_val))
  3575. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3576. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3577. ((_var) = (_val))
  3578. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3579. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3580. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3581. do { \
  3582. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3583. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3584. } while (0)
  3585. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3586. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3587. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3588. do { \
  3589. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3590. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3591. } while (0)
  3592. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3593. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3594. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3595. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3596. do { \
  3597. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3598. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3599. } while (0)
  3600. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3601. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3602. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3603. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3604. do { \
  3605. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3606. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3607. } while (0)
  3608. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3609. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3610. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3611. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3612. do { \
  3613. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3614. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3615. } while (0)
  3616. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3617. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3618. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3619. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3620. do { \
  3621. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3622. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3623. } while (0)
  3624. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3625. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3626. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3627. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3628. do { \
  3629. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3630. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3631. } while (0)
  3632. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3633. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3634. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3635. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3636. do { \
  3637. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3638. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3639. } while (0)
  3640. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3641. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3642. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3643. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3644. do { \
  3645. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3646. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3647. } while (0)
  3648. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3649. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3650. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3651. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3652. do { \
  3653. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3654. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3655. } while (0)
  3656. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3657. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3658. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3659. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3660. do { \
  3661. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3662. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3663. } while (0)
  3664. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3665. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3666. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3667. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3668. do { \
  3669. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3670. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3671. } while (0)
  3672. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3673. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3674. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3675. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3676. do { \
  3677. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3678. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3679. } while (0)
  3680. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3681. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3682. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3683. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3684. do { \
  3685. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3686. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3687. } while (0)
  3688. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3689. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3690. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3691. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3692. do { \
  3693. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3694. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3695. } while (0)
  3696. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3697. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3698. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3699. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3700. do { \
  3701. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3702. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3703. } while (0)
  3704. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3705. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3706. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3707. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3708. do { \
  3709. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3710. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3711. } while (0)
  3712. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3713. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3714. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3715. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3716. do { \
  3717. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3718. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3719. } while (0)
  3720. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3721. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3722. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3723. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3724. do { \
  3725. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3726. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3727. } while (0)
  3728. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3729. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3730. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3731. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3732. do { \
  3733. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3734. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3735. } while (0)
  3736. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3737. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3738. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3739. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3740. do { \
  3741. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3742. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3743. } while (0)
  3744. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3745. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3746. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3747. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3748. do { \
  3749. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3750. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3751. } while (0)
  3752. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3753. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3754. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3755. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3756. do { \
  3757. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3758. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3759. } while (0)
  3760. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3761. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3762. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3763. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3764. do { \
  3765. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3766. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3767. } while (0)
  3768. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3769. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3770. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3771. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3772. do { \
  3773. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3774. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3775. } while (0)
  3776. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3777. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3778. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3779. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3780. do { \
  3781. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3782. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3783. } while (0)
  3784. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3785. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3786. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3787. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3788. do { \
  3789. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3790. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3791. } while (0)
  3792. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3793. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3794. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3795. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3796. do { \
  3797. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3798. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3799. } while (0)
  3800. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3801. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3802. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3803. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3804. do { \
  3805. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3806. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3807. } while (0)
  3808. /**
  3809. * @brief host -> target FW statistics retrieve
  3810. *
  3811. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3812. *
  3813. * @details
  3814. * The following field definitions describe the format of the HTT host
  3815. * to target FW stats retrieve message. The message specifies the type of
  3816. * stats host wants to retrieve.
  3817. *
  3818. * |31 24|23 16|15 8|7 0|
  3819. * |-----------------------------------------------------------|
  3820. * | stats types request bitmask | msg type |
  3821. * |-----------------------------------------------------------|
  3822. * | stats types reset bitmask | reserved |
  3823. * |-----------------------------------------------------------|
  3824. * | stats type | config value |
  3825. * |-----------------------------------------------------------|
  3826. * | cookie LSBs |
  3827. * |-----------------------------------------------------------|
  3828. * | cookie MSBs |
  3829. * |-----------------------------------------------------------|
  3830. * Header fields:
  3831. * - MSG_TYPE
  3832. * Bits 7:0
  3833. * Purpose: identifies this is a stats upload request message
  3834. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3835. * - UPLOAD_TYPES
  3836. * Bits 31:8
  3837. * Purpose: identifies which types of FW statistics to upload
  3838. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3839. * - RESET_TYPES
  3840. * Bits 31:8
  3841. * Purpose: identifies which types of FW statistics to reset
  3842. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3843. * - CFG_VAL
  3844. * Bits 23:0
  3845. * Purpose: give an opaque configuration value to the specified stats type
  3846. * Value: stats-type specific configuration value
  3847. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3848. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3849. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3850. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3851. * - CFG_STAT_TYPE
  3852. * Bits 31:24
  3853. * Purpose: specify which stats type (if any) the config value applies to
  3854. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3855. * a valid configuration specification
  3856. * - COOKIE_LSBS
  3857. * Bits 31:0
  3858. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3859. * message with its preceding host->target stats request message.
  3860. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3861. * - COOKIE_MSBS
  3862. * Bits 31:0
  3863. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3864. * message with its preceding host->target stats request message.
  3865. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3866. */
  3867. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3868. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3869. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3870. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3871. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3872. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3873. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3874. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3875. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3876. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3877. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3878. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3879. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3880. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3881. do { \
  3882. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3883. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3884. } while (0)
  3885. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3886. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3887. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3888. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3889. do { \
  3890. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3891. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3892. } while (0)
  3893. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3894. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3895. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3896. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3897. do { \
  3898. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3899. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3900. } while (0)
  3901. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3902. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3903. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3904. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3905. do { \
  3906. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3907. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3908. } while (0)
  3909. /**
  3910. * @brief host -> target HTT out-of-band sync request
  3911. *
  3912. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3913. *
  3914. * @details
  3915. * The HTT SYNC tells the target to suspend processing of subsequent
  3916. * HTT host-to-target messages until some other target agent locally
  3917. * informs the target HTT FW that the current sync counter is equal to
  3918. * or greater than (in a modulo sense) the sync counter specified in
  3919. * the SYNC message.
  3920. * This allows other host-target components to synchronize their operation
  3921. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3922. * security key has been downloaded to and activated by the target.
  3923. * In the absence of any explicit synchronization counter value
  3924. * specification, the target HTT FW will use zero as the default current
  3925. * sync value.
  3926. *
  3927. * |31 24|23 16|15 8|7 0|
  3928. * |-----------------------------------------------------------|
  3929. * | reserved | sync count | msg type |
  3930. * |-----------------------------------------------------------|
  3931. * Header fields:
  3932. * - MSG_TYPE
  3933. * Bits 7:0
  3934. * Purpose: identifies this as a sync message
  3935. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3936. * - SYNC_COUNT
  3937. * Bits 15:8
  3938. * Purpose: specifies what sync value the HTT FW will wait for from
  3939. * an out-of-band specification to resume its operation
  3940. * Value: in-band sync counter value to compare against the out-of-band
  3941. * counter spec.
  3942. * The HTT target FW will suspend its host->target message processing
  3943. * as long as
  3944. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3945. */
  3946. #define HTT_H2T_SYNC_MSG_SZ 4
  3947. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3948. #define HTT_H2T_SYNC_COUNT_S 8
  3949. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3950. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3951. HTT_H2T_SYNC_COUNT_S)
  3952. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3953. do { \
  3954. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3955. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3956. } while (0)
  3957. /**
  3958. * @brief host -> target HTT aggregation configuration
  3959. *
  3960. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3961. */
  3962. #define HTT_AGGR_CFG_MSG_SZ 4
  3963. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3964. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3965. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3966. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3967. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3968. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3969. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3970. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3971. do { \
  3972. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3973. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3974. } while (0)
  3975. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3976. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3977. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3978. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3979. do { \
  3980. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3981. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3982. } while (0)
  3983. /**
  3984. * @brief host -> target HTT configure max amsdu info per vdev
  3985. *
  3986. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3987. *
  3988. * @details
  3989. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3990. *
  3991. * |31 21|20 16|15 8|7 0|
  3992. * |-----------------------------------------------------------|
  3993. * | reserved | vdev id | max amsdu | msg type |
  3994. * |-----------------------------------------------------------|
  3995. * Header fields:
  3996. * - MSG_TYPE
  3997. * Bits 7:0
  3998. * Purpose: identifies this as a aggr cfg ex message
  3999. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  4000. * - MAX_NUM_AMSDU_SUBFRM
  4001. * Bits 15:8
  4002. * Purpose: max MSDUs per A-MSDU
  4003. * - VDEV_ID
  4004. * Bits 20:16
  4005. * Purpose: ID of the vdev to which this limit is applied
  4006. */
  4007. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  4008. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  4009. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  4010. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  4011. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  4012. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  4013. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  4014. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  4015. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  4016. do { \
  4017. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  4018. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  4019. } while (0)
  4020. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  4021. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  4022. HTT_AGGR_CFG_EX_VDEV_ID_S)
  4023. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  4024. do { \
  4025. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  4026. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  4027. } while (0)
  4028. /**
  4029. * @brief HTT WDI_IPA Config Message
  4030. *
  4031. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  4032. *
  4033. * @details
  4034. * The HTT WDI_IPA config message is created/sent by host at driver
  4035. * init time. It contains information about data structures used on
  4036. * WDI_IPA TX and RX path.
  4037. * TX CE ring is used for pushing packet metadata from IPA uC
  4038. * to WLAN FW
  4039. * TX Completion ring is used for generating TX completions from
  4040. * WLAN FW to IPA uC
  4041. * RX Indication ring is used for indicating RX packets from FW
  4042. * to IPA uC
  4043. * RX Ring2 is used as either completion ring or as second
  4044. * indication ring. when Ring2 is used as completion ring, IPA uC
  4045. * puts completed RX packet meta data to Ring2. when Ring2 is used
  4046. * as second indication ring, RX packets for LTE-WLAN aggregation are
  4047. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  4048. * indicated in RX Indication ring. Please see WDI_IPA specification
  4049. * for more details.
  4050. * |31 24|23 16|15 8|7 0|
  4051. * |----------------+----------------+----------------+----------------|
  4052. * | tx pkt pool size | Rsvd | msg_type |
  4053. * |-------------------------------------------------------------------|
  4054. * | tx comp ring base (bits 31:0) |
  4055. #if HTT_PADDR64
  4056. * | tx comp ring base (bits 63:32) |
  4057. #endif
  4058. * |-------------------------------------------------------------------|
  4059. * | tx comp ring size |
  4060. * |-------------------------------------------------------------------|
  4061. * | tx comp WR_IDX physical address (bits 31:0) |
  4062. #if HTT_PADDR64
  4063. * | tx comp WR_IDX physical address (bits 63:32) |
  4064. #endif
  4065. * |-------------------------------------------------------------------|
  4066. * | tx CE WR_IDX physical address (bits 31:0) |
  4067. #if HTT_PADDR64
  4068. * | tx CE WR_IDX physical address (bits 63:32) |
  4069. #endif
  4070. * |-------------------------------------------------------------------|
  4071. * | rx indication ring base (bits 31:0) |
  4072. #if HTT_PADDR64
  4073. * | rx indication ring base (bits 63:32) |
  4074. #endif
  4075. * |-------------------------------------------------------------------|
  4076. * | rx indication ring size |
  4077. * |-------------------------------------------------------------------|
  4078. * | rx ind RD_IDX physical address (bits 31:0) |
  4079. #if HTT_PADDR64
  4080. * | rx ind RD_IDX physical address (bits 63:32) |
  4081. #endif
  4082. * |-------------------------------------------------------------------|
  4083. * | rx ind WR_IDX physical address (bits 31:0) |
  4084. #if HTT_PADDR64
  4085. * | rx ind WR_IDX physical address (bits 63:32) |
  4086. #endif
  4087. * |-------------------------------------------------------------------|
  4088. * |-------------------------------------------------------------------|
  4089. * | rx ring2 base (bits 31:0) |
  4090. #if HTT_PADDR64
  4091. * | rx ring2 base (bits 63:32) |
  4092. #endif
  4093. * |-------------------------------------------------------------------|
  4094. * | rx ring2 size |
  4095. * |-------------------------------------------------------------------|
  4096. * | rx ring2 RD_IDX physical address (bits 31:0) |
  4097. #if HTT_PADDR64
  4098. * | rx ring2 RD_IDX physical address (bits 63:32) |
  4099. #endif
  4100. * |-------------------------------------------------------------------|
  4101. * | rx ring2 WR_IDX physical address (bits 31:0) |
  4102. #if HTT_PADDR64
  4103. * | rx ring2 WR_IDX physical address (bits 63:32) |
  4104. #endif
  4105. * |-------------------------------------------------------------------|
  4106. *
  4107. * Header fields:
  4108. * Header fields:
  4109. * - MSG_TYPE
  4110. * Bits 7:0
  4111. * Purpose: Identifies this as WDI_IPA config message
  4112. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  4113. * - TX_PKT_POOL_SIZE
  4114. * Bits 15:0
  4115. * Purpose: Total number of TX packet buffer pool allocated by Host for
  4116. * WDI_IPA TX path
  4117. * For systems using 32-bit format for bus addresses:
  4118. * - TX_COMP_RING_BASE_ADDR
  4119. * Bits 31:0
  4120. * Purpose: TX Completion Ring base address in DDR
  4121. * - TX_COMP_RING_SIZE
  4122. * Bits 31:0
  4123. * Purpose: TX Completion Ring size (must be power of 2)
  4124. * - TX_COMP_WR_IDX_ADDR
  4125. * Bits 31:0
  4126. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4127. * updates the Write Index for WDI_IPA TX completion ring
  4128. * - TX_CE_WR_IDX_ADDR
  4129. * Bits 31:0
  4130. * Purpose: DDR address where IPA uC
  4131. * updates the WR Index for TX CE ring
  4132. * (needed for fusion platforms)
  4133. * - RX_IND_RING_BASE_ADDR
  4134. * Bits 31:0
  4135. * Purpose: RX Indication Ring base address in DDR
  4136. * - RX_IND_RING_SIZE
  4137. * Bits 31:0
  4138. * Purpose: RX Indication Ring size
  4139. * - RX_IND_RD_IDX_ADDR
  4140. * Bits 31:0
  4141. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4142. * RX indication ring
  4143. * - RX_IND_WR_IDX_ADDR
  4144. * Bits 31:0
  4145. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4146. * updates the Write Index for WDI_IPA RX indication ring
  4147. * - RX_RING2_BASE_ADDR
  4148. * Bits 31:0
  4149. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4150. * - RX_RING2_SIZE
  4151. * Bits 31:0
  4152. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4153. * - RX_RING2_RD_IDX_ADDR
  4154. * Bits 31:0
  4155. * Purpose: If Second RX ring is Indication ring, DDR address where
  4156. * IPA uC updates the Read Index for Ring2.
  4157. * If Second RX ring is completion ring, this is NOT used
  4158. * - RX_RING2_WR_IDX_ADDR
  4159. * Bits 31:0
  4160. * Purpose: If Second RX ring is Indication ring, DDR address where
  4161. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4162. * If second RX ring is completion ring, DDR address where
  4163. * IPA uC updates the Write Index for Ring 2.
  4164. * For systems using 64-bit format for bus addresses:
  4165. * - TX_COMP_RING_BASE_ADDR_LO
  4166. * Bits 31:0
  4167. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4168. * - TX_COMP_RING_BASE_ADDR_HI
  4169. * Bits 31:0
  4170. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4171. * - TX_COMP_RING_SIZE
  4172. * Bits 31:0
  4173. * Purpose: TX Completion Ring size (must be power of 2)
  4174. * - TX_COMP_WR_IDX_ADDR_LO
  4175. * Bits 31:0
  4176. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4177. * Lower 4 bytes of DDR address where WIFI FW
  4178. * updates the Write Index for WDI_IPA TX completion ring
  4179. * - TX_COMP_WR_IDX_ADDR_HI
  4180. * Bits 31:0
  4181. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4182. * Higher 4 bytes of DDR address where WIFI FW
  4183. * updates the Write Index for WDI_IPA TX completion ring
  4184. * - TX_CE_WR_IDX_ADDR_LO
  4185. * Bits 31:0
  4186. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4187. * updates the WR Index for TX CE ring
  4188. * (needed for fusion platforms)
  4189. * - TX_CE_WR_IDX_ADDR_HI
  4190. * Bits 31:0
  4191. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4192. * updates the WR Index for TX CE ring
  4193. * (needed for fusion platforms)
  4194. * - RX_IND_RING_BASE_ADDR_LO
  4195. * Bits 31:0
  4196. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4197. * - RX_IND_RING_BASE_ADDR_HI
  4198. * Bits 31:0
  4199. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4200. * - RX_IND_RING_SIZE
  4201. * Bits 31:0
  4202. * Purpose: RX Indication Ring size
  4203. * - RX_IND_RD_IDX_ADDR_LO
  4204. * Bits 31:0
  4205. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4206. * for WDI_IPA RX indication ring
  4207. * - RX_IND_RD_IDX_ADDR_HI
  4208. * Bits 31:0
  4209. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4210. * for WDI_IPA RX indication ring
  4211. * - RX_IND_WR_IDX_ADDR_LO
  4212. * Bits 31:0
  4213. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4214. * Lower 4 bytes of DDR address where WIFI FW
  4215. * updates the Write Index for WDI_IPA RX indication ring
  4216. * - RX_IND_WR_IDX_ADDR_HI
  4217. * Bits 31:0
  4218. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4219. * Higher 4 bytes of DDR address where WIFI FW
  4220. * updates the Write Index for WDI_IPA RX indication ring
  4221. * - RX_RING2_BASE_ADDR_LO
  4222. * Bits 31:0
  4223. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4224. * - RX_RING2_BASE_ADDR_HI
  4225. * Bits 31:0
  4226. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4227. * - RX_RING2_SIZE
  4228. * Bits 31:0
  4229. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4230. * - RX_RING2_RD_IDX_ADDR_LO
  4231. * Bits 31:0
  4232. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4233. * DDR address where IPA uC updates the Read Index for Ring2.
  4234. * If Second RX ring is completion ring, this is NOT used
  4235. * - RX_RING2_RD_IDX_ADDR_HI
  4236. * Bits 31:0
  4237. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4238. * DDR address where IPA uC updates the Read Index for Ring2.
  4239. * If Second RX ring is completion ring, this is NOT used
  4240. * - RX_RING2_WR_IDX_ADDR_LO
  4241. * Bits 31:0
  4242. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4243. * DDR address where WIFI FW updates the Write Index
  4244. * for WDI_IPA RX ring2
  4245. * If second RX ring is completion ring, lower 4 bytes of
  4246. * DDR address where IPA uC updates the Write Index for Ring 2.
  4247. * - RX_RING2_WR_IDX_ADDR_HI
  4248. * Bits 31:0
  4249. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4250. * DDR address where WIFI FW updates the Write Index
  4251. * for WDI_IPA RX ring2
  4252. * If second RX ring is completion ring, higher 4 bytes of
  4253. * DDR address where IPA uC updates the Write Index for Ring 2.
  4254. */
  4255. #if HTT_PADDR64
  4256. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4257. #else
  4258. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4259. #endif
  4260. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4261. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4262. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4263. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4264. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4265. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4266. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4267. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4268. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4269. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4270. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4271. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4272. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4273. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4274. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4275. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4276. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4277. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4278. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4279. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4280. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4281. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4282. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4283. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4284. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4285. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4286. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4287. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4288. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4289. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4290. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4291. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4292. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4293. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4294. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4295. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4296. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4297. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4298. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4299. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4300. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4301. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4302. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4303. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4304. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4305. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4306. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4307. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4308. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4309. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4310. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4311. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4312. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4313. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4314. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4315. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4316. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4317. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4318. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4319. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4320. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4321. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4322. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4323. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4324. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4325. do { \
  4326. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4327. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4328. } while (0)
  4329. /* for systems using 32-bit format for bus addr */
  4330. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4331. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4332. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4333. do { \
  4334. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4335. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4336. } while (0)
  4337. /* for systems using 64-bit format for bus addr */
  4338. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4339. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4340. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4341. do { \
  4342. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4343. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4344. } while (0)
  4345. /* for systems using 64-bit format for bus addr */
  4346. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4347. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4348. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4349. do { \
  4350. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4351. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4352. } while (0)
  4353. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4354. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4355. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4356. do { \
  4357. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4358. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4359. } while (0)
  4360. /* for systems using 32-bit format for bus addr */
  4361. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4362. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4363. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4364. do { \
  4365. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4366. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4367. } while (0)
  4368. /* for systems using 64-bit format for bus addr */
  4369. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4370. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4371. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4372. do { \
  4373. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4374. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4375. } while (0)
  4376. /* for systems using 64-bit format for bus addr */
  4377. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4378. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4379. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4380. do { \
  4381. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4382. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4383. } while (0)
  4384. /* for systems using 32-bit format for bus addr */
  4385. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4386. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4387. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4388. do { \
  4389. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4390. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4391. } while (0)
  4392. /* for systems using 64-bit format for bus addr */
  4393. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4394. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4395. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4396. do { \
  4397. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4398. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4399. } while (0)
  4400. /* for systems using 64-bit format for bus addr */
  4401. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4402. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4403. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4404. do { \
  4405. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4406. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4407. } while (0)
  4408. /* for systems using 32-bit format for bus addr */
  4409. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4410. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4411. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4412. do { \
  4413. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4414. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4415. } while (0)
  4416. /* for systems using 64-bit format for bus addr */
  4417. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4418. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4419. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4420. do { \
  4421. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4422. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4423. } while (0)
  4424. /* for systems using 64-bit format for bus addr */
  4425. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4426. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4427. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4428. do { \
  4429. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4430. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4431. } while (0)
  4432. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4433. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4434. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4435. do { \
  4436. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4437. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4438. } while (0)
  4439. /* for systems using 32-bit format for bus addr */
  4440. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4441. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4442. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4443. do { \
  4444. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4445. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4446. } while (0)
  4447. /* for systems using 64-bit format for bus addr */
  4448. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4449. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4450. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4451. do { \
  4452. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4453. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4454. } while (0)
  4455. /* for systems using 64-bit format for bus addr */
  4456. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4457. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4458. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4459. do { \
  4460. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4461. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4462. } while (0)
  4463. /* for systems using 32-bit format for bus addr */
  4464. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4465. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4466. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4467. do { \
  4468. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4469. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4470. } while (0)
  4471. /* for systems using 64-bit format for bus addr */
  4472. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4473. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4474. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4475. do { \
  4476. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4477. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4478. } while (0)
  4479. /* for systems using 64-bit format for bus addr */
  4480. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4481. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4482. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4483. do { \
  4484. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4485. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4486. } while (0)
  4487. /* for systems using 32-bit format for bus addr */
  4488. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4489. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4490. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4491. do { \
  4492. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4493. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4494. } while (0)
  4495. /* for systems using 64-bit format for bus addr */
  4496. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4497. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4498. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4499. do { \
  4500. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4501. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4502. } while (0)
  4503. /* for systems using 64-bit format for bus addr */
  4504. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4505. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4506. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4507. do { \
  4508. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4509. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4510. } while (0)
  4511. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4512. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4513. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4514. do { \
  4515. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4516. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4517. } while (0)
  4518. /* for systems using 32-bit format for bus addr */
  4519. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4520. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4521. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4522. do { \
  4523. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4524. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4525. } while (0)
  4526. /* for systems using 64-bit format for bus addr */
  4527. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4528. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4529. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4530. do { \
  4531. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4532. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4533. } while (0)
  4534. /* for systems using 64-bit format for bus addr */
  4535. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4536. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4537. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4538. do { \
  4539. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4540. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4541. } while (0)
  4542. /* for systems using 32-bit format for bus addr */
  4543. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4544. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4545. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4546. do { \
  4547. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4548. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4549. } while (0)
  4550. /* for systems using 64-bit format for bus addr */
  4551. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4552. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4553. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4554. do { \
  4555. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4556. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4557. } while (0)
  4558. /* for systems using 64-bit format for bus addr */
  4559. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4560. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4561. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4562. do { \
  4563. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4564. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4565. } while (0)
  4566. /*
  4567. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4568. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4569. * addresses are stored in a XXX-bit field.
  4570. * This macro is used to define both htt_wdi_ipa_config32_t and
  4571. * htt_wdi_ipa_config64_t structs.
  4572. */
  4573. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4574. _paddr__tx_comp_ring_base_addr_, \
  4575. _paddr__tx_comp_wr_idx_addr_, \
  4576. _paddr__tx_ce_wr_idx_addr_, \
  4577. _paddr__rx_ind_ring_base_addr_, \
  4578. _paddr__rx_ind_rd_idx_addr_, \
  4579. _paddr__rx_ind_wr_idx_addr_, \
  4580. _paddr__rx_ring2_base_addr_,\
  4581. _paddr__rx_ring2_rd_idx_addr_,\
  4582. _paddr__rx_ring2_wr_idx_addr_) \
  4583. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4584. { \
  4585. /* DWORD 0: flags and meta-data */ \
  4586. A_UINT32 \
  4587. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4588. reserved: 8, \
  4589. tx_pkt_pool_size: 16;\
  4590. /* DWORD 1 */\
  4591. _paddr__tx_comp_ring_base_addr_;\
  4592. /* DWORD 2 (or 3)*/\
  4593. A_UINT32 tx_comp_ring_size;\
  4594. /* DWORD 3 (or 4)*/\
  4595. _paddr__tx_comp_wr_idx_addr_;\
  4596. /* DWORD 4 (or 6)*/\
  4597. _paddr__tx_ce_wr_idx_addr_;\
  4598. /* DWORD 5 (or 8)*/\
  4599. _paddr__rx_ind_ring_base_addr_;\
  4600. /* DWORD 6 (or 10)*/\
  4601. A_UINT32 rx_ind_ring_size;\
  4602. /* DWORD 7 (or 11)*/\
  4603. _paddr__rx_ind_rd_idx_addr_;\
  4604. /* DWORD 8 (or 13)*/\
  4605. _paddr__rx_ind_wr_idx_addr_;\
  4606. /* DWORD 9 (or 15)*/\
  4607. _paddr__rx_ring2_base_addr_;\
  4608. /* DWORD 10 (or 17) */\
  4609. A_UINT32 rx_ring2_size;\
  4610. /* DWORD 11 (or 18) */\
  4611. _paddr__rx_ring2_rd_idx_addr_;\
  4612. /* DWORD 12 (or 20) */\
  4613. _paddr__rx_ring2_wr_idx_addr_;\
  4614. } POSTPACK
  4615. /* define a htt_wdi_ipa_config32_t type */
  4616. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4617. /* define a htt_wdi_ipa_config64_t type */
  4618. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4619. #if HTT_PADDR64
  4620. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4621. #else
  4622. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4623. #endif
  4624. enum htt_wdi_ipa_op_code {
  4625. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4626. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4627. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4628. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4629. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4630. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4631. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4632. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4633. /* keep this last */
  4634. HTT_WDI_IPA_OPCODE_MAX
  4635. };
  4636. /**
  4637. * @brief HTT WDI_IPA Operation Request Message
  4638. *
  4639. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4640. *
  4641. * @details
  4642. * HTT WDI_IPA Operation Request message is sent by host
  4643. * to either suspend or resume WDI_IPA TX or RX path.
  4644. * |31 24|23 16|15 8|7 0|
  4645. * |----------------+----------------+----------------+----------------|
  4646. * | op_code | Rsvd | msg_type |
  4647. * |-------------------------------------------------------------------|
  4648. *
  4649. * Header fields:
  4650. * - MSG_TYPE
  4651. * Bits 7:0
  4652. * Purpose: Identifies this as WDI_IPA Operation Request message
  4653. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4654. * - OP_CODE
  4655. * Bits 31:16
  4656. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4657. * value: = enum htt_wdi_ipa_op_code
  4658. */
  4659. PREPACK struct htt_wdi_ipa_op_request_t
  4660. {
  4661. /* DWORD 0: flags and meta-data */
  4662. A_UINT32
  4663. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4664. reserved: 8,
  4665. op_code: 16;
  4666. } POSTPACK;
  4667. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4668. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4669. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4670. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4671. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4672. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4673. do { \
  4674. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4675. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4676. } while (0)
  4677. /*
  4678. * @brief host -> target HTT_MSI_SETUP message
  4679. *
  4680. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4681. *
  4682. * @details
  4683. * After target is booted up, host can send MSI setup message so that
  4684. * target sets up HW registers based on setup message.
  4685. *
  4686. * The message would appear as follows:
  4687. * |31 24|23 16|15|14 8|7 0|
  4688. * |---------------+-----------------+-----------------+-----------------|
  4689. * | reserved | msi_type | pdev_id | msg_type |
  4690. * |---------------------------------------------------------------------|
  4691. * | msi_addr_lo |
  4692. * |---------------------------------------------------------------------|
  4693. * | msi_addr_hi |
  4694. * |---------------------------------------------------------------------|
  4695. * | msi_data |
  4696. * |---------------------------------------------------------------------|
  4697. *
  4698. * The message is interpreted as follows:
  4699. * dword0 - b'0:7 - msg_type: This will be set to
  4700. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4701. * b'8:15 - pdev_id:
  4702. * 0 (for rings at SOC/UMAC level),
  4703. * 1/2/3 mac id (for rings at LMAC level)
  4704. * b'16:23 - msi_type: identify which msi registers need to be setup
  4705. * more details can be got from enum htt_msi_setup_type
  4706. * b'24:31 - reserved
  4707. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4708. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4709. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4710. */
  4711. PREPACK struct htt_msi_setup_t {
  4712. A_UINT32 msg_type: 8,
  4713. pdev_id: 8,
  4714. msi_type: 8,
  4715. reserved: 8;
  4716. A_UINT32 msi_addr_lo;
  4717. A_UINT32 msi_addr_hi;
  4718. A_UINT32 msi_data;
  4719. } POSTPACK;
  4720. enum htt_msi_setup_type {
  4721. HTT_PPDU_END_MSI_SETUP_TYPE,
  4722. /* Insert new types here*/
  4723. };
  4724. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4725. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4726. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4727. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4728. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4729. HTT_MSI_SETUP_PDEV_ID_S)
  4730. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4731. do { \
  4732. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4733. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4734. } while (0)
  4735. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4736. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4737. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4738. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4739. HTT_MSI_SETUP_MSI_TYPE_S)
  4740. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4741. do { \
  4742. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4743. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4744. } while (0)
  4745. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4746. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4747. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4748. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4749. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4750. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4751. do { \
  4752. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4753. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4754. } while (0)
  4755. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4756. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4757. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4758. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4759. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4760. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4761. do { \
  4762. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4763. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4764. } while (0)
  4765. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4766. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4767. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4768. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4769. HTT_MSI_SETUP_MSI_DATA_S)
  4770. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4771. do { \
  4772. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4773. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4774. } while (0)
  4775. /*
  4776. * @brief host -> target HTT_SRING_SETUP message
  4777. *
  4778. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4779. *
  4780. * @details
  4781. * After target is booted up, Host can send SRING setup message for
  4782. * each host facing LMAC SRING. Target setups up HW registers based
  4783. * on setup message and confirms back to Host if response_required is set.
  4784. * Host should wait for confirmation message before sending new SRING
  4785. * setup message
  4786. *
  4787. * The message would appear as follows:
  4788. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4789. * |--------------- +-----------------+-----------------+-----------------|
  4790. * | ring_type | ring_id | pdev_id | msg_type |
  4791. * |----------------------------------------------------------------------|
  4792. * | ring_base_addr_lo |
  4793. * |----------------------------------------------------------------------|
  4794. * | ring_base_addr_hi |
  4795. * |----------------------------------------------------------------------|
  4796. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4797. * |----------------------------------------------------------------------|
  4798. * | ring_head_offset32_remote_addr_lo |
  4799. * |----------------------------------------------------------------------|
  4800. * | ring_head_offset32_remote_addr_hi |
  4801. * |----------------------------------------------------------------------|
  4802. * | ring_tail_offset32_remote_addr_lo |
  4803. * |----------------------------------------------------------------------|
  4804. * | ring_tail_offset32_remote_addr_hi |
  4805. * |----------------------------------------------------------------------|
  4806. * | ring_msi_addr_lo |
  4807. * |----------------------------------------------------------------------|
  4808. * | ring_msi_addr_hi |
  4809. * |----------------------------------------------------------------------|
  4810. * | ring_msi_data |
  4811. * |----------------------------------------------------------------------|
  4812. * | intr_timer_th |IM| intr_batch_counter_th |
  4813. * |----------------------------------------------------------------------|
  4814. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4815. * |----------------------------------------------------------------------|
  4816. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4817. * |----------------------------------------------------------------------|
  4818. * Where
  4819. * IM = sw_intr_mode
  4820. * RR = response_required
  4821. * PTCF = prefetch_timer_cfg
  4822. * IP = IPA drop flag
  4823. *
  4824. * The message is interpreted as follows:
  4825. * dword0 - b'0:7 - msg_type: This will be set to
  4826. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4827. * b'8:15 - pdev_id:
  4828. * 0 (for rings at SOC/UMAC level),
  4829. * 1/2/3 mac id (for rings at LMAC level)
  4830. * b'16:23 - ring_id: identify which ring is to setup,
  4831. * more details can be got from enum htt_srng_ring_id
  4832. * b'24:31 - ring_type: identify type of host rings,
  4833. * more details can be got from enum htt_srng_ring_type
  4834. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4835. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4836. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4837. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4838. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4839. * SW_TO_HW_RING.
  4840. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4841. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4842. * Lower 32 bits of memory address of the remote variable
  4843. * storing the 4-byte word offset that identifies the head
  4844. * element within the ring.
  4845. * (The head offset variable has type A_UINT32.)
  4846. * Valid for HW_TO_SW and SW_TO_SW rings.
  4847. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4848. * Upper 32 bits of memory address of the remote variable
  4849. * storing the 4-byte word offset that identifies the head
  4850. * element within the ring.
  4851. * (The head offset variable has type A_UINT32.)
  4852. * Valid for HW_TO_SW and SW_TO_SW rings.
  4853. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4854. * Lower 32 bits of memory address of the remote variable
  4855. * storing the 4-byte word offset that identifies the tail
  4856. * element within the ring.
  4857. * (The tail offset variable has type A_UINT32.)
  4858. * Valid for HW_TO_SW and SW_TO_SW rings.
  4859. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4860. * Upper 32 bits of memory address of the remote variable
  4861. * storing the 4-byte word offset that identifies the tail
  4862. * element within the ring.
  4863. * (The tail offset variable has type A_UINT32.)
  4864. * Valid for HW_TO_SW and SW_TO_SW rings.
  4865. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4866. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4867. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4868. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4869. * dword10 - b'0:31 - ring_msi_data: MSI data
  4870. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4871. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4872. * dword11 - b'0:14 - intr_batch_counter_th:
  4873. * batch counter threshold is in units of 4-byte words.
  4874. * HW internally maintains and increments batch count.
  4875. * (see SRING spec for detail description).
  4876. * When batch count reaches threshold value, an interrupt
  4877. * is generated by HW.
  4878. * b'15 - sw_intr_mode:
  4879. * This configuration shall be static.
  4880. * Only programmed at power up.
  4881. * 0: generate pulse style sw interrupts
  4882. * 1: generate level style sw interrupts
  4883. * b'16:31 - intr_timer_th:
  4884. * The timer init value when timer is idle or is
  4885. * initialized to start downcounting.
  4886. * In 8us units (to cover a range of 0 to 524 ms)
  4887. * dword12 - b'0:15 - intr_low_threshold:
  4888. * Used only by Consumer ring to generate ring_sw_int_p.
  4889. * Ring entries low threshold water mark, that is used
  4890. * in combination with the interrupt timer as well as
  4891. * the the clearing of the level interrupt.
  4892. * b'16:18 - prefetch_timer_cfg:
  4893. * Used only by Consumer ring to set timer mode to
  4894. * support Application prefetch handling.
  4895. * The external tail offset/pointer will be updated
  4896. * at following intervals:
  4897. * 3'b000: (Prefetch feature disabled; used only for debug)
  4898. * 3'b001: 1 usec
  4899. * 3'b010: 4 usec
  4900. * 3'b011: 8 usec (default)
  4901. * 3'b100: 16 usec
  4902. * Others: Reserved
  4903. * b'19 - response_required:
  4904. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4905. * b'20 - ipa_drop_flag:
  4906. Indicates that host will config ipa drop threshold percentage
  4907. * b'21:31 - reserved: reserved for future use
  4908. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4909. * b'8:15 - ipa drop high threshold percentage:
  4910. * b'16:31 - Reserved
  4911. */
  4912. PREPACK struct htt_sring_setup_t {
  4913. A_UINT32 msg_type: 8,
  4914. pdev_id: 8,
  4915. ring_id: 8,
  4916. ring_type: 8;
  4917. A_UINT32 ring_base_addr_lo;
  4918. A_UINT32 ring_base_addr_hi;
  4919. A_UINT32 ring_size: 16,
  4920. ring_entry_size: 8,
  4921. ring_misc_cfg_flag: 8;
  4922. A_UINT32 ring_head_offset32_remote_addr_lo;
  4923. A_UINT32 ring_head_offset32_remote_addr_hi;
  4924. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4925. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4926. A_UINT32 ring_msi_addr_lo;
  4927. A_UINT32 ring_msi_addr_hi;
  4928. A_UINT32 ring_msi_data;
  4929. A_UINT32 intr_batch_counter_th: 15,
  4930. sw_intr_mode: 1,
  4931. intr_timer_th: 16;
  4932. A_UINT32 intr_low_threshold: 16,
  4933. prefetch_timer_cfg: 3,
  4934. response_required: 1,
  4935. ipa_drop_flag: 1,
  4936. reserved1: 11;
  4937. A_UINT32 ipa_drop_low_threshold: 8,
  4938. ipa_drop_high_threshold: 8,
  4939. reserved: 16;
  4940. } POSTPACK;
  4941. enum htt_srng_ring_type {
  4942. HTT_HW_TO_SW_RING = 0,
  4943. HTT_SW_TO_HW_RING,
  4944. HTT_SW_TO_SW_RING,
  4945. /* Insert new ring types above this line */
  4946. };
  4947. enum htt_srng_ring_id {
  4948. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4949. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4950. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4951. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4952. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4953. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4954. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4955. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4956. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4957. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4958. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4959. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4960. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4961. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4962. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4963. HTT_HOST4_TO_FW_RXBUF_RING, /* fourth ring used by host to provide buffers for MGMT packets */
  4964. /* Add Other SRING which can't be directly configured by host software above this line */
  4965. };
  4966. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4967. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4968. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4969. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4970. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4971. HTT_SRING_SETUP_PDEV_ID_S)
  4972. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4973. do { \
  4974. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4975. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4976. } while (0)
  4977. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4978. #define HTT_SRING_SETUP_RING_ID_S 16
  4979. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4980. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4981. HTT_SRING_SETUP_RING_ID_S)
  4982. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4983. do { \
  4984. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4985. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4986. } while (0)
  4987. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4988. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4989. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4990. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4991. HTT_SRING_SETUP_RING_TYPE_S)
  4992. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4993. do { \
  4994. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4995. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4996. } while (0)
  4997. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4998. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4999. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  5000. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  5001. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  5002. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  5003. do { \
  5004. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  5005. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  5006. } while (0)
  5007. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  5008. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  5009. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  5010. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  5011. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  5012. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  5013. do { \
  5014. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  5015. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  5016. } while (0)
  5017. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  5018. #define HTT_SRING_SETUP_RING_SIZE_S 0
  5019. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  5020. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  5021. HTT_SRING_SETUP_RING_SIZE_S)
  5022. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  5023. do { \
  5024. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  5025. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  5026. } while (0)
  5027. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  5028. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  5029. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  5030. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  5031. HTT_SRING_SETUP_ENTRY_SIZE_S)
  5032. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  5033. do { \
  5034. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  5035. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  5036. } while (0)
  5037. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  5038. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  5039. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  5040. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  5041. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  5042. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  5043. do { \
  5044. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  5045. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  5046. } while (0)
  5047. /* This control bit is applicable to only Producer, which updates Ring ID field
  5048. * of each descriptor before pushing into the ring.
  5049. * 0: updates ring_id(default)
  5050. * 1: ring_id updating disabled */
  5051. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  5052. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  5053. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  5054. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  5055. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  5056. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  5057. do { \
  5058. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  5059. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  5060. } while (0)
  5061. /* This control bit is applicable to only Producer, which updates Loopcnt field
  5062. * of each descriptor before pushing into the ring.
  5063. * 0: updates Loopcnt(default)
  5064. * 1: Loopcnt updating disabled */
  5065. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  5066. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  5067. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  5068. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  5069. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  5070. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  5071. do { \
  5072. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  5073. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  5074. } while (0)
  5075. /* Secured access enable/disable bit. SRNG drives value of this register bit
  5076. * into security_id port of GXI/AXI. */
  5077. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  5078. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  5079. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  5080. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  5081. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  5082. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  5083. do { \
  5084. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  5085. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  5086. } while (0)
  5087. /* During MSI write operation, SRNG drives value of this register bit into
  5088. * swap bit of GXI/AXI. */
  5089. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  5090. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  5091. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  5092. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  5093. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  5094. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  5095. do { \
  5096. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  5097. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  5098. } while (0)
  5099. /* During Pointer write operation, SRNG drives value of this register bit into
  5100. * swap bit of GXI/AXI. */
  5101. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  5102. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  5103. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  5104. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  5105. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  5106. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  5107. do { \
  5108. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  5109. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  5110. } while (0)
  5111. /* During any data or TLV write operation, SRNG drives value of this register
  5112. * bit into swap bit of GXI/AXI. */
  5113. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  5114. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  5115. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  5116. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  5117. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  5118. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  5119. do { \
  5120. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  5121. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  5122. } while (0)
  5123. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5124. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5125. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5126. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5127. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5128. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5129. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5130. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5131. do { \
  5132. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5133. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5134. } while (0)
  5135. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5136. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5137. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5138. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5139. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5140. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5141. do { \
  5142. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5143. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5144. } while (0)
  5145. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5146. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5147. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5148. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5149. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5150. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5151. do { \
  5152. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5153. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5154. } while (0)
  5155. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5156. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5157. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5158. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5159. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5160. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5161. do { \
  5162. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5163. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5164. } while (0)
  5165. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5166. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5167. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5168. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5169. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5170. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5171. do { \
  5172. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5173. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5174. } while (0)
  5175. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5176. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5177. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5178. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5179. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5180. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5181. do { \
  5182. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5183. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5184. } while (0)
  5185. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5186. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5187. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5188. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5189. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5190. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5191. do { \
  5192. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5193. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5194. } while (0)
  5195. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5196. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5197. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5198. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5199. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5200. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5201. do { \
  5202. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5203. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5204. } while (0)
  5205. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5206. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5207. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5208. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5209. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5210. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5211. do { \
  5212. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5213. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5214. } while (0)
  5215. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5216. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5217. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5218. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5219. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5220. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5221. do { \
  5222. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5223. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5224. } while (0)
  5225. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5226. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5227. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5228. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5229. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5230. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5231. do { \
  5232. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5233. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5234. } while (0)
  5235. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5236. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5237. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5238. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5239. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5240. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5241. do { \
  5242. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5243. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5244. } while (0)
  5245. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5246. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5247. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5248. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5249. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5250. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5251. do { \
  5252. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5253. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5254. } while (0)
  5255. /**
  5256. * @brief host -> target RX ring selection config message
  5257. *
  5258. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5259. *
  5260. * @details
  5261. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5262. * configure RXDMA rings.
  5263. * The configuration is per ring based and includes both packet subtypes
  5264. * and PPDU/MPDU TLVs.
  5265. *
  5266. * The message would appear as follows:
  5267. *
  5268. * |31 29|28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5269. * |-----+--+--+--+--+--+-----------------+----+---+---+---+---------------|
  5270. * |rsvd1|ED|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5271. * |--------------------------+-----+-----+--------------------------------|
  5272. * | rsvd2 |RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5273. * |-----------------------------------------------------------------------|
  5274. * | packet_type_enable_flags_0 |
  5275. * |-----------------------------------------------------------------------|
  5276. * | packet_type_enable_flags_1 |
  5277. * |-----------------------------------------------------------------------|
  5278. * | packet_type_enable_flags_2 |
  5279. * |-----------------------------------------------------------------------|
  5280. * | packet_type_enable_flags_3 |
  5281. * |-----------------------------------------------------------------------|
  5282. * | tlv_filter_in_flags |
  5283. * |--------------------------------------+--------------------------------|
  5284. * | rx_header_offset | rx_packet_offset |
  5285. * |--------------------------------------+--------------------------------|
  5286. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5287. * |--------------------------------------+--------------------------------|
  5288. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5289. * |--------------------------------------+--------------------------------|
  5290. * | rsvd3 | rx_attention_offset |
  5291. * |-----------------------------------------------------------------------|
  5292. * | rsvd4 | mo| fp| rx_drop_threshold |
  5293. * | |ndp|ndp| |
  5294. * |-----------------------------------------------------------------------|
  5295. * Where:
  5296. * PS = pkt_swap
  5297. * SS = status_swap
  5298. * OV = rx_offsets_valid
  5299. * DT = drop_thresh_valid
  5300. * ED = packet type enable data flags fields present / valid
  5301. * CLM = config_length_mgmt
  5302. * CLC = config_length_ctrl
  5303. * CLD = config_length_data
  5304. * RXHDL = rx_hdr_len
  5305. * RX = rxpcu_filter_enable_flag
  5306. * The message is interpreted as follows:
  5307. * dword0 - b'0:7 - msg_type: This will be set to
  5308. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5309. * b'8:15 - pdev_id:
  5310. * 0 (for rings at SOC/UMAC level),
  5311. * 1/2/3 mac id (for rings at LMAC level)
  5312. * b'16:23 - ring_id : Identify the ring to configure.
  5313. * More details can be got from enum htt_srng_ring_id
  5314. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5315. * BUF_RING_CFG_0 defs within HW .h files,
  5316. * e.g. wmac_top_reg_seq_hwioreg.h
  5317. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5318. * BUF_RING_CFG_0 defs within HW .h files,
  5319. * e.g. wmac_top_reg_seq_hwioreg.h
  5320. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5321. * configuration fields are valid
  5322. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5323. * rx_drop_threshold field is valid
  5324. * b'28 - rx_mon_global_en: Enable/Disable global register
  5325. * configuration in Rx monitor module.
  5326. * b'29 - packet_type_enable_data: flag to indicate whether
  5327. * newer packet_type_enable_data_flags_* are valid or not
  5328. * If not set, will use pkt_type_enable_flags for both status
  5329. * and full pkt buffer configuration.
  5330. * b'30:31 - rsvd1: reserved for future use
  5331. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5332. * in byte units.
  5333. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5334. * b'16:18 - config_length_mgmt (MGMT):
  5335. * Represents the length of mpdu bytes for mgmt pkt.
  5336. * valid values:
  5337. * 001 - 64bytes
  5338. * 010 - 128bytes
  5339. * 100 - 256bytes
  5340. * 111 - Full mpdu bytes
  5341. * b'19:21 - config_length_ctrl (CTRL):
  5342. * Represents the length of mpdu bytes for ctrl pkt.
  5343. * valid values:
  5344. * 001 - 64bytes
  5345. * 010 - 128bytes
  5346. * 100 - 256bytes
  5347. * 111 - Full mpdu bytes
  5348. * b'22:24 - config_length_data (DATA):
  5349. * Represents the length of mpdu bytes for data pkt.
  5350. * valid values:
  5351. * 001 - 64bytes
  5352. * 010 - 128bytes
  5353. * 100 - 256bytes
  5354. * 111 - Full mpdu bytes
  5355. * b'25:26 - rx_hdr_len:
  5356. * Specifies the number of bytes of recvd packet to copy
  5357. * into the rx_hdr tlv.
  5358. * supported values for now by host:
  5359. * 01 - 64bytes
  5360. * 10 - 128bytes
  5361. * 11 - 256bytes
  5362. * default - 128 bytes
  5363. * b'27 - rxpcu_filter_enable_flag
  5364. * For Scan Radio Host CPU utilization is very high.
  5365. * In order to reduce CPU utilization we need to filter out
  5366. * certain configured MAC frames.
  5367. * To filter out configured MAC address frames, RxPCU should
  5368. * be zero which means allow all frames for MD at RxOLE
  5369. * host wil fiter out frames.
  5370. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5371. * b'28:31 - rsvd2: Reserved for future use
  5372. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5373. * Enable MGMT packet from 0b0000 to 0b1001
  5374. * bits from low to high: FP, MD, MO - 3 bits
  5375. * FP: Filter_Pass
  5376. * MD: Monitor_Direct
  5377. * MO: Monitor_Other
  5378. * 10 mgmt subtypes * 3 bits -> 30 bits
  5379. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5380. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5381. * Enable MGMT packet from 0b1010 to 0b1111
  5382. * bits from low to high: FP, MD, MO - 3 bits
  5383. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5384. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5385. * Enable CTRL packet from 0b0000 to 0b1001
  5386. * bits from low to high: FP, MD, MO - 3 bits
  5387. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5388. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5389. * Enable CTRL packet from 0b1010 to 0b1111,
  5390. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5391. * bits from low to high: FP, MD, MO - 3 bits
  5392. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5393. * dword6 - b'0:31 - tlv_filter_in_flags:
  5394. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5395. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5396. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5397. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5398. * A value of 0 will be considered as ignore this config.
  5399. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5400. * e.g. wmac_top_reg_seq_hwioreg.h
  5401. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5402. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5403. * A value of 0 will be considered as ignore this config.
  5404. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5405. * e.g. wmac_top_reg_seq_hwioreg.h
  5406. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5407. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5408. * A value of 0 will be considered as ignore this config.
  5409. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5410. * e.g. wmac_top_reg_seq_hwioreg.h
  5411. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5412. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5413. * A value of 0 will be considered as ignore this config.
  5414. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5415. * e.g. wmac_top_reg_seq_hwioreg.h
  5416. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5417. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5418. * A value of 0 will be considered as ignore this config.
  5419. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5420. * e.g. wmac_top_reg_seq_hwioreg.h
  5421. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5422. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5423. * A value of 0 will be considered as ignore this config.
  5424. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5425. * e.g. wmac_top_reg_seq_hwioreg.h
  5426. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5427. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5428. * A value of 0 will be considered as ignore this config.
  5429. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5430. * e.g. wmac_top_reg_seq_hwioreg.h
  5431. * - b'16:31 - rsvd3 for future use
  5432. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5433. * to source rings. Consumer drops packets if the available
  5434. * words in the ring falls below the configured threshold
  5435. * value.
  5436. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5437. * by host. 1 -> subscribed
  5438. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5439. * by host. 1 -> subscribed
  5440. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5441. * subscribed by host. 1 -> subscribed
  5442. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5443. * selection for the FP PHY ERR status tlv.
  5444. * 0 - wbm2rxdma_buf_source_ring
  5445. * 1 - fw2rxdma_buf_source_ring
  5446. * 2 - sw2rxdma_buf_source_ring
  5447. * 3 - no_buffer_ring
  5448. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5449. * selection for the FP PHY ERR status tlv.
  5450. * 0 - rxdma_release_ring
  5451. * 1 - rxdma2fw_ring
  5452. * 2 - rxdma2sw_ring
  5453. * 3 - rxdma2reo_ring
  5454. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5455. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5456. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5457. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5458. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5459. * 0: MSDU level logging
  5460. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5461. * 0: MSDU level logging
  5462. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5463. * 0: MSDU level logging
  5464. * - b'23 - word_mask_compaction: enable/disable word mask for
  5465. * mpdu/msdu start/end tlvs
  5466. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5467. * manager override
  5468. * - b'25:28 - rbm_override_val: return buffer manager override value
  5469. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5470. * which have to be posted to host from phy.
  5471. * Corresponding to errors defined in
  5472. * phyrx_abort_request_reason enums 0 to 31.
  5473. * Refer to RXPCU register definition header files for the
  5474. * phyrx_abort_request_reason enum definition.
  5475. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5476. * errors which have to be posted to host from phy.
  5477. * Corresponding to errors defined in
  5478. * phyrx_abort_request_reason enums 32 to 63.
  5479. * Refer to RXPCU register definition header files for the
  5480. * phyrx_abort_request_reason enum definition.
  5481. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5482. * applicable if word mask enabled
  5483. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5484. * applicable if word mask enabled
  5485. * - b'19:31 - rsvd7
  5486. * dword15- b'0:16 - rx_msdu_end_word_mask
  5487. * - b'17:31 - rsvd5
  5488. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5489. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5490. * buffer
  5491. * 1: RX_PKT TLV logging at specified offset for the
  5492. * subsequent buffer
  5493. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5494. * dword18- b'0:19 - rx_mpdu_start_wmask_v2 - wmask address for rx mpdu start
  5495. * b'20-27 - rx_mpdu_end_wmask_v2 - wmask addr for rx mpdu end tlv addr
  5496. * b'28-31 - reserved
  5497. * dword19- b'0-19 - rx_msdu_end_wmask_v2
  5498. * b'20-31 - reserved
  5499. * dword20- b'0:19 - rx_ppdu_end_user_stats_wmask_v2
  5500. * offset for ppdu_end_user_stats tlv
  5501. * b'20-31 - reserved
  5502. * dword21- b'0-31 - packet_type_enable_fpmo_flags_0 - filter bmap for each
  5503. * mode mgmt/ctrl type/subtype for fpmo mode
  5504. * dword22- b'0-31 - packet_type_enable_fpmo_flags_1 - filter bmap for each
  5505. * mode ctrl/data type/subtype for fpmo mode
  5506. * dword23- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5507. * pkt buffer each mode MGMT type/subtype
  5508. * dword24- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5509. * pkt buffer each mode MGMT type/subtype
  5510. * dword25- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5511. * pkt buffer each mode CTRL type/subtype
  5512. * dword26- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5513. * pkt buffer each mode CTRL/DATA type/subtype
  5514. * dword27- b'0-31 - packet_type_enable_data_fpmo_flags_0 - filter bmap for
  5515. * full pkt buffer each mode mgmt/ctrl type/subtype for
  5516. * fpmo mode
  5517. * dword28- b'0-31 - packet_type_enable_data_fpmo_flags_1 - filter bmap for
  5518. * full pkt buffer each mode ctrl/data type/subtype for
  5519. * fpmo mode
  5520. */
  5521. PREPACK struct htt_rx_ring_selection_cfg_t {
  5522. A_UINT32 msg_type: 8,
  5523. pdev_id: 8,
  5524. ring_id: 8,
  5525. status_swap: 1,
  5526. pkt_swap: 1,
  5527. rx_offsets_valid: 1,
  5528. drop_thresh_valid: 1,
  5529. rx_mon_global_en: 1,
  5530. packet_type_enable_data: 1,
  5531. rsvd1: 2;
  5532. A_UINT32 ring_buffer_size: 16,
  5533. config_length_mgmt:3,
  5534. config_length_ctrl:3,
  5535. config_length_data:3,
  5536. rx_hdr_len: 2,
  5537. rxpcu_filter_enable_flag:1,
  5538. rsvd2: 4;
  5539. A_UINT32 packet_type_enable_flags_0;
  5540. A_UINT32 packet_type_enable_flags_1;
  5541. A_UINT32 packet_type_enable_flags_2;
  5542. A_UINT32 packet_type_enable_flags_3;
  5543. A_UINT32 tlv_filter_in_flags;
  5544. A_UINT32 rx_packet_offset: 16,
  5545. rx_header_offset: 16;
  5546. A_UINT32 rx_mpdu_end_offset: 16,
  5547. rx_mpdu_start_offset: 16;
  5548. A_UINT32 rx_msdu_end_offset: 16,
  5549. rx_msdu_start_offset: 16;
  5550. A_UINT32 rx_attn_offset: 16,
  5551. rsvd3: 16;
  5552. A_UINT32 rx_drop_threshold: 10,
  5553. fp_ndp: 1,
  5554. mo_ndp: 1,
  5555. fp_phy_err: 1,
  5556. fp_phy_err_buf_src: 2,
  5557. fp_phy_err_buf_dest: 2,
  5558. pkt_type_enable_msdu_or_mpdu_logging:3,
  5559. dma_mpdu_mgmt: 1,
  5560. dma_mpdu_ctrl: 1,
  5561. dma_mpdu_data: 1,
  5562. word_mask_compaction_enable:1,
  5563. rbm_override_enable: 1,
  5564. rbm_override_val: 4,
  5565. rsvd4: 3;
  5566. A_UINT32 phy_err_mask;
  5567. A_UINT32 phy_err_mask_cont;
  5568. A_UINT32 rx_mpdu_start_word_mask:16,
  5569. rx_mpdu_end_word_mask: 3,
  5570. rsvd7: 13;
  5571. A_UINT32 rx_msdu_end_word_mask: 17,
  5572. rsvd5: 15;
  5573. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5574. rx_pkt_tlv_offset: 15,
  5575. rsvd6: 16;
  5576. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5577. rx_mpdu_end_word_mask_v2: 8,
  5578. rsvd8: 4;
  5579. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5580. rsvd9: 12;
  5581. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5582. rsvd10: 12;
  5583. A_UINT32 packet_type_enable_fpmo_flags0;
  5584. A_UINT32 packet_type_enable_fpmo_flags1;
  5585. A_UINT32 packet_type_enable_data_flags_0;
  5586. A_UINT32 packet_type_enable_data_flags_1;
  5587. A_UINT32 packet_type_enable_data_flags_2;
  5588. A_UINT32 packet_type_enable_data_flags_3;
  5589. A_UINT32 packet_type_enable_data_fpmo_flags0;
  5590. A_UINT32 packet_type_enable_data_fpmo_flags1;
  5591. } POSTPACK;
  5592. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5593. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5594. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5595. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5596. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5597. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5598. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5599. do { \
  5600. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5601. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5602. } while (0)
  5603. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5604. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5605. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5606. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5607. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5608. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5609. do { \
  5610. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5611. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5612. } while (0)
  5613. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5614. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5615. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5616. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5617. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5618. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5619. do { \
  5620. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5621. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5622. } while (0)
  5623. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5624. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5625. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5626. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5627. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5628. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5629. do { \
  5630. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5631. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5632. } while (0)
  5633. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5634. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5635. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5636. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5637. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5638. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5639. do { \
  5640. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5641. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5642. } while (0)
  5643. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5644. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5645. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5646. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5647. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5648. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5649. do { \
  5650. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5651. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5652. } while (0)
  5653. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5654. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5655. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5656. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5657. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5658. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5659. do { \
  5660. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5661. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5662. } while (0)
  5663. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_M 0x20000000
  5664. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S 29
  5665. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_GET(_var) \
  5666. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_M) >> \
  5667. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S)
  5668. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_SET(_var, _val) \
  5669. do { \
  5670. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA, _val); \
  5671. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S)); \
  5672. } while (0)
  5673. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5674. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5675. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5676. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5677. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5678. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5679. do { \
  5680. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5681. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5682. } while (0)
  5683. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5684. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5685. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5686. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5687. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5688. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5689. do { \
  5690. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5691. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5692. } while (0)
  5693. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5694. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5695. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5696. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5697. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5698. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5699. do { \
  5700. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5701. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5702. } while (0)
  5703. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5704. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5705. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5706. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5707. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5708. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5709. do { \
  5710. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5711. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5712. } while (0)
  5713. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5714. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5715. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5716. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5717. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5718. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5719. do { \
  5720. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5721. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5722. } while(0)
  5723. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5724. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5725. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5726. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5727. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5728. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5729. do { \
  5730. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5731. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5732. } while(0)
  5733. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5734. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5735. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5736. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5737. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5738. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5739. do { \
  5740. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5741. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5742. } while (0)
  5743. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5744. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5745. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5746. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5747. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5748. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5749. do { \
  5750. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5751. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5752. } while (0)
  5753. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5754. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5755. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5756. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5757. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5758. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5759. do { \
  5760. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5761. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5762. } while (0)
  5763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5764. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5765. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5766. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5767. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5768. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5769. do { \
  5770. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5771. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5772. } while (0)
  5773. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5774. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5775. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5776. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5777. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5778. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5779. do { \
  5780. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5781. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5782. } while (0)
  5783. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5784. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5785. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5786. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5787. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5788. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5789. do { \
  5790. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5791. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5792. } while (0)
  5793. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5794. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5795. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5796. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5797. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5798. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5799. do { \
  5800. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5801. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5802. } while (0)
  5803. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5804. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5805. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5806. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5807. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5808. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5809. do { \
  5810. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5811. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5812. } while (0)
  5813. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5814. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5815. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5816. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5817. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5818. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5819. do { \
  5820. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5821. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5822. } while (0)
  5823. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5824. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5825. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5826. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5827. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5828. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5829. do { \
  5830. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5831. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5832. } while (0)
  5833. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5834. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5835. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5836. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5837. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5838. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5839. do { \
  5840. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5841. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5842. } while (0)
  5843. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5844. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5845. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5846. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5847. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5848. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5849. do { \
  5850. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5851. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5852. } while (0)
  5853. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5854. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5855. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5856. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5857. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5858. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5859. do { \
  5860. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5861. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5862. } while (0)
  5863. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5864. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5865. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5866. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5867. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5868. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5869. do { \
  5870. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5871. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5872. } while (0)
  5873. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5874. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5875. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5876. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5877. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5878. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5879. do { \
  5880. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5881. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5882. } while (0)
  5883. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5884. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5885. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5886. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5887. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5888. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5889. do { \
  5890. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5891. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5892. } while (0)
  5893. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5894. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5895. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5896. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5897. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5898. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5899. do { \
  5900. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5901. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5902. } while (0)
  5903. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5904. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5905. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5906. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5907. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5908. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5909. do { \
  5910. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5911. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5912. } while (0)
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5916. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5917. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5919. do { \
  5920. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5921. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5922. } while (0)
  5923. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5924. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5925. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5926. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5927. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5928. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5929. do { \
  5930. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5931. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5932. } while (0)
  5933. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5934. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5935. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5936. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5937. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5938. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5939. do { \
  5940. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5941. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5942. } while (0)
  5943. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5944. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5945. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5946. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5947. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5948. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5949. do { \
  5950. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5951. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5952. } while (0)
  5953. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5954. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5955. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5956. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5957. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5958. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5959. do { \
  5960. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5961. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5962. } while (0)
  5963. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5964. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5965. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5966. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5967. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5968. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5969. do { \
  5970. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5971. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5972. } while (0)
  5973. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5974. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5975. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5976. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5977. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5978. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5979. do { \
  5980. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5981. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5982. } while (0)
  5983. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5984. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5985. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5986. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5987. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5988. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5989. do { \
  5990. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5991. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5992. } while (0)
  5993. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5994. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5995. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5996. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5997. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5998. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5999. do { \
  6000. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  6001. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  6002. } while (0)
  6003. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  6004. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  6005. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  6006. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  6007. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  6008. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6009. do { \
  6010. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  6011. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  6012. } while (0)
  6013. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  6014. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  6015. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  6016. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  6017. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  6018. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  6019. do { \
  6020. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  6021. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  6022. } while (0)
  6023. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  6024. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  6025. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  6026. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  6027. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  6028. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  6029. do { \
  6030. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  6031. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  6032. } while (0)
  6033. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  6034. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  6035. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  6036. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  6037. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  6038. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  6039. do { \
  6040. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  6041. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  6042. } while (0)
  6043. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  6044. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  6045. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  6046. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  6047. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  6048. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  6049. do { \
  6050. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  6051. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  6052. } while (0)
  6053. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  6054. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  6055. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  6056. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  6057. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  6058. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  6059. do { \
  6060. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  6061. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  6062. } while (0)
  6063. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  6064. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  6065. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  6066. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  6067. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  6068. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  6069. do { \
  6070. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  6071. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  6072. } while (0)
  6073. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  6074. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  6075. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  6076. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  6077. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  6078. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  6079. do { \
  6080. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  6081. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  6082. } while (0)
  6083. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  6084. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  6085. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  6086. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  6087. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  6088. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  6089. do { \
  6090. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  6091. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  6092. } while (0)
  6093. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  6094. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  6095. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  6096. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  6097. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  6098. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  6099. do { \
  6100. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  6101. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  6102. } while (0)
  6103. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  6104. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  6105. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  6106. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  6107. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  6108. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  6109. do { \
  6110. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  6111. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  6112. } while (0)
  6113. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_M 0xffffffff
  6114. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S 0
  6115. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_GET(_var) \
  6116. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_M) >> \
  6117. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S)
  6118. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_SET(_var, _val) \
  6119. do { \
  6120. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0, _val); \
  6121. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S)); \
  6122. } while (0)
  6123. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_M 0xffffffff
  6124. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S 0
  6125. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_GET(_var) \
  6126. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_M) >> \
  6127. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S)
  6128. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_SET(_var, _val) \
  6129. do { \
  6130. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1, _val); \
  6131. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S)); \
  6132. } while (0)
  6133. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_M 0xffffffff
  6134. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S 0
  6135. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_GET(_var) \
  6136. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_M) >> \
  6137. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S)
  6138. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_SET(_var, _val) \
  6139. do { \
  6140. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2, _val); \
  6141. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S)); \
  6142. } while (0)
  6143. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_M 0xffffffff
  6144. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S 0
  6145. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_GET(_var) \
  6146. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_M) >> \
  6147. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S)
  6148. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_SET(_var, _val) \
  6149. do { \
  6150. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3, _val); \
  6151. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S)); \
  6152. } while (0)
  6153. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_M 0xFFFFFFFF
  6154. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S 0
  6155. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_GET(_var) \
  6156. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_M)>> \
  6157. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S)
  6158. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_SET(_var, _val) \
  6159. do { \
  6160. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0, _val); \
  6161. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S)); \
  6162. } while (0)
  6163. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_M 0xFFFFFFFF
  6164. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S 0
  6165. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_GET(_var) \
  6166. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_M)>> \
  6167. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S)
  6168. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_SET(_var, _val) \
  6169. do { \
  6170. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1, _val); \
  6171. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S)); \
  6172. } while (0)
  6173. /*
  6174. * Subtype based MGMT frames enable bits.
  6175. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  6176. */
  6177. /* association request */
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  6184. /* association response */
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  6191. /* Reassociation request */
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  6195. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  6198. /* Reassociation response */
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  6202. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  6205. /* Probe request */
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  6209. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  6212. /* Probe response */
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  6216. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  6219. /* Timing Advertisement */
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  6223. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  6226. /* Reserved */
  6227. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  6228. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  6229. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  6230. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6233. /* Beacon */
  6234. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6237. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6240. /* ATIM */
  6241. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6242. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6244. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6247. /* Disassociation */
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6251. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6254. /* Authentication */
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6258. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6261. /* Deauthentication */
  6262. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6265. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6268. /* Action */
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6272. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6273. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6274. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6275. /* Action No Ack */
  6276. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6277. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6278. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6279. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6280. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6281. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6282. /* Reserved */
  6283. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6284. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6285. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6286. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6287. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6288. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6289. /*
  6290. * Subtype based CTRL frames enable bits.
  6291. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6292. */
  6293. /* Reserved */
  6294. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6295. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6296. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6297. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6298. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6299. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6300. /* Reserved */
  6301. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6302. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6303. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6304. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6305. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6306. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6307. /* Reserved */
  6308. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6309. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6310. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6311. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6312. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6313. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6314. /* Reserved */
  6315. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6316. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6317. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6318. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6319. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6320. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6321. /* Reserved */
  6322. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6323. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6324. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6325. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6326. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6327. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6328. /* Reserved */
  6329. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6330. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6331. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6332. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6333. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6334. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6335. /* Reserved */
  6336. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6337. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6338. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6339. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6340. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6341. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6342. /* Control Wrapper */
  6343. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6344. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6345. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6346. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6347. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6348. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6349. /* Block Ack Request */
  6350. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6351. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6352. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6353. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6354. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6355. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6356. /* Block Ack*/
  6357. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6358. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6359. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6360. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6361. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6362. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6363. /* PS-POLL */
  6364. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6365. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6366. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6367. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6368. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6369. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6370. /* RTS */
  6371. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6372. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6373. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6374. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6375. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6376. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6377. /* CTS */
  6378. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6379. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6380. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6381. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6382. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6383. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6384. /* ACK */
  6385. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6386. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6387. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6388. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6389. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6390. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6391. /* CF-END */
  6392. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6393. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6394. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6395. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6396. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6397. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6398. /* CF-END + CF-ACK */
  6399. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6400. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6401. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6402. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6403. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6404. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6405. /* Multicast data */
  6406. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6407. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6408. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6409. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6410. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6411. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6412. /* Unicast data */
  6413. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6414. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6415. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6416. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6417. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6418. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6419. /* NULL data */
  6420. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6421. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6422. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6423. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6424. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6425. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6426. /* FPMO mode flags */
  6427. /* MGMT */
  6428. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6429. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6430. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6431. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6432. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6433. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6434. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6435. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6436. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6437. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6438. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6439. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6440. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6441. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6442. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6443. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6444. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6445. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6446. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6447. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6448. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6449. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6450. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6451. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6452. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6453. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6454. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6455. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6456. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6457. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6458. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6459. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6460. /* CTRL */
  6461. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6462. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6463. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6464. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6465. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6466. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6467. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6468. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6469. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6470. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6471. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6472. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6473. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6474. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6475. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6476. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6477. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6478. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6479. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6480. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6481. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6482. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6483. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6484. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6485. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6486. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6487. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6488. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6489. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6490. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6491. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6492. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6493. /* DATA */
  6494. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6495. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6496. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6497. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6498. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6499. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6500. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6501. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6502. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6503. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6504. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6505. do { \
  6506. HTT_CHECK_SET_VAL(httsym, value); \
  6507. (word) |= (value) << httsym##_S; \
  6508. } while (0)
  6509. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6510. (((word) & httsym##_M) >> httsym##_S)
  6511. #define htt_rx_ring_pkt_enable_subtype_set( \
  6512. word, flag, mode, type, subtype, val) \
  6513. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6514. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6515. #define htt_rx_ring_pkt_enable_subtype_get( \
  6516. word, flag, mode, type, subtype) \
  6517. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6518. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6519. /* Definition to filter in TLVs */
  6520. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6521. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6522. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6523. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6524. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6525. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6526. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6527. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6528. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6529. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6530. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6531. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6532. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6533. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6534. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6535. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6536. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6537. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6538. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6539. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6540. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6541. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6542. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6543. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6544. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6545. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6546. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6547. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6548. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6549. do { \
  6550. HTT_CHECK_SET_VAL(httsym, enable); \
  6551. (word) |= (enable) << httsym##_S; \
  6552. } while (0)
  6553. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6554. (((word) & httsym##_M) >> httsym##_S)
  6555. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6556. HTT_RX_RING_TLV_ENABLE_SET( \
  6557. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6558. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6559. HTT_RX_RING_TLV_ENABLE_GET( \
  6560. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6561. /**
  6562. * @brief host -> target TX monitor config message
  6563. *
  6564. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6565. *
  6566. * @details
  6567. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6568. * configure RXDMA rings.
  6569. * The configuration is per ring based and includes both packet types
  6570. * and PPDU/MPDU TLVs.
  6571. *
  6572. * The message would appear as follows:
  6573. *
  6574. * |31 28|27|26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6575. * |-----+--+--+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6576. * |rsvd1|MF|TM|PS|SS| ring_id | pdev_id | msg_type |
  6577. * |--------------+--------+--------+-----+------------------------------------|
  6578. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6579. * |-----------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6580. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6581. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6582. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6583. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6584. * |---------------------------------------------------------------------------|
  6585. * | tlv_filter_mask_in0 |
  6586. * |---------------------------------------------------------------------------|
  6587. * | tlv_filter_mask_in1 |
  6588. * |---------------------------------------------------------------------------|
  6589. * | tlv_filter_mask_in2 |
  6590. * |---------------------------------------------------------------------------|
  6591. * | tlv_filter_mask_in3 |
  6592. * |--------------------+-----------------+---------------------+--------------|
  6593. * | tx_msdu_start_wm | tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6594. * |---------------------------------------------------------------------------|
  6595. * | pcu_ppdu_setup_word_mask |
  6596. * |-----------------------+--+--+--+-----+---------------------+--------------|
  6597. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6598. * |---------------------------------------------------------------------------|
  6599. *
  6600. * Where:
  6601. * MF = MAC address filtering enable
  6602. * TM = tx monitor global enable
  6603. * PS = pkt_swap
  6604. * SS = status_swap
  6605. * The message is interpreted as follows:
  6606. * dword0 - b'0:7 - msg_type: This will be set to
  6607. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6608. * b'8:15 - pdev_id:
  6609. * 0 (for rings at SOC level),
  6610. * 1/2/3 mac id (for rings at LMAC level)
  6611. * b'16:23 - ring_id : Identify the ring to configure.
  6612. * More details can be got from enum htt_srng_ring_id
  6613. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6614. * BUF_RING_CFG_0 defs within HW .h files,
  6615. * e.g. wmac_top_reg_seq_hwioreg.h
  6616. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6617. * BUF_RING_CFG_0 defs within HW .h files,
  6618. * e.g. wmac_top_reg_seq_hwioreg.h
  6619. * b'26 - tx_mon_global_en: Enable/Disable global register
  6620. * configuration in Tx monitor module.
  6621. * b'27 - mac_addr_filter_en:
  6622. * Enable/Disable Mac Address based filter.
  6623. * b'28:31 - rsvd1: reserved for future use
  6624. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6625. * in byte units.
  6626. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6627. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6628. * 64, 128, 256.
  6629. * If all 3 bits are set config length is > 256.
  6630. * if val is '0', then ignore this field.
  6631. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6632. * 64, 128, 256.
  6633. * If all 3 bits are set config length is > 256.
  6634. * if val is '0', then ignore this field.
  6635. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6636. * 64, 128, 256.
  6637. * If all 3 bits are set config length is > 256.
  6638. * If val is '0', then ignore this field.
  6639. * - b'25:31 - rsvd2: Reserved for future use
  6640. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6641. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6642. * If packet_type_enable_flags is '1' for MGMT type,
  6643. * monitor will ignore this bit and allow this TLV.
  6644. * If packet_type_enable_flags is '0' for MGMT type,
  6645. * monitor will use this bit to enable/disable logging
  6646. * of this TLV.
  6647. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6648. * If packet_type_enable_flags is '1' for CTRL type,
  6649. * monitor will ignore this bit and allow this TLV.
  6650. * If packet_type_enable_flags is '0' for CTRL type,
  6651. * monitor will use this bit to enable/disable logging
  6652. * of this TLV.
  6653. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6654. * If packet_type_enable_flags is '1' for DATA type,
  6655. * monitor will ignore this bit and allow this TLV.
  6656. * If packet_type_enable_flags is '0' for DATA type,
  6657. * monitor will use this bit to enable/disable logging
  6658. * of this TLV.
  6659. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6660. * If packet_type_enable_flags is '1' for MGMT type,
  6661. * monitor will ignore this bit and allow this TLV.
  6662. * If packet_type_enable_flags is '0' for MGMT type,
  6663. * monitor will use this bit to enable/disable logging
  6664. * of this TLV.
  6665. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6666. * If packet_type_enable_flags is '1' for CTRL type,
  6667. * monitor will ignore this bit and allow this TLV.
  6668. * If packet_type_enable_flags is '0' for CTRL type,
  6669. * monitor will use this bit to enable/disable logging
  6670. * of this TLV.
  6671. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6672. * If packet_type_enable_flags is '1' for DATA type,
  6673. * monitor will ignore this bit and allow this TLV.
  6674. * If packet_type_enable_flags is '0' for DATA type,
  6675. * monitor will use this bit to enable/disable logging
  6676. * of this TLV.
  6677. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6678. * If packet_type_enable_flags is '1' for MGMT type,
  6679. * monitor will ignore this bit and allow this TLV.
  6680. * If packet_type_enable_flags is '0' for MGMT type,
  6681. * monitor will use this bit to enable/disable logging
  6682. * of this TLV.
  6683. * If filter_in_TX_MPDU_START = 1 it is recommended
  6684. * to set this bit.
  6685. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6686. * If packet_type_enable_flags is '1' for CTRL type,
  6687. * monitor will ignore this bit and allow this TLV.
  6688. * If packet_type_enable_flags is '0' for CTRL type,
  6689. * monitor will use this bit to enable/disable logging
  6690. * of this TLV.
  6691. * If filter_in_TX_MPDU_START = 1 it is recommended
  6692. * to set this bit.
  6693. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6694. * If packet_type_enable_flags is '1' for DATA type,
  6695. * monitor will ignore this bit and allow this TLV.
  6696. * If packet_type_enable_flags is '0' for DATA type,
  6697. * monitor will use this bit to enable/disable logging
  6698. * of this TLV.
  6699. * If filter_in_TX_MPDU_START = 1 it is recommended
  6700. * to set this bit.
  6701. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6702. * If packet_type_enable_flags is '1' for MGMT type,
  6703. * monitor will ignore this bit and allow this TLV.
  6704. * If packet_type_enable_flags is '0' for MGMT type,
  6705. * monitor will use this bit to enable/disable logging
  6706. * of this TLV.
  6707. * If filter_in_TX_MSDU_START = 1 it is recommended
  6708. * to set this bit.
  6709. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6710. * If packet_type_enable_flags is '1' for CTRL type,
  6711. * monitor will ignore this bit and allow this TLV.
  6712. * If packet_type_enable_flags is '0' for CTRL type,
  6713. * monitor will use this bit to enable/disable logging
  6714. * of this TLV.
  6715. * If filter_in_TX_MSDU_START = 1 it is recommended
  6716. * to set this bit.
  6717. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6718. * If packet_type_enable_flags is '1' for DATA type,
  6719. * monitor will ignore this bit and allow this TLV.
  6720. * If packet_type_enable_flags is '0' for DATA type,
  6721. * monitor will use this bit to enable/disable logging
  6722. * of this TLV.
  6723. * If filter_in_TX_MSDU_START = 1 it is recommended
  6724. * to set this bit.
  6725. * b'15:31 - rsvd3: Reserved for future use
  6726. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6727. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6728. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6729. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6730. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6731. * - b'8:15 - tx_peer_entry_word_mask:
  6732. * - b'16:23 - tx_queue_ext_word_mask:
  6733. * - b'24:31 - tx_msdu_start_word_mask:
  6734. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6735. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6736. * - b'8:15 - rxpcu_user_setup_word_mask:
  6737. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6738. * MGMT, CTRL, DATA
  6739. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6740. * 0 -> MSDU level logging is enabled
  6741. * (valid only if bit is set in
  6742. * pkt_type_enable_msdu_or_mpdu_logging)
  6743. * 1 -> MPDU level logging is enabled
  6744. * (valid only if bit is set in
  6745. * pkt_type_enable_msdu_or_mpdu_logging)
  6746. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6747. * 0 -> MSDU level logging is enabled
  6748. * (valid only if bit is set in
  6749. * pkt_type_enable_msdu_or_mpdu_logging)
  6750. * 1 -> MPDU level logging is enabled
  6751. * (valid only if bit is set in
  6752. * pkt_type_enable_msdu_or_mpdu_logging)
  6753. * - b'21 - dma_mpdu_data(D) : For DATA
  6754. * 0 -> MSDU level logging is enabled
  6755. * (valid only if bit is set in
  6756. * pkt_type_enable_msdu_or_mpdu_logging)
  6757. * 1 -> MPDU level logging is enabled
  6758. * (valid only if bit is set in
  6759. * pkt_type_enable_msdu_or_mpdu_logging)
  6760. * - b'22:31 - rsvd4 for future use
  6761. */
  6762. PREPACK struct htt_tx_monitor_cfg_t {
  6763. A_UINT32 msg_type: 8,
  6764. pdev_id: 8,
  6765. ring_id: 8,
  6766. status_swap: 1,
  6767. pkt_swap: 1,
  6768. tx_mon_global_en: 1,
  6769. mac_addr_filter_en: 1,
  6770. rsvd1: 4;
  6771. A_UINT32 ring_buffer_size: 16,
  6772. config_length_mgmt: 3,
  6773. config_length_ctrl: 3,
  6774. config_length_data: 3,
  6775. rsvd2: 7;
  6776. A_UINT32 pkt_type_enable_flags: 3,
  6777. filter_in_tx_mpdu_start_mgmt: 1,
  6778. filter_in_tx_mpdu_start_ctrl: 1,
  6779. filter_in_tx_mpdu_start_data: 1,
  6780. filter_in_tx_msdu_start_mgmt: 1,
  6781. filter_in_tx_msdu_start_ctrl: 1,
  6782. filter_in_tx_msdu_start_data: 1,
  6783. filter_in_tx_mpdu_end_mgmt: 1,
  6784. filter_in_tx_mpdu_end_ctrl: 1,
  6785. filter_in_tx_mpdu_end_data: 1,
  6786. filter_in_tx_msdu_end_mgmt: 1,
  6787. filter_in_tx_msdu_end_ctrl: 1,
  6788. filter_in_tx_msdu_end_data: 1,
  6789. word_mask_compaction_enable: 1,
  6790. rsvd3: 16;
  6791. A_UINT32 tlv_filter_mask_in0;
  6792. A_UINT32 tlv_filter_mask_in1;
  6793. A_UINT32 tlv_filter_mask_in2;
  6794. A_UINT32 tlv_filter_mask_in3;
  6795. A_UINT32 tx_fes_setup_word_mask: 8,
  6796. tx_peer_entry_word_mask: 8,
  6797. tx_queue_ext_word_mask: 8,
  6798. tx_msdu_start_word_mask: 8;
  6799. A_UINT32 pcu_ppdu_setup_word_mask;
  6800. A_UINT32 tx_mpdu_start_word_mask: 8,
  6801. rxpcu_user_setup_word_mask: 8,
  6802. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6803. dma_mpdu_mgmt: 1,
  6804. dma_mpdu_ctrl: 1,
  6805. dma_mpdu_data: 1,
  6806. rsvd4: 10;
  6807. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6808. tx_peer_entry_v2_word_mask: 12,
  6809. rsvd5: 8;
  6810. A_UINT32 fes_status_end_word_mask: 16,
  6811. response_end_status_word_mask: 16;
  6812. A_UINT32 fes_status_prot_word_mask: 11,
  6813. rsvd6: 21;
  6814. } POSTPACK;
  6815. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6816. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6817. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6818. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6819. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6820. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6821. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6822. do { \
  6823. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6824. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6825. } while (0)
  6826. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6827. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6828. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6829. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6830. HTT_TX_MONITOR_CFG_RING_ID_S)
  6831. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6832. do { \
  6833. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6834. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6835. } while (0)
  6836. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6837. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6838. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6839. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6840. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6841. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6842. do { \
  6843. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6844. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6845. } while (0)
  6846. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6847. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6848. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6849. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6850. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6851. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6852. do { \
  6853. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6854. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6855. } while (0)
  6856. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6857. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6858. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6859. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6860. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6861. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6862. do { \
  6863. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6864. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6865. } while (0)
  6866. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_M 0x08000000
  6867. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S 27
  6868. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_GET(_var) \
  6869. (((_var) & HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_M) >> \
  6870. HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S)
  6871. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_SET(_var, _val) \
  6872. do { \
  6873. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN, _val); \
  6874. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S)); \
  6875. } while (0)
  6876. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6877. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6878. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6879. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6880. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6881. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6882. do { \
  6883. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6884. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6885. } while (0)
  6886. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6887. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6888. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6889. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6890. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6891. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6892. do { \
  6893. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6894. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6895. } while (0)
  6896. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6897. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6898. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6899. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6900. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6901. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6902. do { \
  6903. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6904. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6905. } while (0)
  6906. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6907. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6908. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6909. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6910. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6911. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6912. do { \
  6913. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6914. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6915. } while (0)
  6916. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6917. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6918. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6919. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6920. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6921. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6922. do { \
  6923. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6924. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6925. } while (0)
  6926. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6927. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6928. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6929. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6930. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6931. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6932. do { \
  6933. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6934. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6935. } while (0)
  6936. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6937. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6938. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6939. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6940. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6941. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6942. do { \
  6943. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6944. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6945. } while (0)
  6946. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6947. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6948. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6949. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6950. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6951. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6952. do { \
  6953. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6954. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6955. } while (0)
  6956. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6957. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6958. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6959. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6960. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6961. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6962. do { \
  6963. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6964. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6965. } while (0)
  6966. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6967. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6968. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6969. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6970. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6971. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6972. do { \
  6973. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6974. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6975. } while (0)
  6976. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6977. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6978. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6979. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6980. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6981. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6982. do { \
  6983. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6984. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6985. } while (0)
  6986. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6987. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6988. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6989. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6990. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6991. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6992. do { \
  6993. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6994. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6995. } while (0)
  6996. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6997. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6998. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6999. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  7000. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  7001. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  7002. do { \
  7003. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  7004. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  7005. } while (0)
  7006. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  7007. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  7008. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  7009. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  7010. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  7011. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  7012. do { \
  7013. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  7014. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  7015. } while (0)
  7016. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  7017. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  7018. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  7019. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  7020. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  7021. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  7022. do { \
  7023. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  7024. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  7025. } while (0)
  7026. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  7027. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  7028. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  7029. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  7030. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  7031. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  7032. do { \
  7033. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  7034. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  7035. } while (0)
  7036. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  7037. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  7038. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  7039. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  7040. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  7041. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  7042. do { \
  7043. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  7044. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  7045. } while (0)
  7046. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  7047. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  7048. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  7049. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  7050. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  7051. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  7052. do { \
  7053. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  7054. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  7055. } while (0)
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  7059. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  7060. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  7062. do { \
  7063. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  7064. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  7065. } while (0)
  7066. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  7067. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  7068. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  7069. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  7070. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  7071. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  7072. do { \
  7073. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  7074. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  7075. } while (0)
  7076. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  7077. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  7078. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  7079. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  7080. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  7081. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  7082. do { \
  7083. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  7084. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  7085. } while (0)
  7086. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  7087. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  7088. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  7089. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  7090. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  7091. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  7092. do { \
  7093. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  7094. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  7095. } while (0)
  7096. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  7097. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  7098. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  7099. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  7100. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  7101. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  7102. do { \
  7103. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  7104. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  7105. } while (0)
  7106. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  7107. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  7108. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  7109. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  7110. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  7111. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  7112. do { \
  7113. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  7114. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  7115. } while (0)
  7116. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  7117. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  7118. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  7119. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  7120. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  7121. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  7122. do { \
  7123. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  7124. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  7125. } while (0)
  7126. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  7127. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  7128. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  7129. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  7130. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  7131. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  7132. do { \
  7133. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  7134. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  7135. } while (0)
  7136. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  7137. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  7138. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  7139. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  7140. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  7141. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  7142. do { \
  7143. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  7144. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  7145. } while (0)
  7146. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  7147. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  7148. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  7149. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  7150. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  7151. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  7152. do { \
  7153. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  7154. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  7155. } while (0)
  7156. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  7157. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  7158. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  7159. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  7160. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  7161. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  7162. do { \
  7163. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  7164. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  7165. } while (0)
  7166. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  7167. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  7168. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  7169. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  7170. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  7171. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  7172. do { \
  7173. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  7174. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  7175. } while (0)
  7176. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  7177. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  7178. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  7179. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  7180. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  7181. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  7182. do { \
  7183. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  7184. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  7185. } while (0)
  7186. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  7187. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  7188. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  7189. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  7190. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  7191. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  7192. do { \
  7193. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  7194. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  7195. } while (0)
  7196. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  7197. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  7198. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  7199. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  7200. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  7201. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  7202. do { \
  7203. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  7204. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  7205. } while (0)
  7206. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  7207. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  7208. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  7209. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  7210. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  7211. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  7212. do { \
  7213. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  7214. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  7215. } while (0)
  7216. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  7217. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  7218. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  7219. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  7220. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  7221. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  7222. do { \
  7223. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  7224. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  7225. } while (0)
  7226. /*
  7227. * pkt_type_enable_flags
  7228. */
  7229. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  7230. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  7231. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  7232. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  7233. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  7234. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  7235. /*
  7236. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  7237. */
  7238. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  7239. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  7240. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  7241. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  7242. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  7243. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  7244. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  7245. do { \
  7246. HTT_CHECK_SET_VAL(httsym, value); \
  7247. (word) |= (value) << httsym##_S; \
  7248. } while (0)
  7249. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7250. (((word) & httsym##_M) >> httsym##_S)
  7251. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7252. * type -> MGMT, CTRL, DATA*/
  7253. #define htt_tx_ring_pkt_type_set( \
  7254. word, mode, type, val) \
  7255. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7256. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7257. #define htt_tx_ring_pkt_type_get( \
  7258. word, mode, type) \
  7259. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7260. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7261. /* Definition to filter in TLVs */
  7262. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7263. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7264. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7265. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7266. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7267. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7268. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7269. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7270. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7271. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7272. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7273. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7274. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7275. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7276. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7277. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7278. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7279. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7280. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7281. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7282. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7283. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7284. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7285. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7286. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7287. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7288. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7289. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7290. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7291. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7292. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7293. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7294. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7295. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7296. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7297. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7298. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7299. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7300. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7301. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7302. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7303. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7304. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7305. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7306. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7307. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7308. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7309. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7310. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7311. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7312. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7313. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7314. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7315. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7316. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7317. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7318. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7319. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7320. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7321. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7322. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7323. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7324. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7325. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7326. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7327. do { \
  7328. HTT_CHECK_SET_VAL(httsym, enable); \
  7329. (word) |= (enable) << httsym##_S; \
  7330. } while (0)
  7331. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7332. (((word) & httsym##_M) >> httsym##_S)
  7333. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7334. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7335. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7336. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7337. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7338. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7339. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7340. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7341. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7342. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7343. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7344. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7345. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7346. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7347. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7348. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7349. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7350. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7351. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7352. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7353. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7354. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7355. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7356. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7357. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7358. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7359. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7360. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7361. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7362. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7363. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7364. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7365. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7366. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7367. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7368. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7369. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7370. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7371. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7372. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7373. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7374. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7375. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7376. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7377. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7378. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7379. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7380. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7381. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7382. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7383. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7384. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7385. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7386. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7387. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7388. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7389. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7390. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7391. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7392. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7393. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7394. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7395. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7396. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7397. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7398. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7399. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7400. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7401. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7402. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7403. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7404. do { \
  7405. HTT_CHECK_SET_VAL(httsym, enable); \
  7406. (word) |= (enable) << httsym##_S; \
  7407. } while (0)
  7408. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7409. (((word) & httsym##_M) >> httsym##_S)
  7410. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7411. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7412. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7413. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7414. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7415. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7416. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7417. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7418. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7419. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7420. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7421. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7422. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7423. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7424. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7425. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7426. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7427. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7428. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7429. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7430. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7431. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7432. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7433. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7434. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7435. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7436. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7437. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7438. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7439. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7440. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7441. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7442. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7443. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7444. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7445. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7446. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7447. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7448. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7449. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7450. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7451. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7452. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7453. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7454. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7455. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7456. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7457. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7458. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7459. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7460. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7461. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7462. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7463. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7464. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7465. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7466. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7467. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7468. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7469. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7470. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7471. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7472. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7473. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7474. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7475. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7476. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7477. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7478. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7479. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7480. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7481. do { \
  7482. HTT_CHECK_SET_VAL(httsym, enable); \
  7483. (word) |= (enable) << httsym##_S; \
  7484. } while (0)
  7485. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7486. (((word) & httsym##_M) >> httsym##_S)
  7487. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7488. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7489. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7490. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7491. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7492. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7493. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7494. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7495. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7496. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7497. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7498. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7499. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7500. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7501. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7502. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7503. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7504. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7505. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7506. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7507. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7508. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7509. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7510. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7511. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7512. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7513. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7514. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7515. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7516. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7517. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7518. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7519. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7520. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7521. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7522. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7523. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7524. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7525. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7526. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7527. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7528. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7529. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7530. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7531. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7532. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7533. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7534. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7535. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7536. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7537. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7538. do { \
  7539. HTT_CHECK_SET_VAL(httsym, enable); \
  7540. (word) |= (enable) << httsym##_S; \
  7541. } while (0)
  7542. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7543. (((word) & httsym##_M) >> httsym##_S)
  7544. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7545. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7546. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7547. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7548. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7549. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7550. /**
  7551. * @brief host --> target Receive Flow Steering configuration message definition
  7552. *
  7553. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7554. *
  7555. * host --> target Receive Flow Steering configuration message definition.
  7556. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7557. * The reason for this is we want RFS to be configured and ready before MAC
  7558. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7559. *
  7560. * |31 24|23 16|15 9|8|7 0|
  7561. * |----------------+----------------+----------------+----------------|
  7562. * | reserved |E| msg type |
  7563. * |-------------------------------------------------------------------|
  7564. * Where E = RFS enable flag
  7565. *
  7566. * The RFS_CONFIG message consists of a single 4-byte word.
  7567. *
  7568. * Header fields:
  7569. * - MSG_TYPE
  7570. * Bits 7:0
  7571. * Purpose: identifies this as a RFS config msg
  7572. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7573. * - RFS_CONFIG
  7574. * Bit 8
  7575. * Purpose: Tells target whether to enable (1) or disable (0)
  7576. * flow steering feature when sending rx indication messages to host
  7577. */
  7578. #define HTT_H2T_RFS_CONFIG_M 0x100
  7579. #define HTT_H2T_RFS_CONFIG_S 8
  7580. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7581. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7582. HTT_H2T_RFS_CONFIG_S)
  7583. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7584. do { \
  7585. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7586. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7587. } while (0)
  7588. #define HTT_RFS_CFG_REQ_BYTES 4
  7589. /**
  7590. * @brief host -> target FW extended statistics request
  7591. *
  7592. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7593. *
  7594. * @details
  7595. * The following field definitions describe the format of the HTT host
  7596. * to target FW extended stats retrieve message.
  7597. * The message specifies the type of stats the host wants to retrieve.
  7598. *
  7599. * |31 24|23 16|15 8|7 0|
  7600. * |-----------------------------------------------------------|
  7601. * | reserved | stats type | pdev_mask | msg type |
  7602. * |-----------------------------------------------------------|
  7603. * | config param [0] |
  7604. * |-----------------------------------------------------------|
  7605. * | config param [1] |
  7606. * |-----------------------------------------------------------|
  7607. * | config param [2] |
  7608. * |-----------------------------------------------------------|
  7609. * | config param [3] |
  7610. * |-----------------------------------------------------------|
  7611. * | reserved |
  7612. * |-----------------------------------------------------------|
  7613. * | cookie LSBs |
  7614. * |-----------------------------------------------------------|
  7615. * | cookie MSBs |
  7616. * |-----------------------------------------------------------|
  7617. * Header fields:
  7618. * - MSG_TYPE
  7619. * Bits 7:0
  7620. * Purpose: identifies this is a extended stats upload request message
  7621. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7622. * - PDEV_MASK
  7623. * Bits 8:15
  7624. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7625. * Value: This is a overloaded field, refer to usage and interpretation of
  7626. * PDEV in interface document.
  7627. * Bit 8 : Reserved for SOC stats
  7628. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7629. * Indicates MACID_MASK in DBS
  7630. * - STATS_TYPE
  7631. * Bits 23:16
  7632. * Purpose: identifies which FW statistics to upload
  7633. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7634. * - Reserved
  7635. * Bits 31:24
  7636. * - CONFIG_PARAM [0]
  7637. * Bits 31:0
  7638. * Purpose: give an opaque configuration value to the specified stats type
  7639. * Value: stats-type specific configuration value
  7640. * Refer to htt_stats.h for interpretation for each stats sub_type
  7641. * - CONFIG_PARAM [1]
  7642. * Bits 31:0
  7643. * Purpose: give an opaque configuration value to the specified stats type
  7644. * Value: stats-type specific configuration value
  7645. * Refer to htt_stats.h for interpretation for each stats sub_type
  7646. * - CONFIG_PARAM [2]
  7647. * Bits 31:0
  7648. * Purpose: give an opaque configuration value to the specified stats type
  7649. * Value: stats-type specific configuration value
  7650. * Refer to htt_stats.h for interpretation for each stats sub_type
  7651. * - CONFIG_PARAM [3]
  7652. * Bits 31:0
  7653. * Purpose: give an opaque configuration value to the specified stats type
  7654. * Value: stats-type specific configuration value
  7655. * Refer to htt_stats.h for interpretation for each stats sub_type
  7656. * - Reserved [31:0] for future use.
  7657. * - COOKIE_LSBS
  7658. * Bits 31:0
  7659. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7660. * message with its preceding host->target stats request message.
  7661. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7662. * - COOKIE_MSBS
  7663. * Bits 31:0
  7664. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7665. * message with its preceding host->target stats request message.
  7666. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7667. */
  7668. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7669. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7670. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7671. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7672. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7673. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7674. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7675. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7676. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7677. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7678. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7679. do { \
  7680. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7681. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7682. } while (0)
  7683. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7684. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7685. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7686. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7687. do { \
  7688. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7689. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7690. } while (0)
  7691. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7692. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7693. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7694. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7695. do { \
  7696. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7697. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7698. } while (0)
  7699. /**
  7700. * @brief host -> target FW streaming statistics request
  7701. *
  7702. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7703. *
  7704. * @details
  7705. * The following field definitions describe the format of the HTT host
  7706. * to target message that requests the target to start or stop producing
  7707. * ongoing stats of the specified type.
  7708. *
  7709. * |31|30 |23 16|15 8|7 0|
  7710. * |-----------------------------------------------------------|
  7711. * |EN| reserved | stats type | reserved | msg type |
  7712. * |-----------------------------------------------------------|
  7713. * | config param [0] |
  7714. * |-----------------------------------------------------------|
  7715. * | config param [1] |
  7716. * |-----------------------------------------------------------|
  7717. * | config param [2] |
  7718. * |-----------------------------------------------------------|
  7719. * | config param [3] |
  7720. * |-----------------------------------------------------------|
  7721. * Where:
  7722. * - EN is an enable/disable flag
  7723. * Header fields:
  7724. * - MSG_TYPE
  7725. * Bits 7:0
  7726. * Purpose: identifies this is a streaming stats upload request message
  7727. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7728. * - STATS_TYPE
  7729. * Bits 23:16
  7730. * Purpose: identifies which FW statistics to upload
  7731. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7732. * Only the htt_dbg_ext_stats_type values identified as streaming
  7733. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7734. * - ENABLE
  7735. * Bit 31
  7736. * Purpose: enable/disable the target's ongoing stats of the specified type
  7737. * Value:
  7738. * 0 - disable ongoing production of the specified stats type
  7739. * 1 - enable ongoing production of the specified stats type
  7740. * - CONFIG_PARAM [0]
  7741. * Bits 31:0
  7742. * Purpose: give an opaque configuration value to the specified stats type
  7743. * Value: stats-type specific configuration value
  7744. * Refer to htt_stats.h for interpretation for each stats sub_type
  7745. * - CONFIG_PARAM [1]
  7746. * Bits 31:0
  7747. * Purpose: give an opaque configuration value to the specified stats type
  7748. * Value: stats-type specific configuration value
  7749. * Refer to htt_stats.h for interpretation for each stats sub_type
  7750. * - CONFIG_PARAM [2]
  7751. * Bits 31:0
  7752. * Purpose: give an opaque configuration value to the specified stats type
  7753. * Value: stats-type specific configuration value
  7754. * Refer to htt_stats.h for interpretation for each stats sub_type
  7755. * - CONFIG_PARAM [3]
  7756. * Bits 31:0
  7757. * Purpose: give an opaque configuration value to the specified stats type
  7758. * Value: stats-type specific configuration value
  7759. * Refer to htt_stats.h for interpretation for each stats sub_type
  7760. */
  7761. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7762. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7763. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7764. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7765. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7766. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7767. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7768. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7769. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7770. do { \
  7771. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7772. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7773. } while (0)
  7774. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7775. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7776. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7777. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7778. do { \
  7779. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7780. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7781. } while (0)
  7782. /**
  7783. * @brief host -> target FW PPDU_STATS request message
  7784. *
  7785. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7786. *
  7787. * @details
  7788. * The following field definitions describe the format of the HTT host
  7789. * to target FW for PPDU_STATS_CFG msg.
  7790. * The message allows the host to configure the PPDU_STATS_IND messages
  7791. * produced by the target.
  7792. *
  7793. * |31 24|23 16|15 8|7 0|
  7794. * |-----------------------------------------------------------|
  7795. * | REQ bit mask | pdev_mask | msg type |
  7796. * |-----------------------------------------------------------|
  7797. * Header fields:
  7798. * - MSG_TYPE
  7799. * Bits 7:0
  7800. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7801. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7802. * - PDEV_MASK
  7803. * Bits 8:15
  7804. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7805. * Value: This is a overloaded field, refer to usage and interpretation of
  7806. * PDEV in interface document.
  7807. * Bit 8 : Reserved for SOC stats
  7808. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7809. * Indicates MACID_MASK in DBS
  7810. * - REQ_TLV_BIT_MASK
  7811. * Bits 16:31
  7812. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7813. * needs to be included in the target's PPDU_STATS_IND messages.
  7814. * Value: refer htt_ppdu_stats_tlv_tag_t
  7815. *
  7816. */
  7817. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7818. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7819. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7820. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7821. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7822. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7823. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7824. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7825. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7826. do { \
  7827. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7828. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7829. } while (0)
  7830. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7831. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7832. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7833. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7834. do { \
  7835. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7836. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7837. } while (0)
  7838. /**
  7839. * @brief Host-->target HTT RX FSE setup message
  7840. *
  7841. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7842. *
  7843. * @details
  7844. * Through this message, the host will provide details of the flow tables
  7845. * in host DDR along with hash keys.
  7846. * This message can be sent per SOC or per PDEV, which is differentiated
  7847. * by pdev id values.
  7848. * The host will allocate flow search table and sends table size,
  7849. * physical DMA address of flow table, and hash keys to firmware to
  7850. * program into the RXOLE FSE HW block.
  7851. *
  7852. * The following field definitions describe the format of the RX FSE setup
  7853. * message sent from the host to target
  7854. *
  7855. * Header fields:
  7856. * dword0 - b'7:0 - msg_type: This will be set to
  7857. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7858. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7859. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7860. * pdev's LMAC ring.
  7861. * b'31:16 - reserved : Reserved for future use
  7862. * dword1 - b'19:0 - number of records: This field indicates the number of
  7863. * entries in the flow table. For example: 8k number of
  7864. * records is equivalent to
  7865. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7866. * b'27:20 - max search: This field specifies the skid length to FSE
  7867. * parser HW module whenever match is not found at the
  7868. * exact index pointed by hash.
  7869. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7870. * Refer htt_ip_da_sa_prefix below for more details.
  7871. * b'31:30 - reserved: Reserved for future use
  7872. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7873. * table allocated by host in DDR
  7874. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7875. * table allocated by host in DDR
  7876. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7877. * entry hashing
  7878. *
  7879. *
  7880. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7881. * |---------------------------------------------------------------|
  7882. * | reserved | pdev_id | MSG_TYPE |
  7883. * |---------------------------------------------------------------|
  7884. * |resvd|IPDSA| max_search | Number of records |
  7885. * |---------------------------------------------------------------|
  7886. * | base address lo |
  7887. * |---------------------------------------------------------------|
  7888. * | base address high |
  7889. * |---------------------------------------------------------------|
  7890. * | toeplitz key 31_0 |
  7891. * |---------------------------------------------------------------|
  7892. * | toeplitz key 63_32 |
  7893. * |---------------------------------------------------------------|
  7894. * | toeplitz key 95_64 |
  7895. * |---------------------------------------------------------------|
  7896. * | toeplitz key 127_96 |
  7897. * |---------------------------------------------------------------|
  7898. * | toeplitz key 159_128 |
  7899. * |---------------------------------------------------------------|
  7900. * | toeplitz key 191_160 |
  7901. * |---------------------------------------------------------------|
  7902. * | toeplitz key 223_192 |
  7903. * |---------------------------------------------------------------|
  7904. * | toeplitz key 255_224 |
  7905. * |---------------------------------------------------------------|
  7906. * | toeplitz key 287_256 |
  7907. * |---------------------------------------------------------------|
  7908. * | reserved | toeplitz key 314_288(26:0 bits) |
  7909. * |---------------------------------------------------------------|
  7910. * where:
  7911. * IPDSA = ip_da_sa
  7912. */
  7913. /**
  7914. * @brief: htt_ip_da_sa_prefix
  7915. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7916. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7917. * documentation per RFC3849
  7918. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7919. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7920. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7921. */
  7922. enum htt_ip_da_sa_prefix {
  7923. HTT_RX_IPV6_20010db8,
  7924. HTT_RX_IPV4_MAPPED_IPV6,
  7925. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7926. HTT_RX_IPV6_64FF9B,
  7927. };
  7928. /**
  7929. * @brief Host-->target HTT RX FISA configure and enable
  7930. *
  7931. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7932. *
  7933. * @details
  7934. * The host will send this command down to configure and enable the FISA
  7935. * operational params.
  7936. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7937. * register.
  7938. * Should configure both the MACs.
  7939. *
  7940. * dword0 - b'7:0 - msg_type:
  7941. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7942. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7943. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7944. * pdev's LMAC ring.
  7945. * b'31:16 - reserved : Reserved for future use
  7946. *
  7947. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7948. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7949. * packets. 1 flow search will be skipped
  7950. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7951. * tcp,udp packets
  7952. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7953. * calculation
  7954. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7955. * calculation
  7956. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7957. * calculation
  7958. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7959. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7960. * length
  7961. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7962. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7963. * length
  7964. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7965. * num jump
  7966. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7967. * num jump
  7968. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7969. * data type switch has happened for MPDU Sequence num jump
  7970. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7971. * for MPDU Sequence num jump
  7972. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7973. * for decrypt errors
  7974. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7975. * while aggregating a msdu
  7976. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7977. * The aggregation is done until (number of MSDUs aggregated
  7978. * < LIMIT + 1)
  7979. * b'31:18 - Reserved
  7980. *
  7981. * fisa_control_value - 32bit value FW can write to register
  7982. *
  7983. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7984. * Threshold value for FISA timeout (units are microseconds).
  7985. * When the global timestamp exceeds this threshold, FISA
  7986. * aggregation will be restarted.
  7987. * A value of 0 means timeout is disabled.
  7988. * Compare the threshold register with timestamp field in
  7989. * flow entry to generate timeout for the flow.
  7990. *
  7991. * |31 18 |17 16|15 8|7 0|
  7992. * |-------------------------------------------------------------|
  7993. * | reserved | pdev_mask | msg type |
  7994. * |-------------------------------------------------------------|
  7995. * | reserved | FISA_CTRL |
  7996. * |-------------------------------------------------------------|
  7997. * | FISA_TIMEOUT_THRESH |
  7998. * |-------------------------------------------------------------|
  7999. */
  8000. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  8001. A_UINT32 msg_type:8,
  8002. pdev_id:8,
  8003. reserved0:16;
  8004. /**
  8005. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  8006. * [17:0]
  8007. */
  8008. union {
  8009. /*
  8010. * fisa_control_bits structure is deprecated.
  8011. * Please use fisa_control_bits_v2 going forward.
  8012. */
  8013. struct {
  8014. A_UINT32 fisa_enable: 1,
  8015. ipsec_skip_search: 1,
  8016. nontcp_skip_search: 1,
  8017. add_ipv4_fixed_hdr_len: 1,
  8018. add_ipv6_fixed_hdr_len: 1,
  8019. add_tcp_fixed_hdr_len: 1,
  8020. add_udp_hdr_len: 1,
  8021. chksum_cum_ip_len_en: 1,
  8022. disable_tid_check: 1,
  8023. disable_ta_check: 1,
  8024. disable_qos_check: 1,
  8025. disable_raw_check: 1,
  8026. disable_decrypt_err_check: 1,
  8027. disable_msdu_drop_check: 1,
  8028. fisa_aggr_limit: 4,
  8029. reserved: 14;
  8030. } fisa_control_bits;
  8031. struct {
  8032. A_UINT32 fisa_enable: 1,
  8033. fisa_aggr_limit: 6,
  8034. reserved: 25;
  8035. } fisa_control_bits_v2;
  8036. A_UINT32 fisa_control_value;
  8037. } u_fisa_control;
  8038. /**
  8039. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  8040. * timeout threshold for aggregation. Unit in usec.
  8041. * [31:0]
  8042. */
  8043. A_UINT32 fisa_timeout_threshold;
  8044. } POSTPACK;
  8045. /* DWord 0: pdev-ID */
  8046. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  8047. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  8048. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  8049. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  8050. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  8051. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  8052. do { \
  8053. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  8054. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  8055. } while (0)
  8056. /* Dword 1: fisa_control_value fisa config */
  8057. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  8058. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  8059. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  8060. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  8061. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  8062. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  8063. do { \
  8064. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  8065. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  8066. } while (0)
  8067. /* Dword 1: fisa_control_value ipsec_skip_search */
  8068. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  8069. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  8070. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  8071. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  8072. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  8073. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  8074. do { \
  8075. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  8076. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  8077. } while (0)
  8078. /* Dword 1: fisa_control_value non_tcp_skip_search */
  8079. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  8080. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  8081. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  8082. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  8083. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  8084. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  8085. do { \
  8086. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  8087. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  8088. } while (0)
  8089. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  8090. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  8091. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  8092. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  8093. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  8094. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  8095. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  8096. do { \
  8097. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  8098. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  8099. } while (0)
  8100. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  8101. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  8102. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  8103. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  8104. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  8105. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  8106. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  8107. do { \
  8108. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  8109. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  8110. } while (0)
  8111. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  8112. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  8113. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  8114. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  8115. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  8116. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  8117. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  8118. do { \
  8119. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  8120. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  8121. } while (0)
  8122. /* Dword 1: fisa_control_value add_udp_hdr_len */
  8123. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  8124. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  8125. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  8126. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  8127. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  8128. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  8129. do { \
  8130. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  8131. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  8132. } while (0)
  8133. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  8134. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  8135. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  8136. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  8137. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  8138. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  8139. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  8140. do { \
  8141. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  8142. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  8143. } while (0)
  8144. /* Dword 1: fisa_control_value disable_tid_check */
  8145. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  8146. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  8147. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  8148. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  8149. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  8150. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  8151. do { \
  8152. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  8153. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  8154. } while (0)
  8155. /* Dword 1: fisa_control_value disable_ta_check */
  8156. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  8157. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  8158. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  8159. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  8160. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  8161. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  8162. do { \
  8163. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  8164. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  8165. } while (0)
  8166. /* Dword 1: fisa_control_value disable_qos_check */
  8167. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  8168. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  8169. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  8170. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  8171. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  8172. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  8173. do { \
  8174. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  8175. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  8176. } while (0)
  8177. /* Dword 1: fisa_control_value disable_raw_check */
  8178. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  8179. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  8180. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  8181. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  8182. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  8183. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  8184. do { \
  8185. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  8186. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  8187. } while (0)
  8188. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  8189. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  8190. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  8191. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  8192. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  8193. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  8194. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  8195. do { \
  8196. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  8197. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  8198. } while (0)
  8199. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  8200. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  8201. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  8202. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  8203. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  8204. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  8205. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  8206. do { \
  8207. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  8208. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  8209. } while (0)
  8210. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8211. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  8212. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  8213. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  8214. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  8215. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  8216. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  8217. do { \
  8218. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  8219. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  8220. } while (0)
  8221. /* Dword 1: fisa_control_value fisa config */
  8222. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  8223. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  8224. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  8225. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  8226. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  8227. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  8228. do { \
  8229. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  8230. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  8231. } while (0)
  8232. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8233. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  8234. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  8235. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  8236. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  8237. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  8238. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  8239. do { \
  8240. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  8241. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  8242. } while (0)
  8243. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  8244. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  8245. pdev_id:8,
  8246. reserved0:16;
  8247. A_UINT32 num_records:20,
  8248. max_search:8,
  8249. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8250. reserved1:2;
  8251. A_UINT32 base_addr_lo;
  8252. A_UINT32 base_addr_hi;
  8253. A_UINT32 toeplitz31_0;
  8254. A_UINT32 toeplitz63_32;
  8255. A_UINT32 toeplitz95_64;
  8256. A_UINT32 toeplitz127_96;
  8257. A_UINT32 toeplitz159_128;
  8258. A_UINT32 toeplitz191_160;
  8259. A_UINT32 toeplitz223_192;
  8260. A_UINT32 toeplitz255_224;
  8261. A_UINT32 toeplitz287_256;
  8262. A_UINT32 toeplitz314_288:27,
  8263. reserved2:5;
  8264. } POSTPACK;
  8265. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8266. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8267. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8268. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8269. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8270. /* DWORD 0: Pdev ID */
  8271. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8272. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8273. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8274. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8275. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8276. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8277. do { \
  8278. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8279. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8280. } while (0)
  8281. /* DWORD 1:num of records */
  8282. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8283. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8284. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8285. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8286. HTT_RX_FSE_SETUP_NUM_REC_S)
  8287. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8288. do { \
  8289. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8290. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8291. } while (0)
  8292. /* DWORD 1:max_search */
  8293. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8294. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8295. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8296. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8297. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8298. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8299. do { \
  8300. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8301. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8302. } while (0)
  8303. /* DWORD 1:ip_da_sa prefix */
  8304. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8305. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8306. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8307. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8308. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8309. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8310. do { \
  8311. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8312. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8313. } while (0)
  8314. /* DWORD 2: Base Address LO */
  8315. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8316. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8317. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8318. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8319. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8320. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8321. do { \
  8322. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8323. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8324. } while (0)
  8325. /* DWORD 3: Base Address High */
  8326. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8327. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8328. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8329. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8330. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8331. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8332. do { \
  8333. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8334. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8335. } while (0)
  8336. /* DWORD 4-12: Hash Value */
  8337. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8338. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8339. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8340. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8341. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8342. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8343. do { \
  8344. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8345. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8346. } while (0)
  8347. /* DWORD 13: Hash Value 314:288 bits */
  8348. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8349. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8350. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8351. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8352. do { \
  8353. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8354. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8355. } while (0)
  8356. /**
  8357. * @brief Host-->target HTT RX FSE operation message
  8358. *
  8359. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8360. *
  8361. * @details
  8362. * The host will send this Flow Search Engine (FSE) operation message for
  8363. * every flow add/delete operation.
  8364. * The FSE operation includes FSE full cache invalidation or individual entry
  8365. * invalidation.
  8366. * This message can be sent per SOC or per PDEV which is differentiated
  8367. * by pdev id values.
  8368. *
  8369. * |31 16|15 8|7 1|0|
  8370. * |-------------------------------------------------------------|
  8371. * | reserved | pdev_id | MSG_TYPE |
  8372. * |-------------------------------------------------------------|
  8373. * | reserved | operation |I|
  8374. * |-------------------------------------------------------------|
  8375. * | ip_src_addr_31_0 |
  8376. * |-------------------------------------------------------------|
  8377. * | ip_src_addr_63_32 |
  8378. * |-------------------------------------------------------------|
  8379. * | ip_src_addr_95_64 |
  8380. * |-------------------------------------------------------------|
  8381. * | ip_src_addr_127_96 |
  8382. * |-------------------------------------------------------------|
  8383. * | ip_dst_addr_31_0 |
  8384. * |-------------------------------------------------------------|
  8385. * | ip_dst_addr_63_32 |
  8386. * |-------------------------------------------------------------|
  8387. * | ip_dst_addr_95_64 |
  8388. * |-------------------------------------------------------------|
  8389. * | ip_dst_addr_127_96 |
  8390. * |-------------------------------------------------------------|
  8391. * | l4_dst_port | l4_src_port |
  8392. * | (32-bit SPI incase of IPsec) |
  8393. * |-------------------------------------------------------------|
  8394. * | reserved | l4_proto |
  8395. * |-------------------------------------------------------------|
  8396. *
  8397. * where I is 1-bit ipsec_valid.
  8398. *
  8399. * The following field definitions describe the format of the RX FSE operation
  8400. * message sent from the host to target for every add/delete flow entry to flow
  8401. * table.
  8402. *
  8403. * Header fields:
  8404. * dword0 - b'7:0 - msg_type: This will be set to
  8405. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8406. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8407. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8408. * specified pdev's LMAC ring.
  8409. * b'31:16 - reserved : Reserved for future use
  8410. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8411. * (Internet Protocol Security).
  8412. * IPsec describes the framework for providing security at
  8413. * IP layer. IPsec is defined for both versions of IP:
  8414. * IPV4 and IPV6.
  8415. * Please refer to htt_rx_flow_proto enumeration below for
  8416. * more info.
  8417. * ipsec_valid = 1 for IPSEC packets
  8418. * ipsec_valid = 0 for IP Packets
  8419. * b'7:1 - operation: This indicates types of FSE operation.
  8420. * Refer to htt_rx_fse_operation enumeration:
  8421. * 0 - No Cache Invalidation required
  8422. * 1 - Cache invalidate only one entry given by IP
  8423. * src/dest address at DWORD[2:9]
  8424. * 2 - Complete FSE Cache Invalidation
  8425. * 3 - FSE Disable
  8426. * 4 - FSE Enable
  8427. * b'31:8 - reserved: Reserved for future use
  8428. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8429. * for per flow addition/deletion
  8430. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8431. * and the subsequent 3 A_UINT32 will be padding bytes.
  8432. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8433. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8434. * from 0 to 65535 but only 0 to 1023 are designated as
  8435. * well-known ports. Refer to [RFC1700] for more details.
  8436. * This field is valid only if
  8437. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8438. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8439. * range from 0 to 65535 but only 0 to 1023 are designated
  8440. * as well-known ports. Refer to [RFC1700] for more details.
  8441. * This field is valid only if
  8442. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8443. * - SPI (31:0): Security Parameters Index is an
  8444. * identification tag added to the header while using IPsec
  8445. * for tunneling the IP traffici.
  8446. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8447. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8448. * Assigned Internet Protocol Numbers.
  8449. * l4_proto numbers for standard protocol like UDP/TCP
  8450. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8451. * l4_proto = 17 for UDP etc.
  8452. * b'31:8 - reserved: Reserved for future use.
  8453. *
  8454. */
  8455. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8456. A_UINT32 msg_type:8,
  8457. pdev_id:8,
  8458. reserved0:16;
  8459. A_UINT32 ipsec_valid:1,
  8460. operation:7,
  8461. reserved1:24;
  8462. A_UINT32 ip_src_addr_31_0;
  8463. A_UINT32 ip_src_addr_63_32;
  8464. A_UINT32 ip_src_addr_95_64;
  8465. A_UINT32 ip_src_addr_127_96;
  8466. A_UINT32 ip_dest_addr_31_0;
  8467. A_UINT32 ip_dest_addr_63_32;
  8468. A_UINT32 ip_dest_addr_95_64;
  8469. A_UINT32 ip_dest_addr_127_96;
  8470. union {
  8471. A_UINT32 spi;
  8472. struct {
  8473. A_UINT32 l4_src_port:16,
  8474. l4_dest_port:16;
  8475. } ip;
  8476. } u;
  8477. A_UINT32 l4_proto:8,
  8478. reserved:24;
  8479. } POSTPACK;
  8480. /**
  8481. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8482. *
  8483. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8484. *
  8485. * @details
  8486. * The host will send this Full monitor mode register configuration message.
  8487. * This message can be sent per SOC or per PDEV which is differentiated
  8488. * by pdev id values.
  8489. *
  8490. * |31 16|15 11|10 8|7 3|2|1|0|
  8491. * |-------------------------------------------------------------|
  8492. * | reserved | pdev_id | MSG_TYPE |
  8493. * |-------------------------------------------------------------|
  8494. * | reserved |Release Ring |N|Z|E|
  8495. * |-------------------------------------------------------------|
  8496. *
  8497. * where E is 1-bit full monitor mode enable/disable.
  8498. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8499. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8500. *
  8501. * The following field definitions describe the format of the full monitor
  8502. * mode configuration message sent from the host to target for each pdev.
  8503. *
  8504. * Header fields:
  8505. * dword0 - b'7:0 - msg_type: This will be set to
  8506. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8507. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8508. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8509. * specified pdev's LMAC ring.
  8510. * b'31:16 - reserved : Reserved for future use.
  8511. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8512. * monitor mode rxdma register is to be enabled or disabled.
  8513. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8514. * additional descriptors at ppdu end for zero mpdus
  8515. * enabled or disabled.
  8516. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8517. * additional descriptors at ppdu end for non zero mpdus
  8518. * enabled or disabled.
  8519. * b'10:3 - release_ring: This indicates the destination ring
  8520. * selection for the descriptor at the end of PPDU
  8521. * 0 - REO ring select
  8522. * 1 - FW ring select
  8523. * 2 - SW ring select
  8524. * 3 - Release ring select
  8525. * Refer to htt_rx_full_mon_release_ring.
  8526. * b'31:11 - reserved for future use
  8527. */
  8528. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8529. A_UINT32 msg_type:8,
  8530. pdev_id:8,
  8531. reserved0:16;
  8532. A_UINT32 full_monitor_mode_enable:1,
  8533. addnl_descs_zero_mpdus_end:1,
  8534. addnl_descs_non_zero_mpdus_end:1,
  8535. release_ring:8,
  8536. reserved1:21;
  8537. } POSTPACK;
  8538. /**
  8539. * Enumeration for full monitor mode destination ring select
  8540. * 0 - REO destination ring select
  8541. * 1 - FW destination ring select
  8542. * 2 - SW destination ring select
  8543. * 3 - Release destination ring select
  8544. */
  8545. enum htt_rx_full_mon_release_ring {
  8546. HTT_RX_MON_RING_REO,
  8547. HTT_RX_MON_RING_FW,
  8548. HTT_RX_MON_RING_SW,
  8549. HTT_RX_MON_RING_RELEASE,
  8550. };
  8551. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8552. /* DWORD 0: Pdev ID */
  8553. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8554. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8555. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8556. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8557. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8558. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8559. do { \
  8560. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8561. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8562. } while (0)
  8563. /* DWORD 1:ENABLE */
  8564. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8565. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8566. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8567. do { \
  8568. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8569. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8570. } while (0)
  8571. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8572. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8573. /* DWORD 1:ZERO_MPDU */
  8574. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8575. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8576. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8577. do { \
  8578. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8579. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8580. } while (0)
  8581. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8582. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8583. /* DWORD 1:NON_ZERO_MPDU */
  8584. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8585. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8586. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8587. do { \
  8588. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8589. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8590. } while (0)
  8591. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8592. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8593. /* DWORD 1:RELEASE_RINGS */
  8594. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8595. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8596. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8597. do { \
  8598. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8599. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8600. } while (0)
  8601. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8602. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8603. /**
  8604. * Enumeration for IP Protocol or IPSEC Protocol
  8605. * IPsec describes the framework for providing security at IP layer.
  8606. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8607. */
  8608. enum htt_rx_flow_proto {
  8609. HTT_RX_FLOW_IP_PROTO,
  8610. HTT_RX_FLOW_IPSEC_PROTO,
  8611. };
  8612. /**
  8613. * Enumeration for FSE Cache Invalidation
  8614. * 0 - No Cache Invalidation required
  8615. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8616. * 2 - Complete FSE Cache Invalidation
  8617. * 3 - FSE Disable
  8618. * 4 - FSE Enable
  8619. */
  8620. enum htt_rx_fse_operation {
  8621. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8622. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8623. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8624. HTT_RX_FSE_DISABLE,
  8625. HTT_RX_FSE_ENABLE,
  8626. };
  8627. /* DWORD 0: Pdev ID */
  8628. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8629. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8630. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8631. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8632. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8633. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8634. do { \
  8635. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8636. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8637. } while (0)
  8638. /* DWORD 1:IP PROTO or IPSEC */
  8639. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8640. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8641. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8642. do { \
  8643. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8644. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8645. } while (0)
  8646. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8647. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8648. /* DWORD 1:FSE Operation */
  8649. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8650. #define HTT_RX_FSE_OPERATION_S 1
  8651. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8652. do { \
  8653. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8654. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8655. } while (0)
  8656. #define HTT_RX_FSE_OPERATION_GET(word) \
  8657. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8658. /* DWORD 2-9:IP Address */
  8659. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8660. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8661. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8662. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8663. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8664. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8665. do { \
  8666. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8667. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8668. } while (0)
  8669. /* DWORD 10:Source Port Number */
  8670. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8671. #define HTT_RX_FSE_SOURCEPORT_S 0
  8672. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8673. do { \
  8674. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8675. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8676. } while (0)
  8677. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8678. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8679. /* DWORD 11:Destination Port Number */
  8680. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8681. #define HTT_RX_FSE_DESTPORT_S 16
  8682. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8683. do { \
  8684. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8685. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8686. } while (0)
  8687. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8688. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8689. /* DWORD 10-11:SPI (In case of IPSEC) */
  8690. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8691. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8692. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8693. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8694. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8695. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8696. do { \
  8697. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8698. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8699. } while (0)
  8700. /* DWORD 12:L4 PROTO */
  8701. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8702. #define HTT_RX_FSE_L4_PROTO_S 0
  8703. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8704. do { \
  8705. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8706. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8707. } while (0)
  8708. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8709. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8710. /**
  8711. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8712. *
  8713. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8714. *
  8715. * |31 24|23 |15 8|7 3|2|1|0|
  8716. * |----------------+----------------+----------------+----------------|
  8717. * | reserved | pdev_id | msg_type |
  8718. * |---------------------------------+----------------+----------------|
  8719. * | reserved |G|E|F|
  8720. * |---------------------------------+----------------+----------------|
  8721. * Where E = Configure the target to provide the 3-tuple hash value in
  8722. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8723. * F = Configure the target to provide the 3-tuple hash value in
  8724. * flow_id_toeplitz field of rx_msdu_start tlv
  8725. * G = Configure the target to provide the 3-tuple based flow
  8726. * classification search
  8727. *
  8728. * The following field definitions describe the format of the 3 tuple hash value
  8729. * message sent from the host to target as part of initialization sequence.
  8730. *
  8731. * Header fields:
  8732. * dword0 - b'7:0 - msg_type: This will be set to
  8733. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8734. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8735. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8736. * specified pdev's LMAC ring.
  8737. * b'31:16 - reserved : Reserved for future use
  8738. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8739. * b'1 - toeplitz_hash_2_or_4_field_enable
  8740. * b'2 - flow_classification_3_tuple_field_enable
  8741. * b'31:3 - reserved : Reserved for future use
  8742. * ---------+------+----------------------------------------------------------
  8743. * bit1 | bit0 | Functionality
  8744. * ---------+------+----------------------------------------------------------
  8745. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8746. * | | in flow_id_toeplitz field
  8747. * ---------+------+----------------------------------------------------------
  8748. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8749. * | | in toeplitz_hash_2_or_4 field
  8750. * ---------+------+----------------------------------------------------------
  8751. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8752. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8753. * ---------+------+----------------------------------------------------------
  8754. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8755. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8756. * | | toeplitz_hash_2_or_4 field
  8757. *----------------------------------------------------------------------------
  8758. */
  8759. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8760. A_UINT32 msg_type :8,
  8761. pdev_id :8,
  8762. reserved0 :16;
  8763. A_UINT32 flow_id_toeplitz_field_enable :1,
  8764. toeplitz_hash_2_or_4_field_enable :1,
  8765. flow_classification_3_tuple_field_enable :1,
  8766. reserved1 :29;
  8767. } POSTPACK;
  8768. /* DWORD0 : pdev_id configuration Macros */
  8769. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8770. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8771. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8772. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8773. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8774. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8775. do { \
  8776. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8777. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8778. } while (0)
  8779. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8780. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x00000001
  8781. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8782. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8783. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8784. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8785. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8786. do { \
  8787. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8788. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8789. } while (0)
  8790. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x00000002
  8791. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8792. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8793. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8794. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8795. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8796. do { \
  8797. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8798. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8799. } while (0)
  8800. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M 0x00000004
  8801. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S 2
  8802. #define HTT_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_GET(_var) \
  8803. (((_var) & HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M) >> \
  8804. HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)
  8805. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_SET(_var, _val) \
  8806. do { \
  8807. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE, _val); \
  8808. ((_var) |= ((_val) << HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)); \
  8809. } while (0)
  8810. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8811. /**
  8812. * @brief host --> target Host PA Address Size
  8813. *
  8814. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8815. *
  8816. * @details
  8817. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8818. * provide the physical start address and size of each of the memory
  8819. * areas within host DDR that the target FW may need to access.
  8820. *
  8821. * For example, the host can use this message to allow the target FW
  8822. * to set up access to the host's pools of TQM link descriptors.
  8823. * The message would appear as follows:
  8824. *
  8825. * |31 24|23 16|15 8|7 0|
  8826. * |----------------+----------------+----------------+----------------|
  8827. * | reserved | num_entries | msg_type |
  8828. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8829. * | mem area 0 size |
  8830. * |----------------+----------------+----------------+----------------|
  8831. * | mem area 0 physical_address_lo |
  8832. * |----------------+----------------+----------------+----------------|
  8833. * | mem area 0 physical_address_hi |
  8834. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8835. * | mem area 1 size |
  8836. * |----------------+----------------+----------------+----------------|
  8837. * | mem area 1 physical_address_lo |
  8838. * |----------------+----------------+----------------+----------------|
  8839. * | mem area 1 physical_address_hi |
  8840. * |----------------+----------------+----------------+----------------|
  8841. * ...
  8842. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8843. * | mem area N size |
  8844. * |----------------+----------------+----------------+----------------|
  8845. * | mem area N physical_address_lo |
  8846. * |----------------+----------------+----------------+----------------|
  8847. * | mem area N physical_address_hi |
  8848. * |----------------+----------------+----------------+----------------|
  8849. *
  8850. * The message is interpreted as follows:
  8851. * dword0 - b'0:7 - msg_type: This will be set to
  8852. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8853. * b'8:15 - number_entries: Indicated the number of host memory
  8854. * areas specified within the remainder of the message
  8855. * b'16:31 - reserved.
  8856. * dword1 - b'0:31 - memory area 0 size in bytes
  8857. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8858. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8859. * and similar for memory area 1 through memory area N.
  8860. */
  8861. PREPACK struct htt_h2t_host_paddr_size {
  8862. A_UINT32 msg_type: 8,
  8863. num_entries: 8,
  8864. reserved: 16;
  8865. } POSTPACK;
  8866. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8867. A_UINT32 size;
  8868. A_UINT32 physical_address_lo;
  8869. A_UINT32 physical_address_hi;
  8870. } POSTPACK;
  8871. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8872. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8873. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8874. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8875. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8876. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8877. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8878. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8879. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8880. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8881. do { \
  8882. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8883. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8884. } while (0)
  8885. /**
  8886. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8887. *
  8888. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8889. *
  8890. * @details
  8891. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8892. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8893. *
  8894. * The message would appear as follows:
  8895. *
  8896. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8897. * |---------------------------------+---+---+----------+-+-----------|
  8898. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8899. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8900. *
  8901. *
  8902. * The message is interpreted as follows:
  8903. * dword0 - b'0:7 - msg_type: This will be set to
  8904. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8905. * b'8 - override bit to drive MSDUs to PPE ring
  8906. * b'9:13 - REO destination ring indication
  8907. * b'14 - Multi buffer msdu override enable bit
  8908. * b'15 - Intra BSS override
  8909. * b'16 - Decap raw override
  8910. * b'17 - Decap Native wifi override
  8911. * b'18 - IP frag override
  8912. * b'19:31 - reserved
  8913. */
  8914. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8915. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8916. override: 1,
  8917. reo_destination_indication: 5,
  8918. multi_buffer_msdu_override_en: 1,
  8919. intra_bss_override: 1,
  8920. decap_raw_override: 1,
  8921. decap_nwifi_override: 1,
  8922. ip_frag_override: 1,
  8923. reserved: 13;
  8924. } POSTPACK;
  8925. /* DWORD 0: Override */
  8926. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8927. #define HTT_PPE_CFG_OVERRIDE_S 8
  8928. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8929. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8930. HTT_PPE_CFG_OVERRIDE_S)
  8931. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8932. do { \
  8933. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8934. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8935. } while (0)
  8936. /* DWORD 0: REO Destination Indication*/
  8937. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8938. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8939. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8940. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8941. HTT_PPE_CFG_REO_DEST_IND_S)
  8942. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8943. do { \
  8944. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8945. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8946. } while (0)
  8947. /* DWORD 0: Multi buffer MSDU override */
  8948. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8949. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8950. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8951. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8952. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8953. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8954. do { \
  8955. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8956. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8957. } while (0)
  8958. /* DWORD 0: Intra BSS override */
  8959. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8960. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8961. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8962. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8963. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8964. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8965. do { \
  8966. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8967. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8968. } while (0)
  8969. /* DWORD 0: Decap RAW override */
  8970. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8971. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8972. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8973. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8974. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8975. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8976. do { \
  8977. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8978. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8979. } while (0)
  8980. /* DWORD 0: Decap NWIFI override */
  8981. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8982. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8983. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8984. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8985. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8986. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8987. do { \
  8988. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8989. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8990. } while (0)
  8991. /* DWORD 0: IP frag override */
  8992. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8993. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8994. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8995. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8996. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8997. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8998. do { \
  8999. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  9000. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  9001. } while (0)
  9002. /*
  9003. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  9004. *
  9005. * @details
  9006. * The following field definitions describe the format of the HTT host
  9007. * to target FW VDEV TX RX stats retrieve message.
  9008. * The message specifies the type of stats the host wants to retrieve.
  9009. *
  9010. * |31 27|26 25|24 17|16|15 8|7 0|
  9011. * |-----------------------------------------------------------|
  9012. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  9013. * |-----------------------------------------------------------|
  9014. * | vdev_id lower bitmask |
  9015. * |-----------------------------------------------------------|
  9016. * | vdev_id upper bitmask |
  9017. * |-----------------------------------------------------------|
  9018. * Header fields:
  9019. * Where:
  9020. * dword0 - b'7:0 - msg_type: This will be set to
  9021. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  9022. * b'15:8 - pdev id
  9023. * b'16(E) - Enable/Disable the vdev HW stats
  9024. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  9025. * b'25:26(R) - Reset stats bits
  9026. * 0: don't reset stats
  9027. * 1: reset stats once
  9028. * 2: reset stats at the start of each periodic interval
  9029. * b'27:31 - reserved for future use
  9030. * dword1 - b'0:31 - vdev_id lower bitmask
  9031. * dword2 - b'0:31 - vdev_id upper bitmask
  9032. */
  9033. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  9034. A_UINT32 msg_type :8,
  9035. pdev_id :8,
  9036. enable :1,
  9037. periodic_interval :8,
  9038. reset_stats_bits :2,
  9039. reserved0 :5;
  9040. A_UINT32 vdev_id_lower_bitmask;
  9041. A_UINT32 vdev_id_upper_bitmask;
  9042. } POSTPACK;
  9043. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  9044. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  9045. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  9046. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  9047. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  9048. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  9049. do { \
  9050. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  9051. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  9052. } while (0)
  9053. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  9054. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  9055. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  9056. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  9057. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  9058. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  9059. do { \
  9060. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  9061. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  9062. } while (0)
  9063. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  9064. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  9065. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  9066. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  9067. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  9068. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  9069. do { \
  9070. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  9071. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  9072. } while (0)
  9073. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  9074. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  9075. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  9076. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  9077. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  9078. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  9079. do { \
  9080. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  9081. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  9082. } while (0)
  9083. /*
  9084. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  9085. *
  9086. * @details
  9087. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  9088. * the default MSDU queues for one of the TIDs within the specified peer
  9089. * to the specified service class.
  9090. * The TID is indirectly specified - each service class is associated
  9091. * with a TID. All default MSDU queues for this peer-TID will be
  9092. * linked to the service class in question.
  9093. *
  9094. * |31 16|15 8|7 0|
  9095. * |------------------------------+--------------+--------------|
  9096. * | peer ID | svc class ID | msg type |
  9097. * |------------------------------------------------------------|
  9098. * Header fields:
  9099. * dword0 - b'7:0 - msg_type: This will be set to
  9100. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  9101. * b'15:8 - service class ID
  9102. * b'31:16 - peer ID
  9103. */
  9104. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  9105. A_UINT32 msg_type :8,
  9106. svc_class_id :8,
  9107. peer_id :16;
  9108. } POSTPACK;
  9109. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  9110. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  9111. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  9112. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  9113. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  9114. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  9115. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  9116. do { \
  9117. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  9118. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  9119. } while (0)
  9120. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  9121. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  9122. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  9123. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  9124. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  9125. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  9126. do { \
  9127. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  9128. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  9129. } while (0)
  9130. /*
  9131. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  9132. *
  9133. * @details
  9134. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  9135. * remove the linkage of the specified peer-TID's MSDU queues to
  9136. * service classes.
  9137. *
  9138. * |31 16|15 8|7 0|
  9139. * |------------------------------+--------------+--------------|
  9140. * | peer ID | svc class ID | msg type |
  9141. * |------------------------------------------------------------|
  9142. * Header fields:
  9143. * dword0 - b'7:0 - msg_type: This will be set to
  9144. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  9145. * b'15:8 - service class ID
  9146. * b'31:16 - peer ID
  9147. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  9148. * value for peer ID indicates that the target should
  9149. * apply the UNMAP_REQ to all peers.
  9150. */
  9151. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  9152. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  9153. A_UINT32 msg_type :8,
  9154. svc_class_id :8,
  9155. peer_id :16;
  9156. } POSTPACK;
  9157. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  9158. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  9159. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  9160. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  9161. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  9162. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  9163. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  9164. do { \
  9165. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  9166. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  9167. } while (0)
  9168. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  9169. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  9170. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  9171. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  9172. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  9173. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  9174. do { \
  9175. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  9176. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  9177. } while (0)
  9178. /*
  9179. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  9180. *
  9181. * @details
  9182. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  9183. * request the target to report what service class the default MSDU queues
  9184. * of the specified TIDs within the peer are linked to.
  9185. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  9186. * to report what service class (if any) the default MSDU queues for
  9187. * each of the specified TIDs are linked to.
  9188. *
  9189. * |31 16|15 8|7 1| 0|
  9190. * |------------------------------+--------------+--------------|
  9191. * | peer ID | TID mask | msg type |
  9192. * |------------------------------------------------------------|
  9193. * | reserved |ETO|
  9194. * |------------------------------------------------------------|
  9195. * Header fields:
  9196. * dword0 - b'7:0 - msg_type: This will be set to
  9197. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  9198. * b'15:8 - TID mask
  9199. * b'31:16 - peer ID
  9200. * dword1 - b'0 - "Existing Tids Only" flag
  9201. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  9202. * message generated by this REQ will only show the
  9203. * mapping for TIDs that actually exist in the target's
  9204. * peer object.
  9205. * Any TIDs that are covered by a MAP_REQ but which
  9206. * do not actually exist will be shown as being
  9207. * unmapped (i.e. svc class ID 0xff).
  9208. * If this flag is cleared, the MAP_REPORT_CONF message
  9209. * will consider not only the mapping of TIDs currently
  9210. * existing in the peer, but also the mapping that will
  9211. * be applied for any TID objects created within this
  9212. * peer in the future.
  9213. * b'31:1 - reserved for future use
  9214. */
  9215. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  9216. A_UINT32 msg_type :8,
  9217. tid_mask :8,
  9218. peer_id :16;
  9219. A_UINT32 existing_tids_only:1,
  9220. reserved :31;
  9221. } POSTPACK;
  9222. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  9223. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  9224. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  9225. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  9226. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  9227. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  9228. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  9229. do { \
  9230. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  9231. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  9232. } while (0)
  9233. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  9234. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  9235. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  9236. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  9237. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  9238. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  9239. do { \
  9240. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  9241. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  9242. } while (0)
  9243. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  9244. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  9245. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  9246. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  9247. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  9248. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  9249. do { \
  9250. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  9251. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  9252. } while (0)
  9253. /**
  9254. * @brief Format of shared memory between Host and Target
  9255. * for UMAC recovery feature messaging.
  9256. * @details
  9257. * This is shared memory between Host and Target allocated
  9258. * and used in chips where UMAC recovery feature is supported.
  9259. * This shared memory is allocated per SOC level by Host since each
  9260. * SOC's target Q6FW needs to communicate independently to the Host
  9261. * through its own shared memory.
  9262. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9263. * then host interprets it as a new message from target.
  9264. * Host clears that particular read bit in t2h_msg after each read
  9265. * operation. It is vice versa for h2t_msg. At any given point
  9266. * of time there is expected to be only one bit set
  9267. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9268. *
  9269. * The message is interpreted as follows:
  9270. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9271. * added for debuggability purpose.
  9272. * dword1 - b'0 - do_pre_reset
  9273. * b'1 - do_post_reset_start
  9274. * b'2 - do_post_reset_complete
  9275. * b'3 - initiate_umac_recovery
  9276. * b'4 - initiate_target_recovery_sync_using_umac
  9277. * b'5:31 - rsvd_t2h
  9278. * dword2 - b'0 - pre_reset_done
  9279. * b'1 - post_reset_start_done
  9280. * b'2 - post_reset_complete_done
  9281. * b'3 - start_pre_reset (deprecated)
  9282. * b'4:31 - rsvd_h2t
  9283. */
  9284. PREPACK typedef struct {
  9285. /** Magic number added for debuggability. */
  9286. A_UINT32 magic_num;
  9287. union {
  9288. /*
  9289. * BIT [0] :- T2H msg to do pre-reset
  9290. * BIT [1] :- T2H msg to do post-reset start
  9291. * BIT [2] :- T2H msg to do post-reset complete
  9292. * BIT [3] :- T2H msg to indicate to Host that
  9293. * a trigger request for MLO UMAC Recovery
  9294. * is received for UMAC hang.
  9295. * BIT [4] :- T2H msg to indicate to Host that
  9296. * a trigger request for MLO UMAC Recovery
  9297. * is received for Mode-1 Target Recovery.
  9298. * BIT [31 : 5] :- reserved
  9299. */
  9300. A_UINT32 t2h_msg;
  9301. struct {
  9302. A_UINT32
  9303. do_pre_reset: 1, /* BIT [0] */
  9304. do_post_reset_start: 1, /* BIT [1] */
  9305. do_post_reset_complete: 1, /* BIT [2] */
  9306. initiate_umac_recovery: 1, /* BIT [3] */
  9307. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9308. rsvd_t2h: 27; /* BIT [31:5] */
  9309. };
  9310. };
  9311. union {
  9312. /*
  9313. * BIT [0] :- H2T msg to send pre-reset done
  9314. * BIT [1] :- H2T msg to send post-reset start done
  9315. * BIT [2] :- H2T msg to send post-reset complete done
  9316. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9317. * BIT [31 : 4] :- reserved
  9318. */
  9319. A_UINT32 h2t_msg;
  9320. struct {
  9321. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9322. post_reset_start_done : 1, /* BIT [1] */
  9323. post_reset_complete_done : 1, /* BIT [2] */
  9324. start_pre_reset : 1, /* BIT [3] */
  9325. rsvd_h2t : 28; /* BIT [31 : 4] */
  9326. };
  9327. };
  9328. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9329. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9330. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9331. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9332. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9333. /* dword1 - b'0 - do_pre_reset */
  9334. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9335. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9336. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9337. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9338. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9339. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9340. do { \
  9341. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9342. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9343. } while (0)
  9344. /* dword1 - b'1 - do_post_reset_start */
  9345. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9346. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9347. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9348. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9349. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9350. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9351. do { \
  9352. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9353. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9354. } while (0)
  9355. /* dword1 - b'2 - do_post_reset_complete */
  9356. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9357. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9358. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9359. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9360. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9361. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9362. do { \
  9363. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9364. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9365. } while (0)
  9366. /* dword1 - b'3 - initiate_umac_recovery */
  9367. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9368. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9369. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9370. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9371. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9372. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9373. do { \
  9374. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9375. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9376. } while (0)
  9377. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9378. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9379. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9380. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9381. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9382. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9383. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9384. do { \
  9385. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9386. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9387. } while (0)
  9388. /* dword2 - b'0 - pre_reset_done */
  9389. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9390. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9391. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9392. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9393. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9394. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9395. do { \
  9396. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9397. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9398. } while (0)
  9399. /* dword2 - b'1 - post_reset_start_done */
  9400. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9401. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9402. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9403. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9404. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9405. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9406. do { \
  9407. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9408. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9409. } while (0)
  9410. /* dword2 - b'2 - post_reset_complete_done */
  9411. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9412. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9413. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9414. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9415. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9416. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9417. do { \
  9418. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9419. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9420. } while (0)
  9421. /* dword2 - b'3 - start_pre_reset */
  9422. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9423. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9424. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9425. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9426. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9427. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9428. do { \
  9429. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9430. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9431. } while (0)
  9432. /**
  9433. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9434. *
  9435. * @details
  9436. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9437. * by the host to provide prerequisite info to target for the UMAC hang
  9438. * recovery feature.
  9439. * The info sent in this H2T message are T2H message method, H2T message
  9440. * method, T2H MSI interrupt number and physical start address, size of
  9441. * the shared memory (refers to the shared memory dedicated for messaging
  9442. * between host and target when the DUT is in UMAC hang recovery mode).
  9443. * This H2T message is expected to be only sent if the WMI service bit
  9444. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9445. *
  9446. * |31 16|15 12|11 8|7 0|
  9447. * |-------------------------------+--------------+--------------+------------|
  9448. * | reserved |h2t msg method|t2h msg method| msg_type |
  9449. * |--------------------------------------------------------------------------|
  9450. * | t2h msi interrupt number |
  9451. * |--------------------------------------------------------------------------|
  9452. * | shared memory area size |
  9453. * |--------------------------------------------------------------------------|
  9454. * | shared memory area physical address low |
  9455. * |--------------------------------------------------------------------------|
  9456. * | shared memory area physical address high |
  9457. * |--------------------------------------------------------------------------|
  9458. *
  9459. * The message is interpreted as follows:
  9460. * dword0 - b'0:7 - msg_type
  9461. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9462. * b'8:11 - t2h_msg_method: indicates method to be used for
  9463. * T2H communication in UMAC hang recovery mode.
  9464. * Value zero indicates MSI interrupt (default method).
  9465. * Refer to htt_umac_hang_recovery_msg_method enum.
  9466. * b'12:15 - h2t_msg_method: indicates method to be used for
  9467. * H2T communication in UMAC hang recovery mode.
  9468. * Value zero indicates polling by target for this h2t msg
  9469. * during UMAC hang recovery mode.
  9470. * Refer to htt_umac_hang_recovery_msg_method enum.
  9471. * b'16:31 - reserved.
  9472. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9473. * T2H communication in UMAC hang recovery mode.
  9474. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9475. * only when in UMAC hang recovery mode.
  9476. * This refers to size in bytes.
  9477. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9478. * of the shared memory dedicated for messaging only when
  9479. * in UMAC hang recovery mode.
  9480. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9481. * of the shared memory dedicated for messaging only when
  9482. * in UMAC hang recovery mode.
  9483. */
  9484. /* t2h_msg_method and h2t_msg_method */
  9485. enum htt_umac_hang_recovery_msg_method {
  9486. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9487. };
  9488. PREPACK typedef struct {
  9489. A_UINT32 msg_type : 8,
  9490. t2h_msg_method : 4,
  9491. h2t_msg_method : 4,
  9492. reserved : 16;
  9493. A_UINT32 t2h_msi_data;
  9494. /* size bytes and physical address of shared memory. */
  9495. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9496. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9497. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9498. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9499. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9500. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9501. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9502. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9503. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9504. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9505. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9506. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9507. do { \
  9508. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9509. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9510. } while (0)
  9511. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9512. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9513. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9514. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9515. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9516. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9517. do { \
  9518. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9519. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9520. } while (0)
  9521. /**
  9522. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9523. *
  9524. * @details
  9525. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9526. * HTT message sent by the host to indicate that the target needs to start the
  9527. * UMAC hang recovery feature from the point of pre-reset routine.
  9528. * The purpose of this H2T message is to have host synchronize and trigger
  9529. * UMAC recovery across all targets.
  9530. * The info sent in this H2T message is the flag to indicate whether the
  9531. * target needs to execute UMAC-recovery in context of the Initiator or
  9532. * Non-Initiator.
  9533. * This H2T message is expected to be sent as response to the
  9534. * initiate_umac_recovery indication from the Initiator target attached to
  9535. * this same host.
  9536. * This H2T message is expected to be only sent if the WMI service bit
  9537. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9538. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9539. * beforehand.
  9540. *
  9541. * |31 10|9|8|7 0|
  9542. * |-----------------------------------------------------------|
  9543. * | reserved |U|I| msg_type |
  9544. * |-----------------------------------------------------------|
  9545. * Where:
  9546. * I = is_initiator
  9547. * U = is_umac_hang
  9548. *
  9549. * The message is interpreted as follows:
  9550. * dword0 - b'0:7 - msg_type
  9551. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9552. * b'8 - is_initiator: indicates whether the target needs to
  9553. * execute the UMAC-recovery in context of the Initiator or
  9554. * Non-Initiator.
  9555. * The value zero indicates this target is Non-Initiator.
  9556. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9557. * executed in context of UMAC hang or Target recovery.
  9558. * b'10:31 - reserved.
  9559. */
  9560. PREPACK typedef struct {
  9561. A_UINT32 msg_type : 8,
  9562. is_initiator : 1,
  9563. is_umac_hang : 1,
  9564. reserved : 22;
  9565. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9566. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9567. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9568. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9569. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9570. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9571. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9572. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9573. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9574. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9575. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9576. do { \
  9577. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9578. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9579. } while (0)
  9580. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9581. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9582. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9583. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9584. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9585. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9586. do { \
  9587. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9588. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9589. } while (0)
  9590. /*
  9591. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9592. *
  9593. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9594. *
  9595. * @details
  9596. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9597. * install or uninstall rx cce super rules to match certain kind of packets
  9598. * with specific parameters. Target sets up HW registers based on setup message
  9599. * and always confirms back to Host.
  9600. *
  9601. * The message would appear as follows:
  9602. * |31 24|23 16|15 8|7 0|
  9603. * |-----------------+-----------------+-----------------+-----------------|
  9604. * | reserved | operation | pdev_id | msg_type |
  9605. * |-----------------------------------------------------------------------|
  9606. * | cce_super_rule_param[0] |
  9607. * |-----------------------------------------------------------------------|
  9608. * | cce_super_rule_param[1] |
  9609. * |-----------------------------------------------------------------------|
  9610. *
  9611. * The message is interpreted as follows:
  9612. * dword0 - b'0:7 - msg_type: This will be set to
  9613. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9614. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9615. * b'16:23 - operation: Identify operation to be taken,
  9616. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9617. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9618. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9619. * b'24:31 - reserved
  9620. * dword1~10 - cce_super_rule_param[0]:
  9621. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9622. * dword11~20 - cce_super_rule_param[1]:
  9623. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9624. *
  9625. * Each cce_super_rule_param structure would appear as follows:
  9626. * |31 24|23 16|15 8|7 0|
  9627. * |-----------------+-----------------+-----------------+-----------------|
  9628. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9629. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9630. * |-----------------------------------------------------------------------|
  9631. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9632. * |-----------------------------------------------------------------------|
  9633. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9634. * |-----------------------------------------------------------------------|
  9635. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9636. * |-----------------------------------------------------------------------|
  9637. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9638. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9639. * |-----------------------------------------------------------------------|
  9640. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9641. * |-----------------------------------------------------------------------|
  9642. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9643. * |-----------------------------------------------------------------------|
  9644. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9645. * |-----------------------------------------------------------------------|
  9646. * | is_valid | l4_type | l3_type |
  9647. * |-----------------------------------------------------------------------|
  9648. * | l4_dst_port | l4_src_port |
  9649. * |-----------------------------------------------------------------------|
  9650. *
  9651. * The cce_super_rule_param[0] structure is interpreted as follows:
  9652. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9653. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9654. * in case of ipv4)
  9655. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9656. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9657. * in case of ipv4)
  9658. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9659. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9660. * in case of ipv4)
  9661. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9662. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9663. * in case of ipv4)
  9664. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9665. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9666. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9667. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9668. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9669. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9670. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9671. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9672. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9673. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9674. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9675. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9676. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9677. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9678. * ipv4 address, in case of ipv4)
  9679. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9680. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9681. * ipv4 address, in case of ipv4)
  9682. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9683. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9684. * ipv4 address, in case of ipv4)
  9685. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9686. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9687. * ipv4 address, in case of ipv4)
  9688. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9689. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9690. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9691. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9692. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9693. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9694. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9695. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9696. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9697. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9698. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9699. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9700. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9701. * 0x0008: ipv4
  9702. * 0xdd86: ipv6
  9703. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9704. * 6: TCP
  9705. * 17: UDP
  9706. * b'24:31 - is_valid: indicate whether this parameter is valid
  9707. * 0: invalid
  9708. * 1: valid
  9709. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9710. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9711. *
  9712. * The cce_super_rule_param[1] structure is similar.
  9713. */
  9714. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9715. enum htt_rx_cce_super_rule_setup_operation {
  9716. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9717. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9718. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9719. /* All operation should be before this */
  9720. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9721. };
  9722. typedef struct {
  9723. union {
  9724. A_UINT8 src_ipv4_addr[4];
  9725. A_UINT8 src_ipv6_addr[16];
  9726. };
  9727. union {
  9728. A_UINT8 dst_ipv4_addr[4];
  9729. A_UINT8 dst_ipv6_addr[16];
  9730. };
  9731. A_UINT32 l3_type: 16,
  9732. l4_type: 8,
  9733. is_valid: 8;
  9734. A_UINT32 l4_src_port: 16,
  9735. l4_dst_port: 16;
  9736. } htt_rx_cce_super_rule_param_t;
  9737. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9738. A_UINT32 msg_type: 8,
  9739. pdev_id: 8,
  9740. operation: 8,
  9741. reserved: 8;
  9742. htt_rx_cce_super_rule_param_t
  9743. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9744. } POSTPACK;
  9745. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9746. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9747. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9748. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9749. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9750. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9751. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9752. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9753. do { \
  9754. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9755. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9756. } while (0)
  9757. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9758. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9759. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9760. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9761. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9762. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9763. do { \
  9764. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9765. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9766. } while (0)
  9767. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9768. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9769. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9770. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9771. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9772. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9773. do { \
  9774. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9775. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9776. } while (0)
  9777. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9778. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9779. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9780. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9781. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9782. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9783. do { \
  9784. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9785. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9786. } while (0)
  9787. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9788. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9789. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9790. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9791. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9792. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9793. do { \
  9794. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9795. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9796. } while (0)
  9797. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9798. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9799. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9800. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9801. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9802. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9803. do { \
  9804. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9805. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9806. } while (0)
  9807. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9808. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9809. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9810. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9811. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9812. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9813. do { \
  9814. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9815. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9816. } while (0)
  9817. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9818. do { \
  9819. A_MEMCPY(_array, _ptr, 4); \
  9820. } while (0)
  9821. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9822. do { \
  9823. A_MEMCPY(_ptr, _array, 4); \
  9824. } while (0)
  9825. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9826. do { \
  9827. A_MEMCPY(_array, _ptr, 16); \
  9828. } while (0)
  9829. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9830. do { \
  9831. A_MEMCPY(_ptr, _array, 16); \
  9832. } while (0)
  9833. /*
  9834. * @brief host -> target HTT TX_LCE_SUPER_RULE_SETUP message
  9835. *
  9836. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP
  9837. *
  9838. * @details
  9839. * Host sends TX_SUPER_RULE setup message to target, in order to request,
  9840. * install, or uninstall tx super rules to match certain kind of packets
  9841. * with specific parameters. Target sets up HW registers based on setup
  9842. * message and always confirms back to host (by sending a T2H
  9843. * TX_LCE_SUPER_RULE_SETUP_DONE message).
  9844. *
  9845. * The message would appear as follows:
  9846. * |31 24|23 16|15 8|7 0|
  9847. * |-----------------+-----------------+-----------------+-----------------|
  9848. * | reserved | operation | pdev_id | msg_type |
  9849. * |-----------------------------------------------------------------------|
  9850. * | tx_super_rule_param[0] |
  9851. * |-----------------------------------------------------------------------|
  9852. * | tx_super_rule_param[1] |
  9853. * |-----------------------------------------------------------------------|
  9854. * | tx_super_rule_param[2] |
  9855. * |-----------------------------------------------------------------------|
  9856. *
  9857. * The message is interpreted as follows:
  9858. * dword0 - b'0:7 - msg_type: This will be set to
  9859. * 0x26 (HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP)
  9860. * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is for
  9861. * b'16:23 - operation: Identify operation to be taken,
  9862. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL
  9863. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE
  9864. * b'24:31 - reserved
  9865. * dword1~10 - tx_super_rule_param[0]:
  9866. * contains parameters used to setup TX_SUPER_RULE_0
  9867. * dword11~20 - tx_super_rule_param[1]:
  9868. * contains parameters used to setup TX_SUPER_RULE_1
  9869. * dword21~30 - tx_super_rule_param[2]:
  9870. * contains parameters used to setup TX_SUPER_RULE_2
  9871. *
  9872. * Each tx_super_rule_param structure would appear as follows:
  9873. * |31 24|23 16|15 8|7 0|
  9874. * |-----------------+-----------------+-----------------+-----------------|
  9875. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9876. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9877. * |-----------------------------------------------------------------------|
  9878. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9879. * |-----------------------------------------------------------------------|
  9880. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9881. * |-----------------------------------------------------------------------|
  9882. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9883. * |-----------------------------------------------------------------------|
  9884. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9885. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9886. * |-----------------------------------------------------------------------|
  9887. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9888. * |-----------------------------------------------------------------------|
  9889. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9890. * |-----------------------------------------------------------------------|
  9891. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9892. * |-----------------------------------------------------------------------|
  9893. * | is_valid | l4_type | l3_type |
  9894. * |-----------------------------------------------------------------------|
  9895. * | l4_dst_port | l4_src_port |
  9896. * |-----------------------------------------------------------------------|
  9897. * Where l3_type is 802.3 EtherType, l4_type is IANA IP protocol type.
  9898. *
  9899. * The tx_super_rule_param[1] structure is similar.
  9900. * The tx_super_rule_param[2] structure is similar.
  9901. */
  9902. #define HTT_TX_LCE_SUPER_RULE_SETUP_NUM 3
  9903. enum htt_tx_lce_super_rule_setup_operation {
  9904. HTT_TX_LCE_SUPER_RULE_INSTALL = 0,
  9905. HTT_TX_LCE_SUPER_RULE_RELEASE,
  9906. /* All operation should be before this */
  9907. HTT_TX_LCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9908. };
  9909. typedef struct {
  9910. union {
  9911. A_UINT8 src_ipv4_addr[4];
  9912. A_UINT8 src_ipv6_addr[16];
  9913. };
  9914. union {
  9915. A_UINT8 dst_ipv4_addr[4];
  9916. A_UINT8 dst_ipv6_addr[16];
  9917. };
  9918. A_UINT32 l3_type: 16,
  9919. l4_type: 8,
  9920. is_valid: 8;
  9921. A_UINT32 l4_src_port: 16,
  9922. l4_dst_port: 16;
  9923. } htt_tx_lce_super_rule_param_t;
  9924. PREPACK struct htt_tx_lce_super_rule_setup_t {
  9925. A_UINT32 msg_type: 8,
  9926. pdev_id: 8,
  9927. operation: 8, /* htt_tx_lce_super_rule_setup_operation */
  9928. reserved: 8;
  9929. htt_tx_lce_super_rule_param_t
  9930. lce_super_rule_param[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
  9931. } POSTPACK;
  9932. #define HTT_TX_LCE_SUPER_RULE_SETUP_SZ (sizeof(struct htt_tx_lce_super_rule_setup_t))
  9933. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9934. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9935. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9936. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9937. HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9938. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9939. do { \
  9940. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9941. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9942. } while (0)
  9943. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9944. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S 16
  9945. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9946. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9947. HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)
  9948. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9949. do { \
  9950. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9951. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9952. } while (0)
  9953. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9954. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9955. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9956. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9957. HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9958. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9959. do { \
  9960. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9961. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9962. } while (0)
  9963. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9964. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9965. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9966. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9967. HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9968. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9969. do { \
  9970. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9971. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9972. } while (0)
  9973. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9974. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9975. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9976. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9977. HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)
  9978. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9979. do { \
  9980. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9981. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9982. } while (0)
  9983. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9984. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9985. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9986. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9987. HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9988. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9989. do { \
  9990. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9991. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9992. } while (0)
  9993. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9994. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9995. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9996. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9997. HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9998. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9999. do { \
  10000. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  10001. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  10002. } while (0)
  10003. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  10004. do { \
  10005. A_MEMCPY(_array, _ptr, 4); \
  10006. } while (0)
  10007. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  10008. do { \
  10009. A_MEMCPY(_ptr, _array, 4); \
  10010. } while (0)
  10011. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  10012. do { \
  10013. A_MEMCPY(_array, _ptr, 16); \
  10014. } while (0)
  10015. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  10016. do { \
  10017. A_MEMCPY(_ptr, _array, 16); \
  10018. } while (0)
  10019. /**
  10020. * htt_h2t_primary_link_peer_status_type -
  10021. * Unique number for each status or reasons
  10022. * The status reasons can go up to 255 max
  10023. */
  10024. enum htt_h2t_primary_link_peer_status_type {
  10025. /* Host Primary Link Peer migration Success */
  10026. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  10027. /* keep this last */
  10028. /* Host Primary Link Peer migration Fail */
  10029. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  10030. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  10031. };
  10032. /**
  10033. * @brief host -> Primary peer migration completion message from host
  10034. *
  10035. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  10036. *
  10037. * @details
  10038. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  10039. * target Confirming that primary link peer migration has completed,
  10040. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  10041. * message from the target.
  10042. *
  10043. * The message would appear as follows:
  10044. *
  10045. * |31 25|24|23 16|15 12|11 8|7 0|
  10046. * |----------------------------+----------+---------+--------------|
  10047. * | vdev ID | pdev ID | chip ID | msg type |
  10048. * |----------------------------+----------+---------+--------------|
  10049. * | ML peer ID | SW peer ID |
  10050. * |------------+--+------------+--------------------+--------------|
  10051. * | reserved |SV| src_info | status |
  10052. * |------------+--+---------------------------------+--------------|
  10053. * Where:
  10054. * SV = src_info_valid flag
  10055. *
  10056. * The message is interpreted as follows:
  10057. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  10058. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  10059. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  10060. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  10061. * as primary
  10062. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  10063. * as primary
  10064. *
  10065. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  10066. * chosen as primary
  10067. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  10068. * primary peer belongs.
  10069. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  10070. * b'8:23 - src_info: Indicates New Virtual port number through
  10071. * which Rx Pipe connects to the correct PPE.
  10072. * b'24 - src_info_valid: Indicates src_info is valid.
  10073. */
  10074. typedef struct {
  10075. A_UINT32 msg_type: 8, /* bits 7:0 */
  10076. chip_id: 4, /* bits 11:8 */
  10077. pdev_id: 4, /* bits 15:12 */
  10078. vdev_id: 16; /* bits 31:16 */
  10079. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  10080. ml_peer_id: 16; /* bits 31:16 */
  10081. A_UINT32 status: 8, /* bits 7:0 */
  10082. src_info: 16, /* bits 23:8 */
  10083. src_info_valid: 1, /* bit 24 */
  10084. reserved: 7; /* bits 31:25 */
  10085. } htt_h2t_primary_link_peer_migrate_resp_t;
  10086. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  10087. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  10088. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  10089. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  10090. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  10091. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  10092. do { \
  10093. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  10094. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  10095. } while (0)
  10096. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  10097. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  10098. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  10099. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  10100. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  10101. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  10102. do { \
  10103. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  10104. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  10105. } while (0)
  10106. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  10107. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  10108. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  10109. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  10110. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  10111. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  10112. do { \
  10113. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  10114. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  10115. } while (0)
  10116. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  10117. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  10118. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  10119. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  10120. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  10121. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  10122. do { \
  10123. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  10124. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  10125. } while (0)
  10126. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  10127. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  10128. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  10129. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  10130. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  10131. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  10132. do { \
  10133. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  10134. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  10135. } while (0)
  10136. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  10137. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  10138. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  10139. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  10140. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  10141. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  10142. do { \
  10143. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  10144. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  10145. } while (0)
  10146. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  10147. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  10148. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  10149. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  10150. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  10151. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  10152. do { \
  10153. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  10154. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  10155. } while (0)
  10156. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  10157. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  10158. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  10159. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  10160. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  10161. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  10162. do { \
  10163. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  10164. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  10165. } while (0)
  10166. /**
  10167. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  10168. *
  10169. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  10170. *
  10171. * @details
  10172. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  10173. * configure the parameters needed for FW to report PPDU tx latency stats
  10174. * for latency prediction in user space.
  10175. *
  10176. * The message would appear as follows:
  10177. * |31 28|27 12|11|10 8|7 0|
  10178. * |-----------+-------------------+--+-------+--------------|
  10179. * |granularity| periodic interval | E|vdev ID| msg type |
  10180. * |-----------+-------------------+--+-------+--------------|
  10181. * Where: E = enable
  10182. *
  10183. * The message is interpreted as follows:
  10184. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  10185. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  10186. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  10187. * b'11 - enable: Indicate this message is to enable/disable
  10188. * PPDU latency report from FW
  10189. * b'12:27 - periodic_interval: Indicate the report interval in MS
  10190. * b'28:31 - granularity: Indicate the granularity of the latency
  10191. * stats report, in ms
  10192. */
  10193. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  10194. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  10195. A_UINT32 msg_type :8,
  10196. vdev_id :3,
  10197. enable :1,
  10198. periodic_interval :16,
  10199. granularity :4;
  10200. } POSTPACK;
  10201. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  10202. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  10203. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  10204. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  10205. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  10206. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  10207. do { \
  10208. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  10209. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  10210. } while (0)
  10211. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  10212. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  10213. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  10214. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  10215. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  10216. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  10217. do { \
  10218. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  10219. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  10220. } while (0)
  10221. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  10222. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  10223. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  10224. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  10225. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  10226. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  10227. do { \
  10228. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  10229. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  10230. } while (0)
  10231. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  10232. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  10233. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  10234. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  10235. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  10236. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  10237. do { \
  10238. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  10239. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  10240. } while (0)
  10241. /**
  10242. * @brief host -> tgt msg to reconfigure params for a MSDU queue
  10243. *
  10244. * MSG_TYPE => HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ
  10245. *
  10246. * @details
  10247. * HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ message is sent by the host to
  10248. * update the configuration of the identified MSDU.
  10249. * This message supports the following MSDU queue reconfigurations:
  10250. * 1. Deactivating or reactivating the MSDU queue.
  10251. * 2. Moving the MSDU queue from its current service class to a
  10252. * different service class.
  10253. * The new service class needs to be within the same TID as the
  10254. * current service class.
  10255. * This msg overlaps with the HTT_H2T_SAWF_DEF_QUEUES_[MAP,UNMAP]_REQ
  10256. * messages, but those only apply to the default MSDU queues within
  10257. * a peer-TID, while this message applies only to a single MSDU queue,
  10258. * and that MSDU queue can be a user-defined queue or a default queue.
  10259. * Also, the concurrent combination of reconfigurations 1+2 is supported.
  10260. *
  10261. * The message format is as follows:
  10262. * |31 24|23 9|8|7 0|
  10263. * |--------------------------------------------------------------|
  10264. * | tgt_opaque_msduq_id | msg type |
  10265. * |--------------------------------------------------------------|
  10266. * | request_cookie | reserved |D| svc_class_id |
  10267. * |--------------------------------------------------------------|
  10268. * Where: D = deactivate flag
  10269. *
  10270. * The message is interpreted as follows:
  10271. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  10272. * (HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ)
  10273. * b'8:31 - tgt_opaque_msduq_id: tx flow number that uniquely
  10274. * identifies the MSDU queue
  10275. * dword1 - b'0:7 - svc_class_id: ID of the SAWF service class to which
  10276. * the MSDU queue should be associated.
  10277. * On reactivate requests, svc_class_id may be set to the
  10278. * same service class ID as before the deactivate or it may
  10279. * be set to a different service class ID.
  10280. * b'8:8 - deactivate: Whether the MSDU queue should be deactivated
  10281. * or reactivated (refer to HTT_MSDUQ_DEACTIVATE_E)
  10282. * b'9:23 - reserved
  10283. * b'31:24 - request_cookie: Identifier for FW to use in the
  10284. * completion indication (T2H SDWF_MSDU_CFG_IND) to call
  10285. * out this specific request. The host shall avoid using
  10286. * a value of 0xFF (COOKIE_INVALID) here, so that a
  10287. * 0xFF / COOKIE_INVALID value can be used in any T2H
  10288. * SDWF_MSDUQ_CFG_IND messages that the target sends
  10289. * autonomously rather than in response to a H2T
  10290. * SDWF_MSDUQ_RECFG_REQ.
  10291. */
  10292. /* HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ */
  10293. typedef enum {
  10294. HTT_MSDUQ_REACTIVATE = 0,
  10295. HTT_MSDUQ_DEACTIVATE = 1,
  10296. } HTT_MSDUQ_DEACTIVATE_E;
  10297. PREPACK struct htt_h2t_sdwf_msduq_recfg_req {
  10298. A_UINT32 msg_type :8, /* bits 7:0 */
  10299. tgt_opaque_msduq_id :24; /* bits 31:8 */
  10300. A_UINT32 svc_class_id :8, /* bits 7:0 */
  10301. deactivate :1, /* bits 8:8 */
  10302. reserved :15, /* bits 23:9 */
  10303. request_cookie :8; /* bits 31:24 */
  10304. } POSTPACK;
  10305. #define HTT_MSDUQ_CFG_REG_COOKIE_INVALID 0xFF
  10306. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M 0xFFFFFF00
  10307. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S 8
  10308. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
  10309. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M) >> \
  10310. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)
  10311. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
  10312. do { \
  10313. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID, _val); \
  10314. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)); \
  10315. } while (0)
  10316. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M 0x000000FF
  10317. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S 0
  10318. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_GET(_var) \
  10319. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M) >> \
  10320. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)
  10321. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_SET(_var, _val) \
  10322. do { \
  10323. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID, _val); \
  10324. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)); \
  10325. } while (0)
  10326. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M 0x00000100
  10327. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S 8
  10328. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_GET(_var) \
  10329. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M) >> \
  10330. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)
  10331. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_SET(_var, _val) \
  10332. do { \
  10333. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE, _val); \
  10334. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)); \
  10335. } while (0)
  10336. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M 0xFF000000
  10337. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S 24
  10338. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_GET(_var) \
  10339. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M) >> \
  10340. HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)
  10341. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_SET(_var, _val) \
  10342. do { \
  10343. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE, _val); \
  10344. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)); \
  10345. } while (0)
  10346. /*=== target -> host messages ===============================================*/
  10347. enum htt_t2h_msg_type {
  10348. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  10349. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  10350. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  10351. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  10352. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  10353. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  10354. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  10355. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  10356. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  10357. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  10358. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  10359. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  10360. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  10361. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  10362. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  10363. /* only used for HL, add HTT MSG for HTT CREDIT update */
  10364. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  10365. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  10366. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  10367. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  10368. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  10369. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  10370. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  10371. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  10372. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  10373. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  10374. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  10375. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  10376. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  10377. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  10378. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  10379. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  10380. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  10381. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  10382. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  10383. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  10384. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  10385. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  10386. /* TX_OFFLOAD_DELIVER_IND:
  10387. * Forward the target's locally-generated packets to the host,
  10388. * to provide to the monitor mode interface.
  10389. */
  10390. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  10391. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  10392. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  10393. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  10394. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  10395. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  10396. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  10397. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  10398. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  10399. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  10400. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  10401. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  10402. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  10403. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  10404. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  10405. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  10406. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  10407. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  10408. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  10409. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  10410. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  10411. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  10412. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  10413. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  10414. HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE = 0x3b,
  10415. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND = 0x3c,
  10416. HTT_T2H_MSG_TYPE_TEST,
  10417. /* keep this last */
  10418. HTT_T2H_NUM_MSGS
  10419. };
  10420. /*
  10421. * HTT target to host message type -
  10422. * stored in bits 7:0 of the first word of the message
  10423. */
  10424. #define HTT_T2H_MSG_TYPE_M 0xff
  10425. #define HTT_T2H_MSG_TYPE_S 0
  10426. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  10427. do { \
  10428. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  10429. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  10430. } while (0)
  10431. #define HTT_T2H_MSG_TYPE_GET(word) \
  10432. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  10433. /**
  10434. * @brief target -> host version number confirmation message definition
  10435. *
  10436. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  10437. *
  10438. * |31 24|23 16|15 8|7 0|
  10439. * |----------------+----------------+----------------+----------------|
  10440. * | reserved | major number | minor number | msg type |
  10441. * |-------------------------------------------------------------------|
  10442. * : option request TLV (optional) |
  10443. * :...................................................................:
  10444. *
  10445. * The VER_CONF message may consist of a single 4-byte word, or may be
  10446. * extended with TLVs that specify HTT options selected by the target.
  10447. * The following option TLVs may be appended to the VER_CONF message:
  10448. * - LL_BUS_ADDR_SIZE
  10449. * - HL_SUPPRESS_TX_COMPL_IND
  10450. * - MAX_TX_QUEUE_GROUPS
  10451. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  10452. * may be appended to the VER_CONF message (but only one TLV of each type).
  10453. *
  10454. * Header fields:
  10455. * - MSG_TYPE
  10456. * Bits 7:0
  10457. * Purpose: identifies this as a version number confirmation message
  10458. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  10459. * - VER_MINOR
  10460. * Bits 15:8
  10461. * Purpose: Specify the minor number of the HTT message library version
  10462. * in use by the target firmware.
  10463. * The minor number specifies the specific revision within a range
  10464. * of fundamentally compatible HTT message definition revisions.
  10465. * Compatible revisions involve adding new messages or perhaps
  10466. * adding new fields to existing messages, in a backwards-compatible
  10467. * manner.
  10468. * Incompatible revisions involve changing the message type values,
  10469. * or redefining existing messages.
  10470. * Value: minor number
  10471. * - VER_MAJOR
  10472. * Bits 15:8
  10473. * Purpose: Specify the major number of the HTT message library version
  10474. * in use by the target firmware.
  10475. * The major number specifies the family of minor revisions that are
  10476. * fundamentally compatible with each other, but not with prior or
  10477. * later families.
  10478. * Value: major number
  10479. */
  10480. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  10481. #define HTT_VER_CONF_MINOR_S 8
  10482. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  10483. #define HTT_VER_CONF_MAJOR_S 16
  10484. #define HTT_VER_CONF_MINOR_SET(word, value) \
  10485. do { \
  10486. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  10487. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  10488. } while (0)
  10489. #define HTT_VER_CONF_MINOR_GET(word) \
  10490. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  10491. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  10492. do { \
  10493. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  10494. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  10495. } while (0)
  10496. #define HTT_VER_CONF_MAJOR_GET(word) \
  10497. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  10498. #define HTT_VER_CONF_BYTES 4
  10499. /**
  10500. * @brief - target -> host HTT Rx In order indication message
  10501. *
  10502. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  10503. *
  10504. * @details
  10505. *
  10506. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  10507. * |----------------+-------------------+---------------------+---------------|
  10508. * | peer ID | P| F| O| ext TID | msg type |
  10509. * |--------------------------------------------------------------------------|
  10510. * | MSDU count | Reserved | vdev id |
  10511. * |--------------------------------------------------------------------------|
  10512. * | MSDU 0 bus address (bits 31:0) |
  10513. #if HTT_PADDR64
  10514. * | MSDU 0 bus address (bits 63:32) |
  10515. #endif
  10516. * |--------------------------------------------------------------------------|
  10517. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  10518. * |--------------------------------------------------------------------------|
  10519. * | MSDU 1 bus address (bits 31:0) |
  10520. #if HTT_PADDR64
  10521. * | MSDU 1 bus address (bits 63:32) |
  10522. #endif
  10523. * |--------------------------------------------------------------------------|
  10524. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  10525. * |--------------------------------------------------------------------------|
  10526. */
  10527. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  10528. *
  10529. * @details
  10530. * bits
  10531. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  10532. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10533. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  10534. * | | frag | | | | fail |chksum fail|
  10535. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10536. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  10537. */
  10538. struct htt_rx_in_ord_paddr_ind_hdr_t
  10539. {
  10540. A_UINT32 /* word 0 */
  10541. msg_type: 8,
  10542. ext_tid: 5,
  10543. offload: 1,
  10544. frag: 1,
  10545. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  10546. peer_id: 16;
  10547. A_UINT32 /* word 1 */
  10548. vap_id: 8,
  10549. /* NOTE:
  10550. * This reserved_1 field is not truly reserved - certain targets use
  10551. * this field internally to store debug information, and do not zero
  10552. * out the contents of the field before uploading the message to the
  10553. * host. Thus, any host-target communication supported by this field
  10554. * is limited to using values that are never used by the debug
  10555. * information stored by certain targets in the reserved_1 field.
  10556. * In particular, the targets in question don't use the value 0x3
  10557. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10558. * so this previously-unused value within these bits is available to
  10559. * use as the host / target PKT_CAPTURE_MODE flag.
  10560. */
  10561. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10562. /* if pkt_capture_mode == 0x3, host should
  10563. * send rx frames to monitor mode interface
  10564. */
  10565. msdu_cnt: 16;
  10566. };
  10567. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10568. {
  10569. A_UINT32 dma_addr;
  10570. A_UINT32
  10571. length: 16,
  10572. fw_desc: 8,
  10573. msdu_info:8;
  10574. };
  10575. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10576. {
  10577. A_UINT32 dma_addr_lo;
  10578. A_UINT32 dma_addr_hi;
  10579. A_UINT32
  10580. length: 16,
  10581. fw_desc: 8,
  10582. msdu_info:8;
  10583. };
  10584. #if HTT_PADDR64
  10585. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10586. #else
  10587. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10588. #endif
  10589. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10590. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10591. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10592. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10593. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10594. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10595. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10596. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10597. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10598. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10599. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10600. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10601. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10602. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10603. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10604. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10605. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10606. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10607. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10608. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10609. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10610. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10611. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10612. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10613. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10614. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10615. /* for systems using 64-bit format for bus addresses */
  10616. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10617. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10618. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10619. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10620. /* for systems using 32-bit format for bus addresses */
  10621. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10622. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10623. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10624. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10625. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10626. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10627. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10628. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10629. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10630. do { \
  10631. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10632. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10633. } while (0)
  10634. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10635. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10636. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10637. do { \
  10638. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10639. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10640. } while (0)
  10641. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10642. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10643. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10644. do { \
  10645. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10646. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10647. } while (0)
  10648. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10649. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10650. /*
  10651. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10652. * deliver the rx frames to the monitor mode interface.
  10653. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10654. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10655. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10656. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10657. */
  10658. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10659. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10660. do { \
  10661. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10662. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10663. } while (0)
  10664. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10665. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10666. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10667. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10668. do { \
  10669. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10670. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10671. } while (0)
  10672. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10673. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10674. /* for systems using 64-bit format for bus addresses */
  10675. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10676. do { \
  10677. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10678. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10679. } while (0)
  10680. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10681. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10682. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10683. do { \
  10684. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10685. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10686. } while (0)
  10687. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10688. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10689. /* for systems using 32-bit format for bus addresses */
  10690. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10691. do { \
  10692. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10693. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10694. } while (0)
  10695. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10696. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10697. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10698. do { \
  10699. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10700. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10701. } while (0)
  10702. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10703. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10704. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10705. do { \
  10706. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10707. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10708. } while (0)
  10709. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10710. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10711. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10712. do { \
  10713. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10714. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10715. } while (0)
  10716. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10717. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10718. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10719. do { \
  10720. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10721. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10722. } while (0)
  10723. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10724. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10725. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10726. do { \
  10727. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10728. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10729. } while (0)
  10730. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10731. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10732. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10733. do { \
  10734. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10735. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10736. } while (0)
  10737. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10738. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10739. /* definitions used within target -> host rx indication message */
  10740. PREPACK struct htt_rx_ind_hdr_prefix_t
  10741. {
  10742. A_UINT32 /* word 0 */
  10743. msg_type: 8,
  10744. ext_tid: 5,
  10745. release_valid: 1,
  10746. flush_valid: 1,
  10747. reserved0: 1,
  10748. peer_id: 16;
  10749. A_UINT32 /* word 1 */
  10750. flush_start_seq_num: 6,
  10751. flush_end_seq_num: 6,
  10752. release_start_seq_num: 6,
  10753. release_end_seq_num: 6,
  10754. num_mpdu_ranges: 8;
  10755. } POSTPACK;
  10756. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10757. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10758. #define HTT_TGT_RSSI_INVALID 0x80
  10759. PREPACK struct htt_rx_ppdu_desc_t
  10760. {
  10761. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10762. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10763. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10764. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10765. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10766. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10767. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10768. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10769. A_UINT32 /* word 0 */
  10770. rssi_cmb: 8,
  10771. timestamp_submicrosec: 8,
  10772. phy_err_code: 8,
  10773. phy_err: 1,
  10774. legacy_rate: 4,
  10775. legacy_rate_sel: 1,
  10776. end_valid: 1,
  10777. start_valid: 1;
  10778. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10779. union {
  10780. A_UINT32 /* word 1 */
  10781. rssi0_pri20: 8,
  10782. rssi0_ext20: 8,
  10783. rssi0_ext40: 8,
  10784. rssi0_ext80: 8;
  10785. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10786. } u0;
  10787. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10788. union {
  10789. A_UINT32 /* word 2 */
  10790. rssi1_pri20: 8,
  10791. rssi1_ext20: 8,
  10792. rssi1_ext40: 8,
  10793. rssi1_ext80: 8;
  10794. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10795. } u1;
  10796. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10797. union {
  10798. A_UINT32 /* word 3 */
  10799. rssi2_pri20: 8,
  10800. rssi2_ext20: 8,
  10801. rssi2_ext40: 8,
  10802. rssi2_ext80: 8;
  10803. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10804. } u2;
  10805. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10806. union {
  10807. A_UINT32 /* word 4 */
  10808. rssi3_pri20: 8,
  10809. rssi3_ext20: 8,
  10810. rssi3_ext40: 8,
  10811. rssi3_ext80: 8;
  10812. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10813. } u3;
  10814. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10815. A_UINT32 tsf32; /* word 5 */
  10816. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10817. A_UINT32 timestamp_microsec; /* word 6 */
  10818. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10819. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10820. A_UINT32 /* word 7 */
  10821. vht_sig_a1: 24,
  10822. preamble_type: 8;
  10823. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10824. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10825. A_UINT32 /* word 8 */
  10826. vht_sig_a2: 24,
  10827. /* sa_ant_matrix
  10828. * For cases where a single rx chain has options to be connected to
  10829. * different rx antennas, show which rx antennas were in use during
  10830. * receipt of a given PPDU.
  10831. * This sa_ant_matrix provides a bitmask of the antennas used while
  10832. * receiving this frame.
  10833. */
  10834. sa_ant_matrix: 8;
  10835. } POSTPACK;
  10836. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10837. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10838. PREPACK struct htt_rx_ind_hdr_suffix_t
  10839. {
  10840. A_UINT32 /* word 0 */
  10841. fw_rx_desc_bytes: 16,
  10842. reserved0: 16;
  10843. } POSTPACK;
  10844. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10845. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10846. PREPACK struct htt_rx_ind_hdr_t
  10847. {
  10848. struct htt_rx_ind_hdr_prefix_t prefix;
  10849. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10850. struct htt_rx_ind_hdr_suffix_t suffix;
  10851. } POSTPACK;
  10852. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10853. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10854. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10855. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10856. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10857. /*
  10858. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10859. * the offset into the HTT rx indication message at which the
  10860. * FW rx PPDU descriptor resides
  10861. */
  10862. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10863. /*
  10864. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10865. * the offset into the HTT rx indication message at which the
  10866. * header suffix (FW rx MSDU byte count) resides
  10867. */
  10868. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10869. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10870. /*
  10871. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10872. * the offset into the HTT rx indication message at which the per-MSDU
  10873. * information starts
  10874. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10875. * per-MSDU information portion of the message. The per-MSDU info itself
  10876. * starts at byte 12.
  10877. */
  10878. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10879. /**
  10880. * @brief target -> host rx indication message definition
  10881. *
  10882. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10883. *
  10884. * @details
  10885. * The following field definitions describe the format of the rx indication
  10886. * message sent from the target to the host.
  10887. * The message consists of three major sections:
  10888. * 1. a fixed-length header
  10889. * 2. a variable-length list of firmware rx MSDU descriptors
  10890. * 3. one or more 4-octet MPDU range information elements
  10891. * The fixed length header itself has two sub-sections
  10892. * 1. the message meta-information, including identification of the
  10893. * sender and type of the received data, and a 4-octet flush/release IE
  10894. * 2. the firmware rx PPDU descriptor
  10895. *
  10896. * The format of the message is depicted below.
  10897. * in this depiction, the following abbreviations are used for information
  10898. * elements within the message:
  10899. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10900. * elements associated with the PPDU start are valid.
  10901. * Specifically, the following fields are valid only if SV is set:
  10902. * RSSI (all variants), L, legacy rate, preamble type, service,
  10903. * VHT-SIG-A
  10904. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10905. * elements associated with the PPDU end are valid.
  10906. * Specifically, the following fields are valid only if EV is set:
  10907. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10908. * - L - Legacy rate selector - if legacy rates are used, this flag
  10909. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10910. * (L == 0) PHY.
  10911. * - P - PHY error flag - boolean indication of whether the rx frame had
  10912. * a PHY error
  10913. *
  10914. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10915. * |----------------+-------------------+---------------------+---------------|
  10916. * | peer ID | |RV|FV| ext TID | msg type |
  10917. * |--------------------------------------------------------------------------|
  10918. * | num | release | release | flush | flush |
  10919. * | MPDU | end | start | end | start |
  10920. * | ranges | seq num | seq num | seq num | seq num |
  10921. * |==========================================================================|
  10922. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10923. * |V|V| | rate | | | timestamp | RSSI |
  10924. * |--------------------------------------------------------------------------|
  10925. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10926. * |--------------------------------------------------------------------------|
  10927. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10928. * |--------------------------------------------------------------------------|
  10929. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10930. * |--------------------------------------------------------------------------|
  10931. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10932. * |--------------------------------------------------------------------------|
  10933. * | TSF LSBs |
  10934. * |--------------------------------------------------------------------------|
  10935. * | microsec timestamp |
  10936. * |--------------------------------------------------------------------------|
  10937. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10938. * |--------------------------------------------------------------------------|
  10939. * | service | HT-SIG / VHT-SIG-A2 |
  10940. * |==========================================================================|
  10941. * | reserved | FW rx desc bytes |
  10942. * |--------------------------------------------------------------------------|
  10943. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10944. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10945. * |--------------------------------------------------------------------------|
  10946. * : : :
  10947. * |--------------------------------------------------------------------------|
  10948. * | alignment | MSDU Rx |
  10949. * | padding | desc Bn |
  10950. * |--------------------------------------------------------------------------|
  10951. * | reserved | MPDU range status | MPDU count |
  10952. * |--------------------------------------------------------------------------|
  10953. * : reserved : MPDU range status : MPDU count :
  10954. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10955. *
  10956. * Header fields:
  10957. * - MSG_TYPE
  10958. * Bits 7:0
  10959. * Purpose: identifies this as an rx indication message
  10960. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10961. * - EXT_TID
  10962. * Bits 12:8
  10963. * Purpose: identify the traffic ID of the rx data, including
  10964. * special "extended" TID values for multicast, broadcast, and
  10965. * non-QoS data frames
  10966. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10967. * - FLUSH_VALID (FV)
  10968. * Bit 13
  10969. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10970. * is valid
  10971. * Value:
  10972. * 1 -> flush IE is valid and needs to be processed
  10973. * 0 -> flush IE is not valid and should be ignored
  10974. * - REL_VALID (RV)
  10975. * Bit 13
  10976. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10977. * is valid
  10978. * Value:
  10979. * 1 -> release IE is valid and needs to be processed
  10980. * 0 -> release IE is not valid and should be ignored
  10981. * - PEER_ID
  10982. * Bits 31:16
  10983. * Purpose: Identify, by ID, which peer sent the rx data
  10984. * Value: ID of the peer who sent the rx data
  10985. * - FLUSH_SEQ_NUM_START
  10986. * Bits 5:0
  10987. * Purpose: Indicate the start of a series of MPDUs to flush
  10988. * Not all MPDUs within this series are necessarily valid - the host
  10989. * must check each sequence number within this range to see if the
  10990. * corresponding MPDU is actually present.
  10991. * This field is only valid if the FV bit is set.
  10992. * Value:
  10993. * The sequence number for the first MPDUs to check to flush.
  10994. * The sequence number is masked by 0x3f.
  10995. * - FLUSH_SEQ_NUM_END
  10996. * Bits 11:6
  10997. * Purpose: Indicate the end of a series of MPDUs to flush
  10998. * Value:
  10999. * The sequence number one larger than the sequence number of the
  11000. * last MPDU to check to flush.
  11001. * The sequence number is masked by 0x3f.
  11002. * Not all MPDUs within this series are necessarily valid - the host
  11003. * must check each sequence number within this range to see if the
  11004. * corresponding MPDU is actually present.
  11005. * This field is only valid if the FV bit is set.
  11006. * - REL_SEQ_NUM_START
  11007. * Bits 17:12
  11008. * Purpose: Indicate the start of a series of MPDUs to release.
  11009. * All MPDUs within this series are present and valid - the host
  11010. * need not check each sequence number within this range to see if
  11011. * the corresponding MPDU is actually present.
  11012. * This field is only valid if the RV bit is set.
  11013. * Value:
  11014. * The sequence number for the first MPDUs to check to release.
  11015. * The sequence number is masked by 0x3f.
  11016. * - REL_SEQ_NUM_END
  11017. * Bits 23:18
  11018. * Purpose: Indicate the end of a series of MPDUs to release.
  11019. * Value:
  11020. * The sequence number one larger than the sequence number of the
  11021. * last MPDU to check to release.
  11022. * The sequence number is masked by 0x3f.
  11023. * All MPDUs within this series are present and valid - the host
  11024. * need not check each sequence number within this range to see if
  11025. * the corresponding MPDU is actually present.
  11026. * This field is only valid if the RV bit is set.
  11027. * - NUM_MPDU_RANGES
  11028. * Bits 31:24
  11029. * Purpose: Indicate how many ranges of MPDUs are present.
  11030. * Each MPDU range consists of a series of contiguous MPDUs within the
  11031. * rx frame sequence which all have the same MPDU status.
  11032. * Value: 1-63 (typically a small number, like 1-3)
  11033. *
  11034. * Rx PPDU descriptor fields:
  11035. * - RSSI_CMB
  11036. * Bits 7:0
  11037. * Purpose: Combined RSSI from all active rx chains, across the active
  11038. * bandwidth.
  11039. * Value: RSSI dB units w.r.t. noise floor
  11040. * - TIMESTAMP_SUBMICROSEC
  11041. * Bits 15:8
  11042. * Purpose: high-resolution timestamp
  11043. * Value:
  11044. * Sub-microsecond time of PPDU reception.
  11045. * This timestamp ranges from [0,MAC clock MHz).
  11046. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  11047. * to form a high-resolution, large range rx timestamp.
  11048. * - PHY_ERR_CODE
  11049. * Bits 23:16
  11050. * Purpose:
  11051. * If the rx frame processing resulted in a PHY error, indicate what
  11052. * type of rx PHY error occurred.
  11053. * Value:
  11054. * This field is valid if the "P" (PHY_ERR) flag is set.
  11055. * TBD: document/specify the values for this field
  11056. * - PHY_ERR
  11057. * Bit 24
  11058. * Purpose: indicate whether the rx PPDU had a PHY error
  11059. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  11060. * - LEGACY_RATE
  11061. * Bits 28:25
  11062. * Purpose:
  11063. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  11064. * specify which rate was used.
  11065. * Value:
  11066. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  11067. * flag.
  11068. * If LEGACY_RATE_SEL is 0:
  11069. * 0x8: OFDM 48 Mbps
  11070. * 0x9: OFDM 24 Mbps
  11071. * 0xA: OFDM 12 Mbps
  11072. * 0xB: OFDM 6 Mbps
  11073. * 0xC: OFDM 54 Mbps
  11074. * 0xD: OFDM 36 Mbps
  11075. * 0xE: OFDM 18 Mbps
  11076. * 0xF: OFDM 9 Mbps
  11077. * If LEGACY_RATE_SEL is 1:
  11078. * 0x8: CCK 11 Mbps long preamble
  11079. * 0x9: CCK 5.5 Mbps long preamble
  11080. * 0xA: CCK 2 Mbps long preamble
  11081. * 0xB: CCK 1 Mbps long preamble
  11082. * 0xC: CCK 11 Mbps short preamble
  11083. * 0xD: CCK 5.5 Mbps short preamble
  11084. * 0xE: CCK 2 Mbps short preamble
  11085. * - LEGACY_RATE_SEL
  11086. * Bit 29
  11087. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  11088. * Value:
  11089. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  11090. * used a legacy rate.
  11091. * 0 -> OFDM, 1 -> CCK
  11092. * - END_VALID
  11093. * Bit 30
  11094. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  11095. * the start of the PPDU are valid. Specifically, the following
  11096. * fields are only valid if END_VALID is set:
  11097. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  11098. * TIMESTAMP_SUBMICROSEC
  11099. * Value:
  11100. * 0 -> rx PPDU desc end fields are not valid
  11101. * 1 -> rx PPDU desc end fields are valid
  11102. * - START_VALID
  11103. * Bit 31
  11104. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  11105. * the end of the PPDU are valid. Specifically, the following
  11106. * fields are only valid if START_VALID is set:
  11107. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  11108. * VHT-SIG-A
  11109. * Value:
  11110. * 0 -> rx PPDU desc start fields are not valid
  11111. * 1 -> rx PPDU desc start fields are valid
  11112. * - RSSI0_PRI20
  11113. * Bits 7:0
  11114. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  11115. * Value: RSSI dB units w.r.t. noise floor
  11116. *
  11117. * - RSSI0_EXT20
  11118. * Bits 7:0
  11119. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  11120. * (if the rx bandwidth was >= 40 MHz)
  11121. * Value: RSSI dB units w.r.t. noise floor
  11122. * - RSSI0_EXT40
  11123. * Bits 7:0
  11124. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  11125. * (if the rx bandwidth was >= 80 MHz)
  11126. * Value: RSSI dB units w.r.t. noise floor
  11127. * - RSSI0_EXT80
  11128. * Bits 7:0
  11129. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  11130. * (if the rx bandwidth was >= 160 MHz)
  11131. * Value: RSSI dB units w.r.t. noise floor
  11132. *
  11133. * - RSSI1_PRI20
  11134. * Bits 7:0
  11135. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  11136. * Value: RSSI dB units w.r.t. noise floor
  11137. * - RSSI1_EXT20
  11138. * Bits 7:0
  11139. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  11140. * (if the rx bandwidth was >= 40 MHz)
  11141. * Value: RSSI dB units w.r.t. noise floor
  11142. * - RSSI1_EXT40
  11143. * Bits 7:0
  11144. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  11145. * (if the rx bandwidth was >= 80 MHz)
  11146. * Value: RSSI dB units w.r.t. noise floor
  11147. * - RSSI1_EXT80
  11148. * Bits 7:0
  11149. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  11150. * (if the rx bandwidth was >= 160 MHz)
  11151. * Value: RSSI dB units w.r.t. noise floor
  11152. *
  11153. * - RSSI2_PRI20
  11154. * Bits 7:0
  11155. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  11156. * Value: RSSI dB units w.r.t. noise floor
  11157. * - RSSI2_EXT20
  11158. * Bits 7:0
  11159. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  11160. * (if the rx bandwidth was >= 40 MHz)
  11161. * Value: RSSI dB units w.r.t. noise floor
  11162. * - RSSI2_EXT40
  11163. * Bits 7:0
  11164. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  11165. * (if the rx bandwidth was >= 80 MHz)
  11166. * Value: RSSI dB units w.r.t. noise floor
  11167. * - RSSI2_EXT80
  11168. * Bits 7:0
  11169. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  11170. * (if the rx bandwidth was >= 160 MHz)
  11171. * Value: RSSI dB units w.r.t. noise floor
  11172. *
  11173. * - RSSI3_PRI20
  11174. * Bits 7:0
  11175. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  11176. * Value: RSSI dB units w.r.t. noise floor
  11177. * - RSSI3_EXT20
  11178. * Bits 7:0
  11179. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  11180. * (if the rx bandwidth was >= 40 MHz)
  11181. * Value: RSSI dB units w.r.t. noise floor
  11182. * - RSSI3_EXT40
  11183. * Bits 7:0
  11184. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  11185. * (if the rx bandwidth was >= 80 MHz)
  11186. * Value: RSSI dB units w.r.t. noise floor
  11187. * - RSSI3_EXT80
  11188. * Bits 7:0
  11189. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  11190. * (if the rx bandwidth was >= 160 MHz)
  11191. * Value: RSSI dB units w.r.t. noise floor
  11192. *
  11193. * - TSF32
  11194. * Bits 31:0
  11195. * Purpose: specify the time the rx PPDU was received, in TSF units
  11196. * Value: 32 LSBs of the TSF
  11197. * - TIMESTAMP_MICROSEC
  11198. * Bits 31:0
  11199. * Purpose: specify the time the rx PPDU was received, in microsecond units
  11200. * Value: PPDU rx time, in microseconds
  11201. * - VHT_SIG_A1
  11202. * Bits 23:0
  11203. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  11204. * from the rx PPDU
  11205. * Value:
  11206. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  11207. * VHT-SIG-A1 data.
  11208. * If PREAMBLE_TYPE specifies HT, then this field contains the
  11209. * first 24 bits of the HT-SIG data.
  11210. * Otherwise, this field is invalid.
  11211. * Refer to the the 802.11 protocol for the definition of the
  11212. * HT-SIG and VHT-SIG-A1 fields
  11213. * - VHT_SIG_A2
  11214. * Bits 23:0
  11215. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  11216. * from the rx PPDU
  11217. * Value:
  11218. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  11219. * VHT-SIG-A2 data.
  11220. * If PREAMBLE_TYPE specifies HT, then this field contains the
  11221. * last 24 bits of the HT-SIG data.
  11222. * Otherwise, this field is invalid.
  11223. * Refer to the the 802.11 protocol for the definition of the
  11224. * HT-SIG and VHT-SIG-A2 fields
  11225. * - PREAMBLE_TYPE
  11226. * Bits 31:24
  11227. * Purpose: indicate the PHY format of the received burst
  11228. * Value:
  11229. * 0x4: Legacy (OFDM/CCK)
  11230. * 0x8: HT
  11231. * 0x9: HT with TxBF
  11232. * 0xC: VHT
  11233. * 0xD: VHT with TxBF
  11234. * - SERVICE
  11235. * Bits 31:24
  11236. * Purpose: TBD
  11237. * Value: TBD
  11238. *
  11239. * Rx MSDU descriptor fields:
  11240. * - FW_RX_DESC_BYTES
  11241. * Bits 15:0
  11242. * Purpose: Indicate how many bytes in the Rx indication are used for
  11243. * FW Rx descriptors
  11244. *
  11245. * Payload fields:
  11246. * - MPDU_COUNT
  11247. * Bits 7:0
  11248. * Purpose: Indicate how many sequential MPDUs share the same status.
  11249. * All MPDUs within the indicated list are from the same RA-TA-TID.
  11250. * - MPDU_STATUS
  11251. * Bits 15:8
  11252. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  11253. * received successfully.
  11254. * Value:
  11255. * 0x1: success
  11256. * 0x2: FCS error
  11257. * 0x3: duplicate error
  11258. * 0x4: replay error
  11259. * 0x5: invalid peer
  11260. */
  11261. /* header fields */
  11262. #define HTT_RX_IND_EXT_TID_M 0x1f00
  11263. #define HTT_RX_IND_EXT_TID_S 8
  11264. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  11265. #define HTT_RX_IND_FLUSH_VALID_S 13
  11266. #define HTT_RX_IND_REL_VALID_M 0x4000
  11267. #define HTT_RX_IND_REL_VALID_S 14
  11268. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  11269. #define HTT_RX_IND_PEER_ID_S 16
  11270. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  11271. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  11272. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  11273. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  11274. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  11275. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  11276. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  11277. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  11278. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  11279. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  11280. /* rx PPDU descriptor fields */
  11281. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  11282. #define HTT_RX_IND_RSSI_CMB_S 0
  11283. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  11284. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  11285. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  11286. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  11287. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  11288. #define HTT_RX_IND_PHY_ERR_S 24
  11289. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  11290. #define HTT_RX_IND_LEGACY_RATE_S 25
  11291. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  11292. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  11293. #define HTT_RX_IND_END_VALID_M 0x40000000
  11294. #define HTT_RX_IND_END_VALID_S 30
  11295. #define HTT_RX_IND_START_VALID_M 0x80000000
  11296. #define HTT_RX_IND_START_VALID_S 31
  11297. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  11298. #define HTT_RX_IND_RSSI_PRI20_S 0
  11299. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  11300. #define HTT_RX_IND_RSSI_EXT20_S 8
  11301. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  11302. #define HTT_RX_IND_RSSI_EXT40_S 16
  11303. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  11304. #define HTT_RX_IND_RSSI_EXT80_S 24
  11305. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  11306. #define HTT_RX_IND_VHT_SIG_A1_S 0
  11307. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  11308. #define HTT_RX_IND_VHT_SIG_A2_S 0
  11309. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  11310. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  11311. #define HTT_RX_IND_SERVICE_M 0xff000000
  11312. #define HTT_RX_IND_SERVICE_S 24
  11313. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  11314. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  11315. /* rx MSDU descriptor fields */
  11316. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  11317. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  11318. /* payload fields */
  11319. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  11320. #define HTT_RX_IND_MPDU_COUNT_S 0
  11321. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  11322. #define HTT_RX_IND_MPDU_STATUS_S 8
  11323. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  11324. do { \
  11325. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  11326. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  11327. } while (0)
  11328. #define HTT_RX_IND_EXT_TID_GET(word) \
  11329. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  11330. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  11331. do { \
  11332. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  11333. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  11334. } while (0)
  11335. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  11336. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  11337. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  11338. do { \
  11339. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  11340. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  11341. } while (0)
  11342. #define HTT_RX_IND_REL_VALID_GET(word) \
  11343. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  11344. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  11345. do { \
  11346. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  11347. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  11348. } while (0)
  11349. #define HTT_RX_IND_PEER_ID_GET(word) \
  11350. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  11351. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  11352. do { \
  11353. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  11354. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  11355. } while (0)
  11356. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  11357. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  11358. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  11359. do { \
  11360. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  11361. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  11362. } while (0)
  11363. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  11364. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  11365. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  11366. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  11367. do { \
  11368. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  11369. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  11370. } while (0)
  11371. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  11372. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  11373. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  11374. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  11375. do { \
  11376. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  11377. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  11378. } while (0)
  11379. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  11380. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  11381. HTT_RX_IND_REL_SEQ_NUM_START_S)
  11382. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  11383. do { \
  11384. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  11385. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  11386. } while (0)
  11387. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  11388. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  11389. HTT_RX_IND_REL_SEQ_NUM_END_S)
  11390. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  11391. do { \
  11392. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  11393. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  11394. } while (0)
  11395. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  11396. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  11397. HTT_RX_IND_NUM_MPDU_RANGES_S)
  11398. /* FW rx PPDU descriptor fields */
  11399. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  11400. do { \
  11401. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  11402. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  11403. } while (0)
  11404. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  11405. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  11406. HTT_RX_IND_RSSI_CMB_S)
  11407. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  11408. do { \
  11409. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  11410. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  11411. } while (0)
  11412. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  11413. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  11414. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  11415. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  11416. do { \
  11417. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  11418. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  11419. } while (0)
  11420. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  11421. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  11422. HTT_RX_IND_PHY_ERR_CODE_S)
  11423. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  11424. do { \
  11425. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  11426. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  11427. } while (0)
  11428. #define HTT_RX_IND_PHY_ERR_GET(word) \
  11429. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  11430. HTT_RX_IND_PHY_ERR_S)
  11431. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  11432. do { \
  11433. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  11434. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  11435. } while (0)
  11436. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  11437. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  11438. HTT_RX_IND_LEGACY_RATE_S)
  11439. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  11440. do { \
  11441. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  11442. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  11443. } while (0)
  11444. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  11445. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  11446. HTT_RX_IND_LEGACY_RATE_SEL_S)
  11447. #define HTT_RX_IND_END_VALID_SET(word, value) \
  11448. do { \
  11449. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  11450. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  11451. } while (0)
  11452. #define HTT_RX_IND_END_VALID_GET(word) \
  11453. (((word) & HTT_RX_IND_END_VALID_M) >> \
  11454. HTT_RX_IND_END_VALID_S)
  11455. #define HTT_RX_IND_START_VALID_SET(word, value) \
  11456. do { \
  11457. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  11458. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  11459. } while (0)
  11460. #define HTT_RX_IND_START_VALID_GET(word) \
  11461. (((word) & HTT_RX_IND_START_VALID_M) >> \
  11462. HTT_RX_IND_START_VALID_S)
  11463. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  11464. do { \
  11465. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  11466. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  11467. } while (0)
  11468. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  11469. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  11470. HTT_RX_IND_RSSI_PRI20_S)
  11471. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  11472. do { \
  11473. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  11474. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  11475. } while (0)
  11476. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  11477. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  11478. HTT_RX_IND_RSSI_EXT20_S)
  11479. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  11480. do { \
  11481. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  11482. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  11483. } while (0)
  11484. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  11485. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  11486. HTT_RX_IND_RSSI_EXT40_S)
  11487. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  11488. do { \
  11489. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  11490. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  11491. } while (0)
  11492. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  11493. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  11494. HTT_RX_IND_RSSI_EXT80_S)
  11495. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  11496. do { \
  11497. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  11498. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  11499. } while (0)
  11500. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  11501. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  11502. HTT_RX_IND_VHT_SIG_A1_S)
  11503. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  11504. do { \
  11505. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  11506. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  11507. } while (0)
  11508. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  11509. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  11510. HTT_RX_IND_VHT_SIG_A2_S)
  11511. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  11512. do { \
  11513. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  11514. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  11515. } while (0)
  11516. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  11517. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  11518. HTT_RX_IND_PREAMBLE_TYPE_S)
  11519. #define HTT_RX_IND_SERVICE_SET(word, value) \
  11520. do { \
  11521. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  11522. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  11523. } while (0)
  11524. #define HTT_RX_IND_SERVICE_GET(word) \
  11525. (((word) & HTT_RX_IND_SERVICE_M) >> \
  11526. HTT_RX_IND_SERVICE_S)
  11527. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  11528. do { \
  11529. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  11530. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  11531. } while (0)
  11532. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  11533. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  11534. HTT_RX_IND_SA_ANT_MATRIX_S)
  11535. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  11536. do { \
  11537. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  11538. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  11539. } while (0)
  11540. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  11541. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  11542. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  11543. do { \
  11544. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  11545. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  11546. } while (0)
  11547. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  11548. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  11549. #define HTT_RX_IND_HL_BYTES \
  11550. (HTT_RX_IND_HDR_BYTES + \
  11551. 4 /* single FW rx MSDU descriptor */ + \
  11552. 4 /* single MPDU range information element */)
  11553. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11554. /* Could we use one macro entry? */
  11555. #define HTT_WORD_SET(word, field, value) \
  11556. do { \
  11557. HTT_CHECK_SET_VAL(field, value); \
  11558. (word) |= ((value) << field ## _S); \
  11559. } while (0)
  11560. #define HTT_WORD_GET(word, field) \
  11561. (((word) & field ## _M) >> field ## _S)
  11562. PREPACK struct hl_htt_rx_ind_base {
  11563. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11564. } POSTPACK;
  11565. /*
  11566. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11567. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11568. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11569. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11570. * htt_rx_ind_hl_rx_desc_t.
  11571. */
  11572. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11573. struct htt_rx_ind_hl_rx_desc_t {
  11574. A_UINT8 ver;
  11575. A_UINT8 len;
  11576. struct {
  11577. A_UINT8
  11578. first_msdu: 1,
  11579. last_msdu: 1,
  11580. c3_failed: 1,
  11581. c4_failed: 1,
  11582. ipv6: 1,
  11583. tcp: 1,
  11584. udp: 1,
  11585. reserved: 1;
  11586. } flags;
  11587. /* NOTE: no reserved space - don't append any new fields here */
  11588. };
  11589. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11590. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11591. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11592. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11593. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11594. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11595. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11596. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11597. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11598. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11599. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11600. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11601. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11602. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11603. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11604. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11605. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11606. /* This structure is used in HL, the basic descriptor information
  11607. * used by host. the structure is translated by FW from HW desc
  11608. * or generated by FW. But in HL monitor mode, the host would use
  11609. * the same structure with LL.
  11610. */
  11611. PREPACK struct hl_htt_rx_desc_base {
  11612. A_UINT32
  11613. seq_num:12,
  11614. encrypted:1,
  11615. chan_info_present:1,
  11616. resv0:2,
  11617. mcast_bcast:1,
  11618. fragment:1,
  11619. key_id_oct:8,
  11620. resv1:6;
  11621. A_UINT32
  11622. pn_31_0;
  11623. union {
  11624. struct {
  11625. A_UINT16 pn_47_32;
  11626. A_UINT16 pn_63_48;
  11627. } pn16;
  11628. A_UINT32 pn_63_32;
  11629. } u0;
  11630. A_UINT32
  11631. pn_95_64;
  11632. A_UINT32
  11633. pn_127_96;
  11634. } POSTPACK;
  11635. /*
  11636. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11637. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11638. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11639. * Please see htt_chan_change_t for description of the fields.
  11640. */
  11641. PREPACK struct htt_chan_info_t
  11642. {
  11643. A_UINT32 primary_chan_center_freq_mhz: 16,
  11644. contig_chan1_center_freq_mhz: 16;
  11645. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11646. phy_mode: 8,
  11647. reserved: 8;
  11648. } POSTPACK;
  11649. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11650. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11651. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11652. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11653. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11654. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11655. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11656. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11657. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11658. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11659. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11660. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11661. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11662. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11663. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11664. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11665. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11666. /* Channel information */
  11667. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11668. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11669. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11670. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11671. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11672. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11673. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11674. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11675. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11676. do { \
  11677. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11678. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11679. } while (0)
  11680. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11681. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11682. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11683. do { \
  11684. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11685. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11686. } while (0)
  11687. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11688. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11689. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11690. do { \
  11691. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11692. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11693. } while (0)
  11694. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11695. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11696. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11697. do { \
  11698. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11699. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11700. } while (0)
  11701. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11702. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11703. /*
  11704. * @brief target -> host message definition for FW offloaded pkts
  11705. *
  11706. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11707. *
  11708. * @details
  11709. * The following field definitions describe the format of the firmware
  11710. * offload deliver message sent from the target to the host.
  11711. *
  11712. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11713. *
  11714. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11715. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11716. * | reserved_1 | msg type |
  11717. * |--------------------------------------------------------------------------|
  11718. * | phy_timestamp_l32 |
  11719. * |--------------------------------------------------------------------------|
  11720. * | WORD2 (see below) |
  11721. * |--------------------------------------------------------------------------|
  11722. * | seqno | framectrl |
  11723. * |--------------------------------------------------------------------------|
  11724. * | reserved_3 | vdev_id | tid_num|
  11725. * |--------------------------------------------------------------------------|
  11726. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11727. * |--------------------------------------------------------------------------|
  11728. *
  11729. * where:
  11730. * STAT = status
  11731. * F = format (802.3 vs. 802.11)
  11732. *
  11733. * definition for word 2
  11734. *
  11735. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11736. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11737. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11738. * |--------------------------------------------------------------------------|
  11739. *
  11740. * where:
  11741. * PR = preamble
  11742. * BF = beamformed
  11743. */
  11744. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11745. {
  11746. A_UINT32 /* word 0 */
  11747. msg_type:8, /* [ 7: 0] */
  11748. reserved_1:24; /* [31: 8] */
  11749. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11750. A_UINT32 /* word 2 */
  11751. /* preamble:
  11752. * 0-OFDM,
  11753. * 1-CCk,
  11754. * 2-HT,
  11755. * 3-VHT
  11756. */
  11757. preamble: 2, /* [1:0] */
  11758. /* mcs:
  11759. * In case of HT preamble interpret
  11760. * MCS along with NSS.
  11761. * Valid values for HT are 0 to 7.
  11762. * HT mcs 0 with NSS 2 is mcs 8.
  11763. * Valid values for VHT are 0 to 9.
  11764. */
  11765. mcs: 4, /* [5:2] */
  11766. /* rate:
  11767. * This is applicable only for
  11768. * CCK and OFDM preamble type
  11769. * rate 0: OFDM 48 Mbps,
  11770. * 1: OFDM 24 Mbps,
  11771. * 2: OFDM 12 Mbps
  11772. * 3: OFDM 6 Mbps
  11773. * 4: OFDM 54 Mbps
  11774. * 5: OFDM 36 Mbps
  11775. * 6: OFDM 18 Mbps
  11776. * 7: OFDM 9 Mbps
  11777. * rate 0: CCK 11 Mbps Long
  11778. * 1: CCK 5.5 Mbps Long
  11779. * 2: CCK 2 Mbps Long
  11780. * 3: CCK 1 Mbps Long
  11781. * 4: CCK 11 Mbps Short
  11782. * 5: CCK 5.5 Mbps Short
  11783. * 6: CCK 2 Mbps Short
  11784. */
  11785. rate : 3, /* [ 8: 6] */
  11786. rssi : 8, /* [16: 9] units=dBm */
  11787. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11788. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11789. stbc : 1, /* [22] */
  11790. sgi : 1, /* [23] */
  11791. ldpc : 1, /* [24] */
  11792. beamformed: 1, /* [25] */
  11793. reserved_2: 6; /* [31:26] */
  11794. A_UINT32 /* word 3 */
  11795. framectrl:16, /* [15: 0] */
  11796. seqno:16; /* [31:16] */
  11797. A_UINT32 /* word 4 */
  11798. tid_num:5, /* [ 4: 0] actual TID number */
  11799. vdev_id:8, /* [12: 5] */
  11800. reserved_3:19; /* [31:13] */
  11801. A_UINT32 /* word 5 */
  11802. /* status:
  11803. * 0: tx_ok
  11804. * 1: retry
  11805. * 2: drop
  11806. * 3: filtered
  11807. * 4: abort
  11808. * 5: tid delete
  11809. * 6: sw abort
  11810. * 7: dropped by peer migration
  11811. */
  11812. status:3, /* [2:0] */
  11813. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11814. tx_mpdu_bytes:16, /* [19:4] */
  11815. /* Indicates retry count of offloaded/local generated Data tx frames */
  11816. tx_retry_cnt:6, /* [25:20] */
  11817. reserved_4:6; /* [31:26] */
  11818. } POSTPACK;
  11819. /* FW offload deliver ind message header fields */
  11820. /* DWORD one */
  11821. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11822. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11823. /* DWORD two */
  11824. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11825. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11826. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11827. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11828. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11829. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11830. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11831. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11832. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11833. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11834. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11835. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11836. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11837. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11838. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11839. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11840. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11841. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11842. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11843. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11844. /* DWORD three*/
  11845. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11846. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11847. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11848. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11849. /* DWORD four */
  11850. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11851. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11852. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11853. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11854. /* DWORD five */
  11855. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11856. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11857. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11858. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11859. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11860. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11861. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11862. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11863. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11864. do { \
  11865. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11866. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11867. } while (0)
  11868. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11869. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11870. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11871. do { \
  11872. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11873. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11874. } while (0)
  11875. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11876. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11877. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11878. do { \
  11879. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11880. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11881. } while (0)
  11882. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11883. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11884. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11885. do { \
  11886. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11887. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11888. } while (0)
  11889. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11890. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11891. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11892. do { \
  11893. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11894. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11895. } while (0)
  11896. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11897. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11898. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11899. do { \
  11900. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11901. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11902. } while (0)
  11903. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11904. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11905. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11906. do { \
  11907. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11908. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11909. } while (0)
  11910. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11911. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11912. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11913. do { \
  11914. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11915. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11916. } while (0)
  11917. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11918. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11919. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11920. do { \
  11921. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11922. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11923. } while (0)
  11924. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11925. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11926. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11927. do { \
  11928. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11929. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11930. } while (0)
  11931. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11932. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11933. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11934. do { \
  11935. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11936. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11937. } while (0)
  11938. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11939. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11940. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11941. do { \
  11942. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11943. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11944. } while (0)
  11945. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11946. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11947. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11948. do { \
  11949. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11950. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11951. } while (0)
  11952. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11953. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11954. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11955. do { \
  11956. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11957. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11958. } while (0)
  11959. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11960. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11961. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11962. do { \
  11963. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11964. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11965. } while (0)
  11966. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11967. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11968. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11969. do { \
  11970. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11971. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11972. } while (0)
  11973. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11974. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11975. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11976. do { \
  11977. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11978. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11979. } while (0)
  11980. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11981. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11982. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11983. do { \
  11984. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11985. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11986. } while (0)
  11987. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11988. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11989. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11990. do { \
  11991. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11992. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11993. } while (0)
  11994. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11995. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11996. /*
  11997. * @brief target -> host rx reorder flush message definition
  11998. *
  11999. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  12000. *
  12001. * @details
  12002. * The following field definitions describe the format of the rx flush
  12003. * message sent from the target to the host.
  12004. * The message consists of a 4-octet header, followed by one or more
  12005. * 4-octet payload information elements.
  12006. *
  12007. * |31 24|23 8|7 0|
  12008. * |--------------------------------------------------------------|
  12009. * | TID | peer ID | msg type |
  12010. * |--------------------------------------------------------------|
  12011. * | seq num end | seq num start | MPDU status | reserved |
  12012. * |--------------------------------------------------------------|
  12013. * First DWORD:
  12014. * - MSG_TYPE
  12015. * Bits 7:0
  12016. * Purpose: identifies this as an rx flush message
  12017. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  12018. * - PEER_ID
  12019. * Bits 23:8 (only bits 18:8 actually used)
  12020. * Purpose: identify which peer's rx data is being flushed
  12021. * Value: (rx) peer ID
  12022. * - TID
  12023. * Bits 31:24 (only bits 27:24 actually used)
  12024. * Purpose: Specifies which traffic identifier's rx data is being flushed
  12025. * Value: traffic identifier
  12026. * Second DWORD:
  12027. * - MPDU_STATUS
  12028. * Bits 15:8
  12029. * Purpose:
  12030. * Indicate whether the flushed MPDUs should be discarded or processed.
  12031. * Value:
  12032. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  12033. * stages of rx processing
  12034. * other: discard the MPDUs
  12035. * It is anticipated that flush messages will always have
  12036. * MPDU status == 1, but the status flag is included for
  12037. * flexibility.
  12038. * - SEQ_NUM_START
  12039. * Bits 23:16
  12040. * Purpose:
  12041. * Indicate the start of a series of consecutive MPDUs being flushed.
  12042. * Not all MPDUs within this range are necessarily valid - the host
  12043. * must check each sequence number within this range to see if the
  12044. * corresponding MPDU is actually present.
  12045. * Value:
  12046. * The sequence number for the first MPDU in the sequence.
  12047. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12048. * - SEQ_NUM_END
  12049. * Bits 30:24
  12050. * Purpose:
  12051. * Indicate the end of a series of consecutive MPDUs being flushed.
  12052. * Value:
  12053. * The sequence number one larger than the sequence number of the
  12054. * last MPDU being flushed.
  12055. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12056. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  12057. * are to be released for further rx processing.
  12058. * Not all MPDUs within this range are necessarily valid - the host
  12059. * must check each sequence number within this range to see if the
  12060. * corresponding MPDU is actually present.
  12061. */
  12062. /* first DWORD */
  12063. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  12064. #define HTT_RX_FLUSH_PEER_ID_S 8
  12065. #define HTT_RX_FLUSH_TID_M 0xff000000
  12066. #define HTT_RX_FLUSH_TID_S 24
  12067. /* second DWORD */
  12068. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  12069. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  12070. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  12071. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  12072. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  12073. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  12074. #define HTT_RX_FLUSH_BYTES 8
  12075. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  12076. do { \
  12077. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  12078. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  12079. } while (0)
  12080. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  12081. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  12082. #define HTT_RX_FLUSH_TID_SET(word, value) \
  12083. do { \
  12084. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  12085. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  12086. } while (0)
  12087. #define HTT_RX_FLUSH_TID_GET(word) \
  12088. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  12089. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  12090. do { \
  12091. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  12092. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  12093. } while (0)
  12094. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  12095. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  12096. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  12097. do { \
  12098. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  12099. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  12100. } while (0)
  12101. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  12102. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  12103. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  12104. do { \
  12105. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  12106. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  12107. } while (0)
  12108. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  12109. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  12110. /*
  12111. * @brief target -> host rx pn check indication message
  12112. *
  12113. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  12114. *
  12115. * @details
  12116. * The following field definitions describe the format of the Rx PN check
  12117. * indication message sent from the target to the host.
  12118. * The message consists of a 4-octet header, followed by the start and
  12119. * end sequence numbers to be released, followed by the PN IEs. Each PN
  12120. * IE is one octet containing the sequence number that failed the PN
  12121. * check.
  12122. *
  12123. * |31 24|23 8|7 0|
  12124. * |--------------------------------------------------------------|
  12125. * | TID | peer ID | msg type |
  12126. * |--------------------------------------------------------------|
  12127. * | Reserved | PN IE count | seq num end | seq num start|
  12128. * |--------------------------------------------------------------|
  12129. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  12130. * |--------------------------------------------------------------|
  12131. * First DWORD:
  12132. * - MSG_TYPE
  12133. * Bits 7:0
  12134. * Purpose: Identifies this as an rx pn check indication message
  12135. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  12136. * - PEER_ID
  12137. * Bits 23:8 (only bits 18:8 actually used)
  12138. * Purpose: identify which peer
  12139. * Value: (rx) peer ID
  12140. * - TID
  12141. * Bits 31:24 (only bits 27:24 actually used)
  12142. * Purpose: identify traffic identifier
  12143. * Value: traffic identifier
  12144. * Second DWORD:
  12145. * - SEQ_NUM_START
  12146. * Bits 7:0
  12147. * Purpose:
  12148. * Indicates the starting sequence number of the MPDU in this
  12149. * series of MPDUs that went though PN check.
  12150. * Value:
  12151. * The sequence number for the first MPDU in the sequence.
  12152. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12153. * - SEQ_NUM_END
  12154. * Bits 15:8
  12155. * Purpose:
  12156. * Indicates the ending sequence number of the MPDU in this
  12157. * series of MPDUs that went though PN check.
  12158. * Value:
  12159. * The sequence number one larger then the sequence number of the last
  12160. * MPDU being flushed.
  12161. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12162. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  12163. * for invalid PN numbers and are ready to be released for further processing.
  12164. * Not all MPDUs within this range are necessarily valid - the host
  12165. * must check each sequence number within this range to see if the
  12166. * corresponding MPDU is actually present.
  12167. * - PN_IE_COUNT
  12168. * Bits 23:16
  12169. * Purpose:
  12170. * Used to determine the variable number of PN information elements in this
  12171. * message
  12172. *
  12173. * PN information elements:
  12174. * - PN_IE_x-
  12175. * Purpose:
  12176. * Each PN information element contains the sequence number of the MPDU that
  12177. * has failed the target PN check.
  12178. * Value:
  12179. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  12180. * that failed the PN check.
  12181. */
  12182. /* first DWORD */
  12183. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  12184. #define HTT_RX_PN_IND_PEER_ID_S 8
  12185. #define HTT_RX_PN_IND_TID_M 0xff000000
  12186. #define HTT_RX_PN_IND_TID_S 24
  12187. /* second DWORD */
  12188. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  12189. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  12190. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  12191. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  12192. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  12193. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  12194. #define HTT_RX_PN_IND_BYTES 8
  12195. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  12196. do { \
  12197. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  12198. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  12199. } while (0)
  12200. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  12201. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  12202. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  12203. do { \
  12204. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  12205. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  12206. } while (0)
  12207. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  12208. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  12209. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  12210. do { \
  12211. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  12212. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  12213. } while (0)
  12214. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  12215. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  12216. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  12217. do { \
  12218. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  12219. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  12220. } while (0)
  12221. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  12222. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  12223. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  12224. do { \
  12225. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  12226. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  12227. } while (0)
  12228. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  12229. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  12230. /*
  12231. * @brief target -> host rx offload deliver message for LL system
  12232. *
  12233. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  12234. *
  12235. * @details
  12236. * In a low latency system this message is sent whenever the offload
  12237. * manager flushes out the packets it has coalesced in its coalescing buffer.
  12238. * The DMA of the actual packets into host memory is done before sending out
  12239. * this message. This message indicates only how many MSDUs to reap. The
  12240. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  12241. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  12242. * DMA'd by the MAC directly into host memory these packets do not contain
  12243. * the MAC descriptors in the header portion of the packet. Instead they contain
  12244. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  12245. * message, the packets are delivered directly to the NW stack without going
  12246. * through the regular reorder buffering and PN checking path since it has
  12247. * already been done in target.
  12248. *
  12249. * |31 24|23 16|15 8|7 0|
  12250. * |-----------------------------------------------------------------------|
  12251. * | Total MSDU count | reserved | msg type |
  12252. * |-----------------------------------------------------------------------|
  12253. *
  12254. * @brief target -> host rx offload deliver message for HL system
  12255. *
  12256. * @details
  12257. * In a high latency system this message is sent whenever the offload manager
  12258. * flushes out the packets it has coalesced in its coalescing buffer. The
  12259. * actual packets are also carried along with this message. When the host
  12260. * receives this message, it is expected to deliver these packets to the NW
  12261. * stack directly instead of routing them through the reorder buffering and
  12262. * PN checking path since it has already been done in target.
  12263. *
  12264. * |31 24|23 16|15 8|7 0|
  12265. * |-----------------------------------------------------------------------|
  12266. * | Total MSDU count | reserved | msg type |
  12267. * |-----------------------------------------------------------------------|
  12268. * | peer ID | MSDU length |
  12269. * |-----------------------------------------------------------------------|
  12270. * | MSDU payload | FW Desc | tid | vdev ID |
  12271. * |-----------------------------------------------------------------------|
  12272. * | MSDU payload contd. |
  12273. * |-----------------------------------------------------------------------|
  12274. * | peer ID | MSDU length |
  12275. * |-----------------------------------------------------------------------|
  12276. * | MSDU payload | FW Desc | tid | vdev ID |
  12277. * |-----------------------------------------------------------------------|
  12278. * | MSDU payload contd. |
  12279. * |-----------------------------------------------------------------------|
  12280. *
  12281. */
  12282. /* first DWORD */
  12283. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  12284. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  12285. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  12286. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  12287. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  12288. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  12289. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  12290. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  12291. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  12292. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  12293. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  12294. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  12295. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  12296. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  12297. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  12298. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  12299. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  12300. do { \
  12301. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  12302. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  12303. } while (0)
  12304. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  12305. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  12306. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  12307. do { \
  12308. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  12309. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  12310. } while (0)
  12311. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  12312. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  12313. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  12314. do { \
  12315. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  12316. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  12317. } while (0)
  12318. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  12319. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  12320. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  12321. do { \
  12322. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  12323. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  12324. } while (0)
  12325. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  12326. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  12327. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  12328. do { \
  12329. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  12330. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  12331. } while (0)
  12332. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  12333. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  12334. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  12335. do { \
  12336. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  12337. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  12338. } while (0)
  12339. /**
  12340. * @brief target -> host rx peer map/unmap message definition
  12341. *
  12342. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  12343. *
  12344. * @details
  12345. * The following diagram shows the format of the rx peer map message sent
  12346. * from the target to the host. This layout assumes the target operates
  12347. * as little-endian.
  12348. *
  12349. * This message always contains a SW peer ID. The main purpose of the
  12350. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  12351. * with, so that the host can use that peer ID to determine which peer
  12352. * transmitted the rx frame. This SW peer ID is sometimes also used for
  12353. * other purposes, such as identifying during tx completions which peer
  12354. * the tx frames in question were transmitted to.
  12355. *
  12356. * In certain generations of chips, the peer map message also contains
  12357. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  12358. * to identify which peer the frame needs to be forwarded to (i.e. the
  12359. * peer associated with the Destination MAC Address within the packet),
  12360. * and particularly which vdev needs to transmit the frame (for cases
  12361. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  12362. * meaning as AST_INDEX_0.
  12363. * This DA-based peer ID that is provided for certain rx frames
  12364. * (the rx frames that need to be re-transmitted as tx frames)
  12365. * is the ID that the HW uses for referring to the peer in question,
  12366. * rather than the peer ID that the SW+FW use to refer to the peer.
  12367. *
  12368. *
  12369. * |31 24|23 16|15 8|7 0|
  12370. * |-----------------------------------------------------------------------|
  12371. * | SW peer ID | VDEV ID | msg type |
  12372. * |-----------------------------------------------------------------------|
  12373. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12374. * |-----------------------------------------------------------------------|
  12375. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12376. * |-----------------------------------------------------------------------|
  12377. *
  12378. *
  12379. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  12380. *
  12381. * The following diagram shows the format of the rx peer unmap message sent
  12382. * from the target to the host.
  12383. *
  12384. * |31 24|23 16|15 8|7 0|
  12385. * |-----------------------------------------------------------------------|
  12386. * | SW peer ID | VDEV ID | msg type |
  12387. * |-----------------------------------------------------------------------|
  12388. *
  12389. * The following field definitions describe the format of the rx peer map
  12390. * and peer unmap messages sent from the target to the host.
  12391. * - MSG_TYPE
  12392. * Bits 7:0
  12393. * Purpose: identifies this as an rx peer map or peer unmap message
  12394. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  12395. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  12396. * - VDEV_ID
  12397. * Bits 15:8
  12398. * Purpose: Indicates which virtual device the peer is associated
  12399. * with.
  12400. * Value: vdev ID (used in the host to look up the vdev object)
  12401. * - PEER_ID (a.k.a. SW_PEER_ID)
  12402. * Bits 31:16
  12403. * Purpose: The peer ID (index) that WAL is allocating (map) or
  12404. * freeing (unmap)
  12405. * Value: (rx) peer ID
  12406. * - MAC_ADDR_L32 (peer map only)
  12407. * Bits 31:0
  12408. * Purpose: Identifies which peer node the peer ID is for.
  12409. * Value: lower 4 bytes of peer node's MAC address
  12410. * - MAC_ADDR_U16 (peer map only)
  12411. * Bits 15:0
  12412. * Purpose: Identifies which peer node the peer ID is for.
  12413. * Value: upper 2 bytes of peer node's MAC address
  12414. * - HW_PEER_ID
  12415. * Bits 31:16
  12416. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12417. * address, so for rx frames marked for rx --> tx forwarding, the
  12418. * host can determine from the HW peer ID provided as meta-data with
  12419. * the rx frame which peer the frame is supposed to be forwarded to.
  12420. * Value: ID used by the MAC HW to identify the peer
  12421. */
  12422. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  12423. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  12424. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  12425. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  12426. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  12427. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  12428. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12429. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  12430. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  12431. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  12432. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  12433. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  12434. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  12435. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  12436. do { \
  12437. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  12438. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  12439. } while (0)
  12440. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  12441. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  12442. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  12443. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  12444. do { \
  12445. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12446. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  12447. } while (0)
  12448. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  12449. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  12450. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  12451. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  12452. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  12453. do { \
  12454. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  12455. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  12456. } while (0)
  12457. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  12458. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  12459. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12460. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  12461. #define HTT_RX_PEER_MAP_BYTES 12
  12462. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  12463. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  12464. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  12465. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  12466. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  12467. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  12468. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  12469. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  12470. #define HTT_RX_PEER_UNMAP_BYTES 4
  12471. /**
  12472. * @brief target -> host rx peer map V2 message definition
  12473. *
  12474. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  12475. *
  12476. * @details
  12477. * The following diagram shows the format of the rx peer map v2 message sent
  12478. * from the target to the host. This layout assumes the target operates
  12479. * as little-endian.
  12480. *
  12481. * This message always contains a SW peer ID. The main purpose of the
  12482. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  12483. * with, so that the host can use that peer ID to determine which peer
  12484. * transmitted the rx frame. This SW peer ID is sometimes also used for
  12485. * other purposes, such as identifying during tx completions which peer
  12486. * the tx frames in question were transmitted to.
  12487. *
  12488. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  12489. * is used during rx --> tx frame forwarding to identify which peer the
  12490. * frame needs to be forwarded to (i.e. the peer associated with the
  12491. * Destination MAC Address within the packet), and particularly which vdev
  12492. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  12493. * This DA-based peer ID that is provided for certain rx frames
  12494. * (the rx frames that need to be re-transmitted as tx frames)
  12495. * is the ID that the HW uses for referring to the peer in question,
  12496. * rather than the peer ID that the SW+FW use to refer to the peer.
  12497. *
  12498. * The HW peer id here is the same meaning as AST_INDEX_0.
  12499. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  12500. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  12501. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  12502. * AST is valid.
  12503. *
  12504. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  12505. * |-------------------------------------------------------------------------|
  12506. * | SW peer ID | VDEV ID | msg type |
  12507. * |-------------------------------------------------------------------------|
  12508. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12509. * |-------------------------------------------------------------------------|
  12510. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12511. * |-------------------------------------------------------------------------|
  12512. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  12513. * |-------------------------------------------------------------------------|
  12514. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  12515. * |-------------------------------------------------------------------------|
  12516. * |TID valid low pri| TID valid hi pri | AST index 2 |
  12517. * |-------------------------------------------------------------------------|
  12518. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  12519. * |-------------------------------------------------------------------------|
  12520. * | Reserved_2 |
  12521. * |-------------------------------------------------------------------------|
  12522. * Where:
  12523. * NH = Next Hop
  12524. * ASTVM = AST valid mask
  12525. * OA = on-chip AST valid bit
  12526. * ASTFM = AST flow mask
  12527. *
  12528. * The following field definitions describe the format of the rx peer map v2
  12529. * messages sent from the target to the host.
  12530. * - MSG_TYPE
  12531. * Bits 7:0
  12532. * Purpose: identifies this as an rx peer map v2 message
  12533. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  12534. * - VDEV_ID
  12535. * Bits 15:8
  12536. * Purpose: Indicates which virtual device the peer is associated with.
  12537. * Value: vdev ID (used in the host to look up the vdev object)
  12538. * - SW_PEER_ID
  12539. * Bits 31:16
  12540. * Purpose: The peer ID (index) that WAL is allocating
  12541. * Value: (rx) peer ID
  12542. * - MAC_ADDR_L32
  12543. * Bits 31:0
  12544. * Purpose: Identifies which peer node the peer ID is for.
  12545. * Value: lower 4 bytes of peer node's MAC address
  12546. * - MAC_ADDR_U16
  12547. * Bits 15:0
  12548. * Purpose: Identifies which peer node the peer ID is for.
  12549. * Value: upper 2 bytes of peer node's MAC address
  12550. * - HW_PEER_ID / AST_INDEX_0
  12551. * Bits 31:16
  12552. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12553. * address, so for rx frames marked for rx --> tx forwarding, the
  12554. * host can determine from the HW peer ID provided as meta-data with
  12555. * the rx frame which peer the frame is supposed to be forwarded to.
  12556. * Value: ID used by the MAC HW to identify the peer
  12557. * - AST_HASH_VALUE
  12558. * Bits 15:0
  12559. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12560. * override feature.
  12561. * - NEXT_HOP
  12562. * Bit 16
  12563. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12564. * (Wireless Distribution System).
  12565. * - AST_VALID_MASK
  12566. * Bits 19:17
  12567. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12568. * - ONCHIP_AST_VALID_FLAG
  12569. * Bit 20
  12570. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12571. * is valid.
  12572. * - AST_INDEX_1
  12573. * Bits 15:0
  12574. * Purpose: indicate the second AST index for this peer
  12575. * - AST_0_FLOW_MASK
  12576. * Bits 19:16
  12577. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12578. * - AST_1_FLOW_MASK
  12579. * Bits 23:20
  12580. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12581. * - AST_2_FLOW_MASK
  12582. * Bits 27:24
  12583. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12584. * - AST_3_FLOW_MASK
  12585. * Bits 31:28
  12586. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12587. * - AST_INDEX_2
  12588. * Bits 15:0
  12589. * Purpose: indicate the third AST index for this peer
  12590. * - TID_VALID_HI_PRI
  12591. * Bits 23:16
  12592. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12593. * - TID_VALID_LOW_PRI
  12594. * Bits 31:24
  12595. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12596. * - AST_INDEX_3
  12597. * Bits 15:0
  12598. * Purpose: indicate the fourth AST index for this peer
  12599. * - ONCHIP_AST_IDX / RESERVED
  12600. * Bits 31:16
  12601. * Purpose: This field is valid only when split AST feature is enabled.
  12602. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12603. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12604. * address, this ast_idx is used for LMAC modules for RXPCU.
  12605. * Value: ID used by the LMAC HW to identify the peer
  12606. */
  12607. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12608. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12609. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12610. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12611. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12612. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12613. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12614. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12615. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12616. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12617. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12618. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12619. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12620. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12621. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12622. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12623. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12624. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12625. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12626. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12627. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12628. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12629. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12630. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12631. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12632. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12633. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12634. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12635. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12636. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12637. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12638. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12639. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12640. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12641. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12642. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12643. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12644. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12645. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12646. do { \
  12647. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12648. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12649. } while (0)
  12650. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12651. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12652. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12653. do { \
  12654. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12655. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12656. } while (0)
  12657. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12658. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12659. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12660. do { \
  12661. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12662. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12663. } while (0)
  12664. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12665. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12666. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12667. do { \
  12668. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12669. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12670. } while (0)
  12671. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12672. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12673. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12674. do { \
  12675. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12676. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12677. } while (0)
  12678. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12679. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12680. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12681. do { \
  12682. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12683. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12684. } while (0)
  12685. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12686. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12687. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12688. do { \
  12689. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12690. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12691. } while (0)
  12692. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12693. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12694. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12695. do { \
  12696. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12697. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12698. } while (0)
  12699. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12700. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12701. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12702. do { \
  12703. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12704. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12705. } while (0)
  12706. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12707. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12708. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12709. do { \
  12710. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12711. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12712. } while (0)
  12713. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12714. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12715. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12716. do { \
  12717. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12718. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12719. } while (0)
  12720. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12721. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12722. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12723. do { \
  12724. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12725. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12726. } while (0)
  12727. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12728. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12729. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12730. do { \
  12731. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12732. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12733. } while (0)
  12734. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12735. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12736. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12737. do { \
  12738. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12739. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12740. } while (0)
  12741. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12742. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12743. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12744. do { \
  12745. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12746. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12747. } while (0)
  12748. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12749. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12750. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12751. do { \
  12752. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12753. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12754. } while (0)
  12755. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12756. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12757. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12758. do { \
  12759. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12760. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12761. } while (0)
  12762. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12763. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12764. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12765. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12766. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12767. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12768. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12769. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12770. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12771. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12772. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12773. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12774. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12775. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12776. /**
  12777. * @brief target -> host rx peer map V3 message definition
  12778. *
  12779. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12780. *
  12781. * @details
  12782. * The following diagram shows the format of the rx peer map v3 message sent
  12783. * from the target to the host.
  12784. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12785. * This layout assumes the target operates as little-endian.
  12786. *
  12787. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12788. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12789. * | SW peer ID | VDEV ID | msg type |
  12790. * |-----------------+--------------------+-----------------+-----------------|
  12791. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12792. * |-----------------+--------------------+-----------------+-----------------|
  12793. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12794. * |-----------------+--------+-----------+-----------------+-----------------|
  12795. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12796. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12797. * | (8bits) | | (4bits) | |
  12798. * |-----------------+--------+--+--+--+--------------------------------------|
  12799. * | RESERVED |E |O | | |
  12800. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12801. * | |V |V | | |
  12802. * |-----------------+--------------------+-----------------------------------|
  12803. * | HTT_MSDU_IDX_ | RESERVED | |
  12804. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12805. * | (8bits) | | |
  12806. * |-----------------+--------------------+-----------------------------------|
  12807. * | Reserved_2 |
  12808. * |--------------------------------------------------------------------------|
  12809. * | Reserved_3 |
  12810. * |--------------------------------------------------------------------------|
  12811. *
  12812. * Where:
  12813. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12814. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12815. * NH = Next Hop
  12816. * The following field definitions describe the format of the rx peer map v3
  12817. * messages sent from the target to the host.
  12818. * - MSG_TYPE
  12819. * Bits 7:0
  12820. * Purpose: identifies this as a peer map v3 message
  12821. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12822. * - VDEV_ID
  12823. * Bits 15:8
  12824. * Purpose: Indicates which virtual device the peer is associated with.
  12825. * - SW_PEER_ID
  12826. * Bits 31:16
  12827. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12828. * - MAC_ADDR_L32
  12829. * Bits 31:0
  12830. * Purpose: Identifies which peer node the peer ID is for.
  12831. * Value: lower 4 bytes of peer node's MAC address
  12832. * - MAC_ADDR_U16
  12833. * Bits 15:0
  12834. * Purpose: Identifies which peer node the peer ID is for.
  12835. * Value: upper 2 bytes of peer node's MAC address
  12836. * - MULTICAST_SW_PEER_ID
  12837. * Bits 31:16
  12838. * Purpose: The multicast peer ID (index)
  12839. * Value: set to HTT_INVALID_PEER if not valid
  12840. * - HW_PEER_ID / AST_INDEX
  12841. * Bits 15:0
  12842. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12843. * address, so for rx frames marked for rx --> tx forwarding, the
  12844. * host can determine from the HW peer ID provided as meta-data with
  12845. * the rx frame which peer the frame is supposed to be forwarded to.
  12846. * - CACHE_SET_NUM
  12847. * Bits 19:16
  12848. * Purpose: Cache Set Number for AST_INDEX
  12849. * Cache set number that should be used to cache the index based
  12850. * search results, for address and flow search.
  12851. * This value should be equal to LSB 4 bits of the hash value
  12852. * of match data, in case of search index points to an entry which
  12853. * may be used in content based search also. The value can be
  12854. * anything when the entry pointed by search index will not be
  12855. * used for content based search.
  12856. * - HTT_MSDU_IDX_VALID_MASK
  12857. * Bits 31:24
  12858. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12859. * - ONCHIP_AST_IDX / RESERVED
  12860. * Bits 15:0
  12861. * Purpose: This field is valid only when split AST feature is enabled.
  12862. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12863. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12864. * address, this ast_idx is used for LMAC modules for RXPCU.
  12865. * - NEXT_HOP
  12866. * Bits 16
  12867. * Purpose: Flag indicates next_hop AST entry used for WDS
  12868. * (Wireless Distribution System).
  12869. * - ONCHIP_AST_VALID
  12870. * Bits 17
  12871. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12872. * - EXT_AST_VALID
  12873. * Bits 18
  12874. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12875. * - EXT_AST_INDEX
  12876. * Bits 15:0
  12877. * Purpose: This field describes Extended AST index
  12878. * Valid if EXT_AST_VALID flag set
  12879. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12880. * Bits 31:24
  12881. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12882. */
  12883. /* dword 0 */
  12884. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12885. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12886. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12887. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12888. /* dword 1 */
  12889. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12890. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12891. /* dword 2 */
  12892. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12893. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12894. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12895. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12896. /* dword 3 */
  12897. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12898. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12899. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12900. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12901. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12902. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12903. /* dword 4 */
  12904. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12905. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12906. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12907. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12908. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12909. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12910. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12911. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12912. /* dword 5 */
  12913. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12914. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12915. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12916. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12917. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12918. do { \
  12919. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12920. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12921. } while (0)
  12922. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12923. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12924. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12925. do { \
  12926. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12927. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12928. } while (0)
  12929. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12930. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12931. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12932. do { \
  12933. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12934. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12935. } while (0)
  12936. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12937. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12938. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12939. do { \
  12940. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12941. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12942. } while (0)
  12943. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12944. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12945. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12946. do { \
  12947. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12948. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12949. } while (0)
  12950. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12951. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12952. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12953. do { \
  12954. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12955. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12956. } while (0)
  12957. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12958. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12959. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12960. do { \
  12961. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12962. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12963. } while (0)
  12964. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12965. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12966. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12967. do { \
  12968. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12969. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12970. } while (0)
  12971. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12972. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12973. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12974. do { \
  12975. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12976. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12977. } while (0)
  12978. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12979. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12980. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12981. do { \
  12982. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12983. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12984. } while (0)
  12985. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12986. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12987. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12988. do { \
  12989. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12990. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12991. } while (0)
  12992. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12993. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12994. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12995. do { \
  12996. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12997. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12998. } while (0)
  12999. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  13000. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  13001. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  13002. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  13003. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  13004. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  13005. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  13006. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  13007. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  13008. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  13009. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  13010. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  13011. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  13012. #define HTT_RX_PEER_MAP_V3_BYTES 32
  13013. /**
  13014. * @brief target -> host rx peer unmap V2 message definition
  13015. *
  13016. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  13017. *
  13018. * The following diagram shows the format of the rx peer unmap message sent
  13019. * from the target to the host.
  13020. *
  13021. * |31 24|23 16|15 8|7 0|
  13022. * |-----------------------------------------------------------------------|
  13023. * | SW peer ID | VDEV ID | msg type |
  13024. * |-----------------------------------------------------------------------|
  13025. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13026. * |-----------------------------------------------------------------------|
  13027. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  13028. * |-----------------------------------------------------------------------|
  13029. * | Peer Delete Duration |
  13030. * |-----------------------------------------------------------------------|
  13031. * | Reserved_0 | WDS Free Count |
  13032. * |-----------------------------------------------------------------------|
  13033. * | Reserved_1 |
  13034. * |-----------------------------------------------------------------------|
  13035. * | Reserved_2 |
  13036. * |-----------------------------------------------------------------------|
  13037. *
  13038. *
  13039. * The following field definitions describe the format of the rx peer unmap
  13040. * messages sent from the target to the host.
  13041. * - MSG_TYPE
  13042. * Bits 7:0
  13043. * Purpose: identifies this as an rx peer unmap v2 message
  13044. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  13045. * - VDEV_ID
  13046. * Bits 15:8
  13047. * Purpose: Indicates which virtual device the peer is associated
  13048. * with.
  13049. * Value: vdev ID (used in the host to look up the vdev object)
  13050. * - SW_PEER_ID
  13051. * Bits 31:16
  13052. * Purpose: The peer ID (index) that WAL is freeing
  13053. * Value: (rx) peer ID
  13054. * - MAC_ADDR_L32
  13055. * Bits 31:0
  13056. * Purpose: Identifies which peer node the peer ID is for.
  13057. * Value: lower 4 bytes of peer node's MAC address
  13058. * - MAC_ADDR_U16
  13059. * Bits 15:0
  13060. * Purpose: Identifies which peer node the peer ID is for.
  13061. * Value: upper 2 bytes of peer node's MAC address
  13062. * - NEXT_HOP
  13063. * Bits 16
  13064. * Purpose: Bit indicates next_hop AST entry used for WDS
  13065. * (Wireless Distribution System).
  13066. * - PEER_DELETE_DURATION
  13067. * Bits 31:0
  13068. * Purpose: Time taken to delete peer, in msec,
  13069. * Used for monitoring / debugging PEER delete response delay
  13070. * - PEER_WDS_FREE_COUNT
  13071. * Bits 15:0
  13072. * Purpose: Count of WDS entries deleted associated to peer deleted
  13073. */
  13074. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  13075. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  13076. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  13077. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  13078. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  13079. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  13080. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  13081. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  13082. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  13083. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  13084. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  13085. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  13086. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  13087. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  13088. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  13089. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  13090. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  13091. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  13092. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  13093. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  13094. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  13095. do { \
  13096. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  13097. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  13098. } while (0)
  13099. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  13100. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  13101. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  13102. do { \
  13103. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  13104. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  13105. } while (0)
  13106. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  13107. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  13108. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  13109. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  13110. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  13111. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  13112. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  13113. /**
  13114. * @brief target -> host rx peer mlo map message definition
  13115. *
  13116. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  13117. *
  13118. * @details
  13119. * The following diagram shows the format of the rx mlo peer map message sent
  13120. * from the target to the host. This layout assumes the target operates
  13121. * as little-endian.
  13122. *
  13123. * MCC:
  13124. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  13125. *
  13126. * WIN:
  13127. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  13128. * It will be sent on the Assoc Link.
  13129. *
  13130. * This message always contains a MLO peer ID. The main purpose of the
  13131. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  13132. * with, so that the host can use that MLO peer ID to determine which peer
  13133. * transmitted the rx frame.
  13134. *
  13135. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  13136. * |-------------------------------------------------------------------------|
  13137. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  13138. * |-------------------------------------------------------------------------|
  13139. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13140. * |-------------------------------------------------------------------------|
  13141. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  13142. * |-------------------------------------------------------------------------|
  13143. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  13144. * |-------------------------------------------------------------------------|
  13145. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  13146. * |-------------------------------------------------------------------------|
  13147. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  13148. * |-------------------------------------------------------------------------|
  13149. * |RSVD |
  13150. * |-------------------------------------------------------------------------|
  13151. * |RSVD |
  13152. * |-------------------------------------------------------------------------|
  13153. * | htt_tlv_hdr_t |
  13154. * |-------------------------------------------------------------------------|
  13155. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13156. * |-------------------------------------------------------------------------|
  13157. * | htt_tlv_hdr_t |
  13158. * |-------------------------------------------------------------------------|
  13159. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13160. * |-------------------------------------------------------------------------|
  13161. * | htt_tlv_hdr_t |
  13162. * |-------------------------------------------------------------------------|
  13163. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13164. * |-------------------------------------------------------------------------|
  13165. *
  13166. * Where:
  13167. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  13168. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  13169. * V (valid) - 1 Bit Bit17
  13170. * CHIPID - 3 Bits
  13171. * TIDMASK - 8 Bits
  13172. * CACHE_SET_NUM - 8 Bits
  13173. *
  13174. * The following field definitions describe the format of the rx MLO peer map
  13175. * messages sent from the target to the host.
  13176. * - MSG_TYPE
  13177. * Bits 7:0
  13178. * Purpose: identifies this as an rx mlo peer map message
  13179. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  13180. *
  13181. * - MLO_PEER_ID
  13182. * Bits 23:8
  13183. * Purpose: The MLO peer ID (index).
  13184. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  13185. * Value: MLO peer ID
  13186. *
  13187. * - NUMLINK
  13188. * Bits: 26:24 (3Bits)
  13189. * Purpose: Indicate the max number of logical links supported per client.
  13190. * Value: number of logical links
  13191. *
  13192. * - PRC
  13193. * Bits: 29:27 (3Bits)
  13194. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  13195. * if there is migration of the primary chip.
  13196. * Value: Primary REO CHIPID
  13197. *
  13198. * - MAC_ADDR_L32
  13199. * Bits 31:0
  13200. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  13201. * Value: lower 4 bytes of peer node's MAC address
  13202. *
  13203. * - MAC_ADDR_U16
  13204. * Bits 15:0
  13205. * Purpose: Identifies which peer node the peer ID is for.
  13206. * Value: upper 2 bytes of peer node's MAC address
  13207. *
  13208. * - PRIMARY_TCL_AST_IDX
  13209. * Bits 15:0
  13210. * Purpose: Primary TCL AST index for this peer.
  13211. *
  13212. * - V
  13213. * 1 Bit Position 16
  13214. * Purpose: If the ast idx is valid.
  13215. *
  13216. * - CHIPID
  13217. * Bits 19:17
  13218. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  13219. *
  13220. * - TIDMASK
  13221. * Bits 27:20
  13222. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  13223. *
  13224. * - CACHE_SET_NUM
  13225. * Bits 31:28
  13226. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  13227. * Cache set number that should be used to cache the index based
  13228. * search results, for address and flow search.
  13229. * This value should be equal to LSB four bits of the hash value
  13230. * of match data, in case of search index points to an entry which
  13231. * may be used in content based search also. The value can be
  13232. * anything when the entry pointed by search index will not be
  13233. * used for content based search.
  13234. *
  13235. * - htt_tlv_hdr_t
  13236. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  13237. *
  13238. * Bits 11:0
  13239. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  13240. *
  13241. * Bits 23:12
  13242. * Purpose: Length, Length of the value that follows the header
  13243. *
  13244. * Bits 31:28
  13245. * Purpose: Reserved.
  13246. *
  13247. *
  13248. * - SW_PEER_ID
  13249. * Bits 15:0
  13250. * Purpose: The peer ID (index) that WAL is allocating
  13251. * Value: (rx) peer ID
  13252. *
  13253. * - VDEV_ID
  13254. * Bits 23:16
  13255. * Purpose: Indicates which virtual device the peer is associated with.
  13256. * Value: vdev ID (used in the host to look up the vdev object)
  13257. *
  13258. * - CHIPID
  13259. * Bits 26:24
  13260. * Purpose: Indicates which Chip id the peer is associated with.
  13261. * Value: chip ID (Provided by Host as part of QMI exchange)
  13262. */
  13263. typedef enum {
  13264. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  13265. } MLO_PEER_MAP_TLV_TAG_ID;
  13266. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  13267. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  13268. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  13269. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  13270. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  13271. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  13272. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  13273. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  13274. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  13275. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  13276. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  13277. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  13278. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  13279. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  13280. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  13281. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  13282. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  13283. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  13284. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  13285. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  13286. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  13287. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  13288. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  13289. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  13290. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  13291. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  13292. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  13293. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  13294. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  13295. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  13296. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  13297. do { \
  13298. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  13299. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  13300. } while (0)
  13301. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  13302. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  13303. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  13304. do { \
  13305. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  13306. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  13307. } while (0)
  13308. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  13309. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  13310. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  13311. do { \
  13312. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  13313. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  13314. } while (0)
  13315. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  13316. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  13317. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  13318. do { \
  13319. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  13320. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  13321. } while (0)
  13322. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  13323. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  13324. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  13325. do { \
  13326. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  13327. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  13328. } while (0)
  13329. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  13330. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  13331. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  13332. do { \
  13333. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  13334. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  13335. } while (0)
  13336. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  13337. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  13338. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  13339. do { \
  13340. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  13341. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  13342. } while (0)
  13343. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  13344. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  13345. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  13346. do { \
  13347. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  13348. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  13349. } while (0)
  13350. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  13351. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  13352. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  13353. do { \
  13354. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  13355. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  13356. } while (0)
  13357. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  13358. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  13359. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  13360. do { \
  13361. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  13362. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  13363. } while (0)
  13364. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  13365. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  13366. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  13367. do { \
  13368. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  13369. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  13370. } while (0)
  13371. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  13372. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  13373. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  13374. do { \
  13375. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  13376. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  13377. } while (0)
  13378. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  13379. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  13380. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  13381. do { \
  13382. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  13383. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  13384. } while (0)
  13385. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  13386. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  13387. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  13388. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  13389. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  13390. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  13391. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  13392. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  13393. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  13394. *
  13395. * The following diagram shows the format of the rx mlo peer unmap message sent
  13396. * from the target to the host.
  13397. *
  13398. * |31 24|23 16|15 8|7 0|
  13399. * |-----------------------------------------------------------------------|
  13400. * | RSVD_24_31 | MLO peer ID | msg type |
  13401. * |-----------------------------------------------------------------------|
  13402. */
  13403. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  13404. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  13405. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  13406. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  13407. /**
  13408. * @brief target -> host peer extended event for additional information
  13409. *
  13410. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  13411. *
  13412. * @details
  13413. * The following diagram shows the format of the peer extended message sent
  13414. * from the target to the host. This layout assumes the target operates
  13415. * as little-endian.
  13416. *
  13417. * This message always contains a SW peer ID. The main purpose of the
  13418. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  13419. * with, so that the host can use that peer ID to determine which link
  13420. * transmitted the rx/tx frame.
  13421. *
  13422. * This message also contains MLO logical link id assigned to peer
  13423. * with sw_peer_id if it is valid ML link peer.
  13424. *
  13425. *
  13426. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  13427. * |---------------------------------------------------------------------------|
  13428. * | VDEV_ID | SW peer ID | msg type |
  13429. * |---------------------------------------------------------------------------|
  13430. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13431. * |---------------------------------------------------------------------------|
  13432. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  13433. * |---------------------------------------------------------------------------|
  13434. * | Reserved |
  13435. * |---------------------------------------------------------------------------|
  13436. * | Reserved |
  13437. * |---------------------------------------------------------------------------|
  13438. *
  13439. * Where:
  13440. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  13441. * V (valid) - 1 Bit Bit19 of 3rd byte
  13442. *
  13443. * The following field definitions describe the format of the rx peer extended
  13444. * event messages sent from the target to the host.
  13445. * MSG_TYPE
  13446. * Bits 7:0
  13447. * Purpose: identifies this as an rx MLO peer extended information message
  13448. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  13449. * - PEER_ID (a.k.a. SW_PEER_ID)
  13450. * Bits 8:23
  13451. * Purpose: The peer ID (index) that WAL has allocated
  13452. * Value: (rx) peer ID
  13453. * - VDEV_ID
  13454. * Bits 24:31
  13455. * Purpose: Gives the vdev id of peer with peer_id as above.
  13456. * Value: VDEV ID of wal_peer
  13457. *
  13458. * - MAC_ADDR_L32
  13459. * Bits 31:0
  13460. * Purpose: Identifies which peer node the peer ID is for.
  13461. * Value: lower 4 bytes of peer node's MAC address
  13462. *
  13463. * - MAC_ADDR_U16
  13464. * Bits 15:0
  13465. * Purpose: Identifies which peer node the peer ID is for.
  13466. * Value: upper 2 bytes of peer node's MAC address
  13467. * Rest all bits are reserved for future expansion
  13468. * - LOGICAL_LINK_ID
  13469. * Bits 18:16
  13470. * Purpose: Gives the logical link id of peer with peer_id as above. This
  13471. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  13472. * Value: Logical link id used by wal_peer
  13473. * - LOGICAL_LINK_ID_VALID
  13474. * Bit 19
  13475. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  13476. * is valid or not
  13477. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  13478. */
  13479. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  13480. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  13481. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  13482. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  13483. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  13484. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  13485. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  13486. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  13487. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  13488. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  13489. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  13490. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  13491. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  13492. do { \
  13493. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  13494. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  13495. } while (0)
  13496. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  13497. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  13498. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  13499. do { \
  13500. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  13501. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  13502. } while (0)
  13503. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  13504. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  13505. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  13506. do { \
  13507. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  13508. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  13509. } while (0)
  13510. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  13511. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  13512. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  13513. do { \
  13514. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  13515. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  13516. } while (0)
  13517. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  13518. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  13519. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  13520. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  13521. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  13522. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  13523. /**
  13524. * @brief target -> host message specifying security parameters
  13525. *
  13526. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  13527. *
  13528. * @details
  13529. * The following diagram shows the format of the security specification
  13530. * message sent from the target to the host.
  13531. * This security specification message tells the host whether a PN check is
  13532. * necessary on rx data frames, and if so, how large the PN counter is.
  13533. * This message also tells the host about the security processing to apply
  13534. * to defragmented rx frames - specifically, whether a Message Integrity
  13535. * Check is required, and the Michael key to use.
  13536. *
  13537. * |31 24|23 16|15|14 8|7 0|
  13538. * |-----------------------------------------------------------------------|
  13539. * | peer ID | U| security type | msg type |
  13540. * |-----------------------------------------------------------------------|
  13541. * | Michael Key K0 |
  13542. * |-----------------------------------------------------------------------|
  13543. * | Michael Key K1 |
  13544. * |-----------------------------------------------------------------------|
  13545. * | WAPI RSC Low0 |
  13546. * |-----------------------------------------------------------------------|
  13547. * | WAPI RSC Low1 |
  13548. * |-----------------------------------------------------------------------|
  13549. * | WAPI RSC Hi0 |
  13550. * |-----------------------------------------------------------------------|
  13551. * | WAPI RSC Hi1 |
  13552. * |-----------------------------------------------------------------------|
  13553. *
  13554. * The following field definitions describe the format of the security
  13555. * indication message sent from the target to the host.
  13556. * - MSG_TYPE
  13557. * Bits 7:0
  13558. * Purpose: identifies this as a security specification message
  13559. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13560. * - SEC_TYPE
  13561. * Bits 14:8
  13562. * Purpose: specifies which type of security applies to the peer
  13563. * Value: htt_sec_type enum value
  13564. * - UNICAST
  13565. * Bit 15
  13566. * Purpose: whether this security is applied to unicast or multicast data
  13567. * Value: 1 -> unicast, 0 -> multicast
  13568. * - PEER_ID
  13569. * Bits 31:16
  13570. * Purpose: The ID number for the peer the security specification is for
  13571. * Value: peer ID
  13572. * - MICHAEL_KEY_K0
  13573. * Bits 31:0
  13574. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13575. * Value: Michael Key K0 (if security type is TKIP)
  13576. * - MICHAEL_KEY_K1
  13577. * Bits 31:0
  13578. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13579. * Value: Michael Key K1 (if security type is TKIP)
  13580. * - WAPI_RSC_LOW0
  13581. * Bits 31:0
  13582. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13583. * Value: WAPI RSC Low0 (if security type is WAPI)
  13584. * - WAPI_RSC_LOW1
  13585. * Bits 31:0
  13586. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13587. * Value: WAPI RSC Low1 (if security type is WAPI)
  13588. * - WAPI_RSC_HI0
  13589. * Bits 31:0
  13590. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13591. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13592. * - WAPI_RSC_HI1
  13593. * Bits 31:0
  13594. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13595. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13596. */
  13597. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13598. #define HTT_SEC_IND_SEC_TYPE_S 8
  13599. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13600. #define HTT_SEC_IND_UNICAST_S 15
  13601. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13602. #define HTT_SEC_IND_PEER_ID_S 16
  13603. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13604. do { \
  13605. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13606. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13607. } while (0)
  13608. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13609. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13610. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13611. do { \
  13612. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13613. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13614. } while (0)
  13615. #define HTT_SEC_IND_UNICAST_GET(word) \
  13616. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13617. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13618. do { \
  13619. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13620. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13621. } while (0)
  13622. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13623. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13624. #define HTT_SEC_IND_BYTES 28
  13625. /**
  13626. * @brief target -> host rx ADDBA / DELBA message definitions
  13627. *
  13628. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13629. *
  13630. * @details
  13631. * The following diagram shows the format of the rx ADDBA message sent
  13632. * from the target to the host:
  13633. *
  13634. * |31 20|19 16|15 8|7 0|
  13635. * |---------------------------------------------------------------------|
  13636. * | peer ID | TID | window size | msg type |
  13637. * |---------------------------------------------------------------------|
  13638. *
  13639. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13640. *
  13641. * The following diagram shows the format of the rx DELBA message sent
  13642. * from the target to the host:
  13643. *
  13644. * |31 20|19 16|15 10|9 8|7 0|
  13645. * |---------------------------------------------------------------------|
  13646. * | peer ID | TID | window size | IR| msg type |
  13647. * |---------------------------------------------------------------------|
  13648. *
  13649. * The following field definitions describe the format of the rx ADDBA
  13650. * and DELBA messages sent from the target to the host.
  13651. * - MSG_TYPE
  13652. * Bits 7:0
  13653. * Purpose: identifies this as an rx ADDBA or DELBA message
  13654. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13655. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13656. * - IR (initiator / recipient)
  13657. * Bits 9:8 (DELBA only)
  13658. * Purpose: specify whether the DELBA handshake was initiated by the
  13659. * local STA/AP, or by the peer STA/AP
  13660. * Value:
  13661. * 0 - unspecified
  13662. * 1 - initiator (a.k.a. originator)
  13663. * 2 - recipient (a.k.a. responder)
  13664. * 3 - unused / reserved
  13665. * - WIN_SIZE
  13666. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13667. * Purpose: Specifies the length of the block ack window (max = 64).
  13668. * Value:
  13669. * block ack window length specified by the received ADDBA/DELBA
  13670. * management message.
  13671. * - TID
  13672. * Bits 19:16
  13673. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13674. * Value:
  13675. * TID specified by the received ADDBA or DELBA management message.
  13676. * - PEER_ID
  13677. * Bits 31:20
  13678. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13679. * Value:
  13680. * ID (hash value) used by the host for fast, direct lookup of
  13681. * host SW peer info, including rx reorder states.
  13682. */
  13683. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13684. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13685. #define HTT_RX_ADDBA_TID_M 0xf0000
  13686. #define HTT_RX_ADDBA_TID_S 16
  13687. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13688. #define HTT_RX_ADDBA_PEER_ID_S 20
  13689. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13690. do { \
  13691. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13692. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13693. } while (0)
  13694. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13695. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13696. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13697. do { \
  13698. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13699. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13700. } while (0)
  13701. #define HTT_RX_ADDBA_TID_GET(word) \
  13702. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13703. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13704. do { \
  13705. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13706. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13707. } while (0)
  13708. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13709. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13710. #define HTT_RX_ADDBA_BYTES 4
  13711. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13712. #define HTT_RX_DELBA_INITIATOR_S 8
  13713. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13714. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13715. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13716. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13717. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13718. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13719. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13720. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13721. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13722. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13723. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13724. do { \
  13725. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13726. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13727. } while (0)
  13728. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13729. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13730. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13731. do { \
  13732. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13733. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13734. } while (0)
  13735. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13736. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13737. #define HTT_RX_DELBA_BYTES 4
  13738. /**
  13739. * @brief target -> host rx ADDBA / DELBA message definitions
  13740. *
  13741. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13742. *
  13743. * @details
  13744. * The following diagram shows the format of the rx ADDBA extn message sent
  13745. * from the target to the host:
  13746. *
  13747. * |31 20|19 16|15 13|12 8|7 0|
  13748. * |---------------------------------------------------------------------|
  13749. * | peer ID | TID | reserved | msg type |
  13750. * |---------------------------------------------------------------------|
  13751. * | reserved | window size |
  13752. * |---------------------------------------------------------------------|
  13753. *
  13754. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13755. *
  13756. * The following diagram shows the format of the rx DELBA message sent
  13757. * from the target to the host:
  13758. *
  13759. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13760. * |---------------------------------------------------------------------|
  13761. * | peer ID | TID | reserved | IR| msg type |
  13762. * |---------------------------------------------------------------------|
  13763. * | reserved | window size |
  13764. * |---------------------------------------------------------------------|
  13765. *
  13766. * The following field definitions describe the format of the rx ADDBA
  13767. * and DELBA messages sent from the target to the host.
  13768. * - MSG_TYPE
  13769. * Bits 7:0
  13770. * Purpose: identifies this as an rx ADDBA or DELBA message
  13771. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13772. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13773. * - IR (initiator / recipient)
  13774. * Bits 9:8 (DELBA only)
  13775. * Purpose: specify whether the DELBA handshake was initiated by the
  13776. * local STA/AP, or by the peer STA/AP
  13777. * Value:
  13778. * 0 - unspecified
  13779. * 1 - initiator (a.k.a. originator)
  13780. * 2 - recipient (a.k.a. responder)
  13781. * 3 - unused / reserved
  13782. * Value:
  13783. * block ack window length specified by the received ADDBA/DELBA
  13784. * management message.
  13785. * - TID
  13786. * Bits 19:16
  13787. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13788. * Value:
  13789. * TID specified by the received ADDBA or DELBA management message.
  13790. * - PEER_ID
  13791. * Bits 31:20
  13792. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13793. * Value:
  13794. * ID (hash value) used by the host for fast, direct lookup of
  13795. * host SW peer info, including rx reorder states.
  13796. * == DWORD 1
  13797. * - WIN_SIZE
  13798. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13799. * Purpose: Specifies the length of the block ack window (max = 8191).
  13800. */
  13801. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13802. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13803. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13804. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13805. /*--- Dword 0 ---*/
  13806. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13807. do { \
  13808. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13809. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13810. } while (0)
  13811. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13812. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13813. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13814. do { \
  13815. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13816. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13817. } while (0)
  13818. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13819. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13820. /*--- Dword 1 ---*/
  13821. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13822. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13823. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13824. do { \
  13825. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13826. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13827. } while (0)
  13828. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13829. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13830. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13831. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13832. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13833. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13834. #define HTT_RX_DELBA_EXTN_TID_S 16
  13835. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13836. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13837. /*--- Dword 0 ---*/
  13838. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13839. do { \
  13840. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13841. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13842. } while (0)
  13843. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13844. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13845. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13846. do { \
  13847. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13848. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13849. } while (0)
  13850. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13851. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13852. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13853. do { \
  13854. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13855. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13856. } while (0)
  13857. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13858. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13859. /*--- Dword 1 ---*/
  13860. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13861. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13862. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13863. do { \
  13864. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13865. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13866. } while (0)
  13867. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13868. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13869. #define HTT_RX_DELBA_EXTN_BYTES 8
  13870. /**
  13871. * @brief tx queue group information element definition
  13872. *
  13873. * @details
  13874. * The following diagram shows the format of the tx queue group
  13875. * information element, which can be included in target --> host
  13876. * messages to specify the number of tx "credits" (tx descriptors
  13877. * for LL, or tx buffers for HL) available to a particular group
  13878. * of host-side tx queues, and which host-side tx queues belong to
  13879. * the group.
  13880. *
  13881. * |31|30 24|23 16|15|14|13 0|
  13882. * |------------------------------------------------------------------------|
  13883. * | X| reserved | tx queue grp ID | A| S| credit count |
  13884. * |------------------------------------------------------------------------|
  13885. * | vdev ID mask | AC mask |
  13886. * |------------------------------------------------------------------------|
  13887. *
  13888. * The following definitions describe the fields within the tx queue group
  13889. * information element:
  13890. * - credit_count
  13891. * Bits 13:1
  13892. * Purpose: specify how many tx credits are available to the tx queue group
  13893. * Value: An absolute or relative, positive or negative credit value
  13894. * The 'A' bit specifies whether the value is absolute or relative.
  13895. * The 'S' bit specifies whether the value is positive or negative.
  13896. * A negative value can only be relative, not absolute.
  13897. * An absolute value replaces any prior credit value the host has for
  13898. * the tx queue group in question.
  13899. * A relative value is added to the prior credit value the host has for
  13900. * the tx queue group in question.
  13901. * - sign
  13902. * Bit 14
  13903. * Purpose: specify whether the credit count is positive or negative
  13904. * Value: 0 -> positive, 1 -> negative
  13905. * - absolute
  13906. * Bit 15
  13907. * Purpose: specify whether the credit count is absolute or relative
  13908. * Value: 0 -> relative, 1 -> absolute
  13909. * - txq_group_id
  13910. * Bits 23:16
  13911. * Purpose: indicate which tx queue group's credit and/or membership are
  13912. * being specified
  13913. * Value: 0 to max_tx_queue_groups-1
  13914. * - reserved
  13915. * Bits 30:16
  13916. * Value: 0x0
  13917. * - eXtension
  13918. * Bit 31
  13919. * Purpose: specify whether another tx queue group info element follows
  13920. * Value: 0 -> no more tx queue group information elements
  13921. * 1 -> another tx queue group information element immediately follows
  13922. * - ac_mask
  13923. * Bits 15:0
  13924. * Purpose: specify which Access Categories belong to the tx queue group
  13925. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13926. * the tx queue group.
  13927. * The AC bit-mask values are obtained by left-shifting by the
  13928. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13929. * - vdev_id_mask
  13930. * Bits 31:16
  13931. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13932. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13933. * belong to the tx queue group.
  13934. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13935. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13936. */
  13937. PREPACK struct htt_txq_group {
  13938. A_UINT32
  13939. credit_count: 14,
  13940. sign: 1,
  13941. absolute: 1,
  13942. tx_queue_group_id: 8,
  13943. reserved0: 7,
  13944. extension: 1;
  13945. A_UINT32
  13946. ac_mask: 16,
  13947. vdev_id_mask: 16;
  13948. } POSTPACK;
  13949. /* first word */
  13950. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13951. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13952. #define HTT_TXQ_GROUP_SIGN_S 14
  13953. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13954. #define HTT_TXQ_GROUP_ABS_S 15
  13955. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13956. #define HTT_TXQ_GROUP_ID_S 16
  13957. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13958. #define HTT_TXQ_GROUP_EXT_S 31
  13959. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13960. /* second word */
  13961. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13962. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13963. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13964. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13965. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13966. do { \
  13967. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13968. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13969. } while (0)
  13970. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13971. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13972. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13973. do { \
  13974. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13975. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13976. } while (0)
  13977. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13978. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13979. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13980. do { \
  13981. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13982. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13983. } while (0)
  13984. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13985. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13986. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13987. do { \
  13988. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13989. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13990. } while (0)
  13991. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13992. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13993. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13994. do { \
  13995. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13996. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13997. } while (0)
  13998. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13999. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  14000. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  14001. do { \
  14002. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  14003. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  14004. } while (0)
  14005. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  14006. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  14007. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  14008. do { \
  14009. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  14010. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  14011. } while (0)
  14012. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  14013. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  14014. /**
  14015. * @brief target -> host TX completion indication message definition
  14016. *
  14017. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  14018. *
  14019. * @details
  14020. * The following diagram shows the format of the TX completion indication sent
  14021. * from the target to the host
  14022. *
  14023. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  14024. * |-------------------------------------------------------------------|
  14025. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  14026. * |-------------------------------------------------------------------|
  14027. * payload:| MSDU1 ID | MSDU0 ID |
  14028. * |-------------------------------------------------------------------|
  14029. * : MSDU3 ID | MSDU2 ID :
  14030. * |-------------------------------------------------------------------|
  14031. * | struct htt_tx_compl_ind_append_retries |
  14032. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14033. * | struct htt_tx_compl_ind_append_tx_tstamp |
  14034. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14035. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  14036. * |-------------------------------------------------------------------|
  14037. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  14038. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14039. * | MSDU0 tx_tsf64_low |
  14040. * |-------------------------------------------------------------------|
  14041. * | MSDU0 tx_tsf64_high |
  14042. * |-------------------------------------------------------------------|
  14043. * | MSDU1 tx_tsf64_low |
  14044. * |-------------------------------------------------------------------|
  14045. * | MSDU1 tx_tsf64_high |
  14046. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14047. * | phy_timestamp |
  14048. * |-------------------------------------------------------------------|
  14049. * | rate specs (see below) |
  14050. * |-------------------------------------------------------------------|
  14051. * | seqctrl | framectrl |
  14052. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14053. * Where:
  14054. * A0 = append (a.k.a. append0)
  14055. * A1 = append1
  14056. * TP = MSDU tx power presence
  14057. * A2 = append2
  14058. * A3 = append3
  14059. * A4 = append4
  14060. *
  14061. * The following field definitions describe the format of the TX completion
  14062. * indication sent from the target to the host
  14063. * Header fields:
  14064. * - msg_type
  14065. * Bits 7:0
  14066. * Purpose: identifies this as HTT TX completion indication
  14067. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  14068. * - status
  14069. * Bits 10:8
  14070. * Purpose: the TX completion status of payload fragmentations descriptors
  14071. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  14072. * - tid
  14073. * Bits 14:11
  14074. * Purpose: the tid associated with those fragmentation descriptors. It is
  14075. * valid or not, depending on the tid_invalid bit.
  14076. * Value: 0 to 15
  14077. * - tid_invalid
  14078. * Bits 15:15
  14079. * Purpose: this bit indicates whether the tid field is valid or not
  14080. * Value: 0 indicates valid; 1 indicates invalid
  14081. * - num
  14082. * Bits 23:16
  14083. * Purpose: the number of payload in this indication
  14084. * Value: 1 to 255
  14085. * - append (a.k.a. append0)
  14086. * Bits 24:24
  14087. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  14088. * the number of tx retries for one MSDU at the end of this message
  14089. * Value: 0 indicates no appending; 1 indicates appending
  14090. * - append1
  14091. * Bits 25:25
  14092. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  14093. * contains the timestamp info for each TX msdu id in payload.
  14094. * The order of the timestamps matches the order of the MSDU IDs.
  14095. * Note that a big-endian host needs to account for the reordering
  14096. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  14097. * conversion) when determining which tx timestamp corresponds to
  14098. * which MSDU ID.
  14099. * Value: 0 indicates no appending; 1 indicates appending
  14100. * - msdu_tx_power_presence
  14101. * Bits 26:26
  14102. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  14103. * for each MSDU referenced by the TX_COMPL_IND message.
  14104. * The tx power is reported in 0.5 dBm units.
  14105. * The order of the per-MSDU tx power reports matches the order
  14106. * of the MSDU IDs.
  14107. * Note that a big-endian host needs to account for the reordering
  14108. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  14109. * conversion) when determining which Tx Power corresponds to
  14110. * which MSDU ID.
  14111. * Value: 0 indicates MSDU tx power reports are not appended,
  14112. * 1 indicates MSDU tx power reports are appended
  14113. * - append2
  14114. * Bits 27:27
  14115. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  14116. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  14117. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  14118. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  14119. * for each MSDU, for convenience.
  14120. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  14121. * this append2 bit is set).
  14122. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  14123. * dB above the noise floor.
  14124. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  14125. * 1 indicates MSDU ACK RSSI values are appended.
  14126. * - append3
  14127. * Bits 28:28
  14128. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  14129. * contains the tx tsf info based on wlan global TSF for
  14130. * each TX msdu id in payload.
  14131. * The order of the tx tsf matches the order of the MSDU IDs.
  14132. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  14133. * values to indicate the the lower 32 bits and higher 32 bits of
  14134. * the tx tsf.
  14135. * The tx_tsf64 here represents the time MSDU was acked and the
  14136. * tx_tsf64 has microseconds units.
  14137. * Value: 0 indicates no appending; 1 indicates appending
  14138. * - append4
  14139. * Bits 29:29
  14140. * Purpose: Indicate whether data frame control fields and fields required
  14141. * for radio tap header are appended for each MSDU in TX_COMP_IND
  14142. * message. The order of the this message matches the order of
  14143. * the MSDU IDs.
  14144. * Value: 0 indicates frame control fields and fields required for
  14145. * radio tap header values are not appended,
  14146. * 1 indicates frame control fields and fields required for
  14147. * radio tap header values are appended.
  14148. * Payload fields:
  14149. * - hmsdu_id
  14150. * Bits 15:0
  14151. * Purpose: this ID is used to track the Tx buffer in host
  14152. * Value: 0 to "size of host MSDU descriptor pool - 1"
  14153. */
  14154. PREPACK struct htt_tx_data_hdr_information {
  14155. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  14156. A_UINT32 /* word 1 */
  14157. /* preamble:
  14158. * 0-OFDM,
  14159. * 1-CCk,
  14160. * 2-HT,
  14161. * 3-VHT
  14162. */
  14163. preamble: 2, /* [1:0] */
  14164. /* mcs:
  14165. * In case of HT preamble interpret
  14166. * MCS along with NSS.
  14167. * Valid values for HT are 0 to 7.
  14168. * HT mcs 0 with NSS 2 is mcs 8.
  14169. * Valid values for VHT are 0 to 9.
  14170. */
  14171. mcs: 4, /* [5:2] */
  14172. /* rate:
  14173. * This is applicable only for
  14174. * CCK and OFDM preamble type
  14175. * rate 0: OFDM 48 Mbps,
  14176. * 1: OFDM 24 Mbps,
  14177. * 2: OFDM 12 Mbps
  14178. * 3: OFDM 6 Mbps
  14179. * 4: OFDM 54 Mbps
  14180. * 5: OFDM 36 Mbps
  14181. * 6: OFDM 18 Mbps
  14182. * 7: OFDM 9 Mbps
  14183. * rate 0: CCK 11 Mbps Long
  14184. * 1: CCK 5.5 Mbps Long
  14185. * 2: CCK 2 Mbps Long
  14186. * 3: CCK 1 Mbps Long
  14187. * 4: CCK 11 Mbps Short
  14188. * 5: CCK 5.5 Mbps Short
  14189. * 6: CCK 2 Mbps Short
  14190. */
  14191. rate : 3, /* [ 8: 6] */
  14192. rssi : 8, /* [16: 9] units=dBm */
  14193. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  14194. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  14195. stbc : 1, /* [22] */
  14196. sgi : 1, /* [23] */
  14197. ldpc : 1, /* [24] */
  14198. beamformed: 1, /* [25] */
  14199. /* tx_retry_cnt:
  14200. * Indicates retry count of data tx frames provided by the host.
  14201. */
  14202. tx_retry_cnt: 6; /* [31:26] */
  14203. A_UINT32 /* word 2 */
  14204. framectrl:16, /* [15: 0] */
  14205. seqno:16; /* [31:16] */
  14206. } POSTPACK;
  14207. #define HTT_TX_COMPL_IND_STATUS_S 8
  14208. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  14209. #define HTT_TX_COMPL_IND_TID_S 11
  14210. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  14211. #define HTT_TX_COMPL_IND_TID_INV_S 15
  14212. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  14213. #define HTT_TX_COMPL_IND_NUM_S 16
  14214. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  14215. #define HTT_TX_COMPL_IND_APPEND_S 24
  14216. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  14217. #define HTT_TX_COMPL_IND_APPEND1_S 25
  14218. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  14219. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  14220. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  14221. #define HTT_TX_COMPL_IND_APPEND2_S 27
  14222. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  14223. #define HTT_TX_COMPL_IND_APPEND3_S 28
  14224. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  14225. #define HTT_TX_COMPL_IND_APPEND4_S 29
  14226. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  14227. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  14228. do { \
  14229. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  14230. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  14231. } while (0)
  14232. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  14233. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  14234. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  14235. do { \
  14236. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  14237. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  14238. } while (0)
  14239. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  14240. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  14241. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  14242. do { \
  14243. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  14244. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  14245. } while (0)
  14246. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  14247. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  14248. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  14249. do { \
  14250. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  14251. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  14252. } while (0)
  14253. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  14254. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  14255. HTT_TX_COMPL_IND_TID_INV_S)
  14256. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  14257. do { \
  14258. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  14259. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  14260. } while (0)
  14261. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  14262. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  14263. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  14264. do { \
  14265. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  14266. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  14267. } while (0)
  14268. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  14269. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  14270. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  14271. do { \
  14272. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  14273. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  14274. } while (0)
  14275. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  14276. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  14277. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  14278. do { \
  14279. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  14280. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  14281. } while (0)
  14282. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  14283. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  14284. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  14285. do { \
  14286. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  14287. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  14288. } while (0)
  14289. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  14290. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  14291. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  14292. do { \
  14293. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  14294. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  14295. } while (0)
  14296. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  14297. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  14298. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  14299. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  14300. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  14301. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  14302. #define HTT_TX_COMPL_IND_STAT_OK 0
  14303. /* DISCARD:
  14304. * current meaning:
  14305. * MSDUs were queued for transmission but filtered by HW or SW
  14306. * without any over the air attempts
  14307. * legacy meaning (HL Rome):
  14308. * MSDUs were discarded by the target FW without any over the air
  14309. * attempts due to lack of space
  14310. */
  14311. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  14312. /* NO_ACK:
  14313. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  14314. */
  14315. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  14316. /* POSTPONE:
  14317. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  14318. * be downloaded again later (in the appropriate order), when they are
  14319. * deliverable.
  14320. */
  14321. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  14322. /*
  14323. * The PEER_DEL tx completion status is used for HL cases
  14324. * where the peer the frame is for has been deleted.
  14325. * The host has already discarded its copy of the frame, but
  14326. * it still needs the tx completion to restore its credit.
  14327. */
  14328. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  14329. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  14330. #define HTT_TX_COMPL_IND_STAT_DROP 5
  14331. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  14332. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  14333. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  14334. PREPACK struct htt_tx_compl_ind_base {
  14335. A_UINT32 hdr;
  14336. A_UINT16 payload[1/*or more*/];
  14337. } POSTPACK;
  14338. PREPACK struct htt_tx_compl_ind_append_retries {
  14339. A_UINT16 msdu_id;
  14340. A_UINT8 tx_retries;
  14341. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  14342. 0: this is the last append_retries struct */
  14343. } POSTPACK;
  14344. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  14345. A_UINT32 timestamp[1/*or more*/];
  14346. } POSTPACK;
  14347. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  14348. A_UINT32 tx_tsf64_low;
  14349. A_UINT32 tx_tsf64_high;
  14350. } POSTPACK;
  14351. /* htt_tx_data_hdr_information payload extension fields: */
  14352. /* DWORD zero */
  14353. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  14354. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  14355. /* DWORD one */
  14356. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  14357. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  14358. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  14359. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  14360. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  14361. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  14362. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  14363. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  14364. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  14365. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  14366. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  14367. #define HTT_FW_TX_DATA_HDR_BW_S 19
  14368. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  14369. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  14370. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  14371. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  14372. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  14373. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  14374. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  14375. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  14376. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  14377. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  14378. /* DWORD two */
  14379. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  14380. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  14381. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  14382. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  14383. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  14384. do { \
  14385. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  14386. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  14387. } while (0)
  14388. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  14389. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  14390. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  14391. do { \
  14392. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  14393. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  14394. } while (0)
  14395. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  14396. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  14397. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  14398. do { \
  14399. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  14400. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  14401. } while (0)
  14402. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  14403. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  14404. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  14405. do { \
  14406. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  14407. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  14408. } while (0)
  14409. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  14410. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  14411. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  14412. do { \
  14413. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  14414. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  14415. } while (0)
  14416. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  14417. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  14418. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  14419. do { \
  14420. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  14421. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  14422. } while (0)
  14423. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  14424. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  14425. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  14426. do { \
  14427. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  14428. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  14429. } while (0)
  14430. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  14431. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  14432. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  14433. do { \
  14434. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  14435. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  14436. } while (0)
  14437. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  14438. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  14439. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  14440. do { \
  14441. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  14442. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  14443. } while (0)
  14444. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  14445. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  14446. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  14447. do { \
  14448. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  14449. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  14450. } while (0)
  14451. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  14452. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  14453. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  14454. do { \
  14455. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  14456. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  14457. } while (0)
  14458. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  14459. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  14460. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  14461. do { \
  14462. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  14463. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  14464. } while (0)
  14465. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  14466. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  14467. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  14468. do { \
  14469. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  14470. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  14471. } while (0)
  14472. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  14473. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  14474. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  14475. do { \
  14476. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  14477. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  14478. } while (0)
  14479. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  14480. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  14481. /**
  14482. * @brief target -> host software UMAC TX completion indication message
  14483. *
  14484. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  14485. *
  14486. * @details
  14487. * The following diagram shows the format of the soft UMAC TX completion
  14488. * indication sent from the target to the host
  14489. *
  14490. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  14491. * |-------------------------------------+----------------+------------|
  14492. * hdr: | rsvd | msdu_cnt | msg_type |
  14493. * pyld: |===================================================================|
  14494. * MSDU 0| buf addr low (bits 31:0) |
  14495. * |-----------------------------------------------+------+------------|
  14496. * | SW buffer cookie | RS | buf addr hi|
  14497. * |--------+--+--+-------------+--------+---------+------+------------|
  14498. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  14499. * |--------+--+--+-------------+--------+----------------------+------|
  14500. * | frametype | TQM status number | RELR |
  14501. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  14502. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  14503. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  14504. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  14505. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  14506. * | PPDU transmission TSF |
  14507. * |-------------------------------------------------------------------|
  14508. * | rsvd3 |
  14509. * |===================================================================|
  14510. * MSDU 1| buf addr low (bits 31:0) |
  14511. * : ... :
  14512. * | rsvd3 |
  14513. * |===================================================================|
  14514. * etc.
  14515. *
  14516. * Where:
  14517. * RS = release source
  14518. * V = valid
  14519. * M = multicast
  14520. * RELR = release reason
  14521. * F = first MSDU
  14522. * L = last MSDU
  14523. * A = MSDU is part of A-MSDU
  14524. * I = rate info valid
  14525. * PKTYP = packet type
  14526. * S = STBC
  14527. * LC = LDPC
  14528. * OF = OFDMA transmission
  14529. */
  14530. typedef enum {
  14531. /* 0 (REASON_FRAME_ACKED):
  14532. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  14533. * frame is removed because an ACK of BA for it was received.
  14534. */
  14535. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  14536. /* 1 (REASON_REMOVE_CMD_FW):
  14537. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  14538. * frame is removed because a remove command of type "Remove_mpdus"
  14539. * initiated by SW.
  14540. */
  14541. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  14542. /* 2 (REASON_REMOVE_CMD_TX):
  14543. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  14544. * frame is removed because a remove command of type
  14545. * "Remove_transmitted_mpdus" initiated by SW.
  14546. */
  14547. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  14548. /* 3 (REASON_REMOVE_CMD_NOTX):
  14549. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  14550. * frame is removed because a remove command of type
  14551. * "Remove_untransmitted_mpdus" initiated by SW.
  14552. */
  14553. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14554. /* 4 (REASON_REMOVE_CMD_AGED):
  14555. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14556. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14557. * or "Remove_aged_msdus" initiated by SW.
  14558. */
  14559. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14560. /* 5 (RELEASE_FW_REASON1):
  14561. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14562. * frame is removed because a remove command where fw indicated that
  14563. * remove reason is fw_reason1.
  14564. */
  14565. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14566. /* 6 (RELEASE_FW_REASON2):
  14567. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14568. * frame is removed because a remove command where fw indicated that
  14569. * remove reason is fw_reason1.
  14570. */
  14571. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14572. /* 7 (RELEASE_FW_REASON3):
  14573. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14574. * frame is removed because a remove command where fw indicated that
  14575. * remove reason is fw_reason1.
  14576. */
  14577. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14578. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14579. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14580. * frame is removed because a remove command of type
  14581. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14582. * initiated by SW.
  14583. */
  14584. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14585. /* 9 (REASON_DROP_MISC):
  14586. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14587. * any discard reason that is not categorized as MSDU TTL expired.
  14588. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14589. * tid delete, no resource credit available.
  14590. */
  14591. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14592. /* 10 (REASON_DROP_TTL):
  14593. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14594. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14595. */
  14596. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14597. /* 11 - available for use */
  14598. /* 12 - available for use */
  14599. /* 13 - available for use */
  14600. /* 14 - available for use */
  14601. /* 15 - available for use */
  14602. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14603. } htt_t2h_tx_msdu_release_reason_e;
  14604. typedef enum {
  14605. /* 0 (RELEASE_SOURCE_FW):
  14606. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14607. */
  14608. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14609. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14610. * MSDU released by TQM-L HW.
  14611. */
  14612. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14613. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14614. } htt_t2h_tx_msdu_release_source_e;
  14615. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14616. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14617. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14618. /* release_source:
  14619. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14620. */
  14621. release_source : 3, /* [10:8] */
  14622. sw_buffer_cookie : 21; /* [31:11] */
  14623. /* NOTE:
  14624. * To preserve backwards compatibility,
  14625. * no new fields can be added in this struct.
  14626. */
  14627. };
  14628. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14629. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14630. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14631. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14632. do { \
  14633. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14634. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14635. } while (0)
  14636. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14637. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14638. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14639. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14640. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14641. do { \
  14642. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14643. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14644. } while (0)
  14645. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14646. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14647. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14648. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14649. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14650. do { \
  14651. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14652. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14653. } while (0)
  14654. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14655. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14656. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14657. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14658. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14659. do { \
  14660. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14661. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14662. } while (0)
  14663. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14664. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14665. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14666. /* word 0 */
  14667. A_UINT32
  14668. /* tx_rate_stats_info_valid:
  14669. * Indicates if the tx rate stats below are valid.
  14670. */
  14671. tx_rate_stats_info_valid : 1, /* [0] */
  14672. /* transmit_bw:
  14673. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14674. * Indicates the BW of the upcoming transmission that shall likely
  14675. * start in about 3 -4 us on the medium:
  14676. * <enum 0 transmit_bw_20_MHz>
  14677. * <enum 1 transmit_bw_40_MHz>
  14678. * <enum 2 transmit_bw_80_MHz>
  14679. * <enum 3 transmit_bw_160_MHz>
  14680. * <enum 4 transmit_bw_320_MHz>
  14681. */
  14682. transmit_bw : 3, /* [3:1] */
  14683. /* transmit_pkt_type:
  14684. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14685. * Field filled in by PDG.
  14686. * Not valid when in SW transmit mode
  14687. * The packet type
  14688. * <enum_type PKT_TYPE_ENUM>
  14689. * Type: enum Definition Name: PKT_TYPE_ENUM
  14690. * enum number enum name Description
  14691. * ------------------------------------
  14692. * 0 dot11a 802.11a PPDU type
  14693. * 1 dot11b 802.11b PPDU type
  14694. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14695. * 3 dot11ac 802.11ac PPDU type
  14696. * 4 dot11ax 802.11ax PPDU type
  14697. * 5 dot11ba 802.11ba (WUR) PPDU type
  14698. * 6 dot11be 802.11be PPDU type
  14699. * 7 dot11az 802.11az (ranging) PPDU type
  14700. */
  14701. transmit_pkt_type : 4, /* [7:4] */
  14702. /* transmit_stbc:
  14703. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14704. * Field filled in by PDG.
  14705. * Not valid when in SW transmit mode
  14706. * When set, STBC transmission rate was used.
  14707. */
  14708. transmit_stbc : 1, /* [8] */
  14709. /* transmit_ldpc:
  14710. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14711. * Field filled in by PDG.
  14712. * Not valid when in SW transmit mode
  14713. * When set, use LDPC transmission rates
  14714. */
  14715. transmit_ldpc : 1, /* [9] */
  14716. /* transmit_sgi:
  14717. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14718. * Field filled in by PDG.
  14719. * Not valid when in SW transmit mode
  14720. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14721. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14722. * <enum 2 1_6_us_sgi > HE related GI
  14723. * <enum 3 3_2_us_sgi > HE related GI
  14724. * <legal 0 - 3>
  14725. */
  14726. transmit_sgi : 2, /* [11:10] */
  14727. /* transmit_mcs:
  14728. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14729. * Field filled in by PDG.
  14730. * Not valid when in SW transmit mode
  14731. *
  14732. * For details, refer to MCS_TYPE description
  14733. * <legal all>
  14734. * Pkt_type Related definition of MCS_TYPE
  14735. * dot11b This field is the rate:
  14736. * 0: CCK 11 Mbps Long
  14737. * 1: CCK 5.5 Mbps Long
  14738. * 2: CCK 2 Mbps Long
  14739. * 3: CCK 1 Mbps Long
  14740. * 4: CCK 11 Mbps Short
  14741. * 5: CCK 5.5 Mbps Short
  14742. * 6: CCK 2 Mbps Short
  14743. * NOTE: The numbering here is NOT the same as the as MAC gives
  14744. * in the "rate" field in the SIG given to the PHY.
  14745. * The MAC will do an internal translation.
  14746. *
  14747. * Dot11a This field is the rate:
  14748. * 0: OFDM 48 Mbps
  14749. * 1: OFDM 24 Mbps
  14750. * 2: OFDM 12 Mbps
  14751. * 3: OFDM 6 Mbps
  14752. * 4: OFDM 54 Mbps
  14753. * 5: OFDM 36 Mbps
  14754. * 6: OFDM 18 Mbps
  14755. * 7: OFDM 9 Mbps
  14756. * NOTE: The numbering here is NOT the same as the as MAC gives
  14757. * in the "rate" field in the SIG given to the PHY.
  14758. * The MAC will do an internal translation.
  14759. *
  14760. * Dot11n_mm (mixed mode) This field represends the MCS.
  14761. * 0: HT MCS 0 (BPSK 1/2)
  14762. * 1: HT MCS 1 (QPSK 1/2)
  14763. * 2: HT MCS 2 (QPSK 3/4)
  14764. * 3: HT MCS 3 (16-QAM 1/2)
  14765. * 4: HT MCS 4 (16-QAM 3/4)
  14766. * 5: HT MCS 5 (64-QAM 2/3)
  14767. * 6: HT MCS 6 (64-QAM 3/4)
  14768. * 7: HT MCS 7 (64-QAM 5/6)
  14769. * NOTE: To get higher MCS's use the nss field to indicate the
  14770. * number of spatial streams.
  14771. *
  14772. * Dot11ac This field represends the MCS.
  14773. * 0: VHT MCS 0 (BPSK 1/2)
  14774. * 1: VHT MCS 1 (QPSK 1/2)
  14775. * 2: VHT MCS 2 (QPSK 3/4)
  14776. * 3: VHT MCS 3 (16-QAM 1/2)
  14777. * 4: VHT MCS 4 (16-QAM 3/4)
  14778. * 5: VHT MCS 5 (64-QAM 2/3)
  14779. * 6: VHT MCS 6 (64-QAM 3/4)
  14780. * 7: VHT MCS 7 (64-QAM 5/6)
  14781. * 8: VHT MCS 8 (256-QAM 3/4)
  14782. * 9: VHT MCS 9 (256-QAM 5/6)
  14783. * 10: VHT MCS 10 (1024-QAM 3/4)
  14784. * 11: VHT MCS 11 (1024-QAM 5/6)
  14785. * NOTE: There are several illegal VHT rates due to fractional
  14786. * number of bits per symbol.
  14787. * Below are the illegal rates for 4 streams and lower:
  14788. * 20 MHz, 1 stream, MCS 9
  14789. * 20 MHz, 2 stream, MCS 9
  14790. * 20 MHz, 4 stream, MCS 9
  14791. * 80 MHz, 3 stream, MCS 6
  14792. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14793. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14794. *
  14795. * dot11ax This field represends the MCS.
  14796. * 0: HE MCS 0 (BPSK 1/2)
  14797. * 1: HE MCS 1 (QPSK 1/2)
  14798. * 2: HE MCS 2 (QPSK 3/4)
  14799. * 3: HE MCS 3 (16-QAM 1/2)
  14800. * 4: HE MCS 4 (16-QAM 3/4)
  14801. * 5: HE MCS 5 (64-QAM 2/3)
  14802. * 6: HE MCS 6 (64-QAM 3/4)
  14803. * 7: HE MCS 7 (64-QAM 5/6)
  14804. * 8: HE MCS 8 (256-QAM 3/4)
  14805. * 9: HE MCS 9 (256-QAM 5/6)
  14806. * 10: HE MCS 10 (1024-QAM 3/4)
  14807. * 11: HE MCS 11 (1024-QAM 5/6)
  14808. * 12: HE MCS 12 (4096-QAM 3/4)
  14809. * 13: HE MCS 13 (4096-QAM 5/6)
  14810. *
  14811. * dot11ba This field is the rate:
  14812. * 0: LDR
  14813. * 1: HDR
  14814. * 2: Exclusive rate
  14815. */
  14816. transmit_mcs : 4, /* [15:12] */
  14817. /* ofdma_transmission:
  14818. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14819. * Field filled in by PDG.
  14820. * Set when the transmission was an OFDMA transmission (DL or UL).
  14821. * <legal all>
  14822. */
  14823. ofdma_transmission : 1, /* [16] */
  14824. /* tones_in_ru:
  14825. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14826. * Field filled in by PDG.
  14827. * Not valid when in SW transmit mode
  14828. * The number of tones in the RU used.
  14829. * <legal all>
  14830. */
  14831. tones_in_ru : 12, /* [28:17] */
  14832. rsvd2 : 3; /* [31:29] */
  14833. /* word 1 */
  14834. /* ppdu_transmission_tsf:
  14835. * Based on a HWSCH configuration register setting,
  14836. * this field either contains:
  14837. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14838. * of the PPDU containing the frame finished.
  14839. * OR
  14840. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14841. * of the PPDU containing the frame started.
  14842. * <legal all>
  14843. */
  14844. A_UINT32 ppdu_transmission_tsf;
  14845. /* NOTE:
  14846. * To preserve backwards compatibility,
  14847. * no new fields can be added in this struct.
  14848. */
  14849. };
  14850. /* member definitions of htt_t2h_tx_rate_stats_info */
  14851. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14852. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14853. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14854. do { \
  14855. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14856. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14857. } while (0)
  14858. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14859. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14860. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14861. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14862. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14863. do { \
  14864. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14865. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14866. } while (0)
  14867. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14868. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14869. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14870. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14871. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14872. do { \
  14873. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14874. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14875. } while (0)
  14876. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14877. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14878. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14879. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14880. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14881. do { \
  14882. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14883. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14884. } while (0)
  14885. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14886. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14887. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14888. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14889. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14890. do { \
  14891. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14892. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14893. } while (0)
  14894. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14895. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14896. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14897. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14898. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14899. do { \
  14900. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14901. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14902. } while (0)
  14903. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14904. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14905. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14906. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14907. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14908. do { \
  14909. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14910. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14911. } while (0)
  14912. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14913. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14914. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14915. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14916. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14917. do { \
  14918. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14919. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14920. } while (0)
  14921. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14922. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14923. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14924. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14925. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14926. do { \
  14927. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14928. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14929. } while (0)
  14930. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14931. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14932. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14933. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14934. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14935. do { \
  14936. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14937. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14938. } while (0)
  14939. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14940. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14941. struct htt_t2h_tx_msdu_info { /* 8 words */
  14942. /* words 0 + 1 */
  14943. struct htt_t2h_tx_buffer_addr_info addr_info;
  14944. /* word 2 */
  14945. A_UINT32
  14946. sw_peer_id : 16,
  14947. tid : 4,
  14948. transmit_cnt : 7,
  14949. valid : 1,
  14950. mcast : 1,
  14951. rsvd0 : 3;
  14952. /* word 3 */
  14953. A_UINT32
  14954. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14955. tqm_status_number : 24,
  14956. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14957. /* word 4 */
  14958. A_UINT32
  14959. /* ack_frame_rssi:
  14960. * If this frame is removed as the result of the
  14961. * reception of an ACK or BA, this field indicates
  14962. * the RSSI of the received ACK or BA frame.
  14963. * When the frame is removed as result of a direct
  14964. * remove command from the SW, this field is set
  14965. * to 0x0 (which is never a valid value when real
  14966. * RSSI is available).
  14967. * Units: dB w.r.t noise floor
  14968. */
  14969. ack_frame_rssi : 8,
  14970. first_msdu : 1,
  14971. last_msdu : 1,
  14972. msdu_part_of_amsdu : 1,
  14973. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14974. rsvd1 : 2;
  14975. /* words 5 + 6 */
  14976. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14977. /* word 7 */
  14978. /* rsvd3:
  14979. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14980. * is not sufficient
  14981. */
  14982. A_UINT32 rsvd3;
  14983. /* NOTE:
  14984. * To preserve backwards compatibility,
  14985. * no new fields can be added in this struct.
  14986. */
  14987. };
  14988. /* member definitions of htt_t2h_tx_msdu_info */
  14989. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14990. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14991. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14992. do { \
  14993. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14994. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14995. } while (0)
  14996. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14997. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14998. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14999. #define HTT_TX_MSDU_INFO_TID_S 16
  15000. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  15001. do { \
  15002. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  15003. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  15004. } while (0)
  15005. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  15006. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  15007. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  15008. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  15009. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  15010. do { \
  15011. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  15012. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  15013. } while (0)
  15014. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  15015. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  15016. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  15017. #define HTT_TX_MSDU_INFO_VALID_S 27
  15018. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  15019. do { \
  15020. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  15021. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  15022. } while (0)
  15023. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  15024. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  15025. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  15026. #define HTT_TX_MSDU_INFO_MCAST_S 28
  15027. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  15028. do { \
  15029. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  15030. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  15031. } while (0)
  15032. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  15033. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  15034. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  15035. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  15036. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  15037. do { \
  15038. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  15039. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  15040. } while (0)
  15041. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  15042. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  15043. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  15044. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  15045. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  15046. do { \
  15047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  15048. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  15049. } while (0)
  15050. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  15051. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  15052. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  15053. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  15054. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  15055. do { \
  15056. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  15057. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  15058. } while (0)
  15059. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  15060. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  15061. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  15062. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  15063. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  15064. do { \
  15065. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  15066. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  15067. } while (0)
  15068. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  15069. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  15070. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  15071. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  15072. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  15073. do { \
  15074. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  15075. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  15076. } while (0)
  15077. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  15078. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  15079. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  15080. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  15081. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  15082. do { \
  15083. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  15084. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  15085. } while (0)
  15086. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  15087. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  15088. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  15089. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  15090. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  15091. do { \
  15092. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  15093. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  15094. } while (0)
  15095. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  15096. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  15097. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  15098. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  15099. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  15100. do { \
  15101. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  15102. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  15103. } while (0)
  15104. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  15105. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  15106. struct htt_t2h_soft_umac_tx_compl_ind {
  15107. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  15108. msdu_cnt : 8, /* min: 0, max: 255 */
  15109. rsvd0 : 16;
  15110. /* NOTE:
  15111. * To preserve backwards compatibility,
  15112. * no new fields can be added in this struct.
  15113. */
  15114. /*
  15115. * append here:
  15116. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  15117. * for all the msdu's that are part of this completion.
  15118. */
  15119. };
  15120. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  15121. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  15122. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  15123. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  15124. do { \
  15125. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  15126. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  15127. } while (0)
  15128. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  15129. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  15130. /**
  15131. * @brief target -> host rate-control update indication message
  15132. *
  15133. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  15134. *
  15135. * @details
  15136. * The following diagram shows the format of the RC Update message
  15137. * sent from the target to the host, while processing the tx-completion
  15138. * of a transmitted PPDU.
  15139. *
  15140. * |31 24|23 16|15 8|7 0|
  15141. * |-------------------------------------------------------------|
  15142. * | peer ID | vdev ID | msg_type |
  15143. * |-------------------------------------------------------------|
  15144. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  15145. * |-------------------------------------------------------------|
  15146. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  15147. * |-------------------------------------------------------------|
  15148. * | : |
  15149. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  15150. * | : |
  15151. * |-------------------------------------------------------------|
  15152. * | : |
  15153. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  15154. * | : |
  15155. * |-------------------------------------------------------------|
  15156. * : :
  15157. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15158. *
  15159. */
  15160. typedef struct {
  15161. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  15162. A_UINT32 rate_code_flags;
  15163. A_UINT32 flags; /* Encodes information such as excessive
  15164. retransmission, aggregate, some info
  15165. from .11 frame control,
  15166. STBC, LDPC, (SGI and Tx Chain Mask
  15167. are encoded in ptx_rc->flags field),
  15168. AMPDU truncation (BT/time based etc.),
  15169. RTS/CTS attempt */
  15170. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  15171. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  15172. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  15173. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  15174. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  15175. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  15176. } HTT_RC_TX_DONE_PARAMS;
  15177. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  15178. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  15179. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  15180. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  15181. #define HTT_RC_UPDATE_VDEVID_S 8
  15182. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  15183. #define HTT_RC_UPDATE_PEERID_S 16
  15184. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  15185. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  15186. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  15187. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  15188. do { \
  15189. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  15190. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  15191. } while (0)
  15192. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  15193. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  15194. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  15195. do { \
  15196. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  15197. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  15198. } while (0)
  15199. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  15200. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  15201. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  15202. do { \
  15203. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  15204. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  15205. } while (0)
  15206. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  15207. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  15208. /**
  15209. * @brief target -> host rx fragment indication message definition
  15210. *
  15211. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  15212. *
  15213. * @details
  15214. * The following field definitions describe the format of the rx fragment
  15215. * indication message sent from the target to the host.
  15216. * The rx fragment indication message shares the format of the
  15217. * rx indication message, but not all fields from the rx indication message
  15218. * are relevant to the rx fragment indication message.
  15219. *
  15220. *
  15221. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  15222. * |-----------+-------------------+---------------------+-------------|
  15223. * | peer ID | |FV| ext TID | msg type |
  15224. * |-------------------------------------------------------------------|
  15225. * | | flush | flush |
  15226. * | | end | start |
  15227. * | | seq num | seq num |
  15228. * |-------------------------------------------------------------------|
  15229. * | reserved | FW rx desc bytes |
  15230. * |-------------------------------------------------------------------|
  15231. * | | FW MSDU Rx |
  15232. * | | desc B0 |
  15233. * |-------------------------------------------------------------------|
  15234. * Header fields:
  15235. * - MSG_TYPE
  15236. * Bits 7:0
  15237. * Purpose: identifies this as an rx fragment indication message
  15238. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  15239. * - EXT_TID
  15240. * Bits 12:8
  15241. * Purpose: identify the traffic ID of the rx data, including
  15242. * special "extended" TID values for multicast, broadcast, and
  15243. * non-QoS data frames
  15244. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  15245. * - FLUSH_VALID (FV)
  15246. * Bit 13
  15247. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  15248. * is valid
  15249. * Value:
  15250. * 1 -> flush IE is valid and needs to be processed
  15251. * 0 -> flush IE is not valid and should be ignored
  15252. * - PEER_ID
  15253. * Bits 31:16
  15254. * Purpose: Identify, by ID, which peer sent the rx data
  15255. * Value: ID of the peer who sent the rx data
  15256. * - FLUSH_SEQ_NUM_START
  15257. * Bits 5:0
  15258. * Purpose: Indicate the start of a series of MPDUs to flush
  15259. * Not all MPDUs within this series are necessarily valid - the host
  15260. * must check each sequence number within this range to see if the
  15261. * corresponding MPDU is actually present.
  15262. * This field is only valid if the FV bit is set.
  15263. * Value:
  15264. * The sequence number for the first MPDUs to check to flush.
  15265. * The sequence number is masked by 0x3f.
  15266. * - FLUSH_SEQ_NUM_END
  15267. * Bits 11:6
  15268. * Purpose: Indicate the end of a series of MPDUs to flush
  15269. * Value:
  15270. * The sequence number one larger than the sequence number of the
  15271. * last MPDU to check to flush.
  15272. * The sequence number is masked by 0x3f.
  15273. * Not all MPDUs within this series are necessarily valid - the host
  15274. * must check each sequence number within this range to see if the
  15275. * corresponding MPDU is actually present.
  15276. * This field is only valid if the FV bit is set.
  15277. * Rx descriptor fields:
  15278. * - FW_RX_DESC_BYTES
  15279. * Bits 15:0
  15280. * Purpose: Indicate how many bytes in the Rx indication are used for
  15281. * FW Rx descriptors
  15282. * Value: 1
  15283. */
  15284. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  15285. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  15286. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  15287. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  15288. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  15289. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  15290. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  15291. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  15292. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  15293. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  15294. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  15295. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  15296. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  15297. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  15298. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  15299. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  15300. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  15301. #define HTT_RX_FRAG_IND_BYTES \
  15302. (4 /* msg hdr */ + \
  15303. 4 /* flush spec */ + \
  15304. 4 /* (unused) FW rx desc bytes spec */ + \
  15305. 4 /* FW rx desc */)
  15306. /**
  15307. * @brief target -> host test message definition
  15308. *
  15309. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  15310. *
  15311. * @details
  15312. * The following field definitions describe the format of the test
  15313. * message sent from the target to the host.
  15314. * The message consists of a 4-octet header, followed by a variable
  15315. * number of 32-bit integer values, followed by a variable number
  15316. * of 8-bit character values.
  15317. *
  15318. * |31 16|15 8|7 0|
  15319. * |-----------------------------------------------------------|
  15320. * | num chars | num ints | msg type |
  15321. * |-----------------------------------------------------------|
  15322. * | int 0 |
  15323. * |-----------------------------------------------------------|
  15324. * | int 1 |
  15325. * |-----------------------------------------------------------|
  15326. * | ... |
  15327. * |-----------------------------------------------------------|
  15328. * | char 3 | char 2 | char 1 | char 0 |
  15329. * |-----------------------------------------------------------|
  15330. * | | | ... | char 4 |
  15331. * |-----------------------------------------------------------|
  15332. * - MSG_TYPE
  15333. * Bits 7:0
  15334. * Purpose: identifies this as a test message
  15335. * Value: HTT_MSG_TYPE_TEST
  15336. * - NUM_INTS
  15337. * Bits 15:8
  15338. * Purpose: indicate how many 32-bit integers follow the message header
  15339. * - NUM_CHARS
  15340. * Bits 31:16
  15341. * Purpose: indicate how many 8-bit characters follow the series of integers
  15342. */
  15343. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  15344. #define HTT_RX_TEST_NUM_INTS_S 8
  15345. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  15346. #define HTT_RX_TEST_NUM_CHARS_S 16
  15347. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  15348. do { \
  15349. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  15350. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  15351. } while (0)
  15352. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  15353. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  15354. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  15355. do { \
  15356. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  15357. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  15358. } while (0)
  15359. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  15360. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  15361. /**
  15362. * @brief target -> host packet log message
  15363. *
  15364. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  15365. *
  15366. * @details
  15367. * The following field definitions describe the format of the packet log
  15368. * message sent from the target to the host.
  15369. * The message consists of a 4-octet header,followed by a variable number
  15370. * of 32-bit character values.
  15371. *
  15372. * |31 16|15 12|11 10|9 8|7 0|
  15373. * |------------------------------------------------------------------|
  15374. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  15375. * |------------------------------------------------------------------|
  15376. * | payload |
  15377. * |------------------------------------------------------------------|
  15378. * - MSG_TYPE
  15379. * Bits 7:0
  15380. * Purpose: identifies this as a pktlog message
  15381. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  15382. * - mac_id
  15383. * Bits 9:8
  15384. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  15385. * Value: 0-3
  15386. * - pdev_id
  15387. * Bits 11:10
  15388. * Purpose: pdev_id
  15389. * Value: 0-3
  15390. * 0 (for rings at SOC level),
  15391. * 1/2/3 PDEV -> 0/1/2
  15392. * - payload_size
  15393. * Bits 31:16
  15394. * Purpose: explicitly specify the payload size
  15395. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  15396. */
  15397. PREPACK struct htt_pktlog_msg {
  15398. A_UINT32 header;
  15399. A_UINT32 payload[1/* or more */];
  15400. } POSTPACK;
  15401. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  15402. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  15403. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  15404. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  15405. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  15406. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  15407. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  15408. do { \
  15409. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  15410. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  15411. } while (0)
  15412. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  15413. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  15414. HTT_T2H_PKTLOG_MAC_ID_S)
  15415. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  15416. do { \
  15417. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  15418. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  15419. } while (0)
  15420. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  15421. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  15422. HTT_T2H_PKTLOG_PDEV_ID_S)
  15423. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  15424. do { \
  15425. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  15426. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  15427. } while (0)
  15428. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  15429. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  15430. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  15431. /*
  15432. * Rx reorder statistics
  15433. * NB: all the fields must be defined in 4 octets size.
  15434. */
  15435. struct rx_reorder_stats {
  15436. /* Non QoS MPDUs received */
  15437. A_UINT32 deliver_non_qos;
  15438. /* MPDUs received in-order */
  15439. A_UINT32 deliver_in_order;
  15440. /* Flush due to reorder timer expired */
  15441. A_UINT32 deliver_flush_timeout;
  15442. /* Flush due to move out of window */
  15443. A_UINT32 deliver_flush_oow;
  15444. /* Flush due to DELBA */
  15445. A_UINT32 deliver_flush_delba;
  15446. /* MPDUs dropped due to FCS error */
  15447. A_UINT32 fcs_error;
  15448. /* MPDUs dropped due to monitor mode non-data packet */
  15449. A_UINT32 mgmt_ctrl;
  15450. /* Unicast-data MPDUs dropped due to invalid peer */
  15451. A_UINT32 invalid_peer;
  15452. /* MPDUs dropped due to duplication (non aggregation) */
  15453. A_UINT32 dup_non_aggr;
  15454. /* MPDUs dropped due to processed before */
  15455. A_UINT32 dup_past;
  15456. /* MPDUs dropped due to duplicate in reorder queue */
  15457. A_UINT32 dup_in_reorder;
  15458. /* Reorder timeout happened */
  15459. A_UINT32 reorder_timeout;
  15460. /* invalid bar ssn */
  15461. A_UINT32 invalid_bar_ssn;
  15462. /* reorder reset due to bar ssn */
  15463. A_UINT32 ssn_reset;
  15464. /* Flush due to delete peer */
  15465. A_UINT32 deliver_flush_delpeer;
  15466. /* Flush due to offload*/
  15467. A_UINT32 deliver_flush_offload;
  15468. /* Flush due to out of buffer*/
  15469. A_UINT32 deliver_flush_oob;
  15470. /* MPDUs dropped due to PN check fail */
  15471. A_UINT32 pn_fail;
  15472. /* MPDUs dropped due to unable to allocate memory */
  15473. A_UINT32 store_fail;
  15474. /* Number of times the tid pool alloc succeeded */
  15475. A_UINT32 tid_pool_alloc_succ;
  15476. /* Number of times the MPDU pool alloc succeeded */
  15477. A_UINT32 mpdu_pool_alloc_succ;
  15478. /* Number of times the MSDU pool alloc succeeded */
  15479. A_UINT32 msdu_pool_alloc_succ;
  15480. /* Number of times the tid pool alloc failed */
  15481. A_UINT32 tid_pool_alloc_fail;
  15482. /* Number of times the MPDU pool alloc failed */
  15483. A_UINT32 mpdu_pool_alloc_fail;
  15484. /* Number of times the MSDU pool alloc failed */
  15485. A_UINT32 msdu_pool_alloc_fail;
  15486. /* Number of times the tid pool freed */
  15487. A_UINT32 tid_pool_free;
  15488. /* Number of times the MPDU pool freed */
  15489. A_UINT32 mpdu_pool_free;
  15490. /* Number of times the MSDU pool freed */
  15491. A_UINT32 msdu_pool_free;
  15492. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  15493. A_UINT32 msdu_queued;
  15494. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  15495. A_UINT32 msdu_recycled;
  15496. /* Number of MPDUs with invalid peer but A2 found in AST */
  15497. A_UINT32 invalid_peer_a2_in_ast;
  15498. /* Number of MPDUs with invalid peer but A3 found in AST */
  15499. A_UINT32 invalid_peer_a3_in_ast;
  15500. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  15501. A_UINT32 invalid_peer_bmc_mpdus;
  15502. /* Number of MSDUs with err attention word */
  15503. A_UINT32 rxdesc_err_att;
  15504. /* Number of MSDUs with flag of peer_idx_invalid */
  15505. A_UINT32 rxdesc_err_peer_idx_inv;
  15506. /* Number of MSDUs with flag of peer_idx_timeout */
  15507. A_UINT32 rxdesc_err_peer_idx_to;
  15508. /* Number of MSDUs with flag of overflow */
  15509. A_UINT32 rxdesc_err_ov;
  15510. /* Number of MSDUs with flag of msdu_length_err */
  15511. A_UINT32 rxdesc_err_msdu_len;
  15512. /* Number of MSDUs with flag of mpdu_length_err */
  15513. A_UINT32 rxdesc_err_mpdu_len;
  15514. /* Number of MSDUs with flag of tkip_mic_err */
  15515. A_UINT32 rxdesc_err_tkip_mic;
  15516. /* Number of MSDUs with flag of decrypt_err */
  15517. A_UINT32 rxdesc_err_decrypt;
  15518. /* Number of MSDUs with flag of fcs_err */
  15519. A_UINT32 rxdesc_err_fcs;
  15520. /* Number of Unicast (bc_mc bit is not set in attention word)
  15521. * frames with invalid peer handler
  15522. */
  15523. A_UINT32 rxdesc_uc_msdus_inv_peer;
  15524. /* Number of unicast frame directly (direct bit is set in attention word)
  15525. * to DUT with invalid peer handler
  15526. */
  15527. A_UINT32 rxdesc_direct_msdus_inv_peer;
  15528. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  15529. * frames with invalid peer handler
  15530. */
  15531. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  15532. /* Number of MSDUs dropped due to no first MSDU flag */
  15533. A_UINT32 rxdesc_no_1st_msdu;
  15534. /* Number of MSDUs dropped due to ring overflow */
  15535. A_UINT32 msdu_drop_ring_ov;
  15536. /* Number of MSDUs dropped due to FC mismatch */
  15537. A_UINT32 msdu_drop_fc_mismatch;
  15538. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  15539. A_UINT32 msdu_drop_mgmt_remote_ring;
  15540. /* Number of MSDUs dropped due to errors not reported in attention word */
  15541. A_UINT32 msdu_drop_misc;
  15542. /* Number of MSDUs go to offload before reorder */
  15543. A_UINT32 offload_msdu_wal;
  15544. /* Number of data frame dropped by offload after reorder */
  15545. A_UINT32 offload_msdu_reorder;
  15546. /* Number of MPDUs with sequence number in the past and within the BA window */
  15547. A_UINT32 dup_past_within_window;
  15548. /* Number of MPDUs with sequence number in the past and outside the BA window */
  15549. A_UINT32 dup_past_outside_window;
  15550. /* Number of MSDUs with decrypt/MIC error */
  15551. A_UINT32 rxdesc_err_decrypt_mic;
  15552. /* Number of data MSDUs received on both local and remote rings */
  15553. A_UINT32 data_msdus_on_both_rings;
  15554. /* MPDUs never filled */
  15555. A_UINT32 holes_not_filled;
  15556. };
  15557. /*
  15558. * Rx Remote buffer statistics
  15559. * NB: all the fields must be defined in 4 octets size.
  15560. */
  15561. struct rx_remote_buffer_mgmt_stats {
  15562. /* Total number of MSDUs reaped for Rx processing */
  15563. A_UINT32 remote_reaped;
  15564. /* MSDUs recycled within firmware */
  15565. A_UINT32 remote_recycled;
  15566. /* MSDUs stored by Data Rx */
  15567. A_UINT32 data_rx_msdus_stored;
  15568. /* Number of HTT indications from WAL Rx MSDU */
  15569. A_UINT32 wal_rx_ind;
  15570. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15571. A_UINT32 wal_rx_ind_unconsumed;
  15572. /* Number of HTT indications from Data Rx MSDU */
  15573. A_UINT32 data_rx_ind;
  15574. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15575. A_UINT32 data_rx_ind_unconsumed;
  15576. /* Number of HTT indications from ATHBUF */
  15577. A_UINT32 athbuf_rx_ind;
  15578. /* Number of remote buffers requested for refill */
  15579. A_UINT32 refill_buf_req;
  15580. /* Number of remote buffers filled by the host */
  15581. A_UINT32 refill_buf_rsp;
  15582. /* Number of times MAC hw_index = f/w write_index */
  15583. A_INT32 mac_no_bufs;
  15584. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15585. A_INT32 fw_indices_equal;
  15586. /* Number of times f/w finds no buffers to post */
  15587. A_INT32 host_no_bufs;
  15588. };
  15589. /*
  15590. * TXBF MU/SU packets and NDPA statistics
  15591. * NB: all the fields must be defined in 4 octets size.
  15592. */
  15593. struct rx_txbf_musu_ndpa_pkts_stats {
  15594. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15595. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15596. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15597. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15598. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15599. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15600. };
  15601. /*
  15602. * htt_dbg_stats_status -
  15603. * present - The requested stats have been delivered in full.
  15604. * This indicates that either the stats information was contained
  15605. * in its entirety within this message, or else this message
  15606. * completes the delivery of the requested stats info that was
  15607. * partially delivered through earlier STATS_CONF messages.
  15608. * partial - The requested stats have been delivered in part.
  15609. * One or more subsequent STATS_CONF messages with the same
  15610. * cookie value will be sent to deliver the remainder of the
  15611. * information.
  15612. * error - The requested stats could not be delivered, for example due
  15613. * to a shortage of memory to construct a message holding the
  15614. * requested stats.
  15615. * invalid - The requested stat type is either not recognized, or the
  15616. * target is configured to not gather the stats type in question.
  15617. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15618. * series_done - This special value indicates that no further stats info
  15619. * elements are present within a series of stats info elems
  15620. * (within a stats upload confirmation message).
  15621. */
  15622. enum htt_dbg_stats_status {
  15623. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15624. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15625. HTT_DBG_STATS_STATUS_ERROR = 2,
  15626. HTT_DBG_STATS_STATUS_INVALID = 3,
  15627. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15628. };
  15629. /**
  15630. * @brief target -> host statistics upload
  15631. *
  15632. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15633. *
  15634. * @details
  15635. * The following field definitions describe the format of the HTT target
  15636. * to host stats upload confirmation message.
  15637. * The message contains a cookie echoed from the HTT host->target stats
  15638. * upload request, which identifies which request the confirmation is
  15639. * for, and a series of tag-length-value stats information elements.
  15640. * The tag-length header for each stats info element also includes a
  15641. * status field, to indicate whether the request for the stat type in
  15642. * question was fully met, partially met, unable to be met, or invalid
  15643. * (if the stat type in question is disabled in the target).
  15644. * A special value of all 1's in this status field is used to indicate
  15645. * the end of the series of stats info elements.
  15646. *
  15647. *
  15648. * |31 16|15 8|7 5|4 0|
  15649. * |------------------------------------------------------------|
  15650. * | reserved | msg type |
  15651. * |------------------------------------------------------------|
  15652. * | cookie LSBs |
  15653. * |------------------------------------------------------------|
  15654. * | cookie MSBs |
  15655. * |------------------------------------------------------------|
  15656. * | stats entry length | reserved | S |stat type|
  15657. * |------------------------------------------------------------|
  15658. * | |
  15659. * | type-specific stats info |
  15660. * | |
  15661. * |------------------------------------------------------------|
  15662. * | stats entry length | reserved | S |stat type|
  15663. * |------------------------------------------------------------|
  15664. * | |
  15665. * | type-specific stats info |
  15666. * | |
  15667. * |------------------------------------------------------------|
  15668. * | n/a | reserved | 111 | n/a |
  15669. * |------------------------------------------------------------|
  15670. * Header fields:
  15671. * - MSG_TYPE
  15672. * Bits 7:0
  15673. * Purpose: identifies this is a statistics upload confirmation message
  15674. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15675. * - COOKIE_LSBS
  15676. * Bits 31:0
  15677. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15678. * message with its preceding host->target stats request message.
  15679. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15680. * - COOKIE_MSBS
  15681. * Bits 31:0
  15682. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15683. * message with its preceding host->target stats request message.
  15684. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15685. *
  15686. * Stats Information Element tag-length header fields:
  15687. * - STAT_TYPE
  15688. * Bits 4:0
  15689. * Purpose: identifies the type of statistics info held in the
  15690. * following information element
  15691. * Value: htt_dbg_stats_type
  15692. * - STATUS
  15693. * Bits 7:5
  15694. * Purpose: indicate whether the requested stats are present
  15695. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15696. * the completion of the stats entry series
  15697. * - LENGTH
  15698. * Bits 31:16
  15699. * Purpose: indicate the stats information size
  15700. * Value: This field specifies the number of bytes of stats information
  15701. * that follows the element tag-length header.
  15702. * It is expected but not required that this length is a multiple of
  15703. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15704. * subsequent stats entry header will begin on a 4-byte aligned
  15705. * boundary.
  15706. */
  15707. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15708. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15709. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15710. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15711. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15712. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15713. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15714. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15715. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15716. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15717. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15718. do { \
  15719. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15720. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15721. } while (0)
  15722. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15723. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15724. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15725. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15726. do { \
  15727. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15728. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15729. } while (0)
  15730. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15731. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15732. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15733. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15734. do { \
  15735. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15736. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15737. } while (0)
  15738. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15739. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15740. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15741. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15742. #define HTT_MAX_AGGR 64
  15743. #define HTT_HL_MAX_AGGR 18
  15744. /**
  15745. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15746. *
  15747. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15748. *
  15749. * @details
  15750. * The following field definitions describe the format of the HTT host
  15751. * to target frag_desc/msdu_ext bank configuration message.
  15752. * The message contains the based address and the min and max id of the
  15753. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15754. * MSDU_EXT/FRAG_DESC.
  15755. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15756. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15757. * the hardware does the mapping/translation.
  15758. *
  15759. * Total banks that can be configured is configured to 16.
  15760. *
  15761. * This should be called before any TX has be initiated by the HTT
  15762. *
  15763. * |31 16|15 8|7 5|4 0|
  15764. * |------------------------------------------------------------|
  15765. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15766. * |------------------------------------------------------------|
  15767. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15768. #if HTT_PADDR64
  15769. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15770. #endif
  15771. * |------------------------------------------------------------|
  15772. * | ... |
  15773. * |------------------------------------------------------------|
  15774. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15775. #if HTT_PADDR64
  15776. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15777. #endif
  15778. * |------------------------------------------------------------|
  15779. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15780. * |------------------------------------------------------------|
  15781. * | ... |
  15782. * |------------------------------------------------------------|
  15783. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15784. * |------------------------------------------------------------|
  15785. * Header fields:
  15786. * - MSG_TYPE
  15787. * Bits 7:0
  15788. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15789. * for systems with 64-bit format for bus addresses:
  15790. * - BANKx_BASE_ADDRESS_LO
  15791. * Bits 31:0
  15792. * Purpose: Provide a mechanism to specify the base address of the
  15793. * MSDU_EXT bank physical/bus address.
  15794. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15795. * - BANKx_BASE_ADDRESS_HI
  15796. * Bits 31:0
  15797. * Purpose: Provide a mechanism to specify the base address of the
  15798. * MSDU_EXT bank physical/bus address.
  15799. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15800. * for systems with 32-bit format for bus addresses:
  15801. * - BANKx_BASE_ADDRESS
  15802. * Bits 31:0
  15803. * Purpose: Provide a mechanism to specify the base address of the
  15804. * MSDU_EXT bank physical/bus address.
  15805. * Value: MSDU_EXT bank physical / bus address
  15806. * - BANKx_MIN_ID
  15807. * Bits 15:0
  15808. * Purpose: Provide a mechanism to specify the min index that needs to
  15809. * mapped.
  15810. * - BANKx_MAX_ID
  15811. * Bits 31:16
  15812. * Purpose: Provide a mechanism to specify the max index that needs to
  15813. * mapped.
  15814. *
  15815. */
  15816. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15817. * safe value.
  15818. * @note MAX supported banks is 16.
  15819. */
  15820. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15821. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15822. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15823. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15824. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15825. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15826. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15827. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15828. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15829. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15830. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15831. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15832. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15833. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15834. do { \
  15835. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15836. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15837. } while (0)
  15838. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15839. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15840. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15841. do { \
  15842. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15843. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15844. } while (0)
  15845. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15846. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15847. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15848. do { \
  15849. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15850. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15851. } while (0)
  15852. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15853. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15854. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15855. do { \
  15856. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15857. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15858. } while (0)
  15859. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15860. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15861. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15862. do { \
  15863. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15864. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15865. } while (0)
  15866. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15867. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15868. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15869. do { \
  15870. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15871. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15872. } while (0)
  15873. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15874. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15875. /*
  15876. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15877. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15878. * addresses are stored in a XXX-bit field.
  15879. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15880. * htt_tx_frag_desc64_bank_cfg_t structs.
  15881. */
  15882. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15883. _paddr_bits_, \
  15884. _paddr__bank_base_address_) \
  15885. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15886. /** word 0 \
  15887. * msg_type: 8, \
  15888. * pdev_id: 2, \
  15889. * swap: 1, \
  15890. * reserved0: 5, \
  15891. * num_banks: 8, \
  15892. * desc_size: 8; \
  15893. */ \
  15894. A_UINT32 word0; \
  15895. /* \
  15896. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15897. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15898. * the second A_UINT32). \
  15899. */ \
  15900. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15901. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15902. } POSTPACK
  15903. /* define htt_tx_frag_desc32_bank_cfg_t */
  15904. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15905. /* define htt_tx_frag_desc64_bank_cfg_t */
  15906. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15907. /*
  15908. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15909. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15910. */
  15911. #if HTT_PADDR64
  15912. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15913. #else
  15914. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15915. #endif
  15916. /**
  15917. * @brief target -> host HTT TX Credit total count update message definition
  15918. *
  15919. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15920. *
  15921. *|31 16|15|14 9| 8 |7 0 |
  15922. *|---------------------+--+----------+-------+----------|
  15923. *|cur htt credit delta | Q| reserved | sign | msg type |
  15924. *|------------------------------------------------------|
  15925. *
  15926. * Header fields:
  15927. * - MSG_TYPE
  15928. * Bits 7:0
  15929. * Purpose: identifies this as a htt tx credit delta update message
  15930. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15931. * - SIGN
  15932. * Bits 8
  15933. * identifies whether credit delta is positive or negative
  15934. * Value:
  15935. * - 0x0: credit delta is positive, rebalance in some buffers
  15936. * - 0x1: credit delta is negative, rebalance out some buffers
  15937. * - reserved
  15938. * Bits 14:9
  15939. * Value: 0x0
  15940. * - TXQ_GRP
  15941. * Bit 15
  15942. * Purpose: indicates whether any tx queue group information elements
  15943. * are appended to the tx credit update message
  15944. * Value: 0 -> no tx queue group information element is present
  15945. * 1 -> a tx queue group information element immediately follows
  15946. * - DELTA_COUNT
  15947. * Bits 31:16
  15948. * Purpose: Specify current htt credit delta absolute count
  15949. */
  15950. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15951. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15952. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15953. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15954. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15955. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15956. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15957. do { \
  15958. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15959. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15960. } while (0)
  15961. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15962. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15963. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15964. do { \
  15965. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15966. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15967. } while (0)
  15968. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15969. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15970. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15971. do { \
  15972. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15973. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15974. } while (0)
  15975. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15976. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15977. #define HTT_TX_CREDIT_MSG_BYTES 4
  15978. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15979. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15980. /**
  15981. * @brief HTT WDI_IPA Operation Response Message
  15982. *
  15983. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15984. *
  15985. * @details
  15986. * HTT WDI_IPA Operation Response message is sent by target
  15987. * to host confirming suspend or resume operation.
  15988. * |31 24|23 16|15 8|7 0|
  15989. * |----------------+----------------+----------------+----------------|
  15990. * | op_code | Rsvd | msg_type |
  15991. * |-------------------------------------------------------------------|
  15992. * | Rsvd | Response len |
  15993. * |-------------------------------------------------------------------|
  15994. * | |
  15995. * | Response-type specific info |
  15996. * | |
  15997. * | |
  15998. * |-------------------------------------------------------------------|
  15999. * Header fields:
  16000. * - MSG_TYPE
  16001. * Bits 7:0
  16002. * Purpose: Identifies this as WDI_IPA Operation Response message
  16003. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  16004. * - OP_CODE
  16005. * Bits 31:16
  16006. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  16007. * value: = enum htt_wdi_ipa_op_code
  16008. * - RSP_LEN
  16009. * Bits 16:0
  16010. * Purpose: length for the response-type specific info
  16011. * value: = length in bytes for response-type specific info
  16012. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  16013. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  16014. */
  16015. PREPACK struct htt_wdi_ipa_op_response_t
  16016. {
  16017. /* DWORD 0: flags and meta-data */
  16018. A_UINT32
  16019. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  16020. reserved1: 8,
  16021. op_code: 16;
  16022. A_UINT32
  16023. rsp_len: 16,
  16024. reserved2: 16;
  16025. } POSTPACK;
  16026. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  16027. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  16028. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  16029. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  16030. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  16031. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  16032. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  16033. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  16034. do { \
  16035. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  16036. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  16037. } while (0)
  16038. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  16039. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  16040. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  16041. do { \
  16042. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  16043. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  16044. } while (0)
  16045. enum htt_phy_mode {
  16046. htt_phy_mode_11a = 0,
  16047. htt_phy_mode_11g = 1,
  16048. htt_phy_mode_11b = 2,
  16049. htt_phy_mode_11g_only = 3,
  16050. htt_phy_mode_11na_ht20 = 4,
  16051. htt_phy_mode_11ng_ht20 = 5,
  16052. htt_phy_mode_11na_ht40 = 6,
  16053. htt_phy_mode_11ng_ht40 = 7,
  16054. htt_phy_mode_11ac_vht20 = 8,
  16055. htt_phy_mode_11ac_vht40 = 9,
  16056. htt_phy_mode_11ac_vht80 = 10,
  16057. htt_phy_mode_11ac_vht20_2g = 11,
  16058. htt_phy_mode_11ac_vht40_2g = 12,
  16059. htt_phy_mode_11ac_vht80_2g = 13,
  16060. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  16061. htt_phy_mode_11ac_vht160 = 15,
  16062. htt_phy_mode_max,
  16063. };
  16064. /**
  16065. * @brief target -> host HTT channel change indication
  16066. *
  16067. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  16068. *
  16069. * @details
  16070. * Specify when a channel change occurs.
  16071. * This allows the host to precisely determine which rx frames arrived
  16072. * on the old channel and which rx frames arrived on the new channel.
  16073. *
  16074. *|31 |7 0 |
  16075. *|-------------------------------------------+----------|
  16076. *| reserved | msg type |
  16077. *|------------------------------------------------------|
  16078. *| primary_chan_center_freq_mhz |
  16079. *|------------------------------------------------------|
  16080. *| contiguous_chan1_center_freq_mhz |
  16081. *|------------------------------------------------------|
  16082. *| contiguous_chan2_center_freq_mhz |
  16083. *|------------------------------------------------------|
  16084. *| phy_mode |
  16085. *|------------------------------------------------------|
  16086. *
  16087. * Header fields:
  16088. * - MSG_TYPE
  16089. * Bits 7:0
  16090. * Purpose: identifies this as a htt channel change indication message
  16091. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  16092. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  16093. * Bits 31:0
  16094. * Purpose: identify the (center of the) new 20 MHz primary channel
  16095. * Value: center frequency of the 20 MHz primary channel, in MHz units
  16096. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  16097. * Bits 31:0
  16098. * Purpose: identify the (center of the) contiguous frequency range
  16099. * comprising the new channel.
  16100. * For example, if the new channel is a 80 MHz channel extending
  16101. * 60 MHz beyond the primary channel, this field would be 30 larger
  16102. * than the primary channel center frequency field.
  16103. * Value: center frequency of the contiguous frequency range comprising
  16104. * the full channel in MHz units
  16105. * (80+80 channels also use the CONTIG_CHAN2 field)
  16106. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  16107. * Bits 31:0
  16108. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  16109. * within a VHT 80+80 channel.
  16110. * This field is only relevant for VHT 80+80 channels.
  16111. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  16112. * channel (arbitrary value for cases besides VHT 80+80)
  16113. * - PHY_MODE
  16114. * Bits 31:0
  16115. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  16116. * and band
  16117. * Value: htt_phy_mode enum value
  16118. */
  16119. PREPACK struct htt_chan_change_t
  16120. {
  16121. /* DWORD 0: flags and meta-data */
  16122. A_UINT32
  16123. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  16124. reserved1: 24;
  16125. A_UINT32 primary_chan_center_freq_mhz;
  16126. A_UINT32 contig_chan1_center_freq_mhz;
  16127. A_UINT32 contig_chan2_center_freq_mhz;
  16128. A_UINT32 phy_mode;
  16129. } POSTPACK;
  16130. /*
  16131. * Due to historical / backwards-compatibility reasons, maintain the
  16132. * below htt_chan_change_msg struct definition, which needs to be
  16133. * consistent with the above htt_chan_change_t struct definition
  16134. * (aside from the htt_chan_change_t definition including the msg_type
  16135. * dword within the message, and the htt_chan_change_msg only containing
  16136. * the payload of the message that follows the msg_type dword).
  16137. */
  16138. PREPACK struct htt_chan_change_msg {
  16139. A_UINT32 chan_mhz; /* frequency in mhz */
  16140. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  16141. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  16142. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  16143. } POSTPACK;
  16144. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  16145. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  16146. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  16147. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  16148. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  16149. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  16150. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  16151. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  16152. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  16153. do { \
  16154. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  16155. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  16156. } while (0)
  16157. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  16158. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  16159. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  16160. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  16161. do { \
  16162. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  16163. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  16164. } while (0)
  16165. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  16166. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  16167. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  16168. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  16169. do { \
  16170. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  16171. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  16172. } while (0)
  16173. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  16174. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  16175. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  16176. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  16177. do { \
  16178. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  16179. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  16180. } while (0)
  16181. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  16182. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  16183. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  16184. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  16185. /**
  16186. * @brief rx offload packet error message
  16187. *
  16188. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  16189. *
  16190. * @details
  16191. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  16192. * of target payload like mic err.
  16193. *
  16194. * |31 24|23 16|15 8|7 0|
  16195. * |----------------+----------------+----------------+----------------|
  16196. * | tid | vdev_id | msg_sub_type | msg_type |
  16197. * |-------------------------------------------------------------------|
  16198. * : (sub-type dependent content) :
  16199. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  16200. * Header fields:
  16201. * - msg_type
  16202. * Bits 7:0
  16203. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  16204. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  16205. * - msg_sub_type
  16206. * Bits 15:8
  16207. * Purpose: Identifies which type of rx error is reported by this message
  16208. * value: htt_rx_ofld_pkt_err_type
  16209. * - vdev_id
  16210. * Bits 23:16
  16211. * Purpose: Identifies which vdev received the erroneous rx frame
  16212. * value:
  16213. * - tid
  16214. * Bits 31:24
  16215. * Purpose: Identifies the traffic type of the rx frame
  16216. * value:
  16217. *
  16218. * - The payload fields used if the sub-type == MIC error are shown below.
  16219. * Note - MIC err is per MSDU, while PN is per MPDU.
  16220. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  16221. * with MIC err in A-MSDU case, so FW will send only one HTT message
  16222. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  16223. * instead of sending separate HTT messages for each wrong MSDU within
  16224. * the MPDU.
  16225. *
  16226. * |31 24|23 16|15 8|7 0|
  16227. * |----------------+----------------+----------------+----------------|
  16228. * | Rsvd | key_id | peer_id |
  16229. * |-------------------------------------------------------------------|
  16230. * | receiver MAC addr 31:0 |
  16231. * |-------------------------------------------------------------------|
  16232. * | Rsvd | receiver MAC addr 47:32 |
  16233. * |-------------------------------------------------------------------|
  16234. * | transmitter MAC addr 31:0 |
  16235. * |-------------------------------------------------------------------|
  16236. * | Rsvd | transmitter MAC addr 47:32 |
  16237. * |-------------------------------------------------------------------|
  16238. * | PN 31:0 |
  16239. * |-------------------------------------------------------------------|
  16240. * | Rsvd | PN 47:32 |
  16241. * |-------------------------------------------------------------------|
  16242. * - peer_id
  16243. * Bits 15:0
  16244. * Purpose: identifies which peer is frame is from
  16245. * value:
  16246. * - key_id
  16247. * Bits 23:16
  16248. * Purpose: identifies key_id of rx frame
  16249. * value:
  16250. * - RA_31_0 (receiver MAC addr 31:0)
  16251. * Bits 31:0
  16252. * Purpose: identifies by MAC address which vdev received the frame
  16253. * value: MAC address lower 4 bytes
  16254. * - RA_47_32 (receiver MAC addr 47:32)
  16255. * Bits 15:0
  16256. * Purpose: identifies by MAC address which vdev received the frame
  16257. * value: MAC address upper 2 bytes
  16258. * - TA_31_0 (transmitter MAC addr 31:0)
  16259. * Bits 31:0
  16260. * Purpose: identifies by MAC address which peer transmitted the frame
  16261. * value: MAC address lower 4 bytes
  16262. * - TA_47_32 (transmitter MAC addr 47:32)
  16263. * Bits 15:0
  16264. * Purpose: identifies by MAC address which peer transmitted the frame
  16265. * value: MAC address upper 2 bytes
  16266. * - PN_31_0
  16267. * Bits 31:0
  16268. * Purpose: Identifies pn of rx frame
  16269. * value: PN lower 4 bytes
  16270. * - PN_47_32
  16271. * Bits 15:0
  16272. * Purpose: Identifies pn of rx frame
  16273. * value:
  16274. * TKIP or CCMP: PN upper 2 bytes
  16275. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  16276. */
  16277. enum htt_rx_ofld_pkt_err_type {
  16278. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  16279. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  16280. };
  16281. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  16282. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  16283. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  16284. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  16285. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  16286. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  16287. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  16288. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  16289. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  16290. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  16291. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  16292. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  16293. do { \
  16294. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  16295. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  16296. } while (0)
  16297. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  16298. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  16299. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  16300. do { \
  16301. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  16302. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  16303. } while (0)
  16304. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  16305. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  16306. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  16307. do { \
  16308. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  16309. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  16310. } while (0)
  16311. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  16312. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  16313. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  16314. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  16315. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  16316. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  16317. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  16318. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  16319. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  16320. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  16321. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  16322. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  16323. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  16324. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  16325. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  16326. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  16327. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  16328. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  16329. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  16330. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  16331. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  16332. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  16333. do { \
  16334. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  16335. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  16336. } while (0)
  16337. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  16338. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  16339. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  16340. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  16341. do { \
  16342. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  16343. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  16344. } while (0)
  16345. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  16346. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  16347. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  16348. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  16349. do { \
  16350. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  16351. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  16352. } while (0)
  16353. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  16354. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  16355. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  16356. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  16357. do { \
  16358. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  16359. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  16360. } while (0)
  16361. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  16362. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  16363. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  16364. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  16365. do { \
  16366. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  16367. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  16368. } while (0)
  16369. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  16370. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  16371. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  16372. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  16373. do { \
  16374. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  16375. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  16376. } while (0)
  16377. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  16378. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  16379. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  16380. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  16381. do { \
  16382. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  16383. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  16384. } while (0)
  16385. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  16386. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  16387. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  16388. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  16389. do { \
  16390. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  16391. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  16392. } while (0)
  16393. /**
  16394. * @brief target -> host peer rate report message
  16395. *
  16396. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  16397. *
  16398. * @details
  16399. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  16400. * justified rate of all the peers.
  16401. *
  16402. * |31 24|23 16|15 8|7 0|
  16403. * |----------------+----------------+----------------+----------------|
  16404. * | peer_count | | msg_type |
  16405. * |-------------------------------------------------------------------|
  16406. * : Payload (variant number of peer rate report) :
  16407. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  16408. * Header fields:
  16409. * - msg_type
  16410. * Bits 7:0
  16411. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  16412. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  16413. * - reserved
  16414. * Bits 15:8
  16415. * Purpose:
  16416. * value:
  16417. * - peer_count
  16418. * Bits 31:16
  16419. * Purpose: Specify how many peer rate report elements are present in the payload.
  16420. * value:
  16421. *
  16422. * Payload:
  16423. * There are variant number of peer rate report follow the first 32 bits.
  16424. * The peer rate report is defined as follows.
  16425. *
  16426. * |31 20|19 16|15 0|
  16427. * |-----------------------+---------+---------------------------------|-
  16428. * | reserved | phy | peer_id | \
  16429. * |-------------------------------------------------------------------| -> report #0
  16430. * | rate | /
  16431. * |-----------------------+---------+---------------------------------|-
  16432. * | reserved | phy | peer_id | \
  16433. * |-------------------------------------------------------------------| -> report #1
  16434. * | rate | /
  16435. * |-----------------------+---------+---------------------------------|-
  16436. * | reserved | phy | peer_id | \
  16437. * |-------------------------------------------------------------------| -> report #2
  16438. * | rate | /
  16439. * |-------------------------------------------------------------------|-
  16440. * : :
  16441. * : :
  16442. * : :
  16443. * :-------------------------------------------------------------------:
  16444. *
  16445. * - peer_id
  16446. * Bits 15:0
  16447. * Purpose: identify the peer
  16448. * value:
  16449. * - phy
  16450. * Bits 19:16
  16451. * Purpose: identify which phy is in use
  16452. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  16453. * Please see enum htt_peer_report_phy_type for detail.
  16454. * - reserved
  16455. * Bits 31:20
  16456. * Purpose:
  16457. * value:
  16458. * - rate
  16459. * Bits 31:0
  16460. * Purpose: represent the justified rate of the peer specified by peer_id
  16461. * value:
  16462. */
  16463. enum htt_peer_rate_report_phy_type {
  16464. HTT_PEER_RATE_REPORT_11B = 0,
  16465. HTT_PEER_RATE_REPORT_11A_G,
  16466. HTT_PEER_RATE_REPORT_11N,
  16467. HTT_PEER_RATE_REPORT_11AC,
  16468. };
  16469. #define HTT_PEER_RATE_REPORT_SIZE 8
  16470. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  16471. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  16472. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  16473. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  16474. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  16475. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  16476. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  16477. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  16478. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  16479. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  16480. do { \
  16481. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  16482. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  16483. } while (0)
  16484. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  16485. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  16486. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  16487. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  16488. do { \
  16489. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  16490. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  16491. } while (0)
  16492. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  16493. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  16494. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  16495. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  16496. do { \
  16497. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  16498. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  16499. } while (0)
  16500. /**
  16501. * @brief target -> host flow pool map message
  16502. *
  16503. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  16504. *
  16505. * @details
  16506. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  16507. * a flow of descriptors.
  16508. *
  16509. * This message is in TLV format and indicates the parameters to be setup a
  16510. * flow in the host. Each entry indicates that a particular flow ID is ready to
  16511. * receive descriptors from a specified pool.
  16512. *
  16513. * The message would appear as follows:
  16514. *
  16515. * |31 24|23 16|15 8|7 0|
  16516. * |----------------+----------------+----------------+----------------|
  16517. * header | reserved | num_flows | msg_type |
  16518. * |-------------------------------------------------------------------|
  16519. * | |
  16520. * : payload :
  16521. * | |
  16522. * |-------------------------------------------------------------------|
  16523. *
  16524. * The header field is one DWORD long and is interpreted as follows:
  16525. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  16526. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  16527. * this message
  16528. * b'16-31 - reserved: These bits are reserved for future use
  16529. *
  16530. * Payload:
  16531. * The payload would contain multiple objects of the following structure. Each
  16532. * object represents a flow.
  16533. *
  16534. * |31 24|23 16|15 8|7 0|
  16535. * |----------------+----------------+----------------+----------------|
  16536. * header | reserved | num_flows | msg_type |
  16537. * |-------------------------------------------------------------------|
  16538. * payload0| flow_type |
  16539. * |-------------------------------------------------------------------|
  16540. * | flow_id |
  16541. * |-------------------------------------------------------------------|
  16542. * | reserved0 | flow_pool_id |
  16543. * |-------------------------------------------------------------------|
  16544. * | reserved1 | flow_pool_size |
  16545. * |-------------------------------------------------------------------|
  16546. * | reserved2 |
  16547. * |-------------------------------------------------------------------|
  16548. * payload1| flow_type |
  16549. * |-------------------------------------------------------------------|
  16550. * | flow_id |
  16551. * |-------------------------------------------------------------------|
  16552. * | reserved0 | flow_pool_id |
  16553. * |-------------------------------------------------------------------|
  16554. * | reserved1 | flow_pool_size |
  16555. * |-------------------------------------------------------------------|
  16556. * | reserved2 |
  16557. * |-------------------------------------------------------------------|
  16558. * | . |
  16559. * | . |
  16560. * | . |
  16561. * |-------------------------------------------------------------------|
  16562. *
  16563. * Each payload is 5 DWORDS long and is interpreted as follows:
  16564. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16565. * this flow is associated. It can be VDEV, peer,
  16566. * or tid (AC). Based on enum htt_flow_type.
  16567. *
  16568. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16569. * object. For flow_type vdev it is set to the
  16570. * vdevid, for peer it is peerid and for tid, it is
  16571. * tid_num.
  16572. *
  16573. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16574. * in the host for this flow
  16575. * b'16:31 - reserved0: This field in reserved for the future. In case
  16576. * we have a hierarchical implementation (HCM) of
  16577. * pools, it can be used to indicate the ID of the
  16578. * parent-pool.
  16579. *
  16580. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16581. * Descriptors for this flow will be
  16582. * allocated from this pool in the host.
  16583. * b'16:31 - reserved1: This field in reserved for the future. In case
  16584. * we have a hierarchical implementation of pools,
  16585. * it can be used to indicate the max number of
  16586. * descriptors in the pool. The b'0:15 can be used
  16587. * to indicate min number of descriptors in the
  16588. * HCM scheme.
  16589. *
  16590. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16591. * we have a hierarchical implementation of pools,
  16592. * b'0:15 can be used to indicate the
  16593. * priority-based borrowing (PBB) threshold of
  16594. * the flow's pool. The b'16:31 are still left
  16595. * reserved.
  16596. */
  16597. enum htt_flow_type {
  16598. FLOW_TYPE_VDEV = 0,
  16599. /* Insert new flow types above this line */
  16600. };
  16601. PREPACK struct htt_flow_pool_map_payload_t {
  16602. A_UINT32 flow_type;
  16603. A_UINT32 flow_id;
  16604. A_UINT32 flow_pool_id:16,
  16605. reserved0:16;
  16606. A_UINT32 flow_pool_size:16,
  16607. reserved1:16;
  16608. A_UINT32 reserved2;
  16609. } POSTPACK;
  16610. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16611. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16612. (sizeof(struct htt_flow_pool_map_payload_t))
  16613. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16614. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16615. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16616. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16617. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16618. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16619. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16620. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16621. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16622. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16623. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16624. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16625. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16626. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16627. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16628. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16629. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16630. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16631. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16632. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16633. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16634. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16635. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16636. do { \
  16637. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16638. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16639. } while (0)
  16640. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16641. do { \
  16642. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16643. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16644. } while (0)
  16645. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16646. do { \
  16647. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16648. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16649. } while (0)
  16650. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16651. do { \
  16652. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16653. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16654. } while (0)
  16655. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16656. do { \
  16657. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16658. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16659. } while (0)
  16660. /**
  16661. * @brief target -> host flow pool unmap message
  16662. *
  16663. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16664. *
  16665. * @details
  16666. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16667. * down a flow of descriptors.
  16668. * This message indicates that for the flow (whose ID is provided) is wanting
  16669. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16670. * pool of descriptors from where descriptors are being allocated for this
  16671. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16672. * be unmapped by the host.
  16673. *
  16674. * The message would appear as follows:
  16675. *
  16676. * |31 24|23 16|15 8|7 0|
  16677. * |----------------+----------------+----------------+----------------|
  16678. * | reserved0 | msg_type |
  16679. * |-------------------------------------------------------------------|
  16680. * | flow_type |
  16681. * |-------------------------------------------------------------------|
  16682. * | flow_id |
  16683. * |-------------------------------------------------------------------|
  16684. * | reserved1 | flow_pool_id |
  16685. * |-------------------------------------------------------------------|
  16686. *
  16687. * The message is interpreted as follows:
  16688. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16689. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16690. * b'8:31 - reserved0: Reserved for future use
  16691. *
  16692. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16693. * this flow is associated. It can be VDEV, peer,
  16694. * or tid (AC). Based on enum htt_flow_type.
  16695. *
  16696. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16697. * object. For flow_type vdev it is set to the
  16698. * vdevid, for peer it is peerid and for tid, it is
  16699. * tid_num.
  16700. *
  16701. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16702. * used in the host for this flow
  16703. * b'16:31 - reserved0: This field in reserved for the future.
  16704. *
  16705. */
  16706. PREPACK struct htt_flow_pool_unmap_t {
  16707. A_UINT32 msg_type:8,
  16708. reserved0:24;
  16709. A_UINT32 flow_type;
  16710. A_UINT32 flow_id;
  16711. A_UINT32 flow_pool_id:16,
  16712. reserved1:16;
  16713. } POSTPACK;
  16714. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16715. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16716. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16717. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16718. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16719. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16720. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16721. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16722. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16723. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16724. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16725. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16726. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16727. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16728. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16729. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16730. do { \
  16731. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16732. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16733. } while (0)
  16734. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16735. do { \
  16736. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16737. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16738. } while (0)
  16739. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16740. do { \
  16741. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16742. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16743. } while (0)
  16744. /**
  16745. * @brief target -> host SRING setup done message
  16746. *
  16747. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16748. *
  16749. * @details
  16750. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16751. * SRNG ring setup is done
  16752. *
  16753. * This message indicates whether the last setup operation is successful.
  16754. * It will be sent to host when host set respose_required bit in
  16755. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16756. * The message would appear as follows:
  16757. *
  16758. * |31 24|23 16|15 8|7 0|
  16759. * |--------------- +----------------+----------------+----------------|
  16760. * | setup_status | ring_id | pdev_id | msg_type |
  16761. * |-------------------------------------------------------------------|
  16762. *
  16763. * The message is interpreted as follows:
  16764. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16765. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16766. * b'8:15 - pdev_id:
  16767. * 0 (for rings at SOC/UMAC level),
  16768. * 1/2/3 mac id (for rings at LMAC level)
  16769. * b'16:23 - ring_id: Identify the ring which is set up
  16770. * More details can be got from enum htt_srng_ring_id
  16771. * b'24:31 - setup_status: Indicate status of setup operation
  16772. * Refer to htt_ring_setup_status
  16773. */
  16774. PREPACK struct htt_sring_setup_done_t {
  16775. A_UINT32 msg_type: 8,
  16776. pdev_id: 8,
  16777. ring_id: 8,
  16778. setup_status: 8;
  16779. } POSTPACK;
  16780. enum htt_ring_setup_status {
  16781. htt_ring_setup_status_ok = 0,
  16782. htt_ring_setup_status_error,
  16783. };
  16784. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16785. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16786. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16787. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16788. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16789. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16790. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16791. do { \
  16792. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16793. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16794. } while (0)
  16795. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16796. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16797. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16798. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16799. HTT_SRING_SETUP_DONE_RING_ID_S)
  16800. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16801. do { \
  16802. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16803. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16804. } while (0)
  16805. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16806. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16807. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16808. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16809. HTT_SRING_SETUP_DONE_STATUS_S)
  16810. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16811. do { \
  16812. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16813. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16814. } while (0)
  16815. /**
  16816. * @brief target -> flow map flow info
  16817. *
  16818. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16819. *
  16820. * @details
  16821. * HTT TX map flow entry with tqm flow pointer
  16822. * Sent from firmware to host to add tqm flow pointer in corresponding
  16823. * flow search entry. Flow metadata is replayed back to host as part of this
  16824. * struct to enable host to find the specific flow search entry
  16825. *
  16826. * The message would appear as follows:
  16827. *
  16828. * |31 28|27 18|17 14|13 8|7 0|
  16829. * |-------+------------------------------------------+----------------|
  16830. * | rsvd0 | fse_hsh_idx | msg_type |
  16831. * |-------------------------------------------------------------------|
  16832. * | rsvd1 | tid | peer_id |
  16833. * |-------------------------------------------------------------------|
  16834. * | tqm_flow_pntr_lo |
  16835. * |-------------------------------------------------------------------|
  16836. * | tqm_flow_pntr_hi |
  16837. * |-------------------------------------------------------------------|
  16838. * | fse_meta_data |
  16839. * |-------------------------------------------------------------------|
  16840. *
  16841. * The message is interpreted as follows:
  16842. *
  16843. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16844. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16845. *
  16846. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16847. * for this flow entry
  16848. *
  16849. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16850. *
  16851. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16852. *
  16853. * dword1 - b'14:17 - tid
  16854. *
  16855. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16856. *
  16857. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16858. *
  16859. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16860. *
  16861. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16862. * given by host
  16863. */
  16864. PREPACK struct htt_tx_map_flow_info {
  16865. A_UINT32
  16866. msg_type: 8,
  16867. fse_hsh_idx: 20,
  16868. rsvd0: 4;
  16869. A_UINT32
  16870. peer_id: 14,
  16871. tid: 4,
  16872. rsvd1: 14;
  16873. A_UINT32 tqm_flow_pntr_lo;
  16874. A_UINT32 tqm_flow_pntr_hi;
  16875. struct htt_tx_flow_metadata fse_meta_data;
  16876. } POSTPACK;
  16877. /* DWORD 0 */
  16878. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16879. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16880. /* DWORD 1 */
  16881. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16882. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16883. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16884. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16885. /* DWORD 0 */
  16886. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16887. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16888. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16889. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16890. do { \
  16891. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16892. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16893. } while (0)
  16894. /* DWORD 1 */
  16895. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16896. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16897. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16898. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16899. do { \
  16900. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16901. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16902. } while (0)
  16903. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16904. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16905. HTT_TX_MAP_FLOW_INFO_TID_S)
  16906. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16907. do { \
  16908. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16909. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16910. } while (0)
  16911. /*
  16912. * htt_dbg_ext_stats_status -
  16913. * present - The requested stats have been delivered in full.
  16914. * This indicates that either the stats information was contained
  16915. * in its entirety within this message, or else this message
  16916. * completes the delivery of the requested stats info that was
  16917. * partially delivered through earlier STATS_CONF messages.
  16918. * partial - The requested stats have been delivered in part.
  16919. * One or more subsequent STATS_CONF messages with the same
  16920. * cookie value will be sent to deliver the remainder of the
  16921. * information.
  16922. * error - The requested stats could not be delivered, for example due
  16923. * to a shortage of memory to construct a message holding the
  16924. * requested stats.
  16925. * invalid - The requested stat type is either not recognized, or the
  16926. * target is configured to not gather the stats type in question.
  16927. */
  16928. enum htt_dbg_ext_stats_status {
  16929. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16930. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16931. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16932. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16933. };
  16934. /**
  16935. * @brief target -> host ppdu stats upload
  16936. *
  16937. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16938. *
  16939. * @details
  16940. * The following field definitions describe the format of the HTT target
  16941. * to host ppdu stats indication message.
  16942. *
  16943. *
  16944. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16945. * |-----------------------------+-------+-------+--------+---------------|
  16946. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16947. * |-------------+---------------+-------+-------+--------+---------------|
  16948. * | tgt_private | ppdu_id |
  16949. * |-------------+--------------------------------------------------------|
  16950. * | Timestamp in us |
  16951. * |----------------------------------------------------------------------|
  16952. * | reserved |
  16953. * |----------------------------------------------------------------------|
  16954. * | type-specific stats info |
  16955. * | (see htt_ppdu_stats.h) |
  16956. * |----------------------------------------------------------------------|
  16957. * Header fields:
  16958. * - MSG_TYPE
  16959. * Bits 7:0
  16960. * Purpose: Identifies this is a PPDU STATS indication
  16961. * message.
  16962. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16963. * - mac_id
  16964. * Bits 9:8
  16965. * Purpose: mac_id of this ppdu_id
  16966. * Value: 0-3
  16967. * - pdev_id
  16968. * Bits 11:10
  16969. * Purpose: pdev_id of this ppdu_id
  16970. * Value: 0-3
  16971. * 0 (for rings at SOC level),
  16972. * 1/2/3 PDEV -> 0/1/2
  16973. * - payload_size
  16974. * Bits 31:16
  16975. * Purpose: total tlv size
  16976. * Value: payload_size in bytes
  16977. */
  16978. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16979. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16980. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16981. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16982. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16983. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16984. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16985. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16986. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16987. /* bits 31:24 are used by the target for internal purposes */
  16988. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16989. do { \
  16990. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16991. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16992. } while (0)
  16993. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16994. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16995. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16996. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16997. do { \
  16998. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16999. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  17000. } while (0)
  17001. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  17002. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  17003. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  17004. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  17005. do { \
  17006. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  17007. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  17008. } while (0)
  17009. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  17010. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  17011. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  17012. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  17013. do { \
  17014. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  17015. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  17016. } while (0)
  17017. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  17018. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  17019. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  17020. /* htt_t2h_ppdu_stats_ind_hdr_t
  17021. * This struct contains the fields within the header of the
  17022. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  17023. * stats info.
  17024. * This struct assumes little-endian layout, and thus is only
  17025. * suitable for use within processors known to be little-endian
  17026. * (such as the target).
  17027. * In contrast, the above macros provide endian-portable methods
  17028. * to get and set the bitfields within this PPDU_STATS_IND header.
  17029. */
  17030. typedef struct {
  17031. A_UINT32 msg_type: 8, /* bits 7:0 */
  17032. mac_id: 2, /* bits 9:8 */
  17033. pdev_id: 2, /* bits 11:10 */
  17034. reserved1: 4, /* bits 15:12 */
  17035. payload_size: 16; /* bits 31:16 */
  17036. A_UINT32 ppdu_id;
  17037. A_UINT32 timestamp_us;
  17038. A_UINT32 reserved2;
  17039. } htt_t2h_ppdu_stats_ind_hdr_t;
  17040. /**
  17041. * @brief target -> host extended statistics upload
  17042. *
  17043. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  17044. *
  17045. * @details
  17046. * The following field definitions describe the format of the HTT target
  17047. * to host stats upload confirmation message.
  17048. * The message contains a cookie echoed from the HTT host->target stats
  17049. * upload request, which identifies which request the confirmation is
  17050. * for, and a single stats can span over multiple HTT stats indication
  17051. * due to the HTT message size limitation so every HTT ext stats indication
  17052. * will have tag-length-value stats information elements.
  17053. * The tag-length header for each HTT stats IND message also includes a
  17054. * status field, to indicate whether the request for the stat type in
  17055. * question was fully met, partially met, unable to be met, or invalid
  17056. * (if the stat type in question is disabled in the target).
  17057. * A Done bit 1's indicate the end of the of stats info elements.
  17058. *
  17059. *
  17060. * |31 16|15 12|11|10 8|7 5|4 0|
  17061. * |--------------------------------------------------------------|
  17062. * | reserved | msg type |
  17063. * |--------------------------------------------------------------|
  17064. * | cookie LSBs |
  17065. * |--------------------------------------------------------------|
  17066. * | cookie MSBs |
  17067. * |--------------------------------------------------------------|
  17068. * | stats entry length | rsvd | D| S | stat type |
  17069. * |--------------------------------------------------------------|
  17070. * | type-specific stats info |
  17071. * | (see htt_stats.h) |
  17072. * |--------------------------------------------------------------|
  17073. * Header fields:
  17074. * - MSG_TYPE
  17075. * Bits 7:0
  17076. * Purpose: Identifies this is a extended statistics upload confirmation
  17077. * message.
  17078. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  17079. * - COOKIE_LSBS
  17080. * Bits 31:0
  17081. * Purpose: Provide a mechanism to match a target->host stats confirmation
  17082. * message with its preceding host->target stats request message.
  17083. * Value: LSBs of the opaque cookie specified by the host-side requestor
  17084. * - COOKIE_MSBS
  17085. * Bits 31:0
  17086. * Purpose: Provide a mechanism to match a target->host stats confirmation
  17087. * message with its preceding host->target stats request message.
  17088. * Value: MSBs of the opaque cookie specified by the host-side requestor
  17089. *
  17090. * Stats Information Element tag-length header fields:
  17091. * - STAT_TYPE
  17092. * Bits 7:0
  17093. * Purpose: identifies the type of statistics info held in the
  17094. * following information element
  17095. * Value: htt_dbg_ext_stats_type
  17096. * - STATUS
  17097. * Bits 10:8
  17098. * Purpose: indicate whether the requested stats are present
  17099. * Value: htt_dbg_ext_stats_status
  17100. * - DONE
  17101. * Bits 11
  17102. * Purpose:
  17103. * Indicates the completion of the stats entry, this will be the last
  17104. * stats conf HTT segment for the requested stats type.
  17105. * Value:
  17106. * 0 -> the stats retrieval is ongoing
  17107. * 1 -> the stats retrieval is complete
  17108. * - LENGTH
  17109. * Bits 31:16
  17110. * Purpose: indicate the stats information size
  17111. * Value: This field specifies the number of bytes of stats information
  17112. * that follows the element tag-length header.
  17113. * It is expected but not required that this length is a multiple of
  17114. * 4 bytes.
  17115. */
  17116. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  17117. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  17118. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  17119. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  17120. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  17121. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  17122. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  17123. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  17124. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  17125. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  17126. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  17127. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  17128. do { \
  17129. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  17130. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  17131. } while (0)
  17132. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  17133. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  17134. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  17135. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  17136. do { \
  17137. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  17138. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  17139. } while (0)
  17140. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  17141. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  17142. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  17143. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  17144. do { \
  17145. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  17146. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  17147. } while (0)
  17148. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  17149. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  17150. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  17151. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  17152. do { \
  17153. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  17154. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  17155. } while (0)
  17156. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  17157. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  17158. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  17159. /**
  17160. * @brief target -> host streaming statistics upload
  17161. *
  17162. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  17163. *
  17164. * @details
  17165. * The following field definitions describe the format of the HTT target
  17166. * to host streaming stats upload indication message.
  17167. * The host can use a STREAMING_STATS_REQ message to enable the target to
  17168. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  17169. * use the STREAMING_STATS_REQ message to halt the target's production of
  17170. * STREAMING_STATS_IND messages.
  17171. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  17172. * the stats enabled by the host's STREAMING_STATS_REQ message.
  17173. *
  17174. * |31 8|7 0|
  17175. * |--------------------------------------------------------------|
  17176. * | reserved | msg type |
  17177. * |--------------------------------------------------------------|
  17178. * | type-specific stats info |
  17179. * | (see htt_stats.h) |
  17180. * |--------------------------------------------------------------|
  17181. * Header fields:
  17182. * - MSG_TYPE
  17183. * Bits 7:0
  17184. * Purpose: Identifies this as a streaming statistics upload indication
  17185. * message.
  17186. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  17187. */
  17188. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  17189. typedef enum {
  17190. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  17191. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  17192. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  17193. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  17194. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  17195. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  17196. /* Reserved from 128 - 255 for target internal use.*/
  17197. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  17198. } HTT_PEER_TYPE;
  17199. /** macro to convert MAC address from char array to HTT word format */
  17200. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  17201. (phtt_mac_addr)->mac_addr31to0 = \
  17202. (((c_macaddr)[0] << 0) | \
  17203. ((c_macaddr)[1] << 8) | \
  17204. ((c_macaddr)[2] << 16) | \
  17205. ((c_macaddr)[3] << 24)); \
  17206. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  17207. } while (0)
  17208. /**
  17209. * @brief target -> host monitor mac header indication message
  17210. *
  17211. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  17212. *
  17213. * @details
  17214. * The following diagram shows the format of the monitor mac header message
  17215. * sent from the target to the host.
  17216. * This message is primarily sent when promiscuous rx mode is enabled.
  17217. * One message is sent per rx PPDU.
  17218. *
  17219. * |31 24|23 16|15 8|7 0|
  17220. * |-------------------------------------------------------------|
  17221. * | peer_id | reserved0 | msg_type |
  17222. * |-------------------------------------------------------------|
  17223. * | reserved1 | num_mpdu |
  17224. * |-------------------------------------------------------------|
  17225. * | struct hw_rx_desc |
  17226. * | (see wal_rx_desc.h) |
  17227. * |-------------------------------------------------------------|
  17228. * | struct ieee80211_frame_addr4 |
  17229. * | (see ieee80211_defs.h) |
  17230. * |-------------------------------------------------------------|
  17231. * | struct ieee80211_frame_addr4 |
  17232. * | (see ieee80211_defs.h) |
  17233. * |-------------------------------------------------------------|
  17234. * | ...... |
  17235. * |-------------------------------------------------------------|
  17236. *
  17237. * Header fields:
  17238. * - msg_type
  17239. * Bits 7:0
  17240. * Purpose: Identifies this is a monitor mac header indication message.
  17241. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  17242. * - peer_id
  17243. * Bits 31:16
  17244. * Purpose: Software peer id given by host during association,
  17245. * During promiscuous mode, the peer ID will be invalid (0xFF)
  17246. * for rx PPDUs received from unassociated peers.
  17247. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  17248. * - num_mpdu
  17249. * Bits 15:0
  17250. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  17251. * delivered within the message.
  17252. * Value: 1 to 32
  17253. * num_mpdu is limited to a maximum value of 32, due to buffer
  17254. * size limits. For PPDUs with more than 32 MPDUs, only the
  17255. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  17256. * the PPDU will be provided.
  17257. */
  17258. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  17259. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  17260. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  17261. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  17262. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  17263. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  17264. do { \
  17265. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  17266. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  17267. } while (0)
  17268. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  17269. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  17270. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  17271. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  17272. do { \
  17273. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  17274. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  17275. } while (0)
  17276. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  17277. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  17278. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  17279. /**
  17280. * @brief target -> host flow pool resize Message
  17281. *
  17282. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  17283. *
  17284. * @details
  17285. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  17286. * the flow pool associated with the specified ID is resized
  17287. *
  17288. * The message would appear as follows:
  17289. *
  17290. * |31 16|15 8|7 0|
  17291. * |---------------------------------+----------------+----------------|
  17292. * | reserved0 | Msg type |
  17293. * |-------------------------------------------------------------------|
  17294. * | flow pool new size | flow pool ID |
  17295. * |-------------------------------------------------------------------|
  17296. *
  17297. * The message is interpreted as follows:
  17298. * b'0:7 - msg_type: This will be set to 0x21
  17299. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  17300. *
  17301. * b'0:15 - flow pool ID: Existing flow pool ID
  17302. *
  17303. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  17304. *
  17305. */
  17306. PREPACK struct htt_flow_pool_resize_t {
  17307. A_UINT32 msg_type:8,
  17308. reserved0:24;
  17309. A_UINT32 flow_pool_id:16,
  17310. flow_pool_new_size:16;
  17311. } POSTPACK;
  17312. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  17313. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  17314. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  17315. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  17316. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  17317. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  17318. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  17319. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  17320. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  17321. do { \
  17322. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  17323. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  17324. } while (0)
  17325. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  17326. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  17327. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  17328. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  17329. do { \
  17330. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  17331. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  17332. } while (0)
  17333. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  17334. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  17335. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  17336. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  17337. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  17338. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  17339. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  17340. /*
  17341. * The read and write indices point to the data within the host buffer.
  17342. * Because the first 4 bytes of the host buffer is used for the read index and
  17343. * the next 4 bytes for the write index, the data itself starts at offset 8.
  17344. * The read index and write index are the byte offsets from the base of the
  17345. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  17346. * Refer the ASCII text picture below.
  17347. */
  17348. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  17349. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  17350. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  17351. /*
  17352. ***************************************************************************
  17353. *
  17354. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  17355. *
  17356. ***************************************************************************
  17357. *
  17358. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  17359. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  17360. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  17361. * written into the Host memory region mentioned below.
  17362. *
  17363. * Read index is updated by the Host. At any point of time, the read index will
  17364. * indicate the index that will next be read by the Host. The read index is
  17365. * in units of bytes offset from the base of the meta-data buffer.
  17366. *
  17367. * Write index is updated by the FW. At any point of time, the write index will
  17368. * indicate from where the FW can start writing any new data. The write index is
  17369. * in units of bytes offset from the base of the meta-data buffer.
  17370. *
  17371. * If the Host is not fast enough in reading the CFR data, any new capture data
  17372. * would be dropped if there is no space left to write the new captures.
  17373. *
  17374. * The last 4 bytes of the memory region will have the magic pattern
  17375. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  17376. * not overrun the host buffer.
  17377. *
  17378. * ,--------------------. read and write indices store the
  17379. * | | byte offset from the base of the
  17380. * | ,--------+--------. meta-data buffer to the next
  17381. * | | | | location within the data buffer
  17382. * | | v v that will be read / written
  17383. * ************************************************************************
  17384. * * Read * Write * * Magic *
  17385. * * index * index * CFR data1 ...... CFR data N * pattern *
  17386. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  17387. * ************************************************************************
  17388. * |<---------- data buffer ---------->|
  17389. *
  17390. * |<----------------- meta-data buffer allocated in Host ----------------|
  17391. *
  17392. * Note:
  17393. * - Considering the 4 bytes needed to store the Read index (R) and the
  17394. * Write index (W), the initial value is as follows:
  17395. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  17396. * - Buffer empty condition:
  17397. * R = W
  17398. *
  17399. * Regarding CFR data format:
  17400. * --------------------------
  17401. *
  17402. * Each CFR tone is stored in HW as 16-bits with the following format:
  17403. * {bits[15:12], bits[11:6], bits[5:0]} =
  17404. * {unsigned exponent (4 bits),
  17405. * signed mantissa_real (6 bits),
  17406. * signed mantissa_imag (6 bits)}
  17407. *
  17408. * CFR_real = mantissa_real * 2^(exponent-5)
  17409. * CFR_imag = mantissa_imag * 2^(exponent-5)
  17410. *
  17411. *
  17412. * The CFR data is written to the 16-bit unsigned output array (buff) in
  17413. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  17414. *
  17415. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  17416. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  17417. * .
  17418. * .
  17419. * .
  17420. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  17421. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  17422. */
  17423. /* Bandwidth of peer CFR captures */
  17424. typedef enum {
  17425. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  17426. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  17427. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  17428. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  17429. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  17430. HTT_PEER_CFR_CAPTURE_BW_MAX,
  17431. } HTT_PEER_CFR_CAPTURE_BW;
  17432. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  17433. * was captured
  17434. */
  17435. typedef enum {
  17436. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  17437. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  17438. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  17439. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  17440. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  17441. } HTT_PEER_CFR_CAPTURE_MODE;
  17442. typedef enum {
  17443. /* This message type is currently used for the below purpose:
  17444. *
  17445. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  17446. * wmi_peer_cfr_capture_cmd.
  17447. * If payload_present bit is set to 0 then the associated memory region
  17448. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  17449. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  17450. * message; the CFR dump will be present at the end of the message,
  17451. * after the chan_phy_mode.
  17452. */
  17453. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  17454. /* Always keep this last */
  17455. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  17456. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  17457. /**
  17458. * @brief target -> host CFR dump completion indication message definition
  17459. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  17460. *
  17461. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  17462. *
  17463. * @details
  17464. * The following diagram shows the format of the Channel Frequency Response
  17465. * (CFR) dump completion indication. This inidcation is sent to the Host when
  17466. * the channel capture of a peer is copied by Firmware into the Host memory
  17467. *
  17468. * **************************************************************************
  17469. *
  17470. * Message format when the CFR capture message type is
  17471. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  17472. *
  17473. * **************************************************************************
  17474. *
  17475. * |31 16|15 |8|7 0|
  17476. * |----------------------------------------------------------------|
  17477. * header: | reserved |P| msg_type |
  17478. * word 0 | | | |
  17479. * |----------------------------------------------------------------|
  17480. * payload: | cfr_capture_msg_type |
  17481. * word 1 | |
  17482. * |----------------------------------------------------------------|
  17483. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  17484. * word 2 | | | | | | | | |
  17485. * |----------------------------------------------------------------|
  17486. * | mac_addr31to0 |
  17487. * word 3 | |
  17488. * |----------------------------------------------------------------|
  17489. * | unused / reserved | mac_addr47to32 |
  17490. * word 4 | | |
  17491. * |----------------------------------------------------------------|
  17492. * | index |
  17493. * word 5 | |
  17494. * |----------------------------------------------------------------|
  17495. * | length |
  17496. * word 6 | |
  17497. * |----------------------------------------------------------------|
  17498. * | timestamp |
  17499. * word 7 | |
  17500. * |----------------------------------------------------------------|
  17501. * | counter |
  17502. * word 8 | |
  17503. * |----------------------------------------------------------------|
  17504. * | chan_mhz |
  17505. * word 9 | |
  17506. * |----------------------------------------------------------------|
  17507. * | band_center_freq1 |
  17508. * word 10 | |
  17509. * |----------------------------------------------------------------|
  17510. * | band_center_freq2 |
  17511. * word 11 | |
  17512. * |----------------------------------------------------------------|
  17513. * | chan_phy_mode |
  17514. * word 12 | |
  17515. * |----------------------------------------------------------------|
  17516. * where,
  17517. * P - payload present bit (payload_present explained below)
  17518. * req_id - memory request id (mem_req_id explained below)
  17519. * S - status field (status explained below)
  17520. * capbw - capture bandwidth (capture_bw explained below)
  17521. * mode - mode of capture (mode explained below)
  17522. * sts - space time streams (sts_count explained below)
  17523. * chbw - channel bandwidth (channel_bw explained below)
  17524. * captype - capture type (cap_type explained below)
  17525. *
  17526. * The following field definitions describe the format of the CFR dump
  17527. * completion indication sent from the target to the host
  17528. *
  17529. * Header fields:
  17530. *
  17531. * Word 0
  17532. * - msg_type
  17533. * Bits 7:0
  17534. * Purpose: Identifies this as CFR TX completion indication
  17535. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  17536. * - payload_present
  17537. * Bit 8
  17538. * Purpose: Identifies how CFR data is sent to host
  17539. * Value: 0 - If CFR Payload is written to host memory
  17540. * 1 - If CFR Payload is sent as part of HTT message
  17541. * (This is the requirement for SDIO/USB where it is
  17542. * not possible to write CFR data to host memory)
  17543. * - reserved
  17544. * Bits 31:9
  17545. * Purpose: Reserved
  17546. * Value: 0
  17547. *
  17548. * Payload fields:
  17549. *
  17550. * Word 1
  17551. * - cfr_capture_msg_type
  17552. * Bits 31:0
  17553. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17554. * to specify the format used for the remainder of the message
  17555. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17556. * (currently only MSG_TYPE_1 is defined)
  17557. *
  17558. * Word 2
  17559. * - mem_req_id
  17560. * Bits 6:0
  17561. * Purpose: Contain the mem request id of the region where the CFR capture
  17562. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17563. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17564. this value is invalid)
  17565. * - status
  17566. * Bit 7
  17567. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17568. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17569. * - capture_bw
  17570. * Bits 10:8
  17571. * Purpose: Carry the bandwidth of the CFR capture
  17572. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17573. * - mode
  17574. * Bits 13:11
  17575. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17576. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17577. * - sts_count
  17578. * Bits 16:14
  17579. * Purpose: Carry the number of space time streams
  17580. * Value: Number of space time streams
  17581. * - channel_bw
  17582. * Bits 19:17
  17583. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17584. * measurement
  17585. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17586. * - cap_type
  17587. * Bits 23:20
  17588. * Purpose: Carry the type of the capture
  17589. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17590. * - vdev_id
  17591. * Bits 31:24
  17592. * Purpose: Carry the virtual device id
  17593. * Value: vdev ID
  17594. *
  17595. * Word 3
  17596. * - mac_addr31to0
  17597. * Bits 31:0
  17598. * Purpose: Contain the bits 31:0 of the peer MAC address
  17599. * Value: Bits 31:0 of the peer MAC address
  17600. *
  17601. * Word 4
  17602. * - mac_addr47to32
  17603. * Bits 15:0
  17604. * Purpose: Contain the bits 47:32 of the peer MAC address
  17605. * Value: Bits 47:32 of the peer MAC address
  17606. *
  17607. * Word 5
  17608. * - index
  17609. * Bits 31:0
  17610. * Purpose: Contain the index at which this CFR dump was written in the Host
  17611. * allocated memory. This index is the number of bytes from the base address.
  17612. * Value: Index position
  17613. *
  17614. * Word 6
  17615. * - length
  17616. * Bits 31:0
  17617. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17618. * Value: Length of the CFR capture of the peer
  17619. *
  17620. * Word 7
  17621. * - timestamp
  17622. * Bits 31:0
  17623. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17624. * clock used for this timestamp is private to the target and not visible to
  17625. * the host i.e., Host can interpret only the relative timestamp deltas from
  17626. * one message to the next, but can't interpret the absolute timestamp from a
  17627. * single message.
  17628. * Value: Timestamp in microseconds
  17629. *
  17630. * Word 8
  17631. * - counter
  17632. * Bits 31:0
  17633. * Purpose: Carry the count of the current CFR capture from FW. This is
  17634. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17635. * in host memory)
  17636. * Value: Count of the current CFR capture
  17637. *
  17638. * Word 9
  17639. * - chan_mhz
  17640. * Bits 31:0
  17641. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17642. * Value: Primary 20 channel frequency
  17643. *
  17644. * Word 10
  17645. * - band_center_freq1
  17646. * Bits 31:0
  17647. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17648. * Value: Center frequency 1 in MHz
  17649. *
  17650. * Word 11
  17651. * - band_center_freq2
  17652. * Bits 31:0
  17653. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17654. * the VDEV
  17655. * 80plus80 mode
  17656. * Value: Center frequency 2 in MHz
  17657. *
  17658. * Word 12
  17659. * - chan_phy_mode
  17660. * Bits 31:0
  17661. * Purpose: Carry the phy mode of the channel, of the VDEV
  17662. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17663. */
  17664. PREPACK struct htt_cfr_dump_ind_type_1 {
  17665. A_UINT32 mem_req_id:7,
  17666. status:1,
  17667. capture_bw:3,
  17668. mode:3,
  17669. sts_count:3,
  17670. channel_bw:3,
  17671. cap_type:4,
  17672. vdev_id:8;
  17673. htt_mac_addr addr;
  17674. A_UINT32 index;
  17675. A_UINT32 length;
  17676. A_UINT32 timestamp;
  17677. A_UINT32 counter;
  17678. struct htt_chan_change_msg chan;
  17679. } POSTPACK;
  17680. PREPACK struct htt_cfr_dump_compl_ind {
  17681. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17682. union {
  17683. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17684. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17685. /* If there is a need to change the memory layout and its associated
  17686. * HTT indication format, a new CFR capture message type can be
  17687. * introduced and added into this union.
  17688. */
  17689. };
  17690. } POSTPACK;
  17691. /*
  17692. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17693. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17694. */
  17695. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17696. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17697. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17698. do { \
  17699. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17700. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17701. } while(0)
  17702. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17703. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17704. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17705. /*
  17706. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17707. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17708. */
  17709. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17710. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17711. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17712. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17713. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17714. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17715. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17716. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17717. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17718. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17719. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17720. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17721. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17722. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17723. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17724. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17725. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17726. do { \
  17727. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17728. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17729. } while (0)
  17730. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17731. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17732. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17733. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17734. do { \
  17735. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17736. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17737. } while (0)
  17738. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17739. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17740. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17741. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17742. do { \
  17743. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17744. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17745. } while (0)
  17746. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17747. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17748. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17749. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17750. do { \
  17751. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17752. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17753. } while (0)
  17754. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17755. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17756. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17757. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17758. do { \
  17759. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17760. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17761. } while (0)
  17762. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17763. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17764. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17765. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17766. do { \
  17767. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17768. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17769. } while (0)
  17770. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17771. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17772. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17773. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17774. do { \
  17775. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17776. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17777. } while (0)
  17778. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17779. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17780. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17781. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17782. do { \
  17783. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17784. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17785. } while (0)
  17786. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17787. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17788. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17789. /**
  17790. * @brief target -> host peer (PPDU) stats message
  17791. *
  17792. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17793. *
  17794. * @details
  17795. * This message is generated by FW when FW is sending stats to host
  17796. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17797. * This message is sent autonomously by the target rather than upon request
  17798. * by the host.
  17799. * The following field definitions describe the format of the HTT target
  17800. * to host peer stats indication message.
  17801. *
  17802. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17803. * or more PPDU stats records.
  17804. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17805. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17806. * then the message would start with the
  17807. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17808. * below.
  17809. *
  17810. * |31 16|15|14|13 11|10 9|8|7 0|
  17811. * |-------------------------------------------------------------|
  17812. * | reserved |MSG_TYPE |
  17813. * |-------------------------------------------------------------|
  17814. * rec 0 | TLV header |
  17815. * rec 0 |-------------------------------------------------------------|
  17816. * rec 0 | ppdu successful bytes |
  17817. * rec 0 |-------------------------------------------------------------|
  17818. * rec 0 | ppdu retry bytes |
  17819. * rec 0 |-------------------------------------------------------------|
  17820. * rec 0 | ppdu failed bytes |
  17821. * rec 0 |-------------------------------------------------------------|
  17822. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17823. * rec 0 |-------------------------------------------------------------|
  17824. * rec 0 | retried MSDUs | successful MSDUs |
  17825. * rec 0 |-------------------------------------------------------------|
  17826. * rec 0 | TX duration | failed MSDUs |
  17827. * rec 0 |-------------------------------------------------------------|
  17828. * ...
  17829. * |-------------------------------------------------------------|
  17830. * rec N | TLV header |
  17831. * rec N |-------------------------------------------------------------|
  17832. * rec N | ppdu successful bytes |
  17833. * rec N |-------------------------------------------------------------|
  17834. * rec N | ppdu retry bytes |
  17835. * rec N |-------------------------------------------------------------|
  17836. * rec N | ppdu failed bytes |
  17837. * rec N |-------------------------------------------------------------|
  17838. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17839. * rec N |-------------------------------------------------------------|
  17840. * rec N | retried MSDUs | successful MSDUs |
  17841. * rec N |-------------------------------------------------------------|
  17842. * rec N | TX duration | failed MSDUs |
  17843. * rec N |-------------------------------------------------------------|
  17844. *
  17845. * where:
  17846. * A = is A-MPDU flag
  17847. * BA = block-ack failure flags
  17848. * BW = bandwidth spec
  17849. * SG = SGI enabled spec
  17850. * S = skipped rate ctrl
  17851. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17852. *
  17853. * Header
  17854. * ------
  17855. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17856. * dword0 - b'8:31 - reserved : Reserved for future use
  17857. *
  17858. * payload include below peer_stats information
  17859. * --------------------------------------------
  17860. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17861. * @tx_success_bytes : total successful bytes in the PPDU.
  17862. * @tx_retry_bytes : total retried bytes in the PPDU.
  17863. * @tx_failed_bytes : total failed bytes in the PPDU.
  17864. * @tx_ratecode : rate code used for the PPDU.
  17865. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17866. * @ba_ack_failed : BA/ACK failed for this PPDU
  17867. * b00 -> BA received
  17868. * b01 -> BA failed once
  17869. * b10 -> BA failed twice, when HW retry is enabled.
  17870. * @bw : BW
  17871. * b00 -> 20 MHz
  17872. * b01 -> 40 MHz
  17873. * b10 -> 80 MHz
  17874. * b11 -> 160 MHz (or 80+80)
  17875. * @sg : SGI enabled
  17876. * @s : skipped ratectrl
  17877. * @peer_id : peer id
  17878. * @tx_success_msdus : successful MSDUs
  17879. * @tx_retry_msdus : retried MSDUs
  17880. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17881. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17882. */
  17883. /**
  17884. * @brief target -> host backpressure event
  17885. *
  17886. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17887. *
  17888. * @details
  17889. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17890. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17891. * This message will only be sent if the backpressure condition has existed
  17892. * continuously for an initial period (100 ms).
  17893. * Repeat messages with updated information will be sent after each
  17894. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17895. * This message indicates the ring id along with current head and tail index
  17896. * locations (i.e. write and read indices).
  17897. * The backpressure time indicates the time in ms for which continuous
  17898. * backpressure has been observed in the ring.
  17899. *
  17900. * The message format is as follows:
  17901. *
  17902. * |31 24|23 16|15 8|7 0|
  17903. * |----------------+----------------+----------------+----------------|
  17904. * | ring_id | ring_type | pdev_id | msg_type |
  17905. * |-------------------------------------------------------------------|
  17906. * | tail_idx | head_idx |
  17907. * |-------------------------------------------------------------------|
  17908. * | backpressure_time_ms |
  17909. * |-------------------------------------------------------------------|
  17910. *
  17911. * The message is interpreted as follows:
  17912. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17913. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17914. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17915. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17916. * the msg is for LMAC ring.
  17917. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17918. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17919. * htt_backpressure_lmac_ring_id. This represents
  17920. * the ring id for which continuous backpressure
  17921. * is seen
  17922. *
  17923. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17924. * the ring indicated by the ring_id
  17925. *
  17926. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17927. * the ring indicated by the ring id
  17928. *
  17929. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17930. * backpressure has been seen in the ring
  17931. * indicated by the ring_id.
  17932. * Units = milliseconds
  17933. */
  17934. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17935. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17936. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17937. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17938. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17939. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17940. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17941. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17942. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17943. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17944. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17945. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17946. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17947. do { \
  17948. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17949. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17950. } while (0)
  17951. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17952. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17953. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17954. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17955. do { \
  17956. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17957. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17958. } while (0)
  17959. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17960. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17961. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17962. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17963. do { \
  17964. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17965. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17966. } while (0)
  17967. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17968. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17969. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17970. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17971. do { \
  17972. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17973. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17974. } while (0)
  17975. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17976. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17977. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17978. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17979. do { \
  17980. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17981. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17982. } while (0)
  17983. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17984. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17985. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17986. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17987. do { \
  17988. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17989. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17990. } while (0)
  17991. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17992. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17993. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17994. enum htt_backpressure_ring_type {
  17995. HTT_SW_RING_TYPE_UMAC,
  17996. HTT_SW_RING_TYPE_LMAC,
  17997. HTT_SW_RING_TYPE_MAX,
  17998. };
  17999. /* Ring id for which the message is sent to host */
  18000. enum htt_backpressure_umac_ringid {
  18001. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  18002. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  18003. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  18004. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  18005. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  18006. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  18007. HTT_SW_RING_IDX_REO_REO2FW_RING,
  18008. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  18009. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  18010. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  18011. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  18012. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  18013. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  18014. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  18015. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  18016. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  18017. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  18018. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  18019. HTT_SW_UMAC_RING_IDX_MAX,
  18020. };
  18021. enum htt_backpressure_lmac_ringid {
  18022. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  18023. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  18024. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  18025. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  18026. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  18027. HTT_SW_RING_IDX_RXDMA2FW_RING,
  18028. HTT_SW_RING_IDX_RXDMA2SW_RING,
  18029. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  18030. HTT_SW_RING_IDX_RXDMA2REO_RING,
  18031. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  18032. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  18033. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  18034. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  18035. HTT_SW_LMAC_RING_IDX_MAX,
  18036. };
  18037. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  18038. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  18039. pdev_id: 8,
  18040. ring_type: 8, /* htt_backpressure_ring_type */
  18041. /*
  18042. * ring_id holds an enum value from either
  18043. * htt_backpressure_umac_ringid or
  18044. * htt_backpressure_lmac_ringid, based on
  18045. * the ring_type setting.
  18046. */
  18047. ring_id: 8;
  18048. A_UINT16 head_idx;
  18049. A_UINT16 tail_idx;
  18050. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  18051. } POSTPACK;
  18052. /*
  18053. * Defines two 32 bit words that can be used by the target to indicate a per
  18054. * user RU allocation and rate information.
  18055. *
  18056. * This information is currently provided in the "sw_response_reference_ptr"
  18057. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  18058. * "rx_ppdu_end_user_stats" TLV.
  18059. *
  18060. * VALID:
  18061. * The consumer of these words must explicitly check the valid bit,
  18062. * and only attempt interpretation of any of the remaining fields if
  18063. * the valid bit is set to 1.
  18064. *
  18065. * VERSION:
  18066. * The consumer of these words must also explicitly check the version bit,
  18067. * and only use the V0 definition if the VERSION field is set to 0.
  18068. *
  18069. * Version 1 is currently undefined, with the exception of the VALID and
  18070. * VERSION fields.
  18071. *
  18072. * Version 0:
  18073. *
  18074. * The fields below are duplicated per BW.
  18075. *
  18076. * The consumer must determine which BW field to use, based on the UL OFDMA
  18077. * PPDU BW indicated by HW.
  18078. *
  18079. * RU_START: RU26 start index for the user.
  18080. * Note that this is always using the RU26 index, regardless
  18081. * of the actual RU assigned to the user
  18082. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  18083. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  18084. *
  18085. * For example, 20MHz (the value in the top row is RU_START)
  18086. *
  18087. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  18088. * RU Size 1 (52): | | | | | |
  18089. * RU Size 2 (106): | | | |
  18090. * RU Size 3 (242): | |
  18091. *
  18092. * RU_SIZE: Indicates the RU size, as defined by enum
  18093. * htt_ul_ofdma_user_info_ru_size.
  18094. *
  18095. * LDPC: LDPC enabled (if 0, BCC is used)
  18096. *
  18097. * DCM: DCM enabled
  18098. *
  18099. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  18100. * |---------------------------------+--------------------------------|
  18101. * |Ver|Valid| FW internal |
  18102. * |---------------------------------+--------------------------------|
  18103. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  18104. * |---------------------------------+--------------------------------|
  18105. */
  18106. enum htt_ul_ofdma_user_info_ru_size {
  18107. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  18108. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  18109. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  18110. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  18111. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  18112. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  18113. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  18114. };
  18115. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  18116. struct htt_ul_ofdma_user_info_v0 {
  18117. A_UINT32 word0;
  18118. A_UINT32 word1;
  18119. };
  18120. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  18121. A_UINT32 w0_fw_rsvd:29; \
  18122. A_UINT32 w0_manual_ulofdma_trig:1; \
  18123. A_UINT32 w0_valid:1; \
  18124. A_UINT32 w0_version:1;
  18125. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  18126. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  18127. };
  18128. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  18129. A_UINT32 w1_nss:3; \
  18130. A_UINT32 w1_mcs:4; \
  18131. A_UINT32 w1_ldpc:1; \
  18132. A_UINT32 w1_dcm:1; \
  18133. A_UINT32 w1_ru_start:7; \
  18134. A_UINT32 w1_ru_size:3; \
  18135. A_UINT32 w1_trig_type:4; \
  18136. A_UINT32 w1_unused:9;
  18137. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  18138. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  18139. };
  18140. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  18141. A_UINT32 w0_fw_rsvd:27; \
  18142. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  18143. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  18144. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  18145. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  18146. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  18147. };
  18148. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  18149. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  18150. A_UINT32 w1_trig_type:4; \
  18151. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  18152. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  18153. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  18154. };
  18155. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  18156. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  18157. union {
  18158. A_UINT32 word0;
  18159. struct {
  18160. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  18161. };
  18162. };
  18163. union {
  18164. A_UINT32 word1;
  18165. struct {
  18166. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  18167. };
  18168. };
  18169. } POSTPACK;
  18170. /*
  18171. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  18172. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  18173. * this should be picked.
  18174. */
  18175. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  18176. union {
  18177. A_UINT32 word0;
  18178. struct {
  18179. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  18180. };
  18181. };
  18182. union {
  18183. A_UINT32 word1;
  18184. struct {
  18185. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  18186. };
  18187. };
  18188. } POSTPACK;
  18189. enum HTT_UL_OFDMA_TRIG_TYPE {
  18190. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  18191. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  18192. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  18193. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  18194. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  18195. };
  18196. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  18197. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  18198. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  18199. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  18200. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  18201. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  18202. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  18203. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  18204. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  18205. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  18206. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  18207. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  18208. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  18209. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  18210. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  18211. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  18212. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  18213. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  18214. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  18215. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  18216. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  18217. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  18218. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  18219. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  18220. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  18221. /*--- word 0 ---*/
  18222. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  18223. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  18224. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  18225. do { \
  18226. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  18227. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  18228. } while (0)
  18229. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  18230. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  18231. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  18232. do { \
  18233. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  18234. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  18235. } while (0)
  18236. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  18237. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  18238. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  18239. do { \
  18240. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  18241. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  18242. } while (0)
  18243. /*--- word 1 ---*/
  18244. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  18245. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  18246. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  18247. do { \
  18248. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  18249. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  18250. } while (0)
  18251. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  18252. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  18253. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  18254. do { \
  18255. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  18256. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  18257. } while (0)
  18258. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  18259. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  18260. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  18261. do { \
  18262. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  18263. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  18264. } while (0)
  18265. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  18266. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  18267. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  18268. do { \
  18269. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  18270. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  18271. } while (0)
  18272. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  18273. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  18274. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  18275. do { \
  18276. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  18277. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  18278. } while (0)
  18279. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  18280. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  18281. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  18282. do { \
  18283. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  18284. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  18285. } while (0)
  18286. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  18287. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  18288. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  18289. do { \
  18290. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  18291. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  18292. } while (0)
  18293. /**
  18294. * @brief target -> host channel calibration data message
  18295. *
  18296. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  18297. *
  18298. * @brief host -> target channel calibration data message
  18299. *
  18300. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  18301. *
  18302. * @details
  18303. * The following field definitions describe the format of the channel
  18304. * calibration data message sent from the target to the host when
  18305. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  18306. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  18307. * The message is defined as htt_chan_caldata_msg followed by a variable
  18308. * number of 32-bit character values.
  18309. *
  18310. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  18311. * |------------------------------------------------------------------|
  18312. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  18313. * |------------------------------------------------------------------|
  18314. * | payload size | mhz |
  18315. * |------------------------------------------------------------------|
  18316. * | center frequency 2 | center frequency 1 |
  18317. * |------------------------------------------------------------------|
  18318. * | check sum |
  18319. * |------------------------------------------------------------------|
  18320. * | payload |
  18321. * |------------------------------------------------------------------|
  18322. * message info field:
  18323. * - MSG_TYPE
  18324. * Bits 7:0
  18325. * Purpose: identifies this as a channel calibration data message
  18326. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  18327. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  18328. * - SUB_TYPE
  18329. * Bits 11:8
  18330. * Purpose: T2H: indicates whether target is providing chan cal data
  18331. * to the host to store, or requesting that the host
  18332. * download previously-stored data.
  18333. * H2T: indicates whether the host is providing the requested
  18334. * channel cal data, or if it is rejecting the data
  18335. * request because it does not have the requested data.
  18336. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  18337. * - CHKSUM_VALID
  18338. * Bit 12
  18339. * Purpose: indicates if the checksum field is valid
  18340. * value:
  18341. * - FRAG
  18342. * Bit 19:16
  18343. * Purpose: indicates the fragment index for message
  18344. * value: 0 for first fragment, 1 for second fragment, ...
  18345. * - APPEND
  18346. * Bit 20
  18347. * Purpose: indicates if this is the last fragment
  18348. * value: 0 = final fragment, 1 = more fragments will be appended
  18349. *
  18350. * channel and payload size field
  18351. * - MHZ
  18352. * Bits 15:0
  18353. * Purpose: indicates the channel primary frequency
  18354. * Value:
  18355. * - PAYLOAD_SIZE
  18356. * Bits 31:16
  18357. * Purpose: indicates the bytes of calibration data in payload
  18358. * Value:
  18359. *
  18360. * center frequency field
  18361. * - CENTER FREQUENCY 1
  18362. * Bits 15:0
  18363. * Purpose: indicates the channel center frequency
  18364. * Value: channel center frequency, in MHz units
  18365. * - CENTER FREQUENCY 2
  18366. * Bits 31:16
  18367. * Purpose: indicates the secondary channel center frequency,
  18368. * only for 11acvht 80plus80 mode
  18369. * Value: secondary channel center frequency, in MHz units, if applicable
  18370. *
  18371. * checksum field
  18372. * - CHECK_SUM
  18373. * Bits 31:0
  18374. * Purpose: check the payload data, it is just for this fragment.
  18375. * This is intended for the target to check that the channel
  18376. * calibration data returned by the host is the unmodified data
  18377. * that was previously provided to the host by the target.
  18378. * value: checksum of fragment payload
  18379. */
  18380. PREPACK struct htt_chan_caldata_msg {
  18381. /* DWORD 0: message info */
  18382. A_UINT32
  18383. msg_type: 8,
  18384. sub_type: 4 ,
  18385. chksum_valid: 1, /** 1:valid, 0:invalid */
  18386. reserved1: 3,
  18387. frag_idx: 4, /** fragment index for calibration data */
  18388. appending: 1, /** 0: no fragment appending,
  18389. * 1: extra fragment appending */
  18390. reserved2: 11;
  18391. /* DWORD 1: channel and payload size */
  18392. A_UINT32
  18393. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  18394. payload_size: 16; /** unit: bytes */
  18395. /* DWORD 2: center frequency */
  18396. A_UINT32
  18397. band_center_freq1: 16, /** Center frequency 1 in MHz */
  18398. band_center_freq2: 16; /** Center frequency 2 in MHz,
  18399. * valid only for 11acvht 80plus80 mode */
  18400. /* DWORD 3: check sum */
  18401. A_UINT32 chksum;
  18402. /* variable length for calibration data */
  18403. A_UINT32 payload[1/* or more */];
  18404. } POSTPACK;
  18405. /* T2H SUBTYPE */
  18406. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  18407. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  18408. /* H2T SUBTYPE */
  18409. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  18410. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  18411. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  18412. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  18413. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  18414. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  18415. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  18416. do { \
  18417. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  18418. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  18419. } while (0)
  18420. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  18421. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  18422. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  18423. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  18424. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  18425. do { \
  18426. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  18427. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  18428. } while (0)
  18429. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  18430. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  18431. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  18432. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  18433. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  18434. do { \
  18435. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  18436. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  18437. } while (0)
  18438. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  18439. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  18440. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  18441. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  18442. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  18443. do { \
  18444. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  18445. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  18446. } while (0)
  18447. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  18448. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  18449. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  18450. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  18451. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  18452. do { \
  18453. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  18454. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  18455. } while (0)
  18456. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  18457. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  18458. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  18459. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  18460. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  18461. do { \
  18462. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  18463. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  18464. } while (0)
  18465. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  18466. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  18467. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  18468. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  18469. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  18470. do { \
  18471. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  18472. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  18473. } while (0)
  18474. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  18475. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  18476. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  18477. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  18478. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  18479. do { \
  18480. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  18481. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  18482. } while (0)
  18483. /**
  18484. * @brief target -> host FSE CMEM based send
  18485. *
  18486. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  18487. *
  18488. * @details
  18489. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  18490. * FSE placement in CMEM is enabled.
  18491. *
  18492. * This message sends the non-secure CMEM base address.
  18493. * It will be sent to host in response to message
  18494. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  18495. * The message would appear as follows:
  18496. *
  18497. * |31 24|23 16|15 8|7 0|
  18498. * |----------------+----------------+----------------+----------------|
  18499. * | reserved | num_entries | msg_type |
  18500. * |----------------+----------------+----------------+----------------|
  18501. * | base_address_lo |
  18502. * |----------------+----------------+----------------+----------------|
  18503. * | base_address_hi |
  18504. * |-------------------------------------------------------------------|
  18505. *
  18506. * The message is interpreted as follows:
  18507. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  18508. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  18509. * b'8:15 - number_entries: Indicated the number of entries
  18510. * programmed.
  18511. * b'16:31 - reserved.
  18512. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  18513. * CMEM base address
  18514. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  18515. * CMEM base address
  18516. */
  18517. PREPACK struct htt_cmem_base_send_t {
  18518. A_UINT32 msg_type: 8,
  18519. num_entries: 8,
  18520. reserved: 16;
  18521. A_UINT32 base_address_lo;
  18522. A_UINT32 base_address_hi;
  18523. } POSTPACK;
  18524. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  18525. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  18526. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  18527. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  18528. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  18529. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  18530. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  18531. do { \
  18532. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  18533. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  18534. } while (0)
  18535. /**
  18536. * @brief - HTT PPDU ID format
  18537. *
  18538. * @details
  18539. * The following field definitions describe the format of the PPDU ID.
  18540. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  18541. *
  18542. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  18543. * +--------------------------------------------------------------------------
  18544. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  18545. * +--------------------------------------------------------------------------
  18546. *
  18547. * sch id :Schedule command id
  18548. * Bits [11 : 0] : monotonically increasing counter to track the
  18549. * PPDU posted to a specific transmit queue.
  18550. *
  18551. * hwq_id: Hardware Queue ID.
  18552. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  18553. *
  18554. * mac_id: MAC ID
  18555. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18556. *
  18557. * seq_idx: Sequence index.
  18558. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18559. * a particular TXOP.
  18560. *
  18561. * tqm_cmd: HWSCH/TQM flag.
  18562. * Bit [23] : Always set to 0.
  18563. *
  18564. * seq_cmd_type: Sequence command type.
  18565. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18566. * Refer to enum HTT_STATS_FTYPE for values.
  18567. */
  18568. PREPACK struct htt_ppdu_id {
  18569. A_UINT32
  18570. sch_id: 12,
  18571. hwq_id: 5,
  18572. mac_id: 2,
  18573. seq_idx: 2,
  18574. reserved1: 2,
  18575. tqm_cmd: 1,
  18576. seq_cmd_type: 6,
  18577. reserved2: 2;
  18578. } POSTPACK;
  18579. #define HTT_PPDU_ID_SCH_ID_S 0
  18580. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18581. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18582. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18583. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18584. do { \
  18585. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18586. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18587. } while (0)
  18588. #define HTT_PPDU_ID_HWQ_ID_S 12
  18589. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18590. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18591. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18592. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18593. do { \
  18594. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18595. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18596. } while (0)
  18597. #define HTT_PPDU_ID_MAC_ID_S 17
  18598. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18599. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18600. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18601. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18602. do { \
  18603. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18604. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18605. } while (0)
  18606. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18607. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18608. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18609. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18610. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18611. do { \
  18612. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18613. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18614. } while (0)
  18615. #define HTT_PPDU_ID_TQM_CMD_S 23
  18616. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18617. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18618. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18619. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18620. do { \
  18621. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18622. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18623. } while (0)
  18624. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18625. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18626. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18627. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18628. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18629. do { \
  18630. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18631. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18632. } while (0)
  18633. /**
  18634. * @brief target -> RX PEER METADATA V0 format
  18635. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18636. * message from target, and will confirm to the target which peer metadata
  18637. * version to use in the wmi_init message.
  18638. *
  18639. * The following diagram shows the format of the RX PEER METADATA.
  18640. *
  18641. * |31 24|23 16|15 8|7 0|
  18642. * |-----------------------------------------------------------------------|
  18643. * | Reserved | VDEV ID | PEER ID |
  18644. * |-----------------------------------------------------------------------|
  18645. */
  18646. PREPACK struct htt_rx_peer_metadata_v0 {
  18647. A_UINT32
  18648. peer_id: 16,
  18649. vdev_id: 8,
  18650. reserved1: 8;
  18651. } POSTPACK;
  18652. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18653. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18654. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18655. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18656. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18657. do { \
  18658. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18659. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18660. } while (0)
  18661. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18662. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18663. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18664. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18665. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18666. do { \
  18667. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18668. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18669. } while (0)
  18670. /**
  18671. * @brief target -> RX PEER METADATA V1 format
  18672. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18673. * message from target, and will confirm to the target which peer metadata
  18674. * version to use in the wmi_init message.
  18675. *
  18676. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18677. *
  18678. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18679. * |---------------------------------------------------------------------------|
  18680. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18681. * |---------------------------------------------------------------------------|
  18682. */
  18683. PREPACK struct htt_rx_peer_metadata_v1 {
  18684. A_UINT32
  18685. peer_id: 13,
  18686. ml_peer_valid: 1,
  18687. logical_link_id: 2,
  18688. vdev_id: 8,
  18689. lmac_id: 2,
  18690. chip_id: 3,
  18691. reserved2: 3;
  18692. } POSTPACK;
  18693. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18694. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18695. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18696. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18697. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18698. do { \
  18699. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18700. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18701. } while (0)
  18702. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18703. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18704. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18705. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18706. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18707. do { \
  18708. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18709. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18710. } while (0)
  18711. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18712. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18713. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18714. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18715. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18716. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18717. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18718. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18719. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18720. do { \
  18721. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18722. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18723. } while (0)
  18724. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18725. do { \
  18726. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18727. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18728. } while (0)
  18729. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18730. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18731. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18732. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18733. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18734. do { \
  18735. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18736. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18737. } while (0)
  18738. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18739. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18740. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18741. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18742. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18743. do { \
  18744. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18745. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18746. } while (0)
  18747. /**
  18748. * @brief target -> RX PEER METADATA V1A format
  18749. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18750. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18751. * and will confirm to the target which peer metadata version to use in the
  18752. * wmi_init message.
  18753. *
  18754. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18755. *
  18756. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18757. * |-------------------------------------------------------------------|
  18758. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18759. * |-------------------------------------------------------------------|
  18760. */
  18761. PREPACK struct htt_rx_peer_metadata_v1a {
  18762. A_UINT32
  18763. peer_id: 13,
  18764. ml_peer_valid: 1,
  18765. vdev_id: 8,
  18766. logical_link_id: 4,
  18767. chip_id: 3,
  18768. qdata_refill: 1,
  18769. reserved2: 2;
  18770. } POSTPACK;
  18771. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18772. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18773. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18774. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18775. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18776. do { \
  18777. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18778. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18779. } while (0)
  18780. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18781. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18782. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18783. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18784. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18785. do { \
  18786. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18787. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18788. } while (0)
  18789. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18790. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18791. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18792. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18793. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18794. do { \
  18795. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18796. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18797. } while (0)
  18798. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18799. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18800. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18801. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18802. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18803. do { \
  18804. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18805. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18806. } while (0)
  18807. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18808. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18809. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18810. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18811. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18812. do { \
  18813. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18814. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18815. } while (0)
  18816. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S 29
  18817. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_M 0x20000000
  18818. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_GET(_var) \
  18819. (((_var) & HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_M) >> HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S)
  18820. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_SET(_var, _val) \
  18821. do { \
  18822. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL, _val); \
  18823. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S)); \
  18824. } while (0)
  18825. /**
  18826. * @brief target -> RX PEER METADATA V1B format
  18827. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18828. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18829. * and will confirm to the target which peer metadata version to use in the
  18830. * wmi_init message.
  18831. *
  18832. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18833. *
  18834. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18835. * |--------------------------------------------------------------|
  18836. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18837. * |--------------------------------------------------------------|
  18838. */
  18839. PREPACK struct htt_rx_peer_metadata_v1b {
  18840. A_UINT32
  18841. peer_id: 13,
  18842. ml_peer_valid: 1,
  18843. vdev_id: 8,
  18844. hw_link_id: 4,
  18845. chip_id: 3,
  18846. reserved2: 3;
  18847. } POSTPACK;
  18848. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18849. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18850. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18851. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18852. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18853. do { \
  18854. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18855. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18856. } while (0)
  18857. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18858. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18859. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18860. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18861. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18862. do { \
  18863. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18864. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18865. } while (0)
  18866. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18867. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18868. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18869. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18870. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18871. do { \
  18872. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18873. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18874. } while (0)
  18875. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18876. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18877. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18878. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18879. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18880. do { \
  18881. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18882. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18883. } while (0)
  18884. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18885. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18886. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18887. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18888. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18889. do { \
  18890. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18891. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18892. } while (0)
  18893. /* generic variables for masks and shifts for various fields */
  18894. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18895. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18896. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18897. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18898. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18899. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18900. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18901. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18902. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18903. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18904. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18905. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18906. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18907. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18908. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18909. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18910. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18911. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18912. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18913. /*
  18914. * In some systems, the host SW wants to specify priorities between
  18915. * different MSDU / flow queues within the same peer-TID.
  18916. * The below enums are used for the host to identify to the target
  18917. * which MSDU queue's priority it wants to adjust.
  18918. */
  18919. /*
  18920. * The MSDUQ index describe index of TCL HW, where each index is
  18921. * used for queuing particular types of MSDUs.
  18922. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18923. */
  18924. enum HTT_MSDUQ_INDEX {
  18925. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18926. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18927. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18928. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18929. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18930. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18931. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18932. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18933. HTT_MSDUQ_MAX_INDEX,
  18934. };
  18935. /* MSDU qtype definition */
  18936. enum HTT_MSDU_QTYPE {
  18937. /*
  18938. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18939. * relative priority. Instead, the relative priority of CRIT_0 versus
  18940. * CRIT_1 is controlled by the FW, through the configuration parameters
  18941. * it applies to the queues.
  18942. */
  18943. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18944. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18945. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18946. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18947. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18948. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18949. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18950. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18951. /* New MSDU_QTYPE should be added above this line */
  18952. /*
  18953. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18954. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18955. * any host/target message definitions. The QTYPE_MAX value can
  18956. * only be used internally within the host or within the target.
  18957. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18958. * it must regard the unexpected value as a default qtype value,
  18959. * or ignore it.
  18960. */
  18961. HTT_MSDU_QTYPE_MAX,
  18962. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18963. };
  18964. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18965. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18966. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18967. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18968. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18969. };
  18970. /**
  18971. * @brief target -> host mlo timestamp offset indication
  18972. *
  18973. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18974. *
  18975. * @details
  18976. * The following field definitions describe the format of the HTT target
  18977. * to host mlo timestamp offset indication message.
  18978. *
  18979. *
  18980. * |31 16|15 12|11 10|9 8|7 0 |
  18981. * |----------------------------------------------------------------------|
  18982. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18983. * |----------------------------------------------------------------------|
  18984. * | Sync time stamp lo in us |
  18985. * |----------------------------------------------------------------------|
  18986. * | Sync time stamp hi in us |
  18987. * |----------------------------------------------------------------------|
  18988. * | mlo time stamp offset lo in us |
  18989. * |----------------------------------------------------------------------|
  18990. * | mlo time stamp offset hi in us |
  18991. * |----------------------------------------------------------------------|
  18992. * | mlo time stamp offset clocks in clock ticks |
  18993. * |----------------------------------------------------------------------|
  18994. * |31 26|25 16|15 0 |
  18995. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18996. * | | compensation in clks | |
  18997. * |----------------------------------------------------------------------|
  18998. * |31 22|21 0 |
  18999. * | rsvd 3 | mlo time stamp comp timer period |
  19000. * |----------------------------------------------------------------------|
  19001. * The message is interpreted as follows:
  19002. *
  19003. * dword0 - b'0:7 - msg_type: This will be set to
  19004. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  19005. * value: 0x28
  19006. *
  19007. * dword0 - b'9:8 - pdev_id
  19008. *
  19009. * dword0 - b'11:10 - chip_id
  19010. *
  19011. * dword0 - b'15:12 - rsvd1: Reserved for future use
  19012. *
  19013. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  19014. *
  19015. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  19016. * which last sync interrupt was received
  19017. *
  19018. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  19019. * which last sync interrupt was received
  19020. *
  19021. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  19022. *
  19023. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  19024. *
  19025. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  19026. *
  19027. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  19028. *
  19029. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  19030. * for sub us resolution
  19031. *
  19032. * dword6 - b'31:26 - rsvd2: Reserved for future use
  19033. *
  19034. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  19035. * is applied, in us
  19036. *
  19037. * dword7 - b'31:22 - rsvd3: Reserved for future use
  19038. */
  19039. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  19040. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  19041. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  19042. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  19043. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  19044. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  19045. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  19046. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  19047. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  19048. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  19049. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  19050. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  19051. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  19052. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  19053. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  19054. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  19055. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  19056. do { \
  19057. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  19058. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  19059. } while (0)
  19060. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  19061. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  19062. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  19063. do { \
  19064. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  19065. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  19066. } while (0)
  19067. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  19068. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  19069. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  19070. do { \
  19071. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  19072. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  19073. } while (0)
  19074. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  19075. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  19076. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  19077. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  19078. do { \
  19079. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  19080. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  19081. } while (0)
  19082. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  19083. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  19084. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  19085. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  19086. do { \
  19087. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  19088. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  19089. } while (0)
  19090. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  19091. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  19092. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  19093. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  19094. do { \
  19095. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  19096. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  19097. } while (0)
  19098. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  19099. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  19100. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  19101. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  19102. do { \
  19103. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  19104. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  19105. } while (0)
  19106. typedef struct {
  19107. A_UINT32 msg_type: 8, /* bits 7:0 */
  19108. pdev_id: 2, /* bits 9:8 */
  19109. chip_id: 2, /* bits 11:10 */
  19110. reserved1: 4, /* bits 15:12 */
  19111. mac_clk_freq_mhz: 16; /* bits 31:16 */
  19112. A_UINT32 sync_timestamp_lo_us;
  19113. A_UINT32 sync_timestamp_hi_us;
  19114. A_UINT32 mlo_timestamp_offset_lo_us;
  19115. A_UINT32 mlo_timestamp_offset_hi_us;
  19116. A_UINT32 mlo_timestamp_offset_clks;
  19117. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  19118. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  19119. reserved2: 6; /* bits 31:26 */
  19120. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  19121. reserved3: 10; /* bits 31:22 */
  19122. } htt_t2h_mlo_offset_ind_t;
  19123. /*
  19124. * @brief target -> host VDEV TX RX STATS
  19125. *
  19126. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  19127. *
  19128. * @details
  19129. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  19130. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  19131. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  19132. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  19133. * periodically by target even in the absence of any further HTT request
  19134. * messages from host.
  19135. *
  19136. * The message is formatted as follows:
  19137. *
  19138. * |31 16|15 8|7 0|
  19139. * |---------------------------------+----------------+----------------|
  19140. * | payload_size | pdev_id | msg_type |
  19141. * |---------------------------------+----------------+----------------|
  19142. * | reserved0 |
  19143. * |-------------------------------------------------------------------|
  19144. * | reserved1 |
  19145. * |-------------------------------------------------------------------|
  19146. * | reserved2 |
  19147. * |-------------------------------------------------------------------|
  19148. * | |
  19149. * | VDEV specific Tx Rx stats info |
  19150. * | |
  19151. * |-------------------------------------------------------------------|
  19152. *
  19153. * The message is interpreted as follows:
  19154. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  19155. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  19156. * b'8:15 - pdev_id
  19157. * b'16:31 - size in bytes of the payload that follows the 16-byte
  19158. * message header fields (msg_type through reserved2)
  19159. * dword1 - b'0:31 - reserved0.
  19160. * dword2 - b'0:31 - reserved1.
  19161. * dword3 - b'0:31 - reserved2.
  19162. */
  19163. typedef struct {
  19164. A_UINT32 msg_type: 8,
  19165. pdev_id: 8,
  19166. payload_size: 16;
  19167. A_UINT32 reserved0;
  19168. A_UINT32 reserved1;
  19169. A_UINT32 reserved2;
  19170. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  19171. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  19172. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  19173. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  19174. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  19175. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  19176. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  19177. do { \
  19178. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  19179. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  19180. } while (0)
  19181. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  19182. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  19183. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  19184. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  19185. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  19186. do { \
  19187. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  19188. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  19189. } while (0)
  19190. /* SOC related stats */
  19191. typedef struct {
  19192. htt_tlv_hdr_t tlv_hdr;
  19193. /* When TQM is not able to find the peers during Tx, then it drops the packets
  19194. * This can be due to either the peer is deleted or deletion is ongoing
  19195. * */
  19196. A_UINT32 inv_peers_msdu_drop_count_lo;
  19197. A_UINT32 inv_peers_msdu_drop_count_hi;
  19198. } htt_stats_soc_txrx_stats_common_tlv;
  19199. /* preserve old name alias for new name consistent with the tag name */
  19200. typedef htt_stats_soc_txrx_stats_common_tlv htt_t2h_soc_txrx_stats_common_tlv;
  19201. /* VDEV HW Tx/Rx stats */
  19202. typedef struct {
  19203. htt_tlv_hdr_t tlv_hdr;
  19204. A_UINT32 vdev_id;
  19205. /* Rx msdu byte cnt */
  19206. A_UINT32 rx_msdu_byte_cnt_lo;
  19207. A_UINT32 rx_msdu_byte_cnt_hi;
  19208. /* Rx msdu cnt */
  19209. A_UINT32 rx_msdu_cnt_lo;
  19210. A_UINT32 rx_msdu_cnt_hi;
  19211. /* tx msdu byte cnt */
  19212. A_UINT32 tx_msdu_byte_cnt_lo;
  19213. A_UINT32 tx_msdu_byte_cnt_hi;
  19214. /* tx msdu cnt */
  19215. A_UINT32 tx_msdu_cnt_lo;
  19216. A_UINT32 tx_msdu_cnt_hi;
  19217. /* tx excessive retry discarded msdu cnt */
  19218. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  19219. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  19220. /* TX congestion ctrl msdu drop cnt */
  19221. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  19222. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  19223. /* discarded tx msdus cnt coz of time to live expiry */
  19224. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  19225. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  19226. /* tx excessive retry discarded msdu byte cnt */
  19227. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  19228. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  19229. /* TX congestion ctrl msdu drop byte cnt */
  19230. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  19231. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  19232. /* discarded tx msdus byte cnt coz of time to live expiry */
  19233. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  19234. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  19235. /* TQM bypass frame cnt */
  19236. A_UINT32 tqm_bypass_frame_cnt_lo;
  19237. A_UINT32 tqm_bypass_frame_cnt_hi;
  19238. /* TQM bypass byte cnt */
  19239. A_UINT32 tqm_bypass_byte_cnt_lo;
  19240. A_UINT32 tqm_bypass_byte_cnt_hi;
  19241. } htt_stats_vdev_txrx_stats_hw_stats_tlv;
  19242. /* preserve old name alias for new name consistent with the tag name */
  19243. typedef htt_stats_vdev_txrx_stats_hw_stats_tlv
  19244. htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  19245. /*
  19246. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  19247. *
  19248. * @details
  19249. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  19250. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  19251. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  19252. * the default MSDU queues of each of the specified TIDs for the peer
  19253. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  19254. * If the default MSDU queues of a given TID within the peer are not linked
  19255. * to a service class, the svc_class_id field for that TID will have a
  19256. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  19257. * queues for that TID are not mapped to any service class.
  19258. *
  19259. * |31 16|15 8|7 0|
  19260. * |------------------------------+--------------+--------------|
  19261. * | peer ID | reserved | msg type |
  19262. * |------------------------------+--------------+------+-------|
  19263. * | reserved | svc class ID | TID |
  19264. * |------------------------------------------------------------|
  19265. * ...
  19266. * |------------------------------------------------------------|
  19267. * | reserved | svc class ID | TID |
  19268. * |------------------------------------------------------------|
  19269. * Header fields:
  19270. * dword0 - b'7:0 - msg_type: This will be set to
  19271. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  19272. * b'31:16 - peer ID
  19273. * dword1 - b'7:0 - TID
  19274. * b'15:8 - svc class ID
  19275. * (dword2, etc. same format as dword1)
  19276. */
  19277. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  19278. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  19279. A_UINT32 msg_type :8,
  19280. reserved0 :8,
  19281. peer_id :16;
  19282. struct {
  19283. A_UINT32 tid :8,
  19284. svc_class_id :8,
  19285. reserved1 :16;
  19286. } tid_reports[1/*or more*/];
  19287. } POSTPACK;
  19288. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  19289. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  19290. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  19291. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  19292. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  19293. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  19294. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  19295. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  19296. do { \
  19297. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  19298. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  19299. } while (0)
  19300. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  19301. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  19302. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  19303. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  19304. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  19305. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  19306. do { \
  19307. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  19308. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  19309. } while (0)
  19310. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  19311. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  19312. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  19313. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  19314. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  19315. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  19316. do { \
  19317. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  19318. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  19319. } while (0)
  19320. /*
  19321. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  19322. *
  19323. * @details
  19324. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  19325. * flow if the flow is seen the associated service class is conveyed to the
  19326. * target via TCL Data Command. Target on the other hand internally creates the
  19327. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  19328. * of the newly created MSDUQ and some other identifiers to uniquely identity
  19329. * the newly created MSDUQ
  19330. *
  19331. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  19332. * |------------------------------+------------------------+--------------|
  19333. * | peer ID | HTT qtype | msg type |
  19334. * |---------------------------------+--------------+--+---+-------+------|
  19335. * | reserved |AST list index|FO|WC | HLOS | remap|
  19336. * | | | | | TID | TID |
  19337. * |---------------------+------------------------------------------------|
  19338. * | reserved1 | tgt_opaque_id |
  19339. * |---------------------+------------------------------------------------|
  19340. *
  19341. * Header fields:
  19342. *
  19343. * dword0 - b'7:0 - msg_type: This will be set to
  19344. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  19345. * b'15:8 - HTT qtype
  19346. * b'31:16 - peer ID
  19347. *
  19348. * dword1 - b'3:0 - remap TID, as assigned in firmware
  19349. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  19350. * hlos_tid : Common to Lithium and Beryllium
  19351. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  19352. * TCL Data Command : Beryllium
  19353. * b10 - flow_override (FO), as sent by host in
  19354. * TCL Data Command: Beryllium
  19355. * b11:14 - ast_list_idx
  19356. * Array index into the list of extension AST entries
  19357. * (not the actual AST 16-bit index).
  19358. * The ast_list_idx is one-based, with the following
  19359. * range of values:
  19360. * - legacy targets supporting 16 user-defined
  19361. * MSDU queues: 1-2
  19362. * - legacy targets supporting 48 user-defined
  19363. * MSDU queues: 1-6
  19364. * - new targets: 0 (peer_id is used instead)
  19365. * Note that since ast_list_idx is one-based,
  19366. * the host will need to subtract 1 to use it as an
  19367. * index into a list of extension AST entries.
  19368. * b15:31 - reserved
  19369. *
  19370. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  19371. * unique MSDUQ id in firmware
  19372. * b'24:31 - reserved1
  19373. */
  19374. PREPACK struct htt_t2h_sawf_msduq_event {
  19375. A_UINT32 msg_type : 8,
  19376. htt_qtype : 8,
  19377. peer_id :16;
  19378. A_UINT32 remap_tid : 4,
  19379. hlos_tid : 4,
  19380. who_classify_info_sel : 2,
  19381. flow_override : 1,
  19382. ast_list_idx : 4,
  19383. reserved :17;
  19384. A_UINT32 tgt_opaque_id :24,
  19385. reserved1 : 8;
  19386. } POSTPACK;
  19387. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  19388. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  19389. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  19390. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  19391. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  19392. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  19393. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  19394. do { \
  19395. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  19396. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  19397. } while (0)
  19398. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  19399. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  19400. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  19401. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  19402. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  19403. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  19404. do { \
  19405. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  19406. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  19407. } while (0)
  19408. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  19409. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  19410. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  19411. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  19412. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  19413. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  19414. do { \
  19415. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  19416. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  19417. } while (0)
  19418. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  19419. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  19420. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  19421. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  19422. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  19423. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  19424. do { \
  19425. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  19426. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  19427. } while (0)
  19428. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  19429. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  19430. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  19431. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  19432. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  19433. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  19434. do { \
  19435. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  19436. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  19437. } while (0)
  19438. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  19439. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  19440. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  19441. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  19442. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  19443. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  19444. do { \
  19445. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  19446. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  19447. } while (0)
  19448. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  19449. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  19450. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  19451. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  19452. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  19453. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  19454. do { \
  19455. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  19456. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  19457. } while (0)
  19458. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  19459. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  19460. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  19461. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M) >> \
  19462. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  19463. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  19464. do { \
  19465. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  19466. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  19467. } while (0)
  19468. /**
  19469. * @brief target -> PPDU id format indication
  19470. *
  19471. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  19472. *
  19473. * @details
  19474. * The following field definitions describe the format of the HTT target
  19475. * to host PPDU ID format indication message.
  19476. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  19477. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  19478. * seq_idx :- Sequence control index of this PPDU.
  19479. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  19480. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  19481. * tqm_cmd:-
  19482. *
  19483. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  19484. * |--------------------------------------------------+------------------------|
  19485. * | rsvd0 | msg type |
  19486. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19487. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  19488. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19489. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  19490. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19491. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  19492. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19493. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  19494. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19495. * Where: OF = bit offset, NB = number of bits, V = valid
  19496. * The message is interpreted as follows:
  19497. *
  19498. * dword0 - b'7:0 - msg_type: This will be set to
  19499. * HTT_T2H_PPDU_ID_FMT_IND
  19500. * value: 0x30
  19501. *
  19502. * dword0 - b'31:8 - reserved
  19503. *
  19504. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  19505. *
  19506. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  19507. *
  19508. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  19509. *
  19510. * dword1 - b'15:11 - reserved for future use
  19511. *
  19512. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  19513. *
  19514. * dword1 - b'21:17 - number of bits in ring_id
  19515. *
  19516. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  19517. *
  19518. * dword1 - b'31:27 - reserved for future use
  19519. *
  19520. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  19521. *
  19522. * dword2 - b'5:1 - number of bits in sequence index
  19523. *
  19524. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  19525. *
  19526. * dword2 - b'15:11 - reserved for future use
  19527. *
  19528. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  19529. *
  19530. * dword2 - b'21:17 - number of bits in link_id
  19531. *
  19532. * dword2 - b'26:22 - offset of link_id (in number of bits)
  19533. *
  19534. * dword2 - b'31:27 - reserved for future use
  19535. *
  19536. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  19537. *
  19538. * dword3 - b'5:1 - number of bits in seq_cmd_type
  19539. *
  19540. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  19541. *
  19542. * dword3 - b'15:11 - reserved for future use
  19543. *
  19544. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  19545. *
  19546. * dword3 - b'21:17 - number of bits in tqm_cmd
  19547. *
  19548. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  19549. *
  19550. * dword3 - b'31:27 - reserved for future use
  19551. *
  19552. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  19553. *
  19554. * dword4 - b'5:1 - number of bits in mac_id
  19555. *
  19556. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  19557. *
  19558. * dword4 - b'15:11 - reserved for future use
  19559. *
  19560. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  19561. *
  19562. * dword4 - b'21:17 - number of bits in crc
  19563. *
  19564. * dword4 - b'26:22 - offset of crc (in number of bits)
  19565. *
  19566. * dword4 - b'31:27 - reserved for future use
  19567. *
  19568. */
  19569. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19570. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19571. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19572. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19573. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19574. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19575. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19576. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19577. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19578. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19579. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19580. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19581. /* macros for accessing lower 16 bits in dword */
  19582. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19583. do { \
  19584. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19585. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19586. } while (0)
  19587. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19588. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19589. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19590. do { \
  19591. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19592. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19593. } while (0)
  19594. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19595. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19596. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19597. do { \
  19598. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19599. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19600. } while (0)
  19601. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19602. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19603. /* macros for accessing upper 16 bits in dword */
  19604. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19605. do { \
  19606. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19607. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19608. } while (0)
  19609. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19610. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19611. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19612. do { \
  19613. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19614. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19615. } while (0)
  19616. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19617. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19618. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19619. do { \
  19620. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19621. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19622. } while (0)
  19623. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19624. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19625. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19626. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19627. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19628. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19629. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19630. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19631. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19632. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19633. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19634. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19635. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19636. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19637. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19638. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19639. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19640. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19641. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19642. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19643. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19644. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19645. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19646. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19647. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19648. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19649. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19650. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19651. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19652. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19653. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19654. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19655. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19656. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19657. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19658. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19659. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19660. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19661. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19662. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19663. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19664. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19665. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19666. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19667. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19668. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19669. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19670. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19671. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19672. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19673. /* offsets in number dwords */
  19674. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19675. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19676. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19677. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19678. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19679. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19680. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19681. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19682. typedef struct {
  19683. A_UINT32 msg_type: 8, /* bits 7:0 */
  19684. rsvd0: 24;/* bits 31:8 */
  19685. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19686. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19687. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19688. rsvd1: 5, /* bits 15:11 */
  19689. ring_id_valid: 1, /* bits 16:16 */
  19690. ring_id_bits: 5, /* bits 21:17 */
  19691. ring_id_offset: 5, /* bits 26:22 */
  19692. rsvd2: 5; /* bits 31:27 */
  19693. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19694. seq_idx_bits: 5, /* bits 5:1 */
  19695. seq_idx_offset: 5, /* bits 10:6 */
  19696. rsvd3: 5, /* bits 15:11 */
  19697. link_id_valid: 1, /* bits 16:16 */
  19698. link_id_bits: 5, /* bits 21:17 */
  19699. link_id_offset: 5, /* bits 26:22 */
  19700. rsvd4: 5; /* bits 31:27 */
  19701. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19702. seq_cmd_type_bits: 5, /* bits 5:1 */
  19703. seq_cmd_type_offset: 5, /* bits 10:6 */
  19704. rsvd5: 5, /* bits 15:11 */
  19705. tqm_cmd_valid: 1, /* bits 16:16 */
  19706. tqm_cmd_bits: 5, /* bits 21:17 */
  19707. tqm_cmd_offset: 5, /* bits 26:12 */
  19708. rsvd6: 5; /* bits 31:27 */
  19709. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19710. mac_id_bits: 5, /* bits 5:1 */
  19711. mac_id_offset: 5, /* bits 10:6 */
  19712. rsvd8: 5, /* bits 15:11 */
  19713. crc_valid: 1, /* bits 16:16 */
  19714. crc_bits: 5, /* bits 21:17 */
  19715. crc_offset: 5, /* bits 26:12 */
  19716. rsvd9: 5; /* bits 31:27 */
  19717. } htt_t2h_ppdu_id_fmt_ind_t;
  19718. /**
  19719. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19720. *
  19721. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19722. *
  19723. * @details
  19724. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19725. * when RX_CCE_SUPER_RULE setup is done
  19726. *
  19727. * This message shows the configuration results after the setup operation.
  19728. * It will always be sent to host.
  19729. * The message would appear as follows:
  19730. *
  19731. * |31 24|23 16|15 8|7 0|
  19732. * |-----------------+-----------------+----------------+----------------|
  19733. * | result | response_type | pdev_id | msg_type |
  19734. * |---------------------------------------------------------------------|
  19735. *
  19736. * The message is interpreted as follows:
  19737. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19738. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19739. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19740. * b'16:23 - response_type: Indicate the response type of this setup
  19741. * done msg
  19742. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19743. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19744. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19745. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19746. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19747. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19748. * b'24:31 - result: Indicate result of setup operation
  19749. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19750. * b'24 - is_rule_enough: indicate if there are
  19751. * enough free cce rule slots
  19752. * 0: not enough
  19753. * 1: enough
  19754. * b'25:31 - avail_rule_num: indicate the number of
  19755. * remaining free cce rule slots, only makes sense
  19756. * when is_rule_enough = 0
  19757. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19758. * b'24 - cfg_result_0: indicate the config result
  19759. * of RX_CCE_SUPER_RULE_0
  19760. * 0: Install/Uninstall fails
  19761. * 1: Install/Uninstall succeeds
  19762. * b'25 - cfg_result_1: indicate the config result
  19763. * of RX_CCE_SUPER_RULE_1
  19764. * 0: Install/Uninstall fails
  19765. * 1: Install/Uninstall succeeds
  19766. * b'26:31 - reserved
  19767. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19768. * b'24 - cfg_result_0: indicate the config result
  19769. * of RX_CCE_SUPER_RULE_0
  19770. * 0: Release fails
  19771. * 1: Release succeeds
  19772. * b'25 - cfg_result_1: indicate the config result
  19773. * of RX_CCE_SUPER_RULE_1
  19774. * 0: Release fails
  19775. * 1: Release succeeds
  19776. * b'26:31 - reserved
  19777. */
  19778. enum htt_rx_cce_super_rule_setup_done_response_type {
  19779. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19780. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19781. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19782. /*All reply type should be before this*/
  19783. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19784. };
  19785. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19786. A_UINT8 msg_type;
  19787. A_UINT8 pdev_id;
  19788. A_UINT8 response_type;
  19789. union {
  19790. struct {
  19791. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19792. A_UINT8 is_rule_enough: 1,
  19793. avail_rule_num: 7;
  19794. };
  19795. struct {
  19796. /*
  19797. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19798. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19799. */
  19800. A_UINT8 cfg_result_0: 1,
  19801. cfg_result_1: 1,
  19802. rsvd: 6;
  19803. };
  19804. } result;
  19805. } POSTPACK;
  19806. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19807. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19808. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19809. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19810. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19811. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19812. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19813. do { \
  19814. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19815. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19816. } while (0)
  19817. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19818. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19819. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19820. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19821. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19822. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19823. do { \
  19824. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19825. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19826. } while (0)
  19827. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19828. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19829. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19830. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19831. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19832. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19833. do { \
  19834. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19835. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19836. } while (0)
  19837. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19838. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19839. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19840. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19841. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19842. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19843. do { \
  19844. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19845. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19846. } while (0)
  19847. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19848. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19849. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19850. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19851. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19852. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19853. do { \
  19854. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19855. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19856. } while (0)
  19857. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19858. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19859. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19860. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19861. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19862. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19863. do { \
  19864. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19865. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19866. } while (0)
  19867. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19868. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19869. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19870. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19871. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19872. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19873. do { \
  19874. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19875. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19876. } while (0)
  19877. /**
  19878. * @brief target -> host TX_LCE_SUPER_RULE setup done message
  19879. *
  19880. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE
  19881. *
  19882. * @details
  19883. * HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19884. * when TX_SUPER_RULE setup is done.
  19885. *
  19886. * This message shows the configuration results after the setup operation.
  19887. * It will always be sent to host.
  19888. * The message would appear as follows:
  19889. *
  19890. * |31 24|23 16|15 8|7 0|
  19891. * |-----------------+-----------------+----------------+----------------|
  19892. * | reserved | response_type | pdev_id | msg_type |
  19893. * |---------------------------------------------------------------------|
  19894. * | tx_super_rule_result[0] |
  19895. * |---------------------------------------------------------------------|
  19896. * | tx_super_rule_result[1] |
  19897. * |---------------------------------------------------------------------|
  19898. * | tx_super_rule_result[2] |
  19899. * |---------------------------------------------------------------------|
  19900. *
  19901. * The message is interpreted as follows:
  19902. * dword0 - b'0:7 - msg_type: This will be set to 0x3b
  19903. * (HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE)
  19904. * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is setup on
  19905. * b'16:23 - response_type: Indicate the response type of this setup
  19906. * done msg
  19907. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE,
  19908. * response to HTT_TX_LCE_SUPER_RULE_INSTALL
  19909. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
  19910. * response to HTT_TX_LCE_SUPER_RULE_RELEASE or
  19911. * FW internal trigger on LCE rule release
  19912. * b'24:31 - reserved:
  19913. *
  19914. * Each tx_super_rule_result structure would appear as follows:
  19915. * |31 24|23 16|15 8|7 0|
  19916. * |---------------------------------------------------------------------|
  19917. * | is_valid | result | l4_dst_port |
  19918. * |---------------------------------------------------------------------|
  19919. *
  19920. * dword0 - b'0:15 - l4_dst_port: destination port corresponding to rule
  19921. * which is added/released
  19922. * b'16:23 - result: Indicate the result of the operation based on
  19923. * the message header's "response_type"
  19924. * For HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE:
  19925. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL
  19926. * 1: HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS
  19927. * For HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE:
  19928. * 0: HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL
  19929. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS
  19930. * 2: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT
  19931. *
  19932. * The tx_super_rule_result[1] structure is similar.
  19933. * The tx_super_rule_result[2] structure is similar.
  19934. */
  19935. enum htt_tx_lce_super_rule_setup_done_response_type {
  19936. /* Two LCE rules operation responses */
  19937. HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE = 0,
  19938. HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
  19939. /* All reply type should be before this */
  19940. HTT_TX_LCE_RULE_SETUP_INVALID_RESPONSE,
  19941. };
  19942. enum htt_tx_super_rule_install_response_result {
  19943. HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL = 0,
  19944. HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS,
  19945. };
  19946. enum htt_tx_super_rule_release_response_result{
  19947. HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL = 0,
  19948. HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS,
  19949. HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT,
  19950. };
  19951. typedef struct {
  19952. A_UINT32 l4_dst_port: 16,
  19953. /* result:
  19954. * htt_tx_super_rule_install_response_result or
  19955. * htt_tx_super_rule_release_response_result
  19956. */
  19957. result: 8,
  19958. is_valid: 8;
  19959. } htt_tx_lce_super_rule_result_t;
  19960. PREPACK struct htt_tx_lce_super_rule_setup_done_t {
  19961. A_UINT8 msg_type;
  19962. A_UINT8 pdev_id;
  19963. A_UINT8 response_type; /* htt_tx_lce_super_rule_setup_done_response_type */
  19964. A_UINT8 reserved;
  19965. htt_tx_lce_super_rule_result_t tx_super_rule_result[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
  19966. } POSTPACK;
  19967. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_tx_lce_super_rule_setup_done_t))
  19968. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19969. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19970. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19971. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19972. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19973. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19974. do { \
  19975. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19976. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19977. } while (0)
  19978. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19979. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19980. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19981. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19982. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19983. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19984. do { \
  19985. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19986. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19987. } while (0)
  19988. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M 0x0000ffff
  19989. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S 0
  19990. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_GET(_var) \
  19991. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M) >> \
  19992. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)
  19993. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_SET(_var, _val) \
  19994. do { \
  19995. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT, _val); \
  19996. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)); \
  19997. } while (0)
  19998. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M 0x00ff0000
  19999. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S 16
  20000. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  20001. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  20002. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  20003. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  20004. do { \
  20005. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  20006. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  20007. } while (0)
  20008. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M 0xff000000
  20009. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S 24
  20010. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_GET(_var) \
  20011. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M) >> \
  20012. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)
  20013. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_SET(_var, _val) \
  20014. do { \
  20015. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID, _val); \
  20016. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)); \
  20017. } while (0)
  20018. /**
  20019. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  20020. *======================================
  20021. * @brief target -> host CoDel MSDU queue latencies array configuration
  20022. *
  20023. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  20024. *
  20025. * @details
  20026. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  20027. * by the target to inform the host of the location and size of the DDR array of
  20028. * per MSDU queue latency metrics. This array is updated by the host and
  20029. * read by the target. The target uses these metric values to determine
  20030. * which MSDU queues have latencies exceeding their CoDel latency target.
  20031. *
  20032. * |31 16|15 8|7 0|
  20033. * |-------------------------------------------+----------|
  20034. * | number of array elements | reserved | MSG_TYPE |
  20035. * |-------------------------------------------+----------|
  20036. * | array physical address, low bits |
  20037. * |------------------------------------------------------|
  20038. * | array physical address, high bits |
  20039. * |------------------------------------------------------|
  20040. * Header fields:
  20041. * - MSG_TYPE
  20042. * Bits 7:0
  20043. * Purpose: Identifies this as a CoDel MSDU queue latencies
  20044. * array configuration message.
  20045. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  20046. * - NUM_ELEM
  20047. * Bits 31:16
  20048. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  20049. * Value: Specifies the number of elements in the MSDU queue latency
  20050. * metrics array. This value is the same as the maximum number of
  20051. * MSDU queues supported by the target.
  20052. * Since each array element is 16 bits, the size in bytes of the
  20053. * MSDU queue latency metrics array is twice the number of elements.
  20054. * - PADDR_LOW
  20055. * Bits 31:0
  20056. * Purpose: Inform the host of the MSDU queue latencies array's location.
  20057. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  20058. * metrics array.
  20059. * - PADDR_HIGH
  20060. * Bits 31:0
  20061. * Purpose: Inform the host of the MSDU queue latencies array's location.
  20062. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  20063. * metrics array.
  20064. */
  20065. typedef struct {
  20066. A_UINT32 msg_type: 8, /* bits 7:0 */
  20067. reserved: 8, /* bits 15:8 */
  20068. num_elem: 16; /* bits 31:16 */
  20069. A_UINT32 paddr_low;
  20070. A_UINT32 paddr_high;
  20071. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  20072. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  20073. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  20074. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  20075. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  20076. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  20077. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  20078. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  20079. do { \
  20080. HTT_CHECK_SET_VAL( \
  20081. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  20082. ((_var) |= ((_val) << \
  20083. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  20084. } while (0)
  20085. /*
  20086. * This CoDel MSDU queue latencies array whose location and number of
  20087. * elements are specified by this HTT_T2H message consists of 16-bit elements
  20088. * that each specify a statistical summary (min) of a MSDU queue's latency,
  20089. * using milliseconds units.
  20090. */
  20091. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  20092. /**
  20093. * @brief target -> host rx completion indication message definition
  20094. *
  20095. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  20096. *
  20097. * @details
  20098. * The following diagram shows the format of the Rx completion indication sent
  20099. * from the target to the host
  20100. *
  20101. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  20102. * |---------------+----------------------------+----------------|
  20103. * | vdev_id | peer_id | msg_type |
  20104. * hdr: |---------------+--------------------------+-+----------------|
  20105. * | rsvd0 |F| msdu_cnt |
  20106. * pyld: |==========================================+=+================|
  20107. * MSDU 0 | buf addr lo (bits 31:0) |
  20108. * |-----+--------------------------------------+----------------|
  20109. * |rsvd1| SW buffer cookie | buf addr hi |
  20110. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  20111. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  20112. * |-------------------------------------------------+---------+-|
  20113. * | rsvd3 | err info|E|
  20114. * |=================================================+=========+=|
  20115. * MSDU 1 | buf addr lo (bits 31:0) |
  20116. * : ... :
  20117. * | rsvd3 | err info|E|
  20118. * |-------------------------------------------------------------|
  20119. * Where:
  20120. * F = fragment
  20121. * M = MPDU retry bit
  20122. * R = raw MPDU frame
  20123. * F = first MSDU in MPDU
  20124. * L = last MSDU in MPDU
  20125. * C = MSDU continuation
  20126. * S = Souce Addr is valid
  20127. * D = Dest Addr is valid
  20128. * MC = Dest Addr is multicast / broadcast
  20129. * W = is first MSDU after WoW wakeup
  20130. * R2 = rsvd2
  20131. * E = error valid
  20132. */
  20133. /* htt_t2h_rx_data_msdu_err:
  20134. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  20135. * when FW forwards MSDU to host.
  20136. */
  20137. typedef enum htt_t2h_rx_data_msdu_err {
  20138. /* ERR_DECRYPT:
  20139. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  20140. * host maintains error stats, recycles buffer.
  20141. */
  20142. HTT_RXDATA_ERR_DECRYPT = 0,
  20143. /* ERR_TKIP_MIC:
  20144. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  20145. * Host maintains error stats, recycles buffer, sends notification to
  20146. * middleware.
  20147. */
  20148. HTT_RXDATA_ERR_TKIP_MIC = 1,
  20149. /* ERR_UNENCRYPTED:
  20150. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  20151. * Host maintains error stats, recycles buffer.
  20152. */
  20153. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  20154. /* ERR_MSDU_LIMIT:
  20155. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  20156. * Host maintains error stats, recycles buffer.
  20157. */
  20158. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  20159. /* ERR_FLUSH_REQUEST:
  20160. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  20161. * Host maintains error stats, recycles buffer.
  20162. */
  20163. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  20164. /* ERR_OOR:
  20165. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  20166. * Host maintains error stats, recycles buffer mainly for low
  20167. * TCP KPI debugging.
  20168. */
  20169. HTT_RXDATA_ERR_OOR = 5,
  20170. /* ERR_2K_JUMP:
  20171. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  20172. * Host maintains error stats, recycles buffer mainly for low
  20173. * TCP KPI debugging.
  20174. */
  20175. HTT_RXDATA_ERR_2K_JUMP = 6,
  20176. /* ERR_ZERO_LEN_MSDU:
  20177. * FW sets this error flag for a 0 length MSDU.
  20178. * Host maintains error stats, recycles buffer.
  20179. */
  20180. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  20181. /* ERR_INVALID_PEER:
  20182. * FW sets this error flag when MSDU is recived from invalid PEER
  20183. * HOST decides to send DEAUTH or not, recyles buffer.
  20184. */
  20185. HTT_RXDATA_ERR_INVALID_PEER = 8,
  20186. /* add new error codes here */
  20187. HTT_RXDATA_ERR_MAX = 32
  20188. } htt_t2h_rx_data_msdu_err_e;
  20189. struct htt_t2h_rx_data_ind_t
  20190. {
  20191. A_UINT32 /* word 0 */
  20192. /* msg_type:
  20193. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  20194. */
  20195. msg_type: 8,
  20196. peer_id: 16, /* This will provide peer data */
  20197. vdev_id: 8; /* This will provide vdev id info */
  20198. A_UINT32 /* word 1 */
  20199. /* msdu_cnt:
  20200. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  20201. */
  20202. msdu_cnt: 8,
  20203. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  20204. rsvd0: 23;
  20205. /* NOTE:
  20206. * To preserve backwards compatibility,
  20207. * no new fields can be added in this struct.
  20208. */
  20209. };
  20210. struct htt_t2h_rx_data_msdu_info
  20211. {
  20212. A_UINT32 /* word 0 */
  20213. buffer_addr_low : 32;
  20214. A_UINT32 /* word 1 */
  20215. buffer_addr_high : 8,
  20216. sw_buffer_cookie : 21,
  20217. /* fw_offloads_inspected:
  20218. * When reo_destination_indication is 6 in reo_entrance_ring
  20219. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  20220. * of the MPDU are inspected by FW offloads layer, subsequently
  20221. * the MSDUs are qualified to be host interested.
  20222. * In such case the fw_offloads_inspected is set to 1, else 0.
  20223. * This will assist host to not consider such MSDUs for FISA
  20224. * flow addition.
  20225. */
  20226. fw_offloads_inspected : 1,
  20227. rsvd1 : 2;
  20228. A_UINT32 /* word 2 */
  20229. mpdu_retry_bit : 1, /* used for stats maintenance */
  20230. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  20231. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  20232. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  20233. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  20234. sa_is_valid : 1, /* used for HW issue check in
  20235. * is_sa_da_idx_valid() */
  20236. da_is_valid : 1, /* used for HW issue check and
  20237. * intra-BSS forwarding */
  20238. da_is_mcbc : 1,
  20239. tid_info : 8, /* used for stats maintenance */
  20240. msdu_length : 14,
  20241. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  20242. * provided by fw after WoW exit */
  20243. rsvd2 : 1;
  20244. A_UINT32 /* word 3 */
  20245. error_valid : 1, /* Set if the MSDU has any error */
  20246. error_info : 5, /* If error_valid is TRUE, then refer to
  20247. * "htt_t2h_rx_data_msdu_err_e" for
  20248. * checking error reason. */
  20249. rsvd3 : 26;
  20250. /* NOTE:
  20251. * To preserve backwards compatibility,
  20252. * no new fields can be added in this struct.
  20253. */
  20254. };
  20255. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  20256. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  20257. * for every Rx DATA IND sent by FW to host.
  20258. */
  20259. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  20260. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  20261. * This is the size of each MSDU detail that will be piggybacked with the
  20262. * RX IND header.
  20263. */
  20264. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  20265. /* member definitions of htt_t2h_rx_data_ind_t */
  20266. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  20267. #define HTT_RX_DATA_IND_PEER_ID_S 8
  20268. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  20269. do { \
  20270. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  20271. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  20272. } while (0)
  20273. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  20274. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  20275. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  20276. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  20277. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  20278. do { \
  20279. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  20280. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  20281. } while (0)
  20282. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  20283. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  20284. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  20285. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  20286. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  20287. do { \
  20288. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  20289. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  20290. } while (0)
  20291. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  20292. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  20293. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  20294. #define HTT_RX_DATA_IND_FRAG_S 8
  20295. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  20296. do { \
  20297. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  20298. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  20299. } while (0)
  20300. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  20301. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  20302. /* member definitions of htt_t2h_rx_data_msdu_info */
  20303. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  20304. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  20305. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  20306. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  20307. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  20308. do { \
  20309. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  20310. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  20311. } while (0)
  20312. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  20313. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  20314. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  20315. do { \
  20316. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  20317. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  20318. } while (0)
  20319. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  20320. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  20321. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  20322. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  20323. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  20324. do { \
  20325. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  20326. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  20327. } while (0)
  20328. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  20329. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  20330. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  20331. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  20332. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  20333. do { \
  20334. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  20335. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  20336. } while (0)
  20337. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  20338. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  20339. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  20340. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  20341. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  20342. do { \
  20343. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  20344. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  20345. } while (0)
  20346. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  20347. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  20348. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  20349. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  20350. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  20351. do { \
  20352. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  20353. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  20354. } while (0)
  20355. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  20356. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  20357. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  20358. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  20359. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  20360. do { \
  20361. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  20362. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  20363. } while (0)
  20364. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  20365. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  20366. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  20367. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  20368. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  20369. do { \
  20370. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  20371. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  20372. } while (0)
  20373. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  20374. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  20375. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  20376. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  20377. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  20378. do { \
  20379. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  20380. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  20381. } while (0)
  20382. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  20383. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  20384. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  20385. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  20386. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  20387. do { \
  20388. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  20389. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  20390. } while (0)
  20391. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  20392. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  20393. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  20394. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  20395. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  20396. do { \
  20397. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  20398. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  20399. } while (0)
  20400. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  20401. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  20402. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  20403. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  20404. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  20405. do { \
  20406. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  20407. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  20408. } while (0)
  20409. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  20410. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  20411. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  20412. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  20413. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  20414. do { \
  20415. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  20416. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  20417. } while (0)
  20418. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  20419. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  20420. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  20421. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  20422. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  20423. do { \
  20424. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  20425. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  20426. } while (0)
  20427. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  20428. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  20429. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  20430. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  20431. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  20432. do { \
  20433. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  20434. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  20435. } while (0)
  20436. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  20437. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  20438. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  20439. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  20440. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  20441. do { \
  20442. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  20443. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  20444. } while (0)
  20445. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  20446. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  20447. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  20448. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  20449. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  20450. do { \
  20451. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  20452. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  20453. } while (0)
  20454. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  20455. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  20456. /**
  20457. * @brief target -> Primary peer migration message to host
  20458. *
  20459. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  20460. *
  20461. * @details
  20462. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  20463. * to host to flush & set-up the RX rings to new primary peer
  20464. *
  20465. * The message would appear as follows:
  20466. *
  20467. * |31 16|15 12|11 8|7 0|
  20468. * |-------------------------------+---------+---------+--------------|
  20469. * | vdev ID | pdev ID | chip ID | msg type |
  20470. * |-------------------------------+---------+---------+--------------|
  20471. * | ML peer ID | SW peer ID |
  20472. * |-------------------------------+----------------------------------|
  20473. *
  20474. * The message is interpreted as follows:
  20475. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  20476. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  20477. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  20478. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  20479. * as primary
  20480. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  20481. * as primary
  20482. *
  20483. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  20484. * chosen as primary
  20485. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  20486. * primary peer belongs.
  20487. */
  20488. typedef struct {
  20489. A_UINT32 msg_type: 8, /* bits 7:0 */
  20490. chip_id: 4, /* bits 11:8 */
  20491. pdev_id: 4, /* bits 15:12 */
  20492. vdev_id: 16; /* bits 31:16 */
  20493. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  20494. ml_peer_id: 16; /* bits 31:16 */
  20495. } htt_t2h_primary_link_peer_migrate_ind_t;
  20496. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  20497. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  20498. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  20499. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  20500. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  20501. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  20502. do { \
  20503. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  20504. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  20505. } while (0)
  20506. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  20507. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  20508. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  20509. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  20510. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  20511. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  20512. do { \
  20513. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  20514. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  20515. } while (0)
  20516. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  20517. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  20518. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  20519. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  20520. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  20521. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  20522. do { \
  20523. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  20524. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  20525. } while (0)
  20526. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  20527. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  20528. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  20529. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  20530. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  20531. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  20532. do { \
  20533. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  20534. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  20535. } while (0)
  20536. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  20537. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  20538. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  20539. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  20540. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  20541. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  20542. do { \
  20543. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  20544. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  20545. } while (0)
  20546. /**
  20547. * @brief target -> host rx peer AST override message defenition
  20548. *
  20549. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  20550. *
  20551. * @details
  20552. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  20553. * where in the dummy ast index is provided to the host.
  20554. * This new message below is sent to the host at run time from the TX_DE
  20555. * exception path when a SAWF flow is detected for a peer.
  20556. * This is sent up once per SAWF peer.
  20557. * This layout assumes the target operates as little-endian.
  20558. *
  20559. * |31 24|23 16|15 8|7 0|
  20560. * |--------------------------------------+-----------------+-----------------|
  20561. * | SW peer ID | vdev ID | msg type |
  20562. * |-----------------+--------------------+-----------------+-----------------|
  20563. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  20564. * |-----------------+--------------------+-----------------+-----------------|
  20565. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  20566. * |--------------------------------------+-----------------+-----------------|
  20567. * | reserved | dummy AST Index #2 |
  20568. * |--------------------------------------+-----------------------------------|
  20569. *
  20570. * The following field definitions describe the format of the peer ast override
  20571. * index messages sent from the target to the host.
  20572. * - MSG_TYPE
  20573. * Bits 7:0
  20574. * Purpose: identifies this as a peer map v3 message
  20575. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  20576. * - VDEV_ID
  20577. * Bits 15:8
  20578. * Purpose: Indicates which virtual device the peer is associated with.
  20579. * - SW_PEER_ID
  20580. * Bits 31:16
  20581. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  20582. * - MAC_ADDR_L32
  20583. * Bits 31:0
  20584. * Purpose: Identifies which peer node the peer ID is for.
  20585. * Value: lower 4 bytes of peer node's MAC address
  20586. * - MAC_ADDR_U16
  20587. * Bits 15:0
  20588. * Purpose: Identifies which peer node the peer ID is for.
  20589. * Value: upper 2 bytes of peer node's MAC address
  20590. * - AST_INDEX1
  20591. * Bits 31:16
  20592. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  20593. * - AST_INDEX2
  20594. * Bits 15:0
  20595. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  20596. */
  20597. /* dword 0 */
  20598. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  20599. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  20600. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  20601. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  20602. /* dword 1 */
  20603. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  20604. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  20605. /* dword 2 */
  20606. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  20607. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  20608. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  20609. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  20610. /* dword 3 */
  20611. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  20612. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  20613. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  20614. do { \
  20615. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  20616. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  20617. } while (0)
  20618. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  20619. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  20620. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  20621. do { \
  20622. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  20623. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  20624. } while (0)
  20625. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  20626. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  20627. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  20628. do { \
  20629. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  20630. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  20631. } while (0)
  20632. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  20633. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  20634. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  20635. do { \
  20636. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  20637. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  20638. } while (0)
  20639. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  20640. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  20641. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  20642. do { \
  20643. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  20644. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  20645. } while (0)
  20646. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  20647. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  20648. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  20649. do { \
  20650. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  20651. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  20652. } while (0)
  20653. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  20654. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  20655. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  20656. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  20657. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  20658. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  20659. /**
  20660. * @brief target -> periodic report of tx latency to host
  20661. *
  20662. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  20663. *
  20664. * @details
  20665. * The message starts with a message header followed by one or more
  20666. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  20667. * After each upload, these tx latency stats will be reset.
  20668. *
  20669. * |31 24|23 16|15 14|13 10|9 8|7 0|
  20670. * +-------------------------+-----+-----+---+----------|
  20671. * hdr | |pyld elem sz| | GR | P | msg type |
  20672. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20673. * pyld | peer ID |
  20674. * |----------------------------------------------------|
  20675. * | peer_tx_latency[0] |
  20676. * |----------------------------------------------------|
  20677. * 1st | peer_tx_latency[1] |
  20678. * peer |----------------------------------------------------|
  20679. * | peer_tx_latency[2] |
  20680. * |----------------------------------------------------|
  20681. * | peer_tx_latency[3] |
  20682. * |----------------------------------------------------|
  20683. * | avg latency |
  20684. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20685. * | peer ID |
  20686. * |----------------------------------------------------|
  20687. * | peer_tx_latency[0] |
  20688. * |----------------------------------------------------|
  20689. * 2nd | peer_tx_latency[1] |
  20690. * peer |----------------------------------------------------|
  20691. * | peer_tx_latency[2] |
  20692. * |----------------------------------------------------|
  20693. * | peer_tx_latency[3] |
  20694. * |----------------------------------------------------|
  20695. * | avg latency |
  20696. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20697. * Where:
  20698. * P = pdev ID
  20699. * GR = granularity
  20700. *
  20701. * @details
  20702. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  20703. * - msg_type
  20704. * Bits 7:0
  20705. * Purpose: identifies this as a tx latency report message
  20706. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  20707. * - pdev_id
  20708. * Bits 9:8
  20709. * Purpose: Indicates which pdev this message is associated with.
  20710. * - granularity
  20711. * Bits 13:10
  20712. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20713. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20714. * then the ranges for the 4 latency histogram buckets will be
  20715. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20716. * - payload_elem_size
  20717. * Bits 23:16
  20718. * Purpose: specifies the size of each element within the msg's payload
  20719. * In other words, this field specified the value of
  20720. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20721. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20722. * If the payload_elem_size reported in the message exceeds the
  20723. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20724. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20725. * the host shall ignore the excess data.
  20726. * Conversely, if the payload_elem_size reported in the message is
  20727. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20728. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20729. * the host shall use 0x0 values for the portion of the data not
  20730. * provided by the target.
  20731. * The host can compare the payload_elem_size to the total size of
  20732. * the message minus the size of the message header to determine
  20733. * how many peer payload elements are present in the message.
  20734. * - sw_peer_id
  20735. * Purpose: The peer to which the following stats belong
  20736. * - peer_tx_latency
  20737. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20738. * size (in milliseconds) is specified by the granularity field
  20739. * - avg_latency
  20740. * Purpose: average tx latency (in ms) for this peer in this report interval
  20741. */
  20742. typedef struct {
  20743. A_UINT32 msg_type: 8,
  20744. pdev_id: 2,
  20745. granularity: 4,
  20746. reserved1: 2,
  20747. payload_elem_size: 8,
  20748. reserved2: 8;
  20749. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20750. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20751. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20752. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20753. typedef struct _htt_tx_latency_stats {
  20754. A_UINT32 peer_id;
  20755. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20756. A_UINT32 avg_latency;
  20757. } htt_t2h_peer_tx_latency_stats;
  20758. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20759. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20760. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20761. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20762. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20763. do { \
  20764. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20765. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20766. } while (0)
  20767. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20768. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20769. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20770. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20771. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20772. do { \
  20773. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20774. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20775. } while (0)
  20776. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20777. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20778. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20779. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20780. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20781. do { \
  20782. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20783. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20784. } while (0)
  20785. /**
  20786. * @brief target -> host report showing MSDU queue configuration
  20787. *
  20788. * MSG_TYPE => HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND
  20789. *
  20790. * @details
  20791. *
  20792. * |31 24|23 16|15|14 11|10|9 8|7 0|
  20793. * |----------------+----------------+--+-----+--+---+----------------------|
  20794. * | peer_id | htt_qtype | msg type |
  20795. * |----------------+----------------+--+-----+--+---+----------+-----------|
  20796. * | error_code | svc_class_id | R| AST | F|WHO| hlos_tid | remap_tid |
  20797. * |----------------+----------------+--+-----+--+---+----------+-----------|
  20798. * | request_cookie | tgt_opaque_msduq_id |
  20799. * |------------------------------------------------------------------------|
  20800. * Where WHO = who_classify_info_sel
  20801. * F = flow_override
  20802. * AST = ast_list_idx
  20803. * R = reserved
  20804. *
  20805. * @details
  20806. * htt_t2h_msg_type_sdwf_msduq_cfg_ind_t:
  20807. *
  20808. * The message is interpreted as follows:
  20809. * dword0 - b'7:0 - msg_type: Identifies this as a MSDU queue cfg indication
  20810. * This will be set to 0x3c
  20811. * (HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND)
  20812. * b'15:8 - HTT qtype (refer to HTT_MSDU_QTYPE)
  20813. * b'31:16 - peer ID
  20814. *
  20815. * dword1 - b'3:0 - remap TID, as assigned in firmware
  20816. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  20817. * hlos_tid : Common to Lithium and Beryllium
  20818. * b'9:8 - who_classify_info_sel (WWHO, as sent by host in
  20819. * TCL Data Command : Beryllium
  20820. * b'10:10 - flow_override (F), as sent by host in
  20821. * TCL Data Command: Beryllium
  20822. * b'14:11 - ast_list_idx (AST)
  20823. * Array index into the list of extension AST entries
  20824. * (not the actual AST 16-bit index).
  20825. * The ast_list_idx is one-based, with the following
  20826. * range of values:
  20827. * - legacy targets supporting 16 user-defined
  20828. * MSDU queues: 1-2
  20829. * - legacy targets supporting 48 user-defined
  20830. * MSDU queues: 1-6
  20831. * - new targets: 0 (peer_id is used instead)
  20832. * Note that since ast_list_idx is one-based,
  20833. * the host will need to subtract 1 to use it as an
  20834. * index into a list of extension AST entries.
  20835. * b'15:15 - reserved
  20836. * b'23:16 - svc_class_id
  20837. * b'31:24 - error_code
  20838. *
  20839. * dword2 - b'23:0 - tgt_opaque_msduq_id: tx flow number that uniquely
  20840. * identifies the MSDU queue
  20841. * b'24:31 - request_cookie: Identifies which H2T SDWF_MSDUQ_RECFG_REQ
  20842. * request triggered this indication.
  20843. * This will be set to HTT_MSDUQ_CFG_REG_COOKIE_INVALID
  20844. * (0xFF) in any cases when the FW generates this
  20845. * indication autonomously rather than in response to
  20846. * a SDWF_MSDUQ_RECFG_REQ message from the host.
  20847. *
  20848. * The behavior of this indication is as follows:
  20849. * - svc_class_id is set to the service class that the specified MSDUQ is
  20850. * currently linked to.
  20851. * - error_code is set to a defined code if any errors arise.
  20852. * Otherwise a value of 0x00 (ERROR_NONE) indicates success.
  20853. */
  20854. /* HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND */
  20855. typedef enum {
  20856. HTT_SDWF_MSDUQ_CFG_IND_ERROR_NONE = 0x00,
  20857. HTT_SDWF_MSDUQ_CFG_IND_ERROR_PEER_DELETE_IN_PROG = 0x01,
  20858. HTT_SDWF_MSDUQ_CFG_IND_ERROR_SW_MSDUQ_NULL = 0x02,
  20859. HTT_SDWF_MSDUQ_CFG_IND_ERROR_MSDUQ_LOCATE_ERROR = 0x03,
  20860. HTT_SDWF_MSDUQ_CFG_IND_ERROR_QPEER_NULL = 0x04,
  20861. HTT_SDWF_MSDUQ_CFG_IND_ERROR_DEACTIVATED_MSDUQ = 0x05,
  20862. HTT_SDWF_MSDUQ_CFG_IND_ERROR_REACTIVATED_MSDUQ = 0x06,
  20863. HTT_SDWF_MSDUQ_CFG_IND_ERROR_INVALID_SVC_CLASS = 0x07,
  20864. HTT_SDWF_MSDUQ_CFG_IND_ERROR_TIDQ_LOCATE_ERROR = 0x08,
  20865. } HTT_SDWF_MSDUQ_CFG_IND_ERROR_CODE_E;
  20866. PREPACK struct htt_t2h_sdwf_msduq_cfg_ind {
  20867. A_UINT32 msg_type: 8, /* bits 7:0 */
  20868. htt_qtype: 8, /* bits 15:8 */
  20869. peer_id: 16; /* bits 31:16 */
  20870. A_UINT32 remap_tid: 4, /* bits 3:0 */
  20871. hlos_tid: 4, /* bits 7:4 */
  20872. who_classify_info_sel: 2, /* bits 9:8 */
  20873. flow_override: 1, /* bits 10:10 */
  20874. ast_list_idx: 4, /* bits 14:11 */
  20875. reserved: 1, /* bits 15:15 */
  20876. svc_class_id: 8, /* bits 23:16 */
  20877. error_code: 8; /* bits 31:24 */
  20878. A_UINT32 tgt_opaque_msduq_id: 24, /* bits 23:0 */
  20879. request_cookie: 8; /* bits 31:24 */
  20880. } POSTPACK;
  20881. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M 0x0000FF00
  20882. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S 8
  20883. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_GET(_var) \
  20884. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M) >> \
  20885. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)
  20886. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_SET(_var, _val) \
  20887. do { \
  20888. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE, _val); \
  20889. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)); \
  20890. } while (0)
  20891. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M 0xFFFF0000
  20892. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S 16
  20893. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_GET(_var) \
  20894. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M) >> \
  20895. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)
  20896. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_SET(_var, _val) \
  20897. do { \
  20898. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID, _val); \
  20899. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)); \
  20900. } while (0)
  20901. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M 0x0000000F
  20902. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S 0
  20903. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_GET(_var) \
  20904. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M) >> \
  20905. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)
  20906. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_SET(_var, _val) \
  20907. do { \
  20908. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID, _val); \
  20909. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)); \
  20910. } while (0)
  20911. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M 0x000000F0
  20912. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S 4
  20913. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_GET(_var) \
  20914. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M) >> \
  20915. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)
  20916. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_SET(_var, _val) \
  20917. do { \
  20918. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID, _val); \
  20919. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)); \
  20920. } while (0)
  20921. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M 0x00000300
  20922. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S 8
  20923. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_GET(_var) \
  20924. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M) >> \
  20925. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)
  20926. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_SET(_var, _val) \
  20927. do { \
  20928. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO, _val); \
  20929. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)); \
  20930. } while (0)
  20931. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M 0x00000400
  20932. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S 10
  20933. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_GET(_var) \
  20934. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M) >> \
  20935. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)
  20936. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_SET(_var, _val) \
  20937. do { \
  20938. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE, _val); \
  20939. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)); \
  20940. } while (0)
  20941. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M 0x00007800
  20942. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S 11
  20943. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_GET(_var) \
  20944. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M) >> \
  20945. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)
  20946. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_SET(_var, _val) \
  20947. do { \
  20948. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX, _val); \
  20949. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)); \
  20950. } while (0)
  20951. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M 0x00FF0000
  20952. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S 16
  20953. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_GET(_var) \
  20954. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M) >> \
  20955. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)
  20956. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_SET(_var, _val) \
  20957. do { \
  20958. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID, _val); \
  20959. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)); \
  20960. } while (0)
  20961. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M 0xFF000000
  20962. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S 24
  20963. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_GET(_var) \
  20964. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M) >> \
  20965. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)
  20966. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_SET(_var, _val) \
  20967. do { \
  20968. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE, _val); \
  20969. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)); \
  20970. } while (0)
  20971. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M 0x00FFFFFF
  20972. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S 0
  20973. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
  20974. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M) >> \
  20975. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)
  20976. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
  20977. do { \
  20978. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID, _val); \
  20979. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)); \
  20980. } while (0)
  20981. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M 0xFF000000
  20982. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S 24
  20983. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_GET(_var) \
  20984. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M) >> \
  20985. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)
  20986. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_SET(_var, _val) \
  20987. do { \
  20988. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE, _val); \
  20989. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)); \
  20990. } while (0)
  20991. #endif