cfg_dp.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. /*
  2. * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * DOC: This file contains definitions of Data Path configuration.
  21. */
  22. #ifndef _CFG_DP_H_
  23. #define _CFG_DP_H_
  24. #include "cfg_define.h"
  25. #include "wlan_init_cfg.h"
  26. #define WLAN_CFG_MAX_CLIENTS 64
  27. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  28. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  29. /* Change this to a lower value to enforce scattered idle list mode */
  30. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  31. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  32. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  33. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  34. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  35. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  36. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  37. #else
  38. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  39. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  40. #endif
  41. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  42. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  43. #ifdef IPA_OFFLOAD
  44. /* Size of TCL TX Ring */
  45. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  46. #define WLAN_CFG_TX_RING_SIZE 2048
  47. #else
  48. #define WLAN_CFG_TX_RING_SIZE 1024
  49. #endif
  50. #define WLAN_CFG_IPA_TX_RING_SIZE_MIN 1024
  51. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  52. #define WLAN_CFG_IPA_TX_RING_SIZE_MAX 8096
  53. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN 1024
  54. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  55. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX 8096
  56. #ifdef IPA_WDI3_TX_TWO_PIPES
  57. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN 1024
  58. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE 1024
  59. #define WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX 8096
  60. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN 1024
  61. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE 1024
  62. #define WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX 8096
  63. #endif
  64. #define WLAN_CFG_PER_PDEV_TX_RING 0
  65. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  66. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  67. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  68. #else
  69. #define WLAN_CFG_TX_RING_SIZE 512
  70. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  71. #define WLAN_CFG_PER_PDEV_TX_RING 1
  72. #else
  73. #define WLAN_CFG_PER_PDEV_TX_RING 0
  74. #endif
  75. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  76. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  77. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  78. #endif /* IPA_OFFLOAD */
  79. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  80. #define WLAN_CFG_PER_PDEV_RX_RING 0
  81. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  82. #define WLAN_LRO_ENABLE 0
  83. #ifdef QCA_WIFI_QCA6750
  84. #define WLAN_CFG_MAC_PER_TARGET 1
  85. #else
  86. #define WLAN_CFG_MAC_PER_TARGET 2
  87. #endif
  88. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  89. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  90. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  91. #define WLAN_CFG_NUM_TX_DESC 4096
  92. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  93. #else
  94. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  95. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  96. #define WLAN_CFG_NUM_TX_DESC 1024
  97. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  98. #endif
  99. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  100. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  101. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  102. /* Interrupt Mitigation - Timer threshold in us */
  103. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  104. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  105. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  106. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  107. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  108. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  109. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  110. #else
  111. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  112. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  113. #endif
  114. #endif /* WLAN_MAX_PDEVS */
  115. #ifdef NBUF_MEMORY_DEBUG
  116. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0xFFFF
  117. #else
  118. #define WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT 0x1FFFF
  119. #endif
  120. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD \
  121. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  122. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  123. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x200000
  124. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD \
  125. WLAN_CFG_RX_PENDING_THRESHOLD_DEFAULT
  126. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  127. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x200000
  128. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  129. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  130. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  131. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  132. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  133. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  134. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  135. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  136. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  137. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  138. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  139. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  140. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  141. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  142. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  143. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  144. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  145. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  146. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  147. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  148. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  149. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  150. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  151. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  152. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  153. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  154. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  155. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  156. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  157. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  158. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  159. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  160. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  161. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  162. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  163. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  164. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  165. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  166. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  167. /* Per vdev pools */
  168. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  169. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  170. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  171. #ifdef TX_PER_PDEV_DESC_POOL
  172. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  173. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  174. #else /* TX_PER_PDEV_DESC_POOL */
  175. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  176. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  177. #endif /* TX_PER_PDEV_DESC_POOL */
  178. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  179. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  180. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  181. #define WLAN_CFG_HTT_PKT_TYPE 2
  182. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  183. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  184. #define WLAN_CFG_MAX_PEER_ID 64
  185. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  186. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  187. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  188. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  189. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  190. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  191. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 1
  192. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX MAX_TCL_DATA_RINGS
  193. #if defined(CONFIG_BERYLLIUM)
  194. #define WLAN_CFG_NUM_REO_DEST_RING 8
  195. #else
  196. #define WLAN_CFG_NUM_REO_DEST_RING 4
  197. #endif
  198. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  199. #define WLAN_CFG_NUM_REO_DEST_RING_MAX MAX_REO_DEST_RINGS
  200. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS 2
  201. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN 1
  202. #define WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX 3
  203. #define WLAN_CFG_NSS_NUM_REO_DEST_RING 2
  204. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN 1
  205. #define WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX 3
  206. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  207. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  208. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  209. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 512
  210. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  211. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 512
  212. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  213. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  214. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  215. #if defined(QCA_WIFI_QCA6290)
  216. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  217. #else
  218. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  219. #endif
  220. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 8
  221. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 8192
  222. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  223. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  224. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  225. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  226. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  227. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  228. defined(QCA_WIFI_QCA6750) || defined(QCA_WIFI_WCN7850)
  229. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  230. #else
  231. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  232. #endif
  233. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  234. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  235. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  236. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  237. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  238. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  239. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  240. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  241. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  242. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  243. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  244. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  245. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  246. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  247. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  248. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  249. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  250. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  251. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  252. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  253. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  254. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  255. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  256. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  257. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  258. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  259. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  260. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  261. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  262. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  263. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  264. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  265. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  266. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE 4096
  267. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN 16
  268. #define WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX 8192
  269. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  270. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  271. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  272. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE 2048
  273. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN 48
  274. #define WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX 4096
  275. #define WLAN_CFG_TX_MONITOR_BUF_SIZE 2048
  276. #define WLAN_CFG_TX_MONITOR_BUF_SIZE_MIN 48
  277. #define WLAN_CFG_TX_MONITOR_BUF_SIZE_MAX 8192
  278. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  279. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  280. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  281. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  282. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  283. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  284. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  285. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  286. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  287. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  288. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  289. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  290. /**
  291. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  292. * ring. This value may need to be tuned later.
  293. */
  294. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  295. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  296. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  297. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  298. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  299. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  300. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  301. /**
  302. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  303. */
  304. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  305. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  306. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  307. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  308. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  309. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  310. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  311. /**
  312. * AP use cases need to allocate more RX Descriptors than the number of
  313. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  314. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  315. * multiplication factor of 3, to allocate three times as many RX descriptors
  316. * as RX buffers.
  317. */
  318. #else
  319. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  320. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  321. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  322. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  323. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  324. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  325. #endif
  326. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  327. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  328. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  329. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT 128
  330. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  331. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  332. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  333. #ifdef QCA_WIFI_WCN7850
  334. #define WLAN_CFG_NUM_REO_RINGS_MAP 0x7
  335. #else
  336. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  337. #endif
  338. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  339. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  340. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  341. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  342. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  343. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  344. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  345. #define WLAN_CFG_REO2PPE_RING_SIZE 1024
  346. #define WLAN_CFG_REO2PPE_RING_SIZE_MIN 64
  347. #define WLAN_CFG_REO2PPE_RING_SIZE_MAX 1024
  348. #define WLAN_CFG_PPE2TCL_RING_SIZE 1024
  349. #define WLAN_CFG_PPE2TCL_RING_SIZE_MIN 64
  350. #define WLAN_CFG_PPE2TCL_RING_SIZE_MAX 1024
  351. #define WLAN_CFG_PPE_RELEASE_RING_SIZE 1024
  352. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN 64
  353. #define WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX 1024
  354. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  355. #define WLAN_CFG_MLO_RX_RING_MAP 0xF
  356. #define WLAN_CFG_MLO_RX_RING_MAP_MIN 0x0
  357. #define WLAN_CFG_MLO_RX_RING_MAP_MAX 0xFF
  358. #endif
  359. /* DP INI Declerations */
  360. #define CFG_DP_HTT_PACKET_TYPE \
  361. CFG_INI_UINT("dp_htt_packet_type", \
  362. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  363. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  364. WLAN_CFG_HTT_PKT_TYPE, \
  365. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  366. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  367. CFG_INI_UINT("dp_int_batch_threshold_other", \
  368. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  369. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  370. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  371. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  372. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  373. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  374. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  375. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  376. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  377. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  378. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  379. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  380. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  381. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  382. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  383. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  384. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  385. CFG_INI_UINT("dp_int_timer_threshold_other", \
  386. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  387. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  388. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  389. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  390. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  391. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  392. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  393. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  394. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  395. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  396. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  397. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  398. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  399. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  400. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  401. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  402. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  403. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  404. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  405. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  406. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  407. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  408. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  409. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  410. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  411. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  412. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  413. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  414. #define CFG_DP_MAX_ALLOC_SIZE \
  415. CFG_INI_UINT("dp_max_alloc_size", \
  416. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  417. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  418. WLAN_CFG_MAX_ALLOC_SIZE, \
  419. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  420. #define CFG_DP_MAX_CLIENTS \
  421. CFG_INI_UINT("dp_max_clients", \
  422. WLAN_CFG_MAX_CLIENTS_MIN, \
  423. WLAN_CFG_MAX_CLIENTS_MAX, \
  424. WLAN_CFG_MAX_CLIENTS, \
  425. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  426. #define CFG_DP_MAX_PEER_ID \
  427. CFG_INI_UINT("dp_max_peer_id", \
  428. WLAN_CFG_MAX_PEER_ID_MIN, \
  429. WLAN_CFG_MAX_PEER_ID_MAX, \
  430. WLAN_CFG_MAX_PEER_ID, \
  431. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  432. #define CFG_DP_REO_DEST_RINGS \
  433. CFG_INI_UINT("dp_reo_dest_rings", \
  434. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  435. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  436. WLAN_CFG_NUM_REO_DEST_RING, \
  437. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  438. #define CFG_DP_TCL_DATA_RINGS \
  439. CFG_INI_UINT("dp_tcl_data_rings", \
  440. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  441. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  442. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  443. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  444. #define CFG_DP_NSS_REO_DEST_RINGS \
  445. CFG_INI_UINT("dp_nss_reo_dest_rings", \
  446. WLAN_CFG_NSS_NUM_REO_DEST_RING_MIN, \
  447. WLAN_CFG_NSS_NUM_REO_DEST_RING_MAX, \
  448. WLAN_CFG_NSS_NUM_REO_DEST_RING, \
  449. CFG_VALUE_OR_DEFAULT, "DP NSS REO Destination Rings")
  450. #define CFG_DP_NSS_TCL_DATA_RINGS \
  451. CFG_INI_UINT("dp_nss_tcl_data_rings", \
  452. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MIN, \
  453. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS_MAX, \
  454. WLAN_CFG_NSS_NUM_TCL_DATA_RINGS, \
  455. CFG_VALUE_OR_DEFAULT, "DP NSS TCL Data Rings")
  456. #define CFG_DP_TX_DESC \
  457. CFG_INI_UINT("dp_tx_desc", \
  458. WLAN_CFG_NUM_TX_DESC_MIN, \
  459. WLAN_CFG_NUM_TX_DESC_MAX, \
  460. WLAN_CFG_NUM_TX_DESC, \
  461. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  462. #define CFG_DP_TX_EXT_DESC \
  463. CFG_INI_UINT("dp_tx_ext_desc", \
  464. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  465. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  466. WLAN_CFG_NUM_TX_EXT_DESC, \
  467. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  468. #define CFG_DP_TX_EXT_DESC_POOLS \
  469. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  470. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  471. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  472. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  473. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  474. #define CFG_DP_PDEV_RX_RING \
  475. CFG_INI_UINT("dp_pdev_rx_ring", \
  476. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  477. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  478. WLAN_CFG_PER_PDEV_RX_RING, \
  479. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  480. #define CFG_DP_PDEV_TX_RING \
  481. CFG_INI_UINT("dp_pdev_tx_ring", \
  482. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  483. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  484. WLAN_CFG_PER_PDEV_TX_RING, \
  485. CFG_VALUE_OR_DEFAULT, \
  486. "DP PDEV Tx Ring")
  487. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  488. CFG_INI_UINT("dp_rx_defrag_timeout", \
  489. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  490. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  491. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  492. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  493. #define CFG_DP_TX_COMPL_RING_SIZE \
  494. CFG_INI_UINT("dp_tx_compl_ring_size", \
  495. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  496. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  497. WLAN_CFG_TX_COMP_RING_SIZE, \
  498. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  499. #define CFG_DP_TX_RING_SIZE \
  500. CFG_INI_UINT("dp_tx_ring_size", \
  501. WLAN_CFG_TX_RING_SIZE_MIN,\
  502. WLAN_CFG_TX_RING_SIZE_MAX,\
  503. WLAN_CFG_TX_RING_SIZE,\
  504. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  505. #define CFG_DP_NSS_COMP_RING_SIZE \
  506. CFG_INI_UINT("dp_nss_comp_ring_size", \
  507. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  508. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  509. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  510. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  511. #define CFG_DP_PDEV_LMAC_RING \
  512. CFG_INI_UINT("dp_pdev_lmac_ring", \
  513. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  514. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  515. WLAN_CFG_PER_PDEV_LMAC_RING, \
  516. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  517. /*
  518. * <ini>
  519. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  520. * frame dropping scheme
  521. * @Min: 0
  522. * @Max: 524288
  523. * @Default: 393216
  524. *
  525. * This ini entry is used to set a high limit threshold to start frame
  526. * dropping scheme
  527. *
  528. * Usage: External
  529. *
  530. * </ini>
  531. */
  532. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  533. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  534. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  535. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  536. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  537. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  538. /*
  539. * <ini>
  540. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  541. * frame dropping scheme
  542. * @Min: 100
  543. * @Max: 524288
  544. * @Default: 393216
  545. *
  546. * This ini entry is used to set a low limit threshold to stop frame
  547. * dropping scheme
  548. *
  549. * Usage: External
  550. *
  551. * </ini>
  552. */
  553. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  554. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  555. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  556. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  557. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  558. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  559. #define CFG_DP_BASE_HW_MAC_ID \
  560. CFG_INI_UINT("dp_base_hw_macid", \
  561. 0, 1, 1, \
  562. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  563. #define CFG_DP_RX_HASH \
  564. CFG_INI_BOOL("dp_rx_hash", true, \
  565. "DP Rx Hash")
  566. #define CFG_DP_TSO \
  567. CFG_INI_BOOL("TSOEnable", false, \
  568. "DP TSO Enabled")
  569. #define CFG_DP_LRO \
  570. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  571. "DP LRO Enable")
  572. /*
  573. * <ini>
  574. * CFG_DP_SG - Enable the SG feature standalonely
  575. * @Min: 0
  576. * @Max: 1
  577. * @Default: 1
  578. *
  579. * This ini entry is used to enable/disable SG feature standalonely.
  580. * Also does Rome support SG on TX, lithium does not.
  581. * For example the lithium does not support SG on UDP frames.
  582. * Which is able to handle SG only for TSO frames(in case TSO is enabled).
  583. *
  584. * Usage: External
  585. *
  586. * </ini>
  587. */
  588. #define CFG_DP_SG \
  589. CFG_INI_BOOL("dp_sg_support", false, \
  590. "DP SG Enable")
  591. #define WLAN_CFG_GRO_ENABLE_MIN 0
  592. #define WLAN_CFG_GRO_ENABLE_MAX 3
  593. #define WLAN_CFG_GRO_ENABLE_DEFAULT 0
  594. #define DP_GRO_ENABLE_BIT_SET BIT(0)
  595. #define DP_FORCE_USE_GRO_BIT_SET BIT(1)
  596. /*
  597. * <ini>
  598. * CFG_DP_GRO - Enable the GRO feature standalonely
  599. * @Min: 0
  600. * @Max: 3
  601. * @Default: 0
  602. *
  603. * This ini entry is used to enable/disable GRO feature standalonely.
  604. * Value 0: Disable GRO feature
  605. * Value 1: Enable Dynamic GRO feature, TC rule can control GRO
  606. * behavior of STA mode
  607. * Value 3: Enable GRO feature forcibly
  608. *
  609. * Usage: External
  610. *
  611. * </ini>
  612. */
  613. #define CFG_DP_GRO \
  614. CFG_INI_UINT("GROEnable", \
  615. WLAN_CFG_GRO_ENABLE_MIN, \
  616. WLAN_CFG_GRO_ENABLE_MAX, \
  617. WLAN_CFG_GRO_ENABLE_DEFAULT, \
  618. CFG_VALUE_OR_DEFAULT, "DP GRO Enable")
  619. #define CFG_DP_OL_TX_CSUM \
  620. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  621. "DP tx csum Enable")
  622. #define CFG_DP_OL_RX_CSUM \
  623. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  624. "DP rx csum Enable")
  625. #define CFG_DP_RAWMODE \
  626. CFG_INI_BOOL("dp_rawmode_support", false, \
  627. "DP rawmode Enable")
  628. #define CFG_DP_PEER_FLOW_CTRL \
  629. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  630. "DP peer flow ctrl Enable")
  631. #define CFG_DP_NAPI \
  632. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  633. "DP Napi Enabled")
  634. /*
  635. * <ini>
  636. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  637. * @Min: 0
  638. * @Max: 1
  639. * @Default: 1
  640. *
  641. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  642. * This includes P2P device mode, P2P client mode and P2P GO mode.
  643. * The feature is enabled by default. To disable TX checksum for P2P, add the
  644. * following entry in ini file:
  645. * gEnableP2pIpTcpUdpChecksumOffload=0
  646. *
  647. * Usage: External
  648. *
  649. * </ini>
  650. */
  651. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  652. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  653. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  654. /*
  655. * <ini>
  656. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  657. * @Min: 0
  658. * @Max: 1
  659. * @Default: 1
  660. *
  661. * Usage: External
  662. *
  663. * </ini>
  664. */
  665. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  666. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  667. "DP TCP UDP Checksum Offload for NAN mode")
  668. /*
  669. * <ini>
  670. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  671. * @Min: 0
  672. * @Max: 1
  673. * @Default: 1
  674. *
  675. * Usage: External
  676. *
  677. * </ini>
  678. */
  679. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  680. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  681. "DP TCP UDP Checksum Offload")
  682. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  683. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  684. "DP Defrag Timeout Check")
  685. #define CFG_DP_WBM_RELEASE_RING \
  686. CFG_INI_UINT("dp_wbm_release_ring", \
  687. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  688. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  689. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  690. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  691. #define CFG_DP_TCL_CMD_CREDIT_RING \
  692. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  693. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  694. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  695. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  696. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  697. #define CFG_DP_TCL_STATUS_RING \
  698. CFG_INI_UINT("dp_tcl_status_ring",\
  699. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  700. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  701. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  702. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  703. #define CFG_DP_REO_REINJECT_RING \
  704. CFG_INI_UINT("dp_reo_reinject_ring", \
  705. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  706. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  707. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  708. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  709. #define CFG_DP_RX_RELEASE_RING \
  710. CFG_INI_UINT("dp_rx_release_ring", \
  711. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  712. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  713. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  714. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  715. #define CFG_DP_RX_DESTINATION_RING \
  716. CFG_INI_UINT("dp_reo_dst_ring", \
  717. WLAN_CFG_REO_DST_RING_SIZE_MIN, \
  718. WLAN_CFG_REO_DST_RING_SIZE_MAX, \
  719. WLAN_CFG_REO_DST_RING_SIZE, \
  720. CFG_VALUE_OR_DEFAULT, "DP REO destination ring")
  721. #define CFG_DP_REO_EXCEPTION_RING \
  722. CFG_INI_UINT("dp_reo_exception_ring", \
  723. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  724. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  725. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  726. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  727. #define CFG_DP_REO_CMD_RING \
  728. CFG_INI_UINT("dp_reo_cmd_ring", \
  729. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  730. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  731. WLAN_CFG_REO_CMD_RING_SIZE, \
  732. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  733. #define CFG_DP_REO_STATUS_RING \
  734. CFG_INI_UINT("dp_reo_status_ring", \
  735. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  736. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  737. WLAN_CFG_REO_STATUS_RING_SIZE, \
  738. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  739. #define CFG_DP_RXDMA_BUF_RING \
  740. CFG_INI_UINT("dp_rxdma_buf_ring", \
  741. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  742. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  743. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  744. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  745. #define CFG_DP_RXDMA_REFILL_RING \
  746. CFG_INI_UINT("dp_rxdma_refill_ring", \
  747. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  748. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  749. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  750. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  751. #define CFG_DP_TX_DESC_LIMIT_0 \
  752. CFG_INI_UINT("dp_tx_desc_limit_0", \
  753. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  754. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  755. WLAN_CFG_TX_DESC_LIMIT_0, \
  756. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  757. #define CFG_DP_TX_DESC_LIMIT_1 \
  758. CFG_INI_UINT("dp_tx_desc_limit_1", \
  759. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  760. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  761. WLAN_CFG_TX_DESC_LIMIT_1, \
  762. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  763. #define CFG_DP_TX_DESC_LIMIT_2 \
  764. CFG_INI_UINT("dp_tx_desc_limit_2", \
  765. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  766. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  767. WLAN_CFG_TX_DESC_LIMIT_2, \
  768. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  769. #define CFG_DP_TX_DEVICE_LIMIT \
  770. CFG_INI_UINT("dp_tx_device_limit", \
  771. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  772. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  773. WLAN_CFG_TX_DEVICE_LIMIT, \
  774. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  775. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  776. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  777. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  778. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  779. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  780. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  781. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  782. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  783. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  784. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  785. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  786. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  787. #define CFG_DP_TX_MONITOR_BUF_RING \
  788. CFG_INI_UINT("dp_tx_monitor_buf_ring", \
  789. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MIN, \
  790. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE_MAX, \
  791. WLAN_CFG_TX_MONITOR_BUF_RING_SIZE, \
  792. CFG_VALUE_OR_DEFAULT, "DP TX monitor buffer ring")
  793. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  794. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  795. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  796. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  797. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  798. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  799. #define CFG_DP_TX_MONITOR_DST_RING \
  800. CFG_INI_UINT("dp_tx_monitor_dst_ring", \
  801. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MIN, \
  802. WLAN_CFG_TX_MONITOR_DST_RING_SIZE_MAX, \
  803. WLAN_CFG_TX_MONITOR_DST_RING_SIZE, \
  804. CFG_VALUE_OR_DEFAULT, "DP TX monitor destination ring")
  805. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  806. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  807. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  808. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  809. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  810. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  811. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  812. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  813. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  814. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  815. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  816. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  817. #define CFG_DP_RXDMA_ERR_DST_RING \
  818. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  819. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  820. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  821. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  822. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  823. #define CFG_DP_PER_PKT_LOGGING \
  824. CFG_INI_UINT("enable_verbose_debug", \
  825. 0, 0xffff, 0, \
  826. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  827. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  828. CFG_INI_UINT("TxFlowStartQueueOffset", \
  829. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  830. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  831. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  832. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  833. 0, 50, 15, \
  834. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  835. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  836. CFG_INI_UINT("IpaUcTxBufSize", \
  837. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  838. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  839. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  840. CFG_INI_UINT("IpaUcTxPartitionBase", \
  841. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  842. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  843. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  844. CFG_INI_UINT("IpaUcRxIndRingCount", \
  845. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  846. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  847. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  848. CFG_INI_BOOL("gDisableIntraBssFwd", \
  849. false, "Disable intrs BSS Rx packets")
  850. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  851. CFG_INI_BOOL("gEnableDataStallDetection", \
  852. true, "Enable/Disable Data stall detection")
  853. #define CFG_DP_RX_SW_DESC_WEIGHT \
  854. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  855. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  856. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  857. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  858. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  859. #define CFG_DP_RX_SW_DESC_NUM \
  860. CFG_INI_UINT("dp_rx_sw_desc_num", \
  861. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  862. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  863. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  864. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  865. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  866. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  867. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  868. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  869. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_DEFAULT, \
  870. CFG_VALUE_OR_DEFAULT, \
  871. "DP Rx Flow Search Table Size in number of entries")
  872. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  873. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  874. "Enable/Disable DP Rx Flow Tag")
  875. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  876. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  877. "DP Rx Flow Search Table Is Per PDev")
  878. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  879. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  880. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  881. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  882. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  883. "Enable/Disable tx Per Pkt vdev id check")
  884. /*
  885. * <ini>
  886. * dp_rx_fisa_enable - Control Rx datapath FISA
  887. * @Min: 0
  888. * @Max: 1
  889. * @Default: 1
  890. *
  891. * This ini is used to enable DP Rx FISA feature
  892. *
  893. * Related: dp_rx_flow_search_table_size
  894. *
  895. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  896. *
  897. * Usage: Internal
  898. *
  899. * </ini>
  900. */
  901. #define CFG_DP_RX_FISA_ENABLE \
  902. CFG_INI_BOOL("dp_rx_fisa_enable", true, \
  903. "Enable/Disable DP Rx FISA")
  904. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  905. CFG_INI_UINT("mon_drop_thresh", \
  906. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  907. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  908. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  909. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  910. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  911. CFG_INI_UINT("PktlogBufSize", \
  912. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  913. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  914. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  915. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  916. #define CFG_DP_FULL_MON_MODE \
  917. CFG_INI_BOOL("full_mon_mode", \
  918. false, "Full Monitor mode support")
  919. #define CFG_DP_REO_RINGS_MAP \
  920. CFG_INI_UINT("dp_reo_rings_map", \
  921. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  922. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  923. WLAN_CFG_NUM_REO_RINGS_MAP, \
  924. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  925. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  926. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  927. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  928. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  929. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  930. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  931. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  932. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  933. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  934. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  935. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  936. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  937. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  938. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  939. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  940. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  941. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  942. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  943. #define CFG_DP_PEER_EXT_STATS \
  944. CFG_INI_BOOL("peer_ext_stats", \
  945. false, "Peer extended stats")
  946. /*
  947. * <ini>
  948. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  949. * @Min: 0
  950. * @Max: 1
  951. * @Default: Default value indicating if checksum should be disabled for
  952. * legacy WLAN modes
  953. *
  954. * This ini is used to disable HW checksum offload capability for legacy
  955. * connections
  956. *
  957. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  958. *
  959. * Usage: Internal
  960. *
  961. * </ini>
  962. */
  963. #ifndef DP_LEGACY_MODE_CSM_DEFAULT_DISABLE
  964. #define DP_LEGACY_MODE_CSM_DEFAULT_DISABLE 1
  965. #endif
  966. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  967. CFG_INI_BOOL("legacy_mode_csum_disable", \
  968. DP_LEGACY_MODE_CSM_DEFAULT_DISABLE, \
  969. "Enable/Disable legacy mode checksum")
  970. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  971. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  972. "Enable/Disable DP RX emergency buffer pool support")
  973. #define CFG_DP_RX_REFILL_BUFF_POOL_ENABLE \
  974. CFG_INI_BOOL("dp_rx_refill_buff_pool", false, \
  975. "Enable/Disable DP RX refill buffer pool support")
  976. #define CFG_DP_POLL_MODE_ENABLE \
  977. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  978. "Enable/Disable Polling mode for data path")
  979. #define CFG_DP_RX_FST_IN_CMEM \
  980. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  981. "Enable/Disable flow search table in CMEM")
  982. /*
  983. * <ini>
  984. * gEnableSWLM - Control DP Software latency manager
  985. * @Min: 0
  986. * @Max: 1
  987. * @Default: 0
  988. *
  989. * This ini is used to enable DP Software latency Manager
  990. *
  991. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  992. *
  993. * Usage: Internal
  994. *
  995. * </ini>
  996. */
  997. #define CFG_DP_SWLM_ENABLE \
  998. CFG_INI_BOOL("gEnableSWLM", false, \
  999. "Enable/Disable DP SWLM")
  1000. /*
  1001. * <ini>
  1002. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  1003. * @Min: 0
  1004. * @Max: 1
  1005. * @Default: 0
  1006. *
  1007. * This ini is used to control DP Software to perform RX pending check
  1008. * before entering WoW mode
  1009. *
  1010. * Usage: Internal
  1011. *
  1012. * </ini>
  1013. */
  1014. #define CFG_DP_WOW_CHECK_RX_PENDING \
  1015. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  1016. false, \
  1017. "enable rx frame pending check in WoW mode")
  1018. #define CFG_DP_DELAY_MON_REPLENISH \
  1019. CFG_INI_BOOL("delay_mon_replenish", \
  1020. true, "Delay Monitor Replenish")
  1021. #ifdef QCA_VDEV_STATS_HW_OFFLOAD_SUPPORT
  1022. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN 500
  1023. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX 2000
  1024. #define WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER 500
  1025. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG \
  1026. CFG_INI_BOOL("vdev_stats_hw_offload_config", \
  1027. false, "Offload vdev stats to HW")
  1028. #define CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER \
  1029. CFG_INI_UINT("vdev_stats_hw_offload_timer", \
  1030. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MIN, \
  1031. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER_MAX, \
  1032. WLAN_CFG_INT_VDEV_STATS_HW_OFFLOAD_TIMER, \
  1033. CFG_VALUE_OR_DEFAULT, \
  1034. "vdev stats hw offload timer duration")
  1035. #define CFG_DP_VDEV_STATS_HW_OFFLOAD \
  1036. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_CONFIG) \
  1037. CFG(CFG_DP_VDEV_STATS_HW_OFFLOAD_TIMER)
  1038. #else
  1039. #define CFG_DP_VDEV_STATS_HW_OFFLOAD
  1040. #endif
  1041. /*
  1042. * <ini>
  1043. * ghw_cc_enable - enable HW cookie conversion by register
  1044. * @Min: 0
  1045. * @Max: 1
  1046. * @Default: 1
  1047. *
  1048. * This ini is used to control HW based 20 bits cookie to 64 bits
  1049. * Desc virtual address conversion
  1050. *
  1051. * Usage: Internal
  1052. *
  1053. * </ini>
  1054. */
  1055. #define CFG_DP_HW_CC_ENABLE \
  1056. CFG_INI_BOOL("ghw_cc_enable", \
  1057. true, "Enable/Disable HW cookie conversion")
  1058. #ifdef IPA_OFFLOAD
  1059. /*
  1060. * <ini>
  1061. * dp_ipa_tx_ring_size - Set tcl ring size for IPA
  1062. * @Min: 1024
  1063. * @Max: 8096
  1064. * @Default: 1024
  1065. *
  1066. * This ini sets the tcl ring size for IPA
  1067. *
  1068. * Related: N/A
  1069. *
  1070. * Supported Feature: IPA
  1071. *
  1072. * Usage: Internal
  1073. *
  1074. * </ini>
  1075. */
  1076. #define CFG_DP_IPA_TX_RING_SIZE \
  1077. CFG_INI_UINT("dp_ipa_tx_ring_size", \
  1078. WLAN_CFG_IPA_TX_RING_SIZE_MIN, \
  1079. WLAN_CFG_IPA_TX_RING_SIZE_MAX, \
  1080. WLAN_CFG_IPA_TX_RING_SIZE, \
  1081. CFG_VALUE_OR_DEFAULT, "IPA TCL ring size")
  1082. /*
  1083. * <ini>
  1084. * dp_ipa_tx_comp_ring_size - Set tx comp ring size for IPA
  1085. * @Min: 1024
  1086. * @Max: 8096
  1087. * @Default: 1024
  1088. *
  1089. * This ini sets the tx comp ring size for IPA
  1090. *
  1091. * Related: N/A
  1092. *
  1093. * Supported Feature: IPA
  1094. *
  1095. * Usage: Internal
  1096. *
  1097. * </ini>
  1098. */
  1099. #define CFG_DP_IPA_TX_COMP_RING_SIZE \
  1100. CFG_INI_UINT("dp_ipa_tx_comp_ring_size", \
  1101. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MIN, \
  1102. WLAN_CFG_IPA_TX_COMP_RING_SIZE_MAX, \
  1103. WLAN_CFG_IPA_TX_COMP_RING_SIZE, \
  1104. CFG_VALUE_OR_DEFAULT, "IPA tx comp ring size")
  1105. #ifdef IPA_WDI3_TX_TWO_PIPES
  1106. /*
  1107. * <ini>
  1108. * dp_ipa_tx_alt_ring_size - Set alt tcl ring size for IPA
  1109. * @Min: 1024
  1110. * @Max: 8096
  1111. * @Default: 1024
  1112. *
  1113. * This ini sets the alt tcl ring size for IPA
  1114. *
  1115. * Related: N/A
  1116. *
  1117. * Supported Feature: IPA
  1118. *
  1119. * Usage: Internal
  1120. *
  1121. * </ini>
  1122. */
  1123. #define CFG_DP_IPA_TX_ALT_RING_SIZE \
  1124. CFG_INI_UINT("dp_ipa_tx_alt_ring_size", \
  1125. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MIN, \
  1126. WLAN_CFG_IPA_TX_ALT_RING_SIZE_MAX, \
  1127. WLAN_CFG_IPA_TX_ALT_RING_SIZE, \
  1128. CFG_VALUE_OR_DEFAULT, \
  1129. "DP IPA TX Alternative Ring Size")
  1130. /*
  1131. * <ini>
  1132. * dp_ipa_tx_alt_comp_ring_size - Set tx alt comp ring size for IPA
  1133. * @Min: 1024
  1134. * @Max: 8096
  1135. * @Default: 1024
  1136. *
  1137. * This ini sets the tx alt comp ring size for IPA
  1138. *
  1139. * Related: N/A
  1140. *
  1141. * Supported Feature: IPA
  1142. *
  1143. * Usage: Internal
  1144. *
  1145. * </ini>
  1146. */
  1147. #define CFG_DP_IPA_TX_ALT_COMP_RING_SIZE \
  1148. CFG_INI_UINT("dp_ipa_tx_alt_comp_ring_size", \
  1149. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MIN, \
  1150. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE_MAX, \
  1151. WLAN_CFG_IPA_TX_ALT_COMP_RING_SIZE, \
  1152. CFG_VALUE_OR_DEFAULT, \
  1153. "DP IPA TX Alternative Completion Ring Size")
  1154. #define CFG_DP_IPA_TX_ALT_RING_CFG \
  1155. CFG(CFG_DP_IPA_TX_ALT_RING_SIZE) \
  1156. CFG(CFG_DP_IPA_TX_ALT_COMP_RING_SIZE)
  1157. #else
  1158. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1159. #endif
  1160. #define CFG_DP_IPA_TX_RING_CFG \
  1161. CFG(CFG_DP_IPA_TX_RING_SIZE) \
  1162. CFG(CFG_DP_IPA_TX_COMP_RING_SIZE)
  1163. #else
  1164. #define CFG_DP_IPA_TX_RING_CFG
  1165. #define CFG_DP_IPA_TX_ALT_RING_CFG
  1166. #endif
  1167. #ifdef WLAN_SUPPORT_PPEDS
  1168. #define CFG_DP_PPE_ENABLE \
  1169. CFG_INI_BOOL("ppe_enable", false, \
  1170. "DP ppe enable flag")
  1171. #define CFG_DP_REO2PPE_RING \
  1172. CFG_INI_UINT("dp_reo2ppe_ring", \
  1173. WLAN_CFG_REO2PPE_RING_SIZE_MIN, \
  1174. WLAN_CFG_REO2PPE_RING_SIZE_MAX, \
  1175. WLAN_CFG_REO2PPE_RING_SIZE, \
  1176. CFG_VALUE_OR_DEFAULT, "DP REO2PPE ring")
  1177. #define CFG_DP_PPE2TCL_RING \
  1178. CFG_INI_UINT("dp_ppe2tcl_ring", \
  1179. WLAN_CFG_PPE2TCL_RING_SIZE_MIN, \
  1180. WLAN_CFG_PPE2TCL_RING_SIZE_MAX, \
  1181. WLAN_CFG_PPE2TCL_RING_SIZE, \
  1182. CFG_VALUE_OR_DEFAULT, "DP PPE2TCL rings")
  1183. #define CFG_DP_PPE_RELEASE_RING \
  1184. CFG_INI_UINT("dp_ppe_release_ring", \
  1185. WLAN_CFG_PPE_RELEASE_RING_SIZE_MIN, \
  1186. WLAN_CFG_PPE_RELEASE_RING_SIZE_MAX, \
  1187. WLAN_CFG_PPE_RELEASE_RING_SIZE, \
  1188. CFG_VALUE_OR_DEFAULT, "DP PPE Release Ring")
  1189. #define CFG_DP_PPE_CONFIG \
  1190. CFG(CFG_DP_PPE_ENABLE) \
  1191. CFG(CFG_DP_REO2PPE_RING) \
  1192. CFG(CFG_DP_PPE2TCL_RING) \
  1193. CFG(CFG_DP_PPE_RELEASE_RING)
  1194. #else
  1195. #define CFG_DP_PPE_CONFIG
  1196. #endif
  1197. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  1198. /*
  1199. * <ini>
  1200. * dp_chip0_rx_ring_map - Set Rx ring map for CHIP 0
  1201. * @Min: 0x0
  1202. * @Max: 0xFF
  1203. * @Default: 0xF
  1204. *
  1205. * This ini sets Rx ring map for CHIP 0
  1206. *
  1207. * Usage: Internal
  1208. *
  1209. * </ini>
  1210. */
  1211. #define CFG_DP_MLO_CHIP0_RX_RING_MAP \
  1212. CFG_INI_UINT("dp_chip0_rx_ring_map", \
  1213. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1214. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1215. WLAN_CFG_MLO_RX_RING_MAP, \
  1216. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip0")
  1217. /*
  1218. * <ini>
  1219. * dp_chip1_rx_ring_map - Set Rx ring map for CHIP 1
  1220. * @Min: 0x0
  1221. * @Max: 0xFF
  1222. * @Default: 0xF
  1223. *
  1224. * This ini sets Rx ring map for CHIP 1
  1225. *
  1226. * Usage: Internal
  1227. *
  1228. * </ini>
  1229. */
  1230. #define CFG_DP_MLO_CHIP1_RX_RING_MAP \
  1231. CFG_INI_UINT("dp_chip1_rx_ring_map", \
  1232. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1233. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1234. WLAN_CFG_MLO_RX_RING_MAP, \
  1235. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip1")
  1236. /*
  1237. * <ini>
  1238. * dp_chip2_rx_ring_map - Set Rx ring map for CHIP 2
  1239. * @Min: 0x0
  1240. * @Max: 0xFF
  1241. * @Default: 0xF
  1242. *
  1243. * This ini sets Rx ring map for CHIP 2
  1244. *
  1245. * Usage: Internal
  1246. *
  1247. * </ini>
  1248. */
  1249. #define CFG_DP_MLO_CHIP2_RX_RING_MAP \
  1250. CFG_INI_UINT("dp_chip2_rx_ring_map", \
  1251. WLAN_CFG_MLO_RX_RING_MAP_MIN, \
  1252. WLAN_CFG_MLO_RX_RING_MAP_MAX, \
  1253. WLAN_CFG_MLO_RX_RING_MAP, \
  1254. CFG_VALUE_OR_DEFAULT, "DP Rx ring map chip2")
  1255. #define CFG_DP_MLO_CONFIG \
  1256. CFG(CFG_DP_MLO_CHIP0_RX_RING_MAP) \
  1257. CFG(CFG_DP_MLO_CHIP1_RX_RING_MAP) \
  1258. CFG(CFG_DP_MLO_CHIP2_RX_RING_MAP)
  1259. #else
  1260. #define CFG_DP_MLO_CONFIG
  1261. #endif
  1262. #define CFG_DP \
  1263. CFG(CFG_DP_HTT_PACKET_TYPE) \
  1264. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  1265. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  1266. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  1267. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  1268. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  1269. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  1270. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  1271. CFG(CFG_DP_MAX_CLIENTS) \
  1272. CFG(CFG_DP_MAX_PEER_ID) \
  1273. CFG(CFG_DP_REO_DEST_RINGS) \
  1274. CFG(CFG_DP_TCL_DATA_RINGS) \
  1275. CFG(CFG_DP_NSS_REO_DEST_RINGS) \
  1276. CFG(CFG_DP_NSS_TCL_DATA_RINGS) \
  1277. CFG(CFG_DP_TX_DESC) \
  1278. CFG(CFG_DP_TX_EXT_DESC) \
  1279. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  1280. CFG(CFG_DP_PDEV_RX_RING) \
  1281. CFG(CFG_DP_PDEV_TX_RING) \
  1282. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  1283. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  1284. CFG(CFG_DP_TX_RING_SIZE) \
  1285. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  1286. CFG(CFG_DP_PDEV_LMAC_RING) \
  1287. CFG(CFG_DP_BASE_HW_MAC_ID) \
  1288. CFG(CFG_DP_RX_HASH) \
  1289. CFG(CFG_DP_TSO) \
  1290. CFG(CFG_DP_LRO) \
  1291. CFG(CFG_DP_SG) \
  1292. CFG(CFG_DP_GRO) \
  1293. CFG(CFG_DP_OL_TX_CSUM) \
  1294. CFG(CFG_DP_OL_RX_CSUM) \
  1295. CFG(CFG_DP_RAWMODE) \
  1296. CFG(CFG_DP_PEER_FLOW_CTRL) \
  1297. CFG(CFG_DP_NAPI) \
  1298. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  1299. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  1300. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  1301. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  1302. CFG(CFG_DP_WBM_RELEASE_RING) \
  1303. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  1304. CFG(CFG_DP_TCL_STATUS_RING) \
  1305. CFG(CFG_DP_REO_REINJECT_RING) \
  1306. CFG(CFG_DP_RX_RELEASE_RING) \
  1307. CFG(CFG_DP_REO_EXCEPTION_RING) \
  1308. CFG(CFG_DP_RX_DESTINATION_RING) \
  1309. CFG(CFG_DP_REO_CMD_RING) \
  1310. CFG(CFG_DP_REO_STATUS_RING) \
  1311. CFG(CFG_DP_RXDMA_BUF_RING) \
  1312. CFG(CFG_DP_RXDMA_REFILL_RING) \
  1313. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  1314. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  1315. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  1316. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  1317. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  1318. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  1319. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  1320. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  1321. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  1322. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  1323. CFG(CFG_DP_PER_PKT_LOGGING) \
  1324. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  1325. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  1326. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  1327. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  1328. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  1329. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  1330. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  1331. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  1332. CFG(CFG_DP_RX_SW_DESC_NUM) \
  1333. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  1334. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  1335. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  1336. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  1337. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  1338. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  1339. CFG(CFG_DP_RX_FISA_ENABLE) \
  1340. CFG(CFG_DP_FULL_MON_MODE) \
  1341. CFG(CFG_DP_REO_RINGS_MAP) \
  1342. CFG(CFG_DP_PEER_EXT_STATS) \
  1343. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  1344. CFG(CFG_DP_RX_REFILL_BUFF_POOL_ENABLE) \
  1345. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  1346. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  1347. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  1348. CFG(CFG_DP_POLL_MODE_ENABLE) \
  1349. CFG(CFG_DP_SWLM_ENABLE) \
  1350. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  1351. CFG(CFG_DP_RX_FST_IN_CMEM) \
  1352. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  1353. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  1354. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  1355. CFG(CFG_DP_WOW_CHECK_RX_PENDING) \
  1356. CFG(CFG_DP_HW_CC_ENABLE) \
  1357. CFG(CFG_DP_DELAY_MON_REPLENISH) \
  1358. CFG(CFG_DP_TX_MONITOR_BUF_RING) \
  1359. CFG(CFG_DP_TX_MONITOR_DST_RING) \
  1360. CFG_DP_IPA_TX_RING_CFG \
  1361. CFG_DP_PPE_CONFIG \
  1362. CFG_DP_IPA_TX_ALT_RING_CFG \
  1363. CFG_DP_MLO_CONFIG \
  1364. CFG_DP_VDEV_STATS_HW_OFFLOAD
  1365. #endif /* _CFG_DP_H_ */