sde_hw_dspp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/msm_drm_pp.h>
  7. #include "sde_hw_mdss.h"
  8. #include "sde_hwio.h"
  9. #include "sde_hw_catalog.h"
  10. #include "sde_hw_dspp.h"
  11. #include "sde_hw_color_processing.h"
  12. #include "sde_dbg.h"
  13. #include "sde_ad4.h"
  14. #include "sde_hw_rc.h"
  15. #include "sde_kms.h"
  16. #define DSPP_VALID_START_OFF 0x800
  17. static struct sde_dspp_cfg *_dspp_offset(enum sde_dspp dspp,
  18. struct sde_mdss_cfg *m,
  19. void __iomem *addr,
  20. struct sde_hw_blk_reg_map *b)
  21. {
  22. int i;
  23. if (!m || !addr || !b)
  24. return ERR_PTR(-EINVAL);
  25. for (i = 0; i < m->dspp_count; i++) {
  26. if (dspp == m->dspp[i].id) {
  27. b->base_off = addr;
  28. b->blk_off = m->dspp[i].base;
  29. b->length = m->dspp[i].len;
  30. b->hw_rev = m->hw_rev;
  31. b->log_mask = SDE_DBG_MASK_DSPP;
  32. return &m->dspp[i];
  33. }
  34. }
  35. return ERR_PTR(-EINVAL);
  36. }
  37. static void dspp_igc(struct sde_hw_dspp *c)
  38. {
  39. int ret = 0;
  40. if (c->cap->sblk->igc.version == SDE_COLOR_PROCESS_VER(0x3, 0x1)) {
  41. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  42. if (!ret)
  43. c->ops.setup_igc = reg_dmav1_setup_dspp_igcv31;
  44. else
  45. c->ops.setup_igc = sde_setup_dspp_igcv3;
  46. } else if (c->cap->sblk->igc.version ==
  47. SDE_COLOR_PROCESS_VER(0x4, 0x0)) {
  48. c->ops.setup_igc = NULL;
  49. ret = reg_dmav2_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  50. if (!ret)
  51. c->ops.setup_igc = reg_dmav2_setup_dspp_igcv4;
  52. }
  53. }
  54. static void dspp_pcc(struct sde_hw_dspp *c)
  55. {
  56. int ret = 0;
  57. if (c->cap->sblk->pcc.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7)))
  58. c->ops.setup_pcc = sde_setup_dspp_pcc_v1_7;
  59. else if (c->cap->sblk->pcc.version ==
  60. (SDE_COLOR_PROCESS_VER(0x4, 0x0))) {
  61. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_PCC, c->idx);
  62. if (!ret)
  63. c->ops.setup_pcc = reg_dmav1_setup_dspp_pccv4;
  64. else
  65. c->ops.setup_pcc = sde_setup_dspp_pccv4;
  66. } else if (c->cap->sblk->pcc.version ==
  67. (SDE_COLOR_PROCESS_VER(0x5, 0x0))) {
  68. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_PCC, c->idx);
  69. if (!ret)
  70. c->ops.setup_pcc = reg_dmav1_setup_dspp_pccv5;
  71. else
  72. c->ops.setup_pcc = NULL;
  73. }
  74. }
  75. static void dspp_gc(struct sde_hw_dspp *c)
  76. {
  77. int ret = 0;
  78. if (c->cap->sblk->gc.version == SDE_COLOR_PROCESS_VER(0x1, 8)) {
  79. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GC, c->idx);
  80. if (!ret)
  81. c->ops.setup_gc = reg_dmav1_setup_dspp_gcv18;
  82. /**
  83. * programming for v18 through ahb is same as v17,
  84. * hence assign v17 function
  85. */
  86. else
  87. c->ops.setup_gc = sde_setup_dspp_gc_v1_7;
  88. }
  89. }
  90. static void dspp_hsic(struct sde_hw_dspp *c)
  91. {
  92. int ret = 0;
  93. if (c->cap->sblk->hsic.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  94. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_HSIC, c->idx);
  95. if (!ret)
  96. c->ops.setup_pa_hsic = reg_dmav1_setup_dspp_pa_hsicv17;
  97. else
  98. c->ops.setup_pa_hsic = sde_setup_dspp_pa_hsic_v17;
  99. }
  100. }
  101. static void dspp_memcolor(struct sde_hw_dspp *c)
  102. {
  103. int ret = 0;
  104. if (c->cap->sblk->memcolor.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  105. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_MEMCOLOR, c->idx);
  106. if (!ret) {
  107. c->ops.setup_pa_memcol_skin =
  108. reg_dmav1_setup_dspp_memcol_skinv17;
  109. c->ops.setup_pa_memcol_sky =
  110. reg_dmav1_setup_dspp_memcol_skyv17;
  111. c->ops.setup_pa_memcol_foliage =
  112. reg_dmav1_setup_dspp_memcol_folv17;
  113. c->ops.setup_pa_memcol_prot =
  114. reg_dmav1_setup_dspp_memcol_protv17;
  115. } else {
  116. c->ops.setup_pa_memcol_skin =
  117. sde_setup_dspp_memcol_skin_v17;
  118. c->ops.setup_pa_memcol_sky =
  119. sde_setup_dspp_memcol_sky_v17;
  120. c->ops.setup_pa_memcol_foliage =
  121. sde_setup_dspp_memcol_foliage_v17;
  122. c->ops.setup_pa_memcol_prot =
  123. sde_setup_dspp_memcol_prot_v17;
  124. }
  125. }
  126. }
  127. static void dspp_sixzone(struct sde_hw_dspp *c)
  128. {
  129. int ret = 0;
  130. if (c->cap->sblk->sixzone.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  131. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_SIXZONE, c->idx);
  132. if (!ret)
  133. c->ops.setup_sixzone = reg_dmav1_setup_dspp_sixzonev17;
  134. else
  135. c->ops.setup_sixzone = sde_setup_dspp_sixzone_v17;
  136. }
  137. }
  138. static void dspp_gamut(struct sde_hw_dspp *c)
  139. {
  140. int ret = 0;
  141. if (c->cap->sblk->gamut.version == SDE_COLOR_PROCESS_VER(0x4, 0)) {
  142. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  143. if (!ret)
  144. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv4;
  145. else
  146. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv4;
  147. } else if (c->cap->sblk->gamut.version ==
  148. SDE_COLOR_PROCESS_VER(0x4, 1)) {
  149. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  150. if (!ret)
  151. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv41;
  152. else
  153. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv41;
  154. } else if (c->cap->sblk->gamut.version ==
  155. SDE_COLOR_PROCESS_VER(0x4, 2)) {
  156. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  157. c->ops.setup_gamut = NULL;
  158. if (!ret)
  159. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv42;
  160. } else if (c->cap->sblk->gamut.version ==
  161. SDE_COLOR_PROCESS_VER(0x4, 3)) {
  162. c->ops.setup_gamut = NULL;
  163. ret = reg_dmav2_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  164. if (!ret)
  165. c->ops.setup_gamut = reg_dmav2_setup_dspp_3d_gamutv43;
  166. }
  167. }
  168. static void dspp_dither(struct sde_hw_dspp *c)
  169. {
  170. if (c->cap->sblk->dither.version == SDE_COLOR_PROCESS_VER(0x1, 0x7))
  171. c->ops.setup_pa_dither = sde_setup_dspp_dither_v1_7;
  172. }
  173. static void dspp_hist(struct sde_hw_dspp *c)
  174. {
  175. if (c->cap->sblk->hist.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  176. c->ops.setup_histogram = sde_setup_dspp_hist_v1_7;
  177. c->ops.read_histogram = sde_read_dspp_hist_v1_7;
  178. c->ops.lock_histogram = sde_lock_dspp_hist_v1_7;
  179. }
  180. }
  181. static void dspp_vlut(struct sde_hw_dspp *c)
  182. {
  183. int ret = 0;
  184. if (c->cap->sblk->vlut.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  185. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_7;
  186. } else if (c->cap->sblk->vlut.version ==
  187. (SDE_COLOR_PROCESS_VER(0x1, 0x8))) {
  188. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_VLUT, c->idx);
  189. if (!ret)
  190. c->ops.setup_vlut = reg_dmav1_setup_dspp_vlutv18;
  191. else
  192. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_8;
  193. }
  194. }
  195. static void dspp_ad(struct sde_hw_dspp *c)
  196. {
  197. if (c->cap->sblk->ad.version == SDE_COLOR_PROCESS_VER(4, 0)) {
  198. c->ops.setup_ad = sde_setup_dspp_ad4;
  199. c->ops.ad_read_intr_resp = sde_read_intr_resp_ad4;
  200. c->ops.validate_ad = sde_validate_dspp_ad4;
  201. }
  202. }
  203. static void dspp_ltm(struct sde_hw_dspp *c)
  204. {
  205. int ret = 0;
  206. if (c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x0) ||
  207. c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x1) ||
  208. c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x2)) {
  209. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_INIT, c->idx);
  210. if (!ret)
  211. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_ROI, c->idx);
  212. if (!ret)
  213. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_VLUT, c->idx);
  214. if (!ret) {
  215. if (c->cap->sblk->ltm.version ==
  216. SDE_COLOR_PROCESS_VER(0x1, 0x2)) {
  217. c->ops.setup_ltm_vlut =
  218. reg_dmav1_setup_ltm_vlutv1_2;
  219. c->ops.setup_ltm_hist_ctrl =
  220. sde_setup_dspp_ltm_hist_ctrlv1_2;
  221. c->ops.clear_ltm_merge_mode =
  222. sde_ltm_clear_merge_modev1_2;
  223. } else {
  224. c->ops.setup_ltm_vlut =
  225. reg_dmav1_setup_ltm_vlutv1;
  226. c->ops.setup_ltm_hist_ctrl =
  227. sde_setup_dspp_ltm_hist_ctrlv1;
  228. c->ops.clear_ltm_merge_mode =
  229. sde_ltm_clear_merge_mode;
  230. }
  231. c->ops.setup_ltm_init = reg_dmav1_setup_ltm_initv1;
  232. c->ops.setup_ltm_roi = reg_dmav1_setup_ltm_roiv1;
  233. c->ops.setup_ltm_thresh = sde_setup_dspp_ltm_threshv1;
  234. c->ops.setup_ltm_hist_buffer =
  235. sde_setup_dspp_ltm_hist_bufferv1;
  236. c->ops.ltm_read_intr_status = sde_ltm_read_intr_status;
  237. } else {
  238. c->ops.setup_ltm_init = NULL;
  239. c->ops.setup_ltm_roi = NULL;
  240. c->ops.setup_ltm_vlut = NULL;
  241. c->ops.setup_ltm_thresh = NULL;
  242. c->ops.setup_ltm_hist_ctrl = NULL;
  243. c->ops.setup_ltm_hist_buffer = NULL;
  244. c->ops.ltm_read_intr_status = NULL;
  245. c->ops.clear_ltm_merge_mode = NULL;
  246. }
  247. if (!ret && (c->cap->sblk->ltm.version ==
  248. SDE_COLOR_PROCESS_VER(0x1, 0x1) ||
  249. c->cap->sblk->ltm.version ==
  250. SDE_COLOR_PROCESS_VER(0x1, 0x2)))
  251. c->ltm_checksum_support = true;
  252. else
  253. c->ltm_checksum_support = false;
  254. }
  255. }
  256. static void dspp_rc(struct sde_hw_dspp *c)
  257. {
  258. int ret = 0;
  259. if (!c) {
  260. SDE_ERROR("invalid arguments\n");
  261. return;
  262. }
  263. if (c->cap->sblk->rc.version == SDE_COLOR_PROCESS_VER(0x1, 0x0) ||
  264. c->cap->sblk->rc.version == SDE_COLOR_PROCESS_VER(0x1, 0x1)) {
  265. ret = sde_hw_rc_init(c);
  266. if (ret) {
  267. SDE_ERROR("rc init failed, ret %d\n", ret);
  268. return;
  269. }
  270. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_RC, c->idx);
  271. if (!ret)
  272. c->ops.setup_rc_data =
  273. sde_hw_rc_setup_data_dma;
  274. else
  275. c->ops.setup_rc_data =
  276. sde_hw_rc_setup_data_ahb;
  277. c->ops.validate_rc_mask = sde_hw_rc_check_mask;
  278. c->ops.setup_rc_mask = sde_hw_rc_setup_mask;
  279. c->ops.validate_rc_pu_roi = sde_hw_rc_check_pu_roi;
  280. c->ops.setup_rc_pu_roi = sde_hw_rc_setup_pu_roi;
  281. }
  282. }
  283. static void dspp_spr(struct sde_hw_dspp *c)
  284. {
  285. int ret = 0;
  286. if (!c) {
  287. SDE_ERROR("invalid arguments\n");
  288. return;
  289. }
  290. c->ops.setup_spr_init_config = NULL;
  291. c->ops.setup_spr_pu_config = NULL;
  292. if (c->cap->sblk->spr.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  293. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_SPR, c->idx);
  294. if (ret) {
  295. SDE_ERROR("regdma init failed for spr, ret %d\n", ret);
  296. return;
  297. }
  298. c->ops.setup_spr_init_config = reg_dmav1_setup_spr_init_cfgv1;
  299. c->ops.setup_spr_pu_config = reg_dmav1_setup_spr_pu_cfgv1;
  300. }
  301. }
  302. static void dspp_demura(struct sde_hw_dspp *c)
  303. {
  304. int ret;
  305. if (c->cap->sblk->demura.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  306. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_DEMURA, c->idx);
  307. c->ops.setup_demura_cfg = NULL;
  308. c->ops.setup_demura_backlight_cfg = NULL;
  309. if (!ret) {
  310. c->ops.setup_demura_cfg = reg_dmav1_setup_demurav1;
  311. c->ops.setup_demura_backlight_cfg =
  312. sde_demura_backlight_cfg;
  313. c->ops.demura_read_plane_status =
  314. sde_demura_read_plane_status;
  315. c->ops.setup_demura_pu_config = sde_demura_pu_cfg;
  316. }
  317. }
  318. }
  319. static void (*dspp_blocks[SDE_DSPP_MAX])(struct sde_hw_dspp *c);
  320. static void _init_dspp_ops(void)
  321. {
  322. dspp_blocks[SDE_DSPP_IGC] = dspp_igc;
  323. dspp_blocks[SDE_DSPP_PCC] = dspp_pcc;
  324. dspp_blocks[SDE_DSPP_GC] = dspp_gc;
  325. dspp_blocks[SDE_DSPP_HSIC] = dspp_hsic;
  326. dspp_blocks[SDE_DSPP_MEMCOLOR] = dspp_memcolor;
  327. dspp_blocks[SDE_DSPP_SIXZONE] = dspp_sixzone;
  328. dspp_blocks[SDE_DSPP_GAMUT] = dspp_gamut;
  329. dspp_blocks[SDE_DSPP_DITHER] = dspp_dither;
  330. dspp_blocks[SDE_DSPP_HIST] = dspp_hist;
  331. dspp_blocks[SDE_DSPP_VLUT] = dspp_vlut;
  332. dspp_blocks[SDE_DSPP_AD] = dspp_ad;
  333. dspp_blocks[SDE_DSPP_LTM] = dspp_ltm;
  334. dspp_blocks[SDE_DSPP_RC] = dspp_rc;
  335. dspp_blocks[SDE_DSPP_SPR] = dspp_spr;
  336. dspp_blocks[SDE_DSPP_DEMURA] = dspp_demura;
  337. }
  338. static void _setup_dspp_ops(struct sde_hw_dspp *c, unsigned long features)
  339. {
  340. int i = 0;
  341. if (!c->cap->sblk)
  342. return;
  343. for (i = 0; i < SDE_DSPP_MAX; i++) {
  344. if (!test_bit(i, &features))
  345. continue;
  346. if (dspp_blocks[i])
  347. dspp_blocks[i](c);
  348. }
  349. }
  350. struct sde_hw_blk_reg_map *sde_hw_dspp_init(enum sde_dspp idx,
  351. void __iomem *addr,
  352. struct sde_mdss_cfg *m)
  353. {
  354. struct sde_hw_dspp *c;
  355. struct sde_dspp_cfg *cfg;
  356. char buf[256];
  357. if (!addr || !m)
  358. return ERR_PTR(-EINVAL);
  359. c = kzalloc(sizeof(*c), GFP_KERNEL);
  360. if (!c)
  361. return ERR_PTR(-ENOMEM);
  362. cfg = _dspp_offset(idx, m, addr, &c->hw);
  363. if (IS_ERR_OR_NULL(cfg)) {
  364. kfree(c);
  365. return ERR_PTR(-EINVAL);
  366. }
  367. /* Populate DSPP Top HW block */
  368. c->hw_top.base_off = addr;
  369. c->hw_top.blk_off = m->dspp_top.base;
  370. c->hw_top.length = m->dspp_top.len;
  371. c->hw_top.hw_rev = m->hw_rev;
  372. c->hw_top.log_mask = SDE_DBG_MASK_DSPP;
  373. /* Assign ops */
  374. c->idx = idx;
  375. c->cap = cfg;
  376. _init_dspp_ops();
  377. _setup_dspp_ops(c, c->cap->features);
  378. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name,
  379. c->hw.blk_off + DSPP_VALID_START_OFF,
  380. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  381. if ((cfg->sblk->ltm.id == SDE_DSPP_LTM) && cfg->sblk->ltm.base) {
  382. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, "LTM",
  383. c->hw.blk_off + cfg->sblk->ltm.base,
  384. c->hw.blk_off + cfg->sblk->ltm.base + 0xC4,
  385. c->hw.xin_id);
  386. }
  387. if ((cfg->sblk->rc.id == SDE_DSPP_RC) && cfg->sblk->rc.base) {
  388. snprintf(buf, ARRAY_SIZE(buf), "%s_%d", "rc", c->idx - DSPP_0);
  389. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, buf,
  390. c->hw.blk_off + cfg->sblk->rc.base,
  391. c->hw.blk_off + cfg->sblk->rc.base +
  392. cfg->sblk->rc.len, c->hw.xin_id);
  393. }
  394. if ((cfg->sblk->spr.id == SDE_DSPP_SPR) && cfg->sblk->spr.base) {
  395. snprintf(buf, ARRAY_SIZE(buf), "%s_%d", "spr", c->idx - DSPP_0);
  396. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, buf,
  397. c->hw.blk_off + cfg->sblk->spr.base,
  398. c->hw.blk_off + cfg->sblk->spr.base +
  399. cfg->sblk->spr.len, c->hw.xin_id);
  400. }
  401. if ((cfg->sblk->demura.id == SDE_DSPP_DEMURA) &&
  402. cfg->sblk->demura.base) {
  403. snprintf(buf, ARRAY_SIZE(buf), "%s_%d", "demura",
  404. c->idx - DSPP_0);
  405. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, buf,
  406. c->hw.blk_off + cfg->sblk->demura.base,
  407. c->hw.blk_off + cfg->sblk->demura.base +
  408. cfg->sblk->demura.len, c->hw.xin_id);
  409. }
  410. return &c->hw;
  411. }
  412. void sde_hw_dspp_destroy(struct sde_hw_blk_reg_map *hw)
  413. {
  414. struct sde_hw_dspp *dspp;
  415. if (hw) {
  416. dspp = to_sde_hw_dspp(hw);
  417. reg_dmav1_deinit_dspp_ops(dspp->idx);
  418. reg_dmav1_deinit_ltm_ops(dspp->idx);
  419. kfree(dspp);
  420. }
  421. }