sde_kms.c 122 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <linux/soc/qcom/panel_event_notifier.h>
  28. #include <drm/drm_atomic_uapi.h>
  29. #include <drm/drm_probe_helper.h>
  30. #include "msm_drv.h"
  31. #include "msm_mmu.h"
  32. #include "msm_gem.h"
  33. #include "dsi_display.h"
  34. #include "dsi_drm.h"
  35. #include "sde_wb.h"
  36. #include "dp_display.h"
  37. #include "dp_drm.h"
  38. #include "dp_mst_drm.h"
  39. #include "sde_kms.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_formats.h"
  42. #include "sde_hw_vbif.h"
  43. #include "sde_vbif.h"
  44. #include "sde_encoder.h"
  45. #include "sde_plane.h"
  46. #include "sde_crtc.h"
  47. #include "sde_color_processing.h"
  48. #include "sde_reg_dma.h"
  49. #include "sde_connector.h"
  50. #include "sde_vm.h"
  51. #include <linux/qcom_scm.h>
  52. #include <linux/qcom-iommu-util.h>
  53. #include "soc/qcom/secure_buffer.h"
  54. #include <linux/qtee_shmbridge.h>
  55. #include <linux/haven/hh_irq_lend.h>
  56. #define CREATE_TRACE_POINTS
  57. #include "sde_trace.h"
  58. /* defines for secure channel call */
  59. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  60. #define MDP_DEVICE_ID 0x1A
  61. #define DEMURA_REGION_NAME_MAX 32
  62. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  63. static const char * const iommu_ports[] = {
  64. "mdp_0",
  65. };
  66. /**
  67. * Controls size of event log buffer. Specified as a power of 2.
  68. */
  69. #define SDE_EVTLOG_SIZE 1024
  70. /*
  71. * To enable overall DRM driver logging
  72. * # echo 0x2 > /sys/module/drm/parameters/debug
  73. *
  74. * To enable DRM driver h/w logging
  75. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  76. *
  77. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  78. */
  79. #define SDE_DEBUGFS_DIR "msm_sde"
  80. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  81. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  82. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  83. /**
  84. * sdecustom - enable certain driver customizations for sde clients
  85. * Enabling this modifies the standard DRM behavior slightly and assumes
  86. * that the clients have specific knowledge about the modifications that
  87. * are involved, so don't enable this unless you know what you're doing.
  88. *
  89. * Parts of the driver that are affected by this setting may be located by
  90. * searching for invocations of the 'sde_is_custom_client()' function.
  91. *
  92. * This is disabled by default.
  93. */
  94. static bool sdecustom = true;
  95. module_param(sdecustom, bool, 0400);
  96. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  97. static int sde_kms_hw_init(struct msm_kms *kms);
  98. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  99. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  100. static int _sde_kms_register_events(struct msm_kms *kms,
  101. struct drm_mode_object *obj, u32 event, bool en);
  102. bool sde_is_custom_client(void)
  103. {
  104. return sdecustom;
  105. }
  106. #ifdef CONFIG_DEBUG_FS
  107. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  108. {
  109. struct msm_drm_private *priv;
  110. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  111. return NULL;
  112. priv = sde_kms->dev->dev_private;
  113. return priv->debug_root;
  114. }
  115. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  116. {
  117. void *p;
  118. int rc;
  119. void *debugfs_root;
  120. p = sde_hw_util_get_log_mask_ptr();
  121. if (!sde_kms || !p)
  122. return -EINVAL;
  123. debugfs_root = sde_debugfs_get_root(sde_kms);
  124. if (!debugfs_root)
  125. return -EINVAL;
  126. /* allow debugfs_root to be NULL */
  127. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  128. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  129. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  130. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  131. if (rc) {
  132. SDE_ERROR("failed to init perf %d\n", rc);
  133. return rc;
  134. }
  135. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  136. if (sde_kms->catalog->qdss_count)
  137. debugfs_create_u32("qdss", 0600, debugfs_root,
  138. (u32 *)&sde_kms->qdss_enabled);
  139. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  140. (u32 *)&sde_kms->pm_suspend_clk_dump);
  141. return 0;
  142. }
  143. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  144. {
  145. struct sde_kms *sde_kms = to_sde_kms(kms);
  146. /* don't need to NULL check debugfs_root */
  147. if (sde_kms) {
  148. sde_debugfs_vbif_destroy(sde_kms);
  149. sde_debugfs_core_irq_destroy(sde_kms);
  150. }
  151. }
  152. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  153. {
  154. int i;
  155. struct device *dev = sde_kms->dev->dev;
  156. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  157. for (i = 0; i < sde_kms->dsi_display_count; i++)
  158. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  159. return 0;
  160. }
  161. #else
  162. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  163. {
  164. return 0;
  165. }
  166. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  167. {
  168. }
  169. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  170. {
  171. return 0;
  172. }
  173. #endif
  174. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  175. struct drm_crtc *crtc)
  176. {
  177. struct drm_encoder *encoder;
  178. struct drm_device *dev;
  179. int ret;
  180. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  181. SDE_ERROR("invalid params\n");
  182. return;
  183. }
  184. if (!crtc->state->enable) {
  185. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  186. return;
  187. }
  188. if (!crtc->state->active) {
  189. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  190. return;
  191. }
  192. dev = crtc->dev;
  193. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  194. if (encoder->crtc != crtc)
  195. continue;
  196. /*
  197. * Video Mode - Wait for VSYNC
  198. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  199. * complete
  200. */
  201. SDE_EVT32_VERBOSE(DRMID(crtc));
  202. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  203. if (ret && ret != -EWOULDBLOCK) {
  204. SDE_ERROR(
  205. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  206. crtc->base.id, encoder->base.id, ret);
  207. break;
  208. }
  209. }
  210. }
  211. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  212. struct drm_crtc *crtc, bool enable)
  213. {
  214. struct drm_device *dev;
  215. struct msm_drm_private *priv;
  216. struct sde_mdss_cfg *sde_cfg;
  217. struct drm_plane *plane;
  218. int i, ret;
  219. dev = sde_kms->dev;
  220. priv = dev->dev_private;
  221. sde_cfg = sde_kms->catalog;
  222. ret = sde_vbif_halt_xin_mask(sde_kms,
  223. sde_cfg->sui_block_xin_mask, enable);
  224. if (ret) {
  225. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  226. return ret;
  227. }
  228. if (enable) {
  229. for (i = 0; i < priv->num_planes; i++) {
  230. plane = priv->planes[i];
  231. sde_plane_secure_ctrl_xin_client(plane, crtc);
  232. }
  233. }
  234. return 0;
  235. }
  236. /**
  237. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  238. * @sde_kms: Pointer to sde_kms struct
  239. * @vimd: switch the stage 2 translation to this VMID
  240. */
  241. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  242. {
  243. struct device dummy = {};
  244. dma_addr_t dma_handle;
  245. uint32_t num_sids;
  246. uint32_t *sec_sid;
  247. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  248. int ret = 0, i;
  249. struct qtee_shm shm;
  250. bool qtee_en = qtee_shmbridge_is_enabled();
  251. phys_addr_t mem_addr;
  252. u64 mem_size;
  253. num_sids = sde_cfg->sec_sid_mask_count;
  254. if (!num_sids) {
  255. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  256. return -EINVAL;
  257. }
  258. if (qtee_en) {
  259. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  260. &shm);
  261. if (ret)
  262. return -ENOMEM;
  263. sec_sid = (uint32_t *) shm.vaddr;
  264. mem_addr = shm.paddr;
  265. /**
  266. * SMMUSecureModeSwitch requires the size to be number of SID's
  267. * but shm allocates size in pages. Modify the args as per
  268. * client requirement.
  269. */
  270. mem_size = sizeof(uint32_t) * num_sids;
  271. } else {
  272. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  273. if (!sec_sid)
  274. return -ENOMEM;
  275. mem_addr = virt_to_phys(sec_sid);
  276. mem_size = sizeof(uint32_t) * num_sids;
  277. }
  278. for (i = 0; i < num_sids; i++) {
  279. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  280. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  281. }
  282. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  283. if (ret) {
  284. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  285. goto map_error;
  286. }
  287. set_dma_ops(&dummy, NULL);
  288. dma_handle = dma_map_single(&dummy, sec_sid,
  289. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  290. if (dma_mapping_error(&dummy, dma_handle)) {
  291. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  292. vmid);
  293. goto map_error;
  294. }
  295. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  296. vmid, num_sids, qtee_en);
  297. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  298. mem_size, vmid);
  299. if (ret)
  300. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  301. vmid, ret);
  302. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  303. vmid, qtee_en, num_sids, ret);
  304. dma_unmap_single(&dummy, dma_handle,
  305. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  306. map_error:
  307. if (qtee_en)
  308. qtee_shmbridge_free_shm(&shm);
  309. else
  310. kfree(sec_sid);
  311. return ret;
  312. }
  313. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  314. {
  315. u32 ret;
  316. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  317. return 0;
  318. /* detach_all_contexts */
  319. ret = sde_kms_mmu_detach(sde_kms, false);
  320. if (ret) {
  321. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  322. goto mmu_error;
  323. }
  324. ret = _sde_kms_scm_call(sde_kms, vmid);
  325. if (ret) {
  326. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  327. goto scm_error;
  328. }
  329. return 0;
  330. scm_error:
  331. sde_kms_mmu_attach(sde_kms, false);
  332. mmu_error:
  333. atomic_dec(&sde_kms->detach_all_cb);
  334. return ret;
  335. }
  336. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  337. u32 old_vmid)
  338. {
  339. u32 ret;
  340. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  341. return 0;
  342. ret = _sde_kms_scm_call(sde_kms, vmid);
  343. if (ret) {
  344. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  345. goto scm_error;
  346. }
  347. /* attach_all_contexts */
  348. ret = sde_kms_mmu_attach(sde_kms, false);
  349. if (ret) {
  350. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  351. goto mmu_error;
  352. }
  353. return 0;
  354. mmu_error:
  355. _sde_kms_scm_call(sde_kms, old_vmid);
  356. scm_error:
  357. atomic_inc(&sde_kms->detach_all_cb);
  358. return ret;
  359. }
  360. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  361. {
  362. u32 ret;
  363. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  364. return 0;
  365. /* detach secure_context */
  366. ret = sde_kms_mmu_detach(sde_kms, true);
  367. if (ret) {
  368. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  369. goto mmu_error;
  370. }
  371. ret = _sde_kms_scm_call(sde_kms, vmid);
  372. if (ret) {
  373. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  374. goto scm_error;
  375. }
  376. return 0;
  377. scm_error:
  378. sde_kms_mmu_attach(sde_kms, true);
  379. mmu_error:
  380. atomic_dec(&sde_kms->detach_sec_cb);
  381. return ret;
  382. }
  383. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  384. u32 old_vmid)
  385. {
  386. u32 ret;
  387. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  388. return 0;
  389. ret = _sde_kms_scm_call(sde_kms, vmid);
  390. if (ret) {
  391. goto scm_error;
  392. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  393. }
  394. ret = sde_kms_mmu_attach(sde_kms, true);
  395. if (ret) {
  396. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  397. goto mmu_error;
  398. }
  399. return 0;
  400. mmu_error:
  401. _sde_kms_scm_call(sde_kms, old_vmid);
  402. scm_error:
  403. atomic_inc(&sde_kms->detach_sec_cb);
  404. return ret;
  405. }
  406. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  407. struct drm_crtc *crtc, bool enable)
  408. {
  409. int ret;
  410. if (enable) {
  411. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  412. if (ret < 0) {
  413. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  414. return ret;
  415. }
  416. sde_crtc_misr_setup(crtc, true, 1);
  417. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  418. if (ret) {
  419. sde_crtc_misr_setup(crtc, false, 0);
  420. pm_runtime_put_sync(sde_kms->dev->dev);
  421. return ret;
  422. }
  423. } else {
  424. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  425. sde_crtc_misr_setup(crtc, false, 0);
  426. pm_runtime_put_sync(sde_kms->dev->dev);
  427. }
  428. return 0;
  429. }
  430. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  431. bool post_commit)
  432. {
  433. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  434. int old_smmu_state = smmu_state->state;
  435. int ret = 0;
  436. u32 vmid;
  437. if (!sde_kms || !crtc) {
  438. SDE_ERROR("invalid argument(s)\n");
  439. return -EINVAL;
  440. }
  441. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  442. post_commit, smmu_state->sui_misr_state,
  443. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  444. if ((!smmu_state->transition_type) ||
  445. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  446. /* Bail out */
  447. return 0;
  448. /* enable sui misr if requested, before the transition */
  449. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  450. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  451. if (ret) {
  452. smmu_state->sui_misr_state = NONE;
  453. goto end;
  454. }
  455. }
  456. mutex_lock(&sde_kms->secure_transition_lock);
  457. switch (smmu_state->state) {
  458. case DETACH_ALL_REQ:
  459. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  460. if (!ret)
  461. smmu_state->state = DETACHED;
  462. break;
  463. case ATTACH_ALL_REQ:
  464. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  465. VMID_CP_SEC_DISPLAY);
  466. if (!ret) {
  467. smmu_state->state = ATTACHED;
  468. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  469. }
  470. break;
  471. case DETACH_SEC_REQ:
  472. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  473. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  474. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  475. if (!ret)
  476. smmu_state->state = DETACHED_SEC;
  477. break;
  478. case ATTACH_SEC_REQ:
  479. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  480. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  481. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  482. if (!ret) {
  483. smmu_state->state = ATTACHED;
  484. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  485. }
  486. break;
  487. default:
  488. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  489. DRMID(crtc), smmu_state->state,
  490. smmu_state->transition_type);
  491. ret = -EINVAL;
  492. break;
  493. }
  494. mutex_unlock(&sde_kms->secure_transition_lock);
  495. /* disable sui misr if requested, after the transition */
  496. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  497. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  498. if (ret)
  499. goto end;
  500. }
  501. end:
  502. smmu_state->transition_error = false;
  503. if (ret) {
  504. smmu_state->transition_error = true;
  505. SDE_ERROR(
  506. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  507. DRMID(crtc), old_smmu_state, smmu_state->state,
  508. smmu_state->secure_level, ret);
  509. smmu_state->state = smmu_state->prev_state;
  510. smmu_state->secure_level = smmu_state->prev_secure_level;
  511. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  512. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  513. }
  514. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  515. DRMID(crtc), old_smmu_state, smmu_state->state,
  516. smmu_state->secure_level, ret);
  517. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  518. smmu_state->transition_type,
  519. smmu_state->transition_error,
  520. smmu_state->secure_level, smmu_state->prev_secure_level,
  521. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  522. smmu_state->sui_misr_state = NONE;
  523. smmu_state->transition_type = NONE;
  524. return ret;
  525. }
  526. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  527. struct drm_atomic_state *state)
  528. {
  529. struct drm_crtc *crtc;
  530. struct drm_crtc_state *old_crtc_state;
  531. struct drm_plane_state *old_plane_state, *new_plane_state;
  532. struct drm_plane *plane;
  533. struct drm_plane_state *plane_state;
  534. struct sde_kms *sde_kms = to_sde_kms(kms);
  535. struct drm_device *dev = sde_kms->dev;
  536. int i, ops = 0, ret = 0;
  537. bool old_valid_fb = false;
  538. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  539. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  540. if (!crtc->state || !crtc->state->active)
  541. continue;
  542. /*
  543. * It is safe to assume only one active crtc,
  544. * and compatible translation modes on the
  545. * planes staged on this crtc.
  546. * otherwise validation would have failed.
  547. * For this CRTC,
  548. */
  549. /*
  550. * 1. Check if old state on the CRTC has planes
  551. * staged with valid fbs
  552. */
  553. for_each_old_plane_in_state(state, plane, plane_state, i) {
  554. if (!plane_state->crtc)
  555. continue;
  556. if (plane_state->fb) {
  557. old_valid_fb = true;
  558. break;
  559. }
  560. }
  561. /*
  562. * 2.Get the operations needed to be performed before
  563. * secure transition can be initiated.
  564. */
  565. ops = sde_crtc_get_secure_transition_ops(crtc,
  566. old_crtc_state, old_valid_fb);
  567. if (ops < 0) {
  568. SDE_ERROR("invalid secure operations %x\n", ops);
  569. return ops;
  570. }
  571. if (!ops) {
  572. smmu_state->transition_error = false;
  573. goto no_ops;
  574. }
  575. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  576. crtc->base.id, ops, crtc->state);
  577. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  578. /* 3. Perform operations needed for secure transition */
  579. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  580. SDE_DEBUG("wait_for_transfer_done\n");
  581. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  582. }
  583. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  584. SDE_DEBUG("cleanup planes\n");
  585. drm_atomic_helper_cleanup_planes(dev, state);
  586. for_each_oldnew_plane_in_state(state, plane,
  587. old_plane_state, new_plane_state, i)
  588. sde_plane_destroy_fb(old_plane_state);
  589. }
  590. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  591. SDE_DEBUG("secure ctrl\n");
  592. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  593. }
  594. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  595. SDE_DEBUG("prepare planes %d",
  596. crtc->state->plane_mask);
  597. drm_atomic_crtc_for_each_plane(plane,
  598. crtc) {
  599. const struct drm_plane_helper_funcs *funcs;
  600. plane_state = plane->state;
  601. funcs = plane->helper_private;
  602. SDE_DEBUG("psde:%d FB[%u]\n",
  603. plane->base.id,
  604. plane->fb->base.id);
  605. if (!funcs)
  606. continue;
  607. if (funcs->prepare_fb(plane, plane_state)) {
  608. ret = funcs->prepare_fb(plane,
  609. plane_state);
  610. if (ret)
  611. return ret;
  612. }
  613. }
  614. }
  615. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  616. SDE_DEBUG("secure operations completed\n");
  617. }
  618. no_ops:
  619. return 0;
  620. }
  621. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  622. unsigned int splash_buffer_size,
  623. unsigned int ramdump_base,
  624. unsigned int ramdump_buffer_size)
  625. {
  626. unsigned long pfn_start, pfn_end, pfn_idx;
  627. int ret = 0;
  628. if (!mem_addr || !splash_buffer_size) {
  629. SDE_ERROR("invalid params\n");
  630. return -EINVAL;
  631. }
  632. /* leave ramdump memory only if base address matches */
  633. if (ramdump_base == mem_addr &&
  634. ramdump_buffer_size <= splash_buffer_size) {
  635. mem_addr += ramdump_buffer_size;
  636. splash_buffer_size -= ramdump_buffer_size;
  637. }
  638. pfn_start = mem_addr >> PAGE_SHIFT;
  639. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  640. ret = memblock_free(mem_addr, splash_buffer_size);
  641. if (ret) {
  642. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  643. return ret;
  644. }
  645. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  646. free_reserved_page(pfn_to_page(pfn_idx));
  647. return ret;
  648. }
  649. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  650. struct sde_splash_mem *splash)
  651. {
  652. struct msm_mmu *mmu = NULL;
  653. int ret = 0;
  654. if (!sde_kms->aspace[0]) {
  655. SDE_ERROR("aspace not found for sde kms node\n");
  656. return -EINVAL;
  657. }
  658. mmu = sde_kms->aspace[0]->mmu;
  659. if (!mmu) {
  660. SDE_ERROR("mmu not found for aspace\n");
  661. return -EINVAL;
  662. }
  663. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  664. SDE_ERROR("invalid input params for map\n");
  665. return -EINVAL;
  666. }
  667. if (!splash->ref_cnt) {
  668. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  669. splash->splash_buf_base,
  670. splash->splash_buf_size,
  671. IOMMU_READ | IOMMU_NOEXEC);
  672. if (ret)
  673. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  674. }
  675. splash->ref_cnt++;
  676. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  677. splash->splash_buf_base,
  678. splash->splash_buf_size,
  679. splash->ref_cnt);
  680. return ret;
  681. }
  682. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  683. {
  684. int i = 0;
  685. int ret = 0;
  686. struct sde_splash_mem *region;
  687. if (!sde_kms)
  688. return -EINVAL;
  689. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  690. region = sde_kms->splash_data.splash_display[i].splash;
  691. ret = _sde_kms_splash_mem_get(sde_kms, region);
  692. if (ret)
  693. return ret;
  694. /* Demura is optional and need not exist */
  695. region = sde_kms->splash_data.splash_display[i].demura;
  696. if (region) {
  697. ret = _sde_kms_splash_mem_get(sde_kms, region);
  698. if (ret)
  699. return ret;
  700. }
  701. }
  702. return ret;
  703. }
  704. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  705. struct sde_splash_mem *splash)
  706. {
  707. struct msm_mmu *mmu = NULL;
  708. int rc = 0;
  709. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  710. SDE_ERROR("invalid params\n");
  711. return -EINVAL;
  712. }
  713. mmu = sde_kms->aspace[0]->mmu;
  714. if (!splash || !splash->ref_cnt ||
  715. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  716. return -EINVAL;
  717. splash->ref_cnt--;
  718. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  719. splash->splash_buf_base, splash->ref_cnt);
  720. if (!splash->ref_cnt) {
  721. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  722. splash->splash_buf_size);
  723. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  724. splash->splash_buf_size, splash->ramdump_base,
  725. splash->ramdump_size);
  726. splash->splash_buf_base = 0;
  727. splash->splash_buf_size = 0;
  728. }
  729. return rc;
  730. }
  731. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  732. {
  733. int i = 0;
  734. int ret = 0, failure = 0;
  735. struct sde_splash_mem *region;
  736. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  737. return -EINVAL;
  738. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  739. region = sde_kms->splash_data.splash_display[i].splash;
  740. ret = _sde_kms_splash_mem_put(sde_kms, region);
  741. if (ret) {
  742. failure = 1;
  743. pr_err("Error unmapping splash mem for display %d\n",
  744. i);
  745. }
  746. /* Demura is optional and need not exist */
  747. region = sde_kms->splash_data.splash_display[i].demura;
  748. if (region) {
  749. ret = _sde_kms_splash_mem_put(sde_kms, region);
  750. if (ret) {
  751. failure = 1;
  752. pr_err("Error unmapping demura mem for display %d\n",
  753. i);
  754. }
  755. }
  756. }
  757. if (failure)
  758. ret = -EINVAL;
  759. return ret;
  760. }
  761. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  762. struct drm_connector_state *conn_state)
  763. {
  764. int lp_mode, blank;
  765. if (crtc_state->active)
  766. lp_mode = sde_connector_get_property(conn_state,
  767. CONNECTOR_PROP_LP);
  768. else
  769. lp_mode = SDE_MODE_DPMS_OFF;
  770. switch (lp_mode) {
  771. case SDE_MODE_DPMS_ON:
  772. blank = DRM_PANEL_EVENT_UNBLANK;
  773. break;
  774. case SDE_MODE_DPMS_LP1:
  775. case SDE_MODE_DPMS_LP2:
  776. blank = DRM_PANEL_EVENT_BLANK_LP;
  777. break;
  778. case SDE_MODE_DPMS_OFF:
  779. default:
  780. blank = DRM_PANEL_EVENT_BLANK;
  781. break;
  782. }
  783. return blank;
  784. }
  785. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  786. bool is_pre_commit)
  787. {
  788. struct panel_event_notification notification;
  789. struct drm_connector *connector;
  790. struct drm_connector_state *old_conn_state;
  791. struct drm_crtc_state *old_crtc_state;
  792. struct drm_crtc *crtc;
  793. struct sde_connector *c_conn;
  794. int i, old_mode, new_mode, old_fps, new_fps;
  795. enum panel_event_notifier_tag panel_type;
  796. for_each_old_connector_in_state(old_state, connector,
  797. old_conn_state, i) {
  798. crtc = connector->state->crtc ? connector->state->crtc :
  799. old_conn_state->crtc;
  800. if (!crtc)
  801. continue;
  802. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  803. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  804. if (old_conn_state->crtc) {
  805. old_crtc_state = drm_atomic_get_existing_crtc_state(
  806. old_state, old_conn_state->crtc);
  807. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  808. old_mode = _sde_kms_get_blank(old_crtc_state,
  809. old_conn_state);
  810. } else {
  811. old_fps = 0;
  812. old_mode = DRM_PANEL_EVENT_BLANK;
  813. }
  814. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  815. c_conn = to_sde_connector(connector);
  816. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  817. c_conn->panel, crtc->state->active,
  818. old_conn_state->crtc);
  819. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  820. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  821. /* If suspend resume and fps change are happening
  822. * at the same time, give preference to power mode
  823. * changes rather than fps change.
  824. */
  825. if ((old_mode == new_mode) && (old_fps != new_fps))
  826. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  827. if (!c_conn->panel)
  828. continue;
  829. panel_type = sde_encoder_is_primary_display(
  830. connector->encoder) ?
  831. PANEL_EVENT_NOTIFICATION_PRIMARY :
  832. PANEL_EVENT_NOTIFICATION_SECONDARY;
  833. notification.notif_type = new_mode;
  834. notification.panel = c_conn->panel;
  835. notification.notif_data.old_fps = old_fps;
  836. notification.notif_data.new_fps = new_fps;
  837. notification.notif_data.early_trigger = is_pre_commit;
  838. panel_event_notification_trigger(panel_type,
  839. &notification);
  840. }
  841. }
  842. }
  843. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  844. struct drm_atomic_state *state)
  845. {
  846. int i;
  847. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  848. struct drm_crtc *crtc, *vm_crtc = NULL;
  849. struct drm_crtc_state *new_cstate, *old_cstate;
  850. struct sde_crtc_state *vm_cstate;
  851. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  852. if (!new_cstate->active && !old_cstate->active)
  853. continue;
  854. vm_cstate = to_sde_crtc_state(new_cstate);
  855. vm_req = sde_crtc_get_property(vm_cstate,
  856. CRTC_PROP_VM_REQ_STATE);
  857. if (vm_req != VM_REQ_NONE) {
  858. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  859. vm_req, crtc->base.id);
  860. vm_crtc = crtc;
  861. break;
  862. }
  863. }
  864. return vm_crtc;
  865. }
  866. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  867. struct drm_atomic_state *state)
  868. {
  869. struct drm_device *ddev;
  870. struct drm_crtc *crtc;
  871. struct drm_crtc_state *new_cstate;
  872. struct drm_encoder *encoder;
  873. struct drm_connector *connector;
  874. struct sde_vm_ops *vm_ops;
  875. struct sde_crtc_state *cstate;
  876. enum sde_crtc_vm_req vm_req;
  877. int rc = 0;
  878. ddev = sde_kms->dev;
  879. vm_ops = sde_vm_get_ops(sde_kms);
  880. if (!vm_ops)
  881. return -EINVAL;
  882. crtc = sde_kms_vm_get_vm_crtc(state);
  883. if (!crtc)
  884. return 0;
  885. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  886. cstate = to_sde_crtc_state(new_cstate);
  887. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  888. if (vm_req != VM_REQ_ACQUIRE)
  889. return 0;
  890. /* enable MDSS irq line */
  891. sde_irq_update(&sde_kms->base, true);
  892. /* clear the stale IRQ status bits */
  893. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  894. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  895. /* enable the display path IRQ's */
  896. drm_for_each_encoder_mask(encoder, crtc->dev,
  897. crtc->state->encoder_mask) {
  898. if (sde_encoder_in_clone_mode(encoder))
  899. continue;
  900. sde_encoder_irq_control(encoder, true);
  901. }
  902. /* Schedule ESD work */
  903. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  904. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  905. sde_connector_schedule_status_work(connector, true);
  906. /* enable vblank events */
  907. drm_crtc_vblank_on(crtc);
  908. sde_dbg_set_hw_ownership_status(true);
  909. /* handle non-SDE pre_acquire */
  910. if (vm_ops->vm_client_post_acquire)
  911. rc = vm_ops->vm_client_post_acquire(sde_kms);
  912. return rc;
  913. }
  914. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  915. struct drm_atomic_state *state)
  916. {
  917. struct drm_device *ddev;
  918. struct drm_plane *plane;
  919. struct drm_crtc *crtc;
  920. struct drm_crtc_state *new_cstate;
  921. struct sde_crtc_state *cstate;
  922. enum sde_crtc_vm_req vm_req;
  923. ddev = sde_kms->dev;
  924. crtc = sde_kms_vm_get_vm_crtc(state);
  925. if (!crtc)
  926. return 0;
  927. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  928. cstate = to_sde_crtc_state(new_cstate);
  929. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  930. if (vm_req != VM_REQ_ACQUIRE)
  931. return 0;
  932. /* Clear the stale IRQ status bits */
  933. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  934. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  935. /* Program the SID's for the trusted VM */
  936. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  937. sde_plane_set_sid(plane, 1);
  938. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  939. sde_dbg_set_hw_ownership_status(true);
  940. return 0;
  941. }
  942. static void sde_kms_prepare_commit(struct msm_kms *kms,
  943. struct drm_atomic_state *state)
  944. {
  945. struct sde_kms *sde_kms;
  946. struct msm_drm_private *priv;
  947. struct drm_device *dev;
  948. struct drm_encoder *encoder;
  949. struct drm_crtc *crtc;
  950. struct drm_crtc_state *cstate;
  951. struct sde_vm_ops *vm_ops;
  952. int i, rc;
  953. if (!kms)
  954. return;
  955. sde_kms = to_sde_kms(kms);
  956. dev = sde_kms->dev;
  957. if (!dev || !dev->dev_private)
  958. return;
  959. priv = dev->dev_private;
  960. SDE_ATRACE_BEGIN("prepare_commit");
  961. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  962. if (rc < 0) {
  963. SDE_ERROR("failed to enable power resources %d\n", rc);
  964. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  965. goto end;
  966. }
  967. if (sde_kms->first_kickoff) {
  968. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  969. sde_kms->first_kickoff = false;
  970. }
  971. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  972. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  973. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  974. SDE_ERROR("crtc:%d, initiating hw reset\n",
  975. DRMID(crtc));
  976. sde_encoder_needs_hw_reset(encoder);
  977. sde_crtc_set_needs_hw_reset(crtc);
  978. }
  979. }
  980. }
  981. /*
  982. * NOTE: for secure use cases we want to apply the new HW
  983. * configuration only after completing preparation for secure
  984. * transitions prepare below if any transtions is required.
  985. */
  986. sde_kms_prepare_secure_transition(kms, state);
  987. vm_ops = sde_vm_get_ops(sde_kms);
  988. if (!vm_ops)
  989. goto end_vm;
  990. if (vm_ops->vm_prepare_commit)
  991. vm_ops->vm_prepare_commit(sde_kms, state);
  992. end_vm:
  993. _sde_kms_drm_check_dpms(state, true);
  994. end:
  995. SDE_ATRACE_END("prepare_commit");
  996. }
  997. static void sde_kms_commit(struct msm_kms *kms,
  998. struct drm_atomic_state *old_state)
  999. {
  1000. struct sde_kms *sde_kms;
  1001. struct drm_crtc *crtc;
  1002. struct drm_crtc_state *old_crtc_state;
  1003. int i;
  1004. if (!kms || !old_state)
  1005. return;
  1006. sde_kms = to_sde_kms(kms);
  1007. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1008. SDE_ERROR("power resource is not enabled\n");
  1009. return;
  1010. }
  1011. SDE_ATRACE_BEGIN("sde_kms_commit");
  1012. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1013. if (crtc->state->active) {
  1014. SDE_EVT32(DRMID(crtc), old_state);
  1015. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1016. }
  1017. }
  1018. SDE_ATRACE_END("sde_kms_commit");
  1019. }
  1020. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1021. struct sde_splash_display *splash_display)
  1022. {
  1023. if (!sde_kms || !splash_display ||
  1024. !sde_kms->splash_data.num_splash_displays)
  1025. return;
  1026. if (sde_kms->splash_data.num_splash_regions) {
  1027. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1028. if (splash_display->demura)
  1029. _sde_kms_splash_mem_put(sde_kms,
  1030. splash_display->demura);
  1031. }
  1032. sde_kms->splash_data.num_splash_displays--;
  1033. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1034. sde_kms->splash_data.num_splash_displays);
  1035. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1036. }
  1037. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1038. struct drm_crtc *crtc)
  1039. {
  1040. struct msm_drm_private *priv;
  1041. struct sde_splash_display *splash_display;
  1042. int i;
  1043. if (!sde_kms || !crtc)
  1044. return;
  1045. priv = sde_kms->dev->dev_private;
  1046. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1047. return;
  1048. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1049. sde_kms->splash_data.num_splash_displays);
  1050. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1051. splash_display = &sde_kms->splash_data.splash_display[i];
  1052. if (splash_display->encoder &&
  1053. crtc == splash_display->encoder->crtc)
  1054. break;
  1055. }
  1056. if (i >= MAX_DSI_DISPLAYS)
  1057. return;
  1058. if (splash_display->cont_splash_enabled) {
  1059. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1060. splash_display, false);
  1061. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1062. }
  1063. /* remove the votes if all displays are done with splash */
  1064. if (!sde_kms->splash_data.num_splash_displays) {
  1065. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1066. sde_power_data_bus_set_quota(&priv->phandle, i,
  1067. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1068. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1069. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1070. pm_runtime_put_sync(sde_kms->dev->dev);
  1071. }
  1072. }
  1073. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1074. struct drm_atomic_state *state)
  1075. {
  1076. struct sde_vm_ops *vm_ops;
  1077. struct drm_device *ddev;
  1078. struct drm_crtc *crtc;
  1079. struct drm_plane *plane;
  1080. struct drm_encoder *encoder;
  1081. struct sde_crtc_state *cstate;
  1082. struct drm_crtc_state *new_cstate;
  1083. enum sde_crtc_vm_req vm_req;
  1084. int rc = 0;
  1085. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1086. return -EINVAL;
  1087. vm_ops = sde_vm_get_ops(sde_kms);
  1088. ddev = sde_kms->dev;
  1089. crtc = sde_kms_vm_get_vm_crtc(state);
  1090. if (!crtc)
  1091. return 0;
  1092. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1093. cstate = to_sde_crtc_state(new_cstate);
  1094. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1095. if (vm_req != VM_REQ_RELEASE)
  1096. return 0;
  1097. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1098. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1099. drm_for_each_encoder_mask(encoder, crtc->dev,
  1100. crtc->state->encoder_mask) {
  1101. if (sde_encoder_in_clone_mode(encoder))
  1102. continue;
  1103. sde_encoder_irq_control(encoder, false);
  1104. }
  1105. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1106. sde_plane_set_sid(plane, 0);
  1107. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1108. sde_dbg_set_hw_ownership_status(false);
  1109. sde_vm_lock(sde_kms);
  1110. if (vm_ops->vm_release)
  1111. rc = vm_ops->vm_release(sde_kms);
  1112. sde_vm_unlock(sde_kms);
  1113. return rc;
  1114. }
  1115. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1116. struct drm_atomic_state *state)
  1117. {
  1118. struct drm_device *ddev;
  1119. struct drm_crtc *crtc;
  1120. struct drm_encoder *encoder;
  1121. struct drm_connector *connector;
  1122. int rc = 0;
  1123. ddev = sde_kms->dev;
  1124. crtc = sde_kms_vm_get_vm_crtc(state);
  1125. if (!crtc)
  1126. return 0;
  1127. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1128. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1129. /* disable ESD work */
  1130. list_for_each_entry(connector,
  1131. &ddev->mode_config.connector_list, head) {
  1132. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1133. sde_connector_schedule_status_work(connector, false);
  1134. }
  1135. /* disable SDE irq's */
  1136. drm_for_each_encoder_mask(encoder, crtc->dev,
  1137. crtc->state->encoder_mask) {
  1138. if (sde_encoder_in_clone_mode(encoder))
  1139. continue;
  1140. sde_encoder_irq_control(encoder, false);
  1141. }
  1142. /* disable IRQ line */
  1143. sde_irq_update(&sde_kms->base, false);
  1144. /* disable vblank events */
  1145. drm_crtc_vblank_off(crtc);
  1146. /* reset sw state */
  1147. sde_crtc_reset_sw_state(crtc);
  1148. sde_dbg_set_hw_ownership_status(false);
  1149. return rc;
  1150. }
  1151. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1152. struct drm_atomic_state *state)
  1153. {
  1154. struct sde_vm_ops *vm_ops;
  1155. struct sde_crtc_state *cstate;
  1156. struct drm_crtc *crtc;
  1157. struct drm_crtc_state *new_cstate;
  1158. enum sde_crtc_vm_req vm_req;
  1159. int rc = 0;
  1160. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1161. return -EINVAL;
  1162. vm_ops = sde_vm_get_ops(sde_kms);
  1163. crtc = sde_kms_vm_get_vm_crtc(state);
  1164. if (!crtc)
  1165. return 0;
  1166. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1167. cstate = to_sde_crtc_state(new_cstate);
  1168. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1169. if (vm_req != VM_REQ_RELEASE)
  1170. return 0;
  1171. /* handle SDE pre-release */
  1172. rc = sde_kms_vm_pre_release(sde_kms, state);
  1173. if (rc) {
  1174. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1175. goto exit;
  1176. }
  1177. /* properly handoff color processing features */
  1178. sde_cp_crtc_vm_primary_handoff(crtc);
  1179. /* handle non-SDE clients pre-release */
  1180. if (vm_ops->vm_client_pre_release) {
  1181. rc = vm_ops->vm_client_pre_release(sde_kms);
  1182. if (rc) {
  1183. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1184. rc);
  1185. goto exit;
  1186. }
  1187. }
  1188. sde_vm_lock(sde_kms);
  1189. /* release HW */
  1190. if (vm_ops->vm_release) {
  1191. rc = vm_ops->vm_release(sde_kms);
  1192. if (rc)
  1193. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1194. }
  1195. sde_vm_unlock(sde_kms);
  1196. exit:
  1197. return rc;
  1198. }
  1199. static void sde_kms_complete_commit(struct msm_kms *kms,
  1200. struct drm_atomic_state *old_state)
  1201. {
  1202. struct sde_kms *sde_kms;
  1203. struct msm_drm_private *priv;
  1204. struct drm_crtc *crtc;
  1205. struct drm_crtc_state *old_crtc_state;
  1206. struct drm_connector *connector;
  1207. struct drm_connector_state *old_conn_state;
  1208. struct msm_display_conn_params params;
  1209. struct sde_vm_ops *vm_ops;
  1210. int i, rc = 0;
  1211. if (!kms || !old_state)
  1212. return;
  1213. sde_kms = to_sde_kms(kms);
  1214. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1215. return;
  1216. priv = sde_kms->dev->dev_private;
  1217. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1218. SDE_ERROR("power resource is not enabled\n");
  1219. return;
  1220. }
  1221. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1222. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1223. sde_crtc_complete_commit(crtc, old_crtc_state);
  1224. /* complete secure transitions if any */
  1225. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1226. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1227. }
  1228. for_each_old_connector_in_state(old_state, connector,
  1229. old_conn_state, i) {
  1230. struct sde_connector *c_conn;
  1231. c_conn = to_sde_connector(connector);
  1232. if (!c_conn->ops.post_kickoff)
  1233. continue;
  1234. memset(&params, 0, sizeof(params));
  1235. sde_connector_complete_qsync_commit(connector, &params);
  1236. rc = c_conn->ops.post_kickoff(connector, &params);
  1237. if (rc) {
  1238. pr_err("Connector Post kickoff failed rc=%d\n",
  1239. rc);
  1240. }
  1241. }
  1242. vm_ops = sde_vm_get_ops(sde_kms);
  1243. if (vm_ops && vm_ops->vm_post_commit) {
  1244. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1245. if (rc)
  1246. SDE_ERROR("vm post commit failed, rc = %d\n",
  1247. rc);
  1248. }
  1249. _sde_kms_drm_check_dpms(old_state, false);
  1250. pm_runtime_put_sync(sde_kms->dev->dev);
  1251. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1252. _sde_kms_release_splash_resource(sde_kms, crtc);
  1253. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1254. SDE_ATRACE_END("sde_kms_complete_commit");
  1255. }
  1256. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1257. struct drm_crtc *crtc)
  1258. {
  1259. struct drm_encoder *encoder;
  1260. struct drm_device *dev;
  1261. int ret;
  1262. bool cwb_disabling;
  1263. if (!kms || !crtc || !crtc->state) {
  1264. SDE_ERROR("invalid params\n");
  1265. return;
  1266. }
  1267. dev = crtc->dev;
  1268. if (!crtc->state->enable) {
  1269. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1270. return;
  1271. }
  1272. if (!crtc->state->active) {
  1273. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1274. return;
  1275. }
  1276. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1277. SDE_ERROR("power resource is not enabled\n");
  1278. return;
  1279. }
  1280. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1281. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1282. cwb_disabling = false;
  1283. if (encoder->crtc != crtc) {
  1284. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1285. crtc);
  1286. if (!cwb_disabling)
  1287. continue;
  1288. }
  1289. /*
  1290. * Wait for post-flush if necessary to delay before
  1291. * plane_cleanup. For example, wait for vsync in case of video
  1292. * mode panels. This may be a no-op for command mode panels.
  1293. */
  1294. SDE_EVT32_VERBOSE(DRMID(crtc));
  1295. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1296. if (ret && ret != -EWOULDBLOCK) {
  1297. SDE_ERROR("wait for commit done returned %d\n", ret);
  1298. sde_crtc_request_frame_reset(crtc);
  1299. break;
  1300. }
  1301. sde_crtc_complete_flip(crtc, NULL);
  1302. if (cwb_disabling)
  1303. sde_encoder_virt_reset(encoder);
  1304. }
  1305. sde_crtc_static_cache_read_kickoff(crtc);
  1306. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1307. }
  1308. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1309. struct drm_atomic_state *old_state)
  1310. {
  1311. struct drm_crtc *crtc;
  1312. struct drm_crtc_state *old_crtc_state;
  1313. int i, rc;
  1314. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1315. SDE_ERROR("invalid argument(s)\n");
  1316. return;
  1317. }
  1318. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1319. retry:
  1320. /* attempt to acquire ww mutex for connection */
  1321. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1322. old_state->acquire_ctx);
  1323. if (rc == -EDEADLK) {
  1324. drm_modeset_backoff(old_state->acquire_ctx);
  1325. goto retry;
  1326. }
  1327. /* old_state actually contains updated crtc pointers */
  1328. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1329. if (crtc->state->active || crtc->state->active_changed)
  1330. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1331. }
  1332. SDE_ATRACE_END("sde_kms_prepare_fence");
  1333. }
  1334. /**
  1335. * _sde_kms_get_displays - query for underlying display handles and cache them
  1336. * @sde_kms: Pointer to sde kms structure
  1337. * Returns: Zero on success
  1338. */
  1339. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1340. {
  1341. int rc = -ENOMEM;
  1342. if (!sde_kms) {
  1343. SDE_ERROR("invalid sde kms\n");
  1344. return -EINVAL;
  1345. }
  1346. /* dsi */
  1347. sde_kms->dsi_displays = NULL;
  1348. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1349. if (sde_kms->dsi_display_count) {
  1350. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1351. sizeof(void *),
  1352. GFP_KERNEL);
  1353. if (!sde_kms->dsi_displays) {
  1354. SDE_ERROR("failed to allocate dsi displays\n");
  1355. goto exit_deinit_dsi;
  1356. }
  1357. sde_kms->dsi_display_count =
  1358. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1359. sde_kms->dsi_display_count);
  1360. }
  1361. /* wb */
  1362. sde_kms->wb_displays = NULL;
  1363. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1364. if (sde_kms->wb_display_count) {
  1365. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1366. sizeof(void *),
  1367. GFP_KERNEL);
  1368. if (!sde_kms->wb_displays) {
  1369. SDE_ERROR("failed to allocate wb displays\n");
  1370. goto exit_deinit_wb;
  1371. }
  1372. sde_kms->wb_display_count =
  1373. wb_display_get_displays(sde_kms->wb_displays,
  1374. sde_kms->wb_display_count);
  1375. }
  1376. /* dp */
  1377. sde_kms->dp_displays = NULL;
  1378. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1379. if (sde_kms->dp_display_count) {
  1380. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1381. sizeof(void *), GFP_KERNEL);
  1382. if (!sde_kms->dp_displays) {
  1383. SDE_ERROR("failed to allocate dp displays\n");
  1384. goto exit_deinit_dp;
  1385. }
  1386. sde_kms->dp_display_count =
  1387. dp_display_get_displays(sde_kms->dp_displays,
  1388. sde_kms->dp_display_count);
  1389. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1390. }
  1391. return 0;
  1392. exit_deinit_dp:
  1393. kfree(sde_kms->dp_displays);
  1394. sde_kms->dp_stream_count = 0;
  1395. sde_kms->dp_display_count = 0;
  1396. sde_kms->dp_displays = NULL;
  1397. exit_deinit_wb:
  1398. kfree(sde_kms->wb_displays);
  1399. sde_kms->wb_display_count = 0;
  1400. sde_kms->wb_displays = NULL;
  1401. exit_deinit_dsi:
  1402. kfree(sde_kms->dsi_displays);
  1403. sde_kms->dsi_display_count = 0;
  1404. sde_kms->dsi_displays = NULL;
  1405. return rc;
  1406. }
  1407. /**
  1408. * _sde_kms_release_displays - release cache of underlying display handles
  1409. * @sde_kms: Pointer to sde kms structure
  1410. */
  1411. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1412. {
  1413. if (!sde_kms) {
  1414. SDE_ERROR("invalid sde kms\n");
  1415. return;
  1416. }
  1417. kfree(sde_kms->wb_displays);
  1418. sde_kms->wb_displays = NULL;
  1419. sde_kms->wb_display_count = 0;
  1420. kfree(sde_kms->dsi_displays);
  1421. sde_kms->dsi_displays = NULL;
  1422. sde_kms->dsi_display_count = 0;
  1423. }
  1424. /**
  1425. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1426. * for underlying displays
  1427. * @dev: Pointer to drm device structure
  1428. * @priv: Pointer to private drm device data
  1429. * @sde_kms: Pointer to sde kms structure
  1430. * Returns: Zero on success
  1431. */
  1432. static int _sde_kms_setup_displays(struct drm_device *dev,
  1433. struct msm_drm_private *priv,
  1434. struct sde_kms *sde_kms)
  1435. {
  1436. static const struct sde_connector_ops dsi_ops = {
  1437. .set_info_blob = dsi_conn_set_info_blob,
  1438. .detect = dsi_conn_detect,
  1439. .get_modes = dsi_connector_get_modes,
  1440. .pre_destroy = dsi_connector_put_modes,
  1441. .mode_valid = dsi_conn_mode_valid,
  1442. .get_info = dsi_display_get_info,
  1443. .set_backlight = dsi_display_set_backlight,
  1444. .soft_reset = dsi_display_soft_reset,
  1445. .pre_kickoff = dsi_conn_pre_kickoff,
  1446. .clk_ctrl = dsi_display_clk_ctrl,
  1447. .set_power = dsi_display_set_power,
  1448. .get_mode_info = dsi_conn_get_mode_info,
  1449. .get_dst_format = dsi_display_get_dst_format,
  1450. .post_kickoff = dsi_conn_post_kickoff,
  1451. .check_status = dsi_display_check_status,
  1452. .enable_event = dsi_conn_enable_event,
  1453. .cmd_transfer = dsi_display_cmd_transfer,
  1454. .cont_splash_config = dsi_display_cont_splash_config,
  1455. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1456. .get_panel_vfp = dsi_display_get_panel_vfp,
  1457. .get_default_lms = dsi_display_get_default_lms,
  1458. .cmd_receive = dsi_display_cmd_receive,
  1459. .install_properties = NULL,
  1460. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1461. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1462. .get_qsync_min_fps = dsi_display_get_qsync_min_fps,
  1463. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1464. .prepare_commit = dsi_conn_prepare_commit,
  1465. };
  1466. static const struct sde_connector_ops wb_ops = {
  1467. .post_init = sde_wb_connector_post_init,
  1468. .set_info_blob = sde_wb_connector_set_info_blob,
  1469. .detect = sde_wb_connector_detect,
  1470. .get_modes = sde_wb_connector_get_modes,
  1471. .set_property = sde_wb_connector_set_property,
  1472. .get_info = sde_wb_get_info,
  1473. .soft_reset = NULL,
  1474. .get_mode_info = sde_wb_get_mode_info,
  1475. .get_dst_format = NULL,
  1476. .check_status = NULL,
  1477. .cmd_transfer = NULL,
  1478. .cont_splash_config = NULL,
  1479. .cont_splash_res_disable = NULL,
  1480. .get_panel_vfp = NULL,
  1481. .cmd_receive = NULL,
  1482. .install_properties = NULL,
  1483. .set_dyn_bit_clk = NULL,
  1484. .set_allowed_mode_switch = NULL,
  1485. };
  1486. static const struct sde_connector_ops dp_ops = {
  1487. .post_init = dp_connector_post_init,
  1488. .detect = dp_connector_detect,
  1489. .get_modes = dp_connector_get_modes,
  1490. .atomic_check = dp_connector_atomic_check,
  1491. .mode_valid = dp_connector_mode_valid,
  1492. .get_info = dp_connector_get_info,
  1493. .get_mode_info = dp_connector_get_mode_info,
  1494. .post_open = dp_connector_post_open,
  1495. .check_status = NULL,
  1496. .set_colorspace = dp_connector_set_colorspace,
  1497. .config_hdr = dp_connector_config_hdr,
  1498. .cmd_transfer = NULL,
  1499. .cont_splash_config = NULL,
  1500. .cont_splash_res_disable = NULL,
  1501. .get_panel_vfp = NULL,
  1502. .update_pps = dp_connector_update_pps,
  1503. .cmd_receive = NULL,
  1504. .install_properties = dp_connector_install_properties,
  1505. .set_allowed_mode_switch = NULL,
  1506. .set_dyn_bit_clk = NULL,
  1507. };
  1508. struct msm_display_info info;
  1509. struct drm_encoder *encoder;
  1510. void *display, *connector;
  1511. int i, max_encoders;
  1512. int rc = 0;
  1513. u32 dsc_count = 0, mixer_count = 0;
  1514. u32 max_dp_dsc_count, max_dp_mixer_count;
  1515. if (!dev || !priv || !sde_kms) {
  1516. SDE_ERROR("invalid argument(s)\n");
  1517. return -EINVAL;
  1518. }
  1519. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1520. sde_kms->dp_display_count +
  1521. sde_kms->dp_stream_count;
  1522. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1523. max_encoders = ARRAY_SIZE(priv->encoders);
  1524. SDE_ERROR("capping number of displays to %d", max_encoders);
  1525. }
  1526. /* wb */
  1527. for (i = 0; i < sde_kms->wb_display_count &&
  1528. priv->num_encoders < max_encoders; ++i) {
  1529. display = sde_kms->wb_displays[i];
  1530. encoder = NULL;
  1531. memset(&info, 0x0, sizeof(info));
  1532. rc = sde_wb_get_info(NULL, &info, display);
  1533. if (rc) {
  1534. SDE_ERROR("wb get_info %d failed\n", i);
  1535. continue;
  1536. }
  1537. encoder = sde_encoder_init(dev, &info);
  1538. if (IS_ERR_OR_NULL(encoder)) {
  1539. SDE_ERROR("encoder init failed for wb %d\n", i);
  1540. continue;
  1541. }
  1542. rc = sde_wb_drm_init(display, encoder);
  1543. if (rc) {
  1544. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1545. sde_encoder_destroy(encoder);
  1546. continue;
  1547. }
  1548. connector = sde_connector_init(dev,
  1549. encoder,
  1550. 0,
  1551. display,
  1552. &wb_ops,
  1553. DRM_CONNECTOR_POLL_HPD,
  1554. DRM_MODE_CONNECTOR_VIRTUAL);
  1555. if (connector) {
  1556. priv->encoders[priv->num_encoders++] = encoder;
  1557. priv->connectors[priv->num_connectors++] = connector;
  1558. } else {
  1559. SDE_ERROR("wb %d connector init failed\n", i);
  1560. sde_wb_drm_deinit(display);
  1561. sde_encoder_destroy(encoder);
  1562. }
  1563. }
  1564. /* dsi */
  1565. for (i = 0; i < sde_kms->dsi_display_count &&
  1566. priv->num_encoders < max_encoders; ++i) {
  1567. display = sde_kms->dsi_displays[i];
  1568. encoder = NULL;
  1569. memset(&info, 0x0, sizeof(info));
  1570. rc = dsi_display_get_info(NULL, &info, display);
  1571. if (rc) {
  1572. SDE_ERROR("dsi get_info %d failed\n", i);
  1573. continue;
  1574. }
  1575. encoder = sde_encoder_init(dev, &info);
  1576. if (IS_ERR_OR_NULL(encoder)) {
  1577. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1578. continue;
  1579. }
  1580. rc = dsi_display_drm_bridge_init(display, encoder);
  1581. if (rc) {
  1582. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1583. sde_encoder_destroy(encoder);
  1584. continue;
  1585. }
  1586. connector = sde_connector_init(dev,
  1587. encoder,
  1588. dsi_display_get_drm_panel(display),
  1589. display,
  1590. &dsi_ops,
  1591. DRM_CONNECTOR_POLL_HPD,
  1592. DRM_MODE_CONNECTOR_DSI);
  1593. if (connector) {
  1594. priv->encoders[priv->num_encoders++] = encoder;
  1595. priv->connectors[priv->num_connectors++] = connector;
  1596. } else {
  1597. SDE_ERROR("dsi %d connector init failed\n", i);
  1598. dsi_display_drm_bridge_deinit(display);
  1599. sde_encoder_destroy(encoder);
  1600. continue;
  1601. }
  1602. rc = dsi_display_drm_ext_bridge_init(display,
  1603. encoder, connector);
  1604. if (rc) {
  1605. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1606. dsi_display_drm_bridge_deinit(display);
  1607. sde_connector_destroy(connector);
  1608. sde_encoder_destroy(encoder);
  1609. }
  1610. dsc_count += info.dsc_count;
  1611. mixer_count += info.lm_count;
  1612. }
  1613. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1614. sde_kms->catalog->mixer_count - mixer_count : 0;
  1615. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1616. sde_kms->catalog->dsc_count - dsc_count : 0;
  1617. /* dp */
  1618. for (i = 0; i < sde_kms->dp_display_count &&
  1619. priv->num_encoders < max_encoders; ++i) {
  1620. int idx;
  1621. display = sde_kms->dp_displays[i];
  1622. encoder = NULL;
  1623. memset(&info, 0x0, sizeof(info));
  1624. rc = dp_connector_get_info(NULL, &info, display);
  1625. if (rc) {
  1626. SDE_ERROR("dp get_info %d failed\n", i);
  1627. continue;
  1628. }
  1629. encoder = sde_encoder_init(dev, &info);
  1630. if (IS_ERR_OR_NULL(encoder)) {
  1631. SDE_ERROR("dp encoder init failed %d\n", i);
  1632. continue;
  1633. }
  1634. rc = dp_drm_bridge_init(display, encoder,
  1635. max_dp_mixer_count, max_dp_dsc_count);
  1636. if (rc) {
  1637. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1638. sde_encoder_destroy(encoder);
  1639. continue;
  1640. }
  1641. connector = sde_connector_init(dev,
  1642. encoder,
  1643. NULL,
  1644. display,
  1645. &dp_ops,
  1646. DRM_CONNECTOR_POLL_HPD,
  1647. DRM_MODE_CONNECTOR_DisplayPort);
  1648. if (connector) {
  1649. priv->encoders[priv->num_encoders++] = encoder;
  1650. priv->connectors[priv->num_connectors++] = connector;
  1651. } else {
  1652. SDE_ERROR("dp %d connector init failed\n", i);
  1653. dp_drm_bridge_deinit(display);
  1654. sde_encoder_destroy(encoder);
  1655. }
  1656. /* update display cap to MST_MODE for DP MST encoders */
  1657. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1658. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1659. priv->num_encoders < max_encoders; idx++) {
  1660. info.h_tile_instance[0] = idx;
  1661. encoder = sde_encoder_init(dev, &info);
  1662. if (IS_ERR_OR_NULL(encoder)) {
  1663. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1664. continue;
  1665. }
  1666. rc = dp_mst_drm_bridge_init(display, encoder);
  1667. if (rc) {
  1668. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1669. i, rc);
  1670. sde_encoder_destroy(encoder);
  1671. continue;
  1672. }
  1673. priv->encoders[priv->num_encoders++] = encoder;
  1674. }
  1675. }
  1676. return 0;
  1677. }
  1678. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1679. {
  1680. struct msm_drm_private *priv;
  1681. int i;
  1682. if (!sde_kms) {
  1683. SDE_ERROR("invalid sde_kms\n");
  1684. return;
  1685. } else if (!sde_kms->dev) {
  1686. SDE_ERROR("invalid dev\n");
  1687. return;
  1688. } else if (!sde_kms->dev->dev_private) {
  1689. SDE_ERROR("invalid dev_private\n");
  1690. return;
  1691. }
  1692. priv = sde_kms->dev->dev_private;
  1693. for (i = 0; i < priv->num_crtcs; i++)
  1694. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1695. priv->num_crtcs = 0;
  1696. for (i = 0; i < priv->num_planes; i++)
  1697. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1698. priv->num_planes = 0;
  1699. for (i = 0; i < priv->num_connectors; i++)
  1700. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1701. priv->num_connectors = 0;
  1702. for (i = 0; i < priv->num_encoders; i++)
  1703. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1704. priv->num_encoders = 0;
  1705. _sde_kms_release_displays(sde_kms);
  1706. }
  1707. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1708. {
  1709. struct drm_device *dev;
  1710. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1711. struct drm_crtc *crtc;
  1712. struct msm_drm_private *priv;
  1713. struct sde_mdss_cfg *catalog;
  1714. int primary_planes_idx = 0, i, ret;
  1715. int max_crtc_count;
  1716. u32 sspp_id[MAX_PLANES];
  1717. u32 master_plane_id[MAX_PLANES];
  1718. u32 num_virt_planes = 0;
  1719. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1720. SDE_ERROR("invalid sde_kms\n");
  1721. return -EINVAL;
  1722. }
  1723. dev = sde_kms->dev;
  1724. priv = dev->dev_private;
  1725. catalog = sde_kms->catalog;
  1726. ret = sde_core_irq_domain_add(sde_kms);
  1727. if (ret)
  1728. goto fail_irq;
  1729. /*
  1730. * Query for underlying display drivers, and create connectors,
  1731. * bridges and encoders for them.
  1732. */
  1733. if (!_sde_kms_get_displays(sde_kms))
  1734. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1735. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1736. /* Create the planes */
  1737. for (i = 0; i < catalog->sspp_count; i++) {
  1738. bool primary = true;
  1739. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1740. || primary_planes_idx >= max_crtc_count)
  1741. primary = false;
  1742. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1743. (1UL << max_crtc_count) - 1, 0);
  1744. if (IS_ERR(plane)) {
  1745. SDE_ERROR("sde_plane_init failed\n");
  1746. ret = PTR_ERR(plane);
  1747. goto fail;
  1748. }
  1749. priv->planes[priv->num_planes++] = plane;
  1750. if (primary)
  1751. primary_planes[primary_planes_idx++] = plane;
  1752. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1753. sde_is_custom_client()) {
  1754. int priority =
  1755. catalog->sspp[i].sblk->smart_dma_priority;
  1756. sspp_id[priority - 1] = catalog->sspp[i].id;
  1757. master_plane_id[priority - 1] = plane->base.id;
  1758. num_virt_planes++;
  1759. }
  1760. }
  1761. /* Initialize smart DMA virtual planes */
  1762. for (i = 0; i < num_virt_planes; i++) {
  1763. plane = sde_plane_init(dev, sspp_id[i], false,
  1764. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1765. if (IS_ERR(plane)) {
  1766. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1767. ret = PTR_ERR(plane);
  1768. goto fail;
  1769. }
  1770. priv->planes[priv->num_planes++] = plane;
  1771. }
  1772. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1773. /* Create one CRTC per encoder */
  1774. for (i = 0; i < max_crtc_count; i++) {
  1775. crtc = sde_crtc_init(dev, primary_planes[i]);
  1776. if (IS_ERR(crtc)) {
  1777. ret = PTR_ERR(crtc);
  1778. goto fail;
  1779. }
  1780. priv->crtcs[priv->num_crtcs++] = crtc;
  1781. }
  1782. if (sde_is_custom_client()) {
  1783. /* All CRTCs are compatible with all planes */
  1784. for (i = 0; i < priv->num_planes; i++)
  1785. priv->planes[i]->possible_crtcs =
  1786. (1 << priv->num_crtcs) - 1;
  1787. }
  1788. /* All CRTCs are compatible with all encoders */
  1789. for (i = 0; i < priv->num_encoders; i++)
  1790. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1791. return 0;
  1792. fail:
  1793. _sde_kms_drm_obj_destroy(sde_kms);
  1794. fail_irq:
  1795. sde_core_irq_domain_fini(sde_kms);
  1796. return ret;
  1797. }
  1798. /**
  1799. * sde_kms_timeline_status - provides current timeline status
  1800. * This API should be called without mode config lock.
  1801. * @dev: Pointer to drm device
  1802. */
  1803. void sde_kms_timeline_status(struct drm_device *dev)
  1804. {
  1805. struct drm_crtc *crtc;
  1806. struct drm_connector *conn;
  1807. struct drm_connector_list_iter conn_iter;
  1808. if (!dev) {
  1809. SDE_ERROR("invalid drm device node\n");
  1810. return;
  1811. }
  1812. drm_for_each_crtc(crtc, dev)
  1813. sde_crtc_timeline_status(crtc);
  1814. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1815. /*
  1816. *Probably locked from last close dumping status anyway
  1817. */
  1818. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1819. drm_connector_list_iter_begin(dev, &conn_iter);
  1820. drm_for_each_connector_iter(conn, &conn_iter)
  1821. sde_conn_timeline_status(conn);
  1822. drm_connector_list_iter_end(&conn_iter);
  1823. return;
  1824. }
  1825. mutex_lock(&dev->mode_config.mutex);
  1826. drm_connector_list_iter_begin(dev, &conn_iter);
  1827. drm_for_each_connector_iter(conn, &conn_iter)
  1828. sde_conn_timeline_status(conn);
  1829. drm_connector_list_iter_end(&conn_iter);
  1830. mutex_unlock(&dev->mode_config.mutex);
  1831. }
  1832. static int sde_kms_postinit(struct msm_kms *kms)
  1833. {
  1834. struct sde_kms *sde_kms = to_sde_kms(kms);
  1835. struct drm_device *dev;
  1836. struct drm_crtc *crtc;
  1837. int rc;
  1838. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1839. SDE_ERROR("invalid sde_kms\n");
  1840. return -EINVAL;
  1841. }
  1842. dev = sde_kms->dev;
  1843. rc = _sde_debugfs_init(sde_kms);
  1844. if (rc)
  1845. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1846. drm_for_each_crtc(crtc, dev)
  1847. sde_crtc_post_init(dev, crtc);
  1848. return rc;
  1849. }
  1850. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1851. struct drm_encoder *encoder)
  1852. {
  1853. return rate;
  1854. }
  1855. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1856. struct platform_device *pdev)
  1857. {
  1858. struct drm_device *dev;
  1859. struct msm_drm_private *priv;
  1860. struct sde_vm_ops *vm_ops;
  1861. int i;
  1862. if (!sde_kms || !pdev)
  1863. return;
  1864. dev = sde_kms->dev;
  1865. if (!dev)
  1866. return;
  1867. priv = dev->dev_private;
  1868. if (!priv)
  1869. return;
  1870. if (sde_kms->genpd_init) {
  1871. sde_kms->genpd_init = false;
  1872. pm_genpd_remove(&sde_kms->genpd);
  1873. of_genpd_del_provider(pdev->dev.of_node);
  1874. }
  1875. vm_ops = sde_vm_get_ops(sde_kms);
  1876. if (vm_ops && vm_ops->vm_deinit)
  1877. vm_ops->vm_deinit(sde_kms, vm_ops);
  1878. if (sde_kms->hw_intr)
  1879. sde_hw_intr_destroy(sde_kms->hw_intr);
  1880. sde_kms->hw_intr = NULL;
  1881. if (sde_kms->power_event)
  1882. sde_power_handle_unregister_event(
  1883. &priv->phandle, sde_kms->power_event);
  1884. _sde_kms_release_displays(sde_kms);
  1885. _sde_kms_unmap_all_splash_regions(sde_kms);
  1886. if (sde_kms->catalog) {
  1887. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1888. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1889. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1890. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1891. }
  1892. }
  1893. if (sde_kms->rm_init)
  1894. sde_rm_destroy(&sde_kms->rm);
  1895. sde_kms->rm_init = false;
  1896. if (sde_kms->catalog)
  1897. sde_hw_catalog_deinit(sde_kms->catalog);
  1898. sde_kms->catalog = NULL;
  1899. if (sde_kms->sid)
  1900. msm_iounmap(pdev, sde_kms->sid);
  1901. sde_kms->sid = NULL;
  1902. if (sde_kms->reg_dma)
  1903. msm_iounmap(pdev, sde_kms->reg_dma);
  1904. sde_kms->reg_dma = NULL;
  1905. if (sde_kms->vbif[VBIF_NRT])
  1906. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1907. sde_kms->vbif[VBIF_NRT] = NULL;
  1908. if (sde_kms->vbif[VBIF_RT])
  1909. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1910. sde_kms->vbif[VBIF_RT] = NULL;
  1911. if (sde_kms->mmio)
  1912. msm_iounmap(pdev, sde_kms->mmio);
  1913. sde_kms->mmio = NULL;
  1914. sde_reg_dma_deinit();
  1915. _sde_kms_mmu_destroy(sde_kms);
  1916. }
  1917. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1918. {
  1919. int i;
  1920. if (!sde_kms)
  1921. return -EINVAL;
  1922. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1923. struct msm_mmu *mmu;
  1924. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1925. if (!aspace)
  1926. continue;
  1927. mmu = sde_kms->aspace[i]->mmu;
  1928. if (secure_only &&
  1929. !aspace->mmu->funcs->is_domain_secure(mmu))
  1930. continue;
  1931. /* cleanup aspace before detaching */
  1932. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1933. SDE_DEBUG("Detaching domain:%d\n", i);
  1934. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1935. ARRAY_SIZE(iommu_ports));
  1936. aspace->domain_attached = false;
  1937. }
  1938. return 0;
  1939. }
  1940. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1941. {
  1942. int i;
  1943. if (!sde_kms)
  1944. return -EINVAL;
  1945. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1946. struct msm_mmu *mmu;
  1947. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1948. if (!aspace)
  1949. continue;
  1950. mmu = sde_kms->aspace[i]->mmu;
  1951. if (secure_only &&
  1952. !aspace->mmu->funcs->is_domain_secure(mmu))
  1953. continue;
  1954. SDE_DEBUG("Attaching domain:%d\n", i);
  1955. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1956. ARRAY_SIZE(iommu_ports));
  1957. aspace->domain_attached = true;
  1958. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1959. }
  1960. return 0;
  1961. }
  1962. static void sde_kms_destroy(struct msm_kms *kms)
  1963. {
  1964. struct sde_kms *sde_kms;
  1965. struct drm_device *dev;
  1966. if (!kms) {
  1967. SDE_ERROR("invalid kms\n");
  1968. return;
  1969. }
  1970. sde_kms = to_sde_kms(kms);
  1971. dev = sde_kms->dev;
  1972. if (!dev || !dev->dev) {
  1973. SDE_ERROR("invalid device\n");
  1974. return;
  1975. }
  1976. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1977. kfree(sde_kms);
  1978. }
  1979. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1980. struct drm_atomic_state *state)
  1981. {
  1982. struct drm_device *dev = sde_kms->dev;
  1983. struct drm_plane *plane;
  1984. struct drm_plane_state *plane_state;
  1985. struct drm_crtc *crtc;
  1986. struct drm_crtc_state *crtc_state;
  1987. struct drm_connector *conn;
  1988. struct drm_connector_state *conn_state;
  1989. struct drm_connector_list_iter conn_iter;
  1990. int ret = 0;
  1991. drm_for_each_plane(plane, dev) {
  1992. plane_state = drm_atomic_get_plane_state(state, plane);
  1993. if (IS_ERR(plane_state)) {
  1994. ret = PTR_ERR(plane_state);
  1995. SDE_ERROR("error %d getting plane %d state\n",
  1996. ret, DRMID(plane));
  1997. return ret;
  1998. }
  1999. ret = sde_plane_helper_reset_custom_properties(plane,
  2000. plane_state);
  2001. if (ret) {
  2002. SDE_ERROR("error %d resetting plane props %d\n",
  2003. ret, DRMID(plane));
  2004. return ret;
  2005. }
  2006. }
  2007. drm_for_each_crtc(crtc, dev) {
  2008. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2009. if (IS_ERR(crtc_state)) {
  2010. ret = PTR_ERR(crtc_state);
  2011. SDE_ERROR("error %d getting crtc %d state\n",
  2012. ret, DRMID(crtc));
  2013. return ret;
  2014. }
  2015. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2016. if (ret) {
  2017. SDE_ERROR("error %d resetting crtc props %d\n",
  2018. ret, DRMID(crtc));
  2019. return ret;
  2020. }
  2021. }
  2022. drm_connector_list_iter_begin(dev, &conn_iter);
  2023. drm_for_each_connector_iter(conn, &conn_iter) {
  2024. conn_state = drm_atomic_get_connector_state(state, conn);
  2025. if (IS_ERR(conn_state)) {
  2026. ret = PTR_ERR(conn_state);
  2027. SDE_ERROR("error %d getting connector %d state\n",
  2028. ret, DRMID(conn));
  2029. return ret;
  2030. }
  2031. ret = sde_connector_helper_reset_custom_properties(conn,
  2032. conn_state);
  2033. if (ret) {
  2034. SDE_ERROR("error %d resetting connector props %d\n",
  2035. ret, DRMID(conn));
  2036. return ret;
  2037. }
  2038. }
  2039. drm_connector_list_iter_end(&conn_iter);
  2040. return ret;
  2041. }
  2042. static void sde_kms_lastclose(struct msm_kms *kms)
  2043. {
  2044. struct sde_kms *sde_kms;
  2045. struct drm_device *dev;
  2046. struct drm_atomic_state *state;
  2047. struct drm_modeset_acquire_ctx ctx;
  2048. int ret;
  2049. if (!kms) {
  2050. SDE_ERROR("invalid argument\n");
  2051. return;
  2052. }
  2053. sde_kms = to_sde_kms(kms);
  2054. dev = sde_kms->dev;
  2055. drm_modeset_acquire_init(&ctx, 0);
  2056. state = drm_atomic_state_alloc(dev);
  2057. if (!state) {
  2058. ret = -ENOMEM;
  2059. goto out_ctx;
  2060. }
  2061. state->acquire_ctx = &ctx;
  2062. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2063. retry:
  2064. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2065. if (ret)
  2066. goto out_state;
  2067. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2068. if (ret)
  2069. goto out_state;
  2070. ret = drm_atomic_commit(state);
  2071. out_state:
  2072. if (ret == -EDEADLK)
  2073. goto backoff;
  2074. drm_atomic_state_put(state);
  2075. out_ctx:
  2076. drm_modeset_drop_locks(&ctx);
  2077. drm_modeset_acquire_fini(&ctx);
  2078. if (ret)
  2079. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2080. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2081. return;
  2082. backoff:
  2083. drm_atomic_state_clear(state);
  2084. drm_modeset_backoff(&ctx);
  2085. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2086. goto retry;
  2087. }
  2088. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2089. struct drm_atomic_state *state)
  2090. {
  2091. struct sde_kms *sde_kms;
  2092. struct drm_device *dev;
  2093. struct drm_crtc *crtc;
  2094. struct drm_encoder *encoder;
  2095. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2096. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2097. uint32_t crtc_encoder_cnt = 0;
  2098. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2099. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2100. struct sde_vm_ops *vm_ops;
  2101. bool vm_req_active = false;
  2102. enum sde_crtc_idle_pc_state idle_pc_state;
  2103. struct sde_mdss_cfg *catalog;
  2104. int rc = 0;
  2105. struct sde_connector *sde_conn;
  2106. struct dsi_display *dsi_display;
  2107. struct drm_connector *connector;
  2108. struct drm_connector_state *new_connstate;
  2109. if (!kms || !state)
  2110. return -EINVAL;
  2111. sde_kms = to_sde_kms(kms);
  2112. dev = sde_kms->dev;
  2113. catalog = sde_kms->catalog;
  2114. vm_ops = sde_vm_get_ops(sde_kms);
  2115. if (!vm_ops)
  2116. return 0;
  2117. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw ||
  2118. !vm_ops->vm_acquire)
  2119. return -EINVAL;
  2120. sde_vm_lock(sde_kms);
  2121. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2122. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2123. if (!new_cstate->active && !old_cstate->active)
  2124. continue;
  2125. new_state = to_sde_crtc_state(new_cstate);
  2126. new_vm_req = sde_crtc_get_property(new_state,
  2127. CRTC_PROP_VM_REQ_STATE);
  2128. old_state = to_sde_crtc_state(old_cstate);
  2129. old_vm_req = sde_crtc_get_property(old_state,
  2130. CRTC_PROP_VM_REQ_STATE);
  2131. /*
  2132. * No active request if the transition is from
  2133. * VM_REQ_NONE to VM_REQ_NONE
  2134. */
  2135. if (old_vm_req || new_vm_req) {
  2136. rc = vm_ops->vm_request_valid(sde_kms,
  2137. old_vm_req, new_vm_req);
  2138. if (rc) {
  2139. SDE_ERROR(
  2140. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2141. old_vm_req, new_vm_req,
  2142. vm_ops->vm_owns_hw(sde_kms), rc);
  2143. goto end;
  2144. } else if (old_vm_req == VM_REQ_ACQUIRE &&
  2145. new_vm_req == VM_REQ_NONE) {
  2146. SDE_DEBUG(
  2147. "VM transition valid; ignore further checks\n");
  2148. } else {
  2149. vm_req_active = true;
  2150. }
  2151. }
  2152. idle_pc_state = sde_crtc_get_property(new_state,
  2153. CRTC_PROP_IDLE_PC_STATE);
  2154. active_crtc = crtc;
  2155. active_cstate = new_cstate;
  2156. commit_crtc_cnt++;
  2157. }
  2158. /* return early if no active vm request */
  2159. if (!vm_req_active)
  2160. goto end;
  2161. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2162. if (!crtc->state->active)
  2163. continue;
  2164. global_crtc_cnt++;
  2165. global_active_crtc = crtc;
  2166. }
  2167. if (active_crtc) {
  2168. drm_for_each_encoder_mask(encoder, active_crtc->dev,
  2169. active_cstate->encoder_mask)
  2170. crtc_encoder_cnt++;
  2171. }
  2172. SDE_EVT32(old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2173. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d\n", old_vm_req,
  2174. new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2175. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2176. int conn_mask = active_cstate->connector_mask;
  2177. if (drm_connector_mask(connector) & conn_mask) {
  2178. sde_conn = to_sde_connector(connector);
  2179. dsi_display = (struct dsi_display *) sde_conn->display;
  2180. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i,
  2181. dsi_display->type,
  2182. dsi_display->trusted_vm_env);
  2183. SDE_DEBUG(
  2184. "VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d,",
  2185. dsi_display->name, DRMID(connector),
  2186. DRMID(active_crtc), dsi_display->type,
  2187. dsi_display->trusted_vm_env);
  2188. break;
  2189. }
  2190. }
  2191. /* Check for single crtc commits only on valid VM requests */
  2192. if (active_crtc && global_active_crtc &&
  2193. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2194. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2195. active_crtc != global_active_crtc)) {
  2196. SDE_ERROR(
  2197. "VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2198. catalog->max_trusted_vm_displays,
  2199. commit_crtc_cnt, global_crtc_cnt, DRMID(active_crtc),
  2200. DRMID(global_active_crtc));
  2201. rc = -E2BIG;
  2202. goto end;
  2203. } else if ((new_vm_req == VM_REQ_RELEASE) &&
  2204. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2205. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2206. /*
  2207. * disable idle-pc before releasing the HW
  2208. * allow only specified number of encoders on a given crtc
  2209. */
  2210. SDE_ERROR(
  2211. "VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2212. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC,
  2213. crtc_encoder_cnt);
  2214. rc = -EINVAL;
  2215. goto end;
  2216. }
  2217. if ((new_vm_req == VM_REQ_ACQUIRE) && !vm_ops->vm_owns_hw(sde_kms)) {
  2218. rc = vm_ops->vm_acquire(sde_kms);
  2219. if (rc) {
  2220. SDE_ERROR(
  2221. "VM acquire failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2222. old_vm_req, new_vm_req,
  2223. vm_ops->vm_owns_hw(sde_kms), rc);
  2224. goto end;
  2225. }
  2226. if (vm_ops->vm_resource_init)
  2227. rc = vm_ops->vm_resource_init(sde_kms, state);
  2228. }
  2229. end:
  2230. sde_vm_unlock(sde_kms);
  2231. return rc;
  2232. }
  2233. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2234. struct drm_atomic_state *state)
  2235. {
  2236. struct sde_kms *sde_kms;
  2237. struct drm_device *dev;
  2238. struct drm_crtc *crtc;
  2239. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2240. struct drm_crtc_state *crtc_state;
  2241. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2242. bool sec_session = false, global_sec_session = false;
  2243. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2244. int i;
  2245. if (!kms || !state) {
  2246. return -EINVAL;
  2247. SDE_ERROR("invalid arguments\n");
  2248. }
  2249. sde_kms = to_sde_kms(kms);
  2250. dev = sde_kms->dev;
  2251. /* iterate state object for active secure/non-secure crtc */
  2252. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2253. if (!crtc_state->active)
  2254. continue;
  2255. active_crtc_cnt++;
  2256. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2257. &fb_sec, &fb_sec_dir);
  2258. if (fb_sec_dir)
  2259. sec_session = true;
  2260. cur_crtc = crtc;
  2261. }
  2262. /* iterate global list for active and secure/non-secure crtc */
  2263. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2264. if (!crtc->state->active)
  2265. continue;
  2266. global_active_crtc_cnt++;
  2267. /* update only when crtc is not the same as current crtc */
  2268. if (crtc != cur_crtc) {
  2269. fb_ns = fb_sec = fb_sec_dir = 0;
  2270. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2271. &fb_sec, &fb_sec_dir);
  2272. if (fb_sec_dir)
  2273. global_sec_session = true;
  2274. global_crtc = crtc;
  2275. }
  2276. }
  2277. if (!global_sec_session && !sec_session)
  2278. return 0;
  2279. /*
  2280. * - fail crtc commit, if secure-camera/secure-ui session is
  2281. * in-progress in any other display
  2282. * - fail secure-camera/secure-ui crtc commit, if any other display
  2283. * session is in-progress
  2284. */
  2285. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2286. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2287. SDE_ERROR(
  2288. "crtc%d secure check failed global_active:%d active:%d\n",
  2289. cur_crtc ? cur_crtc->base.id : -1,
  2290. global_active_crtc_cnt, active_crtc_cnt);
  2291. return -EPERM;
  2292. /*
  2293. * As only one crtc is allowed during secure session, the crtc
  2294. * in this commit should match with the global crtc
  2295. */
  2296. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2297. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2298. cur_crtc->base.id, sec_session,
  2299. global_crtc->base.id, global_sec_session);
  2300. return -EPERM;
  2301. }
  2302. return 0;
  2303. }
  2304. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2305. struct drm_atomic_state *state)
  2306. {
  2307. struct drm_crtc *crtc;
  2308. struct drm_crtc_state *new_cstate;
  2309. struct sde_crtc_state *cstate;
  2310. struct sde_vm_ops *vm_ops;
  2311. enum sde_crtc_vm_req vm_req;
  2312. struct sde_kms *sde_kms = to_sde_kms(kms);
  2313. vm_ops = sde_vm_get_ops(sde_kms);
  2314. if (!vm_ops)
  2315. return;
  2316. crtc = sde_kms_vm_get_vm_crtc(state);
  2317. if (!crtc)
  2318. return;
  2319. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2320. cstate = to_sde_crtc_state(new_cstate);
  2321. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2322. if (vm_req != VM_REQ_ACQUIRE)
  2323. return;
  2324. sde_vm_lock(sde_kms);
  2325. if (vm_ops->vm_acquire_fail_handler)
  2326. vm_ops->vm_acquire_fail_handler(sde_kms);
  2327. sde_vm_unlock(sde_kms);
  2328. }
  2329. static int sde_kms_atomic_check(struct msm_kms *kms,
  2330. struct drm_atomic_state *state)
  2331. {
  2332. struct sde_kms *sde_kms;
  2333. struct drm_device *dev;
  2334. int ret;
  2335. if (!kms || !state)
  2336. return -EINVAL;
  2337. sde_kms = to_sde_kms(kms);
  2338. dev = sde_kms->dev;
  2339. SDE_ATRACE_BEGIN("atomic_check");
  2340. if (sde_kms_is_suspend_blocked(dev)) {
  2341. SDE_DEBUG("suspended, skip atomic_check\n");
  2342. ret = -EBUSY;
  2343. goto end;
  2344. }
  2345. ret = sde_kms_check_vm_request(kms, state);
  2346. if (ret) {
  2347. SDE_ERROR("vm switch request checks failed\n");
  2348. goto end;
  2349. }
  2350. ret = drm_atomic_helper_check(dev, state);
  2351. if (ret)
  2352. goto vm_clean_up;
  2353. /*
  2354. * Check if any secure transition(moving CRTC between secure and
  2355. * non-secure state and vice-versa) is allowed or not. when moving
  2356. * to secure state, planes with fb_mode set to dir_translated only can
  2357. * be staged on the CRTC, and only one CRTC can be active during
  2358. * Secure state
  2359. */
  2360. ret = sde_kms_check_secure_transition(kms, state);
  2361. if (ret)
  2362. goto vm_clean_up;
  2363. goto end;
  2364. vm_clean_up:
  2365. sde_kms_vm_res_release(kms, state);
  2366. end:
  2367. SDE_ATRACE_END("atomic_check");
  2368. return ret;
  2369. }
  2370. static struct msm_gem_address_space*
  2371. _sde_kms_get_address_space(struct msm_kms *kms,
  2372. unsigned int domain)
  2373. {
  2374. struct sde_kms *sde_kms;
  2375. if (!kms) {
  2376. SDE_ERROR("invalid kms\n");
  2377. return NULL;
  2378. }
  2379. sde_kms = to_sde_kms(kms);
  2380. if (!sde_kms) {
  2381. SDE_ERROR("invalid sde_kms\n");
  2382. return NULL;
  2383. }
  2384. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2385. return NULL;
  2386. return (sde_kms->aspace[domain] &&
  2387. sde_kms->aspace[domain]->domain_attached) ?
  2388. sde_kms->aspace[domain] : NULL;
  2389. }
  2390. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2391. unsigned int domain)
  2392. {
  2393. struct sde_kms *sde_kms;
  2394. struct msm_gem_address_space *aspace;
  2395. if (!kms) {
  2396. SDE_ERROR("invalid kms\n");
  2397. return NULL;
  2398. }
  2399. sde_kms = to_sde_kms(kms);
  2400. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2401. SDE_ERROR("invalid params\n");
  2402. return NULL;
  2403. }
  2404. aspace = _sde_kms_get_address_space(kms, domain);
  2405. return (aspace && aspace->domain_attached) ?
  2406. msm_gem_get_aspace_device(aspace) : NULL;
  2407. }
  2408. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2409. {
  2410. struct drm_device *dev = NULL;
  2411. struct sde_kms *sde_kms = NULL;
  2412. struct drm_connector *connector = NULL;
  2413. struct drm_connector_list_iter conn_iter;
  2414. struct sde_connector *sde_conn = NULL;
  2415. if (!kms) {
  2416. SDE_ERROR("invalid kms\n");
  2417. return;
  2418. }
  2419. sde_kms = to_sde_kms(kms);
  2420. dev = sde_kms->dev;
  2421. if (!dev) {
  2422. SDE_ERROR("invalid device\n");
  2423. return;
  2424. }
  2425. if (!dev->mode_config.poll_enabled)
  2426. return;
  2427. mutex_lock(&dev->mode_config.mutex);
  2428. drm_connector_list_iter_begin(dev, &conn_iter);
  2429. drm_for_each_connector_iter(connector, &conn_iter) {
  2430. /* Only handle HPD capable connectors. */
  2431. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2432. continue;
  2433. sde_conn = to_sde_connector(connector);
  2434. if (sde_conn->ops.post_open)
  2435. sde_conn->ops.post_open(&sde_conn->base,
  2436. sde_conn->display);
  2437. }
  2438. drm_connector_list_iter_end(&conn_iter);
  2439. mutex_unlock(&dev->mode_config.mutex);
  2440. }
  2441. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2442. struct sde_splash_display *splash_display,
  2443. struct drm_crtc *crtc)
  2444. {
  2445. struct msm_drm_private *priv;
  2446. struct drm_plane *plane;
  2447. struct sde_splash_mem *splash;
  2448. struct sde_splash_mem *demura;
  2449. struct sde_plane_state *pstate;
  2450. struct sde_sspp_index_info *pipe_info;
  2451. enum sde_sspp pipe_id;
  2452. bool is_virtual;
  2453. int i;
  2454. if (!sde_kms || !splash_display || !crtc) {
  2455. SDE_ERROR("invalid input args\n");
  2456. return -EINVAL;
  2457. }
  2458. priv = sde_kms->dev->dev_private;
  2459. pipe_info = &splash_display->pipe_info;
  2460. splash = splash_display->splash;
  2461. demura = splash_display->demura;
  2462. for (i = 0; i < priv->num_planes; i++) {
  2463. plane = priv->planes[i];
  2464. pipe_id = sde_plane_pipe(plane);
  2465. is_virtual = is_sde_plane_virtual(plane);
  2466. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2467. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2468. if (splash && sde_plane_validate_src_addr(plane,
  2469. splash->splash_buf_base,
  2470. splash->splash_buf_size)) {
  2471. if (!demura || sde_plane_validate_src_addr(
  2472. plane, demura->splash_buf_base,
  2473. demura->splash_buf_size)) {
  2474. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2475. pipe_id, DRMID(crtc));
  2476. continue;
  2477. }
  2478. }
  2479. plane->state->crtc = crtc;
  2480. crtc->state->plane_mask |= drm_plane_mask(plane);
  2481. pstate = to_sde_plane_state(plane->state);
  2482. pstate->cont_splash_populated = true;
  2483. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2484. DRMID(crtc), DRMID(plane), is_virtual);
  2485. }
  2486. }
  2487. return 0;
  2488. }
  2489. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2490. struct dsi_display *dsi_display)
  2491. {
  2492. void *display;
  2493. struct drm_encoder *encoder = NULL;
  2494. struct msm_display_info info;
  2495. struct drm_device *dev;
  2496. struct sde_kms *sde_kms;
  2497. struct drm_connector_list_iter conn_iter;
  2498. struct drm_connector *connector = NULL;
  2499. struct sde_connector *sde_conn = NULL;
  2500. int rc = 0;
  2501. sde_kms = to_sde_kms(kms);
  2502. dev = sde_kms->dev;
  2503. display = dsi_display;
  2504. if (dsi_display) {
  2505. if (dsi_display->bridge->base.encoder) {
  2506. encoder = dsi_display->bridge->base.encoder;
  2507. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2508. }
  2509. memset(&info, 0x0, sizeof(info));
  2510. rc = dsi_display_get_info(NULL, &info, display);
  2511. if (rc) {
  2512. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2513. __func__, rc);
  2514. encoder = NULL;
  2515. }
  2516. }
  2517. drm_connector_list_iter_begin(dev, &conn_iter);
  2518. drm_for_each_connector_iter(connector, &conn_iter) {
  2519. struct drm_encoder *c_encoder;
  2520. drm_connector_for_each_possible_encoder(connector,
  2521. c_encoder)
  2522. break;
  2523. if (!c_encoder) {
  2524. SDE_ERROR("c_encoder not found\n");
  2525. return -EINVAL;
  2526. }
  2527. /**
  2528. * Inform cont_splash is disabled to each interface/connector.
  2529. * This is currently supported for DSI interface.
  2530. */
  2531. sde_conn = to_sde_connector(connector);
  2532. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2533. if (!dsi_display || !encoder) {
  2534. sde_conn->ops.cont_splash_res_disable
  2535. (sde_conn->display);
  2536. } else if (c_encoder->base.id == encoder->base.id) {
  2537. /**
  2538. * This handles dual DSI
  2539. * configuration where one DSI
  2540. * interface has cont_splash
  2541. * enabled and the other doesn't.
  2542. */
  2543. sde_conn->ops.cont_splash_res_disable
  2544. (sde_conn->display);
  2545. break;
  2546. }
  2547. }
  2548. }
  2549. drm_connector_list_iter_end(&conn_iter);
  2550. return 0;
  2551. }
  2552. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2553. {
  2554. int i;
  2555. void *display;
  2556. struct dsi_display *dsi_display;
  2557. struct drm_encoder *encoder;
  2558. if (!sde_kms)
  2559. return -EINVAL;
  2560. if (!sde_in_trusted_vm(sde_kms))
  2561. return 0;
  2562. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2563. display = sde_kms->dsi_displays[i];
  2564. dsi_display = (struct dsi_display *)display;
  2565. if (!dsi_display->bridge->base.encoder) {
  2566. SDE_ERROR("no encoder on dsi display:%d", i);
  2567. return -EINVAL;
  2568. }
  2569. encoder = dsi_display->bridge->base.encoder;
  2570. encoder->possible_crtcs = 1 << i;
  2571. SDE_DEBUG(
  2572. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2573. encoder->index, encoder->base.id,
  2574. encoder->name, encoder->possible_crtcs);
  2575. }
  2576. return 0;
  2577. }
  2578. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2579. struct sde_kms *sde_kms, struct drm_connector *connector,
  2580. struct drm_atomic_state *state)
  2581. {
  2582. struct drm_display_mode *mode, *cur_mode = NULL;
  2583. struct drm_crtc *crtc;
  2584. struct drm_crtc_state *new_cstate, *old_cstate;
  2585. u32 i = 0;
  2586. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2587. list_for_each_entry(mode, &connector->modes, head) {
  2588. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2589. cur_mode = mode;
  2590. break;
  2591. }
  2592. }
  2593. } else if (state) {
  2594. /* get the mode from first atomic_check phase for trusted_vm*/
  2595. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2596. new_cstate, i) {
  2597. if (!new_cstate->active && !old_cstate->active)
  2598. continue;
  2599. list_for_each_entry(mode, &connector->modes, head) {
  2600. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2601. cur_mode = mode;
  2602. break;
  2603. }
  2604. }
  2605. }
  2606. }
  2607. return cur_mode;
  2608. }
  2609. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2610. struct drm_atomic_state *state)
  2611. {
  2612. void *display;
  2613. struct dsi_display *dsi_display;
  2614. struct msm_display_info info;
  2615. struct drm_encoder *encoder = NULL;
  2616. struct drm_crtc *crtc = NULL;
  2617. int i, rc = 0;
  2618. struct drm_display_mode *drm_mode = NULL;
  2619. struct drm_device *dev;
  2620. struct msm_drm_private *priv;
  2621. struct sde_kms *sde_kms;
  2622. struct drm_connector_list_iter conn_iter;
  2623. struct drm_connector *connector = NULL;
  2624. struct sde_connector *sde_conn = NULL;
  2625. struct sde_splash_display *splash_display;
  2626. if (!kms) {
  2627. SDE_ERROR("invalid kms\n");
  2628. return -EINVAL;
  2629. }
  2630. sde_kms = to_sde_kms(kms);
  2631. dev = sde_kms->dev;
  2632. if (!dev) {
  2633. SDE_ERROR("invalid device\n");
  2634. return -EINVAL;
  2635. }
  2636. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2637. if (rc) {
  2638. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2639. return -EINVAL;
  2640. }
  2641. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2642. && (!sde_kms->splash_data.num_splash_regions)) ||
  2643. !sde_kms->splash_data.num_splash_displays) {
  2644. DRM_INFO("cont_splash feature not enabled\n");
  2645. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2646. return rc;
  2647. }
  2648. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2649. sde_kms->splash_data.num_splash_displays,
  2650. sde_kms->dsi_display_count);
  2651. /* dsi */
  2652. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2653. struct sde_crtc_state *cstate;
  2654. struct sde_connector_state *conn_state;
  2655. display = sde_kms->dsi_displays[i];
  2656. dsi_display = (struct dsi_display *)display;
  2657. splash_display = &sde_kms->splash_data.splash_display[i];
  2658. if (!splash_display->cont_splash_enabled) {
  2659. SDE_DEBUG("display->name = %s splash not enabled\n",
  2660. dsi_display->name);
  2661. sde_kms_inform_cont_splash_res_disable(kms,
  2662. dsi_display);
  2663. continue;
  2664. }
  2665. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2666. if (dsi_display->bridge->base.encoder) {
  2667. encoder = dsi_display->bridge->base.encoder;
  2668. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2669. }
  2670. memset(&info, 0x0, sizeof(info));
  2671. rc = dsi_display_get_info(NULL, &info, display);
  2672. if (rc) {
  2673. SDE_ERROR("dsi get_info %d failed\n", i);
  2674. encoder = NULL;
  2675. continue;
  2676. }
  2677. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2678. ((info.is_connected) ? "true" : "false"),
  2679. info.display_type);
  2680. if (!encoder) {
  2681. SDE_ERROR("encoder not initialized\n");
  2682. return -EINVAL;
  2683. }
  2684. priv = sde_kms->dev->dev_private;
  2685. encoder->crtc = priv->crtcs[i];
  2686. crtc = encoder->crtc;
  2687. splash_display->encoder = encoder;
  2688. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2689. i, crtc->index, crtc->base.id, encoder->index,
  2690. encoder->base.id);
  2691. mutex_lock(&dev->mode_config.mutex);
  2692. drm_connector_list_iter_begin(dev, &conn_iter);
  2693. drm_for_each_connector_iter(connector, &conn_iter) {
  2694. struct drm_encoder *c_encoder;
  2695. drm_connector_for_each_possible_encoder(connector,
  2696. c_encoder)
  2697. break;
  2698. if (!c_encoder) {
  2699. SDE_ERROR("c_encoder not found\n");
  2700. mutex_unlock(&dev->mode_config.mutex);
  2701. return -EINVAL;
  2702. }
  2703. /**
  2704. * SDE_KMS doesn't attach more than one encoder to
  2705. * a DSI connector. So it is safe to check only with
  2706. * the first encoder entry. Revisit this logic if we
  2707. * ever have to support continuous splash for
  2708. * external displays in MST configuration.
  2709. */
  2710. if (c_encoder->base.id == encoder->base.id)
  2711. break;
  2712. }
  2713. drm_connector_list_iter_end(&conn_iter);
  2714. if (!connector) {
  2715. SDE_ERROR("connector not initialized\n");
  2716. mutex_unlock(&dev->mode_config.mutex);
  2717. return -EINVAL;
  2718. }
  2719. mutex_unlock(&dev->mode_config.mutex);
  2720. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2721. crtc->state->connector_mask = drm_connector_mask(connector);
  2722. connector->state->crtc = crtc;
  2723. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2724. if (!drm_mode) {
  2725. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2726. sde_kms->splash_data.type);
  2727. return -EINVAL;
  2728. }
  2729. SDE_DEBUG(
  2730. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2731. drm_mode->name, drm_mode->type,
  2732. drm_mode->flags, sde_kms->splash_data.type);
  2733. /* Update CRTC drm structure */
  2734. crtc->state->active = true;
  2735. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2736. if (rc) {
  2737. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2738. return rc;
  2739. }
  2740. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2741. drm_mode_copy(&crtc->mode, drm_mode);
  2742. cstate = to_sde_crtc_state(crtc->state);
  2743. cstate->cont_splash_populated = true;
  2744. /* Update encoder structure */
  2745. sde_encoder_update_caps_for_cont_splash(encoder,
  2746. splash_display, true);
  2747. sde_crtc_update_cont_splash_settings(crtc);
  2748. sde_conn = to_sde_connector(connector);
  2749. if (sde_conn && sde_conn->ops.cont_splash_config)
  2750. sde_conn->ops.cont_splash_config(sde_conn->display);
  2751. conn_state = to_sde_connector_state(connector->state);
  2752. conn_state->cont_splash_populated = true;
  2753. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2754. splash_display, crtc);
  2755. if (rc) {
  2756. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2757. return rc;
  2758. }
  2759. }
  2760. return rc;
  2761. }
  2762. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2763. {
  2764. struct sde_kms *sde_kms;
  2765. if (!kms) {
  2766. SDE_ERROR("invalid kms\n");
  2767. return false;
  2768. }
  2769. sde_kms = to_sde_kms(kms);
  2770. return sde_kms->splash_data.num_splash_displays;
  2771. }
  2772. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2773. const struct drm_display_mode *mode,
  2774. const struct msm_resource_caps_info *res, u32 *num_lm)
  2775. {
  2776. struct sde_kms *sde_kms;
  2777. s64 mode_clock_hz = 0;
  2778. s64 max_mdp_clock_hz = 0;
  2779. s64 max_lm_width = 0;
  2780. s64 hdisplay_fp = 0;
  2781. s64 htotal_fp = 0;
  2782. s64 vtotal_fp = 0;
  2783. s64 vrefresh_fp = 0;
  2784. s64 mdp_fudge_factor = 0;
  2785. s64 num_lm_fp = 0;
  2786. s64 lm_clk_fp = 0;
  2787. s64 lm_width_fp = 0;
  2788. int rc = 0;
  2789. if (!num_lm) {
  2790. SDE_ERROR("invalid num_lm pointer\n");
  2791. return -EINVAL;
  2792. }
  2793. /* default to 1 layer mixer */
  2794. *num_lm = 1;
  2795. if (!kms || !mode || !res) {
  2796. SDE_ERROR("invalid input args\n");
  2797. return -EINVAL;
  2798. }
  2799. sde_kms = to_sde_kms(kms);
  2800. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2801. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2802. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2803. htotal_fp = drm_int2fixp(mode->htotal);
  2804. vtotal_fp = drm_int2fixp(mode->vtotal);
  2805. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2806. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2807. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2808. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2809. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2810. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2811. if (mode_clock_hz > max_mdp_clock_hz ||
  2812. hdisplay_fp > max_lm_width) {
  2813. *num_lm = 0;
  2814. do {
  2815. *num_lm += 2;
  2816. num_lm_fp = drm_int2fixp(*num_lm);
  2817. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2818. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2819. if (*num_lm > 4) {
  2820. rc = -EINVAL;
  2821. goto error;
  2822. }
  2823. } while (lm_clk_fp > max_mdp_clock_hz ||
  2824. lm_width_fp > max_lm_width);
  2825. mode_clock_hz = lm_clk_fp;
  2826. }
  2827. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2828. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2829. *num_lm, drm_fixp2int(mode_clock_hz),
  2830. sde_kms->perf.max_core_clk_rate);
  2831. return 0;
  2832. error:
  2833. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2834. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2835. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2836. *num_lm, drm_fixp2int(mode_clock_hz),
  2837. sde_kms->perf.max_core_clk_rate);
  2838. return rc;
  2839. }
  2840. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2841. u32 hdisplay, u32 *num_dsc)
  2842. {
  2843. struct sde_kms *sde_kms;
  2844. uint32_t max_dsc_width;
  2845. if (!num_dsc) {
  2846. SDE_ERROR("invalid num_dsc pointer\n");
  2847. return -EINVAL;
  2848. }
  2849. *num_dsc = 0;
  2850. if (!kms || !hdisplay) {
  2851. SDE_ERROR("invalid input args\n");
  2852. return -EINVAL;
  2853. }
  2854. sde_kms = to_sde_kms(kms);
  2855. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2856. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2857. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2858. hdisplay, max_dsc_width,
  2859. *num_dsc);
  2860. return 0;
  2861. }
  2862. static void _sde_kms_null_commit(struct drm_device *dev,
  2863. struct drm_encoder *enc)
  2864. {
  2865. struct drm_modeset_acquire_ctx ctx;
  2866. struct drm_connector *conn = NULL;
  2867. struct drm_connector *tmp_conn = NULL;
  2868. struct drm_connector_list_iter conn_iter;
  2869. struct drm_atomic_state *state = NULL;
  2870. struct drm_crtc_state *crtc_state = NULL;
  2871. struct drm_connector_state *conn_state = NULL;
  2872. int retry_cnt = 0;
  2873. int ret = 0;
  2874. drm_modeset_acquire_init(&ctx, 0);
  2875. retry:
  2876. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2877. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2878. drm_modeset_backoff(&ctx);
  2879. retry_cnt++;
  2880. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2881. goto retry;
  2882. } else if (WARN_ON(ret)) {
  2883. goto end;
  2884. }
  2885. state = drm_atomic_state_alloc(dev);
  2886. if (!state) {
  2887. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2888. goto end;
  2889. }
  2890. state->acquire_ctx = &ctx;
  2891. drm_connector_list_iter_begin(dev, &conn_iter);
  2892. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2893. if (enc == tmp_conn->state->best_encoder) {
  2894. conn = tmp_conn;
  2895. break;
  2896. }
  2897. }
  2898. drm_connector_list_iter_end(&conn_iter);
  2899. if (!conn) {
  2900. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2901. goto end;
  2902. }
  2903. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2904. conn_state = drm_atomic_get_connector_state(state, conn);
  2905. if (IS_ERR(conn_state)) {
  2906. SDE_ERROR("error %d getting connector %d state\n",
  2907. ret, DRMID(conn));
  2908. goto end;
  2909. }
  2910. crtc_state->active = true;
  2911. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2912. if (ret)
  2913. SDE_ERROR("error %d setting the crtc\n", ret);
  2914. ret = drm_atomic_commit(state);
  2915. if (ret)
  2916. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2917. end:
  2918. if (state)
  2919. drm_atomic_state_put(state);
  2920. drm_modeset_drop_locks(&ctx);
  2921. drm_modeset_acquire_fini(&ctx);
  2922. }
  2923. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2924. const int32_t connector_id)
  2925. {
  2926. struct drm_connector_list_iter conn_iter;
  2927. struct drm_connector *conn;
  2928. struct drm_encoder *drm_enc;
  2929. drm_connector_list_iter_begin(dev, &conn_iter);
  2930. drm_for_each_connector_iter(conn, &conn_iter) {
  2931. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2932. connector_id != conn->base.id)
  2933. continue;
  2934. if (conn->state && conn->state->best_encoder)
  2935. drm_enc = conn->state->best_encoder;
  2936. else
  2937. drm_enc = conn->encoder;
  2938. if (drm_enc)
  2939. sde_encoder_early_wakeup(drm_enc);
  2940. }
  2941. drm_connector_list_iter_end(&conn_iter);
  2942. }
  2943. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2944. struct device *dev)
  2945. {
  2946. int i, ret, crtc_id = 0;
  2947. struct drm_device *ddev = dev_get_drvdata(dev);
  2948. struct drm_connector *conn;
  2949. struct drm_connector_list_iter conn_iter;
  2950. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2951. drm_connector_list_iter_begin(ddev, &conn_iter);
  2952. drm_for_each_connector_iter(conn, &conn_iter) {
  2953. uint64_t lp;
  2954. lp = sde_connector_get_lp(conn);
  2955. if (lp != SDE_MODE_DPMS_LP2)
  2956. continue;
  2957. if (sde_encoder_in_clone_mode(conn->encoder))
  2958. continue;
  2959. ret = sde_encoder_wait_for_event(conn->encoder,
  2960. MSM_ENC_TX_COMPLETE);
  2961. if (ret && ret != -EWOULDBLOCK) {
  2962. SDE_ERROR(
  2963. "[conn: %d] wait for commit done returned %d\n",
  2964. conn->base.id, ret);
  2965. } else if (!ret) {
  2966. crtc_id = drm_crtc_index(conn->state->crtc);
  2967. if (priv->event_thread[crtc_id].thread)
  2968. kthread_flush_worker(
  2969. &priv->event_thread[crtc_id].worker);
  2970. sde_encoder_idle_request(conn->encoder);
  2971. }
  2972. }
  2973. drm_connector_list_iter_end(&conn_iter);
  2974. for (i = 0; i < priv->num_crtcs; i++) {
  2975. if (priv->disp_thread[i].thread)
  2976. kthread_flush_worker(
  2977. &priv->disp_thread[i].worker);
  2978. if (priv->event_thread[i].thread)
  2979. kthread_flush_worker(
  2980. &priv->event_thread[i].worker);
  2981. }
  2982. kthread_flush_worker(&priv->pp_event_worker);
  2983. }
  2984. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_crtc_state *c_state)
  2985. {
  2986. return sde_crtc_get_msm_mode(c_state);
  2987. }
  2988. static int sde_kms_pm_suspend(struct device *dev)
  2989. {
  2990. struct drm_device *ddev;
  2991. struct drm_modeset_acquire_ctx ctx;
  2992. struct drm_connector *conn;
  2993. struct drm_encoder *enc;
  2994. struct drm_connector_list_iter conn_iter;
  2995. struct drm_atomic_state *state = NULL;
  2996. struct sde_kms *sde_kms;
  2997. int ret = 0, num_crtcs = 0;
  2998. if (!dev)
  2999. return -EINVAL;
  3000. ddev = dev_get_drvdata(dev);
  3001. if (!ddev || !ddev_to_msm_kms(ddev))
  3002. return -EINVAL;
  3003. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3004. SDE_EVT32(0);
  3005. /* disable hot-plug polling */
  3006. drm_kms_helper_poll_disable(ddev);
  3007. /* if a display stuck in CS trigger a null commit to complete handoff */
  3008. drm_for_each_encoder(enc, ddev) {
  3009. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3010. _sde_kms_null_commit(ddev, enc);
  3011. }
  3012. /* acquire modeset lock(s) */
  3013. drm_modeset_acquire_init(&ctx, 0);
  3014. retry:
  3015. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3016. if (ret)
  3017. goto unlock;
  3018. /* save current state for resume */
  3019. if (sde_kms->suspend_state)
  3020. drm_atomic_state_put(sde_kms->suspend_state);
  3021. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3022. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3023. ret = PTR_ERR(sde_kms->suspend_state);
  3024. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3025. sde_kms->suspend_state = NULL;
  3026. goto unlock;
  3027. }
  3028. /* create atomic state to disable all CRTCs */
  3029. state = drm_atomic_state_alloc(ddev);
  3030. if (!state) {
  3031. ret = -ENOMEM;
  3032. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3033. goto unlock;
  3034. }
  3035. state->acquire_ctx = &ctx;
  3036. drm_connector_list_iter_begin(ddev, &conn_iter);
  3037. drm_for_each_connector_iter(conn, &conn_iter) {
  3038. struct drm_crtc_state *crtc_state;
  3039. uint64_t lp;
  3040. if (!conn->state || !conn->state->crtc ||
  3041. conn->dpms != DRM_MODE_DPMS_ON ||
  3042. sde_encoder_in_clone_mode(conn->encoder))
  3043. continue;
  3044. lp = sde_connector_get_lp(conn);
  3045. if (lp == SDE_MODE_DPMS_LP1) {
  3046. /* transition LP1->LP2 on pm suspend */
  3047. ret = sde_connector_set_property_for_commit(conn, state,
  3048. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3049. if (ret) {
  3050. DRM_ERROR("failed to set lp2 for conn %d\n",
  3051. conn->base.id);
  3052. drm_connector_list_iter_end(&conn_iter);
  3053. goto unlock;
  3054. }
  3055. }
  3056. if (lp != SDE_MODE_DPMS_LP2) {
  3057. /* force CRTC to be inactive */
  3058. crtc_state = drm_atomic_get_crtc_state(state,
  3059. conn->state->crtc);
  3060. if (IS_ERR_OR_NULL(crtc_state)) {
  3061. DRM_ERROR("failed to get crtc %d state\n",
  3062. conn->state->crtc->base.id);
  3063. drm_connector_list_iter_end(&conn_iter);
  3064. goto unlock;
  3065. }
  3066. if (lp != SDE_MODE_DPMS_LP1)
  3067. crtc_state->active = false;
  3068. ++num_crtcs;
  3069. }
  3070. }
  3071. drm_connector_list_iter_end(&conn_iter);
  3072. /* check for nothing to do */
  3073. if (num_crtcs == 0) {
  3074. DRM_DEBUG("all crtcs are already in the off state\n");
  3075. sde_kms->suspend_block = true;
  3076. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3077. goto unlock;
  3078. }
  3079. /* commit the "disable all" state */
  3080. ret = drm_atomic_commit(state);
  3081. if (ret < 0) {
  3082. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3083. goto unlock;
  3084. }
  3085. sde_kms->suspend_block = true;
  3086. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3087. unlock:
  3088. if (state) {
  3089. drm_atomic_state_put(state);
  3090. state = NULL;
  3091. }
  3092. if (ret == -EDEADLK) {
  3093. drm_modeset_backoff(&ctx);
  3094. goto retry;
  3095. }
  3096. drm_modeset_drop_locks(&ctx);
  3097. drm_modeset_acquire_fini(&ctx);
  3098. /*
  3099. * pm runtime driver avoids multiple runtime_suspend API call by
  3100. * checking runtime_status. However, this call helps when there is a
  3101. * race condition between pm_suspend call and doze_suspend/power_off
  3102. * commit. It removes the extra vote from suspend and adds it back
  3103. * later to allow power collapse during pm_suspend call
  3104. */
  3105. pm_runtime_put_sync(dev);
  3106. pm_runtime_get_noresume(dev);
  3107. /* dump clock state before entering suspend */
  3108. if (sde_kms->pm_suspend_clk_dump)
  3109. _sde_kms_dump_clks_state(sde_kms);
  3110. return ret;
  3111. }
  3112. static int sde_kms_pm_resume(struct device *dev)
  3113. {
  3114. struct drm_device *ddev;
  3115. struct sde_kms *sde_kms;
  3116. struct drm_modeset_acquire_ctx ctx;
  3117. int ret, i;
  3118. if (!dev)
  3119. return -EINVAL;
  3120. ddev = dev_get_drvdata(dev);
  3121. if (!ddev || !ddev_to_msm_kms(ddev))
  3122. return -EINVAL;
  3123. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3124. SDE_EVT32(sde_kms->suspend_state != NULL);
  3125. drm_mode_config_reset(ddev);
  3126. drm_modeset_acquire_init(&ctx, 0);
  3127. retry:
  3128. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3129. if (ret == -EDEADLK) {
  3130. drm_modeset_backoff(&ctx);
  3131. goto retry;
  3132. } else if (WARN_ON(ret)) {
  3133. goto end;
  3134. }
  3135. sde_kms->suspend_block = false;
  3136. if (sde_kms->suspend_state) {
  3137. sde_kms->suspend_state->acquire_ctx = &ctx;
  3138. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3139. ret = drm_atomic_helper_commit_duplicated_state(
  3140. sde_kms->suspend_state, &ctx);
  3141. if (ret != -EDEADLK)
  3142. break;
  3143. drm_modeset_backoff(&ctx);
  3144. }
  3145. if (ret < 0)
  3146. DRM_ERROR("failed to restore state, %d\n", ret);
  3147. drm_atomic_state_put(sde_kms->suspend_state);
  3148. sde_kms->suspend_state = NULL;
  3149. }
  3150. end:
  3151. drm_modeset_drop_locks(&ctx);
  3152. drm_modeset_acquire_fini(&ctx);
  3153. /* enable hot-plug polling */
  3154. drm_kms_helper_poll_enable(ddev);
  3155. return 0;
  3156. }
  3157. static const struct msm_kms_funcs kms_funcs = {
  3158. .hw_init = sde_kms_hw_init,
  3159. .postinit = sde_kms_postinit,
  3160. .irq_preinstall = sde_irq_preinstall,
  3161. .irq_postinstall = sde_irq_postinstall,
  3162. .irq_uninstall = sde_irq_uninstall,
  3163. .irq = sde_irq,
  3164. .lastclose = sde_kms_lastclose,
  3165. .prepare_fence = sde_kms_prepare_fence,
  3166. .prepare_commit = sde_kms_prepare_commit,
  3167. .commit = sde_kms_commit,
  3168. .complete_commit = sde_kms_complete_commit,
  3169. .get_msm_mode = sde_kms_get_msm_mode,
  3170. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3171. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3172. .check_modified_format = sde_format_check_modified_format,
  3173. .atomic_check = sde_kms_atomic_check,
  3174. .get_format = sde_get_msm_format,
  3175. .round_pixclk = sde_kms_round_pixclk,
  3176. .display_early_wakeup = sde_kms_display_early_wakeup,
  3177. .pm_suspend = sde_kms_pm_suspend,
  3178. .pm_resume = sde_kms_pm_resume,
  3179. .destroy = sde_kms_destroy,
  3180. .debugfs_destroy = sde_kms_debugfs_destroy,
  3181. .cont_splash_config = sde_kms_cont_splash_config,
  3182. .register_events = _sde_kms_register_events,
  3183. .get_address_space = _sde_kms_get_address_space,
  3184. .get_address_space_device = _sde_kms_get_address_space_device,
  3185. .postopen = _sde_kms_post_open,
  3186. .check_for_splash = sde_kms_check_for_splash,
  3187. .get_mixer_count = sde_kms_get_mixer_count,
  3188. .get_dsc_count = sde_kms_get_dsc_count,
  3189. };
  3190. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3191. {
  3192. int i;
  3193. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3194. if (!sde_kms->aspace[i])
  3195. continue;
  3196. msm_gem_address_space_put(sde_kms->aspace[i]);
  3197. sde_kms->aspace[i] = NULL;
  3198. }
  3199. return 0;
  3200. }
  3201. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3202. {
  3203. struct msm_mmu *mmu;
  3204. int i, ret;
  3205. int early_map = 0;
  3206. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3207. return -EINVAL;
  3208. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3209. struct msm_gem_address_space *aspace;
  3210. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3211. if (IS_ERR(mmu)) {
  3212. ret = PTR_ERR(mmu);
  3213. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3214. i, ret);
  3215. continue;
  3216. }
  3217. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3218. mmu, "sde");
  3219. if (IS_ERR(aspace)) {
  3220. ret = PTR_ERR(aspace);
  3221. mmu->funcs->destroy(mmu);
  3222. goto fail;
  3223. }
  3224. sde_kms->aspace[i] = aspace;
  3225. aspace->domain_attached = true;
  3226. /* Mapping splash memory block */
  3227. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3228. sde_kms->splash_data.num_splash_regions) {
  3229. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3230. if (ret) {
  3231. SDE_ERROR("failed to map ret:%d\n", ret);
  3232. goto early_map_fail;
  3233. }
  3234. }
  3235. /*
  3236. * disable early-map which would have been enabled during
  3237. * bootup by smmu through the device-tree hint for cont-spash
  3238. */
  3239. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3240. &early_map);
  3241. if (ret) {
  3242. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3243. ret, early_map);
  3244. goto early_map_fail;
  3245. }
  3246. }
  3247. sde_kms->base.aspace = sde_kms->aspace[0];
  3248. return 0;
  3249. early_map_fail:
  3250. _sde_kms_unmap_all_splash_regions(sde_kms);
  3251. fail:
  3252. _sde_kms_mmu_destroy(sde_kms);
  3253. return ret;
  3254. }
  3255. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3256. {
  3257. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3258. return;
  3259. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3260. }
  3261. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3262. {
  3263. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3264. return;
  3265. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3266. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3267. sde_kms->catalog);
  3268. }
  3269. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3270. {
  3271. struct sde_vbif_set_qos_params qos_params;
  3272. struct sde_mdss_cfg *catalog;
  3273. if (!sde_kms->catalog)
  3274. return;
  3275. catalog = sde_kms->catalog;
  3276. memset(&qos_params, 0, sizeof(qos_params));
  3277. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3278. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3279. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3280. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3281. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3282. }
  3283. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3284. {
  3285. struct sde_hw_uidle *uidle;
  3286. if (!sde_kms) {
  3287. SDE_ERROR("invalid kms\n");
  3288. return -EINVAL;
  3289. }
  3290. uidle = sde_kms->hw_uidle;
  3291. if (uidle && uidle->ops.active_override_enable)
  3292. uidle->ops.active_override_enable(uidle, enable);
  3293. return 0;
  3294. }
  3295. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3296. {
  3297. struct device *cpu_dev;
  3298. int cpu = 0;
  3299. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3300. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3301. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3302. return;
  3303. }
  3304. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3305. cpu_dev = get_cpu_device(cpu);
  3306. if (!cpu_dev) {
  3307. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3308. cpu);
  3309. continue;
  3310. }
  3311. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3312. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3313. cpu_irq_latency);
  3314. else
  3315. dev_pm_qos_add_request(cpu_dev,
  3316. &sde_kms->pm_qos_irq_req[cpu],
  3317. DEV_PM_QOS_RESUME_LATENCY,
  3318. cpu_irq_latency);
  3319. }
  3320. }
  3321. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3322. {
  3323. struct device *cpu_dev;
  3324. int cpu = 0;
  3325. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3326. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3327. return;
  3328. }
  3329. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3330. cpu_dev = get_cpu_device(cpu);
  3331. if (!cpu_dev) {
  3332. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3333. cpu);
  3334. continue;
  3335. }
  3336. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3337. dev_pm_qos_remove_request(
  3338. &sde_kms->pm_qos_irq_req[cpu]);
  3339. }
  3340. }
  3341. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3342. {
  3343. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3344. mutex_lock(&priv->phandle.phandle_lock);
  3345. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3346. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3347. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3348. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3349. mutex_unlock(&priv->phandle.phandle_lock);
  3350. }
  3351. static void sde_kms_irq_affinity_notify(
  3352. struct irq_affinity_notify *affinity_notify,
  3353. const cpumask_t *mask)
  3354. {
  3355. struct msm_drm_private *priv;
  3356. struct sde_kms *sde_kms = container_of(affinity_notify,
  3357. struct sde_kms, affinity_notify);
  3358. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3359. return;
  3360. priv = sde_kms->dev->dev_private;
  3361. mutex_lock(&priv->phandle.phandle_lock);
  3362. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3363. // save irq cpu mask
  3364. sde_kms->irq_cpu_mask = *mask;
  3365. // request vote with updated irq cpu mask
  3366. if (atomic_read(&sde_kms->irq_vote_count))
  3367. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3368. mutex_unlock(&priv->phandle.phandle_lock);
  3369. }
  3370. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3371. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3372. {
  3373. struct sde_kms *sde_kms = usr;
  3374. struct msm_kms *msm_kms;
  3375. msm_kms = &sde_kms->base;
  3376. if (!sde_kms)
  3377. return;
  3378. SDE_DEBUG("event_type:%d\n", event_type);
  3379. SDE_EVT32_VERBOSE(event_type);
  3380. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3381. sde_irq_update(msm_kms, true);
  3382. sde_kms->first_kickoff = true;
  3383. /**
  3384. * Rotator sid needs to be programmed since uefi doesn't
  3385. * configure it during continuous splash
  3386. */
  3387. sde_kms_init_rot_sid_hw(sde_kms);
  3388. if (sde_kms->splash_data.num_splash_displays ||
  3389. sde_in_trusted_vm(sde_kms))
  3390. return;
  3391. sde_vbif_init_memtypes(sde_kms);
  3392. sde_kms_init_shared_hw(sde_kms);
  3393. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3394. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3395. sde_irq_update(msm_kms, false);
  3396. sde_kms->first_kickoff = false;
  3397. if (sde_in_trusted_vm(sde_kms))
  3398. return;
  3399. _sde_kms_active_override(sde_kms, true);
  3400. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3401. sde_vbif_axi_halt_request(sde_kms);
  3402. }
  3403. }
  3404. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3405. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3406. {
  3407. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3408. int rc = -EINVAL;
  3409. SDE_DEBUG("\n");
  3410. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3411. if (rc > 0)
  3412. rc = 0;
  3413. SDE_EVT32(rc, genpd->device_count);
  3414. return rc;
  3415. }
  3416. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3417. {
  3418. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3419. SDE_DEBUG("\n");
  3420. pm_runtime_put_sync(sde_kms->dev->dev);
  3421. SDE_EVT32(genpd->device_count);
  3422. return 0;
  3423. }
  3424. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3425. {
  3426. int i = 0;
  3427. int ret = 0;
  3428. int count = 0;
  3429. struct device_node *parent, *node;
  3430. struct resource r;
  3431. char node_name[DEMURA_REGION_NAME_MAX];
  3432. struct sde_splash_mem *mem;
  3433. struct sde_splash_display *splash_display;
  3434. if (!data->num_splash_displays) {
  3435. SDE_DEBUG("no splash displays. skipping\n");
  3436. return 0;
  3437. }
  3438. /**
  3439. * It is expected that each active demura block will have
  3440. * its own memory region defined.
  3441. */
  3442. parent = of_find_node_by_path("/reserved-memory");
  3443. for (i = 0; i < data->num_splash_displays; i++) {
  3444. splash_display = &data->splash_display[i];
  3445. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3446. "demura_region_%d", i);
  3447. splash_display->demura = NULL;
  3448. node = of_find_node_by_name(parent, node_name);
  3449. if (!node) {
  3450. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3451. node_name, data->num_splash_displays);
  3452. continue;
  3453. } else if (of_address_to_resource(node, i, &r)) {
  3454. SDE_ERROR("invalid data for:%s\n", node_name);
  3455. ret = -EINVAL;
  3456. break;
  3457. }
  3458. mem = &data->demura_mem[i];
  3459. mem->splash_buf_base = (unsigned long)r.start;
  3460. mem->splash_buf_size = (r.end - r.start) + 1;
  3461. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3462. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3463. (i+1));
  3464. continue;
  3465. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3466. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3467. (i+1), mem->splash_buf_base,
  3468. mem->splash_buf_size);
  3469. continue;
  3470. }
  3471. mem->ref_cnt = 0;
  3472. splash_display->demura = mem;
  3473. count++;
  3474. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3475. mem->splash_buf_base,
  3476. mem->splash_buf_size);
  3477. }
  3478. if (!ret && !count)
  3479. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3480. return ret;
  3481. }
  3482. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3483. {
  3484. int i = 0;
  3485. int ret = 0;
  3486. struct device_node *parent, *node, *node1;
  3487. struct resource r, r1;
  3488. const char *node_name = "splash_region";
  3489. struct sde_splash_mem *mem;
  3490. bool share_splash_mem = false;
  3491. int num_displays, num_regions;
  3492. struct sde_splash_display *splash_display;
  3493. if (!data)
  3494. return -EINVAL;
  3495. memset(data, 0, sizeof(*data));
  3496. parent = of_find_node_by_path("/reserved-memory");
  3497. if (!parent) {
  3498. SDE_ERROR("failed to find reserved-memory node\n");
  3499. return -EINVAL;
  3500. }
  3501. node = of_find_node_by_name(parent, node_name);
  3502. if (!node) {
  3503. SDE_DEBUG("failed to find node %s\n", node_name);
  3504. return -EINVAL;
  3505. }
  3506. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3507. if (!node1)
  3508. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3509. /**
  3510. * Support sharing a single splash memory for all the built in displays
  3511. * and also independent splash region per displays. Incase of
  3512. * independent splash region for each connected display, dtsi node of
  3513. * cont_splash_region should be collection of all memory regions
  3514. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3515. */
  3516. num_displays = dsi_display_get_num_of_displays();
  3517. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3518. data->num_splash_displays = num_displays;
  3519. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3520. if (num_displays > num_regions) {
  3521. share_splash_mem = true;
  3522. pr_info(":%d displays share same splash buf\n", num_displays);
  3523. }
  3524. for (i = 0; i < num_displays; i++) {
  3525. splash_display = &data->splash_display[i];
  3526. if (!i || !share_splash_mem) {
  3527. if (of_address_to_resource(node, i, &r)) {
  3528. SDE_ERROR("invalid data for:%s\n", node_name);
  3529. return -EINVAL;
  3530. }
  3531. mem = &data->splash_mem[i];
  3532. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3533. SDE_DEBUG("failed to find ramdump memory\n");
  3534. mem->ramdump_base = 0;
  3535. mem->ramdump_size = 0;
  3536. } else {
  3537. mem->ramdump_base = (unsigned long)r1.start;
  3538. mem->ramdump_size = (r1.end - r1.start) + 1;
  3539. }
  3540. mem->splash_buf_base = (unsigned long)r.start;
  3541. mem->splash_buf_size = (r.end - r.start) + 1;
  3542. mem->ref_cnt = 0;
  3543. splash_display->splash = mem;
  3544. data->num_splash_regions++;
  3545. } else {
  3546. data->splash_display[i].splash = &data->splash_mem[0];
  3547. }
  3548. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3549. splash_display->splash->splash_buf_base,
  3550. splash_display->splash->splash_buf_size);
  3551. }
  3552. data->type = SDE_SPLASH_HANDOFF;
  3553. ret = _sde_kms_get_demura_plane_data(data);
  3554. return ret;
  3555. }
  3556. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3557. struct platform_device *platformdev)
  3558. {
  3559. int rc = -EINVAL;
  3560. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3561. if (IS_ERR(sde_kms->mmio)) {
  3562. rc = PTR_ERR(sde_kms->mmio);
  3563. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3564. sde_kms->mmio = NULL;
  3565. goto error;
  3566. }
  3567. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3568. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3569. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3570. sde_kms->mmio_len,
  3571. msm_get_phys_addr(platformdev, "mdp_phys"),
  3572. SDE_DBG_SDE);
  3573. if (rc)
  3574. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3575. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3576. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3577. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3578. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3579. sde_kms->vbif[VBIF_RT] = NULL;
  3580. goto error;
  3581. }
  3582. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3583. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3584. sde_kms->vbif_len[VBIF_RT],
  3585. msm_get_phys_addr(platformdev, "vbif_phys"),
  3586. SDE_DBG_VBIF_RT);
  3587. if (rc)
  3588. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3589. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3590. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3591. sde_kms->vbif[VBIF_NRT] = NULL;
  3592. SDE_DEBUG("VBIF NRT is not defined");
  3593. } else {
  3594. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3595. }
  3596. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3597. if (IS_ERR(sde_kms->reg_dma)) {
  3598. sde_kms->reg_dma = NULL;
  3599. SDE_DEBUG("REG_DMA is not defined");
  3600. } else {
  3601. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3602. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3603. sde_kms->reg_dma_len,
  3604. msm_get_phys_addr(platformdev, "regdma_phys"),
  3605. SDE_DBG_LUTDMA);
  3606. if (rc)
  3607. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3608. }
  3609. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3610. if (IS_ERR(sde_kms->sid)) {
  3611. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3612. sde_kms->sid = NULL;
  3613. } else {
  3614. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3615. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3616. sde_kms->sid_len,
  3617. msm_get_phys_addr(platformdev, "sid_phys"),
  3618. SDE_DBG_SID);
  3619. if (rc)
  3620. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3621. }
  3622. error:
  3623. return rc;
  3624. }
  3625. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3626. struct sde_kms *sde_kms)
  3627. {
  3628. int rc = 0;
  3629. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3630. sde_kms->genpd.name = dev->unique;
  3631. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3632. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3633. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3634. if (rc < 0) {
  3635. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3636. sde_kms->genpd.name, rc);
  3637. return rc;
  3638. }
  3639. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3640. &sde_kms->genpd);
  3641. if (rc < 0) {
  3642. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3643. sde_kms->genpd.name, rc);
  3644. pm_genpd_remove(&sde_kms->genpd);
  3645. return rc;
  3646. }
  3647. sde_kms->genpd_init = true;
  3648. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3649. }
  3650. return rc;
  3651. }
  3652. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3653. struct drm_device *dev,
  3654. struct msm_drm_private *priv)
  3655. {
  3656. struct sde_rm *rm = NULL;
  3657. int i, rc = -EINVAL;
  3658. sde_kms->catalog = sde_hw_catalog_init(dev);
  3659. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3660. rc = PTR_ERR(sde_kms->catalog);
  3661. if (!sde_kms->catalog)
  3662. rc = -EINVAL;
  3663. SDE_ERROR("catalog init failed: %d\n", rc);
  3664. sde_kms->catalog = NULL;
  3665. goto power_error;
  3666. }
  3667. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3668. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3669. /* initialize power domain if defined */
  3670. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3671. if (rc) {
  3672. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3673. goto genpd_err;
  3674. }
  3675. rc = _sde_kms_mmu_init(sde_kms);
  3676. if (rc) {
  3677. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3678. goto power_error;
  3679. }
  3680. /* Initialize reg dma block which is a singleton */
  3681. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3682. sde_kms->dev);
  3683. if (rc) {
  3684. SDE_ERROR("failed: reg dma init failed\n");
  3685. goto power_error;
  3686. }
  3687. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3688. rm = &sde_kms->rm;
  3689. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3690. sde_kms->dev);
  3691. if (rc) {
  3692. SDE_ERROR("rm init failed: %d\n", rc);
  3693. goto power_error;
  3694. }
  3695. sde_kms->rm_init = true;
  3696. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3697. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3698. rc = PTR_ERR(sde_kms->hw_intr);
  3699. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3700. sde_kms->hw_intr = NULL;
  3701. goto hw_intr_init_err;
  3702. }
  3703. /*
  3704. * Attempt continuous splash handoff only if reserved
  3705. * splash memory is found & release resources on any error
  3706. * in finding display hw config in splash
  3707. */
  3708. if (sde_kms->splash_data.num_splash_regions) {
  3709. struct sde_splash_display *display;
  3710. int ret, display_count =
  3711. sde_kms->splash_data.num_splash_displays;
  3712. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3713. &sde_kms->splash_data, sde_kms->catalog);
  3714. for (i = 0; i < display_count; i++) {
  3715. display = &sde_kms->splash_data.splash_display[i];
  3716. /*
  3717. * free splash region on resource init failure and
  3718. * cont-splash disabled case
  3719. */
  3720. if (!display->cont_splash_enabled || ret)
  3721. _sde_kms_free_splash_display_data(
  3722. sde_kms, display);
  3723. }
  3724. }
  3725. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3726. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3727. rc = PTR_ERR(sde_kms->hw_mdp);
  3728. if (!sde_kms->hw_mdp)
  3729. rc = -EINVAL;
  3730. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3731. sde_kms->hw_mdp = NULL;
  3732. goto power_error;
  3733. }
  3734. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3735. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3736. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3737. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3738. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3739. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3740. if (!sde_kms->hw_vbif[vbif_idx])
  3741. rc = -EINVAL;
  3742. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3743. sde_kms->hw_vbif[vbif_idx] = NULL;
  3744. goto power_error;
  3745. }
  3746. }
  3747. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3748. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3749. sde_kms->mmio_len, sde_kms->catalog);
  3750. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3751. rc = PTR_ERR(sde_kms->hw_uidle);
  3752. if (!sde_kms->hw_uidle)
  3753. rc = -EINVAL;
  3754. /* uidle is optional, so do not make it a fatal error */
  3755. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3756. sde_kms->hw_uidle = NULL;
  3757. rc = 0;
  3758. }
  3759. } else {
  3760. sde_kms->hw_uidle = NULL;
  3761. }
  3762. if (sde_kms->sid) {
  3763. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3764. sde_kms->sid_len, sde_kms->catalog);
  3765. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3766. rc = PTR_ERR(sde_kms->hw_sid);
  3767. SDE_ERROR("failed to init sid %d\n", rc);
  3768. sde_kms->hw_sid = NULL;
  3769. goto power_error;
  3770. }
  3771. }
  3772. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3773. &priv->phandle, "core_clk");
  3774. if (rc) {
  3775. SDE_ERROR("failed to init perf %d\n", rc);
  3776. goto perf_err;
  3777. }
  3778. /*
  3779. * set the disable_immediate flag when driver supports the precise vsync
  3780. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3781. * based on the feature
  3782. */
  3783. if (sde_kms->catalog->has_precise_vsync_ts)
  3784. dev->vblank_disable_immediate = true;
  3785. /*
  3786. * _sde_kms_drm_obj_init should create the DRM related objects
  3787. * i.e. CRTCs, planes, encoders, connectors and so forth
  3788. */
  3789. rc = _sde_kms_drm_obj_init(sde_kms);
  3790. if (rc) {
  3791. SDE_ERROR("modeset init failed: %d\n", rc);
  3792. goto drm_obj_init_err;
  3793. }
  3794. return 0;
  3795. genpd_err:
  3796. drm_obj_init_err:
  3797. sde_core_perf_destroy(&sde_kms->perf);
  3798. hw_intr_init_err:
  3799. perf_err:
  3800. power_error:
  3801. return rc;
  3802. }
  3803. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3804. {
  3805. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3806. int rc = 0;
  3807. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3808. if (rc) {
  3809. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3810. return rc;
  3811. }
  3812. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3813. if (rc) {
  3814. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3815. return rc;
  3816. }
  3817. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3818. if (rc) {
  3819. SDE_ERROR("failed to get io irq for KMS");
  3820. return rc;
  3821. }
  3822. return rc;
  3823. }
  3824. static int sde_kms_hw_init(struct msm_kms *kms)
  3825. {
  3826. struct sde_kms *sde_kms;
  3827. struct drm_device *dev;
  3828. struct msm_drm_private *priv;
  3829. struct platform_device *platformdev;
  3830. int i, irq_num, rc = -EINVAL;
  3831. if (!kms) {
  3832. SDE_ERROR("invalid kms\n");
  3833. goto end;
  3834. }
  3835. sde_kms = to_sde_kms(kms);
  3836. dev = sde_kms->dev;
  3837. if (!dev || !dev->dev) {
  3838. SDE_ERROR("invalid device\n");
  3839. goto end;
  3840. }
  3841. platformdev = to_platform_device(dev->dev);
  3842. priv = dev->dev_private;
  3843. if (!priv) {
  3844. SDE_ERROR("invalid private data\n");
  3845. goto end;
  3846. }
  3847. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3848. if (rc)
  3849. goto error;
  3850. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  3851. if (rc)
  3852. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3853. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3854. if (rc)
  3855. goto error;
  3856. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3857. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3858. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3859. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3860. mutex_init(&sde_kms->secure_transition_lock);
  3861. atomic_set(&sde_kms->detach_sec_cb, 0);
  3862. atomic_set(&sde_kms->detach_all_cb, 0);
  3863. atomic_set(&sde_kms->irq_vote_count, 0);
  3864. /*
  3865. * Support format modifiers for compression etc.
  3866. */
  3867. dev->mode_config.allow_fb_modifiers = true;
  3868. /*
  3869. * Handle (re)initializations during power enable
  3870. */
  3871. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3872. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3873. SDE_POWER_EVENT_POST_ENABLE |
  3874. SDE_POWER_EVENT_PRE_DISABLE,
  3875. sde_kms_handle_power_event, sde_kms, "kms");
  3876. if (sde_kms->splash_data.num_splash_displays) {
  3877. SDE_DEBUG("Skipping MDP Resources disable\n");
  3878. } else {
  3879. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3880. sde_power_data_bus_set_quota(&priv->phandle, i,
  3881. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3882. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3883. pm_runtime_put_sync(sde_kms->dev->dev);
  3884. }
  3885. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3886. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3887. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3888. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3889. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3890. if (sde_in_trusted_vm(sde_kms)) {
  3891. rc = sde_vm_trusted_init(sde_kms);
  3892. sde_dbg_set_hw_ownership_status(false);
  3893. } else {
  3894. rc = sde_vm_primary_init(sde_kms);
  3895. sde_dbg_set_hw_ownership_status(true);
  3896. }
  3897. if (rc) {
  3898. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3899. goto error;
  3900. }
  3901. return 0;
  3902. error:
  3903. _sde_kms_hw_destroy(sde_kms, platformdev);
  3904. end:
  3905. return rc;
  3906. }
  3907. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3908. {
  3909. struct msm_drm_private *priv;
  3910. struct sde_kms *sde_kms;
  3911. if (!dev || !dev->dev_private) {
  3912. SDE_ERROR("drm device node invalid\n");
  3913. return ERR_PTR(-EINVAL);
  3914. }
  3915. priv = dev->dev_private;
  3916. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3917. if (!sde_kms) {
  3918. SDE_ERROR("failed to allocate sde kms\n");
  3919. return ERR_PTR(-ENOMEM);
  3920. }
  3921. msm_kms_init(&sde_kms->base, &kms_funcs);
  3922. sde_kms->dev = dev;
  3923. return &sde_kms->base;
  3924. }
  3925. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3926. {
  3927. struct dsi_display *display;
  3928. struct sde_splash_display *handoff_display;
  3929. int i;
  3930. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3931. handoff_display = &sde_kms->splash_data.splash_display[i];
  3932. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3933. if (handoff_display->cont_splash_enabled)
  3934. _sde_kms_free_splash_display_data(sde_kms,
  3935. handoff_display);
  3936. dsi_display_set_active_state(display, false);
  3937. }
  3938. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3939. }
  3940. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  3941. struct drm_atomic_state *state)
  3942. {
  3943. struct drm_device *dev;
  3944. struct msm_drm_private *priv;
  3945. struct sde_splash_display *handoff_display;
  3946. struct dsi_display *display;
  3947. int ret, i;
  3948. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3949. SDE_ERROR("invalid params\n");
  3950. return -EINVAL;
  3951. }
  3952. dev = sde_kms->dev;
  3953. priv = dev->dev_private;
  3954. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3955. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3956. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3957. &sde_kms->splash_data, sde_kms->catalog);
  3958. if (ret) {
  3959. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  3960. return -EINVAL;
  3961. }
  3962. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3963. handoff_display = &sde_kms->splash_data.splash_display[i];
  3964. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3965. if (!handoff_display->cont_splash_enabled || ret)
  3966. _sde_kms_free_splash_display_data(sde_kms,
  3967. handoff_display);
  3968. else
  3969. dsi_display_set_active_state(display, true);
  3970. }
  3971. if (sde_kms->splash_data.num_splash_displays != 1) {
  3972. SDE_ERROR("no. of displays not supported:%d\n",
  3973. sde_kms->splash_data.num_splash_displays);
  3974. goto error;
  3975. }
  3976. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  3977. if (ret) {
  3978. SDE_ERROR("error in setting handoff configs\n");
  3979. goto error;
  3980. }
  3981. /**
  3982. * fill-in vote for the continuous splash hanodff path, which will be
  3983. * removed on the successful first commit.
  3984. */
  3985. pm_runtime_get_sync(sde_kms->dev->dev);
  3986. return 0;
  3987. error:
  3988. return ret;
  3989. }
  3990. static int _sde_kms_register_events(struct msm_kms *kms,
  3991. struct drm_mode_object *obj, u32 event, bool en)
  3992. {
  3993. int ret = 0;
  3994. struct drm_crtc *crtc = NULL;
  3995. struct drm_connector *conn = NULL;
  3996. struct sde_kms *sde_kms = NULL;
  3997. struct sde_vm_ops *vm_ops;
  3998. if (!kms || !obj) {
  3999. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4000. return -EINVAL;
  4001. }
  4002. sde_kms = to_sde_kms(kms);
  4003. /* check vm ownership, if event registration requires HW access */
  4004. switch (obj->type) {
  4005. case DRM_MODE_OBJECT_CRTC:
  4006. vm_ops = sde_vm_get_ops(sde_kms);
  4007. sde_vm_lock(sde_kms);
  4008. if (vm_ops && vm_ops->vm_owns_hw
  4009. && !vm_ops->vm_owns_hw(sde_kms)) {
  4010. sde_vm_unlock(sde_kms);
  4011. SDE_DEBUG("HW is owned by other VM\n");
  4012. return -EACCES;
  4013. }
  4014. crtc = obj_to_crtc(obj);
  4015. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4016. sde_vm_unlock(sde_kms);
  4017. break;
  4018. case DRM_MODE_OBJECT_CONNECTOR:
  4019. conn = obj_to_connector(obj);
  4020. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4021. en);
  4022. break;
  4023. }
  4024. return ret;
  4025. }
  4026. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4027. {
  4028. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4029. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4030. }