sde_reg_dma.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_REG_DMA_H
  6. #define _SDE_REG_DMA_H
  7. #include "msm_drv.h"
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_mdss.h"
  10. #include "sde_hw_top.h"
  11. #include "sde_hw_util.h"
  12. /**
  13. * enum sde_reg_dma_op - defines operations supported by reg dma
  14. * @REG_DMA_READ: Read the histogram into buffer provided
  15. * @REG_DMA_WRITE: Write the reg dma configuration into MDP block
  16. * @REG_DMA_OP_MAX: Max operation which indicates that op is invalid
  17. */
  18. enum sde_reg_dma_op {
  19. REG_DMA_READ,
  20. REG_DMA_WRITE,
  21. REG_DMA_OP_MAX
  22. };
  23. /**
  24. * enum sde_reg_dma_read_sel - defines the blocks for histogram read
  25. * @DSPP0_HIST: select dspp0
  26. * @DSPP1_HIST: select dspp1
  27. * @DSPP2_HIST: select dspp2
  28. * @DSPP3_HIST: select dspp3
  29. * @DSPP_HIST_MAX: invalid selection
  30. */
  31. enum sde_reg_dma_read_sel {
  32. DSPP0_HIST,
  33. DSPP1_HIST,
  34. DSPP2_HIST,
  35. DSPP3_HIST,
  36. DSPP_HIST_MAX,
  37. };
  38. /**
  39. * enum sde_reg_dma_features - defines features supported by reg dma
  40. * @QSEED: qseed feature
  41. * @GAMUT: gamut feature
  42. * @IGC: inverse gamma correction
  43. * @PCC: polynomical color correction
  44. * @VLUT: PA vlut
  45. * @MEMC_SKIN: memory color skin
  46. * @MEMC_SKY: memory color sky
  47. * @MEMC_FOLIAGE: memory color foliage
  48. * @MEMC_PROT: memory color protect
  49. * @SIX_ZONE: six zone
  50. * @HSIC: Hue, saturation and contrast
  51. * @GC: gamma correction
  52. * @LTM_INIT: LTM INIT
  53. * @LTM_ROI: LTM ROI
  54. * @LTM_VLUT: LTM VLUT
  55. * @REG_DMA_FEATURES_MAX: invalid selection
  56. */
  57. enum sde_reg_dma_features {
  58. QSEED,
  59. GAMUT,
  60. IGC,
  61. PCC,
  62. VLUT,
  63. MEMC_SKIN,
  64. MEMC_SKY,
  65. MEMC_FOLIAGE,
  66. MEMC_PROT,
  67. SIX_ZONE,
  68. HSIC,
  69. GC,
  70. LTM_INIT,
  71. LTM_ROI,
  72. LTM_VLUT,
  73. REG_DMA_FEATURES_MAX,
  74. };
  75. /**
  76. * enum sde_reg_dma_queue - defines reg dma write queue values
  77. * @DMA_CTL_QUEUE0: select queue0
  78. * @DMA_CTL_QUEUE1: select queue1
  79. * @DMA_CTL_QUEUE_MAX: invalid selection
  80. */
  81. enum sde_reg_dma_queue {
  82. DMA_CTL_QUEUE0,
  83. DMA_CTL_QUEUE1,
  84. DMA_CTL_QUEUE_MAX,
  85. };
  86. #define LUTBUS_TABLE_SELECT_MAX 2
  87. #define LUTBUS_IGC_TRANS_SIZE 3
  88. #define LUTBUS_GAMUT_TRANS_SIZE 6
  89. /**
  90. * enum sde_reg_dma_lutbus_block - block select values for lutbus op
  91. * @LUTBUS_BLOCK_IGC: select IGC block
  92. * @LUTBUS_BLOCK_GAMUT: select GAMUT block
  93. * @LUTBUS_BLOCK_MAX: invalid selection
  94. */
  95. enum sde_reg_dma_lutbus_block {
  96. LUTBUS_BLOCK_IGC = 0,
  97. LUTBUS_BLOCK_GAMUT,
  98. LUTBUS_BLOCK_MAX,
  99. };
  100. /**
  101. * enum sde_reg_dma_trigger_mode - defines reg dma ops trigger mode
  102. * @WRITE_IMMEDIATE: trigger write op immediately
  103. * @WRITE_TRIGGER: trigger write op when sw trigger is issued
  104. * @READ_IMMEDIATE: trigger read op immediately
  105. * @READ_TRIGGER: trigger read op when sw trigger is issued
  106. * @TIGGER_MAX: invalid trigger selection
  107. */
  108. enum sde_reg_dma_trigger_mode {
  109. WRITE_IMMEDIATE,
  110. WRITE_TRIGGER,
  111. READ_IMMEDIATE,
  112. READ_TRIGGER,
  113. TIGGER_MAX,
  114. };
  115. /**
  116. * enum sde_reg_dma_setup_ops - defines reg dma write configuration
  117. * @HW_BLK_SELECT: op for selecting the hardware block
  118. * @REG_SINGLE_WRITE: op for writing single register value
  119. * at the address provided
  120. * @REG_BLK_WRITE_SINGLE: op for writing multiple registers using auto address
  121. * increment
  122. * @REG_BLK_WRITE_INC: op for writing multiple registers using hw index
  123. * register
  124. * @REG_BLK_WRITE_MULTIPLE: op for writing hw index based registers at
  125. * non-consecutive location
  126. * @REG_SINGLE_MODIFY: op for modifying single register value with bitmask at
  127. * the address provided(Reg = (Reg & Mask) | Data),
  128. * broadcast feature is not supported with this opcode.
  129. * @REG_BLK_LUT_WRITE: op for specific faster LUT writes, currently only
  130. * supports DSPP/SSPP Gamut and DSPP IGC.
  131. * @REG_DMA_SETUP_OPS_MAX: invalid operation
  132. */
  133. enum sde_reg_dma_setup_ops {
  134. HW_BLK_SELECT,
  135. REG_SINGLE_WRITE,
  136. REG_BLK_WRITE_SINGLE,
  137. REG_BLK_WRITE_INC,
  138. REG_BLK_WRITE_MULTIPLE,
  139. REG_SINGLE_MODIFY,
  140. REG_BLK_LUT_WRITE,
  141. REG_DMA_SETUP_OPS_MAX,
  142. };
  143. #define REG_DMA_BLK_MAX 32
  144. /**
  145. * enum sde_reg_dma_blk - defines blocks for which reg dma op should be
  146. * performed
  147. * @VIG0: select vig0 block
  148. * @VIG1: select vig1 block
  149. * @VIG2: select vig2 block
  150. * @VIG3: select vig3 block
  151. * @LM0: select lm0 block
  152. * @LM1: select lm1 block
  153. * @LM2: select lm2 block
  154. * @LM3: select lm3 block
  155. * @DSPP0: select dspp0 block
  156. * @DSPP1: select dspp1 block
  157. * @DSPP2: select dspp2 block
  158. * @DSPP3: select dspp3 block
  159. * @DMA0: select dma0 block
  160. * @DMA1: select dma1 block
  161. * @DMA2: select dma2 block
  162. * @DMA3: select dma3 block
  163. * @SSPP_IGC: select sspp igc block
  164. * @DSPP_IGC: select dspp igc block
  165. * @LTM0: select LTM0 block
  166. * @LTM1: select LTM1 block
  167. * @MDSS: select mdss block
  168. */
  169. enum sde_reg_dma_blk {
  170. VIG0 = BIT(0),
  171. VIG1 = BIT(1),
  172. VIG2 = BIT(2),
  173. VIG3 = BIT(3),
  174. LM0 = BIT(4),
  175. LM1 = BIT(5),
  176. LM2 = BIT(6),
  177. LM3 = BIT(7),
  178. DSPP0 = BIT(8),
  179. DSPP1 = BIT(9),
  180. DSPP2 = BIT(10),
  181. DSPP3 = BIT(11),
  182. DMA0 = BIT(12),
  183. DMA1 = BIT(13),
  184. DMA2 = BIT(14),
  185. DMA3 = BIT(15),
  186. SSPP_IGC = BIT(16),
  187. DSPP_IGC = BIT(17),
  188. LTM0 = BIT(18),
  189. LTM1 = BIT(19),
  190. MDSS = BIT(31)
  191. };
  192. /**
  193. * enum sde_reg_dma_last_cmd_mode - defines enums for kick off mode.
  194. * @REG_DMA_WAIT4_COMP: last_command api will wait for max of 1 msec allowing
  195. * reg dma trigger to complete.
  196. * @REG_DMA_NOWAIT: last_command api will not wait for reg dma trigger
  197. * completion.
  198. */
  199. enum sde_reg_dma_last_cmd_mode {
  200. REG_DMA_WAIT4_COMP,
  201. REG_DMA_NOWAIT,
  202. };
  203. /**
  204. * struct sde_reg_dma_buffer - defines reg dma buffer structure.
  205. * @drm_gem_object *buf: drm gem handle for the buffer
  206. * @asapce : pointer to address space
  207. * @buffer_size: buffer size
  208. * @index: write pointer index
  209. * @iova: device address
  210. * @vaddr: cpu address
  211. * @next_op_allowed: operation allowed on the buffer
  212. * @ops_completed: operations completed on buffer
  213. */
  214. struct sde_reg_dma_buffer {
  215. struct drm_gem_object *buf;
  216. struct msm_gem_address_space *aspace;
  217. u32 buffer_size;
  218. u32 index;
  219. u64 iova;
  220. void *vaddr;
  221. u32 next_op_allowed;
  222. u32 ops_completed;
  223. };
  224. /**
  225. * struct sde_reg_dma_setup_ops_cfg - defines structure for reg dma ops on the
  226. * reg dma buffer.
  227. * @sde_reg_dma_setup_ops ops: ops to be performed
  228. * @sde_reg_dma_blk blk: block on which op needs to be performed
  229. * @sde_reg_dma_features feature: feature on which op needs to be done
  230. * @wrap_size: valid for REG_BLK_WRITE_MULTIPLE, indicates reg index location
  231. * size
  232. * @inc: valid for REG_BLK_WRITE_MULTIPLE indicates whether reg index location
  233. * needs an increment or decrement.
  234. * 0 - decrement
  235. * 1 - increment
  236. * @blk_offset: offset for blk, valid for HW_BLK_SELECT op only
  237. * @sde_reg_dma_buffer *dma_buf: reg dma buffer on which op needs to be
  238. * performed
  239. * @data: pointer to payload which has to be written into reg dma buffer for
  240. * selected op.
  241. * @mask: mask value for REG_SINGLE_MODIFY op
  242. * @data_size: size of payload in data
  243. * @table_sel: table select value for REG_BLK_LUT_WRITE opcode
  244. * @block_sel: block select value for REG_BLK_LUT_WRITE opcode
  245. * @trans_size: transfer size for REG_BLK_LUT_WRITE opcode
  246. * @lut_size: lut size in terms of transfer size
  247. */
  248. struct sde_reg_dma_setup_ops_cfg {
  249. enum sde_reg_dma_setup_ops ops;
  250. enum sde_reg_dma_blk blk;
  251. enum sde_reg_dma_features feature;
  252. u32 wrap_size;
  253. u32 inc;
  254. u32 blk_offset;
  255. struct sde_reg_dma_buffer *dma_buf;
  256. u32 *data;
  257. u32 mask;
  258. u32 data_size;
  259. u32 table_sel;
  260. u32 block_sel;
  261. u32 trans_size;
  262. u32 lut_size;
  263. };
  264. /**
  265. * struct sde_reg_dma_kickoff_cfg - commit reg dma buffer to hw engine
  266. * @ctl: ctl for which reg dma buffer needs to be committed.
  267. * @dma_buf: reg dma buffer with iova address and size info
  268. * @block_select: histogram read select
  269. * @trigger_mode: reg dma ops trigger mode
  270. * @queue_select: queue on which reg dma buffer will be submitted
  271. * @dma_type: DB or SB LUT DMA block selection
  272. * @last_command: last command for this vsync
  273. */
  274. struct sde_reg_dma_kickoff_cfg {
  275. struct sde_hw_ctl *ctl;
  276. enum sde_reg_dma_op op;
  277. struct sde_reg_dma_buffer *dma_buf;
  278. enum sde_reg_dma_read_sel block_select;
  279. enum sde_reg_dma_trigger_mode trigger_mode;
  280. enum sde_reg_dma_queue queue_select;
  281. enum sde_reg_dma_type dma_type;
  282. u32 last_command;
  283. };
  284. /**
  285. * struct sde_hw_reg_dma_ops - ops supported by reg dma frame work, based on
  286. * version of reg dma appropriate ops will be
  287. * installed during driver probe.
  288. * @check_support: checks if reg dma is supported on this platform for a
  289. * feature
  290. * @setup_payload: setup reg dma buffer based on ops and payload provided by
  291. * client
  292. * @kick_off: submit the reg dma buffer to hw enginge
  293. * @reset: reset the reg dma hw enginge for a ctl
  294. * @alloc_reg_dma_buf: allocate reg dma buffer
  295. * @dealloc_reg_dma: de-allocate reg dma buffer
  296. * @reset_reg_dma_buf: reset the buffer to init state
  297. * @last_command: notify control that last command is queued
  298. * @last_command_sb: notify control that last command for SB LUTDMA is queued
  299. * @dump_regs: dump reg dma registers
  300. */
  301. struct sde_hw_reg_dma_ops {
  302. int (*check_support)(enum sde_reg_dma_features feature,
  303. enum sde_reg_dma_blk blk,
  304. bool *is_supported);
  305. int (*setup_payload)(struct sde_reg_dma_setup_ops_cfg *cfg);
  306. int (*kick_off)(struct sde_reg_dma_kickoff_cfg *cfg);
  307. int (*reset)(struct sde_hw_ctl *ctl);
  308. struct sde_reg_dma_buffer* (*alloc_reg_dma_buf)(u32 size);
  309. int (*dealloc_reg_dma)(struct sde_reg_dma_buffer *lut_buf);
  310. int (*reset_reg_dma_buf)(struct sde_reg_dma_buffer *buf);
  311. int (*last_command)(struct sde_hw_ctl *ctl, enum sde_reg_dma_queue q,
  312. enum sde_reg_dma_last_cmd_mode mode);
  313. int (*last_command_sb)(struct sde_hw_ctl *ctl, enum sde_reg_dma_queue q,
  314. enum sde_reg_dma_last_cmd_mode mode);
  315. void (*dump_regs)(void);
  316. };
  317. /**
  318. * struct sde_hw_reg_dma - structure to hold reg dma hw info
  319. * @drm_dev: drm driver dev handle
  320. * @reg_dma_count: number of LUTDMA hw instances
  321. * @caps: LUTDMA hw caps on the platform
  322. * @ops: reg dma ops supported on the platform
  323. * @addr: reg dma hw block base address
  324. */
  325. struct sde_hw_reg_dma {
  326. struct drm_device *drm_dev;
  327. u32 reg_dma_count;
  328. const struct sde_reg_dma_cfg *caps;
  329. struct sde_hw_reg_dma_ops ops;
  330. void __iomem *addr;
  331. };
  332. /**
  333. * sde_reg_dma_init() - function called to initialize reg dma during sde
  334. * drm driver probe. If reg dma is supported by sde
  335. * ops for reg dma version will be installed.
  336. * if reg dma is not supported by sde default ops will
  337. * be installed. check_support of default ops will
  338. * return false, hence the clients should fall back to
  339. * AHB programming.
  340. * @addr: reg dma block base address
  341. * @m: catalog which contains sde hw capabilities and offsets
  342. * @dev: drm driver device handle
  343. */
  344. int sde_reg_dma_init(void __iomem *addr, struct sde_mdss_cfg *m,
  345. struct drm_device *dev);
  346. /**
  347. * sde_reg_dma_get_ops() - singleton module, ops is returned to the clients
  348. * who call this api.
  349. */
  350. struct sde_hw_reg_dma_ops *sde_reg_dma_get_ops(void);
  351. /**
  352. * sde_reg_dma_deinit() - de-initialize the reg dma
  353. */
  354. void sde_reg_dma_deinit(void);
  355. #endif /* _SDE_REG_DMA_H */