sde_hw_dspp.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/msm_drm_pp.h>
  6. #include "sde_hw_mdss.h"
  7. #include "sde_hwio.h"
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_dspp.h"
  10. #include "sde_hw_color_processing.h"
  11. #include "sde_dbg.h"
  12. #include "sde_ad4.h"
  13. #include "sde_kms.h"
  14. static struct sde_dspp_cfg *_dspp_offset(enum sde_dspp dspp,
  15. struct sde_mdss_cfg *m,
  16. void __iomem *addr,
  17. struct sde_hw_blk_reg_map *b)
  18. {
  19. int i;
  20. if (!m || !addr || !b)
  21. return ERR_PTR(-EINVAL);
  22. for (i = 0; i < m->dspp_count; i++) {
  23. if (dspp == m->dspp[i].id) {
  24. b->base_off = addr;
  25. b->blk_off = m->dspp[i].base;
  26. b->length = m->dspp[i].len;
  27. b->hwversion = m->hwversion;
  28. b->log_mask = SDE_DBG_MASK_DSPP;
  29. return &m->dspp[i];
  30. }
  31. }
  32. return ERR_PTR(-EINVAL);
  33. }
  34. static void dspp_igc(struct sde_hw_dspp *c)
  35. {
  36. int ret = 0;
  37. if (c->cap->sblk->igc.version == SDE_COLOR_PROCESS_VER(0x3, 0x1)) {
  38. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  39. if (!ret)
  40. c->ops.setup_igc = reg_dmav1_setup_dspp_igcv31;
  41. else
  42. c->ops.setup_igc = sde_setup_dspp_igcv3;
  43. } else if (c->cap->sblk->igc.version ==
  44. SDE_COLOR_PROCESS_VER(0x3, 0x2)) {
  45. c->ops.setup_igc = NULL;
  46. ret = reg_dmav2_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  47. if (!ret)
  48. c->ops.setup_igc = reg_dmav2_setup_dspp_igcv32;
  49. }
  50. }
  51. static void dspp_pcc(struct sde_hw_dspp *c)
  52. {
  53. int ret = 0;
  54. if (c->cap->sblk->pcc.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7)))
  55. c->ops.setup_pcc = sde_setup_dspp_pcc_v1_7;
  56. else if (c->cap->sblk->pcc.version ==
  57. (SDE_COLOR_PROCESS_VER(0x4, 0x0))) {
  58. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_PCC, c->idx);
  59. if (!ret)
  60. c->ops.setup_pcc = reg_dmav1_setup_dspp_pccv4;
  61. else
  62. c->ops.setup_pcc = sde_setup_dspp_pccv4;
  63. }
  64. }
  65. static void dspp_gc(struct sde_hw_dspp *c)
  66. {
  67. int ret = 0;
  68. if (c->cap->sblk->gc.version == SDE_COLOR_PROCESS_VER(0x1, 8)) {
  69. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GC, c->idx);
  70. if (!ret)
  71. c->ops.setup_gc = reg_dmav1_setup_dspp_gcv18;
  72. /**
  73. * programming for v18 through ahb is same as v17,
  74. * hence assign v17 function
  75. */
  76. else
  77. c->ops.setup_gc = sde_setup_dspp_gc_v1_7;
  78. }
  79. }
  80. static void dspp_hsic(struct sde_hw_dspp *c)
  81. {
  82. int ret = 0;
  83. if (c->cap->sblk->hsic.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  84. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_HSIC, c->idx);
  85. if (!ret)
  86. c->ops.setup_pa_hsic = reg_dmav1_setup_dspp_pa_hsicv17;
  87. else
  88. c->ops.setup_pa_hsic = sde_setup_dspp_pa_hsic_v17;
  89. }
  90. }
  91. static void dspp_memcolor(struct sde_hw_dspp *c)
  92. {
  93. int ret = 0;
  94. if (c->cap->sblk->memcolor.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  95. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_MEMCOLOR, c->idx);
  96. if (!ret) {
  97. c->ops.setup_pa_memcol_skin =
  98. reg_dmav1_setup_dspp_memcol_skinv17;
  99. c->ops.setup_pa_memcol_sky =
  100. reg_dmav1_setup_dspp_memcol_skyv17;
  101. c->ops.setup_pa_memcol_foliage =
  102. reg_dmav1_setup_dspp_memcol_folv17;
  103. c->ops.setup_pa_memcol_prot =
  104. reg_dmav1_setup_dspp_memcol_protv17;
  105. } else {
  106. c->ops.setup_pa_memcol_skin =
  107. sde_setup_dspp_memcol_skin_v17;
  108. c->ops.setup_pa_memcol_sky =
  109. sde_setup_dspp_memcol_sky_v17;
  110. c->ops.setup_pa_memcol_foliage =
  111. sde_setup_dspp_memcol_foliage_v17;
  112. c->ops.setup_pa_memcol_prot =
  113. sde_setup_dspp_memcol_prot_v17;
  114. }
  115. }
  116. }
  117. static void dspp_sixzone(struct sde_hw_dspp *c)
  118. {
  119. int ret = 0;
  120. if (c->cap->sblk->sixzone.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  121. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_SIXZONE, c->idx);
  122. if (!ret)
  123. c->ops.setup_sixzone = reg_dmav1_setup_dspp_sixzonev17;
  124. else
  125. c->ops.setup_sixzone = sde_setup_dspp_sixzone_v17;
  126. }
  127. }
  128. static void dspp_gamut(struct sde_hw_dspp *c)
  129. {
  130. int ret = 0;
  131. if (c->cap->sblk->gamut.version == SDE_COLOR_PROCESS_VER(0x4, 0)) {
  132. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  133. if (!ret)
  134. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv4;
  135. else
  136. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv4;
  137. } else if (c->cap->sblk->gamut.version ==
  138. SDE_COLOR_PROCESS_VER(0x4, 1)) {
  139. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  140. if (!ret)
  141. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv41;
  142. else
  143. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv41;
  144. } else if (c->cap->sblk->gamut.version ==
  145. SDE_COLOR_PROCESS_VER(0x4, 2)) {
  146. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  147. c->ops.setup_gamut = NULL;
  148. if (!ret)
  149. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv42;
  150. } else if (c->cap->sblk->gamut.version ==
  151. SDE_COLOR_PROCESS_VER(0x4, 3)) {
  152. c->ops.setup_gamut = NULL;
  153. ret = reg_dmav2_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  154. if (!ret)
  155. c->ops.setup_gamut = reg_dmav2_setup_dspp_3d_gamutv43;
  156. }
  157. }
  158. static void dspp_dither(struct sde_hw_dspp *c)
  159. {
  160. if (c->cap->sblk->dither.version == SDE_COLOR_PROCESS_VER(0x1, 0x7))
  161. c->ops.setup_pa_dither = sde_setup_dspp_dither_v1_7;
  162. }
  163. static void dspp_hist(struct sde_hw_dspp *c)
  164. {
  165. if (c->cap->sblk->hist.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  166. c->ops.setup_histogram = sde_setup_dspp_hist_v1_7;
  167. c->ops.read_histogram = sde_read_dspp_hist_v1_7;
  168. c->ops.lock_histogram = sde_lock_dspp_hist_v1_7;
  169. }
  170. }
  171. static void dspp_vlut(struct sde_hw_dspp *c)
  172. {
  173. int ret = 0;
  174. if (c->cap->sblk->vlut.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  175. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_7;
  176. } else if (c->cap->sblk->vlut.version ==
  177. (SDE_COLOR_PROCESS_VER(0x1, 0x8))) {
  178. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_VLUT, c->idx);
  179. if (!ret)
  180. c->ops.setup_vlut = reg_dmav1_setup_dspp_vlutv18;
  181. else
  182. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_8;
  183. }
  184. }
  185. static void dspp_ad(struct sde_hw_dspp *c)
  186. {
  187. if (c->cap->sblk->ad.version == SDE_COLOR_PROCESS_VER(4, 0)) {
  188. c->ops.setup_ad = sde_setup_dspp_ad4;
  189. c->ops.ad_read_intr_resp = sde_read_intr_resp_ad4;
  190. c->ops.validate_ad = sde_validate_dspp_ad4;
  191. }
  192. }
  193. static void dspp_ltm(struct sde_hw_dspp *c)
  194. {
  195. int ret = 0;
  196. if (c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  197. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_INIT, c->idx);
  198. if (!ret)
  199. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_ROI, c->idx);
  200. if (!ret)
  201. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_VLUT, c->idx);
  202. if (!ret) {
  203. c->ops.setup_ltm_init = reg_dmav1_setup_ltm_initv1;
  204. c->ops.setup_ltm_roi = reg_dmav1_setup_ltm_roiv1;
  205. c->ops.setup_ltm_vlut = reg_dmav1_setup_ltm_vlutv1;
  206. } else {
  207. c->ops.setup_ltm_init = NULL;
  208. c->ops.setup_ltm_roi = NULL;
  209. c->ops.setup_ltm_vlut = NULL;
  210. }
  211. c->ops.setup_ltm_thresh = sde_setup_dspp_ltm_threshv1;
  212. c->ops.setup_ltm_hist_ctrl = sde_setup_dspp_ltm_hist_ctrlv1;
  213. c->ops.setup_ltm_hist_buffer = sde_setup_dspp_ltm_hist_bufferv1;
  214. c->ops.ltm_read_intr_status = sde_ltm_read_intr_status;
  215. }
  216. }
  217. static void (*dspp_blocks[SDE_DSPP_MAX])(struct sde_hw_dspp *c);
  218. static void _init_dspp_ops(void)
  219. {
  220. dspp_blocks[SDE_DSPP_IGC] = dspp_igc;
  221. dspp_blocks[SDE_DSPP_PCC] = dspp_pcc;
  222. dspp_blocks[SDE_DSPP_GC] = dspp_gc;
  223. dspp_blocks[SDE_DSPP_HSIC] = dspp_hsic;
  224. dspp_blocks[SDE_DSPP_MEMCOLOR] = dspp_memcolor;
  225. dspp_blocks[SDE_DSPP_SIXZONE] = dspp_sixzone;
  226. dspp_blocks[SDE_DSPP_GAMUT] = dspp_gamut;
  227. dspp_blocks[SDE_DSPP_DITHER] = dspp_dither;
  228. dspp_blocks[SDE_DSPP_HIST] = dspp_hist;
  229. dspp_blocks[SDE_DSPP_VLUT] = dspp_vlut;
  230. dspp_blocks[SDE_DSPP_AD] = dspp_ad;
  231. dspp_blocks[SDE_DSPP_LTM] = dspp_ltm;
  232. }
  233. static void _setup_dspp_ops(struct sde_hw_dspp *c, unsigned long features)
  234. {
  235. int i = 0;
  236. if (!c->cap->sblk)
  237. return;
  238. for (i = 0; i < SDE_DSPP_MAX; i++) {
  239. if (!test_bit(i, &features))
  240. continue;
  241. if (dspp_blocks[i])
  242. dspp_blocks[i](c);
  243. }
  244. }
  245. static struct sde_hw_blk_ops sde_hw_ops = {
  246. .start = NULL,
  247. .stop = NULL,
  248. };
  249. struct sde_hw_dspp *sde_hw_dspp_init(enum sde_dspp idx,
  250. void __iomem *addr,
  251. struct sde_mdss_cfg *m)
  252. {
  253. struct sde_hw_dspp *c;
  254. struct sde_dspp_cfg *cfg;
  255. int rc;
  256. if (!addr || !m)
  257. return ERR_PTR(-EINVAL);
  258. c = kzalloc(sizeof(*c), GFP_KERNEL);
  259. if (!c)
  260. return ERR_PTR(-ENOMEM);
  261. cfg = _dspp_offset(idx, m, addr, &c->hw);
  262. if (IS_ERR_OR_NULL(cfg)) {
  263. kfree(c);
  264. return ERR_PTR(-EINVAL);
  265. }
  266. /* Populate DSPP Top HW block */
  267. c->hw_top.base_off = addr;
  268. c->hw_top.blk_off = m->dspp_top.base;
  269. c->hw_top.length = m->dspp_top.len;
  270. c->hw_top.hwversion = m->hwversion;
  271. c->hw_top.log_mask = SDE_DBG_MASK_DSPP;
  272. /* Assign ops */
  273. c->idx = idx;
  274. c->cap = cfg;
  275. _init_dspp_ops();
  276. _setup_dspp_ops(c, c->cap->features);
  277. rc = sde_hw_blk_init(&c->base, SDE_HW_BLK_DSPP, idx, &sde_hw_ops);
  278. if (rc) {
  279. SDE_ERROR("failed to init hw blk %d\n", rc);
  280. goto blk_init_error;
  281. }
  282. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, c->hw.blk_off,
  283. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  284. if ((cfg->sblk->ltm.id == SDE_DSPP_LTM) && cfg->sblk->ltm.base) {
  285. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, "LTM",
  286. c->hw.blk_off + cfg->sblk->ltm.base,
  287. c->hw.blk_off + cfg->sblk->ltm.base + 0xC4,
  288. c->hw.xin_id);
  289. }
  290. return c;
  291. blk_init_error:
  292. kzfree(c);
  293. return ERR_PTR(rc);
  294. }
  295. void sde_hw_dspp_destroy(struct sde_hw_dspp *dspp)
  296. {
  297. if (dspp) {
  298. reg_dmav1_deinit_dspp_ops(dspp->idx);
  299. reg_dmav1_deinit_ltm_ops(dspp->idx);
  300. sde_hw_blk_destroy(&dspp->base);
  301. }
  302. kfree(dspp);
  303. }