sde_encoder.c 140 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static bool _sde_encoder_is_autorefresh_enabled(
  135. struct sde_encoder_virt *sde_enc)
  136. {
  137. struct drm_connector *drm_conn;
  138. if (!sde_enc->cur_master ||
  139. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  140. return false;
  141. drm_conn = sde_enc->cur_master->connector;
  142. if (!drm_conn || !drm_conn->state)
  143. return false;
  144. return sde_connector_get_property(drm_conn->state,
  145. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  146. }
  147. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  148. struct sde_hw_qdss *hw_qdss,
  149. struct sde_encoder_phys *phys, bool enable)
  150. {
  151. if (sde_enc->qdss_status == enable)
  152. return;
  153. sde_enc->qdss_status = enable;
  154. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  155. sde_enc->qdss_status);
  156. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  157. }
  158. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  159. s64 timeout_ms, struct sde_encoder_wait_info *info)
  160. {
  161. int rc = 0;
  162. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  163. ktime_t cur_ktime;
  164. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  165. do {
  166. rc = wait_event_timeout(*(info->wq),
  167. atomic_read(info->atomic_cnt) == info->count_check,
  168. wait_time_jiffies);
  169. cur_ktime = ktime_get();
  170. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  171. timeout_ms, atomic_read(info->atomic_cnt),
  172. info->count_check);
  173. /* If we timed out, counter is valid and time is less, wait again */
  174. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  175. (rc == 0) &&
  176. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  177. return rc;
  178. }
  179. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  180. {
  181. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  182. return sde_enc &&
  183. (sde_enc->disp_info.display_type ==
  184. SDE_CONNECTOR_PRIMARY);
  185. }
  186. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  187. {
  188. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  189. return sde_enc &&
  190. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  191. }
  192. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  193. {
  194. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  195. return sde_enc && sde_enc->cur_master &&
  196. sde_enc->cur_master->cont_splash_enabled;
  197. }
  198. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  199. enum sde_intr_idx intr_idx)
  200. {
  201. SDE_EVT32(DRMID(phys_enc->parent),
  202. phys_enc->intf_idx - INTF_0,
  203. phys_enc->hw_pp->idx - PINGPONG_0,
  204. intr_idx);
  205. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  206. if (phys_enc->parent_ops.handle_frame_done)
  207. phys_enc->parent_ops.handle_frame_done(
  208. phys_enc->parent, phys_enc,
  209. SDE_ENCODER_FRAME_EVENT_ERROR);
  210. }
  211. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  212. enum sde_intr_idx intr_idx,
  213. struct sde_encoder_wait_info *wait_info)
  214. {
  215. struct sde_encoder_irq *irq;
  216. u32 irq_status;
  217. int ret, i;
  218. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  219. SDE_ERROR("invalid params\n");
  220. return -EINVAL;
  221. }
  222. irq = &phys_enc->irq[intr_idx];
  223. /* note: do master / slave checking outside */
  224. /* return EWOULDBLOCK since we know the wait isn't necessary */
  225. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  226. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  227. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  228. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  229. return -EWOULDBLOCK;
  230. }
  231. if (irq->irq_idx < 0) {
  232. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  233. irq->name, irq->hw_idx);
  234. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  235. irq->irq_idx);
  236. return 0;
  237. }
  238. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  239. atomic_read(wait_info->atomic_cnt));
  240. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  241. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  242. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  243. /*
  244. * Some module X may disable interrupt for longer duration
  245. * and it may trigger all interrupts including timer interrupt
  246. * when module X again enable the interrupt.
  247. * That may cause interrupt wait timeout API in this API.
  248. * It is handled by split the wait timer in two halves.
  249. */
  250. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  251. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  252. irq->hw_idx,
  253. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  254. wait_info);
  255. if (ret)
  256. break;
  257. }
  258. if (ret <= 0) {
  259. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  260. irq->irq_idx, true);
  261. if (irq_status) {
  262. unsigned long flags;
  263. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  264. irq->hw_idx, irq->irq_idx,
  265. phys_enc->hw_pp->idx - PINGPONG_0,
  266. atomic_read(wait_info->atomic_cnt));
  267. SDE_DEBUG_PHYS(phys_enc,
  268. "done but irq %d not triggered\n",
  269. irq->irq_idx);
  270. local_irq_save(flags);
  271. irq->cb.func(phys_enc, irq->irq_idx);
  272. local_irq_restore(flags);
  273. ret = 0;
  274. } else {
  275. ret = -ETIMEDOUT;
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  277. irq->hw_idx, irq->irq_idx,
  278. phys_enc->hw_pp->idx - PINGPONG_0,
  279. atomic_read(wait_info->atomic_cnt), irq_status,
  280. SDE_EVTLOG_ERROR);
  281. }
  282. } else {
  283. ret = 0;
  284. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  285. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  286. atomic_read(wait_info->atomic_cnt));
  287. }
  288. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  290. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  291. return ret;
  292. }
  293. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  294. enum sde_intr_idx intr_idx)
  295. {
  296. struct sde_encoder_irq *irq;
  297. int ret = 0;
  298. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  299. SDE_ERROR("invalid params\n");
  300. return -EINVAL;
  301. }
  302. irq = &phys_enc->irq[intr_idx];
  303. if (irq->irq_idx >= 0) {
  304. SDE_DEBUG_PHYS(phys_enc,
  305. "skipping already registered irq %s type %d\n",
  306. irq->name, irq->intr_type);
  307. return 0;
  308. }
  309. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  310. irq->intr_type, irq->hw_idx);
  311. if (irq->irq_idx < 0) {
  312. SDE_ERROR_PHYS(phys_enc,
  313. "failed to lookup IRQ index for %s type:%d\n",
  314. irq->name, irq->intr_type);
  315. return -EINVAL;
  316. }
  317. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  318. &irq->cb);
  319. if (ret) {
  320. SDE_ERROR_PHYS(phys_enc,
  321. "failed to register IRQ callback for %s\n",
  322. irq->name);
  323. irq->irq_idx = -EINVAL;
  324. return ret;
  325. }
  326. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  327. if (ret) {
  328. SDE_ERROR_PHYS(phys_enc,
  329. "enable IRQ for intr:%s failed, irq_idx %d\n",
  330. irq->name, irq->irq_idx);
  331. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  332. irq->irq_idx, &irq->cb);
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, SDE_EVTLOG_ERROR);
  335. irq->irq_idx = -EINVAL;
  336. return ret;
  337. }
  338. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  339. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  340. irq->name, irq->irq_idx);
  341. return ret;
  342. }
  343. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  344. enum sde_intr_idx intr_idx)
  345. {
  346. struct sde_encoder_irq *irq;
  347. int ret;
  348. if (!phys_enc) {
  349. SDE_ERROR("invalid encoder\n");
  350. return -EINVAL;
  351. }
  352. irq = &phys_enc->irq[intr_idx];
  353. /* silently skip irqs that weren't registered */
  354. if (irq->irq_idx < 0) {
  355. SDE_ERROR(
  356. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  357. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  358. irq->irq_idx);
  359. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  360. irq->irq_idx, SDE_EVTLOG_ERROR);
  361. return 0;
  362. }
  363. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  364. if (ret)
  365. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  366. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  367. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  368. &irq->cb);
  369. if (ret)
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  371. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  372. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  373. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  374. irq->irq_idx = -EINVAL;
  375. return 0;
  376. }
  377. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  378. struct sde_encoder_hw_resources *hw_res,
  379. struct drm_connector_state *conn_state)
  380. {
  381. struct sde_encoder_virt *sde_enc = NULL;
  382. struct msm_mode_info mode_info;
  383. int i = 0;
  384. if (!hw_res || !drm_enc || !conn_state) {
  385. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  386. !drm_enc, !hw_res, !conn_state);
  387. return;
  388. }
  389. sde_enc = to_sde_encoder_virt(drm_enc);
  390. SDE_DEBUG_ENC(sde_enc, "\n");
  391. /* Query resources used by phys encs, expected to be without overlap */
  392. memset(hw_res, 0, sizeof(*hw_res));
  393. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  394. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  395. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  396. if (phys && phys->ops.get_hw_resources)
  397. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  398. }
  399. /*
  400. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  401. * called from atomic_check phase. Use the below API to get mode
  402. * information of the temporary conn_state passed
  403. */
  404. sde_connector_state_get_mode_info(conn_state, &mode_info);
  405. hw_res->topology = mode_info.topology;
  406. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  407. hw_res->display_type = sde_enc->disp_info.display_type;
  408. }
  409. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  410. {
  411. struct sde_encoder_virt *sde_enc = NULL;
  412. int i = 0;
  413. if (!drm_enc) {
  414. SDE_ERROR("invalid encoder\n");
  415. return;
  416. }
  417. sde_enc = to_sde_encoder_virt(drm_enc);
  418. SDE_DEBUG_ENC(sde_enc, "\n");
  419. mutex_lock(&sde_enc->enc_lock);
  420. sde_rsc_client_destroy(sde_enc->rsc_client);
  421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  422. struct sde_encoder_phys *phys;
  423. phys = sde_enc->phys_vid_encs[i];
  424. if (phys && phys->ops.destroy) {
  425. phys->ops.destroy(phys);
  426. --sde_enc->num_phys_encs;
  427. sde_enc->phys_encs[i] = NULL;
  428. }
  429. phys = sde_enc->phys_cmd_encs[i];
  430. if (phys && phys->ops.destroy) {
  431. phys->ops.destroy(phys);
  432. --sde_enc->num_phys_encs;
  433. sde_enc->phys_encs[i] = NULL;
  434. }
  435. }
  436. if (sde_enc->num_phys_encs)
  437. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  438. sde_enc->num_phys_encs);
  439. sde_enc->num_phys_encs = 0;
  440. mutex_unlock(&sde_enc->enc_lock);
  441. drm_encoder_cleanup(drm_enc);
  442. mutex_destroy(&sde_enc->enc_lock);
  443. kfree(sde_enc->input_handler);
  444. sde_enc->input_handler = NULL;
  445. kfree(sde_enc);
  446. }
  447. void sde_encoder_helper_update_intf_cfg(
  448. struct sde_encoder_phys *phys_enc)
  449. {
  450. struct sde_encoder_virt *sde_enc;
  451. struct sde_hw_intf_cfg_v1 *intf_cfg;
  452. enum sde_3d_blend_mode mode_3d;
  453. if (!phys_enc || !phys_enc->hw_pp) {
  454. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  455. return;
  456. }
  457. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  458. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  459. SDE_DEBUG_ENC(sde_enc,
  460. "intf_cfg updated for %d at idx %d\n",
  461. phys_enc->intf_idx,
  462. intf_cfg->intf_count);
  463. /* setup interface configuration */
  464. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  465. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  466. return;
  467. }
  468. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  469. if (phys_enc == sde_enc->cur_master) {
  470. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  471. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  472. else
  473. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  474. }
  475. /* configure this interface as master for split display */
  476. if (phys_enc->split_role == ENC_ROLE_MASTER)
  477. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  478. /* setup which pp blk will connect to this intf */
  479. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  480. phys_enc->hw_intf->ops.bind_pingpong_blk(
  481. phys_enc->hw_intf,
  482. true,
  483. phys_enc->hw_pp->idx);
  484. /*setup merge_3d configuration */
  485. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  486. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  487. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  488. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  489. phys_enc->hw_pp->merge_3d->idx;
  490. if (phys_enc->hw_pp->ops.setup_3d_mode)
  491. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  492. mode_3d);
  493. }
  494. void sde_encoder_helper_split_config(
  495. struct sde_encoder_phys *phys_enc,
  496. enum sde_intf interface)
  497. {
  498. struct sde_encoder_virt *sde_enc;
  499. struct split_pipe_cfg *cfg;
  500. struct sde_hw_mdp *hw_mdptop;
  501. enum sde_rm_topology_name topology;
  502. struct msm_display_info *disp_info;
  503. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  504. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  505. return;
  506. }
  507. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  508. hw_mdptop = phys_enc->hw_mdptop;
  509. disp_info = &sde_enc->disp_info;
  510. cfg = &phys_enc->hw_intf->cfg;
  511. memset(cfg, 0, sizeof(*cfg));
  512. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  513. return;
  514. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  515. cfg->split_link_en = true;
  516. /**
  517. * disable split modes since encoder will be operating in as the only
  518. * encoder, either for the entire use case in the case of, for example,
  519. * single DSI, or for this frame in the case of left/right only partial
  520. * update.
  521. */
  522. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  523. if (hw_mdptop->ops.setup_split_pipe)
  524. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  525. if (hw_mdptop->ops.setup_pp_split)
  526. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  527. return;
  528. }
  529. cfg->en = true;
  530. cfg->mode = phys_enc->intf_mode;
  531. cfg->intf = interface;
  532. if (cfg->en && phys_enc->ops.needs_single_flush &&
  533. phys_enc->ops.needs_single_flush(phys_enc))
  534. cfg->split_flush_en = true;
  535. topology = sde_connector_get_topology_name(phys_enc->connector);
  536. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  537. cfg->pp_split_slave = cfg->intf;
  538. else
  539. cfg->pp_split_slave = INTF_MAX;
  540. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  541. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  542. if (hw_mdptop->ops.setup_split_pipe)
  543. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  544. } else if (sde_enc->hw_pp[0]) {
  545. /*
  546. * slave encoder
  547. * - determine split index from master index,
  548. * assume master is first pp
  549. */
  550. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  551. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  552. cfg->pp_split_index);
  553. if (hw_mdptop->ops.setup_pp_split)
  554. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  555. }
  556. }
  557. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  558. {
  559. struct sde_encoder_virt *sde_enc;
  560. int i = 0;
  561. if (!drm_enc)
  562. return false;
  563. sde_enc = to_sde_encoder_virt(drm_enc);
  564. if (!sde_enc)
  565. return false;
  566. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  567. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  568. if (phys && phys->in_clone_mode)
  569. return true;
  570. }
  571. return false;
  572. }
  573. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  574. struct drm_crtc_state *crtc_state,
  575. struct drm_connector_state *conn_state)
  576. {
  577. const struct drm_display_mode *mode;
  578. struct drm_display_mode *adj_mode;
  579. int i = 0;
  580. int ret = 0;
  581. mode = &crtc_state->mode;
  582. adj_mode = &crtc_state->adjusted_mode;
  583. /* perform atomic check on the first physical encoder (master) */
  584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  585. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  586. if (phys && phys->ops.atomic_check)
  587. ret = phys->ops.atomic_check(phys, crtc_state,
  588. conn_state);
  589. else if (phys && phys->ops.mode_fixup)
  590. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  591. ret = -EINVAL;
  592. if (ret) {
  593. SDE_ERROR_ENC(sde_enc,
  594. "mode unsupported, phys idx %d\n", i);
  595. break;
  596. }
  597. }
  598. return ret;
  599. }
  600. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  601. struct drm_crtc_state *crtc_state,
  602. struct drm_connector_state *conn_state,
  603. struct sde_connector_state *sde_conn_state,
  604. struct sde_crtc_state *sde_crtc_state)
  605. {
  606. int ret = 0;
  607. if (crtc_state->mode_changed || crtc_state->active_changed) {
  608. struct sde_rect mode_roi, roi;
  609. mode_roi.x = 0;
  610. mode_roi.y = 0;
  611. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  612. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  613. if (sde_conn_state->rois.num_rects) {
  614. sde_kms_rect_merge_rectangles(
  615. &sde_conn_state->rois, &roi);
  616. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  617. SDE_ERROR_ENC(sde_enc,
  618. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  619. roi.x, roi.y, roi.w, roi.h);
  620. ret = -EINVAL;
  621. }
  622. }
  623. if (sde_crtc_state->user_roi_list.num_rects) {
  624. sde_kms_rect_merge_rectangles(
  625. &sde_crtc_state->user_roi_list, &roi);
  626. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  627. SDE_ERROR_ENC(sde_enc,
  628. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  629. roi.x, roi.y, roi.w, roi.h);
  630. ret = -EINVAL;
  631. }
  632. }
  633. }
  634. return ret;
  635. }
  636. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  637. struct drm_crtc_state *crtc_state,
  638. struct drm_connector_state *conn_state,
  639. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  640. struct sde_connector *sde_conn,
  641. struct sde_connector_state *sde_conn_state)
  642. {
  643. int ret = 0;
  644. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  645. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  646. struct msm_display_topology *topology = NULL;
  647. ret = sde_connector_get_mode_info(&sde_conn->base,
  648. adj_mode, &sde_conn_state->mode_info);
  649. if (ret) {
  650. SDE_ERROR_ENC(sde_enc,
  651. "failed to get mode info, rc = %d\n", ret);
  652. return ret;
  653. }
  654. if (sde_conn_state->mode_info.comp_info.comp_type &&
  655. sde_conn_state->mode_info.comp_info.comp_ratio >=
  656. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  657. SDE_ERROR_ENC(sde_enc,
  658. "invalid compression ratio: %d\n",
  659. sde_conn_state->mode_info.comp_info.comp_ratio);
  660. ret = -EINVAL;
  661. return ret;
  662. }
  663. /* Reserve dynamic resources, indicating atomic_check phase */
  664. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  665. conn_state, true);
  666. if (ret) {
  667. SDE_ERROR_ENC(sde_enc,
  668. "RM failed to reserve resources, rc = %d\n",
  669. ret);
  670. return ret;
  671. }
  672. /**
  673. * Update connector state with the topology selected for the
  674. * resource set validated. Reset the topology if we are
  675. * de-activating crtc.
  676. */
  677. if (crtc_state->active)
  678. topology = &sde_conn_state->mode_info.topology;
  679. ret = sde_rm_update_topology(conn_state, topology);
  680. if (ret) {
  681. SDE_ERROR_ENC(sde_enc,
  682. "RM failed to update topology, rc: %d\n", ret);
  683. return ret;
  684. }
  685. ret = sde_connector_set_blob_data(conn_state->connector,
  686. conn_state,
  687. CONNECTOR_PROP_SDE_INFO);
  688. if (ret) {
  689. SDE_ERROR_ENC(sde_enc,
  690. "connector failed to update info, rc: %d\n",
  691. ret);
  692. return ret;
  693. }
  694. }
  695. return ret;
  696. }
  697. static int sde_encoder_virt_atomic_check(
  698. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  699. struct drm_connector_state *conn_state)
  700. {
  701. struct sde_encoder_virt *sde_enc;
  702. struct msm_drm_private *priv;
  703. struct sde_kms *sde_kms;
  704. const struct drm_display_mode *mode;
  705. struct drm_display_mode *adj_mode;
  706. struct sde_connector *sde_conn = NULL;
  707. struct sde_connector_state *sde_conn_state = NULL;
  708. struct sde_crtc_state *sde_crtc_state = NULL;
  709. enum sde_rm_topology_name old_top;
  710. int ret = 0;
  711. if (!drm_enc || !crtc_state || !conn_state) {
  712. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  713. !drm_enc, !crtc_state, !conn_state);
  714. return -EINVAL;
  715. }
  716. sde_enc = to_sde_encoder_virt(drm_enc);
  717. SDE_DEBUG_ENC(sde_enc, "\n");
  718. priv = drm_enc->dev->dev_private;
  719. sde_kms = to_sde_kms(priv->kms);
  720. mode = &crtc_state->mode;
  721. adj_mode = &crtc_state->adjusted_mode;
  722. sde_conn = to_sde_connector(conn_state->connector);
  723. sde_conn_state = to_sde_connector_state(conn_state);
  724. sde_crtc_state = to_sde_crtc_state(crtc_state);
  725. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  726. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  727. conn_state);
  728. if (ret)
  729. return ret;
  730. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  731. conn_state, sde_conn_state, sde_crtc_state);
  732. if (ret)
  733. return ret;
  734. /**
  735. * record topology in previous atomic state to be able to handle
  736. * topology transitions correctly.
  737. */
  738. old_top = sde_connector_get_property(conn_state,
  739. CONNECTOR_PROP_TOPOLOGY_NAME);
  740. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  741. if (ret)
  742. return ret;
  743. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  744. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  745. if (ret)
  746. return ret;
  747. ret = sde_connector_roi_v1_check_roi(conn_state);
  748. if (ret) {
  749. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  750. ret);
  751. return ret;
  752. }
  753. drm_mode_set_crtcinfo(adj_mode, 0);
  754. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  755. return ret;
  756. }
  757. static void _sde_encoder_get_connector_roi(
  758. struct sde_encoder_virt *sde_enc,
  759. struct sde_rect *merged_conn_roi)
  760. {
  761. struct drm_connector *drm_conn;
  762. struct sde_connector_state *c_state;
  763. if (!sde_enc || !merged_conn_roi)
  764. return;
  765. drm_conn = sde_enc->phys_encs[0]->connector;
  766. if (!drm_conn || !drm_conn->state)
  767. return;
  768. c_state = to_sde_connector_state(drm_conn->state);
  769. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  770. }
  771. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  772. {
  773. struct sde_encoder_virt *sde_enc;
  774. struct drm_connector *drm_conn;
  775. struct drm_display_mode *adj_mode;
  776. struct sde_rect roi;
  777. if (!drm_enc) {
  778. SDE_ERROR("invalid encoder parameter\n");
  779. return -EINVAL;
  780. }
  781. sde_enc = to_sde_encoder_virt(drm_enc);
  782. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  783. SDE_ERROR("invalid crtc parameter\n");
  784. return -EINVAL;
  785. }
  786. if (!sde_enc->cur_master) {
  787. SDE_ERROR("invalid cur_master parameter\n");
  788. return -EINVAL;
  789. }
  790. adj_mode = &sde_enc->cur_master->cached_mode;
  791. drm_conn = sde_enc->cur_master->connector;
  792. _sde_encoder_get_connector_roi(sde_enc, &roi);
  793. if (sde_kms_rect_is_null(&roi)) {
  794. roi.w = adj_mode->hdisplay;
  795. roi.h = adj_mode->vdisplay;
  796. }
  797. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  798. sizeof(sde_enc->prv_conn_roi));
  799. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  800. return 0;
  801. }
  802. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  803. u32 vsync_source, bool is_dummy)
  804. {
  805. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  806. struct msm_drm_private *priv;
  807. struct sde_kms *sde_kms;
  808. struct sde_hw_mdp *hw_mdptop;
  809. struct drm_encoder *drm_enc;
  810. struct sde_encoder_virt *sde_enc;
  811. int i;
  812. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  813. if (!sde_enc) {
  814. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  815. return;
  816. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  817. SDE_ERROR("invalid num phys enc %d/%d\n",
  818. sde_enc->num_phys_encs,
  819. (int) ARRAY_SIZE(sde_enc->hw_pp));
  820. return;
  821. }
  822. drm_enc = &sde_enc->base;
  823. /* this pointers are checked in virt_enable_helper */
  824. priv = drm_enc->dev->dev_private;
  825. sde_kms = to_sde_kms(priv->kms);
  826. if (!sde_kms) {
  827. SDE_ERROR("invalid sde_kms\n");
  828. return;
  829. }
  830. hw_mdptop = sde_kms->hw_mdp;
  831. if (!hw_mdptop) {
  832. SDE_ERROR("invalid mdptop\n");
  833. return;
  834. }
  835. if (hw_mdptop->ops.setup_vsync_source) {
  836. for (i = 0; i < sde_enc->num_phys_encs; i++)
  837. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  838. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  839. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  840. vsync_cfg.vsync_source = vsync_source;
  841. vsync_cfg.is_dummy = is_dummy;
  842. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  843. }
  844. }
  845. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  846. struct msm_display_info *disp_info, bool is_dummy)
  847. {
  848. struct sde_encoder_phys *phys;
  849. int i;
  850. u32 vsync_source;
  851. if (!sde_enc || !disp_info) {
  852. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  853. sde_enc != NULL, disp_info != NULL);
  854. return;
  855. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  856. SDE_ERROR("invalid num phys enc %d/%d\n",
  857. sde_enc->num_phys_encs,
  858. (int) ARRAY_SIZE(sde_enc->hw_pp));
  859. return;
  860. }
  861. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  862. if (is_dummy)
  863. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  864. sde_enc->te_source;
  865. else if (disp_info->is_te_using_watchdog_timer)
  866. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  867. else
  868. vsync_source = sde_enc->te_source;
  869. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  870. disp_info->is_te_using_watchdog_timer);
  871. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  872. phys = sde_enc->phys_encs[i];
  873. if (phys && phys->ops.setup_vsync_source)
  874. phys->ops.setup_vsync_source(phys,
  875. vsync_source, is_dummy);
  876. }
  877. }
  878. }
  879. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  880. bool watchdog_te)
  881. {
  882. struct sde_encoder_virt *sde_enc;
  883. struct msm_display_info disp_info;
  884. if (!drm_enc) {
  885. pr_err("invalid drm encoder\n");
  886. return -EINVAL;
  887. }
  888. sde_enc = to_sde_encoder_virt(drm_enc);
  889. sde_encoder_control_te(drm_enc, false);
  890. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  891. disp_info.is_te_using_watchdog_timer = watchdog_te;
  892. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  893. sde_encoder_control_te(drm_enc, true);
  894. return 0;
  895. }
  896. static int _sde_encoder_rsc_client_update_vsync_wait(
  897. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  898. int wait_vblank_crtc_id)
  899. {
  900. int wait_refcount = 0, ret = 0;
  901. int pipe = -1;
  902. int wait_count = 0;
  903. struct drm_crtc *primary_crtc;
  904. struct drm_crtc *crtc;
  905. crtc = sde_enc->crtc;
  906. if (wait_vblank_crtc_id)
  907. wait_refcount =
  908. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  909. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  910. SDE_EVTLOG_FUNC_ENTRY);
  911. if (crtc->base.id != wait_vblank_crtc_id) {
  912. primary_crtc = drm_crtc_find(drm_enc->dev,
  913. NULL, wait_vblank_crtc_id);
  914. if (!primary_crtc) {
  915. SDE_ERROR_ENC(sde_enc,
  916. "failed to find primary crtc id %d\n",
  917. wait_vblank_crtc_id);
  918. return -EINVAL;
  919. }
  920. pipe = drm_crtc_index(primary_crtc);
  921. }
  922. /**
  923. * note: VBLANK is expected to be enabled at this point in
  924. * resource control state machine if on primary CRTC
  925. */
  926. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  927. if (sde_rsc_client_is_state_update_complete(
  928. sde_enc->rsc_client))
  929. break;
  930. if (crtc->base.id == wait_vblank_crtc_id)
  931. ret = sde_encoder_wait_for_event(drm_enc,
  932. MSM_ENC_VBLANK);
  933. else
  934. drm_wait_one_vblank(drm_enc->dev, pipe);
  935. if (ret) {
  936. SDE_ERROR_ENC(sde_enc,
  937. "wait for vblank failed ret:%d\n", ret);
  938. /**
  939. * rsc hardware may hang without vsync. avoid rsc hang
  940. * by generating the vsync from watchdog timer.
  941. */
  942. if (crtc->base.id == wait_vblank_crtc_id)
  943. sde_encoder_helper_switch_vsync(drm_enc, true);
  944. }
  945. }
  946. if (wait_count >= MAX_RSC_WAIT)
  947. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  948. SDE_EVTLOG_ERROR);
  949. if (wait_refcount)
  950. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  951. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  952. SDE_EVTLOG_FUNC_EXIT);
  953. return ret;
  954. }
  955. static int _sde_encoder_update_rsc_client(
  956. struct drm_encoder *drm_enc, bool enable)
  957. {
  958. struct sde_encoder_virt *sde_enc;
  959. struct drm_crtc *crtc;
  960. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  961. struct sde_rsc_cmd_config *rsc_config;
  962. int ret;
  963. struct msm_display_info *disp_info;
  964. struct msm_mode_info *mode_info;
  965. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  966. u32 qsync_mode = 0, v_front_porch;
  967. struct drm_display_mode *mode;
  968. bool is_vid_mode;
  969. if (!drm_enc || !drm_enc->dev) {
  970. SDE_ERROR("invalid encoder arguments\n");
  971. return -EINVAL;
  972. }
  973. sde_enc = to_sde_encoder_virt(drm_enc);
  974. mode_info = &sde_enc->mode_info;
  975. crtc = sde_enc->crtc;
  976. if (!sde_enc->crtc) {
  977. SDE_ERROR("invalid crtc parameter\n");
  978. return -EINVAL;
  979. }
  980. disp_info = &sde_enc->disp_info;
  981. rsc_config = &sde_enc->rsc_config;
  982. if (!sde_enc->rsc_client) {
  983. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  984. return 0;
  985. }
  986. /**
  987. * only primary command mode panel without Qsync can request CMD state.
  988. * all other panels/displays can request for VID state including
  989. * secondary command mode panel.
  990. * Clone mode encoder can request CLK STATE only.
  991. */
  992. if (sde_enc->cur_master)
  993. qsync_mode = sde_connector_get_qsync_mode(
  994. sde_enc->cur_master->connector);
  995. if (sde_encoder_in_clone_mode(drm_enc) ||
  996. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  997. (disp_info->display_type && qsync_mode))
  998. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  999. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1000. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1001. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1002. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1003. SDE_EVT32(rsc_state, qsync_mode);
  1004. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1005. MSM_DISPLAY_VIDEO_MODE);
  1006. mode = &sde_enc->crtc->state->mode;
  1007. v_front_porch = mode->vsync_start - mode->vdisplay;
  1008. /* compare specific items and reconfigure the rsc */
  1009. if ((rsc_config->fps != mode_info->frame_rate) ||
  1010. (rsc_config->vtotal != mode_info->vtotal) ||
  1011. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1012. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1013. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1014. rsc_config->fps = mode_info->frame_rate;
  1015. rsc_config->vtotal = mode_info->vtotal;
  1016. /*
  1017. * for video mode, prefill lines should not go beyond vertical
  1018. * front porch for RSCC configuration. This will ensure bw
  1019. * downvotes are not sent within the active region. Additional
  1020. * -1 is to give one line time for rscc mode min_threshold.
  1021. */
  1022. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1023. rsc_config->prefill_lines = v_front_porch - 1;
  1024. else
  1025. rsc_config->prefill_lines = mode_info->prefill_lines;
  1026. rsc_config->jitter_numer = mode_info->jitter_numer;
  1027. rsc_config->jitter_denom = mode_info->jitter_denom;
  1028. sde_enc->rsc_state_init = false;
  1029. }
  1030. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1031. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1032. /* update it only once */
  1033. sde_enc->rsc_state_init = true;
  1034. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1035. rsc_state, rsc_config, crtc->base.id,
  1036. &wait_vblank_crtc_id);
  1037. } else {
  1038. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1039. rsc_state, NULL, crtc->base.id,
  1040. &wait_vblank_crtc_id);
  1041. }
  1042. /**
  1043. * if RSC performed a state change that requires a VBLANK wait, it will
  1044. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1045. *
  1046. * if we are the primary display, we will need to enable and wait
  1047. * locally since we hold the commit thread
  1048. *
  1049. * if we are an external display, we must send a signal to the primary
  1050. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1051. * by the primary panel's VBLANK signals
  1052. */
  1053. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1054. if (ret) {
  1055. SDE_ERROR_ENC(sde_enc,
  1056. "sde rsc client update failed ret:%d\n", ret);
  1057. return ret;
  1058. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1059. return ret;
  1060. }
  1061. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1062. sde_enc, wait_vblank_crtc_id);
  1063. return ret;
  1064. }
  1065. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1066. {
  1067. struct sde_encoder_virt *sde_enc;
  1068. int i;
  1069. if (!drm_enc) {
  1070. SDE_ERROR("invalid encoder\n");
  1071. return;
  1072. }
  1073. sde_enc = to_sde_encoder_virt(drm_enc);
  1074. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1075. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1076. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1077. if (phys && phys->ops.irq_control)
  1078. phys->ops.irq_control(phys, enable);
  1079. }
  1080. }
  1081. /* keep track of the userspace vblank during modeset */
  1082. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1083. u32 sw_event)
  1084. {
  1085. struct sde_encoder_virt *sde_enc;
  1086. bool enable;
  1087. int i;
  1088. if (!drm_enc) {
  1089. SDE_ERROR("invalid encoder\n");
  1090. return;
  1091. }
  1092. sde_enc = to_sde_encoder_virt(drm_enc);
  1093. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1094. sw_event, sde_enc->vblank_enabled);
  1095. /* nothing to do if vblank not enabled by userspace */
  1096. if (!sde_enc->vblank_enabled)
  1097. return;
  1098. /* disable vblank on pre_modeset */
  1099. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1100. enable = false;
  1101. /* enable vblank on post_modeset */
  1102. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1103. enable = true;
  1104. else
  1105. return;
  1106. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1107. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1108. if (phys && phys->ops.control_vblank_irq)
  1109. phys->ops.control_vblank_irq(phys, enable);
  1110. }
  1111. }
  1112. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1113. {
  1114. struct sde_encoder_virt *sde_enc;
  1115. if (!drm_enc)
  1116. return NULL;
  1117. sde_enc = to_sde_encoder_virt(drm_enc);
  1118. return sde_enc->rsc_client;
  1119. }
  1120. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1121. bool enable)
  1122. {
  1123. struct msm_drm_private *priv;
  1124. struct sde_kms *sde_kms;
  1125. struct sde_encoder_virt *sde_enc;
  1126. int rc;
  1127. bool is_cmd_mode = false;
  1128. sde_enc = to_sde_encoder_virt(drm_enc);
  1129. priv = drm_enc->dev->dev_private;
  1130. sde_kms = to_sde_kms(priv->kms);
  1131. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1132. is_cmd_mode = true;
  1133. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1134. SDE_EVT32(DRMID(drm_enc), enable);
  1135. if (!sde_enc->cur_master) {
  1136. SDE_ERROR("encoder master not set\n");
  1137. return -EINVAL;
  1138. }
  1139. if (enable) {
  1140. /* enable SDE core clks */
  1141. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1142. if (rc < 0) {
  1143. SDE_ERROR("failed to enable power resource %d\n", rc);
  1144. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1145. return rc;
  1146. }
  1147. sde_enc->elevated_ahb_vote = true;
  1148. /* enable DSI clks */
  1149. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1150. true);
  1151. if (rc) {
  1152. SDE_ERROR("failed to enable clk control %d\n", rc);
  1153. pm_runtime_put_sync(drm_enc->dev->dev);
  1154. return rc;
  1155. }
  1156. /* enable all the irq */
  1157. _sde_encoder_irq_control(drm_enc, true);
  1158. } else {
  1159. /* disable all the irq */
  1160. _sde_encoder_irq_control(drm_enc, false);
  1161. /* disable DSI clks */
  1162. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1163. /* disable SDE core clks */
  1164. pm_runtime_put_sync(drm_enc->dev->dev);
  1165. }
  1166. return 0;
  1167. }
  1168. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1169. bool enable, u32 frame_count)
  1170. {
  1171. struct sde_encoder_virt *sde_enc;
  1172. int i;
  1173. if (!drm_enc) {
  1174. SDE_ERROR("invalid encoder\n");
  1175. return;
  1176. }
  1177. sde_enc = to_sde_encoder_virt(drm_enc);
  1178. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1179. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1180. if (!phys || !phys->ops.setup_misr)
  1181. continue;
  1182. phys->ops.setup_misr(phys, enable, frame_count);
  1183. }
  1184. }
  1185. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1186. unsigned int type, unsigned int code, int value)
  1187. {
  1188. struct drm_encoder *drm_enc = NULL;
  1189. struct sde_encoder_virt *sde_enc = NULL;
  1190. struct msm_drm_thread *disp_thread = NULL;
  1191. struct msm_drm_private *priv = NULL;
  1192. if (!handle || !handle->handler || !handle->handler->private) {
  1193. SDE_ERROR("invalid encoder for the input event\n");
  1194. return;
  1195. }
  1196. drm_enc = (struct drm_encoder *)handle->handler->private;
  1197. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1198. SDE_ERROR("invalid parameters\n");
  1199. return;
  1200. }
  1201. priv = drm_enc->dev->dev_private;
  1202. sde_enc = to_sde_encoder_virt(drm_enc);
  1203. if (!sde_enc->crtc || (sde_enc->crtc->index
  1204. >= ARRAY_SIZE(priv->disp_thread))) {
  1205. SDE_DEBUG_ENC(sde_enc,
  1206. "invalid cached CRTC: %d or crtc index: %d\n",
  1207. sde_enc->crtc == NULL,
  1208. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1209. return;
  1210. }
  1211. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1212. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1213. kthread_queue_work(&disp_thread->worker,
  1214. &sde_enc->input_event_work);
  1215. }
  1216. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1217. {
  1218. struct sde_encoder_virt *sde_enc;
  1219. if (!drm_enc) {
  1220. SDE_ERROR("invalid encoder\n");
  1221. return;
  1222. }
  1223. sde_enc = to_sde_encoder_virt(drm_enc);
  1224. /* return early if there is no state change */
  1225. if (sde_enc->idle_pc_enabled == enable)
  1226. return;
  1227. sde_enc->idle_pc_enabled = enable;
  1228. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1229. SDE_EVT32(sde_enc->idle_pc_enabled);
  1230. }
  1231. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1232. u32 sw_event)
  1233. {
  1234. struct drm_encoder *drm_enc = &sde_enc->base;
  1235. struct msm_drm_private *priv;
  1236. unsigned int lp, idle_pc_duration;
  1237. struct msm_drm_thread *disp_thread;
  1238. bool autorefresh_enabled = false;
  1239. autorefresh_enabled = _sde_encoder_is_autorefresh_enabled(sde_enc);
  1240. if (autorefresh_enabled)
  1241. return;
  1242. /* set idle timeout based on master connector's lp value */
  1243. if (sde_enc->cur_master)
  1244. lp = sde_connector_get_lp(
  1245. sde_enc->cur_master->connector);
  1246. else
  1247. lp = SDE_MODE_DPMS_ON;
  1248. if (lp == SDE_MODE_DPMS_LP2)
  1249. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1250. else
  1251. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1252. priv = drm_enc->dev->dev_private;
  1253. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1254. kthread_mod_delayed_work(
  1255. &disp_thread->worker,
  1256. &sde_enc->delayed_off_work,
  1257. msecs_to_jiffies(idle_pc_duration));
  1258. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1259. autorefresh_enabled,
  1260. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1261. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1262. sw_event);
  1263. }
  1264. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1265. u32 sw_event)
  1266. {
  1267. if (kthread_cancel_delayed_work_sync(
  1268. &sde_enc->delayed_off_work))
  1269. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1270. sw_event);
  1271. }
  1272. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1273. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1274. {
  1275. int ret = 0;
  1276. mutex_lock(&sde_enc->rc_lock);
  1277. /* return if the resource control is already in ON state */
  1278. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1279. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1280. sw_event);
  1281. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1282. SDE_EVTLOG_FUNC_CASE1);
  1283. goto end;
  1284. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1285. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1286. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1287. sw_event, sde_enc->rc_state);
  1288. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1289. SDE_EVTLOG_ERROR);
  1290. goto end;
  1291. }
  1292. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1293. _sde_encoder_irq_control(drm_enc, true);
  1294. } else {
  1295. /* enable all the clks and resources */
  1296. ret = _sde_encoder_resource_control_helper(drm_enc,
  1297. true);
  1298. if (ret) {
  1299. SDE_ERROR_ENC(sde_enc,
  1300. "sw_event:%d, rc in state %d\n",
  1301. sw_event, sde_enc->rc_state);
  1302. SDE_EVT32(DRMID(drm_enc), sw_event,
  1303. sde_enc->rc_state,
  1304. SDE_EVTLOG_ERROR);
  1305. goto end;
  1306. }
  1307. _sde_encoder_update_rsc_client(drm_enc, true);
  1308. }
  1309. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1310. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1311. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1312. /* restart delayed off work, if required */
  1313. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1314. end:
  1315. mutex_unlock(&sde_enc->rc_lock);
  1316. return ret;
  1317. }
  1318. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1319. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1320. {
  1321. /* cancel delayed off work, if any */
  1322. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1323. mutex_lock(&sde_enc->rc_lock);
  1324. if (is_vid_mode &&
  1325. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1326. _sde_encoder_irq_control(drm_enc, true);
  1327. }
  1328. /* skip if is already OFF or IDLE, resources are off already */
  1329. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1330. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1331. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1332. sw_event, sde_enc->rc_state);
  1333. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1334. SDE_EVTLOG_FUNC_CASE3);
  1335. goto end;
  1336. }
  1337. /**
  1338. * IRQs are still enabled currently, which allows wait for
  1339. * VBLANK which RSC may require to correctly transition to OFF
  1340. */
  1341. _sde_encoder_update_rsc_client(drm_enc, false);
  1342. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1343. SDE_ENC_RC_STATE_PRE_OFF,
  1344. SDE_EVTLOG_FUNC_CASE3);
  1345. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1346. end:
  1347. mutex_unlock(&sde_enc->rc_lock);
  1348. return 0;
  1349. }
  1350. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1351. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1352. {
  1353. int ret = 0;
  1354. /* cancel vsync event work and timer */
  1355. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1356. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1357. del_timer_sync(&sde_enc->vsync_event_timer);
  1358. mutex_lock(&sde_enc->rc_lock);
  1359. /* return if the resource control is already in OFF state */
  1360. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1361. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1362. sw_event);
  1363. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1364. SDE_EVTLOG_FUNC_CASE4);
  1365. goto end;
  1366. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1367. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1368. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1369. sw_event, sde_enc->rc_state);
  1370. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1371. SDE_EVTLOG_ERROR);
  1372. ret = -EINVAL;
  1373. goto end;
  1374. }
  1375. /**
  1376. * expect to arrive here only if in either idle state or pre-off
  1377. * and in IDLE state the resources are already disabled
  1378. */
  1379. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1380. _sde_encoder_resource_control_helper(drm_enc, false);
  1381. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1382. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1383. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1384. end:
  1385. mutex_unlock(&sde_enc->rc_lock);
  1386. return ret;
  1387. }
  1388. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1389. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1390. {
  1391. int ret = 0;
  1392. /* cancel delayed off work, if any */
  1393. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1394. mutex_lock(&sde_enc->rc_lock);
  1395. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1396. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1397. sw_event);
  1398. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1399. SDE_EVTLOG_FUNC_CASE5);
  1400. goto end;
  1401. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1402. /* enable all the clks and resources */
  1403. ret = _sde_encoder_resource_control_helper(drm_enc,
  1404. true);
  1405. if (ret) {
  1406. SDE_ERROR_ENC(sde_enc,
  1407. "sw_event:%d, rc in state %d\n",
  1408. sw_event, sde_enc->rc_state);
  1409. SDE_EVT32(DRMID(drm_enc), sw_event,
  1410. sde_enc->rc_state,
  1411. SDE_EVTLOG_ERROR);
  1412. goto end;
  1413. }
  1414. _sde_encoder_update_rsc_client(drm_enc, true);
  1415. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1416. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1417. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1418. }
  1419. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1420. if (ret && ret != -EWOULDBLOCK) {
  1421. SDE_ERROR_ENC(sde_enc,
  1422. "wait for commit done returned %d\n",
  1423. ret);
  1424. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1425. ret, SDE_EVTLOG_ERROR);
  1426. ret = -EINVAL;
  1427. goto end;
  1428. }
  1429. _sde_encoder_irq_control(drm_enc, false);
  1430. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1431. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1432. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1433. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1434. end:
  1435. mutex_unlock(&sde_enc->rc_lock);
  1436. return ret;
  1437. }
  1438. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1439. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1440. {
  1441. int ret = 0;
  1442. mutex_lock(&sde_enc->rc_lock);
  1443. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1444. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1445. sw_event);
  1446. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1447. SDE_EVTLOG_FUNC_CASE5);
  1448. goto end;
  1449. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1450. SDE_ERROR_ENC(sde_enc,
  1451. "sw_event:%d, rc:%d !MODESET state\n",
  1452. sw_event, sde_enc->rc_state);
  1453. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1454. SDE_EVTLOG_ERROR);
  1455. ret = -EINVAL;
  1456. goto end;
  1457. }
  1458. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1459. _sde_encoder_irq_control(drm_enc, true);
  1460. _sde_encoder_update_rsc_client(drm_enc, true);
  1461. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1462. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1463. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1464. end:
  1465. mutex_unlock(&sde_enc->rc_lock);
  1466. return ret;
  1467. }
  1468. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1469. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1470. {
  1471. mutex_lock(&sde_enc->rc_lock);
  1472. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1473. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1474. sw_event, sde_enc->rc_state);
  1475. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1476. SDE_EVTLOG_ERROR);
  1477. goto end;
  1478. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1479. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1480. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1481. sde_crtc_frame_pending(sde_enc->crtc),
  1482. SDE_EVTLOG_ERROR);
  1483. _sde_encoder_rc_restart_delayed(sde_enc,
  1484. SDE_ENC_RC_EVENT_ENTER_IDLE);
  1485. goto end;
  1486. }
  1487. if (is_vid_mode) {
  1488. _sde_encoder_irq_control(drm_enc, false);
  1489. } else {
  1490. /* disable all the clks and resources */
  1491. _sde_encoder_update_rsc_client(drm_enc, false);
  1492. _sde_encoder_resource_control_helper(drm_enc, false);
  1493. }
  1494. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1495. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1496. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1497. end:
  1498. mutex_unlock(&sde_enc->rc_lock);
  1499. return 0;
  1500. }
  1501. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1502. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1503. struct msm_drm_private *priv, bool is_vid_mode)
  1504. {
  1505. bool autorefresh_enabled = false;
  1506. struct msm_drm_thread *disp_thread;
  1507. int ret = 0;
  1508. if (!sde_enc->crtc ||
  1509. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1510. SDE_DEBUG_ENC(sde_enc,
  1511. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1512. sde_enc->crtc == NULL,
  1513. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1514. sw_event);
  1515. return -EINVAL;
  1516. }
  1517. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1518. mutex_lock(&sde_enc->rc_lock);
  1519. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1520. if (sde_enc->cur_master &&
  1521. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1522. autorefresh_enabled =
  1523. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1524. sde_enc->cur_master);
  1525. if (autorefresh_enabled) {
  1526. SDE_DEBUG_ENC(sde_enc,
  1527. "not handling early wakeup since auto refresh is enabled\n");
  1528. goto end;
  1529. }
  1530. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1531. kthread_mod_delayed_work(&disp_thread->worker,
  1532. &sde_enc->delayed_off_work,
  1533. msecs_to_jiffies(
  1534. IDLE_POWERCOLLAPSE_DURATION));
  1535. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1536. /* enable all the clks and resources */
  1537. ret = _sde_encoder_resource_control_helper(drm_enc,
  1538. true);
  1539. if (ret) {
  1540. SDE_ERROR_ENC(sde_enc,
  1541. "sw_event:%d, rc in state %d\n",
  1542. sw_event, sde_enc->rc_state);
  1543. SDE_EVT32(DRMID(drm_enc), sw_event,
  1544. sde_enc->rc_state,
  1545. SDE_EVTLOG_ERROR);
  1546. goto end;
  1547. }
  1548. _sde_encoder_update_rsc_client(drm_enc, true);
  1549. /*
  1550. * In some cases, commit comes with slight delay
  1551. * (> 80 ms)after early wake up, prevent clock switch
  1552. * off to avoid jank in next update. So, increase the
  1553. * command mode idle timeout sufficiently to prevent
  1554. * such case.
  1555. */
  1556. kthread_mod_delayed_work(&disp_thread->worker,
  1557. &sde_enc->delayed_off_work,
  1558. msecs_to_jiffies(
  1559. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1560. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1561. }
  1562. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1563. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1564. end:
  1565. mutex_unlock(&sde_enc->rc_lock);
  1566. return ret;
  1567. }
  1568. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1569. u32 sw_event)
  1570. {
  1571. struct sde_encoder_virt *sde_enc;
  1572. struct msm_drm_private *priv;
  1573. int ret = 0;
  1574. bool is_vid_mode = false;
  1575. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1576. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1577. sw_event);
  1578. return -EINVAL;
  1579. }
  1580. sde_enc = to_sde_encoder_virt(drm_enc);
  1581. priv = drm_enc->dev->dev_private;
  1582. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1583. is_vid_mode = true;
  1584. /*
  1585. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1586. * events and return early for other events (ie wb display).
  1587. */
  1588. if (!sde_enc->idle_pc_enabled &&
  1589. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1590. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1591. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1592. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1593. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1594. return 0;
  1595. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1596. sw_event, sde_enc->idle_pc_enabled);
  1597. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1598. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1599. switch (sw_event) {
  1600. case SDE_ENC_RC_EVENT_KICKOFF:
  1601. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1602. is_vid_mode);
  1603. break;
  1604. case SDE_ENC_RC_EVENT_PRE_STOP:
  1605. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1606. is_vid_mode);
  1607. break;
  1608. case SDE_ENC_RC_EVENT_STOP:
  1609. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1610. break;
  1611. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1612. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1613. break;
  1614. case SDE_ENC_RC_EVENT_POST_MODESET:
  1615. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1616. break;
  1617. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1618. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1619. is_vid_mode);
  1620. break;
  1621. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1622. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1623. priv, is_vid_mode);
  1624. break;
  1625. default:
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1627. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1628. break;
  1629. }
  1630. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1631. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1632. return ret;
  1633. }
  1634. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1635. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1636. {
  1637. int i = 0;
  1638. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1639. if (intf_mode == INTF_MODE_CMD)
  1640. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1641. else if (intf_mode == INTF_MODE_VIDEO)
  1642. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1643. _sde_encoder_update_rsc_client(drm_enc, true);
  1644. if (intf_mode == INTF_MODE_CMD) {
  1645. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1646. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1647. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1648. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1649. msm_is_mode_seamless_poms(adj_mode),
  1650. SDE_EVTLOG_FUNC_CASE1);
  1651. } else if (intf_mode == INTF_MODE_VIDEO) {
  1652. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1653. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1654. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1655. msm_is_mode_seamless_poms(adj_mode),
  1656. SDE_EVTLOG_FUNC_CASE2);
  1657. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1658. }
  1659. }
  1660. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1661. struct drm_display_mode *mode,
  1662. struct drm_display_mode *adj_mode)
  1663. {
  1664. struct sde_encoder_virt *sde_enc;
  1665. struct msm_drm_private *priv;
  1666. struct sde_kms *sde_kms;
  1667. struct drm_connector_list_iter conn_iter;
  1668. struct drm_connector *conn = NULL, *conn_search;
  1669. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1670. struct sde_rm_hw_iter vdc_iter;
  1671. struct sde_rm_hw_request request_hw;
  1672. enum sde_intf_mode intf_mode;
  1673. bool is_cmd_mode = false;
  1674. int i = 0, ret;
  1675. if (!drm_enc) {
  1676. SDE_ERROR("invalid encoder\n");
  1677. return;
  1678. }
  1679. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1680. SDE_ERROR("power resource is not enabled\n");
  1681. return;
  1682. }
  1683. sde_enc = to_sde_encoder_virt(drm_enc);
  1684. SDE_DEBUG_ENC(sde_enc, "\n");
  1685. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1686. is_cmd_mode = true;
  1687. priv = drm_enc->dev->dev_private;
  1688. sde_kms = to_sde_kms(priv->kms);
  1689. SDE_EVT32(DRMID(drm_enc));
  1690. /*
  1691. * cache the crtc in sde_enc on enable for duration of use case
  1692. * for correctly servicing asynchronous irq events and timers
  1693. */
  1694. if (!drm_enc->crtc) {
  1695. SDE_ERROR("invalid crtc\n");
  1696. return;
  1697. }
  1698. sde_enc->crtc = drm_enc->crtc;
  1699. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  1700. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1701. if (conn_search->encoder == drm_enc) {
  1702. conn = conn_search;
  1703. break;
  1704. }
  1705. }
  1706. drm_connector_list_iter_end(&conn_iter);
  1707. if (!conn) {
  1708. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1709. return;
  1710. } else if (!conn->state) {
  1711. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1712. return;
  1713. }
  1714. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1715. /* store the mode_info */
  1716. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1717. /* release resources before seamless mode change */
  1718. if (msm_is_mode_seamless_dms(adj_mode) ||
  1719. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1720. is_cmd_mode)) {
  1721. /* restore resource state before releasing them */
  1722. ret = sde_encoder_resource_control(drm_enc,
  1723. SDE_ENC_RC_EVENT_PRE_MODESET);
  1724. if (ret) {
  1725. SDE_ERROR_ENC(sde_enc,
  1726. "sde resource control failed: %d\n",
  1727. ret);
  1728. return;
  1729. }
  1730. /*
  1731. * Disable dce before switch the mode and after pre_modeset,
  1732. * to guarantee that previous kickoff finished.
  1733. */
  1734. sde_encoder_dce_disable(sde_enc);
  1735. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1736. _sde_encoder_modeset_helper_locked(drm_enc,
  1737. SDE_ENC_RC_EVENT_PRE_MODESET);
  1738. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1739. }
  1740. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1741. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1742. conn->state, false);
  1743. if (ret) {
  1744. SDE_ERROR_ENC(sde_enc,
  1745. "failed to reserve hw resources, %d\n", ret);
  1746. return;
  1747. }
  1748. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1749. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1750. sde_enc->hw_pp[i] = NULL;
  1751. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1752. break;
  1753. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1754. }
  1755. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1756. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1757. if (phys) {
  1758. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1759. SDE_HW_BLK_QDSS);
  1760. for (i = 0; i < QDSS_MAX; i++) {
  1761. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1762. phys->hw_qdss =
  1763. (struct sde_hw_qdss *)qdss_iter.hw;
  1764. break;
  1765. }
  1766. }
  1767. }
  1768. }
  1769. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1770. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1771. sde_enc->hw_dsc[i] = NULL;
  1772. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1773. break;
  1774. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1775. }
  1776. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1777. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1778. sde_enc->hw_vdc[i] = NULL;
  1779. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1780. break;
  1781. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1782. }
  1783. /* Get PP for DSC configuration */
  1784. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1785. struct sde_hw_pingpong *pp = NULL;
  1786. unsigned long features = 0;
  1787. if (!sde_enc->hw_dsc[i])
  1788. continue;
  1789. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1790. request_hw.type = SDE_HW_BLK_PINGPONG;
  1791. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1792. break;
  1793. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1794. features = pp->ops.get_hw_caps(pp);
  1795. if (test_bit(SDE_PINGPONG_DSC, &features))
  1796. sde_enc->hw_dsc_pp[i] = pp;
  1797. else
  1798. sde_enc->hw_dsc_pp[i] = NULL;
  1799. }
  1800. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1801. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1802. if (phys) {
  1803. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1804. SDE_ERROR_ENC(sde_enc,
  1805. "invalid pingpong block for the encoder\n");
  1806. return;
  1807. }
  1808. phys->hw_pp = sde_enc->hw_pp[i];
  1809. phys->connector = conn->state->connector;
  1810. if (phys->ops.mode_set)
  1811. phys->ops.mode_set(phys, mode, adj_mode);
  1812. }
  1813. }
  1814. /* update resources after seamless mode change */
  1815. if (msm_is_mode_seamless_dms(adj_mode) ||
  1816. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1817. is_cmd_mode))
  1818. sde_encoder_resource_control(&sde_enc->base,
  1819. SDE_ENC_RC_EVENT_POST_MODESET);
  1820. else if (msm_is_mode_seamless_poms(adj_mode))
  1821. _sde_encoder_modeset_helper_locked(drm_enc,
  1822. SDE_ENC_RC_EVENT_POST_MODESET);
  1823. }
  1824. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1825. {
  1826. struct sde_encoder_virt *sde_enc;
  1827. struct sde_encoder_phys *phys;
  1828. int i;
  1829. if (!drm_enc) {
  1830. SDE_ERROR("invalid parameters\n");
  1831. return;
  1832. }
  1833. sde_enc = to_sde_encoder_virt(drm_enc);
  1834. if (!sde_enc) {
  1835. SDE_ERROR("invalid sde encoder\n");
  1836. return;
  1837. }
  1838. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1839. phys = sde_enc->phys_encs[i];
  1840. if (phys && phys->ops.control_te)
  1841. phys->ops.control_te(phys, enable);
  1842. }
  1843. }
  1844. static int _sde_encoder_input_connect(struct input_handler *handler,
  1845. struct input_dev *dev, const struct input_device_id *id)
  1846. {
  1847. struct input_handle *handle;
  1848. int rc = 0;
  1849. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1850. if (!handle)
  1851. return -ENOMEM;
  1852. handle->dev = dev;
  1853. handle->handler = handler;
  1854. handle->name = handler->name;
  1855. rc = input_register_handle(handle);
  1856. if (rc) {
  1857. pr_err("failed to register input handle\n");
  1858. goto error;
  1859. }
  1860. rc = input_open_device(handle);
  1861. if (rc) {
  1862. pr_err("failed to open input device\n");
  1863. goto error_unregister;
  1864. }
  1865. return 0;
  1866. error_unregister:
  1867. input_unregister_handle(handle);
  1868. error:
  1869. kfree(handle);
  1870. return rc;
  1871. }
  1872. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1873. {
  1874. input_close_device(handle);
  1875. input_unregister_handle(handle);
  1876. kfree(handle);
  1877. }
  1878. /**
  1879. * Structure for specifying event parameters on which to receive callbacks.
  1880. * This structure will trigger a callback in case of a touch event (specified by
  1881. * EV_ABS) where there is a change in X and Y coordinates,
  1882. */
  1883. static const struct input_device_id sde_input_ids[] = {
  1884. {
  1885. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1886. .evbit = { BIT_MASK(EV_ABS) },
  1887. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1888. BIT_MASK(ABS_MT_POSITION_X) |
  1889. BIT_MASK(ABS_MT_POSITION_Y) },
  1890. },
  1891. { },
  1892. };
  1893. static int _sde_encoder_input_handler_register(
  1894. struct input_handler *input_handler)
  1895. {
  1896. int rc = 0;
  1897. rc = input_register_handler(input_handler);
  1898. if (rc) {
  1899. pr_err("input_register_handler failed, rc= %d\n", rc);
  1900. kfree(input_handler);
  1901. return rc;
  1902. }
  1903. return rc;
  1904. }
  1905. static int _sde_encoder_input_handler(
  1906. struct sde_encoder_virt *sde_enc)
  1907. {
  1908. struct input_handler *input_handler = NULL;
  1909. int rc = 0;
  1910. if (sde_enc->input_handler) {
  1911. SDE_ERROR_ENC(sde_enc,
  1912. "input_handle is active. unexpected\n");
  1913. return -EINVAL;
  1914. }
  1915. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1916. if (!input_handler)
  1917. return -ENOMEM;
  1918. input_handler->event = sde_encoder_input_event_handler;
  1919. input_handler->connect = _sde_encoder_input_connect;
  1920. input_handler->disconnect = _sde_encoder_input_disconnect;
  1921. input_handler->name = "sde";
  1922. input_handler->id_table = sde_input_ids;
  1923. input_handler->private = sde_enc;
  1924. sde_enc->input_handler = input_handler;
  1925. return rc;
  1926. }
  1927. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1928. {
  1929. struct sde_encoder_virt *sde_enc = NULL;
  1930. struct msm_drm_private *priv;
  1931. struct sde_kms *sde_kms;
  1932. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1933. SDE_ERROR("invalid parameters\n");
  1934. return;
  1935. }
  1936. priv = drm_enc->dev->dev_private;
  1937. sde_kms = to_sde_kms(priv->kms);
  1938. if (!sde_kms) {
  1939. SDE_ERROR("invalid sde_kms\n");
  1940. return;
  1941. }
  1942. sde_enc = to_sde_encoder_virt(drm_enc);
  1943. if (!sde_enc || !sde_enc->cur_master) {
  1944. SDE_DEBUG("invalid sde encoder/master\n");
  1945. return;
  1946. }
  1947. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1948. sde_enc->cur_master->hw_mdptop &&
  1949. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1950. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1951. sde_enc->cur_master->hw_mdptop);
  1952. if (sde_enc->cur_master->hw_mdptop &&
  1953. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1954. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1955. sde_enc->cur_master->hw_mdptop,
  1956. sde_kms->catalog);
  1957. if (sde_enc->cur_master->hw_ctl &&
  1958. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  1959. !sde_enc->cur_master->cont_splash_enabled)
  1960. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  1961. sde_enc->cur_master->hw_ctl,
  1962. &sde_enc->cur_master->intf_cfg_v1);
  1963. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  1964. sde_encoder_control_te(drm_enc, true);
  1965. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  1966. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  1967. }
  1968. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  1969. {
  1970. void *dither_cfg = NULL;
  1971. int ret = 0, i = 0;
  1972. size_t len = 0;
  1973. enum sde_rm_topology_name topology;
  1974. struct drm_encoder *drm_enc;
  1975. struct msm_display_dsc_info *dsc = NULL;
  1976. struct sde_encoder_virt *sde_enc;
  1977. struct sde_hw_pingpong *hw_pp;
  1978. u32 bpp, bpc;
  1979. if (!phys || !phys->connector || !phys->hw_pp ||
  1980. !phys->hw_pp->ops.setup_dither || !phys->parent)
  1981. return;
  1982. topology = sde_connector_get_topology_name(phys->connector);
  1983. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  1984. (phys->split_role == ENC_ROLE_SLAVE))
  1985. return;
  1986. drm_enc = phys->parent;
  1987. sde_enc = to_sde_encoder_virt(drm_enc);
  1988. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1989. bpc = dsc->config.bits_per_component;
  1990. bpp = dsc->config.bits_per_pixel;
  1991. /* disable dither for 10 bpp or 10bpc dsc config */
  1992. if (bpp == 10 || bpc == 10) {
  1993. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  1994. return;
  1995. }
  1996. ret = sde_connector_get_dither_cfg(phys->connector,
  1997. phys->connector->state, &dither_cfg,
  1998. &len, sde_enc->idle_pc_restore);
  1999. /* skip reg writes when return values are invalid or no data */
  2000. if (ret && ret == -ENODATA)
  2001. return;
  2002. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. hw_pp = sde_enc->hw_pp[i];
  2005. phys->hw_pp->ops.setup_dither(hw_pp,
  2006. dither_cfg, len);
  2007. }
  2008. } else {
  2009. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2010. dither_cfg, len);
  2011. }
  2012. }
  2013. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2014. {
  2015. struct sde_encoder_virt *sde_enc = NULL;
  2016. int i;
  2017. if (!drm_enc) {
  2018. SDE_ERROR("invalid encoder\n");
  2019. return;
  2020. }
  2021. sde_enc = to_sde_encoder_virt(drm_enc);
  2022. if (!sde_enc->cur_master) {
  2023. SDE_DEBUG("virt encoder has no master\n");
  2024. return;
  2025. }
  2026. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2027. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2028. sde_enc->idle_pc_restore = true;
  2029. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2030. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2031. if (!phys)
  2032. continue;
  2033. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2034. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2035. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2036. phys->ops.restore(phys);
  2037. _sde_encoder_setup_dither(phys);
  2038. }
  2039. if (sde_enc->cur_master->ops.restore)
  2040. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2041. _sde_encoder_virt_enable_helper(drm_enc);
  2042. }
  2043. static void sde_encoder_off_work(struct kthread_work *work)
  2044. {
  2045. struct sde_encoder_virt *sde_enc = container_of(work,
  2046. struct sde_encoder_virt, delayed_off_work.work);
  2047. struct drm_encoder *drm_enc;
  2048. if (!sde_enc) {
  2049. SDE_ERROR("invalid sde encoder\n");
  2050. return;
  2051. }
  2052. drm_enc = &sde_enc->base;
  2053. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2054. sde_encoder_idle_request(drm_enc);
  2055. SDE_ATRACE_END("sde_encoder_off_work");
  2056. }
  2057. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2058. {
  2059. struct sde_encoder_virt *sde_enc = NULL;
  2060. int i, ret = 0;
  2061. struct msm_compression_info *comp_info = NULL;
  2062. struct drm_display_mode *cur_mode = NULL;
  2063. struct msm_display_info *disp_info;
  2064. if (!drm_enc) {
  2065. SDE_ERROR("invalid encoder\n");
  2066. return;
  2067. }
  2068. sde_enc = to_sde_encoder_virt(drm_enc);
  2069. disp_info = &sde_enc->disp_info;
  2070. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2071. SDE_ERROR("power resource is not enabled\n");
  2072. return;
  2073. }
  2074. if (drm_enc->crtc && !sde_enc->crtc)
  2075. sde_enc->crtc = drm_enc->crtc;
  2076. comp_info = &sde_enc->mode_info.comp_info;
  2077. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2078. SDE_DEBUG_ENC(sde_enc, "\n");
  2079. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2080. sde_enc->cur_master = NULL;
  2081. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2082. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2083. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2084. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2085. sde_enc->cur_master = phys;
  2086. break;
  2087. }
  2088. }
  2089. if (!sde_enc->cur_master) {
  2090. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2091. return;
  2092. }
  2093. /* register input handler if not already registered */
  2094. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2095. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2096. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2097. ret = _sde_encoder_input_handler_register(
  2098. sde_enc->input_handler);
  2099. if (ret)
  2100. SDE_ERROR(
  2101. "input handler registration failed, rc = %d\n", ret);
  2102. }
  2103. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2104. || msm_is_mode_seamless_dms(cur_mode)
  2105. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2106. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2107. sde_encoder_off_work);
  2108. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2109. if (ret) {
  2110. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2111. ret);
  2112. return;
  2113. }
  2114. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2115. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2116. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2117. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2118. if (!phys)
  2119. continue;
  2120. phys->comp_type = comp_info->comp_type;
  2121. phys->comp_ratio = comp_info->comp_ratio;
  2122. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2123. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2124. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2125. phys->dsc_extra_pclk_cycle_cnt =
  2126. comp_info->dsc_info.pclk_per_line;
  2127. phys->dsc_extra_disp_width =
  2128. comp_info->dsc_info.extra_width;
  2129. }
  2130. if (phys != sde_enc->cur_master) {
  2131. /**
  2132. * on DMS request, the encoder will be enabled
  2133. * already. Invoke restore to reconfigure the
  2134. * new mode.
  2135. */
  2136. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2137. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2138. phys->ops.restore)
  2139. phys->ops.restore(phys);
  2140. else if (phys->ops.enable)
  2141. phys->ops.enable(phys);
  2142. }
  2143. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2144. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2145. phys->ops.setup_misr(phys, true,
  2146. sde_enc->misr_frame_count);
  2147. }
  2148. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2149. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2150. sde_enc->cur_master->ops.restore)
  2151. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2152. else if (sde_enc->cur_master->ops.enable)
  2153. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2154. _sde_encoder_virt_enable_helper(drm_enc);
  2155. }
  2156. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2157. {
  2158. struct sde_encoder_virt *sde_enc = NULL;
  2159. struct msm_drm_private *priv;
  2160. struct sde_kms *sde_kms;
  2161. enum sde_intf_mode intf_mode;
  2162. int i = 0;
  2163. if (!drm_enc) {
  2164. SDE_ERROR("invalid encoder\n");
  2165. return;
  2166. } else if (!drm_enc->dev) {
  2167. SDE_ERROR("invalid dev\n");
  2168. return;
  2169. } else if (!drm_enc->dev->dev_private) {
  2170. SDE_ERROR("invalid dev_private\n");
  2171. return;
  2172. }
  2173. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2174. SDE_ERROR("power resource is not enabled\n");
  2175. return;
  2176. }
  2177. sde_enc = to_sde_encoder_virt(drm_enc);
  2178. SDE_DEBUG_ENC(sde_enc, "\n");
  2179. priv = drm_enc->dev->dev_private;
  2180. sde_kms = to_sde_kms(priv->kms);
  2181. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2182. SDE_EVT32(DRMID(drm_enc));
  2183. /* wait for idle */
  2184. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2185. if (sde_enc->input_handler &&
  2186. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2187. input_unregister_handler(sde_enc->input_handler);
  2188. /*
  2189. * For primary command mode and video mode encoders, execute the
  2190. * resource control pre-stop operations before the physical encoders
  2191. * are disabled, to allow the rsc to transition its states properly.
  2192. *
  2193. * For other encoder types, rsc should not be enabled until after
  2194. * they have been fully disabled, so delay the pre-stop operations
  2195. * until after the physical disable calls have returned.
  2196. */
  2197. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2198. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2199. sde_encoder_resource_control(drm_enc,
  2200. SDE_ENC_RC_EVENT_PRE_STOP);
  2201. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2202. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2203. if (phys && phys->ops.disable)
  2204. phys->ops.disable(phys);
  2205. }
  2206. } else {
  2207. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2208. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2209. if (phys && phys->ops.disable)
  2210. phys->ops.disable(phys);
  2211. }
  2212. sde_encoder_resource_control(drm_enc,
  2213. SDE_ENC_RC_EVENT_PRE_STOP);
  2214. }
  2215. /*
  2216. * disable dce after the transfer is complete (for command mode)
  2217. * and after physical encoder is disabled, to make sure timing
  2218. * engine is already disabled (for video mode).
  2219. */
  2220. sde_encoder_dce_disable(sde_enc);
  2221. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2222. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2223. if (sde_enc->phys_encs[i]) {
  2224. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2225. sde_enc->phys_encs[i]->connector = NULL;
  2226. }
  2227. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2228. }
  2229. sde_enc->cur_master = NULL;
  2230. /*
  2231. * clear the cached crtc in sde_enc on use case finish, after all the
  2232. * outstanding events and timers have been completed
  2233. */
  2234. sde_enc->crtc = NULL;
  2235. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2236. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2237. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2238. }
  2239. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2240. struct sde_encoder_phys_wb *wb_enc)
  2241. {
  2242. struct sde_encoder_virt *sde_enc;
  2243. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2244. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2245. if (wb_enc) {
  2246. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2247. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2248. false, phys_enc->hw_pp->idx);
  2249. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2250. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2251. phys_enc->hw_ctl,
  2252. wb_enc->hw_wb->idx, true);
  2253. }
  2254. } else {
  2255. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2256. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2257. phys_enc->hw_intf, false,
  2258. phys_enc->hw_pp->idx);
  2259. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2260. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2261. phys_enc->hw_ctl,
  2262. phys_enc->hw_intf->idx, true);
  2263. }
  2264. }
  2265. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2266. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2267. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2268. phys_enc->hw_pp->merge_3d)
  2269. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2270. phys_enc->hw_ctl,
  2271. phys_enc->hw_pp->merge_3d->idx, true);
  2272. }
  2273. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2274. phys_enc->hw_pp) {
  2275. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2276. false, phys_enc->hw_pp->idx);
  2277. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2278. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2279. phys_enc->hw_ctl,
  2280. phys_enc->hw_cdm->idx, true);
  2281. }
  2282. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2283. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2284. phys_enc->hw_ctl->ops.reset_post_disable)
  2285. phys_enc->hw_ctl->ops.reset_post_disable(
  2286. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2287. phys_enc->hw_pp->merge_3d ?
  2288. phys_enc->hw_pp->merge_3d->idx : 0);
  2289. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2290. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2291. }
  2292. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2293. enum sde_intf_type type, u32 controller_id)
  2294. {
  2295. int i = 0;
  2296. for (i = 0; i < catalog->intf_count; i++) {
  2297. if (catalog->intf[i].type == type
  2298. && catalog->intf[i].controller_id == controller_id) {
  2299. return catalog->intf[i].id;
  2300. }
  2301. }
  2302. return INTF_MAX;
  2303. }
  2304. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2305. enum sde_intf_type type, u32 controller_id)
  2306. {
  2307. if (controller_id < catalog->wb_count)
  2308. return catalog->wb[controller_id].id;
  2309. return WB_MAX;
  2310. }
  2311. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2312. struct drm_crtc *crtc)
  2313. {
  2314. struct sde_hw_uidle *uidle;
  2315. struct sde_uidle_cntr cntr;
  2316. struct sde_uidle_status status;
  2317. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2318. pr_err("invalid params %d %d\n",
  2319. !sde_kms, !crtc);
  2320. return;
  2321. }
  2322. /* check if perf counters are enabled and setup */
  2323. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2324. return;
  2325. uidle = sde_kms->hw_uidle;
  2326. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2327. && uidle->ops.uidle_get_status) {
  2328. uidle->ops.uidle_get_status(uidle, &status);
  2329. trace_sde_perf_uidle_status(
  2330. crtc->base.id,
  2331. status.uidle_danger_status_0,
  2332. status.uidle_danger_status_1,
  2333. status.uidle_safe_status_0,
  2334. status.uidle_safe_status_1,
  2335. status.uidle_idle_status_0,
  2336. status.uidle_idle_status_1,
  2337. status.uidle_fal_status_0,
  2338. status.uidle_fal_status_1,
  2339. status.uidle_status,
  2340. status.uidle_en_fal10);
  2341. }
  2342. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2343. && uidle->ops.uidle_get_cntr) {
  2344. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2345. trace_sde_perf_uidle_cntr(
  2346. crtc->base.id,
  2347. cntr.fal1_gate_cntr,
  2348. cntr.fal10_gate_cntr,
  2349. cntr.fal_wait_gate_cntr,
  2350. cntr.fal1_num_transitions_cntr,
  2351. cntr.fal10_num_transitions_cntr,
  2352. cntr.min_gate_cntr,
  2353. cntr.max_gate_cntr);
  2354. }
  2355. }
  2356. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2357. struct sde_encoder_phys *phy_enc)
  2358. {
  2359. struct sde_encoder_virt *sde_enc = NULL;
  2360. unsigned long lock_flags;
  2361. if (!drm_enc || !phy_enc)
  2362. return;
  2363. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2364. sde_enc = to_sde_encoder_virt(drm_enc);
  2365. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2366. if (sde_enc->crtc_vblank_cb)
  2367. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2368. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2369. if (phy_enc->sde_kms &&
  2370. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2371. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2372. atomic_inc(&phy_enc->vsync_cnt);
  2373. SDE_ATRACE_END("encoder_vblank_callback");
  2374. }
  2375. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2376. struct sde_encoder_phys *phy_enc)
  2377. {
  2378. if (!phy_enc)
  2379. return;
  2380. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2381. atomic_inc(&phy_enc->underrun_cnt);
  2382. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2383. trace_sde_encoder_underrun(DRMID(drm_enc),
  2384. atomic_read(&phy_enc->underrun_cnt));
  2385. SDE_DBG_CTRL("stop_ftrace");
  2386. SDE_DBG_CTRL("panic_underrun");
  2387. SDE_ATRACE_END("encoder_underrun_callback");
  2388. }
  2389. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2390. void (*vbl_cb)(void *), void *vbl_data)
  2391. {
  2392. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2393. unsigned long lock_flags;
  2394. bool enable;
  2395. int i;
  2396. enable = vbl_cb ? true : false;
  2397. if (!drm_enc) {
  2398. SDE_ERROR("invalid encoder\n");
  2399. return;
  2400. }
  2401. SDE_DEBUG_ENC(sde_enc, "\n");
  2402. SDE_EVT32(DRMID(drm_enc), enable);
  2403. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2404. sde_enc->crtc_vblank_cb = vbl_cb;
  2405. sde_enc->crtc_vblank_cb_data = vbl_data;
  2406. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2407. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2408. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2409. if (phys && phys->ops.control_vblank_irq)
  2410. phys->ops.control_vblank_irq(phys, enable);
  2411. }
  2412. sde_enc->vblank_enabled = enable;
  2413. }
  2414. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2415. void (*frame_event_cb)(void *, u32 event),
  2416. struct drm_crtc *crtc)
  2417. {
  2418. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2419. unsigned long lock_flags;
  2420. bool enable;
  2421. enable = frame_event_cb ? true : false;
  2422. if (!drm_enc) {
  2423. SDE_ERROR("invalid encoder\n");
  2424. return;
  2425. }
  2426. SDE_DEBUG_ENC(sde_enc, "\n");
  2427. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2428. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2429. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2430. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2431. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2432. }
  2433. static void sde_encoder_frame_done_callback(
  2434. struct drm_encoder *drm_enc,
  2435. struct sde_encoder_phys *ready_phys, u32 event)
  2436. {
  2437. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2438. unsigned int i;
  2439. bool trigger = true;
  2440. bool is_cmd_mode = false;
  2441. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2442. if (!drm_enc || !sde_enc->cur_master) {
  2443. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2444. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2445. return;
  2446. }
  2447. sde_enc->crtc_frame_event_cb_data.connector =
  2448. sde_enc->cur_master->connector;
  2449. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2450. is_cmd_mode = true;
  2451. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2452. | SDE_ENCODER_FRAME_EVENT_ERROR
  2453. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2454. if (ready_phys->connector)
  2455. topology = sde_connector_get_topology_name(
  2456. ready_phys->connector);
  2457. /* One of the physical encoders has become idle */
  2458. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2459. if (sde_enc->phys_encs[i] == ready_phys) {
  2460. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2461. atomic_read(&sde_enc->frame_done_cnt[i]));
  2462. if (!atomic_add_unless(
  2463. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2464. SDE_EVT32(DRMID(drm_enc), event,
  2465. ready_phys->intf_idx,
  2466. SDE_EVTLOG_ERROR);
  2467. SDE_ERROR_ENC(sde_enc,
  2468. "intf idx:%d, event:%d\n",
  2469. ready_phys->intf_idx, event);
  2470. return;
  2471. }
  2472. }
  2473. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2474. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2475. trigger = false;
  2476. }
  2477. if (trigger) {
  2478. if (sde_enc->crtc_frame_event_cb)
  2479. sde_enc->crtc_frame_event_cb(
  2480. &sde_enc->crtc_frame_event_cb_data,
  2481. event);
  2482. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2483. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2484. }
  2485. } else if (sde_enc->crtc_frame_event_cb) {
  2486. sde_enc->crtc_frame_event_cb(
  2487. &sde_enc->crtc_frame_event_cb_data, event);
  2488. }
  2489. }
  2490. static void sde_encoder_get_qsync_fps_callback(
  2491. struct drm_encoder *drm_enc,
  2492. u32 *qsync_fps)
  2493. {
  2494. struct msm_display_info *disp_info;
  2495. struct sde_encoder_virt *sde_enc;
  2496. if (!qsync_fps)
  2497. return;
  2498. *qsync_fps = 0;
  2499. if (!drm_enc) {
  2500. SDE_ERROR("invalid drm encoder\n");
  2501. return;
  2502. }
  2503. sde_enc = to_sde_encoder_virt(drm_enc);
  2504. disp_info = &sde_enc->disp_info;
  2505. *qsync_fps = disp_info->qsync_min_fps;
  2506. }
  2507. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2508. {
  2509. struct sde_encoder_virt *sde_enc;
  2510. if (!drm_enc) {
  2511. SDE_ERROR("invalid drm encoder\n");
  2512. return -EINVAL;
  2513. }
  2514. sde_enc = to_sde_encoder_virt(drm_enc);
  2515. sde_encoder_resource_control(&sde_enc->base,
  2516. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2517. return 0;
  2518. }
  2519. /**
  2520. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2521. * drm_enc: Pointer to drm encoder structure
  2522. * phys: Pointer to physical encoder structure
  2523. * extra_flush: Additional bit mask to include in flush trigger
  2524. */
  2525. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2526. struct sde_encoder_phys *phys,
  2527. struct sde_ctl_flush_cfg *extra_flush)
  2528. {
  2529. struct sde_hw_ctl *ctl;
  2530. unsigned long lock_flags;
  2531. struct sde_encoder_virt *sde_enc;
  2532. int pend_ret_fence_cnt;
  2533. struct sde_connector *c_conn;
  2534. if (!drm_enc || !phys) {
  2535. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2536. !drm_enc, !phys);
  2537. return;
  2538. }
  2539. sde_enc = to_sde_encoder_virt(drm_enc);
  2540. c_conn = to_sde_connector(phys->connector);
  2541. if (!phys->hw_pp) {
  2542. SDE_ERROR("invalid pingpong hw\n");
  2543. return;
  2544. }
  2545. ctl = phys->hw_ctl;
  2546. if (!ctl || !phys->ops.trigger_flush) {
  2547. SDE_ERROR("missing ctl/trigger cb\n");
  2548. return;
  2549. }
  2550. if (phys->split_role == ENC_ROLE_SKIP) {
  2551. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2552. "skip flush pp%d ctl%d\n",
  2553. phys->hw_pp->idx - PINGPONG_0,
  2554. ctl->idx - CTL_0);
  2555. return;
  2556. }
  2557. /* update pending counts and trigger kickoff ctl flush atomically */
  2558. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2559. if (phys->ops.is_master && phys->ops.is_master(phys))
  2560. atomic_inc(&phys->pending_retire_fence_cnt);
  2561. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2562. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2563. ctl->ops.update_bitmask_periph) {
  2564. /* perform peripheral flush on every frame update for dp dsc */
  2565. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2566. phys->comp_ratio && c_conn->ops.update_pps) {
  2567. c_conn->ops.update_pps(phys->connector, NULL,
  2568. c_conn->display);
  2569. ctl->ops.update_bitmask_periph(ctl,
  2570. phys->hw_intf->idx, 1);
  2571. }
  2572. if (sde_enc->dynamic_hdr_updated)
  2573. ctl->ops.update_bitmask_periph(ctl,
  2574. phys->hw_intf->idx, 1);
  2575. }
  2576. if ((extra_flush && extra_flush->pending_flush_mask)
  2577. && ctl->ops.update_pending_flush)
  2578. ctl->ops.update_pending_flush(ctl, extra_flush);
  2579. phys->ops.trigger_flush(phys);
  2580. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2581. if (ctl->ops.get_pending_flush) {
  2582. struct sde_ctl_flush_cfg pending_flush = {0,};
  2583. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2584. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2585. ctl->idx - CTL_0,
  2586. pending_flush.pending_flush_mask,
  2587. pend_ret_fence_cnt);
  2588. } else {
  2589. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2590. ctl->idx - CTL_0,
  2591. pend_ret_fence_cnt);
  2592. }
  2593. }
  2594. /**
  2595. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2596. * phys: Pointer to physical encoder structure
  2597. */
  2598. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2599. {
  2600. struct sde_hw_ctl *ctl;
  2601. struct sde_encoder_virt *sde_enc;
  2602. if (!phys) {
  2603. SDE_ERROR("invalid argument(s)\n");
  2604. return;
  2605. }
  2606. if (!phys->hw_pp) {
  2607. SDE_ERROR("invalid pingpong hw\n");
  2608. return;
  2609. }
  2610. if (!phys->parent) {
  2611. SDE_ERROR("invalid parent\n");
  2612. return;
  2613. }
  2614. /* avoid ctrl start for encoder in clone mode */
  2615. if (phys->in_clone_mode)
  2616. return;
  2617. ctl = phys->hw_ctl;
  2618. sde_enc = to_sde_encoder_virt(phys->parent);
  2619. if (phys->split_role == ENC_ROLE_SKIP) {
  2620. SDE_DEBUG_ENC(sde_enc,
  2621. "skip start pp%d ctl%d\n",
  2622. phys->hw_pp->idx - PINGPONG_0,
  2623. ctl->idx - CTL_0);
  2624. return;
  2625. }
  2626. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2627. phys->ops.trigger_start(phys);
  2628. }
  2629. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2630. {
  2631. struct sde_hw_ctl *ctl;
  2632. if (!phys_enc) {
  2633. SDE_ERROR("invalid encoder\n");
  2634. return;
  2635. }
  2636. ctl = phys_enc->hw_ctl;
  2637. if (ctl && ctl->ops.trigger_flush)
  2638. ctl->ops.trigger_flush(ctl);
  2639. }
  2640. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2641. {
  2642. struct sde_hw_ctl *ctl;
  2643. if (!phys_enc) {
  2644. SDE_ERROR("invalid encoder\n");
  2645. return;
  2646. }
  2647. ctl = phys_enc->hw_ctl;
  2648. if (ctl && ctl->ops.trigger_start) {
  2649. ctl->ops.trigger_start(ctl);
  2650. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2651. }
  2652. }
  2653. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2654. {
  2655. struct sde_encoder_virt *sde_enc;
  2656. struct sde_connector *sde_con;
  2657. void *sde_con_disp;
  2658. struct sde_hw_ctl *ctl;
  2659. int rc;
  2660. if (!phys_enc) {
  2661. SDE_ERROR("invalid encoder\n");
  2662. return;
  2663. }
  2664. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2665. ctl = phys_enc->hw_ctl;
  2666. if (!ctl || !ctl->ops.reset)
  2667. return;
  2668. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2669. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2670. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2671. phys_enc->connector) {
  2672. sde_con = to_sde_connector(phys_enc->connector);
  2673. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2674. if (sde_con->ops.soft_reset) {
  2675. rc = sde_con->ops.soft_reset(sde_con_disp);
  2676. if (rc) {
  2677. SDE_ERROR_ENC(sde_enc,
  2678. "connector soft reset failure\n");
  2679. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2680. "panic");
  2681. }
  2682. }
  2683. }
  2684. phys_enc->enable_state = SDE_ENC_ENABLED;
  2685. }
  2686. /**
  2687. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2688. * Iterate through the physical encoders and perform consolidated flush
  2689. * and/or control start triggering as needed. This is done in the virtual
  2690. * encoder rather than the individual physical ones in order to handle
  2691. * use cases that require visibility into multiple physical encoders at
  2692. * a time.
  2693. * sde_enc: Pointer to virtual encoder structure
  2694. */
  2695. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2696. {
  2697. struct sde_hw_ctl *ctl;
  2698. uint32_t i;
  2699. struct sde_ctl_flush_cfg pending_flush = {0,};
  2700. u32 pending_kickoff_cnt;
  2701. struct msm_drm_private *priv = NULL;
  2702. struct sde_kms *sde_kms = NULL;
  2703. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2704. bool is_regdma_blocking = false, is_vid_mode = false;
  2705. if (!sde_enc) {
  2706. SDE_ERROR("invalid encoder\n");
  2707. return;
  2708. }
  2709. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2710. is_vid_mode = true;
  2711. is_regdma_blocking = (is_vid_mode ||
  2712. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2713. /* don't perform flush/start operations for slave encoders */
  2714. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2715. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2716. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2717. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2718. continue;
  2719. ctl = phys->hw_ctl;
  2720. if (!ctl)
  2721. continue;
  2722. if (phys->connector)
  2723. topology = sde_connector_get_topology_name(
  2724. phys->connector);
  2725. if (!phys->ops.needs_single_flush ||
  2726. !phys->ops.needs_single_flush(phys)) {
  2727. if (ctl->ops.reg_dma_flush)
  2728. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2729. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2730. } else if (ctl->ops.get_pending_flush) {
  2731. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2732. }
  2733. }
  2734. /* for split flush, combine pending flush masks and send to master */
  2735. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2736. ctl = sde_enc->cur_master->hw_ctl;
  2737. if (ctl->ops.reg_dma_flush)
  2738. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2739. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2740. &pending_flush);
  2741. }
  2742. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2745. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2746. continue;
  2747. if (!phys->ops.needs_single_flush ||
  2748. !phys->ops.needs_single_flush(phys)) {
  2749. pending_kickoff_cnt =
  2750. sde_encoder_phys_inc_pending(phys);
  2751. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2752. } else {
  2753. pending_kickoff_cnt =
  2754. sde_encoder_phys_inc_pending(phys);
  2755. SDE_EVT32(pending_kickoff_cnt,
  2756. pending_flush.pending_flush_mask,
  2757. SDE_EVTLOG_FUNC_CASE2);
  2758. }
  2759. }
  2760. if (sde_enc->misr_enable)
  2761. sde_encoder_misr_configure(&sde_enc->base, true,
  2762. sde_enc->misr_frame_count);
  2763. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2764. if (crtc_misr_info.misr_enable)
  2765. sde_crtc_misr_setup(sde_enc->crtc, true,
  2766. crtc_misr_info.misr_frame_count);
  2767. _sde_encoder_trigger_start(sde_enc->cur_master);
  2768. if (sde_enc->elevated_ahb_vote) {
  2769. priv = sde_enc->base.dev->dev_private;
  2770. if (priv != NULL) {
  2771. sde_kms = to_sde_kms(priv->kms);
  2772. if (sde_kms != NULL) {
  2773. sde_power_scale_reg_bus(&priv->phandle,
  2774. VOTE_INDEX_LOW,
  2775. false);
  2776. }
  2777. }
  2778. sde_enc->elevated_ahb_vote = false;
  2779. }
  2780. }
  2781. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2782. struct drm_encoder *drm_enc,
  2783. unsigned long *affected_displays,
  2784. int num_active_phys)
  2785. {
  2786. struct sde_encoder_virt *sde_enc;
  2787. struct sde_encoder_phys *master;
  2788. enum sde_rm_topology_name topology;
  2789. bool is_right_only;
  2790. if (!drm_enc || !affected_displays)
  2791. return;
  2792. sde_enc = to_sde_encoder_virt(drm_enc);
  2793. master = sde_enc->cur_master;
  2794. if (!master || !master->connector)
  2795. return;
  2796. topology = sde_connector_get_topology_name(master->connector);
  2797. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2798. return;
  2799. /*
  2800. * For pingpong split, the slave pingpong won't generate IRQs. For
  2801. * right-only updates, we can't swap pingpongs, or simply swap the
  2802. * master/slave assignment, we actually have to swap the interfaces
  2803. * so that the master physical encoder will use a pingpong/interface
  2804. * that generates irqs on which to wait.
  2805. */
  2806. is_right_only = !test_bit(0, affected_displays) &&
  2807. test_bit(1, affected_displays);
  2808. if (is_right_only && !sde_enc->intfs_swapped) {
  2809. /* right-only update swap interfaces */
  2810. swap(sde_enc->phys_encs[0]->intf_idx,
  2811. sde_enc->phys_encs[1]->intf_idx);
  2812. sde_enc->intfs_swapped = true;
  2813. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2814. /* left-only or full update, swap back */
  2815. swap(sde_enc->phys_encs[0]->intf_idx,
  2816. sde_enc->phys_encs[1]->intf_idx);
  2817. sde_enc->intfs_swapped = false;
  2818. }
  2819. SDE_DEBUG_ENC(sde_enc,
  2820. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2821. is_right_only, sde_enc->intfs_swapped,
  2822. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2823. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2824. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2825. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2826. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2827. *affected_displays);
  2828. /* ppsplit always uses master since ppslave invalid for irqs*/
  2829. if (num_active_phys == 1)
  2830. *affected_displays = BIT(0);
  2831. }
  2832. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2833. struct sde_encoder_kickoff_params *params)
  2834. {
  2835. struct sde_encoder_virt *sde_enc;
  2836. struct sde_encoder_phys *phys;
  2837. int i, num_active_phys;
  2838. bool master_assigned = false;
  2839. if (!drm_enc || !params)
  2840. return;
  2841. sde_enc = to_sde_encoder_virt(drm_enc);
  2842. if (sde_enc->num_phys_encs <= 1)
  2843. return;
  2844. /* count bits set */
  2845. num_active_phys = hweight_long(params->affected_displays);
  2846. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2847. params->affected_displays, num_active_phys);
  2848. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2849. num_active_phys);
  2850. /* for left/right only update, ppsplit master switches interface */
  2851. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2852. &params->affected_displays, num_active_phys);
  2853. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2854. enum sde_enc_split_role prv_role, new_role;
  2855. bool active = false;
  2856. phys = sde_enc->phys_encs[i];
  2857. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2858. continue;
  2859. active = test_bit(i, &params->affected_displays);
  2860. prv_role = phys->split_role;
  2861. if (active && num_active_phys == 1)
  2862. new_role = ENC_ROLE_SOLO;
  2863. else if (active && !master_assigned)
  2864. new_role = ENC_ROLE_MASTER;
  2865. else if (active)
  2866. new_role = ENC_ROLE_SLAVE;
  2867. else
  2868. new_role = ENC_ROLE_SKIP;
  2869. phys->ops.update_split_role(phys, new_role);
  2870. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2871. sde_enc->cur_master = phys;
  2872. master_assigned = true;
  2873. }
  2874. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2875. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2876. phys->split_role, active);
  2877. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2878. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2879. phys->split_role, active, num_active_phys);
  2880. }
  2881. }
  2882. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2883. {
  2884. struct sde_encoder_virt *sde_enc;
  2885. struct msm_display_info *disp_info;
  2886. if (!drm_enc) {
  2887. SDE_ERROR("invalid encoder\n");
  2888. return false;
  2889. }
  2890. sde_enc = to_sde_encoder_virt(drm_enc);
  2891. disp_info = &sde_enc->disp_info;
  2892. return (disp_info->curr_panel_mode == mode);
  2893. }
  2894. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2895. {
  2896. struct sde_encoder_virt *sde_enc;
  2897. struct sde_encoder_phys *phys;
  2898. unsigned int i;
  2899. struct sde_hw_ctl *ctl;
  2900. if (!drm_enc) {
  2901. SDE_ERROR("invalid encoder\n");
  2902. return;
  2903. }
  2904. sde_enc = to_sde_encoder_virt(drm_enc);
  2905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2906. phys = sde_enc->phys_encs[i];
  2907. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2908. sde_encoder_check_curr_mode(drm_enc,
  2909. MSM_DISPLAY_CMD_MODE)) {
  2910. ctl = phys->hw_ctl;
  2911. if (ctl->ops.trigger_pending)
  2912. /* update only for command mode primary ctl */
  2913. ctl->ops.trigger_pending(ctl);
  2914. }
  2915. }
  2916. sde_enc->idle_pc_restore = false;
  2917. }
  2918. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2919. struct drm_display_mode *mode)
  2920. {
  2921. u64 pclk_rate;
  2922. u32 pclk_period;
  2923. u32 line_time;
  2924. /*
  2925. * For linetime calculation, only operate on master encoder.
  2926. */
  2927. if (!sde_enc->cur_master)
  2928. return 0;
  2929. if (!sde_enc->cur_master->ops.get_line_count) {
  2930. SDE_ERROR("get_line_count function not defined\n");
  2931. return 0;
  2932. }
  2933. pclk_rate = mode->clock; /* pixel clock in kHz */
  2934. if (pclk_rate == 0) {
  2935. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2936. return 0;
  2937. }
  2938. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2939. if (pclk_period == 0) {
  2940. SDE_ERROR("pclk period is 0\n");
  2941. return 0;
  2942. }
  2943. /*
  2944. * Line time calculation based on Pixel clock and HTOTAL.
  2945. * Final unit is in ns.
  2946. */
  2947. line_time = (pclk_period * mode->htotal) / 1000;
  2948. if (line_time == 0) {
  2949. SDE_ERROR("line time calculation is 0\n");
  2950. return 0;
  2951. }
  2952. SDE_DEBUG_ENC(sde_enc,
  2953. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2954. pclk_rate, pclk_period, line_time);
  2955. return line_time;
  2956. }
  2957. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2958. ktime_t *wakeup_time)
  2959. {
  2960. struct drm_display_mode *mode;
  2961. struct sde_encoder_virt *sde_enc;
  2962. u32 cur_line;
  2963. u32 line_time;
  2964. u32 vtotal, time_to_vsync;
  2965. ktime_t cur_time;
  2966. sde_enc = to_sde_encoder_virt(drm_enc);
  2967. if (!sde_enc || !sde_enc->cur_master) {
  2968. SDE_ERROR("invalid sde encoder/master\n");
  2969. return -EINVAL;
  2970. }
  2971. mode = &sde_enc->cur_master->cached_mode;
  2972. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  2973. if (!line_time)
  2974. return -EINVAL;
  2975. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  2976. vtotal = mode->vtotal;
  2977. if (cur_line >= vtotal)
  2978. time_to_vsync = line_time * vtotal;
  2979. else
  2980. time_to_vsync = line_time * (vtotal - cur_line);
  2981. if (time_to_vsync == 0) {
  2982. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  2983. vtotal);
  2984. return -EINVAL;
  2985. }
  2986. cur_time = ktime_get();
  2987. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  2988. SDE_DEBUG_ENC(sde_enc,
  2989. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  2990. cur_line, vtotal, time_to_vsync,
  2991. ktime_to_ms(cur_time),
  2992. ktime_to_ms(*wakeup_time));
  2993. return 0;
  2994. }
  2995. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  2996. {
  2997. struct drm_encoder *drm_enc;
  2998. struct sde_encoder_virt *sde_enc =
  2999. from_timer(sde_enc, t, vsync_event_timer);
  3000. struct msm_drm_private *priv;
  3001. struct msm_drm_thread *event_thread;
  3002. if (!sde_enc || !sde_enc->crtc) {
  3003. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3004. return;
  3005. }
  3006. drm_enc = &sde_enc->base;
  3007. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3008. SDE_ERROR("invalid encoder parameters\n");
  3009. return;
  3010. }
  3011. priv = drm_enc->dev->dev_private;
  3012. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3013. SDE_ERROR("invalid crtc index:%u\n",
  3014. sde_enc->crtc->index);
  3015. return;
  3016. }
  3017. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3018. if (!event_thread) {
  3019. SDE_ERROR("event_thread not found for crtc:%d\n",
  3020. sde_enc->crtc->index);
  3021. return;
  3022. }
  3023. kthread_queue_work(&event_thread->worker,
  3024. &sde_enc->vsync_event_work);
  3025. }
  3026. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3027. {
  3028. struct sde_encoder_virt *sde_enc = container_of(work,
  3029. struct sde_encoder_virt, esd_trigger_work);
  3030. if (!sde_enc) {
  3031. SDE_ERROR("invalid sde encoder\n");
  3032. return;
  3033. }
  3034. sde_encoder_resource_control(&sde_enc->base,
  3035. SDE_ENC_RC_EVENT_KICKOFF);
  3036. }
  3037. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3038. {
  3039. struct sde_encoder_virt *sde_enc = container_of(work,
  3040. struct sde_encoder_virt, input_event_work);
  3041. if (!sde_enc) {
  3042. SDE_ERROR("invalid sde encoder\n");
  3043. return;
  3044. }
  3045. sde_encoder_resource_control(&sde_enc->base,
  3046. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3047. }
  3048. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3049. {
  3050. struct sde_encoder_virt *sde_enc = container_of(work,
  3051. struct sde_encoder_virt, vsync_event_work);
  3052. bool autorefresh_enabled = false;
  3053. int rc = 0;
  3054. ktime_t wakeup_time;
  3055. struct drm_encoder *drm_enc;
  3056. if (!sde_enc) {
  3057. SDE_ERROR("invalid sde encoder\n");
  3058. return;
  3059. }
  3060. drm_enc = &sde_enc->base;
  3061. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3062. if (rc < 0) {
  3063. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3064. return;
  3065. }
  3066. if (sde_enc->cur_master &&
  3067. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3068. autorefresh_enabled =
  3069. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3070. sde_enc->cur_master);
  3071. /* Update timer if autorefresh is enabled else return */
  3072. if (!autorefresh_enabled)
  3073. goto exit;
  3074. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3075. if (rc)
  3076. goto exit;
  3077. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3078. mod_timer(&sde_enc->vsync_event_timer,
  3079. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3080. exit:
  3081. pm_runtime_put_sync(drm_enc->dev->dev);
  3082. }
  3083. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3084. {
  3085. static const uint64_t timeout_us = 50000;
  3086. static const uint64_t sleep_us = 20;
  3087. struct sde_encoder_virt *sde_enc;
  3088. ktime_t cur_ktime, exp_ktime;
  3089. uint32_t line_count, tmp, i;
  3090. if (!drm_enc) {
  3091. SDE_ERROR("invalid encoder\n");
  3092. return -EINVAL;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(drm_enc);
  3095. if (!sde_enc->cur_master ||
  3096. !sde_enc->cur_master->ops.get_line_count) {
  3097. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3098. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3099. return -EINVAL;
  3100. }
  3101. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3102. line_count = sde_enc->cur_master->ops.get_line_count(
  3103. sde_enc->cur_master);
  3104. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3105. tmp = line_count;
  3106. line_count = sde_enc->cur_master->ops.get_line_count(
  3107. sde_enc->cur_master);
  3108. if (line_count < tmp) {
  3109. SDE_EVT32(DRMID(drm_enc), line_count);
  3110. return 0;
  3111. }
  3112. cur_ktime = ktime_get();
  3113. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3114. break;
  3115. usleep_range(sleep_us / 2, sleep_us);
  3116. }
  3117. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3118. return -ETIMEDOUT;
  3119. }
  3120. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3121. {
  3122. struct drm_encoder *drm_enc;
  3123. struct sde_rm_hw_iter rm_iter;
  3124. bool lm_valid = false;
  3125. bool intf_valid = false;
  3126. if (!phys_enc || !phys_enc->parent) {
  3127. SDE_ERROR("invalid encoder\n");
  3128. return -EINVAL;
  3129. }
  3130. drm_enc = phys_enc->parent;
  3131. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3132. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3133. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3134. phys_enc->has_intf_te)) {
  3135. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3136. SDE_HW_BLK_INTF);
  3137. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3138. struct sde_hw_intf *hw_intf =
  3139. (struct sde_hw_intf *)rm_iter.hw;
  3140. if (!hw_intf)
  3141. continue;
  3142. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3143. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3144. phys_enc->hw_ctl,
  3145. hw_intf->idx, 1);
  3146. intf_valid = true;
  3147. }
  3148. if (!intf_valid) {
  3149. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3150. "intf not found to flush\n");
  3151. return -EFAULT;
  3152. }
  3153. } else {
  3154. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3155. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3156. struct sde_hw_mixer *hw_lm =
  3157. (struct sde_hw_mixer *)rm_iter.hw;
  3158. if (!hw_lm)
  3159. continue;
  3160. /* update LM flush for HW without INTF TE */
  3161. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3162. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3163. phys_enc->hw_ctl,
  3164. hw_lm->idx, 1);
  3165. lm_valid = true;
  3166. }
  3167. if (!lm_valid) {
  3168. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3169. "lm not found to flush\n");
  3170. return -EFAULT;
  3171. }
  3172. }
  3173. return 0;
  3174. }
  3175. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3176. struct sde_encoder_virt *sde_enc)
  3177. {
  3178. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3179. struct sde_hw_mdp *mdptop = NULL;
  3180. sde_enc->dynamic_hdr_updated = false;
  3181. if (sde_enc->cur_master) {
  3182. mdptop = sde_enc->cur_master->hw_mdptop;
  3183. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3184. sde_enc->cur_master->connector);
  3185. }
  3186. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3187. return;
  3188. if (mdptop->ops.set_hdr_plus_metadata) {
  3189. sde_enc->dynamic_hdr_updated = true;
  3190. mdptop->ops.set_hdr_plus_metadata(
  3191. mdptop, dhdr_meta->dynamic_hdr_payload,
  3192. dhdr_meta->dynamic_hdr_payload_size,
  3193. sde_enc->cur_master->intf_idx == INTF_0 ?
  3194. 0 : 1);
  3195. }
  3196. }
  3197. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3198. {
  3199. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3200. struct sde_encoder_phys *phys;
  3201. int i;
  3202. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3203. phys = sde_enc->phys_encs[i];
  3204. if (phys && phys->ops.hw_reset)
  3205. phys->ops.hw_reset(phys);
  3206. }
  3207. }
  3208. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3209. struct sde_encoder_kickoff_params *params)
  3210. {
  3211. struct sde_encoder_virt *sde_enc;
  3212. struct sde_encoder_phys *phys;
  3213. struct sde_kms *sde_kms = NULL;
  3214. struct sde_crtc *sde_crtc;
  3215. struct msm_drm_private *priv = NULL;
  3216. bool needs_hw_reset = false, is_cmd_mode;
  3217. int i, rc, ret = 0;
  3218. struct msm_display_info *disp_info;
  3219. if (!drm_enc || !params || !drm_enc->dev ||
  3220. !drm_enc->dev->dev_private) {
  3221. SDE_ERROR("invalid args\n");
  3222. return -EINVAL;
  3223. }
  3224. sde_enc = to_sde_encoder_virt(drm_enc);
  3225. priv = drm_enc->dev->dev_private;
  3226. sde_kms = to_sde_kms(priv->kms);
  3227. disp_info = &sde_enc->disp_info;
  3228. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3229. SDE_DEBUG_ENC(sde_enc, "\n");
  3230. SDE_EVT32(DRMID(drm_enc));
  3231. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3232. MSM_DISPLAY_CMD_MODE);
  3233. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3234. && is_cmd_mode)
  3235. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3236. sde_enc->cur_master->connector->state,
  3237. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3238. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3239. /* prepare for next kickoff, may include waiting on previous kickoff */
  3240. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3241. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3242. phys = sde_enc->phys_encs[i];
  3243. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3244. params->recovery_events_enabled =
  3245. sde_enc->recovery_events_enabled;
  3246. if (phys) {
  3247. if (phys->ops.prepare_for_kickoff) {
  3248. rc = phys->ops.prepare_for_kickoff(
  3249. phys, params);
  3250. if (rc)
  3251. ret = rc;
  3252. }
  3253. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3254. needs_hw_reset = true;
  3255. _sde_encoder_setup_dither(phys);
  3256. if (sde_enc->cur_master &&
  3257. sde_connector_is_qsync_updated(
  3258. sde_enc->cur_master->connector)) {
  3259. _helper_flush_qsync(phys);
  3260. }
  3261. }
  3262. }
  3263. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3264. if (rc) {
  3265. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3266. ret = rc;
  3267. goto end;
  3268. }
  3269. /* if any phys needs reset, reset all phys, in-order */
  3270. if (needs_hw_reset)
  3271. sde_encoder_helper_needs_hw_reset(drm_enc);
  3272. _sde_encoder_update_master(drm_enc, params);
  3273. _sde_encoder_update_roi(drm_enc);
  3274. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3275. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3276. if (rc) {
  3277. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3278. sde_enc->cur_master->connector->base.id,
  3279. rc);
  3280. ret = rc;
  3281. }
  3282. }
  3283. if (sde_enc->cur_master &&
  3284. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3285. !sde_enc->cur_master->cont_splash_enabled)) {
  3286. rc = sde_encoder_dce_setup(sde_enc, params);
  3287. if (rc) {
  3288. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3289. ret = rc;
  3290. }
  3291. }
  3292. sde_encoder_dce_flush(sde_enc);
  3293. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3294. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3295. sde_enc->cur_master, sde_kms->qdss_enabled);
  3296. end:
  3297. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3298. return ret;
  3299. }
  3300. /**
  3301. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3302. * with the specified encoder, and unstage all pipes from it
  3303. * @encoder: encoder pointer
  3304. * Returns: 0 on success
  3305. */
  3306. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3307. {
  3308. struct sde_encoder_virt *sde_enc;
  3309. struct sde_encoder_phys *phys;
  3310. unsigned int i;
  3311. int rc = 0;
  3312. if (!drm_enc) {
  3313. SDE_ERROR("invalid encoder\n");
  3314. return -EINVAL;
  3315. }
  3316. sde_enc = to_sde_encoder_virt(drm_enc);
  3317. SDE_ATRACE_BEGIN("encoder_release_lm");
  3318. SDE_DEBUG_ENC(sde_enc, "\n");
  3319. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3320. phys = sde_enc->phys_encs[i];
  3321. if (!phys)
  3322. continue;
  3323. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3324. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3325. if (rc)
  3326. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3327. }
  3328. SDE_ATRACE_END("encoder_release_lm");
  3329. return rc;
  3330. }
  3331. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3332. {
  3333. struct sde_encoder_virt *sde_enc;
  3334. struct sde_encoder_phys *phys;
  3335. ktime_t wakeup_time;
  3336. unsigned int i;
  3337. if (!drm_enc) {
  3338. SDE_ERROR("invalid encoder\n");
  3339. return;
  3340. }
  3341. SDE_ATRACE_BEGIN("encoder_kickoff");
  3342. sde_enc = to_sde_encoder_virt(drm_enc);
  3343. SDE_DEBUG_ENC(sde_enc, "\n");
  3344. /* create a 'no pipes' commit to release buffers on errors */
  3345. if (is_error)
  3346. _sde_encoder_reset_ctl_hw(drm_enc);
  3347. /* All phys encs are ready to go, trigger the kickoff */
  3348. _sde_encoder_kickoff_phys(sde_enc);
  3349. /* allow phys encs to handle any post-kickoff business */
  3350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3351. phys = sde_enc->phys_encs[i];
  3352. if (phys && phys->ops.handle_post_kickoff)
  3353. phys->ops.handle_post_kickoff(phys);
  3354. }
  3355. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3356. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3357. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3358. mod_timer(&sde_enc->vsync_event_timer,
  3359. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3360. }
  3361. SDE_ATRACE_END("encoder_kickoff");
  3362. }
  3363. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3364. struct sde_hw_pp_vsync_info *info)
  3365. {
  3366. struct sde_encoder_virt *sde_enc;
  3367. struct sde_encoder_phys *phys;
  3368. int i, ret;
  3369. if (!drm_enc || !info)
  3370. return;
  3371. sde_enc = to_sde_encoder_virt(drm_enc);
  3372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3373. phys = sde_enc->phys_encs[i];
  3374. if (phys && phys->hw_intf && phys->hw_pp
  3375. && phys->hw_intf->ops.get_vsync_info) {
  3376. ret = phys->hw_intf->ops.get_vsync_info(
  3377. phys->hw_intf, &info[i]);
  3378. if (!ret) {
  3379. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3380. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3381. }
  3382. }
  3383. }
  3384. }
  3385. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3386. struct drm_framebuffer *fb)
  3387. {
  3388. struct drm_encoder *drm_enc;
  3389. struct sde_hw_mixer_cfg mixer;
  3390. struct sde_rm_hw_iter lm_iter;
  3391. bool lm_valid = false;
  3392. if (!phys_enc || !phys_enc->parent) {
  3393. SDE_ERROR("invalid encoder\n");
  3394. return -EINVAL;
  3395. }
  3396. drm_enc = phys_enc->parent;
  3397. memset(&mixer, 0, sizeof(mixer));
  3398. /* reset associated CTL/LMs */
  3399. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3400. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3401. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3402. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3403. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3404. if (!hw_lm)
  3405. continue;
  3406. /* need to flush LM to remove it */
  3407. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3408. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3409. phys_enc->hw_ctl,
  3410. hw_lm->idx, 1);
  3411. if (fb) {
  3412. /* assume a single LM if targeting a frame buffer */
  3413. if (lm_valid)
  3414. continue;
  3415. mixer.out_height = fb->height;
  3416. mixer.out_width = fb->width;
  3417. if (hw_lm->ops.setup_mixer_out)
  3418. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3419. }
  3420. lm_valid = true;
  3421. /* only enable border color on LM */
  3422. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3423. phys_enc->hw_ctl->ops.setup_blendstage(
  3424. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3425. }
  3426. if (!lm_valid) {
  3427. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3428. return -EFAULT;
  3429. }
  3430. return 0;
  3431. }
  3432. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3433. {
  3434. struct sde_encoder_virt *sde_enc;
  3435. struct sde_encoder_phys *phys;
  3436. int i, rc = 0;
  3437. struct sde_hw_ctl *ctl;
  3438. if (!drm_enc) {
  3439. SDE_ERROR("invalid encoder\n");
  3440. return;
  3441. }
  3442. sde_enc = to_sde_encoder_virt(drm_enc);
  3443. /* update the qsync parameters for the current frame */
  3444. if (sde_enc->cur_master)
  3445. sde_connector_set_qsync_params(
  3446. sde_enc->cur_master->connector);
  3447. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3448. phys = sde_enc->phys_encs[i];
  3449. if (phys && phys->ops.prepare_commit)
  3450. phys->ops.prepare_commit(phys);
  3451. if (phys && phys->hw_ctl) {
  3452. ctl = phys->hw_ctl;
  3453. /*
  3454. * avoid clearing the pending flush during the first
  3455. * frame update after idle power collpase as the
  3456. * restore path would have updated the pending flush
  3457. */
  3458. if (!sde_enc->idle_pc_restore &&
  3459. ctl->ops.clear_pending_flush)
  3460. ctl->ops.clear_pending_flush(ctl);
  3461. }
  3462. }
  3463. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3464. rc = sde_connector_prepare_commit(
  3465. sde_enc->cur_master->connector);
  3466. if (rc)
  3467. SDE_ERROR_ENC(sde_enc,
  3468. "prepare commit failed conn %d rc %d\n",
  3469. sde_enc->cur_master->connector->base.id,
  3470. rc);
  3471. }
  3472. }
  3473. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3474. bool enable, u32 frame_count)
  3475. {
  3476. if (!phys_enc)
  3477. return;
  3478. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3479. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3480. enable, frame_count);
  3481. }
  3482. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3483. bool nonblock, u32 *misr_value)
  3484. {
  3485. if (!phys_enc)
  3486. return -EINVAL;
  3487. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3488. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3489. nonblock, misr_value) : -ENOTSUPP;
  3490. }
  3491. #ifdef CONFIG_DEBUG_FS
  3492. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3493. {
  3494. struct sde_encoder_virt *sde_enc;
  3495. int i;
  3496. if (!s || !s->private)
  3497. return -EINVAL;
  3498. sde_enc = s->private;
  3499. mutex_lock(&sde_enc->enc_lock);
  3500. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3501. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3502. if (!phys)
  3503. continue;
  3504. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3505. phys->intf_idx - INTF_0,
  3506. atomic_read(&phys->vsync_cnt),
  3507. atomic_read(&phys->underrun_cnt));
  3508. switch (phys->intf_mode) {
  3509. case INTF_MODE_VIDEO:
  3510. seq_puts(s, "mode: video\n");
  3511. break;
  3512. case INTF_MODE_CMD:
  3513. seq_puts(s, "mode: command\n");
  3514. break;
  3515. case INTF_MODE_WB_BLOCK:
  3516. seq_puts(s, "mode: wb block\n");
  3517. break;
  3518. case INTF_MODE_WB_LINE:
  3519. seq_puts(s, "mode: wb line\n");
  3520. break;
  3521. default:
  3522. seq_puts(s, "mode: ???\n");
  3523. break;
  3524. }
  3525. }
  3526. mutex_unlock(&sde_enc->enc_lock);
  3527. return 0;
  3528. }
  3529. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3530. struct file *file)
  3531. {
  3532. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3533. }
  3534. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3535. const char __user *user_buf, size_t count, loff_t *ppos)
  3536. {
  3537. struct sde_encoder_virt *sde_enc;
  3538. int rc;
  3539. char buf[MISR_BUFF_SIZE + 1];
  3540. size_t buff_copy;
  3541. u32 frame_count, enable;
  3542. struct msm_drm_private *priv = NULL;
  3543. struct sde_kms *sde_kms = NULL;
  3544. struct drm_encoder *drm_enc;
  3545. if (!file || !file->private_data)
  3546. return -EINVAL;
  3547. sde_enc = file->private_data;
  3548. priv = sde_enc->base.dev->dev_private;
  3549. if (!sde_enc || !priv || !priv->kms)
  3550. return -EINVAL;
  3551. sde_kms = to_sde_kms(priv->kms);
  3552. drm_enc = &sde_enc->base;
  3553. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3554. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3555. return -ENOTSUPP;
  3556. }
  3557. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3558. if (copy_from_user(buf, user_buf, buff_copy))
  3559. return -EINVAL;
  3560. buf[buff_copy] = 0; /* end of string */
  3561. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3562. return -EINVAL;
  3563. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3564. if (rc < 0)
  3565. return rc;
  3566. sde_enc->misr_enable = enable;
  3567. sde_enc->misr_frame_count = frame_count;
  3568. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3569. pm_runtime_put_sync(drm_enc->dev->dev);
  3570. return count;
  3571. }
  3572. static ssize_t _sde_encoder_misr_read(struct file *file,
  3573. char __user *user_buff, size_t count, loff_t *ppos)
  3574. {
  3575. struct sde_encoder_virt *sde_enc;
  3576. struct msm_drm_private *priv = NULL;
  3577. struct sde_kms *sde_kms = NULL;
  3578. struct drm_encoder *drm_enc;
  3579. int i = 0, len = 0;
  3580. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3581. int rc;
  3582. if (*ppos)
  3583. return 0;
  3584. if (!file || !file->private_data)
  3585. return -EINVAL;
  3586. sde_enc = file->private_data;
  3587. priv = sde_enc->base.dev->dev_private;
  3588. if (priv != NULL)
  3589. sde_kms = to_sde_kms(priv->kms);
  3590. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3591. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3592. return -ENOTSUPP;
  3593. }
  3594. drm_enc = &sde_enc->base;
  3595. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3596. if (rc < 0)
  3597. return rc;
  3598. if (!sde_enc->misr_enable) {
  3599. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3600. "disabled\n");
  3601. goto buff_check;
  3602. }
  3603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3605. u32 misr_value = 0;
  3606. if (!phys || !phys->ops.collect_misr) {
  3607. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3608. "invalid\n");
  3609. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3610. continue;
  3611. }
  3612. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3613. if (rc) {
  3614. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3615. "invalid\n");
  3616. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3617. rc);
  3618. continue;
  3619. } else {
  3620. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3621. "Intf idx:%d\n",
  3622. phys->intf_idx - INTF_0);
  3623. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3624. "0x%x\n", misr_value);
  3625. }
  3626. }
  3627. buff_check:
  3628. if (count <= len) {
  3629. len = 0;
  3630. goto end;
  3631. }
  3632. if (copy_to_user(user_buff, buf, len)) {
  3633. len = -EFAULT;
  3634. goto end;
  3635. }
  3636. *ppos += len; /* increase offset */
  3637. end:
  3638. pm_runtime_put_sync(drm_enc->dev->dev);
  3639. return len;
  3640. }
  3641. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3642. {
  3643. struct sde_encoder_virt *sde_enc;
  3644. struct msm_drm_private *priv;
  3645. struct sde_kms *sde_kms;
  3646. int i;
  3647. static const struct file_operations debugfs_status_fops = {
  3648. .open = _sde_encoder_debugfs_status_open,
  3649. .read = seq_read,
  3650. .llseek = seq_lseek,
  3651. .release = single_release,
  3652. };
  3653. static const struct file_operations debugfs_misr_fops = {
  3654. .open = simple_open,
  3655. .read = _sde_encoder_misr_read,
  3656. .write = _sde_encoder_misr_setup,
  3657. };
  3658. char name[SDE_NAME_SIZE];
  3659. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3660. SDE_ERROR("invalid encoder or kms\n");
  3661. return -EINVAL;
  3662. }
  3663. sde_enc = to_sde_encoder_virt(drm_enc);
  3664. priv = drm_enc->dev->dev_private;
  3665. sde_kms = to_sde_kms(priv->kms);
  3666. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3667. /* create overall sub-directory for the encoder */
  3668. sde_enc->debugfs_root = debugfs_create_dir(name,
  3669. drm_enc->dev->primary->debugfs_root);
  3670. if (!sde_enc->debugfs_root)
  3671. return -ENOMEM;
  3672. /* don't error check these */
  3673. debugfs_create_file("status", 0400,
  3674. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3675. debugfs_create_file("misr_data", 0600,
  3676. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3677. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3678. &sde_enc->idle_pc_enabled);
  3679. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3680. &sde_enc->frame_trigger_mode);
  3681. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3682. if (sde_enc->phys_encs[i] &&
  3683. sde_enc->phys_encs[i]->ops.late_register)
  3684. sde_enc->phys_encs[i]->ops.late_register(
  3685. sde_enc->phys_encs[i],
  3686. sde_enc->debugfs_root);
  3687. return 0;
  3688. }
  3689. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3690. {
  3691. struct sde_encoder_virt *sde_enc;
  3692. if (!drm_enc)
  3693. return;
  3694. sde_enc = to_sde_encoder_virt(drm_enc);
  3695. debugfs_remove_recursive(sde_enc->debugfs_root);
  3696. }
  3697. #else
  3698. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3699. {
  3700. return 0;
  3701. }
  3702. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3703. {
  3704. }
  3705. #endif
  3706. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3707. {
  3708. return _sde_encoder_init_debugfs(encoder);
  3709. }
  3710. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3711. {
  3712. _sde_encoder_destroy_debugfs(encoder);
  3713. }
  3714. static int sde_encoder_virt_add_phys_encs(
  3715. struct msm_display_info *disp_info,
  3716. struct sde_encoder_virt *sde_enc,
  3717. struct sde_enc_phys_init_params *params)
  3718. {
  3719. struct sde_encoder_phys *enc = NULL;
  3720. u32 display_caps = disp_info->capabilities;
  3721. SDE_DEBUG_ENC(sde_enc, "\n");
  3722. /*
  3723. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3724. * in this function, check up-front.
  3725. */
  3726. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3727. ARRAY_SIZE(sde_enc->phys_encs)) {
  3728. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3729. sde_enc->num_phys_encs);
  3730. return -EINVAL;
  3731. }
  3732. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3733. enc = sde_encoder_phys_vid_init(params);
  3734. if (IS_ERR_OR_NULL(enc)) {
  3735. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3736. PTR_ERR(enc));
  3737. return !enc ? -EINVAL : PTR_ERR(enc);
  3738. }
  3739. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3740. }
  3741. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3742. enc = sde_encoder_phys_cmd_init(params);
  3743. if (IS_ERR_OR_NULL(enc)) {
  3744. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3745. PTR_ERR(enc));
  3746. return !enc ? -EINVAL : PTR_ERR(enc);
  3747. }
  3748. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3749. }
  3750. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3751. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3752. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3753. else
  3754. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3755. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3756. ++sde_enc->num_phys_encs;
  3757. return 0;
  3758. }
  3759. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3760. struct sde_enc_phys_init_params *params)
  3761. {
  3762. struct sde_encoder_phys *enc = NULL;
  3763. if (!sde_enc) {
  3764. SDE_ERROR("invalid encoder\n");
  3765. return -EINVAL;
  3766. }
  3767. SDE_DEBUG_ENC(sde_enc, "\n");
  3768. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3769. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3770. sde_enc->num_phys_encs);
  3771. return -EINVAL;
  3772. }
  3773. enc = sde_encoder_phys_wb_init(params);
  3774. if (IS_ERR_OR_NULL(enc)) {
  3775. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3776. PTR_ERR(enc));
  3777. return !enc ? -EINVAL : PTR_ERR(enc);
  3778. }
  3779. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3780. ++sde_enc->num_phys_encs;
  3781. return 0;
  3782. }
  3783. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3784. struct sde_kms *sde_kms,
  3785. struct msm_display_info *disp_info,
  3786. int *drm_enc_mode)
  3787. {
  3788. int ret = 0;
  3789. int i = 0;
  3790. enum sde_intf_type intf_type;
  3791. struct sde_encoder_virt_ops parent_ops = {
  3792. sde_encoder_vblank_callback,
  3793. sde_encoder_underrun_callback,
  3794. sde_encoder_frame_done_callback,
  3795. sde_encoder_get_qsync_fps_callback,
  3796. };
  3797. struct sde_enc_phys_init_params phys_params;
  3798. if (!sde_enc || !sde_kms) {
  3799. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3800. !sde_enc, !sde_kms);
  3801. return -EINVAL;
  3802. }
  3803. memset(&phys_params, 0, sizeof(phys_params));
  3804. phys_params.sde_kms = sde_kms;
  3805. phys_params.parent = &sde_enc->base;
  3806. phys_params.parent_ops = parent_ops;
  3807. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3808. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3809. SDE_DEBUG("\n");
  3810. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3811. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3812. intf_type = INTF_DSI;
  3813. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3814. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3815. intf_type = INTF_HDMI;
  3816. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3817. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3818. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3819. else
  3820. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3821. intf_type = INTF_DP;
  3822. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3823. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3824. intf_type = INTF_WB;
  3825. } else {
  3826. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3827. return -EINVAL;
  3828. }
  3829. WARN_ON(disp_info->num_of_h_tiles < 1);
  3830. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3831. sde_enc->te_source = disp_info->te_source;
  3832. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3833. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3834. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3835. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3836. mutex_lock(&sde_enc->enc_lock);
  3837. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3838. /*
  3839. * Left-most tile is at index 0, content is controller id
  3840. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3841. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3842. */
  3843. u32 controller_id = disp_info->h_tile_instance[i];
  3844. if (disp_info->num_of_h_tiles > 1) {
  3845. if (i == 0)
  3846. phys_params.split_role = ENC_ROLE_MASTER;
  3847. else
  3848. phys_params.split_role = ENC_ROLE_SLAVE;
  3849. } else {
  3850. phys_params.split_role = ENC_ROLE_SOLO;
  3851. }
  3852. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3853. i, controller_id, phys_params.split_role);
  3854. if (sde_enc->ops.phys_init) {
  3855. struct sde_encoder_phys *enc;
  3856. enc = sde_enc->ops.phys_init(intf_type,
  3857. controller_id,
  3858. &phys_params);
  3859. if (enc) {
  3860. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3861. enc;
  3862. ++sde_enc->num_phys_encs;
  3863. } else
  3864. SDE_ERROR_ENC(sde_enc,
  3865. "failed to add phys encs\n");
  3866. continue;
  3867. }
  3868. if (intf_type == INTF_WB) {
  3869. phys_params.intf_idx = INTF_MAX;
  3870. phys_params.wb_idx = sde_encoder_get_wb(
  3871. sde_kms->catalog,
  3872. intf_type, controller_id);
  3873. if (phys_params.wb_idx == WB_MAX) {
  3874. SDE_ERROR_ENC(sde_enc,
  3875. "could not get wb: type %d, id %d\n",
  3876. intf_type, controller_id);
  3877. ret = -EINVAL;
  3878. }
  3879. } else {
  3880. phys_params.wb_idx = WB_MAX;
  3881. phys_params.intf_idx = sde_encoder_get_intf(
  3882. sde_kms->catalog, intf_type,
  3883. controller_id);
  3884. if (phys_params.intf_idx == INTF_MAX) {
  3885. SDE_ERROR_ENC(sde_enc,
  3886. "could not get wb: type %d, id %d\n",
  3887. intf_type, controller_id);
  3888. ret = -EINVAL;
  3889. }
  3890. }
  3891. if (!ret) {
  3892. if (intf_type == INTF_WB)
  3893. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3894. &phys_params);
  3895. else
  3896. ret = sde_encoder_virt_add_phys_encs(
  3897. disp_info,
  3898. sde_enc,
  3899. &phys_params);
  3900. if (ret)
  3901. SDE_ERROR_ENC(sde_enc,
  3902. "failed to add phys encs\n");
  3903. }
  3904. }
  3905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3906. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3907. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3908. if (vid_phys) {
  3909. atomic_set(&vid_phys->vsync_cnt, 0);
  3910. atomic_set(&vid_phys->underrun_cnt, 0);
  3911. }
  3912. if (cmd_phys) {
  3913. atomic_set(&cmd_phys->vsync_cnt, 0);
  3914. atomic_set(&cmd_phys->underrun_cnt, 0);
  3915. }
  3916. }
  3917. mutex_unlock(&sde_enc->enc_lock);
  3918. return ret;
  3919. }
  3920. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3921. .mode_set = sde_encoder_virt_mode_set,
  3922. .disable = sde_encoder_virt_disable,
  3923. .enable = sde_encoder_virt_enable,
  3924. .atomic_check = sde_encoder_virt_atomic_check,
  3925. };
  3926. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3927. .destroy = sde_encoder_destroy,
  3928. .late_register = sde_encoder_late_register,
  3929. .early_unregister = sde_encoder_early_unregister,
  3930. };
  3931. struct drm_encoder *sde_encoder_init_with_ops(
  3932. struct drm_device *dev,
  3933. struct msm_display_info *disp_info,
  3934. const struct sde_encoder_ops *ops)
  3935. {
  3936. struct msm_drm_private *priv = dev->dev_private;
  3937. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3938. struct drm_encoder *drm_enc = NULL;
  3939. struct sde_encoder_virt *sde_enc = NULL;
  3940. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3941. char name[SDE_NAME_SIZE];
  3942. int ret = 0, i, intf_index = INTF_MAX;
  3943. struct sde_encoder_phys *phys = NULL;
  3944. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3945. if (!sde_enc) {
  3946. ret = -ENOMEM;
  3947. goto fail;
  3948. }
  3949. if (ops)
  3950. sde_enc->ops = *ops;
  3951. mutex_init(&sde_enc->enc_lock);
  3952. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3953. &drm_enc_mode);
  3954. if (ret)
  3955. goto fail;
  3956. sde_enc->cur_master = NULL;
  3957. spin_lock_init(&sde_enc->enc_spinlock);
  3958. mutex_init(&sde_enc->vblank_ctl_lock);
  3959. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3960. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3961. drm_enc = &sde_enc->base;
  3962. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3963. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3964. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  3965. timer_setup(&sde_enc->vsync_event_timer,
  3966. sde_encoder_vsync_event_handler, 0);
  3967. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3968. phys = sde_enc->phys_encs[i];
  3969. if (!phys)
  3970. continue;
  3971. if (phys->ops.is_master && phys->ops.is_master(phys))
  3972. intf_index = phys->intf_idx - INTF_0;
  3973. }
  3974. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  3975. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  3976. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  3977. SDE_RSC_PRIMARY_DISP_CLIENT :
  3978. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  3979. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  3980. SDE_DEBUG("sde rsc client create failed :%ld\n",
  3981. PTR_ERR(sde_enc->rsc_client));
  3982. sde_enc->rsc_client = NULL;
  3983. }
  3984. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  3985. ret = _sde_encoder_input_handler(sde_enc);
  3986. if (ret)
  3987. SDE_ERROR(
  3988. "input handler registration failed, rc = %d\n", ret);
  3989. }
  3990. mutex_init(&sde_enc->rc_lock);
  3991. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3992. sde_encoder_off_work);
  3993. sde_enc->vblank_enabled = false;
  3994. sde_enc->qdss_status = false;
  3995. kthread_init_work(&sde_enc->vsync_event_work,
  3996. sde_encoder_vsync_event_work_handler);
  3997. kthread_init_work(&sde_enc->input_event_work,
  3998. sde_encoder_input_event_work_handler);
  3999. kthread_init_work(&sde_enc->esd_trigger_work,
  4000. sde_encoder_esd_trigger_work_handler);
  4001. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4002. SDE_DEBUG_ENC(sde_enc, "created\n");
  4003. return drm_enc;
  4004. fail:
  4005. SDE_ERROR("failed to create encoder\n");
  4006. if (drm_enc)
  4007. sde_encoder_destroy(drm_enc);
  4008. return ERR_PTR(ret);
  4009. }
  4010. struct drm_encoder *sde_encoder_init(
  4011. struct drm_device *dev,
  4012. struct msm_display_info *disp_info)
  4013. {
  4014. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4015. }
  4016. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4017. enum msm_event_wait event)
  4018. {
  4019. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4020. struct sde_encoder_virt *sde_enc = NULL;
  4021. int i, ret = 0;
  4022. char atrace_buf[32];
  4023. if (!drm_enc) {
  4024. SDE_ERROR("invalid encoder\n");
  4025. return -EINVAL;
  4026. }
  4027. sde_enc = to_sde_encoder_virt(drm_enc);
  4028. SDE_DEBUG_ENC(sde_enc, "\n");
  4029. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4030. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4031. switch (event) {
  4032. case MSM_ENC_COMMIT_DONE:
  4033. fn_wait = phys->ops.wait_for_commit_done;
  4034. break;
  4035. case MSM_ENC_TX_COMPLETE:
  4036. fn_wait = phys->ops.wait_for_tx_complete;
  4037. break;
  4038. case MSM_ENC_VBLANK:
  4039. fn_wait = phys->ops.wait_for_vblank;
  4040. break;
  4041. case MSM_ENC_ACTIVE_REGION:
  4042. fn_wait = phys->ops.wait_for_active;
  4043. break;
  4044. default:
  4045. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4046. event);
  4047. return -EINVAL;
  4048. }
  4049. if (phys && fn_wait) {
  4050. snprintf(atrace_buf, sizeof(atrace_buf),
  4051. "wait_completion_event_%d", event);
  4052. SDE_ATRACE_BEGIN(atrace_buf);
  4053. ret = fn_wait(phys);
  4054. SDE_ATRACE_END(atrace_buf);
  4055. if (ret)
  4056. return ret;
  4057. }
  4058. }
  4059. return ret;
  4060. }
  4061. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4062. u64 *l_bound, u64 *u_bound)
  4063. {
  4064. struct sde_encoder_virt *sde_enc;
  4065. u64 jitter_ns, frametime_ns;
  4066. struct msm_mode_info *info;
  4067. if (!drm_enc) {
  4068. SDE_ERROR("invalid encoder\n");
  4069. return;
  4070. }
  4071. sde_enc = to_sde_encoder_virt(drm_enc);
  4072. info = &sde_enc->mode_info;
  4073. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4074. jitter_ns = info->jitter_numer * frametime_ns;
  4075. do_div(jitter_ns, info->jitter_denom * 100);
  4076. *l_bound = frametime_ns - jitter_ns;
  4077. *u_bound = frametime_ns + jitter_ns;
  4078. }
  4079. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4080. {
  4081. struct sde_encoder_virt *sde_enc;
  4082. if (!drm_enc) {
  4083. SDE_ERROR("invalid encoder\n");
  4084. return 0;
  4085. }
  4086. sde_enc = to_sde_encoder_virt(drm_enc);
  4087. return sde_enc->mode_info.frame_rate;
  4088. }
  4089. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4090. {
  4091. struct sde_encoder_virt *sde_enc = NULL;
  4092. int i;
  4093. if (!encoder) {
  4094. SDE_ERROR("invalid encoder\n");
  4095. return INTF_MODE_NONE;
  4096. }
  4097. sde_enc = to_sde_encoder_virt(encoder);
  4098. if (sde_enc->cur_master)
  4099. return sde_enc->cur_master->intf_mode;
  4100. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4101. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4102. if (phys)
  4103. return phys->intf_mode;
  4104. }
  4105. return INTF_MODE_NONE;
  4106. }
  4107. static void _sde_encoder_cache_hw_res_cont_splash(
  4108. struct drm_encoder *encoder,
  4109. struct sde_kms *sde_kms)
  4110. {
  4111. int i, idx;
  4112. struct sde_encoder_virt *sde_enc;
  4113. struct sde_encoder_phys *phys_enc;
  4114. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4115. sde_enc = to_sde_encoder_virt(encoder);
  4116. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4117. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4118. sde_enc->hw_pp[i] = NULL;
  4119. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4120. break;
  4121. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4122. }
  4123. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4124. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4125. sde_enc->hw_dsc[i] = NULL;
  4126. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4127. break;
  4128. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4129. }
  4130. /*
  4131. * If we have multiple phys encoders with one controller, make
  4132. * sure to populate the controller pointer in both phys encoders.
  4133. */
  4134. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4135. phys_enc = sde_enc->phys_encs[idx];
  4136. phys_enc->hw_ctl = NULL;
  4137. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4138. SDE_HW_BLK_CTL);
  4139. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4140. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4141. phys_enc->hw_ctl =
  4142. (struct sde_hw_ctl *) ctl_iter.hw;
  4143. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4144. phys_enc->intf_idx, phys_enc->hw_ctl);
  4145. }
  4146. }
  4147. }
  4148. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4149. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4150. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4151. phys->hw_intf = NULL;
  4152. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4153. break;
  4154. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4155. }
  4156. }
  4157. /**
  4158. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4159. * device bootup when cont_splash is enabled
  4160. * @drm_enc: Pointer to drm encoder structure
  4161. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4162. * @enable: boolean indicates enable or displae state of splash
  4163. * @Return: true if successful in updating the encoder structure
  4164. */
  4165. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4166. struct sde_splash_display *splash_display, bool enable)
  4167. {
  4168. struct sde_encoder_virt *sde_enc;
  4169. struct msm_drm_private *priv;
  4170. struct sde_kms *sde_kms;
  4171. struct drm_connector *conn = NULL;
  4172. struct sde_connector *sde_conn = NULL;
  4173. struct sde_connector_state *sde_conn_state = NULL;
  4174. struct drm_display_mode *drm_mode = NULL;
  4175. struct sde_encoder_phys *phys_enc;
  4176. int ret = 0, i;
  4177. if (!encoder) {
  4178. SDE_ERROR("invalid drm enc\n");
  4179. return -EINVAL;
  4180. }
  4181. if (!encoder->dev || !encoder->dev->dev_private) {
  4182. SDE_ERROR("drm device invalid\n");
  4183. return -EINVAL;
  4184. }
  4185. priv = encoder->dev->dev_private;
  4186. if (!priv->kms) {
  4187. SDE_ERROR("invalid kms\n");
  4188. return -EINVAL;
  4189. }
  4190. sde_kms = to_sde_kms(priv->kms);
  4191. sde_enc = to_sde_encoder_virt(encoder);
  4192. if (!priv->num_connectors) {
  4193. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4194. return -EINVAL;
  4195. }
  4196. SDE_DEBUG_ENC(sde_enc,
  4197. "num of connectors: %d\n", priv->num_connectors);
  4198. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4199. if (!enable) {
  4200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4201. phys_enc = sde_enc->phys_encs[i];
  4202. if (phys_enc)
  4203. phys_enc->cont_splash_enabled = false;
  4204. }
  4205. return ret;
  4206. }
  4207. if (!splash_display) {
  4208. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4209. return -EINVAL;
  4210. }
  4211. for (i = 0; i < priv->num_connectors; i++) {
  4212. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4213. priv->connectors[i]->base.id);
  4214. sde_conn = to_sde_connector(priv->connectors[i]);
  4215. if (!sde_conn->encoder) {
  4216. SDE_DEBUG_ENC(sde_enc,
  4217. "encoder not attached to connector\n");
  4218. continue;
  4219. }
  4220. if (sde_conn->encoder->base.id
  4221. == encoder->base.id) {
  4222. conn = (priv->connectors[i]);
  4223. break;
  4224. }
  4225. }
  4226. if (!conn || !conn->state) {
  4227. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4228. return -EINVAL;
  4229. }
  4230. sde_conn_state = to_sde_connector_state(conn->state);
  4231. if (!sde_conn->ops.get_mode_info) {
  4232. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4233. return -EINVAL;
  4234. }
  4235. ret = sde_connector_get_mode_info(&sde_conn->base,
  4236. &encoder->crtc->state->adjusted_mode,
  4237. &sde_conn_state->mode_info);
  4238. if (ret) {
  4239. SDE_ERROR_ENC(sde_enc,
  4240. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4241. return ret;
  4242. }
  4243. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4244. conn->state, false);
  4245. if (ret) {
  4246. SDE_ERROR_ENC(sde_enc,
  4247. "failed to reserve hw resources, %d\n", ret);
  4248. return ret;
  4249. }
  4250. if (sde_conn->encoder) {
  4251. conn->state->best_encoder = sde_conn->encoder;
  4252. SDE_DEBUG_ENC(sde_enc,
  4253. "configured cstate->best_encoder to ID = %d\n",
  4254. conn->state->best_encoder->base.id);
  4255. } else {
  4256. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4257. conn->base.id);
  4258. }
  4259. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4260. sde_connector_get_topology_name(conn));
  4261. drm_mode = &encoder->crtc->state->adjusted_mode;
  4262. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4263. drm_mode->hdisplay, drm_mode->vdisplay);
  4264. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4265. if (encoder->bridge) {
  4266. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4267. /*
  4268. * For cont-splash use case, we update the mode
  4269. * configurations manually. This will skip the
  4270. * usually mode set call when actual frame is
  4271. * pushed from framework. The bridge needs to
  4272. * be updated with the current drm mode by
  4273. * calling the bridge mode set ops.
  4274. */
  4275. if (encoder->bridge->funcs) {
  4276. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4277. encoder->bridge->funcs->mode_set(encoder->bridge,
  4278. drm_mode, drm_mode);
  4279. }
  4280. } else {
  4281. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4282. }
  4283. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4284. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4285. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4286. if (!phys) {
  4287. SDE_ERROR_ENC(sde_enc,
  4288. "phys encoders not initialized\n");
  4289. return -EINVAL;
  4290. }
  4291. /* update connector for master and slave phys encoders */
  4292. phys->connector = conn;
  4293. phys->cont_splash_enabled = true;
  4294. phys->hw_pp = sde_enc->hw_pp[i];
  4295. if (phys->ops.cont_splash_mode_set)
  4296. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4297. if (phys->ops.is_master && phys->ops.is_master(phys))
  4298. sde_enc->cur_master = phys;
  4299. }
  4300. return ret;
  4301. }
  4302. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4303. bool skip_pre_kickoff)
  4304. {
  4305. struct msm_drm_thread *event_thread = NULL;
  4306. struct msm_drm_private *priv = NULL;
  4307. struct sde_encoder_virt *sde_enc = NULL;
  4308. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4309. SDE_ERROR("invalid parameters\n");
  4310. return -EINVAL;
  4311. }
  4312. priv = enc->dev->dev_private;
  4313. sde_enc = to_sde_encoder_virt(enc);
  4314. if (!sde_enc->crtc || (sde_enc->crtc->index
  4315. >= ARRAY_SIZE(priv->event_thread))) {
  4316. SDE_DEBUG_ENC(sde_enc,
  4317. "invalid cached CRTC: %d or crtc index: %d\n",
  4318. sde_enc->crtc == NULL,
  4319. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4320. return -EINVAL;
  4321. }
  4322. SDE_EVT32_VERBOSE(DRMID(enc));
  4323. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4324. if (!skip_pre_kickoff) {
  4325. kthread_queue_work(&event_thread->worker,
  4326. &sde_enc->esd_trigger_work);
  4327. kthread_flush_work(&sde_enc->esd_trigger_work);
  4328. }
  4329. /*
  4330. * panel may stop generating te signal (vsync) during esd failure. rsc
  4331. * hardware may hang without vsync. Avoid rsc hang by generating the
  4332. * vsync from watchdog timer instead of panel.
  4333. */
  4334. sde_encoder_helper_switch_vsync(enc, true);
  4335. if (!skip_pre_kickoff)
  4336. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4337. return 0;
  4338. }
  4339. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4340. {
  4341. struct sde_encoder_virt *sde_enc;
  4342. if (!encoder) {
  4343. SDE_ERROR("invalid drm enc\n");
  4344. return false;
  4345. }
  4346. sde_enc = to_sde_encoder_virt(encoder);
  4347. return sde_enc->recovery_events_enabled;
  4348. }
  4349. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4350. bool enabled)
  4351. {
  4352. struct sde_encoder_virt *sde_enc;
  4353. if (!encoder) {
  4354. SDE_ERROR("invalid drm enc\n");
  4355. return;
  4356. }
  4357. sde_enc = to_sde_encoder_virt(encoder);
  4358. sde_enc->recovery_events_enabled = enabled;
  4359. }