hal_6490.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848
  1. /*
  2. * Copyright (c) 2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #include "hal_6490_tx.h"
  107. #include "hal_6490_rx.h"
  108. #include <hal_generic_api.h>
  109. #include <hal_wbm.h>
  110. /*
  111. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  112. * Interval from rx_msdu_start
  113. *
  114. * @buf: pointer to the start of RX PKT TLV header
  115. * Return: uint32_t(nss)
  116. */
  117. static uint32_t
  118. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  119. {
  120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  121. struct rx_msdu_start *msdu_start =
  122. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  123. uint8_t mimo_ss_bitmap;
  124. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  125. return qdf_get_hweight8(mimo_ss_bitmap);
  126. }
  127. /**
  128. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  129. *
  130. * @ hw_desc_addr: Start address of Rx HW TLVs
  131. * @ rs: Status for monitor mode
  132. *
  133. * Return: void
  134. */
  135. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  136. struct mon_rx_status *rs)
  137. {
  138. struct rx_msdu_start *rx_msdu_start;
  139. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  140. uint32_t reg_value;
  141. const uint32_t sgi_hw_to_cdp[] = {
  142. CDP_SGI_0_8_US,
  143. CDP_SGI_0_4_US,
  144. CDP_SGI_1_6_US,
  145. CDP_SGI_3_2_US,
  146. };
  147. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  148. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  149. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  150. RX_MSDU_START_5, USER_RSSI);
  151. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  152. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  153. rs->sgi = sgi_hw_to_cdp[reg_value];
  154. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  155. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  156. /* TODO: rs->beamformed should be set for SU beamforming also */
  157. }
  158. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  159. static uint32_t hal_get_link_desc_size_6490(void)
  160. {
  161. return LINK_DESC_SIZE;
  162. }
  163. /*
  164. * hal_rx_get_tlv_6490(): API to get the tlv
  165. *
  166. * @rx_tlv: TLV data extracted from the rx packet
  167. * Return: uint8_t
  168. */
  169. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  170. {
  171. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  172. }
  173. /**
  174. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  175. * - process other receive info TLV
  176. * @rx_tlv_hdr: pointer to TLV header
  177. * @ppdu_info: pointer to ppdu_info
  178. *
  179. * Return: None
  180. */
  181. static
  182. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  183. void *ppdu_info_handle)
  184. {
  185. uint32_t tlv_tag, tlv_len;
  186. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  187. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  188. void *other_tlv_hdr = NULL;
  189. void *other_tlv = NULL;
  190. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  191. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  192. temp_len = 0;
  193. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  194. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  195. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  196. temp_len += other_tlv_len;
  197. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  198. switch (other_tlv_tag) {
  199. default:
  200. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  201. "%s unhandled TLV type: %d, TLV len:%d",
  202. __func__, other_tlv_tag, other_tlv_len);
  203. break;
  204. }
  205. }
  206. /**
  207. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  208. * human readable format.
  209. * @ msdu_start: pointer the msdu_start TLV in pkt.
  210. * @ dbg_level: log level.
  211. *
  212. * Return: void
  213. */
  214. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  215. {
  216. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  217. hal_verbose_debug(
  218. "rx_msdu_start tlv (1/2) - "
  219. "rxpcu_mpdu_filter_in_category: %x "
  220. "sw_frame_group_id: %x "
  221. "phy_ppdu_id: %x "
  222. "msdu_length: %x "
  223. "ipsec_esp: %x "
  224. "l3_offset: %x "
  225. "ipsec_ah: %x "
  226. "l4_offset: %x "
  227. "msdu_number: %x "
  228. "decap_format: %x "
  229. "ipv4_proto: %x "
  230. "ipv6_proto: %x "
  231. "tcp_proto: %x "
  232. "udp_proto: %x "
  233. "ip_frag: %x "
  234. "tcp_only_ack: %x "
  235. "da_is_bcast_mcast: %x "
  236. "ip4_protocol_ip6_next_header: %x "
  237. "toeplitz_hash_2_or_4: %x "
  238. "flow_id_toeplitz: %x "
  239. "user_rssi: %x "
  240. "pkt_type: %x "
  241. "stbc: %x "
  242. "sgi: %x "
  243. "rate_mcs: %x "
  244. "receive_bandwidth: %x "
  245. "reception_type: %x "
  246. "ppdu_start_timestamp: %u ",
  247. msdu_start->rxpcu_mpdu_filter_in_category,
  248. msdu_start->sw_frame_group_id,
  249. msdu_start->phy_ppdu_id,
  250. msdu_start->msdu_length,
  251. msdu_start->ipsec_esp,
  252. msdu_start->l3_offset,
  253. msdu_start->ipsec_ah,
  254. msdu_start->l4_offset,
  255. msdu_start->msdu_number,
  256. msdu_start->decap_format,
  257. msdu_start->ipv4_proto,
  258. msdu_start->ipv6_proto,
  259. msdu_start->tcp_proto,
  260. msdu_start->udp_proto,
  261. msdu_start->ip_frag,
  262. msdu_start->tcp_only_ack,
  263. msdu_start->da_is_bcast_mcast,
  264. msdu_start->ip4_protocol_ip6_next_header,
  265. msdu_start->toeplitz_hash_2_or_4,
  266. msdu_start->flow_id_toeplitz,
  267. msdu_start->user_rssi,
  268. msdu_start->pkt_type,
  269. msdu_start->stbc,
  270. msdu_start->sgi,
  271. msdu_start->rate_mcs,
  272. msdu_start->receive_bandwidth,
  273. msdu_start->reception_type,
  274. msdu_start->ppdu_start_timestamp);
  275. hal_verbose_debug(
  276. "rx_msdu_start tlv (2/2) - "
  277. "sw_phy_meta_data: %x ",
  278. msdu_start->sw_phy_meta_data);
  279. }
  280. /**
  281. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  282. * human readable format.
  283. * @ msdu_end: pointer the msdu_end TLV in pkt.
  284. * @ dbg_level: log level.
  285. *
  286. * Return: void
  287. */
  288. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  289. uint8_t dbg_level)
  290. {
  291. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  292. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  293. "rx_msdu_end tlv (1/2) - "
  294. "rxpcu_mpdu_filter_in_category: %x "
  295. "sw_frame_group_id: %x "
  296. "phy_ppdu_id: %x "
  297. "ip_hdr_chksum: %x "
  298. "tcp_udp_chksum: %x "
  299. "key_id_octet: %x "
  300. "cce_super_rule: %x "
  301. "cce_classify_not_done_truncat: %x "
  302. "cce_classify_not_done_cce_dis: %x "
  303. "ext_wapi_pn_63_48: %x "
  304. "ext_wapi_pn_95_64: %x "
  305. "ext_wapi_pn_127_96: %x "
  306. "reported_mpdu_length: %x "
  307. "first_msdu: %x "
  308. "last_msdu: %x "
  309. "sa_idx_timeout: %x "
  310. "da_idx_timeout: %x "
  311. "msdu_limit_error: %x "
  312. "flow_idx_timeout: %x "
  313. "flow_idx_invalid: %x "
  314. "wifi_parser_error: %x "
  315. "amsdu_parser_error: %x",
  316. msdu_end->rxpcu_mpdu_filter_in_category,
  317. msdu_end->sw_frame_group_id,
  318. msdu_end->phy_ppdu_id,
  319. msdu_end->ip_hdr_chksum,
  320. msdu_end->tcp_udp_chksum,
  321. msdu_end->key_id_octet,
  322. msdu_end->cce_super_rule,
  323. msdu_end->cce_classify_not_done_truncate,
  324. msdu_end->cce_classify_not_done_cce_dis,
  325. msdu_end->ext_wapi_pn_63_48,
  326. msdu_end->ext_wapi_pn_95_64,
  327. msdu_end->ext_wapi_pn_127_96,
  328. msdu_end->reported_mpdu_length,
  329. msdu_end->first_msdu,
  330. msdu_end->last_msdu,
  331. msdu_end->sa_idx_timeout,
  332. msdu_end->da_idx_timeout,
  333. msdu_end->msdu_limit_error,
  334. msdu_end->flow_idx_timeout,
  335. msdu_end->flow_idx_invalid,
  336. msdu_end->wifi_parser_error,
  337. msdu_end->amsdu_parser_error);
  338. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  339. "rx_msdu_end tlv (2/2)- "
  340. "sa_is_valid: %x "
  341. "da_is_valid: %x "
  342. "da_is_mcbc: %x "
  343. "l3_header_padding: %x "
  344. "ipv6_options_crc: %x "
  345. "tcp_seq_number: %x "
  346. "tcp_ack_number: %x "
  347. "tcp_flag: %x "
  348. "lro_eligible: %x "
  349. "window_size: %x "
  350. "da_offset: %x "
  351. "sa_offset: %x "
  352. "da_offset_valid: %x "
  353. "sa_offset_valid: %x "
  354. "rule_indication_31_0: %x "
  355. "rule_indication_63_32: %x "
  356. "sa_idx: %x "
  357. "da_idx: %x "
  358. "msdu_drop: %x "
  359. "reo_destination_indication: %x "
  360. "flow_idx: %x "
  361. "fse_metadata: %x "
  362. "cce_metadata: %x "
  363. "sa_sw_peer_id: %x ",
  364. msdu_end->sa_is_valid,
  365. msdu_end->da_is_valid,
  366. msdu_end->da_is_mcbc,
  367. msdu_end->l3_header_padding,
  368. msdu_end->ipv6_options_crc,
  369. msdu_end->tcp_seq_number,
  370. msdu_end->tcp_ack_number,
  371. msdu_end->tcp_flag,
  372. msdu_end->lro_eligible,
  373. msdu_end->window_size,
  374. msdu_end->da_offset,
  375. msdu_end->sa_offset,
  376. msdu_end->da_offset_valid,
  377. msdu_end->sa_offset_valid,
  378. msdu_end->rule_indication_31_0,
  379. msdu_end->rule_indication_63_32,
  380. msdu_end->sa_idx,
  381. msdu_end->da_idx_or_sw_peer_id,
  382. msdu_end->msdu_drop,
  383. msdu_end->reo_destination_indication,
  384. msdu_end->flow_idx,
  385. msdu_end->fse_metadata,
  386. msdu_end->cce_metadata,
  387. msdu_end->sa_sw_peer_id);
  388. }
  389. /*
  390. * Get tid from RX_MPDU_START
  391. */
  392. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  393. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  394. RX_MPDU_INFO_7_TID_OFFSET)), \
  395. RX_MPDU_INFO_7_TID_MASK, \
  396. RX_MPDU_INFO_7_TID_LSB))
  397. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  398. {
  399. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  400. struct rx_mpdu_start *mpdu_start =
  401. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  402. uint32_t tid;
  403. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  404. return tid;
  405. }
  406. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  407. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  408. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  409. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  410. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  411. /*
  412. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  413. * Interval from rx_msdu_start
  414. *
  415. * @buf: pointer to the start of RX PKT TLV header
  416. * Return: uint32_t(reception_type)
  417. */
  418. static
  419. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  420. {
  421. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  422. struct rx_msdu_start *msdu_start =
  423. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  424. uint32_t reception_type;
  425. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  426. return reception_type;
  427. }
  428. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  429. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  430. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  431. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  432. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  433. /**
  434. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  435. * from rx_msdu_end TLV
  436. *
  437. * @ buf: pointer to the start of RX PKT TLV headers
  438. * Return: da index
  439. */
  440. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  441. {
  442. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  443. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  444. uint16_t da_idx;
  445. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  446. return da_idx;
  447. }
  448. /**
  449. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  450. *
  451. * @nbuf: Network buffer
  452. * Returns: rx fragment number
  453. */
  454. static
  455. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  456. {
  457. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  458. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  459. /* Return first 4 bits as fragment number */
  460. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  461. DOT11_SEQ_FRAG_MASK);
  462. }
  463. /**
  464. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  465. * from rx_msdu_end TLV
  466. *
  467. * @ buf: pointer to the start of RX PKT TLV headers
  468. * Return: da_is_mcbc
  469. */
  470. static uint8_t
  471. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  472. {
  473. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  474. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  475. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  476. }
  477. /**
  478. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  479. * sa_is_valid bit from rx_msdu_end TLV
  480. *
  481. * @ buf: pointer to the start of RX PKT TLV headers
  482. * Return: sa_is_valid bit
  483. */
  484. static uint8_t
  485. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  486. {
  487. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  488. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  489. uint8_t sa_is_valid;
  490. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  491. return sa_is_valid;
  492. }
  493. /**
  494. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  495. * sa_idx from rx_msdu_end TLV
  496. *
  497. * @ buf: pointer to the start of RX PKT TLV headers
  498. * Return: sa_idx (SA AST index)
  499. */
  500. static
  501. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  504. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  505. uint16_t sa_idx;
  506. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  507. return sa_idx;
  508. }
  509. /**
  510. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  511. *
  512. * @hal_soc_hdl: hal_soc handle
  513. * @hw_desc_addr: hardware descriptor address
  514. *
  515. * Return: 0 - success/ non-zero failure
  516. */
  517. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  518. {
  519. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  520. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  521. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  522. }
  523. /**
  524. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  525. * l3_header padding from rx_msdu_end TLV
  526. *
  527. * @ buf: pointer to the start of RX PKT TLV headers
  528. * Return: number of l3 header padding bytes
  529. */
  530. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  531. {
  532. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  534. uint32_t l3_header_padding;
  535. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  536. return l3_header_padding;
  537. }
  538. /*
  539. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  540. *
  541. * @ buf: rx_tlv_hdr of the received packet
  542. * @ Return: encryption type
  543. */
  544. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  545. {
  546. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  547. struct rx_mpdu_start *mpdu_start =
  548. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  549. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  550. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  551. return encryption_info;
  552. }
  553. /*
  554. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  555. *
  556. * @ buf: rx_tlv_hdr of the received packet
  557. * @ Return: void
  558. */
  559. static void hal_rx_print_pn_6490(uint8_t *buf)
  560. {
  561. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  562. struct rx_mpdu_start *mpdu_start =
  563. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  564. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  565. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  566. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  567. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  568. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  569. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  570. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  571. }
  572. /**
  573. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  574. * from rx_msdu_end TLV
  575. *
  576. * @ buf: pointer to the start of RX PKT TLV headers
  577. * Return: first_msdu
  578. */
  579. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  580. {
  581. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  582. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  583. uint8_t first_msdu;
  584. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  585. return first_msdu;
  586. }
  587. /**
  588. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  589. * from rx_msdu_end TLV
  590. *
  591. * @ buf: pointer to the start of RX PKT TLV headers
  592. * Return: da_is_valid
  593. */
  594. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  595. {
  596. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  597. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  598. uint8_t da_is_valid;
  599. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  600. return da_is_valid;
  601. }
  602. /**
  603. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  604. * from rx_msdu_end TLV
  605. *
  606. * @ buf: pointer to the start of RX PKT TLV headers
  607. * Return: last_msdu
  608. */
  609. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  610. {
  611. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  612. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  613. uint8_t last_msdu;
  614. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  615. return last_msdu;
  616. }
  617. /*
  618. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  619. *
  620. * @nbuf: Network buffer
  621. * Returns: value of mpdu 4th address valid field
  622. */
  623. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  624. {
  625. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  626. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  627. bool ad4_valid = 0;
  628. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  629. return ad4_valid;
  630. }
  631. /**
  632. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  633. * @buf: network buffer
  634. *
  635. * Return: sw peer_id
  636. */
  637. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  638. {
  639. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  640. struct rx_mpdu_start *mpdu_start =
  641. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  642. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  643. &mpdu_start->rx_mpdu_info_details);
  644. }
  645. /**
  646. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  647. * from rx_mpdu_start
  648. *
  649. * @buf: pointer to the start of RX PKT TLV header
  650. * Return: uint32_t(to_ds)
  651. */
  652. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  653. {
  654. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  655. struct rx_mpdu_start *mpdu_start =
  656. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  657. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  658. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  659. }
  660. /*
  661. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  662. * from rx_mpdu_start
  663. *
  664. * @buf: pointer to the start of RX PKT TLV header
  665. * Return: uint32_t(fr_ds)
  666. */
  667. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  668. {
  669. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  670. struct rx_mpdu_start *mpdu_start =
  671. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  672. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  673. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  674. }
  675. /*
  676. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  677. * frame control valid
  678. *
  679. * @nbuf: Network buffer
  680. * Returns: value of frame control valid field
  681. */
  682. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  683. {
  684. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  685. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  686. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  687. }
  688. /*
  689. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  690. *
  691. * @buf: pointer to the start of RX PKT TLV headera
  692. * @mac_addr: pointer to mac address
  693. * Return: success/failure
  694. */
  695. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  696. {
  697. struct __attribute__((__packed__)) hal_addr1 {
  698. uint32_t ad1_31_0;
  699. uint16_t ad1_47_32;
  700. };
  701. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  702. struct rx_mpdu_start *mpdu_start =
  703. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  704. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  705. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  706. uint32_t mac_addr_ad1_valid;
  707. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  708. if (mac_addr_ad1_valid) {
  709. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  710. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  711. return QDF_STATUS_SUCCESS;
  712. }
  713. return QDF_STATUS_E_FAILURE;
  714. }
  715. /*
  716. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  717. * in the packet
  718. *
  719. * @buf: pointer to the start of RX PKT TLV header
  720. * @mac_addr: pointer to mac address
  721. * Return: success/failure
  722. */
  723. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  724. uint8_t *mac_addr)
  725. {
  726. struct __attribute__((__packed__)) hal_addr2 {
  727. uint16_t ad2_15_0;
  728. uint32_t ad2_47_16;
  729. };
  730. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  731. struct rx_mpdu_start *mpdu_start =
  732. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  733. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  734. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  735. uint32_t mac_addr_ad2_valid;
  736. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  737. if (mac_addr_ad2_valid) {
  738. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  739. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  740. return QDF_STATUS_SUCCESS;
  741. }
  742. return QDF_STATUS_E_FAILURE;
  743. }
  744. /*
  745. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  746. * in the packet
  747. *
  748. * @buf: pointer to the start of RX PKT TLV header
  749. * @mac_addr: pointer to mac address
  750. * Return: success/failure
  751. */
  752. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  753. {
  754. struct __attribute__((__packed__)) hal_addr3 {
  755. uint32_t ad3_31_0;
  756. uint16_t ad3_47_32;
  757. };
  758. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  759. struct rx_mpdu_start *mpdu_start =
  760. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  761. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  762. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  763. uint32_t mac_addr_ad3_valid;
  764. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  765. if (mac_addr_ad3_valid) {
  766. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  767. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  768. return QDF_STATUS_SUCCESS;
  769. }
  770. return QDF_STATUS_E_FAILURE;
  771. }
  772. /*
  773. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  774. * in the packet
  775. *
  776. * @buf: pointer to the start of RX PKT TLV header
  777. * @mac_addr: pointer to mac address
  778. * Return: success/failure
  779. */
  780. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  781. {
  782. struct __attribute__((__packed__)) hal_addr4 {
  783. uint32_t ad4_31_0;
  784. uint16_t ad4_47_32;
  785. };
  786. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  787. struct rx_mpdu_start *mpdu_start =
  788. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  789. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  790. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  791. uint32_t mac_addr_ad4_valid;
  792. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  793. if (mac_addr_ad4_valid) {
  794. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  795. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  796. return QDF_STATUS_SUCCESS;
  797. }
  798. return QDF_STATUS_E_FAILURE;
  799. }
  800. /*
  801. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  802. * sequence control valid
  803. *
  804. * @nbuf: Network buffer
  805. * Returns: value of sequence control valid field
  806. */
  807. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  808. {
  809. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  810. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  811. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  812. }
  813. /**
  814. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  815. *
  816. * @ buf: pointer to rx pkt TLV.
  817. *
  818. * Return: true on unicast.
  819. */
  820. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  821. {
  822. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  823. struct rx_mpdu_start *mpdu_start =
  824. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  825. uint32_t grp_id;
  826. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  827. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  828. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  829. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  830. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  831. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  832. }
  833. /**
  834. * hal_rx_tid_get_6490: get tid based on qos control valid.
  835. * @hal_soc_hdl: hal_soc handle
  836. * @ buf: pointer to rx pkt TLV.
  837. *
  838. * Return: tid
  839. */
  840. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  841. {
  842. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  843. struct rx_mpdu_start *mpdu_start =
  844. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  845. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  846. uint8_t qos_control_valid =
  847. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  848. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  849. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  850. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  851. if (qos_control_valid)
  852. return hal_rx_mpdu_start_tid_get_6490(buf);
  853. return HAL_RX_NON_QOS_TID;
  854. }
  855. /**
  856. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  857. * @hw_desc_addr: hw addr
  858. *
  859. * Return: ppdu id
  860. */
  861. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *hw_desc_addr)
  862. {
  863. struct rx_mpdu_info *rx_mpdu_info;
  864. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  865. rx_mpdu_info =
  866. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  867. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  868. }
  869. /**
  870. * hal_reo_status_get_header_6490 - Process reo desc info
  871. * @d - Pointer to reo descriptior
  872. * @b - tlv type info
  873. * @h1 - Pointer to hal_reo_status_header where info to be stored
  874. *
  875. * Return - none.
  876. *
  877. */
  878. static void hal_reo_status_get_header_6490(uint32_t *d, int b, void *h1)
  879. {
  880. uint32_t val1 = 0;
  881. struct hal_reo_status_header *h =
  882. (struct hal_reo_status_header *)h1;
  883. switch (b) {
  884. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  885. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  886. STATUS_HEADER_REO_STATUS_NUMBER)];
  887. break;
  888. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  889. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  890. STATUS_HEADER_REO_STATUS_NUMBER)];
  891. break;
  892. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  893. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  894. STATUS_HEADER_REO_STATUS_NUMBER)];
  895. break;
  896. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  897. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  898. STATUS_HEADER_REO_STATUS_NUMBER)];
  899. break;
  900. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  901. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  902. STATUS_HEADER_REO_STATUS_NUMBER)];
  903. break;
  904. case HAL_REO_DESC_THRES_STATUS_TLV:
  905. val1 =
  906. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  907. STATUS_HEADER_REO_STATUS_NUMBER)];
  908. break;
  909. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  910. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  911. STATUS_HEADER_REO_STATUS_NUMBER)];
  912. break;
  913. default:
  914. qdf_nofl_err("ERROR: Unknown tlv\n");
  915. break;
  916. }
  917. h->cmd_num =
  918. HAL_GET_FIELD(
  919. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  920. val1);
  921. h->exec_time =
  922. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  923. CMD_EXECUTION_TIME, val1);
  924. h->status =
  925. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  926. REO_CMD_EXECUTION_STATUS, val1);
  927. switch (b) {
  928. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  929. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  930. STATUS_HEADER_TIMESTAMP)];
  931. break;
  932. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  933. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  934. STATUS_HEADER_TIMESTAMP)];
  935. break;
  936. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  937. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  938. STATUS_HEADER_TIMESTAMP)];
  939. break;
  940. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  941. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  942. STATUS_HEADER_TIMESTAMP)];
  943. break;
  944. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  945. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  946. STATUS_HEADER_TIMESTAMP)];
  947. break;
  948. case HAL_REO_DESC_THRES_STATUS_TLV:
  949. val1 =
  950. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  951. STATUS_HEADER_TIMESTAMP)];
  952. break;
  953. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  954. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  955. STATUS_HEADER_TIMESTAMP)];
  956. break;
  957. default:
  958. qdf_nofl_err("ERROR: Unknown tlv\n");
  959. break;
  960. }
  961. h->tstamp =
  962. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  963. }
  964. /**
  965. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  966. * @desc: Handle to Tx Descriptor
  967. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  968. * enabling the interpretation of the 'Mesh Control Present' bit
  969. * (bit 8) of QoS Control (otherwise this bit is ignored),
  970. * For native WiFi frames, this indicates that a 'Mesh Control' field
  971. * is present between the header and the LLC.
  972. *
  973. * Return: void
  974. */
  975. static inline
  976. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  977. {
  978. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  979. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  980. }
  981. static
  982. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  983. {
  984. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  985. }
  986. static
  987. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  988. {
  989. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  990. }
  991. static
  992. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  993. {
  994. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  995. }
  996. static
  997. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  998. {
  999. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1000. }
  1001. static
  1002. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1003. {
  1004. return HAL_RX_GET_FC_VALID(buf);
  1005. }
  1006. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1007. {
  1008. return HAL_RX_GET_TO_DS_FLAG(buf);
  1009. }
  1010. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1011. {
  1012. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1013. }
  1014. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1015. {
  1016. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1017. }
  1018. static uint32_t
  1019. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1020. {
  1021. return HAL_RX_GET_PPDU_ID(buf);
  1022. }
  1023. /**
  1024. * hal_reo_config_6490(): Set reo config parameters
  1025. * @soc: hal soc handle
  1026. * @reg_val: value to be set
  1027. * @reo_params: reo parameters
  1028. *
  1029. * Return: void
  1030. */
  1031. static
  1032. void hal_reo_config_6490(struct hal_soc *soc,
  1033. uint32_t reg_val,
  1034. struct hal_reo_params *reo_params)
  1035. {
  1036. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1037. }
  1038. /**
  1039. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1040. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1041. *
  1042. * Return - Pointer to rx_msdu_desc_info structure.
  1043. *
  1044. */
  1045. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1046. {
  1047. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1048. }
  1049. /**
  1050. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1051. * @link_desc - Pointer to link desc
  1052. *
  1053. * Return - Pointer to rx_msdu_details structure
  1054. *
  1055. */
  1056. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1057. {
  1058. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1059. }
  1060. /**
  1061. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1062. * from rx_msdu_end TLV
  1063. * @buf: pointer to the start of RX PKT TLV headers
  1064. *
  1065. * Return: flow index value from MSDU END TLV
  1066. */
  1067. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1068. {
  1069. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1070. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1071. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1072. }
  1073. /**
  1074. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1075. * from rx_msdu_end TLV
  1076. * @buf: pointer to the start of RX PKT TLV headers
  1077. *
  1078. * Return: flow index invalid value from MSDU END TLV
  1079. */
  1080. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1081. {
  1082. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1083. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1084. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1085. }
  1086. /**
  1087. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1088. * from rx_msdu_end TLV
  1089. * @buf: pointer to the start of RX PKT TLV headers
  1090. *
  1091. * Return: flow index timeout value from MSDU END TLV
  1092. */
  1093. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1094. {
  1095. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1096. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1097. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1098. }
  1099. /**
  1100. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1101. * from rx_msdu_end TLV
  1102. * @buf: pointer to the start of RX PKT TLV headers
  1103. *
  1104. * Return: fse metadata value from MSDU END TLV
  1105. */
  1106. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1107. {
  1108. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1109. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1110. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1111. }
  1112. /**
  1113. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1114. * from rx_msdu_end TLV
  1115. * @buf: pointer to the start of RX PKT TLV headers
  1116. *
  1117. * Return: cce_metadata
  1118. */
  1119. static uint16_t
  1120. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1121. {
  1122. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1123. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1124. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1125. }
  1126. /**
  1127. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1128. * @buf: rx_tlv_hdr
  1129. *
  1130. * Return: tcp checksum
  1131. */
  1132. static uint16_t
  1133. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1134. {
  1135. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1136. }
  1137. /**
  1138. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1139. *
  1140. * @nbuf: Network buffer
  1141. * Returns: rx sequence number
  1142. */
  1143. static
  1144. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1147. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1148. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1149. }
  1150. /**
  1151. * hal_get_window_address_6490(): Function to get hp/tp address
  1152. * @hal_soc: Pointer to hal_soc
  1153. * @addr: address offset of register
  1154. *
  1155. * Return: modified address offset of register
  1156. */
  1157. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1158. qdf_iomem_t addr)
  1159. {
  1160. return addr;
  1161. }
  1162. struct hal_hw_txrx_ops qca6490_hal_hw_txrx_ops = {
  1163. /* init and setup */
  1164. hal_srng_dst_hw_init_generic,
  1165. hal_srng_src_hw_init_generic,
  1166. hal_get_hw_hptp_generic,
  1167. hal_reo_setup_generic,
  1168. hal_setup_link_idle_list_generic,
  1169. hal_get_window_address_6490,
  1170. /* tx */
  1171. hal_tx_desc_set_dscp_tid_table_id_6490,
  1172. hal_tx_set_dscp_tid_map_6490,
  1173. hal_tx_update_dscp_tid_6490,
  1174. hal_tx_desc_set_lmac_id_6490,
  1175. hal_tx_desc_set_buf_addr_generic,
  1176. hal_tx_desc_set_search_type_generic,
  1177. hal_tx_desc_set_search_index_generic,
  1178. hal_tx_desc_set_cache_set_num_generic,
  1179. hal_tx_comp_get_status_generic,
  1180. hal_tx_comp_get_release_reason_generic,
  1181. hal_tx_desc_set_mesh_en_6490,
  1182. /* rx */
  1183. hal_rx_msdu_start_nss_get_6490,
  1184. hal_rx_mon_hw_desc_get_mpdu_status_6490,
  1185. hal_rx_get_tlv_6490,
  1186. hal_rx_proc_phyrx_other_receive_info_tlv_6490,
  1187. hal_rx_dump_msdu_start_tlv_6490,
  1188. hal_rx_dump_msdu_end_tlv_6490,
  1189. hal_get_link_desc_size_6490,
  1190. hal_rx_mpdu_start_tid_get_6490,
  1191. hal_rx_msdu_start_reception_type_get_6490,
  1192. hal_rx_msdu_end_da_idx_get_6490,
  1193. hal_rx_msdu_desc_info_get_ptr_6490,
  1194. hal_rx_link_desc_msdu0_ptr_6490,
  1195. hal_reo_status_get_header_6490,
  1196. hal_rx_status_get_tlv_info_generic,
  1197. hal_rx_wbm_err_info_get_generic,
  1198. hal_rx_dump_mpdu_start_tlv_generic,
  1199. hal_tx_set_pcp_tid_map_generic,
  1200. hal_tx_update_pcp_tid_generic,
  1201. hal_tx_update_tidmap_prty_generic,
  1202. hal_rx_get_rx_fragment_number_6490,
  1203. hal_rx_msdu_end_da_is_mcbc_get_6490,
  1204. hal_rx_msdu_end_sa_is_valid_get_6490,
  1205. hal_rx_msdu_end_sa_idx_get_6490,
  1206. hal_rx_desc_is_first_msdu_6490,
  1207. hal_rx_msdu_end_l3_hdr_padding_get_6490,
  1208. hal_rx_encryption_info_valid_6490,
  1209. hal_rx_print_pn_6490,
  1210. hal_rx_msdu_end_first_msdu_get_6490,
  1211. hal_rx_msdu_end_da_is_valid_get_6490,
  1212. hal_rx_msdu_end_last_msdu_get_6490,
  1213. hal_rx_get_mpdu_mac_ad4_valid_6490,
  1214. hal_rx_mpdu_start_sw_peer_id_get_6490,
  1215. hal_rx_mpdu_get_to_ds_6490,
  1216. hal_rx_mpdu_get_fr_ds_6490,
  1217. hal_rx_get_mpdu_frame_control_valid_6490,
  1218. hal_rx_mpdu_get_addr1_6490,
  1219. hal_rx_mpdu_get_addr2_6490,
  1220. hal_rx_mpdu_get_addr3_6490,
  1221. hal_rx_mpdu_get_addr4_6490,
  1222. hal_rx_get_mpdu_sequence_control_valid_6490,
  1223. hal_rx_is_unicast_6490,
  1224. hal_rx_tid_get_6490,
  1225. hal_rx_hw_desc_get_ppduid_get_6490,
  1226. NULL,
  1227. NULL,
  1228. hal_rx_msdu0_buffer_addr_lsb_6490,
  1229. hal_rx_msdu_desc_info_ptr_get_6490,
  1230. hal_ent_mpdu_desc_info_6490,
  1231. hal_dst_mpdu_desc_info_6490,
  1232. hal_rx_get_fc_valid_6490,
  1233. hal_rx_get_to_ds_flag_6490,
  1234. hal_rx_get_mac_addr2_valid_6490,
  1235. hal_rx_get_filter_category_6490,
  1236. hal_rx_get_ppdu_id_6490,
  1237. hal_reo_config_6490,
  1238. hal_rx_msdu_flow_idx_get_6490,
  1239. hal_rx_msdu_flow_idx_invalid_6490,
  1240. hal_rx_msdu_flow_idx_timeout_6490,
  1241. hal_rx_msdu_fse_metadata_get_6490,
  1242. hal_rx_msdu_cce_metadata_get_6490,
  1243. NULL,
  1244. hal_rx_tlv_get_tcp_chksum_6490,
  1245. hal_rx_get_rx_sequence_6490,
  1246. };
  1247. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1248. /* TODO: max_rings can populated by querying HW capabilities */
  1249. { /* REO_DST */
  1250. .start_ring_id = HAL_SRNG_REO2SW1,
  1251. .max_rings = 4,
  1252. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1253. .lmac_ring = FALSE,
  1254. .ring_dir = HAL_SRNG_DST_RING,
  1255. .reg_start = {
  1256. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1257. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1258. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1259. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1260. },
  1261. .reg_size = {
  1262. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1263. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1264. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1265. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1266. },
  1267. .max_size =
  1268. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1269. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1270. },
  1271. { /* REO_EXCEPTION */
  1272. /* Designating REO2TCL ring as exception ring. This ring is
  1273. * similar to other REO2SW rings though it is named as REO2TCL.
  1274. * Any of theREO2SW rings can be used as exception ring.
  1275. */
  1276. .start_ring_id = HAL_SRNG_REO2TCL,
  1277. .max_rings = 1,
  1278. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1279. .lmac_ring = FALSE,
  1280. .ring_dir = HAL_SRNG_DST_RING,
  1281. .reg_start = {
  1282. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1283. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1284. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1285. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1286. },
  1287. /* Single ring - provide ring size if multiple rings of this
  1288. * type are supported
  1289. */
  1290. .reg_size = {},
  1291. .max_size =
  1292. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1293. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1294. },
  1295. { /* REO_REINJECT */
  1296. .start_ring_id = HAL_SRNG_SW2REO,
  1297. .max_rings = 1,
  1298. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1299. .lmac_ring = FALSE,
  1300. .ring_dir = HAL_SRNG_SRC_RING,
  1301. .reg_start = {
  1302. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1303. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1304. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1305. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1306. },
  1307. /* Single ring - provide ring size if multiple rings of this
  1308. * type are supported
  1309. */
  1310. .reg_size = {},
  1311. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1312. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1313. },
  1314. { /* REO_CMD */
  1315. .start_ring_id = HAL_SRNG_REO_CMD,
  1316. .max_rings = 1,
  1317. .entry_size = (sizeof(struct tlv_32_hdr) +
  1318. sizeof(struct reo_get_queue_stats)) >> 2,
  1319. .lmac_ring = FALSE,
  1320. .ring_dir = HAL_SRNG_SRC_RING,
  1321. .reg_start = {
  1322. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1323. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1324. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1325. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1326. },
  1327. /* Single ring - provide ring size if multiple rings of this
  1328. * type are supported
  1329. */
  1330. .reg_size = {},
  1331. .max_size =
  1332. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1333. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1334. },
  1335. { /* REO_STATUS */
  1336. .start_ring_id = HAL_SRNG_REO_STATUS,
  1337. .max_rings = 1,
  1338. .entry_size = (sizeof(struct tlv_32_hdr) +
  1339. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1340. .lmac_ring = FALSE,
  1341. .ring_dir = HAL_SRNG_DST_RING,
  1342. .reg_start = {
  1343. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1344. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1345. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1346. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1347. },
  1348. /* Single ring - provide ring size if multiple rings of this
  1349. * type are supported
  1350. */
  1351. .reg_size = {},
  1352. .max_size =
  1353. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1354. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1355. },
  1356. { /* TCL_DATA */
  1357. .start_ring_id = HAL_SRNG_SW2TCL1,
  1358. .max_rings = 3,
  1359. .entry_size = (sizeof(struct tlv_32_hdr) +
  1360. sizeof(struct tcl_data_cmd)) >> 2,
  1361. .lmac_ring = FALSE,
  1362. .ring_dir = HAL_SRNG_SRC_RING,
  1363. .reg_start = {
  1364. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1365. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1366. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1367. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1368. },
  1369. .reg_size = {
  1370. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1371. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1372. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1373. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1374. },
  1375. .max_size =
  1376. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1377. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1378. },
  1379. { /* TCL_CMD */
  1380. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1381. .max_rings = 1,
  1382. .entry_size = (sizeof(struct tlv_32_hdr) +
  1383. sizeof(struct tcl_gse_cmd)) >> 2,
  1384. .lmac_ring = FALSE,
  1385. .ring_dir = HAL_SRNG_SRC_RING,
  1386. .reg_start = {
  1387. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1388. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1389. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1390. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1391. },
  1392. /* Single ring - provide ring size if multiple rings of this
  1393. * type are supported
  1394. */
  1395. .reg_size = {},
  1396. .max_size =
  1397. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1398. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1399. },
  1400. { /* TCL_STATUS */
  1401. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1402. .max_rings = 1,
  1403. .entry_size = (sizeof(struct tlv_32_hdr) +
  1404. sizeof(struct tcl_status_ring)) >> 2,
  1405. .lmac_ring = FALSE,
  1406. .ring_dir = HAL_SRNG_DST_RING,
  1407. .reg_start = {
  1408. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1409. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1410. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1411. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1412. },
  1413. /* Single ring - provide ring size if multiple rings of this
  1414. * type are supported
  1415. */
  1416. .reg_size = {},
  1417. .max_size =
  1418. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1419. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1420. },
  1421. { /* CE_SRC */
  1422. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1423. .max_rings = 12,
  1424. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1425. .lmac_ring = FALSE,
  1426. .ring_dir = HAL_SRNG_SRC_RING,
  1427. .reg_start = {
  1428. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1429. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1430. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1431. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1432. },
  1433. .reg_size = {
  1434. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1435. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1436. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1437. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1438. },
  1439. .max_size =
  1440. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1441. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1442. },
  1443. { /* CE_DST */
  1444. .start_ring_id = HAL_SRNG_CE_0_DST,
  1445. .max_rings = 12,
  1446. .entry_size = 8 >> 2,
  1447. /*TODO: entry_size above should actually be
  1448. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1449. * of struct ce_dst_desc in HW header files
  1450. */
  1451. .lmac_ring = FALSE,
  1452. .ring_dir = HAL_SRNG_SRC_RING,
  1453. .reg_start = {
  1454. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1455. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1456. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1457. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1458. },
  1459. .reg_size = {
  1460. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1461. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1462. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1463. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1464. },
  1465. .max_size =
  1466. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1467. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1468. },
  1469. { /* CE_DST_STATUS */
  1470. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1471. .max_rings = 12,
  1472. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1473. .lmac_ring = FALSE,
  1474. .ring_dir = HAL_SRNG_DST_RING,
  1475. .reg_start = {
  1476. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1477. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1478. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1479. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1480. },
  1481. /* TODO: check destination status ring registers */
  1482. .reg_size = {
  1483. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1484. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1485. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1486. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1487. },
  1488. .max_size =
  1489. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1490. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1491. },
  1492. { /* WBM_IDLE_LINK */
  1493. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1494. .max_rings = 1,
  1495. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1496. .lmac_ring = FALSE,
  1497. .ring_dir = HAL_SRNG_SRC_RING,
  1498. .reg_start = {
  1499. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1500. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1501. },
  1502. /* Single ring - provide ring size if multiple rings of this
  1503. * type are supported
  1504. */
  1505. .reg_size = {},
  1506. .max_size =
  1507. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1508. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1509. },
  1510. { /* SW2WBM_RELEASE */
  1511. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1512. .max_rings = 1,
  1513. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1514. .lmac_ring = FALSE,
  1515. .ring_dir = HAL_SRNG_SRC_RING,
  1516. .reg_start = {
  1517. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1518. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1519. },
  1520. /* Single ring - provide ring size if multiple rings of this
  1521. * type are supported
  1522. */
  1523. .reg_size = {},
  1524. .max_size =
  1525. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1526. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1527. },
  1528. { /* WBM2SW_RELEASE */
  1529. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1530. .max_rings = 4,
  1531. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1532. .lmac_ring = FALSE,
  1533. .ring_dir = HAL_SRNG_DST_RING,
  1534. .reg_start = {
  1535. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1536. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1537. },
  1538. .reg_size = {
  1539. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1540. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1541. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1542. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1543. },
  1544. .max_size =
  1545. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1546. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1547. },
  1548. { /* RXDMA_BUF */
  1549. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1550. #ifdef IPA_OFFLOAD
  1551. .max_rings = 3,
  1552. #else
  1553. .max_rings = 2,
  1554. #endif
  1555. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1556. .lmac_ring = TRUE,
  1557. .ring_dir = HAL_SRNG_SRC_RING,
  1558. /* reg_start is not set because LMAC rings are not accessed
  1559. * from host
  1560. */
  1561. .reg_start = {},
  1562. .reg_size = {},
  1563. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1564. },
  1565. { /* RXDMA_DST */
  1566. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1567. .max_rings = 1,
  1568. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1569. .lmac_ring = TRUE,
  1570. .ring_dir = HAL_SRNG_DST_RING,
  1571. /* reg_start is not set because LMAC rings are not accessed
  1572. * from host
  1573. */
  1574. .reg_start = {},
  1575. .reg_size = {},
  1576. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1577. },
  1578. { /* RXDMA_MONITOR_BUF */
  1579. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1580. .max_rings = 1,
  1581. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1582. .lmac_ring = TRUE,
  1583. .ring_dir = HAL_SRNG_SRC_RING,
  1584. /* reg_start is not set because LMAC rings are not accessed
  1585. * from host
  1586. */
  1587. .reg_start = {},
  1588. .reg_size = {},
  1589. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1590. },
  1591. { /* RXDMA_MONITOR_STATUS */
  1592. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1593. .max_rings = 1,
  1594. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1595. .lmac_ring = TRUE,
  1596. .ring_dir = HAL_SRNG_SRC_RING,
  1597. /* reg_start is not set because LMAC rings are not accessed
  1598. * from host
  1599. */
  1600. .reg_start = {},
  1601. .reg_size = {},
  1602. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1603. },
  1604. { /* RXDMA_MONITOR_DST */
  1605. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1606. .max_rings = 1,
  1607. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1608. .lmac_ring = TRUE,
  1609. .ring_dir = HAL_SRNG_DST_RING,
  1610. /* reg_start is not set because LMAC rings are not accessed
  1611. * from host
  1612. */
  1613. .reg_start = {},
  1614. .reg_size = {},
  1615. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1616. },
  1617. { /* RXDMA_MONITOR_DESC */
  1618. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1619. .max_rings = 1,
  1620. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1621. .lmac_ring = TRUE,
  1622. .ring_dir = HAL_SRNG_SRC_RING,
  1623. /* reg_start is not set because LMAC rings are not accessed
  1624. * from host
  1625. */
  1626. .reg_start = {},
  1627. .reg_size = {},
  1628. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1629. },
  1630. { /* DIR_BUF_RX_DMA_SRC */
  1631. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1632. .max_rings = 1,
  1633. .entry_size = 2,
  1634. .lmac_ring = TRUE,
  1635. .ring_dir = HAL_SRNG_SRC_RING,
  1636. /* reg_start is not set because LMAC rings are not accessed
  1637. * from host
  1638. */
  1639. .reg_start = {},
  1640. .reg_size = {},
  1641. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1642. },
  1643. #ifdef WLAN_FEATURE_CIF_CFR
  1644. { /* WIFI_POS_SRC */
  1645. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1646. .max_rings = 1,
  1647. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1648. .lmac_ring = TRUE,
  1649. .ring_dir = HAL_SRNG_SRC_RING,
  1650. /* reg_start is not set because LMAC rings are not accessed
  1651. * from host
  1652. */
  1653. .reg_start = {},
  1654. .reg_size = {},
  1655. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1656. },
  1657. #endif
  1658. };
  1659. int32_t hal_hw_reg_offset_qca6490[] = {
  1660. /* dst */
  1661. REG_OFFSET(DST, HP),
  1662. REG_OFFSET(DST, TP),
  1663. REG_OFFSET(DST, ID),
  1664. REG_OFFSET(DST, MISC),
  1665. REG_OFFSET(DST, HP_ADDR_LSB),
  1666. REG_OFFSET(DST, HP_ADDR_MSB),
  1667. REG_OFFSET(DST, MSI1_BASE_LSB),
  1668. REG_OFFSET(DST, MSI1_BASE_MSB),
  1669. REG_OFFSET(DST, MSI1_DATA),
  1670. REG_OFFSET(DST, BASE_LSB),
  1671. REG_OFFSET(DST, BASE_MSB),
  1672. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1673. /* src */
  1674. REG_OFFSET(SRC, HP),
  1675. REG_OFFSET(SRC, TP),
  1676. REG_OFFSET(SRC, ID),
  1677. REG_OFFSET(SRC, MISC),
  1678. REG_OFFSET(SRC, TP_ADDR_LSB),
  1679. REG_OFFSET(SRC, TP_ADDR_MSB),
  1680. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1681. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1682. REG_OFFSET(SRC, MSI1_DATA),
  1683. REG_OFFSET(SRC, BASE_LSB),
  1684. REG_OFFSET(SRC, BASE_MSB),
  1685. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1686. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1687. };
  1688. /**
  1689. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  1690. * offset and srng table
  1691. */
  1692. void hal_qca6490_attach(struct hal_soc *hal_soc)
  1693. {
  1694. hal_soc->hw_srng_table = hw_srng_table_6490;
  1695. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6490;
  1696. hal_soc->ops = &qca6490_hal_hw_txrx_ops;
  1697. }