sde_encoder.c 190 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. /* Worst case time required for trigger the frame after the EPT wait */
  70. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  71. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  72. a.y1 != b.y1 || a.y2 != b.y2)
  73. /**
  74. * enum sde_enc_rc_events - events for resource control state machine
  75. * @SDE_ENC_RC_EVENT_KICKOFF:
  76. * This event happens at NORMAL priority.
  77. * Event that signals the start of the transfer. When this event is
  78. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  79. * Regardless of the previous state, the resource should be in ON state
  80. * at the end of this event. At the end of this event, a delayed work is
  81. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  82. * ktime.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to leave clocks ON to reduce the mode switch latency.
  100. * @SDE_ENC_RC_EVENT_POST_MODESET:
  101. * This event happens at NORMAL priority from a work item.
  102. * Event signals that seamless mode switch is complete and resources are
  103. * acquired. Clients wants to update the rsc with new vtotal and update
  104. * pm_qos vote.
  105. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that there were no frame updates for
  108. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  109. * and request RSC with IDLE state and change the resource state to IDLE.
  110. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  111. * This event is triggered from the input event thread when touch event is
  112. * received from the input device. On receiving this event,
  113. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  114. clocks and enable RSC.
  115. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  116. * off work since a new commit is imminent.
  117. */
  118. enum sde_enc_rc_events {
  119. SDE_ENC_RC_EVENT_KICKOFF = 1,
  120. SDE_ENC_RC_EVENT_PRE_STOP,
  121. SDE_ENC_RC_EVENT_STOP,
  122. SDE_ENC_RC_EVENT_PRE_MODESET,
  123. SDE_ENC_RC_EVENT_POST_MODESET,
  124. SDE_ENC_RC_EVENT_ENTER_IDLE,
  125. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  126. };
  127. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  128. {
  129. struct sde_encoder_virt *sde_enc;
  130. int i;
  131. sde_enc = to_sde_encoder_virt(drm_enc);
  132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  133. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  134. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  135. phys->split_role != ENC_ROLE_SLAVE) {
  136. if (enable)
  137. SDE_EVT32(DRMID(drm_enc), enable);
  138. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  139. }
  140. }
  141. }
  142. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  143. {
  144. struct sde_encoder_virt *sde_enc;
  145. struct sde_encoder_phys *phys;
  146. bool is_vid;
  147. sde_enc = to_sde_encoder_virt(drm_enc);
  148. if (!sde_enc || !sde_enc->phys_encs[0]) {
  149. SDE_ERROR("invalid params\n");
  150. return U32_MAX;
  151. }
  152. phys = sde_enc->phys_encs[0];
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. return is_vid ? phys->pf_time_in_us : 0;
  155. }
  156. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  157. {
  158. struct sde_encoder_virt *sde_enc;
  159. struct sde_encoder_phys *cur_master;
  160. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  161. ktime_t tvblank, cur_time;
  162. struct intf_status intf_status = {0};
  163. unsigned long features;
  164. u32 fps;
  165. bool is_cmd, is_vid;
  166. sde_enc = to_sde_encoder_virt(drm_enc);
  167. cur_master = sde_enc->cur_master;
  168. fps = sde_encoder_get_fps(drm_enc);
  169. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  170. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  171. if (!cur_master || !cur_master->hw_intf || !fps
  172. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  173. return 0;
  174. features = cur_master->hw_intf->cap->features;
  175. /*
  176. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  177. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  178. * at panel vsync and not at MDP VSYNC
  179. */
  180. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  181. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  182. if (intf_status.is_prog_fetch_en)
  183. return 0;
  184. }
  185. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  186. qtmr_counter = arch_timer_read_counter();
  187. cur_time = ktime_get_ns();
  188. /* check for counter rollover between the two timestamps [56 bits] */
  189. if (qtmr_counter < vsync_counter) {
  190. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  191. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  192. qtmr_counter >> 32, qtmr_counter, hw_diff,
  193. fps, SDE_EVTLOG_FUNC_CASE1);
  194. } else {
  195. hw_diff = qtmr_counter - vsync_counter;
  196. }
  197. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  198. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  199. /* avoid setting timestamp, if diff is more than one vsync */
  200. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  201. tvblank = 0;
  202. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  203. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  204. fps, SDE_EVTLOG_ERROR);
  205. } else {
  206. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  207. }
  208. SDE_DEBUG_ENC(sde_enc,
  209. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  210. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  212. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  213. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  214. return tvblank;
  215. }
  216. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  217. {
  218. bool clone_mode;
  219. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  221. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  222. return;
  223. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  224. return;
  225. /*
  226. * clone mode is the only scenario where we want to enable software override
  227. * of fal10 veto.
  228. */
  229. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  230. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  231. if (clone_mode && veto) {
  232. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  233. sde_enc->fal10_veto_override = true;
  234. } else if (sde_enc->fal10_veto_override && !veto) {
  235. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  236. sde_enc->fal10_veto_override = false;
  237. }
  238. }
  239. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  240. {
  241. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  242. struct msm_drm_private *priv;
  243. struct sde_kms *sde_kms;
  244. struct device *cpu_dev;
  245. struct cpumask *cpu_mask = NULL;
  246. int cpu = 0;
  247. u32 cpu_dma_latency;
  248. priv = drm_enc->dev->dev_private;
  249. sde_kms = to_sde_kms(priv->kms);
  250. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  251. return;
  252. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  253. cpumask_clear(&sde_enc->valid_cpu_mask);
  254. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  255. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  256. if (!cpu_mask &&
  257. sde_encoder_check_curr_mode(drm_enc,
  258. MSM_DISPLAY_CMD_MODE))
  259. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  260. if (!cpu_mask)
  261. return;
  262. for_each_cpu(cpu, cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. return;
  268. }
  269. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  270. dev_pm_qos_add_request(cpu_dev,
  271. &sde_enc->pm_qos_cpu_req[cpu],
  272. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  274. }
  275. }
  276. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct device *cpu_dev;
  280. int cpu = 0;
  281. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  282. cpu_dev = get_cpu_device(cpu);
  283. if (!cpu_dev) {
  284. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  285. cpu);
  286. continue;
  287. }
  288. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  289. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  290. }
  291. cpumask_clear(&sde_enc->valid_cpu_mask);
  292. }
  293. static bool _sde_encoder_is_autorefresh_enabled(
  294. struct sde_encoder_virt *sde_enc)
  295. {
  296. struct drm_connector *drm_conn;
  297. if (!sde_enc->cur_master ||
  298. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  299. return false;
  300. drm_conn = sde_enc->cur_master->connector;
  301. if (!drm_conn || !drm_conn->state)
  302. return false;
  303. return sde_connector_get_property(drm_conn->state,
  304. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  305. }
  306. static bool _sde_encoder_is_autorefresh_status_busy(struct sde_encoder_virt *sde_enc)
  307. {
  308. if (!sde_enc->cur_master || !sde_enc->cur_master->hw_intf ||
  309. !sde_enc->cur_master->hw_intf->ops.get_autorefresh_status)
  310. return false;
  311. return sde_enc->cur_master->hw_intf->ops.get_autorefresh_status(
  312. sde_enc->cur_master->hw_intf);
  313. }
  314. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  315. struct sde_hw_qdss *hw_qdss,
  316. struct sde_encoder_phys *phys, bool enable)
  317. {
  318. if (sde_enc->qdss_status == enable)
  319. return;
  320. sde_enc->qdss_status = enable;
  321. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  322. sde_enc->qdss_status);
  323. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  324. }
  325. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  326. s64 timeout_ms, struct sde_encoder_wait_info *info)
  327. {
  328. int rc = 0;
  329. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  330. ktime_t cur_ktime;
  331. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  332. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  333. do {
  334. rc = wait_event_timeout(*(info->wq),
  335. atomic_read(info->atomic_cnt) == info->count_check,
  336. wait_time_jiffies);
  337. cur_ktime = ktime_get();
  338. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  339. timeout_ms, atomic_read(info->atomic_cnt),
  340. info->count_check);
  341. /* Make an early exit if the condition is already satisfied */
  342. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  343. (info->count_check < curr_atomic_cnt)) {
  344. rc = true;
  345. break;
  346. }
  347. /* If we timed out, counter is valid and time is less, wait again */
  348. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  349. (rc == 0) &&
  350. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  351. return rc;
  352. }
  353. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  354. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  355. {
  356. int ret = -ETIMEDOUT;
  357. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  358. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  359. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  360. while (ret == -ETIMEDOUT && timeout_iters--) {
  361. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  362. if (ret == -ETIMEDOUT) {
  363. /* if dma_fence is not signaled, keep waiting */
  364. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  365. continue;
  366. /* timed-out waiting and no sw-override support for hw-fences */
  367. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  368. SDE_ERROR("invalid argument(s)\n");
  369. break;
  370. }
  371. /*
  372. * In case the sw and hw fences were triggered at the same time,
  373. * wait the standard kickoff time one more time. Only override if
  374. * we timeout again.
  375. */
  376. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  377. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  378. if (ret == -ETIMEDOUT) {
  379. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  380. /*
  381. * wait the original timeout time again if we
  382. * did sw override due to fence being signaled
  383. */
  384. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  385. wait_info);
  386. }
  387. break;
  388. }
  389. }
  390. /* reset the timeout value */
  391. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  392. return ret;
  393. }
  394. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  395. {
  396. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  397. return sde_enc &&
  398. (sde_enc->disp_info.display_type ==
  399. SDE_CONNECTOR_PRIMARY);
  400. }
  401. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  402. {
  403. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  404. return sde_enc &&
  405. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  406. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  407. }
  408. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  409. {
  410. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  411. return sde_enc &&
  412. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  413. }
  414. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  415. {
  416. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  417. return sde_enc && sde_enc->cur_master &&
  418. sde_enc->cur_master->cont_splash_enabled;
  419. }
  420. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  421. enum sde_intr_idx intr_idx)
  422. {
  423. SDE_EVT32(DRMID(phys_enc->parent),
  424. phys_enc->intf_idx - INTF_0,
  425. phys_enc->hw_pp->idx - PINGPONG_0,
  426. intr_idx);
  427. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  428. if (phys_enc->parent_ops.handle_frame_done)
  429. phys_enc->parent_ops.handle_frame_done(
  430. phys_enc->parent, phys_enc,
  431. SDE_ENCODER_FRAME_EVENT_ERROR);
  432. }
  433. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  434. enum sde_intr_idx intr_idx,
  435. struct sde_encoder_wait_info *wait_info)
  436. {
  437. struct sde_encoder_irq *irq;
  438. u32 irq_status;
  439. int ret, i;
  440. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  441. SDE_ERROR("invalid params\n");
  442. return -EINVAL;
  443. }
  444. irq = &phys_enc->irq[intr_idx];
  445. /* note: do master / slave checking outside */
  446. /* return EWOULDBLOCK since we know the wait isn't necessary */
  447. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  448. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  449. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  450. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  451. return -EWOULDBLOCK;
  452. }
  453. if (irq->irq_idx < 0) {
  454. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  455. irq->name, irq->hw_idx);
  456. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  457. irq->irq_idx);
  458. return 0;
  459. }
  460. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  461. atomic_read(wait_info->atomic_cnt));
  462. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  463. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  464. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  465. /*
  466. * Some module X may disable interrupt for longer duration
  467. * and it may trigger all interrupts including timer interrupt
  468. * when module X again enable the interrupt.
  469. * That may cause interrupt wait timeout API in this API.
  470. * It is handled by split the wait timer in two halves.
  471. */
  472. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  473. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  474. irq->hw_idx,
  475. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  476. wait_info);
  477. if (ret)
  478. break;
  479. }
  480. if (ret <= 0) {
  481. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  482. irq->irq_idx, true);
  483. if (irq_status) {
  484. unsigned long flags;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  487. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  488. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  489. local_irq_save(flags);
  490. irq->cb.func(phys_enc, irq->irq_idx);
  491. local_irq_restore(flags);
  492. ret = 0;
  493. } else {
  494. ret = -ETIMEDOUT;
  495. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  496. irq->hw_idx, irq->irq_idx,
  497. phys_enc->hw_pp->idx - PINGPONG_0,
  498. atomic_read(wait_info->atomic_cnt), irq_status,
  499. SDE_EVTLOG_ERROR);
  500. }
  501. } else {
  502. ret = 0;
  503. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  504. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  505. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  506. }
  507. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  508. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  509. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  510. return ret;
  511. }
  512. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  513. enum sde_intr_idx intr_idx)
  514. {
  515. struct sde_encoder_irq *irq;
  516. int ret = 0;
  517. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  518. SDE_ERROR("invalid params\n");
  519. return -EINVAL;
  520. }
  521. irq = &phys_enc->irq[intr_idx];
  522. if (irq->irq_idx >= 0) {
  523. SDE_DEBUG_PHYS(phys_enc,
  524. "skipping already registered irq %s type %d\n",
  525. irq->name, irq->intr_type);
  526. return 0;
  527. }
  528. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  529. irq->intr_type, irq->hw_idx);
  530. if (irq->irq_idx < 0) {
  531. SDE_ERROR_PHYS(phys_enc,
  532. "failed to lookup IRQ index for %s type:%d\n",
  533. irq->name, irq->intr_type);
  534. return -EINVAL;
  535. }
  536. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  537. &irq->cb);
  538. if (ret) {
  539. SDE_ERROR_PHYS(phys_enc,
  540. "failed to register IRQ callback for %s\n",
  541. irq->name);
  542. irq->irq_idx = -EINVAL;
  543. return ret;
  544. }
  545. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  546. if (ret) {
  547. SDE_ERROR_PHYS(phys_enc,
  548. "enable IRQ for intr:%s failed, irq_idx %d\n",
  549. irq->name, irq->irq_idx);
  550. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  551. irq->irq_idx, &irq->cb);
  552. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  553. irq->irq_idx, SDE_EVTLOG_ERROR);
  554. irq->irq_idx = -EINVAL;
  555. return ret;
  556. }
  557. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  558. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  559. irq->name, irq->irq_idx);
  560. return ret;
  561. }
  562. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  563. enum sde_intr_idx intr_idx)
  564. {
  565. struct sde_encoder_irq *irq;
  566. int ret;
  567. if (!phys_enc) {
  568. SDE_ERROR("invalid encoder\n");
  569. return -EINVAL;
  570. }
  571. irq = &phys_enc->irq[intr_idx];
  572. /* silently skip irqs that weren't registered */
  573. if (irq->irq_idx < 0) {
  574. SDE_ERROR(
  575. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  576. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  577. irq->irq_idx);
  578. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  579. irq->irq_idx, SDE_EVTLOG_ERROR);
  580. return 0;
  581. }
  582. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  583. if (ret)
  584. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  585. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  586. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  587. &irq->cb);
  588. if (ret)
  589. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  590. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  591. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  592. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  593. irq->irq_idx = -EINVAL;
  594. return 0;
  595. }
  596. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  597. struct sde_encoder_hw_resources *hw_res,
  598. struct drm_connector_state *conn_state)
  599. {
  600. struct sde_encoder_virt *sde_enc = NULL;
  601. int ret, i = 0;
  602. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  603. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  604. -EINVAL, !drm_enc, !hw_res, !conn_state,
  605. hw_res ? !hw_res->comp_info : 0);
  606. return;
  607. }
  608. sde_enc = to_sde_encoder_virt(drm_enc);
  609. SDE_DEBUG_ENC(sde_enc, "\n");
  610. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  611. hw_res->display_type = sde_enc->disp_info.display_type;
  612. /* Query resources used by phys encs, expected to be without overlap */
  613. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  614. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  615. if (phys && phys->ops.get_hw_resources)
  616. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  617. }
  618. /*
  619. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  620. * called from atomic_check phase. Use the below API to get mode
  621. * information of the temporary conn_state passed
  622. */
  623. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  624. if (ret)
  625. SDE_ERROR("failed to get topology ret %d\n", ret);
  626. ret = sde_connector_state_get_compression_info(conn_state,
  627. hw_res->comp_info);
  628. if (ret)
  629. SDE_ERROR("failed to get compression info ret %d\n", ret);
  630. }
  631. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  632. {
  633. struct sde_encoder_virt *sde_enc = NULL;
  634. int i = 0;
  635. unsigned int num_encs;
  636. if (!drm_enc) {
  637. SDE_ERROR("invalid encoder\n");
  638. return;
  639. }
  640. sde_enc = to_sde_encoder_virt(drm_enc);
  641. SDE_DEBUG_ENC(sde_enc, "\n");
  642. num_encs = sde_enc->num_phys_encs;
  643. mutex_lock(&sde_enc->enc_lock);
  644. sde_rsc_client_destroy(sde_enc->rsc_client);
  645. for (i = 0; i < num_encs; i++) {
  646. struct sde_encoder_phys *phys;
  647. phys = sde_enc->phys_vid_encs[i];
  648. if (phys && phys->ops.destroy) {
  649. phys->ops.destroy(phys);
  650. --sde_enc->num_phys_encs;
  651. sde_enc->phys_vid_encs[i] = NULL;
  652. }
  653. phys = sde_enc->phys_cmd_encs[i];
  654. if (phys && phys->ops.destroy) {
  655. phys->ops.destroy(phys);
  656. --sde_enc->num_phys_encs;
  657. sde_enc->phys_cmd_encs[i] = NULL;
  658. }
  659. phys = sde_enc->phys_encs[i];
  660. if (phys && phys->ops.destroy) {
  661. phys->ops.destroy(phys);
  662. --sde_enc->num_phys_encs;
  663. sde_enc->phys_encs[i] = NULL;
  664. }
  665. }
  666. if (sde_enc->num_phys_encs)
  667. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  668. sde_enc->num_phys_encs);
  669. sde_enc->num_phys_encs = 0;
  670. mutex_unlock(&sde_enc->enc_lock);
  671. drm_encoder_cleanup(drm_enc);
  672. mutex_destroy(&sde_enc->enc_lock);
  673. kfree(sde_enc->input_handler);
  674. sde_enc->input_handler = NULL;
  675. kfree(sde_enc);
  676. }
  677. void sde_encoder_helper_update_intf_cfg(
  678. struct sde_encoder_phys *phys_enc)
  679. {
  680. struct sde_encoder_virt *sde_enc;
  681. struct sde_hw_intf_cfg_v1 *intf_cfg;
  682. enum sde_3d_blend_mode mode_3d;
  683. if (!phys_enc || !phys_enc->hw_pp) {
  684. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  685. return;
  686. }
  687. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  688. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  689. SDE_DEBUG_ENC(sde_enc,
  690. "intf_cfg updated for %d at idx %d\n",
  691. phys_enc->intf_idx,
  692. intf_cfg->intf_count);
  693. /* setup interface configuration */
  694. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  695. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  696. return;
  697. }
  698. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  699. if (phys_enc == sde_enc->cur_master) {
  700. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  701. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  702. else
  703. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  704. }
  705. /* configure this interface as master for split display */
  706. if (phys_enc->split_role == ENC_ROLE_MASTER)
  707. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  708. /* setup which pp blk will connect to this intf */
  709. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  710. phys_enc->hw_intf->ops.bind_pingpong_blk(
  711. phys_enc->hw_intf,
  712. true,
  713. phys_enc->hw_pp->idx);
  714. /*setup merge_3d configuration */
  715. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  716. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  717. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  718. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  719. phys_enc->hw_pp->merge_3d->idx;
  720. if (phys_enc->hw_pp->ops.setup_3d_mode)
  721. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  722. mode_3d);
  723. }
  724. void sde_encoder_helper_split_config(
  725. struct sde_encoder_phys *phys_enc,
  726. enum sde_intf interface)
  727. {
  728. struct sde_encoder_virt *sde_enc;
  729. struct split_pipe_cfg *cfg;
  730. struct sde_hw_mdp *hw_mdptop;
  731. enum sde_rm_topology_name topology;
  732. struct msm_display_info *disp_info;
  733. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  734. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  735. return;
  736. }
  737. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  738. hw_mdptop = phys_enc->hw_mdptop;
  739. disp_info = &sde_enc->disp_info;
  740. cfg = &phys_enc->hw_intf->cfg;
  741. memset(cfg, 0, sizeof(*cfg));
  742. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  743. return;
  744. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  745. cfg->split_link_en = true;
  746. /**
  747. * disable split modes since encoder will be operating in as the only
  748. * encoder, either for the entire use case in the case of, for example,
  749. * single DSI, or for this frame in the case of left/right only partial
  750. * update.
  751. */
  752. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  753. if (hw_mdptop->ops.setup_split_pipe)
  754. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  755. if (hw_mdptop->ops.setup_pp_split)
  756. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  757. return;
  758. }
  759. cfg->en = true;
  760. cfg->mode = phys_enc->intf_mode;
  761. cfg->intf = interface;
  762. if (cfg->en && phys_enc->ops.needs_single_flush &&
  763. phys_enc->ops.needs_single_flush(phys_enc))
  764. cfg->split_flush_en = true;
  765. topology = sde_connector_get_topology_name(phys_enc->connector);
  766. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  767. cfg->pp_split_slave = cfg->intf;
  768. else
  769. cfg->pp_split_slave = INTF_MAX;
  770. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  771. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  772. if (hw_mdptop->ops.setup_split_pipe)
  773. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  774. } else if (sde_enc->hw_pp[0]) {
  775. /*
  776. * slave encoder
  777. * - determine split index from master index,
  778. * assume master is first pp
  779. */
  780. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  781. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  782. cfg->pp_split_index);
  783. if (hw_mdptop->ops.setup_pp_split)
  784. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  785. }
  786. }
  787. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  788. {
  789. struct sde_encoder_virt *sde_enc;
  790. int i = 0;
  791. if (!drm_enc)
  792. return false;
  793. sde_enc = to_sde_encoder_virt(drm_enc);
  794. if (!sde_enc)
  795. return false;
  796. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  797. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  798. if (phys && phys->in_clone_mode)
  799. return true;
  800. }
  801. return false;
  802. }
  803. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  804. struct drm_crtc *crtc)
  805. {
  806. struct sde_encoder_virt *sde_enc;
  807. int i;
  808. if (!drm_enc)
  809. return false;
  810. sde_enc = to_sde_encoder_virt(drm_enc);
  811. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  812. return false;
  813. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  814. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  815. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  816. return true;
  817. }
  818. return false;
  819. }
  820. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  821. struct drm_crtc_state *crtc_state)
  822. {
  823. struct sde_encoder_virt *sde_enc;
  824. struct sde_crtc_state *sde_crtc_state;
  825. int i = 0;
  826. if (!drm_enc || !crtc_state) {
  827. SDE_DEBUG("invalid params\n");
  828. return;
  829. }
  830. sde_enc = to_sde_encoder_virt(drm_enc);
  831. sde_crtc_state = to_sde_crtc_state(crtc_state);
  832. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  833. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  834. return;
  835. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  836. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  837. if (phys) {
  838. phys->in_clone_mode = true;
  839. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  840. }
  841. }
  842. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  843. sde_crtc_state->cwb_enc_mask = 0;
  844. }
  845. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  846. struct drm_crtc_state *crtc_state,
  847. struct drm_connector_state *conn_state)
  848. {
  849. const struct drm_display_mode *mode;
  850. struct drm_display_mode *adj_mode;
  851. int i = 0;
  852. int ret = 0;
  853. mode = &crtc_state->mode;
  854. adj_mode = &crtc_state->adjusted_mode;
  855. /* perform atomic check on the first physical encoder (master) */
  856. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  857. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  858. if (phys && phys->ops.atomic_check)
  859. ret = phys->ops.atomic_check(phys, crtc_state,
  860. conn_state);
  861. else if (phys && phys->ops.mode_fixup)
  862. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  863. ret = -EINVAL;
  864. if (ret) {
  865. SDE_ERROR_ENC(sde_enc,
  866. "mode unsupported, phys idx %d\n", i);
  867. break;
  868. }
  869. }
  870. return ret;
  871. }
  872. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  873. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  874. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  875. {
  876. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  877. int ret = 0;
  878. if (crtc_state->mode_changed || crtc_state->active_changed) {
  879. struct sde_rect mode_roi, roi;
  880. u32 width, height;
  881. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  882. mode_roi.x = 0;
  883. mode_roi.y = 0;
  884. mode_roi.w = width;
  885. mode_roi.h = height;
  886. if (sde_conn_state->rois.num_rects) {
  887. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  888. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  889. SDE_ERROR_ENC(sde_enc,
  890. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  891. roi.x, roi.y, roi.w, roi.h);
  892. ret = -EINVAL;
  893. }
  894. }
  895. if (sde_crtc_state->user_roi_list.num_rects) {
  896. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  897. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  898. SDE_ERROR_ENC(sde_enc,
  899. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  900. roi.x, roi.y, roi.w, roi.h);
  901. ret = -EINVAL;
  902. }
  903. }
  904. }
  905. return ret;
  906. }
  907. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  908. struct drm_crtc_state *crtc_state,
  909. struct drm_connector_state *conn_state,
  910. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  911. struct sde_connector *sde_conn,
  912. struct sde_connector_state *sde_conn_state)
  913. {
  914. int ret = 0;
  915. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  916. struct msm_sub_mode sub_mode;
  917. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  918. struct msm_display_topology *topology = NULL;
  919. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  920. CONNECTOR_PROP_DSC_MODE);
  921. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  922. CONNECTOR_PROP_BPP_MODE);
  923. ret = sde_connector_get_mode_info(&sde_conn->base,
  924. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  925. if (ret) {
  926. SDE_ERROR_ENC(sde_enc,
  927. "failed to get mode info, rc = %d\n", ret);
  928. return ret;
  929. }
  930. if (sde_conn_state->mode_info.comp_info.comp_type &&
  931. sde_conn_state->mode_info.comp_info.comp_ratio >=
  932. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  933. SDE_ERROR_ENC(sde_enc,
  934. "invalid compression ratio: %d\n",
  935. sde_conn_state->mode_info.comp_info.comp_ratio);
  936. ret = -EINVAL;
  937. return ret;
  938. }
  939. /* Reserve dynamic resources, indicating atomic_check phase */
  940. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  941. conn_state, true);
  942. if (ret) {
  943. if (ret != -EAGAIN)
  944. SDE_ERROR_ENC(sde_enc,
  945. "RM failed to reserve resources, rc = %d\n", ret);
  946. return ret;
  947. }
  948. /**
  949. * Update connector state with the topology selected for the
  950. * resource set validated. Reset the topology if we are
  951. * de-activating crtc.
  952. */
  953. if (crtc_state->active) {
  954. topology = &sde_conn_state->mode_info.topology;
  955. ret = sde_rm_update_topology(&sde_kms->rm,
  956. conn_state, topology);
  957. if (ret) {
  958. SDE_ERROR_ENC(sde_enc,
  959. "RM failed to update topology, rc: %d\n", ret);
  960. return ret;
  961. }
  962. }
  963. ret = sde_connector_set_blob_data(conn_state->connector,
  964. conn_state,
  965. CONNECTOR_PROP_SDE_INFO);
  966. if (ret) {
  967. SDE_ERROR_ENC(sde_enc,
  968. "connector failed to update info, rc: %d\n",
  969. ret);
  970. return ret;
  971. }
  972. }
  973. return ret;
  974. }
  975. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  976. {
  977. struct sde_connector *sde_conn = NULL;
  978. struct sde_kms *sde_kms = NULL;
  979. struct drm_connector *conn = NULL;
  980. if (!drm_enc) {
  981. SDE_ERROR("invalid drm encoder\n");
  982. return false;
  983. }
  984. sde_kms = sde_encoder_get_kms(drm_enc);
  985. if (!sde_kms)
  986. return false;
  987. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  988. if (!conn || !conn->state)
  989. return false;
  990. sde_conn = to_sde_connector(conn);
  991. if (!sde_conn)
  992. return false;
  993. return sde_connector_is_line_insertion_supported(sde_conn);
  994. }
  995. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  996. u32 *qsync_fps, struct drm_connector_state *conn_state)
  997. {
  998. struct sde_encoder_virt *sde_enc;
  999. int rc = 0;
  1000. struct sde_connector *sde_conn;
  1001. if (!qsync_fps)
  1002. return;
  1003. *qsync_fps = 0;
  1004. if (!drm_enc) {
  1005. SDE_ERROR("invalid drm encoder\n");
  1006. return;
  1007. }
  1008. sde_enc = to_sde_encoder_virt(drm_enc);
  1009. if (!sde_enc->cur_master) {
  1010. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1011. return;
  1012. }
  1013. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1014. if (sde_conn->ops.get_qsync_min_fps)
  1015. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1016. if (rc < 0) {
  1017. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1018. return;
  1019. }
  1020. *qsync_fps = rc;
  1021. }
  1022. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1023. struct sde_connector_state *sde_conn_state)
  1024. {
  1025. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1026. u32 min_fps, step_fps = 0;
  1027. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1028. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1029. CONNECTOR_PROP_QSYNC_MODE);
  1030. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1031. CONNECTOR_PROP_AVR_STEP_STATE);
  1032. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1033. return 0;
  1034. if (!qsync_mode && avr_step_state) {
  1035. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1036. return -EINVAL;
  1037. }
  1038. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1039. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1040. &sde_conn_state->base);
  1041. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1042. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1043. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1044. min_fps, step_fps, vtotal);
  1045. return -EINVAL;
  1046. }
  1047. return 0;
  1048. }
  1049. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1050. struct sde_connector_state *sde_conn_state)
  1051. {
  1052. int rc = 0;
  1053. bool qsync_dirty, has_modeset, ept;
  1054. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1055. u32 qsync_mode;
  1056. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1057. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1058. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1059. ept = msm_property_is_dirty(&sde_conn->property_info,
  1060. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1061. if (has_modeset && qsync_dirty &&
  1062. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1063. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1064. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1065. sde_conn_state->msm_mode.private_flags);
  1066. return -EINVAL;
  1067. }
  1068. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1069. if (qsync_dirty || (qsync_mode && has_modeset))
  1070. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1071. return rc;
  1072. }
  1073. static int sde_encoder_virt_atomic_check(
  1074. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1075. struct drm_connector_state *conn_state)
  1076. {
  1077. struct sde_encoder_virt *sde_enc;
  1078. struct sde_kms *sde_kms;
  1079. const struct drm_display_mode *mode;
  1080. struct drm_display_mode *adj_mode;
  1081. struct sde_connector *sde_conn = NULL;
  1082. struct sde_connector_state *sde_conn_state = NULL;
  1083. struct sde_crtc_state *sde_crtc_state = NULL;
  1084. enum sde_rm_topology_name old_top;
  1085. enum sde_rm_topology_name top_name;
  1086. struct msm_display_info *disp_info;
  1087. int ret = 0;
  1088. if (!drm_enc || !crtc_state || !conn_state) {
  1089. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1090. !drm_enc, !crtc_state, !conn_state);
  1091. return -EINVAL;
  1092. }
  1093. sde_enc = to_sde_encoder_virt(drm_enc);
  1094. disp_info = &sde_enc->disp_info;
  1095. SDE_DEBUG_ENC(sde_enc, "\n");
  1096. sde_kms = sde_encoder_get_kms(drm_enc);
  1097. if (!sde_kms)
  1098. return -EINVAL;
  1099. mode = &crtc_state->mode;
  1100. adj_mode = &crtc_state->adjusted_mode;
  1101. sde_conn = to_sde_connector(conn_state->connector);
  1102. sde_conn_state = to_sde_connector_state(conn_state);
  1103. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1104. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1105. if (ret)
  1106. return ret;
  1107. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1108. crtc_state->active_changed, crtc_state->connectors_changed);
  1109. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1110. conn_state);
  1111. if (ret)
  1112. return ret;
  1113. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1114. conn_state, sde_conn_state, sde_crtc_state);
  1115. if (ret)
  1116. return ret;
  1117. /**
  1118. * record topology in previous atomic state to be able to handle
  1119. * topology transitions correctly.
  1120. */
  1121. old_top = sde_connector_get_property(conn_state,
  1122. CONNECTOR_PROP_TOPOLOGY_NAME);
  1123. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1124. if (ret)
  1125. return ret;
  1126. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1127. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1128. if (ret)
  1129. return ret;
  1130. top_name = sde_connector_get_property(conn_state,
  1131. CONNECTOR_PROP_TOPOLOGY_NAME);
  1132. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1133. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1134. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1135. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1136. top_name);
  1137. return -EINVAL;
  1138. }
  1139. }
  1140. ret = sde_connector_roi_v1_check_roi(conn_state);
  1141. if (ret) {
  1142. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1143. ret);
  1144. return ret;
  1145. }
  1146. drm_mode_set_crtcinfo(adj_mode, 0);
  1147. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1148. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1149. sde_conn_state->msm_mode.private_flags,
  1150. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1151. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1152. return ret;
  1153. }
  1154. static void _sde_encoder_get_connector_roi(
  1155. struct sde_encoder_virt *sde_enc,
  1156. struct sde_rect *merged_conn_roi)
  1157. {
  1158. struct drm_connector *drm_conn;
  1159. struct sde_connector_state *c_state;
  1160. if (!sde_enc || !merged_conn_roi)
  1161. return;
  1162. drm_conn = sde_enc->phys_encs[0]->connector;
  1163. if (!drm_conn || !drm_conn->state)
  1164. return;
  1165. c_state = to_sde_connector_state(drm_conn->state);
  1166. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1167. }
  1168. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1169. {
  1170. struct sde_encoder_virt *sde_enc;
  1171. struct drm_connector *drm_conn;
  1172. struct drm_display_mode *adj_mode;
  1173. struct sde_rect roi;
  1174. if (!drm_enc) {
  1175. SDE_ERROR("invalid encoder parameter\n");
  1176. return -EINVAL;
  1177. }
  1178. sde_enc = to_sde_encoder_virt(drm_enc);
  1179. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1180. SDE_ERROR("invalid crtc parameter\n");
  1181. return -EINVAL;
  1182. }
  1183. if (!sde_enc->cur_master) {
  1184. SDE_ERROR("invalid cur_master parameter\n");
  1185. return -EINVAL;
  1186. }
  1187. adj_mode = &sde_enc->cur_master->cached_mode;
  1188. drm_conn = sde_enc->cur_master->connector;
  1189. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1190. if (sde_kms_rect_is_null(&roi)) {
  1191. roi.w = adj_mode->hdisplay;
  1192. roi.h = adj_mode->vdisplay;
  1193. }
  1194. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1195. sizeof(sde_enc->prv_conn_roi));
  1196. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1197. return 0;
  1198. }
  1199. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1200. {
  1201. struct sde_kms *sde_kms;
  1202. struct sde_hw_mdp *hw_mdp;
  1203. struct drm_display_mode *mode;
  1204. struct sde_encoder_virt *sde_enc;
  1205. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1206. int i;
  1207. if (!drm_enc) {
  1208. SDE_ERROR("invalid encoder parameter\n");
  1209. return;
  1210. }
  1211. sde_enc = to_sde_encoder_virt(drm_enc);
  1212. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1213. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1214. return;
  1215. }
  1216. /* program only for realtime displays */
  1217. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1218. return;
  1219. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1220. if (!sde_kms) {
  1221. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1222. return;
  1223. }
  1224. /* check if hw support is available, early return if not available */
  1225. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1226. return;
  1227. hw_mdp = sde_kms->hw_mdp;
  1228. if (!hw_mdp) {
  1229. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1230. return;
  1231. }
  1232. mode = &drm_enc->crtc->state->adjusted_mode;
  1233. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1234. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1235. for (i = 0; i < num_lm_or_pp; i++) {
  1236. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1237. if (!hw_pp) {
  1238. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1239. return;
  1240. }
  1241. if (hw_pp->ops.set_ppb_fifo_size) {
  1242. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1243. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1244. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1245. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1246. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1247. i, num_lm_or_pp, pixels_per_pp);
  1248. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1249. struct sde_connector *sde_conn =
  1250. to_sde_connector(sde_enc->cur_master->connector);
  1251. if (!sde_conn || !sde_conn->max_mode_width) {
  1252. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1253. return;
  1254. }
  1255. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1256. latency_lines, num_lm_or_pp);
  1257. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1258. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1259. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1260. SDE_EVTLOG_FUNC_CASE2);
  1261. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1262. i, num_lm_or_pp, pixels_per_pp);
  1263. } else {
  1264. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1265. }
  1266. }
  1267. }
  1268. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1269. {
  1270. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1271. struct sde_kms *sde_kms;
  1272. struct sde_hw_mdp *hw_mdptop;
  1273. struct sde_encoder_virt *sde_enc;
  1274. int i;
  1275. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1276. if (!sde_enc) {
  1277. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1278. return;
  1279. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1280. SDE_ERROR("invalid num phys enc %d/%d\n",
  1281. sde_enc->num_phys_encs,
  1282. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1283. return;
  1284. }
  1285. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1286. if (!sde_kms) {
  1287. SDE_ERROR("invalid sde_kms\n");
  1288. return;
  1289. }
  1290. hw_mdptop = sde_kms->hw_mdp;
  1291. if (!hw_mdptop) {
  1292. SDE_ERROR("invalid mdptop\n");
  1293. return;
  1294. }
  1295. if (hw_mdptop->ops.setup_vsync_source) {
  1296. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1297. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1298. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1299. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1300. vsync_cfg.vsync_source = vsync_source;
  1301. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1302. }
  1303. }
  1304. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1305. struct msm_display_info *disp_info)
  1306. {
  1307. struct sde_encoder_phys *phys;
  1308. struct sde_connector *sde_conn;
  1309. int i;
  1310. u32 vsync_source;
  1311. if (!sde_enc || !disp_info) {
  1312. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1313. sde_enc != NULL, disp_info != NULL);
  1314. return;
  1315. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1316. SDE_ERROR("invalid num phys enc %d/%d\n",
  1317. sde_enc->num_phys_encs,
  1318. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1319. return;
  1320. }
  1321. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1322. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1323. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1324. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1325. else
  1326. vsync_source = sde_enc->te_source;
  1327. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1328. disp_info->is_te_using_watchdog_timer);
  1329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1330. phys = sde_enc->phys_encs[i];
  1331. if (phys && phys->ops.setup_vsync_source)
  1332. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1333. }
  1334. }
  1335. }
  1336. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1337. {
  1338. struct sde_encoder_phys *phys;
  1339. int i;
  1340. if (!sde_enc) {
  1341. SDE_ERROR("invalid sde encoder\n");
  1342. return;
  1343. }
  1344. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1345. phys = sde_enc->phys_encs[i];
  1346. if (phys && phys->ops.control_te)
  1347. phys->ops.control_te(phys, enable);
  1348. }
  1349. }
  1350. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1351. bool watchdog_te)
  1352. {
  1353. struct sde_encoder_virt *sde_enc;
  1354. struct msm_display_info disp_info;
  1355. if (!drm_enc) {
  1356. pr_err("invalid drm encoder\n");
  1357. return -EINVAL;
  1358. }
  1359. sde_enc = to_sde_encoder_virt(drm_enc);
  1360. sde_encoder_control_te(sde_enc, false);
  1361. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1362. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1363. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1364. sde_encoder_control_te(sde_enc, true);
  1365. return 0;
  1366. }
  1367. static int _sde_encoder_rsc_client_update_vsync_wait(
  1368. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1369. int wait_vblank_crtc_id)
  1370. {
  1371. int wait_refcount = 0, ret = 0;
  1372. int pipe = -1;
  1373. int wait_count = 0;
  1374. struct drm_crtc *primary_crtc;
  1375. struct drm_crtc *crtc;
  1376. crtc = sde_enc->crtc;
  1377. if (wait_vblank_crtc_id)
  1378. wait_refcount =
  1379. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1380. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1381. SDE_EVTLOG_FUNC_ENTRY);
  1382. if (crtc->base.id != wait_vblank_crtc_id) {
  1383. primary_crtc = drm_crtc_find(drm_enc->dev,
  1384. NULL, wait_vblank_crtc_id);
  1385. if (!primary_crtc) {
  1386. SDE_ERROR_ENC(sde_enc,
  1387. "failed to find primary crtc id %d\n",
  1388. wait_vblank_crtc_id);
  1389. return -EINVAL;
  1390. }
  1391. pipe = drm_crtc_index(primary_crtc);
  1392. }
  1393. /**
  1394. * note: VBLANK is expected to be enabled at this point in
  1395. * resource control state machine if on primary CRTC
  1396. */
  1397. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1398. if (sde_rsc_client_is_state_update_complete(
  1399. sde_enc->rsc_client))
  1400. break;
  1401. if (crtc->base.id == wait_vblank_crtc_id)
  1402. ret = sde_encoder_wait_for_event(drm_enc,
  1403. MSM_ENC_VBLANK);
  1404. else
  1405. drm_wait_one_vblank(drm_enc->dev, pipe);
  1406. if (ret) {
  1407. SDE_ERROR_ENC(sde_enc,
  1408. "wait for vblank failed ret:%d\n", ret);
  1409. /**
  1410. * rsc hardware may hang without vsync. avoid rsc hang
  1411. * by generating the vsync from watchdog timer.
  1412. */
  1413. if (crtc->base.id == wait_vblank_crtc_id)
  1414. sde_encoder_helper_switch_vsync(drm_enc, true);
  1415. }
  1416. }
  1417. if (wait_count >= MAX_RSC_WAIT)
  1418. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1419. SDE_EVTLOG_ERROR);
  1420. if (wait_refcount)
  1421. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1422. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1423. SDE_EVTLOG_FUNC_EXIT);
  1424. return ret;
  1425. }
  1426. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1427. {
  1428. struct sde_encoder_virt *sde_enc;
  1429. struct msm_display_info *disp_info;
  1430. struct sde_rsc_cmd_config *rsc_config;
  1431. struct drm_crtc *crtc;
  1432. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1433. int ret;
  1434. /**
  1435. * Already checked drm_enc, sde_enc is valid in function
  1436. * _sde_encoder_update_rsc_client() which pass the parameters
  1437. * to this function.
  1438. */
  1439. sde_enc = to_sde_encoder_virt(drm_enc);
  1440. crtc = sde_enc->crtc;
  1441. disp_info = &sde_enc->disp_info;
  1442. rsc_config = &sde_enc->rsc_config;
  1443. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1444. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1445. /* update it only once */
  1446. sde_enc->rsc_state_init = true;
  1447. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1448. rsc_state, rsc_config, crtc->base.id,
  1449. &wait_vblank_crtc_id);
  1450. } else {
  1451. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1452. rsc_state, NULL, crtc->base.id,
  1453. &wait_vblank_crtc_id);
  1454. }
  1455. /**
  1456. * if RSC performed a state change that requires a VBLANK wait, it will
  1457. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1458. *
  1459. * if we are the primary display, we will need to enable and wait
  1460. * locally since we hold the commit thread
  1461. *
  1462. * if we are an external display, we must send a signal to the primary
  1463. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1464. * by the primary panel's VBLANK signals
  1465. */
  1466. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1467. if (ret) {
  1468. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1469. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1470. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1471. sde_enc, wait_vblank_crtc_id);
  1472. }
  1473. return ret;
  1474. }
  1475. static int _sde_encoder_update_rsc_client(
  1476. struct drm_encoder *drm_enc, bool enable)
  1477. {
  1478. struct sde_encoder_virt *sde_enc;
  1479. struct drm_crtc *crtc;
  1480. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1481. struct sde_rsc_cmd_config *rsc_config;
  1482. int ret;
  1483. struct msm_display_info *disp_info;
  1484. struct msm_mode_info *mode_info;
  1485. u32 qsync_mode = 0, v_front_porch;
  1486. struct drm_display_mode *mode;
  1487. bool is_vid_mode;
  1488. struct drm_encoder *enc;
  1489. if (!drm_enc || !drm_enc->dev) {
  1490. SDE_ERROR("invalid encoder arguments\n");
  1491. return -EINVAL;
  1492. }
  1493. sde_enc = to_sde_encoder_virt(drm_enc);
  1494. mode_info = &sde_enc->mode_info;
  1495. crtc = sde_enc->crtc;
  1496. if (!sde_enc->crtc) {
  1497. SDE_ERROR("invalid crtc parameter\n");
  1498. return -EINVAL;
  1499. }
  1500. disp_info = &sde_enc->disp_info;
  1501. rsc_config = &sde_enc->rsc_config;
  1502. if (!sde_enc->rsc_client) {
  1503. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1504. return 0;
  1505. }
  1506. /**
  1507. * only primary command mode panel without Qsync can request CMD state.
  1508. * all other panels/displays can request for VID state including
  1509. * secondary command mode panel.
  1510. * Clone mode encoder can request CLK STATE only.
  1511. */
  1512. if (sde_enc->cur_master) {
  1513. qsync_mode = sde_connector_get_qsync_mode(
  1514. sde_enc->cur_master->connector);
  1515. sde_enc->autorefresh_solver_disable =
  1516. _sde_encoder_is_autorefresh_status_busy(sde_enc) ||
  1517. _sde_encoder_is_autorefresh_enabled(sde_enc);
  1518. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1519. sde_enc->autorefresh_solver_disable =
  1520. (sde_enc->autorefresh_solver_disable ||
  1521. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1522. sde_enc->cur_master));
  1523. }
  1524. /* left primary encoder keep vote */
  1525. if (sde_encoder_in_clone_mode(drm_enc)) {
  1526. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1527. return 0;
  1528. }
  1529. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1530. (disp_info->display_type && qsync_mode) ||
  1531. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1532. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1533. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1534. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1535. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1536. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1537. drm_for_each_encoder(enc, drm_enc->dev) {
  1538. if (enc->base.id != drm_enc->base.id &&
  1539. sde_encoder_in_cont_splash(enc))
  1540. rsc_state = SDE_RSC_CLK_STATE;
  1541. }
  1542. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1543. MSM_DISPLAY_VIDEO_MODE);
  1544. mode = &sde_enc->crtc->state->mode;
  1545. v_front_porch = mode->vsync_start - mode->vdisplay;
  1546. /* compare specific items and reconfigure the rsc */
  1547. if ((rsc_config->fps != mode_info->frame_rate) ||
  1548. (rsc_config->vtotal != mode_info->vtotal) ||
  1549. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1550. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1551. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1552. rsc_config->fps = mode_info->frame_rate;
  1553. rsc_config->vtotal = mode_info->vtotal;
  1554. rsc_config->prefill_lines = mode_info->prefill_lines;
  1555. rsc_config->jitter_numer = mode_info->jitter_numer;
  1556. rsc_config->jitter_denom = mode_info->jitter_denom;
  1557. sde_enc->rsc_state_init = false;
  1558. }
  1559. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1560. rsc_config->fps, sde_enc->rsc_state_init);
  1561. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1562. return ret;
  1563. }
  1564. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1565. {
  1566. struct sde_encoder_virt *sde_enc;
  1567. int i;
  1568. if (!drm_enc) {
  1569. SDE_ERROR("invalid encoder\n");
  1570. return;
  1571. }
  1572. sde_enc = to_sde_encoder_virt(drm_enc);
  1573. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1574. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1575. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1576. if (phys && phys->ops.irq_control)
  1577. phys->ops.irq_control(phys, enable);
  1578. if (phys && phys->ops.dynamic_irq_control)
  1579. phys->ops.dynamic_irq_control(phys, enable);
  1580. }
  1581. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1582. }
  1583. /* keep track of the userspace vblank during modeset */
  1584. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1585. u32 sw_event)
  1586. {
  1587. struct sde_encoder_virt *sde_enc;
  1588. bool enable;
  1589. int i;
  1590. if (!drm_enc) {
  1591. SDE_ERROR("invalid encoder\n");
  1592. return;
  1593. }
  1594. sde_enc = to_sde_encoder_virt(drm_enc);
  1595. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1596. sw_event, sde_enc->vblank_enabled);
  1597. /* nothing to do if vblank not enabled by userspace */
  1598. if (!sde_enc->vblank_enabled)
  1599. return;
  1600. /* disable vblank on pre_modeset */
  1601. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1602. enable = false;
  1603. /* enable vblank on post_modeset */
  1604. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1605. enable = true;
  1606. else
  1607. return;
  1608. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1609. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1610. if (phys && phys->ops.control_vblank_irq)
  1611. phys->ops.control_vblank_irq(phys, enable);
  1612. }
  1613. }
  1614. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1615. {
  1616. struct sde_encoder_virt *sde_enc;
  1617. if (!drm_enc)
  1618. return NULL;
  1619. sde_enc = to_sde_encoder_virt(drm_enc);
  1620. return sde_enc->rsc_client;
  1621. }
  1622. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1623. bool enable)
  1624. {
  1625. struct sde_kms *sde_kms;
  1626. struct sde_encoder_virt *sde_enc;
  1627. int rc;
  1628. sde_enc = to_sde_encoder_virt(drm_enc);
  1629. sde_kms = sde_encoder_get_kms(drm_enc);
  1630. if (!sde_kms)
  1631. return -EINVAL;
  1632. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1633. SDE_EVT32(DRMID(drm_enc), enable);
  1634. if (!sde_enc->cur_master) {
  1635. SDE_ERROR("encoder master not set\n");
  1636. return -EINVAL;
  1637. }
  1638. if (enable) {
  1639. /* enable SDE core clks */
  1640. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1641. if (rc < 0) {
  1642. SDE_ERROR("failed to enable power resource %d\n", rc);
  1643. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1644. return rc;
  1645. }
  1646. sde_enc->elevated_ahb_vote = true;
  1647. /* enable DSI clks */
  1648. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1649. true);
  1650. if (rc) {
  1651. SDE_ERROR("failed to enable clk control %d\n", rc);
  1652. pm_runtime_put_sync(drm_enc->dev->dev);
  1653. return rc;
  1654. }
  1655. /* enable all the irq */
  1656. sde_encoder_irq_control(drm_enc, true);
  1657. _sde_encoder_pm_qos_add_request(drm_enc);
  1658. } else {
  1659. _sde_encoder_pm_qos_remove_request(drm_enc);
  1660. /* disable all the irq */
  1661. sde_encoder_irq_control(drm_enc, false);
  1662. /* disable DSI clks */
  1663. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1664. /* disable SDE core clks */
  1665. pm_runtime_put_sync(drm_enc->dev->dev);
  1666. }
  1667. return 0;
  1668. }
  1669. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1670. bool enable, u32 frame_count)
  1671. {
  1672. struct sde_encoder_virt *sde_enc;
  1673. int i;
  1674. if (!drm_enc) {
  1675. SDE_ERROR("invalid encoder\n");
  1676. return;
  1677. }
  1678. sde_enc = to_sde_encoder_virt(drm_enc);
  1679. if (!sde_enc->misr_reconfigure)
  1680. return;
  1681. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1682. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1683. if (!phys || !phys->ops.setup_misr)
  1684. continue;
  1685. phys->ops.setup_misr(phys, enable, frame_count);
  1686. }
  1687. sde_enc->misr_reconfigure = false;
  1688. }
  1689. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1690. {
  1691. struct sde_crtc *sde_crtc;
  1692. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1693. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1694. return;
  1695. }
  1696. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1697. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1698. phys_enc->fence_error_handle_in_progress) {
  1699. phys_enc->fence_error_handle_in_progress = false;
  1700. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1701. }
  1702. }
  1703. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1704. {
  1705. struct sde_hw_ctl *hw_ctl;
  1706. struct sde_hw_fence_data *hwfence_data;
  1707. int pending_kickoff_cnt = -1;
  1708. int rc = 0;
  1709. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1710. SDE_DEBUG("invalid parameters\n");
  1711. SDE_EVT32(SDE_EVTLOG_ERROR);
  1712. return -EINVAL;
  1713. }
  1714. hw_ctl = phys_enc->hw_ctl;
  1715. hwfence_data = &hw_ctl->hwfence_data;
  1716. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1717. /* out of order hw fence error signal is needed for video panel. */
  1718. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1719. /* out of order hw fence error signal */
  1720. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1721. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1722. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1723. if (rc) {
  1724. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1725. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1726. }
  1727. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1728. } else if (pending_kickoff_cnt) {
  1729. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1730. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1731. if (rc && rc != -EWOULDBLOCK) {
  1732. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1733. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1734. SDE_EVTLOG_ERROR);
  1735. }
  1736. }
  1737. /* HW o/p fence override register */
  1738. if (hw_ctl->ops.trigger_output_fence_override) {
  1739. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1740. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1741. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1742. }
  1743. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1744. return rc;
  1745. }
  1746. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1747. {
  1748. struct drm_crtc *crtc;
  1749. struct sde_crtc *sde_crtc;
  1750. struct sde_crtc_state *cstate;
  1751. struct sde_encoder_virt *sde_enc;
  1752. struct sde_encoder_phys *phys_enc;
  1753. struct sde_fence_context *ctx;
  1754. struct drm_connector *conn;
  1755. bool is_vid;
  1756. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1757. ktime_t time_stamp;
  1758. if (!drm_enc) {
  1759. SDE_ERROR("invalid encoder\n");
  1760. return false;
  1761. }
  1762. crtc = drm_enc->crtc;
  1763. sde_crtc = to_sde_crtc(crtc);
  1764. cstate = to_sde_crtc_state(crtc->state);
  1765. sde_enc = to_sde_encoder_virt(drm_enc);
  1766. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1767. SDE_ERROR("invalid params\n");
  1768. return -EINVAL;
  1769. }
  1770. phys_enc = sde_enc->phys_encs[0];
  1771. ctx = sde_crtc->output_fence;
  1772. time_stamp = ktime_get();
  1773. /* out of order sw fence error signal for video panel.
  1774. * Hold the last good frame for video mode panel.
  1775. */
  1776. if (phys_enc->sde_hw_fence_error_value) {
  1777. fence_status = phys_enc->sde_hw_fence_error_value;
  1778. phys_enc->sde_hw_fence_error_value = 0;
  1779. } else {
  1780. fence_status = sde_crtc->input_fence_status;
  1781. }
  1782. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1783. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1784. if (is_vid) {
  1785. /* update last_good_frame_fence_seqno after at least one good frame */
  1786. if (!phys_enc->fence_error_handle_in_progress) {
  1787. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1788. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1789. phys_enc->fence_error_handle_in_progress = true;
  1790. }
  1791. /* signal release fence for vid panel */
  1792. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1793. } else {
  1794. /*
  1795. * out of order sw fence error signal for CMD panel.
  1796. * always wait frame done for cmd panel.
  1797. * signal the sw fence error release fence for CMD panel.
  1798. */
  1799. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1800. if (pending_kickoff_cnt) {
  1801. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1802. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1803. if (rc && rc != -EWOULDBLOCK) {
  1804. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1805. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1806. SDE_EVTLOG_ERROR);
  1807. }
  1808. }
  1809. /* update fence error context for cmd panel */
  1810. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1811. }
  1812. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1813. /**
  1814. * clear flag in sde_fence_error_ctx after fence signal,
  1815. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1816. * at least one good frame in case of constant fence error
  1817. */
  1818. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1819. /* signal retire fence */
  1820. for (i = 0; i < cstate->num_connectors; ++i) {
  1821. conn = cstate->connectors[i];
  1822. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1823. }
  1824. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1825. ctx->sde_fence_error_ctx.fence_error_state,
  1826. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1827. return rc;
  1828. }
  1829. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1830. {
  1831. struct sde_encoder_virt *sde_enc;
  1832. struct sde_encoder_phys *phys_enc;
  1833. struct msm_drm_private *priv;
  1834. struct msm_fence_error_client_entry *entry;
  1835. int rc = 0;
  1836. sde_enc = to_sde_encoder_virt(drm_enc);
  1837. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1838. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1839. return 0;
  1840. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1841. phys_enc = sde_enc->phys_encs[0];
  1842. rc = sde_encoder_hw_fence_signal(phys_enc);
  1843. if (rc) {
  1844. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1845. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1846. }
  1847. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1848. if (rc) {
  1849. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1850. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1851. }
  1852. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1853. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1854. return -EINVAL;
  1855. }
  1856. priv = phys_enc->sde_kms->dev->dev_private;
  1857. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1858. if (!entry->ops.fence_error_handle_submodule)
  1859. continue;
  1860. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1861. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1862. if (rc) {
  1863. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1864. entry->dev->id);
  1865. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1866. }
  1867. }
  1868. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1869. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1870. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1871. }
  1872. phys_enc->sde_hw_fence_error_status = false;
  1873. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1874. return rc;
  1875. }
  1876. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1877. unsigned int type, unsigned int code, int value)
  1878. {
  1879. struct drm_encoder *drm_enc = NULL;
  1880. struct sde_encoder_virt *sde_enc = NULL;
  1881. struct msm_drm_thread *disp_thread = NULL;
  1882. struct msm_drm_private *priv = NULL;
  1883. if (!handle || !handle->handler || !handle->handler->private) {
  1884. SDE_ERROR("invalid encoder for the input event\n");
  1885. return;
  1886. }
  1887. drm_enc = (struct drm_encoder *)handle->handler->private;
  1888. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1889. SDE_ERROR("invalid parameters\n");
  1890. return;
  1891. }
  1892. priv = drm_enc->dev->dev_private;
  1893. sde_enc = to_sde_encoder_virt(drm_enc);
  1894. if (!sde_enc->crtc || (sde_enc->crtc->index
  1895. >= ARRAY_SIZE(priv->disp_thread))) {
  1896. SDE_DEBUG_ENC(sde_enc,
  1897. "invalid cached CRTC: %d or crtc index: %d\n",
  1898. sde_enc->crtc == NULL,
  1899. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1900. return;
  1901. }
  1902. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1903. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1904. kthread_queue_work(&disp_thread->worker,
  1905. &sde_enc->input_event_work);
  1906. }
  1907. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1908. {
  1909. struct sde_encoder_virt *sde_enc;
  1910. if (!drm_enc) {
  1911. SDE_ERROR("invalid encoder\n");
  1912. return;
  1913. }
  1914. sde_enc = to_sde_encoder_virt(drm_enc);
  1915. /* return early if there is no state change */
  1916. if (sde_enc->idle_pc_enabled == enable)
  1917. return;
  1918. sde_enc->idle_pc_enabled = enable;
  1919. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1920. SDE_EVT32(sde_enc->idle_pc_enabled);
  1921. }
  1922. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1923. u32 sw_event)
  1924. {
  1925. struct drm_encoder *drm_enc = &sde_enc->base;
  1926. struct msm_drm_private *priv;
  1927. unsigned int lp, idle_pc_duration;
  1928. struct msm_drm_thread *disp_thread;
  1929. /* return early if called from esd thread */
  1930. if (sde_enc->delay_kickoff)
  1931. return;
  1932. /* set idle timeout based on master connector's lp value */
  1933. if (sde_enc->cur_master)
  1934. lp = sde_connector_get_lp(
  1935. sde_enc->cur_master->connector);
  1936. else
  1937. lp = SDE_MODE_DPMS_ON;
  1938. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1939. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1940. else
  1941. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1942. priv = drm_enc->dev->dev_private;
  1943. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1944. kthread_mod_delayed_work(
  1945. &disp_thread->worker,
  1946. &sde_enc->delayed_off_work,
  1947. msecs_to_jiffies(idle_pc_duration));
  1948. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1949. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1950. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1951. sw_event);
  1952. }
  1953. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1954. u32 sw_event)
  1955. {
  1956. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1957. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1958. sw_event);
  1959. }
  1960. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1961. {
  1962. struct sde_encoder_virt *sde_enc;
  1963. if (!encoder)
  1964. return;
  1965. sde_enc = to_sde_encoder_virt(encoder);
  1966. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1967. }
  1968. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1969. u32 sw_event)
  1970. {
  1971. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1972. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1973. else
  1974. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1975. }
  1976. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1977. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1978. {
  1979. int ret = 0;
  1980. mutex_lock(&sde_enc->rc_lock);
  1981. /* return if the resource control is already in ON state */
  1982. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1983. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1984. sw_event);
  1985. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1986. SDE_EVTLOG_FUNC_CASE1);
  1987. goto end;
  1988. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1989. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1990. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1991. sw_event, sde_enc->rc_state);
  1992. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1993. SDE_EVTLOG_ERROR);
  1994. goto end;
  1995. }
  1996. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1997. sde_encoder_irq_control(drm_enc, true);
  1998. _sde_encoder_pm_qos_add_request(drm_enc);
  1999. } else {
  2000. /* enable all the clks and resources */
  2001. ret = _sde_encoder_resource_control_helper(drm_enc,
  2002. true);
  2003. if (ret) {
  2004. SDE_ERROR_ENC(sde_enc,
  2005. "sw_event:%d, rc in state %d\n",
  2006. sw_event, sde_enc->rc_state);
  2007. SDE_EVT32(DRMID(drm_enc), sw_event,
  2008. sde_enc->rc_state,
  2009. SDE_EVTLOG_ERROR);
  2010. goto end;
  2011. }
  2012. _sde_encoder_update_rsc_client(drm_enc, true);
  2013. }
  2014. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2015. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2016. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2017. end:
  2018. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2019. mutex_unlock(&sde_enc->rc_lock);
  2020. return ret;
  2021. }
  2022. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2023. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2024. {
  2025. /* cancel delayed off work, if any */
  2026. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2027. mutex_lock(&sde_enc->rc_lock);
  2028. if (is_vid_mode &&
  2029. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2030. sde_encoder_irq_control(drm_enc, true);
  2031. }
  2032. /* skip if is already OFF or IDLE, resources are off already */
  2033. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2034. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2035. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2036. sw_event, sde_enc->rc_state);
  2037. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2038. SDE_EVTLOG_FUNC_CASE3);
  2039. goto end;
  2040. }
  2041. /**
  2042. * IRQs are still enabled currently, which allows wait for
  2043. * VBLANK which RSC may require to correctly transition to OFF
  2044. */
  2045. _sde_encoder_update_rsc_client(drm_enc, false);
  2046. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2047. SDE_ENC_RC_STATE_PRE_OFF,
  2048. SDE_EVTLOG_FUNC_CASE3);
  2049. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2050. end:
  2051. mutex_unlock(&sde_enc->rc_lock);
  2052. return 0;
  2053. }
  2054. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2055. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2056. {
  2057. int ret = 0;
  2058. mutex_lock(&sde_enc->rc_lock);
  2059. /* return if the resource control is already in OFF state */
  2060. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2061. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2062. sw_event);
  2063. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2064. SDE_EVTLOG_FUNC_CASE4);
  2065. goto end;
  2066. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2067. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2068. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2069. sw_event, sde_enc->rc_state);
  2070. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2071. SDE_EVTLOG_ERROR);
  2072. ret = -EINVAL;
  2073. goto end;
  2074. }
  2075. /**
  2076. * expect to arrive here only if in either idle state or pre-off
  2077. * and in IDLE state the resources are already disabled
  2078. */
  2079. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2080. _sde_encoder_resource_control_helper(drm_enc, false);
  2081. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2082. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2083. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2084. end:
  2085. mutex_unlock(&sde_enc->rc_lock);
  2086. return ret;
  2087. }
  2088. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2089. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2090. {
  2091. int ret = 0;
  2092. mutex_lock(&sde_enc->rc_lock);
  2093. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2094. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2095. sw_event);
  2096. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2097. SDE_EVTLOG_FUNC_CASE5);
  2098. goto end;
  2099. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2100. /* enable all the clks and resources */
  2101. ret = _sde_encoder_resource_control_helper(drm_enc,
  2102. true);
  2103. if (ret) {
  2104. SDE_ERROR_ENC(sde_enc,
  2105. "sw_event:%d, rc in state %d\n",
  2106. sw_event, sde_enc->rc_state);
  2107. SDE_EVT32(DRMID(drm_enc), sw_event,
  2108. sde_enc->rc_state,
  2109. SDE_EVTLOG_ERROR);
  2110. goto end;
  2111. }
  2112. _sde_encoder_update_rsc_client(drm_enc, true);
  2113. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2114. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2115. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2116. }
  2117. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2118. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2119. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2120. _sde_encoder_pm_qos_remove_request(drm_enc);
  2121. end:
  2122. mutex_unlock(&sde_enc->rc_lock);
  2123. return ret;
  2124. }
  2125. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2126. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2127. {
  2128. int ret = 0;
  2129. mutex_lock(&sde_enc->rc_lock);
  2130. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2131. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2132. sw_event);
  2133. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2134. SDE_EVTLOG_FUNC_CASE5);
  2135. goto end;
  2136. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2137. SDE_ERROR_ENC(sde_enc,
  2138. "sw_event:%d, rc:%d !MODESET state\n",
  2139. sw_event, sde_enc->rc_state);
  2140. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2141. SDE_EVTLOG_ERROR);
  2142. ret = -EINVAL;
  2143. goto end;
  2144. }
  2145. /* toggle te bit to update vsync source for sim cmd mode panels */
  2146. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2147. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2148. sde_encoder_control_te(sde_enc, false);
  2149. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2150. sde_encoder_control_te(sde_enc, true);
  2151. }
  2152. _sde_encoder_update_rsc_client(drm_enc, true);
  2153. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2154. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2155. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2156. _sde_encoder_pm_qos_add_request(drm_enc);
  2157. end:
  2158. mutex_unlock(&sde_enc->rc_lock);
  2159. return ret;
  2160. }
  2161. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2162. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2163. {
  2164. struct msm_drm_private *priv;
  2165. struct sde_kms *sde_kms;
  2166. struct drm_crtc *crtc = drm_enc->crtc;
  2167. struct sde_crtc *sde_crtc;
  2168. struct sde_connector *sde_conn;
  2169. int crtc_id = 0;
  2170. priv = drm_enc->dev->dev_private;
  2171. if (!crtc || !sde_enc->cur_master || !priv->kms) {
  2172. SDE_ERROR("invalid args crtc:%d master:%d\n", !crtc, !sde_enc->cur_master);
  2173. return -EINVAL;
  2174. }
  2175. sde_crtc = to_sde_crtc(crtc);
  2176. sde_kms = to_sde_kms(priv->kms);
  2177. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2178. mutex_lock(&sde_enc->rc_lock);
  2179. if (sde_conn->panel_dead) {
  2180. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2181. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2182. goto end;
  2183. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2184. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2185. sw_event, sde_enc->rc_state);
  2186. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2187. goto end;
  2188. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2189. sde_crtc->kickoff_in_progress) {
  2190. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2191. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2192. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2193. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2194. goto end;
  2195. }
  2196. crtc_id = drm_crtc_index(crtc);
  2197. /*
  2198. * Avoid power collapse entry for writeback crtc since HAL does not repopulate
  2199. * crtc, plane properties like luts for idlepc exit commit. Here is_vid_mode will
  2200. * represents video mode panels and wfd baring CWB.
  2201. */
  2202. if (is_vid_mode) {
  2203. sde_encoder_irq_control(drm_enc, false);
  2204. _sde_encoder_pm_qos_remove_request(drm_enc);
  2205. } else {
  2206. if (priv->event_thread[crtc_id].thread)
  2207. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2208. /* disable all the clks and resources */
  2209. _sde_encoder_update_rsc_client(drm_enc, false);
  2210. _sde_encoder_resource_control_helper(drm_enc, false);
  2211. if (!sde_kms->perf.bw_vote_mode)
  2212. memset(&sde_crtc->cur_perf, 0,
  2213. sizeof(struct sde_core_perf_params));
  2214. }
  2215. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2216. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2217. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2218. end:
  2219. mutex_unlock(&sde_enc->rc_lock);
  2220. return 0;
  2221. }
  2222. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2223. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2224. struct msm_drm_private *priv, bool is_vid_mode)
  2225. {
  2226. bool autorefresh_enabled = false;
  2227. struct msm_drm_thread *disp_thread;
  2228. int ret = 0, idle_pc_duration = 0;
  2229. if (!sde_enc->crtc ||
  2230. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2231. SDE_DEBUG_ENC(sde_enc,
  2232. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2233. sde_enc->crtc == NULL,
  2234. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2235. sw_event);
  2236. return -EINVAL;
  2237. }
  2238. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2239. mutex_lock(&sde_enc->rc_lock);
  2240. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2241. if (sde_enc->cur_master &&
  2242. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2243. autorefresh_enabled =
  2244. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2245. sde_enc->cur_master);
  2246. if (autorefresh_enabled) {
  2247. SDE_DEBUG_ENC(sde_enc,
  2248. "not handling early wakeup since auto refresh is enabled\n");
  2249. goto end;
  2250. }
  2251. if (!sde_crtc_frame_pending(sde_enc->crtc)) {
  2252. kthread_mod_delayed_work(&disp_thread->worker,
  2253. &sde_enc->delayed_off_work,
  2254. msecs_to_jiffies(
  2255. IDLE_POWERCOLLAPSE_DURATION));
  2256. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  2257. }
  2258. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2259. /* enable all the clks and resources */
  2260. ret = _sde_encoder_resource_control_helper(drm_enc,
  2261. true);
  2262. if (ret) {
  2263. SDE_ERROR_ENC(sde_enc,
  2264. "sw_event:%d, rc in state %d\n",
  2265. sw_event, sde_enc->rc_state);
  2266. SDE_EVT32(DRMID(drm_enc), sw_event,
  2267. sde_enc->rc_state,
  2268. SDE_EVTLOG_ERROR);
  2269. goto end;
  2270. }
  2271. _sde_encoder_update_rsc_client(drm_enc, true);
  2272. /*
  2273. * In some cases, commit comes with slight delay
  2274. * (> 80 ms)after early wake up, prevent clock switch
  2275. * off to avoid jank in next update. So, increase the
  2276. * command mode idle timeout sufficiently to prevent
  2277. * such case.
  2278. */
  2279. kthread_mod_delayed_work(&disp_thread->worker,
  2280. &sde_enc->delayed_off_work,
  2281. msecs_to_jiffies(
  2282. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2283. idle_pc_duration = IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP;
  2284. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2285. }
  2286. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_ENC_RC_STATE_ON,
  2287. idle_pc_duration, SDE_EVTLOG_FUNC_CASE8);
  2288. end:
  2289. mutex_unlock(&sde_enc->rc_lock);
  2290. return ret;
  2291. }
  2292. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2293. u32 sw_event)
  2294. {
  2295. struct sde_encoder_virt *sde_enc;
  2296. struct msm_drm_private *priv;
  2297. int ret = 0;
  2298. bool is_vid_mode = false;
  2299. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2300. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2301. sw_event);
  2302. return -EINVAL;
  2303. }
  2304. sde_enc = to_sde_encoder_virt(drm_enc);
  2305. priv = drm_enc->dev->dev_private;
  2306. /* is_vid_mode represents vid mode panel and WFD for clocks and irq control. */
  2307. is_vid_mode = !((sde_encoder_get_intf_mode(drm_enc) == INTF_MODE_CMD) ||
  2308. sde_encoder_in_clone_mode(drm_enc));
  2309. /*
  2310. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2311. * events and return early for other events (ie wb display).
  2312. */
  2313. if (!sde_enc->idle_pc_enabled &&
  2314. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2315. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2316. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2317. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2318. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2319. return 0;
  2320. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2321. sw_event, sde_enc->idle_pc_enabled);
  2322. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2323. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2324. switch (sw_event) {
  2325. case SDE_ENC_RC_EVENT_KICKOFF:
  2326. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2327. is_vid_mode);
  2328. break;
  2329. case SDE_ENC_RC_EVENT_PRE_STOP:
  2330. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2331. is_vid_mode);
  2332. break;
  2333. case SDE_ENC_RC_EVENT_STOP:
  2334. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2335. break;
  2336. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2337. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2338. break;
  2339. case SDE_ENC_RC_EVENT_POST_MODESET:
  2340. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2341. break;
  2342. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2343. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2344. is_vid_mode);
  2345. break;
  2346. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2347. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2348. priv, is_vid_mode);
  2349. break;
  2350. default:
  2351. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2352. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2353. break;
  2354. }
  2355. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2356. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2357. return ret;
  2358. }
  2359. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2360. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2361. {
  2362. int i = 0;
  2363. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2364. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2365. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2366. if (poms_to_vid)
  2367. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2368. else if (poms_to_cmd)
  2369. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2370. _sde_encoder_update_rsc_client(drm_enc, true);
  2371. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2372. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2373. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2374. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2375. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2376. SDE_EVTLOG_FUNC_CASE1);
  2377. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2378. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2379. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2380. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2381. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2382. SDE_EVTLOG_FUNC_CASE2);
  2383. }
  2384. }
  2385. struct drm_connector *sde_encoder_get_connector(
  2386. struct drm_device *dev, struct drm_encoder *drm_enc)
  2387. {
  2388. struct drm_connector_list_iter conn_iter;
  2389. struct drm_connector *conn = NULL, *conn_search;
  2390. drm_connector_list_iter_begin(dev, &conn_iter);
  2391. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2392. if (conn_search->encoder == drm_enc) {
  2393. conn = conn_search;
  2394. break;
  2395. }
  2396. }
  2397. drm_connector_list_iter_end(&conn_iter);
  2398. return conn;
  2399. }
  2400. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2401. {
  2402. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2403. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2404. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2405. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2406. struct sde_rm_hw_request request_hw;
  2407. int i, j;
  2408. sde_enc->cur_channel_cnt = 0;
  2409. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2410. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2411. sde_enc->hw_pp[i] = NULL;
  2412. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2413. break;
  2414. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2415. sde_enc->cur_channel_cnt++;
  2416. }
  2417. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2418. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2419. if (phys) {
  2420. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2421. SDE_HW_BLK_QDSS);
  2422. for (j = 0; j < QDSS_MAX; j++) {
  2423. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2424. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2425. break;
  2426. }
  2427. }
  2428. }
  2429. }
  2430. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2431. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2432. sde_enc->hw_dsc[i] = NULL;
  2433. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2434. continue;
  2435. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2436. }
  2437. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2438. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2439. sde_enc->hw_vdc[i] = NULL;
  2440. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2441. continue;
  2442. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2443. }
  2444. /* Get PP for DSC configuration */
  2445. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2446. struct sde_hw_pingpong *pp = NULL;
  2447. unsigned long features = 0;
  2448. if (!sde_enc->hw_dsc[i])
  2449. continue;
  2450. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2451. request_hw.type = SDE_HW_BLK_PINGPONG;
  2452. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2453. break;
  2454. pp = to_sde_hw_pingpong(request_hw.hw);
  2455. features = pp->ops.get_hw_caps(pp);
  2456. if (test_bit(SDE_PINGPONG_DSC, &features))
  2457. sde_enc->hw_dsc_pp[i] = pp;
  2458. else
  2459. sde_enc->hw_dsc_pp[i] = NULL;
  2460. }
  2461. }
  2462. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2463. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2464. {
  2465. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2466. enum sde_intf_mode intf_mode;
  2467. struct drm_display_mode *old_adj_mode = NULL;
  2468. int ret;
  2469. bool is_cmd_mode = false, res_switch = false;
  2470. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2471. is_cmd_mode = true;
  2472. if (pre_modeset) {
  2473. if (sde_enc->cur_master)
  2474. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2475. if (old_adj_mode && is_cmd_mode)
  2476. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2477. DRM_MODE_MATCH_TIMINGS);
  2478. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2479. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2480. /*
  2481. * add tx wait for sim panel to avoid wd timer getting
  2482. * updated in middle of frame to avoid early vsync
  2483. */
  2484. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2485. if (ret && ret != -EWOULDBLOCK) {
  2486. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2487. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2488. return ret;
  2489. }
  2490. }
  2491. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2492. if (msm_is_mode_seamless_dms(msm_mode) ||
  2493. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2494. is_cmd_mode)) {
  2495. /* restore resource state before releasing them */
  2496. ret = sde_encoder_resource_control(drm_enc,
  2497. SDE_ENC_RC_EVENT_PRE_MODESET);
  2498. if (ret) {
  2499. SDE_ERROR_ENC(sde_enc,
  2500. "sde resource control failed: %d\n",
  2501. ret);
  2502. return ret;
  2503. }
  2504. /*
  2505. * Disable dce before switching the mode and after pre-
  2506. * modeset to guarantee previous kickoff has finished.
  2507. */
  2508. sde_encoder_dce_disable(sde_enc);
  2509. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2510. _sde_encoder_modeset_helper_locked(drm_enc,
  2511. SDE_ENC_RC_EVENT_PRE_MODESET);
  2512. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2513. msm_mode);
  2514. }
  2515. } else {
  2516. if (msm_is_mode_seamless_dms(msm_mode) ||
  2517. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2518. is_cmd_mode))
  2519. sde_encoder_resource_control(&sde_enc->base,
  2520. SDE_ENC_RC_EVENT_POST_MODESET);
  2521. else if (msm_is_mode_seamless_poms(msm_mode))
  2522. _sde_encoder_modeset_helper_locked(drm_enc,
  2523. SDE_ENC_RC_EVENT_POST_MODESET);
  2524. }
  2525. return 0;
  2526. }
  2527. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2528. struct drm_display_mode *mode,
  2529. struct drm_display_mode *adj_mode)
  2530. {
  2531. struct sde_encoder_virt *sde_enc;
  2532. struct sde_kms *sde_kms;
  2533. struct drm_connector *conn;
  2534. struct drm_crtc_state *crtc_state;
  2535. struct sde_crtc_state *sde_crtc_state;
  2536. struct sde_connector_state *c_state;
  2537. struct msm_display_mode *msm_mode;
  2538. struct sde_crtc *sde_crtc;
  2539. int i = 0, ret;
  2540. int num_lm, num_intf, num_pp_per_intf;
  2541. if (!drm_enc) {
  2542. SDE_ERROR("invalid encoder\n");
  2543. return;
  2544. }
  2545. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2546. SDE_ERROR("power resource is not enabled\n");
  2547. return;
  2548. }
  2549. sde_kms = sde_encoder_get_kms(drm_enc);
  2550. if (!sde_kms)
  2551. return;
  2552. sde_enc = to_sde_encoder_virt(drm_enc);
  2553. SDE_DEBUG_ENC(sde_enc, "\n");
  2554. SDE_EVT32(DRMID(drm_enc));
  2555. /*
  2556. * cache the crtc in sde_enc on enable for duration of use case
  2557. * for correctly servicing asynchronous irq events and timers
  2558. */
  2559. if (!drm_enc->crtc) {
  2560. SDE_ERROR("invalid crtc\n");
  2561. return;
  2562. }
  2563. sde_enc->crtc = drm_enc->crtc;
  2564. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2565. crtc_state = sde_crtc->base.state;
  2566. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2567. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2568. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2569. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2570. /* get and store the mode_info */
  2571. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2572. if (!conn) {
  2573. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2574. return;
  2575. } else if (!conn->state) {
  2576. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2577. return;
  2578. }
  2579. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2580. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2581. c_state = to_sde_connector_state(conn->state);
  2582. if (!c_state) {
  2583. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2584. return;
  2585. }
  2586. /* cancel delayed off work, if any */
  2587. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2588. /* release resources before seamless mode change */
  2589. msm_mode = &c_state->msm_mode;
  2590. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2591. if (ret)
  2592. return;
  2593. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2594. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2595. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2596. sde_crtc_state->cached_cwb_enc_mask);
  2597. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2598. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2599. }
  2600. /* reserve dynamic resources now, indicating non test-only */
  2601. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2602. if (ret) {
  2603. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2604. return;
  2605. }
  2606. /* assign the reserved HW blocks to this encoder */
  2607. _sde_encoder_virt_populate_hw_res(drm_enc);
  2608. /* determine left HW PP block to map to INTF */
  2609. num_lm = sde_enc->mode_info.topology.num_lm;
  2610. num_intf = sde_enc->mode_info.topology.num_intf;
  2611. num_pp_per_intf = num_lm / num_intf;
  2612. if (!num_pp_per_intf)
  2613. num_pp_per_intf = 1;
  2614. /* perform mode_set on phys_encs */
  2615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2616. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2617. if (phys) {
  2618. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2619. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2620. i, num_pp_per_intf);
  2621. return;
  2622. }
  2623. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2624. phys->connector = conn;
  2625. if (phys->ops.mode_set)
  2626. phys->ops.mode_set(phys, mode, adj_mode,
  2627. &sde_crtc->reinit_crtc_mixers);
  2628. }
  2629. }
  2630. /* update resources after seamless mode change */
  2631. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2632. }
  2633. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2634. {
  2635. struct sde_encoder_virt *sde_enc = NULL;
  2636. if (!drm_enc) {
  2637. SDE_ERROR("invalid encoder\n");
  2638. return;
  2639. }
  2640. sde_enc = to_sde_encoder_virt(drm_enc);
  2641. /*
  2642. * disable the vsync source after updating the
  2643. * rsc state. rsc state update might have vsync wait
  2644. * and vsync source must be disabled after it.
  2645. * It will avoid generating any vsync from this point
  2646. * till mode-2 entry. It is SW workaround for HW
  2647. * limitation and should not be removed without
  2648. * checking the updated design.
  2649. */
  2650. sde_encoder_control_te(sde_enc, false);
  2651. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2652. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2653. }
  2654. static int _sde_encoder_input_connect(struct input_handler *handler,
  2655. struct input_dev *dev, const struct input_device_id *id)
  2656. {
  2657. struct input_handle *handle;
  2658. int rc = 0;
  2659. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2660. if (!handle)
  2661. return -ENOMEM;
  2662. handle->dev = dev;
  2663. handle->handler = handler;
  2664. handle->name = handler->name;
  2665. rc = input_register_handle(handle);
  2666. if (rc) {
  2667. pr_err("failed to register input handle\n");
  2668. goto error;
  2669. }
  2670. rc = input_open_device(handle);
  2671. if (rc) {
  2672. pr_err("failed to open input device\n");
  2673. goto error_unregister;
  2674. }
  2675. return 0;
  2676. error_unregister:
  2677. input_unregister_handle(handle);
  2678. error:
  2679. kfree(handle);
  2680. return rc;
  2681. }
  2682. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2683. {
  2684. input_close_device(handle);
  2685. input_unregister_handle(handle);
  2686. kfree(handle);
  2687. }
  2688. /**
  2689. * Structure for specifying event parameters on which to receive callbacks.
  2690. * This structure will trigger a callback in case of a touch event (specified by
  2691. * EV_ABS) where there is a change in X and Y coordinates,
  2692. */
  2693. static const struct input_device_id sde_input_ids[] = {
  2694. {
  2695. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2696. .evbit = { BIT_MASK(EV_ABS) },
  2697. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2698. BIT_MASK(ABS_MT_POSITION_X) |
  2699. BIT_MASK(ABS_MT_POSITION_Y) },
  2700. },
  2701. { },
  2702. };
  2703. static void _sde_encoder_input_handler_register(
  2704. struct drm_encoder *drm_enc)
  2705. {
  2706. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2707. int rc;
  2708. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2709. !sde_enc->input_event_enabled)
  2710. return;
  2711. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2712. sde_enc->input_handler->private = sde_enc;
  2713. /* register input handler if not already registered */
  2714. rc = input_register_handler(sde_enc->input_handler);
  2715. if (rc) {
  2716. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2717. rc);
  2718. kfree(sde_enc->input_handler);
  2719. }
  2720. }
  2721. }
  2722. static void _sde_encoder_input_handler_unregister(
  2723. struct drm_encoder *drm_enc)
  2724. {
  2725. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2726. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2727. !sde_enc->input_event_enabled)
  2728. return;
  2729. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2730. input_unregister_handler(sde_enc->input_handler);
  2731. sde_enc->input_handler->private = NULL;
  2732. }
  2733. }
  2734. static int _sde_encoder_input_handler(
  2735. struct sde_encoder_virt *sde_enc)
  2736. {
  2737. struct input_handler *input_handler = NULL;
  2738. int rc = 0;
  2739. if (sde_enc->input_handler) {
  2740. SDE_ERROR_ENC(sde_enc,
  2741. "input_handle is active. unexpected\n");
  2742. return -EINVAL;
  2743. }
  2744. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2745. if (!input_handler)
  2746. return -ENOMEM;
  2747. input_handler->event = sde_encoder_input_event_handler;
  2748. input_handler->connect = _sde_encoder_input_connect;
  2749. input_handler->disconnect = _sde_encoder_input_disconnect;
  2750. input_handler->name = "sde";
  2751. input_handler->id_table = sde_input_ids;
  2752. sde_enc->input_handler = input_handler;
  2753. return rc;
  2754. }
  2755. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2756. {
  2757. struct sde_encoder_virt *sde_enc = NULL;
  2758. struct sde_kms *sde_kms;
  2759. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2760. SDE_ERROR("invalid parameters\n");
  2761. return;
  2762. }
  2763. sde_kms = sde_encoder_get_kms(drm_enc);
  2764. if (!sde_kms)
  2765. return;
  2766. sde_enc = to_sde_encoder_virt(drm_enc);
  2767. if (!sde_enc || !sde_enc->cur_master) {
  2768. SDE_DEBUG("invalid sde encoder/master\n");
  2769. return;
  2770. }
  2771. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2772. sde_enc->cur_master->hw_mdptop &&
  2773. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2774. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2775. sde_enc->cur_master->hw_mdptop);
  2776. if (sde_enc->cur_master->hw_mdptop &&
  2777. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2778. !sde_in_trusted_vm(sde_kms))
  2779. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2780. sde_enc->cur_master->hw_mdptop,
  2781. sde_kms->catalog);
  2782. if (sde_enc->cur_master->hw_ctl &&
  2783. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2784. !sde_enc->cur_master->cont_splash_enabled)
  2785. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2786. sde_enc->cur_master->hw_ctl,
  2787. &sde_enc->cur_master->intf_cfg_v1);
  2788. if (sde_enc->cur_master->hw_ctl)
  2789. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2790. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2791. if (!sde_encoder_in_cont_splash(drm_enc))
  2792. _sde_encoder_update_ppb_size(drm_enc);
  2793. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2794. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2795. _sde_encoder_control_fal10_veto(drm_enc, true);
  2796. }
  2797. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2798. {
  2799. struct sde_kms *sde_kms;
  2800. void *dither_cfg = NULL;
  2801. int ret = 0, i = 0;
  2802. size_t len = 0;
  2803. enum sde_rm_topology_name topology;
  2804. struct drm_encoder *drm_enc;
  2805. struct msm_display_dsc_info *dsc = NULL;
  2806. struct sde_encoder_virt *sde_enc;
  2807. struct sde_hw_pingpong *hw_pp;
  2808. u32 bpp, bpc;
  2809. int num_lm;
  2810. if (!phys || !phys->connector || !phys->hw_pp ||
  2811. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2812. return;
  2813. sde_kms = sde_encoder_get_kms(phys->parent);
  2814. if (!sde_kms)
  2815. return;
  2816. topology = sde_connector_get_topology_name(phys->connector);
  2817. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2818. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2819. (phys->split_role == ENC_ROLE_SLAVE)))
  2820. return;
  2821. drm_enc = phys->parent;
  2822. sde_enc = to_sde_encoder_virt(drm_enc);
  2823. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2824. bpc = dsc->config.bits_per_component;
  2825. bpp = dsc->config.bits_per_pixel;
  2826. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2827. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2828. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2829. return;
  2830. }
  2831. ret = sde_connector_get_dither_cfg(phys->connector,
  2832. phys->connector->state, &dither_cfg,
  2833. &len, sde_enc->idle_pc_restore);
  2834. /* skip reg writes when return values are invalid or no data */
  2835. if (ret && ret == -ENODATA)
  2836. return;
  2837. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2838. for (i = 0; i < num_lm; i++) {
  2839. hw_pp = sde_enc->hw_pp[i];
  2840. phys->hw_pp->ops.setup_dither(hw_pp,
  2841. dither_cfg, len);
  2842. }
  2843. }
  2844. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2845. {
  2846. struct sde_encoder_virt *sde_enc = NULL;
  2847. int i;
  2848. if (!drm_enc) {
  2849. SDE_ERROR("invalid encoder\n");
  2850. return;
  2851. }
  2852. sde_enc = to_sde_encoder_virt(drm_enc);
  2853. if (!sde_enc->cur_master) {
  2854. SDE_DEBUG("virt encoder has no master\n");
  2855. return;
  2856. }
  2857. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2858. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2859. sde_enc->idle_pc_restore = true;
  2860. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2861. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2862. if (!phys)
  2863. continue;
  2864. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2865. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2866. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2867. phys->ops.restore(phys);
  2868. _sde_encoder_setup_dither(phys);
  2869. }
  2870. if (sde_enc->cur_master->ops.restore)
  2871. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2872. _sde_encoder_virt_enable_helper(drm_enc);
  2873. sde_encoder_control_te(sde_enc, true);
  2874. /*
  2875. * During IPC misr ctl register is reset.
  2876. * Need to reconfigure misr after every IPC.
  2877. */
  2878. if (atomic_read(&sde_enc->misr_enable))
  2879. sde_enc->misr_reconfigure = true;
  2880. }
  2881. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2882. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2883. {
  2884. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2885. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2886. int i;
  2887. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2888. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2889. if (!phys)
  2890. continue;
  2891. phys->comp_type = comp_info->comp_type;
  2892. phys->comp_ratio = comp_info->comp_ratio;
  2893. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2894. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2895. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2896. phys->dsc_extra_pclk_cycle_cnt =
  2897. comp_info->dsc_info.pclk_per_line;
  2898. phys->dsc_extra_disp_width =
  2899. comp_info->dsc_info.extra_width;
  2900. phys->dce_bytes_per_line =
  2901. comp_info->dsc_info.bytes_per_pkt *
  2902. comp_info->dsc_info.pkt_per_line;
  2903. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2904. phys->dce_bytes_per_line =
  2905. comp_info->vdc_info.bytes_per_pkt *
  2906. comp_info->vdc_info.pkt_per_line;
  2907. }
  2908. if (phys != sde_enc->cur_master) {
  2909. /**
  2910. * on DMS request, the encoder will be enabled
  2911. * already. Invoke restore to reconfigure the
  2912. * new mode.
  2913. */
  2914. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2915. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2916. phys->ops.restore)
  2917. phys->ops.restore(phys);
  2918. else if (phys->ops.enable)
  2919. phys->ops.enable(phys);
  2920. }
  2921. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2922. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2923. phys->ops.setup_misr(phys, true,
  2924. sde_enc->misr_frame_count);
  2925. }
  2926. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2927. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2928. sde_enc->cur_master->ops.restore)
  2929. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2930. else if (sde_enc->cur_master->ops.enable)
  2931. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2932. }
  2933. static void sde_encoder_off_work(struct kthread_work *work)
  2934. {
  2935. struct sde_encoder_virt *sde_enc = container_of(work,
  2936. struct sde_encoder_virt, delayed_off_work.work);
  2937. struct drm_encoder *drm_enc;
  2938. if (!sde_enc) {
  2939. SDE_ERROR("invalid sde encoder\n");
  2940. return;
  2941. }
  2942. drm_enc = &sde_enc->base;
  2943. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2944. sde_encoder_idle_request(drm_enc);
  2945. SDE_ATRACE_END("sde_encoder_off_work");
  2946. }
  2947. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2948. {
  2949. struct sde_encoder_virt *sde_enc = NULL;
  2950. bool has_master_enc = false;
  2951. int i, ret = 0;
  2952. struct sde_connector_state *c_state;
  2953. struct drm_display_mode *cur_mode = NULL;
  2954. struct msm_display_mode *msm_mode;
  2955. if (!drm_enc || !drm_enc->crtc) {
  2956. SDE_ERROR("invalid encoder\n");
  2957. return;
  2958. }
  2959. sde_enc = to_sde_encoder_virt(drm_enc);
  2960. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2961. SDE_ERROR("power resource is not enabled\n");
  2962. return;
  2963. }
  2964. if (!sde_enc->crtc)
  2965. sde_enc->crtc = drm_enc->crtc;
  2966. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2967. SDE_DEBUG_ENC(sde_enc, "\n");
  2968. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2969. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2970. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2971. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2972. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2973. sde_enc->cur_master = phys;
  2974. has_master_enc = true;
  2975. break;
  2976. }
  2977. }
  2978. if (!has_master_enc) {
  2979. sde_enc->cur_master = NULL;
  2980. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2981. return;
  2982. }
  2983. _sde_encoder_input_handler_register(drm_enc);
  2984. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2985. if (!c_state) {
  2986. SDE_ERROR("invalid connector state\n");
  2987. return;
  2988. }
  2989. msm_mode = &c_state->msm_mode;
  2990. if ((drm_enc->crtc->state->connectors_changed &&
  2991. sde_encoder_in_clone_mode(drm_enc)) ||
  2992. !(msm_is_mode_seamless_vrr(msm_mode)
  2993. || msm_is_mode_seamless_dms(msm_mode)
  2994. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2995. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2996. sde_encoder_off_work);
  2997. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2998. if (ret) {
  2999. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  3000. ret);
  3001. return;
  3002. }
  3003. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  3004. sizeof(sde_enc->cur_master->intf_cfg_v1));
  3005. /* turn off vsync_in to update tear check configuration */
  3006. sde_encoder_control_te(sde_enc, false);
  3007. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  3008. _sde_encoder_virt_enable_helper(drm_enc);
  3009. sde_encoder_control_te(sde_enc, true);
  3010. }
  3011. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  3012. {
  3013. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3014. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  3015. int i = 0;
  3016. _sde_encoder_control_fal10_veto(drm_enc, false);
  3017. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3018. if (sde_enc->phys_encs[i]) {
  3019. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  3020. sde_enc->phys_encs[i]->connector = NULL;
  3021. sde_enc->phys_encs[i]->hw_ctl = NULL;
  3022. }
  3023. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3024. }
  3025. sde_enc->cur_master = NULL;
  3026. /*
  3027. * clear the cached crtc in sde_enc on use case finish, after all the
  3028. * outstanding events and timers have been completed
  3029. */
  3030. sde_enc->crtc = NULL;
  3031. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3032. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3033. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3034. }
  3035. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3036. {
  3037. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3038. int i, ret;
  3039. if (sde_enc->cur_master)
  3040. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3041. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3042. !sde_enc->vblank_enabled,
  3043. msecs_to_jiffies(timeout_ms));
  3044. SDE_EVT32(timeout_ms, ret);
  3045. if (!ret) {
  3046. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3047. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3048. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3049. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3050. if (phys && phys->ops.control_vblank_irq)
  3051. phys->ops.control_vblank_irq(phys, false);
  3052. }
  3053. }
  3054. }
  3055. static void _sde_encoder_helper_virt_disable(struct drm_encoder *drm_enc)
  3056. {
  3057. int i;
  3058. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3059. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3060. /* disable autorefresh */
  3061. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3062. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3063. if (phys && phys->ops.disable_autorefresh &&
  3064. phys->ops.wait_for_vsync_on_autorefresh_busy) {
  3065. phys->ops.disable_autorefresh(phys);
  3066. phys->ops.wait_for_vsync_on_autorefresh_busy(phys);
  3067. }
  3068. }
  3069. /* wait for idle */
  3070. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3071. }
  3072. }
  3073. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3074. {
  3075. struct sde_encoder_virt *sde_enc = NULL;
  3076. struct sde_connector *sde_conn;
  3077. struct sde_kms *sde_kms;
  3078. enum sde_intf_mode intf_mode;
  3079. int ret, i = 0;
  3080. if (!drm_enc) {
  3081. SDE_ERROR("invalid encoder\n");
  3082. return;
  3083. } else if (!drm_enc->dev) {
  3084. SDE_ERROR("invalid dev\n");
  3085. return;
  3086. } else if (!drm_enc->dev->dev_private) {
  3087. SDE_ERROR("invalid dev_private\n");
  3088. return;
  3089. }
  3090. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3091. SDE_ERROR("power resource is not enabled\n");
  3092. return;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(drm_enc);
  3095. if (!sde_enc->cur_master) {
  3096. SDE_ERROR("Invalid cur_master\n");
  3097. return;
  3098. }
  3099. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3100. SDE_DEBUG_ENC(sde_enc, "\n");
  3101. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3102. if (!sde_kms)
  3103. return;
  3104. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3105. SDE_EVT32(DRMID(drm_enc));
  3106. _sde_encoder_helper_virt_disable(drm_enc);
  3107. _sde_encoder_input_handler_unregister(drm_enc);
  3108. flush_delayed_work(&sde_conn->status_work);
  3109. /*
  3110. * For primary command mode and video mode encoders, execute the
  3111. * resource control pre-stop operations before the physical encoders
  3112. * are disabled, to allow the rsc to transition its states properly.
  3113. *
  3114. * For other encoder types, rsc should not be enabled until after
  3115. * they have been fully disabled, so delay the pre-stop operations
  3116. * until after the physical disable calls have returned.
  3117. */
  3118. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3119. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3120. sde_encoder_resource_control(drm_enc,
  3121. SDE_ENC_RC_EVENT_PRE_STOP);
  3122. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3123. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3124. if (phys && phys->ops.disable)
  3125. phys->ops.disable(phys);
  3126. }
  3127. } else {
  3128. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3131. if (phys && phys->ops.disable)
  3132. phys->ops.disable(phys);
  3133. }
  3134. sde_encoder_resource_control(drm_enc,
  3135. SDE_ENC_RC_EVENT_PRE_STOP);
  3136. }
  3137. /*
  3138. * wait for any pending vsync timestamp event to sf
  3139. * to ensure vbalnk irq is disabled.
  3140. */
  3141. if (sde_enc->vblank_enabled)
  3142. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3143. /*
  3144. * disable dce after the transfer is complete (for command mode)
  3145. * and after physical encoder is disabled, to make sure timing
  3146. * engine is already disabled (for video mode).
  3147. */
  3148. if (!sde_in_trusted_vm(sde_kms))
  3149. sde_encoder_dce_disable(sde_enc);
  3150. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3151. /* reset connector topology name property */
  3152. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3153. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3154. ret = sde_rm_update_topology(&sde_kms->rm,
  3155. sde_enc->cur_master->connector->state, NULL);
  3156. if (ret) {
  3157. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3158. return;
  3159. }
  3160. }
  3161. if (!sde_encoder_in_clone_mode(drm_enc))
  3162. sde_encoder_virt_reset(drm_enc);
  3163. }
  3164. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3165. {
  3166. /* trigger hw-fences override signal */
  3167. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3168. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3169. }
  3170. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3171. struct sde_encoder_phys_wb *wb_enc)
  3172. {
  3173. struct sde_encoder_virt *sde_enc;
  3174. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3175. struct sde_ctl_flush_cfg cfg;
  3176. struct sde_hw_dsc *hw_dsc = NULL;
  3177. int i;
  3178. ctl->ops.reset(ctl);
  3179. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3180. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3181. if (wb_enc) {
  3182. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3183. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3184. false, phys_enc->hw_pp->idx);
  3185. if (ctl->ops.update_bitmask)
  3186. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3187. wb_enc->hw_wb->idx, true);
  3188. }
  3189. } else {
  3190. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3191. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3192. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3193. sde_enc->phys_encs[i]->hw_intf, false,
  3194. sde_enc->phys_encs[i]->hw_pp->idx);
  3195. if (ctl->ops.update_bitmask)
  3196. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3197. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3198. }
  3199. }
  3200. }
  3201. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3202. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3203. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3204. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3205. phys_enc->hw_pp->merge_3d->idx, true);
  3206. }
  3207. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3208. phys_enc->hw_pp) {
  3209. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3210. false, phys_enc->hw_pp->idx);
  3211. if (ctl->ops.update_bitmask)
  3212. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3213. phys_enc->hw_cdm->idx, true);
  3214. }
  3215. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3216. phys_enc->hw_pp) {
  3217. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3218. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3219. if (ctl->ops.update_dnsc_blur_bitmask)
  3220. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3221. }
  3222. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3223. ctl->ops.reset_post_disable)
  3224. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3225. phys_enc->hw_pp->merge_3d ?
  3226. phys_enc->hw_pp->merge_3d->idx : 0);
  3227. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3228. hw_dsc = sde_enc->hw_dsc[i];
  3229. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3230. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3231. if (ctl->ops.update_bitmask)
  3232. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3233. }
  3234. }
  3235. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3236. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3237. ctl->ops.get_pending_flush(ctl, &cfg);
  3238. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3239. ctl->ops.trigger_flush(ctl);
  3240. ctl->ops.trigger_start(ctl);
  3241. ctl->ops.clear_pending_flush(ctl);
  3242. }
  3243. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3244. {
  3245. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3246. struct sde_ctl_flush_cfg cfg;
  3247. ctl->ops.reset(ctl);
  3248. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3249. ctl->ops.get_pending_flush(ctl, &cfg);
  3250. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3251. ctl->ops.trigger_flush(ctl);
  3252. ctl->ops.trigger_start(ctl);
  3253. }
  3254. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3255. enum sde_intf_type type, u32 controller_id)
  3256. {
  3257. int i = 0;
  3258. for (i = 0; i < catalog->intf_count; i++) {
  3259. if (catalog->intf[i].type == type
  3260. && catalog->intf[i].controller_id == controller_id) {
  3261. return catalog->intf[i].id;
  3262. }
  3263. }
  3264. return INTF_MAX;
  3265. }
  3266. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3267. enum sde_intf_type type, u32 controller_id)
  3268. {
  3269. if (controller_id < catalog->wb_count)
  3270. return catalog->wb[controller_id].id;
  3271. return WB_MAX;
  3272. }
  3273. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3274. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3275. {
  3276. u64 start_timestamp, end_timestamp;
  3277. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3278. SDE_ERROR("invalid inputs\n");
  3279. return;
  3280. }
  3281. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3282. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3283. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3284. &start_timestamp, &end_timestamp);
  3285. trace_sde_hw_fence_status(crtc->base.id, "input",
  3286. start_timestamp, end_timestamp);
  3287. }
  3288. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3289. && hw_ctl->ops.hw_fence_output_status) {
  3290. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3291. &start_timestamp, &end_timestamp);
  3292. trace_sde_hw_fence_status(crtc->base.id, "output",
  3293. start_timestamp, end_timestamp);
  3294. }
  3295. }
  3296. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3297. struct drm_crtc *crtc)
  3298. {
  3299. struct sde_hw_uidle *uidle;
  3300. struct sde_uidle_cntr cntr;
  3301. struct sde_uidle_status status;
  3302. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3303. pr_err("invalid params %d %d\n",
  3304. !sde_kms, !crtc);
  3305. return;
  3306. }
  3307. /* check if perf counters are enabled and setup */
  3308. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3309. return;
  3310. uidle = sde_kms->hw_uidle;
  3311. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3312. && uidle->ops.uidle_get_status) {
  3313. uidle->ops.uidle_get_status(uidle, &status);
  3314. trace_sde_perf_uidle_status(
  3315. crtc->base.id,
  3316. status.uidle_danger_status_0,
  3317. status.uidle_danger_status_1,
  3318. status.uidle_safe_status_0,
  3319. status.uidle_safe_status_1,
  3320. status.uidle_idle_status_0,
  3321. status.uidle_idle_status_1,
  3322. status.uidle_fal_status_0,
  3323. status.uidle_fal_status_1,
  3324. status.uidle_status,
  3325. status.uidle_en_fal10);
  3326. }
  3327. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3328. && uidle->ops.uidle_get_cntr) {
  3329. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3330. trace_sde_perf_uidle_cntr(
  3331. crtc->base.id,
  3332. cntr.fal1_gate_cntr,
  3333. cntr.fal10_gate_cntr,
  3334. cntr.fal_wait_gate_cntr,
  3335. cntr.fal1_num_transitions_cntr,
  3336. cntr.fal10_num_transitions_cntr,
  3337. cntr.min_gate_cntr,
  3338. cntr.max_gate_cntr);
  3339. }
  3340. }
  3341. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3342. struct sde_encoder_phys *phy_enc)
  3343. {
  3344. struct sde_encoder_virt *sde_enc = NULL;
  3345. unsigned long lock_flags;
  3346. ktime_t ts = 0;
  3347. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3348. return;
  3349. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3350. sde_enc = to_sde_encoder_virt(drm_enc);
  3351. /*
  3352. * calculate accurate vsync timestamp when available
  3353. * set current time otherwise
  3354. */
  3355. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3356. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3357. if (!ts)
  3358. ts = ktime_get();
  3359. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3360. phy_enc->last_vsync_timestamp = ts;
  3361. atomic_inc(&phy_enc->vsync_cnt);
  3362. if (sde_enc->crtc_vblank_cb)
  3363. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3364. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3365. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3366. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3367. if (phy_enc->sde_kms->debugfs_hw_fence)
  3368. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3369. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3370. SDE_ATRACE_END("encoder_vblank_callback");
  3371. }
  3372. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3373. struct sde_encoder_phys *phy_enc)
  3374. {
  3375. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3376. if (!phy_enc)
  3377. return;
  3378. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3379. atomic_inc(&phy_enc->underrun_cnt);
  3380. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3381. if (sde_enc->cur_master &&
  3382. sde_enc->cur_master->ops.get_underrun_line_count)
  3383. sde_enc->cur_master->ops.get_underrun_line_count(
  3384. sde_enc->cur_master);
  3385. trace_sde_encoder_underrun(DRMID(drm_enc),
  3386. atomic_read(&phy_enc->underrun_cnt));
  3387. if (phy_enc->sde_kms &&
  3388. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3389. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3390. SDE_DBG_CTRL("stop_ftrace");
  3391. SDE_DBG_CTRL("panic_underrun");
  3392. SDE_ATRACE_END("encoder_underrun_callback");
  3393. }
  3394. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3395. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3396. {
  3397. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3398. unsigned long lock_flags;
  3399. bool enable;
  3400. int i;
  3401. enable = vbl_cb ? true : false;
  3402. if (!drm_enc) {
  3403. SDE_ERROR("invalid encoder\n");
  3404. return;
  3405. }
  3406. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3407. SDE_EVT32(DRMID(drm_enc), enable);
  3408. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3409. sde_enc->crtc_vblank_cb = vbl_cb;
  3410. sde_enc->crtc_vblank_cb_data = vbl_data;
  3411. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3412. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3413. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3414. if (phys && phys->ops.control_vblank_irq)
  3415. phys->ops.control_vblank_irq(phys, enable);
  3416. }
  3417. sde_enc->vblank_enabled = enable;
  3418. if (!enable)
  3419. wake_up_all(&sde_enc->vsync_event_wq);
  3420. }
  3421. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3422. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3423. struct drm_crtc *crtc)
  3424. {
  3425. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3426. unsigned long lock_flags;
  3427. bool enable;
  3428. enable = frame_event_cb ? true : false;
  3429. if (!drm_enc) {
  3430. SDE_ERROR("invalid encoder\n");
  3431. return;
  3432. }
  3433. SDE_DEBUG_ENC(sde_enc, "\n");
  3434. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3435. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3436. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3437. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3438. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3439. }
  3440. static void sde_encoder_frame_done_callback(
  3441. struct drm_encoder *drm_enc,
  3442. struct sde_encoder_phys *ready_phys, u32 event)
  3443. {
  3444. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3445. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3446. unsigned int i;
  3447. bool trigger = true;
  3448. bool is_cmd_mode = false;
  3449. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3450. ktime_t ts = 0;
  3451. if (!sde_kms || !sde_enc->cur_master) {
  3452. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3453. sde_kms, sde_enc->cur_master);
  3454. return;
  3455. }
  3456. sde_enc->crtc_frame_event_cb_data.connector =
  3457. sde_enc->cur_master->connector;
  3458. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3459. is_cmd_mode = true;
  3460. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3461. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3462. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3463. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3464. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3465. /*
  3466. * get current ktime for other events and when precise timestamp is not
  3467. * available for retire-fence
  3468. */
  3469. if (!ts)
  3470. ts = ktime_get();
  3471. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3472. | SDE_ENCODER_FRAME_EVENT_ERROR
  3473. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3474. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3475. if (ready_phys->connector)
  3476. topology = sde_connector_get_topology_name(
  3477. ready_phys->connector);
  3478. /* One of the physical encoders has become idle */
  3479. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3480. if (sde_enc->phys_encs[i] == ready_phys) {
  3481. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3482. atomic_read(&sde_enc->frame_done_cnt[i]));
  3483. if (!atomic_add_unless(
  3484. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3485. SDE_EVT32(DRMID(drm_enc), event,
  3486. ready_phys->intf_idx,
  3487. SDE_EVTLOG_ERROR);
  3488. SDE_ERROR_ENC(sde_enc,
  3489. "intf idx:%d, event:%d\n",
  3490. ready_phys->intf_idx, event);
  3491. return;
  3492. }
  3493. }
  3494. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3495. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3496. trigger = false;
  3497. }
  3498. if (trigger) {
  3499. if (sde_enc->crtc_frame_event_cb)
  3500. sde_enc->crtc_frame_event_cb(
  3501. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3502. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3503. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3504. -1, 0);
  3505. }
  3506. } else if (sde_enc->crtc_frame_event_cb) {
  3507. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3508. }
  3509. }
  3510. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3511. {
  3512. struct sde_encoder_virt *sde_enc;
  3513. if (!drm_enc) {
  3514. SDE_ERROR("invalid drm encoder\n");
  3515. return -EINVAL;
  3516. }
  3517. sde_enc = to_sde_encoder_virt(drm_enc);
  3518. sde_encoder_resource_control(&sde_enc->base,
  3519. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3520. return 0;
  3521. }
  3522. /**
  3523. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3524. * phys: Pointer to physical encoder structure
  3525. *
  3526. */
  3527. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3528. struct sde_kms *sde_kms)
  3529. {
  3530. struct sde_connector *c_conn;
  3531. int line_count;
  3532. c_conn = to_sde_connector(phys->connector);
  3533. if (!c_conn) {
  3534. SDE_ERROR("invalid connector");
  3535. return;
  3536. }
  3537. line_count = sde_connector_get_property(phys->connector->state,
  3538. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3539. if (c_conn->hwfence_wb_retire_fences_enable)
  3540. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3541. sde_kms->debugfs_hw_fence);
  3542. }
  3543. /**
  3544. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3545. * drm_enc: Pointer to drm encoder structure
  3546. * phys: Pointer to physical encoder structure
  3547. * extra_flush: Additional bit mask to include in flush trigger
  3548. * config_changed: if true new config is applied, avoid increment of retire
  3549. * count if false
  3550. */
  3551. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3552. struct sde_encoder_phys *phys,
  3553. struct sde_ctl_flush_cfg *extra_flush,
  3554. bool config_changed)
  3555. {
  3556. struct sde_hw_ctl *ctl;
  3557. unsigned long lock_flags;
  3558. struct sde_encoder_virt *sde_enc;
  3559. int pend_ret_fence_cnt;
  3560. struct sde_connector *c_conn;
  3561. if (!drm_enc || !phys) {
  3562. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3563. !drm_enc, !phys);
  3564. return;
  3565. }
  3566. sde_enc = to_sde_encoder_virt(drm_enc);
  3567. c_conn = to_sde_connector(phys->connector);
  3568. if (!phys->hw_pp) {
  3569. SDE_ERROR("invalid pingpong hw\n");
  3570. return;
  3571. }
  3572. ctl = phys->hw_ctl;
  3573. if (!ctl || !phys->ops.trigger_flush) {
  3574. SDE_ERROR("missing ctl/trigger cb\n");
  3575. return;
  3576. }
  3577. if (phys->split_role == ENC_ROLE_SKIP) {
  3578. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3579. "skip flush pp%d ctl%d\n",
  3580. phys->hw_pp->idx - PINGPONG_0,
  3581. ctl->idx - CTL_0);
  3582. return;
  3583. }
  3584. /* update pending counts and trigger kickoff ctl flush atomically */
  3585. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3586. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3587. atomic_inc(&phys->pending_retire_fence_cnt);
  3588. atomic_inc(&phys->pending_ctl_start_cnt);
  3589. }
  3590. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3591. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3592. ctl->ops.update_bitmask) {
  3593. /* perform peripheral flush on every frame update for dp dsc */
  3594. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3595. phys->comp_ratio && c_conn->ops.update_pps)
  3596. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3597. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3598. }
  3599. /* update flush mask to ignore fence error frame commit */
  3600. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3601. ctl->ops.clear_flush_mask(ctl, false);
  3602. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3603. }
  3604. if ((extra_flush && extra_flush->pending_flush_mask)
  3605. && ctl->ops.update_pending_flush)
  3606. ctl->ops.update_pending_flush(ctl, extra_flush);
  3607. phys->ops.trigger_flush(phys);
  3608. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3609. if (ctl->ops.get_pending_flush) {
  3610. struct sde_ctl_flush_cfg pending_flush = {0,};
  3611. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3612. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3613. ctl->idx - CTL_0,
  3614. pending_flush.pending_flush_mask,
  3615. pend_ret_fence_cnt);
  3616. } else {
  3617. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3618. ctl->idx - CTL_0,
  3619. pend_ret_fence_cnt);
  3620. }
  3621. }
  3622. /**
  3623. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3624. * phys: Pointer to physical encoder structure
  3625. */
  3626. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3627. {
  3628. struct sde_hw_ctl *ctl;
  3629. struct sde_encoder_virt *sde_enc;
  3630. if (!phys) {
  3631. SDE_ERROR("invalid argument(s)\n");
  3632. return;
  3633. }
  3634. if (!phys->hw_pp) {
  3635. SDE_ERROR("invalid pingpong hw\n");
  3636. return;
  3637. }
  3638. if (!phys->parent) {
  3639. SDE_ERROR("invalid parent\n");
  3640. return;
  3641. }
  3642. /* avoid ctrl start for encoder in clone mode */
  3643. if (phys->in_clone_mode)
  3644. return;
  3645. ctl = phys->hw_ctl;
  3646. sde_enc = to_sde_encoder_virt(phys->parent);
  3647. if (phys->split_role == ENC_ROLE_SKIP) {
  3648. SDE_DEBUG_ENC(sde_enc,
  3649. "skip start pp%d ctl%d\n",
  3650. phys->hw_pp->idx - PINGPONG_0,
  3651. ctl->idx - CTL_0);
  3652. return;
  3653. }
  3654. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3655. phys->ops.trigger_start(phys);
  3656. }
  3657. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3658. {
  3659. struct sde_hw_ctl *ctl;
  3660. if (!phys_enc) {
  3661. SDE_ERROR("invalid encoder\n");
  3662. return;
  3663. }
  3664. ctl = phys_enc->hw_ctl;
  3665. if (ctl && ctl->ops.trigger_flush)
  3666. ctl->ops.trigger_flush(ctl);
  3667. }
  3668. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3669. {
  3670. struct sde_hw_ctl *ctl;
  3671. if (!phys_enc) {
  3672. SDE_ERROR("invalid encoder\n");
  3673. return;
  3674. }
  3675. ctl = phys_enc->hw_ctl;
  3676. if (ctl && ctl->ops.trigger_start) {
  3677. ctl->ops.trigger_start(ctl);
  3678. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3679. }
  3680. }
  3681. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3682. {
  3683. struct sde_encoder_virt *sde_enc;
  3684. struct sde_connector *sde_con;
  3685. void *sde_con_disp;
  3686. struct sde_hw_ctl *ctl;
  3687. int rc;
  3688. if (!phys_enc) {
  3689. SDE_ERROR("invalid encoder\n");
  3690. return;
  3691. }
  3692. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3693. ctl = phys_enc->hw_ctl;
  3694. if (!ctl || !ctl->ops.reset)
  3695. return;
  3696. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3697. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3698. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3699. phys_enc->connector) {
  3700. sde_con = to_sde_connector(phys_enc->connector);
  3701. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3702. if (sde_con->ops.soft_reset) {
  3703. rc = sde_con->ops.soft_reset(sde_con_disp);
  3704. if (rc) {
  3705. SDE_ERROR_ENC(sde_enc,
  3706. "connector soft reset failure\n");
  3707. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3708. }
  3709. }
  3710. }
  3711. phys_enc->enable_state = SDE_ENC_ENABLED;
  3712. }
  3713. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3714. {
  3715. struct sde_crtc *sde_crtc;
  3716. struct sde_kms *sde_kms = NULL;
  3717. if (!sde_enc || !sde_enc->crtc) {
  3718. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3719. return;
  3720. }
  3721. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3722. if (!sde_kms) {
  3723. SDE_ERROR("invalid kms\n");
  3724. return;
  3725. }
  3726. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3727. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3728. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3729. sde_kms->debugfs_hw_fence : 0);
  3730. }
  3731. /**
  3732. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3733. * Iterate through the physical encoders and perform consolidated flush
  3734. * and/or control start triggering as needed. This is done in the virtual
  3735. * encoder rather than the individual physical ones in order to handle
  3736. * use cases that require visibility into multiple physical encoders at
  3737. * a time.
  3738. * sde_enc: Pointer to virtual encoder structure
  3739. * config_changed: if true new config is applied. Avoid regdma_flush and
  3740. * incrementing the retire count if false.
  3741. */
  3742. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3743. bool config_changed)
  3744. {
  3745. struct sde_hw_ctl *ctl;
  3746. uint32_t i;
  3747. struct sde_ctl_flush_cfg pending_flush = {0,};
  3748. u32 pending_kickoff_cnt;
  3749. struct msm_drm_private *priv = NULL;
  3750. struct sde_kms *sde_kms = NULL;
  3751. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3752. bool is_regdma_blocking = false, is_vid_mode = false;
  3753. struct sde_crtc *sde_crtc;
  3754. if (!sde_enc) {
  3755. SDE_ERROR("invalid encoder\n");
  3756. return;
  3757. }
  3758. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3759. /* reset input fence status and skip flush for fence error case. */
  3760. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3761. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3762. sde_crtc->input_fence_status = 0;
  3763. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3764. sde_crtc->input_fence_status);
  3765. goto handle_elevated_ahb_vote;
  3766. }
  3767. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3768. is_vid_mode = true;
  3769. is_regdma_blocking = (is_vid_mode ||
  3770. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3771. /* don't perform flush/start operations for slave encoders */
  3772. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3773. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3774. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3775. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3776. continue;
  3777. ctl = phys->hw_ctl;
  3778. if (!ctl)
  3779. continue;
  3780. if (phys->connector)
  3781. topology = sde_connector_get_topology_name(
  3782. phys->connector);
  3783. if (!phys->ops.needs_single_flush ||
  3784. !phys->ops.needs_single_flush(phys)) {
  3785. if (config_changed && ctl->ops.reg_dma_flush)
  3786. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3787. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3788. config_changed);
  3789. } else if (ctl->ops.get_pending_flush) {
  3790. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3791. }
  3792. }
  3793. /* for split flush, combine pending flush masks and send to master */
  3794. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3795. ctl = sde_enc->cur_master->hw_ctl;
  3796. if (config_changed && ctl->ops.reg_dma_flush)
  3797. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3798. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3799. &pending_flush,
  3800. config_changed);
  3801. }
  3802. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3804. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3805. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3806. continue;
  3807. if (!phys->ops.needs_single_flush ||
  3808. !phys->ops.needs_single_flush(phys)) {
  3809. pending_kickoff_cnt =
  3810. sde_encoder_phys_inc_pending(phys);
  3811. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3812. } else {
  3813. pending_kickoff_cnt =
  3814. sde_encoder_phys_inc_pending(phys);
  3815. SDE_EVT32(pending_kickoff_cnt,
  3816. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3817. }
  3818. }
  3819. if (atomic_read(&sde_enc->misr_enable))
  3820. sde_encoder_misr_configure(&sde_enc->base, true,
  3821. sde_enc->misr_frame_count);
  3822. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3823. if (crtc_misr_info.misr_enable && sde_crtc &&
  3824. sde_crtc->misr_reconfigure) {
  3825. sde_crtc_misr_setup(sde_enc->crtc, true,
  3826. crtc_misr_info.misr_frame_count);
  3827. sde_crtc->misr_reconfigure = false;
  3828. }
  3829. _sde_encoder_trigger_start(sde_enc->cur_master);
  3830. handle_elevated_ahb_vote:
  3831. if (sde_enc->elevated_ahb_vote) {
  3832. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3833. priv = sde_enc->base.dev->dev_private;
  3834. if (sde_kms != NULL) {
  3835. sde_power_scale_reg_bus(&priv->phandle,
  3836. VOTE_INDEX_LOW,
  3837. false);
  3838. }
  3839. sde_enc->elevated_ahb_vote = false;
  3840. }
  3841. }
  3842. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3843. struct drm_encoder *drm_enc,
  3844. unsigned long *affected_displays,
  3845. int num_active_phys)
  3846. {
  3847. struct sde_encoder_virt *sde_enc;
  3848. struct sde_encoder_phys *master;
  3849. enum sde_rm_topology_name topology;
  3850. bool is_right_only;
  3851. if (!drm_enc || !affected_displays)
  3852. return;
  3853. sde_enc = to_sde_encoder_virt(drm_enc);
  3854. master = sde_enc->cur_master;
  3855. if (!master || !master->connector)
  3856. return;
  3857. topology = sde_connector_get_topology_name(master->connector);
  3858. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3859. return;
  3860. /*
  3861. * For pingpong split, the slave pingpong won't generate IRQs. For
  3862. * right-only updates, we can't swap pingpongs, or simply swap the
  3863. * master/slave assignment, we actually have to swap the interfaces
  3864. * so that the master physical encoder will use a pingpong/interface
  3865. * that generates irqs on which to wait.
  3866. */
  3867. is_right_only = !test_bit(0, affected_displays) &&
  3868. test_bit(1, affected_displays);
  3869. if (is_right_only && !sde_enc->intfs_swapped) {
  3870. /* right-only update swap interfaces */
  3871. swap(sde_enc->phys_encs[0]->intf_idx,
  3872. sde_enc->phys_encs[1]->intf_idx);
  3873. sde_enc->intfs_swapped = true;
  3874. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3875. /* left-only or full update, swap back */
  3876. swap(sde_enc->phys_encs[0]->intf_idx,
  3877. sde_enc->phys_encs[1]->intf_idx);
  3878. sde_enc->intfs_swapped = false;
  3879. }
  3880. SDE_DEBUG_ENC(sde_enc,
  3881. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3882. is_right_only, sde_enc->intfs_swapped,
  3883. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3884. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3885. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3886. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3887. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3888. *affected_displays);
  3889. /* ppsplit always uses master since ppslave invalid for irqs*/
  3890. if (num_active_phys == 1)
  3891. *affected_displays = BIT(0);
  3892. }
  3893. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3894. struct sde_encoder_kickoff_params *params)
  3895. {
  3896. struct sde_encoder_virt *sde_enc;
  3897. struct sde_encoder_phys *phys;
  3898. int i, num_active_phys;
  3899. bool master_assigned = false;
  3900. if (!drm_enc || !params)
  3901. return;
  3902. sde_enc = to_sde_encoder_virt(drm_enc);
  3903. if (sde_enc->num_phys_encs <= 1)
  3904. return;
  3905. /* count bits set */
  3906. num_active_phys = hweight_long(params->affected_displays);
  3907. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3908. params->affected_displays, num_active_phys);
  3909. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3910. num_active_phys);
  3911. /* for left/right only update, ppsplit master switches interface */
  3912. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3913. &params->affected_displays, num_active_phys);
  3914. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3915. enum sde_enc_split_role prv_role, new_role;
  3916. bool active = false;
  3917. phys = sde_enc->phys_encs[i];
  3918. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3919. continue;
  3920. active = test_bit(i, &params->affected_displays);
  3921. prv_role = phys->split_role;
  3922. if (active && num_active_phys == 1)
  3923. new_role = ENC_ROLE_SOLO;
  3924. else if (active && !master_assigned)
  3925. new_role = ENC_ROLE_MASTER;
  3926. else if (active)
  3927. new_role = ENC_ROLE_SLAVE;
  3928. else
  3929. new_role = ENC_ROLE_SKIP;
  3930. phys->ops.update_split_role(phys, new_role);
  3931. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3932. sde_enc->cur_master = phys;
  3933. master_assigned = true;
  3934. }
  3935. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3936. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3937. phys->split_role, active);
  3938. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3939. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3940. phys->split_role, active, num_active_phys);
  3941. }
  3942. }
  3943. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3944. {
  3945. struct sde_encoder_virt *sde_enc;
  3946. struct msm_display_info *disp_info;
  3947. if (!drm_enc) {
  3948. SDE_ERROR("invalid encoder\n");
  3949. return false;
  3950. }
  3951. sde_enc = to_sde_encoder_virt(drm_enc);
  3952. disp_info = &sde_enc->disp_info;
  3953. return (disp_info->curr_panel_mode == mode);
  3954. }
  3955. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3956. {
  3957. struct sde_encoder_virt *sde_enc;
  3958. struct sde_encoder_phys *phys;
  3959. unsigned int i;
  3960. struct sde_hw_ctl *ctl;
  3961. if (!drm_enc) {
  3962. SDE_ERROR("invalid encoder\n");
  3963. return;
  3964. }
  3965. sde_enc = to_sde_encoder_virt(drm_enc);
  3966. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3967. phys = sde_enc->phys_encs[i];
  3968. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3969. sde_encoder_check_curr_mode(drm_enc,
  3970. MSM_DISPLAY_CMD_MODE)) {
  3971. ctl = phys->hw_ctl;
  3972. if (ctl->ops.trigger_pending)
  3973. /* update only for command mode primary ctl */
  3974. ctl->ops.trigger_pending(ctl);
  3975. }
  3976. }
  3977. sde_enc->idle_pc_restore = false;
  3978. }
  3979. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3980. {
  3981. struct sde_encoder_virt *sde_enc = container_of(work,
  3982. struct sde_encoder_virt, esd_trigger_work);
  3983. if (!sde_enc) {
  3984. SDE_ERROR("invalid sde encoder\n");
  3985. return;
  3986. }
  3987. sde_encoder_resource_control(&sde_enc->base,
  3988. SDE_ENC_RC_EVENT_KICKOFF);
  3989. }
  3990. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3991. {
  3992. struct sde_encoder_virt *sde_enc = container_of(work,
  3993. struct sde_encoder_virt, input_event_work);
  3994. if (!sde_enc || !sde_enc->input_handler) {
  3995. SDE_ERROR("invalid args sde encoder\n");
  3996. return;
  3997. }
  3998. if (!sde_enc->input_handler->private) {
  3999. SDE_DEBUG_ENC(sde_enc, "input handler is unregistered\n");
  4000. return;
  4001. }
  4002. sde_encoder_resource_control(&sde_enc->base,
  4003. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4004. }
  4005. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  4006. {
  4007. struct sde_encoder_virt *sde_enc = container_of(work,
  4008. struct sde_encoder_virt, early_wakeup_work);
  4009. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  4010. if (!sde_kms)
  4011. return;
  4012. sde_vm_lock(sde_kms);
  4013. if (!sde_vm_owns_hw(sde_kms)) {
  4014. sde_vm_unlock(sde_kms);
  4015. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  4016. DRMID(&sde_enc->base));
  4017. return;
  4018. }
  4019. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  4020. sde_encoder_resource_control(&sde_enc->base,
  4021. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4022. SDE_ATRACE_END("encoder_early_wakeup");
  4023. sde_vm_unlock(sde_kms);
  4024. }
  4025. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  4026. {
  4027. struct sde_encoder_virt *sde_enc = NULL;
  4028. struct msm_drm_thread *disp_thread = NULL;
  4029. struct msm_drm_private *priv = NULL;
  4030. priv = drm_enc->dev->dev_private;
  4031. sde_enc = to_sde_encoder_virt(drm_enc);
  4032. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  4033. SDE_DEBUG_ENC(sde_enc,
  4034. "should only early wake up command mode display\n");
  4035. return;
  4036. }
  4037. if (!sde_enc->crtc || (sde_enc->crtc->index
  4038. >= ARRAY_SIZE(priv->event_thread))) {
  4039. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4040. sde_enc->crtc == NULL,
  4041. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4042. return;
  4043. }
  4044. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4045. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4046. kthread_queue_work(&disp_thread->worker,
  4047. &sde_enc->early_wakeup_work);
  4048. SDE_ATRACE_END("queue_early_wakeup_work");
  4049. }
  4050. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4051. {
  4052. struct drm_encoder *drm_enc;
  4053. struct sde_encoder_virt *sde_enc;
  4054. struct sde_encoder_phys *cur_master;
  4055. struct sde_crtc *sde_crtc;
  4056. struct sde_crtc_state *sde_crtc_state;
  4057. bool encoder_detected = false;
  4058. bool handle_fence_error;
  4059. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4060. if (!sde_kms || !sde_kms->dev) {
  4061. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4062. return;
  4063. }
  4064. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4065. sde_enc = to_sde_encoder_virt(drm_enc);
  4066. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4067. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4068. encoder_detected = true;
  4069. cur_master = sde_enc->phys_encs[0];
  4070. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4071. break;
  4072. }
  4073. }
  4074. if (!encoder_detected) {
  4075. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4076. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4077. return;
  4078. }
  4079. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4080. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4081. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4082. return;
  4083. }
  4084. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4085. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4086. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4087. if (!handle_fence_error) {
  4088. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4089. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4090. return;
  4091. }
  4092. cur_master->sde_hw_fence_handle = handle;
  4093. if (error) {
  4094. sde_crtc->handle_fence_error_bw_update = true;
  4095. cur_master->sde_hw_fence_error_status = true;
  4096. cur_master->sde_hw_fence_error_value = error;
  4097. }
  4098. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4099. wake_up_all(&cur_master->pending_kickoff_wq);
  4100. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4101. }
  4102. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4103. {
  4104. static const uint64_t timeout_us = 50000;
  4105. static const uint64_t sleep_us = 20;
  4106. struct sde_encoder_virt *sde_enc;
  4107. ktime_t cur_ktime, exp_ktime;
  4108. uint32_t line_count, tmp, i;
  4109. if (!drm_enc) {
  4110. SDE_ERROR("invalid encoder\n");
  4111. return -EINVAL;
  4112. }
  4113. sde_enc = to_sde_encoder_virt(drm_enc);
  4114. if (!sde_enc->cur_master ||
  4115. !sde_enc->cur_master->ops.get_line_count) {
  4116. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4117. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4118. return -EINVAL;
  4119. }
  4120. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4121. line_count = sde_enc->cur_master->ops.get_line_count(
  4122. sde_enc->cur_master);
  4123. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4124. tmp = line_count;
  4125. line_count = sde_enc->cur_master->ops.get_line_count(
  4126. sde_enc->cur_master);
  4127. if (line_count < tmp) {
  4128. SDE_EVT32(DRMID(drm_enc), line_count);
  4129. return 0;
  4130. }
  4131. cur_ktime = ktime_get();
  4132. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4133. break;
  4134. usleep_range(sleep_us / 2, sleep_us);
  4135. }
  4136. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4137. return -ETIMEDOUT;
  4138. }
  4139. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4140. {
  4141. struct drm_encoder *drm_enc;
  4142. struct sde_rm_hw_iter rm_iter;
  4143. bool lm_valid = false;
  4144. bool intf_valid = false;
  4145. if (!phys_enc || !phys_enc->parent) {
  4146. SDE_ERROR("invalid encoder\n");
  4147. return -EINVAL;
  4148. }
  4149. drm_enc = phys_enc->parent;
  4150. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4151. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4152. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4153. phys_enc->has_intf_te)) {
  4154. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4155. SDE_HW_BLK_INTF);
  4156. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4157. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4158. if (!hw_intf)
  4159. continue;
  4160. if (phys_enc->hw_ctl->ops.update_bitmask)
  4161. phys_enc->hw_ctl->ops.update_bitmask(
  4162. phys_enc->hw_ctl,
  4163. SDE_HW_FLUSH_INTF,
  4164. hw_intf->idx, 1);
  4165. intf_valid = true;
  4166. }
  4167. if (!intf_valid) {
  4168. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4169. "intf not found to flush\n");
  4170. return -EFAULT;
  4171. }
  4172. } else {
  4173. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4174. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4175. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4176. if (!hw_lm)
  4177. continue;
  4178. /* update LM flush for HW without INTF TE */
  4179. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4180. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4181. phys_enc->hw_ctl,
  4182. hw_lm->idx, 1);
  4183. lm_valid = true;
  4184. }
  4185. if (!lm_valid) {
  4186. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4187. "lm not found to flush\n");
  4188. return -EFAULT;
  4189. }
  4190. }
  4191. return 0;
  4192. }
  4193. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4194. struct sde_encoder_virt *sde_enc)
  4195. {
  4196. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4197. struct sde_hw_mdp *mdptop = NULL;
  4198. sde_enc->dynamic_hdr_updated = false;
  4199. if (sde_enc->cur_master) {
  4200. mdptop = sde_enc->cur_master->hw_mdptop;
  4201. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4202. sde_enc->cur_master->connector);
  4203. }
  4204. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4205. return;
  4206. if (mdptop->ops.set_hdr_plus_metadata) {
  4207. sde_enc->dynamic_hdr_updated = true;
  4208. mdptop->ops.set_hdr_plus_metadata(
  4209. mdptop, dhdr_meta->dynamic_hdr_payload,
  4210. dhdr_meta->dynamic_hdr_payload_size,
  4211. sde_enc->cur_master->intf_idx == INTF_0 ?
  4212. 0 : 1);
  4213. }
  4214. }
  4215. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4216. {
  4217. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4218. struct sde_encoder_phys *phys;
  4219. int i;
  4220. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4221. phys = sde_enc->phys_encs[i];
  4222. if (phys && phys->ops.hw_reset)
  4223. phys->ops.hw_reset(phys);
  4224. }
  4225. }
  4226. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4227. struct sde_encoder_kickoff_params *params,
  4228. struct sde_encoder_virt *sde_enc,
  4229. struct sde_kms *sde_kms,
  4230. bool needs_hw_reset, bool is_cmd_mode)
  4231. {
  4232. int rc, ret = 0;
  4233. /* if any phys needs reset, reset all phys, in-order */
  4234. if (needs_hw_reset)
  4235. sde_encoder_needs_hw_reset(drm_enc);
  4236. _sde_encoder_update_master(drm_enc, params);
  4237. _sde_encoder_update_roi(drm_enc);
  4238. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4239. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4240. if (rc) {
  4241. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4242. sde_enc->cur_master->connector->base.id, rc);
  4243. ret = rc;
  4244. }
  4245. }
  4246. if (sde_enc->cur_master &&
  4247. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4248. !sde_enc->cur_master->cont_splash_enabled)) {
  4249. rc = sde_encoder_dce_setup(sde_enc, params);
  4250. if (rc) {
  4251. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4252. ret = rc;
  4253. }
  4254. }
  4255. sde_encoder_dce_flush(sde_enc);
  4256. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4257. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4258. sde_enc->cur_master, sde_kms->qdss_enabled);
  4259. return ret;
  4260. }
  4261. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4262. {
  4263. ktime_t current_ts, ept_ts;
  4264. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4265. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4266. bool is_cmd_mode;
  4267. char atrace_buf[64];
  4268. struct drm_connector *drm_conn;
  4269. struct msm_mode_info *info = &sde_enc->mode_info;
  4270. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4271. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4272. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4273. return;
  4274. drm_conn = sde_enc->cur_master->connector;
  4275. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4276. if (!ept)
  4277. return;
  4278. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4279. if (qsync_mode)
  4280. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4281. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4282. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4283. fps = sde_encoder_get_fps(&sde_enc->base);
  4284. min_fps = min(min_fps, fps);
  4285. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4286. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4287. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4288. && is_cmd_mode && qsync_mode) {
  4289. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4290. DRMID(&sde_enc->base), ept);
  4291. return;
  4292. }
  4293. avr_step_fps = info->avr_step_fps;
  4294. current_ts = ktime_get_ns();
  4295. /* ept is in ns and avr_step is mulitple of refresh rate */
  4296. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4297. : ept - EPT_BACKOFF_THRESHOLD;
  4298. /* ept time already elapsed */
  4299. if (ept_ts <= current_ts) {
  4300. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4301. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4302. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4303. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4304. return;
  4305. }
  4306. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4307. /* ept time is within last & next vsync expected with current fps */
  4308. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4309. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4310. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4311. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4312. return;
  4313. }
  4314. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4315. /* validate timeout is not beyond the min fps */
  4316. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4317. pr_err_ratelimited(
  4318. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4319. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4320. min_fps, fps, qsync_mode, avr_step_fps);
  4321. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4322. min_fps, fps, ktime_to_us(current_ts),
  4323. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4324. return;
  4325. }
  4326. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4327. SDE_ATRACE_BEGIN(atrace_buf);
  4328. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4329. SDE_ATRACE_END(atrace_buf);
  4330. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4331. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4332. }
  4333. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4334. struct sde_encoder_kickoff_params *params)
  4335. {
  4336. struct sde_encoder_virt *sde_enc;
  4337. struct sde_encoder_phys *phys, *cur_master;
  4338. struct sde_kms *sde_kms = NULL;
  4339. struct sde_crtc *sde_crtc;
  4340. bool needs_hw_reset = false, is_cmd_mode;
  4341. int i, rc, ret = 0;
  4342. struct msm_display_info *disp_info;
  4343. if (!drm_enc || !params || !drm_enc->dev ||
  4344. !drm_enc->dev->dev_private) {
  4345. SDE_ERROR("invalid args\n");
  4346. return -EINVAL;
  4347. }
  4348. sde_enc = to_sde_encoder_virt(drm_enc);
  4349. sde_kms = sde_encoder_get_kms(drm_enc);
  4350. if (!sde_kms)
  4351. return -EINVAL;
  4352. disp_info = &sde_enc->disp_info;
  4353. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4354. SDE_DEBUG_ENC(sde_enc, "\n");
  4355. SDE_EVT32(DRMID(drm_enc));
  4356. cur_master = sde_enc->cur_master;
  4357. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4358. if (cur_master && cur_master->connector)
  4359. sde_enc->frame_trigger_mode =
  4360. sde_connector_get_property(cur_master->connector->state,
  4361. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4362. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4363. /* prepare for next kickoff, may include waiting on previous kickoff */
  4364. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4365. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4366. phys = sde_enc->phys_encs[i];
  4367. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4368. params->recovery_events_enabled =
  4369. sde_enc->recovery_events_enabled;
  4370. if (phys) {
  4371. if (phys->ops.prepare_for_kickoff) {
  4372. rc = phys->ops.prepare_for_kickoff(
  4373. phys, params);
  4374. if (rc)
  4375. ret = rc;
  4376. }
  4377. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4378. needs_hw_reset = true;
  4379. _sde_encoder_setup_dither(phys);
  4380. if (sde_enc->cur_master &&
  4381. sde_connector_is_qsync_updated(
  4382. sde_enc->cur_master->connector))
  4383. _helper_flush_qsync(phys);
  4384. }
  4385. }
  4386. if (is_cmd_mode && sde_enc->cur_master &&
  4387. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4388. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4389. _sde_encoder_update_rsc_client(drm_enc, true);
  4390. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4391. if (rc) {
  4392. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4393. ret = rc;
  4394. goto end;
  4395. }
  4396. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4397. needs_hw_reset, is_cmd_mode);
  4398. end:
  4399. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4400. return ret;
  4401. }
  4402. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4403. {
  4404. struct sde_encoder_virt *sde_enc;
  4405. struct sde_encoder_phys *phys;
  4406. struct sde_kms *sde_kms;
  4407. unsigned int i;
  4408. if (!drm_enc) {
  4409. SDE_ERROR("invalid encoder\n");
  4410. return;
  4411. }
  4412. SDE_ATRACE_BEGIN("encoder_kickoff");
  4413. sde_enc = to_sde_encoder_virt(drm_enc);
  4414. SDE_DEBUG_ENC(sde_enc, "\n");
  4415. if (sde_enc->delay_kickoff) {
  4416. u32 loop_count = 20;
  4417. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4418. for (i = 0; i < loop_count; i++) {
  4419. usleep_range(sleep, sleep * 2);
  4420. if (!sde_enc->delay_kickoff)
  4421. break;
  4422. }
  4423. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4424. }
  4425. /* update txq for any output retire hw-fence (wb-path) */
  4426. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4427. if (!sde_kms) {
  4428. SDE_ERROR("invalid sde_kms\n");
  4429. return;
  4430. }
  4431. if (sde_enc->cur_master)
  4432. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4433. /* delay frame kickoff based on expected present time */
  4434. _sde_encoder_delay_kickoff_processing(sde_enc);
  4435. /* All phys encs are ready to go, trigger the kickoff */
  4436. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4437. /* allow phys encs to handle any post-kickoff business */
  4438. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4439. phys = sde_enc->phys_encs[i];
  4440. if (phys && phys->ops.handle_post_kickoff)
  4441. phys->ops.handle_post_kickoff(phys);
  4442. }
  4443. if (sde_enc->autorefresh_solver_disable &&
  4444. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4445. _sde_encoder_update_rsc_client(drm_enc, true);
  4446. SDE_ATRACE_END("encoder_kickoff");
  4447. }
  4448. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4449. struct sde_hw_pp_vsync_info *info)
  4450. {
  4451. struct sde_encoder_virt *sde_enc;
  4452. struct sde_encoder_phys *phys;
  4453. int i, ret;
  4454. if (!drm_enc || !info)
  4455. return;
  4456. sde_enc = to_sde_encoder_virt(drm_enc);
  4457. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4458. phys = sde_enc->phys_encs[i];
  4459. if (phys && phys->hw_intf && phys->hw_pp
  4460. && phys->hw_intf->ops.get_vsync_info) {
  4461. ret = phys->hw_intf->ops.get_vsync_info(
  4462. phys->hw_intf, &info[i]);
  4463. if (!ret) {
  4464. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4465. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4466. }
  4467. }
  4468. }
  4469. }
  4470. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4471. u32 *transfer_time_us)
  4472. {
  4473. struct sde_encoder_virt *sde_enc;
  4474. struct msm_mode_info *info;
  4475. if (!drm_enc || !transfer_time_us) {
  4476. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4477. !transfer_time_us);
  4478. return;
  4479. }
  4480. sde_enc = to_sde_encoder_virt(drm_enc);
  4481. info = &sde_enc->mode_info;
  4482. *transfer_time_us = info->mdp_transfer_time_us;
  4483. }
  4484. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4485. {
  4486. struct drm_encoder *src_enc = drm_enc;
  4487. struct sde_encoder_virt *sde_enc;
  4488. struct sde_kms *sde_kms;
  4489. u32 fps;
  4490. if (!drm_enc) {
  4491. SDE_ERROR("invalid encoder\n");
  4492. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4493. }
  4494. sde_kms = sde_encoder_get_kms(drm_enc);
  4495. if (!sde_kms)
  4496. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4497. if (sde_encoder_in_clone_mode(drm_enc))
  4498. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4499. if (!src_enc)
  4500. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4501. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4502. return MAX_KICKOFF_TIMEOUT_MS;
  4503. sde_enc = to_sde_encoder_virt(src_enc);
  4504. fps = sde_enc->mode_info.frame_rate;
  4505. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4506. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4507. else
  4508. return (SEC_TO_MILLI_SEC / fps) * 2;
  4509. }
  4510. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4511. {
  4512. struct sde_encoder_virt *sde_enc;
  4513. struct sde_encoder_phys *master;
  4514. bool is_vid_mode;
  4515. if (!drm_enc)
  4516. return -EINVAL;
  4517. sde_enc = to_sde_encoder_virt(drm_enc);
  4518. master = sde_enc->cur_master;
  4519. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4520. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4521. return -ENODATA;
  4522. if (!master->hw_intf->ops.get_avr_status)
  4523. return -EOPNOTSUPP;
  4524. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4525. }
  4526. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4527. struct drm_framebuffer *fb)
  4528. {
  4529. struct drm_encoder *drm_enc;
  4530. struct sde_hw_mixer_cfg mixer;
  4531. struct sde_rm_hw_iter lm_iter;
  4532. bool lm_valid = false;
  4533. if (!phys_enc || !phys_enc->parent) {
  4534. SDE_ERROR("invalid encoder\n");
  4535. return -EINVAL;
  4536. }
  4537. drm_enc = phys_enc->parent;
  4538. memset(&mixer, 0, sizeof(mixer));
  4539. /* reset associated CTL/LMs */
  4540. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4541. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4542. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4543. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4544. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4545. if (!hw_lm)
  4546. continue;
  4547. /* need to flush LM to remove it */
  4548. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4549. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4550. phys_enc->hw_ctl,
  4551. hw_lm->idx, 1);
  4552. if (fb) {
  4553. /* assume a single LM if targeting a frame buffer */
  4554. if (lm_valid)
  4555. continue;
  4556. mixer.out_height = fb->height;
  4557. mixer.out_width = fb->width;
  4558. if (hw_lm->ops.setup_mixer_out)
  4559. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4560. }
  4561. lm_valid = true;
  4562. /* only enable border color on LM */
  4563. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4564. phys_enc->hw_ctl->ops.setup_blendstage(
  4565. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4566. }
  4567. if (!lm_valid) {
  4568. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4569. return -EFAULT;
  4570. }
  4571. return 0;
  4572. }
  4573. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4574. struct sde_hw_ctl *ctl)
  4575. {
  4576. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4577. return;
  4578. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4579. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4580. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4581. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4582. }
  4583. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4584. {
  4585. struct sde_encoder_virt *sde_enc;
  4586. struct sde_encoder_phys *phys;
  4587. int i, rc = 0, ret = 0;
  4588. struct sde_hw_ctl *ctl;
  4589. if (!drm_enc) {
  4590. SDE_ERROR("invalid encoder\n");
  4591. return -EINVAL;
  4592. }
  4593. sde_enc = to_sde_encoder_virt(drm_enc);
  4594. /* update the qsync parameters for the current frame */
  4595. if (sde_enc->cur_master)
  4596. sde_connector_set_qsync_params(
  4597. sde_enc->cur_master->connector);
  4598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4599. phys = sde_enc->phys_encs[i];
  4600. if (phys && phys->ops.prepare_commit)
  4601. phys->ops.prepare_commit(phys);
  4602. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4603. ret = -ETIMEDOUT;
  4604. if (phys && phys->hw_ctl) {
  4605. ctl = phys->hw_ctl;
  4606. /*
  4607. * avoid clearing the pending flush during the first
  4608. * frame update after idle power collpase as the
  4609. * restore path would have updated the pending flush
  4610. */
  4611. if (!sde_enc->idle_pc_restore &&
  4612. ctl->ops.clear_pending_flush)
  4613. ctl->ops.clear_pending_flush(ctl);
  4614. }
  4615. }
  4616. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4617. rc = sde_connector_prepare_commit(
  4618. sde_enc->cur_master->connector);
  4619. if (rc)
  4620. SDE_ERROR_ENC(sde_enc,
  4621. "prepare commit failed conn %d rc %d\n",
  4622. sde_enc->cur_master->connector->base.id,
  4623. rc);
  4624. }
  4625. return ret;
  4626. }
  4627. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4628. bool enable, u32 frame_count)
  4629. {
  4630. if (!phys_enc)
  4631. return;
  4632. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4633. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4634. enable, frame_count);
  4635. }
  4636. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4637. bool nonblock, u32 *misr_value)
  4638. {
  4639. if (!phys_enc)
  4640. return -EINVAL;
  4641. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4642. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4643. nonblock, misr_value) : -ENOTSUPP;
  4644. }
  4645. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4646. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4647. {
  4648. struct sde_encoder_virt *sde_enc;
  4649. int i;
  4650. if (!s || !s->private)
  4651. return -EINVAL;
  4652. sde_enc = s->private;
  4653. mutex_lock(&sde_enc->enc_lock);
  4654. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4655. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4656. if (!phys)
  4657. continue;
  4658. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4659. phys->intf_idx - INTF_0,
  4660. atomic_read(&phys->vsync_cnt),
  4661. atomic_read(&phys->underrun_cnt));
  4662. switch (phys->intf_mode) {
  4663. case INTF_MODE_VIDEO:
  4664. seq_puts(s, "mode: video\n");
  4665. break;
  4666. case INTF_MODE_CMD:
  4667. seq_puts(s, "mode: command\n");
  4668. break;
  4669. case INTF_MODE_WB_BLOCK:
  4670. seq_puts(s, "mode: wb block\n");
  4671. break;
  4672. case INTF_MODE_WB_LINE:
  4673. seq_puts(s, "mode: wb line\n");
  4674. break;
  4675. default:
  4676. seq_puts(s, "mode: ???\n");
  4677. break;
  4678. }
  4679. }
  4680. mutex_unlock(&sde_enc->enc_lock);
  4681. return 0;
  4682. }
  4683. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4684. struct file *file)
  4685. {
  4686. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4687. }
  4688. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4689. const char __user *user_buf, size_t count, loff_t *ppos)
  4690. {
  4691. struct sde_encoder_virt *sde_enc;
  4692. char buf[MISR_BUFF_SIZE + 1];
  4693. size_t buff_copy;
  4694. u32 frame_count, enable;
  4695. struct sde_kms *sde_kms = NULL;
  4696. struct drm_encoder *drm_enc;
  4697. if (!file || !file->private_data)
  4698. return -EINVAL;
  4699. sde_enc = file->private_data;
  4700. if (!sde_enc)
  4701. return -EINVAL;
  4702. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4703. if (!sde_kms)
  4704. return -EINVAL;
  4705. drm_enc = &sde_enc->base;
  4706. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4707. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4708. return -ENOTSUPP;
  4709. }
  4710. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4711. if (copy_from_user(buf, user_buf, buff_copy))
  4712. return -EINVAL;
  4713. buf[buff_copy] = 0; /* end of string */
  4714. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4715. return -EINVAL;
  4716. atomic_set(&sde_enc->misr_enable, enable);
  4717. sde_enc->misr_reconfigure = true;
  4718. sde_enc->misr_frame_count = frame_count;
  4719. return count;
  4720. }
  4721. static ssize_t _sde_encoder_misr_read(struct file *file,
  4722. char __user *user_buff, size_t count, loff_t *ppos)
  4723. {
  4724. struct sde_encoder_virt *sde_enc;
  4725. struct sde_kms *sde_kms = NULL;
  4726. struct drm_encoder *drm_enc;
  4727. int i = 0, len = 0;
  4728. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4729. int rc;
  4730. if (*ppos)
  4731. return 0;
  4732. if (!file || !file->private_data)
  4733. return -EINVAL;
  4734. sde_enc = file->private_data;
  4735. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4736. if (!sde_kms)
  4737. return -EINVAL;
  4738. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4739. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4740. return -ENOTSUPP;
  4741. }
  4742. drm_enc = &sde_enc->base;
  4743. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4744. if (rc < 0) {
  4745. SDE_ERROR("failed to enable power resource %d\n", rc);
  4746. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4747. return rc;
  4748. }
  4749. sde_vm_lock(sde_kms);
  4750. if (!sde_vm_owns_hw(sde_kms)) {
  4751. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4752. rc = -EOPNOTSUPP;
  4753. goto end;
  4754. }
  4755. if (!atomic_read(&sde_enc->misr_enable)) {
  4756. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4757. "disabled\n");
  4758. goto buff_check;
  4759. }
  4760. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4761. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4762. u32 misr_value = 0;
  4763. if (!phys || !phys->ops.collect_misr) {
  4764. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4765. "invalid\n");
  4766. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4767. continue;
  4768. }
  4769. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4770. if (rc) {
  4771. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4772. "invalid\n");
  4773. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4774. rc);
  4775. continue;
  4776. } else {
  4777. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4778. "Intf idx:%d\n",
  4779. phys->intf_idx - INTF_0);
  4780. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4781. "0x%x\n", misr_value);
  4782. }
  4783. }
  4784. buff_check:
  4785. if (count <= len) {
  4786. len = 0;
  4787. goto end;
  4788. }
  4789. if (copy_to_user(user_buff, buf, len)) {
  4790. len = -EFAULT;
  4791. goto end;
  4792. }
  4793. *ppos += len; /* increase offset */
  4794. end:
  4795. sde_vm_unlock(sde_kms);
  4796. pm_runtime_put_sync(drm_enc->dev->dev);
  4797. return len;
  4798. }
  4799. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4800. {
  4801. struct sde_encoder_virt *sde_enc;
  4802. struct sde_kms *sde_kms;
  4803. int i;
  4804. static const struct file_operations debugfs_status_fops = {
  4805. .open = _sde_encoder_debugfs_status_open,
  4806. .read = seq_read,
  4807. .llseek = seq_lseek,
  4808. .release = single_release,
  4809. };
  4810. static const struct file_operations debugfs_misr_fops = {
  4811. .open = simple_open,
  4812. .read = _sde_encoder_misr_read,
  4813. .write = _sde_encoder_misr_setup,
  4814. };
  4815. char name[SDE_NAME_SIZE];
  4816. if (!drm_enc) {
  4817. SDE_ERROR("invalid encoder\n");
  4818. return -EINVAL;
  4819. }
  4820. sde_enc = to_sde_encoder_virt(drm_enc);
  4821. sde_kms = sde_encoder_get_kms(drm_enc);
  4822. if (!sde_kms) {
  4823. SDE_ERROR("invalid sde_kms\n");
  4824. return -EINVAL;
  4825. }
  4826. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4827. /* create overall sub-directory for the encoder */
  4828. sde_enc->debugfs_root = debugfs_create_dir(name,
  4829. drm_enc->dev->primary->debugfs_root);
  4830. if (!sde_enc->debugfs_root)
  4831. return -ENOMEM;
  4832. /* don't error check these */
  4833. debugfs_create_file("status", 0400,
  4834. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4835. debugfs_create_file("misr_data", 0600,
  4836. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4837. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4838. &sde_enc->idle_pc_enabled);
  4839. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4840. &sde_enc->frame_trigger_mode);
  4841. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4842. (u32 *)&sde_enc->dynamic_irqs_config);
  4843. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4844. if (sde_enc->phys_encs[i] &&
  4845. sde_enc->phys_encs[i]->ops.late_register)
  4846. sde_enc->phys_encs[i]->ops.late_register(
  4847. sde_enc->phys_encs[i],
  4848. sde_enc->debugfs_root);
  4849. return 0;
  4850. }
  4851. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4852. {
  4853. struct sde_encoder_virt *sde_enc;
  4854. if (!drm_enc)
  4855. return;
  4856. sde_enc = to_sde_encoder_virt(drm_enc);
  4857. debugfs_remove_recursive(sde_enc->debugfs_root);
  4858. }
  4859. #else
  4860. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4861. {
  4862. return 0;
  4863. }
  4864. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4865. {
  4866. }
  4867. #endif /* CONFIG_DEBUG_FS */
  4868. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4869. {
  4870. return _sde_encoder_init_debugfs(encoder);
  4871. }
  4872. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4873. {
  4874. _sde_encoder_destroy_debugfs(encoder);
  4875. }
  4876. static int sde_encoder_virt_add_phys_encs(
  4877. struct msm_display_info *disp_info,
  4878. struct sde_encoder_virt *sde_enc,
  4879. struct sde_enc_phys_init_params *params)
  4880. {
  4881. struct sde_encoder_phys *enc = NULL;
  4882. u32 display_caps = disp_info->capabilities;
  4883. SDE_DEBUG_ENC(sde_enc, "\n");
  4884. /*
  4885. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4886. * in this function, check up-front.
  4887. */
  4888. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4889. ARRAY_SIZE(sde_enc->phys_encs)) {
  4890. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4891. sde_enc->num_phys_encs);
  4892. return -EINVAL;
  4893. }
  4894. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4895. enc = sde_encoder_phys_vid_init(params);
  4896. if (IS_ERR_OR_NULL(enc)) {
  4897. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4898. PTR_ERR(enc));
  4899. return !enc ? -EINVAL : PTR_ERR(enc);
  4900. }
  4901. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4902. }
  4903. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4904. enc = sde_encoder_phys_cmd_init(params);
  4905. if (IS_ERR_OR_NULL(enc)) {
  4906. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4907. PTR_ERR(enc));
  4908. return !enc ? -EINVAL : PTR_ERR(enc);
  4909. }
  4910. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4911. }
  4912. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4913. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4914. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4915. else
  4916. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4917. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4918. ++sde_enc->num_phys_encs;
  4919. return 0;
  4920. }
  4921. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4922. struct sde_enc_phys_init_params *params)
  4923. {
  4924. struct sde_encoder_phys *enc = NULL;
  4925. if (!sde_enc) {
  4926. SDE_ERROR("invalid encoder\n");
  4927. return -EINVAL;
  4928. }
  4929. SDE_DEBUG_ENC(sde_enc, "\n");
  4930. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4931. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4932. sde_enc->num_phys_encs);
  4933. return -EINVAL;
  4934. }
  4935. enc = sde_encoder_phys_wb_init(params);
  4936. if (IS_ERR_OR_NULL(enc)) {
  4937. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4938. PTR_ERR(enc));
  4939. return !enc ? -EINVAL : PTR_ERR(enc);
  4940. }
  4941. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4942. ++sde_enc->num_phys_encs;
  4943. return 0;
  4944. }
  4945. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4946. struct sde_kms *sde_kms,
  4947. struct msm_display_info *disp_info,
  4948. int *drm_enc_mode)
  4949. {
  4950. int ret = 0;
  4951. int i = 0;
  4952. enum sde_intf_type intf_type;
  4953. struct sde_encoder_virt_ops parent_ops = {
  4954. sde_encoder_vblank_callback,
  4955. sde_encoder_underrun_callback,
  4956. sde_encoder_frame_done_callback,
  4957. _sde_encoder_get_qsync_fps_callback,
  4958. };
  4959. struct sde_enc_phys_init_params phys_params;
  4960. if (!sde_enc || !sde_kms) {
  4961. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4962. !sde_enc, !sde_kms);
  4963. return -EINVAL;
  4964. }
  4965. memset(&phys_params, 0, sizeof(phys_params));
  4966. phys_params.sde_kms = sde_kms;
  4967. phys_params.parent = &sde_enc->base;
  4968. phys_params.parent_ops = parent_ops;
  4969. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4970. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4971. SDE_DEBUG("\n");
  4972. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4973. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4974. intf_type = INTF_DSI;
  4975. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4976. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4977. intf_type = INTF_HDMI;
  4978. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4979. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4980. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4981. else
  4982. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4983. intf_type = INTF_DP;
  4984. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4985. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4986. intf_type = INTF_WB;
  4987. } else {
  4988. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4989. return -EINVAL;
  4990. }
  4991. WARN_ON(disp_info->num_of_h_tiles < 1);
  4992. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4993. sde_enc->te_source = disp_info->te_source;
  4994. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4995. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4996. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4997. sde_kms->catalog->features);
  4998. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4999. sde_kms->catalog->features);
  5000. mutex_lock(&sde_enc->enc_lock);
  5001. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  5002. /*
  5003. * Left-most tile is at index 0, content is controller id
  5004. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  5005. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  5006. */
  5007. u32 controller_id = disp_info->h_tile_instance[i];
  5008. if (disp_info->num_of_h_tiles > 1) {
  5009. if (i == 0)
  5010. phys_params.split_role = ENC_ROLE_MASTER;
  5011. else
  5012. phys_params.split_role = ENC_ROLE_SLAVE;
  5013. } else {
  5014. phys_params.split_role = ENC_ROLE_SOLO;
  5015. }
  5016. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  5017. i, controller_id, phys_params.split_role);
  5018. if (intf_type == INTF_WB) {
  5019. phys_params.intf_idx = INTF_MAX;
  5020. phys_params.wb_idx = sde_encoder_get_wb(
  5021. sde_kms->catalog,
  5022. intf_type, controller_id);
  5023. if (phys_params.wb_idx == WB_MAX) {
  5024. SDE_ERROR_ENC(sde_enc,
  5025. "could not get wb: type %d, id %d\n",
  5026. intf_type, controller_id);
  5027. ret = -EINVAL;
  5028. }
  5029. } else {
  5030. phys_params.wb_idx = WB_MAX;
  5031. phys_params.intf_idx = sde_encoder_get_intf(
  5032. sde_kms->catalog, intf_type,
  5033. controller_id);
  5034. if (phys_params.intf_idx == INTF_MAX) {
  5035. SDE_ERROR_ENC(sde_enc,
  5036. "could not get wb: type %d, id %d\n",
  5037. intf_type, controller_id);
  5038. ret = -EINVAL;
  5039. }
  5040. }
  5041. if (!ret) {
  5042. if (intf_type == INTF_WB)
  5043. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5044. &phys_params);
  5045. else
  5046. ret = sde_encoder_virt_add_phys_encs(
  5047. disp_info,
  5048. sde_enc,
  5049. &phys_params);
  5050. if (ret)
  5051. SDE_ERROR_ENC(sde_enc,
  5052. "failed to add phys encs\n");
  5053. }
  5054. }
  5055. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5056. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5057. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5058. if (vid_phys) {
  5059. atomic_set(&vid_phys->vsync_cnt, 0);
  5060. atomic_set(&vid_phys->underrun_cnt, 0);
  5061. }
  5062. if (cmd_phys) {
  5063. atomic_set(&cmd_phys->vsync_cnt, 0);
  5064. atomic_set(&cmd_phys->underrun_cnt, 0);
  5065. }
  5066. }
  5067. mutex_unlock(&sde_enc->enc_lock);
  5068. return ret;
  5069. }
  5070. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5071. .mode_set = sde_encoder_virt_mode_set,
  5072. .disable = sde_encoder_virt_disable,
  5073. .enable = sde_encoder_virt_enable,
  5074. .atomic_check = sde_encoder_virt_atomic_check,
  5075. };
  5076. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5077. .destroy = sde_encoder_destroy,
  5078. .late_register = sde_encoder_late_register,
  5079. .early_unregister = sde_encoder_early_unregister,
  5080. };
  5081. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5082. {
  5083. struct msm_drm_private *priv = dev->dev_private;
  5084. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5085. struct drm_encoder *drm_enc = NULL;
  5086. struct sde_encoder_virt *sde_enc = NULL;
  5087. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5088. char name[SDE_NAME_SIZE];
  5089. int ret = 0, i, intf_index = INTF_MAX;
  5090. struct sde_encoder_phys *phys = NULL;
  5091. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5092. if (!sde_enc) {
  5093. ret = -ENOMEM;
  5094. goto fail;
  5095. }
  5096. mutex_init(&sde_enc->enc_lock);
  5097. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5098. &drm_enc_mode);
  5099. if (ret)
  5100. goto fail;
  5101. sde_enc->cur_master = NULL;
  5102. spin_lock_init(&sde_enc->enc_spinlock);
  5103. mutex_init(&sde_enc->vblank_ctl_lock);
  5104. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5105. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5106. drm_enc = &sde_enc->base;
  5107. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5108. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5109. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5110. phys = sde_enc->phys_encs[i];
  5111. if (!phys)
  5112. continue;
  5113. if (phys->ops.is_master && phys->ops.is_master(phys))
  5114. intf_index = phys->intf_idx - INTF_0;
  5115. }
  5116. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5117. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5118. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5119. SDE_RSC_PRIMARY_DISP_CLIENT :
  5120. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5121. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5122. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5123. PTR_ERR(sde_enc->rsc_client));
  5124. sde_enc->rsc_client = NULL;
  5125. }
  5126. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5127. sde_enc->input_event_enabled) {
  5128. ret = _sde_encoder_input_handler(sde_enc);
  5129. if (ret)
  5130. SDE_ERROR(
  5131. "input handler registration failed, rc = %d\n", ret);
  5132. }
  5133. /* Keep posted start as default configuration in driver
  5134. if SBLUT is supported on target. Do not allow HAL to
  5135. override driver's default frame trigger mode.
  5136. */
  5137. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5138. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5139. mutex_init(&sde_enc->rc_lock);
  5140. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5141. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5142. sde_encoder_off_work);
  5143. sde_enc->vblank_enabled = false;
  5144. sde_enc->qdss_status = false;
  5145. kthread_init_work(&sde_enc->input_event_work,
  5146. sde_encoder_input_event_work_handler);
  5147. kthread_init_work(&sde_enc->early_wakeup_work,
  5148. sde_encoder_early_wakeup_work_handler);
  5149. kthread_init_work(&sde_enc->esd_trigger_work,
  5150. sde_encoder_esd_trigger_work_handler);
  5151. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5152. SDE_DEBUG_ENC(sde_enc, "created\n");
  5153. return drm_enc;
  5154. fail:
  5155. SDE_ERROR("failed to create encoder\n");
  5156. if (drm_enc)
  5157. sde_encoder_destroy(drm_enc);
  5158. return ERR_PTR(ret);
  5159. }
  5160. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5161. enum msm_event_wait event)
  5162. {
  5163. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5164. struct sde_encoder_virt *sde_enc = NULL;
  5165. int i, ret = 0;
  5166. char atrace_buf[32];
  5167. if (!drm_enc) {
  5168. SDE_ERROR("invalid encoder\n");
  5169. return -EINVAL;
  5170. }
  5171. sde_enc = to_sde_encoder_virt(drm_enc);
  5172. SDE_DEBUG_ENC(sde_enc, "\n");
  5173. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5174. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5175. switch (event) {
  5176. case MSM_ENC_COMMIT_DONE:
  5177. fn_wait = phys->ops.wait_for_commit_done;
  5178. break;
  5179. case MSM_ENC_TX_COMPLETE:
  5180. fn_wait = phys->ops.wait_for_tx_complete;
  5181. break;
  5182. case MSM_ENC_VBLANK:
  5183. fn_wait = phys->ops.wait_for_vblank;
  5184. break;
  5185. case MSM_ENC_ACTIVE_REGION:
  5186. fn_wait = phys->ops.wait_for_active;
  5187. break;
  5188. default:
  5189. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5190. event);
  5191. return -EINVAL;
  5192. }
  5193. if (phys && fn_wait) {
  5194. snprintf(atrace_buf, sizeof(atrace_buf),
  5195. "wait_completion_event_%d", event);
  5196. SDE_ATRACE_BEGIN(atrace_buf);
  5197. ret = fn_wait(phys);
  5198. SDE_ATRACE_END(atrace_buf);
  5199. if (ret) {
  5200. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5201. sde_enc->disp_info.intf_type, event, i, ret);
  5202. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5203. i, ret, SDE_EVTLOG_ERROR);
  5204. return ret;
  5205. }
  5206. }
  5207. }
  5208. return ret;
  5209. }
  5210. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5211. u32 jitter_num, u32 jitter_denom,
  5212. ktime_t *l_bound, ktime_t *u_bound)
  5213. {
  5214. ktime_t jitter_ns, frametime_ns;
  5215. frametime_ns = (1 * 1000000000) / frame_rate;
  5216. jitter_ns = jitter_num * frametime_ns;
  5217. do_div(jitter_ns, jitter_denom * 100);
  5218. *l_bound = frametime_ns - jitter_ns;
  5219. *u_bound = frametime_ns + jitter_ns;
  5220. }
  5221. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5222. {
  5223. struct sde_encoder_virt *sde_enc;
  5224. if (!drm_enc) {
  5225. SDE_ERROR("invalid encoder\n");
  5226. return 0;
  5227. }
  5228. sde_enc = to_sde_encoder_virt(drm_enc);
  5229. return sde_enc->mode_info.frame_rate;
  5230. }
  5231. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5232. {
  5233. struct sde_encoder_virt *sde_enc = NULL;
  5234. int i;
  5235. if (!encoder) {
  5236. SDE_ERROR("invalid encoder\n");
  5237. return INTF_MODE_NONE;
  5238. }
  5239. sde_enc = to_sde_encoder_virt(encoder);
  5240. if (sde_enc->cur_master)
  5241. return sde_enc->cur_master->intf_mode;
  5242. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5243. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5244. if (phys)
  5245. return phys->intf_mode;
  5246. }
  5247. return INTF_MODE_NONE;
  5248. }
  5249. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5250. {
  5251. struct sde_encoder_virt *sde_enc = NULL;
  5252. struct sde_encoder_phys *phys;
  5253. if (!encoder) {
  5254. SDE_ERROR("invalid encoder\n");
  5255. return 0;
  5256. }
  5257. sde_enc = to_sde_encoder_virt(encoder);
  5258. phys = sde_enc->cur_master;
  5259. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5260. }
  5261. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5262. ktime_t *tvblank)
  5263. {
  5264. struct sde_encoder_virt *sde_enc = NULL;
  5265. struct sde_encoder_phys *phys;
  5266. if (!encoder) {
  5267. SDE_ERROR("invalid encoder\n");
  5268. return false;
  5269. }
  5270. sde_enc = to_sde_encoder_virt(encoder);
  5271. phys = sde_enc->cur_master;
  5272. if (!phys)
  5273. return false;
  5274. *tvblank = phys->last_vsync_timestamp;
  5275. return *tvblank ? true : false;
  5276. }
  5277. static void _sde_encoder_cache_hw_res_cont_splash(
  5278. struct drm_encoder *encoder,
  5279. struct sde_kms *sde_kms)
  5280. {
  5281. int i, idx;
  5282. struct sde_encoder_virt *sde_enc;
  5283. struct sde_encoder_phys *phys_enc;
  5284. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5285. sde_enc = to_sde_encoder_virt(encoder);
  5286. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5287. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5288. sde_enc->hw_pp[i] = NULL;
  5289. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5290. break;
  5291. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5292. }
  5293. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5294. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5295. sde_enc->hw_dsc[i] = NULL;
  5296. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5297. break;
  5298. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5299. }
  5300. /*
  5301. * If we have multiple phys encoders with one controller, make
  5302. * sure to populate the controller pointer in both phys encoders.
  5303. */
  5304. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5305. phys_enc = sde_enc->phys_encs[idx];
  5306. phys_enc->hw_ctl = NULL;
  5307. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5308. SDE_HW_BLK_CTL);
  5309. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5310. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5311. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5312. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5313. phys_enc->intf_idx, phys_enc->hw_ctl);
  5314. }
  5315. }
  5316. }
  5317. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5318. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5319. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5320. phys->hw_intf = NULL;
  5321. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5322. break;
  5323. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5324. }
  5325. }
  5326. /**
  5327. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5328. * device bootup when cont_splash is enabled
  5329. * @drm_enc: Pointer to drm encoder structure
  5330. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5331. * @enable: boolean indicates enable or displae state of splash
  5332. * @Return: true if successful in updating the encoder structure
  5333. */
  5334. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5335. struct sde_splash_display *splash_display, bool enable)
  5336. {
  5337. struct sde_encoder_virt *sde_enc;
  5338. struct msm_drm_private *priv;
  5339. struct sde_kms *sde_kms;
  5340. struct drm_connector *conn = NULL;
  5341. struct sde_connector *sde_conn = NULL;
  5342. struct sde_connector_state *sde_conn_state = NULL;
  5343. struct drm_display_mode *drm_mode = NULL;
  5344. struct sde_encoder_phys *phys_enc;
  5345. struct drm_bridge *bridge;
  5346. int ret = 0, i;
  5347. struct msm_sub_mode sub_mode;
  5348. if (!encoder) {
  5349. SDE_ERROR("invalid drm enc\n");
  5350. return -EINVAL;
  5351. }
  5352. sde_enc = to_sde_encoder_virt(encoder);
  5353. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5354. if (!sde_kms) {
  5355. SDE_ERROR("invalid sde_kms\n");
  5356. return -EINVAL;
  5357. }
  5358. priv = encoder->dev->dev_private;
  5359. if (!priv->num_connectors) {
  5360. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5361. return -EINVAL;
  5362. }
  5363. SDE_DEBUG_ENC(sde_enc,
  5364. "num of connectors: %d\n", priv->num_connectors);
  5365. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5366. if (!enable) {
  5367. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5368. phys_enc = sde_enc->phys_encs[i];
  5369. if (phys_enc)
  5370. phys_enc->cont_splash_enabled = false;
  5371. }
  5372. return ret;
  5373. }
  5374. if (!splash_display) {
  5375. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5376. return -EINVAL;
  5377. }
  5378. for (i = 0; i < priv->num_connectors; i++) {
  5379. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5380. priv->connectors[i]->base.id);
  5381. sde_conn = to_sde_connector(priv->connectors[i]);
  5382. if (!sde_conn->encoder) {
  5383. SDE_DEBUG_ENC(sde_enc,
  5384. "encoder not attached to connector\n");
  5385. continue;
  5386. }
  5387. if (sde_conn->encoder->base.id
  5388. == encoder->base.id) {
  5389. conn = (priv->connectors[i]);
  5390. break;
  5391. }
  5392. }
  5393. if (!conn || !conn->state) {
  5394. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5395. return -EINVAL;
  5396. }
  5397. sde_conn_state = to_sde_connector_state(conn->state);
  5398. if (!sde_conn->ops.get_mode_info) {
  5399. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5400. return -EINVAL;
  5401. }
  5402. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5403. MSM_DISPLAY_DSC_MODE_DISABLED;
  5404. drm_mode = &encoder->crtc->state->adjusted_mode;
  5405. ret = sde_connector_get_mode_info(&sde_conn->base,
  5406. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5407. if (ret) {
  5408. SDE_ERROR_ENC(sde_enc,
  5409. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5410. return ret;
  5411. }
  5412. if (sde_conn->encoder) {
  5413. conn->state->best_encoder = sde_conn->encoder;
  5414. SDE_DEBUG_ENC(sde_enc,
  5415. "configured cstate->best_encoder to ID = %d\n",
  5416. conn->state->best_encoder->base.id);
  5417. } else {
  5418. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5419. conn->base.id);
  5420. }
  5421. sde_enc->crtc = encoder->crtc;
  5422. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5423. conn->state, false);
  5424. if (ret) {
  5425. SDE_ERROR_ENC(sde_enc,
  5426. "failed to reserve hw resources, %d\n", ret);
  5427. return ret;
  5428. }
  5429. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5430. sde_connector_get_topology_name(conn));
  5431. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5432. drm_mode->hdisplay, drm_mode->vdisplay);
  5433. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5434. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5435. if (bridge) {
  5436. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5437. /*
  5438. * For cont-splash use case, we update the mode
  5439. * configurations manually. This will skip the
  5440. * usually mode set call when actual frame is
  5441. * pushed from framework. The bridge needs to
  5442. * be updated with the current drm mode by
  5443. * calling the bridge mode set ops.
  5444. */
  5445. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5446. } else {
  5447. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5448. }
  5449. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5450. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5451. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5452. if (!phys) {
  5453. SDE_ERROR_ENC(sde_enc,
  5454. "phys encoders not initialized\n");
  5455. return -EINVAL;
  5456. }
  5457. /* update connector for master and slave phys encoders */
  5458. phys->connector = conn;
  5459. phys->cont_splash_enabled = true;
  5460. phys->hw_pp = sde_enc->hw_pp[i];
  5461. if (phys->ops.cont_splash_mode_set)
  5462. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5463. if (phys->ops.is_master && phys->ops.is_master(phys))
  5464. sde_enc->cur_master = phys;
  5465. }
  5466. return ret;
  5467. }
  5468. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5469. bool skip_pre_kickoff)
  5470. {
  5471. struct msm_drm_thread *event_thread = NULL;
  5472. struct msm_drm_private *priv = NULL;
  5473. struct sde_encoder_virt *sde_enc = NULL;
  5474. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5475. SDE_ERROR("invalid parameters\n");
  5476. return -EINVAL;
  5477. }
  5478. priv = enc->dev->dev_private;
  5479. sde_enc = to_sde_encoder_virt(enc);
  5480. if (!sde_enc->crtc || (sde_enc->crtc->index
  5481. >= ARRAY_SIZE(priv->event_thread))) {
  5482. SDE_DEBUG_ENC(sde_enc,
  5483. "invalid cached CRTC: %d or crtc index: %d\n",
  5484. sde_enc->crtc == NULL,
  5485. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5486. return -EINVAL;
  5487. }
  5488. SDE_EVT32_VERBOSE(DRMID(enc));
  5489. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5490. if (!skip_pre_kickoff) {
  5491. sde_enc->delay_kickoff = true;
  5492. kthread_queue_work(&event_thread->worker,
  5493. &sde_enc->esd_trigger_work);
  5494. kthread_flush_work(&sde_enc->esd_trigger_work);
  5495. }
  5496. /*
  5497. * panel may stop generating te signal (vsync) during esd failure. rsc
  5498. * hardware may hang without vsync. Avoid rsc hang by generating the
  5499. * vsync from watchdog timer instead of panel.
  5500. */
  5501. sde_encoder_helper_switch_vsync(enc, true);
  5502. if (!skip_pre_kickoff) {
  5503. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5504. sde_enc->delay_kickoff = false;
  5505. }
  5506. return 0;
  5507. }
  5508. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5509. {
  5510. struct sde_encoder_virt *sde_enc;
  5511. if (!encoder) {
  5512. SDE_ERROR("invalid drm enc\n");
  5513. return false;
  5514. }
  5515. sde_enc = to_sde_encoder_virt(encoder);
  5516. return sde_enc->recovery_events_enabled;
  5517. }
  5518. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5519. {
  5520. struct sde_encoder_virt *sde_enc;
  5521. if (!encoder) {
  5522. SDE_ERROR("invalid drm enc\n");
  5523. return;
  5524. }
  5525. sde_enc = to_sde_encoder_virt(encoder);
  5526. sde_enc->recovery_events_enabled = true;
  5527. }
  5528. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5529. {
  5530. struct sde_kms *sde_kms;
  5531. struct drm_connector *conn;
  5532. struct sde_connector_state *conn_state;
  5533. if (!drm_enc)
  5534. return false;
  5535. sde_kms = sde_encoder_get_kms(drm_enc);
  5536. if (!sde_kms)
  5537. return false;
  5538. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5539. if (!conn || !conn->state)
  5540. return false;
  5541. conn_state = to_sde_connector_state(conn->state);
  5542. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5543. }
  5544. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5545. {
  5546. struct drm_encoder *drm_enc;
  5547. struct sde_encoder_virt *sde_enc;
  5548. struct sde_encoder_phys *cur_master;
  5549. struct sde_hw_ctl *hw_ctl = NULL;
  5550. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5551. goto exit;
  5552. /* get encoder to find the hw_ctl for this connector */
  5553. drm_enc = c_conn->encoder;
  5554. if (!drm_enc)
  5555. goto exit;
  5556. sde_enc = to_sde_encoder_virt(drm_enc);
  5557. cur_master = sde_enc->phys_encs[0];
  5558. if (!cur_master || !cur_master->hw_ctl)
  5559. goto exit;
  5560. hw_ctl = cur_master->hw_ctl;
  5561. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5562. exit:
  5563. return hw_ctl;
  5564. }
  5565. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5566. {
  5567. struct sde_encoder_virt *sde_enc;
  5568. struct sde_encoder_phys *phys_enc;
  5569. u32 i;
  5570. sde_enc = to_sde_encoder_virt(drm_enc);
  5571. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5572. {
  5573. phys_enc = sde_enc->phys_encs[i];
  5574. if(phys_enc && phys_enc->ops.add_to_minidump)
  5575. phys_enc->ops.add_to_minidump(phys_enc);
  5576. phys_enc = sde_enc->phys_cmd_encs[i];
  5577. if(phys_enc && phys_enc->ops.add_to_minidump)
  5578. phys_enc->ops.add_to_minidump(phys_enc);
  5579. phys_enc = sde_enc->phys_vid_encs[i];
  5580. if(phys_enc && phys_enc->ops.add_to_minidump)
  5581. phys_enc->ops.add_to_minidump(phys_enc);
  5582. }
  5583. }
  5584. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5585. {
  5586. struct drm_event event;
  5587. struct drm_connector *connector;
  5588. struct sde_connector *c_conn = NULL;
  5589. struct sde_connector_state *c_state = NULL;
  5590. struct sde_encoder_virt *sde_enc = NULL;
  5591. struct sde_encoder_phys *phys = NULL;
  5592. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5593. int rc = 0, i = 0;
  5594. bool misr_updated = false, roi_updated = false;
  5595. struct msm_roi_list *prev_roi, *c_state_roi;
  5596. if (!drm_enc)
  5597. return;
  5598. sde_enc = to_sde_encoder_virt(drm_enc);
  5599. if (!atomic_read(&sde_enc->misr_enable)) {
  5600. SDE_DEBUG("MISR is disabled\n");
  5601. return;
  5602. }
  5603. connector = sde_enc->cur_master->connector;
  5604. if (!connector)
  5605. return;
  5606. c_conn = to_sde_connector(connector);
  5607. c_state = to_sde_connector_state(connector->state);
  5608. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5609. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5610. phys = sde_enc->phys_encs[i];
  5611. if (!phys || !phys->ops.collect_misr) {
  5612. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5613. continue;
  5614. }
  5615. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5616. if (rc) {
  5617. SDE_ERROR("failed to collect misr %d\n", rc);
  5618. return;
  5619. }
  5620. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5621. }
  5622. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5623. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5624. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5625. misr_updated = true;
  5626. }
  5627. }
  5628. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5629. c_state_roi = &c_state->rois;
  5630. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5631. roi_updated = true;
  5632. } else {
  5633. for (i = 0; i < prev_roi->num_rects; i++) {
  5634. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5635. roi_updated = true;
  5636. }
  5637. }
  5638. if (roi_updated)
  5639. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5640. if (misr_updated || roi_updated) {
  5641. event.type = DRM_EVENT_MISR_SIGN;
  5642. event.length = sizeof(c_conn->previous_misr_sign);
  5643. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5644. (u8 *)&c_conn->previous_misr_sign);
  5645. }
  5646. }