sde_encoder.c 168 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. /*
  208. * clone mode is the only scenario where we want to enable software override
  209. * of fal10 veto.
  210. */
  211. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  212. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  213. if (clone_mode && veto) {
  214. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  215. sde_enc->fal10_veto_override = true;
  216. } else if (sde_enc->fal10_veto_override && !veto) {
  217. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  218. sde_enc->fal10_veto_override = false;
  219. }
  220. }
  221. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  222. {
  223. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  224. struct msm_drm_private *priv;
  225. struct sde_kms *sde_kms;
  226. struct device *cpu_dev;
  227. struct cpumask *cpu_mask = NULL;
  228. int cpu = 0;
  229. u32 cpu_dma_latency;
  230. priv = drm_enc->dev->dev_private;
  231. sde_kms = to_sde_kms(priv->kms);
  232. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  233. return;
  234. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  235. cpumask_clear(&sde_enc->valid_cpu_mask);
  236. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  237. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  238. if (!cpu_mask &&
  239. sde_encoder_check_curr_mode(drm_enc,
  240. MSM_DISPLAY_CMD_MODE))
  241. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  242. if (!cpu_mask)
  243. return;
  244. for_each_cpu(cpu, cpu_mask) {
  245. cpu_dev = get_cpu_device(cpu);
  246. if (!cpu_dev) {
  247. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  248. cpu);
  249. return;
  250. }
  251. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  252. dev_pm_qos_add_request(cpu_dev,
  253. &sde_enc->pm_qos_cpu_req[cpu],
  254. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  255. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  256. }
  257. }
  258. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  259. {
  260. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  261. struct device *cpu_dev;
  262. int cpu = 0;
  263. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  264. cpu_dev = get_cpu_device(cpu);
  265. if (!cpu_dev) {
  266. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  267. cpu);
  268. continue;
  269. }
  270. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  272. }
  273. cpumask_clear(&sde_enc->valid_cpu_mask);
  274. }
  275. static bool _sde_encoder_is_autorefresh_enabled(
  276. struct sde_encoder_virt *sde_enc)
  277. {
  278. struct drm_connector *drm_conn;
  279. if (!sde_enc->cur_master ||
  280. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  281. return false;
  282. drm_conn = sde_enc->cur_master->connector;
  283. if (!drm_conn || !drm_conn->state)
  284. return false;
  285. return sde_connector_get_property(drm_conn->state,
  286. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  287. }
  288. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  289. struct sde_hw_qdss *hw_qdss,
  290. struct sde_encoder_phys *phys, bool enable)
  291. {
  292. if (sde_enc->qdss_status == enable)
  293. return;
  294. sde_enc->qdss_status = enable;
  295. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  296. sde_enc->qdss_status);
  297. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  298. }
  299. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  300. s64 timeout_ms, struct sde_encoder_wait_info *info)
  301. {
  302. int rc = 0;
  303. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  304. ktime_t cur_ktime;
  305. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  306. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  307. do {
  308. rc = wait_event_timeout(*(info->wq),
  309. atomic_read(info->atomic_cnt) == info->count_check,
  310. wait_time_jiffies);
  311. cur_ktime = ktime_get();
  312. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  313. timeout_ms, atomic_read(info->atomic_cnt),
  314. info->count_check);
  315. /* Make an early exit if the condition is already satisfied */
  316. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  317. (info->count_check < curr_atomic_cnt)) {
  318. rc = true;
  319. break;
  320. }
  321. /* If we timed out, counter is valid and time is less, wait again */
  322. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  323. (rc == 0) &&
  324. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  325. return rc;
  326. }
  327. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  328. {
  329. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  330. return sde_enc &&
  331. (sde_enc->disp_info.display_type ==
  332. SDE_CONNECTOR_PRIMARY);
  333. }
  334. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  335. {
  336. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  337. return sde_enc &&
  338. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  339. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  340. }
  341. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  342. {
  343. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  344. return sde_enc &&
  345. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  346. }
  347. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  348. {
  349. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  350. return sde_enc && sde_enc->cur_master &&
  351. sde_enc->cur_master->cont_splash_enabled;
  352. }
  353. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  354. enum sde_intr_idx intr_idx)
  355. {
  356. SDE_EVT32(DRMID(phys_enc->parent),
  357. phys_enc->intf_idx - INTF_0,
  358. phys_enc->hw_pp->idx - PINGPONG_0,
  359. intr_idx);
  360. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  361. if (phys_enc->parent_ops.handle_frame_done)
  362. phys_enc->parent_ops.handle_frame_done(
  363. phys_enc->parent, phys_enc,
  364. SDE_ENCODER_FRAME_EVENT_ERROR);
  365. }
  366. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  367. enum sde_intr_idx intr_idx,
  368. struct sde_encoder_wait_info *wait_info)
  369. {
  370. struct sde_encoder_irq *irq;
  371. u32 irq_status;
  372. int ret, i;
  373. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  374. SDE_ERROR("invalid params\n");
  375. return -EINVAL;
  376. }
  377. irq = &phys_enc->irq[intr_idx];
  378. /* note: do master / slave checking outside */
  379. /* return EWOULDBLOCK since we know the wait isn't necessary */
  380. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  381. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  384. return -EWOULDBLOCK;
  385. }
  386. if (irq->irq_idx < 0) {
  387. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  388. irq->name, irq->hw_idx);
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  390. irq->irq_idx);
  391. return 0;
  392. }
  393. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  394. atomic_read(wait_info->atomic_cnt));
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  398. /*
  399. * Some module X may disable interrupt for longer duration
  400. * and it may trigger all interrupts including timer interrupt
  401. * when module X again enable the interrupt.
  402. * That may cause interrupt wait timeout API in this API.
  403. * It is handled by split the wait timer in two halves.
  404. */
  405. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  406. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  407. irq->hw_idx,
  408. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  409. wait_info);
  410. if (ret)
  411. break;
  412. }
  413. if (ret <= 0) {
  414. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  415. irq->irq_idx, true);
  416. if (irq_status) {
  417. unsigned long flags;
  418. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  419. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  420. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  421. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  422. local_irq_save(flags);
  423. irq->cb.func(phys_enc, irq->irq_idx);
  424. local_irq_restore(flags);
  425. ret = 0;
  426. } else {
  427. ret = -ETIMEDOUT;
  428. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  429. irq->hw_idx, irq->irq_idx,
  430. phys_enc->hw_pp->idx - PINGPONG_0,
  431. atomic_read(wait_info->atomic_cnt), irq_status,
  432. SDE_EVTLOG_ERROR);
  433. }
  434. } else {
  435. ret = 0;
  436. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  437. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  438. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  439. }
  440. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  442. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  443. return ret;
  444. }
  445. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  446. enum sde_intr_idx intr_idx)
  447. {
  448. struct sde_encoder_irq *irq;
  449. int ret = 0;
  450. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  451. SDE_ERROR("invalid params\n");
  452. return -EINVAL;
  453. }
  454. irq = &phys_enc->irq[intr_idx];
  455. if (irq->irq_idx >= 0) {
  456. SDE_DEBUG_PHYS(phys_enc,
  457. "skipping already registered irq %s type %d\n",
  458. irq->name, irq->intr_type);
  459. return 0;
  460. }
  461. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  462. irq->intr_type, irq->hw_idx);
  463. if (irq->irq_idx < 0) {
  464. SDE_ERROR_PHYS(phys_enc,
  465. "failed to lookup IRQ index for %s type:%d\n",
  466. irq->name, irq->intr_type);
  467. return -EINVAL;
  468. }
  469. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  470. &irq->cb);
  471. if (ret) {
  472. SDE_ERROR_PHYS(phys_enc,
  473. "failed to register IRQ callback for %s\n",
  474. irq->name);
  475. irq->irq_idx = -EINVAL;
  476. return ret;
  477. }
  478. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret) {
  480. SDE_ERROR_PHYS(phys_enc,
  481. "enable IRQ for intr:%s failed, irq_idx %d\n",
  482. irq->name, irq->irq_idx);
  483. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  484. irq->irq_idx, &irq->cb);
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, SDE_EVTLOG_ERROR);
  487. irq->irq_idx = -EINVAL;
  488. return ret;
  489. }
  490. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  491. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  492. irq->name, irq->irq_idx);
  493. return ret;
  494. }
  495. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  496. enum sde_intr_idx intr_idx)
  497. {
  498. struct sde_encoder_irq *irq;
  499. int ret;
  500. if (!phys_enc) {
  501. SDE_ERROR("invalid encoder\n");
  502. return -EINVAL;
  503. }
  504. irq = &phys_enc->irq[intr_idx];
  505. /* silently skip irqs that weren't registered */
  506. if (irq->irq_idx < 0) {
  507. SDE_ERROR(
  508. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  509. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  510. irq->irq_idx);
  511. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx, SDE_EVTLOG_ERROR);
  513. return 0;
  514. }
  515. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  516. if (ret)
  517. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  518. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  519. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  520. &irq->cb);
  521. if (ret)
  522. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  523. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  525. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  526. irq->irq_idx = -EINVAL;
  527. return 0;
  528. }
  529. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  530. struct sde_encoder_hw_resources *hw_res,
  531. struct drm_connector_state *conn_state)
  532. {
  533. struct sde_encoder_virt *sde_enc = NULL;
  534. int ret, i = 0;
  535. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  536. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  537. -EINVAL, !drm_enc, !hw_res, !conn_state,
  538. hw_res ? !hw_res->comp_info : 0);
  539. return;
  540. }
  541. sde_enc = to_sde_encoder_virt(drm_enc);
  542. SDE_DEBUG_ENC(sde_enc, "\n");
  543. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  544. hw_res->display_type = sde_enc->disp_info.display_type;
  545. /* Query resources used by phys encs, expected to be without overlap */
  546. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  547. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.get_hw_resources)
  549. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  550. }
  551. /*
  552. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  553. * called from atomic_check phase. Use the below API to get mode
  554. * information of the temporary conn_state passed
  555. */
  556. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  557. if (ret)
  558. SDE_ERROR("failed to get topology ret %d\n", ret);
  559. ret = sde_connector_state_get_compression_info(conn_state,
  560. hw_res->comp_info);
  561. if (ret)
  562. SDE_ERROR("failed to get compression info ret %d\n", ret);
  563. }
  564. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  565. {
  566. struct sde_encoder_virt *sde_enc = NULL;
  567. int i = 0;
  568. unsigned int num_encs;
  569. if (!drm_enc) {
  570. SDE_ERROR("invalid encoder\n");
  571. return;
  572. }
  573. sde_enc = to_sde_encoder_virt(drm_enc);
  574. SDE_DEBUG_ENC(sde_enc, "\n");
  575. num_encs = sde_enc->num_phys_encs;
  576. mutex_lock(&sde_enc->enc_lock);
  577. sde_rsc_client_destroy(sde_enc->rsc_client);
  578. for (i = 0; i < num_encs; i++) {
  579. struct sde_encoder_phys *phys;
  580. phys = sde_enc->phys_vid_encs[i];
  581. if (phys && phys->ops.destroy) {
  582. phys->ops.destroy(phys);
  583. --sde_enc->num_phys_encs;
  584. sde_enc->phys_vid_encs[i] = NULL;
  585. }
  586. phys = sde_enc->phys_cmd_encs[i];
  587. if (phys && phys->ops.destroy) {
  588. phys->ops.destroy(phys);
  589. --sde_enc->num_phys_encs;
  590. sde_enc->phys_cmd_encs[i] = NULL;
  591. }
  592. phys = sde_enc->phys_encs[i];
  593. if (phys && phys->ops.destroy) {
  594. phys->ops.destroy(phys);
  595. --sde_enc->num_phys_encs;
  596. sde_enc->phys_encs[i] = NULL;
  597. }
  598. }
  599. if (sde_enc->num_phys_encs)
  600. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  601. sde_enc->num_phys_encs);
  602. sde_enc->num_phys_encs = 0;
  603. mutex_unlock(&sde_enc->enc_lock);
  604. drm_encoder_cleanup(drm_enc);
  605. mutex_destroy(&sde_enc->enc_lock);
  606. kfree(sde_enc->input_handler);
  607. sde_enc->input_handler = NULL;
  608. kfree(sde_enc);
  609. }
  610. void sde_encoder_helper_update_intf_cfg(
  611. struct sde_encoder_phys *phys_enc)
  612. {
  613. struct sde_encoder_virt *sde_enc;
  614. struct sde_hw_intf_cfg_v1 *intf_cfg;
  615. enum sde_3d_blend_mode mode_3d;
  616. if (!phys_enc || !phys_enc->hw_pp) {
  617. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  618. return;
  619. }
  620. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  621. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  622. SDE_DEBUG_ENC(sde_enc,
  623. "intf_cfg updated for %d at idx %d\n",
  624. phys_enc->intf_idx,
  625. intf_cfg->intf_count);
  626. /* setup interface configuration */
  627. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  628. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  629. return;
  630. }
  631. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  632. if (phys_enc == sde_enc->cur_master) {
  633. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  634. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  635. else
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  637. }
  638. /* configure this interface as master for split display */
  639. if (phys_enc->split_role == ENC_ROLE_MASTER)
  640. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  641. /* setup which pp blk will connect to this intf */
  642. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  643. phys_enc->hw_intf->ops.bind_pingpong_blk(
  644. phys_enc->hw_intf,
  645. true,
  646. phys_enc->hw_pp->idx);
  647. /*setup merge_3d configuration */
  648. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  649. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  650. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  651. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  652. phys_enc->hw_pp->merge_3d->idx;
  653. if (phys_enc->hw_pp->ops.setup_3d_mode)
  654. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  655. mode_3d);
  656. }
  657. void sde_encoder_helper_split_config(
  658. struct sde_encoder_phys *phys_enc,
  659. enum sde_intf interface)
  660. {
  661. struct sde_encoder_virt *sde_enc;
  662. struct split_pipe_cfg *cfg;
  663. struct sde_hw_mdp *hw_mdptop;
  664. enum sde_rm_topology_name topology;
  665. struct msm_display_info *disp_info;
  666. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  667. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  668. return;
  669. }
  670. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  671. hw_mdptop = phys_enc->hw_mdptop;
  672. disp_info = &sde_enc->disp_info;
  673. cfg = &phys_enc->hw_intf->cfg;
  674. memset(cfg, 0, sizeof(*cfg));
  675. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  676. return;
  677. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  678. cfg->split_link_en = true;
  679. /**
  680. * disable split modes since encoder will be operating in as the only
  681. * encoder, either for the entire use case in the case of, for example,
  682. * single DSI, or for this frame in the case of left/right only partial
  683. * update.
  684. */
  685. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  686. if (hw_mdptop->ops.setup_split_pipe)
  687. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  688. if (hw_mdptop->ops.setup_pp_split)
  689. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  690. return;
  691. }
  692. cfg->en = true;
  693. cfg->mode = phys_enc->intf_mode;
  694. cfg->intf = interface;
  695. if (cfg->en && phys_enc->ops.needs_single_flush &&
  696. phys_enc->ops.needs_single_flush(phys_enc))
  697. cfg->split_flush_en = true;
  698. topology = sde_connector_get_topology_name(phys_enc->connector);
  699. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  700. cfg->pp_split_slave = cfg->intf;
  701. else
  702. cfg->pp_split_slave = INTF_MAX;
  703. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  704. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  705. if (hw_mdptop->ops.setup_split_pipe)
  706. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  707. } else if (sde_enc->hw_pp[0]) {
  708. /*
  709. * slave encoder
  710. * - determine split index from master index,
  711. * assume master is first pp
  712. */
  713. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  714. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  715. cfg->pp_split_index);
  716. if (hw_mdptop->ops.setup_pp_split)
  717. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  718. }
  719. }
  720. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  721. {
  722. struct sde_encoder_virt *sde_enc;
  723. int i = 0;
  724. if (!drm_enc)
  725. return false;
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. if (!sde_enc)
  728. return false;
  729. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  730. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  731. if (phys && phys->in_clone_mode)
  732. return true;
  733. }
  734. return false;
  735. }
  736. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  737. struct drm_crtc *crtc)
  738. {
  739. struct sde_encoder_virt *sde_enc;
  740. int i;
  741. if (!drm_enc)
  742. return false;
  743. sde_enc = to_sde_encoder_virt(drm_enc);
  744. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  745. return false;
  746. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  747. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  748. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  749. return true;
  750. }
  751. return false;
  752. }
  753. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  754. struct drm_crtc_state *crtc_state)
  755. {
  756. struct sde_encoder_virt *sde_enc;
  757. struct sde_crtc_state *sde_crtc_state;
  758. int i = 0;
  759. if (!drm_enc || !crtc_state) {
  760. SDE_DEBUG("invalid params\n");
  761. return;
  762. }
  763. sde_enc = to_sde_encoder_virt(drm_enc);
  764. sde_crtc_state = to_sde_crtc_state(crtc_state);
  765. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  766. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  767. return;
  768. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  769. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  770. if (phys) {
  771. phys->in_clone_mode = true;
  772. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  773. }
  774. }
  775. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  776. sde_crtc_state->cwb_enc_mask = 0;
  777. }
  778. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  779. struct drm_crtc_state *crtc_state,
  780. struct drm_connector_state *conn_state)
  781. {
  782. const struct drm_display_mode *mode;
  783. struct drm_display_mode *adj_mode;
  784. int i = 0;
  785. int ret = 0;
  786. mode = &crtc_state->mode;
  787. adj_mode = &crtc_state->adjusted_mode;
  788. /* perform atomic check on the first physical encoder (master) */
  789. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  790. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  791. if (phys && phys->ops.atomic_check)
  792. ret = phys->ops.atomic_check(phys, crtc_state,
  793. conn_state);
  794. else if (phys && phys->ops.mode_fixup)
  795. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  796. ret = -EINVAL;
  797. if (ret) {
  798. SDE_ERROR_ENC(sde_enc,
  799. "mode unsupported, phys idx %d\n", i);
  800. break;
  801. }
  802. }
  803. return ret;
  804. }
  805. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  806. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  807. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  808. {
  809. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  810. int ret = 0;
  811. if (crtc_state->mode_changed || crtc_state->active_changed) {
  812. struct sde_rect mode_roi, roi;
  813. u32 width, height;
  814. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  815. mode_roi.x = 0;
  816. mode_roi.y = 0;
  817. mode_roi.w = width;
  818. mode_roi.h = height;
  819. if (sde_conn_state->rois.num_rects) {
  820. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  821. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  822. SDE_ERROR_ENC(sde_enc,
  823. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  824. roi.x, roi.y, roi.w, roi.h);
  825. ret = -EINVAL;
  826. }
  827. }
  828. if (sde_crtc_state->user_roi_list.num_rects) {
  829. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  830. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  831. SDE_ERROR_ENC(sde_enc,
  832. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  833. roi.x, roi.y, roi.w, roi.h);
  834. ret = -EINVAL;
  835. }
  836. }
  837. }
  838. return ret;
  839. }
  840. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  841. struct drm_crtc_state *crtc_state,
  842. struct drm_connector_state *conn_state,
  843. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  844. struct sde_connector *sde_conn,
  845. struct sde_connector_state *sde_conn_state)
  846. {
  847. int ret = 0;
  848. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  849. struct msm_sub_mode sub_mode;
  850. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  851. struct msm_display_topology *topology = NULL;
  852. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  853. CONNECTOR_PROP_DSC_MODE);
  854. ret = sde_connector_get_mode_info(&sde_conn->base,
  855. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  856. if (ret) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "failed to get mode info, rc = %d\n", ret);
  859. return ret;
  860. }
  861. if (sde_conn_state->mode_info.comp_info.comp_type &&
  862. sde_conn_state->mode_info.comp_info.comp_ratio >=
  863. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  864. SDE_ERROR_ENC(sde_enc,
  865. "invalid compression ratio: %d\n",
  866. sde_conn_state->mode_info.comp_info.comp_ratio);
  867. ret = -EINVAL;
  868. return ret;
  869. }
  870. /* Reserve dynamic resources, indicating atomic_check phase */
  871. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  872. conn_state, true);
  873. if (ret) {
  874. if (ret != -EAGAIN)
  875. SDE_ERROR_ENC(sde_enc,
  876. "RM failed to reserve resources, rc = %d\n", ret);
  877. return ret;
  878. }
  879. /**
  880. * Update connector state with the topology selected for the
  881. * resource set validated. Reset the topology if we are
  882. * de-activating crtc.
  883. */
  884. if (crtc_state->active) {
  885. topology = &sde_conn_state->mode_info.topology;
  886. ret = sde_rm_update_topology(&sde_kms->rm,
  887. conn_state, topology);
  888. if (ret) {
  889. SDE_ERROR_ENC(sde_enc,
  890. "RM failed to update topology, rc: %d\n", ret);
  891. return ret;
  892. }
  893. }
  894. ret = sde_connector_set_blob_data(conn_state->connector,
  895. conn_state,
  896. CONNECTOR_PROP_SDE_INFO);
  897. if (ret) {
  898. SDE_ERROR_ENC(sde_enc,
  899. "connector failed to update info, rc: %d\n",
  900. ret);
  901. return ret;
  902. }
  903. }
  904. return ret;
  905. }
  906. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  907. {
  908. struct sde_connector *sde_conn = NULL;
  909. struct sde_kms *sde_kms = NULL;
  910. struct drm_connector *conn = NULL;
  911. if (!drm_enc) {
  912. SDE_ERROR("invalid drm encoder\n");
  913. return false;
  914. }
  915. sde_kms = sde_encoder_get_kms(drm_enc);
  916. if (!sde_kms)
  917. return false;
  918. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  919. if (!conn || !conn->state)
  920. return false;
  921. sde_conn = to_sde_connector(conn);
  922. if (!sde_conn)
  923. return false;
  924. return sde_connector_is_line_insertion_supported(sde_conn);
  925. }
  926. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  927. u32 *qsync_fps, struct drm_connector_state *conn_state)
  928. {
  929. struct sde_encoder_virt *sde_enc;
  930. int rc = 0;
  931. struct sde_connector *sde_conn;
  932. if (!qsync_fps)
  933. return;
  934. *qsync_fps = 0;
  935. if (!drm_enc) {
  936. SDE_ERROR("invalid drm encoder\n");
  937. return;
  938. }
  939. sde_enc = to_sde_encoder_virt(drm_enc);
  940. if (!sde_enc->cur_master) {
  941. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  942. return;
  943. }
  944. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  945. if (sde_conn->ops.get_qsync_min_fps)
  946. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  947. if (rc < 0) {
  948. SDE_ERROR("invalid qsync min fps %d\n", rc);
  949. return;
  950. }
  951. *qsync_fps = rc;
  952. }
  953. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  954. struct sde_connector_state *sde_conn_state, u32 step)
  955. {
  956. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  957. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  958. u32 min_fps, req_fps = 0;
  959. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  960. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  961. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  962. CONNECTOR_PROP_QSYNC_MODE);
  963. if (has_panel_req) {
  964. if (!sde_conn->ops.get_avr_step_req) {
  965. SDE_ERROR("unable to retrieve required step rate\n");
  966. return -EINVAL;
  967. }
  968. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  969. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  970. if (qsync_mode && req_fps != step) {
  971. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  972. step, req_fps, nom_fps);
  973. return -EINVAL;
  974. }
  975. }
  976. if (!step)
  977. return 0;
  978. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  979. &sde_conn_state->base);
  980. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  981. (vtotal * nom_fps) % step) {
  982. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  983. min_fps, step, vtotal);
  984. return -EINVAL;
  985. }
  986. return 0;
  987. }
  988. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  989. struct sde_connector_state *sde_conn_state)
  990. {
  991. int rc = 0;
  992. u32 avr_step;
  993. bool qsync_dirty, has_modeset;
  994. struct drm_connector_state *conn_state = &sde_conn_state->base;
  995. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  996. CONNECTOR_PROP_QSYNC_MODE);
  997. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  998. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  999. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1000. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1001. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1002. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1003. sde_conn_state->msm_mode.private_flags);
  1004. return -EINVAL;
  1005. }
  1006. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1007. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1008. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1009. return rc;
  1010. }
  1011. static int sde_encoder_virt_atomic_check(
  1012. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1013. struct drm_connector_state *conn_state)
  1014. {
  1015. struct sde_encoder_virt *sde_enc;
  1016. struct sde_kms *sde_kms;
  1017. const struct drm_display_mode *mode;
  1018. struct drm_display_mode *adj_mode;
  1019. struct sde_connector *sde_conn = NULL;
  1020. struct sde_connector_state *sde_conn_state = NULL;
  1021. struct sde_crtc_state *sde_crtc_state = NULL;
  1022. enum sde_rm_topology_name old_top;
  1023. enum sde_rm_topology_name top_name;
  1024. struct msm_display_info *disp_info;
  1025. int ret = 0;
  1026. if (!drm_enc || !crtc_state || !conn_state) {
  1027. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1028. !drm_enc, !crtc_state, !conn_state);
  1029. return -EINVAL;
  1030. }
  1031. sde_enc = to_sde_encoder_virt(drm_enc);
  1032. disp_info = &sde_enc->disp_info;
  1033. SDE_DEBUG_ENC(sde_enc, "\n");
  1034. sde_kms = sde_encoder_get_kms(drm_enc);
  1035. if (!sde_kms)
  1036. return -EINVAL;
  1037. mode = &crtc_state->mode;
  1038. adj_mode = &crtc_state->adjusted_mode;
  1039. sde_conn = to_sde_connector(conn_state->connector);
  1040. sde_conn_state = to_sde_connector_state(conn_state);
  1041. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1042. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1043. if (ret)
  1044. return ret;
  1045. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1046. crtc_state->active_changed, crtc_state->connectors_changed);
  1047. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1048. conn_state);
  1049. if (ret)
  1050. return ret;
  1051. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1052. conn_state, sde_conn_state, sde_crtc_state);
  1053. if (ret)
  1054. return ret;
  1055. /**
  1056. * record topology in previous atomic state to be able to handle
  1057. * topology transitions correctly.
  1058. */
  1059. old_top = sde_connector_get_property(conn_state,
  1060. CONNECTOR_PROP_TOPOLOGY_NAME);
  1061. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1062. if (ret)
  1063. return ret;
  1064. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1065. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1066. if (ret)
  1067. return ret;
  1068. top_name = sde_connector_get_property(conn_state,
  1069. CONNECTOR_PROP_TOPOLOGY_NAME);
  1070. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1071. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1072. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1073. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1074. top_name);
  1075. return -EINVAL;
  1076. }
  1077. }
  1078. ret = sde_connector_roi_v1_check_roi(conn_state);
  1079. if (ret) {
  1080. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1081. ret);
  1082. return ret;
  1083. }
  1084. drm_mode_set_crtcinfo(adj_mode, 0);
  1085. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1086. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1087. sde_conn_state->msm_mode.private_flags,
  1088. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1089. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1090. return ret;
  1091. }
  1092. static void _sde_encoder_get_connector_roi(
  1093. struct sde_encoder_virt *sde_enc,
  1094. struct sde_rect *merged_conn_roi)
  1095. {
  1096. struct drm_connector *drm_conn;
  1097. struct sde_connector_state *c_state;
  1098. if (!sde_enc || !merged_conn_roi)
  1099. return;
  1100. drm_conn = sde_enc->phys_encs[0]->connector;
  1101. if (!drm_conn || !drm_conn->state)
  1102. return;
  1103. c_state = to_sde_connector_state(drm_conn->state);
  1104. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1105. }
  1106. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1107. {
  1108. struct sde_encoder_virt *sde_enc;
  1109. struct drm_connector *drm_conn;
  1110. struct drm_display_mode *adj_mode;
  1111. struct sde_rect roi;
  1112. if (!drm_enc) {
  1113. SDE_ERROR("invalid encoder parameter\n");
  1114. return -EINVAL;
  1115. }
  1116. sde_enc = to_sde_encoder_virt(drm_enc);
  1117. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1118. SDE_ERROR("invalid crtc parameter\n");
  1119. return -EINVAL;
  1120. }
  1121. if (!sde_enc->cur_master) {
  1122. SDE_ERROR("invalid cur_master parameter\n");
  1123. return -EINVAL;
  1124. }
  1125. adj_mode = &sde_enc->cur_master->cached_mode;
  1126. drm_conn = sde_enc->cur_master->connector;
  1127. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1128. if (sde_kms_rect_is_null(&roi)) {
  1129. roi.w = adj_mode->hdisplay;
  1130. roi.h = adj_mode->vdisplay;
  1131. }
  1132. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1133. sizeof(sde_enc->prv_conn_roi));
  1134. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1135. return 0;
  1136. }
  1137. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1138. {
  1139. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1140. struct sde_kms *sde_kms;
  1141. struct sde_hw_mdp *hw_mdptop;
  1142. struct sde_encoder_virt *sde_enc;
  1143. int i;
  1144. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1145. if (!sde_enc) {
  1146. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1147. return;
  1148. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1149. SDE_ERROR("invalid num phys enc %d/%d\n",
  1150. sde_enc->num_phys_encs,
  1151. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1152. return;
  1153. }
  1154. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1155. if (!sde_kms) {
  1156. SDE_ERROR("invalid sde_kms\n");
  1157. return;
  1158. }
  1159. hw_mdptop = sde_kms->hw_mdp;
  1160. if (!hw_mdptop) {
  1161. SDE_ERROR("invalid mdptop\n");
  1162. return;
  1163. }
  1164. if (hw_mdptop->ops.setup_vsync_source) {
  1165. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1166. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1167. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1168. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1169. vsync_cfg.vsync_source = vsync_source;
  1170. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1171. }
  1172. }
  1173. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1174. struct msm_display_info *disp_info)
  1175. {
  1176. struct sde_encoder_phys *phys;
  1177. struct sde_connector *sde_conn;
  1178. int i;
  1179. u32 vsync_source;
  1180. if (!sde_enc || !disp_info) {
  1181. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1182. sde_enc != NULL, disp_info != NULL);
  1183. return;
  1184. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1185. SDE_ERROR("invalid num phys enc %d/%d\n",
  1186. sde_enc->num_phys_encs,
  1187. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1188. return;
  1189. }
  1190. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1191. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1192. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1193. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1194. else
  1195. vsync_source = sde_enc->te_source;
  1196. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1197. disp_info->is_te_using_watchdog_timer);
  1198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1199. phys = sde_enc->phys_encs[i];
  1200. if (phys && phys->ops.setup_vsync_source)
  1201. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1202. }
  1203. }
  1204. }
  1205. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1206. bool watchdog_te)
  1207. {
  1208. struct sde_encoder_virt *sde_enc;
  1209. struct msm_display_info disp_info;
  1210. if (!drm_enc) {
  1211. pr_err("invalid drm encoder\n");
  1212. return -EINVAL;
  1213. }
  1214. sde_enc = to_sde_encoder_virt(drm_enc);
  1215. sde_encoder_control_te(drm_enc, false);
  1216. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1217. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1218. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1219. sde_encoder_control_te(drm_enc, true);
  1220. return 0;
  1221. }
  1222. static int _sde_encoder_rsc_client_update_vsync_wait(
  1223. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1224. int wait_vblank_crtc_id)
  1225. {
  1226. int wait_refcount = 0, ret = 0;
  1227. int pipe = -1;
  1228. int wait_count = 0;
  1229. struct drm_crtc *primary_crtc;
  1230. struct drm_crtc *crtc;
  1231. crtc = sde_enc->crtc;
  1232. if (wait_vblank_crtc_id)
  1233. wait_refcount =
  1234. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1235. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1236. SDE_EVTLOG_FUNC_ENTRY);
  1237. if (crtc->base.id != wait_vblank_crtc_id) {
  1238. primary_crtc = drm_crtc_find(drm_enc->dev,
  1239. NULL, wait_vblank_crtc_id);
  1240. if (!primary_crtc) {
  1241. SDE_ERROR_ENC(sde_enc,
  1242. "failed to find primary crtc id %d\n",
  1243. wait_vblank_crtc_id);
  1244. return -EINVAL;
  1245. }
  1246. pipe = drm_crtc_index(primary_crtc);
  1247. }
  1248. /**
  1249. * note: VBLANK is expected to be enabled at this point in
  1250. * resource control state machine if on primary CRTC
  1251. */
  1252. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1253. if (sde_rsc_client_is_state_update_complete(
  1254. sde_enc->rsc_client))
  1255. break;
  1256. if (crtc->base.id == wait_vblank_crtc_id)
  1257. ret = sde_encoder_wait_for_event(drm_enc,
  1258. MSM_ENC_VBLANK);
  1259. else
  1260. drm_wait_one_vblank(drm_enc->dev, pipe);
  1261. if (ret) {
  1262. SDE_ERROR_ENC(sde_enc,
  1263. "wait for vblank failed ret:%d\n", ret);
  1264. /**
  1265. * rsc hardware may hang without vsync. avoid rsc hang
  1266. * by generating the vsync from watchdog timer.
  1267. */
  1268. if (crtc->base.id == wait_vblank_crtc_id)
  1269. sde_encoder_helper_switch_vsync(drm_enc, true);
  1270. }
  1271. }
  1272. if (wait_count >= MAX_RSC_WAIT)
  1273. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1274. SDE_EVTLOG_ERROR);
  1275. if (wait_refcount)
  1276. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1277. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1278. SDE_EVTLOG_FUNC_EXIT);
  1279. return ret;
  1280. }
  1281. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1282. {
  1283. struct sde_encoder_virt *sde_enc;
  1284. struct msm_display_info *disp_info;
  1285. struct sde_rsc_cmd_config *rsc_config;
  1286. struct drm_crtc *crtc;
  1287. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1288. int ret;
  1289. /**
  1290. * Already checked drm_enc, sde_enc is valid in function
  1291. * _sde_encoder_update_rsc_client() which pass the parameters
  1292. * to this function.
  1293. */
  1294. sde_enc = to_sde_encoder_virt(drm_enc);
  1295. crtc = sde_enc->crtc;
  1296. disp_info = &sde_enc->disp_info;
  1297. rsc_config = &sde_enc->rsc_config;
  1298. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1299. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1300. /* update it only once */
  1301. sde_enc->rsc_state_init = true;
  1302. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1303. rsc_state, rsc_config, crtc->base.id,
  1304. &wait_vblank_crtc_id);
  1305. } else {
  1306. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1307. rsc_state, NULL, crtc->base.id,
  1308. &wait_vblank_crtc_id);
  1309. }
  1310. /**
  1311. * if RSC performed a state change that requires a VBLANK wait, it will
  1312. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1313. *
  1314. * if we are the primary display, we will need to enable and wait
  1315. * locally since we hold the commit thread
  1316. *
  1317. * if we are an external display, we must send a signal to the primary
  1318. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1319. * by the primary panel's VBLANK signals
  1320. */
  1321. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1322. if (ret) {
  1323. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1324. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1325. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1326. sde_enc, wait_vblank_crtc_id);
  1327. }
  1328. return ret;
  1329. }
  1330. static int _sde_encoder_update_rsc_client(
  1331. struct drm_encoder *drm_enc, bool enable)
  1332. {
  1333. struct sde_encoder_virt *sde_enc;
  1334. struct drm_crtc *crtc;
  1335. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1336. struct sde_rsc_cmd_config *rsc_config;
  1337. int ret;
  1338. struct msm_display_info *disp_info;
  1339. struct msm_mode_info *mode_info;
  1340. u32 qsync_mode = 0, v_front_porch;
  1341. struct drm_display_mode *mode;
  1342. bool is_vid_mode;
  1343. struct drm_encoder *enc;
  1344. if (!drm_enc || !drm_enc->dev) {
  1345. SDE_ERROR("invalid encoder arguments\n");
  1346. return -EINVAL;
  1347. }
  1348. sde_enc = to_sde_encoder_virt(drm_enc);
  1349. mode_info = &sde_enc->mode_info;
  1350. crtc = sde_enc->crtc;
  1351. if (!sde_enc->crtc) {
  1352. SDE_ERROR("invalid crtc parameter\n");
  1353. return -EINVAL;
  1354. }
  1355. disp_info = &sde_enc->disp_info;
  1356. rsc_config = &sde_enc->rsc_config;
  1357. if (!sde_enc->rsc_client) {
  1358. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1359. return 0;
  1360. }
  1361. /**
  1362. * only primary command mode panel without Qsync can request CMD state.
  1363. * all other panels/displays can request for VID state including
  1364. * secondary command mode panel.
  1365. * Clone mode encoder can request CLK STATE only.
  1366. */
  1367. if (sde_enc->cur_master) {
  1368. qsync_mode = sde_connector_get_qsync_mode(
  1369. sde_enc->cur_master->connector);
  1370. sde_enc->autorefresh_solver_disable =
  1371. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1372. }
  1373. /* left primary encoder keep vote */
  1374. if (sde_encoder_in_clone_mode(drm_enc)) {
  1375. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1376. return 0;
  1377. }
  1378. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1379. (disp_info->display_type && qsync_mode) ||
  1380. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1381. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1382. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1383. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1384. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1385. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1386. drm_for_each_encoder(enc, drm_enc->dev) {
  1387. if (enc->base.id != drm_enc->base.id &&
  1388. sde_encoder_in_cont_splash(enc))
  1389. rsc_state = SDE_RSC_CLK_STATE;
  1390. }
  1391. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1392. MSM_DISPLAY_VIDEO_MODE);
  1393. mode = &sde_enc->crtc->state->mode;
  1394. v_front_porch = mode->vsync_start - mode->vdisplay;
  1395. /* compare specific items and reconfigure the rsc */
  1396. if ((rsc_config->fps != mode_info->frame_rate) ||
  1397. (rsc_config->vtotal != mode_info->vtotal) ||
  1398. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1399. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1400. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1401. rsc_config->fps = mode_info->frame_rate;
  1402. rsc_config->vtotal = mode_info->vtotal;
  1403. rsc_config->prefill_lines = mode_info->prefill_lines;
  1404. rsc_config->jitter_numer = mode_info->jitter_numer;
  1405. rsc_config->jitter_denom = mode_info->jitter_denom;
  1406. sde_enc->rsc_state_init = false;
  1407. }
  1408. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1409. rsc_config->fps, sde_enc->rsc_state_init);
  1410. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1411. return ret;
  1412. }
  1413. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1414. {
  1415. struct sde_encoder_virt *sde_enc;
  1416. int i;
  1417. if (!drm_enc) {
  1418. SDE_ERROR("invalid encoder\n");
  1419. return;
  1420. }
  1421. sde_enc = to_sde_encoder_virt(drm_enc);
  1422. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1424. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1425. if (phys && phys->ops.irq_control)
  1426. phys->ops.irq_control(phys, enable);
  1427. }
  1428. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1429. }
  1430. /* keep track of the userspace vblank during modeset */
  1431. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1432. u32 sw_event)
  1433. {
  1434. struct sde_encoder_virt *sde_enc;
  1435. bool enable;
  1436. int i;
  1437. if (!drm_enc) {
  1438. SDE_ERROR("invalid encoder\n");
  1439. return;
  1440. }
  1441. sde_enc = to_sde_encoder_virt(drm_enc);
  1442. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1443. sw_event, sde_enc->vblank_enabled);
  1444. /* nothing to do if vblank not enabled by userspace */
  1445. if (!sde_enc->vblank_enabled)
  1446. return;
  1447. /* disable vblank on pre_modeset */
  1448. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1449. enable = false;
  1450. /* enable vblank on post_modeset */
  1451. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1452. enable = true;
  1453. else
  1454. return;
  1455. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1456. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1457. if (phys && phys->ops.control_vblank_irq)
  1458. phys->ops.control_vblank_irq(phys, enable);
  1459. }
  1460. }
  1461. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1462. {
  1463. struct sde_encoder_virt *sde_enc;
  1464. if (!drm_enc)
  1465. return NULL;
  1466. sde_enc = to_sde_encoder_virt(drm_enc);
  1467. return sde_enc->rsc_client;
  1468. }
  1469. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1470. bool enable)
  1471. {
  1472. struct sde_kms *sde_kms;
  1473. struct sde_encoder_virt *sde_enc;
  1474. int rc;
  1475. sde_enc = to_sde_encoder_virt(drm_enc);
  1476. sde_kms = sde_encoder_get_kms(drm_enc);
  1477. if (!sde_kms)
  1478. return -EINVAL;
  1479. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1480. SDE_EVT32(DRMID(drm_enc), enable);
  1481. if (!sde_enc->cur_master) {
  1482. SDE_ERROR("encoder master not set\n");
  1483. return -EINVAL;
  1484. }
  1485. if (enable) {
  1486. /* enable SDE core clks */
  1487. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1488. if (rc < 0) {
  1489. SDE_ERROR("failed to enable power resource %d\n", rc);
  1490. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1491. return rc;
  1492. }
  1493. sde_enc->elevated_ahb_vote = true;
  1494. /* enable DSI clks */
  1495. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1496. true);
  1497. if (rc) {
  1498. SDE_ERROR("failed to enable clk control %d\n", rc);
  1499. pm_runtime_put_sync(drm_enc->dev->dev);
  1500. return rc;
  1501. }
  1502. /* enable all the irq */
  1503. sde_encoder_irq_control(drm_enc, true);
  1504. _sde_encoder_pm_qos_add_request(drm_enc);
  1505. } else {
  1506. _sde_encoder_pm_qos_remove_request(drm_enc);
  1507. /* disable all the irq */
  1508. sde_encoder_irq_control(drm_enc, false);
  1509. /* disable DSI clks */
  1510. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1511. /* disable SDE core clks */
  1512. pm_runtime_put_sync(drm_enc->dev->dev);
  1513. }
  1514. return 0;
  1515. }
  1516. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1517. bool enable, u32 frame_count)
  1518. {
  1519. struct sde_encoder_virt *sde_enc;
  1520. int i;
  1521. if (!drm_enc) {
  1522. SDE_ERROR("invalid encoder\n");
  1523. return;
  1524. }
  1525. sde_enc = to_sde_encoder_virt(drm_enc);
  1526. if (!sde_enc->misr_reconfigure)
  1527. return;
  1528. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1529. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1530. if (!phys || !phys->ops.setup_misr)
  1531. continue;
  1532. phys->ops.setup_misr(phys, enable, frame_count);
  1533. }
  1534. sde_enc->misr_reconfigure = false;
  1535. }
  1536. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1537. unsigned int type, unsigned int code, int value)
  1538. {
  1539. struct drm_encoder *drm_enc = NULL;
  1540. struct sde_encoder_virt *sde_enc = NULL;
  1541. struct msm_drm_thread *disp_thread = NULL;
  1542. struct msm_drm_private *priv = NULL;
  1543. if (!handle || !handle->handler || !handle->handler->private) {
  1544. SDE_ERROR("invalid encoder for the input event\n");
  1545. return;
  1546. }
  1547. drm_enc = (struct drm_encoder *)handle->handler->private;
  1548. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1549. SDE_ERROR("invalid parameters\n");
  1550. return;
  1551. }
  1552. priv = drm_enc->dev->dev_private;
  1553. sde_enc = to_sde_encoder_virt(drm_enc);
  1554. if (!sde_enc->crtc || (sde_enc->crtc->index
  1555. >= ARRAY_SIZE(priv->disp_thread))) {
  1556. SDE_DEBUG_ENC(sde_enc,
  1557. "invalid cached CRTC: %d or crtc index: %d\n",
  1558. sde_enc->crtc == NULL,
  1559. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1560. return;
  1561. }
  1562. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1563. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1564. kthread_queue_work(&disp_thread->worker,
  1565. &sde_enc->input_event_work);
  1566. }
  1567. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1568. {
  1569. struct sde_encoder_virt *sde_enc;
  1570. if (!drm_enc) {
  1571. SDE_ERROR("invalid encoder\n");
  1572. return;
  1573. }
  1574. sde_enc = to_sde_encoder_virt(drm_enc);
  1575. /* return early if there is no state change */
  1576. if (sde_enc->idle_pc_enabled == enable)
  1577. return;
  1578. sde_enc->idle_pc_enabled = enable;
  1579. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1580. SDE_EVT32(sde_enc->idle_pc_enabled);
  1581. }
  1582. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1583. u32 sw_event)
  1584. {
  1585. struct drm_encoder *drm_enc = &sde_enc->base;
  1586. struct msm_drm_private *priv;
  1587. unsigned int lp, idle_pc_duration;
  1588. struct msm_drm_thread *disp_thread;
  1589. /* return early if called from esd thread */
  1590. if (sde_enc->delay_kickoff)
  1591. return;
  1592. /* set idle timeout based on master connector's lp value */
  1593. if (sde_enc->cur_master)
  1594. lp = sde_connector_get_lp(
  1595. sde_enc->cur_master->connector);
  1596. else
  1597. lp = SDE_MODE_DPMS_ON;
  1598. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1599. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1600. else
  1601. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1602. priv = drm_enc->dev->dev_private;
  1603. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1604. kthread_mod_delayed_work(
  1605. &disp_thread->worker,
  1606. &sde_enc->delayed_off_work,
  1607. msecs_to_jiffies(idle_pc_duration));
  1608. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1609. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1610. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1611. sw_event);
  1612. }
  1613. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1614. u32 sw_event)
  1615. {
  1616. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1617. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1618. sw_event);
  1619. }
  1620. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1621. {
  1622. struct sde_encoder_virt *sde_enc;
  1623. if (!encoder)
  1624. return;
  1625. sde_enc = to_sde_encoder_virt(encoder);
  1626. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1627. }
  1628. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1629. u32 sw_event)
  1630. {
  1631. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1632. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1633. else
  1634. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1635. }
  1636. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1637. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1638. {
  1639. int ret = 0;
  1640. mutex_lock(&sde_enc->rc_lock);
  1641. /* return if the resource control is already in ON state */
  1642. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1643. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1644. sw_event);
  1645. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1646. SDE_EVTLOG_FUNC_CASE1);
  1647. goto end;
  1648. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1649. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1650. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1651. sw_event, sde_enc->rc_state);
  1652. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1653. SDE_EVTLOG_ERROR);
  1654. goto end;
  1655. }
  1656. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1657. sde_encoder_irq_control(drm_enc, true);
  1658. _sde_encoder_pm_qos_add_request(drm_enc);
  1659. } else {
  1660. /* enable all the clks and resources */
  1661. ret = _sde_encoder_resource_control_helper(drm_enc,
  1662. true);
  1663. if (ret) {
  1664. SDE_ERROR_ENC(sde_enc,
  1665. "sw_event:%d, rc in state %d\n",
  1666. sw_event, sde_enc->rc_state);
  1667. SDE_EVT32(DRMID(drm_enc), sw_event,
  1668. sde_enc->rc_state,
  1669. SDE_EVTLOG_ERROR);
  1670. goto end;
  1671. }
  1672. _sde_encoder_update_rsc_client(drm_enc, true);
  1673. }
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1676. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1677. end:
  1678. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1679. mutex_unlock(&sde_enc->rc_lock);
  1680. return ret;
  1681. }
  1682. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1683. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1684. {
  1685. /* cancel delayed off work, if any */
  1686. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1687. mutex_lock(&sde_enc->rc_lock);
  1688. if (is_vid_mode &&
  1689. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1690. sde_encoder_irq_control(drm_enc, true);
  1691. }
  1692. /* skip if is already OFF or IDLE, resources are off already */
  1693. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1694. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1695. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1696. sw_event, sde_enc->rc_state);
  1697. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1698. SDE_EVTLOG_FUNC_CASE3);
  1699. goto end;
  1700. }
  1701. /**
  1702. * IRQs are still enabled currently, which allows wait for
  1703. * VBLANK which RSC may require to correctly transition to OFF
  1704. */
  1705. _sde_encoder_update_rsc_client(drm_enc, false);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_ENC_RC_STATE_PRE_OFF,
  1708. SDE_EVTLOG_FUNC_CASE3);
  1709. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1710. end:
  1711. mutex_unlock(&sde_enc->rc_lock);
  1712. return 0;
  1713. }
  1714. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1715. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1716. {
  1717. int ret = 0;
  1718. mutex_lock(&sde_enc->rc_lock);
  1719. /* return if the resource control is already in OFF state */
  1720. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1721. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1722. sw_event);
  1723. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1724. SDE_EVTLOG_FUNC_CASE4);
  1725. goto end;
  1726. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1727. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1728. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1729. sw_event, sde_enc->rc_state);
  1730. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1731. SDE_EVTLOG_ERROR);
  1732. ret = -EINVAL;
  1733. goto end;
  1734. }
  1735. /**
  1736. * expect to arrive here only if in either idle state or pre-off
  1737. * and in IDLE state the resources are already disabled
  1738. */
  1739. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1740. _sde_encoder_resource_control_helper(drm_enc, false);
  1741. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1742. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1743. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1744. end:
  1745. mutex_unlock(&sde_enc->rc_lock);
  1746. return ret;
  1747. }
  1748. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1749. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1750. {
  1751. int ret = 0;
  1752. mutex_lock(&sde_enc->rc_lock);
  1753. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1754. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1755. sw_event);
  1756. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1757. SDE_EVTLOG_FUNC_CASE5);
  1758. goto end;
  1759. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1760. /* enable all the clks and resources */
  1761. ret = _sde_encoder_resource_control_helper(drm_enc,
  1762. true);
  1763. if (ret) {
  1764. SDE_ERROR_ENC(sde_enc,
  1765. "sw_event:%d, rc in state %d\n",
  1766. sw_event, sde_enc->rc_state);
  1767. SDE_EVT32(DRMID(drm_enc), sw_event,
  1768. sde_enc->rc_state,
  1769. SDE_EVTLOG_ERROR);
  1770. goto end;
  1771. }
  1772. _sde_encoder_update_rsc_client(drm_enc, true);
  1773. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1774. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1775. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1776. }
  1777. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1778. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1779. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1780. _sde_encoder_pm_qos_remove_request(drm_enc);
  1781. end:
  1782. mutex_unlock(&sde_enc->rc_lock);
  1783. return ret;
  1784. }
  1785. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1786. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1787. {
  1788. int ret = 0;
  1789. mutex_lock(&sde_enc->rc_lock);
  1790. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1791. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1792. sw_event);
  1793. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1794. SDE_EVTLOG_FUNC_CASE5);
  1795. goto end;
  1796. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1797. SDE_ERROR_ENC(sde_enc,
  1798. "sw_event:%d, rc:%d !MODESET state\n",
  1799. sw_event, sde_enc->rc_state);
  1800. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1801. SDE_EVTLOG_ERROR);
  1802. ret = -EINVAL;
  1803. goto end;
  1804. }
  1805. /* toggle te bit to update vsync source for sim cmd mode panels */
  1806. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1807. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1808. sde_encoder_control_te(drm_enc, false);
  1809. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1810. sde_encoder_control_te(drm_enc, true);
  1811. }
  1812. _sde_encoder_update_rsc_client(drm_enc, true);
  1813. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1814. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1815. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1816. _sde_encoder_pm_qos_add_request(drm_enc);
  1817. end:
  1818. mutex_unlock(&sde_enc->rc_lock);
  1819. return ret;
  1820. }
  1821. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1822. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1823. {
  1824. struct msm_drm_private *priv;
  1825. struct sde_kms *sde_kms;
  1826. struct drm_crtc *crtc = drm_enc->crtc;
  1827. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1828. struct sde_connector *sde_conn;
  1829. int crtc_id = 0;
  1830. priv = drm_enc->dev->dev_private;
  1831. sde_kms = to_sde_kms(priv->kms);
  1832. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1833. mutex_lock(&sde_enc->rc_lock);
  1834. if (sde_conn->panel_dead) {
  1835. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1836. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1837. goto end;
  1838. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1839. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1840. sw_event, sde_enc->rc_state);
  1841. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1842. goto end;
  1843. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1844. sde_crtc->kickoff_in_progress) {
  1845. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1846. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1847. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1848. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1849. goto end;
  1850. }
  1851. crtc_id = drm_crtc_index(crtc);
  1852. if (is_vid_mode) {
  1853. sde_encoder_irq_control(drm_enc, false);
  1854. _sde_encoder_pm_qos_remove_request(drm_enc);
  1855. } else {
  1856. if (priv->event_thread[crtc_id].thread)
  1857. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1858. /* disable all the clks and resources */
  1859. _sde_encoder_update_rsc_client(drm_enc, false);
  1860. _sde_encoder_resource_control_helper(drm_enc, false);
  1861. if (!sde_kms->perf.bw_vote_mode)
  1862. memset(&sde_crtc->cur_perf, 0,
  1863. sizeof(struct sde_core_perf_params));
  1864. }
  1865. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1866. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1867. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1868. end:
  1869. mutex_unlock(&sde_enc->rc_lock);
  1870. return 0;
  1871. }
  1872. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1873. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1874. struct msm_drm_private *priv, bool is_vid_mode)
  1875. {
  1876. bool autorefresh_enabled = false;
  1877. struct msm_drm_thread *disp_thread;
  1878. int ret = 0;
  1879. if (!sde_enc->crtc ||
  1880. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1881. SDE_DEBUG_ENC(sde_enc,
  1882. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1883. sde_enc->crtc == NULL,
  1884. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1885. sw_event);
  1886. return -EINVAL;
  1887. }
  1888. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1889. mutex_lock(&sde_enc->rc_lock);
  1890. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1891. if (sde_enc->cur_master &&
  1892. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1893. autorefresh_enabled =
  1894. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1895. sde_enc->cur_master);
  1896. if (autorefresh_enabled) {
  1897. SDE_DEBUG_ENC(sde_enc,
  1898. "not handling early wakeup since auto refresh is enabled\n");
  1899. goto end;
  1900. }
  1901. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1902. kthread_mod_delayed_work(&disp_thread->worker,
  1903. &sde_enc->delayed_off_work,
  1904. msecs_to_jiffies(
  1905. IDLE_POWERCOLLAPSE_DURATION));
  1906. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1907. /* enable all the clks and resources */
  1908. ret = _sde_encoder_resource_control_helper(drm_enc,
  1909. true);
  1910. if (ret) {
  1911. SDE_ERROR_ENC(sde_enc,
  1912. "sw_event:%d, rc in state %d\n",
  1913. sw_event, sde_enc->rc_state);
  1914. SDE_EVT32(DRMID(drm_enc), sw_event,
  1915. sde_enc->rc_state,
  1916. SDE_EVTLOG_ERROR);
  1917. goto end;
  1918. }
  1919. _sde_encoder_update_rsc_client(drm_enc, true);
  1920. /*
  1921. * In some cases, commit comes with slight delay
  1922. * (> 80 ms)after early wake up, prevent clock switch
  1923. * off to avoid jank in next update. So, increase the
  1924. * command mode idle timeout sufficiently to prevent
  1925. * such case.
  1926. */
  1927. kthread_mod_delayed_work(&disp_thread->worker,
  1928. &sde_enc->delayed_off_work,
  1929. msecs_to_jiffies(
  1930. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1931. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1932. }
  1933. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1934. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1935. end:
  1936. mutex_unlock(&sde_enc->rc_lock);
  1937. return ret;
  1938. }
  1939. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1940. u32 sw_event)
  1941. {
  1942. struct sde_encoder_virt *sde_enc;
  1943. struct msm_drm_private *priv;
  1944. int ret = 0;
  1945. bool is_vid_mode = false;
  1946. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1947. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1948. sw_event);
  1949. return -EINVAL;
  1950. }
  1951. sde_enc = to_sde_encoder_virt(drm_enc);
  1952. priv = drm_enc->dev->dev_private;
  1953. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1954. is_vid_mode = true;
  1955. /*
  1956. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1957. * events and return early for other events (ie wb display).
  1958. */
  1959. if (!sde_enc->idle_pc_enabled &&
  1960. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1961. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1962. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1963. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1964. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1965. return 0;
  1966. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1967. sw_event, sde_enc->idle_pc_enabled);
  1968. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1969. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1970. switch (sw_event) {
  1971. case SDE_ENC_RC_EVENT_KICKOFF:
  1972. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1973. is_vid_mode);
  1974. break;
  1975. case SDE_ENC_RC_EVENT_PRE_STOP:
  1976. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1977. is_vid_mode);
  1978. break;
  1979. case SDE_ENC_RC_EVENT_STOP:
  1980. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1981. break;
  1982. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1983. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1984. break;
  1985. case SDE_ENC_RC_EVENT_POST_MODESET:
  1986. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1987. break;
  1988. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1989. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1990. is_vid_mode);
  1991. break;
  1992. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1993. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1994. priv, is_vid_mode);
  1995. break;
  1996. default:
  1997. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1998. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1999. break;
  2000. }
  2001. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2002. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2003. return ret;
  2004. }
  2005. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2006. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2007. {
  2008. int i = 0;
  2009. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2010. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2011. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2012. if (poms_to_vid)
  2013. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2014. else if (poms_to_cmd)
  2015. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2016. _sde_encoder_update_rsc_client(drm_enc, true);
  2017. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2018. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2019. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2020. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2021. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2022. SDE_EVTLOG_FUNC_CASE1);
  2023. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2024. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2025. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2026. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2027. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2028. SDE_EVTLOG_FUNC_CASE2);
  2029. }
  2030. }
  2031. struct drm_connector *sde_encoder_get_connector(
  2032. struct drm_device *dev, struct drm_encoder *drm_enc)
  2033. {
  2034. struct drm_connector_list_iter conn_iter;
  2035. struct drm_connector *conn = NULL, *conn_search;
  2036. drm_connector_list_iter_begin(dev, &conn_iter);
  2037. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2038. if (conn_search->encoder == drm_enc) {
  2039. conn = conn_search;
  2040. break;
  2041. }
  2042. }
  2043. drm_connector_list_iter_end(&conn_iter);
  2044. return conn;
  2045. }
  2046. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2047. {
  2048. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2049. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2050. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2051. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2052. struct sde_rm_hw_request request_hw;
  2053. int i, j;
  2054. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2055. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2056. sde_enc->hw_pp[i] = NULL;
  2057. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2058. break;
  2059. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2060. }
  2061. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2062. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2063. if (phys) {
  2064. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2065. SDE_HW_BLK_QDSS);
  2066. for (j = 0; j < QDSS_MAX; j++) {
  2067. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2068. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2069. break;
  2070. }
  2071. }
  2072. }
  2073. }
  2074. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2075. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2076. sde_enc->hw_dsc[i] = NULL;
  2077. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2078. continue;
  2079. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2080. }
  2081. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2082. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2083. sde_enc->hw_vdc[i] = NULL;
  2084. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2085. continue;
  2086. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2087. }
  2088. /* Get PP for DSC configuration */
  2089. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2090. struct sde_hw_pingpong *pp = NULL;
  2091. unsigned long features = 0;
  2092. if (!sde_enc->hw_dsc[i])
  2093. continue;
  2094. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2095. request_hw.type = SDE_HW_BLK_PINGPONG;
  2096. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2097. break;
  2098. pp = to_sde_hw_pingpong(request_hw.hw);
  2099. features = pp->ops.get_hw_caps(pp);
  2100. if (test_bit(SDE_PINGPONG_DSC, &features))
  2101. sde_enc->hw_dsc_pp[i] = pp;
  2102. else
  2103. sde_enc->hw_dsc_pp[i] = NULL;
  2104. }
  2105. }
  2106. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2107. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2108. {
  2109. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2110. enum sde_intf_mode intf_mode;
  2111. struct drm_display_mode *old_adj_mode = NULL;
  2112. int ret;
  2113. bool is_cmd_mode = false, res_switch = false;
  2114. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2115. is_cmd_mode = true;
  2116. if (pre_modeset) {
  2117. if (sde_enc->cur_master)
  2118. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2119. if (old_adj_mode && is_cmd_mode)
  2120. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2121. DRM_MODE_MATCH_TIMINGS);
  2122. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2123. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2124. /*
  2125. * add tx wait for sim panel to avoid wd timer getting
  2126. * updated in middle of frame to avoid early vsync
  2127. */
  2128. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2129. if (ret && ret != -EWOULDBLOCK) {
  2130. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2131. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2132. return ret;
  2133. }
  2134. }
  2135. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2136. if (msm_is_mode_seamless_dms(msm_mode) ||
  2137. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2138. is_cmd_mode)) {
  2139. /* restore resource state before releasing them */
  2140. ret = sde_encoder_resource_control(drm_enc,
  2141. SDE_ENC_RC_EVENT_PRE_MODESET);
  2142. if (ret) {
  2143. SDE_ERROR_ENC(sde_enc,
  2144. "sde resource control failed: %d\n",
  2145. ret);
  2146. return ret;
  2147. }
  2148. /*
  2149. * Disable dce before switching the mode and after pre-
  2150. * modeset to guarantee previous kickoff has finished.
  2151. */
  2152. sde_encoder_dce_disable(sde_enc);
  2153. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2154. _sde_encoder_modeset_helper_locked(drm_enc,
  2155. SDE_ENC_RC_EVENT_PRE_MODESET);
  2156. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2157. msm_mode);
  2158. }
  2159. } else {
  2160. if (msm_is_mode_seamless_dms(msm_mode) ||
  2161. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2162. is_cmd_mode))
  2163. sde_encoder_resource_control(&sde_enc->base,
  2164. SDE_ENC_RC_EVENT_POST_MODESET);
  2165. else if (msm_is_mode_seamless_poms(msm_mode))
  2166. _sde_encoder_modeset_helper_locked(drm_enc,
  2167. SDE_ENC_RC_EVENT_POST_MODESET);
  2168. }
  2169. return 0;
  2170. }
  2171. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2172. struct drm_display_mode *mode,
  2173. struct drm_display_mode *adj_mode)
  2174. {
  2175. struct sde_encoder_virt *sde_enc;
  2176. struct sde_kms *sde_kms;
  2177. struct drm_connector *conn;
  2178. struct drm_crtc_state *crtc_state;
  2179. struct sde_crtc_state *sde_crtc_state;
  2180. struct sde_connector_state *c_state;
  2181. struct msm_display_mode *msm_mode;
  2182. struct sde_crtc *sde_crtc;
  2183. int i = 0, ret;
  2184. int num_lm, num_intf, num_pp_per_intf;
  2185. if (!drm_enc) {
  2186. SDE_ERROR("invalid encoder\n");
  2187. return;
  2188. }
  2189. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2190. SDE_ERROR("power resource is not enabled\n");
  2191. return;
  2192. }
  2193. sde_kms = sde_encoder_get_kms(drm_enc);
  2194. if (!sde_kms)
  2195. return;
  2196. sde_enc = to_sde_encoder_virt(drm_enc);
  2197. SDE_DEBUG_ENC(sde_enc, "\n");
  2198. SDE_EVT32(DRMID(drm_enc));
  2199. /*
  2200. * cache the crtc in sde_enc on enable for duration of use case
  2201. * for correctly servicing asynchronous irq events and timers
  2202. */
  2203. if (!drm_enc->crtc) {
  2204. SDE_ERROR("invalid crtc\n");
  2205. return;
  2206. }
  2207. sde_enc->crtc = drm_enc->crtc;
  2208. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2209. crtc_state = sde_crtc->base.state;
  2210. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2211. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2212. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2213. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2214. /* get and store the mode_info */
  2215. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2216. if (!conn) {
  2217. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2218. return;
  2219. } else if (!conn->state) {
  2220. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2221. return;
  2222. }
  2223. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2224. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2225. c_state = to_sde_connector_state(conn->state);
  2226. if (!c_state) {
  2227. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2228. return;
  2229. }
  2230. /* cancel delayed off work, if any */
  2231. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2232. /* release resources before seamless mode change */
  2233. msm_mode = &c_state->msm_mode;
  2234. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2235. if (ret)
  2236. return;
  2237. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2238. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2239. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2240. sde_crtc_state->cached_cwb_enc_mask);
  2241. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2242. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2243. }
  2244. /* reserve dynamic resources now, indicating non test-only */
  2245. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2246. if (ret) {
  2247. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2248. return;
  2249. }
  2250. /* assign the reserved HW blocks to this encoder */
  2251. _sde_encoder_virt_populate_hw_res(drm_enc);
  2252. /* determine left HW PP block to map to INTF */
  2253. num_lm = sde_enc->mode_info.topology.num_lm;
  2254. num_intf = sde_enc->mode_info.topology.num_intf;
  2255. num_pp_per_intf = num_lm / num_intf;
  2256. if (!num_pp_per_intf)
  2257. num_pp_per_intf = 1;
  2258. /* perform mode_set on phys_encs */
  2259. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2260. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2261. if (phys) {
  2262. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2263. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2264. i, num_pp_per_intf);
  2265. return;
  2266. }
  2267. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2268. phys->connector = conn;
  2269. if (phys->ops.mode_set)
  2270. phys->ops.mode_set(phys, mode, adj_mode,
  2271. &sde_crtc->reinit_crtc_mixers);
  2272. }
  2273. }
  2274. /* update resources after seamless mode change */
  2275. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2276. }
  2277. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2278. {
  2279. struct sde_encoder_virt *sde_enc;
  2280. struct sde_encoder_phys *phys;
  2281. int i;
  2282. if (!drm_enc) {
  2283. SDE_ERROR("invalid parameters\n");
  2284. return;
  2285. }
  2286. sde_enc = to_sde_encoder_virt(drm_enc);
  2287. if (!sde_enc) {
  2288. SDE_ERROR("invalid sde encoder\n");
  2289. return;
  2290. }
  2291. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2292. phys = sde_enc->phys_encs[i];
  2293. if (phys && phys->ops.control_te)
  2294. phys->ops.control_te(phys, enable);
  2295. }
  2296. }
  2297. static int _sde_encoder_input_connect(struct input_handler *handler,
  2298. struct input_dev *dev, const struct input_device_id *id)
  2299. {
  2300. struct input_handle *handle;
  2301. int rc = 0;
  2302. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2303. if (!handle)
  2304. return -ENOMEM;
  2305. handle->dev = dev;
  2306. handle->handler = handler;
  2307. handle->name = handler->name;
  2308. rc = input_register_handle(handle);
  2309. if (rc) {
  2310. pr_err("failed to register input handle\n");
  2311. goto error;
  2312. }
  2313. rc = input_open_device(handle);
  2314. if (rc) {
  2315. pr_err("failed to open input device\n");
  2316. goto error_unregister;
  2317. }
  2318. return 0;
  2319. error_unregister:
  2320. input_unregister_handle(handle);
  2321. error:
  2322. kfree(handle);
  2323. return rc;
  2324. }
  2325. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2326. {
  2327. input_close_device(handle);
  2328. input_unregister_handle(handle);
  2329. kfree(handle);
  2330. }
  2331. /**
  2332. * Structure for specifying event parameters on which to receive callbacks.
  2333. * This structure will trigger a callback in case of a touch event (specified by
  2334. * EV_ABS) where there is a change in X and Y coordinates,
  2335. */
  2336. static const struct input_device_id sde_input_ids[] = {
  2337. {
  2338. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2339. .evbit = { BIT_MASK(EV_ABS) },
  2340. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2341. BIT_MASK(ABS_MT_POSITION_X) |
  2342. BIT_MASK(ABS_MT_POSITION_Y) },
  2343. },
  2344. { },
  2345. };
  2346. static void _sde_encoder_input_handler_register(
  2347. struct drm_encoder *drm_enc)
  2348. {
  2349. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2350. int rc;
  2351. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2352. !sde_enc->input_event_enabled)
  2353. return;
  2354. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2355. sde_enc->input_handler->private = sde_enc;
  2356. /* register input handler if not already registered */
  2357. rc = input_register_handler(sde_enc->input_handler);
  2358. if (rc) {
  2359. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2360. rc);
  2361. kfree(sde_enc->input_handler);
  2362. }
  2363. }
  2364. }
  2365. static void _sde_encoder_input_handler_unregister(
  2366. struct drm_encoder *drm_enc)
  2367. {
  2368. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2369. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2370. !sde_enc->input_event_enabled)
  2371. return;
  2372. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2373. input_unregister_handler(sde_enc->input_handler);
  2374. sde_enc->input_handler->private = NULL;
  2375. }
  2376. }
  2377. static int _sde_encoder_input_handler(
  2378. struct sde_encoder_virt *sde_enc)
  2379. {
  2380. struct input_handler *input_handler = NULL;
  2381. int rc = 0;
  2382. if (sde_enc->input_handler) {
  2383. SDE_ERROR_ENC(sde_enc,
  2384. "input_handle is active. unexpected\n");
  2385. return -EINVAL;
  2386. }
  2387. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2388. if (!input_handler)
  2389. return -ENOMEM;
  2390. input_handler->event = sde_encoder_input_event_handler;
  2391. input_handler->connect = _sde_encoder_input_connect;
  2392. input_handler->disconnect = _sde_encoder_input_disconnect;
  2393. input_handler->name = "sde";
  2394. input_handler->id_table = sde_input_ids;
  2395. sde_enc->input_handler = input_handler;
  2396. return rc;
  2397. }
  2398. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2399. {
  2400. struct sde_encoder_virt *sde_enc = NULL;
  2401. struct sde_kms *sde_kms;
  2402. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2403. SDE_ERROR("invalid parameters\n");
  2404. return;
  2405. }
  2406. sde_kms = sde_encoder_get_kms(drm_enc);
  2407. if (!sde_kms)
  2408. return;
  2409. sde_enc = to_sde_encoder_virt(drm_enc);
  2410. if (!sde_enc || !sde_enc->cur_master) {
  2411. SDE_DEBUG("invalid sde encoder/master\n");
  2412. return;
  2413. }
  2414. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2415. sde_enc->cur_master->hw_mdptop &&
  2416. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2417. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2418. sde_enc->cur_master->hw_mdptop);
  2419. if (sde_enc->cur_master->hw_mdptop &&
  2420. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2421. !sde_in_trusted_vm(sde_kms))
  2422. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2423. sde_enc->cur_master->hw_mdptop,
  2424. sde_kms->catalog);
  2425. if (sde_enc->cur_master->hw_ctl &&
  2426. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2427. !sde_enc->cur_master->cont_splash_enabled)
  2428. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2429. sde_enc->cur_master->hw_ctl,
  2430. &sde_enc->cur_master->intf_cfg_v1);
  2431. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2432. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2433. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2434. _sde_encoder_control_fal10_veto(drm_enc, true);
  2435. }
  2436. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2437. {
  2438. struct sde_kms *sde_kms;
  2439. void *dither_cfg = NULL;
  2440. int ret = 0, i = 0;
  2441. size_t len = 0;
  2442. enum sde_rm_topology_name topology;
  2443. struct drm_encoder *drm_enc;
  2444. struct msm_display_dsc_info *dsc = NULL;
  2445. struct sde_encoder_virt *sde_enc;
  2446. struct sde_hw_pingpong *hw_pp;
  2447. u32 bpp, bpc;
  2448. int num_lm;
  2449. if (!phys || !phys->connector || !phys->hw_pp ||
  2450. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2451. return;
  2452. sde_kms = sde_encoder_get_kms(phys->parent);
  2453. if (!sde_kms)
  2454. return;
  2455. topology = sde_connector_get_topology_name(phys->connector);
  2456. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2457. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2458. (phys->split_role == ENC_ROLE_SLAVE)))
  2459. return;
  2460. drm_enc = phys->parent;
  2461. sde_enc = to_sde_encoder_virt(drm_enc);
  2462. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2463. bpc = dsc->config.bits_per_component;
  2464. bpp = dsc->config.bits_per_pixel;
  2465. /* disable dither for 10 bpp or 10bpc dsc config */
  2466. if (bpp == 10 || bpc == 10) {
  2467. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2468. return;
  2469. }
  2470. ret = sde_connector_get_dither_cfg(phys->connector,
  2471. phys->connector->state, &dither_cfg,
  2472. &len, sde_enc->idle_pc_restore);
  2473. /* skip reg writes when return values are invalid or no data */
  2474. if (ret && ret == -ENODATA)
  2475. return;
  2476. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2477. for (i = 0; i < num_lm; i++) {
  2478. hw_pp = sde_enc->hw_pp[i];
  2479. phys->hw_pp->ops.setup_dither(hw_pp,
  2480. dither_cfg, len);
  2481. }
  2482. }
  2483. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2484. {
  2485. struct sde_encoder_virt *sde_enc = NULL;
  2486. int i;
  2487. if (!drm_enc) {
  2488. SDE_ERROR("invalid encoder\n");
  2489. return;
  2490. }
  2491. sde_enc = to_sde_encoder_virt(drm_enc);
  2492. if (!sde_enc->cur_master) {
  2493. SDE_DEBUG("virt encoder has no master\n");
  2494. return;
  2495. }
  2496. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2497. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2498. sde_enc->idle_pc_restore = true;
  2499. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2500. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2501. if (!phys)
  2502. continue;
  2503. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2504. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2505. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2506. phys->ops.restore(phys);
  2507. _sde_encoder_setup_dither(phys);
  2508. }
  2509. if (sde_enc->cur_master->ops.restore)
  2510. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2511. _sde_encoder_virt_enable_helper(drm_enc);
  2512. sde_encoder_control_te(drm_enc, true);
  2513. /*
  2514. * During IPC misr ctl register is reset.
  2515. * Need to reconfigure misr after every IPC.
  2516. */
  2517. if (atomic_read(&sde_enc->misr_enable))
  2518. sde_enc->misr_reconfigure = true;
  2519. }
  2520. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2521. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2522. {
  2523. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2524. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2525. int i;
  2526. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2527. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2528. if (!phys)
  2529. continue;
  2530. phys->comp_type = comp_info->comp_type;
  2531. phys->comp_ratio = comp_info->comp_ratio;
  2532. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2533. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2534. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2535. phys->dsc_extra_pclk_cycle_cnt =
  2536. comp_info->dsc_info.pclk_per_line;
  2537. phys->dsc_extra_disp_width =
  2538. comp_info->dsc_info.extra_width;
  2539. phys->dce_bytes_per_line =
  2540. comp_info->dsc_info.bytes_per_pkt *
  2541. comp_info->dsc_info.pkt_per_line;
  2542. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2543. phys->dce_bytes_per_line =
  2544. comp_info->vdc_info.bytes_per_pkt *
  2545. comp_info->vdc_info.pkt_per_line;
  2546. }
  2547. if (phys != sde_enc->cur_master) {
  2548. /**
  2549. * on DMS request, the encoder will be enabled
  2550. * already. Invoke restore to reconfigure the
  2551. * new mode.
  2552. */
  2553. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2554. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2555. phys->ops.restore)
  2556. phys->ops.restore(phys);
  2557. else if (phys->ops.enable)
  2558. phys->ops.enable(phys);
  2559. }
  2560. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2561. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2562. phys->ops.setup_misr(phys, true,
  2563. sde_enc->misr_frame_count);
  2564. }
  2565. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2566. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2567. sde_enc->cur_master->ops.restore)
  2568. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2569. else if (sde_enc->cur_master->ops.enable)
  2570. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2571. }
  2572. static void sde_encoder_off_work(struct kthread_work *work)
  2573. {
  2574. struct sde_encoder_virt *sde_enc = container_of(work,
  2575. struct sde_encoder_virt, delayed_off_work.work);
  2576. struct drm_encoder *drm_enc;
  2577. if (!sde_enc) {
  2578. SDE_ERROR("invalid sde encoder\n");
  2579. return;
  2580. }
  2581. drm_enc = &sde_enc->base;
  2582. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2583. sde_encoder_idle_request(drm_enc);
  2584. SDE_ATRACE_END("sde_encoder_off_work");
  2585. }
  2586. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2587. {
  2588. struct sde_encoder_virt *sde_enc = NULL;
  2589. bool has_master_enc = false;
  2590. int i, ret = 0;
  2591. struct sde_connector_state *c_state;
  2592. struct drm_display_mode *cur_mode = NULL;
  2593. struct msm_display_mode *msm_mode;
  2594. if (!drm_enc || !drm_enc->crtc) {
  2595. SDE_ERROR("invalid encoder\n");
  2596. return;
  2597. }
  2598. sde_enc = to_sde_encoder_virt(drm_enc);
  2599. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2600. SDE_ERROR("power resource is not enabled\n");
  2601. return;
  2602. }
  2603. if (!sde_enc->crtc)
  2604. sde_enc->crtc = drm_enc->crtc;
  2605. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2606. SDE_DEBUG_ENC(sde_enc, "\n");
  2607. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2608. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2609. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2610. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2611. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2612. sde_enc->cur_master = phys;
  2613. has_master_enc = true;
  2614. break;
  2615. }
  2616. }
  2617. if (!has_master_enc) {
  2618. sde_enc->cur_master = NULL;
  2619. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2620. return;
  2621. }
  2622. _sde_encoder_input_handler_register(drm_enc);
  2623. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2624. if (!c_state) {
  2625. SDE_ERROR("invalid connector state\n");
  2626. return;
  2627. }
  2628. msm_mode = &c_state->msm_mode;
  2629. if ((drm_enc->crtc->state->connectors_changed &&
  2630. sde_encoder_in_clone_mode(drm_enc)) ||
  2631. !(msm_is_mode_seamless_vrr(msm_mode)
  2632. || msm_is_mode_seamless_dms(msm_mode)
  2633. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2634. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2635. sde_encoder_off_work);
  2636. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2637. if (ret) {
  2638. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2639. ret);
  2640. return;
  2641. }
  2642. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2643. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2644. /* turn off vsync_in to update tear check configuration */
  2645. sde_encoder_control_te(drm_enc, false);
  2646. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2647. _sde_encoder_virt_enable_helper(drm_enc);
  2648. sde_encoder_control_te(drm_enc, true);
  2649. }
  2650. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2651. {
  2652. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2653. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2654. int i = 0;
  2655. _sde_encoder_control_fal10_veto(drm_enc, false);
  2656. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2657. if (sde_enc->phys_encs[i]) {
  2658. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2659. sde_enc->phys_encs[i]->connector = NULL;
  2660. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2661. }
  2662. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2663. }
  2664. sde_enc->cur_master = NULL;
  2665. /*
  2666. * clear the cached crtc in sde_enc on use case finish, after all the
  2667. * outstanding events and timers have been completed
  2668. */
  2669. sde_enc->crtc = NULL;
  2670. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2671. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2672. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2673. }
  2674. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2675. {
  2676. struct sde_encoder_virt *sde_enc = NULL;
  2677. struct sde_connector *sde_conn;
  2678. struct sde_kms *sde_kms;
  2679. enum sde_intf_mode intf_mode;
  2680. int ret, i = 0;
  2681. if (!drm_enc) {
  2682. SDE_ERROR("invalid encoder\n");
  2683. return;
  2684. } else if (!drm_enc->dev) {
  2685. SDE_ERROR("invalid dev\n");
  2686. return;
  2687. } else if (!drm_enc->dev->dev_private) {
  2688. SDE_ERROR("invalid dev_private\n");
  2689. return;
  2690. }
  2691. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2692. SDE_ERROR("power resource is not enabled\n");
  2693. return;
  2694. }
  2695. sde_enc = to_sde_encoder_virt(drm_enc);
  2696. if (!sde_enc->cur_master) {
  2697. SDE_ERROR("Invalid cur_master\n");
  2698. return;
  2699. }
  2700. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2701. SDE_DEBUG_ENC(sde_enc, "\n");
  2702. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2703. if (!sde_kms)
  2704. return;
  2705. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2706. SDE_EVT32(DRMID(drm_enc));
  2707. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2708. /* disable autorefresh */
  2709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2711. if (phys && phys->ops.disable_autorefresh)
  2712. phys->ops.disable_autorefresh(phys);
  2713. }
  2714. /* wait for idle */
  2715. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2716. }
  2717. _sde_encoder_input_handler_unregister(drm_enc);
  2718. flush_delayed_work(&sde_conn->status_work);
  2719. /*
  2720. * For primary command mode and video mode encoders, execute the
  2721. * resource control pre-stop operations before the physical encoders
  2722. * are disabled, to allow the rsc to transition its states properly.
  2723. *
  2724. * For other encoder types, rsc should not be enabled until after
  2725. * they have been fully disabled, so delay the pre-stop operations
  2726. * until after the physical disable calls have returned.
  2727. */
  2728. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2729. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2730. sde_encoder_resource_control(drm_enc,
  2731. SDE_ENC_RC_EVENT_PRE_STOP);
  2732. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2733. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2734. if (phys && phys->ops.disable)
  2735. phys->ops.disable(phys);
  2736. }
  2737. } else {
  2738. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2739. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2740. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2741. if (phys && phys->ops.disable)
  2742. phys->ops.disable(phys);
  2743. }
  2744. sde_encoder_resource_control(drm_enc,
  2745. SDE_ENC_RC_EVENT_PRE_STOP);
  2746. }
  2747. /*
  2748. * disable dce after the transfer is complete (for command mode)
  2749. * and after physical encoder is disabled, to make sure timing
  2750. * engine is already disabled (for video mode).
  2751. */
  2752. if (!sde_in_trusted_vm(sde_kms))
  2753. sde_encoder_dce_disable(sde_enc);
  2754. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2755. /* reset connector topology name property */
  2756. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2757. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2758. ret = sde_rm_update_topology(&sde_kms->rm,
  2759. sde_enc->cur_master->connector->state, NULL);
  2760. if (ret) {
  2761. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2762. return;
  2763. }
  2764. }
  2765. if (!sde_encoder_in_clone_mode(drm_enc))
  2766. sde_encoder_virt_reset(drm_enc);
  2767. }
  2768. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2769. {
  2770. /* trigger hw-fences override signal */
  2771. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2772. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2773. }
  2774. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2775. struct sde_encoder_phys_wb *wb_enc)
  2776. {
  2777. struct sde_encoder_virt *sde_enc;
  2778. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2779. struct sde_ctl_flush_cfg cfg;
  2780. struct sde_hw_dsc *hw_dsc = NULL;
  2781. int i;
  2782. ctl->ops.reset(ctl);
  2783. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2784. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2785. if (wb_enc) {
  2786. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2787. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2788. false, phys_enc->hw_pp->idx);
  2789. if (ctl->ops.update_bitmask)
  2790. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2791. wb_enc->hw_wb->idx, true);
  2792. }
  2793. } else {
  2794. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2795. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2796. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2797. sde_enc->phys_encs[i]->hw_intf, false,
  2798. sde_enc->phys_encs[i]->hw_pp->idx);
  2799. if (ctl->ops.update_bitmask)
  2800. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2801. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2802. }
  2803. }
  2804. }
  2805. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2806. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2807. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2808. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2809. phys_enc->hw_pp->merge_3d->idx, true);
  2810. }
  2811. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2812. phys_enc->hw_pp) {
  2813. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2814. false, phys_enc->hw_pp->idx);
  2815. if (ctl->ops.update_bitmask)
  2816. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2817. phys_enc->hw_cdm->idx, true);
  2818. }
  2819. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2820. phys_enc->hw_pp) {
  2821. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2822. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2823. if (ctl->ops.update_dnsc_blur_bitmask)
  2824. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2825. }
  2826. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2827. ctl->ops.reset_post_disable)
  2828. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2829. phys_enc->hw_pp->merge_3d ?
  2830. phys_enc->hw_pp->merge_3d->idx : 0);
  2831. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2832. hw_dsc = sde_enc->hw_dsc[i];
  2833. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2834. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2835. if (ctl->ops.update_bitmask)
  2836. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2837. }
  2838. }
  2839. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2840. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2841. ctl->ops.get_pending_flush(ctl, &cfg);
  2842. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2843. ctl->ops.trigger_flush(ctl);
  2844. ctl->ops.trigger_start(ctl);
  2845. ctl->ops.clear_pending_flush(ctl);
  2846. }
  2847. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2848. {
  2849. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2850. struct sde_ctl_flush_cfg cfg;
  2851. ctl->ops.reset(ctl);
  2852. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2853. ctl->ops.get_pending_flush(ctl, &cfg);
  2854. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2855. ctl->ops.trigger_flush(ctl);
  2856. ctl->ops.trigger_start(ctl);
  2857. }
  2858. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2859. enum sde_intf_type type, u32 controller_id)
  2860. {
  2861. int i = 0;
  2862. for (i = 0; i < catalog->intf_count; i++) {
  2863. if (catalog->intf[i].type == type
  2864. && catalog->intf[i].controller_id == controller_id) {
  2865. return catalog->intf[i].id;
  2866. }
  2867. }
  2868. return INTF_MAX;
  2869. }
  2870. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2871. enum sde_intf_type type, u32 controller_id)
  2872. {
  2873. if (controller_id < catalog->wb_count)
  2874. return catalog->wb[controller_id].id;
  2875. return WB_MAX;
  2876. }
  2877. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2878. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2879. {
  2880. u64 start_timestamp, end_timestamp;
  2881. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2882. SDE_ERROR("invalid inputs\n");
  2883. return;
  2884. }
  2885. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2886. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2887. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2888. &start_timestamp, &end_timestamp);
  2889. trace_sde_hw_fence_status(crtc->base.id, "input",
  2890. start_timestamp, end_timestamp);
  2891. }
  2892. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2893. && hw_ctl->ops.hw_fence_output_status) {
  2894. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2895. &start_timestamp, &end_timestamp);
  2896. trace_sde_hw_fence_status(crtc->base.id, "output",
  2897. start_timestamp, end_timestamp);
  2898. }
  2899. }
  2900. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2901. struct drm_crtc *crtc)
  2902. {
  2903. struct sde_hw_uidle *uidle;
  2904. struct sde_uidle_cntr cntr;
  2905. struct sde_uidle_status status;
  2906. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2907. pr_err("invalid params %d %d\n",
  2908. !sde_kms, !crtc);
  2909. return;
  2910. }
  2911. /* check if perf counters are enabled and setup */
  2912. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2913. return;
  2914. uidle = sde_kms->hw_uidle;
  2915. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2916. && uidle->ops.uidle_get_status) {
  2917. uidle->ops.uidle_get_status(uidle, &status);
  2918. trace_sde_perf_uidle_status(
  2919. crtc->base.id,
  2920. status.uidle_danger_status_0,
  2921. status.uidle_danger_status_1,
  2922. status.uidle_safe_status_0,
  2923. status.uidle_safe_status_1,
  2924. status.uidle_idle_status_0,
  2925. status.uidle_idle_status_1,
  2926. status.uidle_fal_status_0,
  2927. status.uidle_fal_status_1,
  2928. status.uidle_status,
  2929. status.uidle_en_fal10);
  2930. }
  2931. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2932. && uidle->ops.uidle_get_cntr) {
  2933. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2934. trace_sde_perf_uidle_cntr(
  2935. crtc->base.id,
  2936. cntr.fal1_gate_cntr,
  2937. cntr.fal10_gate_cntr,
  2938. cntr.fal_wait_gate_cntr,
  2939. cntr.fal1_num_transitions_cntr,
  2940. cntr.fal10_num_transitions_cntr,
  2941. cntr.min_gate_cntr,
  2942. cntr.max_gate_cntr);
  2943. }
  2944. }
  2945. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2946. struct sde_encoder_phys *phy_enc)
  2947. {
  2948. struct sde_encoder_virt *sde_enc = NULL;
  2949. unsigned long lock_flags;
  2950. ktime_t ts = 0;
  2951. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2952. return;
  2953. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2954. sde_enc = to_sde_encoder_virt(drm_enc);
  2955. /*
  2956. * calculate accurate vsync timestamp when available
  2957. * set current time otherwise
  2958. */
  2959. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2960. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2961. if (!ts)
  2962. ts = ktime_get();
  2963. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2964. phy_enc->last_vsync_timestamp = ts;
  2965. atomic_inc(&phy_enc->vsync_cnt);
  2966. if (sde_enc->crtc_vblank_cb)
  2967. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2968. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2969. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2970. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2971. if (phy_enc->sde_kms->debugfs_hw_fence)
  2972. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2973. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2974. SDE_ATRACE_END("encoder_vblank_callback");
  2975. }
  2976. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2977. struct sde_encoder_phys *phy_enc)
  2978. {
  2979. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2980. if (!phy_enc)
  2981. return;
  2982. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2983. atomic_inc(&phy_enc->underrun_cnt);
  2984. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2985. if (sde_enc->cur_master &&
  2986. sde_enc->cur_master->ops.get_underrun_line_count)
  2987. sde_enc->cur_master->ops.get_underrun_line_count(
  2988. sde_enc->cur_master);
  2989. trace_sde_encoder_underrun(DRMID(drm_enc),
  2990. atomic_read(&phy_enc->underrun_cnt));
  2991. if (phy_enc->sde_kms &&
  2992. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2993. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2994. SDE_DBG_CTRL("stop_ftrace");
  2995. SDE_DBG_CTRL("panic_underrun");
  2996. SDE_ATRACE_END("encoder_underrun_callback");
  2997. }
  2998. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2999. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3000. {
  3001. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3002. unsigned long lock_flags;
  3003. bool enable;
  3004. int i;
  3005. enable = vbl_cb ? true : false;
  3006. if (!drm_enc) {
  3007. SDE_ERROR("invalid encoder\n");
  3008. return;
  3009. }
  3010. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3011. SDE_EVT32(DRMID(drm_enc), enable);
  3012. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3013. sde_enc->crtc_vblank_cb = vbl_cb;
  3014. sde_enc->crtc_vblank_cb_data = vbl_data;
  3015. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3016. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3017. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3018. if (phys && phys->ops.control_vblank_irq)
  3019. phys->ops.control_vblank_irq(phys, enable);
  3020. }
  3021. sde_enc->vblank_enabled = enable;
  3022. }
  3023. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3024. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3025. struct drm_crtc *crtc)
  3026. {
  3027. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3028. unsigned long lock_flags;
  3029. bool enable;
  3030. enable = frame_event_cb ? true : false;
  3031. if (!drm_enc) {
  3032. SDE_ERROR("invalid encoder\n");
  3033. return;
  3034. }
  3035. SDE_DEBUG_ENC(sde_enc, "\n");
  3036. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3037. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3038. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3039. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3040. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3041. }
  3042. static void sde_encoder_frame_done_callback(
  3043. struct drm_encoder *drm_enc,
  3044. struct sde_encoder_phys *ready_phys, u32 event)
  3045. {
  3046. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3047. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3048. unsigned int i;
  3049. bool trigger = true;
  3050. bool is_cmd_mode = false;
  3051. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3052. ktime_t ts = 0;
  3053. if (!sde_kms || !sde_enc->cur_master) {
  3054. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3055. sde_kms, sde_enc->cur_master);
  3056. return;
  3057. }
  3058. sde_enc->crtc_frame_event_cb_data.connector =
  3059. sde_enc->cur_master->connector;
  3060. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3061. is_cmd_mode = true;
  3062. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3063. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3064. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3065. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3066. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3067. /*
  3068. * get current ktime for other events and when precise timestamp is not
  3069. * available for retire-fence
  3070. */
  3071. if (!ts)
  3072. ts = ktime_get();
  3073. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3074. | SDE_ENCODER_FRAME_EVENT_ERROR
  3075. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3076. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3077. if (ready_phys->connector)
  3078. topology = sde_connector_get_topology_name(
  3079. ready_phys->connector);
  3080. /* One of the physical encoders has become idle */
  3081. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3082. if (sde_enc->phys_encs[i] == ready_phys) {
  3083. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3084. atomic_read(&sde_enc->frame_done_cnt[i]));
  3085. if (!atomic_add_unless(
  3086. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3087. SDE_EVT32(DRMID(drm_enc), event,
  3088. ready_phys->intf_idx,
  3089. SDE_EVTLOG_ERROR);
  3090. SDE_ERROR_ENC(sde_enc,
  3091. "intf idx:%d, event:%d\n",
  3092. ready_phys->intf_idx, event);
  3093. return;
  3094. }
  3095. }
  3096. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3097. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3098. trigger = false;
  3099. }
  3100. if (trigger) {
  3101. if (sde_enc->crtc_frame_event_cb)
  3102. sde_enc->crtc_frame_event_cb(
  3103. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3104. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3105. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3106. -1, 0);
  3107. }
  3108. } else if (sde_enc->crtc_frame_event_cb) {
  3109. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3110. }
  3111. }
  3112. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3113. {
  3114. struct sde_encoder_virt *sde_enc;
  3115. if (!drm_enc) {
  3116. SDE_ERROR("invalid drm encoder\n");
  3117. return -EINVAL;
  3118. }
  3119. sde_enc = to_sde_encoder_virt(drm_enc);
  3120. sde_encoder_resource_control(&sde_enc->base,
  3121. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3122. return 0;
  3123. }
  3124. /**
  3125. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3126. * phys: Pointer to physical encoder structure
  3127. *
  3128. */
  3129. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3130. struct sde_kms *sde_kms)
  3131. {
  3132. struct sde_connector *c_conn;
  3133. int line_count;
  3134. c_conn = to_sde_connector(phys->connector);
  3135. if (!c_conn) {
  3136. SDE_ERROR("invalid connector");
  3137. return;
  3138. }
  3139. line_count = sde_connector_get_property(phys->connector->state,
  3140. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3141. if (c_conn->hwfence_wb_retire_fences_enable)
  3142. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3143. sde_kms->debugfs_hw_fence);
  3144. }
  3145. /**
  3146. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3147. * drm_enc: Pointer to drm encoder structure
  3148. * phys: Pointer to physical encoder structure
  3149. * extra_flush: Additional bit mask to include in flush trigger
  3150. * config_changed: if true new config is applied, avoid increment of retire
  3151. * count if false
  3152. */
  3153. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3154. struct sde_encoder_phys *phys,
  3155. struct sde_ctl_flush_cfg *extra_flush,
  3156. bool config_changed)
  3157. {
  3158. struct sde_hw_ctl *ctl;
  3159. unsigned long lock_flags;
  3160. struct sde_encoder_virt *sde_enc;
  3161. int pend_ret_fence_cnt;
  3162. struct sde_connector *c_conn;
  3163. if (!drm_enc || !phys) {
  3164. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3165. !drm_enc, !phys);
  3166. return;
  3167. }
  3168. sde_enc = to_sde_encoder_virt(drm_enc);
  3169. c_conn = to_sde_connector(phys->connector);
  3170. if (!phys->hw_pp) {
  3171. SDE_ERROR("invalid pingpong hw\n");
  3172. return;
  3173. }
  3174. ctl = phys->hw_ctl;
  3175. if (!ctl || !phys->ops.trigger_flush) {
  3176. SDE_ERROR("missing ctl/trigger cb\n");
  3177. return;
  3178. }
  3179. if (phys->split_role == ENC_ROLE_SKIP) {
  3180. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3181. "skip flush pp%d ctl%d\n",
  3182. phys->hw_pp->idx - PINGPONG_0,
  3183. ctl->idx - CTL_0);
  3184. return;
  3185. }
  3186. /* update pending counts and trigger kickoff ctl flush atomically */
  3187. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3188. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3189. atomic_inc(&phys->pending_retire_fence_cnt);
  3190. atomic_inc(&phys->pending_ctl_start_cnt);
  3191. }
  3192. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3193. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3194. ctl->ops.update_bitmask) {
  3195. /* perform peripheral flush on every frame update for dp dsc */
  3196. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3197. phys->comp_ratio && c_conn->ops.update_pps) {
  3198. c_conn->ops.update_pps(phys->connector, NULL,
  3199. c_conn->display);
  3200. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3201. phys->hw_intf->idx, 1);
  3202. }
  3203. if (sde_enc->dynamic_hdr_updated)
  3204. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3205. phys->hw_intf->idx, 1);
  3206. }
  3207. if ((extra_flush && extra_flush->pending_flush_mask)
  3208. && ctl->ops.update_pending_flush)
  3209. ctl->ops.update_pending_flush(ctl, extra_flush);
  3210. phys->ops.trigger_flush(phys);
  3211. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3212. if (ctl->ops.get_pending_flush) {
  3213. struct sde_ctl_flush_cfg pending_flush = {0,};
  3214. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3215. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3216. ctl->idx - CTL_0,
  3217. pending_flush.pending_flush_mask,
  3218. pend_ret_fence_cnt);
  3219. } else {
  3220. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3221. ctl->idx - CTL_0,
  3222. pend_ret_fence_cnt);
  3223. }
  3224. }
  3225. /**
  3226. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3227. * phys: Pointer to physical encoder structure
  3228. */
  3229. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3230. {
  3231. struct sde_hw_ctl *ctl;
  3232. struct sde_encoder_virt *sde_enc;
  3233. if (!phys) {
  3234. SDE_ERROR("invalid argument(s)\n");
  3235. return;
  3236. }
  3237. if (!phys->hw_pp) {
  3238. SDE_ERROR("invalid pingpong hw\n");
  3239. return;
  3240. }
  3241. if (!phys->parent) {
  3242. SDE_ERROR("invalid parent\n");
  3243. return;
  3244. }
  3245. /* avoid ctrl start for encoder in clone mode */
  3246. if (phys->in_clone_mode)
  3247. return;
  3248. ctl = phys->hw_ctl;
  3249. sde_enc = to_sde_encoder_virt(phys->parent);
  3250. if (phys->split_role == ENC_ROLE_SKIP) {
  3251. SDE_DEBUG_ENC(sde_enc,
  3252. "skip start pp%d ctl%d\n",
  3253. phys->hw_pp->idx - PINGPONG_0,
  3254. ctl->idx - CTL_0);
  3255. return;
  3256. }
  3257. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3258. phys->ops.trigger_start(phys);
  3259. }
  3260. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3261. {
  3262. struct sde_hw_ctl *ctl;
  3263. if (!phys_enc) {
  3264. SDE_ERROR("invalid encoder\n");
  3265. return;
  3266. }
  3267. ctl = phys_enc->hw_ctl;
  3268. if (ctl && ctl->ops.trigger_flush)
  3269. ctl->ops.trigger_flush(ctl);
  3270. }
  3271. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3272. {
  3273. struct sde_hw_ctl *ctl;
  3274. if (!phys_enc) {
  3275. SDE_ERROR("invalid encoder\n");
  3276. return;
  3277. }
  3278. ctl = phys_enc->hw_ctl;
  3279. if (ctl && ctl->ops.trigger_start) {
  3280. ctl->ops.trigger_start(ctl);
  3281. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3282. }
  3283. }
  3284. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3285. {
  3286. struct sde_encoder_virt *sde_enc;
  3287. struct sde_connector *sde_con;
  3288. void *sde_con_disp;
  3289. struct sde_hw_ctl *ctl;
  3290. int rc;
  3291. if (!phys_enc) {
  3292. SDE_ERROR("invalid encoder\n");
  3293. return;
  3294. }
  3295. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3296. ctl = phys_enc->hw_ctl;
  3297. if (!ctl || !ctl->ops.reset)
  3298. return;
  3299. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3300. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3301. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3302. phys_enc->connector) {
  3303. sde_con = to_sde_connector(phys_enc->connector);
  3304. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3305. if (sde_con->ops.soft_reset) {
  3306. rc = sde_con->ops.soft_reset(sde_con_disp);
  3307. if (rc) {
  3308. SDE_ERROR_ENC(sde_enc,
  3309. "connector soft reset failure\n");
  3310. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3311. }
  3312. }
  3313. }
  3314. phys_enc->enable_state = SDE_ENC_ENABLED;
  3315. }
  3316. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3317. {
  3318. struct sde_crtc *sde_crtc;
  3319. struct sde_kms *sde_kms = NULL;
  3320. if (!sde_enc || !sde_enc->crtc) {
  3321. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3322. return;
  3323. }
  3324. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3325. if (!sde_kms) {
  3326. SDE_ERROR("invalid kms\n");
  3327. return;
  3328. }
  3329. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3330. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3331. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3332. sde_kms->debugfs_hw_fence : 0);
  3333. }
  3334. /**
  3335. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3336. * Iterate through the physical encoders and perform consolidated flush
  3337. * and/or control start triggering as needed. This is done in the virtual
  3338. * encoder rather than the individual physical ones in order to handle
  3339. * use cases that require visibility into multiple physical encoders at
  3340. * a time.
  3341. * sde_enc: Pointer to virtual encoder structure
  3342. * config_changed: if true new config is applied. Avoid regdma_flush and
  3343. * incrementing the retire count if false.
  3344. */
  3345. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3346. bool config_changed)
  3347. {
  3348. struct sde_hw_ctl *ctl;
  3349. uint32_t i;
  3350. struct sde_ctl_flush_cfg pending_flush = {0,};
  3351. u32 pending_kickoff_cnt;
  3352. struct msm_drm_private *priv = NULL;
  3353. struct sde_kms *sde_kms = NULL;
  3354. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3355. bool is_regdma_blocking = false, is_vid_mode = false;
  3356. struct sde_crtc *sde_crtc;
  3357. if (!sde_enc) {
  3358. SDE_ERROR("invalid encoder\n");
  3359. return;
  3360. }
  3361. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3362. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3363. is_vid_mode = true;
  3364. is_regdma_blocking = (is_vid_mode ||
  3365. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3366. /* don't perform flush/start operations for slave encoders */
  3367. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3368. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3369. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3370. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3371. continue;
  3372. ctl = phys->hw_ctl;
  3373. if (!ctl)
  3374. continue;
  3375. if (phys->connector)
  3376. topology = sde_connector_get_topology_name(
  3377. phys->connector);
  3378. if (!phys->ops.needs_single_flush ||
  3379. !phys->ops.needs_single_flush(phys)) {
  3380. if (config_changed && ctl->ops.reg_dma_flush)
  3381. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3382. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3383. config_changed);
  3384. } else if (ctl->ops.get_pending_flush) {
  3385. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3386. }
  3387. }
  3388. /* for split flush, combine pending flush masks and send to master */
  3389. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3390. ctl = sde_enc->cur_master->hw_ctl;
  3391. if (config_changed && ctl->ops.reg_dma_flush)
  3392. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3393. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3394. &pending_flush,
  3395. config_changed);
  3396. }
  3397. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3398. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3399. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3400. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3401. continue;
  3402. if (!phys->ops.needs_single_flush ||
  3403. !phys->ops.needs_single_flush(phys)) {
  3404. pending_kickoff_cnt =
  3405. sde_encoder_phys_inc_pending(phys);
  3406. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3407. } else {
  3408. pending_kickoff_cnt =
  3409. sde_encoder_phys_inc_pending(phys);
  3410. SDE_EVT32(pending_kickoff_cnt,
  3411. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3412. }
  3413. }
  3414. if (atomic_read(&sde_enc->misr_enable))
  3415. sde_encoder_misr_configure(&sde_enc->base, true,
  3416. sde_enc->misr_frame_count);
  3417. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3418. if (crtc_misr_info.misr_enable && sde_crtc &&
  3419. sde_crtc->misr_reconfigure) {
  3420. sde_crtc_misr_setup(sde_enc->crtc, true,
  3421. crtc_misr_info.misr_frame_count);
  3422. sde_crtc->misr_reconfigure = false;
  3423. }
  3424. _sde_encoder_trigger_start(sde_enc->cur_master);
  3425. if (sde_enc->elevated_ahb_vote) {
  3426. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3427. priv = sde_enc->base.dev->dev_private;
  3428. if (sde_kms != NULL) {
  3429. sde_power_scale_reg_bus(&priv->phandle,
  3430. VOTE_INDEX_LOW,
  3431. false);
  3432. }
  3433. sde_enc->elevated_ahb_vote = false;
  3434. }
  3435. }
  3436. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3437. struct drm_encoder *drm_enc,
  3438. unsigned long *affected_displays,
  3439. int num_active_phys)
  3440. {
  3441. struct sde_encoder_virt *sde_enc;
  3442. struct sde_encoder_phys *master;
  3443. enum sde_rm_topology_name topology;
  3444. bool is_right_only;
  3445. if (!drm_enc || !affected_displays)
  3446. return;
  3447. sde_enc = to_sde_encoder_virt(drm_enc);
  3448. master = sde_enc->cur_master;
  3449. if (!master || !master->connector)
  3450. return;
  3451. topology = sde_connector_get_topology_name(master->connector);
  3452. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3453. return;
  3454. /*
  3455. * For pingpong split, the slave pingpong won't generate IRQs. For
  3456. * right-only updates, we can't swap pingpongs, or simply swap the
  3457. * master/slave assignment, we actually have to swap the interfaces
  3458. * so that the master physical encoder will use a pingpong/interface
  3459. * that generates irqs on which to wait.
  3460. */
  3461. is_right_only = !test_bit(0, affected_displays) &&
  3462. test_bit(1, affected_displays);
  3463. if (is_right_only && !sde_enc->intfs_swapped) {
  3464. /* right-only update swap interfaces */
  3465. swap(sde_enc->phys_encs[0]->intf_idx,
  3466. sde_enc->phys_encs[1]->intf_idx);
  3467. sde_enc->intfs_swapped = true;
  3468. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3469. /* left-only or full update, swap back */
  3470. swap(sde_enc->phys_encs[0]->intf_idx,
  3471. sde_enc->phys_encs[1]->intf_idx);
  3472. sde_enc->intfs_swapped = false;
  3473. }
  3474. SDE_DEBUG_ENC(sde_enc,
  3475. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3476. is_right_only, sde_enc->intfs_swapped,
  3477. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3478. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3479. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3480. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3481. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3482. *affected_displays);
  3483. /* ppsplit always uses master since ppslave invalid for irqs*/
  3484. if (num_active_phys == 1)
  3485. *affected_displays = BIT(0);
  3486. }
  3487. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3488. struct sde_encoder_kickoff_params *params)
  3489. {
  3490. struct sde_encoder_virt *sde_enc;
  3491. struct sde_encoder_phys *phys;
  3492. int i, num_active_phys;
  3493. bool master_assigned = false;
  3494. if (!drm_enc || !params)
  3495. return;
  3496. sde_enc = to_sde_encoder_virt(drm_enc);
  3497. if (sde_enc->num_phys_encs <= 1)
  3498. return;
  3499. /* count bits set */
  3500. num_active_phys = hweight_long(params->affected_displays);
  3501. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3502. params->affected_displays, num_active_phys);
  3503. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3504. num_active_phys);
  3505. /* for left/right only update, ppsplit master switches interface */
  3506. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3507. &params->affected_displays, num_active_phys);
  3508. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3509. enum sde_enc_split_role prv_role, new_role;
  3510. bool active = false;
  3511. phys = sde_enc->phys_encs[i];
  3512. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3513. continue;
  3514. active = test_bit(i, &params->affected_displays);
  3515. prv_role = phys->split_role;
  3516. if (active && num_active_phys == 1)
  3517. new_role = ENC_ROLE_SOLO;
  3518. else if (active && !master_assigned)
  3519. new_role = ENC_ROLE_MASTER;
  3520. else if (active)
  3521. new_role = ENC_ROLE_SLAVE;
  3522. else
  3523. new_role = ENC_ROLE_SKIP;
  3524. phys->ops.update_split_role(phys, new_role);
  3525. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3526. sde_enc->cur_master = phys;
  3527. master_assigned = true;
  3528. }
  3529. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3530. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3531. phys->split_role, active);
  3532. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3533. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3534. phys->split_role, active, num_active_phys);
  3535. }
  3536. }
  3537. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3538. {
  3539. struct sde_encoder_virt *sde_enc;
  3540. struct msm_display_info *disp_info;
  3541. if (!drm_enc) {
  3542. SDE_ERROR("invalid encoder\n");
  3543. return false;
  3544. }
  3545. sde_enc = to_sde_encoder_virt(drm_enc);
  3546. disp_info = &sde_enc->disp_info;
  3547. return (disp_info->curr_panel_mode == mode);
  3548. }
  3549. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3550. {
  3551. struct sde_encoder_virt *sde_enc;
  3552. struct sde_encoder_phys *phys;
  3553. unsigned int i;
  3554. struct sde_hw_ctl *ctl;
  3555. if (!drm_enc) {
  3556. SDE_ERROR("invalid encoder\n");
  3557. return;
  3558. }
  3559. sde_enc = to_sde_encoder_virt(drm_enc);
  3560. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3561. phys = sde_enc->phys_encs[i];
  3562. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3563. sde_encoder_check_curr_mode(drm_enc,
  3564. MSM_DISPLAY_CMD_MODE)) {
  3565. ctl = phys->hw_ctl;
  3566. if (ctl->ops.trigger_pending)
  3567. /* update only for command mode primary ctl */
  3568. ctl->ops.trigger_pending(ctl);
  3569. }
  3570. }
  3571. sde_enc->idle_pc_restore = false;
  3572. }
  3573. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3574. {
  3575. struct sde_encoder_virt *sde_enc = container_of(work,
  3576. struct sde_encoder_virt, esd_trigger_work);
  3577. if (!sde_enc) {
  3578. SDE_ERROR("invalid sde encoder\n");
  3579. return;
  3580. }
  3581. sde_encoder_resource_control(&sde_enc->base,
  3582. SDE_ENC_RC_EVENT_KICKOFF);
  3583. }
  3584. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3585. {
  3586. struct sde_encoder_virt *sde_enc = container_of(work,
  3587. struct sde_encoder_virt, input_event_work);
  3588. if (!sde_enc) {
  3589. SDE_ERROR("invalid sde encoder\n");
  3590. return;
  3591. }
  3592. sde_encoder_resource_control(&sde_enc->base,
  3593. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3594. }
  3595. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3596. {
  3597. struct sde_encoder_virt *sde_enc = container_of(work,
  3598. struct sde_encoder_virt, early_wakeup_work);
  3599. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3600. if (!sde_kms)
  3601. return;
  3602. sde_vm_lock(sde_kms);
  3603. if (!sde_vm_owns_hw(sde_kms)) {
  3604. sde_vm_unlock(sde_kms);
  3605. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3606. DRMID(&sde_enc->base));
  3607. return;
  3608. }
  3609. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3610. sde_encoder_resource_control(&sde_enc->base,
  3611. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3612. SDE_ATRACE_END("encoder_early_wakeup");
  3613. sde_vm_unlock(sde_kms);
  3614. }
  3615. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3616. {
  3617. struct sde_encoder_virt *sde_enc = NULL;
  3618. struct msm_drm_thread *disp_thread = NULL;
  3619. struct msm_drm_private *priv = NULL;
  3620. priv = drm_enc->dev->dev_private;
  3621. sde_enc = to_sde_encoder_virt(drm_enc);
  3622. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3623. SDE_DEBUG_ENC(sde_enc,
  3624. "should only early wake up command mode display\n");
  3625. return;
  3626. }
  3627. if (!sde_enc->crtc || (sde_enc->crtc->index
  3628. >= ARRAY_SIZE(priv->event_thread))) {
  3629. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3630. sde_enc->crtc == NULL,
  3631. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3632. return;
  3633. }
  3634. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3635. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3636. kthread_queue_work(&disp_thread->worker,
  3637. &sde_enc->early_wakeup_work);
  3638. SDE_ATRACE_END("queue_early_wakeup_work");
  3639. }
  3640. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3641. {
  3642. static const uint64_t timeout_us = 50000;
  3643. static const uint64_t sleep_us = 20;
  3644. struct sde_encoder_virt *sde_enc;
  3645. ktime_t cur_ktime, exp_ktime;
  3646. uint32_t line_count, tmp, i;
  3647. if (!drm_enc) {
  3648. SDE_ERROR("invalid encoder\n");
  3649. return -EINVAL;
  3650. }
  3651. sde_enc = to_sde_encoder_virt(drm_enc);
  3652. if (!sde_enc->cur_master ||
  3653. !sde_enc->cur_master->ops.get_line_count) {
  3654. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3655. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3656. return -EINVAL;
  3657. }
  3658. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3659. line_count = sde_enc->cur_master->ops.get_line_count(
  3660. sde_enc->cur_master);
  3661. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3662. tmp = line_count;
  3663. line_count = sde_enc->cur_master->ops.get_line_count(
  3664. sde_enc->cur_master);
  3665. if (line_count < tmp) {
  3666. SDE_EVT32(DRMID(drm_enc), line_count);
  3667. return 0;
  3668. }
  3669. cur_ktime = ktime_get();
  3670. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3671. break;
  3672. usleep_range(sleep_us / 2, sleep_us);
  3673. }
  3674. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3675. return -ETIMEDOUT;
  3676. }
  3677. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3678. {
  3679. struct drm_encoder *drm_enc;
  3680. struct sde_rm_hw_iter rm_iter;
  3681. bool lm_valid = false;
  3682. bool intf_valid = false;
  3683. if (!phys_enc || !phys_enc->parent) {
  3684. SDE_ERROR("invalid encoder\n");
  3685. return -EINVAL;
  3686. }
  3687. drm_enc = phys_enc->parent;
  3688. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3689. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3690. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3691. phys_enc->has_intf_te)) {
  3692. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3693. SDE_HW_BLK_INTF);
  3694. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3695. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3696. if (!hw_intf)
  3697. continue;
  3698. if (phys_enc->hw_ctl->ops.update_bitmask)
  3699. phys_enc->hw_ctl->ops.update_bitmask(
  3700. phys_enc->hw_ctl,
  3701. SDE_HW_FLUSH_INTF,
  3702. hw_intf->idx, 1);
  3703. intf_valid = true;
  3704. }
  3705. if (!intf_valid) {
  3706. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3707. "intf not found to flush\n");
  3708. return -EFAULT;
  3709. }
  3710. } else {
  3711. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3712. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3713. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3714. if (!hw_lm)
  3715. continue;
  3716. /* update LM flush for HW without INTF TE */
  3717. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3718. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3719. phys_enc->hw_ctl,
  3720. hw_lm->idx, 1);
  3721. lm_valid = true;
  3722. }
  3723. if (!lm_valid) {
  3724. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3725. "lm not found to flush\n");
  3726. return -EFAULT;
  3727. }
  3728. }
  3729. return 0;
  3730. }
  3731. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3732. struct sde_encoder_virt *sde_enc)
  3733. {
  3734. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3735. struct sde_hw_mdp *mdptop = NULL;
  3736. sde_enc->dynamic_hdr_updated = false;
  3737. if (sde_enc->cur_master) {
  3738. mdptop = sde_enc->cur_master->hw_mdptop;
  3739. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3740. sde_enc->cur_master->connector);
  3741. }
  3742. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3743. return;
  3744. if (mdptop->ops.set_hdr_plus_metadata) {
  3745. sde_enc->dynamic_hdr_updated = true;
  3746. mdptop->ops.set_hdr_plus_metadata(
  3747. mdptop, dhdr_meta->dynamic_hdr_payload,
  3748. dhdr_meta->dynamic_hdr_payload_size,
  3749. sde_enc->cur_master->intf_idx == INTF_0 ?
  3750. 0 : 1);
  3751. }
  3752. }
  3753. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3754. {
  3755. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3756. struct sde_encoder_phys *phys;
  3757. int i;
  3758. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3759. phys = sde_enc->phys_encs[i];
  3760. if (phys && phys->ops.hw_reset)
  3761. phys->ops.hw_reset(phys);
  3762. }
  3763. }
  3764. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3765. struct sde_encoder_kickoff_params *params,
  3766. struct sde_encoder_virt *sde_enc,
  3767. struct sde_kms *sde_kms,
  3768. bool needs_hw_reset, bool is_cmd_mode)
  3769. {
  3770. int rc, ret = 0;
  3771. /* if any phys needs reset, reset all phys, in-order */
  3772. if (needs_hw_reset)
  3773. sde_encoder_needs_hw_reset(drm_enc);
  3774. _sde_encoder_update_master(drm_enc, params);
  3775. _sde_encoder_update_roi(drm_enc);
  3776. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3777. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3778. if (rc) {
  3779. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3780. sde_enc->cur_master->connector->base.id, rc);
  3781. ret = rc;
  3782. }
  3783. }
  3784. if (sde_enc->cur_master &&
  3785. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3786. !sde_enc->cur_master->cont_splash_enabled)) {
  3787. rc = sde_encoder_dce_setup(sde_enc, params);
  3788. if (rc) {
  3789. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3790. ret = rc;
  3791. }
  3792. }
  3793. sde_encoder_dce_flush(sde_enc);
  3794. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3795. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3796. sde_enc->cur_master, sde_kms->qdss_enabled);
  3797. return ret;
  3798. }
  3799. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3800. struct sde_encoder_kickoff_params *params)
  3801. {
  3802. struct sde_encoder_virt *sde_enc;
  3803. struct sde_encoder_phys *phys, *cur_master;
  3804. struct sde_kms *sde_kms = NULL;
  3805. struct sde_crtc *sde_crtc;
  3806. bool needs_hw_reset = false, is_cmd_mode;
  3807. int i, rc, ret = 0;
  3808. struct msm_display_info *disp_info;
  3809. if (!drm_enc || !params || !drm_enc->dev ||
  3810. !drm_enc->dev->dev_private) {
  3811. SDE_ERROR("invalid args\n");
  3812. return -EINVAL;
  3813. }
  3814. sde_enc = to_sde_encoder_virt(drm_enc);
  3815. sde_kms = sde_encoder_get_kms(drm_enc);
  3816. if (!sde_kms)
  3817. return -EINVAL;
  3818. disp_info = &sde_enc->disp_info;
  3819. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3820. SDE_DEBUG_ENC(sde_enc, "\n");
  3821. SDE_EVT32(DRMID(drm_enc));
  3822. cur_master = sde_enc->cur_master;
  3823. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3824. if (cur_master && cur_master->connector)
  3825. sde_enc->frame_trigger_mode =
  3826. sde_connector_get_property(cur_master->connector->state,
  3827. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3828. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3829. /* prepare for next kickoff, may include waiting on previous kickoff */
  3830. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3831. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3832. phys = sde_enc->phys_encs[i];
  3833. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3834. params->recovery_events_enabled =
  3835. sde_enc->recovery_events_enabled;
  3836. if (phys) {
  3837. if (phys->ops.prepare_for_kickoff) {
  3838. rc = phys->ops.prepare_for_kickoff(
  3839. phys, params);
  3840. if (rc)
  3841. ret = rc;
  3842. }
  3843. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3844. needs_hw_reset = true;
  3845. _sde_encoder_setup_dither(phys);
  3846. if (sde_enc->cur_master &&
  3847. sde_connector_is_qsync_updated(
  3848. sde_enc->cur_master->connector))
  3849. _helper_flush_qsync(phys);
  3850. }
  3851. }
  3852. if (is_cmd_mode && sde_enc->cur_master &&
  3853. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3854. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3855. _sde_encoder_update_rsc_client(drm_enc, true);
  3856. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3857. if (rc) {
  3858. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3859. ret = rc;
  3860. goto end;
  3861. }
  3862. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3863. needs_hw_reset, is_cmd_mode);
  3864. end:
  3865. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3866. return ret;
  3867. }
  3868. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3869. {
  3870. struct sde_encoder_virt *sde_enc;
  3871. struct sde_encoder_phys *phys;
  3872. struct sde_kms *sde_kms;
  3873. unsigned int i;
  3874. if (!drm_enc) {
  3875. SDE_ERROR("invalid encoder\n");
  3876. return;
  3877. }
  3878. SDE_ATRACE_BEGIN("encoder_kickoff");
  3879. sde_enc = to_sde_encoder_virt(drm_enc);
  3880. SDE_DEBUG_ENC(sde_enc, "\n");
  3881. if (sde_enc->delay_kickoff) {
  3882. u32 loop_count = 20;
  3883. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3884. for (i = 0; i < loop_count; i++) {
  3885. usleep_range(sleep, sleep * 2);
  3886. if (!sde_enc->delay_kickoff)
  3887. break;
  3888. }
  3889. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3890. }
  3891. /* update txq for any output retire hw-fence (wb-path) */
  3892. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3893. if (!sde_kms) {
  3894. SDE_ERROR("invalid sde_kms\n");
  3895. return;
  3896. }
  3897. if (sde_enc->cur_master)
  3898. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3899. /* All phys encs are ready to go, trigger the kickoff */
  3900. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3901. /* allow phys encs to handle any post-kickoff business */
  3902. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3903. phys = sde_enc->phys_encs[i];
  3904. if (phys && phys->ops.handle_post_kickoff)
  3905. phys->ops.handle_post_kickoff(phys);
  3906. }
  3907. if (sde_enc->autorefresh_solver_disable &&
  3908. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3909. _sde_encoder_update_rsc_client(drm_enc, true);
  3910. SDE_ATRACE_END("encoder_kickoff");
  3911. }
  3912. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3913. struct sde_hw_pp_vsync_info *info)
  3914. {
  3915. struct sde_encoder_virt *sde_enc;
  3916. struct sde_encoder_phys *phys;
  3917. int i, ret;
  3918. if (!drm_enc || !info)
  3919. return;
  3920. sde_enc = to_sde_encoder_virt(drm_enc);
  3921. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3922. phys = sde_enc->phys_encs[i];
  3923. if (phys && phys->hw_intf && phys->hw_pp
  3924. && phys->hw_intf->ops.get_vsync_info) {
  3925. ret = phys->hw_intf->ops.get_vsync_info(
  3926. phys->hw_intf, &info[i]);
  3927. if (!ret) {
  3928. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3929. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3930. }
  3931. }
  3932. }
  3933. }
  3934. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3935. u32 *transfer_time_us)
  3936. {
  3937. struct sde_encoder_virt *sde_enc;
  3938. struct msm_mode_info *info;
  3939. if (!drm_enc || !transfer_time_us) {
  3940. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3941. !transfer_time_us);
  3942. return;
  3943. }
  3944. sde_enc = to_sde_encoder_virt(drm_enc);
  3945. info = &sde_enc->mode_info;
  3946. *transfer_time_us = info->mdp_transfer_time_us;
  3947. }
  3948. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3949. {
  3950. struct drm_encoder *src_enc = drm_enc;
  3951. struct sde_encoder_virt *sde_enc;
  3952. struct sde_kms *sde_kms;
  3953. u32 fps;
  3954. if (!drm_enc) {
  3955. SDE_ERROR("invalid encoder\n");
  3956. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3957. }
  3958. sde_kms = sde_encoder_get_kms(drm_enc);
  3959. if (!sde_kms)
  3960. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3961. if (sde_encoder_in_clone_mode(drm_enc))
  3962. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3963. if (!src_enc)
  3964. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3965. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3966. return MAX_KICKOFF_TIMEOUT_MS;
  3967. sde_enc = to_sde_encoder_virt(src_enc);
  3968. fps = sde_enc->mode_info.frame_rate;
  3969. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3970. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3971. else
  3972. return (SEC_TO_MILLI_SEC / fps) * 2;
  3973. }
  3974. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3975. {
  3976. struct sde_encoder_virt *sde_enc;
  3977. struct sde_encoder_phys *master;
  3978. bool is_vid_mode;
  3979. if (!drm_enc)
  3980. return -EINVAL;
  3981. sde_enc = to_sde_encoder_virt(drm_enc);
  3982. master = sde_enc->cur_master;
  3983. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3984. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3985. return -ENODATA;
  3986. if (!master->hw_intf->ops.get_avr_status)
  3987. return -EOPNOTSUPP;
  3988. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3989. }
  3990. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3991. struct drm_framebuffer *fb)
  3992. {
  3993. struct drm_encoder *drm_enc;
  3994. struct sde_hw_mixer_cfg mixer;
  3995. struct sde_rm_hw_iter lm_iter;
  3996. bool lm_valid = false;
  3997. if (!phys_enc || !phys_enc->parent) {
  3998. SDE_ERROR("invalid encoder\n");
  3999. return -EINVAL;
  4000. }
  4001. drm_enc = phys_enc->parent;
  4002. memset(&mixer, 0, sizeof(mixer));
  4003. /* reset associated CTL/LMs */
  4004. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4005. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4006. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4007. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4008. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4009. if (!hw_lm)
  4010. continue;
  4011. /* need to flush LM to remove it */
  4012. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4013. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4014. phys_enc->hw_ctl,
  4015. hw_lm->idx, 1);
  4016. if (fb) {
  4017. /* assume a single LM if targeting a frame buffer */
  4018. if (lm_valid)
  4019. continue;
  4020. mixer.out_height = fb->height;
  4021. mixer.out_width = fb->width;
  4022. if (hw_lm->ops.setup_mixer_out)
  4023. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4024. }
  4025. lm_valid = true;
  4026. /* only enable border color on LM */
  4027. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4028. phys_enc->hw_ctl->ops.setup_blendstage(
  4029. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4030. }
  4031. if (!lm_valid) {
  4032. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4033. return -EFAULT;
  4034. }
  4035. return 0;
  4036. }
  4037. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4038. {
  4039. struct sde_encoder_virt *sde_enc;
  4040. struct sde_encoder_phys *phys;
  4041. int i, rc = 0, ret = 0;
  4042. struct sde_hw_ctl *ctl;
  4043. if (!drm_enc) {
  4044. SDE_ERROR("invalid encoder\n");
  4045. return -EINVAL;
  4046. }
  4047. sde_enc = to_sde_encoder_virt(drm_enc);
  4048. /* update the qsync parameters for the current frame */
  4049. if (sde_enc->cur_master)
  4050. sde_connector_set_qsync_params(
  4051. sde_enc->cur_master->connector);
  4052. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4053. phys = sde_enc->phys_encs[i];
  4054. if (phys && phys->ops.prepare_commit)
  4055. phys->ops.prepare_commit(phys);
  4056. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4057. ret = -ETIMEDOUT;
  4058. if (phys && phys->hw_ctl) {
  4059. ctl = phys->hw_ctl;
  4060. /*
  4061. * avoid clearing the pending flush during the first
  4062. * frame update after idle power collpase as the
  4063. * restore path would have updated the pending flush
  4064. */
  4065. if (!sde_enc->idle_pc_restore &&
  4066. ctl->ops.clear_pending_flush)
  4067. ctl->ops.clear_pending_flush(ctl);
  4068. }
  4069. }
  4070. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4071. rc = sde_connector_prepare_commit(
  4072. sde_enc->cur_master->connector);
  4073. if (rc)
  4074. SDE_ERROR_ENC(sde_enc,
  4075. "prepare commit failed conn %d rc %d\n",
  4076. sde_enc->cur_master->connector->base.id,
  4077. rc);
  4078. }
  4079. return ret;
  4080. }
  4081. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4082. bool enable, u32 frame_count)
  4083. {
  4084. if (!phys_enc)
  4085. return;
  4086. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4087. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4088. enable, frame_count);
  4089. }
  4090. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4091. bool nonblock, u32 *misr_value)
  4092. {
  4093. if (!phys_enc)
  4094. return -EINVAL;
  4095. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4096. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4097. nonblock, misr_value) : -ENOTSUPP;
  4098. }
  4099. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4100. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4101. {
  4102. struct sde_encoder_virt *sde_enc;
  4103. int i;
  4104. if (!s || !s->private)
  4105. return -EINVAL;
  4106. sde_enc = s->private;
  4107. mutex_lock(&sde_enc->enc_lock);
  4108. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4109. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4110. if (!phys)
  4111. continue;
  4112. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4113. phys->intf_idx - INTF_0,
  4114. atomic_read(&phys->vsync_cnt),
  4115. atomic_read(&phys->underrun_cnt));
  4116. switch (phys->intf_mode) {
  4117. case INTF_MODE_VIDEO:
  4118. seq_puts(s, "mode: video\n");
  4119. break;
  4120. case INTF_MODE_CMD:
  4121. seq_puts(s, "mode: command\n");
  4122. break;
  4123. case INTF_MODE_WB_BLOCK:
  4124. seq_puts(s, "mode: wb block\n");
  4125. break;
  4126. case INTF_MODE_WB_LINE:
  4127. seq_puts(s, "mode: wb line\n");
  4128. break;
  4129. default:
  4130. seq_puts(s, "mode: ???\n");
  4131. break;
  4132. }
  4133. }
  4134. mutex_unlock(&sde_enc->enc_lock);
  4135. return 0;
  4136. }
  4137. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4138. struct file *file)
  4139. {
  4140. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4141. }
  4142. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4143. const char __user *user_buf, size_t count, loff_t *ppos)
  4144. {
  4145. struct sde_encoder_virt *sde_enc;
  4146. char buf[MISR_BUFF_SIZE + 1];
  4147. size_t buff_copy;
  4148. u32 frame_count, enable;
  4149. struct sde_kms *sde_kms = NULL;
  4150. struct drm_encoder *drm_enc;
  4151. if (!file || !file->private_data)
  4152. return -EINVAL;
  4153. sde_enc = file->private_data;
  4154. if (!sde_enc)
  4155. return -EINVAL;
  4156. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4157. if (!sde_kms)
  4158. return -EINVAL;
  4159. drm_enc = &sde_enc->base;
  4160. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4161. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4162. return -ENOTSUPP;
  4163. }
  4164. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4165. if (copy_from_user(buf, user_buf, buff_copy))
  4166. return -EINVAL;
  4167. buf[buff_copy] = 0; /* end of string */
  4168. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4169. return -EINVAL;
  4170. atomic_set(&sde_enc->misr_enable, enable);
  4171. sde_enc->misr_reconfigure = true;
  4172. sde_enc->misr_frame_count = frame_count;
  4173. return count;
  4174. }
  4175. static ssize_t _sde_encoder_misr_read(struct file *file,
  4176. char __user *user_buff, size_t count, loff_t *ppos)
  4177. {
  4178. struct sde_encoder_virt *sde_enc;
  4179. struct sde_kms *sde_kms = NULL;
  4180. struct drm_encoder *drm_enc;
  4181. int i = 0, len = 0;
  4182. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4183. int rc;
  4184. if (*ppos)
  4185. return 0;
  4186. if (!file || !file->private_data)
  4187. return -EINVAL;
  4188. sde_enc = file->private_data;
  4189. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4190. if (!sde_kms)
  4191. return -EINVAL;
  4192. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4193. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4194. return -ENOTSUPP;
  4195. }
  4196. drm_enc = &sde_enc->base;
  4197. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4198. if (rc < 0) {
  4199. SDE_ERROR("failed to enable power resource %d\n", rc);
  4200. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4201. return rc;
  4202. }
  4203. sde_vm_lock(sde_kms);
  4204. if (!sde_vm_owns_hw(sde_kms)) {
  4205. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4206. rc = -EOPNOTSUPP;
  4207. goto end;
  4208. }
  4209. if (!atomic_read(&sde_enc->misr_enable)) {
  4210. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4211. "disabled\n");
  4212. goto buff_check;
  4213. }
  4214. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4215. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4216. u32 misr_value = 0;
  4217. if (!phys || !phys->ops.collect_misr) {
  4218. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4219. "invalid\n");
  4220. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4221. continue;
  4222. }
  4223. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4224. if (rc) {
  4225. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4226. "invalid\n");
  4227. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4228. rc);
  4229. continue;
  4230. } else {
  4231. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4232. "Intf idx:%d\n",
  4233. phys->intf_idx - INTF_0);
  4234. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4235. "0x%x\n", misr_value);
  4236. }
  4237. }
  4238. buff_check:
  4239. if (count <= len) {
  4240. len = 0;
  4241. goto end;
  4242. }
  4243. if (copy_to_user(user_buff, buf, len)) {
  4244. len = -EFAULT;
  4245. goto end;
  4246. }
  4247. *ppos += len; /* increase offset */
  4248. end:
  4249. sde_vm_unlock(sde_kms);
  4250. pm_runtime_put_sync(drm_enc->dev->dev);
  4251. return len;
  4252. }
  4253. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4254. {
  4255. struct sde_encoder_virt *sde_enc;
  4256. struct sde_kms *sde_kms;
  4257. int i;
  4258. static const struct file_operations debugfs_status_fops = {
  4259. .open = _sde_encoder_debugfs_status_open,
  4260. .read = seq_read,
  4261. .llseek = seq_lseek,
  4262. .release = single_release,
  4263. };
  4264. static const struct file_operations debugfs_misr_fops = {
  4265. .open = simple_open,
  4266. .read = _sde_encoder_misr_read,
  4267. .write = _sde_encoder_misr_setup,
  4268. };
  4269. char name[SDE_NAME_SIZE];
  4270. if (!drm_enc) {
  4271. SDE_ERROR("invalid encoder\n");
  4272. return -EINVAL;
  4273. }
  4274. sde_enc = to_sde_encoder_virt(drm_enc);
  4275. sde_kms = sde_encoder_get_kms(drm_enc);
  4276. if (!sde_kms) {
  4277. SDE_ERROR("invalid sde_kms\n");
  4278. return -EINVAL;
  4279. }
  4280. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4281. /* create overall sub-directory for the encoder */
  4282. sde_enc->debugfs_root = debugfs_create_dir(name,
  4283. drm_enc->dev->primary->debugfs_root);
  4284. if (!sde_enc->debugfs_root)
  4285. return -ENOMEM;
  4286. /* don't error check these */
  4287. debugfs_create_file("status", 0400,
  4288. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4289. debugfs_create_file("misr_data", 0600,
  4290. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4291. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4292. &sde_enc->idle_pc_enabled);
  4293. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4294. &sde_enc->frame_trigger_mode);
  4295. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4296. if (sde_enc->phys_encs[i] &&
  4297. sde_enc->phys_encs[i]->ops.late_register)
  4298. sde_enc->phys_encs[i]->ops.late_register(
  4299. sde_enc->phys_encs[i],
  4300. sde_enc->debugfs_root);
  4301. return 0;
  4302. }
  4303. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4304. {
  4305. struct sde_encoder_virt *sde_enc;
  4306. if (!drm_enc)
  4307. return;
  4308. sde_enc = to_sde_encoder_virt(drm_enc);
  4309. debugfs_remove_recursive(sde_enc->debugfs_root);
  4310. }
  4311. #else
  4312. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4313. {
  4314. return 0;
  4315. }
  4316. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4317. {
  4318. }
  4319. #endif /* CONFIG_DEBUG_FS */
  4320. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4321. {
  4322. return _sde_encoder_init_debugfs(encoder);
  4323. }
  4324. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4325. {
  4326. _sde_encoder_destroy_debugfs(encoder);
  4327. }
  4328. static int sde_encoder_virt_add_phys_encs(
  4329. struct msm_display_info *disp_info,
  4330. struct sde_encoder_virt *sde_enc,
  4331. struct sde_enc_phys_init_params *params)
  4332. {
  4333. struct sde_encoder_phys *enc = NULL;
  4334. u32 display_caps = disp_info->capabilities;
  4335. SDE_DEBUG_ENC(sde_enc, "\n");
  4336. /*
  4337. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4338. * in this function, check up-front.
  4339. */
  4340. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4341. ARRAY_SIZE(sde_enc->phys_encs)) {
  4342. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4343. sde_enc->num_phys_encs);
  4344. return -EINVAL;
  4345. }
  4346. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4347. enc = sde_encoder_phys_vid_init(params);
  4348. if (IS_ERR_OR_NULL(enc)) {
  4349. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4350. PTR_ERR(enc));
  4351. return !enc ? -EINVAL : PTR_ERR(enc);
  4352. }
  4353. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4354. }
  4355. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4356. enc = sde_encoder_phys_cmd_init(params);
  4357. if (IS_ERR_OR_NULL(enc)) {
  4358. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4359. PTR_ERR(enc));
  4360. return !enc ? -EINVAL : PTR_ERR(enc);
  4361. }
  4362. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4363. }
  4364. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4365. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4366. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4367. else
  4368. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4369. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4370. ++sde_enc->num_phys_encs;
  4371. return 0;
  4372. }
  4373. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4374. struct sde_enc_phys_init_params *params)
  4375. {
  4376. struct sde_encoder_phys *enc = NULL;
  4377. if (!sde_enc) {
  4378. SDE_ERROR("invalid encoder\n");
  4379. return -EINVAL;
  4380. }
  4381. SDE_DEBUG_ENC(sde_enc, "\n");
  4382. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4383. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4384. sde_enc->num_phys_encs);
  4385. return -EINVAL;
  4386. }
  4387. enc = sde_encoder_phys_wb_init(params);
  4388. if (IS_ERR_OR_NULL(enc)) {
  4389. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4390. PTR_ERR(enc));
  4391. return !enc ? -EINVAL : PTR_ERR(enc);
  4392. }
  4393. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4394. ++sde_enc->num_phys_encs;
  4395. return 0;
  4396. }
  4397. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4398. struct sde_kms *sde_kms,
  4399. struct msm_display_info *disp_info,
  4400. int *drm_enc_mode)
  4401. {
  4402. int ret = 0;
  4403. int i = 0;
  4404. enum sde_intf_type intf_type;
  4405. struct sde_encoder_virt_ops parent_ops = {
  4406. sde_encoder_vblank_callback,
  4407. sde_encoder_underrun_callback,
  4408. sde_encoder_frame_done_callback,
  4409. _sde_encoder_get_qsync_fps_callback,
  4410. };
  4411. struct sde_enc_phys_init_params phys_params;
  4412. if (!sde_enc || !sde_kms) {
  4413. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4414. !sde_enc, !sde_kms);
  4415. return -EINVAL;
  4416. }
  4417. memset(&phys_params, 0, sizeof(phys_params));
  4418. phys_params.sde_kms = sde_kms;
  4419. phys_params.parent = &sde_enc->base;
  4420. phys_params.parent_ops = parent_ops;
  4421. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4422. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4423. SDE_DEBUG("\n");
  4424. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4425. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4426. intf_type = INTF_DSI;
  4427. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4428. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4429. intf_type = INTF_HDMI;
  4430. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4431. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4432. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4433. else
  4434. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4435. intf_type = INTF_DP;
  4436. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4437. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4438. intf_type = INTF_WB;
  4439. } else {
  4440. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4441. return -EINVAL;
  4442. }
  4443. WARN_ON(disp_info->num_of_h_tiles < 1);
  4444. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4445. sde_enc->te_source = disp_info->te_source;
  4446. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4447. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4448. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4449. sde_kms->catalog->features);
  4450. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4451. sde_kms->catalog->features);
  4452. mutex_lock(&sde_enc->enc_lock);
  4453. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4454. /*
  4455. * Left-most tile is at index 0, content is controller id
  4456. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4457. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4458. */
  4459. u32 controller_id = disp_info->h_tile_instance[i];
  4460. if (disp_info->num_of_h_tiles > 1) {
  4461. if (i == 0)
  4462. phys_params.split_role = ENC_ROLE_MASTER;
  4463. else
  4464. phys_params.split_role = ENC_ROLE_SLAVE;
  4465. } else {
  4466. phys_params.split_role = ENC_ROLE_SOLO;
  4467. }
  4468. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4469. i, controller_id, phys_params.split_role);
  4470. if (intf_type == INTF_WB) {
  4471. phys_params.intf_idx = INTF_MAX;
  4472. phys_params.wb_idx = sde_encoder_get_wb(
  4473. sde_kms->catalog,
  4474. intf_type, controller_id);
  4475. if (phys_params.wb_idx == WB_MAX) {
  4476. SDE_ERROR_ENC(sde_enc,
  4477. "could not get wb: type %d, id %d\n",
  4478. intf_type, controller_id);
  4479. ret = -EINVAL;
  4480. }
  4481. } else {
  4482. phys_params.wb_idx = WB_MAX;
  4483. phys_params.intf_idx = sde_encoder_get_intf(
  4484. sde_kms->catalog, intf_type,
  4485. controller_id);
  4486. if (phys_params.intf_idx == INTF_MAX) {
  4487. SDE_ERROR_ENC(sde_enc,
  4488. "could not get wb: type %d, id %d\n",
  4489. intf_type, controller_id);
  4490. ret = -EINVAL;
  4491. }
  4492. }
  4493. if (!ret) {
  4494. if (intf_type == INTF_WB)
  4495. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4496. &phys_params);
  4497. else
  4498. ret = sde_encoder_virt_add_phys_encs(
  4499. disp_info,
  4500. sde_enc,
  4501. &phys_params);
  4502. if (ret)
  4503. SDE_ERROR_ENC(sde_enc,
  4504. "failed to add phys encs\n");
  4505. }
  4506. }
  4507. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4508. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4509. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4510. if (vid_phys) {
  4511. atomic_set(&vid_phys->vsync_cnt, 0);
  4512. atomic_set(&vid_phys->underrun_cnt, 0);
  4513. }
  4514. if (cmd_phys) {
  4515. atomic_set(&cmd_phys->vsync_cnt, 0);
  4516. atomic_set(&cmd_phys->underrun_cnt, 0);
  4517. }
  4518. }
  4519. mutex_unlock(&sde_enc->enc_lock);
  4520. return ret;
  4521. }
  4522. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4523. .mode_set = sde_encoder_virt_mode_set,
  4524. .disable = sde_encoder_virt_disable,
  4525. .enable = sde_encoder_virt_enable,
  4526. .atomic_check = sde_encoder_virt_atomic_check,
  4527. };
  4528. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4529. .destroy = sde_encoder_destroy,
  4530. .late_register = sde_encoder_late_register,
  4531. .early_unregister = sde_encoder_early_unregister,
  4532. };
  4533. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4534. {
  4535. struct msm_drm_private *priv = dev->dev_private;
  4536. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4537. struct drm_encoder *drm_enc = NULL;
  4538. struct sde_encoder_virt *sde_enc = NULL;
  4539. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4540. char name[SDE_NAME_SIZE];
  4541. int ret = 0, i, intf_index = INTF_MAX;
  4542. struct sde_encoder_phys *phys = NULL;
  4543. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4544. if (!sde_enc) {
  4545. ret = -ENOMEM;
  4546. goto fail;
  4547. }
  4548. mutex_init(&sde_enc->enc_lock);
  4549. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4550. &drm_enc_mode);
  4551. if (ret)
  4552. goto fail;
  4553. sde_enc->cur_master = NULL;
  4554. spin_lock_init(&sde_enc->enc_spinlock);
  4555. mutex_init(&sde_enc->vblank_ctl_lock);
  4556. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4557. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4558. drm_enc = &sde_enc->base;
  4559. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4560. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4561. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4562. phys = sde_enc->phys_encs[i];
  4563. if (!phys)
  4564. continue;
  4565. if (phys->ops.is_master && phys->ops.is_master(phys))
  4566. intf_index = phys->intf_idx - INTF_0;
  4567. }
  4568. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4569. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4570. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4571. SDE_RSC_PRIMARY_DISP_CLIENT :
  4572. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4573. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4574. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4575. PTR_ERR(sde_enc->rsc_client));
  4576. sde_enc->rsc_client = NULL;
  4577. }
  4578. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4579. sde_enc->input_event_enabled) {
  4580. ret = _sde_encoder_input_handler(sde_enc);
  4581. if (ret)
  4582. SDE_ERROR(
  4583. "input handler registration failed, rc = %d\n", ret);
  4584. }
  4585. /* Keep posted start as default configuration in driver
  4586. if SBLUT is supported on target. Do not allow HAL to
  4587. override driver's default frame trigger mode.
  4588. */
  4589. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4590. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4591. mutex_init(&sde_enc->rc_lock);
  4592. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4593. sde_encoder_off_work);
  4594. sde_enc->vblank_enabled = false;
  4595. sde_enc->qdss_status = false;
  4596. kthread_init_work(&sde_enc->input_event_work,
  4597. sde_encoder_input_event_work_handler);
  4598. kthread_init_work(&sde_enc->early_wakeup_work,
  4599. sde_encoder_early_wakeup_work_handler);
  4600. kthread_init_work(&sde_enc->esd_trigger_work,
  4601. sde_encoder_esd_trigger_work_handler);
  4602. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4603. SDE_DEBUG_ENC(sde_enc, "created\n");
  4604. return drm_enc;
  4605. fail:
  4606. SDE_ERROR("failed to create encoder\n");
  4607. if (drm_enc)
  4608. sde_encoder_destroy(drm_enc);
  4609. return ERR_PTR(ret);
  4610. }
  4611. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4612. enum msm_event_wait event)
  4613. {
  4614. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4615. struct sde_encoder_virt *sde_enc = NULL;
  4616. int i, ret = 0;
  4617. char atrace_buf[32];
  4618. if (!drm_enc) {
  4619. SDE_ERROR("invalid encoder\n");
  4620. return -EINVAL;
  4621. }
  4622. sde_enc = to_sde_encoder_virt(drm_enc);
  4623. SDE_DEBUG_ENC(sde_enc, "\n");
  4624. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4625. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4626. switch (event) {
  4627. case MSM_ENC_COMMIT_DONE:
  4628. fn_wait = phys->ops.wait_for_commit_done;
  4629. break;
  4630. case MSM_ENC_TX_COMPLETE:
  4631. fn_wait = phys->ops.wait_for_tx_complete;
  4632. break;
  4633. case MSM_ENC_VBLANK:
  4634. fn_wait = phys->ops.wait_for_vblank;
  4635. break;
  4636. case MSM_ENC_ACTIVE_REGION:
  4637. fn_wait = phys->ops.wait_for_active;
  4638. break;
  4639. default:
  4640. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4641. event);
  4642. return -EINVAL;
  4643. }
  4644. if (phys && fn_wait) {
  4645. snprintf(atrace_buf, sizeof(atrace_buf),
  4646. "wait_completion_event_%d", event);
  4647. SDE_ATRACE_BEGIN(atrace_buf);
  4648. ret = fn_wait(phys);
  4649. SDE_ATRACE_END(atrace_buf);
  4650. if (ret) {
  4651. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4652. sde_enc->disp_info.intf_type, event, i, ret);
  4653. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4654. i, ret, SDE_EVTLOG_ERROR);
  4655. return ret;
  4656. }
  4657. }
  4658. }
  4659. return ret;
  4660. }
  4661. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4662. u32 jitter_num, u32 jitter_denom,
  4663. ktime_t *l_bound, ktime_t *u_bound)
  4664. {
  4665. ktime_t jitter_ns, frametime_ns;
  4666. frametime_ns = (1 * 1000000000) / frame_rate;
  4667. jitter_ns = jitter_num * frametime_ns;
  4668. do_div(jitter_ns, jitter_denom * 100);
  4669. *l_bound = frametime_ns - jitter_ns;
  4670. *u_bound = frametime_ns + jitter_ns;
  4671. }
  4672. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4673. {
  4674. struct sde_encoder_virt *sde_enc;
  4675. if (!drm_enc) {
  4676. SDE_ERROR("invalid encoder\n");
  4677. return 0;
  4678. }
  4679. sde_enc = to_sde_encoder_virt(drm_enc);
  4680. return sde_enc->mode_info.frame_rate;
  4681. }
  4682. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4683. {
  4684. struct sde_encoder_virt *sde_enc = NULL;
  4685. int i;
  4686. if (!encoder) {
  4687. SDE_ERROR("invalid encoder\n");
  4688. return INTF_MODE_NONE;
  4689. }
  4690. sde_enc = to_sde_encoder_virt(encoder);
  4691. if (sde_enc->cur_master)
  4692. return sde_enc->cur_master->intf_mode;
  4693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4694. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4695. if (phys)
  4696. return phys->intf_mode;
  4697. }
  4698. return INTF_MODE_NONE;
  4699. }
  4700. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4701. {
  4702. struct sde_encoder_virt *sde_enc = NULL;
  4703. struct sde_encoder_phys *phys;
  4704. if (!encoder) {
  4705. SDE_ERROR("invalid encoder\n");
  4706. return 0;
  4707. }
  4708. sde_enc = to_sde_encoder_virt(encoder);
  4709. phys = sde_enc->cur_master;
  4710. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4711. }
  4712. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4713. ktime_t *tvblank)
  4714. {
  4715. struct sde_encoder_virt *sde_enc = NULL;
  4716. struct sde_encoder_phys *phys;
  4717. if (!encoder) {
  4718. SDE_ERROR("invalid encoder\n");
  4719. return false;
  4720. }
  4721. sde_enc = to_sde_encoder_virt(encoder);
  4722. phys = sde_enc->cur_master;
  4723. if (!phys)
  4724. return false;
  4725. *tvblank = phys->last_vsync_timestamp;
  4726. return *tvblank ? true : false;
  4727. }
  4728. static void _sde_encoder_cache_hw_res_cont_splash(
  4729. struct drm_encoder *encoder,
  4730. struct sde_kms *sde_kms)
  4731. {
  4732. int i, idx;
  4733. struct sde_encoder_virt *sde_enc;
  4734. struct sde_encoder_phys *phys_enc;
  4735. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4736. sde_enc = to_sde_encoder_virt(encoder);
  4737. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4738. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4739. sde_enc->hw_pp[i] = NULL;
  4740. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4741. break;
  4742. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4743. }
  4744. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4745. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4746. sde_enc->hw_dsc[i] = NULL;
  4747. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4748. break;
  4749. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4750. }
  4751. /*
  4752. * If we have multiple phys encoders with one controller, make
  4753. * sure to populate the controller pointer in both phys encoders.
  4754. */
  4755. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4756. phys_enc = sde_enc->phys_encs[idx];
  4757. phys_enc->hw_ctl = NULL;
  4758. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4759. SDE_HW_BLK_CTL);
  4760. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4761. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4762. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4763. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4764. phys_enc->intf_idx, phys_enc->hw_ctl);
  4765. }
  4766. }
  4767. }
  4768. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4769. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4770. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4771. phys->hw_intf = NULL;
  4772. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4773. break;
  4774. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4775. }
  4776. }
  4777. /**
  4778. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4779. * device bootup when cont_splash is enabled
  4780. * @drm_enc: Pointer to drm encoder structure
  4781. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4782. * @enable: boolean indicates enable or displae state of splash
  4783. * @Return: true if successful in updating the encoder structure
  4784. */
  4785. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4786. struct sde_splash_display *splash_display, bool enable)
  4787. {
  4788. struct sde_encoder_virt *sde_enc;
  4789. struct msm_drm_private *priv;
  4790. struct sde_kms *sde_kms;
  4791. struct drm_connector *conn = NULL;
  4792. struct sde_connector *sde_conn = NULL;
  4793. struct sde_connector_state *sde_conn_state = NULL;
  4794. struct drm_display_mode *drm_mode = NULL;
  4795. struct sde_encoder_phys *phys_enc;
  4796. struct drm_bridge *bridge;
  4797. int ret = 0, i;
  4798. struct msm_sub_mode sub_mode;
  4799. if (!encoder) {
  4800. SDE_ERROR("invalid drm enc\n");
  4801. return -EINVAL;
  4802. }
  4803. sde_enc = to_sde_encoder_virt(encoder);
  4804. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4805. if (!sde_kms) {
  4806. SDE_ERROR("invalid sde_kms\n");
  4807. return -EINVAL;
  4808. }
  4809. priv = encoder->dev->dev_private;
  4810. if (!priv->num_connectors) {
  4811. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4812. return -EINVAL;
  4813. }
  4814. SDE_DEBUG_ENC(sde_enc,
  4815. "num of connectors: %d\n", priv->num_connectors);
  4816. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4817. if (!enable) {
  4818. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4819. phys_enc = sde_enc->phys_encs[i];
  4820. if (phys_enc)
  4821. phys_enc->cont_splash_enabled = false;
  4822. }
  4823. return ret;
  4824. }
  4825. if (!splash_display) {
  4826. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4827. return -EINVAL;
  4828. }
  4829. for (i = 0; i < priv->num_connectors; i++) {
  4830. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4831. priv->connectors[i]->base.id);
  4832. sde_conn = to_sde_connector(priv->connectors[i]);
  4833. if (!sde_conn->encoder) {
  4834. SDE_DEBUG_ENC(sde_enc,
  4835. "encoder not attached to connector\n");
  4836. continue;
  4837. }
  4838. if (sde_conn->encoder->base.id
  4839. == encoder->base.id) {
  4840. conn = (priv->connectors[i]);
  4841. break;
  4842. }
  4843. }
  4844. if (!conn || !conn->state) {
  4845. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4846. return -EINVAL;
  4847. }
  4848. sde_conn_state = to_sde_connector_state(conn->state);
  4849. if (!sde_conn->ops.get_mode_info) {
  4850. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4851. return -EINVAL;
  4852. }
  4853. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4854. MSM_DISPLAY_DSC_MODE_DISABLED;
  4855. drm_mode = &encoder->crtc->state->adjusted_mode;
  4856. ret = sde_connector_get_mode_info(&sde_conn->base,
  4857. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4858. if (ret) {
  4859. SDE_ERROR_ENC(sde_enc,
  4860. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4861. return ret;
  4862. }
  4863. if (sde_conn->encoder) {
  4864. conn->state->best_encoder = sde_conn->encoder;
  4865. SDE_DEBUG_ENC(sde_enc,
  4866. "configured cstate->best_encoder to ID = %d\n",
  4867. conn->state->best_encoder->base.id);
  4868. } else {
  4869. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4870. conn->base.id);
  4871. }
  4872. sde_enc->crtc = encoder->crtc;
  4873. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4874. conn->state, false);
  4875. if (ret) {
  4876. SDE_ERROR_ENC(sde_enc,
  4877. "failed to reserve hw resources, %d\n", ret);
  4878. return ret;
  4879. }
  4880. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4881. sde_connector_get_topology_name(conn));
  4882. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4883. drm_mode->hdisplay, drm_mode->vdisplay);
  4884. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4885. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4886. if (bridge) {
  4887. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4888. /*
  4889. * For cont-splash use case, we update the mode
  4890. * configurations manually. This will skip the
  4891. * usually mode set call when actual frame is
  4892. * pushed from framework. The bridge needs to
  4893. * be updated with the current drm mode by
  4894. * calling the bridge mode set ops.
  4895. */
  4896. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4897. } else {
  4898. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4899. }
  4900. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4901. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4902. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4903. if (!phys) {
  4904. SDE_ERROR_ENC(sde_enc,
  4905. "phys encoders not initialized\n");
  4906. return -EINVAL;
  4907. }
  4908. /* update connector for master and slave phys encoders */
  4909. phys->connector = conn;
  4910. phys->cont_splash_enabled = true;
  4911. phys->hw_pp = sde_enc->hw_pp[i];
  4912. if (phys->ops.cont_splash_mode_set)
  4913. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4914. if (phys->ops.is_master && phys->ops.is_master(phys))
  4915. sde_enc->cur_master = phys;
  4916. }
  4917. return ret;
  4918. }
  4919. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4920. bool skip_pre_kickoff)
  4921. {
  4922. struct msm_drm_thread *event_thread = NULL;
  4923. struct msm_drm_private *priv = NULL;
  4924. struct sde_encoder_virt *sde_enc = NULL;
  4925. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4926. SDE_ERROR("invalid parameters\n");
  4927. return -EINVAL;
  4928. }
  4929. priv = enc->dev->dev_private;
  4930. sde_enc = to_sde_encoder_virt(enc);
  4931. if (!sde_enc->crtc || (sde_enc->crtc->index
  4932. >= ARRAY_SIZE(priv->event_thread))) {
  4933. SDE_DEBUG_ENC(sde_enc,
  4934. "invalid cached CRTC: %d or crtc index: %d\n",
  4935. sde_enc->crtc == NULL,
  4936. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4937. return -EINVAL;
  4938. }
  4939. SDE_EVT32_VERBOSE(DRMID(enc));
  4940. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4941. if (!skip_pre_kickoff) {
  4942. sde_enc->delay_kickoff = true;
  4943. kthread_queue_work(&event_thread->worker,
  4944. &sde_enc->esd_trigger_work);
  4945. kthread_flush_work(&sde_enc->esd_trigger_work);
  4946. }
  4947. /*
  4948. * panel may stop generating te signal (vsync) during esd failure. rsc
  4949. * hardware may hang without vsync. Avoid rsc hang by generating the
  4950. * vsync from watchdog timer instead of panel.
  4951. */
  4952. sde_encoder_helper_switch_vsync(enc, true);
  4953. if (!skip_pre_kickoff) {
  4954. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4955. sde_enc->delay_kickoff = false;
  4956. }
  4957. return 0;
  4958. }
  4959. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4960. {
  4961. struct sde_encoder_virt *sde_enc;
  4962. if (!encoder) {
  4963. SDE_ERROR("invalid drm enc\n");
  4964. return false;
  4965. }
  4966. sde_enc = to_sde_encoder_virt(encoder);
  4967. return sde_enc->recovery_events_enabled;
  4968. }
  4969. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4970. {
  4971. struct sde_encoder_virt *sde_enc;
  4972. if (!encoder) {
  4973. SDE_ERROR("invalid drm enc\n");
  4974. return;
  4975. }
  4976. sde_enc = to_sde_encoder_virt(encoder);
  4977. sde_enc->recovery_events_enabled = true;
  4978. }
  4979. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4980. {
  4981. struct sde_kms *sde_kms;
  4982. struct drm_connector *conn;
  4983. struct sde_connector_state *conn_state;
  4984. if (!drm_enc)
  4985. return false;
  4986. sde_kms = sde_encoder_get_kms(drm_enc);
  4987. if (!sde_kms)
  4988. return false;
  4989. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4990. if (!conn || !conn->state)
  4991. return false;
  4992. conn_state = to_sde_connector_state(conn->state);
  4993. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4994. }
  4995. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4996. {
  4997. struct drm_encoder *drm_enc;
  4998. struct sde_encoder_virt *sde_enc;
  4999. struct sde_encoder_phys *cur_master;
  5000. struct sde_hw_ctl *hw_ctl = NULL;
  5001. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5002. goto exit;
  5003. /* get encoder to find the hw_ctl for this connector */
  5004. drm_enc = c_conn->encoder;
  5005. if (!drm_enc)
  5006. goto exit;
  5007. sde_enc = to_sde_encoder_virt(drm_enc);
  5008. cur_master = sde_enc->phys_encs[0];
  5009. if (!cur_master || !cur_master->hw_ctl)
  5010. goto exit;
  5011. hw_ctl = cur_master->hw_ctl;
  5012. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5013. exit:
  5014. return hw_ctl;
  5015. }
  5016. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5017. {
  5018. struct sde_encoder_virt *sde_enc;
  5019. struct sde_encoder_phys *phys_enc;
  5020. u32 i;
  5021. sde_enc = to_sde_encoder_virt(drm_enc);
  5022. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5023. {
  5024. phys_enc = sde_enc->phys_encs[i];
  5025. if(phys_enc && phys_enc->ops.add_to_minidump)
  5026. phys_enc->ops.add_to_minidump(phys_enc);
  5027. phys_enc = sde_enc->phys_cmd_encs[i];
  5028. if(phys_enc && phys_enc->ops.add_to_minidump)
  5029. phys_enc->ops.add_to_minidump(phys_enc);
  5030. phys_enc = sde_enc->phys_vid_encs[i];
  5031. if(phys_enc && phys_enc->ops.add_to_minidump)
  5032. phys_enc->ops.add_to_minidump(phys_enc);
  5033. }
  5034. }
  5035. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5036. {
  5037. struct drm_event event;
  5038. struct drm_connector *connector;
  5039. struct sde_connector *c_conn = NULL;
  5040. struct sde_connector_state *c_state = NULL;
  5041. struct sde_encoder_virt *sde_enc = NULL;
  5042. struct sde_encoder_phys *phys = NULL;
  5043. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5044. int rc = 0, i = 0;
  5045. bool misr_updated = false, roi_updated = false;
  5046. struct msm_roi_list *prev_roi, *c_state_roi;
  5047. if (!drm_enc)
  5048. return;
  5049. sde_enc = to_sde_encoder_virt(drm_enc);
  5050. if (!atomic_read(&sde_enc->misr_enable)) {
  5051. SDE_DEBUG("MISR is disabled\n");
  5052. return;
  5053. }
  5054. connector = sde_enc->cur_master->connector;
  5055. if (!connector)
  5056. return;
  5057. c_conn = to_sde_connector(connector);
  5058. c_state = to_sde_connector_state(connector->state);
  5059. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5060. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5061. phys = sde_enc->phys_encs[i];
  5062. if (!phys || !phys->ops.collect_misr) {
  5063. SDE_DEBUG("invalid misr ops\n", i);
  5064. continue;
  5065. }
  5066. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5067. if (rc) {
  5068. SDE_ERROR("failed to collect misr %d\n", rc);
  5069. return;
  5070. }
  5071. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5072. }
  5073. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5074. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5075. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5076. misr_updated = true;
  5077. }
  5078. }
  5079. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5080. c_state_roi = &c_state->rois;
  5081. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5082. roi_updated = true;
  5083. } else {
  5084. for (i = 0; i < prev_roi->num_rects; i++) {
  5085. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5086. roi_updated = true;
  5087. }
  5088. }
  5089. if (roi_updated)
  5090. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5091. if (misr_updated || roi_updated) {
  5092. event.type = DRM_EVENT_MISR_SIGN;
  5093. event.length = sizeof(c_conn->previous_misr_sign);
  5094. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5095. (u8 *)&c_conn->previous_misr_sign);
  5096. }
  5097. }