sde_kms.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <drm/drm_atomic_uapi.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include "msm_drv.h"
  28. #include "msm_mmu.h"
  29. #include "msm_gem.h"
  30. #include "dsi_display.h"
  31. #include "dsi_drm.h"
  32. #include "sde_wb.h"
  33. #include "dp_display.h"
  34. #include "dp_drm.h"
  35. #include "dp_mst_drm.h"
  36. #include "sde_kms.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_formats.h"
  39. #include "sde_hw_vbif.h"
  40. #include "sde_vbif.h"
  41. #include "sde_encoder.h"
  42. #include "sde_plane.h"
  43. #include "sde_crtc.h"
  44. #include "sde_reg_dma.h"
  45. #include "sde_connector.h"
  46. #include <linux/qcom_scm.h>
  47. #include "soc/qcom/secure_buffer.h"
  48. #include <linux/qtee_shmbridge.h>
  49. #define CREATE_TRACE_POINTS
  50. #include "sde_trace.h"
  51. /* defines for secure channel call */
  52. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  53. #define MDP_DEVICE_ID 0x1A
  54. EXPORT_TRACEPOINT_SYMBOL(sde_drm_tracing_mark_write);
  55. static const char * const iommu_ports[] = {
  56. "mdp_0",
  57. };
  58. /**
  59. * Controls size of event log buffer. Specified as a power of 2.
  60. */
  61. #define SDE_EVTLOG_SIZE 1024
  62. /*
  63. * To enable overall DRM driver logging
  64. * # echo 0x2 > /sys/module/drm/parameters/debug
  65. *
  66. * To enable DRM driver h/w logging
  67. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  68. *
  69. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  70. */
  71. #define SDE_DEBUGFS_DIR "msm_sde"
  72. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  73. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  74. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  75. /**
  76. * sdecustom - enable certain driver customizations for sde clients
  77. * Enabling this modifies the standard DRM behavior slightly and assumes
  78. * that the clients have specific knowledge about the modifications that
  79. * are involved, so don't enable this unless you know what you're doing.
  80. *
  81. * Parts of the driver that are affected by this setting may be located by
  82. * searching for invocations of the 'sde_is_custom_client()' function.
  83. *
  84. * This is disabled by default.
  85. */
  86. static bool sdecustom = true;
  87. module_param(sdecustom, bool, 0400);
  88. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  89. static int sde_kms_hw_init(struct msm_kms *kms);
  90. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  91. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  92. static int _sde_kms_register_events(struct msm_kms *kms,
  93. struct drm_mode_object *obj, u32 event, bool en);
  94. bool sde_is_custom_client(void)
  95. {
  96. return sdecustom;
  97. }
  98. #ifdef CONFIG_DEBUG_FS
  99. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  100. {
  101. struct msm_drm_private *priv;
  102. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  103. return NULL;
  104. priv = sde_kms->dev->dev_private;
  105. return priv->debug_root;
  106. }
  107. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  108. {
  109. void *p;
  110. int rc;
  111. void *debugfs_root;
  112. p = sde_hw_util_get_log_mask_ptr();
  113. if (!sde_kms || !p)
  114. return -EINVAL;
  115. debugfs_root = sde_debugfs_get_root(sde_kms);
  116. if (!debugfs_root)
  117. return -EINVAL;
  118. /* allow debugfs_root to be NULL */
  119. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  120. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  121. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  122. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  123. if (rc) {
  124. SDE_ERROR("failed to init perf %d\n", rc);
  125. return rc;
  126. }
  127. if (sde_kms->catalog->qdss_count)
  128. debugfs_create_u32("qdss", 0600, debugfs_root,
  129. (u32 *)&sde_kms->qdss_enabled);
  130. return 0;
  131. }
  132. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  133. {
  134. /* don't need to NULL check debugfs_root */
  135. if (sde_kms) {
  136. sde_debugfs_vbif_destroy(sde_kms);
  137. sde_debugfs_core_irq_destroy(sde_kms);
  138. }
  139. }
  140. #else
  141. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  142. {
  143. return 0;
  144. }
  145. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  146. {
  147. }
  148. #endif
  149. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  150. {
  151. int ret = 0;
  152. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  153. ret = sde_crtc_vblank(crtc, true);
  154. SDE_ATRACE_END("sde_kms_enable_vblank");
  155. return ret;
  156. }
  157. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  158. {
  159. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  160. sde_crtc_vblank(crtc, false);
  161. SDE_ATRACE_END("sde_kms_disable_vblank");
  162. }
  163. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  164. struct drm_crtc *crtc)
  165. {
  166. struct drm_encoder *encoder;
  167. struct drm_device *dev;
  168. int ret;
  169. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  170. SDE_ERROR("invalid params\n");
  171. return;
  172. }
  173. if (!crtc->state->enable) {
  174. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  175. return;
  176. }
  177. if (!crtc->state->active) {
  178. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  179. return;
  180. }
  181. dev = crtc->dev;
  182. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  183. if (encoder->crtc != crtc)
  184. continue;
  185. /*
  186. * Video Mode - Wait for VSYNC
  187. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  188. * complete
  189. */
  190. SDE_EVT32_VERBOSE(DRMID(crtc));
  191. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  192. if (ret && ret != -EWOULDBLOCK) {
  193. SDE_ERROR(
  194. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  195. crtc->base.id, encoder->base.id, ret);
  196. break;
  197. }
  198. }
  199. }
  200. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  201. struct drm_crtc *crtc, bool enable)
  202. {
  203. struct drm_device *dev;
  204. struct msm_drm_private *priv;
  205. struct sde_mdss_cfg *sde_cfg;
  206. struct drm_plane *plane;
  207. int i, ret;
  208. dev = sde_kms->dev;
  209. priv = dev->dev_private;
  210. sde_cfg = sde_kms->catalog;
  211. ret = sde_vbif_halt_xin_mask(sde_kms,
  212. sde_cfg->sui_block_xin_mask, enable);
  213. if (ret) {
  214. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  215. return ret;
  216. }
  217. if (enable) {
  218. for (i = 0; i < priv->num_planes; i++) {
  219. plane = priv->planes[i];
  220. sde_plane_secure_ctrl_xin_client(plane, crtc);
  221. }
  222. }
  223. return 0;
  224. }
  225. /**
  226. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  227. * @sde_kms: Pointer to sde_kms struct
  228. * @vimd: switch the stage 2 translation to this VMID
  229. */
  230. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  231. {
  232. struct drm_device *dev;
  233. uint32_t num_sids;
  234. uint32_t *sec_sid;
  235. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  236. int ret = 0, i;
  237. struct qtee_shm shm;
  238. bool qtee_en = qtee_shmbridge_is_enabled();
  239. phys_addr_t mem_addr;
  240. u64 mem_size;
  241. dev = sde_kms->dev;
  242. num_sids = sde_cfg->sec_sid_mask_count;
  243. if (!num_sids) {
  244. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  245. return -EINVAL;
  246. }
  247. if (qtee_en) {
  248. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  249. &shm);
  250. if (ret)
  251. return -ENOMEM;
  252. sec_sid = (uint32_t *) shm.vaddr;
  253. mem_addr = shm.paddr;
  254. mem_size = shm.size;
  255. } else {
  256. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  257. if (!sec_sid)
  258. return -ENOMEM;
  259. mem_addr = virt_to_phys(sec_sid);
  260. mem_size = sizeof(uint32_t) * num_sids;
  261. }
  262. for (i = 0; i < num_sids; i++) {
  263. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  264. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  265. }
  266. dma_map_single(dev->dev, sec_sid, num_sids *sizeof(uint32_t),
  267. DMA_TO_DEVICE);
  268. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  269. vmid, num_sids, qtee_en);
  270. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  271. mem_size, vmid);
  272. if (ret)
  273. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  274. vmid, ret);
  275. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  276. vmid, qtee_en, num_sids, ret);
  277. if (qtee_en)
  278. qtee_shmbridge_free_shm(&shm);
  279. else
  280. kfree(sec_sid);
  281. return ret;
  282. }
  283. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  284. {
  285. u32 ret;
  286. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  287. return 0;
  288. /* detach_all_contexts */
  289. ret = sde_kms_mmu_detach(sde_kms, false);
  290. if (ret) {
  291. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  292. goto mmu_error;
  293. }
  294. ret = _sde_kms_scm_call(sde_kms, vmid);
  295. if (ret) {
  296. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  297. goto scm_error;
  298. }
  299. return 0;
  300. scm_error:
  301. sde_kms_mmu_attach(sde_kms, false);
  302. mmu_error:
  303. atomic_dec(&sde_kms->detach_all_cb);
  304. return ret;
  305. }
  306. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  307. u32 old_vmid)
  308. {
  309. u32 ret;
  310. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  311. return 0;
  312. ret = _sde_kms_scm_call(sde_kms, vmid);
  313. if (ret) {
  314. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  315. goto scm_error;
  316. }
  317. /* attach_all_contexts */
  318. ret = sde_kms_mmu_attach(sde_kms, false);
  319. if (ret) {
  320. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  321. goto mmu_error;
  322. }
  323. return 0;
  324. mmu_error:
  325. _sde_kms_scm_call(sde_kms, old_vmid);
  326. scm_error:
  327. atomic_inc(&sde_kms->detach_all_cb);
  328. return ret;
  329. }
  330. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  331. {
  332. u32 ret;
  333. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  334. return 0;
  335. /* detach secure_context */
  336. ret = sde_kms_mmu_detach(sde_kms, true);
  337. if (ret) {
  338. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  339. goto mmu_error;
  340. }
  341. ret = _sde_kms_scm_call(sde_kms, vmid);
  342. if (ret) {
  343. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  344. goto scm_error;
  345. }
  346. return 0;
  347. scm_error:
  348. sde_kms_mmu_attach(sde_kms, true);
  349. mmu_error:
  350. atomic_dec(&sde_kms->detach_sec_cb);
  351. return ret;
  352. }
  353. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  354. u32 old_vmid)
  355. {
  356. u32 ret;
  357. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  358. return 0;
  359. ret = _sde_kms_scm_call(sde_kms, vmid);
  360. if (ret) {
  361. goto scm_error;
  362. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  363. }
  364. ret = sde_kms_mmu_attach(sde_kms, true);
  365. if (ret) {
  366. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  367. goto mmu_error;
  368. }
  369. return 0;
  370. mmu_error:
  371. _sde_kms_scm_call(sde_kms, old_vmid);
  372. scm_error:
  373. atomic_inc(&sde_kms->detach_sec_cb);
  374. return ret;
  375. }
  376. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  377. struct drm_crtc *crtc, bool enable)
  378. {
  379. int ret;
  380. if (enable) {
  381. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  382. if (ret < 0) {
  383. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  384. return ret;
  385. }
  386. sde_crtc_misr_setup(crtc, true, 1);
  387. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  388. if (ret) {
  389. sde_crtc_misr_setup(crtc, false, 0);
  390. pm_runtime_put_sync(sde_kms->dev->dev);
  391. return ret;
  392. }
  393. } else {
  394. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  395. sde_crtc_misr_setup(crtc, false, 0);
  396. pm_runtime_put_sync(sde_kms->dev->dev);
  397. }
  398. return 0;
  399. }
  400. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  401. bool post_commit)
  402. {
  403. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  404. int old_smmu_state = smmu_state->state;
  405. int ret = 0;
  406. u32 vmid;
  407. if (!sde_kms || !crtc) {
  408. SDE_ERROR("invalid argument(s)\n");
  409. return -EINVAL;
  410. }
  411. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  412. post_commit, smmu_state->sui_misr_state,
  413. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  414. if ((!smmu_state->transition_type) ||
  415. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  416. /* Bail out */
  417. return 0;
  418. /* enable sui misr if requested, before the transition */
  419. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  420. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  421. if (ret) {
  422. smmu_state->sui_misr_state = NONE;
  423. goto end;
  424. }
  425. }
  426. mutex_lock(&sde_kms->secure_transition_lock);
  427. switch (smmu_state->state) {
  428. case DETACH_ALL_REQ:
  429. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  430. if (!ret)
  431. smmu_state->state = DETACHED;
  432. break;
  433. case ATTACH_ALL_REQ:
  434. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  435. VMID_CP_SEC_DISPLAY);
  436. if (!ret) {
  437. smmu_state->state = ATTACHED;
  438. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  439. }
  440. break;
  441. case DETACH_SEC_REQ:
  442. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  443. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  444. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  445. if (!ret)
  446. smmu_state->state = DETACHED_SEC;
  447. break;
  448. case ATTACH_SEC_REQ:
  449. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  450. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  451. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  452. if (!ret) {
  453. smmu_state->state = ATTACHED;
  454. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  455. }
  456. break;
  457. default:
  458. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  459. DRMID(crtc), smmu_state->state,
  460. smmu_state->transition_type);
  461. ret = -EINVAL;
  462. break;
  463. }
  464. mutex_unlock(&sde_kms->secure_transition_lock);
  465. /* disable sui misr if requested, after the transition */
  466. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  467. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  468. if (ret)
  469. goto end;
  470. }
  471. end:
  472. smmu_state->transition_error = false;
  473. if (ret) {
  474. smmu_state->transition_error = true;
  475. SDE_ERROR(
  476. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  477. DRMID(crtc), old_smmu_state, smmu_state->state,
  478. smmu_state->secure_level, ret);
  479. smmu_state->state = smmu_state->prev_state;
  480. smmu_state->secure_level = smmu_state->prev_secure_level;
  481. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  482. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  483. }
  484. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  485. DRMID(crtc), old_smmu_state, smmu_state->state,
  486. smmu_state->secure_level, ret);
  487. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  488. smmu_state->transition_type,
  489. smmu_state->transition_error,
  490. smmu_state->secure_level, smmu_state->prev_secure_level,
  491. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  492. smmu_state->sui_misr_state = NONE;
  493. smmu_state->transition_type = NONE;
  494. return ret;
  495. }
  496. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  497. struct drm_atomic_state *state)
  498. {
  499. struct drm_crtc *crtc;
  500. struct drm_crtc_state *old_crtc_state;
  501. struct drm_plane_state *old_plane_state, *new_plane_state;
  502. struct drm_plane *plane;
  503. struct drm_plane_state *plane_state;
  504. struct sde_kms *sde_kms = to_sde_kms(kms);
  505. struct drm_device *dev = sde_kms->dev;
  506. int i, ops = 0, ret = 0;
  507. bool old_valid_fb = false;
  508. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  509. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  510. if (!crtc->state || !crtc->state->active)
  511. continue;
  512. /*
  513. * It is safe to assume only one active crtc,
  514. * and compatible translation modes on the
  515. * planes staged on this crtc.
  516. * otherwise validation would have failed.
  517. * For this CRTC,
  518. */
  519. /*
  520. * 1. Check if old state on the CRTC has planes
  521. * staged with valid fbs
  522. */
  523. for_each_old_plane_in_state(state, plane, plane_state, i) {
  524. if (!plane_state->crtc)
  525. continue;
  526. if (plane_state->fb) {
  527. old_valid_fb = true;
  528. break;
  529. }
  530. }
  531. /*
  532. * 2.Get the operations needed to be performed before
  533. * secure transition can be initiated.
  534. */
  535. ops = sde_crtc_get_secure_transition_ops(crtc,
  536. old_crtc_state, old_valid_fb);
  537. if (ops < 0) {
  538. SDE_ERROR("invalid secure operations %x\n", ops);
  539. return ops;
  540. }
  541. if (!ops) {
  542. smmu_state->transition_error = false;
  543. goto no_ops;
  544. }
  545. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  546. crtc->base.id, ops, crtc->state);
  547. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  548. /* 3. Perform operations needed for secure transition */
  549. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  550. SDE_DEBUG("wait_for_transfer_done\n");
  551. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  552. }
  553. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  554. SDE_DEBUG("cleanup planes\n");
  555. drm_atomic_helper_cleanup_planes(dev, state);
  556. for_each_oldnew_plane_in_state(state, plane,
  557. old_plane_state, new_plane_state, i)
  558. sde_plane_destroy_fb(old_plane_state);
  559. }
  560. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  561. SDE_DEBUG("secure ctrl\n");
  562. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  563. }
  564. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  565. SDE_DEBUG("prepare planes %d",
  566. crtc->state->plane_mask);
  567. drm_atomic_crtc_for_each_plane(plane,
  568. crtc) {
  569. const struct drm_plane_helper_funcs *funcs;
  570. plane_state = plane->state;
  571. funcs = plane->helper_private;
  572. SDE_DEBUG("psde:%d FB[%u]\n",
  573. plane->base.id,
  574. plane->fb->base.id);
  575. if (!funcs)
  576. continue;
  577. if (funcs->prepare_fb(plane, plane_state)) {
  578. ret = funcs->prepare_fb(plane,
  579. plane_state);
  580. if (ret)
  581. return ret;
  582. }
  583. }
  584. }
  585. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  586. SDE_DEBUG("secure operations completed\n");
  587. }
  588. no_ops:
  589. return 0;
  590. }
  591. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  592. unsigned int splash_buffer_size,
  593. unsigned int ramdump_base,
  594. unsigned int ramdump_buffer_size)
  595. {
  596. unsigned long pfn_start, pfn_end, pfn_idx;
  597. int ret = 0;
  598. if (!mem_addr || !splash_buffer_size) {
  599. SDE_ERROR("invalid params\n");
  600. return -EINVAL;
  601. }
  602. /* leave ramdump memory only if base address matches */
  603. if (ramdump_base == mem_addr &&
  604. ramdump_buffer_size <= splash_buffer_size) {
  605. mem_addr += ramdump_buffer_size;
  606. splash_buffer_size -= ramdump_buffer_size;
  607. }
  608. pfn_start = mem_addr >> PAGE_SHIFT;
  609. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  610. if (ret) {
  611. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  612. return ret;
  613. }
  614. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  615. free_reserved_page(pfn_to_page(pfn_idx));
  616. return ret;
  617. }
  618. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  619. struct sde_splash_mem *splash)
  620. {
  621. struct msm_mmu *mmu = NULL;
  622. int ret = 0;
  623. if (!sde_kms->aspace[0]) {
  624. SDE_ERROR("aspace not found for sde kms node\n");
  625. return -EINVAL;
  626. }
  627. mmu = sde_kms->aspace[0]->mmu;
  628. if (!mmu) {
  629. SDE_ERROR("mmu not found for aspace\n");
  630. return -EINVAL;
  631. }
  632. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  633. SDE_ERROR("invalid input params for map\n");
  634. return -EINVAL;
  635. }
  636. if (!splash->ref_cnt) {
  637. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  638. splash->splash_buf_base,
  639. splash->splash_buf_size,
  640. IOMMU_READ | IOMMU_NOEXEC);
  641. if (ret)
  642. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  643. }
  644. splash->ref_cnt++;
  645. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  646. splash->splash_buf_base,
  647. splash->splash_buf_size,
  648. splash->ref_cnt);
  649. return ret;
  650. }
  651. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  652. {
  653. int i = 0;
  654. int ret = 0;
  655. if (!sde_kms)
  656. return -EINVAL;
  657. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  658. ret = _sde_kms_splash_mem_get(sde_kms,
  659. sde_kms->splash_data.splash_display[i].splash);
  660. if (ret)
  661. return ret;
  662. }
  663. return ret;
  664. }
  665. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  666. struct sde_splash_mem *splash)
  667. {
  668. struct msm_mmu *mmu = NULL;
  669. int rc = 0;
  670. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  671. SDE_ERROR("invalid params\n");
  672. return -EINVAL;
  673. }
  674. mmu = sde_kms->aspace[0]->mmu;
  675. if (!splash || !splash->ref_cnt ||
  676. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  677. return -EINVAL;
  678. splash->ref_cnt--;
  679. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  680. splash->splash_buf_base, splash->ref_cnt);
  681. if (!splash->ref_cnt) {
  682. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  683. splash->splash_buf_size);
  684. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  685. splash->splash_buf_size, splash->ramdump_base,
  686. splash->ramdump_size);
  687. splash->splash_buf_base = 0;
  688. splash->splash_buf_size = 0;
  689. }
  690. return rc;
  691. }
  692. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  693. {
  694. int i = 0;
  695. int ret = 0;
  696. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  697. return -EINVAL;
  698. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  699. ret = _sde_kms_splash_mem_put(sde_kms,
  700. sde_kms->splash_data.splash_display[i].splash);
  701. if (ret)
  702. return ret;
  703. }
  704. return ret;
  705. }
  706. static void sde_kms_prepare_commit(struct msm_kms *kms,
  707. struct drm_atomic_state *state)
  708. {
  709. struct sde_kms *sde_kms;
  710. struct msm_drm_private *priv;
  711. struct drm_device *dev;
  712. struct drm_encoder *encoder;
  713. struct drm_crtc *crtc;
  714. struct drm_crtc_state *crtc_state;
  715. int i, rc;
  716. if (!kms)
  717. return;
  718. sde_kms = to_sde_kms(kms);
  719. dev = sde_kms->dev;
  720. if (!dev || !dev->dev_private)
  721. return;
  722. priv = dev->dev_private;
  723. SDE_ATRACE_BEGIN("prepare_commit");
  724. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  725. if (rc < 0) {
  726. SDE_ERROR("failed to enable power resources %d\n", rc);
  727. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  728. goto end;
  729. }
  730. if (sde_kms->first_kickoff) {
  731. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  732. sde_kms->first_kickoff = false;
  733. }
  734. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  735. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  736. head) {
  737. if (encoder->crtc != crtc)
  738. continue;
  739. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  740. SDE_ERROR("crtc:%d, initiating hw reset\n",
  741. DRMID(crtc));
  742. sde_encoder_needs_hw_reset(encoder);
  743. sde_crtc_set_needs_hw_reset(crtc);
  744. }
  745. }
  746. }
  747. /*
  748. * NOTE: for secure use cases we want to apply the new HW
  749. * configuration only after completing preparation for secure
  750. * transitions prepare below if any transtions is required.
  751. */
  752. sde_kms_prepare_secure_transition(kms, state);
  753. end:
  754. SDE_ATRACE_END("prepare_commit");
  755. }
  756. static void sde_kms_commit(struct msm_kms *kms,
  757. struct drm_atomic_state *old_state)
  758. {
  759. struct sde_kms *sde_kms;
  760. struct drm_crtc *crtc;
  761. struct drm_crtc_state *old_crtc_state;
  762. int i;
  763. if (!kms || !old_state)
  764. return;
  765. sde_kms = to_sde_kms(kms);
  766. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  767. SDE_ERROR("power resource is not enabled\n");
  768. return;
  769. }
  770. SDE_ATRACE_BEGIN("sde_kms_commit");
  771. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  772. if (crtc->state->active) {
  773. SDE_EVT32(DRMID(crtc));
  774. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  775. }
  776. }
  777. SDE_ATRACE_END("sde_kms_commit");
  778. }
  779. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  780. struct sde_splash_display *splash_display)
  781. {
  782. if (!sde_kms || !splash_display ||
  783. !sde_kms->splash_data.num_splash_displays)
  784. return;
  785. if (sde_kms->splash_data.num_splash_regions)
  786. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  787. sde_kms->splash_data.num_splash_displays--;
  788. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  789. sde_kms->splash_data.num_splash_displays);
  790. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  791. }
  792. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  793. struct drm_crtc *crtc)
  794. {
  795. struct msm_drm_private *priv;
  796. struct sde_splash_display *splash_display;
  797. int i;
  798. if (!sde_kms || !crtc)
  799. return;
  800. priv = sde_kms->dev->dev_private;
  801. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  802. return;
  803. SDE_EVT32(DRMID(crtc), crtc->state->active,
  804. sde_kms->splash_data.num_splash_displays);
  805. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  806. splash_display = &sde_kms->splash_data.splash_display[i];
  807. if (splash_display->encoder &&
  808. crtc == splash_display->encoder->crtc)
  809. break;
  810. }
  811. if (i >= MAX_DSI_DISPLAYS)
  812. return;
  813. if (splash_display->cont_splash_enabled) {
  814. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  815. splash_display, false);
  816. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  817. }
  818. /* remove the votes if all displays are done with splash */
  819. if (!sde_kms->splash_data.num_splash_displays) {
  820. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  821. sde_power_data_bus_set_quota(&priv->phandle, i,
  822. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  823. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  824. pm_runtime_put_sync(sde_kms->dev->dev);
  825. }
  826. }
  827. static void sde_kms_complete_commit(struct msm_kms *kms,
  828. struct drm_atomic_state *old_state)
  829. {
  830. struct sde_kms *sde_kms;
  831. struct msm_drm_private *priv;
  832. struct drm_crtc *crtc;
  833. struct drm_crtc_state *old_crtc_state;
  834. struct drm_connector *connector;
  835. struct drm_connector_state *old_conn_state;
  836. struct msm_display_conn_params params;
  837. int i, rc = 0;
  838. if (!kms || !old_state)
  839. return;
  840. sde_kms = to_sde_kms(kms);
  841. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  842. return;
  843. priv = sde_kms->dev->dev_private;
  844. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  845. SDE_ERROR("power resource is not enabled\n");
  846. return;
  847. }
  848. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  849. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  850. sde_crtc_complete_commit(crtc, old_crtc_state);
  851. /* complete secure transitions if any */
  852. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  853. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  854. }
  855. for_each_old_connector_in_state(old_state, connector,
  856. old_conn_state, i) {
  857. struct sde_connector *c_conn;
  858. c_conn = to_sde_connector(connector);
  859. if (!c_conn->ops.post_kickoff)
  860. continue;
  861. memset(&params, 0, sizeof(params));
  862. sde_connector_complete_qsync_commit(connector, &params);
  863. rc = c_conn->ops.post_kickoff(connector, &params);
  864. if (rc) {
  865. pr_err("Connector Post kickoff failed rc=%d\n",
  866. rc);
  867. }
  868. }
  869. pm_runtime_put_sync(sde_kms->dev->dev);
  870. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  871. _sde_kms_release_splash_resource(sde_kms, crtc);
  872. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  873. SDE_ATRACE_END("sde_kms_complete_commit");
  874. }
  875. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  876. struct drm_crtc *crtc)
  877. {
  878. struct drm_encoder *encoder;
  879. struct drm_device *dev;
  880. int ret;
  881. if (!kms || !crtc || !crtc->state) {
  882. SDE_ERROR("invalid params\n");
  883. return;
  884. }
  885. dev = crtc->dev;
  886. if (!crtc->state->enable) {
  887. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  888. return;
  889. }
  890. if (!crtc->state->active) {
  891. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  892. return;
  893. }
  894. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  895. SDE_ERROR("power resource is not enabled\n");
  896. return;
  897. }
  898. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  899. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  900. if (encoder->crtc != crtc)
  901. continue;
  902. /*
  903. * Wait for post-flush if necessary to delay before
  904. * plane_cleanup. For example, wait for vsync in case of video
  905. * mode panels. This may be a no-op for command mode panels.
  906. */
  907. SDE_EVT32_VERBOSE(DRMID(crtc));
  908. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  909. if (ret && ret != -EWOULDBLOCK) {
  910. SDE_ERROR("wait for commit done returned %d\n", ret);
  911. sde_crtc_request_frame_reset(crtc);
  912. break;
  913. }
  914. sde_crtc_complete_flip(crtc, NULL);
  915. }
  916. sde_crtc_static_cache_read_kickoff(crtc);
  917. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  918. }
  919. static void sde_kms_prepare_fence(struct msm_kms *kms,
  920. struct drm_atomic_state *old_state)
  921. {
  922. struct drm_crtc *crtc;
  923. struct drm_crtc_state *old_crtc_state;
  924. int i, rc;
  925. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  926. SDE_ERROR("invalid argument(s)\n");
  927. return;
  928. }
  929. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  930. retry:
  931. /* attempt to acquire ww mutex for connection */
  932. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  933. old_state->acquire_ctx);
  934. if (rc == -EDEADLK) {
  935. drm_modeset_backoff(old_state->acquire_ctx);
  936. goto retry;
  937. }
  938. /* old_state actually contains updated crtc pointers */
  939. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  940. if (crtc->state->active || crtc->state->active_changed)
  941. sde_crtc_prepare_commit(crtc, old_crtc_state);
  942. }
  943. SDE_ATRACE_END("sde_kms_prepare_fence");
  944. }
  945. /**
  946. * _sde_kms_get_displays - query for underlying display handles and cache them
  947. * @sde_kms: Pointer to sde kms structure
  948. * Returns: Zero on success
  949. */
  950. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  951. {
  952. int rc = -ENOMEM;
  953. if (!sde_kms) {
  954. SDE_ERROR("invalid sde kms\n");
  955. return -EINVAL;
  956. }
  957. /* dsi */
  958. sde_kms->dsi_displays = NULL;
  959. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  960. if (sde_kms->dsi_display_count) {
  961. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  962. sizeof(void *),
  963. GFP_KERNEL);
  964. if (!sde_kms->dsi_displays) {
  965. SDE_ERROR("failed to allocate dsi displays\n");
  966. goto exit_deinit_dsi;
  967. }
  968. sde_kms->dsi_display_count =
  969. dsi_display_get_active_displays(sde_kms->dsi_displays,
  970. sde_kms->dsi_display_count);
  971. }
  972. /* wb */
  973. sde_kms->wb_displays = NULL;
  974. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  975. if (sde_kms->wb_display_count) {
  976. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  977. sizeof(void *),
  978. GFP_KERNEL);
  979. if (!sde_kms->wb_displays) {
  980. SDE_ERROR("failed to allocate wb displays\n");
  981. goto exit_deinit_wb;
  982. }
  983. sde_kms->wb_display_count =
  984. wb_display_get_displays(sde_kms->wb_displays,
  985. sde_kms->wb_display_count);
  986. }
  987. /* dp */
  988. sde_kms->dp_displays = NULL;
  989. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  990. if (sde_kms->dp_display_count) {
  991. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  992. sizeof(void *), GFP_KERNEL);
  993. if (!sde_kms->dp_displays) {
  994. SDE_ERROR("failed to allocate dp displays\n");
  995. goto exit_deinit_dp;
  996. }
  997. sde_kms->dp_display_count =
  998. dp_display_get_displays(sde_kms->dp_displays,
  999. sde_kms->dp_display_count);
  1000. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1001. }
  1002. return 0;
  1003. exit_deinit_dp:
  1004. kfree(sde_kms->dp_displays);
  1005. sde_kms->dp_stream_count = 0;
  1006. sde_kms->dp_display_count = 0;
  1007. sde_kms->dp_displays = NULL;
  1008. exit_deinit_wb:
  1009. kfree(sde_kms->wb_displays);
  1010. sde_kms->wb_display_count = 0;
  1011. sde_kms->wb_displays = NULL;
  1012. exit_deinit_dsi:
  1013. kfree(sde_kms->dsi_displays);
  1014. sde_kms->dsi_display_count = 0;
  1015. sde_kms->dsi_displays = NULL;
  1016. return rc;
  1017. }
  1018. /**
  1019. * _sde_kms_release_displays - release cache of underlying display handles
  1020. * @sde_kms: Pointer to sde kms structure
  1021. */
  1022. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1023. {
  1024. if (!sde_kms) {
  1025. SDE_ERROR("invalid sde kms\n");
  1026. return;
  1027. }
  1028. kfree(sde_kms->wb_displays);
  1029. sde_kms->wb_displays = NULL;
  1030. sde_kms->wb_display_count = 0;
  1031. kfree(sde_kms->dsi_displays);
  1032. sde_kms->dsi_displays = NULL;
  1033. sde_kms->dsi_display_count = 0;
  1034. }
  1035. /**
  1036. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1037. * for underlying displays
  1038. * @dev: Pointer to drm device structure
  1039. * @priv: Pointer to private drm device data
  1040. * @sde_kms: Pointer to sde kms structure
  1041. * Returns: Zero on success
  1042. */
  1043. static int _sde_kms_setup_displays(struct drm_device *dev,
  1044. struct msm_drm_private *priv,
  1045. struct sde_kms *sde_kms)
  1046. {
  1047. static const struct sde_connector_ops dsi_ops = {
  1048. .set_info_blob = dsi_conn_set_info_blob,
  1049. .detect = dsi_conn_detect,
  1050. .get_modes = dsi_connector_get_modes,
  1051. .pre_destroy = dsi_connector_put_modes,
  1052. .mode_valid = dsi_conn_mode_valid,
  1053. .get_info = dsi_display_get_info,
  1054. .set_backlight = dsi_display_set_backlight,
  1055. .soft_reset = dsi_display_soft_reset,
  1056. .pre_kickoff = dsi_conn_pre_kickoff,
  1057. .clk_ctrl = dsi_display_clk_ctrl,
  1058. .set_power = dsi_display_set_power,
  1059. .get_mode_info = dsi_conn_get_mode_info,
  1060. .get_dst_format = dsi_display_get_dst_format,
  1061. .post_kickoff = dsi_conn_post_kickoff,
  1062. .check_status = dsi_display_check_status,
  1063. .enable_event = dsi_conn_enable_event,
  1064. .cmd_transfer = dsi_display_cmd_transfer,
  1065. .cont_splash_config = dsi_display_cont_splash_config,
  1066. .get_panel_vfp = dsi_display_get_panel_vfp,
  1067. .get_default_lms = dsi_display_get_default_lms,
  1068. };
  1069. static const struct sde_connector_ops wb_ops = {
  1070. .post_init = sde_wb_connector_post_init,
  1071. .set_info_blob = sde_wb_connector_set_info_blob,
  1072. .detect = sde_wb_connector_detect,
  1073. .get_modes = sde_wb_connector_get_modes,
  1074. .set_property = sde_wb_connector_set_property,
  1075. .get_info = sde_wb_get_info,
  1076. .soft_reset = NULL,
  1077. .get_mode_info = sde_wb_get_mode_info,
  1078. .get_dst_format = NULL,
  1079. .check_status = NULL,
  1080. .cmd_transfer = NULL,
  1081. .cont_splash_config = NULL,
  1082. .get_panel_vfp = NULL,
  1083. };
  1084. static const struct sde_connector_ops dp_ops = {
  1085. .post_init = dp_connector_post_init,
  1086. .detect = dp_connector_detect,
  1087. .get_modes = dp_connector_get_modes,
  1088. .atomic_check = dp_connector_atomic_check,
  1089. .mode_valid = dp_connector_mode_valid,
  1090. .get_info = dp_connector_get_info,
  1091. .get_mode_info = dp_connector_get_mode_info,
  1092. .post_open = dp_connector_post_open,
  1093. .check_status = NULL,
  1094. .set_colorspace = dp_connector_set_colorspace,
  1095. .config_hdr = dp_connector_config_hdr,
  1096. .cmd_transfer = NULL,
  1097. .cont_splash_config = NULL,
  1098. .get_panel_vfp = NULL,
  1099. .update_pps = dp_connector_update_pps,
  1100. };
  1101. struct msm_display_info info;
  1102. struct drm_encoder *encoder;
  1103. void *display, *connector;
  1104. int i, max_encoders;
  1105. int rc = 0;
  1106. if (!dev || !priv || !sde_kms) {
  1107. SDE_ERROR("invalid argument(s)\n");
  1108. return -EINVAL;
  1109. }
  1110. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1111. sde_kms->dp_display_count +
  1112. sde_kms->dp_stream_count;
  1113. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1114. max_encoders = ARRAY_SIZE(priv->encoders);
  1115. SDE_ERROR("capping number of displays to %d", max_encoders);
  1116. }
  1117. /* wb */
  1118. for (i = 0; i < sde_kms->wb_display_count &&
  1119. priv->num_encoders < max_encoders; ++i) {
  1120. display = sde_kms->wb_displays[i];
  1121. encoder = NULL;
  1122. memset(&info, 0x0, sizeof(info));
  1123. rc = sde_wb_get_info(NULL, &info, display);
  1124. if (rc) {
  1125. SDE_ERROR("wb get_info %d failed\n", i);
  1126. continue;
  1127. }
  1128. encoder = sde_encoder_init(dev, &info);
  1129. if (IS_ERR_OR_NULL(encoder)) {
  1130. SDE_ERROR("encoder init failed for wb %d\n", i);
  1131. continue;
  1132. }
  1133. rc = sde_wb_drm_init(display, encoder);
  1134. if (rc) {
  1135. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1136. sde_encoder_destroy(encoder);
  1137. continue;
  1138. }
  1139. connector = sde_connector_init(dev,
  1140. encoder,
  1141. 0,
  1142. display,
  1143. &wb_ops,
  1144. DRM_CONNECTOR_POLL_HPD,
  1145. DRM_MODE_CONNECTOR_VIRTUAL);
  1146. if (connector) {
  1147. priv->encoders[priv->num_encoders++] = encoder;
  1148. priv->connectors[priv->num_connectors++] = connector;
  1149. } else {
  1150. SDE_ERROR("wb %d connector init failed\n", i);
  1151. sde_wb_drm_deinit(display);
  1152. sde_encoder_destroy(encoder);
  1153. }
  1154. }
  1155. /* dsi */
  1156. for (i = 0; i < sde_kms->dsi_display_count &&
  1157. priv->num_encoders < max_encoders; ++i) {
  1158. display = sde_kms->dsi_displays[i];
  1159. encoder = NULL;
  1160. memset(&info, 0x0, sizeof(info));
  1161. rc = dsi_display_get_info(NULL, &info, display);
  1162. if (rc) {
  1163. SDE_ERROR("dsi get_info %d failed\n", i);
  1164. continue;
  1165. }
  1166. encoder = sde_encoder_init(dev, &info);
  1167. if (IS_ERR_OR_NULL(encoder)) {
  1168. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1169. continue;
  1170. }
  1171. rc = dsi_display_drm_bridge_init(display, encoder);
  1172. if (rc) {
  1173. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1174. sde_encoder_destroy(encoder);
  1175. continue;
  1176. }
  1177. connector = sde_connector_init(dev,
  1178. encoder,
  1179. dsi_display_get_drm_panel(display),
  1180. display,
  1181. &dsi_ops,
  1182. DRM_CONNECTOR_POLL_HPD,
  1183. DRM_MODE_CONNECTOR_DSI);
  1184. if (connector) {
  1185. priv->encoders[priv->num_encoders++] = encoder;
  1186. priv->connectors[priv->num_connectors++] = connector;
  1187. } else {
  1188. SDE_ERROR("dsi %d connector init failed\n", i);
  1189. dsi_display_drm_bridge_deinit(display);
  1190. sde_encoder_destroy(encoder);
  1191. continue;
  1192. }
  1193. rc = dsi_display_drm_ext_bridge_init(display,
  1194. encoder, connector);
  1195. if (rc) {
  1196. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1197. dsi_display_drm_bridge_deinit(display);
  1198. sde_connector_destroy(connector);
  1199. sde_encoder_destroy(encoder);
  1200. }
  1201. }
  1202. /* dp */
  1203. for (i = 0; i < sde_kms->dp_display_count &&
  1204. priv->num_encoders < max_encoders; ++i) {
  1205. int idx;
  1206. display = sde_kms->dp_displays[i];
  1207. encoder = NULL;
  1208. memset(&info, 0x0, sizeof(info));
  1209. rc = dp_connector_get_info(NULL, &info, display);
  1210. if (rc) {
  1211. SDE_ERROR("dp get_info %d failed\n", i);
  1212. continue;
  1213. }
  1214. encoder = sde_encoder_init(dev, &info);
  1215. if (IS_ERR_OR_NULL(encoder)) {
  1216. SDE_ERROR("dp encoder init failed %d\n", i);
  1217. continue;
  1218. }
  1219. rc = dp_drm_bridge_init(display, encoder);
  1220. if (rc) {
  1221. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1222. sde_encoder_destroy(encoder);
  1223. continue;
  1224. }
  1225. connector = sde_connector_init(dev,
  1226. encoder,
  1227. NULL,
  1228. display,
  1229. &dp_ops,
  1230. DRM_CONNECTOR_POLL_HPD,
  1231. DRM_MODE_CONNECTOR_DisplayPort);
  1232. if (connector) {
  1233. priv->encoders[priv->num_encoders++] = encoder;
  1234. priv->connectors[priv->num_connectors++] = connector;
  1235. } else {
  1236. SDE_ERROR("dp %d connector init failed\n", i);
  1237. dp_drm_bridge_deinit(display);
  1238. sde_encoder_destroy(encoder);
  1239. }
  1240. /* update display cap to MST_MODE for DP MST encoders */
  1241. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1242. for (idx = 0; idx < sde_kms->dp_stream_count; idx++) {
  1243. info.h_tile_instance[0] = idx;
  1244. encoder = sde_encoder_init(dev, &info);
  1245. if (IS_ERR_OR_NULL(encoder)) {
  1246. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1247. continue;
  1248. }
  1249. rc = dp_mst_drm_bridge_init(display, encoder);
  1250. if (rc) {
  1251. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1252. i, rc);
  1253. sde_encoder_destroy(encoder);
  1254. continue;
  1255. }
  1256. priv->encoders[priv->num_encoders++] = encoder;
  1257. }
  1258. }
  1259. return 0;
  1260. }
  1261. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1262. {
  1263. struct msm_drm_private *priv;
  1264. int i;
  1265. if (!sde_kms) {
  1266. SDE_ERROR("invalid sde_kms\n");
  1267. return;
  1268. } else if (!sde_kms->dev) {
  1269. SDE_ERROR("invalid dev\n");
  1270. return;
  1271. } else if (!sde_kms->dev->dev_private) {
  1272. SDE_ERROR("invalid dev_private\n");
  1273. return;
  1274. }
  1275. priv = sde_kms->dev->dev_private;
  1276. for (i = 0; i < priv->num_crtcs; i++)
  1277. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1278. priv->num_crtcs = 0;
  1279. for (i = 0; i < priv->num_planes; i++)
  1280. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1281. priv->num_planes = 0;
  1282. for (i = 0; i < priv->num_connectors; i++)
  1283. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1284. priv->num_connectors = 0;
  1285. for (i = 0; i < priv->num_encoders; i++)
  1286. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1287. priv->num_encoders = 0;
  1288. _sde_kms_release_displays(sde_kms);
  1289. }
  1290. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1291. {
  1292. struct drm_device *dev;
  1293. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1294. struct drm_crtc *crtc;
  1295. struct msm_drm_private *priv;
  1296. struct sde_mdss_cfg *catalog;
  1297. int primary_planes_idx = 0, i, ret;
  1298. int max_crtc_count;
  1299. u32 sspp_id[MAX_PLANES];
  1300. u32 master_plane_id[MAX_PLANES];
  1301. u32 num_virt_planes = 0;
  1302. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1303. SDE_ERROR("invalid sde_kms\n");
  1304. return -EINVAL;
  1305. }
  1306. dev = sde_kms->dev;
  1307. priv = dev->dev_private;
  1308. catalog = sde_kms->catalog;
  1309. ret = sde_core_irq_domain_add(sde_kms);
  1310. if (ret)
  1311. goto fail_irq;
  1312. /*
  1313. * Query for underlying display drivers, and create connectors,
  1314. * bridges and encoders for them.
  1315. */
  1316. if (!_sde_kms_get_displays(sde_kms))
  1317. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1318. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1319. /* Create the planes */
  1320. for (i = 0; i < catalog->sspp_count; i++) {
  1321. bool primary = true;
  1322. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1323. || primary_planes_idx >= max_crtc_count)
  1324. primary = false;
  1325. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1326. (1UL << max_crtc_count) - 1, 0);
  1327. if (IS_ERR(plane)) {
  1328. SDE_ERROR("sde_plane_init failed\n");
  1329. ret = PTR_ERR(plane);
  1330. goto fail;
  1331. }
  1332. priv->planes[priv->num_planes++] = plane;
  1333. if (primary)
  1334. primary_planes[primary_planes_idx++] = plane;
  1335. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1336. sde_is_custom_client()) {
  1337. int priority =
  1338. catalog->sspp[i].sblk->smart_dma_priority;
  1339. sspp_id[priority - 1] = catalog->sspp[i].id;
  1340. master_plane_id[priority - 1] = plane->base.id;
  1341. num_virt_planes++;
  1342. }
  1343. }
  1344. /* Initialize smart DMA virtual planes */
  1345. for (i = 0; i < num_virt_planes; i++) {
  1346. plane = sde_plane_init(dev, sspp_id[i], false,
  1347. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1348. if (IS_ERR(plane)) {
  1349. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1350. ret = PTR_ERR(plane);
  1351. goto fail;
  1352. }
  1353. priv->planes[priv->num_planes++] = plane;
  1354. }
  1355. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1356. /* Create one CRTC per encoder */
  1357. for (i = 0; i < max_crtc_count; i++) {
  1358. crtc = sde_crtc_init(dev, primary_planes[i]);
  1359. if (IS_ERR(crtc)) {
  1360. ret = PTR_ERR(crtc);
  1361. goto fail;
  1362. }
  1363. priv->crtcs[priv->num_crtcs++] = crtc;
  1364. }
  1365. if (sde_is_custom_client()) {
  1366. /* All CRTCs are compatible with all planes */
  1367. for (i = 0; i < priv->num_planes; i++)
  1368. priv->planes[i]->possible_crtcs =
  1369. (1 << priv->num_crtcs) - 1;
  1370. }
  1371. /* All CRTCs are compatible with all encoders */
  1372. for (i = 0; i < priv->num_encoders; i++)
  1373. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1374. return 0;
  1375. fail:
  1376. _sde_kms_drm_obj_destroy(sde_kms);
  1377. fail_irq:
  1378. sde_core_irq_domain_fini(sde_kms);
  1379. return ret;
  1380. }
  1381. /**
  1382. * sde_kms_timeline_status - provides current timeline status
  1383. * This API should be called without mode config lock.
  1384. * @dev: Pointer to drm device
  1385. */
  1386. void sde_kms_timeline_status(struct drm_device *dev)
  1387. {
  1388. struct drm_crtc *crtc;
  1389. struct drm_connector *conn;
  1390. struct drm_connector_list_iter conn_iter;
  1391. if (!dev) {
  1392. SDE_ERROR("invalid drm device node\n");
  1393. return;
  1394. }
  1395. drm_for_each_crtc(crtc, dev)
  1396. sde_crtc_timeline_status(crtc);
  1397. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1398. /*
  1399. *Probably locked from last close dumping status anyway
  1400. */
  1401. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1402. drm_connector_list_iter_begin(dev, &conn_iter);
  1403. drm_for_each_connector_iter(conn, &conn_iter)
  1404. sde_conn_timeline_status(conn);
  1405. drm_connector_list_iter_end(&conn_iter);
  1406. return;
  1407. }
  1408. mutex_lock(&dev->mode_config.mutex);
  1409. drm_connector_list_iter_begin(dev, &conn_iter);
  1410. drm_for_each_connector_iter(conn, &conn_iter)
  1411. sde_conn_timeline_status(conn);
  1412. drm_connector_list_iter_end(&conn_iter);
  1413. mutex_unlock(&dev->mode_config.mutex);
  1414. }
  1415. static int sde_kms_postinit(struct msm_kms *kms)
  1416. {
  1417. struct sde_kms *sde_kms = to_sde_kms(kms);
  1418. struct drm_device *dev;
  1419. struct drm_crtc *crtc;
  1420. int rc;
  1421. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1422. SDE_ERROR("invalid sde_kms\n");
  1423. return -EINVAL;
  1424. }
  1425. dev = sde_kms->dev;
  1426. rc = _sde_debugfs_init(sde_kms);
  1427. if (rc)
  1428. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1429. drm_for_each_crtc(crtc, dev)
  1430. sde_crtc_post_init(dev, crtc);
  1431. return rc;
  1432. }
  1433. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1434. struct drm_encoder *encoder)
  1435. {
  1436. return rate;
  1437. }
  1438. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1439. struct platform_device *pdev)
  1440. {
  1441. struct drm_device *dev;
  1442. struct msm_drm_private *priv;
  1443. int i;
  1444. if (!sde_kms || !pdev)
  1445. return;
  1446. dev = sde_kms->dev;
  1447. if (!dev)
  1448. return;
  1449. priv = dev->dev_private;
  1450. if (!priv)
  1451. return;
  1452. if (sde_kms->genpd_init) {
  1453. sde_kms->genpd_init = false;
  1454. pm_genpd_remove(&sde_kms->genpd);
  1455. of_genpd_del_provider(pdev->dev.of_node);
  1456. }
  1457. if (sde_kms->hw_intr)
  1458. sde_hw_intr_destroy(sde_kms->hw_intr);
  1459. sde_kms->hw_intr = NULL;
  1460. if (sde_kms->power_event)
  1461. sde_power_handle_unregister_event(
  1462. &priv->phandle, sde_kms->power_event);
  1463. _sde_kms_release_displays(sde_kms);
  1464. _sde_kms_unmap_all_splash_regions(sde_kms);
  1465. /* safe to call these more than once during shutdown */
  1466. _sde_debugfs_destroy(sde_kms);
  1467. _sde_kms_mmu_destroy(sde_kms);
  1468. if (sde_kms->catalog) {
  1469. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1470. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1471. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1472. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1473. }
  1474. }
  1475. if (sde_kms->rm_init)
  1476. sde_rm_destroy(&sde_kms->rm);
  1477. sde_kms->rm_init = false;
  1478. if (sde_kms->catalog)
  1479. sde_hw_catalog_deinit(sde_kms->catalog);
  1480. sde_kms->catalog = NULL;
  1481. if (sde_kms->sid)
  1482. msm_iounmap(pdev, sde_kms->sid);
  1483. sde_kms->sid = NULL;
  1484. if (sde_kms->reg_dma)
  1485. msm_iounmap(pdev, sde_kms->reg_dma);
  1486. sde_kms->reg_dma = NULL;
  1487. if (sde_kms->vbif[VBIF_NRT])
  1488. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1489. sde_kms->vbif[VBIF_NRT] = NULL;
  1490. if (sde_kms->vbif[VBIF_RT])
  1491. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1492. sde_kms->vbif[VBIF_RT] = NULL;
  1493. if (sde_kms->mmio)
  1494. msm_iounmap(pdev, sde_kms->mmio);
  1495. sde_kms->mmio = NULL;
  1496. sde_reg_dma_deinit();
  1497. }
  1498. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1499. {
  1500. int i;
  1501. if (!sde_kms)
  1502. return -EINVAL;
  1503. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1504. struct msm_mmu *mmu;
  1505. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1506. if (!aspace)
  1507. continue;
  1508. mmu = sde_kms->aspace[i]->mmu;
  1509. if (secure_only &&
  1510. !aspace->mmu->funcs->is_domain_secure(mmu))
  1511. continue;
  1512. /* cleanup aspace before detaching */
  1513. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1514. SDE_DEBUG("Detaching domain:%d\n", i);
  1515. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1516. ARRAY_SIZE(iommu_ports));
  1517. aspace->domain_attached = false;
  1518. }
  1519. return 0;
  1520. }
  1521. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1522. {
  1523. int i;
  1524. if (!sde_kms)
  1525. return -EINVAL;
  1526. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1527. struct msm_mmu *mmu;
  1528. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1529. if (!aspace)
  1530. continue;
  1531. mmu = sde_kms->aspace[i]->mmu;
  1532. if (secure_only &&
  1533. !aspace->mmu->funcs->is_domain_secure(mmu))
  1534. continue;
  1535. SDE_DEBUG("Attaching domain:%d\n", i);
  1536. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1537. ARRAY_SIZE(iommu_ports));
  1538. aspace->domain_attached = true;
  1539. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1540. }
  1541. return 0;
  1542. }
  1543. static void sde_kms_destroy(struct msm_kms *kms)
  1544. {
  1545. struct sde_kms *sde_kms;
  1546. struct drm_device *dev;
  1547. if (!kms) {
  1548. SDE_ERROR("invalid kms\n");
  1549. return;
  1550. }
  1551. sde_kms = to_sde_kms(kms);
  1552. dev = sde_kms->dev;
  1553. if (!dev || !dev->dev) {
  1554. SDE_ERROR("invalid device\n");
  1555. return;
  1556. }
  1557. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1558. kfree(sde_kms);
  1559. }
  1560. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1561. struct drm_atomic_state *state)
  1562. {
  1563. struct drm_device *dev = sde_kms->dev;
  1564. struct drm_plane *plane;
  1565. struct drm_plane_state *plane_state;
  1566. struct drm_crtc *crtc;
  1567. struct drm_crtc_state *crtc_state;
  1568. struct drm_connector *conn;
  1569. struct drm_connector_state *conn_state;
  1570. struct drm_connector_list_iter conn_iter;
  1571. int ret = 0;
  1572. drm_for_each_plane(plane, dev) {
  1573. plane_state = drm_atomic_get_plane_state(state, plane);
  1574. if (IS_ERR(plane_state)) {
  1575. ret = PTR_ERR(plane_state);
  1576. SDE_ERROR("error %d getting plane %d state\n",
  1577. ret, DRMID(plane));
  1578. return ret;
  1579. }
  1580. ret = sde_plane_helper_reset_custom_properties(plane,
  1581. plane_state);
  1582. if (ret) {
  1583. SDE_ERROR("error %d resetting plane props %d\n",
  1584. ret, DRMID(plane));
  1585. return ret;
  1586. }
  1587. }
  1588. drm_for_each_crtc(crtc, dev) {
  1589. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1590. if (IS_ERR(crtc_state)) {
  1591. ret = PTR_ERR(crtc_state);
  1592. SDE_ERROR("error %d getting crtc %d state\n",
  1593. ret, DRMID(crtc));
  1594. return ret;
  1595. }
  1596. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1597. if (ret) {
  1598. SDE_ERROR("error %d resetting crtc props %d\n",
  1599. ret, DRMID(crtc));
  1600. return ret;
  1601. }
  1602. }
  1603. drm_connector_list_iter_begin(dev, &conn_iter);
  1604. drm_for_each_connector_iter(conn, &conn_iter) {
  1605. conn_state = drm_atomic_get_connector_state(state, conn);
  1606. if (IS_ERR(conn_state)) {
  1607. ret = PTR_ERR(conn_state);
  1608. SDE_ERROR("error %d getting connector %d state\n",
  1609. ret, DRMID(conn));
  1610. return ret;
  1611. }
  1612. ret = sde_connector_helper_reset_custom_properties(conn,
  1613. conn_state);
  1614. if (ret) {
  1615. SDE_ERROR("error %d resetting connector props %d\n",
  1616. ret, DRMID(conn));
  1617. return ret;
  1618. }
  1619. }
  1620. drm_connector_list_iter_end(&conn_iter);
  1621. return ret;
  1622. }
  1623. static void sde_kms_lastclose(struct msm_kms *kms)
  1624. {
  1625. struct sde_kms *sde_kms;
  1626. struct drm_device *dev;
  1627. struct drm_atomic_state *state;
  1628. struct drm_modeset_acquire_ctx ctx;
  1629. int ret;
  1630. if (!kms) {
  1631. SDE_ERROR("invalid argument\n");
  1632. return;
  1633. }
  1634. sde_kms = to_sde_kms(kms);
  1635. dev = sde_kms->dev;
  1636. drm_modeset_acquire_init(&ctx, 0);
  1637. state = drm_atomic_state_alloc(dev);
  1638. if (!state) {
  1639. ret = -ENOMEM;
  1640. goto out_ctx;
  1641. }
  1642. state->acquire_ctx = &ctx;
  1643. retry:
  1644. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1645. if (ret)
  1646. goto out_state;
  1647. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1648. if (ret)
  1649. goto out_state;
  1650. ret = drm_atomic_commit(state);
  1651. out_state:
  1652. if (ret == -EDEADLK)
  1653. goto backoff;
  1654. drm_atomic_state_put(state);
  1655. out_ctx:
  1656. drm_modeset_drop_locks(&ctx);
  1657. drm_modeset_acquire_fini(&ctx);
  1658. if (ret)
  1659. SDE_ERROR("kms lastclose failed: %d\n", ret);
  1660. return;
  1661. backoff:
  1662. drm_atomic_state_clear(state);
  1663. drm_modeset_backoff(&ctx);
  1664. goto retry;
  1665. }
  1666. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  1667. struct drm_atomic_state *state)
  1668. {
  1669. struct sde_kms *sde_kms;
  1670. struct drm_device *dev;
  1671. struct drm_crtc *crtc;
  1672. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  1673. struct drm_crtc_state *crtc_state;
  1674. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  1675. bool sec_session = false, global_sec_session = false;
  1676. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  1677. int i;
  1678. if (!kms || !state) {
  1679. return -EINVAL;
  1680. SDE_ERROR("invalid arguments\n");
  1681. }
  1682. sde_kms = to_sde_kms(kms);
  1683. dev = sde_kms->dev;
  1684. /* iterate state object for active secure/non-secure crtc */
  1685. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  1686. if (!crtc_state->active)
  1687. continue;
  1688. active_crtc_cnt++;
  1689. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  1690. &fb_sec, &fb_sec_dir);
  1691. if (fb_sec_dir)
  1692. sec_session = true;
  1693. cur_crtc = crtc;
  1694. }
  1695. /* iterate global list for active and secure/non-secure crtc */
  1696. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1697. if (!crtc->state->active)
  1698. continue;
  1699. global_active_crtc_cnt++;
  1700. /* update only when crtc is not the same as current crtc */
  1701. if (crtc != cur_crtc) {
  1702. fb_ns = fb_sec = fb_sec_dir = 0;
  1703. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  1704. &fb_sec, &fb_sec_dir);
  1705. if (fb_sec_dir)
  1706. global_sec_session = true;
  1707. global_crtc = crtc;
  1708. }
  1709. }
  1710. if (!global_sec_session && !sec_session)
  1711. return 0;
  1712. /*
  1713. * - fail crtc commit, if secure-camera/secure-ui session is
  1714. * in-progress in any other display
  1715. * - fail secure-camera/secure-ui crtc commit, if any other display
  1716. * session is in-progress
  1717. */
  1718. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  1719. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  1720. SDE_ERROR(
  1721. "crtc%d secure check failed global_active:%d active:%d\n",
  1722. cur_crtc ? cur_crtc->base.id : -1,
  1723. global_active_crtc_cnt, active_crtc_cnt);
  1724. return -EPERM;
  1725. /*
  1726. * As only one crtc is allowed during secure session, the crtc
  1727. * in this commit should match with the global crtc
  1728. */
  1729. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  1730. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  1731. cur_crtc->base.id, sec_session,
  1732. global_crtc->base.id, global_sec_session);
  1733. return -EPERM;
  1734. }
  1735. return 0;
  1736. }
  1737. static int sde_kms_atomic_check(struct msm_kms *kms,
  1738. struct drm_atomic_state *state)
  1739. {
  1740. struct sde_kms *sde_kms;
  1741. struct drm_device *dev;
  1742. int ret;
  1743. if (!kms || !state)
  1744. return -EINVAL;
  1745. sde_kms = to_sde_kms(kms);
  1746. dev = sde_kms->dev;
  1747. SDE_ATRACE_BEGIN("atomic_check");
  1748. if (sde_kms_is_suspend_blocked(dev)) {
  1749. SDE_DEBUG("suspended, skip atomic_check\n");
  1750. ret = -EBUSY;
  1751. goto end;
  1752. }
  1753. ret = drm_atomic_helper_check(dev, state);
  1754. if (ret)
  1755. goto end;
  1756. /*
  1757. * Check if any secure transition(moving CRTC between secure and
  1758. * non-secure state and vice-versa) is allowed or not. when moving
  1759. * to secure state, planes with fb_mode set to dir_translated only can
  1760. * be staged on the CRTC, and only one CRTC can be active during
  1761. * Secure state
  1762. */
  1763. ret = sde_kms_check_secure_transition(kms, state);
  1764. end:
  1765. SDE_ATRACE_END("atomic_check");
  1766. return ret;
  1767. }
  1768. static struct msm_gem_address_space*
  1769. _sde_kms_get_address_space(struct msm_kms *kms,
  1770. unsigned int domain)
  1771. {
  1772. struct sde_kms *sde_kms;
  1773. if (!kms) {
  1774. SDE_ERROR("invalid kms\n");
  1775. return NULL;
  1776. }
  1777. sde_kms = to_sde_kms(kms);
  1778. if (!sde_kms) {
  1779. SDE_ERROR("invalid sde_kms\n");
  1780. return NULL;
  1781. }
  1782. if (domain >= MSM_SMMU_DOMAIN_MAX)
  1783. return NULL;
  1784. return (sde_kms->aspace[domain] &&
  1785. sde_kms->aspace[domain]->domain_attached) ?
  1786. sde_kms->aspace[domain] : NULL;
  1787. }
  1788. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  1789. unsigned int domain)
  1790. {
  1791. struct sde_kms *sde_kms;
  1792. struct device *dev;
  1793. struct msm_gem_address_space *aspace;
  1794. if (!kms) {
  1795. SDE_ERROR("invalid kms\n");
  1796. return NULL;
  1797. }
  1798. sde_kms = to_sde_kms(kms);
  1799. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1800. SDE_ERROR("invalid params\n");
  1801. return NULL;
  1802. }
  1803. /* return default device, when IOMMU is not present */
  1804. if (!iommu_present(&platform_bus_type)) {
  1805. dev = sde_kms->dev->dev;
  1806. } else {
  1807. aspace = _sde_kms_get_address_space(kms, domain);
  1808. dev = (aspace && aspace->domain_attached) ?
  1809. msm_gem_get_aspace_device(aspace) : NULL;
  1810. }
  1811. return dev;
  1812. }
  1813. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  1814. {
  1815. struct drm_device *dev = NULL;
  1816. struct sde_kms *sde_kms = NULL;
  1817. struct drm_connector *connector = NULL;
  1818. struct drm_connector_list_iter conn_iter;
  1819. struct sde_connector *sde_conn = NULL;
  1820. if (!kms) {
  1821. SDE_ERROR("invalid kms\n");
  1822. return;
  1823. }
  1824. sde_kms = to_sde_kms(kms);
  1825. dev = sde_kms->dev;
  1826. if (!dev) {
  1827. SDE_ERROR("invalid device\n");
  1828. return;
  1829. }
  1830. if (!dev->mode_config.poll_enabled)
  1831. return;
  1832. mutex_lock(&dev->mode_config.mutex);
  1833. drm_connector_list_iter_begin(dev, &conn_iter);
  1834. drm_for_each_connector_iter(connector, &conn_iter) {
  1835. /* Only handle HPD capable connectors. */
  1836. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  1837. continue;
  1838. sde_conn = to_sde_connector(connector);
  1839. if (sde_conn->ops.post_open)
  1840. sde_conn->ops.post_open(&sde_conn->base,
  1841. sde_conn->display);
  1842. }
  1843. drm_connector_list_iter_end(&conn_iter);
  1844. mutex_unlock(&dev->mode_config.mutex);
  1845. }
  1846. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  1847. struct sde_splash_display *splash_display,
  1848. struct drm_crtc *crtc)
  1849. {
  1850. struct msm_drm_private *priv;
  1851. struct drm_plane *plane;
  1852. struct sde_splash_mem *splash;
  1853. enum sde_sspp plane_id;
  1854. bool is_virtual;
  1855. int i, j;
  1856. if (!sde_kms || !splash_display || !crtc) {
  1857. SDE_ERROR("invalid input args\n");
  1858. return -EINVAL;
  1859. }
  1860. priv = sde_kms->dev->dev_private;
  1861. for (i = 0; i < priv->num_planes; i++) {
  1862. plane = priv->planes[i];
  1863. plane_id = sde_plane_pipe(plane);
  1864. is_virtual = is_sde_plane_virtual(plane);
  1865. splash = splash_display->splash;
  1866. for (j = 0; j < splash_display->pipe_cnt; j++) {
  1867. if ((plane_id != splash_display->pipes[j].sspp) ||
  1868. (splash_display->pipes[j].is_virtual
  1869. != is_virtual))
  1870. continue;
  1871. if (splash && sde_plane_validate_src_addr(plane,
  1872. splash->splash_buf_base,
  1873. splash->splash_buf_size)) {
  1874. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  1875. plane_id, crtc->base.id);
  1876. }
  1877. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  1878. crtc->base.id, plane_id, is_virtual);
  1879. }
  1880. }
  1881. return 0;
  1882. }
  1883. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  1884. {
  1885. void *display;
  1886. struct dsi_display *dsi_display;
  1887. struct msm_display_info info;
  1888. struct drm_encoder *encoder = NULL;
  1889. struct drm_crtc *crtc = NULL;
  1890. int i, rc = 0;
  1891. struct drm_display_mode *drm_mode = NULL;
  1892. struct drm_device *dev;
  1893. struct msm_drm_private *priv;
  1894. struct sde_kms *sde_kms;
  1895. struct drm_connector_list_iter conn_iter;
  1896. struct drm_connector *connector = NULL;
  1897. struct sde_connector *sde_conn = NULL;
  1898. struct sde_splash_display *splash_display;
  1899. if (!kms) {
  1900. SDE_ERROR("invalid kms\n");
  1901. return -EINVAL;
  1902. }
  1903. sde_kms = to_sde_kms(kms);
  1904. dev = sde_kms->dev;
  1905. if (!dev) {
  1906. SDE_ERROR("invalid device\n");
  1907. return -EINVAL;
  1908. }
  1909. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  1910. && (!sde_kms->splash_data.num_splash_regions)) ||
  1911. !sde_kms->splash_data.num_splash_displays) {
  1912. DRM_INFO("cont_splash feature not enabled\n");
  1913. return rc;
  1914. }
  1915. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  1916. sde_kms->splash_data.num_splash_displays,
  1917. sde_kms->dsi_display_count);
  1918. /* dsi */
  1919. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1920. display = sde_kms->dsi_displays[i];
  1921. dsi_display = (struct dsi_display *)display;
  1922. splash_display = &sde_kms->splash_data.splash_display[i];
  1923. if (!splash_display->cont_splash_enabled) {
  1924. SDE_DEBUG("display->name = %s splash not enabled\n",
  1925. dsi_display->name);
  1926. continue;
  1927. }
  1928. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  1929. if (dsi_display->bridge->base.encoder) {
  1930. encoder = dsi_display->bridge->base.encoder;
  1931. SDE_DEBUG("encoder name = %s\n", encoder->name);
  1932. }
  1933. memset(&info, 0x0, sizeof(info));
  1934. rc = dsi_display_get_info(NULL, &info, display);
  1935. if (rc) {
  1936. SDE_ERROR("dsi get_info %d failed\n", i);
  1937. encoder = NULL;
  1938. continue;
  1939. }
  1940. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  1941. ((info.is_connected) ? "true" : "false"),
  1942. info.display_type);
  1943. if (!encoder) {
  1944. SDE_ERROR("encoder not initialized\n");
  1945. return -EINVAL;
  1946. }
  1947. priv = sde_kms->dev->dev_private;
  1948. encoder->crtc = priv->crtcs[i];
  1949. crtc = encoder->crtc;
  1950. splash_display->encoder = encoder;
  1951. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  1952. i, crtc->base.id, encoder->base.id);
  1953. mutex_lock(&dev->mode_config.mutex);
  1954. drm_connector_list_iter_begin(dev, &conn_iter);
  1955. drm_for_each_connector_iter(connector, &conn_iter) {
  1956. /**
  1957. * SDE_KMS doesn't attach more than one encoder to
  1958. * a DSI connector. So it is safe to check only with
  1959. * the first encoder entry. Revisit this logic if we
  1960. * ever have to support continuous splash for
  1961. * external displays in MST configuration.
  1962. */
  1963. if (connector->encoder_ids[0] == encoder->base.id)
  1964. break;
  1965. }
  1966. drm_connector_list_iter_end(&conn_iter);
  1967. if (!connector) {
  1968. SDE_ERROR("connector not initialized\n");
  1969. mutex_unlock(&dev->mode_config.mutex);
  1970. return -EINVAL;
  1971. }
  1972. if (connector->funcs->fill_modes) {
  1973. connector->funcs->fill_modes(connector,
  1974. dev->mode_config.max_width,
  1975. dev->mode_config.max_height);
  1976. } else {
  1977. SDE_ERROR("fill_modes api not defined\n");
  1978. mutex_unlock(&dev->mode_config.mutex);
  1979. return -EINVAL;
  1980. }
  1981. mutex_unlock(&dev->mode_config.mutex);
  1982. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  1983. /* currently consider modes[0] as the preferred mode */
  1984. drm_mode = list_first_entry(&connector->modes,
  1985. struct drm_display_mode, head);
  1986. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  1987. drm_mode->name, drm_mode->type,
  1988. drm_mode->flags);
  1989. /* Update CRTC drm structure */
  1990. crtc->state->active = true;
  1991. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  1992. if (rc) {
  1993. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  1994. return rc;
  1995. }
  1996. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  1997. drm_mode_copy(&crtc->mode, drm_mode);
  1998. /* Update encoder structure */
  1999. sde_encoder_update_caps_for_cont_splash(encoder,
  2000. splash_display, true);
  2001. sde_crtc_update_cont_splash_settings(crtc);
  2002. sde_conn = to_sde_connector(connector);
  2003. if (sde_conn && sde_conn->ops.cont_splash_config)
  2004. sde_conn->ops.cont_splash_config(sde_conn->display);
  2005. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2006. splash_display, crtc);
  2007. if (rc) {
  2008. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2009. return rc;
  2010. }
  2011. }
  2012. return rc;
  2013. }
  2014. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2015. {
  2016. struct sde_kms *sde_kms;
  2017. if (!kms) {
  2018. SDE_ERROR("invalid kms\n");
  2019. return false;
  2020. }
  2021. sde_kms = to_sde_kms(kms);
  2022. return sde_kms->splash_data.num_splash_displays;
  2023. }
  2024. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2025. const struct drm_display_mode *mode,
  2026. const struct msm_resource_caps_info *res, u32 *num_lm)
  2027. {
  2028. struct sde_kms *sde_kms;
  2029. s64 mode_clock_hz = 0;
  2030. s64 max_mdp_clock_hz = 0;
  2031. s64 max_lm_width = 0;
  2032. s64 hdisplay_fp = 0;
  2033. s64 htotal_fp = 0;
  2034. s64 vtotal_fp = 0;
  2035. s64 vrefresh_fp = 0;
  2036. s64 mdp_fudge_factor = 0;
  2037. s64 num_lm_fp = 0;
  2038. s64 lm_clk_fp = 0;
  2039. s64 lm_width_fp = 0;
  2040. int rc = 0;
  2041. if (!num_lm) {
  2042. SDE_ERROR("invalid num_lm pointer\n");
  2043. return -EINVAL;
  2044. }
  2045. /* default to 1 layer mixer */
  2046. *num_lm = 1;
  2047. if (!kms || !mode || !res) {
  2048. SDE_ERROR("invalid input args\n");
  2049. return -EINVAL;
  2050. }
  2051. sde_kms = to_sde_kms(kms);
  2052. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2053. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2054. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2055. htotal_fp = drm_int2fixp(mode->htotal);
  2056. vtotal_fp = drm_int2fixp(mode->vtotal);
  2057. vrefresh_fp = drm_int2fixp(mode->vrefresh);
  2058. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2059. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2060. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2061. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2062. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2063. if (mode_clock_hz > max_mdp_clock_hz ||
  2064. hdisplay_fp > max_lm_width) {
  2065. *num_lm = 0;
  2066. do {
  2067. *num_lm += 2;
  2068. num_lm_fp = drm_int2fixp(*num_lm);
  2069. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2070. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2071. if (*num_lm > 4) {
  2072. rc = -EINVAL;
  2073. goto error;
  2074. }
  2075. } while (lm_clk_fp > max_mdp_clock_hz ||
  2076. lm_width_fp > max_lm_width);
  2077. mode_clock_hz = lm_clk_fp;
  2078. }
  2079. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2080. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2081. *num_lm, drm_fixp2int(mode_clock_hz),
  2082. sde_kms->perf.max_core_clk_rate);
  2083. return 0;
  2084. error:
  2085. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2086. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2087. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2088. *num_lm, drm_fixp2int(mode_clock_hz),
  2089. sde_kms->perf.max_core_clk_rate);
  2090. return rc;
  2091. }
  2092. static void _sde_kms_null_commit(struct drm_device *dev,
  2093. struct drm_encoder *enc)
  2094. {
  2095. struct drm_modeset_acquire_ctx ctx;
  2096. struct drm_connector *conn = NULL;
  2097. struct drm_connector *tmp_conn = NULL;
  2098. struct drm_connector_list_iter conn_iter;
  2099. struct drm_atomic_state *state = NULL;
  2100. struct drm_crtc_state *crtc_state = NULL;
  2101. struct drm_connector_state *conn_state = NULL;
  2102. int retry_cnt = 0;
  2103. int ret = 0;
  2104. drm_modeset_acquire_init(&ctx, 0);
  2105. retry:
  2106. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2107. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2108. drm_modeset_backoff(&ctx);
  2109. retry_cnt++;
  2110. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2111. goto retry;
  2112. } else if (WARN_ON(ret)) {
  2113. goto end;
  2114. }
  2115. state = drm_atomic_state_alloc(dev);
  2116. if (!state) {
  2117. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2118. goto end;
  2119. }
  2120. state->acquire_ctx = &ctx;
  2121. drm_connector_list_iter_begin(dev, &conn_iter);
  2122. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2123. if (enc == tmp_conn->state->best_encoder) {
  2124. conn = tmp_conn;
  2125. break;
  2126. }
  2127. }
  2128. drm_connector_list_iter_end(&conn_iter);
  2129. if (!conn) {
  2130. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2131. goto end;
  2132. }
  2133. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2134. conn_state = drm_atomic_get_connector_state(state, conn);
  2135. if (IS_ERR(conn_state)) {
  2136. SDE_ERROR("error %d getting connector %d state\n",
  2137. ret, DRMID(conn));
  2138. goto end;
  2139. }
  2140. crtc_state->active = true;
  2141. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2142. if (ret)
  2143. SDE_ERROR("error %d setting the crtc\n", ret);
  2144. ret = drm_atomic_commit(state);
  2145. if (ret)
  2146. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2147. end:
  2148. if (state)
  2149. drm_atomic_state_put(state);
  2150. drm_modeset_drop_locks(&ctx);
  2151. drm_modeset_acquire_fini(&ctx);
  2152. }
  2153. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2154. struct device *dev)
  2155. {
  2156. int i, ret, crtc_id = 0;
  2157. struct drm_device *ddev = dev_get_drvdata(dev);
  2158. struct drm_connector *conn;
  2159. struct drm_connector_list_iter conn_iter;
  2160. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2161. drm_connector_list_iter_begin(ddev, &conn_iter);
  2162. drm_for_each_connector_iter(conn, &conn_iter) {
  2163. uint64_t lp;
  2164. lp = sde_connector_get_lp(conn);
  2165. if (lp != SDE_MODE_DPMS_LP2)
  2166. continue;
  2167. if (sde_encoder_in_clone_mode(conn->encoder))
  2168. continue;
  2169. ret = sde_encoder_wait_for_event(conn->encoder,
  2170. MSM_ENC_TX_COMPLETE);
  2171. if (ret && ret != -EWOULDBLOCK) {
  2172. SDE_ERROR(
  2173. "[conn: %d] wait for commit done returned %d\n",
  2174. conn->base.id, ret);
  2175. } else if (!ret) {
  2176. crtc_id = drm_crtc_index(conn->state->crtc);
  2177. if (priv->event_thread[crtc_id].thread)
  2178. kthread_flush_worker(
  2179. &priv->event_thread[crtc_id].worker);
  2180. sde_encoder_idle_request(conn->encoder);
  2181. }
  2182. }
  2183. drm_connector_list_iter_end(&conn_iter);
  2184. for (i = 0; i < priv->num_crtcs; i++) {
  2185. if (priv->disp_thread[i].thread)
  2186. kthread_flush_worker(
  2187. &priv->disp_thread[i].worker);
  2188. if (priv->event_thread[i].thread)
  2189. kthread_flush_worker(
  2190. &priv->event_thread[i].worker);
  2191. }
  2192. kthread_flush_worker(&priv->pp_event_worker);
  2193. }
  2194. static int sde_kms_pm_suspend(struct device *dev)
  2195. {
  2196. struct drm_device *ddev;
  2197. struct drm_modeset_acquire_ctx ctx;
  2198. struct drm_connector *conn;
  2199. struct drm_encoder *enc;
  2200. struct drm_connector_list_iter conn_iter;
  2201. struct drm_atomic_state *state = NULL;
  2202. struct sde_kms *sde_kms;
  2203. int ret = 0, num_crtcs = 0;
  2204. if (!dev)
  2205. return -EINVAL;
  2206. ddev = dev_get_drvdata(dev);
  2207. if (!ddev || !ddev_to_msm_kms(ddev))
  2208. return -EINVAL;
  2209. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2210. SDE_EVT32(0);
  2211. /* disable hot-plug polling */
  2212. drm_kms_helper_poll_disable(ddev);
  2213. /* if a display stuck in CS trigger a null commit to complete handoff */
  2214. drm_for_each_encoder(enc, ddev) {
  2215. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2216. _sde_kms_null_commit(ddev, enc);
  2217. }
  2218. /* acquire modeset lock(s) */
  2219. drm_modeset_acquire_init(&ctx, 0);
  2220. retry:
  2221. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2222. if (ret)
  2223. goto unlock;
  2224. /* save current state for resume */
  2225. if (sde_kms->suspend_state)
  2226. drm_atomic_state_put(sde_kms->suspend_state);
  2227. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2228. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2229. ret = PTR_ERR(sde_kms->suspend_state);
  2230. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2231. sde_kms->suspend_state = NULL;
  2232. goto unlock;
  2233. }
  2234. /* create atomic state to disable all CRTCs */
  2235. state = drm_atomic_state_alloc(ddev);
  2236. if (!state) {
  2237. ret = -ENOMEM;
  2238. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2239. goto unlock;
  2240. }
  2241. state->acquire_ctx = &ctx;
  2242. drm_connector_list_iter_begin(ddev, &conn_iter);
  2243. drm_for_each_connector_iter(conn, &conn_iter) {
  2244. struct drm_crtc_state *crtc_state;
  2245. uint64_t lp;
  2246. if (!conn->state || !conn->state->crtc ||
  2247. conn->dpms != DRM_MODE_DPMS_ON ||
  2248. sde_encoder_in_clone_mode(conn->encoder))
  2249. continue;
  2250. lp = sde_connector_get_lp(conn);
  2251. if (lp == SDE_MODE_DPMS_LP1) {
  2252. /* transition LP1->LP2 on pm suspend */
  2253. ret = sde_connector_set_property_for_commit(conn, state,
  2254. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2255. if (ret) {
  2256. DRM_ERROR("failed to set lp2 for conn %d\n",
  2257. conn->base.id);
  2258. drm_connector_list_iter_end(&conn_iter);
  2259. goto unlock;
  2260. }
  2261. }
  2262. if (lp != SDE_MODE_DPMS_LP2) {
  2263. /* force CRTC to be inactive */
  2264. crtc_state = drm_atomic_get_crtc_state(state,
  2265. conn->state->crtc);
  2266. if (IS_ERR_OR_NULL(crtc_state)) {
  2267. DRM_ERROR("failed to get crtc %d state\n",
  2268. conn->state->crtc->base.id);
  2269. drm_connector_list_iter_end(&conn_iter);
  2270. goto unlock;
  2271. }
  2272. if (lp != SDE_MODE_DPMS_LP1)
  2273. crtc_state->active = false;
  2274. ++num_crtcs;
  2275. }
  2276. }
  2277. drm_connector_list_iter_end(&conn_iter);
  2278. /* check for nothing to do */
  2279. if (num_crtcs == 0) {
  2280. DRM_DEBUG("all crtcs are already in the off state\n");
  2281. sde_kms->suspend_block = true;
  2282. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2283. goto unlock;
  2284. }
  2285. /* commit the "disable all" state */
  2286. ret = drm_atomic_commit(state);
  2287. if (ret < 0) {
  2288. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2289. goto unlock;
  2290. }
  2291. sde_kms->suspend_block = true;
  2292. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2293. unlock:
  2294. if (state) {
  2295. drm_atomic_state_put(state);
  2296. state = NULL;
  2297. }
  2298. if (ret == -EDEADLK) {
  2299. drm_modeset_backoff(&ctx);
  2300. goto retry;
  2301. }
  2302. drm_modeset_drop_locks(&ctx);
  2303. drm_modeset_acquire_fini(&ctx);
  2304. /*
  2305. * pm runtime driver avoids multiple runtime_suspend API call by
  2306. * checking runtime_status. However, this call helps when there is a
  2307. * race condition between pm_suspend call and doze_suspend/power_off
  2308. * commit. It removes the extra vote from suspend and adds it back
  2309. * later to allow power collapse during pm_suspend call
  2310. */
  2311. pm_runtime_put_sync(dev);
  2312. pm_runtime_get_noresume(dev);
  2313. return ret;
  2314. }
  2315. static int sde_kms_pm_resume(struct device *dev)
  2316. {
  2317. struct drm_device *ddev;
  2318. struct sde_kms *sde_kms;
  2319. struct drm_modeset_acquire_ctx ctx;
  2320. int ret, i;
  2321. if (!dev)
  2322. return -EINVAL;
  2323. ddev = dev_get_drvdata(dev);
  2324. if (!ddev || !ddev_to_msm_kms(ddev))
  2325. return -EINVAL;
  2326. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2327. SDE_EVT32(sde_kms->suspend_state != NULL);
  2328. drm_mode_config_reset(ddev);
  2329. drm_modeset_acquire_init(&ctx, 0);
  2330. retry:
  2331. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2332. if (ret == -EDEADLK) {
  2333. drm_modeset_backoff(&ctx);
  2334. goto retry;
  2335. } else if (WARN_ON(ret)) {
  2336. goto end;
  2337. }
  2338. sde_kms->suspend_block = false;
  2339. if (sde_kms->suspend_state) {
  2340. sde_kms->suspend_state->acquire_ctx = &ctx;
  2341. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2342. ret = drm_atomic_helper_commit_duplicated_state(
  2343. sde_kms->suspend_state, &ctx);
  2344. if (ret != -EDEADLK)
  2345. break;
  2346. drm_modeset_backoff(&ctx);
  2347. }
  2348. if (ret < 0)
  2349. DRM_ERROR("failed to restore state, %d\n", ret);
  2350. drm_atomic_state_put(sde_kms->suspend_state);
  2351. sde_kms->suspend_state = NULL;
  2352. }
  2353. end:
  2354. drm_modeset_drop_locks(&ctx);
  2355. drm_modeset_acquire_fini(&ctx);
  2356. /* enable hot-plug polling */
  2357. drm_kms_helper_poll_enable(ddev);
  2358. return 0;
  2359. }
  2360. static const struct msm_kms_funcs kms_funcs = {
  2361. .hw_init = sde_kms_hw_init,
  2362. .postinit = sde_kms_postinit,
  2363. .irq_preinstall = sde_irq_preinstall,
  2364. .irq_postinstall = sde_irq_postinstall,
  2365. .irq_uninstall = sde_irq_uninstall,
  2366. .irq = sde_irq,
  2367. .lastclose = sde_kms_lastclose,
  2368. .prepare_fence = sde_kms_prepare_fence,
  2369. .prepare_commit = sde_kms_prepare_commit,
  2370. .commit = sde_kms_commit,
  2371. .complete_commit = sde_kms_complete_commit,
  2372. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2373. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2374. .enable_vblank = sde_kms_enable_vblank,
  2375. .disable_vblank = sde_kms_disable_vblank,
  2376. .check_modified_format = sde_format_check_modified_format,
  2377. .atomic_check = sde_kms_atomic_check,
  2378. .get_format = sde_get_msm_format,
  2379. .round_pixclk = sde_kms_round_pixclk,
  2380. .pm_suspend = sde_kms_pm_suspend,
  2381. .pm_resume = sde_kms_pm_resume,
  2382. .destroy = sde_kms_destroy,
  2383. .cont_splash_config = sde_kms_cont_splash_config,
  2384. .register_events = _sde_kms_register_events,
  2385. .get_address_space = _sde_kms_get_address_space,
  2386. .get_address_space_device = _sde_kms_get_address_space_device,
  2387. .postopen = _sde_kms_post_open,
  2388. .check_for_splash = sde_kms_check_for_splash,
  2389. .get_mixer_count = sde_kms_get_mixer_count,
  2390. };
  2391. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2392. {
  2393. int i;
  2394. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2395. if (!sde_kms->aspace[i])
  2396. continue;
  2397. msm_gem_address_space_put(sde_kms->aspace[i]);
  2398. sde_kms->aspace[i] = NULL;
  2399. }
  2400. return 0;
  2401. }
  2402. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2403. {
  2404. struct msm_mmu *mmu;
  2405. int i, ret;
  2406. int early_map = 0;
  2407. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2408. return -EINVAL;
  2409. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2410. struct msm_gem_address_space *aspace;
  2411. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2412. if (IS_ERR(mmu)) {
  2413. ret = PTR_ERR(mmu);
  2414. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2415. i, ret);
  2416. continue;
  2417. }
  2418. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2419. mmu, "sde");
  2420. if (IS_ERR(aspace)) {
  2421. ret = PTR_ERR(aspace);
  2422. goto fail;
  2423. }
  2424. sde_kms->aspace[i] = aspace;
  2425. aspace->domain_attached = true;
  2426. /* Mapping splash memory block */
  2427. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2428. sde_kms->splash_data.num_splash_regions) {
  2429. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2430. if (ret) {
  2431. SDE_ERROR("failed to map ret:%d\n", ret);
  2432. goto fail;
  2433. }
  2434. }
  2435. /*
  2436. * disable early-map which would have been enabled during
  2437. * bootup by smmu through the device-tree hint for cont-spash
  2438. */
  2439. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2440. &early_map);
  2441. if (ret) {
  2442. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2443. ret, early_map);
  2444. goto early_map_fail;
  2445. }
  2446. }
  2447. return 0;
  2448. early_map_fail:
  2449. _sde_kms_unmap_all_splash_regions(sde_kms);
  2450. fail:
  2451. mmu->funcs->destroy(mmu);
  2452. _sde_kms_mmu_destroy(sde_kms);
  2453. return ret;
  2454. }
  2455. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2456. {
  2457. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2458. return;
  2459. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2460. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2461. sde_kms->catalog);
  2462. if (sde_kms->sid)
  2463. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  2464. }
  2465. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2466. {
  2467. struct sde_vbif_set_qos_params qos_params;
  2468. struct sde_mdss_cfg *catalog;
  2469. if (!sde_kms->catalog)
  2470. return;
  2471. catalog = sde_kms->catalog;
  2472. memset(&qos_params, 0, sizeof(qos_params));
  2473. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2474. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2475. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2476. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2477. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2478. }
  2479. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  2480. {
  2481. struct sde_hw_uidle *uidle;
  2482. if (!sde_kms) {
  2483. SDE_ERROR("invalid kms\n");
  2484. return -EINVAL;
  2485. }
  2486. uidle = sde_kms->hw_uidle;
  2487. if (uidle && uidle->ops.active_override_enable)
  2488. uidle->ops.active_override_enable(uidle, enable);
  2489. return 0;
  2490. }
  2491. static void sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  2492. {
  2493. struct device *cpu_dev;
  2494. int cpu = 0;
  2495. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  2496. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  2497. return;
  2498. }
  2499. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  2500. cpu_dev = get_cpu_device(cpu);
  2501. if (!cpu_dev) {
  2502. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  2503. cpu);
  2504. continue;
  2505. }
  2506. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  2507. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  2508. sde_kms->catalog->perf.cpu_dma_latency);
  2509. else
  2510. dev_pm_qos_add_request(cpu_dev,
  2511. &sde_kms->pm_qos_irq_req[cpu],
  2512. DEV_PM_QOS_RESUME_LATENCY,
  2513. sde_kms->catalog->perf.cpu_dma_latency);
  2514. }
  2515. }
  2516. static void sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  2517. {
  2518. struct device *cpu_dev;
  2519. int cpu = 0;
  2520. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  2521. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  2522. return;
  2523. }
  2524. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  2525. cpu_dev = get_cpu_device(cpu);
  2526. if (!cpu_dev) {
  2527. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  2528. cpu);
  2529. continue;
  2530. }
  2531. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  2532. dev_pm_qos_remove_request(
  2533. &sde_kms->pm_qos_irq_req[cpu]);
  2534. }
  2535. }
  2536. static void sde_kms_irq_affinity_notify(
  2537. struct irq_affinity_notify *affinity_notify,
  2538. const cpumask_t *mask)
  2539. {
  2540. struct msm_drm_private *priv;
  2541. struct sde_kms *sde_kms = container_of(affinity_notify,
  2542. struct sde_kms, affinity_notify);
  2543. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2544. return;
  2545. priv = sde_kms->dev->dev_private;
  2546. mutex_lock(&priv->phandle.phandle_lock);
  2547. // save irq cpu mask
  2548. sde_kms->irq_cpu_mask = *mask;
  2549. // request vote with updated irq cpu mask
  2550. if (sde_kms->irq_enabled)
  2551. sde_kms_update_pm_qos_irq_request(sde_kms);
  2552. mutex_unlock(&priv->phandle.phandle_lock);
  2553. }
  2554. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  2555. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  2556. {
  2557. struct sde_kms *sde_kms = usr;
  2558. struct msm_kms *msm_kms;
  2559. msm_kms = &sde_kms->base;
  2560. if (!sde_kms)
  2561. return;
  2562. SDE_DEBUG("event_type:%d\n", event_type);
  2563. SDE_EVT32_VERBOSE(event_type);
  2564. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  2565. sde_irq_update(msm_kms, true);
  2566. if (sde_kms->splash_data.num_splash_displays)
  2567. return;
  2568. sde_vbif_init_memtypes(sde_kms);
  2569. sde_kms_init_shared_hw(sde_kms);
  2570. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  2571. sde_kms->first_kickoff = true;
  2572. sde_kms_update_pm_qos_irq_request(sde_kms);
  2573. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  2574. sde_kms_remove_pm_qos_irq_request(sde_kms);
  2575. sde_irq_update(msm_kms, false);
  2576. sde_kms->first_kickoff = false;
  2577. _sde_kms_active_override(sde_kms, true);
  2578. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  2579. sde_vbif_axi_halt_request(sde_kms);
  2580. }
  2581. }
  2582. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  2583. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  2584. {
  2585. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2586. int rc = -EINVAL;
  2587. SDE_DEBUG("\n");
  2588. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2589. if (rc > 0)
  2590. rc = 0;
  2591. SDE_EVT32(rc, genpd->device_count);
  2592. return rc;
  2593. }
  2594. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  2595. {
  2596. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2597. SDE_DEBUG("\n");
  2598. pm_runtime_put_sync(sde_kms->dev->dev);
  2599. SDE_EVT32(genpd->device_count);
  2600. return 0;
  2601. }
  2602. static int _sde_kms_get_splash_data(struct sde_kms *sde_kms,
  2603. struct sde_splash_data *data)
  2604. {
  2605. int i = 0;
  2606. int ret = 0;
  2607. struct device_node *parent, *node, *node1;
  2608. struct resource r, r1;
  2609. const char *node_name = "splash_region";
  2610. struct sde_splash_mem *mem;
  2611. bool share_splash_mem = false;
  2612. int num_displays, num_regions;
  2613. struct sde_splash_display *splash_display;
  2614. if (!data)
  2615. return -EINVAL;
  2616. memset(data, 0, sizeof(*data));
  2617. parent = of_find_node_by_path("/reserved-memory");
  2618. if (!parent) {
  2619. SDE_ERROR("failed to find reserved-memory node\n");
  2620. return -EINVAL;
  2621. }
  2622. node = of_find_node_by_name(parent, node_name);
  2623. if (!node) {
  2624. SDE_DEBUG("failed to find node %s\n", node_name);
  2625. return -EINVAL;
  2626. }
  2627. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  2628. if (!node1)
  2629. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  2630. /**
  2631. * Support sharing a single splash memory for all the built in displays
  2632. * and also independent splash region per displays. Incase of
  2633. * independent splash region for each connected display, dtsi node of
  2634. * cont_splash_region should be collection of all memory regions
  2635. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  2636. */
  2637. num_displays = dsi_display_get_num_of_displays();
  2638. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  2639. data->num_splash_displays = num_displays;
  2640. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  2641. if (num_displays > num_regions) {
  2642. share_splash_mem = true;
  2643. pr_info(":%d displays share same splash buf\n", num_displays);
  2644. }
  2645. for (i = 0; i < num_displays; i++) {
  2646. splash_display = &data->splash_display[i];
  2647. if (!i || !share_splash_mem) {
  2648. if (of_address_to_resource(node, i, &r)) {
  2649. SDE_ERROR("invalid data for:%s\n", node_name);
  2650. return -EINVAL;
  2651. }
  2652. mem = &data->splash_mem[i];
  2653. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  2654. SDE_DEBUG("failed to find ramdump memory\n");
  2655. mem->ramdump_base = 0;
  2656. mem->ramdump_size = 0;
  2657. } else {
  2658. mem->ramdump_base = (unsigned long)r1.start;
  2659. mem->ramdump_size = (r1.end - r1.start) + 1;
  2660. }
  2661. mem->splash_buf_base = (unsigned long)r.start;
  2662. mem->splash_buf_size = (r.end - r.start) + 1;
  2663. mem->ref_cnt = 0;
  2664. splash_display->splash = mem;
  2665. data->num_splash_regions++;
  2666. } else {
  2667. data->splash_display[i].splash = &data->splash_mem[0];
  2668. }
  2669. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  2670. splash_display->splash->splash_buf_base,
  2671. splash_display->splash->splash_buf_size);
  2672. }
  2673. sde_kms->splash_data.type = SDE_SPLASH_HANDOFF;
  2674. return ret;
  2675. }
  2676. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  2677. struct platform_device *platformdev)
  2678. {
  2679. int rc = -EINVAL;
  2680. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  2681. if (IS_ERR(sde_kms->mmio)) {
  2682. rc = PTR_ERR(sde_kms->mmio);
  2683. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  2684. sde_kms->mmio = NULL;
  2685. goto error;
  2686. }
  2687. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  2688. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  2689. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  2690. sde_kms->mmio_len);
  2691. if (rc)
  2692. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  2693. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  2694. "vbif_phys");
  2695. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  2696. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  2697. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  2698. sde_kms->vbif[VBIF_RT] = NULL;
  2699. goto error;
  2700. }
  2701. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  2702. "vbif_phys");
  2703. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  2704. sde_kms->vbif_len[VBIF_RT]);
  2705. if (rc)
  2706. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  2707. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  2708. "vbif_nrt_phys");
  2709. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  2710. sde_kms->vbif[VBIF_NRT] = NULL;
  2711. SDE_DEBUG("VBIF NRT is not defined");
  2712. } else {
  2713. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  2714. "vbif_nrt_phys");
  2715. rc = sde_dbg_reg_register_base("vbif_nrt",
  2716. sde_kms->vbif[VBIF_NRT],
  2717. sde_kms->vbif_len[VBIF_NRT]);
  2718. if (rc)
  2719. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  2720. rc);
  2721. }
  2722. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  2723. "regdma_phys");
  2724. if (IS_ERR(sde_kms->reg_dma)) {
  2725. sde_kms->reg_dma = NULL;
  2726. SDE_DEBUG("REG_DMA is not defined");
  2727. } else {
  2728. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  2729. "regdma_phys");
  2730. rc = sde_dbg_reg_register_base("reg_dma",
  2731. sde_kms->reg_dma,
  2732. sde_kms->reg_dma_len);
  2733. if (rc)
  2734. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  2735. rc);
  2736. }
  2737. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  2738. "sid_phys");
  2739. if (IS_ERR(sde_kms->sid)) {
  2740. SDE_DEBUG("sid register is not defined: %d\n", rc);
  2741. sde_kms->sid = NULL;
  2742. } else {
  2743. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  2744. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  2745. sde_kms->sid_len);
  2746. if (rc)
  2747. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  2748. }
  2749. error:
  2750. return rc;
  2751. }
  2752. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  2753. struct sde_kms *sde_kms)
  2754. {
  2755. int rc = 0;
  2756. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  2757. sde_kms->genpd.name = dev->unique;
  2758. sde_kms->genpd.power_off = sde_kms_pd_disable;
  2759. sde_kms->genpd.power_on = sde_kms_pd_enable;
  2760. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  2761. if (rc < 0) {
  2762. SDE_ERROR("failed to init genpd provider %s: %d\n",
  2763. sde_kms->genpd.name, rc);
  2764. return rc;
  2765. }
  2766. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  2767. &sde_kms->genpd);
  2768. if (rc < 0) {
  2769. SDE_ERROR("failed to add genpd provider %s: %d\n",
  2770. sde_kms->genpd.name, rc);
  2771. pm_genpd_remove(&sde_kms->genpd);
  2772. return rc;
  2773. }
  2774. sde_kms->genpd_init = true;
  2775. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  2776. }
  2777. return rc;
  2778. }
  2779. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  2780. struct drm_device *dev,
  2781. struct msm_drm_private *priv)
  2782. {
  2783. struct sde_rm *rm = NULL;
  2784. int i, rc = -EINVAL;
  2785. sde_kms->catalog = sde_hw_catalog_init(dev);
  2786. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  2787. rc = PTR_ERR(sde_kms->catalog);
  2788. if (!sde_kms->catalog)
  2789. rc = -EINVAL;
  2790. SDE_ERROR("catalog init failed: %d\n", rc);
  2791. sde_kms->catalog = NULL;
  2792. goto power_error;
  2793. }
  2794. sde_kms->core_rev = sde_kms->catalog->hwversion;
  2795. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  2796. /* initialize power domain if defined */
  2797. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  2798. if (rc) {
  2799. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  2800. goto genpd_err;
  2801. }
  2802. rc = _sde_kms_mmu_init(sde_kms);
  2803. if (rc) {
  2804. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  2805. goto power_error;
  2806. }
  2807. /* Initialize reg dma block which is a singleton */
  2808. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  2809. sde_kms->dev);
  2810. if (rc) {
  2811. SDE_ERROR("failed: reg dma init failed\n");
  2812. goto power_error;
  2813. }
  2814. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  2815. rm = &sde_kms->rm;
  2816. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  2817. sde_kms->dev);
  2818. if (rc) {
  2819. SDE_ERROR("rm init failed: %d\n", rc);
  2820. goto power_error;
  2821. }
  2822. sde_kms->rm_init = true;
  2823. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  2824. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  2825. rc = PTR_ERR(sde_kms->hw_intr);
  2826. SDE_ERROR("hw_intr init failed: %d\n", rc);
  2827. sde_kms->hw_intr = NULL;
  2828. goto hw_intr_init_err;
  2829. }
  2830. /*
  2831. * Attempt continuous splash handoff only if reserved
  2832. * splash memory is found & release resources on any error
  2833. * in finding display hw config in splash
  2834. */
  2835. if (sde_kms->splash_data.num_splash_regions) {
  2836. struct sde_splash_display *display;
  2837. int ret, display_count =
  2838. sde_kms->splash_data.num_splash_displays;
  2839. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  2840. &sde_kms->splash_data, sde_kms->catalog);
  2841. for (i = 0; i < display_count; i++) {
  2842. display = &sde_kms->splash_data.splash_display[i];
  2843. /*
  2844. * free splash region on resource init failure and
  2845. * cont-splash disabled case
  2846. */
  2847. if (!display->cont_splash_enabled || ret)
  2848. _sde_kms_free_splash_display_data(
  2849. sde_kms, display);
  2850. }
  2851. }
  2852. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  2853. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  2854. rc = PTR_ERR(sde_kms->hw_mdp);
  2855. if (!sde_kms->hw_mdp)
  2856. rc = -EINVAL;
  2857. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  2858. sde_kms->hw_mdp = NULL;
  2859. goto power_error;
  2860. }
  2861. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2862. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2863. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  2864. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  2865. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  2866. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  2867. if (!sde_kms->hw_vbif[vbif_idx])
  2868. rc = -EINVAL;
  2869. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  2870. sde_kms->hw_vbif[vbif_idx] = NULL;
  2871. goto power_error;
  2872. }
  2873. }
  2874. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  2875. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  2876. sde_kms->mmio_len, sde_kms->catalog);
  2877. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  2878. rc = PTR_ERR(sde_kms->hw_uidle);
  2879. if (!sde_kms->hw_uidle)
  2880. rc = -EINVAL;
  2881. /* uidle is optional, so do not make it a fatal error */
  2882. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  2883. sde_kms->hw_uidle = NULL;
  2884. rc = 0;
  2885. }
  2886. } else {
  2887. sde_kms->hw_uidle = NULL;
  2888. }
  2889. if (sde_kms->sid) {
  2890. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  2891. sde_kms->sid_len, sde_kms->catalog);
  2892. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  2893. rc = PTR_ERR(sde_kms->hw_sid);
  2894. SDE_ERROR("failed to init sid %ld\n", rc);
  2895. sde_kms->hw_sid = NULL;
  2896. goto power_error;
  2897. }
  2898. }
  2899. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  2900. &priv->phandle, "core_clk");
  2901. if (rc) {
  2902. SDE_ERROR("failed to init perf %d\n", rc);
  2903. goto perf_err;
  2904. }
  2905. /*
  2906. * _sde_kms_drm_obj_init should create the DRM related objects
  2907. * i.e. CRTCs, planes, encoders, connectors and so forth
  2908. */
  2909. rc = _sde_kms_drm_obj_init(sde_kms);
  2910. if (rc) {
  2911. SDE_ERROR("modeset init failed: %d\n", rc);
  2912. goto drm_obj_init_err;
  2913. }
  2914. return 0;
  2915. genpd_err:
  2916. drm_obj_init_err:
  2917. sde_core_perf_destroy(&sde_kms->perf);
  2918. hw_intr_init_err:
  2919. perf_err:
  2920. power_error:
  2921. return rc;
  2922. }
  2923. static int sde_kms_hw_init(struct msm_kms *kms)
  2924. {
  2925. struct sde_kms *sde_kms;
  2926. struct drm_device *dev;
  2927. struct msm_drm_private *priv;
  2928. struct platform_device *platformdev;
  2929. int i, irq_num, rc = -EINVAL;
  2930. if (!kms) {
  2931. SDE_ERROR("invalid kms\n");
  2932. goto end;
  2933. }
  2934. sde_kms = to_sde_kms(kms);
  2935. dev = sde_kms->dev;
  2936. if (!dev || !dev->dev) {
  2937. SDE_ERROR("invalid device\n");
  2938. goto end;
  2939. }
  2940. platformdev = to_platform_device(dev->dev);
  2941. priv = dev->dev_private;
  2942. if (!priv) {
  2943. SDE_ERROR("invalid private data\n");
  2944. goto end;
  2945. }
  2946. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  2947. if (rc)
  2948. goto error;
  2949. rc = _sde_kms_get_splash_data(sde_kms, &sde_kms->splash_data);
  2950. if (rc)
  2951. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  2952. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  2953. if (rc)
  2954. goto error;
  2955. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  2956. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  2957. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  2958. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  2959. mutex_init(&sde_kms->secure_transition_lock);
  2960. mutex_init(&sde_kms->vblank_ctl_global_lock);
  2961. atomic_set(&sde_kms->detach_sec_cb, 0);
  2962. atomic_set(&sde_kms->detach_all_cb, 0);
  2963. /*
  2964. * Support format modifiers for compression etc.
  2965. */
  2966. dev->mode_config.allow_fb_modifiers = true;
  2967. /*
  2968. * Handle (re)initializations during power enable
  2969. */
  2970. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  2971. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  2972. SDE_POWER_EVENT_POST_ENABLE |
  2973. SDE_POWER_EVENT_PRE_DISABLE,
  2974. sde_kms_handle_power_event, sde_kms, "kms");
  2975. if (sde_kms->splash_data.num_splash_displays) {
  2976. SDE_DEBUG("Skipping MDP Resources disable\n");
  2977. } else {
  2978. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2979. sde_power_data_bus_set_quota(&priv->phandle, i,
  2980. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  2981. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  2982. pm_runtime_put_sync(sde_kms->dev->dev);
  2983. }
  2984. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  2985. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  2986. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  2987. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  2988. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  2989. return 0;
  2990. error:
  2991. _sde_kms_hw_destroy(sde_kms, platformdev);
  2992. end:
  2993. return rc;
  2994. }
  2995. struct msm_kms *sde_kms_init(struct drm_device *dev)
  2996. {
  2997. struct msm_drm_private *priv;
  2998. struct sde_kms *sde_kms;
  2999. if (!dev || !dev->dev_private) {
  3000. SDE_ERROR("drm device node invalid\n");
  3001. return ERR_PTR(-EINVAL);
  3002. }
  3003. priv = dev->dev_private;
  3004. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3005. if (!sde_kms) {
  3006. SDE_ERROR("failed to allocate sde kms\n");
  3007. return ERR_PTR(-ENOMEM);
  3008. }
  3009. msm_kms_init(&sde_kms->base, &kms_funcs);
  3010. sde_kms->dev = dev;
  3011. return &sde_kms->base;
  3012. }
  3013. static int _sde_kms_register_events(struct msm_kms *kms,
  3014. struct drm_mode_object *obj, u32 event, bool en)
  3015. {
  3016. int ret = 0;
  3017. struct drm_crtc *crtc = NULL;
  3018. struct drm_connector *conn = NULL;
  3019. struct sde_kms *sde_kms = NULL;
  3020. if (!kms || !obj) {
  3021. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3022. return -EINVAL;
  3023. }
  3024. sde_kms = to_sde_kms(kms);
  3025. switch (obj->type) {
  3026. case DRM_MODE_OBJECT_CRTC:
  3027. crtc = obj_to_crtc(obj);
  3028. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3029. break;
  3030. case DRM_MODE_OBJECT_CONNECTOR:
  3031. conn = obj_to_connector(obj);
  3032. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3033. en);
  3034. break;
  3035. }
  3036. return ret;
  3037. }
  3038. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  3039. {
  3040. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  3041. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  3042. }