lpass-cdc-wsa2-macro.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/thermal.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/pcm_params.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-wsa2-macro.h"
  23. #include "lpass-cdc-clk-rsc.h"
  24. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  25. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  26. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define LPASS_CDC_WSA2_MACRO_CPS_RATES (SNDRV_PCM_RATE_48000)
  40. #define LPASS_CDC_WSA2_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  41. #define NUM_INTERPOLATORS 2
  42. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  43. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  44. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  45. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  46. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  47. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET \
  48. (LPASS_CDC_WSA2_COMPANDER1_CTL0 - LPASS_CDC_WSA2_COMPANDER0_CTL0)
  49. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET \
  50. (LPASS_CDC_WSA2_SOFTCLIP1_CRC - LPASS_CDC_WSA2_SOFTCLIP0_CRC)
  51. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET \
  52. (LPASS_CDC_WSA2_RX1_RX_PATH_CTL - LPASS_CDC_WSA2_RX0_RX_PATH_CTL)
  53. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  54. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  55. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  56. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  57. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  58. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  59. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  60. enum {
  61. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  62. LPASS_CDC_WSA2_MACRO_RX1,
  63. LPASS_CDC_WSA2_MACRO_RX_MIX,
  64. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  65. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  66. LPASS_CDC_WSA2_MACRO_RX4,
  67. LPASS_CDC_WSA2_MACRO_RX5,
  68. LPASS_CDC_WSA2_MACRO_RX6,
  69. LPASS_CDC_WSA2_MACRO_RX7,
  70. LPASS_CDC_WSA2_MACRO_RX8,
  71. LPASS_CDC_WSA2_MACRO_RX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  75. LPASS_CDC_WSA2_MACRO_TX1,
  76. LPASS_CDC_WSA2_MACRO_TX_MAX,
  77. };
  78. enum {
  79. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  80. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  81. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  82. };
  83. enum {
  84. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  85. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  86. LPASS_CDC_WSA2_MACRO_COMP_MAX
  87. };
  88. enum {
  89. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  90. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  91. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  92. };
  93. enum {
  94. INTn_1_INP_SEL_ZERO = 0,
  95. INTn_1_INP_SEL_RX0,
  96. INTn_1_INP_SEL_RX1,
  97. INTn_1_INP_SEL_RX2,
  98. INTn_1_INP_SEL_RX3,
  99. INTn_1_INP_SEL_RX4,
  100. INTn_1_INP_SEL_RX5,
  101. INTn_1_INP_SEL_RX6,
  102. INTn_1_INP_SEL_RX7,
  103. INTn_1_INP_SEL_RX8,
  104. INTn_1_INP_SEL_DEC0,
  105. INTn_1_INP_SEL_DEC1,
  106. };
  107. enum {
  108. INTn_2_INP_SEL_ZERO = 0,
  109. INTn_2_INP_SEL_RX0,
  110. INTn_2_INP_SEL_RX1,
  111. INTn_2_INP_SEL_RX2,
  112. INTn_2_INP_SEL_RX3,
  113. INTn_2_INP_SEL_RX4,
  114. INTn_2_INP_SEL_RX5,
  115. INTn_2_INP_SEL_RX6,
  116. INTn_2_INP_SEL_RX7,
  117. INTn_2_INP_SEL_RX8,
  118. };
  119. enum {
  120. IDLE_DETECT,
  121. NG1,
  122. NG2,
  123. NG3,
  124. };
  125. static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
  126. {42, 0, 42},
  127. {39, 0, 42},
  128. {36, 0, 42},
  129. {33, 0, 42},
  130. {30, 0, 42},
  131. {27, 0, 42},
  132. {24, 0, 42},
  133. {21, 0, 42},
  134. {18, 0, 42},
  135. };
  136. struct interp_sample_rate {
  137. int sample_rate;
  138. int rate_val;
  139. };
  140. /*
  141. * Structure used to update codec
  142. * register defaults after reset
  143. */
  144. struct lpass_cdc_wsa2_macro_reg_mask_val {
  145. u16 reg;
  146. u8 mask;
  147. u8 val;
  148. };
  149. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  150. {8000, 0x0}, /* 8K */
  151. {16000, 0x1}, /* 16K */
  152. {24000, -EINVAL},/* 24K */
  153. {32000, 0x3}, /* 32K */
  154. {48000, 0x4}, /* 48K */
  155. {96000, 0x5}, /* 96K */
  156. {192000, 0x6}, /* 192K */
  157. {384000, 0x7}, /* 384K */
  158. {44100, 0x8}, /* 44.1K */
  159. };
  160. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  161. {48000, 0x4}, /* 48K */
  162. {96000, 0x5}, /* 96K */
  163. {192000, 0x6}, /* 192K */
  164. };
  165. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  166. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable);
  167. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  168. struct snd_pcm_hw_params *params,
  169. struct snd_soc_dai *dai);
  170. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  171. unsigned int *tx_num, unsigned int *tx_slot,
  172. unsigned int *rx_num, unsigned int *rx_slot);
  173. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  174. #define LPASS_CDC_WSA2_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
  175. /* Hold instance to soundwire platform device */
  176. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  177. struct platform_device *wsa2_swr_pdev;
  178. };
  179. static int lpass_cdc_wsa2_macro_enable_vi_decimator(struct snd_soc_component *component);
  180. #define LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  181. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  182. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  183. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  184. .tlv.p = (tlv_array), \
  185. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  186. .put = lpass_cdc_wsa2_macro_set_digital_volume, \
  187. .private_value = (unsigned long)&(struct soc_mixer_control) \
  188. {.reg = xreg, .rreg = xreg, \
  189. .min = xmin, .max = xmax, \
  190. .sign_bit = 7,} }
  191. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  192. void *handle; /* holds codec private data */
  193. int (*read)(void *handle, int reg);
  194. int (*write)(void *handle, int reg, int val);
  195. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  196. int (*clk)(void *handle, bool enable);
  197. int (*core_vote)(void *handle, bool enable);
  198. int (*handle_irq)(void *handle,
  199. irqreturn_t (*swrm_irq_handler)(int irq,
  200. void *data),
  201. void *swrm_handle,
  202. int action);
  203. };
  204. enum {
  205. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  206. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  207. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  208. LPASS_CDC_WSA2_MACRO_AIF_VI,
  209. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  210. LPASS_CDC_WSA2_MACRO_AIF_CPS,
  211. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  212. };
  213. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  214. /*
  215. * @dev: wsa2 macro device pointer
  216. * @comp_enabled: compander enable mixer value set
  217. * @ec_hq: echo HQ enable mixer value set
  218. * @prim_int_users: Users of interpolator
  219. * @wsa2_mclk_users: WSA2 MCLK users count
  220. * @swr_clk_users: SWR clk users count
  221. * @vi_feed_value: VI sense mask
  222. * @mclk_lock: to lock mclk operations
  223. * @swr_clk_lock: to lock swr master clock operations
  224. * @swr_ctrl_data: SoundWire data structure
  225. * @swr_plat_data: Soundwire platform data
  226. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  227. * @wsa2_swr_gpio_p: used by pinctrl API
  228. * @component: codec handle
  229. * @rx_0_count: RX0 interpolation users
  230. * @rx_1_count: RX1 interpolation users
  231. * @active_ch_mask: channel mask for all AIF DAIs
  232. * @active_ch_cnt: channel count of all AIF DAIs
  233. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  234. * @wsa2_io_base: Base address of WSA2 macro addr space
  235. * @wsa2_sys_gain System gain value, see wsa2 driver
  236. * @wsa2_bat_cfg Battery Configuration value, see wsa2 driver
  237. * @wsa2_rload Resistor load value for WSA2 Speaker, see wsa2 driver
  238. */
  239. struct lpass_cdc_wsa2_macro_priv {
  240. struct device *dev;
  241. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  242. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  243. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  244. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  245. u16 wsa2_mclk_users;
  246. u16 swr_clk_users;
  247. bool dapm_mclk_enable;
  248. bool reset_swr;
  249. unsigned int vi_feed_value;
  250. struct mutex mclk_lock;
  251. struct mutex swr_clk_lock;
  252. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  253. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  254. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  255. struct device_node *wsa2_swr_gpio_p;
  256. struct snd_soc_component *component;
  257. int rx_0_count;
  258. int rx_1_count;
  259. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  260. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  261. u16 bit_width[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  262. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  263. char __iomem *wsa2_io_base;
  264. struct platform_device *pdev_child_devices
  265. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  266. int child_count;
  267. int wsa2_spkrrecv;
  268. int spkr_gain_offset;
  269. int spkr_mode;
  270. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  271. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  272. char __iomem *mclk_mode_muxsel;
  273. u16 default_clk_id;
  274. u32 pcm_rate_vi;
  275. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  276. u8 rx0_origin_gain;
  277. u8 rx1_origin_gain;
  278. struct thermal_cooling_device *tcdev;
  279. uint32_t thermal_cur_state;
  280. uint32_t thermal_max_state;
  281. struct work_struct lpass_cdc_wsa2_macro_cooling_work;
  282. bool pbr_enable;
  283. u32 wsa2_sys_gain[2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1)];
  284. u32 wsa2_bat_cfg[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  285. u32 wsa2_rload[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  286. u8 idle_detect_en;
  287. int noise_gate_mode;
  288. bool pre_dev_up;
  289. int pbr_clk_users;
  290. };
  291. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  292. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  293. static const char *const rx_text[] = {
  294. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
  295. "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
  296. };
  297. static const char *const rx_mix_text[] = {
  298. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
  299. };
  300. static const char *const rx_mix_ec_text[] = {
  301. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  302. };
  303. static const char *const rx_mux_text[] = {
  304. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  305. };
  306. static const char *const rx_sidetone_mix_text[] = {
  307. "ZERO", "SRC0"
  308. };
  309. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  310. "OFF", "ON"
  311. };
  312. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  313. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  314. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  315. };
  316. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  317. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  318. };
  319. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  320. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  321. };
  322. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  323. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  324. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  325. lpass_cdc_wsa2_macro_comp_mode_text);
  326. /* RX INT0 */
  327. static const struct soc_enum rx0_prim_inp0_chain_enum =
  328. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  329. 0, 12, rx_text);
  330. static const struct soc_enum rx0_prim_inp1_chain_enum =
  331. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  332. 3, 12, rx_text);
  333. static const struct soc_enum rx0_prim_inp2_chain_enum =
  334. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  335. 3, 12, rx_text);
  336. static const struct soc_enum rx0_mix_chain_enum =
  337. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  338. 0, 10, rx_mix_text);
  339. static const struct soc_enum rx0_sidetone_mix_enum =
  340. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  341. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  342. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  343. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  344. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  345. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  346. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  347. static const struct snd_kcontrol_new rx0_mix_mux =
  348. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  349. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  350. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  351. /* RX INT1 */
  352. static const struct soc_enum rx1_prim_inp0_chain_enum =
  353. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  354. 0, 12, rx_text);
  355. static const struct soc_enum rx1_prim_inp1_chain_enum =
  356. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  357. 3, 12, rx_text);
  358. static const struct soc_enum rx1_prim_inp2_chain_enum =
  359. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  360. 3, 12, rx_text);
  361. static const struct soc_enum rx1_mix_chain_enum =
  362. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  363. 0, 10, rx_mix_text);
  364. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  365. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  366. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  367. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  368. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  369. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  370. static const struct snd_kcontrol_new rx1_mix_mux =
  371. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  372. static const struct soc_enum rx_mix_ec0_enum =
  373. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  374. 0, 3, rx_mix_ec_text);
  375. static const struct soc_enum rx_mix_ec1_enum =
  376. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  377. 3, 3, rx_mix_ec_text);
  378. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  379. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  380. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  381. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  382. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  383. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  384. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  385. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  386. };
  387. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  388. {
  389. .name = "wsa2_macro_rx1",
  390. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  391. .playback = {
  392. .stream_name = "WSA2_AIF1 Playback",
  393. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  394. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  395. .rate_max = 384000,
  396. .rate_min = 8000,
  397. .channels_min = 1,
  398. .channels_max = 2,
  399. },
  400. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  401. },
  402. {
  403. .name = "wsa2_macro_rx_mix",
  404. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  405. .playback = {
  406. .stream_name = "WSA2_AIF_MIX1 Playback",
  407. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  408. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  409. .rate_max = 192000,
  410. .rate_min = 48000,
  411. .channels_min = 1,
  412. .channels_max = 2,
  413. },
  414. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  415. },
  416. {
  417. .name = "wsa2_macro_vifeedback",
  418. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  419. .capture = {
  420. .stream_name = "WSA2_AIF_VI Capture",
  421. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  422. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  423. .rate_max = 48000,
  424. .rate_min = 8000,
  425. .channels_min = 1,
  426. .channels_max = 4,
  427. },
  428. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  429. },
  430. {
  431. .name = "wsa2_macro_echo",
  432. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  433. .capture = {
  434. .stream_name = "WSA2_AIF_ECHO Capture",
  435. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  436. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  437. .rate_max = 48000,
  438. .rate_min = 8000,
  439. .channels_min = 1,
  440. .channels_max = 2,
  441. },
  442. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  443. },
  444. {
  445. .name = "wsa2_macro_cpsfeedback",
  446. .id = LPASS_CDC_WSA2_MACRO_AIF_CPS,
  447. .capture = {
  448. .stream_name = "WSA2_AIF_CPS Capture",
  449. .rates = LPASS_CDC_WSA2_MACRO_CPS_RATES,
  450. .formats = LPASS_CDC_WSA2_MACRO_CPS_FORMATS,
  451. .rate_max = 48000,
  452. .rate_min = 48000,
  453. .channels_min = 1,
  454. .channels_max = 2,
  455. },
  456. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  457. },
  458. };
  459. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  460. struct device **wsa2_dev,
  461. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  462. const char *func_name)
  463. {
  464. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  465. WSA2_MACRO);
  466. if (!(*wsa2_dev)) {
  467. dev_err_ratelimited(component->dev,
  468. "%s: null device for macro!\n", func_name);
  469. return false;
  470. }
  471. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  472. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  473. dev_err_ratelimited(component->dev,
  474. "%s: priv is null for macro!\n", func_name);
  475. return false;
  476. }
  477. return true;
  478. }
  479. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  480. u32 usecase, u32 size, void *data)
  481. {
  482. struct device *wsa2_dev = NULL;
  483. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  484. struct swrm_port_config port_cfg;
  485. int ret = 0;
  486. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  487. return -EINVAL;
  488. memset(&port_cfg, 0, sizeof(port_cfg));
  489. port_cfg.uc = usecase;
  490. port_cfg.size = size;
  491. port_cfg.params = data;
  492. if (wsa2_priv->swr_ctrl_data)
  493. ret = swrm_wcd_notify(
  494. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  495. SWR_SET_PORT_MAP, &port_cfg);
  496. return ret;
  497. }
  498. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  499. u8 int_prim_fs_rate_reg_val,
  500. u32 sample_rate)
  501. {
  502. u8 int_1_mix1_inp;
  503. u32 j, port;
  504. u16 int_mux_cfg0, int_mux_cfg1;
  505. u16 int_fs_reg;
  506. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  507. u8 inp0_sel, inp1_sel, inp2_sel;
  508. struct snd_soc_component *component = dai->component;
  509. struct device *wsa2_dev = NULL;
  510. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  511. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  512. return -EINVAL;
  513. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  514. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  515. int_1_mix1_inp = port;
  516. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  517. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  518. dev_err_ratelimited(wsa2_dev,
  519. "%s: Invalid RX port, Dai ID is %d\n",
  520. __func__, dai->id);
  521. return -EINVAL;
  522. }
  523. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  524. /*
  525. * Loop through all interpolator MUX inputs and find out
  526. * to which interpolator input, the cdc_dma rx port
  527. * is connected
  528. */
  529. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  530. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  531. int_mux_cfg0_val = snd_soc_component_read(component,
  532. int_mux_cfg0);
  533. int_mux_cfg1_val = snd_soc_component_read(component,
  534. int_mux_cfg1);
  535. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  536. inp1_sel = (int_mux_cfg0_val >>
  537. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  538. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  539. inp2_sel = (int_mux_cfg1_val >>
  540. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  541. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  542. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  543. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  544. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  545. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  546. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  547. dev_dbg(wsa2_dev,
  548. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  549. __func__, dai->id, j);
  550. dev_dbg(wsa2_dev,
  551. "%s: set INT%u_1 sample rate to %u\n",
  552. __func__, j, sample_rate);
  553. /* sample_rate is in Hz */
  554. snd_soc_component_update_bits(component,
  555. int_fs_reg,
  556. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  557. int_prim_fs_rate_reg_val);
  558. }
  559. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  560. }
  561. }
  562. return 0;
  563. }
  564. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  565. u8 int_mix_fs_rate_reg_val,
  566. u32 sample_rate)
  567. {
  568. u8 int_2_inp;
  569. u32 j, port;
  570. u16 int_mux_cfg1, int_fs_reg;
  571. u8 int_mux_cfg1_val;
  572. struct snd_soc_component *component = dai->component;
  573. struct device *wsa2_dev = NULL;
  574. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  575. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  576. return -EINVAL;
  577. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  578. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  579. int_2_inp = port;
  580. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  581. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  582. dev_err_ratelimited(wsa2_dev,
  583. "%s: Invalid RX port, Dai ID is %d\n",
  584. __func__, dai->id);
  585. return -EINVAL;
  586. }
  587. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  588. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  589. int_mux_cfg1_val = snd_soc_component_read(component,
  590. int_mux_cfg1) &
  591. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  592. if (int_mux_cfg1_val == int_2_inp +
  593. INTn_2_INP_SEL_RX0) {
  594. int_fs_reg =
  595. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  596. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  597. dev_dbg(wsa2_dev,
  598. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  599. __func__, dai->id, j);
  600. dev_dbg(wsa2_dev,
  601. "%s: set INT%u_2 sample rate to %u\n",
  602. __func__, j, sample_rate);
  603. snd_soc_component_update_bits(component,
  604. int_fs_reg,
  605. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  606. int_mix_fs_rate_reg_val);
  607. }
  608. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  609. }
  610. }
  611. return 0;
  612. }
  613. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  614. u32 sample_rate)
  615. {
  616. int rate_val = 0;
  617. int i, ret;
  618. /* set mixing path rate */
  619. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  620. if (sample_rate ==
  621. int_mix_sample_rate_val[i].sample_rate) {
  622. rate_val =
  623. int_mix_sample_rate_val[i].rate_val;
  624. break;
  625. }
  626. }
  627. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  628. (rate_val < 0))
  629. goto prim_rate;
  630. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  631. (u8) rate_val, sample_rate);
  632. prim_rate:
  633. /* set primary path sample rate */
  634. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  635. if (sample_rate ==
  636. int_prim_sample_rate_val[i].sample_rate) {
  637. rate_val =
  638. int_prim_sample_rate_val[i].rate_val;
  639. break;
  640. }
  641. }
  642. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  643. (rate_val < 0))
  644. return -EINVAL;
  645. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  646. (u8) rate_val, sample_rate);
  647. return ret;
  648. }
  649. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  650. struct snd_pcm_hw_params *params,
  651. struct snd_soc_dai *dai)
  652. {
  653. struct snd_soc_component *component = dai->component;
  654. int ret;
  655. struct device *wsa2_dev = NULL;
  656. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  657. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  658. return -EINVAL;
  659. wsa2_priv = dev_get_drvdata(wsa2_dev);
  660. if (!wsa2_priv)
  661. return -EINVAL;
  662. dev_dbg(component->dev,
  663. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  664. dai->name, dai->id, params_rate(params),
  665. params_channels(params));
  666. switch (substream->stream) {
  667. case SNDRV_PCM_STREAM_PLAYBACK:
  668. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  669. if (ret) {
  670. dev_err_ratelimited(component->dev,
  671. "%s: cannot set sample rate: %u\n",
  672. __func__, params_rate(params));
  673. return ret;
  674. }
  675. switch (params_width(params)) {
  676. case 16:
  677. wsa2_priv->bit_width[dai->id] = 16;
  678. break;
  679. case 24:
  680. wsa2_priv->bit_width[dai->id] = 24;
  681. break;
  682. case 32:
  683. wsa2_priv->bit_width[dai->id] = 32;
  684. break;
  685. default:
  686. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  687. __func__, params_width(params));
  688. return -EINVAL;
  689. }
  690. break;
  691. case SNDRV_PCM_STREAM_CAPTURE:
  692. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  693. wsa2_priv->pcm_rate_vi = params_rate(params);
  694. switch (params_width(params)) {
  695. case 16:
  696. wsa2_priv->bit_width[dai->id] = 16;
  697. break;
  698. case 24:
  699. wsa2_priv->bit_width[dai->id] = 24;
  700. break;
  701. case 32:
  702. wsa2_priv->bit_width[dai->id] = 32;
  703. break;
  704. default:
  705. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  706. __func__, params_width(params));
  707. return -EINVAL;
  708. }
  709. break;
  710. default:
  711. break;
  712. }
  713. return 0;
  714. }
  715. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  716. unsigned int *tx_num, unsigned int *tx_slot,
  717. unsigned int *rx_num, unsigned int *rx_slot)
  718. {
  719. struct snd_soc_component *component = dai->component;
  720. struct device *wsa2_dev = NULL;
  721. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  722. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  723. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  724. return -EINVAL;
  725. wsa2_priv = dev_get_drvdata(wsa2_dev);
  726. if (!wsa2_priv)
  727. return -EINVAL;
  728. switch (dai->id) {
  729. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  730. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  731. LPASS_CDC_WSA2_MACRO_TX_MAX) {
  732. mask |= (1 << temp);
  733. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  734. break;
  735. }
  736. if (mask & 0x30)
  737. mask = mask >> 0x4;
  738. if (mask & 0x03)
  739. mask = mask << 0x2;
  740. *tx_slot = mask;
  741. *tx_num = cnt;
  742. break;
  743. case LPASS_CDC_WSA2_MACRO_AIF_CPS:
  744. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  745. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  746. break;
  747. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  748. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  749. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  750. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  751. mask |= (1 << temp);
  752. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  753. break;
  754. }
  755. if (mask & 0x30)
  756. mask = mask >> 0x4;
  757. if (mask & 0x03)
  758. mask = mask << 0x2;
  759. *rx_slot = mask;
  760. *rx_num = cnt;
  761. break;
  762. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  763. val = snd_soc_component_read(component,
  764. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  765. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  766. mask |= 0x2;
  767. cnt++;
  768. }
  769. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  770. mask |= 0x1;
  771. cnt++;
  772. }
  773. *tx_slot = mask;
  774. *tx_num = cnt;
  775. break;
  776. default:
  777. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF\n", __func__);
  778. break;
  779. }
  780. return 0;
  781. }
  782. static void lpass_cdc_wsa2_unmute_interpolator(struct snd_soc_dai *dai)
  783. {
  784. struct snd_soc_component *component = dai->component;
  785. uint16_t j = 0, reg = 0, mix_reg = 0;
  786. switch (dai->id) {
  787. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  788. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  789. for (j = 0; j < NUM_INTERPOLATORS; ++j) {
  790. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  791. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  792. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  793. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  794. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  795. snd_soc_component_update_bits(component, mix_reg, 0x10, 0x00);
  796. }
  797. }
  798. }
  799. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  800. {
  801. struct snd_soc_component *component = dai->component;
  802. struct device *wsa2_dev = NULL;
  803. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  804. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  805. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  806. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  807. bool adie_lb = false;
  808. if (mute)
  809. return 0;
  810. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  811. return -EINVAL;
  812. switch (dai->id) {
  813. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  814. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  815. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  816. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  817. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  818. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  819. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  820. dsm_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  821. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET) +
  822. LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET;
  823. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  824. int_mux_cfg1 = int_mux_cfg0 + 4;
  825. int_mux_cfg0_val = snd_soc_component_read(component,
  826. int_mux_cfg0);
  827. int_mux_cfg1_val = snd_soc_component_read(component,
  828. int_mux_cfg1);
  829. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  830. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  831. snd_soc_component_update_bits(component, reg,
  832. 0x20, 0x20);
  833. if (int_mux_cfg1_val & 0x07) {
  834. snd_soc_component_update_bits(component, reg,
  835. 0x20, 0x20);
  836. snd_soc_component_update_bits(component,
  837. mix_reg, 0x20, 0x20);
  838. }
  839. }
  840. }
  841. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  842. lpass_cdc_wsa2_unmute_interpolator(dai);
  843. lpass_cdc_wsa2_macro_enable_vi_decimator(component);
  844. break;
  845. default:
  846. break;
  847. }
  848. return 0;
  849. }
  850. static int lpass_cdc_wsa2_macro_mclk_enable(
  851. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  852. bool mclk_enable, bool dapm)
  853. {
  854. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  855. int ret = 0;
  856. if (regmap == NULL) {
  857. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  858. return -EINVAL;
  859. }
  860. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  861. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  862. mutex_lock(&wsa2_priv->mclk_lock);
  863. if (mclk_enable) {
  864. if (wsa2_priv->wsa2_mclk_users == 0) {
  865. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  866. wsa2_priv->default_clk_id,
  867. wsa2_priv->default_clk_id,
  868. true);
  869. if (ret < 0) {
  870. dev_err_ratelimited(wsa2_priv->dev,
  871. "%s: wsa2 request clock enable failed\n",
  872. __func__);
  873. goto exit;
  874. }
  875. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  876. true);
  877. regcache_mark_dirty(regmap);
  878. regcache_sync_region(regmap,
  879. WSA2_START_OFFSET,
  880. WSA2_MAX_OFFSET);
  881. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  882. regmap_update_bits(regmap,
  883. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  884. regmap_update_bits(regmap,
  885. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  886. 0x01, 0x01);
  887. regmap_update_bits(regmap,
  888. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  889. 0x01, 0x01);
  890. }
  891. wsa2_priv->wsa2_mclk_users++;
  892. } else {
  893. if (wsa2_priv->wsa2_mclk_users <= 0) {
  894. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  895. __func__);
  896. wsa2_priv->wsa2_mclk_users = 0;
  897. goto exit;
  898. }
  899. wsa2_priv->wsa2_mclk_users--;
  900. if (wsa2_priv->wsa2_mclk_users == 0) {
  901. regmap_update_bits(regmap,
  902. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  903. 0x01, 0x00);
  904. regmap_update_bits(regmap,
  905. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  906. 0x01, 0x00);
  907. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  908. false);
  909. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  910. wsa2_priv->default_clk_id,
  911. wsa2_priv->default_clk_id,
  912. false);
  913. }
  914. }
  915. exit:
  916. mutex_unlock(&wsa2_priv->mclk_lock);
  917. return ret;
  918. }
  919. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  920. struct snd_kcontrol *kcontrol, int event)
  921. {
  922. struct snd_soc_component *component =
  923. snd_soc_dapm_to_component(w->dapm);
  924. int ret = 0;
  925. struct device *wsa2_dev = NULL;
  926. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  927. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  928. return -EINVAL;
  929. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  930. switch (event) {
  931. case SND_SOC_DAPM_PRE_PMU:
  932. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  933. if (ret)
  934. wsa2_priv->dapm_mclk_enable = false;
  935. else
  936. wsa2_priv->dapm_mclk_enable = true;
  937. break;
  938. case SND_SOC_DAPM_POST_PMD:
  939. if (wsa2_priv->dapm_mclk_enable) {
  940. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  941. wsa2_priv->dapm_mclk_enable = false;
  942. }
  943. break;
  944. default:
  945. dev_err_ratelimited(wsa2_priv->dev,
  946. "%s: invalid DAPM event %d\n", __func__, event);
  947. ret = -EINVAL;
  948. }
  949. return ret;
  950. }
  951. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  952. u16 event, u32 data)
  953. {
  954. struct device *wsa2_dev = NULL;
  955. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  956. int ret = 0;
  957. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  958. return -EINVAL;
  959. switch (event) {
  960. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  961. wsa2_priv->pre_dev_up = false;
  962. trace_printk("%s, enter SSR down\n", __func__);
  963. if (wsa2_priv->swr_ctrl_data) {
  964. swrm_wcd_notify(
  965. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  966. SWR_DEVICE_SSR_DOWN, NULL);
  967. }
  968. if ((!pm_runtime_enabled(wsa2_dev) ||
  969. !pm_runtime_suspended(wsa2_dev))) {
  970. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  971. if (!ret) {
  972. pm_runtime_disable(wsa2_dev);
  973. pm_runtime_set_suspended(wsa2_dev);
  974. pm_runtime_enable(wsa2_dev);
  975. }
  976. }
  977. break;
  978. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  979. break;
  980. case LPASS_CDC_MACRO_EVT_SSR_UP:
  981. trace_printk("%s, enter SSR up\n", __func__);
  982. wsa2_priv->pre_dev_up = true;
  983. /* reset swr after ssr/pdr */
  984. wsa2_priv->reset_swr = true;
  985. if (wsa2_priv->swr_ctrl_data)
  986. swrm_wcd_notify(
  987. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  988. SWR_DEVICE_SSR_UP, NULL);
  989. break;
  990. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  991. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_CORE_CLK);
  992. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_TX_CORE_CLK);
  993. break;
  994. }
  995. return 0;
  996. }
  997. static int lpass_cdc_wsa2_macro_enable_vi_decimator(struct snd_soc_component *component)
  998. {
  999. struct device *wsa2_dev = NULL;
  1000. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1001. u8 val = 0x0;
  1002. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1003. return -EINVAL;
  1004. usleep_range(5000, 5500);
  1005. dev_dbg(wsa2_dev, "%s: wsa2_priv->pcm_rate_vi %d\n", __func__, wsa2_priv->pcm_rate_vi);
  1006. switch (wsa2_priv->pcm_rate_vi) {
  1007. case 48000:
  1008. val = 0x04;
  1009. break;
  1010. case 24000:
  1011. val = 0x02;
  1012. break;
  1013. case 8000:
  1014. default:
  1015. val = 0x00;
  1016. break;
  1017. }
  1018. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1019. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1020. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  1021. /* Enable V&I sensing */
  1022. snd_soc_component_update_bits(component,
  1023. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1024. 0x20, 0x20);
  1025. snd_soc_component_update_bits(component,
  1026. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1027. 0x20, 0x20);
  1028. snd_soc_component_update_bits(component,
  1029. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1030. 0x0F, val);
  1031. snd_soc_component_update_bits(component,
  1032. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1033. 0x0F, val);
  1034. snd_soc_component_update_bits(component,
  1035. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1036. 0x10, 0x10);
  1037. snd_soc_component_update_bits(component,
  1038. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1039. 0x10, 0x10);
  1040. snd_soc_component_update_bits(component,
  1041. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1042. 0x20, 0x00);
  1043. snd_soc_component_update_bits(component,
  1044. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1045. 0x20, 0x00);
  1046. }
  1047. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1048. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1049. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  1050. /* Enable V&I sensing */
  1051. snd_soc_component_update_bits(component,
  1052. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1053. 0x20, 0x20);
  1054. snd_soc_component_update_bits(component,
  1055. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1056. 0x20, 0x20);
  1057. snd_soc_component_update_bits(component,
  1058. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1059. 0x0F, val);
  1060. snd_soc_component_update_bits(component,
  1061. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1062. 0x0F, val);
  1063. snd_soc_component_update_bits(component,
  1064. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1065. 0x10, 0x10);
  1066. snd_soc_component_update_bits(component,
  1067. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1068. 0x10, 0x10);
  1069. snd_soc_component_update_bits(component,
  1070. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1071. 0x20, 0x00);
  1072. snd_soc_component_update_bits(component,
  1073. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1074. 0x20, 0x00);
  1075. }
  1076. return 0;
  1077. }
  1078. static int lpass_cdc_wsa2_macro_disable_vi_feedback(struct snd_soc_dapm_widget *w,
  1079. struct snd_kcontrol *kcontrol,
  1080. int event)
  1081. {
  1082. struct snd_soc_component *component =
  1083. snd_soc_dapm_to_component(w->dapm);
  1084. struct device *wsa2_dev = NULL;
  1085. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1086. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1087. return -EINVAL;
  1088. switch (event) {
  1089. case SND_SOC_DAPM_POST_PMD:
  1090. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1091. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1092. /* Disable V&I sensing */
  1093. snd_soc_component_update_bits(component,
  1094. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1095. 0x20, 0x20);
  1096. snd_soc_component_update_bits(component,
  1097. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1098. 0x20, 0x20);
  1099. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  1100. snd_soc_component_update_bits(component,
  1101. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1102. 0x10, 0x00);
  1103. snd_soc_component_update_bits(component,
  1104. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1105. 0x10, 0x00);
  1106. }
  1107. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1108. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1109. /* Disable V&I sensing */
  1110. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  1111. snd_soc_component_update_bits(component,
  1112. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1113. 0x20, 0x20);
  1114. snd_soc_component_update_bits(component,
  1115. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1116. 0x20, 0x20);
  1117. snd_soc_component_update_bits(component,
  1118. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1119. 0x10, 0x00);
  1120. snd_soc_component_update_bits(component,
  1121. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1122. 0x10, 0x00);
  1123. }
  1124. break;
  1125. }
  1126. return 0;
  1127. }
  1128. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1129. u16 reg, int event)
  1130. {
  1131. u16 hd2_scale_reg;
  1132. u16 hd2_enable_reg = 0;
  1133. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1134. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1135. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1136. }
  1137. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1138. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1139. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1140. }
  1141. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1142. snd_soc_component_update_bits(component, hd2_scale_reg,
  1143. 0x3C, 0x10);
  1144. snd_soc_component_update_bits(component, hd2_scale_reg,
  1145. 0x03, 0x01);
  1146. snd_soc_component_update_bits(component, hd2_enable_reg,
  1147. 0x04, 0x04);
  1148. }
  1149. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1150. snd_soc_component_update_bits(component, hd2_enable_reg,
  1151. 0x04, 0x00);
  1152. snd_soc_component_update_bits(component, hd2_scale_reg,
  1153. 0x03, 0x00);
  1154. snd_soc_component_update_bits(component, hd2_scale_reg,
  1155. 0x3C, 0x00);
  1156. }
  1157. }
  1158. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1159. struct snd_kcontrol *kcontrol, int event)
  1160. {
  1161. struct snd_soc_component *component =
  1162. snd_soc_dapm_to_component(w->dapm);
  1163. int ch_cnt;
  1164. struct device *wsa2_dev = NULL;
  1165. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1166. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1167. return -EINVAL;
  1168. switch (event) {
  1169. case SND_SOC_DAPM_PRE_PMU:
  1170. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1171. !wsa2_priv->rx_0_count)
  1172. wsa2_priv->rx_0_count++;
  1173. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1174. !wsa2_priv->rx_1_count)
  1175. wsa2_priv->rx_1_count++;
  1176. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1177. if (wsa2_priv->swr_ctrl_data) {
  1178. swrm_wcd_notify(
  1179. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1180. SWR_DEVICE_UP, NULL);
  1181. }
  1182. break;
  1183. case SND_SOC_DAPM_POST_PMD:
  1184. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1185. wsa2_priv->rx_0_count)
  1186. wsa2_priv->rx_0_count--;
  1187. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1188. wsa2_priv->rx_1_count)
  1189. wsa2_priv->rx_1_count--;
  1190. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1191. break;
  1192. }
  1193. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1194. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1195. return 0;
  1196. }
  1197. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1198. struct snd_kcontrol *kcontrol, int event)
  1199. {
  1200. struct snd_soc_component *component =
  1201. snd_soc_dapm_to_component(w->dapm);
  1202. u16 gain_reg;
  1203. int offset_val = 0;
  1204. int val = 0;
  1205. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1206. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1207. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1208. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1209. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1210. } else {
  1211. dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
  1212. __func__, w->name);
  1213. return 0;
  1214. }
  1215. switch (event) {
  1216. case SND_SOC_DAPM_PRE_PMU:
  1217. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1218. val = snd_soc_component_read(component, gain_reg);
  1219. val += offset_val;
  1220. snd_soc_component_write(component, gain_reg, val);
  1221. break;
  1222. case SND_SOC_DAPM_POST_PMD:
  1223. snd_soc_component_update_bits(component,
  1224. w->reg, 0x20, 0x00);
  1225. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1226. break;
  1227. }
  1228. return 0;
  1229. }
  1230. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1231. int comp, int event)
  1232. {
  1233. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1234. struct device *wsa2_dev = NULL;
  1235. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1236. struct lpass_cdc_comp_setting *comp_settings = NULL;
  1237. u16 mode = 0;
  1238. int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
  1239. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1240. return -EINVAL;
  1241. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1242. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1243. if (comp >= LPASS_CDC_WSA2_MACRO_COMP_MAX || comp < 0) {
  1244. dev_err(component->dev, "%s: Invalid compander value: %d\n",
  1245. __func__, comp);
  1246. return -EINVAL;
  1247. }
  1248. if (!wsa2_priv->comp_enabled[comp])
  1249. return 0;
  1250. mode = wsa2_priv->comp_mode[comp];
  1251. if (mode >= G_MAX_DB || mode < 0)
  1252. mode = 0;
  1253. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1254. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1255. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1256. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1257. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1258. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1259. comp_settings = &comp_setting_table[mode];
  1260. /* If System has battery configuration */
  1261. if (wsa2_priv->wsa2_bat_cfg[comp]) {
  1262. sys_gain = wsa2_priv->wsa2_sys_gain[comp * 2 + wsa2_priv->wsa2_spkrrecv];
  1263. bat_cfg = wsa2_priv->wsa2_bat_cfg[comp];
  1264. /* Convert enum to value and
  1265. * multiply all values by 10 to avoid float
  1266. */
  1267. sys_gain_int = -15 * sys_gain + 210;
  1268. switch (bat_cfg) {
  1269. case CONFIG_1S:
  1270. case EXT_1S:
  1271. if (sys_gain > G_13P5_DB) {
  1272. upper_gain = sys_gain_int + 60;
  1273. lower_gain = 0;
  1274. } else {
  1275. upper_gain = 210;
  1276. lower_gain = 0;
  1277. }
  1278. break;
  1279. case CONFIG_3S:
  1280. case EXT_3S:
  1281. upper_gain = sys_gain_int;
  1282. lower_gain = 75;
  1283. break;
  1284. case EXT_ABOVE_3S:
  1285. upper_gain = sys_gain_int;
  1286. lower_gain = 120;
  1287. break;
  1288. default:
  1289. upper_gain = sys_gain_int;
  1290. lower_gain = 0;
  1291. break;
  1292. }
  1293. /* Truncate after calculation */
  1294. comp_settings->lower_gain_int = (lower_gain * 2) / 10;
  1295. comp_settings->upper_gain_int = (upper_gain * 2) / 10;
  1296. }
  1297. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1298. lpass_cdc_update_compander_setting(component,
  1299. comp_ctl8_reg,
  1300. comp_settings);
  1301. /* Enable Compander Clock */
  1302. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1303. 0x01, 0x01);
  1304. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1305. 0x02, 0x02);
  1306. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1307. 0x02, 0x00);
  1308. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1309. 0x02, 0x02);
  1310. }
  1311. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1312. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1313. 0x04, 0x04);
  1314. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1315. 0x02, 0x00);
  1316. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1317. 0x02, 0x02);
  1318. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1319. 0x02, 0x00);
  1320. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1321. 0x01, 0x00);
  1322. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1323. 0x04, 0x00);
  1324. }
  1325. return 0;
  1326. }
  1327. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1328. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1329. int path,
  1330. bool enable)
  1331. {
  1332. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1333. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1334. u8 softclip_mux_mask = (1 << path);
  1335. u8 softclip_mux_value = (1 << path);
  1336. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1337. __func__, path, enable);
  1338. if (enable) {
  1339. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1340. snd_soc_component_update_bits(component,
  1341. softclip_clk_reg, 0x01, 0x01);
  1342. snd_soc_component_update_bits(component,
  1343. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1344. softclip_mux_mask, softclip_mux_value);
  1345. }
  1346. wsa2_priv->softclip_clk_users[path]++;
  1347. } else {
  1348. wsa2_priv->softclip_clk_users[path]--;
  1349. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1350. snd_soc_component_update_bits(component,
  1351. softclip_clk_reg, 0x01, 0x00);
  1352. snd_soc_component_update_bits(component,
  1353. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1354. softclip_mux_mask, 0x00);
  1355. }
  1356. }
  1357. }
  1358. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1359. int path, int event)
  1360. {
  1361. u16 softclip_ctrl_reg = 0;
  1362. struct device *wsa2_dev = NULL;
  1363. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1364. int softclip_path = 0;
  1365. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1366. return -EINVAL;
  1367. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1368. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1369. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1370. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1371. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1372. __func__, event, softclip_path,
  1373. wsa2_priv->is_softclip_on[softclip_path]);
  1374. if (!wsa2_priv->is_softclip_on[softclip_path])
  1375. return 0;
  1376. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1377. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1378. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1379. /* Enable Softclip clock and mux */
  1380. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1381. softclip_path, true);
  1382. /* Enable Softclip control */
  1383. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1384. 0x01, 0x01);
  1385. }
  1386. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1387. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1388. 0x01, 0x00);
  1389. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1390. softclip_path, false);
  1391. }
  1392. return 0;
  1393. }
  1394. static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
  1395. int path, int event)
  1396. {
  1397. struct device *wsa2_dev = NULL;
  1398. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1399. u16 reg1 = 0, reg2 = 0, reg3 = 0;
  1400. int softclip_path = 0;
  1401. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1402. return -EINVAL;
  1403. if (path == LPASS_CDC_WSA2_MACRO_COMP1) {
  1404. reg1 = LPASS_CDC_WSA2_COMPANDER0_CTL0;
  1405. reg2 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1406. reg3 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1407. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1408. } else if (path == LPASS_CDC_WSA2_MACRO_COMP2) {
  1409. reg1 = LPASS_CDC_WSA2_COMPANDER1_CTL0;
  1410. reg2 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1411. reg3 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1412. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1413. }
  1414. if (!wsa2_priv->pbr_enable || wsa2_priv->wsa2_bat_cfg[path] >= EXT_1S ||
  1415. wsa2_priv->wsa2_sys_gain[path * 2] > G_12_DB ||
  1416. wsa2_priv->wsa2_spkrrecv || !reg1 || !reg2 || !reg3)
  1417. return 0;
  1418. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1419. snd_soc_component_update_bits(component,
  1420. reg1, 0x08, 0x08);
  1421. snd_soc_component_update_bits(component,
  1422. reg2, 0x40, 0x40);
  1423. snd_soc_component_update_bits(component,
  1424. reg3, 0x80, 0x80);
  1425. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1426. softclip_path, true);
  1427. if (wsa2_priv->pbr_clk_users == 0)
  1428. snd_soc_component_update_bits(component,
  1429. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1430. 0x01, 0x01);
  1431. ++wsa2_priv->pbr_clk_users;
  1432. }
  1433. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1434. if (wsa2_priv->pbr_clk_users)
  1435. snd_soc_component_update_bits(component,
  1436. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1437. 0x01, 0x00);
  1438. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1439. softclip_path, false);
  1440. snd_soc_component_update_bits(component,
  1441. reg1, 0x08, 0x00);
  1442. snd_soc_component_update_bits(component,
  1443. reg2, 0x40, 0x00);
  1444. snd_soc_component_update_bits(component,
  1445. reg3, 0x80, 0x00);
  1446. --wsa2_priv->pbr_clk_users;
  1447. if (wsa2_priv->pbr_clk_users < 0)
  1448. wsa2_priv->pbr_clk_users = 0;
  1449. }
  1450. return 0;
  1451. }
  1452. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1453. int interp_idx)
  1454. {
  1455. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1456. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1457. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1458. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1459. int_mux_cfg1 = int_mux_cfg0 + 4;
  1460. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1461. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1462. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1463. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1464. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1465. return true;
  1466. int_n_inp1 = int_mux_cfg0_val >> 4;
  1467. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1468. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1469. return true;
  1470. int_n_inp2 = int_mux_cfg1_val >> 4;
  1471. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1472. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1473. return true;
  1474. return false;
  1475. }
  1476. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1477. struct snd_kcontrol *kcontrol,
  1478. int event)
  1479. {
  1480. struct snd_soc_component *component =
  1481. snd_soc_dapm_to_component(w->dapm);
  1482. u16 reg = 0;
  1483. struct device *wsa2_dev = NULL;
  1484. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1485. bool adie_lb = false;
  1486. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1487. return -EINVAL;
  1488. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1489. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1490. switch (event) {
  1491. case SND_SOC_DAPM_PRE_PMU:
  1492. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1493. adie_lb = true;
  1494. snd_soc_component_update_bits(component,
  1495. reg, 0x20, 0x20);
  1496. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1497. snd_soc_component_update_bits(component,
  1498. reg, 0x10, 0x00);
  1499. }
  1500. break;
  1501. default:
  1502. break;
  1503. }
  1504. return 0;
  1505. }
  1506. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1507. {
  1508. u16 prim_int_reg = 0;
  1509. switch (reg) {
  1510. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1511. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1512. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1513. *ind = 0;
  1514. break;
  1515. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1516. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1517. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1518. *ind = 1;
  1519. break;
  1520. }
  1521. return prim_int_reg;
  1522. }
  1523. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1524. struct snd_soc_component *component,
  1525. u16 reg, int event)
  1526. {
  1527. u16 prim_int_reg;
  1528. u16 ind = 0;
  1529. struct device *wsa2_dev = NULL;
  1530. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1531. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1532. return -EINVAL;
  1533. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1534. switch (event) {
  1535. case SND_SOC_DAPM_PRE_PMU:
  1536. wsa2_priv->prim_int_users[ind]++;
  1537. if (wsa2_priv->prim_int_users[ind] == 1) {
  1538. snd_soc_component_update_bits(component,
  1539. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1540. 0x03, 0x03);
  1541. snd_soc_component_update_bits(component, prim_int_reg,
  1542. 0x10, 0x10);
  1543. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1544. snd_soc_component_update_bits(component,
  1545. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1546. 0x1, 0x1);
  1547. }
  1548. if ((reg != prim_int_reg) &&
  1549. ((snd_soc_component_read(
  1550. component, prim_int_reg)) & 0x10))
  1551. snd_soc_component_update_bits(component, reg,
  1552. 0x10, 0x10);
  1553. break;
  1554. case SND_SOC_DAPM_POST_PMD:
  1555. wsa2_priv->prim_int_users[ind]--;
  1556. if (wsa2_priv->prim_int_users[ind] == 0) {
  1557. snd_soc_component_update_bits(component, prim_int_reg,
  1558. 1 << 0x5, 0 << 0x5);
  1559. snd_soc_component_update_bits(component,
  1560. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1561. 0x1, 0x0);
  1562. snd_soc_component_update_bits(component, prim_int_reg,
  1563. 0x40, 0x40);
  1564. snd_soc_component_update_bits(component, prim_int_reg,
  1565. 0x40, 0x00);
  1566. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1567. }
  1568. break;
  1569. }
  1570. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1571. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1572. return 0;
  1573. }
  1574. static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
  1575. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1576. int interp, int event)
  1577. {
  1578. int reg = 0, mask = 0, val = 0, source_reg = 0;
  1579. u16 mode = 0;
  1580. dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
  1581. wsa2_priv->idle_detect_en);
  1582. if (!wsa2_priv->idle_detect_en)
  1583. return;
  1584. if (interp == LPASS_CDC_WSA2_MACRO_COMP1) {
  1585. source_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1586. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1587. mask = 0x01;
  1588. val = 0x01;
  1589. }
  1590. if (interp == LPASS_CDC_WSA2_MACRO_COMP2) {
  1591. source_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1592. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1593. mask = 0x02;
  1594. val = 0x02;
  1595. }
  1596. mode = wsa2_priv->comp_mode[interp];
  1597. if ((wsa2_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
  1598. wsa2_priv->noise_gate_mode == IDLE_DETECT || !wsa2_priv->pbr_enable ||
  1599. wsa2_priv->wsa2_spkrrecv) {
  1600. snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
  1601. dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
  1602. } else {
  1603. snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
  1604. dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
  1605. }
  1606. if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1607. snd_soc_component_update_bits(component, reg, mask, val);
  1608. dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
  1609. }
  1610. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1611. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1612. snd_soc_component_write(component,
  1613. LPASS_CDC_WSA2_IDLE_DETECT_CFG3, 0x0);
  1614. dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
  1615. }
  1616. }
  1617. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1618. struct snd_kcontrol *kcontrol,
  1619. int event)
  1620. {
  1621. struct snd_soc_component *component =
  1622. snd_soc_dapm_to_component(w->dapm);
  1623. struct device *wsa2_dev = NULL;
  1624. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1625. u8 gain = 0;
  1626. u16 reg = 0;
  1627. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1628. return -EINVAL;
  1629. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1630. return -EINVAL;
  1631. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1632. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1633. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1634. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1635. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1636. } else {
  1637. dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
  1638. __func__);
  1639. return -EINVAL;
  1640. }
  1641. switch (event) {
  1642. case SND_SOC_DAPM_PRE_PMU:
  1643. /* Reset if needed */
  1644. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1645. break;
  1646. case SND_SOC_DAPM_POST_PMU:
  1647. if (!strcmp(w->name, "WSA2_RX INT0 INTERP")) {
  1648. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1649. wsa2_priv->thermal_cur_state);
  1650. if (snd_soc_component_read(wsa2_priv->component,
  1651. LPASS_CDC_WSA2_RX0_RX_VOL_CTL) != gain) {
  1652. snd_soc_component_update_bits(wsa2_priv->component,
  1653. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  1654. dev_dbg(wsa2_priv->dev,
  1655. "%s: RX0 current thermal state: %d, "
  1656. "adjusted gain: %#x\n",
  1657. __func__, wsa2_priv->thermal_cur_state, gain);
  1658. }
  1659. }
  1660. if (!strcmp(w->name, "WSA2_RX INT1 INTERP")) {
  1661. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1662. wsa2_priv->thermal_cur_state);
  1663. if (snd_soc_component_read(wsa2_priv->component,
  1664. LPASS_CDC_WSA2_RX1_RX_VOL_CTL) != gain) {
  1665. snd_soc_component_update_bits(wsa2_priv->component,
  1666. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  1667. dev_dbg(wsa2_priv->dev,
  1668. "%s: RX1 current thermal state: %d, "
  1669. "adjusted gain: %#x\n",
  1670. __func__, wsa2_priv->thermal_cur_state, gain);
  1671. }
  1672. }
  1673. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1674. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1675. w->shift, event);
  1676. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1677. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1678. if (wsa2_priv->wsa2_spkrrecv)
  1679. snd_soc_component_update_bits(component,
  1680. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1,
  1681. 0x08, 0x00);
  1682. break;
  1683. case SND_SOC_DAPM_POST_PMD:
  1684. snd_soc_component_update_bits(component,
  1685. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08);
  1686. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1687. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1688. w->shift, event);
  1689. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1690. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1691. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1692. break;
  1693. }
  1694. return 0;
  1695. }
  1696. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1697. struct snd_kcontrol *kcontrol,
  1698. int event)
  1699. {
  1700. struct snd_soc_component *component =
  1701. snd_soc_dapm_to_component(w->dapm);
  1702. u16 boost_path_ctl, boost_path_cfg1;
  1703. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1704. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1705. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1706. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1707. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1708. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1709. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1710. } else {
  1711. dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
  1712. __func__, w->name);
  1713. return -EINVAL;
  1714. }
  1715. switch (event) {
  1716. case SND_SOC_DAPM_PRE_PMU:
  1717. snd_soc_component_update_bits(component, boost_path_cfg1,
  1718. 0x01, 0x01);
  1719. snd_soc_component_update_bits(component, boost_path_ctl,
  1720. 0x10, 0x10);
  1721. break;
  1722. case SND_SOC_DAPM_POST_PMU:
  1723. break;
  1724. case SND_SOC_DAPM_POST_PMD:
  1725. snd_soc_component_update_bits(component, boost_path_ctl,
  1726. 0x10, 0x00);
  1727. snd_soc_component_update_bits(component, boost_path_cfg1,
  1728. 0x01, 0x00);
  1729. break;
  1730. }
  1731. return 0;
  1732. }
  1733. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1734. struct snd_kcontrol *kcontrol,
  1735. int event)
  1736. {
  1737. struct snd_soc_component *component =
  1738. snd_soc_dapm_to_component(w->dapm);
  1739. struct device *wsa2_dev = NULL;
  1740. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1741. u16 vbat_path_cfg = 0;
  1742. int softclip_path = 0;
  1743. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1744. return -EINVAL;
  1745. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1746. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1747. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1748. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1749. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1750. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1751. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1752. }
  1753. switch (event) {
  1754. case SND_SOC_DAPM_PRE_PMU:
  1755. /* Enable clock for VBAT block */
  1756. snd_soc_component_update_bits(component,
  1757. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1758. /* Enable VBAT block */
  1759. snd_soc_component_update_bits(component,
  1760. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1761. /* Update interpolator with 384K path */
  1762. snd_soc_component_update_bits(component, vbat_path_cfg,
  1763. 0x80, 0x80);
  1764. /* Use attenuation mode */
  1765. snd_soc_component_update_bits(component,
  1766. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1767. /*
  1768. * BCL block needs softclip clock and mux config to be enabled
  1769. */
  1770. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1771. softclip_path, true);
  1772. /* Enable VBAT at channel level */
  1773. snd_soc_component_update_bits(component, vbat_path_cfg,
  1774. 0x02, 0x02);
  1775. /* Set the ATTK1 gain */
  1776. snd_soc_component_update_bits(component,
  1777. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1778. 0xFF, 0xFF);
  1779. snd_soc_component_update_bits(component,
  1780. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1781. 0xFF, 0x03);
  1782. snd_soc_component_update_bits(component,
  1783. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1784. 0xFF, 0x00);
  1785. /* Set the ATTK2 gain */
  1786. snd_soc_component_update_bits(component,
  1787. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1788. 0xFF, 0xFF);
  1789. snd_soc_component_update_bits(component,
  1790. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1791. 0xFF, 0x03);
  1792. snd_soc_component_update_bits(component,
  1793. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1794. 0xFF, 0x00);
  1795. /* Set the ATTK3 gain */
  1796. snd_soc_component_update_bits(component,
  1797. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1798. 0xFF, 0xFF);
  1799. snd_soc_component_update_bits(component,
  1800. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1801. 0xFF, 0x03);
  1802. snd_soc_component_update_bits(component,
  1803. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1804. 0xFF, 0x00);
  1805. /* Enable CB decode block clock */
  1806. snd_soc_component_update_bits(component,
  1807. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1808. /* Enable BCL path */
  1809. snd_soc_component_update_bits(component,
  1810. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1811. /* Request for BCL data */
  1812. snd_soc_component_update_bits(component,
  1813. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1814. break;
  1815. case SND_SOC_DAPM_POST_PMD:
  1816. snd_soc_component_update_bits(component,
  1817. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1818. snd_soc_component_update_bits(component,
  1819. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1820. snd_soc_component_update_bits(component,
  1821. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1822. snd_soc_component_update_bits(component, vbat_path_cfg,
  1823. 0x80, 0x00);
  1824. snd_soc_component_update_bits(component,
  1825. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1826. 0x02, 0x02);
  1827. snd_soc_component_update_bits(component, vbat_path_cfg,
  1828. 0x02, 0x00);
  1829. snd_soc_component_update_bits(component,
  1830. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1831. 0xFF, 0x00);
  1832. snd_soc_component_update_bits(component,
  1833. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1834. 0xFF, 0x00);
  1835. snd_soc_component_update_bits(component,
  1836. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1837. 0xFF, 0x00);
  1838. snd_soc_component_update_bits(component,
  1839. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1840. 0xFF, 0x00);
  1841. snd_soc_component_update_bits(component,
  1842. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1843. 0xFF, 0x00);
  1844. snd_soc_component_update_bits(component,
  1845. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1846. 0xFF, 0x00);
  1847. snd_soc_component_update_bits(component,
  1848. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1849. 0xFF, 0x00);
  1850. snd_soc_component_update_bits(component,
  1851. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1852. 0xFF, 0x00);
  1853. snd_soc_component_update_bits(component,
  1854. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1855. 0xFF, 0x00);
  1856. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1857. softclip_path, false);
  1858. snd_soc_component_update_bits(component,
  1859. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1860. snd_soc_component_update_bits(component,
  1861. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1862. break;
  1863. default:
  1864. dev_err_ratelimited(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1865. break;
  1866. }
  1867. return 0;
  1868. }
  1869. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1870. struct snd_kcontrol *kcontrol,
  1871. int event)
  1872. {
  1873. struct snd_soc_component *component =
  1874. snd_soc_dapm_to_component(w->dapm);
  1875. struct device *wsa2_dev = NULL;
  1876. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1877. u16 val, ec_tx = 0, ec_hq_reg;
  1878. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1879. return -EINVAL;
  1880. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1881. val = snd_soc_component_read(component,
  1882. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1883. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1884. ec_tx = (val & 0x07) - 1;
  1885. else
  1886. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1887. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1888. dev_err_ratelimited(wsa2_dev, "%s: EC mix control not set correctly\n",
  1889. __func__);
  1890. return -EINVAL;
  1891. }
  1892. if (wsa2_priv->ec_hq[ec_tx]) {
  1893. snd_soc_component_update_bits(component,
  1894. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1895. 0x1 << ec_tx, 0x1 << ec_tx);
  1896. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1897. 0x40 * ec_tx;
  1898. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1899. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1900. 0x40 * ec_tx;
  1901. /* default set to 48k */
  1902. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1903. }
  1904. return 0;
  1905. }
  1906. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1907. struct snd_ctl_elem_value *ucontrol)
  1908. {
  1909. struct snd_soc_component *component =
  1910. snd_soc_kcontrol_component(kcontrol);
  1911. int ec_tx = ((struct soc_multi_mixer_control *)
  1912. kcontrol->private_value)->shift;
  1913. struct device *wsa2_dev = NULL;
  1914. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1915. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1916. return -EINVAL;
  1917. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1918. return 0;
  1919. }
  1920. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1921. struct snd_ctl_elem_value *ucontrol)
  1922. {
  1923. struct snd_soc_component *component =
  1924. snd_soc_kcontrol_component(kcontrol);
  1925. int ec_tx = ((struct soc_multi_mixer_control *)
  1926. kcontrol->private_value)->shift;
  1927. int value = ucontrol->value.integer.value[0];
  1928. struct device *wsa2_dev = NULL;
  1929. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1930. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1931. return -EINVAL;
  1932. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1933. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1934. wsa2_priv->ec_hq[ec_tx] = value;
  1935. return 0;
  1936. }
  1937. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1938. struct snd_ctl_elem_value *ucontrol)
  1939. {
  1940. struct snd_soc_component *component =
  1941. snd_soc_kcontrol_component(kcontrol);
  1942. struct device *wsa2_dev = NULL;
  1943. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1944. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1945. kcontrol->private_value)->shift;
  1946. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1947. return -EINVAL;
  1948. ucontrol->value.integer.value[0] =
  1949. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1950. return 0;
  1951. }
  1952. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1953. struct snd_ctl_elem_value *ucontrol)
  1954. {
  1955. struct snd_soc_component *component =
  1956. snd_soc_kcontrol_component(kcontrol);
  1957. struct device *wsa2_dev = NULL;
  1958. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1959. int value = ucontrol->value.integer.value[0];
  1960. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1961. kcontrol->private_value)->shift;
  1962. int ret = 0;
  1963. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1964. return -EINVAL;
  1965. pm_runtime_get_sync(wsa2_priv->dev);
  1966. switch (wsa2_rx_shift) {
  1967. case 0:
  1968. snd_soc_component_update_bits(component,
  1969. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1970. 0x10, value << 4);
  1971. break;
  1972. case 1:
  1973. snd_soc_component_update_bits(component,
  1974. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1975. 0x10, value << 4);
  1976. break;
  1977. case 2:
  1978. snd_soc_component_update_bits(component,
  1979. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1980. 0x10, value << 4);
  1981. break;
  1982. case 3:
  1983. snd_soc_component_update_bits(component,
  1984. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1985. 0x10, value << 4);
  1986. break;
  1987. default:
  1988. pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
  1989. wsa2_rx_shift);
  1990. ret = -EINVAL;
  1991. }
  1992. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1993. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1994. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1995. __func__, wsa2_rx_shift, value);
  1996. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1997. return ret;
  1998. }
  1999. static int lpass_cdc_wsa2_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  2000. struct snd_ctl_elem_value *ucontrol)
  2001. {
  2002. struct snd_soc_component *component =
  2003. snd_soc_kcontrol_component(kcontrol);
  2004. struct device *wsa2_dev = NULL;
  2005. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2006. struct soc_mixer_control *mc =
  2007. (struct soc_mixer_control *)kcontrol->private_value;
  2008. u8 gain = 0;
  2009. int ret = 0;
  2010. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2011. return -EINVAL;
  2012. if (!wsa2_priv) {
  2013. pr_err_ratelimited("%s: priv is null for macro!\n",
  2014. __func__);
  2015. return -EINVAL;
  2016. }
  2017. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  2018. if (mc->reg == LPASS_CDC_WSA2_RX0_RX_VOL_CTL) {
  2019. wsa2_priv->rx0_origin_gain =
  2020. (u8)snd_soc_component_read(wsa2_priv->component,
  2021. mc->reg);
  2022. gain = (u8)(wsa2_priv->rx0_origin_gain -
  2023. wsa2_priv->thermal_cur_state);
  2024. } else if (mc->reg == LPASS_CDC_WSA2_RX1_RX_VOL_CTL) {
  2025. wsa2_priv->rx1_origin_gain =
  2026. (u8)snd_soc_component_read(wsa2_priv->component,
  2027. mc->reg);
  2028. gain = (u8)(wsa2_priv->rx1_origin_gain -
  2029. wsa2_priv->thermal_cur_state);
  2030. } else {
  2031. dev_err_ratelimited(wsa2_priv->dev,
  2032. "%s: Incorrect RX Path selected\n", __func__);
  2033. return -EINVAL;
  2034. }
  2035. /* only adjust gain if thermal state is positive */
  2036. if (wsa2_priv->dapm_mclk_enable &&
  2037. wsa2_priv->thermal_cur_state > 0) {
  2038. snd_soc_component_update_bits(wsa2_priv->component,
  2039. mc->reg, 0xFF, gain);
  2040. dev_dbg(wsa2_priv->dev,
  2041. "%s: Current thermal state: %d, adjusted gain: %x\n",
  2042. __func__, wsa2_priv->thermal_cur_state, gain);
  2043. }
  2044. return ret;
  2045. }
  2046. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  2047. struct snd_ctl_elem_value *ucontrol)
  2048. {
  2049. struct snd_soc_component *component =
  2050. snd_soc_kcontrol_component(kcontrol);
  2051. int comp = ((struct soc_multi_mixer_control *)
  2052. kcontrol->private_value)->shift;
  2053. struct device *wsa2_dev = NULL;
  2054. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2055. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2056. return -EINVAL;
  2057. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  2058. return 0;
  2059. }
  2060. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  2061. struct snd_ctl_elem_value *ucontrol)
  2062. {
  2063. struct snd_soc_component *component =
  2064. snd_soc_kcontrol_component(kcontrol);
  2065. int comp = ((struct soc_multi_mixer_control *)
  2066. kcontrol->private_value)->shift;
  2067. int value = ucontrol->value.integer.value[0];
  2068. struct device *wsa2_dev = NULL;
  2069. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2070. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2071. return -EINVAL;
  2072. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2073. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  2074. wsa2_priv->comp_enabled[comp] = value;
  2075. return 0;
  2076. }
  2077. static int lpass_cdc_wsa2_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
  2078. struct snd_ctl_elem_value *ucontrol)
  2079. {
  2080. struct snd_soc_component *component =
  2081. snd_soc_kcontrol_component(kcontrol);
  2082. struct device *wsa2_dev = NULL;
  2083. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2084. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2085. return -EINVAL;
  2086. ucontrol->value.integer.value[0] = wsa2_priv->wsa2_spkrrecv;
  2087. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2088. __func__, ucontrol->value.integer.value[0]);
  2089. return 0;
  2090. }
  2091. static int lpass_cdc_wsa2_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
  2092. struct snd_ctl_elem_value *ucontrol)
  2093. {
  2094. struct snd_soc_component *component =
  2095. snd_soc_kcontrol_component(kcontrol);
  2096. struct device *wsa2_dev = NULL;
  2097. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2098. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2099. return -EINVAL;
  2100. wsa2_priv->wsa2_spkrrecv = ucontrol->value.integer.value[0];
  2101. dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
  2102. __func__, wsa2_priv->wsa2_spkrrecv);
  2103. return 0;
  2104. }
  2105. static int lpass_cdc_wsa2_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
  2106. struct snd_ctl_elem_value *ucontrol)
  2107. {
  2108. struct snd_soc_component *component =
  2109. snd_soc_kcontrol_component(kcontrol);
  2110. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2111. struct device *wsa2_dev = NULL;
  2112. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2113. return -EINVAL;
  2114. ucontrol->value.integer.value[0] = wsa2_priv->idle_detect_en;
  2115. return 0;
  2116. }
  2117. static int lpass_cdc_wsa2_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
  2118. struct snd_ctl_elem_value *ucontrol)
  2119. {
  2120. struct snd_soc_component *component =
  2121. snd_soc_kcontrol_component(kcontrol);
  2122. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2123. struct device *wsa2_dev = NULL;
  2124. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2125. return -EINVAL;
  2126. wsa2_priv->idle_detect_en = ucontrol->value.integer.value[0];
  2127. return 0;
  2128. }
  2129. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  2130. struct snd_ctl_elem_value *ucontrol)
  2131. {
  2132. struct snd_soc_component *component =
  2133. snd_soc_kcontrol_component(kcontrol);
  2134. struct device *wsa2_dev = NULL;
  2135. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2136. u16 idx = 0;
  2137. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2138. return -EINVAL;
  2139. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2140. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2141. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2142. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2143. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  2144. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2145. __func__, ucontrol->value.integer.value[0]);
  2146. return 0;
  2147. }
  2148. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  2149. struct snd_ctl_elem_value *ucontrol)
  2150. {
  2151. struct snd_soc_component *component =
  2152. snd_soc_kcontrol_component(kcontrol);
  2153. struct device *wsa2_dev = NULL;
  2154. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2155. u16 idx = 0;
  2156. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2157. return -EINVAL;
  2158. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2159. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2160. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2161. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2162. if (ucontrol->value.integer.value[0] < G_MAX_DB &&
  2163. ucontrol->value.integer.value[0] >= 0)
  2164. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  2165. else
  2166. return 0;
  2167. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  2168. wsa2_priv->comp_mode[idx]);
  2169. return 0;
  2170. }
  2171. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2172. struct snd_ctl_elem_value *ucontrol)
  2173. {
  2174. struct snd_soc_dapm_widget *widget =
  2175. snd_soc_dapm_kcontrol_widget(kcontrol);
  2176. struct snd_soc_component *component =
  2177. snd_soc_dapm_to_component(widget->dapm);
  2178. struct device *wsa2_dev = NULL;
  2179. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2180. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2181. return -EINVAL;
  2182. ucontrol->value.integer.value[0] =
  2183. wsa2_priv->rx_port_value[widget->shift];
  2184. return 0;
  2185. }
  2186. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2187. struct snd_ctl_elem_value *ucontrol)
  2188. {
  2189. struct snd_soc_dapm_widget *widget =
  2190. snd_soc_dapm_kcontrol_widget(kcontrol);
  2191. struct snd_soc_component *component =
  2192. snd_soc_dapm_to_component(widget->dapm);
  2193. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2194. struct snd_soc_dapm_update *update = NULL;
  2195. u32 rx_port_value = ucontrol->value.integer.value[0];
  2196. u32 bit_input = 0;
  2197. u32 aif_rst;
  2198. struct device *wsa2_dev = NULL;
  2199. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2200. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2201. return -EINVAL;
  2202. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  2203. if (!rx_port_value) {
  2204. if (aif_rst == 0) {
  2205. dev_err_ratelimited(wsa2_dev, "%s: AIF reset already\n", __func__);
  2206. return 0;
  2207. }
  2208. if (aif_rst >= LPASS_CDC_WSA2_MACRO_MAX_DAIS) {
  2209. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  2210. return 0;
  2211. }
  2212. }
  2213. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  2214. bit_input = widget->shift;
  2215. dev_dbg(wsa2_dev,
  2216. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2217. __func__, rx_port_value, widget->shift, bit_input);
  2218. switch (rx_port_value) {
  2219. case 0:
  2220. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  2221. clear_bit(bit_input,
  2222. &wsa2_priv->active_ch_mask[aif_rst]);
  2223. wsa2_priv->active_ch_cnt[aif_rst]--;
  2224. }
  2225. break;
  2226. case 1:
  2227. case 2:
  2228. set_bit(bit_input,
  2229. &wsa2_priv->active_ch_mask[rx_port_value]);
  2230. wsa2_priv->active_ch_cnt[rx_port_value]++;
  2231. break;
  2232. default:
  2233. dev_err_ratelimited(wsa2_dev,
  2234. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  2235. __func__, rx_port_value);
  2236. return -EINVAL;
  2237. }
  2238. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2239. rx_port_value, e, update);
  2240. return 0;
  2241. }
  2242. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2243. struct snd_ctl_elem_value *ucontrol)
  2244. {
  2245. struct snd_soc_component *component =
  2246. snd_soc_kcontrol_component(kcontrol);
  2247. ucontrol->value.integer.value[0] =
  2248. ((snd_soc_component_read(
  2249. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2250. 1 : 0);
  2251. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2252. ucontrol->value.integer.value[0]);
  2253. return 0;
  2254. }
  2255. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2256. struct snd_ctl_elem_value *ucontrol)
  2257. {
  2258. struct snd_soc_component *component =
  2259. snd_soc_kcontrol_component(kcontrol);
  2260. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2261. ucontrol->value.integer.value[0]);
  2262. /* Set Vbat register configuration for GSM mode bit based on value */
  2263. if (ucontrol->value.integer.value[0])
  2264. snd_soc_component_update_bits(component,
  2265. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2266. 0x04, 0x04);
  2267. else
  2268. snd_soc_component_update_bits(component,
  2269. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2270. 0x04, 0x00);
  2271. return 0;
  2272. }
  2273. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2274. struct snd_ctl_elem_value *ucontrol)
  2275. {
  2276. struct snd_soc_component *component =
  2277. snd_soc_kcontrol_component(kcontrol);
  2278. struct device *wsa2_dev = NULL;
  2279. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2280. int path = ((struct soc_multi_mixer_control *)
  2281. kcontrol->private_value)->shift;
  2282. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2283. return -EINVAL;
  2284. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  2285. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2286. __func__, ucontrol->value.integer.value[0]);
  2287. return 0;
  2288. }
  2289. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2290. struct snd_ctl_elem_value *ucontrol)
  2291. {
  2292. struct snd_soc_component *component =
  2293. snd_soc_kcontrol_component(kcontrol);
  2294. struct device *wsa2_dev = NULL;
  2295. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2296. int path = ((struct soc_multi_mixer_control *)
  2297. kcontrol->private_value)->shift;
  2298. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2299. return -EINVAL;
  2300. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2301. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2302. path, wsa2_priv->is_softclip_on[path]);
  2303. return 0;
  2304. }
  2305. static int lpass_cdc_wsa2_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
  2306. struct snd_ctl_elem_value *ucontrol)
  2307. {
  2308. struct snd_soc_component *component =
  2309. snd_soc_kcontrol_component(kcontrol);
  2310. struct device *wsa2_dev = NULL;
  2311. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2312. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2313. return -EINVAL;
  2314. ucontrol->value.integer.value[0] = wsa2_priv->pbr_enable;
  2315. return 0;
  2316. }
  2317. static int lpass_cdc_wsa2_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
  2318. struct snd_ctl_elem_value *ucontrol)
  2319. {
  2320. struct snd_soc_component *component =
  2321. snd_soc_kcontrol_component(kcontrol);
  2322. struct device *wsa2_dev = NULL;
  2323. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2324. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2325. return -EINVAL;
  2326. wsa2_priv->pbr_enable = ucontrol->value.integer.value[0];
  2327. return 0;
  2328. }
  2329. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  2330. SOC_ENUM_EXT("WSA2_GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  2331. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  2332. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  2333. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2334. lpass_cdc_wsa2_macro_comp_mode_get,
  2335. lpass_cdc_wsa2_macro_comp_mode_put),
  2336. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2337. lpass_cdc_wsa2_macro_comp_mode_get,
  2338. lpass_cdc_wsa2_macro_comp_mode_put),
  2339. SOC_SINGLE_EXT("WSA2 SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
  2340. lpass_cdc_wsa2_macro_ear_spkrrecv_get,
  2341. lpass_cdc_wsa2_macro_ear_spkrrecv_put),
  2342. SOC_SINGLE_EXT("WSA2 Idle Detect", SND_SOC_NOPM, 0, 1,
  2343. 0, lpass_cdc_wsa2_macro_idle_detect_get,
  2344. lpass_cdc_wsa2_macro_idle_detect_put),
  2345. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  2346. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  2347. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2348. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2349. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  2350. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  2351. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2352. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2353. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX0 Digital Volume",
  2354. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  2355. -84, 40, digital_gain),
  2356. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX1 Digital Volume",
  2357. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  2358. -84, 40, digital_gain),
  2359. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  2360. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2361. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2362. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  2363. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2364. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2365. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2366. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2367. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2368. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2369. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2370. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2371. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  2372. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2373. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  2374. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2375. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  2376. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2377. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  2378. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2379. SOC_SINGLE_EXT("WSA2 PBR Enable", SND_SOC_NOPM, 0, 1,
  2380. 0, lpass_cdc_wsa2_macro_pbr_enable_get,
  2381. lpass_cdc_wsa2_macro_pbr_enable_put),
  2382. };
  2383. static const struct soc_enum rx_mux_enum =
  2384. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2385. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  2386. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  2387. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2388. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  2389. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2390. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  2391. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2392. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  2393. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2394. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  2395. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2396. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  2397. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2398. };
  2399. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2400. struct snd_ctl_elem_value *ucontrol)
  2401. {
  2402. struct snd_soc_dapm_widget *widget =
  2403. snd_soc_dapm_kcontrol_widget(kcontrol);
  2404. struct snd_soc_component *component =
  2405. snd_soc_dapm_to_component(widget->dapm);
  2406. struct soc_multi_mixer_control *mixer =
  2407. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2408. u32 dai_id = widget->shift;
  2409. u32 spk_tx_id = mixer->shift;
  2410. struct device *wsa2_dev = NULL;
  2411. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2412. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2413. return -EINVAL;
  2414. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2415. ucontrol->value.integer.value[0] = 1;
  2416. else
  2417. ucontrol->value.integer.value[0] = 0;
  2418. return 0;
  2419. }
  2420. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2421. struct snd_ctl_elem_value *ucontrol)
  2422. {
  2423. struct snd_soc_dapm_widget *widget =
  2424. snd_soc_dapm_kcontrol_widget(kcontrol);
  2425. struct snd_soc_component *component =
  2426. snd_soc_dapm_to_component(widget->dapm);
  2427. struct soc_multi_mixer_control *mixer =
  2428. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2429. u32 spk_tx_id = mixer->shift;
  2430. u32 enable = ucontrol->value.integer.value[0];
  2431. struct device *wsa2_dev = NULL;
  2432. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2433. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2434. return -EINVAL;
  2435. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2436. if (enable) {
  2437. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2438. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2439. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2440. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2441. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2442. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2443. }
  2444. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2445. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2446. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2447. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2448. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2449. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2450. }
  2451. } else {
  2452. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2453. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2454. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2455. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2456. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2457. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2458. }
  2459. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2460. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2461. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2462. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2463. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2464. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2465. }
  2466. }
  2467. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2468. return 0;
  2469. }
  2470. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2471. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2472. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2473. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2474. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2475. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2476. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2477. };
  2478. static int lpass_cdc_wsa2_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2479. struct snd_ctl_elem_value *ucontrol)
  2480. {
  2481. struct snd_soc_dapm_widget *widget =
  2482. snd_soc_dapm_kcontrol_widget(kcontrol);
  2483. struct snd_soc_component *component =
  2484. snd_soc_dapm_to_component(widget->dapm);
  2485. struct soc_multi_mixer_control *mixer =
  2486. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2487. u32 dai_id = widget->shift;
  2488. u32 spk_tx_id = mixer->shift;
  2489. struct device *wsa2_dev = NULL;
  2490. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2491. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2492. return -EINVAL;
  2493. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2494. ucontrol->value.integer.value[0] = 1;
  2495. else
  2496. ucontrol->value.integer.value[0] = 0;
  2497. return 0;
  2498. }
  2499. static int lpass_cdc_wsa2_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2500. struct snd_ctl_elem_value *ucontrol)
  2501. {
  2502. struct snd_soc_dapm_widget *widget =
  2503. snd_soc_dapm_kcontrol_widget(kcontrol);
  2504. struct snd_soc_component *component =
  2505. snd_soc_dapm_to_component(widget->dapm);
  2506. struct soc_multi_mixer_control *mixer =
  2507. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2508. u32 spk_tx_id = mixer->shift;
  2509. u32 enable = ucontrol->value.integer.value[0];
  2510. struct device *wsa2_dev = NULL;
  2511. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2512. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2513. return -EINVAL;
  2514. if (enable) {
  2515. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2516. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2517. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2518. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2519. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2520. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2521. }
  2522. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2523. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2524. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2525. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2526. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2527. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2528. }
  2529. } else {
  2530. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2531. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2532. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2533. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2534. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2535. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2536. }
  2537. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2538. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2539. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2540. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2541. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2542. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2543. }
  2544. }
  2545. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2546. return 0;
  2547. }
  2548. static const struct snd_kcontrol_new aif_cps_mixer[] = {
  2549. SOC_SINGLE_EXT("WSA2_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2550. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2551. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2552. SOC_SINGLE_EXT("WSA2_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2553. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2554. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2555. };
  2556. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2557. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2558. SND_SOC_NOPM, 0, 0),
  2559. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2560. SND_SOC_NOPM, 0, 0),
  2561. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2562. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2563. lpass_cdc_wsa2_macro_disable_vi_feedback,
  2564. SND_SOC_DAPM_POST_PMD),
  2565. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2566. SND_SOC_NOPM, 0, 0),
  2567. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_CPS", "WSA2_AIF_CPS Capture", 0,
  2568. SND_SOC_NOPM, 0, 0),
  2569. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_CPS", "WSA2_AIF_CPS Capture", 0,
  2570. SND_SOC_NOPM, 0, 0),
  2571. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2572. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2573. SND_SOC_DAPM_MIXER("WSA2_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_CPS,
  2574. 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
  2575. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2576. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2577. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2578. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2579. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2580. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2581. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2582. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2583. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2584. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2585. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2586. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2587. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2588. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2589. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2590. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2591. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2592. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2593. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2594. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2595. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2596. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2597. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2598. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2599. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2600. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2601. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2602. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2603. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2604. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2605. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2606. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2607. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2608. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2609. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2610. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2611. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2612. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2613. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2614. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2615. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2616. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2617. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2618. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2619. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2620. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2621. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2622. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2623. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2624. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2625. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2626. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2627. SND_SOC_DAPM_PRE_PMU),
  2628. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2629. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2630. SND_SOC_DAPM_PRE_PMU),
  2631. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2632. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2633. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2634. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2635. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2636. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2637. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2638. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2639. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2640. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2641. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2642. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2643. SND_SOC_DAPM_POST_PMD),
  2644. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2645. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2646. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2647. SND_SOC_DAPM_POST_PMD),
  2648. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2649. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2650. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2651. SND_SOC_DAPM_POST_PMD),
  2652. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2653. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2654. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2655. SND_SOC_DAPM_POST_PMD),
  2656. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2657. 0, 0, wsa2_int0_vbat_mix_switch,
  2658. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2659. lpass_cdc_wsa2_macro_enable_vbat,
  2660. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2661. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2662. 0, 0, wsa2_int1_vbat_mix_switch,
  2663. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2664. lpass_cdc_wsa2_macro_enable_vbat,
  2665. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2666. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2667. SND_SOC_DAPM_INPUT("CPSINPUT_WSA2"),
  2668. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2669. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2670. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2671. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2672. };
  2673. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2674. /* VI Feedback */
  2675. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2676. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2677. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2678. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2679. /* VI Feedback */
  2680. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_1", "CPSINPUT_WSA2"},
  2681. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_2", "CPSINPUT_WSA2"},
  2682. {"WSA2 AIF_CPS", NULL, "WSA2_AIF_CPS Mixer"},
  2683. {"WSA2 AIF_CPS", NULL, "WSA2_MCLK"},
  2684. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2685. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2686. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2687. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2688. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2689. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2690. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2691. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2692. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2693. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2694. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2695. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2696. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2697. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2698. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2699. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2700. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2701. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2702. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2703. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2704. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2705. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2706. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2707. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2708. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2709. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2710. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2711. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2712. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2713. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2714. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2715. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2716. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2717. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2718. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2719. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2720. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2721. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2722. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2723. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2724. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2725. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2726. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2727. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2728. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2729. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2730. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2731. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2732. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2733. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2734. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2735. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2736. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2737. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2738. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2739. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2740. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2741. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2742. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2743. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2744. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2745. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2746. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2747. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2748. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2749. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2750. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2751. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2752. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2753. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2754. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2755. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2756. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2757. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2758. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2759. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2760. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2761. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2762. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2763. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2764. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2765. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2766. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2767. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2768. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2769. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2770. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2771. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2772. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2773. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2774. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2775. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2776. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2777. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2778. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2779. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2780. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2781. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2782. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2783. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2784. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2785. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2786. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2787. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2788. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2789. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2790. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2791. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2792. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2793. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2794. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2795. };
  2796. static void lpass_cdc_wsa2_macro_init_pbr(struct snd_soc_component *component)
  2797. {
  2798. int sys_gain, bat_cfg, rload;
  2799. int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
  2800. int vth10, vth11, vth12, vth13, vth14, vth15;
  2801. struct device *wsa2_dev = NULL;
  2802. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2803. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2804. return;
  2805. /* RX0 */
  2806. sys_gain = wsa2_priv->wsa2_sys_gain[0];
  2807. bat_cfg = wsa2_priv->wsa2_bat_cfg[0];
  2808. rload = wsa2_priv->wsa2_rload[0];
  2809. /* ILIM */
  2810. switch (rload) {
  2811. case WSA_4_OHMS:
  2812. snd_soc_component_update_bits(component,
  2813. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x40);
  2814. break;
  2815. case WSA_6_OHMS:
  2816. snd_soc_component_update_bits(component,
  2817. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x80);
  2818. break;
  2819. case WSA_8_OHMS:
  2820. snd_soc_component_update_bits(component,
  2821. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xC0);
  2822. break;
  2823. case WSA_32_OHMS:
  2824. snd_soc_component_update_bits(component,
  2825. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xE0);
  2826. break;
  2827. default:
  2828. break;
  2829. }
  2830. snd_soc_component_update_bits(component,
  2831. LPASS_CDC_WSA2_ILIM_CFG1, 0x0F, sys_gain);
  2832. snd_soc_component_update_bits(component,
  2833. LPASS_CDC_WSA2_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
  2834. /* Thesh */
  2835. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2836. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2837. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2838. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2839. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2840. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2841. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2842. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2843. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2844. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2845. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2846. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2847. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2848. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2849. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2850. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1, vth1);
  2851. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2, vth2);
  2852. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3, vth3);
  2853. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4, vth4);
  2854. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5, vth5);
  2855. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6, vth6);
  2856. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7, vth7);
  2857. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8, vth8);
  2858. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9, vth9);
  2859. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10, vth10);
  2860. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11, vth11);
  2861. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12, vth12);
  2862. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13, vth13);
  2863. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14, vth14);
  2864. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15, vth15);
  2865. /* RX1 */
  2866. sys_gain = wsa2_priv->wsa2_sys_gain[2];
  2867. bat_cfg = wsa2_priv->wsa2_bat_cfg[1];
  2868. rload = wsa2_priv->wsa2_rload[1];
  2869. /* ILIM */
  2870. switch (rload) {
  2871. case WSA_4_OHMS:
  2872. snd_soc_component_update_bits(component,
  2873. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x40);
  2874. break;
  2875. case WSA_6_OHMS:
  2876. snd_soc_component_update_bits(component,
  2877. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x80);
  2878. break;
  2879. case WSA_8_OHMS:
  2880. snd_soc_component_update_bits(component,
  2881. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xC0);
  2882. break;
  2883. case WSA_32_OHMS:
  2884. snd_soc_component_update_bits(component,
  2885. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xE0);
  2886. break;
  2887. default:
  2888. break;
  2889. }
  2890. snd_soc_component_update_bits(component,
  2891. LPASS_CDC_WSA2_ILIM_CFG1_1, 0x0F, sys_gain);
  2892. snd_soc_component_update_bits(component,
  2893. LPASS_CDC_WSA2_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
  2894. /* Thesh */
  2895. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2896. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2897. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2898. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2899. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2900. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2901. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2902. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2903. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2904. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2905. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2906. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2907. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2908. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2909. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2910. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1_1, vth1);
  2911. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2_1, vth2);
  2912. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3_1, vth3);
  2913. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4_1, vth4);
  2914. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5_1, vth5);
  2915. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6_1, vth6);
  2916. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7_1, vth7);
  2917. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8_1, vth8);
  2918. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9_1, vth9);
  2919. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10_1, vth10);
  2920. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11_1, vth11);
  2921. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12_1, vth12);
  2922. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13_1, vth13);
  2923. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14_1, vth14);
  2924. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15_1, vth15);
  2925. }
  2926. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2927. lpass_cdc_wsa2_macro_reg_init[] = {
  2928. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2929. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2930. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x3E, 0x2e},
  2931. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2932. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2933. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x3E, 0x2e},
  2934. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2935. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2936. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2937. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2938. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2939. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2940. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2941. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2942. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2943. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2944. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2945. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2946. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2947. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2948. {LPASS_CDC_WSA2_LA_CFG, 0x3F, 0xF},
  2949. {LPASS_CDC_WSA2_PBR_CFG16, 0xFF, 0x42},
  2950. {LPASS_CDC_WSA2_PBR_CFG19, 0xFF, 0xFC},
  2951. {LPASS_CDC_WSA2_PBR_CFG20, 0xF0, 0x60},
  2952. {LPASS_CDC_WSA2_ILIM_CFG1, 0x70, 0x40},
  2953. {LPASS_CDC_WSA2_ILIM_CFG0, 0x03, 0x01},
  2954. {LPASS_CDC_WSA2_ILIM_CFG3, 0x1F, 0x15},
  2955. {LPASS_CDC_WSA2_LA_CFG_1, 0x3F, 0x0F},
  2956. {LPASS_CDC_WSA2_PBR_CFG16_1, 0xFF, 0x42},
  2957. {LPASS_CDC_WSA2_PBR_CFG21, 0xFF, 0xFC},
  2958. {LPASS_CDC_WSA2_PBR_CFG22, 0xF0, 0x60},
  2959. {LPASS_CDC_WSA2_ILIM_CFG1_1, 0x70, 0x40},
  2960. {LPASS_CDC_WSA2_ILIM_CFG0_1, 0x03, 0x01},
  2961. {LPASS_CDC_WSA2_ILIM_CFG4, 0x1F, 0x15},
  2962. {LPASS_CDC_WSA2_ILIM_CFG2_1, 0xFF, 0x2A},
  2963. {LPASS_CDC_WSA2_ILIM_CFG2, 0x3F, 0x1B},
  2964. {LPASS_CDC_WSA2_ILIM_CFG9, 0x0F, 0x05},
  2965. {LPASS_CDC_WSA2_IDLE_DETECT_CFG1, 0xFF, 0x1D},
  2966. };
  2967. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2968. {
  2969. int i;
  2970. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2971. snd_soc_component_update_bits(component,
  2972. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2973. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2974. lpass_cdc_wsa2_macro_reg_init[i].val);
  2975. lpass_cdc_wsa2_macro_init_pbr(component);
  2976. }
  2977. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2978. {
  2979. int rc = 0;
  2980. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2981. if (wsa2_priv == NULL) {
  2982. pr_err_ratelimited("%s: wsa2 priv data is NULL\n", __func__);
  2983. return -EINVAL;
  2984. }
  2985. if (!wsa2_priv->pre_dev_up && enable) {
  2986. pr_debug("%s: adsp is not up\n", __func__);
  2987. return -EINVAL;
  2988. }
  2989. if (enable) {
  2990. pm_runtime_get_sync(wsa2_priv->dev);
  2991. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2992. rc = 0;
  2993. else
  2994. rc = -ENOTSYNC;
  2995. } else {
  2996. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2997. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2998. }
  2999. return rc;
  3000. }
  3001. static int wsa2_swrm_clock(void *handle, bool enable)
  3002. {
  3003. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  3004. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  3005. int ret = 0;
  3006. if (regmap == NULL) {
  3007. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  3008. return -EINVAL;
  3009. }
  3010. mutex_lock(&wsa2_priv->swr_clk_lock);
  3011. trace_printk("%s: %s swrm clock %s\n",
  3012. dev_name(wsa2_priv->dev), __func__,
  3013. (enable ? "enable" : "disable"));
  3014. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  3015. __func__, (enable ? "enable" : "disable"));
  3016. if (enable) {
  3017. pm_runtime_get_sync(wsa2_priv->dev);
  3018. if (wsa2_priv->swr_clk_users == 0) {
  3019. ret = msm_cdc_pinctrl_select_active_state(
  3020. wsa2_priv->wsa2_swr_gpio_p);
  3021. if (ret < 0) {
  3022. dev_err_ratelimited(wsa2_priv->dev,
  3023. "%s: wsa2 swr pinctrl enable failed\n",
  3024. __func__);
  3025. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3026. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3027. goto exit;
  3028. }
  3029. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  3030. if (ret < 0) {
  3031. msm_cdc_pinctrl_select_sleep_state(
  3032. wsa2_priv->wsa2_swr_gpio_p);
  3033. dev_err_ratelimited(wsa2_priv->dev,
  3034. "%s: wsa2 request clock enable failed\n",
  3035. __func__);
  3036. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3037. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3038. goto exit;
  3039. }
  3040. if (wsa2_priv->reset_swr)
  3041. regmap_update_bits(regmap,
  3042. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3043. 0x02, 0x02);
  3044. regmap_update_bits(regmap,
  3045. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3046. 0x01, 0x01);
  3047. if (wsa2_priv->reset_swr)
  3048. regmap_update_bits(regmap,
  3049. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3050. 0x02, 0x00);
  3051. regmap_update_bits(regmap,
  3052. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3053. 0x1C, 0x0C);
  3054. wsa2_priv->reset_swr = false;
  3055. }
  3056. wsa2_priv->swr_clk_users++;
  3057. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3058. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3059. } else {
  3060. if (wsa2_priv->swr_clk_users <= 0) {
  3061. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  3062. __func__);
  3063. wsa2_priv->swr_clk_users = 0;
  3064. goto exit;
  3065. }
  3066. wsa2_priv->swr_clk_users--;
  3067. if (wsa2_priv->swr_clk_users == 0) {
  3068. regmap_update_bits(regmap,
  3069. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3070. 0x01, 0x00);
  3071. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  3072. ret = msm_cdc_pinctrl_select_sleep_state(
  3073. wsa2_priv->wsa2_swr_gpio_p);
  3074. if (ret < 0) {
  3075. dev_err_ratelimited(wsa2_priv->dev,
  3076. "%s: wsa2 swr pinctrl disable failed\n",
  3077. __func__);
  3078. goto exit;
  3079. }
  3080. }
  3081. }
  3082. trace_printk("%s: %s swrm clock users: %d\n",
  3083. dev_name(wsa2_priv->dev), __func__,
  3084. wsa2_priv->swr_clk_users);
  3085. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  3086. __func__, wsa2_priv->swr_clk_users);
  3087. exit:
  3088. mutex_unlock(&wsa2_priv->swr_clk_lock);
  3089. return ret;
  3090. }
  3091. /* Thermal Functions */
  3092. static int lpass_cdc_wsa2_macro_get_max_state(
  3093. struct thermal_cooling_device *cdev,
  3094. unsigned long *state)
  3095. {
  3096. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3097. if (!wsa2_priv) {
  3098. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3099. return -EINVAL;
  3100. }
  3101. *state = wsa2_priv->thermal_max_state;
  3102. return 0;
  3103. }
  3104. static int lpass_cdc_wsa2_macro_get_cur_state(
  3105. struct thermal_cooling_device *cdev,
  3106. unsigned long *state)
  3107. {
  3108. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3109. if (!wsa2_priv) {
  3110. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3111. return -EINVAL;
  3112. }
  3113. *state = wsa2_priv->thermal_cur_state;
  3114. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  3115. return 0;
  3116. }
  3117. static int lpass_cdc_wsa2_macro_set_cur_state(
  3118. struct thermal_cooling_device *cdev,
  3119. unsigned long state)
  3120. {
  3121. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3122. if (!wsa2_priv || !wsa2_priv->dev) {
  3123. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3124. return -EINVAL;
  3125. }
  3126. if (state <= wsa2_priv->thermal_max_state) {
  3127. wsa2_priv->thermal_cur_state = state;
  3128. } else {
  3129. dev_err_ratelimited(wsa2_priv->dev,
  3130. "%s: incorrect requested state:%d\n",
  3131. __func__, state);
  3132. return -EINVAL;
  3133. }
  3134. dev_dbg(wsa2_priv->dev,
  3135. "%s: set the thermal current state to %d\n",
  3136. __func__, wsa2_priv->thermal_cur_state);
  3137. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work);
  3138. return 0;
  3139. }
  3140. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  3141. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  3142. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  3143. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  3144. };
  3145. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  3146. {
  3147. struct snd_soc_dapm_context *dapm =
  3148. snd_soc_component_get_dapm(component);
  3149. int ret;
  3150. struct device *wsa2_dev = NULL;
  3151. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3152. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  3153. if (!wsa2_dev) {
  3154. dev_err(component->dev,
  3155. "%s: null device for macro!\n", __func__);
  3156. return -EINVAL;
  3157. }
  3158. wsa2_priv = dev_get_drvdata(wsa2_dev);
  3159. if (!wsa2_priv) {
  3160. dev_err(component->dev,
  3161. "%s: priv is null for macro!\n", __func__);
  3162. return -EINVAL;
  3163. }
  3164. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa2_macro_dapm_widgets,
  3165. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  3166. if (ret < 0) {
  3167. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  3168. return ret;
  3169. }
  3170. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  3171. ARRAY_SIZE(wsa2_audio_map));
  3172. if (ret < 0) {
  3173. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  3174. return ret;
  3175. }
  3176. ret = snd_soc_dapm_new_widgets(dapm->card);
  3177. if (ret < 0) {
  3178. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  3179. return ret;
  3180. }
  3181. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa2_macro_snd_controls,
  3182. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  3183. if (ret < 0) {
  3184. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  3185. return ret;
  3186. }
  3187. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  3188. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  3189. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  3190. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  3191. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  3192. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  3193. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  3194. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  3195. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  3196. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  3197. snd_soc_dapm_sync(dapm);
  3198. wsa2_priv->component = component;
  3199. wsa2_priv->spkr_gain_offset = LPASS_CDC_WSA2_MACRO_GAIN_OFFSET_0_DB;
  3200. lpass_cdc_wsa2_macro_init_reg(component);
  3201. return 0;
  3202. }
  3203. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  3204. {
  3205. struct device *wsa2_dev = NULL;
  3206. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3207. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  3208. return -EINVAL;
  3209. wsa2_priv->component = NULL;
  3210. return 0;
  3211. }
  3212. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  3213. {
  3214. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3215. struct platform_device *pdev;
  3216. struct device_node *node;
  3217. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  3218. int ret;
  3219. u16 count = 0, ctrl_num = 0;
  3220. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  3221. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  3222. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3223. lpass_cdc_wsa2_macro_add_child_devices_work);
  3224. if (!wsa2_priv) {
  3225. pr_err("%s: Memory for wsa2_priv does not exist\n",
  3226. __func__);
  3227. return;
  3228. }
  3229. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3230. dev_err(wsa2_priv->dev,
  3231. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3232. return;
  3233. }
  3234. platdata = &wsa2_priv->swr_plat_data;
  3235. wsa2_priv->child_count = 0;
  3236. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  3237. if (strnstr(node->name, "wsa2_swr_master",
  3238. strlen("wsa2_swr_master")) != NULL)
  3239. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  3240. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3241. else if (strnstr(node->name, "msm_cdc_pinctrl",
  3242. strlen("msm_cdc_pinctrl")) != NULL)
  3243. strlcpy(plat_dev_name, node->name,
  3244. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3245. else
  3246. continue;
  3247. pdev = platform_device_alloc(plat_dev_name, -1);
  3248. if (!pdev) {
  3249. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  3250. __func__);
  3251. ret = -ENOMEM;
  3252. goto err;
  3253. }
  3254. pdev->dev.parent = wsa2_priv->dev;
  3255. pdev->dev.of_node = node;
  3256. if (strnstr(node->name, "wsa2_swr_master",
  3257. strlen("wsa2_swr_master")) != NULL) {
  3258. ret = platform_device_add_data(pdev, platdata,
  3259. sizeof(*platdata));
  3260. if (ret) {
  3261. dev_err(&pdev->dev,
  3262. "%s: cannot add plat data ctrl:%d\n",
  3263. __func__, ctrl_num);
  3264. goto fail_pdev_add;
  3265. }
  3266. temp = krealloc(swr_ctrl_data,
  3267. (ctrl_num + 1) * sizeof(
  3268. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  3269. GFP_KERNEL);
  3270. if (!temp) {
  3271. dev_err(&pdev->dev, "out of memory\n");
  3272. ret = -ENOMEM;
  3273. goto fail_pdev_add;
  3274. }
  3275. swr_ctrl_data = temp;
  3276. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  3277. ctrl_num++;
  3278. dev_dbg(&pdev->dev,
  3279. "%s: Adding soundwire ctrl device(s)\n",
  3280. __func__);
  3281. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  3282. }
  3283. ret = platform_device_add(pdev);
  3284. if (ret) {
  3285. dev_err(&pdev->dev,
  3286. "%s: Cannot add platform device\n",
  3287. __func__);
  3288. goto fail_pdev_add;
  3289. }
  3290. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  3291. wsa2_priv->pdev_child_devices[
  3292. wsa2_priv->child_count++] = pdev;
  3293. else
  3294. goto err;
  3295. }
  3296. return;
  3297. fail_pdev_add:
  3298. for (count = 0; count < wsa2_priv->child_count; count++)
  3299. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  3300. err:
  3301. return;
  3302. }
  3303. static void lpass_cdc_wsa2_macro_cooling_adjust_gain(struct work_struct *work)
  3304. {
  3305. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3306. u8 gain = 0;
  3307. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3308. lpass_cdc_wsa2_macro_cooling_work);
  3309. if (!wsa2_priv) {
  3310. pr_err("%s: priv is null for macro!\n",
  3311. __func__);
  3312. return;
  3313. }
  3314. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3315. dev_err(wsa2_priv->dev,
  3316. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3317. return;
  3318. }
  3319. /* Only adjust the volume when WSA2 clock is enabled */
  3320. if (wsa2_priv->dapm_mclk_enable) {
  3321. gain = (u8)(wsa2_priv->rx0_origin_gain -
  3322. wsa2_priv->thermal_cur_state);
  3323. snd_soc_component_update_bits(wsa2_priv->component,
  3324. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  3325. dev_dbg(wsa2_priv->dev,
  3326. "%s: RX0 current thermal state: %d, "
  3327. "adjusted gain: %#x\n",
  3328. __func__, wsa2_priv->thermal_cur_state, gain);
  3329. gain = (u8)(wsa2_priv->rx1_origin_gain -
  3330. wsa2_priv->thermal_cur_state);
  3331. snd_soc_component_update_bits(wsa2_priv->component,
  3332. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  3333. dev_dbg(wsa2_priv->dev,
  3334. "%s: RX1 current thermal state: %d, "
  3335. "adjusted gain: %#x\n",
  3336. __func__, wsa2_priv->thermal_cur_state, gain);
  3337. }
  3338. return;
  3339. }
  3340. static int lpass_cdc_wsa2_macro_read_array(struct platform_device *pdev,
  3341. const char *name, int num_values,
  3342. u32 *output)
  3343. {
  3344. u32 len, ret, size;
  3345. if (!of_find_property(pdev->dev.of_node, name, &size)) {
  3346. dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
  3347. return 0;
  3348. }
  3349. len = size / sizeof(u32);
  3350. if (len != num_values) {
  3351. dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
  3352. return -EINVAL;
  3353. }
  3354. ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
  3355. if (ret)
  3356. dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
  3357. return 0;
  3358. }
  3359. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  3360. char __iomem *wsa2_io_base)
  3361. {
  3362. memset(ops, 0, sizeof(struct macro_ops));
  3363. ops->init = lpass_cdc_wsa2_macro_init;
  3364. ops->exit = lpass_cdc_wsa2_macro_deinit;
  3365. ops->io_base = wsa2_io_base;
  3366. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  3367. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  3368. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  3369. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  3370. }
  3371. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  3372. {
  3373. struct macro_ops ops;
  3374. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3375. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  3376. char __iomem *wsa2_io_base;
  3377. int ret = 0;
  3378. u32 is_used_wsa2_swr_gpio = 1;
  3379. u32 noise_gate_mode;
  3380. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3381. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3382. dev_err(&pdev->dev,
  3383. "%s: va-macro not registered yet, defer\n", __func__);
  3384. return -EPROBE_DEFER;
  3385. }
  3386. wsa2_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa2_macro_priv),
  3387. GFP_KERNEL);
  3388. if (!wsa2_priv)
  3389. return -ENOMEM;
  3390. wsa2_priv->pre_dev_up = true;
  3391. wsa2_priv->dev = &pdev->dev;
  3392. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3393. &wsa2_base_addr);
  3394. if (ret) {
  3395. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3396. __func__, "reg");
  3397. return ret;
  3398. }
  3399. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  3400. NULL)) {
  3401. ret = of_property_read_u32(pdev->dev.of_node,
  3402. is_used_wsa2_swr_gpio_dt,
  3403. &is_used_wsa2_swr_gpio);
  3404. if (ret) {
  3405. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3406. __func__, is_used_wsa2_swr_gpio_dt);
  3407. is_used_wsa2_swr_gpio = 1;
  3408. }
  3409. }
  3410. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3411. "qcom,wsa2-swr-gpios", 0);
  3412. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  3413. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3414. __func__);
  3415. return -EINVAL;
  3416. }
  3417. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  3418. is_used_wsa2_swr_gpio) {
  3419. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3420. __func__);
  3421. return -EPROBE_DEFER;
  3422. }
  3423. msm_cdc_pinctrl_set_wakeup_capable(
  3424. wsa2_priv->wsa2_swr_gpio_p, false);
  3425. wsa2_io_base = devm_ioremap(&pdev->dev,
  3426. wsa2_base_addr, LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  3427. if (!wsa2_io_base) {
  3428. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3429. return -EINVAL;
  3430. }
  3431. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-rloads",
  3432. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_rload);
  3433. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-system-gains",
  3434. 2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1), wsa2_priv->wsa2_sys_gain);
  3435. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-bat-cfgs",
  3436. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_bat_cfg);
  3437. wsa2_priv->wsa2_io_base = wsa2_io_base;
  3438. wsa2_priv->reset_swr = true;
  3439. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  3440. lpass_cdc_wsa2_macro_add_child_devices);
  3441. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work,
  3442. lpass_cdc_wsa2_macro_cooling_adjust_gain);
  3443. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  3444. wsa2_priv->swr_plat_data.read = NULL;
  3445. wsa2_priv->swr_plat_data.write = NULL;
  3446. wsa2_priv->swr_plat_data.bulk_write = NULL;
  3447. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  3448. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  3449. wsa2_priv->swr_plat_data.handle_irq = NULL;
  3450. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3451. &default_clk_id);
  3452. if (ret) {
  3453. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3454. __func__, "qcom,mux0-clk-id");
  3455. default_clk_id = WSA2_CORE_CLK;
  3456. }
  3457. wsa2_priv->default_clk_id = default_clk_id;
  3458. dev_set_drvdata(&pdev->dev, wsa2_priv);
  3459. mutex_init(&wsa2_priv->mclk_lock);
  3460. mutex_init(&wsa2_priv->swr_clk_lock);
  3461. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  3462. ops.clk_id_req = wsa2_priv->default_clk_id;
  3463. ops.default_clk_id = wsa2_priv->default_clk_id;
  3464. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  3465. if (ret < 0) {
  3466. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  3467. goto reg_macro_fail;
  3468. }
  3469. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  3470. ret = of_property_read_u32(pdev->dev.of_node,
  3471. "qcom,thermal-max-state",
  3472. &thermal_max_state);
  3473. if (ret) {
  3474. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3475. __func__, "qcom,thermal-max-state");
  3476. wsa2_priv->thermal_max_state =
  3477. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  3478. } else {
  3479. wsa2_priv->thermal_max_state = thermal_max_state;
  3480. }
  3481. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  3482. &pdev->dev,
  3483. wsa2_priv->dev->of_node,
  3484. "wsa2", wsa2_priv,
  3485. &wsa2_cooling_ops);
  3486. if (IS_ERR(wsa2_priv->tcdev)) {
  3487. dev_err(&pdev->dev,
  3488. "%s: failed to register wsa2 macro as cooling device\n",
  3489. __func__);
  3490. wsa2_priv->tcdev = NULL;
  3491. }
  3492. }
  3493. ret = of_property_read_u32(pdev->dev.of_node,
  3494. "qcom,noise-gate-mode", &noise_gate_mode);
  3495. if (ret) {
  3496. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3497. __func__, "qcom,noise-gate-mode");
  3498. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3499. } else {
  3500. if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
  3501. wsa2_priv->noise_gate_mode = noise_gate_mode;
  3502. else
  3503. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3504. }
  3505. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3506. pm_runtime_use_autosuspend(&pdev->dev);
  3507. pm_runtime_set_suspended(&pdev->dev);
  3508. pm_suspend_ignore_children(&pdev->dev, true);
  3509. pm_runtime_enable(&pdev->dev);
  3510. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  3511. return ret;
  3512. reg_macro_fail:
  3513. mutex_destroy(&wsa2_priv->mclk_lock);
  3514. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3515. return ret;
  3516. }
  3517. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  3518. {
  3519. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3520. u16 count = 0;
  3521. wsa2_priv = dev_get_drvdata(&pdev->dev);
  3522. if (!wsa2_priv)
  3523. return -EINVAL;
  3524. if (wsa2_priv->tcdev)
  3525. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  3526. for (count = 0; count < wsa2_priv->child_count &&
  3527. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  3528. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  3529. pm_runtime_disable(&pdev->dev);
  3530. pm_runtime_set_suspended(&pdev->dev);
  3531. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  3532. mutex_destroy(&wsa2_priv->mclk_lock);
  3533. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3534. return 0;
  3535. }
  3536. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  3537. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  3538. {}
  3539. };
  3540. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3541. SET_SYSTEM_SLEEP_PM_OPS(
  3542. pm_runtime_force_suspend,
  3543. pm_runtime_force_resume
  3544. )
  3545. SET_RUNTIME_PM_OPS(
  3546. lpass_cdc_runtime_suspend,
  3547. lpass_cdc_runtime_resume,
  3548. NULL
  3549. )
  3550. };
  3551. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  3552. .driver = {
  3553. .name = "lpass_cdc_wsa2_macro",
  3554. .owner = THIS_MODULE,
  3555. .pm = &lpass_cdc_dev_pm_ops,
  3556. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  3557. .suppress_bind_attrs = true,
  3558. },
  3559. .probe = lpass_cdc_wsa2_macro_probe,
  3560. .remove = lpass_cdc_wsa2_macro_remove,
  3561. };
  3562. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  3563. MODULE_DESCRIPTION("WSA2 macro driver");
  3564. MODULE_LICENSE("GPL v2");