sde_encoder.c 169 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  208. return;
  209. /*
  210. * clone mode is the only scenario where we want to enable software override
  211. * of fal10 veto.
  212. */
  213. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  214. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  215. if (clone_mode && veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = true;
  218. } else if (sde_enc->fal10_veto_override && !veto) {
  219. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  220. sde_enc->fal10_veto_override = false;
  221. }
  222. }
  223. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  224. {
  225. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  226. struct msm_drm_private *priv;
  227. struct sde_kms *sde_kms;
  228. struct device *cpu_dev;
  229. struct cpumask *cpu_mask = NULL;
  230. int cpu = 0;
  231. u32 cpu_dma_latency;
  232. priv = drm_enc->dev->dev_private;
  233. sde_kms = to_sde_kms(priv->kms);
  234. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  235. return;
  236. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  237. cpumask_clear(&sde_enc->valid_cpu_mask);
  238. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  239. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  240. if (!cpu_mask &&
  241. sde_encoder_check_curr_mode(drm_enc,
  242. MSM_DISPLAY_CMD_MODE))
  243. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  244. if (!cpu_mask)
  245. return;
  246. for_each_cpu(cpu, cpu_mask) {
  247. cpu_dev = get_cpu_device(cpu);
  248. if (!cpu_dev) {
  249. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  250. cpu);
  251. return;
  252. }
  253. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  254. dev_pm_qos_add_request(cpu_dev,
  255. &sde_enc->pm_qos_cpu_req[cpu],
  256. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  257. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  258. }
  259. }
  260. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  261. {
  262. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  263. struct device *cpu_dev;
  264. int cpu = 0;
  265. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  266. cpu_dev = get_cpu_device(cpu);
  267. if (!cpu_dev) {
  268. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  269. cpu);
  270. continue;
  271. }
  272. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  274. }
  275. cpumask_clear(&sde_enc->valid_cpu_mask);
  276. }
  277. static bool _sde_encoder_is_autorefresh_enabled(
  278. struct sde_encoder_virt *sde_enc)
  279. {
  280. struct drm_connector *drm_conn;
  281. if (!sde_enc->cur_master ||
  282. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  283. return false;
  284. drm_conn = sde_enc->cur_master->connector;
  285. if (!drm_conn || !drm_conn->state)
  286. return false;
  287. return sde_connector_get_property(drm_conn->state,
  288. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  289. }
  290. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  291. struct sde_hw_qdss *hw_qdss,
  292. struct sde_encoder_phys *phys, bool enable)
  293. {
  294. if (sde_enc->qdss_status == enable)
  295. return;
  296. sde_enc->qdss_status = enable;
  297. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  298. sde_enc->qdss_status);
  299. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  300. }
  301. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  302. s64 timeout_ms, struct sde_encoder_wait_info *info)
  303. {
  304. int rc = 0;
  305. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  306. ktime_t cur_ktime;
  307. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  308. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  309. do {
  310. rc = wait_event_timeout(*(info->wq),
  311. atomic_read(info->atomic_cnt) == info->count_check,
  312. wait_time_jiffies);
  313. cur_ktime = ktime_get();
  314. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  315. timeout_ms, atomic_read(info->atomic_cnt),
  316. info->count_check);
  317. /* Make an early exit if the condition is already satisfied */
  318. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  319. (info->count_check < curr_atomic_cnt)) {
  320. rc = true;
  321. break;
  322. }
  323. /* If we timed out, counter is valid and time is less, wait again */
  324. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  325. (rc == 0) &&
  326. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  327. return rc;
  328. }
  329. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  330. {
  331. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  332. return sde_enc &&
  333. (sde_enc->disp_info.display_type ==
  334. SDE_CONNECTOR_PRIMARY);
  335. }
  336. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  337. {
  338. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  339. return sde_enc &&
  340. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  341. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  342. }
  343. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  344. {
  345. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  346. return sde_enc &&
  347. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  348. }
  349. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  350. {
  351. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  352. return sde_enc && sde_enc->cur_master &&
  353. sde_enc->cur_master->cont_splash_enabled;
  354. }
  355. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  356. enum sde_intr_idx intr_idx)
  357. {
  358. SDE_EVT32(DRMID(phys_enc->parent),
  359. phys_enc->intf_idx - INTF_0,
  360. phys_enc->hw_pp->idx - PINGPONG_0,
  361. intr_idx);
  362. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  363. if (phys_enc->parent_ops.handle_frame_done)
  364. phys_enc->parent_ops.handle_frame_done(
  365. phys_enc->parent, phys_enc,
  366. SDE_ENCODER_FRAME_EVENT_ERROR);
  367. }
  368. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  369. enum sde_intr_idx intr_idx,
  370. struct sde_encoder_wait_info *wait_info)
  371. {
  372. struct sde_encoder_irq *irq;
  373. u32 irq_status;
  374. int ret, i;
  375. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  376. SDE_ERROR("invalid params\n");
  377. return -EINVAL;
  378. }
  379. irq = &phys_enc->irq[intr_idx];
  380. /* note: do master / slave checking outside */
  381. /* return EWOULDBLOCK since we know the wait isn't necessary */
  382. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  383. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  386. return -EWOULDBLOCK;
  387. }
  388. if (irq->irq_idx < 0) {
  389. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  390. irq->name, irq->hw_idx);
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx);
  393. return 0;
  394. }
  395. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  396. atomic_read(wait_info->atomic_cnt));
  397. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  398. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  399. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  400. /*
  401. * Some module X may disable interrupt for longer duration
  402. * and it may trigger all interrupts including timer interrupt
  403. * when module X again enable the interrupt.
  404. * That may cause interrupt wait timeout API in this API.
  405. * It is handled by split the wait timer in two halves.
  406. */
  407. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  408. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  409. irq->hw_idx,
  410. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  411. wait_info);
  412. if (ret)
  413. break;
  414. }
  415. if (ret <= 0) {
  416. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  417. irq->irq_idx, true);
  418. if (irq_status) {
  419. unsigned long flags;
  420. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  421. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  423. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  424. local_irq_save(flags);
  425. irq->cb.func(phys_enc, irq->irq_idx);
  426. local_irq_restore(flags);
  427. ret = 0;
  428. } else {
  429. ret = -ETIMEDOUT;
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  431. irq->hw_idx, irq->irq_idx,
  432. phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), irq_status,
  434. SDE_EVTLOG_ERROR);
  435. }
  436. } else {
  437. ret = 0;
  438. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  439. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  440. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  441. }
  442. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  443. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  444. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  445. return ret;
  446. }
  447. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  448. enum sde_intr_idx intr_idx)
  449. {
  450. struct sde_encoder_irq *irq;
  451. int ret = 0;
  452. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  453. SDE_ERROR("invalid params\n");
  454. return -EINVAL;
  455. }
  456. irq = &phys_enc->irq[intr_idx];
  457. if (irq->irq_idx >= 0) {
  458. SDE_DEBUG_PHYS(phys_enc,
  459. "skipping already registered irq %s type %d\n",
  460. irq->name, irq->intr_type);
  461. return 0;
  462. }
  463. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  464. irq->intr_type, irq->hw_idx);
  465. if (irq->irq_idx < 0) {
  466. SDE_ERROR_PHYS(phys_enc,
  467. "failed to lookup IRQ index for %s type:%d\n",
  468. irq->name, irq->intr_type);
  469. return -EINVAL;
  470. }
  471. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  472. &irq->cb);
  473. if (ret) {
  474. SDE_ERROR_PHYS(phys_enc,
  475. "failed to register IRQ callback for %s\n",
  476. irq->name);
  477. irq->irq_idx = -EINVAL;
  478. return ret;
  479. }
  480. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  481. if (ret) {
  482. SDE_ERROR_PHYS(phys_enc,
  483. "enable IRQ for intr:%s failed, irq_idx %d\n",
  484. irq->name, irq->irq_idx);
  485. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  486. irq->irq_idx, &irq->cb);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, SDE_EVTLOG_ERROR);
  489. irq->irq_idx = -EINVAL;
  490. return ret;
  491. }
  492. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  493. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  494. irq->name, irq->irq_idx);
  495. return ret;
  496. }
  497. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  498. enum sde_intr_idx intr_idx)
  499. {
  500. struct sde_encoder_irq *irq;
  501. int ret;
  502. if (!phys_enc) {
  503. SDE_ERROR("invalid encoder\n");
  504. return -EINVAL;
  505. }
  506. irq = &phys_enc->irq[intr_idx];
  507. /* silently skip irqs that weren't registered */
  508. if (irq->irq_idx < 0) {
  509. SDE_ERROR(
  510. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  511. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx);
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, SDE_EVTLOG_ERROR);
  515. return 0;
  516. }
  517. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  518. if (ret)
  519. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  520. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  521. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  522. &irq->cb);
  523. if (ret)
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  525. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  526. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  527. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  528. irq->irq_idx = -EINVAL;
  529. return 0;
  530. }
  531. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  532. struct sde_encoder_hw_resources *hw_res,
  533. struct drm_connector_state *conn_state)
  534. {
  535. struct sde_encoder_virt *sde_enc = NULL;
  536. int ret, i = 0;
  537. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  538. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  539. -EINVAL, !drm_enc, !hw_res, !conn_state,
  540. hw_res ? !hw_res->comp_info : 0);
  541. return;
  542. }
  543. sde_enc = to_sde_encoder_virt(drm_enc);
  544. SDE_DEBUG_ENC(sde_enc, "\n");
  545. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  546. hw_res->display_type = sde_enc->disp_info.display_type;
  547. /* Query resources used by phys encs, expected to be without overlap */
  548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  549. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  550. if (phys && phys->ops.get_hw_resources)
  551. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  552. }
  553. /*
  554. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  555. * called from atomic_check phase. Use the below API to get mode
  556. * information of the temporary conn_state passed
  557. */
  558. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  559. if (ret)
  560. SDE_ERROR("failed to get topology ret %d\n", ret);
  561. ret = sde_connector_state_get_compression_info(conn_state,
  562. hw_res->comp_info);
  563. if (ret)
  564. SDE_ERROR("failed to get compression info ret %d\n", ret);
  565. }
  566. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. int i = 0;
  570. unsigned int num_encs;
  571. if (!drm_enc) {
  572. SDE_ERROR("invalid encoder\n");
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(drm_enc);
  576. SDE_DEBUG_ENC(sde_enc, "\n");
  577. num_encs = sde_enc->num_phys_encs;
  578. mutex_lock(&sde_enc->enc_lock);
  579. sde_rsc_client_destroy(sde_enc->rsc_client);
  580. for (i = 0; i < num_encs; i++) {
  581. struct sde_encoder_phys *phys;
  582. phys = sde_enc->phys_vid_encs[i];
  583. if (phys && phys->ops.destroy) {
  584. phys->ops.destroy(phys);
  585. --sde_enc->num_phys_encs;
  586. sde_enc->phys_vid_encs[i] = NULL;
  587. }
  588. phys = sde_enc->phys_cmd_encs[i];
  589. if (phys && phys->ops.destroy) {
  590. phys->ops.destroy(phys);
  591. --sde_enc->num_phys_encs;
  592. sde_enc->phys_cmd_encs[i] = NULL;
  593. }
  594. phys = sde_enc->phys_encs[i];
  595. if (phys && phys->ops.destroy) {
  596. phys->ops.destroy(phys);
  597. --sde_enc->num_phys_encs;
  598. sde_enc->phys_encs[i] = NULL;
  599. }
  600. }
  601. if (sde_enc->num_phys_encs)
  602. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  603. sde_enc->num_phys_encs);
  604. sde_enc->num_phys_encs = 0;
  605. mutex_unlock(&sde_enc->enc_lock);
  606. drm_encoder_cleanup(drm_enc);
  607. mutex_destroy(&sde_enc->enc_lock);
  608. kfree(sde_enc->input_handler);
  609. sde_enc->input_handler = NULL;
  610. kfree(sde_enc);
  611. }
  612. void sde_encoder_helper_update_intf_cfg(
  613. struct sde_encoder_phys *phys_enc)
  614. {
  615. struct sde_encoder_virt *sde_enc;
  616. struct sde_hw_intf_cfg_v1 *intf_cfg;
  617. enum sde_3d_blend_mode mode_3d;
  618. if (!phys_enc || !phys_enc->hw_pp) {
  619. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  620. return;
  621. }
  622. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  623. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  624. SDE_DEBUG_ENC(sde_enc,
  625. "intf_cfg updated for %d at idx %d\n",
  626. phys_enc->intf_idx,
  627. intf_cfg->intf_count);
  628. /* setup interface configuration */
  629. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  630. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  631. return;
  632. }
  633. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  634. if (phys_enc == sde_enc->cur_master) {
  635. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  637. else
  638. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  639. }
  640. /* configure this interface as master for split display */
  641. if (phys_enc->split_role == ENC_ROLE_MASTER)
  642. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  643. /* setup which pp blk will connect to this intf */
  644. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  645. phys_enc->hw_intf->ops.bind_pingpong_blk(
  646. phys_enc->hw_intf,
  647. true,
  648. phys_enc->hw_pp->idx);
  649. /*setup merge_3d configuration */
  650. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  651. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  652. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  653. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  654. phys_enc->hw_pp->merge_3d->idx;
  655. if (phys_enc->hw_pp->ops.setup_3d_mode)
  656. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  657. mode_3d);
  658. }
  659. void sde_encoder_helper_split_config(
  660. struct sde_encoder_phys *phys_enc,
  661. enum sde_intf interface)
  662. {
  663. struct sde_encoder_virt *sde_enc;
  664. struct split_pipe_cfg *cfg;
  665. struct sde_hw_mdp *hw_mdptop;
  666. enum sde_rm_topology_name topology;
  667. struct msm_display_info *disp_info;
  668. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  669. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  670. return;
  671. }
  672. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  673. hw_mdptop = phys_enc->hw_mdptop;
  674. disp_info = &sde_enc->disp_info;
  675. cfg = &phys_enc->hw_intf->cfg;
  676. memset(cfg, 0, sizeof(*cfg));
  677. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  678. return;
  679. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  680. cfg->split_link_en = true;
  681. /**
  682. * disable split modes since encoder will be operating in as the only
  683. * encoder, either for the entire use case in the case of, for example,
  684. * single DSI, or for this frame in the case of left/right only partial
  685. * update.
  686. */
  687. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  688. if (hw_mdptop->ops.setup_split_pipe)
  689. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  690. if (hw_mdptop->ops.setup_pp_split)
  691. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  692. return;
  693. }
  694. cfg->en = true;
  695. cfg->mode = phys_enc->intf_mode;
  696. cfg->intf = interface;
  697. if (cfg->en && phys_enc->ops.needs_single_flush &&
  698. phys_enc->ops.needs_single_flush(phys_enc))
  699. cfg->split_flush_en = true;
  700. topology = sde_connector_get_topology_name(phys_enc->connector);
  701. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  702. cfg->pp_split_slave = cfg->intf;
  703. else
  704. cfg->pp_split_slave = INTF_MAX;
  705. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  706. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  707. if (hw_mdptop->ops.setup_split_pipe)
  708. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  709. } else if (sde_enc->hw_pp[0]) {
  710. /*
  711. * slave encoder
  712. * - determine split index from master index,
  713. * assume master is first pp
  714. */
  715. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  716. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  717. cfg->pp_split_index);
  718. if (hw_mdptop->ops.setup_pp_split)
  719. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  720. }
  721. }
  722. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  723. {
  724. struct sde_encoder_virt *sde_enc;
  725. int i = 0;
  726. if (!drm_enc)
  727. return false;
  728. sde_enc = to_sde_encoder_virt(drm_enc);
  729. if (!sde_enc)
  730. return false;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys && phys->in_clone_mode)
  734. return true;
  735. }
  736. return false;
  737. }
  738. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  739. struct drm_crtc *crtc)
  740. {
  741. struct sde_encoder_virt *sde_enc;
  742. int i;
  743. if (!drm_enc)
  744. return false;
  745. sde_enc = to_sde_encoder_virt(drm_enc);
  746. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  747. return false;
  748. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  749. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  750. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  751. return true;
  752. }
  753. return false;
  754. }
  755. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  756. struct drm_crtc_state *crtc_state)
  757. {
  758. struct sde_encoder_virt *sde_enc;
  759. struct sde_crtc_state *sde_crtc_state;
  760. int i = 0;
  761. if (!drm_enc || !crtc_state) {
  762. SDE_DEBUG("invalid params\n");
  763. return;
  764. }
  765. sde_enc = to_sde_encoder_virt(drm_enc);
  766. sde_crtc_state = to_sde_crtc_state(crtc_state);
  767. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  768. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  769. return;
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys) {
  773. phys->in_clone_mode = true;
  774. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  775. }
  776. }
  777. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  778. sde_crtc_state->cwb_enc_mask = 0;
  779. }
  780. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  781. struct drm_crtc_state *crtc_state,
  782. struct drm_connector_state *conn_state)
  783. {
  784. const struct drm_display_mode *mode;
  785. struct drm_display_mode *adj_mode;
  786. int i = 0;
  787. int ret = 0;
  788. mode = &crtc_state->mode;
  789. adj_mode = &crtc_state->adjusted_mode;
  790. /* perform atomic check on the first physical encoder (master) */
  791. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  792. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  793. if (phys && phys->ops.atomic_check)
  794. ret = phys->ops.atomic_check(phys, crtc_state,
  795. conn_state);
  796. else if (phys && phys->ops.mode_fixup)
  797. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  798. ret = -EINVAL;
  799. if (ret) {
  800. SDE_ERROR_ENC(sde_enc,
  801. "mode unsupported, phys idx %d\n", i);
  802. break;
  803. }
  804. }
  805. return ret;
  806. }
  807. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  808. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  809. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  810. {
  811. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  812. int ret = 0;
  813. if (crtc_state->mode_changed || crtc_state->active_changed) {
  814. struct sde_rect mode_roi, roi;
  815. u32 width, height;
  816. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  817. mode_roi.x = 0;
  818. mode_roi.y = 0;
  819. mode_roi.w = width;
  820. mode_roi.h = height;
  821. if (sde_conn_state->rois.num_rects) {
  822. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  823. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  826. roi.x, roi.y, roi.w, roi.h);
  827. ret = -EINVAL;
  828. }
  829. }
  830. if (sde_crtc_state->user_roi_list.num_rects) {
  831. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  832. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  833. SDE_ERROR_ENC(sde_enc,
  834. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  835. roi.x, roi.y, roi.w, roi.h);
  836. ret = -EINVAL;
  837. }
  838. }
  839. }
  840. return ret;
  841. }
  842. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  843. struct drm_crtc_state *crtc_state,
  844. struct drm_connector_state *conn_state,
  845. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  846. struct sde_connector *sde_conn,
  847. struct sde_connector_state *sde_conn_state)
  848. {
  849. int ret = 0;
  850. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  851. struct msm_sub_mode sub_mode;
  852. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  853. struct msm_display_topology *topology = NULL;
  854. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  855. CONNECTOR_PROP_DSC_MODE);
  856. ret = sde_connector_get_mode_info(&sde_conn->base,
  857. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  858. if (ret) {
  859. SDE_ERROR_ENC(sde_enc,
  860. "failed to get mode info, rc = %d\n", ret);
  861. return ret;
  862. }
  863. if (sde_conn_state->mode_info.comp_info.comp_type &&
  864. sde_conn_state->mode_info.comp_info.comp_ratio >=
  865. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  866. SDE_ERROR_ENC(sde_enc,
  867. "invalid compression ratio: %d\n",
  868. sde_conn_state->mode_info.comp_info.comp_ratio);
  869. ret = -EINVAL;
  870. return ret;
  871. }
  872. /* Reserve dynamic resources, indicating atomic_check phase */
  873. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  874. conn_state, true);
  875. if (ret) {
  876. if (ret != -EAGAIN)
  877. SDE_ERROR_ENC(sde_enc,
  878. "RM failed to reserve resources, rc = %d\n", ret);
  879. return ret;
  880. }
  881. /**
  882. * Update connector state with the topology selected for the
  883. * resource set validated. Reset the topology if we are
  884. * de-activating crtc.
  885. */
  886. if (crtc_state->active) {
  887. topology = &sde_conn_state->mode_info.topology;
  888. ret = sde_rm_update_topology(&sde_kms->rm,
  889. conn_state, topology);
  890. if (ret) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "RM failed to update topology, rc: %d\n", ret);
  893. return ret;
  894. }
  895. }
  896. ret = sde_connector_set_blob_data(conn_state->connector,
  897. conn_state,
  898. CONNECTOR_PROP_SDE_INFO);
  899. if (ret) {
  900. SDE_ERROR_ENC(sde_enc,
  901. "connector failed to update info, rc: %d\n",
  902. ret);
  903. return ret;
  904. }
  905. }
  906. return ret;
  907. }
  908. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  909. {
  910. struct sde_connector *sde_conn = NULL;
  911. struct sde_kms *sde_kms = NULL;
  912. struct drm_connector *conn = NULL;
  913. if (!drm_enc) {
  914. SDE_ERROR("invalid drm encoder\n");
  915. return false;
  916. }
  917. sde_kms = sde_encoder_get_kms(drm_enc);
  918. if (!sde_kms)
  919. return false;
  920. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  921. if (!conn || !conn->state)
  922. return false;
  923. sde_conn = to_sde_connector(conn);
  924. if (!sde_conn)
  925. return false;
  926. return sde_connector_is_line_insertion_supported(sde_conn);
  927. }
  928. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  929. u32 *qsync_fps, struct drm_connector_state *conn_state)
  930. {
  931. struct sde_encoder_virt *sde_enc;
  932. int rc = 0;
  933. struct sde_connector *sde_conn;
  934. if (!qsync_fps)
  935. return;
  936. *qsync_fps = 0;
  937. if (!drm_enc) {
  938. SDE_ERROR("invalid drm encoder\n");
  939. return;
  940. }
  941. sde_enc = to_sde_encoder_virt(drm_enc);
  942. if (!sde_enc->cur_master) {
  943. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  944. return;
  945. }
  946. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  947. if (sde_conn->ops.get_qsync_min_fps)
  948. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  949. if (rc < 0) {
  950. SDE_ERROR("invalid qsync min fps %d\n", rc);
  951. return;
  952. }
  953. *qsync_fps = rc;
  954. }
  955. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  956. struct sde_connector_state *sde_conn_state, u32 step)
  957. {
  958. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  959. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  960. u32 min_fps, req_fps = 0;
  961. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  962. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  963. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  964. CONNECTOR_PROP_QSYNC_MODE);
  965. if (has_panel_req) {
  966. if (!sde_conn->ops.get_avr_step_req) {
  967. SDE_ERROR("unable to retrieve required step rate\n");
  968. return -EINVAL;
  969. }
  970. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  971. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  972. if (qsync_mode && req_fps != step) {
  973. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  974. step, req_fps, nom_fps);
  975. return -EINVAL;
  976. }
  977. }
  978. if (!step)
  979. return 0;
  980. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  981. &sde_conn_state->base);
  982. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  983. (vtotal * nom_fps) % step) {
  984. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  985. min_fps, step, vtotal);
  986. return -EINVAL;
  987. }
  988. return 0;
  989. }
  990. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  991. struct sde_connector_state *sde_conn_state)
  992. {
  993. int rc = 0;
  994. u32 avr_step;
  995. bool qsync_dirty, has_modeset;
  996. struct drm_connector_state *conn_state = &sde_conn_state->base;
  997. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  998. CONNECTOR_PROP_QSYNC_MODE);
  999. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1000. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1001. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1002. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1003. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1004. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1005. sde_conn_state->msm_mode.private_flags);
  1006. return -EINVAL;
  1007. }
  1008. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1009. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1010. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1011. return rc;
  1012. }
  1013. static int sde_encoder_virt_atomic_check(
  1014. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1015. struct drm_connector_state *conn_state)
  1016. {
  1017. struct sde_encoder_virt *sde_enc;
  1018. struct sde_kms *sde_kms;
  1019. const struct drm_display_mode *mode;
  1020. struct drm_display_mode *adj_mode;
  1021. struct sde_connector *sde_conn = NULL;
  1022. struct sde_connector_state *sde_conn_state = NULL;
  1023. struct sde_crtc_state *sde_crtc_state = NULL;
  1024. enum sde_rm_topology_name old_top;
  1025. enum sde_rm_topology_name top_name;
  1026. struct msm_display_info *disp_info;
  1027. int ret = 0;
  1028. if (!drm_enc || !crtc_state || !conn_state) {
  1029. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1030. !drm_enc, !crtc_state, !conn_state);
  1031. return -EINVAL;
  1032. }
  1033. sde_enc = to_sde_encoder_virt(drm_enc);
  1034. disp_info = &sde_enc->disp_info;
  1035. SDE_DEBUG_ENC(sde_enc, "\n");
  1036. sde_kms = sde_encoder_get_kms(drm_enc);
  1037. if (!sde_kms)
  1038. return -EINVAL;
  1039. mode = &crtc_state->mode;
  1040. adj_mode = &crtc_state->adjusted_mode;
  1041. sde_conn = to_sde_connector(conn_state->connector);
  1042. sde_conn_state = to_sde_connector_state(conn_state);
  1043. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1044. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1045. if (ret)
  1046. return ret;
  1047. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1048. crtc_state->active_changed, crtc_state->connectors_changed);
  1049. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1050. conn_state);
  1051. if (ret)
  1052. return ret;
  1053. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1054. conn_state, sde_conn_state, sde_crtc_state);
  1055. if (ret)
  1056. return ret;
  1057. /**
  1058. * record topology in previous atomic state to be able to handle
  1059. * topology transitions correctly.
  1060. */
  1061. old_top = sde_connector_get_property(conn_state,
  1062. CONNECTOR_PROP_TOPOLOGY_NAME);
  1063. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1064. if (ret)
  1065. return ret;
  1066. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1067. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1068. if (ret)
  1069. return ret;
  1070. top_name = sde_connector_get_property(conn_state,
  1071. CONNECTOR_PROP_TOPOLOGY_NAME);
  1072. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1073. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1074. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1075. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1076. top_name);
  1077. return -EINVAL;
  1078. }
  1079. }
  1080. ret = sde_connector_roi_v1_check_roi(conn_state);
  1081. if (ret) {
  1082. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1083. ret);
  1084. return ret;
  1085. }
  1086. drm_mode_set_crtcinfo(adj_mode, 0);
  1087. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1088. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1089. sde_conn_state->msm_mode.private_flags,
  1090. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1091. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1092. return ret;
  1093. }
  1094. static void _sde_encoder_get_connector_roi(
  1095. struct sde_encoder_virt *sde_enc,
  1096. struct sde_rect *merged_conn_roi)
  1097. {
  1098. struct drm_connector *drm_conn;
  1099. struct sde_connector_state *c_state;
  1100. if (!sde_enc || !merged_conn_roi)
  1101. return;
  1102. drm_conn = sde_enc->phys_encs[0]->connector;
  1103. if (!drm_conn || !drm_conn->state)
  1104. return;
  1105. c_state = to_sde_connector_state(drm_conn->state);
  1106. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1107. }
  1108. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1109. {
  1110. struct sde_encoder_virt *sde_enc;
  1111. struct drm_connector *drm_conn;
  1112. struct drm_display_mode *adj_mode;
  1113. struct sde_rect roi;
  1114. if (!drm_enc) {
  1115. SDE_ERROR("invalid encoder parameter\n");
  1116. return -EINVAL;
  1117. }
  1118. sde_enc = to_sde_encoder_virt(drm_enc);
  1119. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1120. SDE_ERROR("invalid crtc parameter\n");
  1121. return -EINVAL;
  1122. }
  1123. if (!sde_enc->cur_master) {
  1124. SDE_ERROR("invalid cur_master parameter\n");
  1125. return -EINVAL;
  1126. }
  1127. adj_mode = &sde_enc->cur_master->cached_mode;
  1128. drm_conn = sde_enc->cur_master->connector;
  1129. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1130. if (sde_kms_rect_is_null(&roi)) {
  1131. roi.w = adj_mode->hdisplay;
  1132. roi.h = adj_mode->vdisplay;
  1133. }
  1134. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1135. sizeof(sde_enc->prv_conn_roi));
  1136. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1137. return 0;
  1138. }
  1139. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1140. {
  1141. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1142. struct sde_kms *sde_kms;
  1143. struct sde_hw_mdp *hw_mdptop;
  1144. struct sde_encoder_virt *sde_enc;
  1145. int i;
  1146. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1147. if (!sde_enc) {
  1148. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1149. return;
  1150. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1151. SDE_ERROR("invalid num phys enc %d/%d\n",
  1152. sde_enc->num_phys_encs,
  1153. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1154. return;
  1155. }
  1156. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1157. if (!sde_kms) {
  1158. SDE_ERROR("invalid sde_kms\n");
  1159. return;
  1160. }
  1161. hw_mdptop = sde_kms->hw_mdp;
  1162. if (!hw_mdptop) {
  1163. SDE_ERROR("invalid mdptop\n");
  1164. return;
  1165. }
  1166. if (hw_mdptop->ops.setup_vsync_source) {
  1167. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1168. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1169. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1170. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1171. vsync_cfg.vsync_source = vsync_source;
  1172. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1173. }
  1174. }
  1175. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1176. struct msm_display_info *disp_info)
  1177. {
  1178. struct sde_encoder_phys *phys;
  1179. struct sde_connector *sde_conn;
  1180. int i;
  1181. u32 vsync_source;
  1182. if (!sde_enc || !disp_info) {
  1183. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1184. sde_enc != NULL, disp_info != NULL);
  1185. return;
  1186. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1187. SDE_ERROR("invalid num phys enc %d/%d\n",
  1188. sde_enc->num_phys_encs,
  1189. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1190. return;
  1191. }
  1192. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1193. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1194. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1195. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1196. else
  1197. vsync_source = sde_enc->te_source;
  1198. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1199. disp_info->is_te_using_watchdog_timer);
  1200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1201. phys = sde_enc->phys_encs[i];
  1202. if (phys && phys->ops.setup_vsync_source)
  1203. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1204. }
  1205. }
  1206. }
  1207. static void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1208. {
  1209. struct sde_encoder_virt *sde_enc;
  1210. struct sde_encoder_phys *phys;
  1211. int i;
  1212. if (!drm_enc) {
  1213. SDE_ERROR("invalid parameters\n");
  1214. return;
  1215. }
  1216. sde_enc = to_sde_encoder_virt(drm_enc);
  1217. if (!sde_enc) {
  1218. SDE_ERROR("invalid sde encoder\n");
  1219. return;
  1220. }
  1221. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1222. phys = sde_enc->phys_encs[i];
  1223. if (phys && phys->ops.control_te)
  1224. phys->ops.control_te(phys, enable);
  1225. }
  1226. }
  1227. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1228. bool watchdog_te)
  1229. {
  1230. struct sde_encoder_virt *sde_enc;
  1231. struct msm_display_info disp_info;
  1232. if (!drm_enc) {
  1233. pr_err("invalid drm encoder\n");
  1234. return -EINVAL;
  1235. }
  1236. sde_enc = to_sde_encoder_virt(drm_enc);
  1237. sde_encoder_control_te(drm_enc, false);
  1238. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1239. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1240. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1241. sde_encoder_control_te(drm_enc, true);
  1242. return 0;
  1243. }
  1244. static int _sde_encoder_rsc_client_update_vsync_wait(
  1245. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1246. int wait_vblank_crtc_id)
  1247. {
  1248. int wait_refcount = 0, ret = 0;
  1249. int pipe = -1;
  1250. int wait_count = 0;
  1251. struct drm_crtc *primary_crtc;
  1252. struct drm_crtc *crtc;
  1253. crtc = sde_enc->crtc;
  1254. if (wait_vblank_crtc_id)
  1255. wait_refcount =
  1256. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1257. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1258. SDE_EVTLOG_FUNC_ENTRY);
  1259. if (crtc->base.id != wait_vblank_crtc_id) {
  1260. primary_crtc = drm_crtc_find(drm_enc->dev,
  1261. NULL, wait_vblank_crtc_id);
  1262. if (!primary_crtc) {
  1263. SDE_ERROR_ENC(sde_enc,
  1264. "failed to find primary crtc id %d\n",
  1265. wait_vblank_crtc_id);
  1266. return -EINVAL;
  1267. }
  1268. pipe = drm_crtc_index(primary_crtc);
  1269. }
  1270. /**
  1271. * note: VBLANK is expected to be enabled at this point in
  1272. * resource control state machine if on primary CRTC
  1273. */
  1274. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1275. if (sde_rsc_client_is_state_update_complete(
  1276. sde_enc->rsc_client))
  1277. break;
  1278. if (crtc->base.id == wait_vblank_crtc_id)
  1279. ret = sde_encoder_wait_for_event(drm_enc,
  1280. MSM_ENC_VBLANK);
  1281. else
  1282. drm_wait_one_vblank(drm_enc->dev, pipe);
  1283. if (ret) {
  1284. SDE_ERROR_ENC(sde_enc,
  1285. "wait for vblank failed ret:%d\n", ret);
  1286. /**
  1287. * rsc hardware may hang without vsync. avoid rsc hang
  1288. * by generating the vsync from watchdog timer.
  1289. */
  1290. if (crtc->base.id == wait_vblank_crtc_id)
  1291. sde_encoder_helper_switch_vsync(drm_enc, true);
  1292. }
  1293. }
  1294. if (wait_count >= MAX_RSC_WAIT)
  1295. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1296. SDE_EVTLOG_ERROR);
  1297. if (wait_refcount)
  1298. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1299. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1300. SDE_EVTLOG_FUNC_EXIT);
  1301. return ret;
  1302. }
  1303. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1304. {
  1305. struct sde_encoder_virt *sde_enc;
  1306. struct msm_display_info *disp_info;
  1307. struct sde_rsc_cmd_config *rsc_config;
  1308. struct drm_crtc *crtc;
  1309. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1310. int ret;
  1311. /**
  1312. * Already checked drm_enc, sde_enc is valid in function
  1313. * _sde_encoder_update_rsc_client() which pass the parameters
  1314. * to this function.
  1315. */
  1316. sde_enc = to_sde_encoder_virt(drm_enc);
  1317. crtc = sde_enc->crtc;
  1318. disp_info = &sde_enc->disp_info;
  1319. rsc_config = &sde_enc->rsc_config;
  1320. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1321. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1322. /* update it only once */
  1323. sde_enc->rsc_state_init = true;
  1324. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1325. rsc_state, rsc_config, crtc->base.id,
  1326. &wait_vblank_crtc_id);
  1327. } else {
  1328. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1329. rsc_state, NULL, crtc->base.id,
  1330. &wait_vblank_crtc_id);
  1331. }
  1332. /**
  1333. * if RSC performed a state change that requires a VBLANK wait, it will
  1334. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1335. *
  1336. * if we are the primary display, we will need to enable and wait
  1337. * locally since we hold the commit thread
  1338. *
  1339. * if we are an external display, we must send a signal to the primary
  1340. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1341. * by the primary panel's VBLANK signals
  1342. */
  1343. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1344. if (ret) {
  1345. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1346. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1347. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1348. sde_enc, wait_vblank_crtc_id);
  1349. }
  1350. return ret;
  1351. }
  1352. static int _sde_encoder_update_rsc_client(
  1353. struct drm_encoder *drm_enc, bool enable)
  1354. {
  1355. struct sde_encoder_virt *sde_enc;
  1356. struct drm_crtc *crtc;
  1357. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1358. struct sde_rsc_cmd_config *rsc_config;
  1359. int ret;
  1360. struct msm_display_info *disp_info;
  1361. struct msm_mode_info *mode_info;
  1362. u32 qsync_mode = 0, v_front_porch;
  1363. struct drm_display_mode *mode;
  1364. bool is_vid_mode;
  1365. struct drm_encoder *enc;
  1366. if (!drm_enc || !drm_enc->dev) {
  1367. SDE_ERROR("invalid encoder arguments\n");
  1368. return -EINVAL;
  1369. }
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. mode_info = &sde_enc->mode_info;
  1372. crtc = sde_enc->crtc;
  1373. if (!sde_enc->crtc) {
  1374. SDE_ERROR("invalid crtc parameter\n");
  1375. return -EINVAL;
  1376. }
  1377. disp_info = &sde_enc->disp_info;
  1378. rsc_config = &sde_enc->rsc_config;
  1379. if (!sde_enc->rsc_client) {
  1380. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1381. return 0;
  1382. }
  1383. /**
  1384. * only primary command mode panel without Qsync can request CMD state.
  1385. * all other panels/displays can request for VID state including
  1386. * secondary command mode panel.
  1387. * Clone mode encoder can request CLK STATE only.
  1388. */
  1389. if (sde_enc->cur_master) {
  1390. qsync_mode = sde_connector_get_qsync_mode(
  1391. sde_enc->cur_master->connector);
  1392. sde_enc->autorefresh_solver_disable =
  1393. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1394. }
  1395. /* left primary encoder keep vote */
  1396. if (sde_encoder_in_clone_mode(drm_enc)) {
  1397. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1398. return 0;
  1399. }
  1400. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1401. (disp_info->display_type && qsync_mode) ||
  1402. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1403. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1404. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1405. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1406. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1407. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1408. drm_for_each_encoder(enc, drm_enc->dev) {
  1409. if (enc->base.id != drm_enc->base.id &&
  1410. sde_encoder_in_cont_splash(enc))
  1411. rsc_state = SDE_RSC_CLK_STATE;
  1412. }
  1413. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1414. MSM_DISPLAY_VIDEO_MODE);
  1415. mode = &sde_enc->crtc->state->mode;
  1416. v_front_porch = mode->vsync_start - mode->vdisplay;
  1417. /* compare specific items and reconfigure the rsc */
  1418. if ((rsc_config->fps != mode_info->frame_rate) ||
  1419. (rsc_config->vtotal != mode_info->vtotal) ||
  1420. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1421. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1422. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1423. rsc_config->fps = mode_info->frame_rate;
  1424. rsc_config->vtotal = mode_info->vtotal;
  1425. rsc_config->prefill_lines = mode_info->prefill_lines;
  1426. rsc_config->jitter_numer = mode_info->jitter_numer;
  1427. rsc_config->jitter_denom = mode_info->jitter_denom;
  1428. sde_enc->rsc_state_init = false;
  1429. }
  1430. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1431. rsc_config->fps, sde_enc->rsc_state_init);
  1432. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1433. return ret;
  1434. }
  1435. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1436. {
  1437. struct sde_encoder_virt *sde_enc;
  1438. int i;
  1439. if (!drm_enc) {
  1440. SDE_ERROR("invalid encoder\n");
  1441. return;
  1442. }
  1443. sde_enc = to_sde_encoder_virt(drm_enc);
  1444. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1447. if (phys && phys->ops.irq_control)
  1448. phys->ops.irq_control(phys, enable);
  1449. }
  1450. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1451. }
  1452. /* keep track of the userspace vblank during modeset */
  1453. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1454. u32 sw_event)
  1455. {
  1456. struct sde_encoder_virt *sde_enc;
  1457. bool enable;
  1458. int i;
  1459. if (!drm_enc) {
  1460. SDE_ERROR("invalid encoder\n");
  1461. return;
  1462. }
  1463. sde_enc = to_sde_encoder_virt(drm_enc);
  1464. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1465. sw_event, sde_enc->vblank_enabled);
  1466. /* nothing to do if vblank not enabled by userspace */
  1467. if (!sde_enc->vblank_enabled)
  1468. return;
  1469. /* disable vblank on pre_modeset */
  1470. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1471. enable = false;
  1472. /* enable vblank on post_modeset */
  1473. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1474. enable = true;
  1475. else
  1476. return;
  1477. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1478. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1479. if (phys && phys->ops.control_vblank_irq)
  1480. phys->ops.control_vblank_irq(phys, enable);
  1481. }
  1482. }
  1483. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1484. {
  1485. struct sde_encoder_virt *sde_enc;
  1486. if (!drm_enc)
  1487. return NULL;
  1488. sde_enc = to_sde_encoder_virt(drm_enc);
  1489. return sde_enc->rsc_client;
  1490. }
  1491. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1492. bool enable)
  1493. {
  1494. struct sde_kms *sde_kms;
  1495. struct sde_encoder_virt *sde_enc;
  1496. int rc;
  1497. sde_enc = to_sde_encoder_virt(drm_enc);
  1498. sde_kms = sde_encoder_get_kms(drm_enc);
  1499. if (!sde_kms)
  1500. return -EINVAL;
  1501. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1502. SDE_EVT32(DRMID(drm_enc), enable);
  1503. if (!sde_enc->cur_master) {
  1504. SDE_ERROR("encoder master not set\n");
  1505. return -EINVAL;
  1506. }
  1507. if (enable) {
  1508. /* enable SDE core clks */
  1509. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1510. if (rc < 0) {
  1511. SDE_ERROR("failed to enable power resource %d\n", rc);
  1512. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1513. return rc;
  1514. }
  1515. sde_enc->elevated_ahb_vote = true;
  1516. /* enable DSI clks */
  1517. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1518. true);
  1519. if (rc) {
  1520. SDE_ERROR("failed to enable clk control %d\n", rc);
  1521. pm_runtime_put_sync(drm_enc->dev->dev);
  1522. return rc;
  1523. }
  1524. /* enable all the irq */
  1525. sde_encoder_irq_control(drm_enc, true);
  1526. _sde_encoder_pm_qos_add_request(drm_enc);
  1527. } else {
  1528. _sde_encoder_pm_qos_remove_request(drm_enc);
  1529. /* disable all the irq */
  1530. sde_encoder_irq_control(drm_enc, false);
  1531. /* disable DSI clks */
  1532. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1533. /* disable SDE core clks */
  1534. pm_runtime_put_sync(drm_enc->dev->dev);
  1535. }
  1536. return 0;
  1537. }
  1538. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1539. bool enable, u32 frame_count)
  1540. {
  1541. struct sde_encoder_virt *sde_enc;
  1542. int i;
  1543. if (!drm_enc) {
  1544. SDE_ERROR("invalid encoder\n");
  1545. return;
  1546. }
  1547. sde_enc = to_sde_encoder_virt(drm_enc);
  1548. if (!sde_enc->misr_reconfigure)
  1549. return;
  1550. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1551. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1552. if (!phys || !phys->ops.setup_misr)
  1553. continue;
  1554. phys->ops.setup_misr(phys, enable, frame_count);
  1555. }
  1556. sde_enc->misr_reconfigure = false;
  1557. }
  1558. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1559. unsigned int type, unsigned int code, int value)
  1560. {
  1561. struct drm_encoder *drm_enc = NULL;
  1562. struct sde_encoder_virt *sde_enc = NULL;
  1563. struct msm_drm_thread *disp_thread = NULL;
  1564. struct msm_drm_private *priv = NULL;
  1565. if (!handle || !handle->handler || !handle->handler->private) {
  1566. SDE_ERROR("invalid encoder for the input event\n");
  1567. return;
  1568. }
  1569. drm_enc = (struct drm_encoder *)handle->handler->private;
  1570. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1571. SDE_ERROR("invalid parameters\n");
  1572. return;
  1573. }
  1574. priv = drm_enc->dev->dev_private;
  1575. sde_enc = to_sde_encoder_virt(drm_enc);
  1576. if (!sde_enc->crtc || (sde_enc->crtc->index
  1577. >= ARRAY_SIZE(priv->disp_thread))) {
  1578. SDE_DEBUG_ENC(sde_enc,
  1579. "invalid cached CRTC: %d or crtc index: %d\n",
  1580. sde_enc->crtc == NULL,
  1581. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1582. return;
  1583. }
  1584. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1585. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1586. kthread_queue_work(&disp_thread->worker,
  1587. &sde_enc->input_event_work);
  1588. }
  1589. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1590. {
  1591. struct sde_encoder_virt *sde_enc;
  1592. if (!drm_enc) {
  1593. SDE_ERROR("invalid encoder\n");
  1594. return;
  1595. }
  1596. sde_enc = to_sde_encoder_virt(drm_enc);
  1597. /* return early if there is no state change */
  1598. if (sde_enc->idle_pc_enabled == enable)
  1599. return;
  1600. sde_enc->idle_pc_enabled = enable;
  1601. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1602. SDE_EVT32(sde_enc->idle_pc_enabled);
  1603. }
  1604. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1605. u32 sw_event)
  1606. {
  1607. struct drm_encoder *drm_enc = &sde_enc->base;
  1608. struct msm_drm_private *priv;
  1609. unsigned int lp, idle_pc_duration;
  1610. struct msm_drm_thread *disp_thread;
  1611. /* return early if called from esd thread */
  1612. if (sde_enc->delay_kickoff)
  1613. return;
  1614. /* set idle timeout based on master connector's lp value */
  1615. if (sde_enc->cur_master)
  1616. lp = sde_connector_get_lp(
  1617. sde_enc->cur_master->connector);
  1618. else
  1619. lp = SDE_MODE_DPMS_ON;
  1620. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1621. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1622. else
  1623. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1624. priv = drm_enc->dev->dev_private;
  1625. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1626. kthread_mod_delayed_work(
  1627. &disp_thread->worker,
  1628. &sde_enc->delayed_off_work,
  1629. msecs_to_jiffies(idle_pc_duration));
  1630. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1631. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1632. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1633. sw_event);
  1634. }
  1635. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1636. u32 sw_event)
  1637. {
  1638. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1639. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1640. sw_event);
  1641. }
  1642. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1643. {
  1644. struct sde_encoder_virt *sde_enc;
  1645. if (!encoder)
  1646. return;
  1647. sde_enc = to_sde_encoder_virt(encoder);
  1648. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1649. }
  1650. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1651. u32 sw_event)
  1652. {
  1653. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1654. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1655. else
  1656. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1657. }
  1658. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1659. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1660. {
  1661. int ret = 0;
  1662. mutex_lock(&sde_enc->rc_lock);
  1663. /* return if the resource control is already in ON state */
  1664. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1665. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1666. sw_event);
  1667. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1668. SDE_EVTLOG_FUNC_CASE1);
  1669. goto end;
  1670. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1671. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1672. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1673. sw_event, sde_enc->rc_state);
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_EVTLOG_ERROR);
  1676. goto end;
  1677. }
  1678. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1679. sde_encoder_irq_control(drm_enc, true);
  1680. _sde_encoder_pm_qos_add_request(drm_enc);
  1681. } else {
  1682. /* enable all the clks and resources */
  1683. ret = _sde_encoder_resource_control_helper(drm_enc,
  1684. true);
  1685. if (ret) {
  1686. SDE_ERROR_ENC(sde_enc,
  1687. "sw_event:%d, rc in state %d\n",
  1688. sw_event, sde_enc->rc_state);
  1689. SDE_EVT32(DRMID(drm_enc), sw_event,
  1690. sde_enc->rc_state,
  1691. SDE_EVTLOG_ERROR);
  1692. goto end;
  1693. }
  1694. _sde_encoder_update_rsc_client(drm_enc, true);
  1695. }
  1696. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1697. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1698. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1699. end:
  1700. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1701. mutex_unlock(&sde_enc->rc_lock);
  1702. return ret;
  1703. }
  1704. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1705. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1706. {
  1707. /* cancel delayed off work, if any */
  1708. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1709. mutex_lock(&sde_enc->rc_lock);
  1710. if (is_vid_mode &&
  1711. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1712. sde_encoder_irq_control(drm_enc, true);
  1713. }
  1714. /* skip if is already OFF or IDLE, resources are off already */
  1715. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1716. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1717. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1718. sw_event, sde_enc->rc_state);
  1719. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1720. SDE_EVTLOG_FUNC_CASE3);
  1721. goto end;
  1722. }
  1723. /**
  1724. * IRQs are still enabled currently, which allows wait for
  1725. * VBLANK which RSC may require to correctly transition to OFF
  1726. */
  1727. _sde_encoder_update_rsc_client(drm_enc, false);
  1728. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1729. SDE_ENC_RC_STATE_PRE_OFF,
  1730. SDE_EVTLOG_FUNC_CASE3);
  1731. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1732. end:
  1733. mutex_unlock(&sde_enc->rc_lock);
  1734. return 0;
  1735. }
  1736. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1737. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1738. {
  1739. int ret = 0;
  1740. mutex_lock(&sde_enc->rc_lock);
  1741. /* return if the resource control is already in OFF state */
  1742. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1743. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1744. sw_event);
  1745. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1746. SDE_EVTLOG_FUNC_CASE4);
  1747. goto end;
  1748. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1749. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1750. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1751. sw_event, sde_enc->rc_state);
  1752. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1753. SDE_EVTLOG_ERROR);
  1754. ret = -EINVAL;
  1755. goto end;
  1756. }
  1757. /**
  1758. * expect to arrive here only if in either idle state or pre-off
  1759. * and in IDLE state the resources are already disabled
  1760. */
  1761. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1762. _sde_encoder_resource_control_helper(drm_enc, false);
  1763. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1764. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1765. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1766. end:
  1767. mutex_unlock(&sde_enc->rc_lock);
  1768. return ret;
  1769. }
  1770. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1771. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1772. {
  1773. int ret = 0;
  1774. mutex_lock(&sde_enc->rc_lock);
  1775. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1776. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1777. sw_event);
  1778. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1779. SDE_EVTLOG_FUNC_CASE5);
  1780. goto end;
  1781. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1782. /* enable all the clks and resources */
  1783. ret = _sde_encoder_resource_control_helper(drm_enc,
  1784. true);
  1785. if (ret) {
  1786. SDE_ERROR_ENC(sde_enc,
  1787. "sw_event:%d, rc in state %d\n",
  1788. sw_event, sde_enc->rc_state);
  1789. SDE_EVT32(DRMID(drm_enc), sw_event,
  1790. sde_enc->rc_state,
  1791. SDE_EVTLOG_ERROR);
  1792. goto end;
  1793. }
  1794. _sde_encoder_update_rsc_client(drm_enc, true);
  1795. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1796. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1797. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1798. }
  1799. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1800. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1801. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1802. _sde_encoder_pm_qos_remove_request(drm_enc);
  1803. end:
  1804. mutex_unlock(&sde_enc->rc_lock);
  1805. return ret;
  1806. }
  1807. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1808. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1809. {
  1810. int ret = 0;
  1811. mutex_lock(&sde_enc->rc_lock);
  1812. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1813. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1814. sw_event);
  1815. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1816. SDE_EVTLOG_FUNC_CASE5);
  1817. goto end;
  1818. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1819. SDE_ERROR_ENC(sde_enc,
  1820. "sw_event:%d, rc:%d !MODESET state\n",
  1821. sw_event, sde_enc->rc_state);
  1822. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1823. SDE_EVTLOG_ERROR);
  1824. ret = -EINVAL;
  1825. goto end;
  1826. }
  1827. /* toggle te bit to update vsync source for sim cmd mode panels */
  1828. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1829. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1830. sde_encoder_control_te(drm_enc, false);
  1831. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1832. sde_encoder_control_te(drm_enc, true);
  1833. }
  1834. _sde_encoder_update_rsc_client(drm_enc, true);
  1835. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1836. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1837. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1838. _sde_encoder_pm_qos_add_request(drm_enc);
  1839. end:
  1840. mutex_unlock(&sde_enc->rc_lock);
  1841. return ret;
  1842. }
  1843. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1844. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1845. {
  1846. struct msm_drm_private *priv;
  1847. struct sde_kms *sde_kms;
  1848. struct drm_crtc *crtc = drm_enc->crtc;
  1849. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1850. struct sde_connector *sde_conn;
  1851. int crtc_id = 0;
  1852. priv = drm_enc->dev->dev_private;
  1853. sde_kms = to_sde_kms(priv->kms);
  1854. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1855. mutex_lock(&sde_enc->rc_lock);
  1856. if (sde_conn->panel_dead) {
  1857. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1858. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1859. goto end;
  1860. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1861. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1862. sw_event, sde_enc->rc_state);
  1863. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1864. goto end;
  1865. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1866. sde_crtc->kickoff_in_progress) {
  1867. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1868. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1869. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1870. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1871. goto end;
  1872. }
  1873. crtc_id = drm_crtc_index(crtc);
  1874. if (is_vid_mode) {
  1875. sde_encoder_irq_control(drm_enc, false);
  1876. _sde_encoder_pm_qos_remove_request(drm_enc);
  1877. } else {
  1878. if (priv->event_thread[crtc_id].thread)
  1879. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1880. /* disable all the clks and resources */
  1881. _sde_encoder_update_rsc_client(drm_enc, false);
  1882. _sde_encoder_resource_control_helper(drm_enc, false);
  1883. if (!sde_kms->perf.bw_vote_mode)
  1884. memset(&sde_crtc->cur_perf, 0,
  1885. sizeof(struct sde_core_perf_params));
  1886. }
  1887. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1888. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1889. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1890. end:
  1891. mutex_unlock(&sde_enc->rc_lock);
  1892. return 0;
  1893. }
  1894. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1895. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1896. struct msm_drm_private *priv, bool is_vid_mode)
  1897. {
  1898. bool autorefresh_enabled = false;
  1899. struct msm_drm_thread *disp_thread;
  1900. int ret = 0;
  1901. if (!sde_enc->crtc ||
  1902. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1903. SDE_DEBUG_ENC(sde_enc,
  1904. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1905. sde_enc->crtc == NULL,
  1906. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1907. sw_event);
  1908. return -EINVAL;
  1909. }
  1910. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1911. mutex_lock(&sde_enc->rc_lock);
  1912. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1913. if (sde_enc->cur_master &&
  1914. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1915. autorefresh_enabled =
  1916. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1917. sde_enc->cur_master);
  1918. if (autorefresh_enabled) {
  1919. SDE_DEBUG_ENC(sde_enc,
  1920. "not handling early wakeup since auto refresh is enabled\n");
  1921. goto end;
  1922. }
  1923. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1924. kthread_mod_delayed_work(&disp_thread->worker,
  1925. &sde_enc->delayed_off_work,
  1926. msecs_to_jiffies(
  1927. IDLE_POWERCOLLAPSE_DURATION));
  1928. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1929. /* enable all the clks and resources */
  1930. ret = _sde_encoder_resource_control_helper(drm_enc,
  1931. true);
  1932. if (ret) {
  1933. SDE_ERROR_ENC(sde_enc,
  1934. "sw_event:%d, rc in state %d\n",
  1935. sw_event, sde_enc->rc_state);
  1936. SDE_EVT32(DRMID(drm_enc), sw_event,
  1937. sde_enc->rc_state,
  1938. SDE_EVTLOG_ERROR);
  1939. goto end;
  1940. }
  1941. _sde_encoder_update_rsc_client(drm_enc, true);
  1942. /*
  1943. * In some cases, commit comes with slight delay
  1944. * (> 80 ms)after early wake up, prevent clock switch
  1945. * off to avoid jank in next update. So, increase the
  1946. * command mode idle timeout sufficiently to prevent
  1947. * such case.
  1948. */
  1949. kthread_mod_delayed_work(&disp_thread->worker,
  1950. &sde_enc->delayed_off_work,
  1951. msecs_to_jiffies(
  1952. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1953. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1954. }
  1955. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1956. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1957. end:
  1958. mutex_unlock(&sde_enc->rc_lock);
  1959. return ret;
  1960. }
  1961. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1962. u32 sw_event)
  1963. {
  1964. struct sde_encoder_virt *sde_enc;
  1965. struct msm_drm_private *priv;
  1966. int ret = 0;
  1967. bool is_vid_mode = false;
  1968. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1969. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1970. sw_event);
  1971. return -EINVAL;
  1972. }
  1973. sde_enc = to_sde_encoder_virt(drm_enc);
  1974. priv = drm_enc->dev->dev_private;
  1975. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1976. is_vid_mode = true;
  1977. /*
  1978. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1979. * events and return early for other events (ie wb display).
  1980. */
  1981. if (!sde_enc->idle_pc_enabled &&
  1982. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1983. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1984. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1985. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1986. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1987. return 0;
  1988. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1989. sw_event, sde_enc->idle_pc_enabled);
  1990. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1991. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1992. switch (sw_event) {
  1993. case SDE_ENC_RC_EVENT_KICKOFF:
  1994. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1995. is_vid_mode);
  1996. break;
  1997. case SDE_ENC_RC_EVENT_PRE_STOP:
  1998. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1999. is_vid_mode);
  2000. break;
  2001. case SDE_ENC_RC_EVENT_STOP:
  2002. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2003. break;
  2004. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2005. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2006. break;
  2007. case SDE_ENC_RC_EVENT_POST_MODESET:
  2008. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2009. break;
  2010. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2011. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2012. is_vid_mode);
  2013. break;
  2014. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2015. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2016. priv, is_vid_mode);
  2017. break;
  2018. default:
  2019. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2020. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2021. break;
  2022. }
  2023. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2024. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2025. return ret;
  2026. }
  2027. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2028. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2029. {
  2030. int i = 0;
  2031. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2032. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2033. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2034. if (poms_to_vid)
  2035. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2036. else if (poms_to_cmd)
  2037. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2038. _sde_encoder_update_rsc_client(drm_enc, true);
  2039. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2040. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2041. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2042. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2043. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2044. SDE_EVTLOG_FUNC_CASE1);
  2045. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2046. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2047. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2048. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2049. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2050. SDE_EVTLOG_FUNC_CASE2);
  2051. }
  2052. }
  2053. struct drm_connector *sde_encoder_get_connector(
  2054. struct drm_device *dev, struct drm_encoder *drm_enc)
  2055. {
  2056. struct drm_connector_list_iter conn_iter;
  2057. struct drm_connector *conn = NULL, *conn_search;
  2058. drm_connector_list_iter_begin(dev, &conn_iter);
  2059. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2060. if (conn_search->encoder == drm_enc) {
  2061. conn = conn_search;
  2062. break;
  2063. }
  2064. }
  2065. drm_connector_list_iter_end(&conn_iter);
  2066. return conn;
  2067. }
  2068. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2069. {
  2070. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2071. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2072. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2073. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2074. struct sde_rm_hw_request request_hw;
  2075. int i, j;
  2076. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2077. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2078. sde_enc->hw_pp[i] = NULL;
  2079. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2080. break;
  2081. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2082. }
  2083. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2084. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2085. if (phys) {
  2086. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2087. SDE_HW_BLK_QDSS);
  2088. for (j = 0; j < QDSS_MAX; j++) {
  2089. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2090. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2091. break;
  2092. }
  2093. }
  2094. }
  2095. }
  2096. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2097. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2098. sde_enc->hw_dsc[i] = NULL;
  2099. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2100. continue;
  2101. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2102. }
  2103. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2104. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2105. sde_enc->hw_vdc[i] = NULL;
  2106. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2107. continue;
  2108. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2109. }
  2110. /* Get PP for DSC configuration */
  2111. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2112. struct sde_hw_pingpong *pp = NULL;
  2113. unsigned long features = 0;
  2114. if (!sde_enc->hw_dsc[i])
  2115. continue;
  2116. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2117. request_hw.type = SDE_HW_BLK_PINGPONG;
  2118. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2119. break;
  2120. pp = to_sde_hw_pingpong(request_hw.hw);
  2121. features = pp->ops.get_hw_caps(pp);
  2122. if (test_bit(SDE_PINGPONG_DSC, &features))
  2123. sde_enc->hw_dsc_pp[i] = pp;
  2124. else
  2125. sde_enc->hw_dsc_pp[i] = NULL;
  2126. }
  2127. }
  2128. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2129. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2130. {
  2131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2132. enum sde_intf_mode intf_mode;
  2133. struct drm_display_mode *old_adj_mode = NULL;
  2134. int ret;
  2135. bool is_cmd_mode = false, res_switch = false;
  2136. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2137. is_cmd_mode = true;
  2138. if (pre_modeset) {
  2139. if (sde_enc->cur_master)
  2140. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2141. if (old_adj_mode && is_cmd_mode)
  2142. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2143. DRM_MODE_MATCH_TIMINGS);
  2144. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2145. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2146. /*
  2147. * add tx wait for sim panel to avoid wd timer getting
  2148. * updated in middle of frame to avoid early vsync
  2149. */
  2150. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2151. if (ret && ret != -EWOULDBLOCK) {
  2152. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2153. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2154. return ret;
  2155. }
  2156. }
  2157. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2158. if (msm_is_mode_seamless_dms(msm_mode) ||
  2159. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2160. is_cmd_mode)) {
  2161. /* restore resource state before releasing them */
  2162. ret = sde_encoder_resource_control(drm_enc,
  2163. SDE_ENC_RC_EVENT_PRE_MODESET);
  2164. if (ret) {
  2165. SDE_ERROR_ENC(sde_enc,
  2166. "sde resource control failed: %d\n",
  2167. ret);
  2168. return ret;
  2169. }
  2170. /*
  2171. * Disable dce before switching the mode and after pre-
  2172. * modeset to guarantee previous kickoff has finished.
  2173. */
  2174. sde_encoder_dce_disable(sde_enc);
  2175. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2176. _sde_encoder_modeset_helper_locked(drm_enc,
  2177. SDE_ENC_RC_EVENT_PRE_MODESET);
  2178. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2179. msm_mode);
  2180. }
  2181. } else {
  2182. if (msm_is_mode_seamless_dms(msm_mode) ||
  2183. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2184. is_cmd_mode))
  2185. sde_encoder_resource_control(&sde_enc->base,
  2186. SDE_ENC_RC_EVENT_POST_MODESET);
  2187. else if (msm_is_mode_seamless_poms(msm_mode))
  2188. _sde_encoder_modeset_helper_locked(drm_enc,
  2189. SDE_ENC_RC_EVENT_POST_MODESET);
  2190. }
  2191. return 0;
  2192. }
  2193. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2194. struct drm_display_mode *mode,
  2195. struct drm_display_mode *adj_mode)
  2196. {
  2197. struct sde_encoder_virt *sde_enc;
  2198. struct sde_kms *sde_kms;
  2199. struct drm_connector *conn;
  2200. struct drm_crtc_state *crtc_state;
  2201. struct sde_crtc_state *sde_crtc_state;
  2202. struct sde_connector_state *c_state;
  2203. struct msm_display_mode *msm_mode;
  2204. struct sde_crtc *sde_crtc;
  2205. int i = 0, ret;
  2206. int num_lm, num_intf, num_pp_per_intf;
  2207. if (!drm_enc) {
  2208. SDE_ERROR("invalid encoder\n");
  2209. return;
  2210. }
  2211. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2212. SDE_ERROR("power resource is not enabled\n");
  2213. return;
  2214. }
  2215. sde_kms = sde_encoder_get_kms(drm_enc);
  2216. if (!sde_kms)
  2217. return;
  2218. sde_enc = to_sde_encoder_virt(drm_enc);
  2219. SDE_DEBUG_ENC(sde_enc, "\n");
  2220. SDE_EVT32(DRMID(drm_enc));
  2221. /*
  2222. * cache the crtc in sde_enc on enable for duration of use case
  2223. * for correctly servicing asynchronous irq events and timers
  2224. */
  2225. if (!drm_enc->crtc) {
  2226. SDE_ERROR("invalid crtc\n");
  2227. return;
  2228. }
  2229. sde_enc->crtc = drm_enc->crtc;
  2230. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2231. crtc_state = sde_crtc->base.state;
  2232. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2233. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2234. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2235. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2236. /* get and store the mode_info */
  2237. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2238. if (!conn) {
  2239. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2240. return;
  2241. } else if (!conn->state) {
  2242. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2243. return;
  2244. }
  2245. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2246. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2247. c_state = to_sde_connector_state(conn->state);
  2248. if (!c_state) {
  2249. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2250. return;
  2251. }
  2252. /* cancel delayed off work, if any */
  2253. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2254. /* release resources before seamless mode change */
  2255. msm_mode = &c_state->msm_mode;
  2256. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2257. if (ret)
  2258. return;
  2259. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2260. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2261. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2262. sde_crtc_state->cached_cwb_enc_mask);
  2263. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2264. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2265. }
  2266. /* reserve dynamic resources now, indicating non test-only */
  2267. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2268. if (ret) {
  2269. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2270. return;
  2271. }
  2272. /* assign the reserved HW blocks to this encoder */
  2273. _sde_encoder_virt_populate_hw_res(drm_enc);
  2274. /* determine left HW PP block to map to INTF */
  2275. num_lm = sde_enc->mode_info.topology.num_lm;
  2276. num_intf = sde_enc->mode_info.topology.num_intf;
  2277. num_pp_per_intf = num_lm / num_intf;
  2278. if (!num_pp_per_intf)
  2279. num_pp_per_intf = 1;
  2280. /* perform mode_set on phys_encs */
  2281. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2282. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2283. if (phys) {
  2284. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2285. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2286. i, num_pp_per_intf);
  2287. return;
  2288. }
  2289. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2290. phys->connector = conn;
  2291. if (phys->ops.mode_set)
  2292. phys->ops.mode_set(phys, mode, adj_mode,
  2293. &sde_crtc->reinit_crtc_mixers);
  2294. }
  2295. }
  2296. /* update resources after seamless mode change */
  2297. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2298. }
  2299. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2300. {
  2301. struct sde_encoder_virt *sde_enc = NULL;
  2302. if (!drm_enc) {
  2303. SDE_ERROR("invalid encoder\n");
  2304. return;
  2305. }
  2306. /*
  2307. * disable the vsync source after updating the
  2308. * rsc state. rsc state update might have vsync wait
  2309. * and vsync source must be disabled after it.
  2310. * It will avoid generating any vsync from this point
  2311. * till mode-2 entry. It is SW workaround for HW
  2312. * limitation and should not be removed without
  2313. * checking the updated design.
  2314. */
  2315. sde_encoder_control_te(drm_enc, false);
  2316. sde_enc = to_sde_encoder_virt(drm_enc);
  2317. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2318. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2319. }
  2320. static int _sde_encoder_input_connect(struct input_handler *handler,
  2321. struct input_dev *dev, const struct input_device_id *id)
  2322. {
  2323. struct input_handle *handle;
  2324. int rc = 0;
  2325. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2326. if (!handle)
  2327. return -ENOMEM;
  2328. handle->dev = dev;
  2329. handle->handler = handler;
  2330. handle->name = handler->name;
  2331. rc = input_register_handle(handle);
  2332. if (rc) {
  2333. pr_err("failed to register input handle\n");
  2334. goto error;
  2335. }
  2336. rc = input_open_device(handle);
  2337. if (rc) {
  2338. pr_err("failed to open input device\n");
  2339. goto error_unregister;
  2340. }
  2341. return 0;
  2342. error_unregister:
  2343. input_unregister_handle(handle);
  2344. error:
  2345. kfree(handle);
  2346. return rc;
  2347. }
  2348. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2349. {
  2350. input_close_device(handle);
  2351. input_unregister_handle(handle);
  2352. kfree(handle);
  2353. }
  2354. /**
  2355. * Structure for specifying event parameters on which to receive callbacks.
  2356. * This structure will trigger a callback in case of a touch event (specified by
  2357. * EV_ABS) where there is a change in X and Y coordinates,
  2358. */
  2359. static const struct input_device_id sde_input_ids[] = {
  2360. {
  2361. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2362. .evbit = { BIT_MASK(EV_ABS) },
  2363. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2364. BIT_MASK(ABS_MT_POSITION_X) |
  2365. BIT_MASK(ABS_MT_POSITION_Y) },
  2366. },
  2367. { },
  2368. };
  2369. static void _sde_encoder_input_handler_register(
  2370. struct drm_encoder *drm_enc)
  2371. {
  2372. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2373. int rc;
  2374. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2375. !sde_enc->input_event_enabled)
  2376. return;
  2377. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2378. sde_enc->input_handler->private = sde_enc;
  2379. /* register input handler if not already registered */
  2380. rc = input_register_handler(sde_enc->input_handler);
  2381. if (rc) {
  2382. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2383. rc);
  2384. kfree(sde_enc->input_handler);
  2385. }
  2386. }
  2387. }
  2388. static void _sde_encoder_input_handler_unregister(
  2389. struct drm_encoder *drm_enc)
  2390. {
  2391. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2392. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2393. !sde_enc->input_event_enabled)
  2394. return;
  2395. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2396. input_unregister_handler(sde_enc->input_handler);
  2397. sde_enc->input_handler->private = NULL;
  2398. }
  2399. }
  2400. static int _sde_encoder_input_handler(
  2401. struct sde_encoder_virt *sde_enc)
  2402. {
  2403. struct input_handler *input_handler = NULL;
  2404. int rc = 0;
  2405. if (sde_enc->input_handler) {
  2406. SDE_ERROR_ENC(sde_enc,
  2407. "input_handle is active. unexpected\n");
  2408. return -EINVAL;
  2409. }
  2410. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2411. if (!input_handler)
  2412. return -ENOMEM;
  2413. input_handler->event = sde_encoder_input_event_handler;
  2414. input_handler->connect = _sde_encoder_input_connect;
  2415. input_handler->disconnect = _sde_encoder_input_disconnect;
  2416. input_handler->name = "sde";
  2417. input_handler->id_table = sde_input_ids;
  2418. sde_enc->input_handler = input_handler;
  2419. return rc;
  2420. }
  2421. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2422. {
  2423. struct sde_encoder_virt *sde_enc = NULL;
  2424. struct sde_kms *sde_kms;
  2425. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2426. SDE_ERROR("invalid parameters\n");
  2427. return;
  2428. }
  2429. sde_kms = sde_encoder_get_kms(drm_enc);
  2430. if (!sde_kms)
  2431. return;
  2432. sde_enc = to_sde_encoder_virt(drm_enc);
  2433. if (!sde_enc || !sde_enc->cur_master) {
  2434. SDE_DEBUG("invalid sde encoder/master\n");
  2435. return;
  2436. }
  2437. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2438. sde_enc->cur_master->hw_mdptop &&
  2439. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2440. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2441. sde_enc->cur_master->hw_mdptop);
  2442. if (sde_enc->cur_master->hw_mdptop &&
  2443. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2444. !sde_in_trusted_vm(sde_kms))
  2445. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2446. sde_enc->cur_master->hw_mdptop,
  2447. sde_kms->catalog);
  2448. if (sde_enc->cur_master->hw_ctl &&
  2449. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2450. !sde_enc->cur_master->cont_splash_enabled)
  2451. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2452. sde_enc->cur_master->hw_ctl,
  2453. &sde_enc->cur_master->intf_cfg_v1);
  2454. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2455. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2456. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2457. _sde_encoder_control_fal10_veto(drm_enc, true);
  2458. }
  2459. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2460. {
  2461. struct sde_kms *sde_kms;
  2462. void *dither_cfg = NULL;
  2463. int ret = 0, i = 0;
  2464. size_t len = 0;
  2465. enum sde_rm_topology_name topology;
  2466. struct drm_encoder *drm_enc;
  2467. struct msm_display_dsc_info *dsc = NULL;
  2468. struct sde_encoder_virt *sde_enc;
  2469. struct sde_hw_pingpong *hw_pp;
  2470. u32 bpp, bpc;
  2471. int num_lm;
  2472. if (!phys || !phys->connector || !phys->hw_pp ||
  2473. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2474. return;
  2475. sde_kms = sde_encoder_get_kms(phys->parent);
  2476. if (!sde_kms)
  2477. return;
  2478. topology = sde_connector_get_topology_name(phys->connector);
  2479. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2480. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2481. (phys->split_role == ENC_ROLE_SLAVE)))
  2482. return;
  2483. drm_enc = phys->parent;
  2484. sde_enc = to_sde_encoder_virt(drm_enc);
  2485. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2486. bpc = dsc->config.bits_per_component;
  2487. bpp = dsc->config.bits_per_pixel;
  2488. /* disable dither for 10 bpp or 10bpc dsc config */
  2489. if (bpp == 10 || bpc == 10) {
  2490. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2491. return;
  2492. }
  2493. ret = sde_connector_get_dither_cfg(phys->connector,
  2494. phys->connector->state, &dither_cfg,
  2495. &len, sde_enc->idle_pc_restore);
  2496. /* skip reg writes when return values are invalid or no data */
  2497. if (ret && ret == -ENODATA)
  2498. return;
  2499. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2500. for (i = 0; i < num_lm; i++) {
  2501. hw_pp = sde_enc->hw_pp[i];
  2502. phys->hw_pp->ops.setup_dither(hw_pp,
  2503. dither_cfg, len);
  2504. }
  2505. }
  2506. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2507. {
  2508. struct sde_encoder_virt *sde_enc = NULL;
  2509. int i;
  2510. if (!drm_enc) {
  2511. SDE_ERROR("invalid encoder\n");
  2512. return;
  2513. }
  2514. sde_enc = to_sde_encoder_virt(drm_enc);
  2515. if (!sde_enc->cur_master) {
  2516. SDE_DEBUG("virt encoder has no master\n");
  2517. return;
  2518. }
  2519. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2520. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2521. sde_enc->idle_pc_restore = true;
  2522. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2523. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2524. if (!phys)
  2525. continue;
  2526. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2527. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2528. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2529. phys->ops.restore(phys);
  2530. _sde_encoder_setup_dither(phys);
  2531. }
  2532. if (sde_enc->cur_master->ops.restore)
  2533. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2534. _sde_encoder_virt_enable_helper(drm_enc);
  2535. sde_encoder_control_te(drm_enc, true);
  2536. /*
  2537. * During IPC misr ctl register is reset.
  2538. * Need to reconfigure misr after every IPC.
  2539. */
  2540. if (atomic_read(&sde_enc->misr_enable))
  2541. sde_enc->misr_reconfigure = true;
  2542. }
  2543. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2544. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2545. {
  2546. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2547. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2548. int i;
  2549. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2550. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2551. if (!phys)
  2552. continue;
  2553. phys->comp_type = comp_info->comp_type;
  2554. phys->comp_ratio = comp_info->comp_ratio;
  2555. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2556. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2557. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2558. phys->dsc_extra_pclk_cycle_cnt =
  2559. comp_info->dsc_info.pclk_per_line;
  2560. phys->dsc_extra_disp_width =
  2561. comp_info->dsc_info.extra_width;
  2562. phys->dce_bytes_per_line =
  2563. comp_info->dsc_info.bytes_per_pkt *
  2564. comp_info->dsc_info.pkt_per_line;
  2565. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2566. phys->dce_bytes_per_line =
  2567. comp_info->vdc_info.bytes_per_pkt *
  2568. comp_info->vdc_info.pkt_per_line;
  2569. }
  2570. if (phys != sde_enc->cur_master) {
  2571. /**
  2572. * on DMS request, the encoder will be enabled
  2573. * already. Invoke restore to reconfigure the
  2574. * new mode.
  2575. */
  2576. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2577. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2578. phys->ops.restore)
  2579. phys->ops.restore(phys);
  2580. else if (phys->ops.enable)
  2581. phys->ops.enable(phys);
  2582. }
  2583. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2584. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2585. phys->ops.setup_misr(phys, true,
  2586. sde_enc->misr_frame_count);
  2587. }
  2588. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2589. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2590. sde_enc->cur_master->ops.restore)
  2591. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2592. else if (sde_enc->cur_master->ops.enable)
  2593. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2594. }
  2595. static void sde_encoder_off_work(struct kthread_work *work)
  2596. {
  2597. struct sde_encoder_virt *sde_enc = container_of(work,
  2598. struct sde_encoder_virt, delayed_off_work.work);
  2599. struct drm_encoder *drm_enc;
  2600. if (!sde_enc) {
  2601. SDE_ERROR("invalid sde encoder\n");
  2602. return;
  2603. }
  2604. drm_enc = &sde_enc->base;
  2605. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2606. sde_encoder_idle_request(drm_enc);
  2607. SDE_ATRACE_END("sde_encoder_off_work");
  2608. }
  2609. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2610. {
  2611. struct sde_encoder_virt *sde_enc = NULL;
  2612. bool has_master_enc = false;
  2613. int i, ret = 0;
  2614. struct sde_connector_state *c_state;
  2615. struct drm_display_mode *cur_mode = NULL;
  2616. struct msm_display_mode *msm_mode;
  2617. if (!drm_enc || !drm_enc->crtc) {
  2618. SDE_ERROR("invalid encoder\n");
  2619. return;
  2620. }
  2621. sde_enc = to_sde_encoder_virt(drm_enc);
  2622. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2623. SDE_ERROR("power resource is not enabled\n");
  2624. return;
  2625. }
  2626. if (!sde_enc->crtc)
  2627. sde_enc->crtc = drm_enc->crtc;
  2628. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2629. SDE_DEBUG_ENC(sde_enc, "\n");
  2630. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2631. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2632. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2633. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2634. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2635. sde_enc->cur_master = phys;
  2636. has_master_enc = true;
  2637. break;
  2638. }
  2639. }
  2640. if (!has_master_enc) {
  2641. sde_enc->cur_master = NULL;
  2642. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2643. return;
  2644. }
  2645. _sde_encoder_input_handler_register(drm_enc);
  2646. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2647. if (!c_state) {
  2648. SDE_ERROR("invalid connector state\n");
  2649. return;
  2650. }
  2651. msm_mode = &c_state->msm_mode;
  2652. if ((drm_enc->crtc->state->connectors_changed &&
  2653. sde_encoder_in_clone_mode(drm_enc)) ||
  2654. !(msm_is_mode_seamless_vrr(msm_mode)
  2655. || msm_is_mode_seamless_dms(msm_mode)
  2656. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2657. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2658. sde_encoder_off_work);
  2659. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2660. if (ret) {
  2661. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2662. ret);
  2663. return;
  2664. }
  2665. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2666. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2667. /* turn off vsync_in to update tear check configuration */
  2668. sde_encoder_control_te(drm_enc, false);
  2669. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2670. _sde_encoder_virt_enable_helper(drm_enc);
  2671. sde_encoder_control_te(drm_enc, true);
  2672. }
  2673. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2674. {
  2675. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2676. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2677. int i = 0;
  2678. _sde_encoder_control_fal10_veto(drm_enc, false);
  2679. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2680. if (sde_enc->phys_encs[i]) {
  2681. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2682. sde_enc->phys_encs[i]->connector = NULL;
  2683. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2684. }
  2685. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2686. }
  2687. sde_enc->cur_master = NULL;
  2688. /*
  2689. * clear the cached crtc in sde_enc on use case finish, after all the
  2690. * outstanding events and timers have been completed
  2691. */
  2692. sde_enc->crtc = NULL;
  2693. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2694. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2695. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2696. }
  2697. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2698. {
  2699. struct sde_encoder_virt *sde_enc = NULL;
  2700. struct sde_connector *sde_conn;
  2701. struct sde_kms *sde_kms;
  2702. enum sde_intf_mode intf_mode;
  2703. int ret, i = 0;
  2704. if (!drm_enc) {
  2705. SDE_ERROR("invalid encoder\n");
  2706. return;
  2707. } else if (!drm_enc->dev) {
  2708. SDE_ERROR("invalid dev\n");
  2709. return;
  2710. } else if (!drm_enc->dev->dev_private) {
  2711. SDE_ERROR("invalid dev_private\n");
  2712. return;
  2713. }
  2714. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2715. SDE_ERROR("power resource is not enabled\n");
  2716. return;
  2717. }
  2718. sde_enc = to_sde_encoder_virt(drm_enc);
  2719. if (!sde_enc->cur_master) {
  2720. SDE_ERROR("Invalid cur_master\n");
  2721. return;
  2722. }
  2723. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2724. SDE_DEBUG_ENC(sde_enc, "\n");
  2725. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2726. if (!sde_kms)
  2727. return;
  2728. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2729. SDE_EVT32(DRMID(drm_enc));
  2730. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2731. /* disable autorefresh */
  2732. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2733. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2734. if (phys && phys->ops.disable_autorefresh)
  2735. phys->ops.disable_autorefresh(phys);
  2736. }
  2737. /* wait for idle */
  2738. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2739. }
  2740. _sde_encoder_input_handler_unregister(drm_enc);
  2741. flush_delayed_work(&sde_conn->status_work);
  2742. /*
  2743. * For primary command mode and video mode encoders, execute the
  2744. * resource control pre-stop operations before the physical encoders
  2745. * are disabled, to allow the rsc to transition its states properly.
  2746. *
  2747. * For other encoder types, rsc should not be enabled until after
  2748. * they have been fully disabled, so delay the pre-stop operations
  2749. * until after the physical disable calls have returned.
  2750. */
  2751. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2752. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2753. sde_encoder_resource_control(drm_enc,
  2754. SDE_ENC_RC_EVENT_PRE_STOP);
  2755. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2756. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2757. if (phys && phys->ops.disable)
  2758. phys->ops.disable(phys);
  2759. }
  2760. } else {
  2761. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2762. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2763. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2764. if (phys && phys->ops.disable)
  2765. phys->ops.disable(phys);
  2766. }
  2767. sde_encoder_resource_control(drm_enc,
  2768. SDE_ENC_RC_EVENT_PRE_STOP);
  2769. }
  2770. /*
  2771. * disable dce after the transfer is complete (for command mode)
  2772. * and after physical encoder is disabled, to make sure timing
  2773. * engine is already disabled (for video mode).
  2774. */
  2775. if (!sde_in_trusted_vm(sde_kms))
  2776. sde_encoder_dce_disable(sde_enc);
  2777. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2778. /* reset connector topology name property */
  2779. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2780. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2781. ret = sde_rm_update_topology(&sde_kms->rm,
  2782. sde_enc->cur_master->connector->state, NULL);
  2783. if (ret) {
  2784. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2785. return;
  2786. }
  2787. }
  2788. if (!sde_encoder_in_clone_mode(drm_enc))
  2789. sde_encoder_virt_reset(drm_enc);
  2790. }
  2791. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2792. {
  2793. /* trigger hw-fences override signal */
  2794. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2795. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2796. }
  2797. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2798. struct sde_encoder_phys_wb *wb_enc)
  2799. {
  2800. struct sde_encoder_virt *sde_enc;
  2801. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2802. struct sde_ctl_flush_cfg cfg;
  2803. struct sde_hw_dsc *hw_dsc = NULL;
  2804. int i;
  2805. ctl->ops.reset(ctl);
  2806. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2807. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2808. if (wb_enc) {
  2809. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2810. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2811. false, phys_enc->hw_pp->idx);
  2812. if (ctl->ops.update_bitmask)
  2813. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2814. wb_enc->hw_wb->idx, true);
  2815. }
  2816. } else {
  2817. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2818. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2819. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2820. sde_enc->phys_encs[i]->hw_intf, false,
  2821. sde_enc->phys_encs[i]->hw_pp->idx);
  2822. if (ctl->ops.update_bitmask)
  2823. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2824. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2825. }
  2826. }
  2827. }
  2828. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2829. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2830. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2831. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2832. phys_enc->hw_pp->merge_3d->idx, true);
  2833. }
  2834. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2835. phys_enc->hw_pp) {
  2836. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2837. false, phys_enc->hw_pp->idx);
  2838. if (ctl->ops.update_bitmask)
  2839. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2840. phys_enc->hw_cdm->idx, true);
  2841. }
  2842. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2843. phys_enc->hw_pp) {
  2844. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2845. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2846. if (ctl->ops.update_dnsc_blur_bitmask)
  2847. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2848. }
  2849. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2850. ctl->ops.reset_post_disable)
  2851. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2852. phys_enc->hw_pp->merge_3d ?
  2853. phys_enc->hw_pp->merge_3d->idx : 0);
  2854. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2855. hw_dsc = sde_enc->hw_dsc[i];
  2856. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2857. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2858. if (ctl->ops.update_bitmask)
  2859. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2860. }
  2861. }
  2862. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2863. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2864. ctl->ops.get_pending_flush(ctl, &cfg);
  2865. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2866. ctl->ops.trigger_flush(ctl);
  2867. ctl->ops.trigger_start(ctl);
  2868. ctl->ops.clear_pending_flush(ctl);
  2869. }
  2870. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2871. {
  2872. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2873. struct sde_ctl_flush_cfg cfg;
  2874. ctl->ops.reset(ctl);
  2875. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2876. ctl->ops.get_pending_flush(ctl, &cfg);
  2877. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2878. ctl->ops.trigger_flush(ctl);
  2879. ctl->ops.trigger_start(ctl);
  2880. }
  2881. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2882. enum sde_intf_type type, u32 controller_id)
  2883. {
  2884. int i = 0;
  2885. for (i = 0; i < catalog->intf_count; i++) {
  2886. if (catalog->intf[i].type == type
  2887. && catalog->intf[i].controller_id == controller_id) {
  2888. return catalog->intf[i].id;
  2889. }
  2890. }
  2891. return INTF_MAX;
  2892. }
  2893. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2894. enum sde_intf_type type, u32 controller_id)
  2895. {
  2896. if (controller_id < catalog->wb_count)
  2897. return catalog->wb[controller_id].id;
  2898. return WB_MAX;
  2899. }
  2900. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2901. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2902. {
  2903. u64 start_timestamp, end_timestamp;
  2904. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2905. SDE_ERROR("invalid inputs\n");
  2906. return;
  2907. }
  2908. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2909. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2910. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2911. &start_timestamp, &end_timestamp);
  2912. trace_sde_hw_fence_status(crtc->base.id, "input",
  2913. start_timestamp, end_timestamp);
  2914. }
  2915. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2916. && hw_ctl->ops.hw_fence_output_status) {
  2917. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2918. &start_timestamp, &end_timestamp);
  2919. trace_sde_hw_fence_status(crtc->base.id, "output",
  2920. start_timestamp, end_timestamp);
  2921. }
  2922. }
  2923. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2924. struct drm_crtc *crtc)
  2925. {
  2926. struct sde_hw_uidle *uidle;
  2927. struct sde_uidle_cntr cntr;
  2928. struct sde_uidle_status status;
  2929. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2930. pr_err("invalid params %d %d\n",
  2931. !sde_kms, !crtc);
  2932. return;
  2933. }
  2934. /* check if perf counters are enabled and setup */
  2935. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2936. return;
  2937. uidle = sde_kms->hw_uidle;
  2938. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2939. && uidle->ops.uidle_get_status) {
  2940. uidle->ops.uidle_get_status(uidle, &status);
  2941. trace_sde_perf_uidle_status(
  2942. crtc->base.id,
  2943. status.uidle_danger_status_0,
  2944. status.uidle_danger_status_1,
  2945. status.uidle_safe_status_0,
  2946. status.uidle_safe_status_1,
  2947. status.uidle_idle_status_0,
  2948. status.uidle_idle_status_1,
  2949. status.uidle_fal_status_0,
  2950. status.uidle_fal_status_1,
  2951. status.uidle_status,
  2952. status.uidle_en_fal10);
  2953. }
  2954. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2955. && uidle->ops.uidle_get_cntr) {
  2956. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2957. trace_sde_perf_uidle_cntr(
  2958. crtc->base.id,
  2959. cntr.fal1_gate_cntr,
  2960. cntr.fal10_gate_cntr,
  2961. cntr.fal_wait_gate_cntr,
  2962. cntr.fal1_num_transitions_cntr,
  2963. cntr.fal10_num_transitions_cntr,
  2964. cntr.min_gate_cntr,
  2965. cntr.max_gate_cntr);
  2966. }
  2967. }
  2968. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2969. struct sde_encoder_phys *phy_enc)
  2970. {
  2971. struct sde_encoder_virt *sde_enc = NULL;
  2972. unsigned long lock_flags;
  2973. ktime_t ts = 0;
  2974. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2975. return;
  2976. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2977. sde_enc = to_sde_encoder_virt(drm_enc);
  2978. /*
  2979. * calculate accurate vsync timestamp when available
  2980. * set current time otherwise
  2981. */
  2982. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2983. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2984. if (!ts)
  2985. ts = ktime_get();
  2986. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2987. phy_enc->last_vsync_timestamp = ts;
  2988. atomic_inc(&phy_enc->vsync_cnt);
  2989. if (sde_enc->crtc_vblank_cb)
  2990. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2991. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2992. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2993. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2994. if (phy_enc->sde_kms->debugfs_hw_fence)
  2995. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2996. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2997. SDE_ATRACE_END("encoder_vblank_callback");
  2998. }
  2999. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3000. struct sde_encoder_phys *phy_enc)
  3001. {
  3002. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3003. if (!phy_enc)
  3004. return;
  3005. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3006. atomic_inc(&phy_enc->underrun_cnt);
  3007. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3008. if (sde_enc->cur_master &&
  3009. sde_enc->cur_master->ops.get_underrun_line_count)
  3010. sde_enc->cur_master->ops.get_underrun_line_count(
  3011. sde_enc->cur_master);
  3012. trace_sde_encoder_underrun(DRMID(drm_enc),
  3013. atomic_read(&phy_enc->underrun_cnt));
  3014. if (phy_enc->sde_kms &&
  3015. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3016. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3017. SDE_DBG_CTRL("stop_ftrace");
  3018. SDE_DBG_CTRL("panic_underrun");
  3019. SDE_ATRACE_END("encoder_underrun_callback");
  3020. }
  3021. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3022. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3023. {
  3024. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3025. unsigned long lock_flags;
  3026. bool enable;
  3027. int i;
  3028. enable = vbl_cb ? true : false;
  3029. if (!drm_enc) {
  3030. SDE_ERROR("invalid encoder\n");
  3031. return;
  3032. }
  3033. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3034. SDE_EVT32(DRMID(drm_enc), enable);
  3035. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3036. sde_enc->crtc_vblank_cb = vbl_cb;
  3037. sde_enc->crtc_vblank_cb_data = vbl_data;
  3038. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3039. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3040. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3041. if (phys && phys->ops.control_vblank_irq)
  3042. phys->ops.control_vblank_irq(phys, enable);
  3043. }
  3044. sde_enc->vblank_enabled = enable;
  3045. }
  3046. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3047. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3048. struct drm_crtc *crtc)
  3049. {
  3050. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3051. unsigned long lock_flags;
  3052. bool enable;
  3053. enable = frame_event_cb ? true : false;
  3054. if (!drm_enc) {
  3055. SDE_ERROR("invalid encoder\n");
  3056. return;
  3057. }
  3058. SDE_DEBUG_ENC(sde_enc, "\n");
  3059. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3060. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3061. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3062. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3063. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3064. }
  3065. static void sde_encoder_frame_done_callback(
  3066. struct drm_encoder *drm_enc,
  3067. struct sde_encoder_phys *ready_phys, u32 event)
  3068. {
  3069. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3070. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3071. unsigned int i;
  3072. bool trigger = true;
  3073. bool is_cmd_mode = false;
  3074. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3075. ktime_t ts = 0;
  3076. if (!sde_kms || !sde_enc->cur_master) {
  3077. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3078. sde_kms, sde_enc->cur_master);
  3079. return;
  3080. }
  3081. sde_enc->crtc_frame_event_cb_data.connector =
  3082. sde_enc->cur_master->connector;
  3083. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3084. is_cmd_mode = true;
  3085. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3086. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3087. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3088. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3089. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3090. /*
  3091. * get current ktime for other events and when precise timestamp is not
  3092. * available for retire-fence
  3093. */
  3094. if (!ts)
  3095. ts = ktime_get();
  3096. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3097. | SDE_ENCODER_FRAME_EVENT_ERROR
  3098. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3099. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3100. if (ready_phys->connector)
  3101. topology = sde_connector_get_topology_name(
  3102. ready_phys->connector);
  3103. /* One of the physical encoders has become idle */
  3104. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3105. if (sde_enc->phys_encs[i] == ready_phys) {
  3106. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3107. atomic_read(&sde_enc->frame_done_cnt[i]));
  3108. if (!atomic_add_unless(
  3109. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3110. SDE_EVT32(DRMID(drm_enc), event,
  3111. ready_phys->intf_idx,
  3112. SDE_EVTLOG_ERROR);
  3113. SDE_ERROR_ENC(sde_enc,
  3114. "intf idx:%d, event:%d\n",
  3115. ready_phys->intf_idx, event);
  3116. return;
  3117. }
  3118. }
  3119. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3120. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3121. trigger = false;
  3122. }
  3123. if (trigger) {
  3124. if (sde_enc->crtc_frame_event_cb)
  3125. sde_enc->crtc_frame_event_cb(
  3126. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3127. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3128. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3129. -1, 0);
  3130. }
  3131. } else if (sde_enc->crtc_frame_event_cb) {
  3132. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3133. }
  3134. }
  3135. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3136. {
  3137. struct sde_encoder_virt *sde_enc;
  3138. if (!drm_enc) {
  3139. SDE_ERROR("invalid drm encoder\n");
  3140. return -EINVAL;
  3141. }
  3142. sde_enc = to_sde_encoder_virt(drm_enc);
  3143. sde_encoder_resource_control(&sde_enc->base,
  3144. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3145. return 0;
  3146. }
  3147. /**
  3148. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3149. * phys: Pointer to physical encoder structure
  3150. *
  3151. */
  3152. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3153. struct sde_kms *sde_kms)
  3154. {
  3155. struct sde_connector *c_conn;
  3156. int line_count;
  3157. c_conn = to_sde_connector(phys->connector);
  3158. if (!c_conn) {
  3159. SDE_ERROR("invalid connector");
  3160. return;
  3161. }
  3162. line_count = sde_connector_get_property(phys->connector->state,
  3163. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3164. if (c_conn->hwfence_wb_retire_fences_enable)
  3165. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3166. sde_kms->debugfs_hw_fence);
  3167. }
  3168. /**
  3169. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3170. * drm_enc: Pointer to drm encoder structure
  3171. * phys: Pointer to physical encoder structure
  3172. * extra_flush: Additional bit mask to include in flush trigger
  3173. * config_changed: if true new config is applied, avoid increment of retire
  3174. * count if false
  3175. */
  3176. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3177. struct sde_encoder_phys *phys,
  3178. struct sde_ctl_flush_cfg *extra_flush,
  3179. bool config_changed)
  3180. {
  3181. struct sde_hw_ctl *ctl;
  3182. unsigned long lock_flags;
  3183. struct sde_encoder_virt *sde_enc;
  3184. int pend_ret_fence_cnt;
  3185. struct sde_connector *c_conn;
  3186. if (!drm_enc || !phys) {
  3187. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3188. !drm_enc, !phys);
  3189. return;
  3190. }
  3191. sde_enc = to_sde_encoder_virt(drm_enc);
  3192. c_conn = to_sde_connector(phys->connector);
  3193. if (!phys->hw_pp) {
  3194. SDE_ERROR("invalid pingpong hw\n");
  3195. return;
  3196. }
  3197. ctl = phys->hw_ctl;
  3198. if (!ctl || !phys->ops.trigger_flush) {
  3199. SDE_ERROR("missing ctl/trigger cb\n");
  3200. return;
  3201. }
  3202. if (phys->split_role == ENC_ROLE_SKIP) {
  3203. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3204. "skip flush pp%d ctl%d\n",
  3205. phys->hw_pp->idx - PINGPONG_0,
  3206. ctl->idx - CTL_0);
  3207. return;
  3208. }
  3209. /* update pending counts and trigger kickoff ctl flush atomically */
  3210. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3211. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3212. atomic_inc(&phys->pending_retire_fence_cnt);
  3213. atomic_inc(&phys->pending_ctl_start_cnt);
  3214. }
  3215. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3216. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3217. ctl->ops.update_bitmask) {
  3218. /* perform peripheral flush on every frame update for dp dsc */
  3219. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3220. phys->comp_ratio && c_conn->ops.update_pps) {
  3221. c_conn->ops.update_pps(phys->connector, NULL,
  3222. c_conn->display);
  3223. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3224. phys->hw_intf->idx, 1);
  3225. }
  3226. if (sde_enc->dynamic_hdr_updated)
  3227. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3228. phys->hw_intf->idx, 1);
  3229. }
  3230. if ((extra_flush && extra_flush->pending_flush_mask)
  3231. && ctl->ops.update_pending_flush)
  3232. ctl->ops.update_pending_flush(ctl, extra_flush);
  3233. phys->ops.trigger_flush(phys);
  3234. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3235. if (ctl->ops.get_pending_flush) {
  3236. struct sde_ctl_flush_cfg pending_flush = {0,};
  3237. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3238. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3239. ctl->idx - CTL_0,
  3240. pending_flush.pending_flush_mask,
  3241. pend_ret_fence_cnt);
  3242. } else {
  3243. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3244. ctl->idx - CTL_0,
  3245. pend_ret_fence_cnt);
  3246. }
  3247. }
  3248. /**
  3249. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3250. * phys: Pointer to physical encoder structure
  3251. */
  3252. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3253. {
  3254. struct sde_hw_ctl *ctl;
  3255. struct sde_encoder_virt *sde_enc;
  3256. if (!phys) {
  3257. SDE_ERROR("invalid argument(s)\n");
  3258. return;
  3259. }
  3260. if (!phys->hw_pp) {
  3261. SDE_ERROR("invalid pingpong hw\n");
  3262. return;
  3263. }
  3264. if (!phys->parent) {
  3265. SDE_ERROR("invalid parent\n");
  3266. return;
  3267. }
  3268. /* avoid ctrl start for encoder in clone mode */
  3269. if (phys->in_clone_mode)
  3270. return;
  3271. ctl = phys->hw_ctl;
  3272. sde_enc = to_sde_encoder_virt(phys->parent);
  3273. if (phys->split_role == ENC_ROLE_SKIP) {
  3274. SDE_DEBUG_ENC(sde_enc,
  3275. "skip start pp%d ctl%d\n",
  3276. phys->hw_pp->idx - PINGPONG_0,
  3277. ctl->idx - CTL_0);
  3278. return;
  3279. }
  3280. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3281. phys->ops.trigger_start(phys);
  3282. }
  3283. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3284. {
  3285. struct sde_hw_ctl *ctl;
  3286. if (!phys_enc) {
  3287. SDE_ERROR("invalid encoder\n");
  3288. return;
  3289. }
  3290. ctl = phys_enc->hw_ctl;
  3291. if (ctl && ctl->ops.trigger_flush)
  3292. ctl->ops.trigger_flush(ctl);
  3293. }
  3294. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3295. {
  3296. struct sde_hw_ctl *ctl;
  3297. if (!phys_enc) {
  3298. SDE_ERROR("invalid encoder\n");
  3299. return;
  3300. }
  3301. ctl = phys_enc->hw_ctl;
  3302. if (ctl && ctl->ops.trigger_start) {
  3303. ctl->ops.trigger_start(ctl);
  3304. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3305. }
  3306. }
  3307. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3308. {
  3309. struct sde_encoder_virt *sde_enc;
  3310. struct sde_connector *sde_con;
  3311. void *sde_con_disp;
  3312. struct sde_hw_ctl *ctl;
  3313. int rc;
  3314. if (!phys_enc) {
  3315. SDE_ERROR("invalid encoder\n");
  3316. return;
  3317. }
  3318. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3319. ctl = phys_enc->hw_ctl;
  3320. if (!ctl || !ctl->ops.reset)
  3321. return;
  3322. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3323. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3324. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3325. phys_enc->connector) {
  3326. sde_con = to_sde_connector(phys_enc->connector);
  3327. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3328. if (sde_con->ops.soft_reset) {
  3329. rc = sde_con->ops.soft_reset(sde_con_disp);
  3330. if (rc) {
  3331. SDE_ERROR_ENC(sde_enc,
  3332. "connector soft reset failure\n");
  3333. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3334. }
  3335. }
  3336. }
  3337. phys_enc->enable_state = SDE_ENC_ENABLED;
  3338. }
  3339. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3340. {
  3341. struct sde_crtc *sde_crtc;
  3342. struct sde_kms *sde_kms = NULL;
  3343. if (!sde_enc || !sde_enc->crtc) {
  3344. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3345. return;
  3346. }
  3347. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3348. if (!sde_kms) {
  3349. SDE_ERROR("invalid kms\n");
  3350. return;
  3351. }
  3352. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3353. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3354. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3355. sde_kms->debugfs_hw_fence : 0);
  3356. }
  3357. /**
  3358. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3359. * Iterate through the physical encoders and perform consolidated flush
  3360. * and/or control start triggering as needed. This is done in the virtual
  3361. * encoder rather than the individual physical ones in order to handle
  3362. * use cases that require visibility into multiple physical encoders at
  3363. * a time.
  3364. * sde_enc: Pointer to virtual encoder structure
  3365. * config_changed: if true new config is applied. Avoid regdma_flush and
  3366. * incrementing the retire count if false.
  3367. */
  3368. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3369. bool config_changed)
  3370. {
  3371. struct sde_hw_ctl *ctl;
  3372. uint32_t i;
  3373. struct sde_ctl_flush_cfg pending_flush = {0,};
  3374. u32 pending_kickoff_cnt;
  3375. struct msm_drm_private *priv = NULL;
  3376. struct sde_kms *sde_kms = NULL;
  3377. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3378. bool is_regdma_blocking = false, is_vid_mode = false;
  3379. struct sde_crtc *sde_crtc;
  3380. if (!sde_enc) {
  3381. SDE_ERROR("invalid encoder\n");
  3382. return;
  3383. }
  3384. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3385. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3386. is_vid_mode = true;
  3387. is_regdma_blocking = (is_vid_mode ||
  3388. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3389. /* don't perform flush/start operations for slave encoders */
  3390. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3391. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3392. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3393. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3394. continue;
  3395. ctl = phys->hw_ctl;
  3396. if (!ctl)
  3397. continue;
  3398. if (phys->connector)
  3399. topology = sde_connector_get_topology_name(
  3400. phys->connector);
  3401. if (!phys->ops.needs_single_flush ||
  3402. !phys->ops.needs_single_flush(phys)) {
  3403. if (config_changed && ctl->ops.reg_dma_flush)
  3404. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3405. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3406. config_changed);
  3407. } else if (ctl->ops.get_pending_flush) {
  3408. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3409. }
  3410. }
  3411. /* for split flush, combine pending flush masks and send to master */
  3412. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3413. ctl = sde_enc->cur_master->hw_ctl;
  3414. if (config_changed && ctl->ops.reg_dma_flush)
  3415. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3416. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3417. &pending_flush,
  3418. config_changed);
  3419. }
  3420. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3422. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3423. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3424. continue;
  3425. if (!phys->ops.needs_single_flush ||
  3426. !phys->ops.needs_single_flush(phys)) {
  3427. pending_kickoff_cnt =
  3428. sde_encoder_phys_inc_pending(phys);
  3429. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3430. } else {
  3431. pending_kickoff_cnt =
  3432. sde_encoder_phys_inc_pending(phys);
  3433. SDE_EVT32(pending_kickoff_cnt,
  3434. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3435. }
  3436. }
  3437. if (atomic_read(&sde_enc->misr_enable))
  3438. sde_encoder_misr_configure(&sde_enc->base, true,
  3439. sde_enc->misr_frame_count);
  3440. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3441. if (crtc_misr_info.misr_enable && sde_crtc &&
  3442. sde_crtc->misr_reconfigure) {
  3443. sde_crtc_misr_setup(sde_enc->crtc, true,
  3444. crtc_misr_info.misr_frame_count);
  3445. sde_crtc->misr_reconfigure = false;
  3446. }
  3447. _sde_encoder_trigger_start(sde_enc->cur_master);
  3448. if (sde_enc->elevated_ahb_vote) {
  3449. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3450. priv = sde_enc->base.dev->dev_private;
  3451. if (sde_kms != NULL) {
  3452. sde_power_scale_reg_bus(&priv->phandle,
  3453. VOTE_INDEX_LOW,
  3454. false);
  3455. }
  3456. sde_enc->elevated_ahb_vote = false;
  3457. }
  3458. }
  3459. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3460. struct drm_encoder *drm_enc,
  3461. unsigned long *affected_displays,
  3462. int num_active_phys)
  3463. {
  3464. struct sde_encoder_virt *sde_enc;
  3465. struct sde_encoder_phys *master;
  3466. enum sde_rm_topology_name topology;
  3467. bool is_right_only;
  3468. if (!drm_enc || !affected_displays)
  3469. return;
  3470. sde_enc = to_sde_encoder_virt(drm_enc);
  3471. master = sde_enc->cur_master;
  3472. if (!master || !master->connector)
  3473. return;
  3474. topology = sde_connector_get_topology_name(master->connector);
  3475. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3476. return;
  3477. /*
  3478. * For pingpong split, the slave pingpong won't generate IRQs. For
  3479. * right-only updates, we can't swap pingpongs, or simply swap the
  3480. * master/slave assignment, we actually have to swap the interfaces
  3481. * so that the master physical encoder will use a pingpong/interface
  3482. * that generates irqs on which to wait.
  3483. */
  3484. is_right_only = !test_bit(0, affected_displays) &&
  3485. test_bit(1, affected_displays);
  3486. if (is_right_only && !sde_enc->intfs_swapped) {
  3487. /* right-only update swap interfaces */
  3488. swap(sde_enc->phys_encs[0]->intf_idx,
  3489. sde_enc->phys_encs[1]->intf_idx);
  3490. sde_enc->intfs_swapped = true;
  3491. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3492. /* left-only or full update, swap back */
  3493. swap(sde_enc->phys_encs[0]->intf_idx,
  3494. sde_enc->phys_encs[1]->intf_idx);
  3495. sde_enc->intfs_swapped = false;
  3496. }
  3497. SDE_DEBUG_ENC(sde_enc,
  3498. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3499. is_right_only, sde_enc->intfs_swapped,
  3500. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3501. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3502. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3503. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3504. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3505. *affected_displays);
  3506. /* ppsplit always uses master since ppslave invalid for irqs*/
  3507. if (num_active_phys == 1)
  3508. *affected_displays = BIT(0);
  3509. }
  3510. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3511. struct sde_encoder_kickoff_params *params)
  3512. {
  3513. struct sde_encoder_virt *sde_enc;
  3514. struct sde_encoder_phys *phys;
  3515. int i, num_active_phys;
  3516. bool master_assigned = false;
  3517. if (!drm_enc || !params)
  3518. return;
  3519. sde_enc = to_sde_encoder_virt(drm_enc);
  3520. if (sde_enc->num_phys_encs <= 1)
  3521. return;
  3522. /* count bits set */
  3523. num_active_phys = hweight_long(params->affected_displays);
  3524. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3525. params->affected_displays, num_active_phys);
  3526. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3527. num_active_phys);
  3528. /* for left/right only update, ppsplit master switches interface */
  3529. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3530. &params->affected_displays, num_active_phys);
  3531. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3532. enum sde_enc_split_role prv_role, new_role;
  3533. bool active = false;
  3534. phys = sde_enc->phys_encs[i];
  3535. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3536. continue;
  3537. active = test_bit(i, &params->affected_displays);
  3538. prv_role = phys->split_role;
  3539. if (active && num_active_phys == 1)
  3540. new_role = ENC_ROLE_SOLO;
  3541. else if (active && !master_assigned)
  3542. new_role = ENC_ROLE_MASTER;
  3543. else if (active)
  3544. new_role = ENC_ROLE_SLAVE;
  3545. else
  3546. new_role = ENC_ROLE_SKIP;
  3547. phys->ops.update_split_role(phys, new_role);
  3548. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3549. sde_enc->cur_master = phys;
  3550. master_assigned = true;
  3551. }
  3552. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3553. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3554. phys->split_role, active);
  3555. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3556. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3557. phys->split_role, active, num_active_phys);
  3558. }
  3559. }
  3560. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3561. {
  3562. struct sde_encoder_virt *sde_enc;
  3563. struct msm_display_info *disp_info;
  3564. if (!drm_enc) {
  3565. SDE_ERROR("invalid encoder\n");
  3566. return false;
  3567. }
  3568. sde_enc = to_sde_encoder_virt(drm_enc);
  3569. disp_info = &sde_enc->disp_info;
  3570. return (disp_info->curr_panel_mode == mode);
  3571. }
  3572. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3573. {
  3574. struct sde_encoder_virt *sde_enc;
  3575. struct sde_encoder_phys *phys;
  3576. unsigned int i;
  3577. struct sde_hw_ctl *ctl;
  3578. if (!drm_enc) {
  3579. SDE_ERROR("invalid encoder\n");
  3580. return;
  3581. }
  3582. sde_enc = to_sde_encoder_virt(drm_enc);
  3583. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3584. phys = sde_enc->phys_encs[i];
  3585. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3586. sde_encoder_check_curr_mode(drm_enc,
  3587. MSM_DISPLAY_CMD_MODE)) {
  3588. ctl = phys->hw_ctl;
  3589. if (ctl->ops.trigger_pending)
  3590. /* update only for command mode primary ctl */
  3591. ctl->ops.trigger_pending(ctl);
  3592. }
  3593. }
  3594. sde_enc->idle_pc_restore = false;
  3595. }
  3596. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3597. {
  3598. struct sde_encoder_virt *sde_enc = container_of(work,
  3599. struct sde_encoder_virt, esd_trigger_work);
  3600. if (!sde_enc) {
  3601. SDE_ERROR("invalid sde encoder\n");
  3602. return;
  3603. }
  3604. sde_encoder_resource_control(&sde_enc->base,
  3605. SDE_ENC_RC_EVENT_KICKOFF);
  3606. }
  3607. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3608. {
  3609. struct sde_encoder_virt *sde_enc = container_of(work,
  3610. struct sde_encoder_virt, input_event_work);
  3611. if (!sde_enc) {
  3612. SDE_ERROR("invalid sde encoder\n");
  3613. return;
  3614. }
  3615. sde_encoder_resource_control(&sde_enc->base,
  3616. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3617. }
  3618. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3619. {
  3620. struct sde_encoder_virt *sde_enc = container_of(work,
  3621. struct sde_encoder_virt, early_wakeup_work);
  3622. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3623. if (!sde_kms)
  3624. return;
  3625. sde_vm_lock(sde_kms);
  3626. if (!sde_vm_owns_hw(sde_kms)) {
  3627. sde_vm_unlock(sde_kms);
  3628. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3629. DRMID(&sde_enc->base));
  3630. return;
  3631. }
  3632. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3633. sde_encoder_resource_control(&sde_enc->base,
  3634. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3635. SDE_ATRACE_END("encoder_early_wakeup");
  3636. sde_vm_unlock(sde_kms);
  3637. }
  3638. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3639. {
  3640. struct sde_encoder_virt *sde_enc = NULL;
  3641. struct msm_drm_thread *disp_thread = NULL;
  3642. struct msm_drm_private *priv = NULL;
  3643. priv = drm_enc->dev->dev_private;
  3644. sde_enc = to_sde_encoder_virt(drm_enc);
  3645. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3646. SDE_DEBUG_ENC(sde_enc,
  3647. "should only early wake up command mode display\n");
  3648. return;
  3649. }
  3650. if (!sde_enc->crtc || (sde_enc->crtc->index
  3651. >= ARRAY_SIZE(priv->event_thread))) {
  3652. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3653. sde_enc->crtc == NULL,
  3654. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3655. return;
  3656. }
  3657. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3658. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3659. kthread_queue_work(&disp_thread->worker,
  3660. &sde_enc->early_wakeup_work);
  3661. SDE_ATRACE_END("queue_early_wakeup_work");
  3662. }
  3663. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3664. {
  3665. static const uint64_t timeout_us = 50000;
  3666. static const uint64_t sleep_us = 20;
  3667. struct sde_encoder_virt *sde_enc;
  3668. ktime_t cur_ktime, exp_ktime;
  3669. uint32_t line_count, tmp, i;
  3670. if (!drm_enc) {
  3671. SDE_ERROR("invalid encoder\n");
  3672. return -EINVAL;
  3673. }
  3674. sde_enc = to_sde_encoder_virt(drm_enc);
  3675. if (!sde_enc->cur_master ||
  3676. !sde_enc->cur_master->ops.get_line_count) {
  3677. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3678. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3679. return -EINVAL;
  3680. }
  3681. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3682. line_count = sde_enc->cur_master->ops.get_line_count(
  3683. sde_enc->cur_master);
  3684. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3685. tmp = line_count;
  3686. line_count = sde_enc->cur_master->ops.get_line_count(
  3687. sde_enc->cur_master);
  3688. if (line_count < tmp) {
  3689. SDE_EVT32(DRMID(drm_enc), line_count);
  3690. return 0;
  3691. }
  3692. cur_ktime = ktime_get();
  3693. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3694. break;
  3695. usleep_range(sleep_us / 2, sleep_us);
  3696. }
  3697. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3698. return -ETIMEDOUT;
  3699. }
  3700. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3701. {
  3702. struct drm_encoder *drm_enc;
  3703. struct sde_rm_hw_iter rm_iter;
  3704. bool lm_valid = false;
  3705. bool intf_valid = false;
  3706. if (!phys_enc || !phys_enc->parent) {
  3707. SDE_ERROR("invalid encoder\n");
  3708. return -EINVAL;
  3709. }
  3710. drm_enc = phys_enc->parent;
  3711. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3712. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3713. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3714. phys_enc->has_intf_te)) {
  3715. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3716. SDE_HW_BLK_INTF);
  3717. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3718. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3719. if (!hw_intf)
  3720. continue;
  3721. if (phys_enc->hw_ctl->ops.update_bitmask)
  3722. phys_enc->hw_ctl->ops.update_bitmask(
  3723. phys_enc->hw_ctl,
  3724. SDE_HW_FLUSH_INTF,
  3725. hw_intf->idx, 1);
  3726. intf_valid = true;
  3727. }
  3728. if (!intf_valid) {
  3729. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3730. "intf not found to flush\n");
  3731. return -EFAULT;
  3732. }
  3733. } else {
  3734. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3735. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3736. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3737. if (!hw_lm)
  3738. continue;
  3739. /* update LM flush for HW without INTF TE */
  3740. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3741. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3742. phys_enc->hw_ctl,
  3743. hw_lm->idx, 1);
  3744. lm_valid = true;
  3745. }
  3746. if (!lm_valid) {
  3747. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3748. "lm not found to flush\n");
  3749. return -EFAULT;
  3750. }
  3751. }
  3752. return 0;
  3753. }
  3754. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3755. struct sde_encoder_virt *sde_enc)
  3756. {
  3757. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3758. struct sde_hw_mdp *mdptop = NULL;
  3759. sde_enc->dynamic_hdr_updated = false;
  3760. if (sde_enc->cur_master) {
  3761. mdptop = sde_enc->cur_master->hw_mdptop;
  3762. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3763. sde_enc->cur_master->connector);
  3764. }
  3765. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3766. return;
  3767. if (mdptop->ops.set_hdr_plus_metadata) {
  3768. sde_enc->dynamic_hdr_updated = true;
  3769. mdptop->ops.set_hdr_plus_metadata(
  3770. mdptop, dhdr_meta->dynamic_hdr_payload,
  3771. dhdr_meta->dynamic_hdr_payload_size,
  3772. sde_enc->cur_master->intf_idx == INTF_0 ?
  3773. 0 : 1);
  3774. }
  3775. }
  3776. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3777. {
  3778. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3779. struct sde_encoder_phys *phys;
  3780. int i;
  3781. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3782. phys = sde_enc->phys_encs[i];
  3783. if (phys && phys->ops.hw_reset)
  3784. phys->ops.hw_reset(phys);
  3785. }
  3786. }
  3787. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3788. struct sde_encoder_kickoff_params *params,
  3789. struct sde_encoder_virt *sde_enc,
  3790. struct sde_kms *sde_kms,
  3791. bool needs_hw_reset, bool is_cmd_mode)
  3792. {
  3793. int rc, ret = 0;
  3794. /* if any phys needs reset, reset all phys, in-order */
  3795. if (needs_hw_reset)
  3796. sde_encoder_needs_hw_reset(drm_enc);
  3797. _sde_encoder_update_master(drm_enc, params);
  3798. _sde_encoder_update_roi(drm_enc);
  3799. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3800. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3801. if (rc) {
  3802. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3803. sde_enc->cur_master->connector->base.id, rc);
  3804. ret = rc;
  3805. }
  3806. }
  3807. if (sde_enc->cur_master &&
  3808. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3809. !sde_enc->cur_master->cont_splash_enabled)) {
  3810. rc = sde_encoder_dce_setup(sde_enc, params);
  3811. if (rc) {
  3812. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3813. ret = rc;
  3814. }
  3815. }
  3816. sde_encoder_dce_flush(sde_enc);
  3817. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3818. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3819. sde_enc->cur_master, sde_kms->qdss_enabled);
  3820. return ret;
  3821. }
  3822. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3823. struct sde_encoder_kickoff_params *params)
  3824. {
  3825. struct sde_encoder_virt *sde_enc;
  3826. struct sde_encoder_phys *phys, *cur_master;
  3827. struct sde_kms *sde_kms = NULL;
  3828. struct sde_crtc *sde_crtc;
  3829. bool needs_hw_reset = false, is_cmd_mode;
  3830. int i, rc, ret = 0;
  3831. struct msm_display_info *disp_info;
  3832. if (!drm_enc || !params || !drm_enc->dev ||
  3833. !drm_enc->dev->dev_private) {
  3834. SDE_ERROR("invalid args\n");
  3835. return -EINVAL;
  3836. }
  3837. sde_enc = to_sde_encoder_virt(drm_enc);
  3838. sde_kms = sde_encoder_get_kms(drm_enc);
  3839. if (!sde_kms)
  3840. return -EINVAL;
  3841. disp_info = &sde_enc->disp_info;
  3842. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3843. SDE_DEBUG_ENC(sde_enc, "\n");
  3844. SDE_EVT32(DRMID(drm_enc));
  3845. cur_master = sde_enc->cur_master;
  3846. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3847. if (cur_master && cur_master->connector)
  3848. sde_enc->frame_trigger_mode =
  3849. sde_connector_get_property(cur_master->connector->state,
  3850. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3851. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3852. /* prepare for next kickoff, may include waiting on previous kickoff */
  3853. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3854. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3855. phys = sde_enc->phys_encs[i];
  3856. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3857. params->recovery_events_enabled =
  3858. sde_enc->recovery_events_enabled;
  3859. if (phys) {
  3860. if (phys->ops.prepare_for_kickoff) {
  3861. rc = phys->ops.prepare_for_kickoff(
  3862. phys, params);
  3863. if (rc)
  3864. ret = rc;
  3865. }
  3866. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3867. needs_hw_reset = true;
  3868. _sde_encoder_setup_dither(phys);
  3869. if (sde_enc->cur_master &&
  3870. sde_connector_is_qsync_updated(
  3871. sde_enc->cur_master->connector))
  3872. _helper_flush_qsync(phys);
  3873. }
  3874. }
  3875. if (is_cmd_mode && sde_enc->cur_master &&
  3876. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3877. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3878. _sde_encoder_update_rsc_client(drm_enc, true);
  3879. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3880. if (rc) {
  3881. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3882. ret = rc;
  3883. goto end;
  3884. }
  3885. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3886. needs_hw_reset, is_cmd_mode);
  3887. end:
  3888. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3889. return ret;
  3890. }
  3891. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3892. {
  3893. struct sde_encoder_virt *sde_enc;
  3894. struct sde_encoder_phys *phys;
  3895. struct sde_kms *sde_kms;
  3896. unsigned int i;
  3897. if (!drm_enc) {
  3898. SDE_ERROR("invalid encoder\n");
  3899. return;
  3900. }
  3901. SDE_ATRACE_BEGIN("encoder_kickoff");
  3902. sde_enc = to_sde_encoder_virt(drm_enc);
  3903. SDE_DEBUG_ENC(sde_enc, "\n");
  3904. if (sde_enc->delay_kickoff) {
  3905. u32 loop_count = 20;
  3906. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3907. for (i = 0; i < loop_count; i++) {
  3908. usleep_range(sleep, sleep * 2);
  3909. if (!sde_enc->delay_kickoff)
  3910. break;
  3911. }
  3912. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3913. }
  3914. /* update txq for any output retire hw-fence (wb-path) */
  3915. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3916. if (!sde_kms) {
  3917. SDE_ERROR("invalid sde_kms\n");
  3918. return;
  3919. }
  3920. if (sde_enc->cur_master)
  3921. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3922. /* All phys encs are ready to go, trigger the kickoff */
  3923. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3924. /* allow phys encs to handle any post-kickoff business */
  3925. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3926. phys = sde_enc->phys_encs[i];
  3927. if (phys && phys->ops.handle_post_kickoff)
  3928. phys->ops.handle_post_kickoff(phys);
  3929. }
  3930. if (sde_enc->autorefresh_solver_disable &&
  3931. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3932. _sde_encoder_update_rsc_client(drm_enc, true);
  3933. SDE_ATRACE_END("encoder_kickoff");
  3934. }
  3935. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3936. struct sde_hw_pp_vsync_info *info)
  3937. {
  3938. struct sde_encoder_virt *sde_enc;
  3939. struct sde_encoder_phys *phys;
  3940. int i, ret;
  3941. if (!drm_enc || !info)
  3942. return;
  3943. sde_enc = to_sde_encoder_virt(drm_enc);
  3944. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3945. phys = sde_enc->phys_encs[i];
  3946. if (phys && phys->hw_intf && phys->hw_pp
  3947. && phys->hw_intf->ops.get_vsync_info) {
  3948. ret = phys->hw_intf->ops.get_vsync_info(
  3949. phys->hw_intf, &info[i]);
  3950. if (!ret) {
  3951. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3952. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3953. }
  3954. }
  3955. }
  3956. }
  3957. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3958. u32 *transfer_time_us)
  3959. {
  3960. struct sde_encoder_virt *sde_enc;
  3961. struct msm_mode_info *info;
  3962. if (!drm_enc || !transfer_time_us) {
  3963. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3964. !transfer_time_us);
  3965. return;
  3966. }
  3967. sde_enc = to_sde_encoder_virt(drm_enc);
  3968. info = &sde_enc->mode_info;
  3969. *transfer_time_us = info->mdp_transfer_time_us;
  3970. }
  3971. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3972. {
  3973. struct drm_encoder *src_enc = drm_enc;
  3974. struct sde_encoder_virt *sde_enc;
  3975. struct sde_kms *sde_kms;
  3976. u32 fps;
  3977. if (!drm_enc) {
  3978. SDE_ERROR("invalid encoder\n");
  3979. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3980. }
  3981. sde_kms = sde_encoder_get_kms(drm_enc);
  3982. if (!sde_kms)
  3983. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3984. if (sde_encoder_in_clone_mode(drm_enc))
  3985. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3986. if (!src_enc)
  3987. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3988. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3989. return MAX_KICKOFF_TIMEOUT_MS;
  3990. sde_enc = to_sde_encoder_virt(src_enc);
  3991. fps = sde_enc->mode_info.frame_rate;
  3992. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3993. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3994. else
  3995. return (SEC_TO_MILLI_SEC / fps) * 2;
  3996. }
  3997. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3998. {
  3999. struct sde_encoder_virt *sde_enc;
  4000. struct sde_encoder_phys *master;
  4001. bool is_vid_mode;
  4002. if (!drm_enc)
  4003. return -EINVAL;
  4004. sde_enc = to_sde_encoder_virt(drm_enc);
  4005. master = sde_enc->cur_master;
  4006. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4007. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4008. return -ENODATA;
  4009. if (!master->hw_intf->ops.get_avr_status)
  4010. return -EOPNOTSUPP;
  4011. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4012. }
  4013. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4014. struct drm_framebuffer *fb)
  4015. {
  4016. struct drm_encoder *drm_enc;
  4017. struct sde_hw_mixer_cfg mixer;
  4018. struct sde_rm_hw_iter lm_iter;
  4019. bool lm_valid = false;
  4020. if (!phys_enc || !phys_enc->parent) {
  4021. SDE_ERROR("invalid encoder\n");
  4022. return -EINVAL;
  4023. }
  4024. drm_enc = phys_enc->parent;
  4025. memset(&mixer, 0, sizeof(mixer));
  4026. /* reset associated CTL/LMs */
  4027. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4028. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4029. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4030. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4031. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4032. if (!hw_lm)
  4033. continue;
  4034. /* need to flush LM to remove it */
  4035. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4036. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4037. phys_enc->hw_ctl,
  4038. hw_lm->idx, 1);
  4039. if (fb) {
  4040. /* assume a single LM if targeting a frame buffer */
  4041. if (lm_valid)
  4042. continue;
  4043. mixer.out_height = fb->height;
  4044. mixer.out_width = fb->width;
  4045. if (hw_lm->ops.setup_mixer_out)
  4046. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4047. }
  4048. lm_valid = true;
  4049. /* only enable border color on LM */
  4050. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4051. phys_enc->hw_ctl->ops.setup_blendstage(
  4052. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4053. }
  4054. if (!lm_valid) {
  4055. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4056. return -EFAULT;
  4057. }
  4058. return 0;
  4059. }
  4060. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4061. {
  4062. struct sde_encoder_virt *sde_enc;
  4063. struct sde_encoder_phys *phys;
  4064. int i, rc = 0, ret = 0;
  4065. struct sde_hw_ctl *ctl;
  4066. if (!drm_enc) {
  4067. SDE_ERROR("invalid encoder\n");
  4068. return -EINVAL;
  4069. }
  4070. sde_enc = to_sde_encoder_virt(drm_enc);
  4071. /* update the qsync parameters for the current frame */
  4072. if (sde_enc->cur_master)
  4073. sde_connector_set_qsync_params(
  4074. sde_enc->cur_master->connector);
  4075. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4076. phys = sde_enc->phys_encs[i];
  4077. if (phys && phys->ops.prepare_commit)
  4078. phys->ops.prepare_commit(phys);
  4079. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4080. ret = -ETIMEDOUT;
  4081. if (phys && phys->hw_ctl) {
  4082. ctl = phys->hw_ctl;
  4083. /*
  4084. * avoid clearing the pending flush during the first
  4085. * frame update after idle power collpase as the
  4086. * restore path would have updated the pending flush
  4087. */
  4088. if (!sde_enc->idle_pc_restore &&
  4089. ctl->ops.clear_pending_flush)
  4090. ctl->ops.clear_pending_flush(ctl);
  4091. }
  4092. }
  4093. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4094. rc = sde_connector_prepare_commit(
  4095. sde_enc->cur_master->connector);
  4096. if (rc)
  4097. SDE_ERROR_ENC(sde_enc,
  4098. "prepare commit failed conn %d rc %d\n",
  4099. sde_enc->cur_master->connector->base.id,
  4100. rc);
  4101. }
  4102. return ret;
  4103. }
  4104. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4105. bool enable, u32 frame_count)
  4106. {
  4107. if (!phys_enc)
  4108. return;
  4109. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4110. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4111. enable, frame_count);
  4112. }
  4113. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4114. bool nonblock, u32 *misr_value)
  4115. {
  4116. if (!phys_enc)
  4117. return -EINVAL;
  4118. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4119. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4120. nonblock, misr_value) : -ENOTSUPP;
  4121. }
  4122. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4123. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4124. {
  4125. struct sde_encoder_virt *sde_enc;
  4126. int i;
  4127. if (!s || !s->private)
  4128. return -EINVAL;
  4129. sde_enc = s->private;
  4130. mutex_lock(&sde_enc->enc_lock);
  4131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4133. if (!phys)
  4134. continue;
  4135. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4136. phys->intf_idx - INTF_0,
  4137. atomic_read(&phys->vsync_cnt),
  4138. atomic_read(&phys->underrun_cnt));
  4139. switch (phys->intf_mode) {
  4140. case INTF_MODE_VIDEO:
  4141. seq_puts(s, "mode: video\n");
  4142. break;
  4143. case INTF_MODE_CMD:
  4144. seq_puts(s, "mode: command\n");
  4145. break;
  4146. case INTF_MODE_WB_BLOCK:
  4147. seq_puts(s, "mode: wb block\n");
  4148. break;
  4149. case INTF_MODE_WB_LINE:
  4150. seq_puts(s, "mode: wb line\n");
  4151. break;
  4152. default:
  4153. seq_puts(s, "mode: ???\n");
  4154. break;
  4155. }
  4156. }
  4157. mutex_unlock(&sde_enc->enc_lock);
  4158. return 0;
  4159. }
  4160. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4161. struct file *file)
  4162. {
  4163. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4164. }
  4165. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4166. const char __user *user_buf, size_t count, loff_t *ppos)
  4167. {
  4168. struct sde_encoder_virt *sde_enc;
  4169. char buf[MISR_BUFF_SIZE + 1];
  4170. size_t buff_copy;
  4171. u32 frame_count, enable;
  4172. struct sde_kms *sde_kms = NULL;
  4173. struct drm_encoder *drm_enc;
  4174. if (!file || !file->private_data)
  4175. return -EINVAL;
  4176. sde_enc = file->private_data;
  4177. if (!sde_enc)
  4178. return -EINVAL;
  4179. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4180. if (!sde_kms)
  4181. return -EINVAL;
  4182. drm_enc = &sde_enc->base;
  4183. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4184. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4185. return -ENOTSUPP;
  4186. }
  4187. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4188. if (copy_from_user(buf, user_buf, buff_copy))
  4189. return -EINVAL;
  4190. buf[buff_copy] = 0; /* end of string */
  4191. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4192. return -EINVAL;
  4193. atomic_set(&sde_enc->misr_enable, enable);
  4194. sde_enc->misr_reconfigure = true;
  4195. sde_enc->misr_frame_count = frame_count;
  4196. return count;
  4197. }
  4198. static ssize_t _sde_encoder_misr_read(struct file *file,
  4199. char __user *user_buff, size_t count, loff_t *ppos)
  4200. {
  4201. struct sde_encoder_virt *sde_enc;
  4202. struct sde_kms *sde_kms = NULL;
  4203. struct drm_encoder *drm_enc;
  4204. int i = 0, len = 0;
  4205. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4206. int rc;
  4207. if (*ppos)
  4208. return 0;
  4209. if (!file || !file->private_data)
  4210. return -EINVAL;
  4211. sde_enc = file->private_data;
  4212. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4213. if (!sde_kms)
  4214. return -EINVAL;
  4215. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4216. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4217. return -ENOTSUPP;
  4218. }
  4219. drm_enc = &sde_enc->base;
  4220. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4221. if (rc < 0) {
  4222. SDE_ERROR("failed to enable power resource %d\n", rc);
  4223. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4224. return rc;
  4225. }
  4226. sde_vm_lock(sde_kms);
  4227. if (!sde_vm_owns_hw(sde_kms)) {
  4228. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4229. rc = -EOPNOTSUPP;
  4230. goto end;
  4231. }
  4232. if (!atomic_read(&sde_enc->misr_enable)) {
  4233. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4234. "disabled\n");
  4235. goto buff_check;
  4236. }
  4237. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4238. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4239. u32 misr_value = 0;
  4240. if (!phys || !phys->ops.collect_misr) {
  4241. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4242. "invalid\n");
  4243. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4244. continue;
  4245. }
  4246. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4247. if (rc) {
  4248. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4249. "invalid\n");
  4250. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4251. rc);
  4252. continue;
  4253. } else {
  4254. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4255. "Intf idx:%d\n",
  4256. phys->intf_idx - INTF_0);
  4257. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4258. "0x%x\n", misr_value);
  4259. }
  4260. }
  4261. buff_check:
  4262. if (count <= len) {
  4263. len = 0;
  4264. goto end;
  4265. }
  4266. if (copy_to_user(user_buff, buf, len)) {
  4267. len = -EFAULT;
  4268. goto end;
  4269. }
  4270. *ppos += len; /* increase offset */
  4271. end:
  4272. sde_vm_unlock(sde_kms);
  4273. pm_runtime_put_sync(drm_enc->dev->dev);
  4274. return len;
  4275. }
  4276. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4277. {
  4278. struct sde_encoder_virt *sde_enc;
  4279. struct sde_kms *sde_kms;
  4280. int i;
  4281. static const struct file_operations debugfs_status_fops = {
  4282. .open = _sde_encoder_debugfs_status_open,
  4283. .read = seq_read,
  4284. .llseek = seq_lseek,
  4285. .release = single_release,
  4286. };
  4287. static const struct file_operations debugfs_misr_fops = {
  4288. .open = simple_open,
  4289. .read = _sde_encoder_misr_read,
  4290. .write = _sde_encoder_misr_setup,
  4291. };
  4292. char name[SDE_NAME_SIZE];
  4293. if (!drm_enc) {
  4294. SDE_ERROR("invalid encoder\n");
  4295. return -EINVAL;
  4296. }
  4297. sde_enc = to_sde_encoder_virt(drm_enc);
  4298. sde_kms = sde_encoder_get_kms(drm_enc);
  4299. if (!sde_kms) {
  4300. SDE_ERROR("invalid sde_kms\n");
  4301. return -EINVAL;
  4302. }
  4303. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4304. /* create overall sub-directory for the encoder */
  4305. sde_enc->debugfs_root = debugfs_create_dir(name,
  4306. drm_enc->dev->primary->debugfs_root);
  4307. if (!sde_enc->debugfs_root)
  4308. return -ENOMEM;
  4309. /* don't error check these */
  4310. debugfs_create_file("status", 0400,
  4311. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4312. debugfs_create_file("misr_data", 0600,
  4313. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4314. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4315. &sde_enc->idle_pc_enabled);
  4316. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4317. &sde_enc->frame_trigger_mode);
  4318. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4319. if (sde_enc->phys_encs[i] &&
  4320. sde_enc->phys_encs[i]->ops.late_register)
  4321. sde_enc->phys_encs[i]->ops.late_register(
  4322. sde_enc->phys_encs[i],
  4323. sde_enc->debugfs_root);
  4324. return 0;
  4325. }
  4326. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4327. {
  4328. struct sde_encoder_virt *sde_enc;
  4329. if (!drm_enc)
  4330. return;
  4331. sde_enc = to_sde_encoder_virt(drm_enc);
  4332. debugfs_remove_recursive(sde_enc->debugfs_root);
  4333. }
  4334. #else
  4335. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4336. {
  4337. return 0;
  4338. }
  4339. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4340. {
  4341. }
  4342. #endif /* CONFIG_DEBUG_FS */
  4343. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4344. {
  4345. return _sde_encoder_init_debugfs(encoder);
  4346. }
  4347. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4348. {
  4349. _sde_encoder_destroy_debugfs(encoder);
  4350. }
  4351. static int sde_encoder_virt_add_phys_encs(
  4352. struct msm_display_info *disp_info,
  4353. struct sde_encoder_virt *sde_enc,
  4354. struct sde_enc_phys_init_params *params)
  4355. {
  4356. struct sde_encoder_phys *enc = NULL;
  4357. u32 display_caps = disp_info->capabilities;
  4358. SDE_DEBUG_ENC(sde_enc, "\n");
  4359. /*
  4360. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4361. * in this function, check up-front.
  4362. */
  4363. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4364. ARRAY_SIZE(sde_enc->phys_encs)) {
  4365. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4366. sde_enc->num_phys_encs);
  4367. return -EINVAL;
  4368. }
  4369. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4370. enc = sde_encoder_phys_vid_init(params);
  4371. if (IS_ERR_OR_NULL(enc)) {
  4372. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4373. PTR_ERR(enc));
  4374. return !enc ? -EINVAL : PTR_ERR(enc);
  4375. }
  4376. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4377. }
  4378. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4379. enc = sde_encoder_phys_cmd_init(params);
  4380. if (IS_ERR_OR_NULL(enc)) {
  4381. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4382. PTR_ERR(enc));
  4383. return !enc ? -EINVAL : PTR_ERR(enc);
  4384. }
  4385. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4386. }
  4387. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4388. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4389. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4390. else
  4391. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4392. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4393. ++sde_enc->num_phys_encs;
  4394. return 0;
  4395. }
  4396. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4397. struct sde_enc_phys_init_params *params)
  4398. {
  4399. struct sde_encoder_phys *enc = NULL;
  4400. if (!sde_enc) {
  4401. SDE_ERROR("invalid encoder\n");
  4402. return -EINVAL;
  4403. }
  4404. SDE_DEBUG_ENC(sde_enc, "\n");
  4405. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4406. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4407. sde_enc->num_phys_encs);
  4408. return -EINVAL;
  4409. }
  4410. enc = sde_encoder_phys_wb_init(params);
  4411. if (IS_ERR_OR_NULL(enc)) {
  4412. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4413. PTR_ERR(enc));
  4414. return !enc ? -EINVAL : PTR_ERR(enc);
  4415. }
  4416. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4417. ++sde_enc->num_phys_encs;
  4418. return 0;
  4419. }
  4420. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4421. struct sde_kms *sde_kms,
  4422. struct msm_display_info *disp_info,
  4423. int *drm_enc_mode)
  4424. {
  4425. int ret = 0;
  4426. int i = 0;
  4427. enum sde_intf_type intf_type;
  4428. struct sde_encoder_virt_ops parent_ops = {
  4429. sde_encoder_vblank_callback,
  4430. sde_encoder_underrun_callback,
  4431. sde_encoder_frame_done_callback,
  4432. _sde_encoder_get_qsync_fps_callback,
  4433. };
  4434. struct sde_enc_phys_init_params phys_params;
  4435. if (!sde_enc || !sde_kms) {
  4436. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4437. !sde_enc, !sde_kms);
  4438. return -EINVAL;
  4439. }
  4440. memset(&phys_params, 0, sizeof(phys_params));
  4441. phys_params.sde_kms = sde_kms;
  4442. phys_params.parent = &sde_enc->base;
  4443. phys_params.parent_ops = parent_ops;
  4444. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4445. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4446. SDE_DEBUG("\n");
  4447. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4448. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4449. intf_type = INTF_DSI;
  4450. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4451. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4452. intf_type = INTF_HDMI;
  4453. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4454. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4455. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4456. else
  4457. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4458. intf_type = INTF_DP;
  4459. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4460. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4461. intf_type = INTF_WB;
  4462. } else {
  4463. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4464. return -EINVAL;
  4465. }
  4466. WARN_ON(disp_info->num_of_h_tiles < 1);
  4467. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4468. sde_enc->te_source = disp_info->te_source;
  4469. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4470. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4471. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4472. sde_kms->catalog->features);
  4473. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4474. sde_kms->catalog->features);
  4475. mutex_lock(&sde_enc->enc_lock);
  4476. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4477. /*
  4478. * Left-most tile is at index 0, content is controller id
  4479. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4480. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4481. */
  4482. u32 controller_id = disp_info->h_tile_instance[i];
  4483. if (disp_info->num_of_h_tiles > 1) {
  4484. if (i == 0)
  4485. phys_params.split_role = ENC_ROLE_MASTER;
  4486. else
  4487. phys_params.split_role = ENC_ROLE_SLAVE;
  4488. } else {
  4489. phys_params.split_role = ENC_ROLE_SOLO;
  4490. }
  4491. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4492. i, controller_id, phys_params.split_role);
  4493. if (intf_type == INTF_WB) {
  4494. phys_params.intf_idx = INTF_MAX;
  4495. phys_params.wb_idx = sde_encoder_get_wb(
  4496. sde_kms->catalog,
  4497. intf_type, controller_id);
  4498. if (phys_params.wb_idx == WB_MAX) {
  4499. SDE_ERROR_ENC(sde_enc,
  4500. "could not get wb: type %d, id %d\n",
  4501. intf_type, controller_id);
  4502. ret = -EINVAL;
  4503. }
  4504. } else {
  4505. phys_params.wb_idx = WB_MAX;
  4506. phys_params.intf_idx = sde_encoder_get_intf(
  4507. sde_kms->catalog, intf_type,
  4508. controller_id);
  4509. if (phys_params.intf_idx == INTF_MAX) {
  4510. SDE_ERROR_ENC(sde_enc,
  4511. "could not get wb: type %d, id %d\n",
  4512. intf_type, controller_id);
  4513. ret = -EINVAL;
  4514. }
  4515. }
  4516. if (!ret) {
  4517. if (intf_type == INTF_WB)
  4518. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4519. &phys_params);
  4520. else
  4521. ret = sde_encoder_virt_add_phys_encs(
  4522. disp_info,
  4523. sde_enc,
  4524. &phys_params);
  4525. if (ret)
  4526. SDE_ERROR_ENC(sde_enc,
  4527. "failed to add phys encs\n");
  4528. }
  4529. }
  4530. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4531. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4532. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4533. if (vid_phys) {
  4534. atomic_set(&vid_phys->vsync_cnt, 0);
  4535. atomic_set(&vid_phys->underrun_cnt, 0);
  4536. }
  4537. if (cmd_phys) {
  4538. atomic_set(&cmd_phys->vsync_cnt, 0);
  4539. atomic_set(&cmd_phys->underrun_cnt, 0);
  4540. }
  4541. }
  4542. mutex_unlock(&sde_enc->enc_lock);
  4543. return ret;
  4544. }
  4545. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4546. .mode_set = sde_encoder_virt_mode_set,
  4547. .disable = sde_encoder_virt_disable,
  4548. .enable = sde_encoder_virt_enable,
  4549. .atomic_check = sde_encoder_virt_atomic_check,
  4550. };
  4551. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4552. .destroy = sde_encoder_destroy,
  4553. .late_register = sde_encoder_late_register,
  4554. .early_unregister = sde_encoder_early_unregister,
  4555. };
  4556. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4557. {
  4558. struct msm_drm_private *priv = dev->dev_private;
  4559. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4560. struct drm_encoder *drm_enc = NULL;
  4561. struct sde_encoder_virt *sde_enc = NULL;
  4562. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4563. char name[SDE_NAME_SIZE];
  4564. int ret = 0, i, intf_index = INTF_MAX;
  4565. struct sde_encoder_phys *phys = NULL;
  4566. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4567. if (!sde_enc) {
  4568. ret = -ENOMEM;
  4569. goto fail;
  4570. }
  4571. mutex_init(&sde_enc->enc_lock);
  4572. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4573. &drm_enc_mode);
  4574. if (ret)
  4575. goto fail;
  4576. sde_enc->cur_master = NULL;
  4577. spin_lock_init(&sde_enc->enc_spinlock);
  4578. mutex_init(&sde_enc->vblank_ctl_lock);
  4579. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4580. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4581. drm_enc = &sde_enc->base;
  4582. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4583. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4585. phys = sde_enc->phys_encs[i];
  4586. if (!phys)
  4587. continue;
  4588. if (phys->ops.is_master && phys->ops.is_master(phys))
  4589. intf_index = phys->intf_idx - INTF_0;
  4590. }
  4591. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4592. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4593. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4594. SDE_RSC_PRIMARY_DISP_CLIENT :
  4595. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4596. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4597. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4598. PTR_ERR(sde_enc->rsc_client));
  4599. sde_enc->rsc_client = NULL;
  4600. }
  4601. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4602. sde_enc->input_event_enabled) {
  4603. ret = _sde_encoder_input_handler(sde_enc);
  4604. if (ret)
  4605. SDE_ERROR(
  4606. "input handler registration failed, rc = %d\n", ret);
  4607. }
  4608. /* Keep posted start as default configuration in driver
  4609. if SBLUT is supported on target. Do not allow HAL to
  4610. override driver's default frame trigger mode.
  4611. */
  4612. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4613. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4614. mutex_init(&sde_enc->rc_lock);
  4615. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4616. sde_encoder_off_work);
  4617. sde_enc->vblank_enabled = false;
  4618. sde_enc->qdss_status = false;
  4619. kthread_init_work(&sde_enc->input_event_work,
  4620. sde_encoder_input_event_work_handler);
  4621. kthread_init_work(&sde_enc->early_wakeup_work,
  4622. sde_encoder_early_wakeup_work_handler);
  4623. kthread_init_work(&sde_enc->esd_trigger_work,
  4624. sde_encoder_esd_trigger_work_handler);
  4625. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4626. SDE_DEBUG_ENC(sde_enc, "created\n");
  4627. return drm_enc;
  4628. fail:
  4629. SDE_ERROR("failed to create encoder\n");
  4630. if (drm_enc)
  4631. sde_encoder_destroy(drm_enc);
  4632. return ERR_PTR(ret);
  4633. }
  4634. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4635. enum msm_event_wait event)
  4636. {
  4637. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4638. struct sde_encoder_virt *sde_enc = NULL;
  4639. int i, ret = 0;
  4640. char atrace_buf[32];
  4641. if (!drm_enc) {
  4642. SDE_ERROR("invalid encoder\n");
  4643. return -EINVAL;
  4644. }
  4645. sde_enc = to_sde_encoder_virt(drm_enc);
  4646. SDE_DEBUG_ENC(sde_enc, "\n");
  4647. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4648. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4649. switch (event) {
  4650. case MSM_ENC_COMMIT_DONE:
  4651. fn_wait = phys->ops.wait_for_commit_done;
  4652. break;
  4653. case MSM_ENC_TX_COMPLETE:
  4654. fn_wait = phys->ops.wait_for_tx_complete;
  4655. break;
  4656. case MSM_ENC_VBLANK:
  4657. fn_wait = phys->ops.wait_for_vblank;
  4658. break;
  4659. case MSM_ENC_ACTIVE_REGION:
  4660. fn_wait = phys->ops.wait_for_active;
  4661. break;
  4662. default:
  4663. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4664. event);
  4665. return -EINVAL;
  4666. }
  4667. if (phys && fn_wait) {
  4668. snprintf(atrace_buf, sizeof(atrace_buf),
  4669. "wait_completion_event_%d", event);
  4670. SDE_ATRACE_BEGIN(atrace_buf);
  4671. ret = fn_wait(phys);
  4672. SDE_ATRACE_END(atrace_buf);
  4673. if (ret) {
  4674. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4675. sde_enc->disp_info.intf_type, event, i, ret);
  4676. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4677. i, ret, SDE_EVTLOG_ERROR);
  4678. return ret;
  4679. }
  4680. }
  4681. }
  4682. return ret;
  4683. }
  4684. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4685. u32 jitter_num, u32 jitter_denom,
  4686. ktime_t *l_bound, ktime_t *u_bound)
  4687. {
  4688. ktime_t jitter_ns, frametime_ns;
  4689. frametime_ns = (1 * 1000000000) / frame_rate;
  4690. jitter_ns = jitter_num * frametime_ns;
  4691. do_div(jitter_ns, jitter_denom * 100);
  4692. *l_bound = frametime_ns - jitter_ns;
  4693. *u_bound = frametime_ns + jitter_ns;
  4694. }
  4695. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4696. {
  4697. struct sde_encoder_virt *sde_enc;
  4698. if (!drm_enc) {
  4699. SDE_ERROR("invalid encoder\n");
  4700. return 0;
  4701. }
  4702. sde_enc = to_sde_encoder_virt(drm_enc);
  4703. return sde_enc->mode_info.frame_rate;
  4704. }
  4705. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4706. {
  4707. struct sde_encoder_virt *sde_enc = NULL;
  4708. int i;
  4709. if (!encoder) {
  4710. SDE_ERROR("invalid encoder\n");
  4711. return INTF_MODE_NONE;
  4712. }
  4713. sde_enc = to_sde_encoder_virt(encoder);
  4714. if (sde_enc->cur_master)
  4715. return sde_enc->cur_master->intf_mode;
  4716. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4717. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4718. if (phys)
  4719. return phys->intf_mode;
  4720. }
  4721. return INTF_MODE_NONE;
  4722. }
  4723. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4724. {
  4725. struct sde_encoder_virt *sde_enc = NULL;
  4726. struct sde_encoder_phys *phys;
  4727. if (!encoder) {
  4728. SDE_ERROR("invalid encoder\n");
  4729. return 0;
  4730. }
  4731. sde_enc = to_sde_encoder_virt(encoder);
  4732. phys = sde_enc->cur_master;
  4733. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4734. }
  4735. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4736. ktime_t *tvblank)
  4737. {
  4738. struct sde_encoder_virt *sde_enc = NULL;
  4739. struct sde_encoder_phys *phys;
  4740. if (!encoder) {
  4741. SDE_ERROR("invalid encoder\n");
  4742. return false;
  4743. }
  4744. sde_enc = to_sde_encoder_virt(encoder);
  4745. phys = sde_enc->cur_master;
  4746. if (!phys)
  4747. return false;
  4748. *tvblank = phys->last_vsync_timestamp;
  4749. return *tvblank ? true : false;
  4750. }
  4751. static void _sde_encoder_cache_hw_res_cont_splash(
  4752. struct drm_encoder *encoder,
  4753. struct sde_kms *sde_kms)
  4754. {
  4755. int i, idx;
  4756. struct sde_encoder_virt *sde_enc;
  4757. struct sde_encoder_phys *phys_enc;
  4758. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4759. sde_enc = to_sde_encoder_virt(encoder);
  4760. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4761. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4762. sde_enc->hw_pp[i] = NULL;
  4763. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4764. break;
  4765. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4766. }
  4767. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4768. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4769. sde_enc->hw_dsc[i] = NULL;
  4770. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4771. break;
  4772. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4773. }
  4774. /*
  4775. * If we have multiple phys encoders with one controller, make
  4776. * sure to populate the controller pointer in both phys encoders.
  4777. */
  4778. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4779. phys_enc = sde_enc->phys_encs[idx];
  4780. phys_enc->hw_ctl = NULL;
  4781. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4782. SDE_HW_BLK_CTL);
  4783. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4784. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4785. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4786. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4787. phys_enc->intf_idx, phys_enc->hw_ctl);
  4788. }
  4789. }
  4790. }
  4791. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4794. phys->hw_intf = NULL;
  4795. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4796. break;
  4797. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4798. }
  4799. }
  4800. /**
  4801. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4802. * device bootup when cont_splash is enabled
  4803. * @drm_enc: Pointer to drm encoder structure
  4804. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4805. * @enable: boolean indicates enable or displae state of splash
  4806. * @Return: true if successful in updating the encoder structure
  4807. */
  4808. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4809. struct sde_splash_display *splash_display, bool enable)
  4810. {
  4811. struct sde_encoder_virt *sde_enc;
  4812. struct msm_drm_private *priv;
  4813. struct sde_kms *sde_kms;
  4814. struct drm_connector *conn = NULL;
  4815. struct sde_connector *sde_conn = NULL;
  4816. struct sde_connector_state *sde_conn_state = NULL;
  4817. struct drm_display_mode *drm_mode = NULL;
  4818. struct sde_encoder_phys *phys_enc;
  4819. struct drm_bridge *bridge;
  4820. int ret = 0, i;
  4821. struct msm_sub_mode sub_mode;
  4822. if (!encoder) {
  4823. SDE_ERROR("invalid drm enc\n");
  4824. return -EINVAL;
  4825. }
  4826. sde_enc = to_sde_encoder_virt(encoder);
  4827. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4828. if (!sde_kms) {
  4829. SDE_ERROR("invalid sde_kms\n");
  4830. return -EINVAL;
  4831. }
  4832. priv = encoder->dev->dev_private;
  4833. if (!priv->num_connectors) {
  4834. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4835. return -EINVAL;
  4836. }
  4837. SDE_DEBUG_ENC(sde_enc,
  4838. "num of connectors: %d\n", priv->num_connectors);
  4839. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4840. if (!enable) {
  4841. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4842. phys_enc = sde_enc->phys_encs[i];
  4843. if (phys_enc)
  4844. phys_enc->cont_splash_enabled = false;
  4845. }
  4846. return ret;
  4847. }
  4848. if (!splash_display) {
  4849. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4850. return -EINVAL;
  4851. }
  4852. for (i = 0; i < priv->num_connectors; i++) {
  4853. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4854. priv->connectors[i]->base.id);
  4855. sde_conn = to_sde_connector(priv->connectors[i]);
  4856. if (!sde_conn->encoder) {
  4857. SDE_DEBUG_ENC(sde_enc,
  4858. "encoder not attached to connector\n");
  4859. continue;
  4860. }
  4861. if (sde_conn->encoder->base.id
  4862. == encoder->base.id) {
  4863. conn = (priv->connectors[i]);
  4864. break;
  4865. }
  4866. }
  4867. if (!conn || !conn->state) {
  4868. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4869. return -EINVAL;
  4870. }
  4871. sde_conn_state = to_sde_connector_state(conn->state);
  4872. if (!sde_conn->ops.get_mode_info) {
  4873. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4874. return -EINVAL;
  4875. }
  4876. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4877. MSM_DISPLAY_DSC_MODE_DISABLED;
  4878. drm_mode = &encoder->crtc->state->adjusted_mode;
  4879. ret = sde_connector_get_mode_info(&sde_conn->base,
  4880. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4881. if (ret) {
  4882. SDE_ERROR_ENC(sde_enc,
  4883. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4884. return ret;
  4885. }
  4886. if (sde_conn->encoder) {
  4887. conn->state->best_encoder = sde_conn->encoder;
  4888. SDE_DEBUG_ENC(sde_enc,
  4889. "configured cstate->best_encoder to ID = %d\n",
  4890. conn->state->best_encoder->base.id);
  4891. } else {
  4892. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4893. conn->base.id);
  4894. }
  4895. sde_enc->crtc = encoder->crtc;
  4896. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4897. conn->state, false);
  4898. if (ret) {
  4899. SDE_ERROR_ENC(sde_enc,
  4900. "failed to reserve hw resources, %d\n", ret);
  4901. return ret;
  4902. }
  4903. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4904. sde_connector_get_topology_name(conn));
  4905. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4906. drm_mode->hdisplay, drm_mode->vdisplay);
  4907. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4908. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4909. if (bridge) {
  4910. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4911. /*
  4912. * For cont-splash use case, we update the mode
  4913. * configurations manually. This will skip the
  4914. * usually mode set call when actual frame is
  4915. * pushed from framework. The bridge needs to
  4916. * be updated with the current drm mode by
  4917. * calling the bridge mode set ops.
  4918. */
  4919. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4920. } else {
  4921. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4922. }
  4923. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4924. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4925. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4926. if (!phys) {
  4927. SDE_ERROR_ENC(sde_enc,
  4928. "phys encoders not initialized\n");
  4929. return -EINVAL;
  4930. }
  4931. /* update connector for master and slave phys encoders */
  4932. phys->connector = conn;
  4933. phys->cont_splash_enabled = true;
  4934. phys->hw_pp = sde_enc->hw_pp[i];
  4935. if (phys->ops.cont_splash_mode_set)
  4936. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4937. if (phys->ops.is_master && phys->ops.is_master(phys))
  4938. sde_enc->cur_master = phys;
  4939. }
  4940. return ret;
  4941. }
  4942. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4943. bool skip_pre_kickoff)
  4944. {
  4945. struct msm_drm_thread *event_thread = NULL;
  4946. struct msm_drm_private *priv = NULL;
  4947. struct sde_encoder_virt *sde_enc = NULL;
  4948. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4949. SDE_ERROR("invalid parameters\n");
  4950. return -EINVAL;
  4951. }
  4952. priv = enc->dev->dev_private;
  4953. sde_enc = to_sde_encoder_virt(enc);
  4954. if (!sde_enc->crtc || (sde_enc->crtc->index
  4955. >= ARRAY_SIZE(priv->event_thread))) {
  4956. SDE_DEBUG_ENC(sde_enc,
  4957. "invalid cached CRTC: %d or crtc index: %d\n",
  4958. sde_enc->crtc == NULL,
  4959. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4960. return -EINVAL;
  4961. }
  4962. SDE_EVT32_VERBOSE(DRMID(enc));
  4963. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4964. if (!skip_pre_kickoff) {
  4965. sde_enc->delay_kickoff = true;
  4966. kthread_queue_work(&event_thread->worker,
  4967. &sde_enc->esd_trigger_work);
  4968. kthread_flush_work(&sde_enc->esd_trigger_work);
  4969. }
  4970. /*
  4971. * panel may stop generating te signal (vsync) during esd failure. rsc
  4972. * hardware may hang without vsync. Avoid rsc hang by generating the
  4973. * vsync from watchdog timer instead of panel.
  4974. */
  4975. sde_encoder_helper_switch_vsync(enc, true);
  4976. if (!skip_pre_kickoff) {
  4977. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4978. sde_enc->delay_kickoff = false;
  4979. }
  4980. return 0;
  4981. }
  4982. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4983. {
  4984. struct sde_encoder_virt *sde_enc;
  4985. if (!encoder) {
  4986. SDE_ERROR("invalid drm enc\n");
  4987. return false;
  4988. }
  4989. sde_enc = to_sde_encoder_virt(encoder);
  4990. return sde_enc->recovery_events_enabled;
  4991. }
  4992. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4993. {
  4994. struct sde_encoder_virt *sde_enc;
  4995. if (!encoder) {
  4996. SDE_ERROR("invalid drm enc\n");
  4997. return;
  4998. }
  4999. sde_enc = to_sde_encoder_virt(encoder);
  5000. sde_enc->recovery_events_enabled = true;
  5001. }
  5002. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5003. {
  5004. struct sde_kms *sde_kms;
  5005. struct drm_connector *conn;
  5006. struct sde_connector_state *conn_state;
  5007. if (!drm_enc)
  5008. return false;
  5009. sde_kms = sde_encoder_get_kms(drm_enc);
  5010. if (!sde_kms)
  5011. return false;
  5012. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5013. if (!conn || !conn->state)
  5014. return false;
  5015. conn_state = to_sde_connector_state(conn->state);
  5016. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5017. }
  5018. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5019. {
  5020. struct drm_encoder *drm_enc;
  5021. struct sde_encoder_virt *sde_enc;
  5022. struct sde_encoder_phys *cur_master;
  5023. struct sde_hw_ctl *hw_ctl = NULL;
  5024. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5025. goto exit;
  5026. /* get encoder to find the hw_ctl for this connector */
  5027. drm_enc = c_conn->encoder;
  5028. if (!drm_enc)
  5029. goto exit;
  5030. sde_enc = to_sde_encoder_virt(drm_enc);
  5031. cur_master = sde_enc->phys_encs[0];
  5032. if (!cur_master || !cur_master->hw_ctl)
  5033. goto exit;
  5034. hw_ctl = cur_master->hw_ctl;
  5035. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5036. exit:
  5037. return hw_ctl;
  5038. }
  5039. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5040. {
  5041. struct sde_encoder_virt *sde_enc;
  5042. struct sde_encoder_phys *phys_enc;
  5043. u32 i;
  5044. sde_enc = to_sde_encoder_virt(drm_enc);
  5045. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5046. {
  5047. phys_enc = sde_enc->phys_encs[i];
  5048. if(phys_enc && phys_enc->ops.add_to_minidump)
  5049. phys_enc->ops.add_to_minidump(phys_enc);
  5050. phys_enc = sde_enc->phys_cmd_encs[i];
  5051. if(phys_enc && phys_enc->ops.add_to_minidump)
  5052. phys_enc->ops.add_to_minidump(phys_enc);
  5053. phys_enc = sde_enc->phys_vid_encs[i];
  5054. if(phys_enc && phys_enc->ops.add_to_minidump)
  5055. phys_enc->ops.add_to_minidump(phys_enc);
  5056. }
  5057. }
  5058. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5059. {
  5060. struct drm_event event;
  5061. struct drm_connector *connector;
  5062. struct sde_connector *c_conn = NULL;
  5063. struct sde_connector_state *c_state = NULL;
  5064. struct sde_encoder_virt *sde_enc = NULL;
  5065. struct sde_encoder_phys *phys = NULL;
  5066. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5067. int rc = 0, i = 0;
  5068. bool misr_updated = false, roi_updated = false;
  5069. struct msm_roi_list *prev_roi, *c_state_roi;
  5070. if (!drm_enc)
  5071. return;
  5072. sde_enc = to_sde_encoder_virt(drm_enc);
  5073. if (!atomic_read(&sde_enc->misr_enable)) {
  5074. SDE_DEBUG("MISR is disabled\n");
  5075. return;
  5076. }
  5077. connector = sde_enc->cur_master->connector;
  5078. if (!connector)
  5079. return;
  5080. c_conn = to_sde_connector(connector);
  5081. c_state = to_sde_connector_state(connector->state);
  5082. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5083. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5084. phys = sde_enc->phys_encs[i];
  5085. if (!phys || !phys->ops.collect_misr) {
  5086. SDE_DEBUG("invalid misr ops\n", i);
  5087. continue;
  5088. }
  5089. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5090. if (rc) {
  5091. SDE_ERROR("failed to collect misr %d\n", rc);
  5092. return;
  5093. }
  5094. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5095. }
  5096. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5097. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5098. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5099. misr_updated = true;
  5100. }
  5101. }
  5102. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5103. c_state_roi = &c_state->rois;
  5104. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5105. roi_updated = true;
  5106. } else {
  5107. for (i = 0; i < prev_roi->num_rects; i++) {
  5108. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5109. roi_updated = true;
  5110. }
  5111. }
  5112. if (roi_updated)
  5113. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5114. if (misr_updated || roi_updated) {
  5115. event.type = DRM_EVENT_MISR_SIGN;
  5116. event.length = sizeof(c_conn->previous_misr_sign);
  5117. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5118. (u8 *)&c_conn->previous_misr_sign);
  5119. }
  5120. }