dsi_display.c 193 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define NO_OVERRIDE -1
  24. #define MISR_BUFF_SIZE 256
  25. #define ESD_MODE_STRING_MAX_LEN 256
  26. #define ESD_TRIGGER_STRING_MAX_LEN 10
  27. #define MAX_NAME_SIZE 64
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  31. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  32. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  33. {.boot_param = dsi_display_primary},
  34. {.boot_param = dsi_display_secondary},
  35. };
  36. static const struct of_device_id dsi_display_dt_match[] = {
  37. {.compatible = "qcom,dsi-display"},
  38. {}
  39. };
  40. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  41. u32 mask, bool enable)
  42. {
  43. int i;
  44. struct dsi_display_ctrl *ctrl;
  45. if (!display)
  46. return;
  47. display_for_each_ctrl(i, display) {
  48. ctrl = &display->ctrl[i];
  49. if (!ctrl)
  50. continue;
  51. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  52. }
  53. }
  54. static int dsi_display_config_clk_gating(struct dsi_display *display,
  55. bool enable)
  56. {
  57. int rc = 0, i = 0;
  58. struct dsi_display_ctrl *mctrl, *ctrl;
  59. enum dsi_clk_gate_type clk_selection;
  60. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  61. if (!display) {
  62. DSI_ERR("Invalid params\n");
  63. return -EINVAL;
  64. }
  65. if (display->panel->host_config.force_hs_clk_lane) {
  66. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  67. return 0;
  68. }
  69. mctrl = &display->ctrl[display->clk_master_idx];
  70. if (!mctrl) {
  71. DSI_ERR("Invalid controller\n");
  72. return -EINVAL;
  73. }
  74. clk_selection = display->clk_gating_config;
  75. if (!enable) {
  76. /* for disable path, make sure to disable all clk gating */
  77. clk_selection = DSI_CLK_ALL;
  78. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  79. /* Default selection, no overrides */
  80. clk_selection = default_clk_select;
  81. } else if (clk_selection == DSI_CLK_NONE) {
  82. clk_selection = 0;
  83. }
  84. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  85. enable ? "Enabling" : "Disabling",
  86. clk_selection & BYTE_CLK ? "yes" : "no",
  87. clk_selection & PIXEL_CLK ? "yes" : "no",
  88. clk_selection & DSI_PHY ? "yes" : "no");
  89. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  90. if (rc) {
  91. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  92. display->name, enable ? "enable" : "disable",
  93. clk_selection, rc);
  94. return rc;
  95. }
  96. display_for_each_ctrl(i, display) {
  97. ctrl = &display->ctrl[i];
  98. if (!ctrl->ctrl || (ctrl == mctrl))
  99. continue;
  100. /**
  101. * In Split DSI usecase we should not enable clock gating on
  102. * DSI PHY1 to ensure no display atrifacts are seen.
  103. */
  104. clk_selection &= ~DSI_PHY;
  105. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  106. clk_selection);
  107. if (rc) {
  108. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  109. display->name, enable ? "enable" : "disable",
  110. clk_selection, rc);
  111. return rc;
  112. }
  113. }
  114. return 0;
  115. }
  116. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  117. bool enable)
  118. {
  119. int i;
  120. struct dsi_display_ctrl *ctrl;
  121. if (!display)
  122. return;
  123. display_for_each_ctrl(i, display) {
  124. ctrl = &display->ctrl[i];
  125. if (!ctrl)
  126. continue;
  127. ctrl->ctrl->esd_check_underway = enable;
  128. }
  129. }
  130. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  131. {
  132. int i;
  133. struct dsi_display_ctrl *ctrl;
  134. if (!display)
  135. return;
  136. display_for_each_ctrl(i, display) {
  137. ctrl = &display->ctrl[i];
  138. if (!ctrl)
  139. continue;
  140. dsi_ctrl_irq_update(ctrl->ctrl, en);
  141. }
  142. }
  143. void dsi_rect_intersect(const struct dsi_rect *r1,
  144. const struct dsi_rect *r2,
  145. struct dsi_rect *result)
  146. {
  147. int l, t, r, b;
  148. if (!r1 || !r2 || !result)
  149. return;
  150. l = max(r1->x, r2->x);
  151. t = max(r1->y, r2->y);
  152. r = min((r1->x + r1->w), (r2->x + r2->w));
  153. b = min((r1->y + r1->h), (r2->y + r2->h));
  154. if (r <= l || b <= t) {
  155. memset(result, 0, sizeof(*result));
  156. } else {
  157. result->x = l;
  158. result->y = t;
  159. result->w = r - l;
  160. result->h = b - t;
  161. }
  162. }
  163. int dsi_display_set_backlight(struct drm_connector *connector,
  164. void *display, u32 bl_lvl)
  165. {
  166. struct dsi_display *dsi_display = display;
  167. struct dsi_panel *panel;
  168. u32 bl_scale, bl_scale_sv;
  169. u64 bl_temp;
  170. int rc = 0;
  171. if (dsi_display == NULL || dsi_display->panel == NULL)
  172. return -EINVAL;
  173. panel = dsi_display->panel;
  174. mutex_lock(&panel->panel_lock);
  175. if (!dsi_panel_initialized(panel)) {
  176. rc = -EINVAL;
  177. goto error;
  178. }
  179. panel->bl_config.bl_level = bl_lvl;
  180. /* scale backlight */
  181. bl_scale = panel->bl_config.bl_scale;
  182. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  183. bl_scale_sv = panel->bl_config.bl_scale_sv;
  184. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  185. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  186. bl_scale, bl_scale_sv, (u32)bl_temp);
  187. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  188. DSI_CORE_CLK, DSI_CLK_ON);
  189. if (rc) {
  190. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  191. dsi_display->name, rc);
  192. goto error;
  193. }
  194. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  195. if (rc)
  196. DSI_ERR("unable to set backlight\n");
  197. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  198. DSI_CORE_CLK, DSI_CLK_OFF);
  199. if (rc) {
  200. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  201. dsi_display->name, rc);
  202. goto error;
  203. }
  204. error:
  205. mutex_unlock(&panel->panel_lock);
  206. return rc;
  207. }
  208. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  209. {
  210. int rc = 0;
  211. int i;
  212. struct dsi_display_ctrl *m_ctrl, *ctrl;
  213. m_ctrl = &display->ctrl[display->cmd_master_idx];
  214. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  215. if (display->cmd_engine_refcount > 0) {
  216. display->cmd_engine_refcount++;
  217. goto done;
  218. }
  219. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_ON);
  220. if (rc) {
  221. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  222. display->name, rc);
  223. goto done;
  224. }
  225. display_for_each_ctrl(i, display) {
  226. ctrl = &display->ctrl[i];
  227. if (!ctrl->ctrl || (ctrl == m_ctrl))
  228. continue;
  229. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  230. DSI_CTRL_ENGINE_ON);
  231. if (rc) {
  232. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  233. display->name, rc);
  234. goto error_disable_master;
  235. }
  236. }
  237. display->cmd_engine_refcount++;
  238. goto done;
  239. error_disable_master:
  240. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_OFF);
  241. done:
  242. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  243. return rc;
  244. }
  245. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  246. {
  247. int rc = 0;
  248. int i;
  249. struct dsi_display_ctrl *m_ctrl, *ctrl;
  250. m_ctrl = &display->ctrl[display->cmd_master_idx];
  251. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  252. if (display->cmd_engine_refcount == 0) {
  253. DSI_ERR("[%s] Invalid refcount\n", display->name);
  254. goto done;
  255. } else if (display->cmd_engine_refcount > 1) {
  256. display->cmd_engine_refcount--;
  257. goto done;
  258. }
  259. display_for_each_ctrl(i, display) {
  260. ctrl = &display->ctrl[i];
  261. if (!ctrl->ctrl || (ctrl == m_ctrl))
  262. continue;
  263. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  264. DSI_CTRL_ENGINE_OFF);
  265. if (rc)
  266. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  267. display->name, rc);
  268. }
  269. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_OFF);
  270. if (rc) {
  271. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  272. display->name, rc);
  273. goto error;
  274. }
  275. error:
  276. display->cmd_engine_refcount = 0;
  277. done:
  278. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  279. return rc;
  280. }
  281. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  282. {
  283. struct dsi_display *display;
  284. struct dsi_display_ctrl *display_ctrl;
  285. int rc, cnt;
  286. if (!cb_data) {
  287. DSI_ERR("aspace cb called with invalid cb_data\n");
  288. return;
  289. }
  290. display = (struct dsi_display *)cb_data;
  291. /*
  292. * acquire panel_lock to make sure no commands are in-progress
  293. * while detaching the non-secure context banks
  294. */
  295. dsi_panel_acquire_panel_lock(display->panel);
  296. if (is_detach) {
  297. /* invalidate the stored iova */
  298. display->cmd_buffer_iova = 0;
  299. /* return the virtual address mapping */
  300. msm_gem_put_vaddr(display->tx_cmd_buf);
  301. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  302. } else {
  303. rc = msm_gem_get_iova(display->tx_cmd_buf,
  304. display->aspace, &(display->cmd_buffer_iova));
  305. if (rc) {
  306. DSI_ERR("failed to get the iova rc %d\n", rc);
  307. goto end;
  308. }
  309. display->vaddr =
  310. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  311. if (IS_ERR_OR_NULL(display->vaddr)) {
  312. DSI_ERR("failed to get va rc %d\n", rc);
  313. goto end;
  314. }
  315. }
  316. display_for_each_ctrl(cnt, display) {
  317. display_ctrl = &display->ctrl[cnt];
  318. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  319. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  320. display_ctrl->ctrl->vaddr = display->vaddr;
  321. display_ctrl->ctrl->secure_mode = is_detach;
  322. }
  323. end:
  324. /* release panel_lock */
  325. dsi_panel_release_panel_lock(display->panel);
  326. }
  327. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  328. {
  329. struct dsi_display *display = (struct dsi_display *)data;
  330. /*
  331. * This irq handler is used for sole purpose of identifying
  332. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  333. * in case of display not being initialized yet
  334. */
  335. if (!display)
  336. return IRQ_HANDLED;
  337. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  338. complete_all(&display->esd_te_gate);
  339. return IRQ_HANDLED;
  340. }
  341. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  342. bool enable)
  343. {
  344. if (!display) {
  345. DSI_ERR("Invalid params\n");
  346. return;
  347. }
  348. /* Handle unbalanced irq enable/disable calls */
  349. if (enable && !display->is_te_irq_enabled) {
  350. enable_irq(gpio_to_irq(display->disp_te_gpio));
  351. display->is_te_irq_enabled = true;
  352. } else if (!enable && display->is_te_irq_enabled) {
  353. disable_irq(gpio_to_irq(display->disp_te_gpio));
  354. display->is_te_irq_enabled = false;
  355. }
  356. }
  357. static void dsi_display_register_te_irq(struct dsi_display *display)
  358. {
  359. int rc = 0;
  360. struct platform_device *pdev;
  361. struct device *dev;
  362. unsigned int te_irq;
  363. pdev = display->pdev;
  364. if (!pdev) {
  365. DSI_ERR("invalid platform device\n");
  366. return;
  367. }
  368. dev = &pdev->dev;
  369. if (!dev) {
  370. DSI_ERR("invalid device\n");
  371. return;
  372. }
  373. if (!gpio_is_valid(display->disp_te_gpio)) {
  374. rc = -EINVAL;
  375. goto error;
  376. }
  377. init_completion(&display->esd_te_gate);
  378. te_irq = gpio_to_irq(display->disp_te_gpio);
  379. /* Avoid deferred spurious irqs with disable_irq() */
  380. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  381. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  382. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  383. "TE_GPIO", display);
  384. if (rc) {
  385. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  386. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  387. goto error;
  388. }
  389. disable_irq(te_irq);
  390. display->is_te_irq_enabled = false;
  391. return;
  392. error:
  393. /* disable the TE based ESD check */
  394. DSI_WARN("Unable to register for TE IRQ\n");
  395. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  396. display->panel->esd_config.esd_enabled = false;
  397. }
  398. /* Allocate memory for cmd dma tx buffer */
  399. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  400. {
  401. int rc = 0, cnt = 0;
  402. struct dsi_display_ctrl *display_ctrl;
  403. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  404. SZ_4K,
  405. MSM_BO_UNCACHED);
  406. if ((display->tx_cmd_buf) == NULL) {
  407. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  408. rc = -ENOMEM;
  409. goto error;
  410. }
  411. display->cmd_buffer_size = SZ_4K;
  412. display->aspace = msm_gem_smmu_address_space_get(
  413. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  414. if (!display->aspace) {
  415. DSI_ERR("failed to get aspace\n");
  416. rc = -EINVAL;
  417. goto free_gem;
  418. }
  419. /* register to aspace */
  420. rc = msm_gem_address_space_register_cb(display->aspace,
  421. dsi_display_aspace_cb_locked, (void *)display);
  422. if (rc) {
  423. DSI_ERR("failed to register callback %d\n", rc);
  424. goto free_gem;
  425. }
  426. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  427. &(display->cmd_buffer_iova));
  428. if (rc) {
  429. DSI_ERR("failed to get the iova rc %d\n", rc);
  430. goto free_aspace_cb;
  431. }
  432. display->vaddr =
  433. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  434. if (IS_ERR_OR_NULL(display->vaddr)) {
  435. DSI_ERR("failed to get va rc %d\n", rc);
  436. rc = -EINVAL;
  437. goto put_iova;
  438. }
  439. display_for_each_ctrl(cnt, display) {
  440. display_ctrl = &display->ctrl[cnt];
  441. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  442. display_ctrl->ctrl->cmd_buffer_iova =
  443. display->cmd_buffer_iova;
  444. display_ctrl->ctrl->vaddr = display->vaddr;
  445. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  446. }
  447. return rc;
  448. put_iova:
  449. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  450. free_aspace_cb:
  451. msm_gem_address_space_unregister_cb(display->aspace,
  452. dsi_display_aspace_cb_locked, display);
  453. free_gem:
  454. mutex_lock(&display->drm_dev->struct_mutex);
  455. msm_gem_free_object(display->tx_cmd_buf);
  456. mutex_unlock(&display->drm_dev->struct_mutex);
  457. error:
  458. return rc;
  459. }
  460. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  461. {
  462. int i, j = 0;
  463. int len = 0, *lenp;
  464. int group = 0, count = 0;
  465. struct drm_panel_esd_config *config;
  466. if (!panel)
  467. return false;
  468. config = &(panel->esd_config);
  469. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  470. count = config->status_cmd.count;
  471. for (i = 0; i < count; i++)
  472. len += lenp[i];
  473. for (i = 0; i < len; i++)
  474. j += len;
  475. for (j = 0; j < config->groups; ++j) {
  476. for (i = 0; i < len; ++i) {
  477. if (config->return_buf[i] !=
  478. config->status_value[group + i]) {
  479. DRM_ERROR("mismatch: 0x%x\n",
  480. config->return_buf[i]);
  481. break;
  482. }
  483. }
  484. if (i == len)
  485. return true;
  486. group += len;
  487. }
  488. return false;
  489. }
  490. static void dsi_display_parse_te_data(struct dsi_display *display)
  491. {
  492. struct platform_device *pdev;
  493. struct device *dev;
  494. int rc = 0;
  495. u32 val = 0;
  496. pdev = display->pdev;
  497. if (!pdev) {
  498. DSI_ERR("Invalid platform device\n");
  499. return;
  500. }
  501. dev = &pdev->dev;
  502. if (!dev) {
  503. DSI_ERR("Invalid platform device\n");
  504. return;
  505. }
  506. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  507. "qcom,platform-te-gpio", 0);
  508. if (display->fw)
  509. rc = dsi_parser_read_u32(display->parser_node,
  510. "qcom,panel-te-source", &val);
  511. else
  512. rc = of_property_read_u32(dev->of_node,
  513. "qcom,panel-te-source", &val);
  514. if (rc || (val > MAX_TE_SOURCE_ID)) {
  515. DSI_ERR("invalid vsync source selection\n");
  516. val = 0;
  517. }
  518. display->te_source = val;
  519. }
  520. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  521. struct dsi_panel *panel)
  522. {
  523. int i, rc = 0, count = 0, start = 0, *lenp;
  524. struct drm_panel_esd_config *config;
  525. struct dsi_cmd_desc *cmds;
  526. u32 flags = 0;
  527. if (!panel || !ctrl || !ctrl->ctrl)
  528. return -EINVAL;
  529. /*
  530. * When DSI controller is not in initialized state, we do not want to
  531. * report a false ESD failure and hence we defer until next read
  532. * happen.
  533. */
  534. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  535. return 1;
  536. config = &(panel->esd_config);
  537. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  538. count = config->status_cmd.count;
  539. cmds = config->status_cmd.cmds;
  540. flags |= (DSI_CTRL_CMD_FETCH_MEMORY | DSI_CTRL_CMD_READ |
  541. DSI_CTRL_CMD_CUSTOM_DMA_SCHED);
  542. for (i = 0; i < count; ++i) {
  543. memset(config->status_buf, 0x0, SZ_4K);
  544. if (cmds[i].last_command) {
  545. cmds[i].msg.flags |= MIPI_DSI_MSG_LASTCOMMAND;
  546. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  547. }
  548. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  549. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  550. cmds[i].msg.rx_buf = config->status_buf;
  551. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  552. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i].msg, &flags);
  553. if (rc <= 0) {
  554. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  555. return rc;
  556. }
  557. memcpy(config->return_buf + start,
  558. config->status_buf, lenp[i]);
  559. start += lenp[i];
  560. }
  561. return rc;
  562. }
  563. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  564. struct dsi_panel *panel)
  565. {
  566. int rc = 0;
  567. rc = dsi_display_read_status(ctrl, panel);
  568. if (rc <= 0) {
  569. goto exit;
  570. } else {
  571. /*
  572. * panel status read successfully.
  573. * check for validity of the data read back.
  574. */
  575. rc = dsi_display_validate_reg_read(panel);
  576. if (!rc) {
  577. rc = -EINVAL;
  578. goto exit;
  579. }
  580. }
  581. exit:
  582. return rc;
  583. }
  584. static int dsi_display_status_reg_read(struct dsi_display *display)
  585. {
  586. int rc = 0, i;
  587. struct dsi_display_ctrl *m_ctrl, *ctrl;
  588. DSI_DEBUG(" ++\n");
  589. m_ctrl = &display->ctrl[display->cmd_master_idx];
  590. if (display->tx_cmd_buf == NULL) {
  591. rc = dsi_host_alloc_cmd_tx_buffer(display);
  592. if (rc) {
  593. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  594. goto done;
  595. }
  596. }
  597. rc = dsi_display_cmd_engine_enable(display);
  598. if (rc) {
  599. DSI_ERR("cmd engine enable failed\n");
  600. return -EPERM;
  601. }
  602. rc = dsi_display_validate_status(m_ctrl, display->panel);
  603. if (rc <= 0) {
  604. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  605. display->name, rc);
  606. goto exit;
  607. }
  608. if (!display->panel->sync_broadcast_en)
  609. goto exit;
  610. display_for_each_ctrl(i, display) {
  611. ctrl = &display->ctrl[i];
  612. if (ctrl == m_ctrl)
  613. continue;
  614. rc = dsi_display_validate_status(ctrl, display->panel);
  615. if (rc <= 0) {
  616. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  617. display->name, rc);
  618. goto exit;
  619. }
  620. }
  621. exit:
  622. dsi_display_cmd_engine_disable(display);
  623. done:
  624. return rc;
  625. }
  626. static int dsi_display_status_bta_request(struct dsi_display *display)
  627. {
  628. int rc = 0;
  629. DSI_DEBUG(" ++\n");
  630. /* TODO: trigger SW BTA and wait for acknowledgment */
  631. return rc;
  632. }
  633. static int dsi_display_status_check_te(struct dsi_display *display)
  634. {
  635. int rc = 1;
  636. int const esd_te_timeout = msecs_to_jiffies(3*20);
  637. dsi_display_change_te_irq_status(display, true);
  638. reinit_completion(&display->esd_te_gate);
  639. if (!wait_for_completion_timeout(&display->esd_te_gate,
  640. esd_te_timeout)) {
  641. DSI_ERR("TE check failed\n");
  642. rc = -EINVAL;
  643. }
  644. dsi_display_change_te_irq_status(display, false);
  645. return rc;
  646. }
  647. int dsi_display_check_status(struct drm_connector *connector, void *display,
  648. bool te_check_override)
  649. {
  650. struct dsi_display *dsi_display = display;
  651. struct dsi_panel *panel;
  652. u32 status_mode;
  653. int rc = 0x1, ret;
  654. u32 mask;
  655. if (!dsi_display || !dsi_display->panel)
  656. return -EINVAL;
  657. panel = dsi_display->panel;
  658. dsi_panel_acquire_panel_lock(panel);
  659. if (!panel->panel_initialized) {
  660. DSI_DEBUG("Panel not initialized\n");
  661. goto release_panel_lock;
  662. }
  663. /* Prevent another ESD check,when ESD recovery is underway */
  664. if (atomic_read(&panel->esd_recovery_pending))
  665. goto release_panel_lock;
  666. status_mode = panel->esd_config.status_mode;
  667. if (status_mode == ESD_MODE_SW_SIM_SUCCESS)
  668. goto release_panel_lock;
  669. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  670. rc = -EINVAL;
  671. goto release_panel_lock;
  672. }
  673. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  674. if (te_check_override && gpio_is_valid(dsi_display->disp_te_gpio))
  675. status_mode = ESD_MODE_PANEL_TE;
  676. if (status_mode == ESD_MODE_PANEL_TE) {
  677. rc = dsi_display_status_check_te(dsi_display);
  678. goto exit;
  679. }
  680. ret = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  681. DSI_ALL_CLKS, DSI_CLK_ON);
  682. if (ret)
  683. goto release_panel_lock;
  684. /* Mask error interrupts before attempting ESD read */
  685. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  686. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  687. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask, true);
  688. if (status_mode == ESD_MODE_REG_READ) {
  689. rc = dsi_display_status_reg_read(dsi_display);
  690. } else if (status_mode == ESD_MODE_SW_BTA) {
  691. rc = dsi_display_status_bta_request(dsi_display);
  692. } else if (status_mode == ESD_MODE_PANEL_TE) {
  693. rc = dsi_display_status_check_te(dsi_display);
  694. } else {
  695. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  696. panel->esd_config.esd_enabled = false;
  697. }
  698. /* Unmask error interrupts if check passed*/
  699. if (rc > 0) {
  700. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  701. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask,
  702. false);
  703. }
  704. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  705. DSI_ALL_CLKS, DSI_CLK_OFF);
  706. exit:
  707. /* Handle Panel failures during display disable sequence */
  708. if (rc <=0)
  709. atomic_set(&panel->esd_recovery_pending, 1);
  710. release_panel_lock:
  711. dsi_panel_release_panel_lock(panel);
  712. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  713. return rc;
  714. }
  715. static int dsi_display_cmd_prepare(const char *cmd_buf, u32 cmd_buf_len,
  716. struct dsi_cmd_desc *cmd, u8 *payload, u32 payload_len)
  717. {
  718. int i;
  719. memset(cmd, 0x00, sizeof(*cmd));
  720. cmd->msg.type = cmd_buf[0];
  721. cmd->last_command = (cmd_buf[1] == 1);
  722. cmd->msg.channel = cmd_buf[2];
  723. cmd->msg.flags = cmd_buf[3];
  724. cmd->msg.ctrl = 0;
  725. cmd->post_wait_ms = cmd->msg.wait_ms = cmd_buf[4];
  726. cmd->msg.tx_len = ((cmd_buf[5] << 8) | (cmd_buf[6]));
  727. if (cmd->msg.tx_len > payload_len) {
  728. DSI_ERR("Incorrect payload length tx_len %zu, payload_len %d\n",
  729. cmd->msg.tx_len, payload_len);
  730. return -EINVAL;
  731. }
  732. for (i = 0; i < cmd->msg.tx_len; i++)
  733. payload[i] = cmd_buf[7 + i];
  734. cmd->msg.tx_buf = payload;
  735. return 0;
  736. }
  737. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  738. bool *state)
  739. {
  740. struct dsi_display_ctrl *ctrl;
  741. int i, rc = -EINVAL;
  742. display_for_each_ctrl(i, dsi_display) {
  743. ctrl = &dsi_display->ctrl[i];
  744. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, state);
  745. if (rc)
  746. break;
  747. }
  748. return rc;
  749. }
  750. int dsi_display_cmd_transfer(struct drm_connector *connector,
  751. void *display, const char *cmd_buf,
  752. u32 cmd_buf_len)
  753. {
  754. struct dsi_display *dsi_display = display;
  755. struct dsi_cmd_desc cmd;
  756. u8 cmd_payload[MAX_CMD_PAYLOAD_SIZE];
  757. int rc = 0;
  758. bool state = false;
  759. if (!dsi_display || !cmd_buf) {
  760. DSI_ERR("[DSI] invalid params\n");
  761. return -EINVAL;
  762. }
  763. DSI_DEBUG("[DSI] Display command transfer\n");
  764. rc = dsi_display_cmd_prepare(cmd_buf, cmd_buf_len,
  765. &cmd, cmd_payload, MAX_CMD_PAYLOAD_SIZE);
  766. if (rc) {
  767. DSI_ERR("[DSI] command prepare failed. rc %d\n", rc);
  768. return rc;
  769. }
  770. mutex_lock(&dsi_display->display_lock);
  771. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  772. /**
  773. * Handle scenario where a command transfer is initiated through
  774. * sysfs interface when device is in suepnd state.
  775. */
  776. if (!rc && !state) {
  777. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  778. );
  779. rc = -EPERM;
  780. goto end;
  781. }
  782. if (rc || !state) {
  783. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  784. state, rc);
  785. rc = -EPERM;
  786. goto end;
  787. }
  788. rc = dsi_display->host.ops->transfer(&dsi_display->host,
  789. &cmd.msg);
  790. end:
  791. mutex_unlock(&dsi_display->display_lock);
  792. return rc;
  793. }
  794. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  795. bool enable)
  796. {
  797. int i;
  798. struct dsi_display_ctrl *ctrl;
  799. if (!display || !display->panel->host_config.force_hs_clk_lane)
  800. return;
  801. display_for_each_ctrl(i, display) {
  802. ctrl = &display->ctrl[i];
  803. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  804. }
  805. }
  806. int dsi_display_soft_reset(void *display)
  807. {
  808. struct dsi_display *dsi_display;
  809. struct dsi_display_ctrl *ctrl;
  810. int rc = 0;
  811. int i;
  812. if (!display)
  813. return -EINVAL;
  814. dsi_display = display;
  815. display_for_each_ctrl(i, dsi_display) {
  816. ctrl = &dsi_display->ctrl[i];
  817. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  818. if (rc) {
  819. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  820. dsi_display->name, i, rc);
  821. break;
  822. }
  823. }
  824. return rc;
  825. }
  826. enum dsi_pixel_format dsi_display_get_dst_format(
  827. struct drm_connector *connector,
  828. void *display)
  829. {
  830. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  831. struct dsi_display *dsi_display = (struct dsi_display *)display;
  832. if (!dsi_display || !dsi_display->panel) {
  833. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  834. dsi_display,
  835. ((dsi_display) ? dsi_display->panel : NULL));
  836. return format;
  837. }
  838. format = dsi_display->panel->host_config.dst_format;
  839. return format;
  840. }
  841. static void _dsi_display_setup_misr(struct dsi_display *display)
  842. {
  843. int i;
  844. display_for_each_ctrl(i, display) {
  845. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  846. display->misr_enable,
  847. display->misr_frame_count);
  848. }
  849. }
  850. int dsi_display_set_power(struct drm_connector *connector,
  851. int power_mode, void *disp)
  852. {
  853. struct dsi_display *display = disp;
  854. int rc = 0;
  855. if (!display || !display->panel) {
  856. DSI_ERR("invalid display/panel\n");
  857. return -EINVAL;
  858. }
  859. switch (power_mode) {
  860. case SDE_MODE_DPMS_LP1:
  861. rc = dsi_panel_set_lp1(display->panel);
  862. break;
  863. case SDE_MODE_DPMS_LP2:
  864. rc = dsi_panel_set_lp2(display->panel);
  865. break;
  866. case SDE_MODE_DPMS_ON:
  867. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  868. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  869. rc = dsi_panel_set_nolp(display->panel);
  870. break;
  871. case SDE_MODE_DPMS_OFF:
  872. default:
  873. return rc;
  874. }
  875. DSI_DEBUG("Power mode transition from %d to %d %s",
  876. display->panel->power_mode, power_mode,
  877. rc ? "failed" : "successful");
  878. if (!rc)
  879. display->panel->power_mode = power_mode;
  880. return rc;
  881. }
  882. #ifdef CONFIG_DEBUG_FS
  883. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  884. {
  885. u32 status_mode = 0;
  886. if (!display->panel) {
  887. DSI_ERR("Invalid panel data\n");
  888. return false;
  889. }
  890. status_mode = display->panel->esd_config.status_mode;
  891. if (status_mode == ESD_MODE_PANEL_TE &&
  892. gpio_is_valid(display->disp_te_gpio))
  893. return true;
  894. return false;
  895. }
  896. static ssize_t debugfs_dump_info_read(struct file *file,
  897. char __user *user_buf,
  898. size_t user_len,
  899. loff_t *ppos)
  900. {
  901. struct dsi_display *display = file->private_data;
  902. char *buf;
  903. u32 len = 0;
  904. int i;
  905. if (!display)
  906. return -ENODEV;
  907. if (*ppos)
  908. return 0;
  909. buf = kzalloc(SZ_4K, GFP_KERNEL);
  910. if (!buf)
  911. return -ENOMEM;
  912. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  913. len += snprintf(buf + len, (SZ_4K - len),
  914. "\tResolution = %dx%d\n",
  915. display->config.video_timing.h_active,
  916. display->config.video_timing.v_active);
  917. display_for_each_ctrl(i, display) {
  918. len += snprintf(buf + len, (SZ_4K - len),
  919. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  920. i, display->ctrl[i].ctrl->name,
  921. display->ctrl[i].phy->name);
  922. }
  923. len += snprintf(buf + len, (SZ_4K - len),
  924. "\tPanel = %s\n", display->panel->name);
  925. len += snprintf(buf + len, (SZ_4K - len),
  926. "\tClock master = %s\n",
  927. display->ctrl[display->clk_master_idx].ctrl->name);
  928. if (len > user_len)
  929. len = user_len;
  930. if (copy_to_user(user_buf, buf, len)) {
  931. kfree(buf);
  932. return -EFAULT;
  933. }
  934. *ppos += len;
  935. kfree(buf);
  936. return len;
  937. }
  938. static ssize_t debugfs_misr_setup(struct file *file,
  939. const char __user *user_buf,
  940. size_t user_len,
  941. loff_t *ppos)
  942. {
  943. struct dsi_display *display = file->private_data;
  944. char *buf;
  945. int rc = 0;
  946. size_t len;
  947. u32 enable, frame_count;
  948. if (!display)
  949. return -ENODEV;
  950. if (*ppos)
  951. return 0;
  952. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  953. if (!buf)
  954. return -ENOMEM;
  955. /* leave room for termination char */
  956. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  957. if (copy_from_user(buf, user_buf, len)) {
  958. rc = -EINVAL;
  959. goto error;
  960. }
  961. buf[len] = '\0'; /* terminate the string */
  962. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  963. rc = -EINVAL;
  964. goto error;
  965. }
  966. display->misr_enable = enable;
  967. display->misr_frame_count = frame_count;
  968. mutex_lock(&display->display_lock);
  969. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  970. DSI_CORE_CLK, DSI_CLK_ON);
  971. if (rc) {
  972. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  973. display->name, rc);
  974. goto unlock;
  975. }
  976. _dsi_display_setup_misr(display);
  977. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  978. DSI_CORE_CLK, DSI_CLK_OFF);
  979. if (rc) {
  980. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  981. display->name, rc);
  982. goto unlock;
  983. }
  984. rc = user_len;
  985. unlock:
  986. mutex_unlock(&display->display_lock);
  987. error:
  988. kfree(buf);
  989. return rc;
  990. }
  991. static ssize_t debugfs_misr_read(struct file *file,
  992. char __user *user_buf,
  993. size_t user_len,
  994. loff_t *ppos)
  995. {
  996. struct dsi_display *display = file->private_data;
  997. char *buf;
  998. u32 len = 0;
  999. int rc = 0;
  1000. struct dsi_ctrl *dsi_ctrl;
  1001. int i;
  1002. u32 misr;
  1003. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1004. if (!display)
  1005. return -ENODEV;
  1006. if (*ppos)
  1007. return 0;
  1008. buf = kzalloc(max_len, GFP_KERNEL);
  1009. if (ZERO_OR_NULL_PTR(buf))
  1010. return -ENOMEM;
  1011. mutex_lock(&display->display_lock);
  1012. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1013. DSI_CORE_CLK, DSI_CLK_ON);
  1014. if (rc) {
  1015. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1016. display->name, rc);
  1017. goto error;
  1018. }
  1019. display_for_each_ctrl(i, display) {
  1020. dsi_ctrl = display->ctrl[i].ctrl;
  1021. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1022. len += snprintf((buf + len), max_len - len,
  1023. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1024. if (len >= max_len)
  1025. break;
  1026. }
  1027. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1028. DSI_CORE_CLK, DSI_CLK_OFF);
  1029. if (rc) {
  1030. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1031. display->name, rc);
  1032. goto error;
  1033. }
  1034. if (copy_to_user(user_buf, buf, max_len)) {
  1035. rc = -EFAULT;
  1036. goto error;
  1037. }
  1038. *ppos += len;
  1039. error:
  1040. mutex_unlock(&display->display_lock);
  1041. kfree(buf);
  1042. return len;
  1043. }
  1044. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1045. const char __user *user_buf,
  1046. size_t user_len,
  1047. loff_t *ppos)
  1048. {
  1049. struct dsi_display *display = file->private_data;
  1050. char *buf;
  1051. int rc = 0;
  1052. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1053. u32 esd_trigger;
  1054. size_t len;
  1055. if (!display)
  1056. return -ENODEV;
  1057. if (*ppos)
  1058. return 0;
  1059. if (user_len > sizeof(u32))
  1060. return -EINVAL;
  1061. if (!user_len || !user_buf)
  1062. return -EINVAL;
  1063. if (!display->panel ||
  1064. atomic_read(&display->panel->esd_recovery_pending))
  1065. return user_len;
  1066. if (!esd_config->esd_enabled) {
  1067. DSI_ERR("ESD feature is not enabled\n");
  1068. return -EINVAL;
  1069. }
  1070. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1071. if (!buf)
  1072. return -ENOMEM;
  1073. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1074. if (copy_from_user(buf, user_buf, len)) {
  1075. rc = -EINVAL;
  1076. goto error;
  1077. }
  1078. buf[len] = '\0'; /* terminate the string */
  1079. if (kstrtouint(buf, 10, &esd_trigger)) {
  1080. rc = -EINVAL;
  1081. goto error;
  1082. }
  1083. if (esd_trigger != 1) {
  1084. rc = -EINVAL;
  1085. goto error;
  1086. }
  1087. display->esd_trigger = esd_trigger;
  1088. if (display->esd_trigger) {
  1089. DSI_INFO("ESD attack triggered by user\n");
  1090. rc = dsi_panel_trigger_esd_attack(display->panel);
  1091. if (rc) {
  1092. DSI_ERR("Failed to trigger ESD attack\n");
  1093. goto error;
  1094. }
  1095. }
  1096. rc = len;
  1097. error:
  1098. kfree(buf);
  1099. return rc;
  1100. }
  1101. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1102. const char __user *user_buf,
  1103. size_t user_len,
  1104. loff_t *ppos)
  1105. {
  1106. struct dsi_display *display = file->private_data;
  1107. struct drm_panel_esd_config *esd_config;
  1108. char *buf;
  1109. int rc = 0;
  1110. size_t len;
  1111. if (!display)
  1112. return -ENODEV;
  1113. if (*ppos)
  1114. return 0;
  1115. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1116. if (ZERO_OR_NULL_PTR(buf))
  1117. return -ENOMEM;
  1118. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1119. if (copy_from_user(buf, user_buf, len)) {
  1120. rc = -EINVAL;
  1121. goto error;
  1122. }
  1123. buf[len] = '\0'; /* terminate the string */
  1124. if (!display->panel) {
  1125. rc = -EINVAL;
  1126. goto error;
  1127. }
  1128. esd_config = &display->panel->esd_config;
  1129. if (!esd_config) {
  1130. DSI_ERR("Invalid panel esd config\n");
  1131. rc = -EINVAL;
  1132. goto error;
  1133. }
  1134. if (!esd_config->esd_enabled)
  1135. goto error;
  1136. if (!strcmp(buf, "te_signal_check\n")) {
  1137. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  1138. DSI_INFO("TE based ESD check for Video Mode panels is not allowed\n");
  1139. goto error;
  1140. }
  1141. DSI_INFO("ESD check is switched to TE mode by user\n");
  1142. esd_config->status_mode = ESD_MODE_PANEL_TE;
  1143. dsi_display_change_te_irq_status(display, true);
  1144. }
  1145. if (!strcmp(buf, "reg_read\n")) {
  1146. DSI_INFO("ESD check is switched to reg read by user\n");
  1147. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1148. if (rc) {
  1149. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1150. rc);
  1151. rc = user_len;
  1152. goto error;
  1153. }
  1154. esd_config->status_mode = ESD_MODE_REG_READ;
  1155. if (dsi_display_is_te_based_esd(display))
  1156. dsi_display_change_te_irq_status(display, false);
  1157. }
  1158. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1159. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1160. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1161. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1162. rc = len;
  1163. error:
  1164. kfree(buf);
  1165. return rc;
  1166. }
  1167. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1168. char __user *user_buf,
  1169. size_t user_len,
  1170. loff_t *ppos)
  1171. {
  1172. struct dsi_display *display = file->private_data;
  1173. struct drm_panel_esd_config *esd_config;
  1174. char *buf;
  1175. int rc = 0;
  1176. size_t len = 0;
  1177. if (!display)
  1178. return -ENODEV;
  1179. if (*ppos)
  1180. return 0;
  1181. if (!display->panel) {
  1182. DSI_ERR("invalid panel data\n");
  1183. return -EINVAL;
  1184. }
  1185. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1186. if (ZERO_OR_NULL_PTR(buf))
  1187. return -ENOMEM;
  1188. esd_config = &display->panel->esd_config;
  1189. if (!esd_config) {
  1190. DSI_ERR("Invalid panel esd config\n");
  1191. rc = -EINVAL;
  1192. goto error;
  1193. }
  1194. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1195. if (!esd_config->esd_enabled) {
  1196. rc = snprintf(buf, len, "ESD feature not enabled");
  1197. goto output_mode;
  1198. }
  1199. switch (esd_config->status_mode) {
  1200. case ESD_MODE_REG_READ:
  1201. rc = snprintf(buf, len, "reg_read");
  1202. break;
  1203. case ESD_MODE_PANEL_TE:
  1204. rc = snprintf(buf, len, "te_signal_check");
  1205. break;
  1206. case ESD_MODE_SW_SIM_FAILURE:
  1207. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1208. break;
  1209. case ESD_MODE_SW_SIM_SUCCESS:
  1210. rc = snprintf(buf, len, "esd_sw_sim_success");
  1211. break;
  1212. default:
  1213. rc = snprintf(buf, len, "invalid");
  1214. break;
  1215. }
  1216. output_mode:
  1217. if (!rc) {
  1218. rc = -EINVAL;
  1219. goto error;
  1220. }
  1221. if (copy_to_user(user_buf, buf, len)) {
  1222. rc = -EFAULT;
  1223. goto error;
  1224. }
  1225. *ppos += len;
  1226. error:
  1227. kfree(buf);
  1228. return len;
  1229. }
  1230. static const struct file_operations dump_info_fops = {
  1231. .open = simple_open,
  1232. .read = debugfs_dump_info_read,
  1233. };
  1234. static const struct file_operations misr_data_fops = {
  1235. .open = simple_open,
  1236. .read = debugfs_misr_read,
  1237. .write = debugfs_misr_setup,
  1238. };
  1239. static const struct file_operations esd_trigger_fops = {
  1240. .open = simple_open,
  1241. .write = debugfs_esd_trigger_check,
  1242. };
  1243. static const struct file_operations esd_check_mode_fops = {
  1244. .open = simple_open,
  1245. .write = debugfs_alter_esd_check_mode,
  1246. .read = debugfs_read_esd_check_mode,
  1247. };
  1248. static int dsi_display_debugfs_init(struct dsi_display *display)
  1249. {
  1250. int rc = 0;
  1251. struct dentry *dir, *dump_file, *misr_data;
  1252. char name[MAX_NAME_SIZE];
  1253. int i;
  1254. dir = debugfs_create_dir(display->name, NULL);
  1255. if (IS_ERR_OR_NULL(dir)) {
  1256. rc = PTR_ERR(dir);
  1257. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1258. display->name, rc);
  1259. goto error;
  1260. }
  1261. dump_file = debugfs_create_file("dump_info",
  1262. 0400,
  1263. dir,
  1264. display,
  1265. &dump_info_fops);
  1266. if (IS_ERR_OR_NULL(dump_file)) {
  1267. rc = PTR_ERR(dump_file);
  1268. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1269. display->name, rc);
  1270. goto error_remove_dir;
  1271. }
  1272. dump_file = debugfs_create_file("esd_trigger",
  1273. 0644,
  1274. dir,
  1275. display,
  1276. &esd_trigger_fops);
  1277. if (IS_ERR_OR_NULL(dump_file)) {
  1278. rc = PTR_ERR(dump_file);
  1279. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1280. display->name, rc);
  1281. goto error_remove_dir;
  1282. }
  1283. dump_file = debugfs_create_file("esd_check_mode",
  1284. 0644,
  1285. dir,
  1286. display,
  1287. &esd_check_mode_fops);
  1288. if (IS_ERR_OR_NULL(dump_file)) {
  1289. rc = PTR_ERR(dump_file);
  1290. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1291. display->name, rc);
  1292. goto error_remove_dir;
  1293. }
  1294. misr_data = debugfs_create_file("misr_data",
  1295. 0600,
  1296. dir,
  1297. display,
  1298. &misr_data_fops);
  1299. if (IS_ERR_OR_NULL(misr_data)) {
  1300. rc = PTR_ERR(misr_data);
  1301. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1302. display->name, rc);
  1303. goto error_remove_dir;
  1304. }
  1305. display_for_each_ctrl(i, display) {
  1306. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1307. if (!phy || !phy->name)
  1308. continue;
  1309. snprintf(name, ARRAY_SIZE(name),
  1310. "%s_allow_phy_power_off", phy->name);
  1311. dump_file = debugfs_create_bool(name, 0600, dir,
  1312. &phy->allow_phy_power_off);
  1313. if (IS_ERR_OR_NULL(dump_file)) {
  1314. rc = PTR_ERR(dump_file);
  1315. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1316. display->name, name, rc);
  1317. goto error_remove_dir;
  1318. }
  1319. snprintf(name, ARRAY_SIZE(name),
  1320. "%s_regulator_min_datarate_bps", phy->name);
  1321. dump_file = debugfs_create_u32(name, 0600, dir,
  1322. &phy->regulator_min_datarate_bps);
  1323. if (IS_ERR_OR_NULL(dump_file)) {
  1324. rc = PTR_ERR(dump_file);
  1325. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1326. display->name, name, rc);
  1327. goto error_remove_dir;
  1328. }
  1329. }
  1330. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1331. &display->panel->ulps_feature_enabled)) {
  1332. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1333. display->name);
  1334. goto error_remove_dir;
  1335. }
  1336. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1337. &display->panel->ulps_suspend_enabled)) {
  1338. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1339. display->name);
  1340. goto error_remove_dir;
  1341. }
  1342. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1343. &display->ulps_enabled)) {
  1344. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1345. display->name);
  1346. goto error_remove_dir;
  1347. }
  1348. if (!debugfs_create_u32("clk_gating_config", 0600, dir,
  1349. &display->clk_gating_config)) {
  1350. DSI_ERR("[%s] debugfs create clk gating config failed\n",
  1351. display->name);
  1352. goto error_remove_dir;
  1353. }
  1354. display->root = dir;
  1355. dsi_parser_dbg_init(display->parser, dir);
  1356. return rc;
  1357. error_remove_dir:
  1358. debugfs_remove(dir);
  1359. error:
  1360. return rc;
  1361. }
  1362. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1363. {
  1364. debugfs_remove_recursive(display->root);
  1365. return 0;
  1366. }
  1367. #else
  1368. static int dsi_display_debugfs_init(struct dsi_display *display)
  1369. {
  1370. return 0;
  1371. }
  1372. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1373. {
  1374. return 0;
  1375. }
  1376. #endif /* CONFIG_DEBUG_FS */
  1377. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1378. struct dsi_display_mode *mode)
  1379. {
  1380. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1381. bool is_split_link = host->split_link.split_link_enabled;
  1382. u32 sublinks_count = host->split_link.num_sublinks;
  1383. if (is_split_link && sublinks_count > 1) {
  1384. mode->timing.h_active /= sublinks_count;
  1385. mode->timing.h_front_porch /= sublinks_count;
  1386. mode->timing.h_sync_width /= sublinks_count;
  1387. mode->timing.h_back_porch /= sublinks_count;
  1388. mode->timing.h_skew /= sublinks_count;
  1389. mode->pixel_clk_khz /= sublinks_count;
  1390. } else {
  1391. if (mode->priv_info->dsc_enabled)
  1392. mode->priv_info->dsc.config.pic_width =
  1393. mode->timing.h_active;
  1394. mode->timing.h_active /= display->ctrl_count;
  1395. mode->timing.h_front_porch /= display->ctrl_count;
  1396. mode->timing.h_sync_width /= display->ctrl_count;
  1397. mode->timing.h_back_porch /= display->ctrl_count;
  1398. mode->timing.h_skew /= display->ctrl_count;
  1399. mode->pixel_clk_khz /= display->ctrl_count;
  1400. }
  1401. }
  1402. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1403. bool enable)
  1404. {
  1405. /* TODO: make checks based on cont. splash */
  1406. DSI_DEBUG("checking ulps req validity\n");
  1407. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1408. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1409. return false;
  1410. }
  1411. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1412. !display->panel->ulps_suspend_enabled) {
  1413. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1414. return false;
  1415. }
  1416. if (!dsi_panel_initialized(display->panel) &&
  1417. !display->panel->ulps_suspend_enabled) {
  1418. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1419. return false;
  1420. }
  1421. if (enable && display->ulps_enabled) {
  1422. DSI_DEBUG("ULPS already enabled\n");
  1423. return false;
  1424. } else if (!enable && !display->ulps_enabled) {
  1425. DSI_DEBUG("ULPS already disabled\n");
  1426. return false;
  1427. }
  1428. /*
  1429. * No need to enter ULPS when transitioning from splash screen to
  1430. * boot animation since it is expected that the clocks would be turned
  1431. * right back on.
  1432. */
  1433. if (enable && display->is_cont_splash_enabled)
  1434. return false;
  1435. return true;
  1436. }
  1437. /**
  1438. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1439. * @dsi_display: DSI display handle.
  1440. * @enable: enable/disable ULPS.
  1441. *
  1442. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1443. *
  1444. * Return: error code.
  1445. */
  1446. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1447. {
  1448. int rc = 0;
  1449. int i = 0;
  1450. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1451. if (!display) {
  1452. DSI_ERR("Invalid params\n");
  1453. return -EINVAL;
  1454. }
  1455. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1456. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1457. __func__, enable);
  1458. return 0;
  1459. }
  1460. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1461. /*
  1462. * ULPS entry-exit can be either through the DSI controller or
  1463. * the DSI PHY depending on hardware variation. For some chipsets,
  1464. * both controller version and phy version ulps entry-exit ops can
  1465. * be present. To handle such cases, send ulps request through PHY,
  1466. * if ulps request is handled in PHY, then no need to send request
  1467. * through controller.
  1468. */
  1469. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1470. display->clamp_enabled);
  1471. if (rc == DSI_PHY_ULPS_ERROR) {
  1472. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1473. return -EINVAL;
  1474. }
  1475. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1476. display_for_each_ctrl(i, display) {
  1477. ctrl = &display->ctrl[i];
  1478. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1479. continue;
  1480. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1481. enable, display->clamp_enabled);
  1482. if (rc == DSI_PHY_ULPS_ERROR) {
  1483. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1484. enable);
  1485. return -EINVAL;
  1486. }
  1487. }
  1488. }
  1489. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1490. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1491. if (rc) {
  1492. DSI_ERR("Ulps controller state change(%d) failed\n",
  1493. enable);
  1494. return rc;
  1495. }
  1496. display_for_each_ctrl(i, display) {
  1497. ctrl = &display->ctrl[i];
  1498. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1499. continue;
  1500. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1501. if (rc) {
  1502. DSI_ERR("Ulps controller state change(%d) failed\n",
  1503. enable);
  1504. return rc;
  1505. }
  1506. }
  1507. }
  1508. display->ulps_enabled = enable;
  1509. return 0;
  1510. }
  1511. /**
  1512. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1513. * @dsi_display: DSI display handle.
  1514. * @enable: enable/disable clamping.
  1515. *
  1516. * Return: error code.
  1517. */
  1518. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1519. {
  1520. int rc = 0;
  1521. int i = 0;
  1522. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1523. bool ulps_enabled = false;
  1524. if (!display) {
  1525. DSI_ERR("Invalid params\n");
  1526. return -EINVAL;
  1527. }
  1528. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1529. ulps_enabled = display->ulps_enabled;
  1530. /*
  1531. * Clamp control can be either through the DSI controller or
  1532. * the DSI PHY depending on hardware variation
  1533. */
  1534. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1535. if (rc) {
  1536. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1537. return rc;
  1538. }
  1539. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1540. if (rc) {
  1541. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1542. return rc;
  1543. }
  1544. display_for_each_ctrl(i, display) {
  1545. ctrl = &display->ctrl[i];
  1546. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1547. continue;
  1548. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1549. if (rc) {
  1550. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1551. return rc;
  1552. }
  1553. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1554. if (rc) {
  1555. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1556. enable);
  1557. return rc;
  1558. }
  1559. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1560. enable ? "enabled" : "disabled", i);
  1561. }
  1562. display->clamp_enabled = enable;
  1563. return 0;
  1564. }
  1565. /**
  1566. * dsi_display_setup_ctrl() - setup DSI controller.
  1567. * @dsi_display: DSI display handle.
  1568. *
  1569. * Return: error code.
  1570. */
  1571. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1572. {
  1573. int rc = 0;
  1574. int i = 0;
  1575. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1576. if (!display) {
  1577. DSI_ERR("Invalid params\n");
  1578. return -EINVAL;
  1579. }
  1580. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1581. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1582. if (rc) {
  1583. DSI_ERR("DSI controller setup failed\n");
  1584. return rc;
  1585. }
  1586. display_for_each_ctrl(i, display) {
  1587. ctrl = &display->ctrl[i];
  1588. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1589. continue;
  1590. rc = dsi_ctrl_setup(ctrl->ctrl);
  1591. if (rc) {
  1592. DSI_ERR("DSI controller setup failed\n");
  1593. return rc;
  1594. }
  1595. }
  1596. return 0;
  1597. }
  1598. static int dsi_display_phy_enable(struct dsi_display *display);
  1599. /**
  1600. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1601. * @dsi_display: DSI display handle.
  1602. * @mmss_clamp: True if clamp is enabled.
  1603. *
  1604. * Return: error code.
  1605. */
  1606. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1607. bool mmss_clamp)
  1608. {
  1609. int rc = 0;
  1610. int i = 0;
  1611. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1612. if (!display) {
  1613. DSI_ERR("Invalid params\n");
  1614. return -EINVAL;
  1615. }
  1616. if (mmss_clamp && !display->phy_idle_power_off) {
  1617. dsi_display_phy_enable(display);
  1618. return 0;
  1619. }
  1620. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1621. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1622. if (rc) {
  1623. DSI_ERR("DSI controller setup failed\n");
  1624. return rc;
  1625. }
  1626. display_for_each_ctrl(i, display) {
  1627. ctrl = &display->ctrl[i];
  1628. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1629. continue;
  1630. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1631. if (rc) {
  1632. DSI_ERR("DSI controller setup failed\n");
  1633. return rc;
  1634. }
  1635. }
  1636. display->phy_idle_power_off = false;
  1637. return 0;
  1638. }
  1639. /**
  1640. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1641. * @dsi_display: DSI display handle.
  1642. *
  1643. * Return: error code.
  1644. */
  1645. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1646. {
  1647. int rc = 0;
  1648. int i = 0;
  1649. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1650. if (!display) {
  1651. DSI_ERR("Invalid params\n");
  1652. return -EINVAL;
  1653. }
  1654. display_for_each_ctrl(i, display) {
  1655. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1656. if (!phy)
  1657. continue;
  1658. if (!phy->allow_phy_power_off) {
  1659. DSI_DEBUG("phy doesn't support this feature\n");
  1660. return 0;
  1661. }
  1662. }
  1663. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1664. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1665. if (rc) {
  1666. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  1667. display->name, rc);
  1668. return rc;
  1669. }
  1670. display_for_each_ctrl(i, display) {
  1671. ctrl = &display->ctrl[i];
  1672. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1673. continue;
  1674. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  1675. if (rc) {
  1676. DSI_ERR("DSI controller setup failed\n");
  1677. return rc;
  1678. }
  1679. }
  1680. display->phy_idle_power_off = true;
  1681. return 0;
  1682. }
  1683. void dsi_display_enable_event(struct drm_connector *connector,
  1684. struct dsi_display *display,
  1685. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  1686. bool enable)
  1687. {
  1688. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  1689. int i;
  1690. if (!display) {
  1691. DSI_ERR("invalid display\n");
  1692. return;
  1693. }
  1694. if (event_info)
  1695. event_info->event_idx = event_idx;
  1696. switch (event_idx) {
  1697. case SDE_CONN_EVENT_VID_DONE:
  1698. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  1699. break;
  1700. case SDE_CONN_EVENT_CMD_DONE:
  1701. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  1702. break;
  1703. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  1704. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  1705. if (event_info) {
  1706. display_for_each_ctrl(i, display)
  1707. display->ctrl[i].ctrl->recovery_cb =
  1708. *event_info;
  1709. }
  1710. break;
  1711. case SDE_CONN_EVENT_PANEL_ID:
  1712. if (event_info)
  1713. display_for_each_ctrl(i, display)
  1714. display->ctrl[i].ctrl->panel_id_cb
  1715. = *event_info;
  1716. break;
  1717. default:
  1718. /* nothing to do */
  1719. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  1720. return;
  1721. }
  1722. if (enable) {
  1723. display_for_each_ctrl(i, display)
  1724. dsi_ctrl_enable_status_interrupt(
  1725. display->ctrl[i].ctrl, irq_status_idx,
  1726. event_info);
  1727. } else {
  1728. display_for_each_ctrl(i, display)
  1729. dsi_ctrl_disable_status_interrupt(
  1730. display->ctrl[i].ctrl, irq_status_idx);
  1731. }
  1732. }
  1733. /**
  1734. * dsi_config_host_engine_state_for_cont_splash()- update host engine state
  1735. * during continuous splash.
  1736. * @display: Handle to dsi display
  1737. *
  1738. */
  1739. static void dsi_config_host_engine_state_for_cont_splash
  1740. (struct dsi_display *display)
  1741. {
  1742. int i;
  1743. struct dsi_display_ctrl *ctrl;
  1744. enum dsi_engine_state host_state = DSI_CTRL_ENGINE_ON;
  1745. /* Sequence does not matter for split dsi usecases */
  1746. display_for_each_ctrl(i, display) {
  1747. ctrl = &display->ctrl[i];
  1748. if (!ctrl->ctrl)
  1749. continue;
  1750. dsi_ctrl_update_host_engine_state_for_cont_splash(ctrl->ctrl,
  1751. host_state);
  1752. }
  1753. }
  1754. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  1755. {
  1756. int rc = 0;
  1757. int i;
  1758. struct dsi_display_ctrl *ctrl;
  1759. /* Sequence does not matter for split dsi usecases */
  1760. display_for_each_ctrl(i, display) {
  1761. ctrl = &display->ctrl[i];
  1762. if (!ctrl->ctrl)
  1763. continue;
  1764. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  1765. DSI_CTRL_POWER_VREG_ON);
  1766. if (rc) {
  1767. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  1768. ctrl->ctrl->name, rc);
  1769. goto error;
  1770. }
  1771. }
  1772. return rc;
  1773. error:
  1774. for (i = i - 1; i >= 0; i--) {
  1775. ctrl = &display->ctrl[i];
  1776. if (!ctrl->ctrl)
  1777. continue;
  1778. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  1779. DSI_CTRL_POWER_VREG_OFF);
  1780. }
  1781. return rc;
  1782. }
  1783. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  1784. {
  1785. int rc = 0;
  1786. int i;
  1787. struct dsi_display_ctrl *ctrl;
  1788. /* Sequence does not matter for split dsi usecases */
  1789. display_for_each_ctrl(i, display) {
  1790. ctrl = &display->ctrl[i];
  1791. if (!ctrl->ctrl)
  1792. continue;
  1793. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  1794. DSI_CTRL_POWER_VREG_OFF);
  1795. if (rc) {
  1796. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  1797. ctrl->ctrl->name, rc);
  1798. goto error;
  1799. }
  1800. }
  1801. error:
  1802. return rc;
  1803. }
  1804. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  1805. unsigned int display_type)
  1806. {
  1807. char *boot_str = NULL;
  1808. char *str = NULL;
  1809. char *sw_te = NULL;
  1810. unsigned long cmdline_topology = NO_OVERRIDE;
  1811. unsigned long cmdline_timing = NO_OVERRIDE;
  1812. unsigned long panel_id = NO_OVERRIDE;
  1813. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  1814. DSI_ERR("display_type=%d not supported\n", display_type);
  1815. goto end;
  1816. }
  1817. if (display_type == DSI_PRIMARY)
  1818. boot_str = dsi_display_primary;
  1819. else
  1820. boot_str = dsi_display_secondary;
  1821. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  1822. if (sw_te)
  1823. display->sw_te_using_wd = true;
  1824. str = strnstr(boot_str, ":panelid", strlen(boot_str));
  1825. if (str) {
  1826. if (kstrtol(str + strlen(":panelid"), INT_BASE_10,
  1827. (unsigned long *)&panel_id)) {
  1828. DSI_INFO("panel id not found: %s\n", boot_str);
  1829. } else {
  1830. DSI_INFO("panel id found: %lx\n", panel_id);
  1831. display->panel_id = panel_id;
  1832. }
  1833. }
  1834. str = strnstr(boot_str, ":config", strlen(boot_str));
  1835. if (!str)
  1836. goto end;
  1837. if (kstrtol(str + strlen(":config"), INT_BASE_10,
  1838. (unsigned long *)&cmdline_topology)) {
  1839. DSI_ERR("invalid config index override: %s\n", boot_str);
  1840. goto end;
  1841. }
  1842. str = strnstr(boot_str, ":timing", strlen(boot_str));
  1843. if (!str)
  1844. goto end;
  1845. if (kstrtol(str + strlen(":timing"), INT_BASE_10,
  1846. (unsigned long *)&cmdline_timing)) {
  1847. DSI_ERR("invalid timing index override: %s. resetting both timing and config\n",
  1848. boot_str);
  1849. cmdline_topology = NO_OVERRIDE;
  1850. goto end;
  1851. }
  1852. DSI_DEBUG("successfully parsed command line topology and timing\n");
  1853. end:
  1854. display->cmdline_topology = cmdline_topology;
  1855. display->cmdline_timing = cmdline_timing;
  1856. }
  1857. /**
  1858. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  1859. *
  1860. * Return: returns error status
  1861. */
  1862. static int dsi_display_parse_boot_display_selection(void)
  1863. {
  1864. char *pos = NULL;
  1865. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  1866. int i, j;
  1867. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  1868. strlcpy(disp_buf, boot_displays[i].boot_param,
  1869. MAX_CMDLINE_PARAM_LEN);
  1870. pos = strnstr(disp_buf, ":", MAX_CMDLINE_PARAM_LEN);
  1871. /* Use ':' as a delimiter to retrieve the display name */
  1872. if (!pos) {
  1873. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  1874. continue;
  1875. }
  1876. for (j = 0; (disp_buf + j) < pos; j++)
  1877. boot_displays[i].name[j] = *(disp_buf + j);
  1878. boot_displays[i].name[j] = '\0';
  1879. boot_displays[i].boot_disp_en = true;
  1880. }
  1881. return 0;
  1882. }
  1883. static int dsi_display_phy_power_on(struct dsi_display *display)
  1884. {
  1885. int rc = 0;
  1886. int i;
  1887. struct dsi_display_ctrl *ctrl;
  1888. /* Sequence does not matter for split dsi usecases */
  1889. display_for_each_ctrl(i, display) {
  1890. ctrl = &display->ctrl[i];
  1891. if (!ctrl->ctrl)
  1892. continue;
  1893. rc = dsi_phy_set_power_state(ctrl->phy, true);
  1894. if (rc) {
  1895. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  1896. ctrl->phy->name, rc);
  1897. goto error;
  1898. }
  1899. }
  1900. return rc;
  1901. error:
  1902. for (i = i - 1; i >= 0; i--) {
  1903. ctrl = &display->ctrl[i];
  1904. if (!ctrl->phy)
  1905. continue;
  1906. (void)dsi_phy_set_power_state(ctrl->phy, false);
  1907. }
  1908. return rc;
  1909. }
  1910. static int dsi_display_phy_power_off(struct dsi_display *display)
  1911. {
  1912. int rc = 0;
  1913. int i;
  1914. struct dsi_display_ctrl *ctrl;
  1915. /* Sequence does not matter for split dsi usecases */
  1916. display_for_each_ctrl(i, display) {
  1917. ctrl = &display->ctrl[i];
  1918. if (!ctrl->phy)
  1919. continue;
  1920. rc = dsi_phy_set_power_state(ctrl->phy, false);
  1921. if (rc) {
  1922. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  1923. ctrl->ctrl->name, rc);
  1924. goto error;
  1925. }
  1926. }
  1927. error:
  1928. return rc;
  1929. }
  1930. static int dsi_display_set_clk_src(struct dsi_display *display)
  1931. {
  1932. int rc = 0;
  1933. int i;
  1934. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1935. /*
  1936. * For CPHY mode, the parent of mux_clks need to be set
  1937. * to Cphy_clks to have correct dividers for byte and
  1938. * pixel clocks.
  1939. */
  1940. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY) {
  1941. rc = dsi_clk_update_parent(&display->clock_info.cphy_clks,
  1942. &display->clock_info.mux_clks);
  1943. if (rc) {
  1944. DSI_ERR("failed update mux parent to shadow\n");
  1945. return rc;
  1946. }
  1947. }
  1948. /*
  1949. * In case of split DSI usecases, the clock for master controller should
  1950. * be enabled before the other controller. Master controller in the
  1951. * clock context refers to the controller that sources the clock.
  1952. */
  1953. m_ctrl = &display->ctrl[display->clk_master_idx];
  1954. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl,
  1955. &display->clock_info.mux_clks);
  1956. if (rc) {
  1957. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n",
  1958. display->name, rc);
  1959. return rc;
  1960. }
  1961. /* Turn on rest of the controllers */
  1962. display_for_each_ctrl(i, display) {
  1963. ctrl = &display->ctrl[i];
  1964. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1965. continue;
  1966. rc = dsi_ctrl_set_clock_source(ctrl->ctrl,
  1967. &display->clock_info.mux_clks);
  1968. if (rc) {
  1969. DSI_ERR("[%s] failed to set source clocks, rc=%d\n",
  1970. display->name, rc);
  1971. return rc;
  1972. }
  1973. }
  1974. return 0;
  1975. }
  1976. static int dsi_display_phy_reset_config(struct dsi_display *display,
  1977. bool enable)
  1978. {
  1979. int rc = 0;
  1980. int i;
  1981. struct dsi_display_ctrl *ctrl;
  1982. display_for_each_ctrl(i, display) {
  1983. ctrl = &display->ctrl[i];
  1984. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  1985. if (rc) {
  1986. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  1987. display->name, enable ? "mask" : "unmask", rc);
  1988. return rc;
  1989. }
  1990. }
  1991. return 0;
  1992. }
  1993. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  1994. {
  1995. struct dsi_display_ctrl *ctrl;
  1996. int i;
  1997. if (!display)
  1998. return;
  1999. display_for_each_ctrl(i, display) {
  2000. ctrl = &display->ctrl[i];
  2001. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2002. }
  2003. /*
  2004. * After retime buffer synchronization we need to turn of clk_en_sel
  2005. * bit on each phy. Avoid this for Cphy.
  2006. */
  2007. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY)
  2008. return;
  2009. display_for_each_ctrl(i, display) {
  2010. ctrl = &display->ctrl[i];
  2011. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2012. }
  2013. }
  2014. static int dsi_display_ctrl_update(struct dsi_display *display)
  2015. {
  2016. int rc = 0;
  2017. int i;
  2018. struct dsi_display_ctrl *ctrl;
  2019. display_for_each_ctrl(i, display) {
  2020. ctrl = &display->ctrl[i];
  2021. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2022. if (rc) {
  2023. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2024. display->name, i, rc);
  2025. goto error_host_deinit;
  2026. }
  2027. }
  2028. return 0;
  2029. error_host_deinit:
  2030. for (i = i - 1; i >= 0; i--) {
  2031. ctrl = &display->ctrl[i];
  2032. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2033. }
  2034. return rc;
  2035. }
  2036. static int dsi_display_ctrl_init(struct dsi_display *display)
  2037. {
  2038. int rc = 0;
  2039. int i;
  2040. struct dsi_display_ctrl *ctrl;
  2041. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2042. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2043. * we will programe DSI controller as part of core clock enable.
  2044. * After that we should not re-configure DSI controller again here for
  2045. * usecases where we are resuming from ulps suspend as it might put
  2046. * the HW in bad state.
  2047. */
  2048. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2049. display_for_each_ctrl(i, display) {
  2050. ctrl = &display->ctrl[i];
  2051. rc = dsi_ctrl_host_init(ctrl->ctrl,
  2052. display->is_cont_splash_enabled);
  2053. if (rc) {
  2054. DSI_ERR("[%s] failed to init host_%d, rc=%d\n",
  2055. display->name, i, rc);
  2056. goto error_host_deinit;
  2057. }
  2058. }
  2059. } else {
  2060. display_for_each_ctrl(i, display) {
  2061. ctrl = &display->ctrl[i];
  2062. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2063. DSI_CTRL_OP_HOST_INIT,
  2064. true);
  2065. if (rc)
  2066. DSI_DEBUG("host init update failed rc=%d\n",
  2067. rc);
  2068. }
  2069. }
  2070. return rc;
  2071. error_host_deinit:
  2072. for (i = i - 1; i >= 0; i--) {
  2073. ctrl = &display->ctrl[i];
  2074. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2075. }
  2076. return rc;
  2077. }
  2078. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2079. {
  2080. int rc = 0;
  2081. int i;
  2082. struct dsi_display_ctrl *ctrl;
  2083. display_for_each_ctrl(i, display) {
  2084. ctrl = &display->ctrl[i];
  2085. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2086. if (rc) {
  2087. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2088. display->name, i, rc);
  2089. }
  2090. }
  2091. return rc;
  2092. }
  2093. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2094. {
  2095. int rc = 0;
  2096. int i;
  2097. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2098. /* Host engine states are already taken care for
  2099. * continuous splash case
  2100. */
  2101. if (display->is_cont_splash_enabled) {
  2102. DSI_DEBUG("cont splash enabled, host enable not required\n");
  2103. return 0;
  2104. }
  2105. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2106. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_ON);
  2107. if (rc) {
  2108. DSI_ERR("[%s] failed to enable host engine, rc=%d\n",
  2109. display->name, rc);
  2110. goto error;
  2111. }
  2112. display_for_each_ctrl(i, display) {
  2113. ctrl = &display->ctrl[i];
  2114. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2115. continue;
  2116. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2117. DSI_CTRL_ENGINE_ON);
  2118. if (rc) {
  2119. DSI_ERR("[%s] failed to enable sl host engine, rc=%d\n",
  2120. display->name, rc);
  2121. goto error_disable_master;
  2122. }
  2123. }
  2124. return rc;
  2125. error_disable_master:
  2126. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_OFF);
  2127. error:
  2128. return rc;
  2129. }
  2130. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2131. {
  2132. int rc = 0;
  2133. int i;
  2134. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2135. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2136. /*
  2137. * For platforms where ULPS is controlled by DSI controller block,
  2138. * do not disable dsi controller block if lanes are to be
  2139. * kept in ULPS during suspend. So just update the SW state
  2140. * and return early.
  2141. */
  2142. if (display->panel->ulps_suspend_enabled &&
  2143. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2144. display_for_each_ctrl(i, display) {
  2145. ctrl = &display->ctrl[i];
  2146. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2147. DSI_CTRL_OP_HOST_ENGINE,
  2148. false);
  2149. if (rc)
  2150. DSI_DEBUG("host state update failed %d\n", rc);
  2151. }
  2152. return rc;
  2153. }
  2154. display_for_each_ctrl(i, display) {
  2155. ctrl = &display->ctrl[i];
  2156. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2157. continue;
  2158. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2159. DSI_CTRL_ENGINE_OFF);
  2160. if (rc)
  2161. DSI_ERR("[%s] failed to disable host engine, rc=%d\n",
  2162. display->name, rc);
  2163. }
  2164. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_OFF);
  2165. if (rc) {
  2166. DSI_ERR("[%s] failed to disable host engine, rc=%d\n",
  2167. display->name, rc);
  2168. goto error;
  2169. }
  2170. error:
  2171. return rc;
  2172. }
  2173. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2174. {
  2175. int rc = 0;
  2176. int i;
  2177. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2178. m_ctrl = &display->ctrl[display->video_master_idx];
  2179. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_ON);
  2180. if (rc) {
  2181. DSI_ERR("[%s] failed to enable vid engine, rc=%d\n",
  2182. display->name, rc);
  2183. goto error;
  2184. }
  2185. display_for_each_ctrl(i, display) {
  2186. ctrl = &display->ctrl[i];
  2187. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2188. continue;
  2189. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2190. DSI_CTRL_ENGINE_ON);
  2191. if (rc) {
  2192. DSI_ERR("[%s] failed to enable vid engine, rc=%d\n",
  2193. display->name, rc);
  2194. goto error_disable_master;
  2195. }
  2196. }
  2197. return rc;
  2198. error_disable_master:
  2199. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_OFF);
  2200. error:
  2201. return rc;
  2202. }
  2203. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2204. {
  2205. int rc = 0;
  2206. int i;
  2207. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2208. m_ctrl = &display->ctrl[display->video_master_idx];
  2209. display_for_each_ctrl(i, display) {
  2210. ctrl = &display->ctrl[i];
  2211. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2212. continue;
  2213. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2214. DSI_CTRL_ENGINE_OFF);
  2215. if (rc)
  2216. DSI_ERR("[%s] failed to disable vid engine, rc=%d\n",
  2217. display->name, rc);
  2218. }
  2219. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl, DSI_CTRL_ENGINE_OFF);
  2220. if (rc)
  2221. DSI_ERR("[%s] failed to disable mvid engine, rc=%d\n",
  2222. display->name, rc);
  2223. return rc;
  2224. }
  2225. static int dsi_display_phy_enable(struct dsi_display *display)
  2226. {
  2227. int rc = 0;
  2228. int i;
  2229. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2230. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2231. m_ctrl = &display->ctrl[display->clk_master_idx];
  2232. if (display->ctrl_count > 1)
  2233. m_src = DSI_PLL_SOURCE_NATIVE;
  2234. rc = dsi_phy_enable(m_ctrl->phy,
  2235. &display->config,
  2236. m_src,
  2237. true,
  2238. display->is_cont_splash_enabled);
  2239. if (rc) {
  2240. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  2241. display->name, rc);
  2242. goto error;
  2243. }
  2244. display_for_each_ctrl(i, display) {
  2245. ctrl = &display->ctrl[i];
  2246. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2247. continue;
  2248. rc = dsi_phy_enable(ctrl->phy,
  2249. &display->config,
  2250. DSI_PLL_SOURCE_NON_NATIVE,
  2251. true,
  2252. display->is_cont_splash_enabled);
  2253. if (rc) {
  2254. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  2255. display->name, rc);
  2256. goto error_disable_master;
  2257. }
  2258. }
  2259. return rc;
  2260. error_disable_master:
  2261. (void)dsi_phy_disable(m_ctrl->phy);
  2262. error:
  2263. return rc;
  2264. }
  2265. static int dsi_display_phy_disable(struct dsi_display *display)
  2266. {
  2267. int rc = 0;
  2268. int i;
  2269. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2270. m_ctrl = &display->ctrl[display->clk_master_idx];
  2271. display_for_each_ctrl(i, display) {
  2272. ctrl = &display->ctrl[i];
  2273. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2274. continue;
  2275. rc = dsi_phy_disable(ctrl->phy);
  2276. if (rc)
  2277. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  2278. display->name, rc);
  2279. }
  2280. rc = dsi_phy_disable(m_ctrl->phy);
  2281. if (rc)
  2282. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  2283. display->name, rc);
  2284. return rc;
  2285. }
  2286. static int dsi_display_wake_up(struct dsi_display *display)
  2287. {
  2288. return 0;
  2289. }
  2290. static int dsi_display_broadcast_cmd(struct dsi_display *display,
  2291. const struct mipi_dsi_msg *msg)
  2292. {
  2293. int rc = 0;
  2294. u32 flags, m_flags;
  2295. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2296. int i;
  2297. m_flags = (DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_BROADCAST_MASTER |
  2298. DSI_CTRL_CMD_DEFER_TRIGGER | DSI_CTRL_CMD_FETCH_MEMORY);
  2299. flags = (DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER |
  2300. DSI_CTRL_CMD_FETCH_MEMORY);
  2301. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  2302. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  2303. m_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  2304. }
  2305. if (display->queue_cmd_waits ||
  2306. msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE) {
  2307. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2308. m_flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2309. }
  2310. /*
  2311. * 1. Setup commands in FIFO
  2312. * 2. Trigger commands
  2313. */
  2314. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2315. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, msg, &m_flags);
  2316. if (rc) {
  2317. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2318. display->name, rc);
  2319. goto error;
  2320. }
  2321. display_for_each_ctrl(i, display) {
  2322. ctrl = &display->ctrl[i];
  2323. if (ctrl == m_ctrl)
  2324. continue;
  2325. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, msg, &flags);
  2326. if (rc) {
  2327. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2328. display->name, rc);
  2329. goto error;
  2330. }
  2331. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, flags);
  2332. if (rc) {
  2333. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2334. display->name, rc);
  2335. goto error;
  2336. }
  2337. }
  2338. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, m_flags);
  2339. if (rc) {
  2340. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2341. display->name, rc);
  2342. goto error;
  2343. }
  2344. error:
  2345. return rc;
  2346. }
  2347. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2348. {
  2349. int rc = 0;
  2350. int i;
  2351. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2352. /* For continuous splash use case ctrl states are updated
  2353. * separately and hence we do an early return
  2354. */
  2355. if (display->is_cont_splash_enabled) {
  2356. DSI_DEBUG("cont splash enabled, phy sw reset not required\n");
  2357. return 0;
  2358. }
  2359. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2360. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2361. if (rc) {
  2362. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2363. goto error;
  2364. }
  2365. display_for_each_ctrl(i, display) {
  2366. ctrl = &display->ctrl[i];
  2367. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2368. continue;
  2369. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2370. if (rc) {
  2371. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2372. display->name, rc);
  2373. goto error;
  2374. }
  2375. }
  2376. error:
  2377. return rc;
  2378. }
  2379. static int dsi_host_attach(struct mipi_dsi_host *host,
  2380. struct mipi_dsi_device *dsi)
  2381. {
  2382. return 0;
  2383. }
  2384. static int dsi_host_detach(struct mipi_dsi_host *host,
  2385. struct mipi_dsi_device *dsi)
  2386. {
  2387. return 0;
  2388. }
  2389. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
  2390. const struct mipi_dsi_msg *msg)
  2391. {
  2392. struct dsi_display *display;
  2393. int rc = 0, ret = 0;
  2394. if (!host || !msg) {
  2395. DSI_ERR("Invalid params\n");
  2396. return 0;
  2397. }
  2398. display = to_dsi_display(host);
  2399. /* Avoid sending DCS commands when ESD recovery is pending */
  2400. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2401. DSI_DEBUG("ESD recovery pending\n");
  2402. return 0;
  2403. }
  2404. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2405. DSI_ALL_CLKS, DSI_CLK_ON);
  2406. if (rc) {
  2407. DSI_ERR("[%s] failed to enable all DSI clocks, rc=%d\n",
  2408. display->name, rc);
  2409. goto error;
  2410. }
  2411. rc = dsi_display_wake_up(display);
  2412. if (rc) {
  2413. DSI_ERR("[%s] failed to wake up display, rc=%d\n",
  2414. display->name, rc);
  2415. goto error_disable_clks;
  2416. }
  2417. rc = dsi_display_cmd_engine_enable(display);
  2418. if (rc) {
  2419. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2420. display->name, rc);
  2421. goto error_disable_clks;
  2422. }
  2423. if (display->tx_cmd_buf == NULL) {
  2424. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2425. if (rc) {
  2426. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2427. goto error_disable_cmd_engine;
  2428. }
  2429. }
  2430. if (display->ctrl_count > 1 && !(msg->flags & MIPI_DSI_MSG_UNICAST)) {
  2431. rc = dsi_display_broadcast_cmd(display, msg);
  2432. if (rc) {
  2433. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n",
  2434. display->name, rc);
  2435. goto error_disable_cmd_engine;
  2436. }
  2437. } else {
  2438. int ctrl_idx = (msg->flags & MIPI_DSI_MSG_UNICAST) ?
  2439. msg->ctrl : 0;
  2440. u32 cmd_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  2441. if (display->queue_cmd_waits ||
  2442. msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  2443. cmd_flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2444. rc = dsi_ctrl_cmd_transfer(display->ctrl[ctrl_idx].ctrl, msg,
  2445. &cmd_flags);
  2446. if (rc) {
  2447. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2448. display->name, rc);
  2449. goto error_disable_cmd_engine;
  2450. }
  2451. }
  2452. error_disable_cmd_engine:
  2453. ret = dsi_display_cmd_engine_disable(display);
  2454. if (ret) {
  2455. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  2456. display->name, ret);
  2457. }
  2458. error_disable_clks:
  2459. ret = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2460. DSI_ALL_CLKS, DSI_CLK_OFF);
  2461. if (ret) {
  2462. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  2463. display->name, ret);
  2464. }
  2465. error:
  2466. return rc;
  2467. }
  2468. static struct mipi_dsi_host_ops dsi_host_ops = {
  2469. .attach = dsi_host_attach,
  2470. .detach = dsi_host_detach,
  2471. .transfer = dsi_host_transfer,
  2472. };
  2473. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2474. {
  2475. int rc = 0;
  2476. struct mipi_dsi_host *host = &display->host;
  2477. host->dev = &display->pdev->dev;
  2478. host->ops = &dsi_host_ops;
  2479. rc = mipi_dsi_host_register(host);
  2480. if (rc) {
  2481. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2482. display->name, rc);
  2483. goto error;
  2484. }
  2485. error:
  2486. return rc;
  2487. }
  2488. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2489. {
  2490. int rc = 0;
  2491. struct mipi_dsi_host *host = &display->host;
  2492. mipi_dsi_host_unregister(host);
  2493. host->dev = NULL;
  2494. host->ops = NULL;
  2495. return rc;
  2496. }
  2497. static int dsi_display_clocks_deinit(struct dsi_display *display)
  2498. {
  2499. int rc = 0;
  2500. struct dsi_clk_link_set *src = &display->clock_info.src_clks;
  2501. struct dsi_clk_link_set *mux = &display->clock_info.mux_clks;
  2502. struct dsi_clk_link_set *shadow = &display->clock_info.shadow_clks;
  2503. if (src->byte_clk) {
  2504. devm_clk_put(&display->pdev->dev, src->byte_clk);
  2505. src->byte_clk = NULL;
  2506. }
  2507. if (src->pixel_clk) {
  2508. devm_clk_put(&display->pdev->dev, src->pixel_clk);
  2509. src->pixel_clk = NULL;
  2510. }
  2511. if (mux->byte_clk) {
  2512. devm_clk_put(&display->pdev->dev, mux->byte_clk);
  2513. mux->byte_clk = NULL;
  2514. }
  2515. if (mux->pixel_clk) {
  2516. devm_clk_put(&display->pdev->dev, mux->pixel_clk);
  2517. mux->pixel_clk = NULL;
  2518. }
  2519. if (shadow->byte_clk) {
  2520. devm_clk_put(&display->pdev->dev, shadow->byte_clk);
  2521. shadow->byte_clk = NULL;
  2522. }
  2523. if (shadow->pixel_clk) {
  2524. devm_clk_put(&display->pdev->dev, shadow->pixel_clk);
  2525. shadow->pixel_clk = NULL;
  2526. }
  2527. return rc;
  2528. }
  2529. static bool dsi_display_check_prefix(const char *clk_prefix,
  2530. const char *clk_name)
  2531. {
  2532. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2533. }
  2534. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2535. char *dsi_clk_name)
  2536. {
  2537. if (display->fw)
  2538. return dsi_parser_count_strings(display->parser_node,
  2539. dsi_clk_name);
  2540. else
  2541. return of_property_count_strings(display->panel_node,
  2542. dsi_clk_name);
  2543. }
  2544. static void dsi_display_get_clock_name(struct dsi_display *display,
  2545. char *dsi_clk_name, int index,
  2546. const char **clk_name)
  2547. {
  2548. if (display->fw)
  2549. dsi_parser_read_string_index(display->parser_node,
  2550. dsi_clk_name, index, clk_name);
  2551. else
  2552. of_property_read_string_index(display->panel_node,
  2553. dsi_clk_name, index, clk_name);
  2554. }
  2555. static int dsi_display_clocks_init(struct dsi_display *display)
  2556. {
  2557. int i, rc = 0, num_clk = 0;
  2558. const char *clk_name;
  2559. const char *src_byte = "src_byte", *src_pixel = "src_pixel";
  2560. const char *mux_byte = "mux_byte", *mux_pixel = "mux_pixel";
  2561. const char *cphy_byte = "cphy_byte", *cphy_pixel = "cphy_pixel";
  2562. const char *shadow_byte = "shadow_byte", *shadow_pixel = "shadow_pixel";
  2563. struct clk *dsi_clk;
  2564. struct dsi_clk_link_set *src = &display->clock_info.src_clks;
  2565. struct dsi_clk_link_set *mux = &display->clock_info.mux_clks;
  2566. struct dsi_clk_link_set *cphy = &display->clock_info.cphy_clks;
  2567. struct dsi_clk_link_set *shadow = &display->clock_info.shadow_clks;
  2568. struct dsi_dyn_clk_caps *dyn_clk_caps = &(display->panel->dyn_clk_caps);
  2569. char *dsi_clock_name;
  2570. if (!strcmp(display->display_type, "primary"))
  2571. dsi_clock_name = "qcom,dsi-select-clocks";
  2572. else
  2573. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2574. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2575. DSI_DEBUG("clk count=%d\n", num_clk);
  2576. for (i = 0; i < num_clk; i++) {
  2577. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2578. &clk_name);
  2579. DSI_DEBUG("clock name:%s\n", clk_name);
  2580. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2581. if (IS_ERR_OR_NULL(dsi_clk)) {
  2582. rc = PTR_ERR(dsi_clk);
  2583. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2584. if (dsi_display_check_prefix(mux_byte, clk_name)) {
  2585. mux->byte_clk = NULL;
  2586. goto error;
  2587. }
  2588. if (dsi_display_check_prefix(mux_pixel, clk_name)) {
  2589. mux->pixel_clk = NULL;
  2590. goto error;
  2591. }
  2592. if (dsi_display_check_prefix(cphy_byte, clk_name)) {
  2593. cphy->byte_clk = NULL;
  2594. goto error;
  2595. }
  2596. if (dsi_display_check_prefix(cphy_pixel, clk_name)) {
  2597. cphy->pixel_clk = NULL;
  2598. goto error;
  2599. }
  2600. if (dyn_clk_caps->dyn_clk_support &&
  2601. (display->panel->panel_mode ==
  2602. DSI_OP_VIDEO_MODE)) {
  2603. if (dsi_display_check_prefix(src_byte,
  2604. clk_name))
  2605. src->byte_clk = NULL;
  2606. if (dsi_display_check_prefix(src_pixel,
  2607. clk_name))
  2608. src->pixel_clk = NULL;
  2609. if (dsi_display_check_prefix(shadow_byte,
  2610. clk_name))
  2611. shadow->byte_clk = NULL;
  2612. if (dsi_display_check_prefix(shadow_pixel,
  2613. clk_name))
  2614. shadow->pixel_clk = NULL;
  2615. dyn_clk_caps->dyn_clk_support = false;
  2616. }
  2617. }
  2618. if (dsi_display_check_prefix(src_byte, clk_name)) {
  2619. src->byte_clk = dsi_clk;
  2620. continue;
  2621. }
  2622. if (dsi_display_check_prefix(src_pixel, clk_name)) {
  2623. src->pixel_clk = dsi_clk;
  2624. continue;
  2625. }
  2626. if (dsi_display_check_prefix(cphy_byte, clk_name)) {
  2627. cphy->byte_clk = dsi_clk;
  2628. continue;
  2629. }
  2630. if (dsi_display_check_prefix(cphy_pixel, clk_name)) {
  2631. cphy->pixel_clk = dsi_clk;
  2632. continue;
  2633. }
  2634. if (dsi_display_check_prefix(mux_byte, clk_name)) {
  2635. mux->byte_clk = dsi_clk;
  2636. continue;
  2637. }
  2638. if (dsi_display_check_prefix(mux_pixel, clk_name)) {
  2639. mux->pixel_clk = dsi_clk;
  2640. continue;
  2641. }
  2642. if (dsi_display_check_prefix(shadow_byte, clk_name)) {
  2643. shadow->byte_clk = dsi_clk;
  2644. continue;
  2645. }
  2646. if (dsi_display_check_prefix(shadow_pixel, clk_name)) {
  2647. shadow->pixel_clk = dsi_clk;
  2648. continue;
  2649. }
  2650. }
  2651. return 0;
  2652. error:
  2653. (void)dsi_display_clocks_deinit(display);
  2654. return rc;
  2655. }
  2656. static int dsi_display_clk_ctrl_cb(void *priv,
  2657. struct dsi_clk_ctrl_info clk_state_info)
  2658. {
  2659. int rc = 0;
  2660. struct dsi_display *display = NULL;
  2661. void *clk_handle = NULL;
  2662. if (!priv) {
  2663. DSI_ERR("Invalid params\n");
  2664. return -EINVAL;
  2665. }
  2666. display = priv;
  2667. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2668. clk_handle = display->mdp_clk_handle;
  2669. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2670. clk_handle = display->dsi_clk_handle;
  2671. } else {
  2672. DSI_ERR("invalid clk handle, return error\n");
  2673. return -EINVAL;
  2674. }
  2675. /*
  2676. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2677. * to turn off DSI clocks.
  2678. */
  2679. rc = dsi_display_clk_ctrl(clk_handle,
  2680. clk_state_info.clk_type, clk_state_info.clk_state);
  2681. if (rc) {
  2682. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2683. display->name, clk_state_info.clk_state,
  2684. clk_state_info.clk_type, rc);
  2685. return rc;
  2686. }
  2687. return 0;
  2688. }
  2689. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2690. {
  2691. int i;
  2692. struct dsi_display_ctrl *ctrl;
  2693. if (!display)
  2694. return;
  2695. display_for_each_ctrl(i, display) {
  2696. ctrl = &display->ctrl[i];
  2697. if (!ctrl)
  2698. continue;
  2699. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2700. }
  2701. }
  2702. int dsi_pre_clkoff_cb(void *priv,
  2703. enum dsi_clk_type clk,
  2704. enum dsi_lclk_type l_type,
  2705. enum dsi_clk_state new_state)
  2706. {
  2707. int rc = 0, i;
  2708. struct dsi_display *display = priv;
  2709. struct dsi_display_ctrl *ctrl;
  2710. /*
  2711. * If Idle Power Collapse occurs immediately after a CMD
  2712. * transfer with an asynchronous wait for DMA done, ensure
  2713. * that the work queued is scheduled and completed before turning
  2714. * off the clocks and disabling interrupts to validate the command
  2715. * transfer.
  2716. */
  2717. display_for_each_ctrl(i, display) {
  2718. ctrl = &display->ctrl[i];
  2719. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  2720. continue;
  2721. flush_workqueue(display->dma_cmd_workq);
  2722. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  2723. ctrl->ctrl->dma_wait_queued = false;
  2724. }
  2725. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2726. (l_type & DSI_LINK_LP_CLK)) {
  2727. /*
  2728. * If continuous clock is enabled then disable it
  2729. * before entering into ULPS Mode.
  2730. */
  2731. if (display->panel->host_config.force_hs_clk_lane)
  2732. _dsi_display_continuous_clk_ctrl(display, false);
  2733. /*
  2734. * If ULPS feature is enabled, enter ULPS first.
  2735. * However, when blanking the panel, we should enter ULPS
  2736. * only if ULPS during suspend feature is enabled.
  2737. */
  2738. if (!dsi_panel_initialized(display->panel)) {
  2739. if (display->panel->ulps_suspend_enabled)
  2740. rc = dsi_display_set_ulps(display, true);
  2741. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2742. rc = dsi_display_set_ulps(display, true);
  2743. }
  2744. if (rc)
  2745. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  2746. __func__, rc);
  2747. }
  2748. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2749. (l_type & DSI_LINK_HS_CLK)) {
  2750. /*
  2751. * PHY clock gating should be disabled before the PLL and the
  2752. * branch clocks are turned off. Otherwise, it is possible that
  2753. * the clock RCGs may not be turned off correctly resulting
  2754. * in clock warnings.
  2755. */
  2756. rc = dsi_display_config_clk_gating(display, false);
  2757. if (rc)
  2758. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  2759. display->name, rc);
  2760. }
  2761. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  2762. /*
  2763. * Enable DSI clamps only if entering idle power collapse or
  2764. * when ULPS during suspend is enabled..
  2765. */
  2766. if (dsi_panel_initialized(display->panel) ||
  2767. display->panel->ulps_suspend_enabled) {
  2768. dsi_display_phy_idle_off(display);
  2769. rc = dsi_display_set_clamp(display, true);
  2770. if (rc)
  2771. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  2772. __func__, rc);
  2773. rc = dsi_display_phy_reset_config(display, false);
  2774. if (rc)
  2775. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  2776. __func__, rc);
  2777. } else {
  2778. /* Make sure that controller is not in ULPS state when
  2779. * the DSI link is not active.
  2780. */
  2781. rc = dsi_display_set_ulps(display, false);
  2782. if (rc)
  2783. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  2784. __func__, rc);
  2785. }
  2786. /* dsi will not be able to serve irqs from here on */
  2787. dsi_display_ctrl_irq_update(display, false);
  2788. /* cache the MISR values */
  2789. display_for_each_ctrl(i, display) {
  2790. ctrl = &display->ctrl[i];
  2791. if (!ctrl->ctrl)
  2792. continue;
  2793. dsi_ctrl_cache_misr(ctrl->ctrl);
  2794. }
  2795. }
  2796. return rc;
  2797. }
  2798. int dsi_post_clkon_cb(void *priv,
  2799. enum dsi_clk_type clk,
  2800. enum dsi_lclk_type l_type,
  2801. enum dsi_clk_state curr_state)
  2802. {
  2803. int rc = 0;
  2804. struct dsi_display *display = priv;
  2805. bool mmss_clamp = false;
  2806. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  2807. mmss_clamp = display->clamp_enabled;
  2808. /*
  2809. * controller setup is needed if coming out of idle
  2810. * power collapse with clamps enabled.
  2811. */
  2812. if (mmss_clamp)
  2813. dsi_display_ctrl_setup(display);
  2814. /*
  2815. * Phy setup is needed if coming out of idle
  2816. * power collapse with clamps enabled.
  2817. */
  2818. if (display->phy_idle_power_off || mmss_clamp)
  2819. dsi_display_phy_idle_on(display, mmss_clamp);
  2820. if (display->ulps_enabled && mmss_clamp) {
  2821. /*
  2822. * ULPS Entry Request. This is needed if the lanes were
  2823. * in ULPS prior to power collapse, since after
  2824. * power collapse and reset, the DSI controller resets
  2825. * back to idle state and not ULPS. This ulps entry
  2826. * request will transition the state of the DSI
  2827. * controller to ULPS which will match the state of the
  2828. * DSI phy. This needs to be done prior to disabling
  2829. * the DSI clamps.
  2830. *
  2831. * Also, reset the ulps flag so that ulps_config
  2832. * function would reconfigure the controller state to
  2833. * ULPS.
  2834. */
  2835. display->ulps_enabled = false;
  2836. rc = dsi_display_set_ulps(display, true);
  2837. if (rc) {
  2838. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  2839. __func__, rc);
  2840. goto error;
  2841. }
  2842. }
  2843. rc = dsi_display_phy_reset_config(display, true);
  2844. if (rc) {
  2845. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  2846. __func__, rc);
  2847. goto error;
  2848. }
  2849. rc = dsi_display_set_clamp(display, false);
  2850. if (rc) {
  2851. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  2852. __func__, rc);
  2853. goto error;
  2854. }
  2855. }
  2856. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  2857. /*
  2858. * Toggle the resync FIFO everytime clock changes, except
  2859. * when cont-splash screen transition is going on.
  2860. * Toggling resync FIFO during cont splash transition
  2861. * can lead to blinks on the display.
  2862. */
  2863. if (!display->is_cont_splash_enabled)
  2864. dsi_display_toggle_resync_fifo(display);
  2865. if (display->ulps_enabled) {
  2866. rc = dsi_display_set_ulps(display, false);
  2867. if (rc) {
  2868. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  2869. __func__, rc);
  2870. goto error;
  2871. }
  2872. }
  2873. if (display->panel->host_config.force_hs_clk_lane)
  2874. _dsi_display_continuous_clk_ctrl(display, true);
  2875. rc = dsi_display_config_clk_gating(display, true);
  2876. if (rc) {
  2877. DSI_ERR("[%s] failed to enable clk gating %d\n",
  2878. display->name, rc);
  2879. goto error;
  2880. }
  2881. }
  2882. /* enable dsi to serve irqs */
  2883. if (clk & DSI_CORE_CLK)
  2884. dsi_display_ctrl_irq_update(display, true);
  2885. error:
  2886. return rc;
  2887. }
  2888. int dsi_post_clkoff_cb(void *priv,
  2889. enum dsi_clk_type clk_type,
  2890. enum dsi_lclk_type l_type,
  2891. enum dsi_clk_state curr_state)
  2892. {
  2893. int rc = 0;
  2894. struct dsi_display *display = priv;
  2895. if (!display) {
  2896. DSI_ERR("%s: Invalid arg\n", __func__);
  2897. return -EINVAL;
  2898. }
  2899. if ((clk_type & DSI_CORE_CLK) &&
  2900. (curr_state == DSI_CLK_OFF)) {
  2901. rc = dsi_display_phy_power_off(display);
  2902. if (rc)
  2903. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  2904. display->name, rc);
  2905. rc = dsi_display_ctrl_power_off(display);
  2906. if (rc)
  2907. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  2908. display->name, rc);
  2909. }
  2910. return rc;
  2911. }
  2912. int dsi_pre_clkon_cb(void *priv,
  2913. enum dsi_clk_type clk_type,
  2914. enum dsi_lclk_type l_type,
  2915. enum dsi_clk_state new_state)
  2916. {
  2917. int rc = 0;
  2918. struct dsi_display *display = priv;
  2919. if (!display) {
  2920. DSI_ERR("%s: invalid input\n", __func__);
  2921. return -EINVAL;
  2922. }
  2923. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  2924. /*
  2925. * Enable DSI core power
  2926. * 1.> PANEL_PM are controlled as part of
  2927. * panel_power_ctrl. Needed not be handled here.
  2928. * 2.> CORE_PM are controlled by dsi clk manager.
  2929. * 3.> CTRL_PM need to be enabled/disabled
  2930. * only during unblank/blank. Their state should
  2931. * not be changed during static screen.
  2932. */
  2933. DSI_DEBUG("updating power states for ctrl and phy\n");
  2934. rc = dsi_display_ctrl_power_on(display);
  2935. if (rc) {
  2936. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  2937. display->name, rc);
  2938. return rc;
  2939. }
  2940. rc = dsi_display_phy_power_on(display);
  2941. if (rc) {
  2942. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  2943. display->name, rc);
  2944. return rc;
  2945. }
  2946. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  2947. }
  2948. return rc;
  2949. }
  2950. static void __set_lane_map_v2(u8 *lane_map_v2,
  2951. enum dsi_phy_data_lanes lane0,
  2952. enum dsi_phy_data_lanes lane1,
  2953. enum dsi_phy_data_lanes lane2,
  2954. enum dsi_phy_data_lanes lane3)
  2955. {
  2956. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  2957. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  2958. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  2959. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  2960. }
  2961. static int dsi_display_parse_lane_map(struct dsi_display *display)
  2962. {
  2963. int rc = 0, i = 0;
  2964. const char *data;
  2965. u8 temp[DSI_LANE_MAX - 1];
  2966. if (!display) {
  2967. DSI_ERR("invalid params\n");
  2968. return -EINVAL;
  2969. }
  2970. /* lane-map-v2 supersedes lane-map-v1 setting */
  2971. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  2972. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  2973. if (!rc) {
  2974. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  2975. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  2976. return 0;
  2977. } else if (rc != EINVAL) {
  2978. DSI_DEBUG("Incorrect mapping, configure default\n");
  2979. goto set_default;
  2980. }
  2981. /* lane-map older version, for DSI controller version < 2.0 */
  2982. data = of_get_property(display->pdev->dev.of_node,
  2983. "qcom,lane-map", NULL);
  2984. if (!data)
  2985. goto set_default;
  2986. if (!strcmp(data, "lane_map_3012")) {
  2987. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  2988. __set_lane_map_v2(display->lane_map.lane_map_v2,
  2989. DSI_PHYSICAL_LANE_1,
  2990. DSI_PHYSICAL_LANE_2,
  2991. DSI_PHYSICAL_LANE_3,
  2992. DSI_PHYSICAL_LANE_0);
  2993. } else if (!strcmp(data, "lane_map_2301")) {
  2994. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  2995. __set_lane_map_v2(display->lane_map.lane_map_v2,
  2996. DSI_PHYSICAL_LANE_2,
  2997. DSI_PHYSICAL_LANE_3,
  2998. DSI_PHYSICAL_LANE_0,
  2999. DSI_PHYSICAL_LANE_1);
  3000. } else if (!strcmp(data, "lane_map_1230")) {
  3001. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3002. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3003. DSI_PHYSICAL_LANE_3,
  3004. DSI_PHYSICAL_LANE_0,
  3005. DSI_PHYSICAL_LANE_1,
  3006. DSI_PHYSICAL_LANE_2);
  3007. } else if (!strcmp(data, "lane_map_0321")) {
  3008. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3009. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3010. DSI_PHYSICAL_LANE_0,
  3011. DSI_PHYSICAL_LANE_3,
  3012. DSI_PHYSICAL_LANE_2,
  3013. DSI_PHYSICAL_LANE_1);
  3014. } else if (!strcmp(data, "lane_map_1032")) {
  3015. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3016. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3017. DSI_PHYSICAL_LANE_1,
  3018. DSI_PHYSICAL_LANE_0,
  3019. DSI_PHYSICAL_LANE_3,
  3020. DSI_PHYSICAL_LANE_2);
  3021. } else if (!strcmp(data, "lane_map_2103")) {
  3022. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3023. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3024. DSI_PHYSICAL_LANE_2,
  3025. DSI_PHYSICAL_LANE_1,
  3026. DSI_PHYSICAL_LANE_0,
  3027. DSI_PHYSICAL_LANE_3);
  3028. } else if (!strcmp(data, "lane_map_3210")) {
  3029. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3030. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3031. DSI_PHYSICAL_LANE_3,
  3032. DSI_PHYSICAL_LANE_2,
  3033. DSI_PHYSICAL_LANE_1,
  3034. DSI_PHYSICAL_LANE_0);
  3035. } else {
  3036. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3037. __func__, data);
  3038. goto set_default;
  3039. }
  3040. return 0;
  3041. set_default:
  3042. /* default lane mapping */
  3043. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3044. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3045. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3046. return 0;
  3047. }
  3048. static int dsi_display_get_phandle_index(
  3049. struct dsi_display *display,
  3050. const char *propname, int count, int index)
  3051. {
  3052. struct device_node *disp_node = display->panel_node;
  3053. u32 *val = NULL;
  3054. int rc = 0;
  3055. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3056. if (ZERO_OR_NULL_PTR(val)) {
  3057. rc = -ENOMEM;
  3058. goto end;
  3059. }
  3060. if (index >= count)
  3061. goto end;
  3062. if (display->fw)
  3063. rc = dsi_parser_read_u32_array(display->parser_node,
  3064. propname, val, count);
  3065. else
  3066. rc = of_property_read_u32_array(disp_node, propname,
  3067. val, count);
  3068. if (rc)
  3069. goto end;
  3070. rc = val[index];
  3071. DSI_DEBUG("%s index=%d\n", propname, rc);
  3072. end:
  3073. kfree(val);
  3074. return rc;
  3075. }
  3076. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3077. const char *propname)
  3078. {
  3079. if (display->fw)
  3080. return dsi_parser_count_u32_elems(display->parser_node,
  3081. propname);
  3082. else
  3083. return of_property_count_u32_elems(display->panel_node,
  3084. propname);
  3085. }
  3086. static int dsi_display_parse_dt(struct dsi_display *display)
  3087. {
  3088. int i, rc = 0;
  3089. u32 phy_count = 0;
  3090. struct device_node *of_node = display->pdev->dev.of_node;
  3091. char *dsi_ctrl_name, *dsi_phy_name;
  3092. if (!strcmp(display->display_type, "primary")) {
  3093. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3094. dsi_phy_name = "qcom,dsi-phy-num";
  3095. } else {
  3096. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3097. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3098. }
  3099. display->ctrl_count = dsi_display_get_phandle_count(display,
  3100. dsi_ctrl_name);
  3101. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3102. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3103. display->ctrl_count, phy_count);
  3104. if (!phy_count || !display->ctrl_count) {
  3105. DSI_ERR("no ctrl/phys found\n");
  3106. rc = -ENODEV;
  3107. goto error;
  3108. }
  3109. if (phy_count != display->ctrl_count) {
  3110. DSI_ERR("different ctrl and phy counts\n");
  3111. rc = -ENODEV;
  3112. goto error;
  3113. }
  3114. display_for_each_ctrl(i, display) {
  3115. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3116. int index;
  3117. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3118. display->ctrl_count, i);
  3119. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3120. "qcom,dsi-ctrl", index);
  3121. of_node_put(ctrl->ctrl_of_node);
  3122. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3123. display->ctrl_count, i);
  3124. ctrl->phy_of_node = of_parse_phandle(of_node,
  3125. "qcom,dsi-phy", index);
  3126. of_node_put(ctrl->phy_of_node);
  3127. }
  3128. /* Parse TE data */
  3129. dsi_display_parse_te_data(display);
  3130. /* Parse all external bridges from port 0 */
  3131. display_for_each_ctrl(i, display) {
  3132. display->ext_bridge[i].node_of =
  3133. of_graph_get_remote_node(of_node, 0, i);
  3134. if (display->ext_bridge[i].node_of)
  3135. display->ext_bridge_cnt++;
  3136. else
  3137. break;
  3138. }
  3139. DSI_DEBUG("success\n");
  3140. error:
  3141. return rc;
  3142. }
  3143. static int dsi_display_res_init(struct dsi_display *display)
  3144. {
  3145. int rc = 0;
  3146. int i;
  3147. struct dsi_display_ctrl *ctrl;
  3148. display_for_each_ctrl(i, display) {
  3149. ctrl = &display->ctrl[i];
  3150. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3151. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3152. rc = PTR_ERR(ctrl->ctrl);
  3153. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3154. ctrl->ctrl = NULL;
  3155. goto error_ctrl_put;
  3156. }
  3157. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3158. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3159. rc = PTR_ERR(ctrl->phy);
  3160. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3161. dsi_ctrl_put(ctrl->ctrl);
  3162. ctrl->phy = NULL;
  3163. goto error_ctrl_put;
  3164. }
  3165. }
  3166. display->panel = dsi_panel_get(&display->pdev->dev,
  3167. display->panel_node,
  3168. display->parser_node,
  3169. display->display_type,
  3170. display->cmdline_topology);
  3171. if (IS_ERR_OR_NULL(display->panel)) {
  3172. rc = PTR_ERR(display->panel);
  3173. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3174. display->panel = NULL;
  3175. goto error_ctrl_put;
  3176. }
  3177. display_for_each_ctrl(i, display) {
  3178. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3179. phy->cfg.force_clk_lane_hs =
  3180. display->panel->host_config.force_hs_clk_lane;
  3181. phy->cfg.phy_type =
  3182. display->panel->host_config.phy_type;
  3183. }
  3184. rc = dsi_display_parse_lane_map(display);
  3185. if (rc) {
  3186. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3187. goto error_ctrl_put;
  3188. }
  3189. rc = dsi_display_clocks_init(display);
  3190. if (rc) {
  3191. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3192. goto error_ctrl_put;
  3193. }
  3194. return 0;
  3195. error_ctrl_put:
  3196. for (i = i - 1; i >= 0; i--) {
  3197. ctrl = &display->ctrl[i];
  3198. dsi_ctrl_put(ctrl->ctrl);
  3199. dsi_phy_put(ctrl->phy);
  3200. }
  3201. return rc;
  3202. }
  3203. static int dsi_display_res_deinit(struct dsi_display *display)
  3204. {
  3205. int rc = 0;
  3206. int i;
  3207. struct dsi_display_ctrl *ctrl;
  3208. rc = dsi_display_clocks_deinit(display);
  3209. if (rc)
  3210. DSI_ERR("clocks deinit failed, rc=%d\n", rc);
  3211. display_for_each_ctrl(i, display) {
  3212. ctrl = &display->ctrl[i];
  3213. dsi_phy_put(ctrl->phy);
  3214. dsi_ctrl_put(ctrl->ctrl);
  3215. }
  3216. if (display->panel)
  3217. dsi_panel_put(display->panel);
  3218. return rc;
  3219. }
  3220. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3221. struct dsi_display_mode *mode,
  3222. u32 flags)
  3223. {
  3224. int rc = 0;
  3225. int i;
  3226. struct dsi_display_ctrl *ctrl;
  3227. /*
  3228. * To set a mode:
  3229. * 1. Controllers should be turned off.
  3230. * 2. Link clocks should be off.
  3231. * 3. Phy should be disabled.
  3232. */
  3233. display_for_each_ctrl(i, display) {
  3234. ctrl = &display->ctrl[i];
  3235. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3236. (ctrl->phy_enabled)) {
  3237. rc = -EINVAL;
  3238. goto error;
  3239. }
  3240. }
  3241. error:
  3242. return rc;
  3243. }
  3244. static bool dsi_display_is_seamless_dfps_possible(
  3245. const struct dsi_display *display,
  3246. const struct dsi_display_mode *tgt,
  3247. const enum dsi_dfps_type dfps_type)
  3248. {
  3249. struct dsi_display_mode *cur;
  3250. if (!display || !tgt || !display->panel) {
  3251. DSI_ERR("Invalid params\n");
  3252. return false;
  3253. }
  3254. cur = display->panel->cur_mode;
  3255. if (cur->timing.h_active != tgt->timing.h_active) {
  3256. DSI_DEBUG("timing.h_active differs %d %d\n",
  3257. cur->timing.h_active, tgt->timing.h_active);
  3258. return false;
  3259. }
  3260. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3261. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3262. cur->timing.h_back_porch,
  3263. tgt->timing.h_back_porch);
  3264. return false;
  3265. }
  3266. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3267. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3268. cur->timing.h_sync_width,
  3269. tgt->timing.h_sync_width);
  3270. return false;
  3271. }
  3272. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3273. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3274. cur->timing.h_front_porch,
  3275. tgt->timing.h_front_porch);
  3276. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3277. return false;
  3278. }
  3279. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3280. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3281. cur->timing.h_skew,
  3282. tgt->timing.h_skew);
  3283. return false;
  3284. }
  3285. /* skip polarity comparison */
  3286. if (cur->timing.v_active != tgt->timing.v_active) {
  3287. DSI_DEBUG("timing.v_active differs %d %d\n",
  3288. cur->timing.v_active,
  3289. tgt->timing.v_active);
  3290. return false;
  3291. }
  3292. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3293. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3294. cur->timing.v_back_porch,
  3295. tgt->timing.v_back_porch);
  3296. return false;
  3297. }
  3298. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3299. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3300. cur->timing.v_sync_width,
  3301. tgt->timing.v_sync_width);
  3302. return false;
  3303. }
  3304. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3305. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3306. cur->timing.v_front_porch,
  3307. tgt->timing.v_front_porch);
  3308. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3309. return false;
  3310. }
  3311. /* skip polarity comparison */
  3312. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3313. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3314. cur->timing.refresh_rate,
  3315. tgt->timing.refresh_rate);
  3316. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3317. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3318. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3319. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3320. DSI_DEBUG("flags differs %d %d\n",
  3321. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3322. return true;
  3323. }
  3324. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3325. {
  3326. struct dsi_host_common_cfg *config;
  3327. struct dsi_display_ctrl *m_ctrl;
  3328. int phy_ver;
  3329. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3330. config = &display->panel->host_config;
  3331. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3332. if (phy_ver <= DSI_PHY_VERSION_2_0)
  3333. config->byte_intf_clk_div = 1;
  3334. else
  3335. config->byte_intf_clk_div = 2;
  3336. }
  3337. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3338. u32 bit_clk_rate)
  3339. {
  3340. int rc = 0;
  3341. int i;
  3342. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3343. if (!display->panel) {
  3344. DSI_ERR("Invalid params\n");
  3345. return -EINVAL;
  3346. }
  3347. if (bit_clk_rate == 0) {
  3348. DSI_ERR("Invalid bit clock rate\n");
  3349. return -EINVAL;
  3350. }
  3351. display->config.bit_clk_rate_hz = bit_clk_rate;
  3352. display_for_each_ctrl(i, display) {
  3353. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3354. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3355. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3356. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3357. byte_intf_clk_rate;
  3358. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3359. struct dsi_host_common_cfg *host_cfg;
  3360. mutex_lock(&ctrl->ctrl_lock);
  3361. host_cfg = &display->panel->host_config;
  3362. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3363. num_of_lanes++;
  3364. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3365. num_of_lanes++;
  3366. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3367. num_of_lanes++;
  3368. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3369. num_of_lanes++;
  3370. if (num_of_lanes == 0) {
  3371. DSI_ERR("Invalid lane count\n");
  3372. rc = -EINVAL;
  3373. goto error;
  3374. }
  3375. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3376. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3377. bit_rate_per_lane = bit_rate;
  3378. do_div(bit_rate_per_lane, num_of_lanes);
  3379. pclk_rate = bit_rate;
  3380. do_div(pclk_rate, bpp);
  3381. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3382. bit_rate_per_lane = bit_rate;
  3383. do_div(bit_rate_per_lane, num_of_lanes);
  3384. byte_clk_rate = bit_rate_per_lane;
  3385. do_div(byte_clk_rate, 8);
  3386. byte_intf_clk_rate = byte_clk_rate;
  3387. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3388. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3389. } else {
  3390. do_div(bit_rate, bits_per_symbol);
  3391. bit_rate *= num_of_symbols;
  3392. bit_rate_per_lane = bit_rate;
  3393. do_div(bit_rate_per_lane, num_of_lanes);
  3394. byte_clk_rate = bit_rate_per_lane;
  3395. do_div(byte_clk_rate, 7);
  3396. /* For CPHY, byte_intf_clk is same as byte_clk */
  3397. byte_intf_clk_rate = byte_clk_rate;
  3398. }
  3399. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3400. bit_rate, bit_rate_per_lane);
  3401. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3402. byte_clk_rate, byte_intf_clk_rate);
  3403. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3404. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3405. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3406. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3407. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3408. ctrl->clk_freq, ctrl->cell_index);
  3409. if (rc) {
  3410. DSI_ERR("Failed to update link frequencies\n");
  3411. goto error;
  3412. }
  3413. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3414. error:
  3415. mutex_unlock(&ctrl->ctrl_lock);
  3416. /* TODO: recover ctrl->clk_freq in case of failure */
  3417. if (rc)
  3418. return rc;
  3419. }
  3420. return 0;
  3421. }
  3422. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3423. struct dsi_dyn_clk_delay *delay,
  3424. struct dsi_display_mode *mode)
  3425. {
  3426. u32 esc_clk_rate_hz;
  3427. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3428. u32 hsync_period = 0;
  3429. struct dsi_display_ctrl *m_ctrl;
  3430. struct dsi_ctrl *dsi_ctrl;
  3431. struct dsi_phy_cfg *cfg;
  3432. m_ctrl = &display->ctrl[display->clk_master_idx];
  3433. dsi_ctrl = m_ctrl->ctrl;
  3434. cfg = &(m_ctrl->phy->cfg);
  3435. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate * 1000;
  3436. pclk_to_esc_ratio = ((dsi_ctrl->clk_freq.pix_clk_rate * 1000) /
  3437. esc_clk_rate_hz);
  3438. byte_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 1000) /
  3439. esc_clk_rate_hz);
  3440. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4 * 1000) /
  3441. esc_clk_rate_hz);
  3442. hsync_period = dsi_h_total_dce(&mode->timing);
  3443. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3444. if (!display->panel->video_config.eof_bllp_lp11_en)
  3445. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3446. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3447. (display->config.common_config.t_clk_post + 1)) /
  3448. byte_to_esc_ratio) +
  3449. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3450. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3451. ((cfg->timing.lane_v3[3] * 4) +
  3452. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3453. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3454. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3455. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3456. hr_bit_to_esc_ratio);
  3457. delay->pipe_delay2 = 0;
  3458. if (display->panel->host_config.force_hs_clk_lane)
  3459. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3460. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3461. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3462. hr_bit_to_esc_ratio);
  3463. /* 130 us pll delay recommended by h/w doc */
  3464. delay->pll_delay = ((130 * esc_clk_rate_hz) / 1000000) * 2;
  3465. }
  3466. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3467. struct link_clk_freq *bkp_freq)
  3468. {
  3469. int rc = 0, i;
  3470. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3471. m_ctrl = &display->ctrl[display->clk_master_idx];
  3472. dsi_clk_prepare_enable(&display->clock_info.src_clks);
  3473. rc = dsi_clk_update_parent(&display->clock_info.shadow_clks,
  3474. &display->clock_info.mux_clks);
  3475. if (rc) {
  3476. DSI_ERR("failed update mux parent to shadow\n");
  3477. goto exit;
  3478. }
  3479. display_for_each_ctrl(i, display) {
  3480. ctrl = &display->ctrl[i];
  3481. if (!ctrl->ctrl)
  3482. continue;
  3483. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3484. ctrl->ctrl->clk_freq.byte_clk_rate,
  3485. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3486. if (rc) {
  3487. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3488. goto recover_byte_clk;
  3489. }
  3490. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3491. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3492. if (rc) {
  3493. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3494. goto recover_pix_clk;
  3495. }
  3496. }
  3497. display_for_each_ctrl(i, display) {
  3498. ctrl = &display->ctrl[i];
  3499. if (ctrl == m_ctrl)
  3500. continue;
  3501. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3502. }
  3503. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3504. /* wait for dynamic refresh done */
  3505. display_for_each_ctrl(i, display) {
  3506. ctrl = &display->ctrl[i];
  3507. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3508. if (rc) {
  3509. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3510. goto recover_pix_clk;
  3511. } else {
  3512. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3513. i ? "slave" : "master");
  3514. }
  3515. }
  3516. display_for_each_ctrl(i, display) {
  3517. ctrl = &display->ctrl[i];
  3518. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3519. }
  3520. rc = dsi_clk_update_parent(&display->clock_info.src_clks,
  3521. &display->clock_info.mux_clks);
  3522. if (rc)
  3523. DSI_ERR("could not switch back to src clks %d\n", rc);
  3524. dsi_clk_disable_unprepare(&display->clock_info.src_clks);
  3525. return rc;
  3526. recover_pix_clk:
  3527. display_for_each_ctrl(i, display) {
  3528. ctrl = &display->ctrl[i];
  3529. if (!ctrl->ctrl)
  3530. continue;
  3531. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3532. bkp_freq->pix_clk_rate, i);
  3533. }
  3534. recover_byte_clk:
  3535. display_for_each_ctrl(i, display) {
  3536. ctrl = &display->ctrl[i];
  3537. if (!ctrl->ctrl)
  3538. continue;
  3539. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3540. bkp_freq->byte_clk_rate,
  3541. bkp_freq->byte_intf_clk_rate, i);
  3542. }
  3543. exit:
  3544. dsi_clk_disable_unprepare(&display->clock_info.src_clks);
  3545. return rc;
  3546. }
  3547. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3548. struct dsi_display_mode *mode)
  3549. {
  3550. int rc = 0, mask, i;
  3551. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3552. struct dsi_dyn_clk_delay delay;
  3553. struct link_clk_freq bkp_freq;
  3554. dsi_panel_acquire_panel_lock(display->panel);
  3555. m_ctrl = &display->ctrl[display->clk_master_idx];
  3556. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3557. /* mask PLL unlock, FIFO overflow and underflow errors */
  3558. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3559. BIT(DSI_FIFO_OVERFLOW);
  3560. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3561. /* update the phy timings based on new mode */
  3562. display_for_each_ctrl(i, display) {
  3563. ctrl = &display->ctrl[i];
  3564. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3565. }
  3566. /* back up existing rates to handle failure case */
  3567. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3568. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3569. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3570. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3571. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3572. if (rc) {
  3573. DSI_ERR("failed set link frequencies %d\n", rc);
  3574. goto exit;
  3575. }
  3576. /* calculate pipe delays */
  3577. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3578. /* configure dynamic refresh ctrl registers */
  3579. display_for_each_ctrl(i, display) {
  3580. ctrl = &display->ctrl[i];
  3581. if (!ctrl->phy)
  3582. continue;
  3583. if (ctrl == m_ctrl)
  3584. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3585. else
  3586. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3587. false);
  3588. }
  3589. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3590. exit:
  3591. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3592. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3593. DSI_CLK_OFF);
  3594. /* store newly calculated phy timings in mode private info */
  3595. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3596. mode->priv_info->phy_timing_val,
  3597. mode->priv_info->phy_timing_len);
  3598. dsi_panel_release_panel_lock(display->panel);
  3599. return rc;
  3600. }
  3601. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3602. int clk_rate)
  3603. {
  3604. int rc = 0;
  3605. if (clk_rate <= 0) {
  3606. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3607. return -EINVAL;
  3608. }
  3609. if (clk_rate == display->cached_clk_rate) {
  3610. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3611. return rc;
  3612. }
  3613. display->cached_clk_rate = clk_rate;
  3614. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3615. if (!rc) {
  3616. DSI_INFO("%s: bit clk is ready to be configured to '%d'\n",
  3617. __func__, clk_rate);
  3618. atomic_set(&display->clkrate_change_pending, 1);
  3619. } else {
  3620. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3621. __func__, clk_rate, rc);
  3622. /* Caching clock failed, so don't go on doing so. */
  3623. atomic_set(&display->clkrate_change_pending, 0);
  3624. display->cached_clk_rate = 0;
  3625. }
  3626. return rc;
  3627. }
  3628. static int dsi_display_dfps_update(struct dsi_display *display,
  3629. struct dsi_display_mode *dsi_mode)
  3630. {
  3631. struct dsi_mode_info *timing;
  3632. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3633. struct dsi_display_mode *panel_mode;
  3634. struct dsi_dfps_capabilities dfps_caps;
  3635. int rc = 0;
  3636. int i = 0;
  3637. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3638. if (!display || !dsi_mode || !display->panel) {
  3639. DSI_ERR("Invalid params\n");
  3640. return -EINVAL;
  3641. }
  3642. timing = &dsi_mode->timing;
  3643. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3644. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3645. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3646. DSI_ERR("dfps or constant fps not supported\n");
  3647. return -ENOTSUPP;
  3648. }
  3649. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3650. DSI_ERR("dfps clock method not supported\n");
  3651. return -ENOTSUPP;
  3652. }
  3653. /* For split DSI, update the clock master first */
  3654. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3655. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3656. m_ctrl = &display->ctrl[display->clk_master_idx];
  3657. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3658. if (rc) {
  3659. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3660. display->name, i, rc);
  3661. goto error;
  3662. }
  3663. /* Update the rest of the controllers */
  3664. display_for_each_ctrl(i, display) {
  3665. ctrl = &display->ctrl[i];
  3666. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3667. continue;
  3668. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3669. if (rc) {
  3670. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3671. display->name, i, rc);
  3672. goto error;
  3673. }
  3674. }
  3675. panel_mode = display->panel->cur_mode;
  3676. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  3677. /*
  3678. * dsi_mode_flags flags are used to communicate with other drm driver
  3679. * components, and are transient. They aren't inherently part of the
  3680. * display panel's mode and shouldn't be saved into the cached currently
  3681. * active mode.
  3682. */
  3683. panel_mode->dsi_mode_flags = 0;
  3684. error:
  3685. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  3686. return rc;
  3687. }
  3688. static int dsi_display_dfps_calc_front_porch(
  3689. u32 old_fps,
  3690. u32 new_fps,
  3691. u32 a_total,
  3692. u32 b_total,
  3693. u32 b_fp,
  3694. u32 *b_fp_out)
  3695. {
  3696. s32 b_fp_new;
  3697. int add_porches, diff;
  3698. if (!b_fp_out) {
  3699. DSI_ERR("Invalid params\n");
  3700. return -EINVAL;
  3701. }
  3702. if (!a_total || !new_fps) {
  3703. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  3704. return -EINVAL;
  3705. }
  3706. /*
  3707. * Keep clock, other porches constant, use new fps, calc front porch
  3708. * new_vtotal = old_vtotal * (old_fps / new_fps )
  3709. * new_vfp - old_vfp = new_vtotal - old_vtotal
  3710. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  3711. */
  3712. diff = abs(old_fps - new_fps);
  3713. add_porches = mult_frac(b_total, diff, new_fps);
  3714. if (old_fps > new_fps)
  3715. b_fp_new = b_fp + add_porches;
  3716. else
  3717. b_fp_new = b_fp - add_porches;
  3718. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  3719. new_fps, a_total, b_total, b_fp, b_fp_new);
  3720. if (b_fp_new < 0) {
  3721. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  3722. return -EINVAL;
  3723. }
  3724. /**
  3725. * TODO: To differentiate from clock method when communicating to the
  3726. * other components, perhaps we should set clk here to original value
  3727. */
  3728. *b_fp_out = b_fp_new;
  3729. return 0;
  3730. }
  3731. /**
  3732. * dsi_display_get_dfps_timing() - Get the new dfps values.
  3733. * @display: DSI display handle.
  3734. * @adj_mode: Mode value structure to be changed.
  3735. * It contains old timing values and latest fps value.
  3736. * New timing values are updated based on new fps.
  3737. * @curr_refresh_rate: Current fps rate.
  3738. * If zero , current fps rate is taken from
  3739. * display->panel->cur_mode.
  3740. * Return: error code.
  3741. */
  3742. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  3743. struct dsi_display_mode *adj_mode,
  3744. u32 curr_refresh_rate)
  3745. {
  3746. struct dsi_dfps_capabilities dfps_caps;
  3747. struct dsi_display_mode per_ctrl_mode;
  3748. struct dsi_mode_info *timing;
  3749. struct dsi_ctrl *m_ctrl;
  3750. int rc = 0;
  3751. if (!display || !adj_mode) {
  3752. DSI_ERR("Invalid params\n");
  3753. return -EINVAL;
  3754. }
  3755. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  3756. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3757. if (!dfps_caps.dfps_support) {
  3758. DSI_ERR("dfps not supported by panel\n");
  3759. return -EINVAL;
  3760. }
  3761. per_ctrl_mode = *adj_mode;
  3762. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  3763. if (!curr_refresh_rate) {
  3764. if (!dsi_display_is_seamless_dfps_possible(display,
  3765. &per_ctrl_mode, dfps_caps.type)) {
  3766. DSI_ERR("seamless dynamic fps not supported for mode\n");
  3767. return -EINVAL;
  3768. }
  3769. if (display->panel->cur_mode) {
  3770. curr_refresh_rate =
  3771. display->panel->cur_mode->timing.refresh_rate;
  3772. } else {
  3773. DSI_ERR("cur_mode is not initialized\n");
  3774. return -EINVAL;
  3775. }
  3776. }
  3777. /* TODO: Remove this direct reference to the dsi_ctrl */
  3778. timing = &per_ctrl_mode.timing;
  3779. switch (dfps_caps.type) {
  3780. case DSI_DFPS_IMMEDIATE_VFP:
  3781. rc = dsi_display_dfps_calc_front_porch(
  3782. curr_refresh_rate,
  3783. timing->refresh_rate,
  3784. dsi_h_total_dce(timing),
  3785. DSI_V_TOTAL(timing),
  3786. timing->v_front_porch,
  3787. &adj_mode->timing.v_front_porch);
  3788. break;
  3789. case DSI_DFPS_IMMEDIATE_HFP:
  3790. rc = dsi_display_dfps_calc_front_porch(
  3791. curr_refresh_rate,
  3792. timing->refresh_rate,
  3793. DSI_V_TOTAL(timing),
  3794. dsi_h_total_dce(timing),
  3795. timing->h_front_porch,
  3796. &adj_mode->timing.h_front_porch);
  3797. if (!rc)
  3798. adj_mode->timing.h_front_porch *= display->ctrl_count;
  3799. break;
  3800. default:
  3801. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  3802. rc = -ENOTSUPP;
  3803. }
  3804. return rc;
  3805. }
  3806. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  3807. struct dsi_display_mode *adj_mode)
  3808. {
  3809. int rc = 0;
  3810. if (!display || !adj_mode) {
  3811. DSI_ERR("Invalid params\n");
  3812. return false;
  3813. }
  3814. /* Currently the only seamless transition is dynamic fps */
  3815. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  3816. if (rc) {
  3817. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  3818. } else {
  3819. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  3820. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  3821. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  3822. }
  3823. return rc;
  3824. }
  3825. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  3826. struct dsi_display_mode *to_mode)
  3827. {
  3828. u32 cur_fps, to_fps;
  3829. u32 cur_h_active, to_h_active;
  3830. u32 cur_v_active, to_v_active;
  3831. cur_fps = cur_mode->timing.refresh_rate;
  3832. to_fps = to_mode->timing.refresh_rate;
  3833. cur_h_active = cur_mode->timing.h_active;
  3834. cur_v_active = cur_mode->timing.v_active;
  3835. to_h_active = to_mode->timing.h_active;
  3836. to_v_active = to_mode->timing.v_active;
  3837. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  3838. (cur_fps != to_fps)) {
  3839. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  3840. DSI_DEBUG("DMS Modeset with FPS change\n");
  3841. } else {
  3842. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  3843. }
  3844. }
  3845. static int dsi_display_set_mode_sub(struct dsi_display *display,
  3846. struct dsi_display_mode *mode,
  3847. u32 flags)
  3848. {
  3849. int rc = 0, clk_rate = 0;
  3850. int i;
  3851. struct dsi_display_ctrl *ctrl;
  3852. struct dsi_display_mode_priv_info *priv_info;
  3853. bool commit_phy_timing = false;
  3854. priv_info = mode->priv_info;
  3855. if (!priv_info) {
  3856. DSI_ERR("[%s] failed to get private info of the display mode\n",
  3857. display->name);
  3858. return -EINVAL;
  3859. }
  3860. SDE_EVT32(mode->dsi_mode_flags);
  3861. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) {
  3862. display->config.panel_mode = mode->panel_mode;
  3863. display->panel->panel_mode = mode->panel_mode;
  3864. }
  3865. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  3866. mode,
  3867. &display->config);
  3868. if (rc) {
  3869. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  3870. display->name, rc);
  3871. goto error;
  3872. }
  3873. memcpy(&display->config.lane_map, &display->lane_map,
  3874. sizeof(display->lane_map));
  3875. if (mode->dsi_mode_flags &
  3876. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  3877. rc = dsi_display_dfps_update(display, mode);
  3878. if (rc) {
  3879. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  3880. display->name, rc);
  3881. goto error;
  3882. }
  3883. display_for_each_ctrl(i, display) {
  3884. ctrl = &display->ctrl[i];
  3885. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  3886. &display->config, mode, mode->dsi_mode_flags,
  3887. display->dsi_clk_handle);
  3888. if (rc) {
  3889. DSI_ERR("failed to update ctrl config\n");
  3890. goto error;
  3891. }
  3892. }
  3893. if (priv_info->phy_timing_len) {
  3894. display_for_each_ctrl(i, display) {
  3895. ctrl = &display->ctrl[i];
  3896. rc = dsi_phy_set_timing_params(ctrl->phy,
  3897. priv_info->phy_timing_val,
  3898. priv_info->phy_timing_len,
  3899. commit_phy_timing);
  3900. if (rc)
  3901. DSI_ERR("Fail to add timing params\n");
  3902. }
  3903. }
  3904. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  3905. return rc;
  3906. }
  3907. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  3908. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  3909. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  3910. if (rc)
  3911. DSI_ERR("dynamic clk change failed %d\n", rc);
  3912. /*
  3913. * skip rest of the opearations since
  3914. * dsi_display_dynamic_clk_switch_vid() already takes
  3915. * care of them.
  3916. */
  3917. return rc;
  3918. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  3919. clk_rate = mode->timing.clk_rate_hz;
  3920. rc = dsi_display_dynamic_clk_configure_cmd(display,
  3921. clk_rate);
  3922. if (rc) {
  3923. DSI_ERR("Failed to configure dynamic clk\n");
  3924. return rc;
  3925. }
  3926. }
  3927. }
  3928. display_for_each_ctrl(i, display) {
  3929. ctrl = &display->ctrl[i];
  3930. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  3931. mode, mode->dsi_mode_flags,
  3932. display->dsi_clk_handle);
  3933. if (rc) {
  3934. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  3935. display->name, rc);
  3936. goto error;
  3937. }
  3938. }
  3939. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  3940. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  3941. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  3942. u64 to_bitclk = mode->timing.clk_rate_hz;
  3943. commit_phy_timing = true;
  3944. /* No need to set clkrate pending flag if clocks are same */
  3945. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  3946. atomic_set(&display->clkrate_change_pending, 1);
  3947. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  3948. }
  3949. if (priv_info->phy_timing_len) {
  3950. display_for_each_ctrl(i, display) {
  3951. ctrl = &display->ctrl[i];
  3952. rc = dsi_phy_set_timing_params(ctrl->phy,
  3953. priv_info->phy_timing_val,
  3954. priv_info->phy_timing_len,
  3955. commit_phy_timing);
  3956. if (rc)
  3957. DSI_ERR("failed to add DSI PHY timing params\n");
  3958. }
  3959. }
  3960. error:
  3961. return rc;
  3962. }
  3963. /**
  3964. * _dsi_display_dev_init - initializes the display device
  3965. * Initialization will acquire references to the resources required for the
  3966. * display hardware to function.
  3967. * @display: Handle to the display
  3968. * Returns: Zero on success
  3969. */
  3970. static int _dsi_display_dev_init(struct dsi_display *display)
  3971. {
  3972. int rc = 0;
  3973. if (!display) {
  3974. DSI_ERR("invalid display\n");
  3975. return -EINVAL;
  3976. }
  3977. if (!display->panel_node)
  3978. return 0;
  3979. mutex_lock(&display->display_lock);
  3980. display->parser = dsi_parser_get(&display->pdev->dev);
  3981. if (display->fw && display->parser)
  3982. display->parser_node = dsi_parser_get_head_node(
  3983. display->parser, display->fw->data,
  3984. display->fw->size);
  3985. rc = dsi_display_parse_dt(display);
  3986. if (rc) {
  3987. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  3988. goto error;
  3989. }
  3990. rc = dsi_display_res_init(display);
  3991. if (rc) {
  3992. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  3993. display->name, rc);
  3994. goto error;
  3995. }
  3996. error:
  3997. mutex_unlock(&display->display_lock);
  3998. return rc;
  3999. }
  4000. /**
  4001. * _dsi_display_dev_deinit - deinitializes the display device
  4002. * All the resources acquired during device init will be released.
  4003. * @display: Handle to the display
  4004. * Returns: Zero on success
  4005. */
  4006. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4007. {
  4008. int rc = 0;
  4009. if (!display) {
  4010. DSI_ERR("invalid display\n");
  4011. return -EINVAL;
  4012. }
  4013. mutex_lock(&display->display_lock);
  4014. rc = dsi_display_res_deinit(display);
  4015. if (rc)
  4016. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4017. display->name, rc);
  4018. mutex_unlock(&display->display_lock);
  4019. return rc;
  4020. }
  4021. /**
  4022. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4023. * @dsi_display: Pointer to dsi display
  4024. * Returns: Zero on success
  4025. */
  4026. int dsi_display_cont_splash_config(void *dsi_display)
  4027. {
  4028. struct dsi_display *display = dsi_display;
  4029. int rc = 0;
  4030. /* Vote for gdsc required to read register address space */
  4031. if (!display) {
  4032. DSI_ERR("invalid input display param\n");
  4033. return -EINVAL;
  4034. }
  4035. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4036. if (rc < 0) {
  4037. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4038. rc);
  4039. return rc;
  4040. }
  4041. mutex_lock(&display->display_lock);
  4042. display->is_cont_splash_enabled = true;
  4043. /* Update splash status for clock manager */
  4044. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4045. display->is_cont_splash_enabled);
  4046. /* Set up ctrl isr before enabling core clk */
  4047. dsi_display_ctrl_isr_configure(display, true);
  4048. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4049. * regulator are inplicit from pre clk on callback
  4050. */
  4051. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4052. DSI_ALL_CLKS, DSI_CLK_ON);
  4053. if (rc) {
  4054. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4055. display->name, rc);
  4056. goto clk_manager_update;
  4057. }
  4058. /* Vote on panel regulator will be removed during suspend path */
  4059. rc = dsi_pwr_enable_regulator(&display->panel->power_info, true);
  4060. if (rc) {
  4061. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4062. display->panel->name, rc);
  4063. goto clks_disabled;
  4064. }
  4065. dsi_config_host_engine_state_for_cont_splash(display);
  4066. mutex_unlock(&display->display_lock);
  4067. /* Set the current brightness level */
  4068. dsi_panel_bl_handoff(display->panel);
  4069. return rc;
  4070. clks_disabled:
  4071. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4072. DSI_ALL_CLKS, DSI_CLK_OFF);
  4073. clk_manager_update:
  4074. dsi_display_ctrl_isr_configure(display, false);
  4075. /* Update splash status for clock manager */
  4076. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4077. false);
  4078. pm_runtime_put_sync(display->drm_dev->dev);
  4079. display->is_cont_splash_enabled = false;
  4080. mutex_unlock(&display->display_lock);
  4081. return rc;
  4082. }
  4083. /**
  4084. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4085. * @display: Pointer to dsi display
  4086. * Returns: Zero on success
  4087. */
  4088. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4089. {
  4090. int rc = 0;
  4091. if (!display->is_cont_splash_enabled)
  4092. return 0;
  4093. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4094. DSI_ALL_CLKS, DSI_CLK_OFF);
  4095. if (rc)
  4096. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4097. display->name, rc);
  4098. pm_runtime_put_sync(display->drm_dev->dev);
  4099. display->is_cont_splash_enabled = false;
  4100. /* Update splash status for clock manager */
  4101. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4102. display->is_cont_splash_enabled);
  4103. return rc;
  4104. }
  4105. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4106. {
  4107. int rc = 0;
  4108. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4109. if (!rc) {
  4110. DSI_INFO("dsi bit clk has been configured to %d\n",
  4111. display->cached_clk_rate);
  4112. atomic_set(&display->clkrate_change_pending, 0);
  4113. } else {
  4114. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4115. display->cached_clk_rate, rc);
  4116. }
  4117. return rc;
  4118. }
  4119. static int dsi_display_validate_split_link(struct dsi_display *display)
  4120. {
  4121. int i, rc = 0;
  4122. struct dsi_display_ctrl *ctrl;
  4123. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4124. if (!host->split_link.split_link_enabled)
  4125. return 0;
  4126. if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4127. DSI_ERR("[%s] split link is not supported in command mode\n",
  4128. display->name);
  4129. rc = -ENOTSUPP;
  4130. goto error;
  4131. }
  4132. display_for_each_ctrl(i, display) {
  4133. ctrl = &display->ctrl[i];
  4134. if (!ctrl->ctrl->split_link_supported) {
  4135. DSI_ERR("[%s] split link is not supported by hw\n",
  4136. display->name);
  4137. rc = -ENOTSUPP;
  4138. goto error;
  4139. }
  4140. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4141. }
  4142. DSI_DEBUG("Split link is enabled\n");
  4143. return 0;
  4144. error:
  4145. host->split_link.split_link_enabled = false;
  4146. return rc;
  4147. }
  4148. /**
  4149. * dsi_display_bind - bind dsi device with controlling device
  4150. * @dev: Pointer to base of platform device
  4151. * @master: Pointer to container of drm device
  4152. * @data: Pointer to private data
  4153. * Returns: Zero on success
  4154. */
  4155. static int dsi_display_bind(struct device *dev,
  4156. struct device *master,
  4157. void *data)
  4158. {
  4159. struct dsi_display_ctrl *display_ctrl;
  4160. struct drm_device *drm;
  4161. struct dsi_display *display;
  4162. struct dsi_clk_info info;
  4163. struct clk_ctrl_cb clk_cb;
  4164. void *handle = NULL;
  4165. struct platform_device *pdev = to_platform_device(dev);
  4166. char *client1 = "dsi_clk_client";
  4167. char *client2 = "mdp_event_client";
  4168. int i, rc = 0;
  4169. if (!dev || !pdev || !master) {
  4170. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4171. dev, pdev, master);
  4172. return -EINVAL;
  4173. }
  4174. drm = dev_get_drvdata(master);
  4175. display = platform_get_drvdata(pdev);
  4176. if (!drm || !display) {
  4177. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4178. drm, display);
  4179. return -EINVAL;
  4180. }
  4181. if (!display->panel_node)
  4182. return 0;
  4183. if (!display->fw)
  4184. display->name = display->panel_node->name;
  4185. /* defer bind if ext bridge driver is not loaded */
  4186. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4187. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4188. if (!of_drm_find_bridge(
  4189. display->ext_bridge[i].node_of)) {
  4190. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4191. display->ext_bridge[i].node_of->full_name);
  4192. return -EPROBE_DEFER;
  4193. }
  4194. }
  4195. }
  4196. mutex_lock(&display->display_lock);
  4197. rc = dsi_display_validate_split_link(display);
  4198. if (rc) {
  4199. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4200. display->name, rc);
  4201. goto error;
  4202. }
  4203. rc = dsi_display_debugfs_init(display);
  4204. if (rc) {
  4205. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4206. goto error;
  4207. }
  4208. atomic_set(&display->clkrate_change_pending, 0);
  4209. display->cached_clk_rate = 0;
  4210. memset(&info, 0x0, sizeof(info));
  4211. display_for_each_ctrl(i, display) {
  4212. display_ctrl = &display->ctrl[i];
  4213. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4214. if (rc) {
  4215. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4216. display->name, i, rc);
  4217. goto error_ctrl_deinit;
  4218. }
  4219. display_ctrl->ctrl->horiz_index = i;
  4220. rc = dsi_phy_drv_init(display_ctrl->phy);
  4221. if (rc) {
  4222. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4223. display->name, i, rc);
  4224. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4225. goto error_ctrl_deinit;
  4226. }
  4227. display_ctrl->ctrl->dma_cmd_workq = display->dma_cmd_workq;
  4228. memcpy(&info.c_clks[i],
  4229. (&display_ctrl->ctrl->clk_info.core_clks),
  4230. sizeof(struct dsi_core_clk_info));
  4231. memcpy(&info.l_hs_clks[i],
  4232. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4233. sizeof(struct dsi_link_hs_clk_info));
  4234. memcpy(&info.l_lp_clks[i],
  4235. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4236. sizeof(struct dsi_link_lp_clk_info));
  4237. info.c_clks[i].drm = drm;
  4238. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4239. }
  4240. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4241. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4242. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4243. info.post_clkon_cb = dsi_post_clkon_cb;
  4244. info.priv_data = display;
  4245. info.master_ndx = display->clk_master_idx;
  4246. info.dsi_ctrl_count = display->ctrl_count;
  4247. snprintf(info.name, MAX_STRING_LEN,
  4248. "DSI_MNGR-%s", display->name);
  4249. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4250. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4251. rc = PTR_ERR(display->clk_mngr);
  4252. display->clk_mngr = NULL;
  4253. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4254. goto error_ctrl_deinit;
  4255. }
  4256. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4257. if (IS_ERR_OR_NULL(handle)) {
  4258. rc = PTR_ERR(handle);
  4259. DSI_ERR("failed to register %s client, rc = %d\n",
  4260. client1, rc);
  4261. goto error_clk_deinit;
  4262. } else {
  4263. display->dsi_clk_handle = handle;
  4264. }
  4265. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4266. if (IS_ERR_OR_NULL(handle)) {
  4267. rc = PTR_ERR(handle);
  4268. DSI_ERR("failed to register %s client, rc = %d\n",
  4269. client2, rc);
  4270. goto error_clk_client_deinit;
  4271. } else {
  4272. display->mdp_clk_handle = handle;
  4273. }
  4274. clk_cb.priv = display;
  4275. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4276. display_for_each_ctrl(i, display) {
  4277. display_ctrl = &display->ctrl[i];
  4278. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4279. if (rc) {
  4280. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4281. display->name, i, rc);
  4282. goto error_ctrl_deinit;
  4283. }
  4284. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4285. if (rc) {
  4286. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4287. display->name, i, rc);
  4288. goto error_ctrl_deinit;
  4289. }
  4290. }
  4291. dsi_display_update_byte_intf_div(display);
  4292. rc = dsi_display_mipi_host_init(display);
  4293. if (rc) {
  4294. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4295. display->name, rc);
  4296. goto error_ctrl_deinit;
  4297. }
  4298. rc = dsi_panel_drv_init(display->panel, &display->host);
  4299. if (rc) {
  4300. if (rc != -EPROBE_DEFER)
  4301. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4302. display->name, rc);
  4303. goto error_host_deinit;
  4304. }
  4305. DSI_INFO("Successfully bind display panel '%s'\n", display->name);
  4306. display->drm_dev = drm;
  4307. display_for_each_ctrl(i, display) {
  4308. display_ctrl = &display->ctrl[i];
  4309. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4310. continue;
  4311. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4312. &display_ctrl->ctrl->clk_freq);
  4313. if (rc) {
  4314. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4315. display->name, rc);
  4316. goto error;
  4317. }
  4318. }
  4319. /* Remove the panel vote that was added during dsi display probe */
  4320. if (display->panel) {
  4321. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4322. false);
  4323. if (rc) {
  4324. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4325. display->panel->name, rc);
  4326. goto error_host_deinit;
  4327. }
  4328. }
  4329. /* register te irq handler */
  4330. dsi_display_register_te_irq(display);
  4331. goto error;
  4332. error_host_deinit:
  4333. (void)dsi_display_mipi_host_deinit(display);
  4334. error_clk_client_deinit:
  4335. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4336. error_clk_deinit:
  4337. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4338. error_ctrl_deinit:
  4339. for (i = i - 1; i >= 0; i--) {
  4340. display_ctrl = &display->ctrl[i];
  4341. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4342. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4343. }
  4344. (void)dsi_display_debugfs_deinit(display);
  4345. error:
  4346. mutex_unlock(&display->display_lock);
  4347. return rc;
  4348. }
  4349. /**
  4350. * dsi_display_unbind - unbind dsi from controlling device
  4351. * @dev: Pointer to base of platform device
  4352. * @master: Pointer to container of drm device
  4353. * @data: Pointer to private data
  4354. */
  4355. static void dsi_display_unbind(struct device *dev,
  4356. struct device *master, void *data)
  4357. {
  4358. struct dsi_display_ctrl *display_ctrl;
  4359. struct dsi_display *display;
  4360. struct platform_device *pdev = to_platform_device(dev);
  4361. int i, rc = 0;
  4362. if (!dev || !pdev) {
  4363. DSI_ERR("invalid param(s)\n");
  4364. return;
  4365. }
  4366. display = platform_get_drvdata(pdev);
  4367. if (!display) {
  4368. DSI_ERR("invalid display\n");
  4369. return;
  4370. }
  4371. mutex_lock(&display->display_lock);
  4372. rc = dsi_panel_drv_deinit(display->panel);
  4373. if (rc)
  4374. DSI_ERR("[%s] failed to deinit panel driver, rc=%d\n",
  4375. display->name, rc);
  4376. rc = dsi_display_mipi_host_deinit(display);
  4377. if (rc)
  4378. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4379. display->name,
  4380. rc);
  4381. display_for_each_ctrl(i, display) {
  4382. display_ctrl = &display->ctrl[i];
  4383. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4384. if (rc)
  4385. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4386. display->name, i, rc);
  4387. display->ctrl->ctrl->dma_cmd_workq = NULL;
  4388. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4389. if (rc)
  4390. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4391. display->name, i, rc);
  4392. }
  4393. atomic_set(&display->clkrate_change_pending, 0);
  4394. (void)dsi_display_debugfs_deinit(display);
  4395. mutex_unlock(&display->display_lock);
  4396. }
  4397. static const struct component_ops dsi_display_comp_ops = {
  4398. .bind = dsi_display_bind,
  4399. .unbind = dsi_display_unbind,
  4400. };
  4401. static struct platform_driver dsi_display_driver = {
  4402. .probe = dsi_display_dev_probe,
  4403. .remove = dsi_display_dev_remove,
  4404. .driver = {
  4405. .name = "msm-dsi-display",
  4406. .of_match_table = dsi_display_dt_match,
  4407. .suppress_bind_attrs = true,
  4408. },
  4409. };
  4410. static int dsi_display_init(struct dsi_display *display)
  4411. {
  4412. int rc = 0;
  4413. struct platform_device *pdev = display->pdev;
  4414. mutex_init(&display->display_lock);
  4415. rc = _dsi_display_dev_init(display);
  4416. if (rc) {
  4417. DSI_ERR("device init failed, rc=%d\n", rc);
  4418. goto end;
  4419. }
  4420. /*
  4421. * Vote on panel regulator is added to make sure panel regulators
  4422. * are ON until dsi bind is completed for cont-splash enabled usecase.
  4423. * This panel regulator vote will be removed after bind is done.
  4424. * For GKI, adding this vote will make sure that sync_state
  4425. * kernel driver doesn't disable the panel regulators before
  4426. * splash_config() function adds vote for these regulators.
  4427. */
  4428. if (display->panel) {
  4429. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4430. true);
  4431. if (rc) {
  4432. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4433. display->panel->name, rc);
  4434. return rc;
  4435. }
  4436. }
  4437. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4438. if (rc)
  4439. DSI_ERR("component add failed, rc=%d\n", rc);
  4440. DSI_DEBUG("component add success: %s\n", display->name);
  4441. end:
  4442. return rc;
  4443. }
  4444. static void dsi_display_firmware_display(const struct firmware *fw,
  4445. void *context)
  4446. {
  4447. struct dsi_display *display = context;
  4448. if (fw) {
  4449. DSI_DEBUG("reading data from firmware, size=%zd\n",
  4450. fw->size);
  4451. display->fw = fw;
  4452. display->name = "dsi_firmware_display";
  4453. }
  4454. if (dsi_display_init(display))
  4455. return;
  4456. DSI_DEBUG("success\n");
  4457. }
  4458. int dsi_display_dev_probe(struct platform_device *pdev)
  4459. {
  4460. struct dsi_display *display = NULL;
  4461. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4462. int rc = 0, index = DSI_PRIMARY;
  4463. bool firm_req = false;
  4464. struct dsi_display_boot_param *boot_disp;
  4465. if (!pdev || !pdev->dev.of_node) {
  4466. DSI_ERR("pdev not found\n");
  4467. rc = -ENODEV;
  4468. goto end;
  4469. }
  4470. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4471. if (!display) {
  4472. rc = -ENOMEM;
  4473. goto end;
  4474. }
  4475. display->dma_cmd_workq = create_singlethread_workqueue(
  4476. "dsi_dma_cmd_workq");
  4477. if (!display->dma_cmd_workq) {
  4478. DSI_ERR("failed to create work queue\n");
  4479. rc = -EINVAL;
  4480. goto end;
  4481. }
  4482. /* initialize panel id to UINT64_MAX */
  4483. display->panel_id = ~0x0;
  4484. display->display_type = of_get_property(pdev->dev.of_node,
  4485. "label", NULL);
  4486. if (!display->display_type)
  4487. display->display_type = "primary";
  4488. if (!strcmp(display->display_type, "secondary"))
  4489. index = DSI_SECONDARY;
  4490. boot_disp = &boot_displays[index];
  4491. node = pdev->dev.of_node;
  4492. if (boot_disp->boot_disp_en) {
  4493. mdp_node = of_parse_phandle(node, "qcom,mdp", 0);
  4494. if (!mdp_node) {
  4495. DSI_ERR("mdp_node not found\n");
  4496. rc = -ENODEV;
  4497. goto end;
  4498. }
  4499. /* The panel name should be same as UEFI name index */
  4500. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4501. if (!panel_node)
  4502. DSI_WARN("panel_node %s not found\n", boot_disp->name);
  4503. } else {
  4504. panel_node = of_parse_phandle(node,
  4505. "qcom,dsi-default-panel", 0);
  4506. if (!panel_node)
  4507. DSI_WARN("default panel not found\n");
  4508. if (IS_ENABLED(CONFIG_DSI_PARSER))
  4509. firm_req = !request_firmware_nowait(
  4510. THIS_MODULE, 1, "dsi_prop",
  4511. &pdev->dev, GFP_KERNEL, display,
  4512. dsi_display_firmware_display);
  4513. }
  4514. boot_disp->node = pdev->dev.of_node;
  4515. boot_disp->disp = display;
  4516. display->panel_node = panel_node;
  4517. display->pdev = pdev;
  4518. display->boot_disp = boot_disp;
  4519. dsi_display_parse_cmdline_topology(display, index);
  4520. platform_set_drvdata(pdev, display);
  4521. /* initialize display in firmware callback */
  4522. if (!firm_req) {
  4523. rc = dsi_display_init(display);
  4524. if (rc)
  4525. goto end;
  4526. }
  4527. return 0;
  4528. end:
  4529. if (display)
  4530. devm_kfree(&pdev->dev, display);
  4531. return rc;
  4532. }
  4533. int dsi_display_dev_remove(struct platform_device *pdev)
  4534. {
  4535. int rc = 0, i = 0;
  4536. struct dsi_display *display;
  4537. struct dsi_display_ctrl *ctrl;
  4538. if (!pdev) {
  4539. DSI_ERR("Invalid device\n");
  4540. return -EINVAL;
  4541. }
  4542. display = platform_get_drvdata(pdev);
  4543. /* decrement ref count */
  4544. of_node_put(display->panel_node);
  4545. if (display->dma_cmd_workq) {
  4546. flush_workqueue(display->dma_cmd_workq);
  4547. destroy_workqueue(display->dma_cmd_workq);
  4548. display->dma_cmd_workq = NULL;
  4549. display_for_each_ctrl(i, display) {
  4550. ctrl = &display->ctrl[i];
  4551. if (!ctrl->ctrl)
  4552. continue;
  4553. ctrl->ctrl->dma_cmd_workq = NULL;
  4554. }
  4555. }
  4556. (void)_dsi_display_dev_deinit(display);
  4557. platform_set_drvdata(pdev, NULL);
  4558. devm_kfree(&pdev->dev, display);
  4559. return rc;
  4560. }
  4561. int dsi_display_get_num_of_displays(void)
  4562. {
  4563. int i, count = 0;
  4564. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  4565. struct dsi_display *display = boot_displays[i].disp;
  4566. if (display && display->panel_node)
  4567. count++;
  4568. }
  4569. return count;
  4570. }
  4571. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  4572. {
  4573. int index = 0, count = 0;
  4574. if (!display_array || !max_display_count) {
  4575. DSI_ERR("invalid params\n");
  4576. return 0;
  4577. }
  4578. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  4579. struct dsi_display *display = boot_displays[index].disp;
  4580. if (display && display->panel_node)
  4581. display_array[count++] = display;
  4582. }
  4583. return count;
  4584. }
  4585. int dsi_display_drm_bridge_init(struct dsi_display *display,
  4586. struct drm_encoder *enc)
  4587. {
  4588. int rc = 0;
  4589. struct dsi_bridge *bridge;
  4590. struct msm_drm_private *priv = NULL;
  4591. if (!display || !display->drm_dev || !enc) {
  4592. DSI_ERR("invalid param(s)\n");
  4593. return -EINVAL;
  4594. }
  4595. mutex_lock(&display->display_lock);
  4596. priv = display->drm_dev->dev_private;
  4597. if (!priv) {
  4598. DSI_ERR("Private data is not present\n");
  4599. rc = -EINVAL;
  4600. goto error;
  4601. }
  4602. if (display->bridge) {
  4603. DSI_ERR("display is already initialize\n");
  4604. goto error;
  4605. }
  4606. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  4607. if (IS_ERR_OR_NULL(bridge)) {
  4608. rc = PTR_ERR(bridge);
  4609. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  4610. goto error;
  4611. }
  4612. display->bridge = bridge;
  4613. priv->bridges[priv->num_bridges++] = &bridge->base;
  4614. error:
  4615. mutex_unlock(&display->display_lock);
  4616. return rc;
  4617. }
  4618. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  4619. {
  4620. int rc = 0;
  4621. if (!display) {
  4622. DSI_ERR("Invalid params\n");
  4623. return -EINVAL;
  4624. }
  4625. mutex_lock(&display->display_lock);
  4626. dsi_drm_bridge_cleanup(display->bridge);
  4627. display->bridge = NULL;
  4628. mutex_unlock(&display->display_lock);
  4629. return rc;
  4630. }
  4631. /* Hook functions to call external connector, pointer validation is
  4632. * done in dsi_display_drm_ext_bridge_init.
  4633. */
  4634. static enum drm_connector_status dsi_display_drm_ext_detect(
  4635. struct drm_connector *connector,
  4636. bool force,
  4637. void *disp)
  4638. {
  4639. struct dsi_display *display = disp;
  4640. return display->ext_conn->funcs->detect(display->ext_conn, force);
  4641. }
  4642. static int dsi_display_drm_ext_get_modes(
  4643. struct drm_connector *connector, void *disp,
  4644. const struct msm_resource_caps_info *avail_res)
  4645. {
  4646. struct dsi_display *display = disp;
  4647. struct drm_display_mode *pmode, *pt;
  4648. int count;
  4649. /* if there are modes defined in panel, ignore external modes */
  4650. if (display->panel->num_timing_nodes)
  4651. return dsi_connector_get_modes(connector, disp, avail_res);
  4652. count = display->ext_conn->helper_private->get_modes(
  4653. display->ext_conn);
  4654. list_for_each_entry_safe(pmode, pt,
  4655. &display->ext_conn->probed_modes, head) {
  4656. list_move_tail(&pmode->head, &connector->probed_modes);
  4657. }
  4658. connector->display_info = display->ext_conn->display_info;
  4659. return count;
  4660. }
  4661. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  4662. struct drm_connector *connector,
  4663. struct drm_display_mode *mode,
  4664. void *disp, const struct msm_resource_caps_info *avail_res)
  4665. {
  4666. struct dsi_display *display = disp;
  4667. enum drm_mode_status status;
  4668. /* always do internal mode_valid check */
  4669. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  4670. if (status != MODE_OK)
  4671. return status;
  4672. return display->ext_conn->helper_private->mode_valid(
  4673. display->ext_conn, mode);
  4674. }
  4675. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  4676. void *disp,
  4677. struct drm_atomic_state *state)
  4678. {
  4679. struct dsi_display *display = disp;
  4680. struct drm_connector_state *c_state;
  4681. c_state = drm_atomic_get_new_connector_state(state, connector);
  4682. return display->ext_conn->helper_private->atomic_check(
  4683. display->ext_conn, state);
  4684. }
  4685. static int dsi_display_ext_get_info(struct drm_connector *connector,
  4686. struct msm_display_info *info, void *disp)
  4687. {
  4688. struct dsi_display *display;
  4689. int i;
  4690. if (!info || !disp) {
  4691. DSI_ERR("invalid params\n");
  4692. return -EINVAL;
  4693. }
  4694. display = disp;
  4695. if (!display->panel) {
  4696. DSI_ERR("invalid display panel\n");
  4697. return -EINVAL;
  4698. }
  4699. mutex_lock(&display->display_lock);
  4700. memset(info, 0, sizeof(struct msm_display_info));
  4701. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  4702. info->num_of_h_tiles = display->ctrl_count;
  4703. for (i = 0; i < info->num_of_h_tiles; i++)
  4704. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  4705. info->is_connected = connector->status != connector_status_disconnected;
  4706. if (!strcmp(display->display_type, "primary"))
  4707. info->display_type = SDE_CONNECTOR_PRIMARY;
  4708. else if (!strcmp(display->display_type, "secondary"))
  4709. info->display_type = SDE_CONNECTOR_SECONDARY;
  4710. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  4711. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  4712. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  4713. mutex_unlock(&display->display_lock);
  4714. return 0;
  4715. }
  4716. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  4717. const struct drm_display_mode *drm_mode,
  4718. struct msm_mode_info *mode_info,
  4719. void *display, const struct msm_resource_caps_info *avail_res)
  4720. {
  4721. struct msm_display_topology *topology;
  4722. if (!drm_mode || !mode_info ||
  4723. !avail_res || !avail_res->max_mixer_width)
  4724. return -EINVAL;
  4725. memset(mode_info, 0, sizeof(*mode_info));
  4726. mode_info->frame_rate = drm_mode->vrefresh;
  4727. mode_info->vtotal = drm_mode->vtotal;
  4728. topology = &mode_info->topology;
  4729. topology->num_lm = (avail_res->max_mixer_width
  4730. <= drm_mode->hdisplay) ? 2 : 1;
  4731. topology->num_enc = 0;
  4732. topology->num_intf = topology->num_lm;
  4733. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  4734. return 0;
  4735. }
  4736. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  4737. struct drm_bridge *bridge)
  4738. {
  4739. struct msm_drm_private *priv;
  4740. struct sde_kms *sde_kms;
  4741. struct drm_connector *conn;
  4742. struct drm_connector_list_iter conn_iter;
  4743. struct sde_connector *sde_conn;
  4744. struct dsi_display *display;
  4745. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  4746. int i;
  4747. if (!bridge || !bridge->encoder) {
  4748. SDE_ERROR("invalid argument\n");
  4749. return NULL;
  4750. }
  4751. priv = bridge->dev->dev_private;
  4752. sde_kms = to_sde_kms(priv->kms);
  4753. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  4754. drm_for_each_connector_iter(conn, &conn_iter) {
  4755. sde_conn = to_sde_connector(conn);
  4756. if (sde_conn->encoder == bridge->encoder) {
  4757. display = sde_conn->display;
  4758. display_for_each_ctrl(i, display) {
  4759. if (display->ext_bridge[i].bridge == bridge) {
  4760. dsi_bridge = &display->ext_bridge[i];
  4761. break;
  4762. }
  4763. }
  4764. }
  4765. }
  4766. drm_connector_list_iter_end(&conn_iter);
  4767. return dsi_bridge;
  4768. }
  4769. static void dsi_display_drm_ext_adjust_timing(
  4770. const struct dsi_display *display,
  4771. struct drm_display_mode *mode)
  4772. {
  4773. mode->hdisplay /= display->ctrl_count;
  4774. mode->hsync_start /= display->ctrl_count;
  4775. mode->hsync_end /= display->ctrl_count;
  4776. mode->htotal /= display->ctrl_count;
  4777. mode->hskew /= display->ctrl_count;
  4778. mode->clock /= display->ctrl_count;
  4779. }
  4780. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  4781. struct drm_bridge *bridge,
  4782. const struct drm_display_mode *mode)
  4783. {
  4784. struct dsi_display_ext_bridge *ext_bridge;
  4785. struct drm_display_mode tmp;
  4786. ext_bridge = dsi_display_ext_get_bridge(bridge);
  4787. if (!ext_bridge)
  4788. return MODE_ERROR;
  4789. tmp = *mode;
  4790. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  4791. return ext_bridge->orig_funcs->mode_valid(bridge, &tmp);
  4792. }
  4793. static bool dsi_display_drm_ext_bridge_mode_fixup(
  4794. struct drm_bridge *bridge,
  4795. const struct drm_display_mode *mode,
  4796. struct drm_display_mode *adjusted_mode)
  4797. {
  4798. struct dsi_display_ext_bridge *ext_bridge;
  4799. struct drm_display_mode tmp;
  4800. ext_bridge = dsi_display_ext_get_bridge(bridge);
  4801. if (!ext_bridge)
  4802. return false;
  4803. tmp = *mode;
  4804. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  4805. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  4806. }
  4807. static void dsi_display_drm_ext_bridge_mode_set(
  4808. struct drm_bridge *bridge,
  4809. const struct drm_display_mode *mode,
  4810. const struct drm_display_mode *adjusted_mode)
  4811. {
  4812. struct dsi_display_ext_bridge *ext_bridge;
  4813. struct drm_display_mode tmp;
  4814. ext_bridge = dsi_display_ext_get_bridge(bridge);
  4815. if (!ext_bridge)
  4816. return;
  4817. tmp = *mode;
  4818. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  4819. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  4820. }
  4821. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  4822. struct mipi_dsi_device *dsi)
  4823. {
  4824. struct dsi_display *display = to_dsi_display(host);
  4825. struct dsi_panel *panel;
  4826. if (!host || !dsi || !display->panel) {
  4827. DSI_ERR("Invalid param\n");
  4828. return -EINVAL;
  4829. }
  4830. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  4831. dsi->name, dsi->channel, dsi->lanes,
  4832. dsi->format, dsi->mode_flags);
  4833. panel = display->panel;
  4834. panel->host_config.data_lanes = 0;
  4835. if (dsi->lanes > 0)
  4836. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  4837. if (dsi->lanes > 1)
  4838. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  4839. if (dsi->lanes > 2)
  4840. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  4841. if (dsi->lanes > 3)
  4842. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  4843. switch (dsi->format) {
  4844. case MIPI_DSI_FMT_RGB888:
  4845. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  4846. break;
  4847. case MIPI_DSI_FMT_RGB666:
  4848. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  4849. break;
  4850. case MIPI_DSI_FMT_RGB666_PACKED:
  4851. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  4852. break;
  4853. case MIPI_DSI_FMT_RGB565:
  4854. default:
  4855. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  4856. break;
  4857. }
  4858. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  4859. panel->panel_mode = DSI_OP_VIDEO_MODE;
  4860. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  4861. panel->video_config.traffic_mode =
  4862. DSI_VIDEO_TRAFFIC_BURST_MODE;
  4863. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  4864. panel->video_config.traffic_mode =
  4865. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  4866. else
  4867. panel->video_config.traffic_mode =
  4868. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  4869. panel->video_config.hsa_lp11_en =
  4870. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  4871. panel->video_config.hbp_lp11_en =
  4872. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  4873. panel->video_config.hfp_lp11_en =
  4874. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  4875. panel->video_config.pulse_mode_hsa_he =
  4876. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  4877. panel->video_config.bllp_lp11_en =
  4878. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BLLP;
  4879. panel->video_config.eof_bllp_lp11_en =
  4880. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_EOF_BLLP;
  4881. } else {
  4882. panel->panel_mode = DSI_OP_CMD_MODE;
  4883. DSI_ERR("command mode not supported by ext bridge\n");
  4884. return -ENOTSUPP;
  4885. }
  4886. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  4887. return 0;
  4888. }
  4889. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  4890. .attach = dsi_host_ext_attach,
  4891. .detach = dsi_host_detach,
  4892. .transfer = dsi_host_transfer,
  4893. };
  4894. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display * display)
  4895. {
  4896. if (!display || !display->panel) {
  4897. pr_err("invalid param(s)\n");
  4898. return NULL;
  4899. }
  4900. return &display->panel->drm_panel;
  4901. }
  4902. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  4903. struct drm_encoder *encoder, struct drm_connector *connector)
  4904. {
  4905. struct drm_device *drm;
  4906. struct drm_bridge *bridge;
  4907. struct drm_bridge *ext_bridge;
  4908. struct drm_connector *ext_conn;
  4909. struct sde_connector *sde_conn;
  4910. struct drm_bridge *prev_bridge;
  4911. int rc = 0, i;
  4912. if (!display || !encoder || !connector)
  4913. return -EINVAL;
  4914. drm = encoder->dev;
  4915. bridge = encoder->bridge;
  4916. sde_conn = to_sde_connector(connector);
  4917. prev_bridge = bridge;
  4918. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  4919. return 0;
  4920. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4921. struct dsi_display_ext_bridge *ext_bridge_info =
  4922. &display->ext_bridge[i];
  4923. /* return if ext bridge is already initialized */
  4924. if (ext_bridge_info->bridge)
  4925. return 0;
  4926. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  4927. if (IS_ERR_OR_NULL(ext_bridge)) {
  4928. rc = PTR_ERR(ext_bridge);
  4929. DSI_ERR("failed to find ext bridge\n");
  4930. goto error;
  4931. }
  4932. /* override functions for mode adjustment */
  4933. if (display->ext_bridge_cnt > 1) {
  4934. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  4935. if (ext_bridge->funcs->mode_fixup)
  4936. ext_bridge_info->bridge_funcs.mode_fixup =
  4937. dsi_display_drm_ext_bridge_mode_fixup;
  4938. if (ext_bridge->funcs->mode_valid)
  4939. ext_bridge_info->bridge_funcs.mode_valid =
  4940. dsi_display_drm_ext_bridge_mode_valid;
  4941. if (ext_bridge->funcs->mode_set)
  4942. ext_bridge_info->bridge_funcs.mode_set =
  4943. dsi_display_drm_ext_bridge_mode_set;
  4944. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  4945. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  4946. }
  4947. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge);
  4948. if (rc) {
  4949. DSI_ERR("[%s] ext brige attach failed, %d\n",
  4950. display->name, rc);
  4951. goto error;
  4952. }
  4953. ext_bridge_info->display = display;
  4954. ext_bridge_info->bridge = ext_bridge;
  4955. prev_bridge = ext_bridge;
  4956. /* ext bridge will init its own connector during attach,
  4957. * we need to extract it out of the connector list
  4958. */
  4959. spin_lock_irq(&drm->mode_config.connector_list_lock);
  4960. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  4961. struct drm_connector, head);
  4962. if (ext_conn && ext_conn != connector &&
  4963. ext_conn->encoder_ids[0] == bridge->encoder->base.id) {
  4964. list_del_init(&ext_conn->head);
  4965. display->ext_conn = ext_conn;
  4966. }
  4967. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  4968. /* if there is no valid external connector created, or in split
  4969. * mode, default setting is used from panel defined in DT file.
  4970. */
  4971. if (!display->ext_conn ||
  4972. !display->ext_conn->funcs ||
  4973. !display->ext_conn->helper_private ||
  4974. display->ext_bridge_cnt > 1) {
  4975. display->ext_conn = NULL;
  4976. continue;
  4977. }
  4978. /* otherwise, hook up the functions to use external connector */
  4979. if (display->ext_conn->funcs->detect)
  4980. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  4981. if (display->ext_conn->helper_private->get_modes)
  4982. sde_conn->ops.get_modes =
  4983. dsi_display_drm_ext_get_modes;
  4984. if (display->ext_conn->helper_private->mode_valid)
  4985. sde_conn->ops.mode_valid =
  4986. dsi_display_drm_ext_mode_valid;
  4987. if (display->ext_conn->helper_private->atomic_check)
  4988. sde_conn->ops.atomic_check =
  4989. dsi_display_drm_ext_atomic_check;
  4990. sde_conn->ops.get_info =
  4991. dsi_display_ext_get_info;
  4992. sde_conn->ops.get_mode_info =
  4993. dsi_display_ext_get_mode_info;
  4994. /* add support to attach/detach */
  4995. display->host.ops = &dsi_host_ext_ops;
  4996. }
  4997. return 0;
  4998. error:
  4999. return rc;
  5000. }
  5001. int dsi_display_get_info(struct drm_connector *connector,
  5002. struct msm_display_info *info, void *disp)
  5003. {
  5004. struct dsi_display *display;
  5005. struct dsi_panel_phy_props phy_props;
  5006. struct dsi_host_common_cfg *host;
  5007. int i, rc;
  5008. if (!info || !disp) {
  5009. DSI_ERR("invalid params\n");
  5010. return -EINVAL;
  5011. }
  5012. display = disp;
  5013. if (!display->panel) {
  5014. DSI_ERR("invalid display panel\n");
  5015. return -EINVAL;
  5016. }
  5017. mutex_lock(&display->display_lock);
  5018. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5019. if (rc) {
  5020. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5021. display->name, rc);
  5022. goto error;
  5023. }
  5024. memset(info, 0, sizeof(struct msm_display_info));
  5025. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5026. info->num_of_h_tiles = display->ctrl_count;
  5027. for (i = 0; i < info->num_of_h_tiles; i++)
  5028. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5029. info->is_connected = true;
  5030. if (!strcmp(display->display_type, "primary"))
  5031. info->display_type = SDE_CONNECTOR_PRIMARY;
  5032. else if (!strcmp(display->display_type, "secondary"))
  5033. info->display_type = SDE_CONNECTOR_SECONDARY;
  5034. info->width_mm = phy_props.panel_width_mm;
  5035. info->height_mm = phy_props.panel_height_mm;
  5036. info->max_width = 1920;
  5037. info->max_height = 1080;
  5038. info->qsync_min_fps =
  5039. display->panel->qsync_min_fps;
  5040. info->poms_align_vsync = display->panel->poms_align_vsync;
  5041. switch (display->panel->panel_mode) {
  5042. case DSI_OP_VIDEO_MODE:
  5043. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5044. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5045. if (display->panel->panel_mode_switch_enabled)
  5046. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5047. break;
  5048. case DSI_OP_CMD_MODE:
  5049. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5050. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5051. if (display->panel->panel_mode_switch_enabled)
  5052. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5053. info->is_te_using_watchdog_timer =
  5054. display->panel->te_using_watchdog_timer |
  5055. display->sw_te_using_wd;
  5056. break;
  5057. default:
  5058. DSI_ERR("unknwown dsi panel mode %d\n",
  5059. display->panel->panel_mode);
  5060. break;
  5061. }
  5062. if (display->panel->esd_config.esd_enabled &&
  5063. !display->sw_te_using_wd)
  5064. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5065. info->te_source = display->te_source;
  5066. host = &display->panel->host_config;
  5067. if (host->split_link.split_link_enabled)
  5068. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5069. error:
  5070. mutex_unlock(&display->display_lock);
  5071. return rc;
  5072. }
  5073. int dsi_display_get_mode_count(struct dsi_display *display,
  5074. u32 *count)
  5075. {
  5076. if (!display || !display->panel) {
  5077. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5078. display ? display->panel != NULL : 0);
  5079. return -EINVAL;
  5080. }
  5081. mutex_lock(&display->display_lock);
  5082. *count = display->panel->num_display_modes;
  5083. mutex_unlock(&display->display_lock);
  5084. return 0;
  5085. }
  5086. void dsi_display_adjust_mode_timing(
  5087. struct dsi_dyn_clk_caps *dyn_clk_caps,
  5088. struct dsi_display_mode *dsi_mode,
  5089. int lanes, int bpp)
  5090. {
  5091. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5092. /* Constant FPS is not supported on command mode */
  5093. if (dsi_mode->panel_mode == DSI_OP_CMD_MODE)
  5094. return;
  5095. if (!dyn_clk_caps->maintain_const_fps)
  5096. return;
  5097. /*
  5098. * When there is a dynamic clock switch, there is small change
  5099. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5100. * is adjusted. It has been assumed that the refined porch values
  5101. * are supported by the panel. This logic can be enhanced further
  5102. * in future by taking min/max porches supported by the panel.
  5103. */
  5104. switch (dyn_clk_caps->type) {
  5105. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5106. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5107. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5108. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5109. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5110. do_div(new_htotal, div);
  5111. if (old_htotal > new_htotal)
  5112. dsi_mode->timing.h_front_porch -=
  5113. (old_htotal - new_htotal);
  5114. else
  5115. dsi_mode->timing.h_front_porch +=
  5116. (new_htotal - old_htotal);
  5117. break;
  5118. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5119. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5120. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5121. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5122. do_div(new_vtotal, div);
  5123. dsi_mode->timing.v_front_porch = new_vtotal -
  5124. dsi_mode->timing.v_back_porch -
  5125. dsi_mode->timing.v_sync_width -
  5126. dsi_mode->timing.v_active;
  5127. break;
  5128. default:
  5129. break;
  5130. }
  5131. }
  5132. static void _dsi_display_populate_bit_clks(struct dsi_display *display,
  5133. int start, int end, u32 *mode_idx)
  5134. {
  5135. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5136. struct dsi_display_mode *src, *dst;
  5137. struct dsi_host_common_cfg *cfg;
  5138. int i, j, total_modes, bpp, lanes = 0;
  5139. if (!display || !mode_idx)
  5140. return;
  5141. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5142. if (!dyn_clk_caps->dyn_clk_support)
  5143. return;
  5144. cfg = &(display->panel->host_config);
  5145. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5146. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5147. lanes++;
  5148. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5149. lanes++;
  5150. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5151. lanes++;
  5152. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5153. lanes++;
  5154. total_modes = display->panel->num_display_modes;
  5155. for (i = start; i < end; i++) {
  5156. src = &display->modes[i];
  5157. if (!src)
  5158. return;
  5159. /*
  5160. * TODO: currently setting the first bit rate in
  5161. * the list as preferred rate. But ideally should
  5162. * be based on user or device tree preferrence.
  5163. */
  5164. src->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[0];
  5165. dsi_display_adjust_mode_timing(dyn_clk_caps, src, lanes, bpp);
  5166. src->pixel_clk_khz =
  5167. div_u64(src->timing.clk_rate_hz * lanes, bpp);
  5168. src->pixel_clk_khz /= 1000;
  5169. src->pixel_clk_khz *= display->ctrl_count;
  5170. }
  5171. for (i = 1; i < dyn_clk_caps->bit_clk_list_len; i++) {
  5172. if (*mode_idx >= total_modes)
  5173. return;
  5174. for (j = start; j < end; j++) {
  5175. src = &display->modes[j];
  5176. dst = &display->modes[*mode_idx];
  5177. if (!src || !dst) {
  5178. DSI_ERR("invalid mode index\n");
  5179. return;
  5180. }
  5181. memcpy(dst, src, sizeof(struct dsi_display_mode));
  5182. dst->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[i];
  5183. dsi_display_adjust_mode_timing(dyn_clk_caps, dst, lanes,
  5184. bpp);
  5185. dst->pixel_clk_khz =
  5186. div_u64(dst->timing.clk_rate_hz * lanes, bpp);
  5187. dst->pixel_clk_khz /= 1000;
  5188. dst->pixel_clk_khz *= display->ctrl_count;
  5189. (*mode_idx)++;
  5190. }
  5191. }
  5192. }
  5193. void dsi_display_put_mode(struct dsi_display *display,
  5194. struct dsi_display_mode *mode)
  5195. {
  5196. dsi_panel_put_mode(mode);
  5197. }
  5198. int dsi_display_get_modes(struct dsi_display *display,
  5199. struct dsi_display_mode **out_modes)
  5200. {
  5201. struct dsi_dfps_capabilities dfps_caps;
  5202. struct dsi_display_ctrl *ctrl;
  5203. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5204. bool is_split_link, is_cmd_mode;
  5205. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5206. u32 sublinks_count, mode_idx, array_idx = 0;
  5207. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5208. int i, start, end, rc = -EINVAL;
  5209. if (!display || !out_modes) {
  5210. DSI_ERR("Invalid params\n");
  5211. return -EINVAL;
  5212. }
  5213. *out_modes = NULL;
  5214. ctrl = &display->ctrl[0];
  5215. mutex_lock(&display->display_lock);
  5216. if (display->modes)
  5217. goto exit;
  5218. display_mode_count = display->panel->num_display_modes;
  5219. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5220. GFP_KERNEL);
  5221. if (!display->modes) {
  5222. rc = -ENOMEM;
  5223. goto error;
  5224. }
  5225. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5226. if (rc) {
  5227. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5228. display->name);
  5229. goto error;
  5230. }
  5231. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5232. timing_mode_count = display->panel->num_timing_nodes;
  5233. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5234. struct dsi_display_mode display_mode;
  5235. int topology_override = NO_OVERRIDE;
  5236. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5237. if (display->cmdline_timing == mode_idx)
  5238. topology_override = display->cmdline_topology;
  5239. memset(&display_mode, 0, sizeof(display_mode));
  5240. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5241. &display_mode,
  5242. topology_override);
  5243. if (rc) {
  5244. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5245. display->name, mode_idx);
  5246. goto error;
  5247. }
  5248. is_cmd_mode = (display_mode.panel_mode == DSI_OP_CMD_MODE);
  5249. /* Setup widebus support */
  5250. display_mode.priv_info->widebus_support =
  5251. ctrl->ctrl->hw.widebus_support;
  5252. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5253. is_cmd_mode) ? 1 : dfps_caps.dfps_list_len);
  5254. /* Calculate dsi frame transfer time */
  5255. if (is_cmd_mode) {
  5256. dsi_panel_calc_dsi_transfer_time(
  5257. &display->panel->host_config,
  5258. &display_mode, frame_threshold_us);
  5259. display_mode.priv_info->dsi_transfer_time_us =
  5260. display_mode.timing.dsi_transfer_time_us;
  5261. display_mode.priv_info->min_dsi_clk_hz =
  5262. display_mode.timing.min_dsi_clk_hz;
  5263. display_mode.priv_info->mdp_transfer_time_us =
  5264. display_mode.timing.mdp_transfer_time_us;
  5265. }
  5266. is_split_link = host->split_link.split_link_enabled;
  5267. sublinks_count = host->split_link.num_sublinks;
  5268. if (is_split_link && sublinks_count > 1) {
  5269. display_mode.timing.h_active *= sublinks_count;
  5270. display_mode.timing.h_front_porch *= sublinks_count;
  5271. display_mode.timing.h_sync_width *= sublinks_count;
  5272. display_mode.timing.h_back_porch *= sublinks_count;
  5273. display_mode.timing.h_skew *= sublinks_count;
  5274. display_mode.pixel_clk_khz *= sublinks_count;
  5275. } else {
  5276. display_mode.timing.h_active *= display->ctrl_count;
  5277. display_mode.timing.h_front_porch *=
  5278. display->ctrl_count;
  5279. display_mode.timing.h_sync_width *=
  5280. display->ctrl_count;
  5281. display_mode.timing.h_back_porch *=
  5282. display->ctrl_count;
  5283. display_mode.timing.h_skew *= display->ctrl_count;
  5284. display_mode.pixel_clk_khz *= display->ctrl_count;
  5285. }
  5286. start = array_idx;
  5287. for (i = 0; i < num_dfps_rates; i++) {
  5288. struct dsi_display_mode *sub_mode =
  5289. &display->modes[array_idx];
  5290. u32 curr_refresh_rate;
  5291. if (!sub_mode) {
  5292. DSI_ERR("invalid mode data\n");
  5293. rc = -EFAULT;
  5294. goto error;
  5295. }
  5296. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5297. array_idx++;
  5298. if (!dfps_caps.dfps_support || is_cmd_mode)
  5299. continue;
  5300. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5301. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5302. dsi_display_get_dfps_timing(display, sub_mode,
  5303. curr_refresh_rate);
  5304. }
  5305. end = array_idx;
  5306. /*
  5307. * if POMS is enabled and boot up mode is video mode,
  5308. * skip bit clk rates update for command mode,
  5309. * else if dynamic clk switch is supported then update all
  5310. * the bit clk rates.
  5311. */
  5312. if (is_cmd_mode &&
  5313. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  5314. continue;
  5315. _dsi_display_populate_bit_clks(display, start, end, &array_idx);
  5316. }
  5317. exit:
  5318. *out_modes = display->modes;
  5319. rc = 0;
  5320. error:
  5321. if (rc)
  5322. kfree(display->modes);
  5323. mutex_unlock(&display->display_lock);
  5324. return rc;
  5325. }
  5326. int dsi_display_get_panel_vfp(void *dsi_display,
  5327. int h_active, int v_active)
  5328. {
  5329. int i, rc = 0;
  5330. u32 count, refresh_rate = 0;
  5331. struct dsi_dfps_capabilities dfps_caps;
  5332. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5333. struct dsi_host_common_cfg *host;
  5334. if (!display || !display->panel)
  5335. return -EINVAL;
  5336. mutex_lock(&display->display_lock);
  5337. count = display->panel->num_display_modes;
  5338. if (display->panel->cur_mode)
  5339. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5340. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5341. if (dfps_caps.dfps_support)
  5342. refresh_rate = dfps_caps.max_refresh_rate;
  5343. if (!refresh_rate) {
  5344. mutex_unlock(&display->display_lock);
  5345. DSI_ERR("Null Refresh Rate\n");
  5346. return -EINVAL;
  5347. }
  5348. host = &display->panel->host_config;
  5349. if (host->split_link.split_link_enabled)
  5350. h_active *= host->split_link.num_sublinks;
  5351. else
  5352. h_active *= display->ctrl_count;
  5353. for (i = 0; i < count; i++) {
  5354. struct dsi_display_mode *m = &display->modes[i];
  5355. if (m && v_active == m->timing.v_active &&
  5356. h_active == m->timing.h_active &&
  5357. refresh_rate == m->timing.refresh_rate) {
  5358. rc = m->timing.v_front_porch;
  5359. break;
  5360. }
  5361. }
  5362. mutex_unlock(&display->display_lock);
  5363. return rc;
  5364. }
  5365. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5366. {
  5367. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5368. u32 count, i;
  5369. int rc = 0;
  5370. *num_lm = 0;
  5371. mutex_lock(&display->display_lock);
  5372. count = display->panel->num_display_modes;
  5373. mutex_unlock(&display->display_lock);
  5374. if (!display->modes) {
  5375. struct dsi_display_mode *m;
  5376. rc = dsi_display_get_modes(display, &m);
  5377. if (rc)
  5378. return rc;
  5379. }
  5380. mutex_lock(&display->display_lock);
  5381. for (i = 0; i < count; i++) {
  5382. struct dsi_display_mode *m = &display->modes[i];
  5383. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5384. }
  5385. mutex_unlock(&display->display_lock);
  5386. return rc;
  5387. }
  5388. int dsi_display_find_mode(struct dsi_display *display,
  5389. const struct dsi_display_mode *cmp,
  5390. struct dsi_display_mode **out_mode)
  5391. {
  5392. u32 count, i;
  5393. int rc;
  5394. if (!display || !out_mode)
  5395. return -EINVAL;
  5396. *out_mode = NULL;
  5397. mutex_lock(&display->display_lock);
  5398. count = display->panel->num_display_modes;
  5399. mutex_unlock(&display->display_lock);
  5400. if (!display->modes) {
  5401. struct dsi_display_mode *m;
  5402. rc = dsi_display_get_modes(display, &m);
  5403. if (rc)
  5404. return rc;
  5405. }
  5406. mutex_lock(&display->display_lock);
  5407. for (i = 0; i < count; i++) {
  5408. struct dsi_display_mode *m = &display->modes[i];
  5409. if (cmp->timing.v_active == m->timing.v_active &&
  5410. cmp->timing.h_active == m->timing.h_active &&
  5411. cmp->timing.refresh_rate == m->timing.refresh_rate &&
  5412. cmp->panel_mode == m->panel_mode &&
  5413. cmp->pixel_clk_khz == m->pixel_clk_khz) {
  5414. *out_mode = m;
  5415. rc = 0;
  5416. break;
  5417. }
  5418. }
  5419. mutex_unlock(&display->display_lock);
  5420. if (!*out_mode) {
  5421. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  5422. display->name, cmp->timing.v_active,
  5423. cmp->timing.h_active, cmp->timing.refresh_rate,
  5424. cmp->pixel_clk_khz);
  5425. rc = -ENOENT;
  5426. }
  5427. return rc;
  5428. }
  5429. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  5430. struct dsi_display_mode *adj)
  5431. {
  5432. /*
  5433. * If there is a change in the hfp or vfp of the current and adjoining
  5434. * mode,then either it is a dfps mode switch or dynamic clk change with
  5435. * constant fps.
  5436. */
  5437. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  5438. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  5439. return true;
  5440. else
  5441. return false;
  5442. }
  5443. /**
  5444. * dsi_display_validate_mode_change() - Validate mode change case.
  5445. * @display: DSI display handle.
  5446. * @cur_mode: Current mode.
  5447. * @adj_mode: Mode to be set.
  5448. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  5449. * is change in hfp or vfp but vactive and hactive are same.
  5450. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  5451. * is change in clk but vactive and hactive are same.
  5452. * Return: error code.
  5453. */
  5454. int dsi_display_validate_mode_change(struct dsi_display *display,
  5455. struct dsi_display_mode *cur_mode,
  5456. struct dsi_display_mode *adj_mode)
  5457. {
  5458. int rc = 0;
  5459. struct dsi_dfps_capabilities dfps_caps;
  5460. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5461. if (!display || !adj_mode) {
  5462. DSI_ERR("Invalid params\n");
  5463. return -EINVAL;
  5464. }
  5465. if (!display->panel || !display->panel->cur_mode) {
  5466. DSI_DEBUG("Current panel mode not set\n");
  5467. return rc;
  5468. }
  5469. mutex_lock(&display->display_lock);
  5470. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5471. if ((cur_mode->timing.v_active == adj_mode->timing.v_active) &&
  5472. (cur_mode->timing.h_active == adj_mode->timing.h_active) &&
  5473. (cur_mode->panel_mode == adj_mode->panel_mode)) {
  5474. /* dfps and dynamic clock with const fps use case */
  5475. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  5476. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5477. if (dfps_caps.dfps_support ||
  5478. dyn_clk_caps->maintain_const_fps) {
  5479. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  5480. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  5481. SDE_EVT32(cur_mode->timing.refresh_rate,
  5482. adj_mode->timing.refresh_rate,
  5483. cur_mode->timing.h_front_porch,
  5484. adj_mode->timing.h_front_porch);
  5485. }
  5486. }
  5487. /* dynamic clk change use case */
  5488. if (cur_mode->pixel_clk_khz != adj_mode->pixel_clk_khz) {
  5489. if (dyn_clk_caps->dyn_clk_support) {
  5490. DSI_DEBUG("dynamic clk change detected\n");
  5491. if ((adj_mode->dsi_mode_flags &
  5492. DSI_MODE_FLAG_VRR) &&
  5493. (!dyn_clk_caps->maintain_const_fps)) {
  5494. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  5495. rc = -ENOTSUPP;
  5496. goto error;
  5497. }
  5498. adj_mode->dsi_mode_flags |=
  5499. DSI_MODE_FLAG_DYN_CLK;
  5500. SDE_EVT32(cur_mode->pixel_clk_khz,
  5501. adj_mode->pixel_clk_khz);
  5502. }
  5503. }
  5504. }
  5505. error:
  5506. mutex_unlock(&display->display_lock);
  5507. return rc;
  5508. }
  5509. int dsi_display_validate_mode(struct dsi_display *display,
  5510. struct dsi_display_mode *mode,
  5511. u32 flags)
  5512. {
  5513. int rc = 0;
  5514. int i;
  5515. struct dsi_display_ctrl *ctrl;
  5516. struct dsi_display_mode adj_mode;
  5517. if (!display || !mode) {
  5518. DSI_ERR("Invalid params\n");
  5519. return -EINVAL;
  5520. }
  5521. mutex_lock(&display->display_lock);
  5522. adj_mode = *mode;
  5523. adjust_timing_by_ctrl_count(display, &adj_mode);
  5524. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  5525. if (rc) {
  5526. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  5527. display->name, rc);
  5528. goto error;
  5529. }
  5530. display_for_each_ctrl(i, display) {
  5531. ctrl = &display->ctrl[i];
  5532. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  5533. if (rc) {
  5534. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  5535. display->name, rc);
  5536. goto error;
  5537. }
  5538. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  5539. if (rc) {
  5540. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  5541. display->name, rc);
  5542. goto error;
  5543. }
  5544. }
  5545. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  5546. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  5547. rc = dsi_display_validate_mode_seamless(display, mode);
  5548. if (rc) {
  5549. DSI_ERR("[%s] seamless not possible rc=%d\n",
  5550. display->name, rc);
  5551. goto error;
  5552. }
  5553. }
  5554. error:
  5555. mutex_unlock(&display->display_lock);
  5556. return rc;
  5557. }
  5558. int dsi_display_set_mode(struct dsi_display *display,
  5559. struct dsi_display_mode *mode,
  5560. u32 flags)
  5561. {
  5562. int rc = 0;
  5563. struct dsi_display_mode adj_mode;
  5564. struct dsi_mode_info timing;
  5565. if (!display || !mode || !display->panel) {
  5566. DSI_ERR("Invalid params\n");
  5567. return -EINVAL;
  5568. }
  5569. mutex_lock(&display->display_lock);
  5570. adj_mode = *mode;
  5571. timing = adj_mode.timing;
  5572. adjust_timing_by_ctrl_count(display, &adj_mode);
  5573. if (!display->panel->cur_mode) {
  5574. display->panel->cur_mode =
  5575. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  5576. if (!display->panel->cur_mode) {
  5577. rc = -ENOMEM;
  5578. goto error;
  5579. }
  5580. }
  5581. /*For dynamic DSI setting, use specified clock rate */
  5582. if (display->cached_clk_rate > 0)
  5583. adj_mode.priv_info->clk_rate_hz = display->cached_clk_rate;
  5584. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  5585. if (rc) {
  5586. DSI_ERR("[%s] mode cannot be set\n", display->name);
  5587. goto error;
  5588. }
  5589. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  5590. if (rc) {
  5591. DSI_ERR("[%s] failed to set mode\n", display->name);
  5592. goto error;
  5593. }
  5594. DSI_INFO("mdp_transfer_time_us=%d us\n",
  5595. adj_mode.priv_info->mdp_transfer_time_us);
  5596. DSI_INFO("hactive= %d,vactive= %d,fps=%d\n",
  5597. timing.h_active, timing.v_active,
  5598. timing.refresh_rate);
  5599. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  5600. error:
  5601. mutex_unlock(&display->display_lock);
  5602. return rc;
  5603. }
  5604. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  5605. {
  5606. int rc = 0;
  5607. int i;
  5608. struct dsi_display_ctrl *ctrl;
  5609. if (!display) {
  5610. DSI_ERR("Invalid params\n");
  5611. return -EINVAL;
  5612. }
  5613. display_for_each_ctrl(i, display) {
  5614. ctrl = &display->ctrl[i];
  5615. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  5616. if (rc) {
  5617. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  5618. display->name, i);
  5619. goto error;
  5620. }
  5621. }
  5622. display->is_tpg_enabled = enable;
  5623. error:
  5624. return rc;
  5625. }
  5626. static int dsi_display_pre_switch(struct dsi_display *display)
  5627. {
  5628. int rc = 0;
  5629. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5630. DSI_CORE_CLK, DSI_CLK_ON);
  5631. if (rc) {
  5632. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  5633. display->name, rc);
  5634. goto error;
  5635. }
  5636. rc = dsi_display_ctrl_update(display);
  5637. if (rc) {
  5638. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  5639. display->name, rc);
  5640. goto error_ctrl_clk_off;
  5641. }
  5642. rc = dsi_display_set_clk_src(display);
  5643. if (rc) {
  5644. DSI_ERR("[%s] failed to set DSI link clock source, rc=%d\n",
  5645. display->name, rc);
  5646. goto error_ctrl_deinit;
  5647. }
  5648. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5649. DSI_LINK_CLK, DSI_CLK_ON);
  5650. if (rc) {
  5651. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  5652. display->name, rc);
  5653. goto error_ctrl_deinit;
  5654. }
  5655. goto error;
  5656. error_ctrl_deinit:
  5657. (void)dsi_display_ctrl_deinit(display);
  5658. error_ctrl_clk_off:
  5659. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  5660. DSI_CORE_CLK, DSI_CLK_OFF);
  5661. error:
  5662. return rc;
  5663. }
  5664. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  5665. {
  5666. int i;
  5667. struct dsi_display_ctrl *ctrl;
  5668. display_for_each_ctrl(i, display) {
  5669. ctrl = &display->ctrl[i];
  5670. if (!ctrl->ctrl)
  5671. continue;
  5672. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  5673. return false;
  5674. }
  5675. return true;
  5676. }
  5677. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  5678. {
  5679. struct dsi_display *display = NULL;
  5680. display = container_of(work, struct dsi_display, fifo_underflow_work);
  5681. if (!display || !display->panel ||
  5682. atomic_read(&display->panel->esd_recovery_pending)) {
  5683. DSI_DEBUG("Invalid recovery use case\n");
  5684. return;
  5685. }
  5686. mutex_lock(&display->display_lock);
  5687. if (!_dsi_display_validate_host_state(display)) {
  5688. mutex_unlock(&display->display_lock);
  5689. return;
  5690. }
  5691. DSI_DEBUG("handle DSI FIFO underflow error\n");
  5692. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5693. DSI_ALL_CLKS, DSI_CLK_ON);
  5694. dsi_display_soft_reset(display);
  5695. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5696. DSI_ALL_CLKS, DSI_CLK_OFF);
  5697. mutex_unlock(&display->display_lock);
  5698. }
  5699. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  5700. {
  5701. struct dsi_display *display = NULL;
  5702. struct dsi_display_ctrl *ctrl;
  5703. int i, rc;
  5704. int mask = BIT(20); /* clock lane */
  5705. int (*cb_func)(void *event_usr_ptr,
  5706. uint32_t event_idx, uint32_t instance_idx,
  5707. uint32_t data0, uint32_t data1,
  5708. uint32_t data2, uint32_t data3);
  5709. void *data;
  5710. u32 version = 0;
  5711. display = container_of(work, struct dsi_display, fifo_overflow_work);
  5712. if (!display || !display->panel ||
  5713. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  5714. atomic_read(&display->panel->esd_recovery_pending)) {
  5715. DSI_DEBUG("Invalid recovery use case\n");
  5716. return;
  5717. }
  5718. mutex_lock(&display->display_lock);
  5719. if (!_dsi_display_validate_host_state(display)) {
  5720. mutex_unlock(&display->display_lock);
  5721. return;
  5722. }
  5723. DSI_DEBUG("handle DSI FIFO overflow error\n");
  5724. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5725. DSI_ALL_CLKS, DSI_CLK_ON);
  5726. /*
  5727. * below recovery sequence is not applicable to
  5728. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  5729. */
  5730. ctrl = &display->ctrl[display->clk_master_idx];
  5731. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  5732. if (!version || (version < 0x20020001))
  5733. goto end;
  5734. /* reset ctrl and lanes */
  5735. display_for_each_ctrl(i, display) {
  5736. ctrl = &display->ctrl[i];
  5737. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  5738. rc = dsi_phy_lane_reset(ctrl->phy);
  5739. }
  5740. /* wait for display line count to be in active area */
  5741. ctrl = &display->ctrl[display->clk_master_idx];
  5742. if (ctrl->ctrl->recovery_cb.event_cb) {
  5743. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  5744. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  5745. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  5746. display->clk_master_idx, 0, 0, 0, 0);
  5747. if (rc < 0) {
  5748. DSI_DEBUG("sde callback failed\n");
  5749. goto end;
  5750. }
  5751. }
  5752. /* Enable Video mode for DSI controller */
  5753. display_for_each_ctrl(i, display) {
  5754. ctrl = &display->ctrl[i];
  5755. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  5756. }
  5757. /*
  5758. * Add sufficient delay to make sure
  5759. * pixel transmission has started
  5760. */
  5761. udelay(200);
  5762. end:
  5763. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5764. DSI_ALL_CLKS, DSI_CLK_OFF);
  5765. mutex_unlock(&display->display_lock);
  5766. }
  5767. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  5768. {
  5769. struct dsi_display *display = NULL;
  5770. struct dsi_display_ctrl *ctrl;
  5771. int i, rc;
  5772. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  5773. int (*cb_func)(void *event_usr_ptr,
  5774. uint32_t event_idx, uint32_t instance_idx,
  5775. uint32_t data0, uint32_t data1,
  5776. uint32_t data2, uint32_t data3);
  5777. void *data;
  5778. u32 version = 0;
  5779. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  5780. if (!display || !display->panel ||
  5781. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  5782. atomic_read(&display->panel->esd_recovery_pending)) {
  5783. DSI_DEBUG("Invalid recovery use case\n");
  5784. return;
  5785. }
  5786. mutex_lock(&display->display_lock);
  5787. if (!_dsi_display_validate_host_state(display)) {
  5788. mutex_unlock(&display->display_lock);
  5789. return;
  5790. }
  5791. DSI_DEBUG("handle DSI LP RX Timeout error\n");
  5792. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5793. DSI_ALL_CLKS, DSI_CLK_ON);
  5794. /*
  5795. * below recovery sequence is not applicable to
  5796. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  5797. */
  5798. ctrl = &display->ctrl[display->clk_master_idx];
  5799. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  5800. if (!version || (version < 0x20020001))
  5801. goto end;
  5802. /* reset ctrl and lanes */
  5803. display_for_each_ctrl(i, display) {
  5804. ctrl = &display->ctrl[i];
  5805. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  5806. rc = dsi_phy_lane_reset(ctrl->phy);
  5807. }
  5808. ctrl = &display->ctrl[display->clk_master_idx];
  5809. if (ctrl->ctrl->recovery_cb.event_cb) {
  5810. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  5811. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  5812. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  5813. display->clk_master_idx, 0, 0, 0, 0);
  5814. if (rc < 0) {
  5815. DSI_DEBUG("Target is in suspend/shutdown\n");
  5816. goto end;
  5817. }
  5818. }
  5819. /* Enable Video mode for DSI controller */
  5820. display_for_each_ctrl(i, display) {
  5821. ctrl = &display->ctrl[i];
  5822. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  5823. }
  5824. /*
  5825. * Add sufficient delay to make sure
  5826. * pixel transmission as started
  5827. */
  5828. udelay(200);
  5829. end:
  5830. dsi_display_clk_ctrl(display->dsi_clk_handle,
  5831. DSI_ALL_CLKS, DSI_CLK_OFF);
  5832. mutex_unlock(&display->display_lock);
  5833. }
  5834. static int dsi_display_cb_error_handler(void *data,
  5835. uint32_t event_idx, uint32_t instance_idx,
  5836. uint32_t data0, uint32_t data1,
  5837. uint32_t data2, uint32_t data3)
  5838. {
  5839. struct dsi_display *display = data;
  5840. if (!display || !(display->err_workq))
  5841. return -EINVAL;
  5842. switch (event_idx) {
  5843. case DSI_FIFO_UNDERFLOW:
  5844. queue_work(display->err_workq, &display->fifo_underflow_work);
  5845. break;
  5846. case DSI_FIFO_OVERFLOW:
  5847. queue_work(display->err_workq, &display->fifo_overflow_work);
  5848. break;
  5849. case DSI_LP_Rx_TIMEOUT:
  5850. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  5851. break;
  5852. default:
  5853. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  5854. break;
  5855. }
  5856. return 0;
  5857. }
  5858. static void dsi_display_register_error_handler(struct dsi_display *display)
  5859. {
  5860. int i = 0;
  5861. struct dsi_display_ctrl *ctrl;
  5862. struct dsi_event_cb_info event_info;
  5863. if (!display)
  5864. return;
  5865. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  5866. if (!display->err_workq) {
  5867. DSI_ERR("failed to create dsi workq!\n");
  5868. return;
  5869. }
  5870. INIT_WORK(&display->fifo_underflow_work,
  5871. dsi_display_handle_fifo_underflow);
  5872. INIT_WORK(&display->fifo_overflow_work,
  5873. dsi_display_handle_fifo_overflow);
  5874. INIT_WORK(&display->lp_rx_timeout_work,
  5875. dsi_display_handle_lp_rx_timeout);
  5876. memset(&event_info, 0, sizeof(event_info));
  5877. event_info.event_cb = dsi_display_cb_error_handler;
  5878. event_info.event_usr_ptr = display;
  5879. display_for_each_ctrl(i, display) {
  5880. ctrl = &display->ctrl[i];
  5881. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  5882. }
  5883. }
  5884. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  5885. {
  5886. int i = 0;
  5887. struct dsi_display_ctrl *ctrl;
  5888. if (!display)
  5889. return;
  5890. display_for_each_ctrl(i, display) {
  5891. ctrl = &display->ctrl[i];
  5892. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  5893. 0, sizeof(struct dsi_event_cb_info));
  5894. }
  5895. if (display->err_workq) {
  5896. destroy_workqueue(display->err_workq);
  5897. display->err_workq = NULL;
  5898. }
  5899. }
  5900. int dsi_display_prepare(struct dsi_display *display)
  5901. {
  5902. int rc = 0;
  5903. struct dsi_display_mode *mode;
  5904. if (!display) {
  5905. DSI_ERR("Invalid params\n");
  5906. return -EINVAL;
  5907. }
  5908. if (!display->panel->cur_mode) {
  5909. DSI_ERR("no valid mode set for the display\n");
  5910. return -EINVAL;
  5911. }
  5912. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  5913. mutex_lock(&display->display_lock);
  5914. mode = display->panel->cur_mode;
  5915. dsi_display_set_ctrl_esd_check_flag(display, false);
  5916. /* Set up ctrl isr before enabling core clk */
  5917. dsi_display_ctrl_isr_configure(display, true);
  5918. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  5919. if (display->is_cont_splash_enabled &&
  5920. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  5921. DSI_ERR("DMS not supported on first frame\n");
  5922. rc = -EINVAL;
  5923. goto error;
  5924. }
  5925. if (!display->is_cont_splash_enabled) {
  5926. /* update dsi ctrl for new mode */
  5927. rc = dsi_display_pre_switch(display);
  5928. if (rc)
  5929. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  5930. display->name, rc);
  5931. goto error;
  5932. }
  5933. }
  5934. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) &&
  5935. (!display->is_cont_splash_enabled)) {
  5936. /*
  5937. * For continuous splash usecase we skip panel
  5938. * pre prepare since the regulator vote is already
  5939. * taken care in splash resource init
  5940. */
  5941. rc = dsi_panel_pre_prepare(display->panel);
  5942. if (rc) {
  5943. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  5944. display->name, rc);
  5945. goto error;
  5946. }
  5947. }
  5948. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5949. DSI_CORE_CLK, DSI_CLK_ON);
  5950. if (rc) {
  5951. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  5952. display->name, rc);
  5953. goto error_panel_post_unprep;
  5954. }
  5955. /*
  5956. * If ULPS during suspend feature is enabled, then DSI PHY was
  5957. * left on during suspend. In this case, we do not need to reset/init
  5958. * PHY. This would have already been done when the CORE clocks are
  5959. * turned on. However, if cont splash is disabled, the first time DSI
  5960. * is powered on, phy init needs to be done unconditionally.
  5961. */
  5962. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  5963. rc = dsi_display_phy_sw_reset(display);
  5964. if (rc) {
  5965. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  5966. display->name, rc);
  5967. goto error_ctrl_clk_off;
  5968. }
  5969. rc = dsi_display_phy_enable(display);
  5970. if (rc) {
  5971. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  5972. display->name, rc);
  5973. goto error_ctrl_clk_off;
  5974. }
  5975. }
  5976. rc = dsi_display_set_clk_src(display);
  5977. if (rc) {
  5978. DSI_ERR("[%s] failed to set DSI link clock source, rc=%d\n",
  5979. display->name, rc);
  5980. goto error_phy_disable;
  5981. }
  5982. rc = dsi_display_ctrl_init(display);
  5983. if (rc) {
  5984. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  5985. display->name, rc);
  5986. goto error_phy_disable;
  5987. }
  5988. /* Set up DSI ERROR event callback */
  5989. dsi_display_register_error_handler(display);
  5990. rc = dsi_display_ctrl_host_enable(display);
  5991. if (rc) {
  5992. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  5993. display->name, rc);
  5994. goto error_ctrl_deinit;
  5995. }
  5996. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5997. DSI_LINK_CLK, DSI_CLK_ON);
  5998. if (rc) {
  5999. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6000. display->name, rc);
  6001. goto error_host_engine_off;
  6002. }
  6003. if (!display->is_cont_splash_enabled) {
  6004. /*
  6005. * For continuous splash usecase, skip panel prepare and
  6006. * ctl reset since the pnael and ctrl is already in active
  6007. * state and panel on commands are not needed
  6008. */
  6009. rc = dsi_display_soft_reset(display);
  6010. if (rc) {
  6011. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6012. display->name, rc);
  6013. goto error_ctrl_link_off;
  6014. }
  6015. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_POMS)) {
  6016. rc = dsi_panel_prepare(display->panel);
  6017. if (rc) {
  6018. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6019. display->name, rc);
  6020. goto error_ctrl_link_off;
  6021. }
  6022. }
  6023. }
  6024. goto error;
  6025. error_ctrl_link_off:
  6026. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6027. DSI_LINK_CLK, DSI_CLK_OFF);
  6028. error_host_engine_off:
  6029. (void)dsi_display_ctrl_host_disable(display);
  6030. error_ctrl_deinit:
  6031. (void)dsi_display_ctrl_deinit(display);
  6032. error_phy_disable:
  6033. (void)dsi_display_phy_disable(display);
  6034. error_ctrl_clk_off:
  6035. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6036. DSI_CORE_CLK, DSI_CLK_OFF);
  6037. error_panel_post_unprep:
  6038. (void)dsi_panel_post_unprepare(display->panel);
  6039. error:
  6040. mutex_unlock(&display->display_lock);
  6041. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6042. return rc;
  6043. }
  6044. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6045. const struct dsi_display_ctrl *ctrl,
  6046. const struct msm_roi_list *req_rois,
  6047. struct dsi_rect *out_roi)
  6048. {
  6049. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6050. struct dsi_display_mode *cur_mode;
  6051. struct msm_roi_caps *roi_caps;
  6052. struct dsi_rect req_roi = { 0 };
  6053. int rc = 0;
  6054. cur_mode = display->panel->cur_mode;
  6055. if (!cur_mode)
  6056. return 0;
  6057. roi_caps = &cur_mode->priv_info->roi_caps;
  6058. if (req_rois->num_rects > roi_caps->num_roi) {
  6059. DSI_ERR("request for %d rois greater than max %d\n",
  6060. req_rois->num_rects,
  6061. roi_caps->num_roi);
  6062. rc = -EINVAL;
  6063. goto exit;
  6064. }
  6065. /**
  6066. * if no rois, user wants to reset back to full resolution
  6067. * note: h_active is already divided by ctrl_count
  6068. */
  6069. if (!req_rois->num_rects) {
  6070. *out_roi = *bounds;
  6071. goto exit;
  6072. }
  6073. /* intersect with the bounds */
  6074. req_roi.x = req_rois->roi[0].x1;
  6075. req_roi.y = req_rois->roi[0].y1;
  6076. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6077. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6078. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6079. exit:
  6080. /* adjust the ctrl origin to be top left within the ctrl */
  6081. out_roi->x = out_roi->x - bounds->x;
  6082. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6083. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6084. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6085. bounds->x, bounds->y, bounds->w, bounds->h,
  6086. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6087. return rc;
  6088. }
  6089. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6090. {
  6091. int i;
  6092. int rc = 0;
  6093. if (!display->panel->qsync_min_fps) {
  6094. DSI_ERR("%s:ERROR: qsync set, but no fps\n", __func__);
  6095. return 0;
  6096. }
  6097. mutex_lock(&display->display_lock);
  6098. display_for_each_ctrl(i, display) {
  6099. if (enable) {
  6100. /* send the commands to enable qsync */
  6101. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6102. if (rc) {
  6103. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6104. goto exit;
  6105. }
  6106. } else {
  6107. /* send the commands to enable qsync */
  6108. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6109. if (rc) {
  6110. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6111. goto exit;
  6112. }
  6113. }
  6114. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6115. }
  6116. exit:
  6117. SDE_EVT32(enable, display->panel->qsync_min_fps, rc);
  6118. mutex_unlock(&display->display_lock);
  6119. return rc;
  6120. }
  6121. static int dsi_display_set_roi(struct dsi_display *display,
  6122. struct msm_roi_list *rois)
  6123. {
  6124. struct dsi_display_mode *cur_mode;
  6125. struct msm_roi_caps *roi_caps;
  6126. int rc = 0;
  6127. int i;
  6128. if (!display || !rois || !display->panel)
  6129. return -EINVAL;
  6130. cur_mode = display->panel->cur_mode;
  6131. if (!cur_mode)
  6132. return 0;
  6133. roi_caps = &cur_mode->priv_info->roi_caps;
  6134. if (!roi_caps->enabled)
  6135. return 0;
  6136. display_for_each_ctrl(i, display) {
  6137. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6138. struct dsi_rect ctrl_roi;
  6139. bool changed = false;
  6140. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6141. if (rc) {
  6142. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6143. return rc;
  6144. }
  6145. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6146. if (rc) {
  6147. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6148. return rc;
  6149. }
  6150. if (!changed)
  6151. continue;
  6152. /* send the new roi to the panel via dcs commands */
  6153. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6154. if (rc) {
  6155. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6156. return rc;
  6157. }
  6158. /* re-program the ctrl with the timing based on the new roi */
  6159. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6160. if (rc) {
  6161. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6162. return rc;
  6163. }
  6164. }
  6165. return rc;
  6166. }
  6167. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6168. struct dsi_display *display,
  6169. struct msm_display_kickoff_params *params)
  6170. {
  6171. int rc = 0;
  6172. int i;
  6173. /* check and setup MISR */
  6174. if (display->misr_enable)
  6175. _dsi_display_setup_misr(display);
  6176. rc = dsi_display_set_roi(display, params->rois);
  6177. /* dynamic DSI clock setting */
  6178. if (atomic_read(&display->clkrate_change_pending)) {
  6179. mutex_lock(&display->display_lock);
  6180. /*
  6181. * acquire panel_lock to make sure no commands are in progress
  6182. */
  6183. dsi_panel_acquire_panel_lock(display->panel);
  6184. /*
  6185. * Wait for DSI command engine not to be busy sending data
  6186. * from display engine.
  6187. * If waiting fails, return "rc" instead of below "ret" so as
  6188. * not to impact DRM commit. The clock updating would be
  6189. * deferred to the next DRM commit.
  6190. */
  6191. display_for_each_ctrl(i, display) {
  6192. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6193. int ret = 0;
  6194. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6195. if (ret)
  6196. goto wait_failure;
  6197. }
  6198. /*
  6199. * Don't check the return value so as not to impact DRM commit
  6200. * when error occurs.
  6201. */
  6202. (void)dsi_display_force_update_dsi_clk(display);
  6203. wait_failure:
  6204. /* release panel_lock */
  6205. dsi_panel_release_panel_lock(display->panel);
  6206. mutex_unlock(&display->display_lock);
  6207. }
  6208. return rc;
  6209. }
  6210. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6211. {
  6212. int rc = 0;
  6213. if (!display || !display->panel) {
  6214. DSI_ERR("Invalid params\n");
  6215. return -EINVAL;
  6216. }
  6217. if (!display->panel->cur_mode) {
  6218. DSI_ERR("no valid mode set for the display\n");
  6219. return -EINVAL;
  6220. }
  6221. if (!display->is_cont_splash_enabled)
  6222. return 0;
  6223. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6224. rc = dsi_display_vid_engine_enable(display);
  6225. if (rc) {
  6226. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6227. display->name, rc);
  6228. goto error_out;
  6229. }
  6230. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6231. rc = dsi_display_cmd_engine_enable(display);
  6232. if (rc) {
  6233. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6234. display->name, rc);
  6235. goto error_out;
  6236. }
  6237. } else {
  6238. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6239. rc = -EINVAL;
  6240. }
  6241. error_out:
  6242. return rc;
  6243. }
  6244. int dsi_display_pre_commit(void *display,
  6245. struct msm_display_conn_params *params)
  6246. {
  6247. bool enable = false;
  6248. int rc = 0;
  6249. if (!display || !params) {
  6250. pr_err("Invalid params\n");
  6251. return -EINVAL;
  6252. }
  6253. if (params->qsync_update) {
  6254. enable = (params->qsync_mode > 0) ? true : false;
  6255. rc = dsi_display_qsync(display, enable);
  6256. if (rc)
  6257. pr_err("%s failed to send qsync commands\n",
  6258. __func__);
  6259. SDE_EVT32(params->qsync_mode, rc);
  6260. }
  6261. return rc;
  6262. }
  6263. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6264. {
  6265. if (display->panel_id != ~0x0 &&
  6266. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6267. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6268. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6269. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6270. 0, ((display->panel_id & 0xffffffff00000000) >> 31),
  6271. (display->panel_id & 0xffffffff), 0, 0);
  6272. }
  6273. }
  6274. int dsi_display_enable(struct dsi_display *display)
  6275. {
  6276. int rc = 0;
  6277. struct dsi_display_mode *mode;
  6278. if (!display || !display->panel) {
  6279. DSI_ERR("Invalid params\n");
  6280. return -EINVAL;
  6281. }
  6282. if (!display->panel->cur_mode) {
  6283. DSI_ERR("no valid mode set for the display\n");
  6284. return -EINVAL;
  6285. }
  6286. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6287. /* Engine states and panel states are populated during splash
  6288. * resource init and hence we return early
  6289. */
  6290. if (display->is_cont_splash_enabled) {
  6291. dsi_display_config_ctrl_for_cont_splash(display);
  6292. rc = dsi_display_splash_res_cleanup(display);
  6293. if (rc) {
  6294. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6295. rc);
  6296. return -EINVAL;
  6297. }
  6298. display->panel->panel_initialized = true;
  6299. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6300. dsi_display_panel_id_notification(display);
  6301. return 0;
  6302. }
  6303. mutex_lock(&display->display_lock);
  6304. mode = display->panel->cur_mode;
  6305. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6306. rc = dsi_panel_post_switch(display->panel);
  6307. if (rc) {
  6308. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6309. display->name, rc);
  6310. goto error;
  6311. }
  6312. } else if (!(display->panel->cur_mode->dsi_mode_flags &
  6313. DSI_MODE_FLAG_POMS)){
  6314. rc = dsi_panel_enable(display->panel);
  6315. if (rc) {
  6316. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6317. display->name, rc);
  6318. goto error;
  6319. }
  6320. }
  6321. dsi_display_panel_id_notification(display);
  6322. /* Block sending pps command if modeset is due to fps difference */
  6323. if ((mode->priv_info->dsc_enabled ||
  6324. mode->priv_info->vdc_enabled) &&
  6325. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6326. rc = dsi_panel_update_pps(display->panel);
  6327. if (rc) {
  6328. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6329. display->name, rc);
  6330. goto error;
  6331. }
  6332. }
  6333. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6334. rc = dsi_panel_switch(display->panel);
  6335. if (rc)
  6336. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6337. display->name, rc);
  6338. goto error;
  6339. }
  6340. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6341. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6342. rc = dsi_display_vid_engine_enable(display);
  6343. if (rc) {
  6344. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6345. display->name, rc);
  6346. goto error_disable_panel;
  6347. }
  6348. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6349. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6350. rc = dsi_display_cmd_engine_enable(display);
  6351. if (rc) {
  6352. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6353. display->name, rc);
  6354. goto error_disable_panel;
  6355. }
  6356. } else {
  6357. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6358. rc = -EINVAL;
  6359. goto error_disable_panel;
  6360. }
  6361. goto error;
  6362. error_disable_panel:
  6363. (void)dsi_panel_disable(display->panel);
  6364. error:
  6365. mutex_unlock(&display->display_lock);
  6366. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6367. return rc;
  6368. }
  6369. int dsi_display_post_enable(struct dsi_display *display)
  6370. {
  6371. int rc = 0;
  6372. if (!display) {
  6373. DSI_ERR("Invalid params\n");
  6374. return -EINVAL;
  6375. }
  6376. mutex_lock(&display->display_lock);
  6377. if (display->panel->cur_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) {
  6378. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6379. dsi_panel_mode_switch_to_cmd(display->panel);
  6380. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  6381. dsi_panel_mode_switch_to_vid(display->panel);
  6382. } else {
  6383. rc = dsi_panel_post_enable(display->panel);
  6384. if (rc)
  6385. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  6386. display->name, rc);
  6387. }
  6388. /* remove the clk vote for CMD mode panels */
  6389. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6390. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6391. DSI_ALL_CLKS, DSI_CLK_OFF);
  6392. mutex_unlock(&display->display_lock);
  6393. return rc;
  6394. }
  6395. int dsi_display_pre_disable(struct dsi_display *display)
  6396. {
  6397. int rc = 0;
  6398. if (!display) {
  6399. DSI_ERR("Invalid params\n");
  6400. return -EINVAL;
  6401. }
  6402. mutex_lock(&display->display_lock);
  6403. /* enable the clk vote for CMD mode panels */
  6404. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6405. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6406. DSI_ALL_CLKS, DSI_CLK_ON);
  6407. if (display->poms_pending) {
  6408. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6409. dsi_panel_pre_mode_switch_to_video(display->panel);
  6410. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6411. /*
  6412. * Add unbalanced vote for clock & cmd engine to enable
  6413. * async trigger of pre video to cmd mode switch.
  6414. */
  6415. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6416. DSI_ALL_CLKS, DSI_CLK_ON);
  6417. if (rc) {
  6418. DSI_ERR("[%s]failed to enable all clocks,rc=%d",
  6419. display->name, rc);
  6420. goto exit;
  6421. }
  6422. rc = dsi_display_cmd_engine_enable(display);
  6423. if (rc) {
  6424. DSI_ERR("[%s]failed to enable cmd engine,rc=%d",
  6425. display->name, rc);
  6426. goto error_disable_clks;
  6427. }
  6428. dsi_panel_pre_mode_switch_to_cmd(display->panel);
  6429. }
  6430. } else {
  6431. rc = dsi_panel_pre_disable(display->panel);
  6432. if (rc)
  6433. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  6434. display->name, rc);
  6435. }
  6436. goto exit;
  6437. error_disable_clks:
  6438. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6439. DSI_ALL_CLKS, DSI_CLK_OFF);
  6440. if (rc)
  6441. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  6442. display->name, rc);
  6443. exit:
  6444. mutex_unlock(&display->display_lock);
  6445. return rc;
  6446. }
  6447. static void dsi_display_handle_poms_te(struct work_struct *work)
  6448. {
  6449. struct dsi_display *display = NULL;
  6450. struct delayed_work *dw = to_delayed_work(work);
  6451. struct mipi_dsi_device *dsi;
  6452. int rc = 0;
  6453. display = container_of(dw, struct dsi_display, poms_te_work);
  6454. if (!display || !display->panel) {
  6455. DSI_ERR("Invalid params\n");
  6456. return;
  6457. }
  6458. dsi = &display->panel->mipi_device;
  6459. rc = mipi_dsi_dcs_set_tear_off(dsi);
  6460. if (rc < 0)
  6461. DSI_ERR("failed to set tear off\n");
  6462. }
  6463. int dsi_display_disable(struct dsi_display *display)
  6464. {
  6465. int rc = 0;
  6466. if (!display) {
  6467. DSI_ERR("Invalid params\n");
  6468. return -EINVAL;
  6469. }
  6470. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6471. mutex_lock(&display->display_lock);
  6472. /* cancel delayed work */
  6473. if (display->poms_pending &&
  6474. display->panel->poms_align_vsync)
  6475. cancel_delayed_work_sync(&display->poms_te_work);
  6476. rc = dsi_display_wake_up(display);
  6477. if (rc)
  6478. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6479. display->name, rc);
  6480. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6481. rc = dsi_display_vid_engine_disable(display);
  6482. if (rc)
  6483. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  6484. display->name, rc);
  6485. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6486. /**
  6487. * On POMS request , disable panel TE through
  6488. * delayed work queue.
  6489. */
  6490. if (display->poms_pending &&
  6491. display->panel->poms_align_vsync) {
  6492. INIT_DELAYED_WORK(&display->poms_te_work,
  6493. dsi_display_handle_poms_te);
  6494. queue_delayed_work(system_wq,
  6495. &display->poms_te_work,
  6496. msecs_to_jiffies(100));
  6497. }
  6498. rc = dsi_display_cmd_engine_disable(display);
  6499. if (rc)
  6500. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  6501. display->name, rc);
  6502. } else {
  6503. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6504. rc = -EINVAL;
  6505. }
  6506. if (!display->poms_pending) {
  6507. rc = dsi_panel_disable(display->panel);
  6508. if (rc)
  6509. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  6510. display->name, rc);
  6511. }
  6512. mutex_unlock(&display->display_lock);
  6513. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6514. return rc;
  6515. }
  6516. int dsi_display_update_pps(char *pps_cmd, void *disp)
  6517. {
  6518. struct dsi_display *display;
  6519. if (pps_cmd == NULL || disp == NULL) {
  6520. DSI_ERR("Invalid parameter\n");
  6521. return -EINVAL;
  6522. }
  6523. display = disp;
  6524. mutex_lock(&display->display_lock);
  6525. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  6526. mutex_unlock(&display->display_lock);
  6527. return 0;
  6528. }
  6529. int dsi_display_unprepare(struct dsi_display *display)
  6530. {
  6531. int rc = 0, i;
  6532. struct dsi_display_ctrl *ctrl;
  6533. if (!display) {
  6534. DSI_ERR("Invalid params\n");
  6535. return -EINVAL;
  6536. }
  6537. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6538. mutex_lock(&display->display_lock);
  6539. rc = dsi_display_wake_up(display);
  6540. if (rc)
  6541. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6542. display->name, rc);
  6543. if (!display->poms_pending) {
  6544. rc = dsi_panel_unprepare(display->panel);
  6545. if (rc)
  6546. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  6547. display->name, rc);
  6548. }
  6549. /* Remove additional vote added for pre_mode_switch_to_cmd */
  6550. if (display->poms_pending &&
  6551. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6552. display_for_each_ctrl(i, display) {
  6553. ctrl = &display->ctrl[i];
  6554. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  6555. continue;
  6556. flush_workqueue(display->dma_cmd_workq);
  6557. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  6558. ctrl->ctrl->dma_wait_queued = false;
  6559. }
  6560. dsi_display_cmd_engine_disable(display);
  6561. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6562. DSI_ALL_CLKS, DSI_CLK_OFF);
  6563. }
  6564. rc = dsi_display_ctrl_host_disable(display);
  6565. if (rc)
  6566. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  6567. display->name, rc);
  6568. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6569. DSI_LINK_CLK, DSI_CLK_OFF);
  6570. if (rc)
  6571. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  6572. display->name, rc);
  6573. rc = dsi_display_ctrl_deinit(display);
  6574. if (rc)
  6575. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  6576. display->name, rc);
  6577. if (!display->panel->ulps_suspend_enabled) {
  6578. rc = dsi_display_phy_disable(display);
  6579. if (rc)
  6580. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  6581. display->name, rc);
  6582. }
  6583. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6584. DSI_CORE_CLK, DSI_CLK_OFF);
  6585. if (rc)
  6586. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  6587. display->name, rc);
  6588. /* destrory dsi isr set up */
  6589. dsi_display_ctrl_isr_configure(display, false);
  6590. if (!display->poms_pending) {
  6591. rc = dsi_panel_post_unprepare(display->panel);
  6592. if (rc)
  6593. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  6594. display->name, rc);
  6595. }
  6596. mutex_unlock(&display->display_lock);
  6597. /* Free up DSI ERROR event callback */
  6598. dsi_display_unregister_error_handler(display);
  6599. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6600. return rc;
  6601. }
  6602. void __init dsi_display_register(void)
  6603. {
  6604. dsi_phy_drv_register();
  6605. dsi_ctrl_drv_register();
  6606. dsi_display_parse_boot_display_selection();
  6607. platform_driver_register(&dsi_display_driver);
  6608. }
  6609. void __exit dsi_display_unregister(void)
  6610. {
  6611. platform_driver_unregister(&dsi_display_driver);
  6612. dsi_ctrl_drv_unregister();
  6613. dsi_phy_drv_unregister();
  6614. }
  6615. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  6616. 0600);
  6617. MODULE_PARM_DESC(dsi_display0,
  6618. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  6619. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  6620. 0600);
  6621. MODULE_PARM_DESC(dsi_display1,
  6622. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");