hal_generic_api.h 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. static inline
  58. void hal_tx_comp_get_status_generic(void *desc,
  59. void *ts1,
  60. struct hal_soc *hal)
  61. {
  62. uint8_t rate_stats_valid = 0;
  63. uint32_t rate_stats = 0;
  64. struct hal_tx_completion_status *ts =
  65. (struct hal_tx_completion_status *)ts1;
  66. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  67. TQM_STATUS_NUMBER);
  68. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  69. ACK_FRAME_RSSI);
  70. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  71. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  72. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  73. MSDU_PART_OF_AMSDU);
  74. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  75. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  76. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  77. TRANSMIT_COUNT);
  78. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  79. TX_RATE_STATS);
  80. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  81. TX_RATE_STATS_INFO_VALID, rate_stats);
  82. ts->valid = rate_stats_valid;
  83. if (rate_stats_valid) {
  84. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  85. rate_stats);
  86. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  87. TRANSMIT_PKT_TYPE, rate_stats);
  88. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  89. TRANSMIT_STBC, rate_stats);
  90. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  91. rate_stats);
  92. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  93. rate_stats);
  94. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  95. rate_stats);
  96. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  97. rate_stats);
  98. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  99. rate_stats);
  100. }
  101. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  102. ts->status = hal_tx_comp_get_release_reason(
  103. desc,
  104. hal_soc_to_hal_soc_handle(hal));
  105. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  106. TX_RATE_STATS_INFO_TX_RATE_STATS);
  107. }
  108. /**
  109. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  110. * @desc: Handle to Tx Descriptor
  111. * @paddr: Physical Address
  112. * @pool_id: Return Buffer Manager ID
  113. * @desc_id: Descriptor ID
  114. * @type: 0 - Address points to a MSDU buffer
  115. * 1 - Address points to MSDU extension descriptor
  116. *
  117. * Return: void
  118. */
  119. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  120. dma_addr_t paddr, uint8_t pool_id,
  121. uint32_t desc_id, uint8_t type)
  122. {
  123. /* Set buffer_addr_info.buffer_addr_31_0 */
  124. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  125. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  126. /* Set buffer_addr_info.buffer_addr_39_32 */
  127. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  128. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  129. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  130. (((uint64_t) paddr) >> 32));
  131. /* Set buffer_addr_info.return_buffer_manager = pool id */
  132. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  133. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  134. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  135. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  136. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  137. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  138. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  139. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  140. /* Set Buffer or Ext Descriptor Type */
  141. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  142. BUF_OR_EXT_DESC_TYPE) |=
  143. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  144. }
  145. #if defined(QCA_WIFI_QCA6290_11AX_MU_UL) && defined(QCA_WIFI_QCA6290_11AX)
  146. /**
  147. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  148. * tlv_tag: Taf of the TLVs
  149. * rx_tlv: the pointer to the TLVs
  150. * @ppdu_info: pointer to ppdu_info
  151. *
  152. * Return: true if the tlv is handled, false if not
  153. */
  154. static inline bool
  155. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  156. struct hal_rx_ppdu_info *ppdu_info)
  157. {
  158. uint32_t value;
  159. switch (tlv_tag) {
  160. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  161. {
  162. uint8_t *he_sig_a_mu_ul_info =
  163. (uint8_t *)rx_tlv +
  164. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  165. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  166. ppdu_info->rx_status.he_flags = 1;
  167. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  168. FORMAT_INDICATION);
  169. if (value == 0) {
  170. ppdu_info->rx_status.he_data1 =
  171. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  172. } else {
  173. ppdu_info->rx_status.he_data1 =
  174. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  175. }
  176. /* data1 */
  177. ppdu_info->rx_status.he_data1 |=
  178. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  179. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  180. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  181. /* data2 */
  182. ppdu_info->rx_status.he_data2 |=
  183. QDF_MON_STATUS_TXOP_KNOWN;
  184. /*data3*/
  185. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  186. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  187. ppdu_info->rx_status.he_data3 = value;
  188. /* 1 for UL and 0 for DL */
  189. value = 1;
  190. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  191. ppdu_info->rx_status.he_data3 |= value;
  192. /*data4*/
  193. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  194. SPATIAL_REUSE);
  195. ppdu_info->rx_status.he_data4 = value;
  196. /*data5*/
  197. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  198. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  199. ppdu_info->rx_status.he_data5 = value;
  200. ppdu_info->rx_status.bw = value;
  201. /*data6*/
  202. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  203. TXOP_DURATION);
  204. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  205. ppdu_info->rx_status.he_data6 |= value;
  206. return true;
  207. }
  208. default:
  209. return false;
  210. }
  211. }
  212. #else
  213. static inline bool
  214. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  215. struct hal_rx_ppdu_info *ppdu_info)
  216. {
  217. return false;
  218. }
  219. #endif /* QCA_WIFI_QCA6290_11AX_MU_UL && QCA_WIFI_QCA6290_11AX */
  220. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET) && \
  221. defined(RX_PPDU_END_USER_STATS_22_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  222. static inline void
  223. hal_rx_handle_ofdma_info(
  224. void *rx_tlv,
  225. struct mon_rx_user_status *mon_rx_user_status)
  226. {
  227. mon_rx_user_status->ul_ofdma_user_v0_word0 =
  228. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_11,
  229. SW_RESPONSE_REFERENCE_PTR);
  230. mon_rx_user_status->ul_ofdma_user_v0_word1 =
  231. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_22,
  232. SW_RESPONSE_REFERENCE_PTR_EXT);
  233. }
  234. static inline void
  235. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  236. struct mon_rx_user_status *mon_rx_user_status)
  237. {
  238. uint32_t mpdu_ok_byte_count;
  239. uint32_t mpdu_err_byte_count;
  240. mpdu_ok_byte_count = HAL_RX_GET(rx_tlv,
  241. RX_PPDU_END_USER_STATS_17,
  242. MPDU_OK_BYTE_COUNT);
  243. mpdu_err_byte_count = HAL_RX_GET(rx_tlv,
  244. RX_PPDU_END_USER_STATS_19,
  245. MPDU_ERR_BYTE_COUNT);
  246. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  247. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  248. }
  249. #else
  250. static inline void
  251. hal_rx_handle_ofdma_info(void *rx_tlv,
  252. struct mon_rx_user_status *mon_rx_user_status)
  253. {
  254. }
  255. static inline void
  256. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  257. struct mon_rx_user_status *mon_rx_user_status)
  258. {
  259. struct hal_rx_ppdu_info *ppdu_info =
  260. (struct hal_rx_ppdu_info *)ppduinfo;
  261. /* HKV1: doesn't support mpdu byte count */
  262. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  263. mon_rx_user_status->mpdu_err_byte_count = 0;
  264. }
  265. #endif
  266. static inline void
  267. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo,
  268. struct mon_rx_user_status *mon_rx_user_status)
  269. {
  270. struct hal_rx_ppdu_info *ppdu_info =
  271. (struct hal_rx_ppdu_info *)ppduinfo;
  272. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  273. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  274. mon_rx_user_status->tcp_msdu_count =
  275. ppdu_info->rx_status.tcp_msdu_count;
  276. mon_rx_user_status->udp_msdu_count =
  277. ppdu_info->rx_status.udp_msdu_count;
  278. mon_rx_user_status->other_msdu_count =
  279. ppdu_info->rx_status.other_msdu_count;
  280. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  281. mon_rx_user_status->frame_control_info_valid =
  282. ppdu_info->rx_status.frame_control_info_valid;
  283. mon_rx_user_status->data_sequence_control_info_valid =
  284. ppdu_info->rx_status.data_sequence_control_info_valid;
  285. mon_rx_user_status->first_data_seq_ctrl =
  286. ppdu_info->rx_status.first_data_seq_ctrl;
  287. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  288. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  289. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  290. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  291. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  292. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  293. mon_rx_user_status->mpdu_cnt_fcs_ok =
  294. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  295. mon_rx_user_status->mpdu_cnt_fcs_err =
  296. ppdu_info->com_info.mpdu_cnt_fcs_err;
  297. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  298. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  299. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  300. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  301. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  302. }
  303. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, word_1, word_2, \
  304. ppdu_info, rssi_info_tlv) \
  305. { \
  306. ppdu_info->rx_status.rssi_chain[chain][0] = \
  307. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  308. RSSI_PRI20_CHAIN##chain); \
  309. ppdu_info->rx_status.rssi_chain[chain][1] = \
  310. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  311. RSSI_EXT20_CHAIN##chain); \
  312. ppdu_info->rx_status.rssi_chain[chain][2] = \
  313. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  314. RSSI_EXT40_LOW20_CHAIN##chain); \
  315. ppdu_info->rx_status.rssi_chain[chain][3] = \
  316. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_1,\
  317. RSSI_EXT40_HIGH20_CHAIN##chain); \
  318. ppdu_info->rx_status.rssi_chain[chain][4] = \
  319. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  320. RSSI_EXT80_LOW20_CHAIN##chain); \
  321. ppdu_info->rx_status.rssi_chain[chain][5] = \
  322. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  323. RSSI_EXT80_LOW_HIGH20_CHAIN##chain); \
  324. ppdu_info->rx_status.rssi_chain[chain][6] = \
  325. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  326. RSSI_EXT80_HIGH_LOW20_CHAIN##chain); \
  327. ppdu_info->rx_status.rssi_chain[chain][7] = \
  328. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO_##word_2,\
  329. RSSI_EXT80_HIGH20_CHAIN##chain); \
  330. } \
  331. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  332. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, 0, 1, ppdu_info, rssi_info_tlv) \
  333. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, 2, 3, ppdu_info, rssi_info_tlv) \
  334. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, 4, 5, ppdu_info, rssi_info_tlv) \
  335. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, 6, 7, ppdu_info, rssi_info_tlv) \
  336. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(4, 8, 9, ppdu_info, rssi_info_tlv) \
  337. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(5, 10, 11, ppdu_info, rssi_info_tlv) \
  338. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(6, 12, 13, ppdu_info, rssi_info_tlv) \
  339. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(7, 14, 15, ppdu_info, rssi_info_tlv)} \
  340. static inline uint32_t
  341. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  342. uint8_t *rssi_info_tlv)
  343. {
  344. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  345. return 0;
  346. }
  347. /**
  348. * hal_rx_status_get_tlv_info() - process receive info TLV
  349. * @rx_tlv_hdr: pointer to TLV header
  350. * @ppdu_info: pointer to ppdu_info
  351. *
  352. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  353. */
  354. static inline uint32_t
  355. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  356. hal_soc_handle_t hal_soc_hdl,
  357. qdf_nbuf_t nbuf)
  358. {
  359. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  360. uint32_t tlv_tag, user_id, tlv_len, value;
  361. uint8_t group_id = 0;
  362. uint8_t he_dcm = 0;
  363. uint8_t he_stbc = 0;
  364. uint16_t he_gi = 0;
  365. uint16_t he_ltf = 0;
  366. void *rx_tlv;
  367. bool unhandled = false;
  368. struct mon_rx_user_status *mon_rx_user_status;
  369. struct hal_rx_ppdu_info *ppdu_info =
  370. (struct hal_rx_ppdu_info *)ppduinfo;
  371. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  372. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  373. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  374. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  375. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  376. rx_tlv, tlv_len);
  377. switch (tlv_tag) {
  378. case WIFIRX_PPDU_START_E:
  379. {
  380. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  381. ppdu_info->com_info.ppdu_id =
  382. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  383. PHY_PPDU_ID);
  384. /* channel number is set in PHY meta data */
  385. ppdu_info->rx_status.chan_num =
  386. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  387. SW_PHY_META_DATA);
  388. ppdu_info->com_info.ppdu_timestamp =
  389. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  390. PPDU_START_TIMESTAMP);
  391. ppdu_info->rx_status.ppdu_timestamp =
  392. ppdu_info->com_info.ppdu_timestamp;
  393. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  394. /* If last ppdu_id doesn't match new ppdu_id,
  395. * 1. reset mpdu_cnt
  396. * 2. update last_ppdu_id with new
  397. */
  398. if (com_info->ppdu_id != com_info->last_ppdu_id) {
  399. com_info->mpdu_cnt = 0;
  400. com_info->last_ppdu_id =
  401. com_info->ppdu_id;
  402. com_info->num_users = 0;
  403. }
  404. break;
  405. }
  406. case WIFIRX_PPDU_START_USER_INFO_E:
  407. break;
  408. case WIFIRX_PPDU_END_E:
  409. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  410. "[%s][%d] ppdu_end_e len=%d",
  411. __func__, __LINE__, tlv_len);
  412. /* This is followed by sub-TLVs of PPDU_END */
  413. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  414. break;
  415. case WIFIRXPCU_PPDU_END_INFO_E:
  416. ppdu_info->rx_status.rx_antenna =
  417. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_2, RX_ANTENNA);
  418. ppdu_info->rx_status.tsft =
  419. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  420. WB_TIMESTAMP_UPPER_32);
  421. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  422. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  423. WB_TIMESTAMP_LOWER_32);
  424. ppdu_info->rx_status.duration =
  425. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  426. RX_PPDU_DURATION);
  427. break;
  428. /*
  429. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  430. * for MU, based on num users we see this tlv that many times.
  431. */
  432. case WIFIRX_PPDU_END_USER_STATS_E:
  433. {
  434. unsigned long tid = 0;
  435. uint16_t seq = 0;
  436. ppdu_info->rx_status.ast_index =
  437. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  438. AST_INDEX);
  439. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  440. RECEIVED_QOS_DATA_TID_BITMAP);
  441. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  442. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  443. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  444. ppdu_info->rx_status.tcp_msdu_count =
  445. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  446. TCP_MSDU_COUNT) +
  447. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  448. TCP_ACK_MSDU_COUNT);
  449. ppdu_info->rx_status.udp_msdu_count =
  450. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  451. UDP_MSDU_COUNT);
  452. ppdu_info->rx_status.other_msdu_count =
  453. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  454. OTHER_MSDU_COUNT);
  455. ppdu_info->rx_status.frame_control_info_valid =
  456. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  457. FRAME_CONTROL_INFO_VALID);
  458. if (ppdu_info->rx_status.frame_control_info_valid)
  459. ppdu_info->rx_status.frame_control =
  460. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  461. FRAME_CONTROL_FIELD);
  462. ppdu_info->rx_status.data_sequence_control_info_valid =
  463. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  464. DATA_SEQUENCE_CONTROL_INFO_VALID);
  465. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  466. FIRST_DATA_SEQ_CTRL);
  467. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  468. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  469. ppdu_info->rx_status.preamble_type =
  470. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  471. HT_CONTROL_FIELD_PKT_TYPE);
  472. switch (ppdu_info->rx_status.preamble_type) {
  473. case HAL_RX_PKT_TYPE_11N:
  474. ppdu_info->rx_status.ht_flags = 1;
  475. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  476. break;
  477. case HAL_RX_PKT_TYPE_11AC:
  478. ppdu_info->rx_status.vht_flags = 1;
  479. break;
  480. case HAL_RX_PKT_TYPE_11AX:
  481. ppdu_info->rx_status.he_flags = 1;
  482. break;
  483. default:
  484. break;
  485. }
  486. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  487. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  488. MPDU_CNT_FCS_OK);
  489. ppdu_info->com_info.mpdu_cnt_fcs_err =
  490. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  491. MPDU_CNT_FCS_ERR);
  492. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  493. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  494. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  495. else
  496. ppdu_info->rx_status.rs_flags &=
  497. (~IEEE80211_AMPDU_FLAG);
  498. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  499. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_7,
  500. FCS_OK_BITMAP_31_0);
  501. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  502. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_8,
  503. FCS_OK_BITMAP_63_32);
  504. if (user_id < HAL_MAX_UL_MU_USERS) {
  505. mon_rx_user_status =
  506. &ppdu_info->rx_user_status[user_id];
  507. hal_rx_handle_ofdma_info(rx_tlv, mon_rx_user_status);
  508. ppdu_info->com_info.num_users++;
  509. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  510. mon_rx_user_status);
  511. }
  512. break;
  513. }
  514. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  515. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  516. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_1,
  517. FCS_OK_BITMAP_95_64);
  518. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  519. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_2,
  520. FCS_OK_BITMAP_127_96);
  521. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  522. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_3,
  523. FCS_OK_BITMAP_159_128);
  524. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  525. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_4,
  526. FCS_OK_BITMAP_191_160);
  527. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  528. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_5,
  529. FCS_OK_BITMAP_223_192);
  530. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  531. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_EXT_6,
  532. FCS_OK_BITMAP_255_224);
  533. break;
  534. case WIFIRX_PPDU_END_STATUS_DONE_E:
  535. return HAL_TLV_STATUS_PPDU_DONE;
  536. case WIFIDUMMY_E:
  537. return HAL_TLV_STATUS_BUF_DONE;
  538. case WIFIPHYRX_HT_SIG_E:
  539. {
  540. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  541. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  542. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  543. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  544. FEC_CODING);
  545. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  546. 1 : 0;
  547. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  548. HT_SIG_INFO_0, MCS);
  549. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  550. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  551. HT_SIG_INFO_0, CBW);
  552. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  553. HT_SIG_INFO_1, SHORT_GI);
  554. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  555. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  556. HT_SIG_SU_NSS_SHIFT) + 1;
  557. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  558. break;
  559. }
  560. case WIFIPHYRX_L_SIG_B_E:
  561. {
  562. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  563. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  564. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  565. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  566. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  567. switch (value) {
  568. case 1:
  569. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  570. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  571. break;
  572. case 2:
  573. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  574. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  575. break;
  576. case 3:
  577. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  578. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  579. break;
  580. case 4:
  581. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  582. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  583. break;
  584. case 5:
  585. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  586. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  587. break;
  588. case 6:
  589. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  590. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  591. break;
  592. case 7:
  593. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  594. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  595. break;
  596. default:
  597. break;
  598. }
  599. ppdu_info->rx_status.cck_flag = 1;
  600. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  601. break;
  602. }
  603. case WIFIPHYRX_L_SIG_A_E:
  604. {
  605. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  606. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  607. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  608. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  609. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  610. switch (value) {
  611. case 8:
  612. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  613. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  614. break;
  615. case 9:
  616. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  617. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  618. break;
  619. case 10:
  620. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  621. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  622. break;
  623. case 11:
  624. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  625. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  626. break;
  627. case 12:
  628. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  629. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  630. break;
  631. case 13:
  632. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  633. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  634. break;
  635. case 14:
  636. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  637. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  638. break;
  639. case 15:
  640. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  641. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  642. break;
  643. default:
  644. break;
  645. }
  646. ppdu_info->rx_status.ofdm_flag = 1;
  647. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  648. break;
  649. }
  650. case WIFIPHYRX_VHT_SIG_A_E:
  651. {
  652. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  653. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  654. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  655. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  656. SU_MU_CODING);
  657. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  658. 1 : 0;
  659. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  660. ppdu_info->rx_status.vht_flag_values5 = group_id;
  661. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  662. VHT_SIG_A_INFO_1, MCS);
  663. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  664. VHT_SIG_A_INFO_1, GI_SETTING);
  665. switch (hal->target_type) {
  666. case TARGET_TYPE_QCA8074:
  667. case TARGET_TYPE_QCA8074V2:
  668. case TARGET_TYPE_QCA6018:
  669. case TARGET_TYPE_QCN9000:
  670. #ifdef QCA_WIFI_QCA6390
  671. case TARGET_TYPE_QCA6390:
  672. #endif
  673. ppdu_info->rx_status.is_stbc =
  674. HAL_RX_GET(vht_sig_a_info,
  675. VHT_SIG_A_INFO_0, STBC);
  676. value = HAL_RX_GET(vht_sig_a_info,
  677. VHT_SIG_A_INFO_0, N_STS);
  678. value = value & VHT_SIG_SU_NSS_MASK;
  679. if (ppdu_info->rx_status.is_stbc && (value > 0))
  680. value = ((value + 1) >> 1) - 1;
  681. ppdu_info->rx_status.nss =
  682. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  683. break;
  684. case TARGET_TYPE_QCA6290:
  685. #if !defined(QCA_WIFI_QCA6290_11AX)
  686. ppdu_info->rx_status.is_stbc =
  687. HAL_RX_GET(vht_sig_a_info,
  688. VHT_SIG_A_INFO_0, STBC);
  689. value = HAL_RX_GET(vht_sig_a_info,
  690. VHT_SIG_A_INFO_0, N_STS);
  691. value = value & VHT_SIG_SU_NSS_MASK;
  692. if (ppdu_info->rx_status.is_stbc && (value > 0))
  693. value = ((value + 1) >> 1) - 1;
  694. ppdu_info->rx_status.nss =
  695. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  696. #else
  697. ppdu_info->rx_status.nss = 0;
  698. #endif
  699. break;
  700. default:
  701. break;
  702. }
  703. ppdu_info->rx_status.vht_flag_values3[0] =
  704. (((ppdu_info->rx_status.mcs) << 4)
  705. | ppdu_info->rx_status.nss);
  706. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  707. VHT_SIG_A_INFO_0, BANDWIDTH);
  708. ppdu_info->rx_status.vht_flag_values2 =
  709. ppdu_info->rx_status.bw;
  710. ppdu_info->rx_status.vht_flag_values4 =
  711. HAL_RX_GET(vht_sig_a_info,
  712. VHT_SIG_A_INFO_1, SU_MU_CODING);
  713. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  714. VHT_SIG_A_INFO_1, BEAMFORMED);
  715. if (group_id == 0 || group_id == 63)
  716. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  717. else
  718. ppdu_info->rx_status.reception_type =
  719. HAL_RX_TYPE_MU_MIMO;
  720. break;
  721. }
  722. case WIFIPHYRX_HE_SIG_A_SU_E:
  723. {
  724. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  725. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  726. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  727. ppdu_info->rx_status.he_flags = 1;
  728. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  729. FORMAT_INDICATION);
  730. if (value == 0) {
  731. ppdu_info->rx_status.he_data1 =
  732. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  733. } else {
  734. ppdu_info->rx_status.he_data1 =
  735. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  736. }
  737. /* data1 */
  738. ppdu_info->rx_status.he_data1 |=
  739. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  740. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  741. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  742. QDF_MON_STATUS_HE_MCS_KNOWN |
  743. QDF_MON_STATUS_HE_DCM_KNOWN |
  744. QDF_MON_STATUS_HE_CODING_KNOWN |
  745. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  746. QDF_MON_STATUS_HE_STBC_KNOWN |
  747. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  748. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  749. /* data2 */
  750. ppdu_info->rx_status.he_data2 =
  751. QDF_MON_STATUS_HE_GI_KNOWN;
  752. ppdu_info->rx_status.he_data2 |=
  753. QDF_MON_STATUS_TXBF_KNOWN |
  754. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  755. QDF_MON_STATUS_TXOP_KNOWN |
  756. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  757. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  758. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  759. /* data3 */
  760. value = HAL_RX_GET(he_sig_a_su_info,
  761. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  762. ppdu_info->rx_status.he_data3 = value;
  763. value = HAL_RX_GET(he_sig_a_su_info,
  764. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  765. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  766. ppdu_info->rx_status.he_data3 |= value;
  767. value = HAL_RX_GET(he_sig_a_su_info,
  768. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  769. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  770. ppdu_info->rx_status.he_data3 |= value;
  771. value = HAL_RX_GET(he_sig_a_su_info,
  772. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  773. ppdu_info->rx_status.mcs = value;
  774. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  775. ppdu_info->rx_status.he_data3 |= value;
  776. value = HAL_RX_GET(he_sig_a_su_info,
  777. HE_SIG_A_SU_INFO_0, DCM);
  778. he_dcm = value;
  779. value = value << QDF_MON_STATUS_DCM_SHIFT;
  780. ppdu_info->rx_status.he_data3 |= value;
  781. value = HAL_RX_GET(he_sig_a_su_info,
  782. HE_SIG_A_SU_INFO_1, CODING);
  783. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  784. 1 : 0;
  785. value = value << QDF_MON_STATUS_CODING_SHIFT;
  786. ppdu_info->rx_status.he_data3 |= value;
  787. value = HAL_RX_GET(he_sig_a_su_info,
  788. HE_SIG_A_SU_INFO_1,
  789. LDPC_EXTRA_SYMBOL);
  790. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  791. ppdu_info->rx_status.he_data3 |= value;
  792. value = HAL_RX_GET(he_sig_a_su_info,
  793. HE_SIG_A_SU_INFO_1, STBC);
  794. he_stbc = value;
  795. value = value << QDF_MON_STATUS_STBC_SHIFT;
  796. ppdu_info->rx_status.he_data3 |= value;
  797. /* data4 */
  798. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  799. SPATIAL_REUSE);
  800. ppdu_info->rx_status.he_data4 = value;
  801. /* data5 */
  802. value = HAL_RX_GET(he_sig_a_su_info,
  803. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  804. ppdu_info->rx_status.he_data5 = value;
  805. ppdu_info->rx_status.bw = value;
  806. value = HAL_RX_GET(he_sig_a_su_info,
  807. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  808. switch (value) {
  809. case 0:
  810. he_gi = HE_GI_0_8;
  811. he_ltf = HE_LTF_1_X;
  812. break;
  813. case 1:
  814. he_gi = HE_GI_0_8;
  815. he_ltf = HE_LTF_2_X;
  816. break;
  817. case 2:
  818. he_gi = HE_GI_1_6;
  819. he_ltf = HE_LTF_2_X;
  820. break;
  821. case 3:
  822. if (he_dcm && he_stbc) {
  823. he_gi = HE_GI_0_8;
  824. he_ltf = HE_LTF_4_X;
  825. } else {
  826. he_gi = HE_GI_3_2;
  827. he_ltf = HE_LTF_4_X;
  828. }
  829. break;
  830. }
  831. ppdu_info->rx_status.sgi = he_gi;
  832. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  833. ppdu_info->rx_status.he_data5 |= value;
  834. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  835. ppdu_info->rx_status.ltf_size = he_ltf;
  836. ppdu_info->rx_status.he_data5 |= value;
  837. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  838. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  839. ppdu_info->rx_status.he_data5 |= value;
  840. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  841. PACKET_EXTENSION_A_FACTOR);
  842. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  843. ppdu_info->rx_status.he_data5 |= value;
  844. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  845. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  846. ppdu_info->rx_status.he_data5 |= value;
  847. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  848. PACKET_EXTENSION_PE_DISAMBIGUITY);
  849. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  850. ppdu_info->rx_status.he_data5 |= value;
  851. /* data6 */
  852. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  853. value++;
  854. ppdu_info->rx_status.nss = value;
  855. ppdu_info->rx_status.he_data6 = value;
  856. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  857. DOPPLER_INDICATION);
  858. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  859. ppdu_info->rx_status.he_data6 |= value;
  860. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  861. TXOP_DURATION);
  862. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  863. ppdu_info->rx_status.he_data6 |= value;
  864. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  865. HE_SIG_A_SU_INFO_1, TXBF);
  866. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  867. break;
  868. }
  869. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  870. {
  871. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  872. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  873. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  874. ppdu_info->rx_status.he_mu_flags = 1;
  875. /* HE Flags */
  876. /*data1*/
  877. ppdu_info->rx_status.he_data1 =
  878. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  879. ppdu_info->rx_status.he_data1 |=
  880. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  881. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  882. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  883. QDF_MON_STATUS_HE_STBC_KNOWN |
  884. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  885. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  886. /* data2 */
  887. ppdu_info->rx_status.he_data2 =
  888. QDF_MON_STATUS_HE_GI_KNOWN;
  889. ppdu_info->rx_status.he_data2 |=
  890. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  891. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  892. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  893. QDF_MON_STATUS_TXOP_KNOWN |
  894. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  895. /*data3*/
  896. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  897. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  898. ppdu_info->rx_status.he_data3 = value;
  899. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  900. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  901. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  902. ppdu_info->rx_status.he_data3 |= value;
  903. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  904. HE_SIG_A_MU_DL_INFO_1,
  905. LDPC_EXTRA_SYMBOL);
  906. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  907. ppdu_info->rx_status.he_data3 |= value;
  908. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  909. HE_SIG_A_MU_DL_INFO_1, STBC);
  910. he_stbc = value;
  911. value = value << QDF_MON_STATUS_STBC_SHIFT;
  912. ppdu_info->rx_status.he_data3 |= value;
  913. /*data4*/
  914. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  915. SPATIAL_REUSE);
  916. ppdu_info->rx_status.he_data4 = value;
  917. /*data5*/
  918. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  919. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  920. ppdu_info->rx_status.he_data5 = value;
  921. ppdu_info->rx_status.bw = value;
  922. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  923. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  924. switch (value) {
  925. case 0:
  926. he_gi = HE_GI_0_8;
  927. he_ltf = HE_LTF_4_X;
  928. break;
  929. case 1:
  930. he_gi = HE_GI_0_8;
  931. he_ltf = HE_LTF_2_X;
  932. break;
  933. case 2:
  934. he_gi = HE_GI_1_6;
  935. he_ltf = HE_LTF_2_X;
  936. break;
  937. case 3:
  938. he_gi = HE_GI_3_2;
  939. he_ltf = HE_LTF_4_X;
  940. break;
  941. }
  942. ppdu_info->rx_status.sgi = he_gi;
  943. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  944. ppdu_info->rx_status.he_data5 |= value;
  945. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  946. ppdu_info->rx_status.he_data5 |= value;
  947. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  948. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  949. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  950. ppdu_info->rx_status.he_data5 |= value;
  951. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  952. PACKET_EXTENSION_A_FACTOR);
  953. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  954. ppdu_info->rx_status.he_data5 |= value;
  955. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  956. PACKET_EXTENSION_PE_DISAMBIGUITY);
  957. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  958. ppdu_info->rx_status.he_data5 |= value;
  959. /*data6*/
  960. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  961. DOPPLER_INDICATION);
  962. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  963. ppdu_info->rx_status.he_data6 |= value;
  964. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  965. TXOP_DURATION);
  966. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  967. ppdu_info->rx_status.he_data6 |= value;
  968. /* HE-MU Flags */
  969. /* HE-MU-flags1 */
  970. ppdu_info->rx_status.he_flags1 =
  971. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  972. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  973. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  974. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  975. QDF_MON_STATUS_RU_0_KNOWN;
  976. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  977. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  978. ppdu_info->rx_status.he_flags1 |= value;
  979. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  980. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  981. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  982. ppdu_info->rx_status.he_flags1 |= value;
  983. /* HE-MU-flags2 */
  984. ppdu_info->rx_status.he_flags2 =
  985. QDF_MON_STATUS_BW_KNOWN;
  986. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  987. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  988. ppdu_info->rx_status.he_flags2 |= value;
  989. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  990. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  991. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  992. ppdu_info->rx_status.he_flags2 |= value;
  993. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  994. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  995. value = value - 1;
  996. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  997. ppdu_info->rx_status.he_flags2 |= value;
  998. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  999. break;
  1000. }
  1001. case WIFIPHYRX_HE_SIG_B1_MU_E:
  1002. {
  1003. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  1004. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  1005. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  1006. ppdu_info->rx_status.he_sig_b_common_known |=
  1007. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  1008. /* TODO: Check on the availability of other fields in
  1009. * sig_b_common
  1010. */
  1011. value = HAL_RX_GET(he_sig_b1_mu_info,
  1012. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  1013. ppdu_info->rx_status.he_RU[0] = value;
  1014. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1015. break;
  1016. }
  1017. case WIFIPHYRX_HE_SIG_B2_MU_E:
  1018. {
  1019. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  1020. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  1021. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  1022. /*
  1023. * Not all "HE" fields can be updated from
  1024. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1025. * to populate rest of the "HE" fields for MU scenarios.
  1026. */
  1027. /* HE-data1 */
  1028. ppdu_info->rx_status.he_data1 |=
  1029. QDF_MON_STATUS_HE_MCS_KNOWN |
  1030. QDF_MON_STATUS_HE_CODING_KNOWN;
  1031. /* HE-data2 */
  1032. /* HE-data3 */
  1033. value = HAL_RX_GET(he_sig_b2_mu_info,
  1034. HE_SIG_B2_MU_INFO_0, STA_MCS);
  1035. ppdu_info->rx_status.mcs = value;
  1036. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1037. ppdu_info->rx_status.he_data3 |= value;
  1038. value = HAL_RX_GET(he_sig_b2_mu_info,
  1039. HE_SIG_B2_MU_INFO_0, STA_CODING);
  1040. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1041. ppdu_info->rx_status.he_data3 |= value;
  1042. /* HE-data4 */
  1043. value = HAL_RX_GET(he_sig_b2_mu_info,
  1044. HE_SIG_B2_MU_INFO_0, STA_ID);
  1045. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1046. ppdu_info->rx_status.he_data4 |= value;
  1047. /* HE-data5 */
  1048. /* HE-data6 */
  1049. value = HAL_RX_GET(he_sig_b2_mu_info,
  1050. HE_SIG_B2_MU_INFO_0, NSTS);
  1051. /* value n indicates n+1 spatial streams */
  1052. value++;
  1053. ppdu_info->rx_status.nss = value;
  1054. ppdu_info->rx_status.he_data6 |= value;
  1055. break;
  1056. }
  1057. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  1058. {
  1059. uint8_t *he_sig_b2_ofdma_info =
  1060. (uint8_t *)rx_tlv +
  1061. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  1062. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  1063. /*
  1064. * Not all "HE" fields can be updated from
  1065. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  1066. * to populate rest of "HE" fields for MU OFDMA scenarios.
  1067. */
  1068. /* HE-data1 */
  1069. ppdu_info->rx_status.he_data1 |=
  1070. QDF_MON_STATUS_HE_MCS_KNOWN |
  1071. QDF_MON_STATUS_HE_DCM_KNOWN |
  1072. QDF_MON_STATUS_HE_CODING_KNOWN;
  1073. /* HE-data2 */
  1074. ppdu_info->rx_status.he_data2 |=
  1075. QDF_MON_STATUS_TXBF_KNOWN;
  1076. /* HE-data3 */
  1077. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1078. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  1079. ppdu_info->rx_status.mcs = value;
  1080. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1081. ppdu_info->rx_status.he_data3 |= value;
  1082. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1083. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  1084. he_dcm = value;
  1085. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1086. ppdu_info->rx_status.he_data3 |= value;
  1087. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1088. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  1089. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1090. ppdu_info->rx_status.he_data3 |= value;
  1091. /* HE-data4 */
  1092. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1093. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  1094. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  1095. ppdu_info->rx_status.he_data4 |= value;
  1096. /* HE-data5 */
  1097. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1098. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  1099. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1100. ppdu_info->rx_status.he_data5 |= value;
  1101. /* HE-data6 */
  1102. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  1103. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  1104. /* value n indicates n+1 spatial streams */
  1105. value++;
  1106. ppdu_info->rx_status.nss = value;
  1107. ppdu_info->rx_status.he_data6 |= value;
  1108. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1109. break;
  1110. }
  1111. case WIFIPHYRX_RSSI_LEGACY_E:
  1112. {
  1113. uint8_t reception_type;
  1114. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  1115. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  1116. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  1117. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  1118. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  1119. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  1120. ppdu_info->rx_status.he_re = 0;
  1121. reception_type = HAL_RX_GET(rx_tlv,
  1122. PHYRX_RSSI_LEGACY_0,
  1123. RECEPTION_TYPE);
  1124. switch (reception_type) {
  1125. case QDF_RECEPTION_TYPE_ULOFMDA:
  1126. ppdu_info->rx_status.reception_type =
  1127. HAL_RX_TYPE_MU_OFDMA;
  1128. ppdu_info->rx_status.ulofdma_flag = 1;
  1129. ppdu_info->rx_status.he_data1 =
  1130. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1131. break;
  1132. case QDF_RECEPTION_TYPE_ULMIMO:
  1133. ppdu_info->rx_status.reception_type =
  1134. HAL_RX_TYPE_MU_MIMO;
  1135. ppdu_info->rx_status.he_data1 =
  1136. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1137. break;
  1138. default:
  1139. ppdu_info->rx_status.reception_type =
  1140. HAL_RX_TYPE_SU;
  1141. break;
  1142. }
  1143. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  1144. value = HAL_RX_GET(rssi_info_tlv,
  1145. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1146. ppdu_info->rx_status.rssi[0] = value;
  1147. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1148. "RSSI_PRI20_CHAIN0: %d\n", value);
  1149. value = HAL_RX_GET(rssi_info_tlv,
  1150. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1151. ppdu_info->rx_status.rssi[1] = value;
  1152. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1153. "RSSI_PRI20_CHAIN1: %d\n", value);
  1154. value = HAL_RX_GET(rssi_info_tlv,
  1155. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1156. ppdu_info->rx_status.rssi[2] = value;
  1157. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1158. "RSSI_PRI20_CHAIN2: %d\n", value);
  1159. value = HAL_RX_GET(rssi_info_tlv,
  1160. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1161. ppdu_info->rx_status.rssi[3] = value;
  1162. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1163. "RSSI_PRI20_CHAIN3: %d\n", value);
  1164. value = HAL_RX_GET(rssi_info_tlv,
  1165. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1166. ppdu_info->rx_status.rssi[4] = value;
  1167. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1168. "RSSI_PRI20_CHAIN4: %d\n", value);
  1169. value = HAL_RX_GET(rssi_info_tlv,
  1170. RECEIVE_RSSI_INFO_10, RSSI_PRI20_CHAIN5);
  1171. ppdu_info->rx_status.rssi[5] = value;
  1172. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1173. "RSSI_PRI20_CHAIN5: %d\n", value);
  1174. value = HAL_RX_GET(rssi_info_tlv,
  1175. RECEIVE_RSSI_INFO_12, RSSI_PRI20_CHAIN6);
  1176. ppdu_info->rx_status.rssi[6] = value;
  1177. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1178. "RSSI_PRI20_CHAIN1: %d\n", value);
  1179. value = HAL_RX_GET(rssi_info_tlv,
  1180. RECEIVE_RSSI_INFO_14, RSSI_PRI20_CHAIN7);
  1181. ppdu_info->rx_status.rssi[7] = value;
  1182. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1183. "RSSI_PRI20_CHAIN7: %d\n", value);
  1184. break;
  1185. }
  1186. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1187. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1188. ppdu_info);
  1189. break;
  1190. case WIFIRX_HEADER_E:
  1191. {
  1192. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  1193. uint16_t mpdu_cnt = com_info->mpdu_cnt;
  1194. if (mpdu_cnt >= HAL_RX_MAX_MPDU) {
  1195. hal_alert("Number of MPDUs per PPDU exceeded");
  1196. break;
  1197. }
  1198. /* Update first_msdu_payload for every mpdu and increment
  1199. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  1200. */
  1201. ppdu_info->ppdu_msdu_info[mpdu_cnt].first_msdu_payload =
  1202. rx_tlv;
  1203. ppdu_info->ppdu_msdu_info[mpdu_cnt].payload_len = tlv_len;
  1204. ppdu_info->ppdu_msdu_info[mpdu_cnt].nbuf = nbuf;
  1205. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1206. ppdu_info->msdu_info.payload_len = tlv_len;
  1207. ppdu_info->user_id = user_id;
  1208. ppdu_info->hdr_len = tlv_len;
  1209. ppdu_info->data = rx_tlv;
  1210. ppdu_info->data += 4;
  1211. /* for every RX_HEADER TLV increment mpdu_cnt */
  1212. com_info->mpdu_cnt++;
  1213. return HAL_TLV_STATUS_HEADER;
  1214. }
  1215. case WIFIRX_MPDU_START_E:
  1216. {
  1217. uint8_t *rx_mpdu_start =
  1218. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  1219. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  1220. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1221. PHY_PPDU_ID);
  1222. uint8_t filter_category = 0;
  1223. ppdu_info->nac_info.fc_valid =
  1224. HAL_RX_GET(rx_mpdu_start,
  1225. RX_MPDU_INFO_2,
  1226. MPDU_FRAME_CONTROL_VALID);
  1227. ppdu_info->nac_info.to_ds_flag =
  1228. HAL_RX_GET(rx_mpdu_start,
  1229. RX_MPDU_INFO_2,
  1230. TO_DS);
  1231. ppdu_info->nac_info.frame_control =
  1232. HAL_RX_GET(rx_mpdu_start,
  1233. RX_MPDU_INFO_14,
  1234. MPDU_FRAME_CONTROL_FIELD);
  1235. ppdu_info->nac_info.mac_addr2_valid =
  1236. HAL_RX_GET(rx_mpdu_start,
  1237. RX_MPDU_INFO_2,
  1238. MAC_ADDR_AD2_VALID);
  1239. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1240. HAL_RX_GET(rx_mpdu_start,
  1241. RX_MPDU_INFO_16,
  1242. MAC_ADDR_AD2_15_0);
  1243. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1244. HAL_RX_GET(rx_mpdu_start,
  1245. RX_MPDU_INFO_17,
  1246. MAC_ADDR_AD2_47_16);
  1247. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1248. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1249. ppdu_info->rx_status.ppdu_len =
  1250. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1251. MPDU_LENGTH);
  1252. } else {
  1253. ppdu_info->rx_status.ppdu_len +=
  1254. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1255. MPDU_LENGTH);
  1256. }
  1257. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1258. RXPCU_MPDU_FILTER_IN_CATEGORY);
  1259. if (filter_category == 0)
  1260. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  1261. else if (filter_category == 1)
  1262. ppdu_info->rx_status.monitor_direct_used = 1;
  1263. ppdu_info->nac_info.mcast_bcast =
  1264. HAL_RX_GET(rx_mpdu_start,
  1265. RX_MPDU_INFO_13,
  1266. MCAST_BCAST);
  1267. break;
  1268. }
  1269. case WIFIRX_MPDU_END_E:
  1270. ppdu_info->user_id = user_id;
  1271. ppdu_info->fcs_err =
  1272. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1273. FCS_ERR);
  1274. return HAL_TLV_STATUS_MPDU_END;
  1275. case WIFIRX_MSDU_END_E:
  1276. if (user_id < HAL_MAX_UL_MU_USERS) {
  1277. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  1278. HAL_RX_MSDU_END_CCE_METADATA_GET(rx_tlv);
  1279. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  1280. HAL_RX_MSDU_END_FSE_METADATA_GET(rx_tlv);
  1281. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  1282. HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(rx_tlv);
  1283. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  1284. HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(rx_tlv);
  1285. ppdu_info->rx_msdu_info[user_id].flow_idx =
  1286. HAL_RX_MSDU_END_FLOW_IDX_GET(rx_tlv);
  1287. }
  1288. return HAL_TLV_STATUS_MSDU_END;
  1289. case 0:
  1290. return HAL_TLV_STATUS_PPDU_DONE;
  1291. default:
  1292. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1293. unhandled = false;
  1294. else
  1295. unhandled = true;
  1296. break;
  1297. }
  1298. if (!unhandled)
  1299. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1300. "%s TLV type: %d, TLV len:%d %s",
  1301. __func__, tlv_tag, tlv_len,
  1302. unhandled == true ? "unhandled" : "");
  1303. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1304. rx_tlv, tlv_len);
  1305. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1306. }
  1307. /**
  1308. * hal_reo_status_get_header_generic - Process reo desc info
  1309. * @d - Pointer to reo descriptior
  1310. * @b - tlv type info
  1311. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1312. *
  1313. * Return - none.
  1314. *
  1315. */
  1316. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1317. {
  1318. uint32_t val1 = 0;
  1319. struct hal_reo_status_header *h =
  1320. (struct hal_reo_status_header *)h1;
  1321. switch (b) {
  1322. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1323. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1324. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1325. break;
  1326. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1327. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1328. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1329. break;
  1330. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1331. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1332. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1333. break;
  1334. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1335. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1336. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1337. break;
  1338. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1339. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1340. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1341. break;
  1342. case HAL_REO_DESC_THRES_STATUS_TLV:
  1343. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1344. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1345. break;
  1346. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1347. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1348. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1349. break;
  1350. default:
  1351. pr_err("ERROR: Unknown tlv\n");
  1352. break;
  1353. }
  1354. h->cmd_num =
  1355. HAL_GET_FIELD(
  1356. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1357. val1);
  1358. h->exec_time =
  1359. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1360. CMD_EXECUTION_TIME, val1);
  1361. h->status =
  1362. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1363. REO_CMD_EXECUTION_STATUS, val1);
  1364. switch (b) {
  1365. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1366. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1367. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1368. break;
  1369. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1370. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1371. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1372. break;
  1373. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1374. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1375. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1376. break;
  1377. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1378. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1379. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1380. break;
  1381. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1382. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1383. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1384. break;
  1385. case HAL_REO_DESC_THRES_STATUS_TLV:
  1386. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1387. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1388. break;
  1389. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1390. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1391. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1392. break;
  1393. default:
  1394. pr_err("ERROR: Unknown tlv\n");
  1395. break;
  1396. }
  1397. h->tstamp =
  1398. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1399. }
  1400. /**
  1401. * hal_reo_setup - Initialize HW REO block
  1402. *
  1403. * @hal_soc: Opaque HAL SOC handle
  1404. * @reo_params: parameters needed by HAL for REO config
  1405. */
  1406. static void hal_reo_setup_generic(struct hal_soc *soc,
  1407. void *reoparams)
  1408. {
  1409. uint32_t reg_val;
  1410. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1411. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1412. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1413. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1414. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1415. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1416. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1417. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1418. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1419. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1420. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1421. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1422. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1423. /* TODO: Setup destination ring mapping if enabled */
  1424. /* TODO: Error destination ring setting is left to default.
  1425. * Default setting is to send all errors to release ring.
  1426. */
  1427. HAL_REG_WRITE(soc,
  1428. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1429. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1430. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1431. HAL_REG_WRITE(soc,
  1432. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1433. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1434. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1435. HAL_REG_WRITE(soc,
  1436. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1437. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1438. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1439. HAL_REG_WRITE(soc,
  1440. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1441. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1442. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1443. /*
  1444. * When hash based routing is enabled, routing of the rx packet
  1445. * is done based on the following value: 1 _ _ _ _ The last 4
  1446. * bits are based on hash[3:0]. This means the possible values
  1447. * are 0x10 to 0x1f. This value is used to look-up the
  1448. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1449. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1450. * registers need to be configured to set-up the 16 entries to
  1451. * map the hash values to a ring number. There are 3 bits per
  1452. * hash entry – which are mapped as follows:
  1453. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1454. * 7: NOT_USED.
  1455. */
  1456. if (reo_params->rx_hash_enabled) {
  1457. HAL_REG_WRITE(soc,
  1458. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1459. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1460. reo_params->remap1);
  1461. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1462. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1463. HAL_REG_READ(soc,
  1464. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1465. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1466. HAL_REG_WRITE(soc,
  1467. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1468. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1469. reo_params->remap2);
  1470. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1471. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1472. HAL_REG_READ(soc,
  1473. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1474. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1475. }
  1476. /* TODO: Check if the following registers shoould be setup by host:
  1477. * AGING_CONTROL
  1478. * HIGH_MEMORY_THRESHOLD
  1479. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1480. * GLOBAL_LINK_DESC_COUNT_CTRL
  1481. */
  1482. }
  1483. /**
  1484. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1485. * @hal_soc: Opaque HAL SOC handle
  1486. * @hal_ring: Source ring pointer
  1487. * @headp: Head Pointer
  1488. * @tailp: Tail Pointer
  1489. * @ring: Ring type
  1490. *
  1491. * Return: Update tail pointer and head pointer in arguments.
  1492. */
  1493. static inline
  1494. void hal_get_hw_hptp_generic(struct hal_soc *hal_soc,
  1495. hal_ring_handle_t hal_ring_hdl,
  1496. uint32_t *headp, uint32_t *tailp,
  1497. uint8_t ring)
  1498. {
  1499. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1500. struct hal_hw_srng_config *ring_config;
  1501. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1502. if (!hal_soc || !srng) {
  1503. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1504. "%s: Context is Null", __func__);
  1505. return;
  1506. }
  1507. ring_config = HAL_SRNG_CONFIG(hal_soc, ring_type);
  1508. if (!ring_config->lmac_ring) {
  1509. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1510. *headp = SRNG_SRC_REG_READ(srng, HP);
  1511. *tailp = SRNG_SRC_REG_READ(srng, TP);
  1512. } else {
  1513. *headp = SRNG_DST_REG_READ(srng, HP);
  1514. *tailp = SRNG_DST_REG_READ(srng, TP);
  1515. }
  1516. }
  1517. }
  1518. /**
  1519. * hal_srng_src_hw_init - Private function to initialize SRNG
  1520. * source ring HW
  1521. * @hal_soc: HAL SOC handle
  1522. * @srng: SRNG ring pointer
  1523. */
  1524. static inline
  1525. void hal_srng_src_hw_init_generic(struct hal_soc *hal,
  1526. struct hal_srng *srng)
  1527. {
  1528. uint32_t reg_val = 0;
  1529. uint64_t tp_addr = 0;
  1530. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1531. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1532. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1533. srng->msi_addr & 0xffffffff);
  1534. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1535. (uint64_t)(srng->msi_addr) >> 32) |
  1536. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1537. MSI1_ENABLE), 1);
  1538. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1539. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1540. }
  1541. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1542. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1543. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1544. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1545. srng->entry_size * srng->num_entries);
  1546. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1547. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1548. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1549. /**
  1550. * Interrupt setup:
  1551. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1552. * if level mode is required
  1553. */
  1554. reg_val = 0;
  1555. /*
  1556. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1557. * programmed in terms of 1us resolution instead of 8us resolution as
  1558. * given in MLD.
  1559. */
  1560. if (srng->intr_timer_thres_us) {
  1561. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1562. INTERRUPT_TIMER_THRESHOLD),
  1563. srng->intr_timer_thres_us);
  1564. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1565. }
  1566. if (srng->intr_batch_cntr_thres_entries) {
  1567. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1568. BATCH_COUNTER_THRESHOLD),
  1569. srng->intr_batch_cntr_thres_entries *
  1570. srng->entry_size);
  1571. }
  1572. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1573. reg_val = 0;
  1574. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1575. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1576. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1577. }
  1578. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1579. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1580. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1581. * pointers are not required since this ring is completely managed
  1582. * by WBM HW
  1583. */
  1584. reg_val = 0;
  1585. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1586. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1587. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1588. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1589. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1590. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1591. } else {
  1592. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1593. }
  1594. /* Initilaize head and tail pointers to indicate ring is empty */
  1595. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1596. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1597. *(srng->u.src_ring.tp_addr) = 0;
  1598. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1599. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1600. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1601. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1602. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1603. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1604. /* Loop count is not used for SRC rings */
  1605. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1606. /*
  1607. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1608. * todo: update fw_api and replace with above line
  1609. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1610. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1611. */
  1612. reg_val |= 0x40;
  1613. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1614. }
  1615. /**
  1616. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1617. * destination ring HW
  1618. * @hal_soc: HAL SOC handle
  1619. * @srng: SRNG ring pointer
  1620. */
  1621. static inline
  1622. void hal_srng_dst_hw_init_generic(struct hal_soc *hal,
  1623. struct hal_srng *srng)
  1624. {
  1625. uint32_t reg_val = 0;
  1626. uint64_t hp_addr = 0;
  1627. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1628. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1629. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1630. srng->msi_addr & 0xffffffff);
  1631. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1632. (uint64_t)(srng->msi_addr) >> 32) |
  1633. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1634. MSI1_ENABLE), 1);
  1635. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1636. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1637. }
  1638. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1639. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1640. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1641. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1642. srng->entry_size * srng->num_entries);
  1643. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1644. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1645. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1646. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1647. /**
  1648. * Interrupt setup:
  1649. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1650. * if level mode is required
  1651. */
  1652. reg_val = 0;
  1653. if (srng->intr_timer_thres_us) {
  1654. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1655. INTERRUPT_TIMER_THRESHOLD),
  1656. srng->intr_timer_thres_us >> 3);
  1657. }
  1658. if (srng->intr_batch_cntr_thres_entries) {
  1659. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1660. BATCH_COUNTER_THRESHOLD),
  1661. srng->intr_batch_cntr_thres_entries *
  1662. srng->entry_size);
  1663. }
  1664. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1665. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1666. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1667. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1668. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1669. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1670. /* Initilaize head and tail pointers to indicate ring is empty */
  1671. SRNG_DST_REG_WRITE(srng, HP, 0);
  1672. SRNG_DST_REG_WRITE(srng, TP, 0);
  1673. *(srng->u.dst_ring.hp_addr) = 0;
  1674. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1675. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1676. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1677. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1678. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1679. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1680. /*
  1681. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1682. * todo: update fw_api and replace with above line
  1683. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1684. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1685. */
  1686. reg_val |= 0x40;
  1687. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1688. }
  1689. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1690. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1691. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1692. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1693. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1694. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1695. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1696. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1697. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1698. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1699. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1700. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1701. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1702. (((*(((uint32_t *) wbm_desc) + \
  1703. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1704. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1705. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1706. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1707. (((*(((uint32_t *) wbm_desc) + \
  1708. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1709. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1710. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1711. /**
  1712. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1713. * save it to hal_wbm_err_desc_info structure passed by caller
  1714. * @wbm_desc: wbm ring descriptor
  1715. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1716. * Return: void
  1717. */
  1718. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1719. void *wbm_er_info1)
  1720. {
  1721. struct hal_wbm_err_desc_info *wbm_er_info =
  1722. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1723. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1724. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1725. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1726. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1727. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1728. }
  1729. /**
  1730. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1731. * @hal_desc: completion ring descriptor pointer
  1732. *
  1733. * This function will return the type of pointer - buffer or descriptor
  1734. *
  1735. * Return: buffer type
  1736. */
  1737. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1738. {
  1739. uint32_t comp_desc =
  1740. *(uint32_t *) (((uint8_t *) hal_desc) +
  1741. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1742. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1743. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1744. }
  1745. /**
  1746. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1747. * human readable format.
  1748. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1749. * @dbg_level: log level.
  1750. *
  1751. * Return: void
  1752. */
  1753. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1754. uint8_t dbg_level)
  1755. {
  1756. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1757. struct rx_mpdu_info *mpdu_info =
  1758. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1759. hal_verbose_debug(
  1760. "rx_mpdu_start tlv (1/5) - "
  1761. "rxpcu_mpdu_filter_in_category: %x "
  1762. "sw_frame_group_id: %x "
  1763. "ndp_frame: %x "
  1764. "phy_err: %x "
  1765. "phy_err_during_mpdu_header: %x "
  1766. "protocol_version_err: %x "
  1767. "ast_based_lookup_valid: %x "
  1768. "phy_ppdu_id: %x "
  1769. "ast_index: %x "
  1770. "sw_peer_id: %x "
  1771. "mpdu_frame_control_valid: %x "
  1772. "mpdu_duration_valid: %x "
  1773. "mac_addr_ad1_valid: %x "
  1774. "mac_addr_ad2_valid: %x "
  1775. "mac_addr_ad3_valid: %x "
  1776. "mac_addr_ad4_valid: %x "
  1777. "mpdu_sequence_control_valid: %x "
  1778. "mpdu_qos_control_valid: %x "
  1779. "mpdu_ht_control_valid: %x "
  1780. "frame_encryption_info_valid: %x ",
  1781. mpdu_info->rxpcu_mpdu_filter_in_category,
  1782. mpdu_info->sw_frame_group_id,
  1783. mpdu_info->ndp_frame,
  1784. mpdu_info->phy_err,
  1785. mpdu_info->phy_err_during_mpdu_header,
  1786. mpdu_info->protocol_version_err,
  1787. mpdu_info->ast_based_lookup_valid,
  1788. mpdu_info->phy_ppdu_id,
  1789. mpdu_info->ast_index,
  1790. mpdu_info->sw_peer_id,
  1791. mpdu_info->mpdu_frame_control_valid,
  1792. mpdu_info->mpdu_duration_valid,
  1793. mpdu_info->mac_addr_ad1_valid,
  1794. mpdu_info->mac_addr_ad2_valid,
  1795. mpdu_info->mac_addr_ad3_valid,
  1796. mpdu_info->mac_addr_ad4_valid,
  1797. mpdu_info->mpdu_sequence_control_valid,
  1798. mpdu_info->mpdu_qos_control_valid,
  1799. mpdu_info->mpdu_ht_control_valid,
  1800. mpdu_info->frame_encryption_info_valid);
  1801. hal_verbose_debug(
  1802. "rx_mpdu_start tlv (2/5) - "
  1803. "fr_ds: %x "
  1804. "to_ds: %x "
  1805. "encrypted: %x "
  1806. "mpdu_retry: %x "
  1807. "mpdu_sequence_number: %x "
  1808. "epd_en: %x "
  1809. "all_frames_shall_be_encrypted: %x "
  1810. "encrypt_type: %x "
  1811. "mesh_sta: %x "
  1812. "bssid_hit: %x "
  1813. "bssid_number: %x "
  1814. "tid: %x "
  1815. "pn_31_0: %x "
  1816. "pn_63_32: %x "
  1817. "pn_95_64: %x "
  1818. "pn_127_96: %x "
  1819. "peer_meta_data: %x "
  1820. "rxpt_classify_info.reo_destination_indication: %x "
  1821. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1822. "rx_reo_queue_desc_addr_31_0: %x ",
  1823. mpdu_info->fr_ds,
  1824. mpdu_info->to_ds,
  1825. mpdu_info->encrypted,
  1826. mpdu_info->mpdu_retry,
  1827. mpdu_info->mpdu_sequence_number,
  1828. mpdu_info->epd_en,
  1829. mpdu_info->all_frames_shall_be_encrypted,
  1830. mpdu_info->encrypt_type,
  1831. mpdu_info->mesh_sta,
  1832. mpdu_info->bssid_hit,
  1833. mpdu_info->bssid_number,
  1834. mpdu_info->tid,
  1835. mpdu_info->pn_31_0,
  1836. mpdu_info->pn_63_32,
  1837. mpdu_info->pn_95_64,
  1838. mpdu_info->pn_127_96,
  1839. mpdu_info->peer_meta_data,
  1840. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1841. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1842. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1843. hal_verbose_debug(
  1844. "rx_mpdu_start tlv (3/5) - "
  1845. "rx_reo_queue_desc_addr_39_32: %x "
  1846. "receive_queue_number: %x "
  1847. "pre_delim_err_warning: %x "
  1848. "first_delim_err: %x "
  1849. "key_id_octet: %x "
  1850. "new_peer_entry: %x "
  1851. "decrypt_needed: %x "
  1852. "decap_type: %x "
  1853. "rx_insert_vlan_c_tag_padding: %x "
  1854. "rx_insert_vlan_s_tag_padding: %x "
  1855. "strip_vlan_c_tag_decap: %x "
  1856. "strip_vlan_s_tag_decap: %x "
  1857. "pre_delim_count: %x "
  1858. "ampdu_flag: %x "
  1859. "bar_frame: %x "
  1860. "mpdu_length: %x "
  1861. "first_mpdu: %x "
  1862. "mcast_bcast: %x "
  1863. "ast_index_not_found: %x "
  1864. "ast_index_timeout: %x ",
  1865. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1866. mpdu_info->receive_queue_number,
  1867. mpdu_info->pre_delim_err_warning,
  1868. mpdu_info->first_delim_err,
  1869. mpdu_info->key_id_octet,
  1870. mpdu_info->new_peer_entry,
  1871. mpdu_info->decrypt_needed,
  1872. mpdu_info->decap_type,
  1873. mpdu_info->rx_insert_vlan_c_tag_padding,
  1874. mpdu_info->rx_insert_vlan_s_tag_padding,
  1875. mpdu_info->strip_vlan_c_tag_decap,
  1876. mpdu_info->strip_vlan_s_tag_decap,
  1877. mpdu_info->pre_delim_count,
  1878. mpdu_info->ampdu_flag,
  1879. mpdu_info->bar_frame,
  1880. mpdu_info->mpdu_length,
  1881. mpdu_info->first_mpdu,
  1882. mpdu_info->mcast_bcast,
  1883. mpdu_info->ast_index_not_found,
  1884. mpdu_info->ast_index_timeout);
  1885. hal_verbose_debug(
  1886. "rx_mpdu_start tlv (4/5) - "
  1887. "power_mgmt: %x "
  1888. "non_qos: %x "
  1889. "null_data: %x "
  1890. "mgmt_type: %x "
  1891. "ctrl_type: %x "
  1892. "more_data: %x "
  1893. "eosp: %x "
  1894. "fragment_flag: %x "
  1895. "order: %x "
  1896. "u_apsd_trigger: %x "
  1897. "encrypt_required: %x "
  1898. "directed: %x "
  1899. "mpdu_frame_control_field: %x "
  1900. "mpdu_duration_field: %x "
  1901. "mac_addr_ad1_31_0: %x "
  1902. "mac_addr_ad1_47_32: %x "
  1903. "mac_addr_ad2_15_0: %x "
  1904. "mac_addr_ad2_47_16: %x "
  1905. "mac_addr_ad3_31_0: %x "
  1906. "mac_addr_ad3_47_32: %x ",
  1907. mpdu_info->power_mgmt,
  1908. mpdu_info->non_qos,
  1909. mpdu_info->null_data,
  1910. mpdu_info->mgmt_type,
  1911. mpdu_info->ctrl_type,
  1912. mpdu_info->more_data,
  1913. mpdu_info->eosp,
  1914. mpdu_info->fragment_flag,
  1915. mpdu_info->order,
  1916. mpdu_info->u_apsd_trigger,
  1917. mpdu_info->encrypt_required,
  1918. mpdu_info->directed,
  1919. mpdu_info->mpdu_frame_control_field,
  1920. mpdu_info->mpdu_duration_field,
  1921. mpdu_info->mac_addr_ad1_31_0,
  1922. mpdu_info->mac_addr_ad1_47_32,
  1923. mpdu_info->mac_addr_ad2_15_0,
  1924. mpdu_info->mac_addr_ad2_47_16,
  1925. mpdu_info->mac_addr_ad3_31_0,
  1926. mpdu_info->mac_addr_ad3_47_32);
  1927. hal_verbose_debug(
  1928. "rx_mpdu_start tlv (5/5) - "
  1929. "mpdu_sequence_control_field: %x "
  1930. "mac_addr_ad4_31_0: %x "
  1931. "mac_addr_ad4_47_32: %x "
  1932. "mpdu_qos_control_field: %x "
  1933. "mpdu_ht_control_field: %x ",
  1934. mpdu_info->mpdu_sequence_control_field,
  1935. mpdu_info->mac_addr_ad4_31_0,
  1936. mpdu_info->mac_addr_ad4_47_32,
  1937. mpdu_info->mpdu_qos_control_field,
  1938. mpdu_info->mpdu_ht_control_field);
  1939. }
  1940. /**
  1941. * hal_tx_desc_set_search_type - Set the search type value
  1942. * @desc: Handle to Tx Descriptor
  1943. * @search_type: search type
  1944. * 0 – Normal search
  1945. * 1 – Index based address search
  1946. * 2 – Index based flow search
  1947. *
  1948. * Return: void
  1949. */
  1950. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1951. static void hal_tx_desc_set_search_type_generic(void *desc,
  1952. uint8_t search_type)
  1953. {
  1954. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1955. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1956. }
  1957. #else
  1958. static void hal_tx_desc_set_search_type_generic(void *desc,
  1959. uint8_t search_type)
  1960. {
  1961. }
  1962. #endif
  1963. /**
  1964. * hal_tx_desc_set_search_index - Set the search index value
  1965. * @desc: Handle to Tx Descriptor
  1966. * @search_index: The index that will be used for index based address or
  1967. * flow search. The field is valid when 'search_type' is
  1968. * 1 0r 2
  1969. *
  1970. * Return: void
  1971. */
  1972. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1973. static void hal_tx_desc_set_search_index_generic(void *desc,
  1974. uint32_t search_index)
  1975. {
  1976. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1977. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1978. }
  1979. #else
  1980. static void hal_tx_desc_set_search_index_generic(void *desc,
  1981. uint32_t search_index)
  1982. {
  1983. }
  1984. #endif
  1985. /**
  1986. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  1987. * @soc: HAL SoC context
  1988. * @map: PCP-TID mapping table
  1989. *
  1990. * PCP are mapped to 8 TID values using TID values programmed
  1991. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1992. * The mapping register has TID mapping for 8 PCP values
  1993. *
  1994. * Return: none
  1995. */
  1996. static void hal_tx_set_pcp_tid_map_generic(struct hal_soc *soc, uint8_t *map)
  1997. {
  1998. uint32_t addr, value;
  1999. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2000. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2001. value = (map[0] |
  2002. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  2003. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  2004. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  2005. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  2006. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  2007. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  2008. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  2009. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2010. }
  2011. /**
  2012. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  2013. * value received from user-space
  2014. * @soc: HAL SoC context
  2015. * @pcp: pcp value
  2016. * @tid : tid value
  2017. *
  2018. * Return: void
  2019. */
  2020. static
  2021. void hal_tx_update_pcp_tid_generic(struct hal_soc *soc,
  2022. uint8_t pcp, uint8_t tid)
  2023. {
  2024. uint32_t addr, value, regval;
  2025. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  2026. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2027. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  2028. /* Read back previous PCP TID config and update
  2029. * with new config.
  2030. */
  2031. regval = HAL_REG_READ(soc, addr);
  2032. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  2033. regval |= value;
  2034. HAL_REG_WRITE(soc, addr,
  2035. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  2036. }
  2037. /**
  2038. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  2039. * @soc: HAL SoC context
  2040. * @val: priority value
  2041. *
  2042. * Return: void
  2043. */
  2044. static
  2045. void hal_tx_update_tidmap_prty_generic(struct hal_soc *soc, uint8_t value)
  2046. {
  2047. uint32_t addr;
  2048. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  2049. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  2050. HAL_REG_WRITE(soc, addr,
  2051. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  2052. }
  2053. #endif /* _HAL_GENERIC_API_H_ */