dsi_display.c 204 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  31. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  32. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  33. {.boot_param = dsi_display_primary},
  34. {.boot_param = dsi_display_secondary},
  35. };
  36. static const struct of_device_id dsi_display_dt_match[] = {
  37. {.compatible = "qcom,dsi-display"},
  38. {}
  39. };
  40. bool is_skip_op_required(struct dsi_display *display)
  41. {
  42. if (!display)
  43. return false;
  44. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  45. }
  46. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  47. u32 mask, bool enable)
  48. {
  49. int i;
  50. struct dsi_display_ctrl *ctrl;
  51. if (!display)
  52. return;
  53. display_for_each_ctrl(i, display) {
  54. ctrl = &display->ctrl[i];
  55. if (!ctrl)
  56. continue;
  57. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  58. }
  59. }
  60. static int dsi_display_config_clk_gating(struct dsi_display *display,
  61. bool enable)
  62. {
  63. int rc = 0, i = 0;
  64. struct dsi_display_ctrl *mctrl, *ctrl;
  65. enum dsi_clk_gate_type clk_selection;
  66. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  67. if (!display) {
  68. DSI_ERR("Invalid params\n");
  69. return -EINVAL;
  70. }
  71. if (display->panel->host_config.force_hs_clk_lane) {
  72. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  73. return 0;
  74. }
  75. mctrl = &display->ctrl[display->clk_master_idx];
  76. if (!mctrl) {
  77. DSI_ERR("Invalid controller\n");
  78. return -EINVAL;
  79. }
  80. clk_selection = display->clk_gating_config;
  81. if (!enable) {
  82. /* for disable path, make sure to disable all clk gating */
  83. clk_selection = DSI_CLK_ALL;
  84. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  85. /* Default selection, no overrides */
  86. clk_selection = default_clk_select;
  87. } else if (clk_selection == DSI_CLK_NONE) {
  88. clk_selection = 0;
  89. }
  90. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  91. enable ? "Enabling" : "Disabling",
  92. clk_selection & BYTE_CLK ? "yes" : "no",
  93. clk_selection & PIXEL_CLK ? "yes" : "no",
  94. clk_selection & DSI_PHY ? "yes" : "no");
  95. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  96. if (rc) {
  97. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  98. display->name, enable ? "enable" : "disable",
  99. clk_selection, rc);
  100. return rc;
  101. }
  102. display_for_each_ctrl(i, display) {
  103. ctrl = &display->ctrl[i];
  104. if (!ctrl->ctrl || (ctrl == mctrl))
  105. continue;
  106. /**
  107. * In Split DSI usecase we should not enable clock gating on
  108. * DSI PHY1 to ensure no display atrifacts are seen.
  109. */
  110. clk_selection &= ~DSI_PHY;
  111. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  112. clk_selection);
  113. if (rc) {
  114. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  115. display->name, enable ? "enable" : "disable",
  116. clk_selection, rc);
  117. return rc;
  118. }
  119. }
  120. return 0;
  121. }
  122. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  123. bool enable)
  124. {
  125. int i;
  126. struct dsi_display_ctrl *ctrl;
  127. if (!display)
  128. return;
  129. display_for_each_ctrl(i, display) {
  130. ctrl = &display->ctrl[i];
  131. if (!ctrl)
  132. continue;
  133. ctrl->ctrl->esd_check_underway = enable;
  134. }
  135. }
  136. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  137. {
  138. int i;
  139. struct dsi_display_ctrl *ctrl;
  140. if (!display)
  141. return;
  142. display_for_each_ctrl(i, display) {
  143. ctrl = &display->ctrl[i];
  144. if (!ctrl)
  145. continue;
  146. dsi_ctrl_irq_update(ctrl->ctrl, en);
  147. }
  148. }
  149. void dsi_rect_intersect(const struct dsi_rect *r1,
  150. const struct dsi_rect *r2,
  151. struct dsi_rect *result)
  152. {
  153. int l, t, r, b;
  154. if (!r1 || !r2 || !result)
  155. return;
  156. l = max(r1->x, r2->x);
  157. t = max(r1->y, r2->y);
  158. r = min((r1->x + r1->w), (r2->x + r2->w));
  159. b = min((r1->y + r1->h), (r2->y + r2->h));
  160. if (r <= l || b <= t) {
  161. memset(result, 0, sizeof(*result));
  162. } else {
  163. result->x = l;
  164. result->y = t;
  165. result->w = r - l;
  166. result->h = b - t;
  167. }
  168. }
  169. int dsi_display_set_backlight(struct drm_connector *connector,
  170. void *display, u32 bl_lvl)
  171. {
  172. struct dsi_display *dsi_display = display;
  173. struct dsi_panel *panel;
  174. u32 bl_scale, bl_scale_sv;
  175. u64 bl_temp;
  176. int rc = 0;
  177. if (dsi_display == NULL || dsi_display->panel == NULL)
  178. return -EINVAL;
  179. panel = dsi_display->panel;
  180. mutex_lock(&panel->panel_lock);
  181. if (!dsi_panel_initialized(panel)) {
  182. rc = -EINVAL;
  183. goto error;
  184. }
  185. panel->bl_config.bl_level = bl_lvl;
  186. /* scale backlight */
  187. bl_scale = panel->bl_config.bl_scale;
  188. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  189. bl_scale_sv = panel->bl_config.bl_scale_sv;
  190. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  191. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  192. bl_scale, bl_scale_sv, (u32)bl_temp);
  193. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  194. DSI_CORE_CLK, DSI_CLK_ON);
  195. if (rc) {
  196. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  197. dsi_display->name, rc);
  198. goto error;
  199. }
  200. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  201. if (rc)
  202. DSI_ERR("unable to set backlight\n");
  203. rc = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  204. DSI_CORE_CLK, DSI_CLK_OFF);
  205. if (rc) {
  206. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  207. dsi_display->name, rc);
  208. goto error;
  209. }
  210. error:
  211. mutex_unlock(&panel->panel_lock);
  212. return rc;
  213. }
  214. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  215. {
  216. int rc = 0;
  217. int i;
  218. struct dsi_display_ctrl *m_ctrl, *ctrl;
  219. bool skip_op = is_skip_op_required(display);
  220. m_ctrl = &display->ctrl[display->cmd_master_idx];
  221. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  222. if (display->cmd_engine_refcount > 0) {
  223. display->cmd_engine_refcount++;
  224. goto done;
  225. }
  226. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  227. DSI_CTRL_ENGINE_ON, skip_op);
  228. if (rc) {
  229. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  230. display->name, skip_op, rc);
  231. goto done;
  232. }
  233. display_for_each_ctrl(i, display) {
  234. ctrl = &display->ctrl[i];
  235. if (!ctrl->ctrl || (ctrl == m_ctrl))
  236. continue;
  237. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  238. DSI_CTRL_ENGINE_ON, skip_op);
  239. if (rc) {
  240. DSI_ERR(
  241. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  242. display->name, skip_op, rc);
  243. goto error_disable_master;
  244. }
  245. }
  246. display->cmd_engine_refcount++;
  247. goto done;
  248. error_disable_master:
  249. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  250. DSI_CTRL_ENGINE_OFF, skip_op);
  251. done:
  252. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  253. return rc;
  254. }
  255. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  256. {
  257. int rc = 0;
  258. int i;
  259. struct dsi_display_ctrl *m_ctrl, *ctrl;
  260. bool skip_op = is_skip_op_required(display);
  261. m_ctrl = &display->ctrl[display->cmd_master_idx];
  262. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  263. if (display->cmd_engine_refcount == 0) {
  264. DSI_ERR("[%s] Invalid refcount\n", display->name);
  265. goto done;
  266. } else if (display->cmd_engine_refcount > 1) {
  267. display->cmd_engine_refcount--;
  268. goto done;
  269. }
  270. display_for_each_ctrl(i, display) {
  271. ctrl = &display->ctrl[i];
  272. if (!ctrl->ctrl || (ctrl == m_ctrl))
  273. continue;
  274. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  275. DSI_CTRL_ENGINE_OFF, skip_op);
  276. if (rc)
  277. DSI_ERR(
  278. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  279. display->name, skip_op, rc);
  280. }
  281. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  282. DSI_CTRL_ENGINE_OFF, skip_op);
  283. if (rc) {
  284. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  285. display->name, skip_op, rc);
  286. goto error;
  287. }
  288. error:
  289. display->cmd_engine_refcount = 0;
  290. done:
  291. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  292. return rc;
  293. }
  294. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  295. {
  296. struct dsi_display *display;
  297. struct dsi_display_ctrl *display_ctrl;
  298. int rc, cnt;
  299. if (!cb_data) {
  300. DSI_ERR("aspace cb called with invalid cb_data\n");
  301. return;
  302. }
  303. display = (struct dsi_display *)cb_data;
  304. /*
  305. * acquire panel_lock to make sure no commands are in-progress
  306. * while detaching the non-secure context banks
  307. */
  308. dsi_panel_acquire_panel_lock(display->panel);
  309. if (is_detach) {
  310. /* invalidate the stored iova */
  311. display->cmd_buffer_iova = 0;
  312. /* return the virtual address mapping */
  313. msm_gem_put_vaddr(display->tx_cmd_buf);
  314. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  315. } else {
  316. rc = msm_gem_get_iova(display->tx_cmd_buf,
  317. display->aspace, &(display->cmd_buffer_iova));
  318. if (rc) {
  319. DSI_ERR("failed to get the iova rc %d\n", rc);
  320. goto end;
  321. }
  322. display->vaddr =
  323. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  324. if (IS_ERR_OR_NULL(display->vaddr)) {
  325. DSI_ERR("failed to get va rc %d\n", rc);
  326. goto end;
  327. }
  328. }
  329. display_for_each_ctrl(cnt, display) {
  330. display_ctrl = &display->ctrl[cnt];
  331. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  332. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  333. display_ctrl->ctrl->vaddr = display->vaddr;
  334. display_ctrl->ctrl->secure_mode = is_detach;
  335. }
  336. end:
  337. /* release panel_lock */
  338. dsi_panel_release_panel_lock(display->panel);
  339. }
  340. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  341. {
  342. struct dsi_display *display = (struct dsi_display *)data;
  343. /*
  344. * This irq handler is used for sole purpose of identifying
  345. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  346. * in case of display not being initialized yet
  347. */
  348. if (!display)
  349. return IRQ_HANDLED;
  350. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  351. complete_all(&display->esd_te_gate);
  352. return IRQ_HANDLED;
  353. }
  354. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  355. bool enable)
  356. {
  357. if (!display) {
  358. DSI_ERR("Invalid params\n");
  359. return;
  360. }
  361. /* Handle unbalanced irq enable/disable calls */
  362. if (enable && !display->is_te_irq_enabled) {
  363. enable_irq(gpio_to_irq(display->disp_te_gpio));
  364. display->is_te_irq_enabled = true;
  365. } else if (!enable && display->is_te_irq_enabled) {
  366. disable_irq(gpio_to_irq(display->disp_te_gpio));
  367. display->is_te_irq_enabled = false;
  368. }
  369. }
  370. static void dsi_display_register_te_irq(struct dsi_display *display)
  371. {
  372. int rc = 0;
  373. struct platform_device *pdev;
  374. struct device *dev;
  375. unsigned int te_irq;
  376. pdev = display->pdev;
  377. if (!pdev) {
  378. DSI_ERR("invalid platform device\n");
  379. return;
  380. }
  381. dev = &pdev->dev;
  382. if (!dev) {
  383. DSI_ERR("invalid device\n");
  384. return;
  385. }
  386. if (display->trusted_vm_env) {
  387. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  388. return;
  389. }
  390. if (!gpio_is_valid(display->disp_te_gpio)) {
  391. rc = -EINVAL;
  392. goto error;
  393. }
  394. init_completion(&display->esd_te_gate);
  395. te_irq = gpio_to_irq(display->disp_te_gpio);
  396. /* Avoid deferred spurious irqs with disable_irq() */
  397. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  398. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  399. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  400. "TE_GPIO", display);
  401. if (rc) {
  402. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  403. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  404. goto error;
  405. }
  406. disable_irq(te_irq);
  407. display->is_te_irq_enabled = false;
  408. return;
  409. error:
  410. /* disable the TE based ESD check */
  411. DSI_WARN("Unable to register for TE IRQ\n");
  412. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  413. display->panel->esd_config.esd_enabled = false;
  414. }
  415. /* Allocate memory for cmd dma tx buffer */
  416. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  417. {
  418. int rc = 0, cnt = 0;
  419. struct dsi_display_ctrl *display_ctrl;
  420. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  421. SZ_4K,
  422. MSM_BO_UNCACHED);
  423. if ((display->tx_cmd_buf) == NULL) {
  424. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  425. rc = -ENOMEM;
  426. goto error;
  427. }
  428. display->cmd_buffer_size = SZ_4K;
  429. display->aspace = msm_gem_smmu_address_space_get(
  430. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  431. if (PTR_ERR(display->aspace) == -ENODEV) {
  432. display->aspace = NULL;
  433. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  434. } else if (IS_ERR_OR_NULL(display->aspace)) {
  435. rc = PTR_ERR(display->aspace);
  436. display->aspace = NULL;
  437. DSI_ERR("failed to get aspace %d\n", rc);
  438. goto free_gem;
  439. } else if (display->aspace) {
  440. /* register to aspace */
  441. rc = msm_gem_address_space_register_cb(display->aspace,
  442. dsi_display_aspace_cb_locked, (void *)display);
  443. if (rc) {
  444. DSI_ERR("failed to register callback %d\n", rc);
  445. goto free_gem;
  446. }
  447. }
  448. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  449. &(display->cmd_buffer_iova));
  450. if (rc) {
  451. DSI_ERR("failed to get the iova rc %d\n", rc);
  452. goto free_aspace_cb;
  453. }
  454. display->vaddr =
  455. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  456. if (IS_ERR_OR_NULL(display->vaddr)) {
  457. DSI_ERR("failed to get va rc %d\n", rc);
  458. rc = -EINVAL;
  459. goto put_iova;
  460. }
  461. display_for_each_ctrl(cnt, display) {
  462. display_ctrl = &display->ctrl[cnt];
  463. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  464. display_ctrl->ctrl->cmd_buffer_iova =
  465. display->cmd_buffer_iova;
  466. display_ctrl->ctrl->vaddr = display->vaddr;
  467. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  468. }
  469. return rc;
  470. put_iova:
  471. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  472. free_aspace_cb:
  473. msm_gem_address_space_unregister_cb(display->aspace,
  474. dsi_display_aspace_cb_locked, display);
  475. free_gem:
  476. mutex_lock(&display->drm_dev->struct_mutex);
  477. msm_gem_free_object(display->tx_cmd_buf);
  478. mutex_unlock(&display->drm_dev->struct_mutex);
  479. error:
  480. return rc;
  481. }
  482. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  483. {
  484. int i, j = 0;
  485. int len = 0, *lenp;
  486. int group = 0, count = 0;
  487. struct drm_panel_esd_config *config;
  488. if (!panel)
  489. return false;
  490. config = &(panel->esd_config);
  491. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  492. count = config->status_cmd.count;
  493. for (i = 0; i < count; i++)
  494. len += lenp[i];
  495. for (i = 0; i < len; i++)
  496. j += len;
  497. for (j = 0; j < config->groups; ++j) {
  498. for (i = 0; i < len; ++i) {
  499. if (config->return_buf[i] !=
  500. config->status_value[group + i]) {
  501. DRM_ERROR("mismatch: 0x%x\n",
  502. config->return_buf[i]);
  503. break;
  504. }
  505. }
  506. if (i == len)
  507. return true;
  508. group += len;
  509. }
  510. return false;
  511. }
  512. static void dsi_display_parse_te_data(struct dsi_display *display)
  513. {
  514. struct platform_device *pdev;
  515. struct device *dev;
  516. int rc = 0;
  517. u32 val = 0;
  518. pdev = display->pdev;
  519. if (!pdev) {
  520. DSI_ERR("Invalid platform device\n");
  521. return;
  522. }
  523. dev = &pdev->dev;
  524. if (!dev) {
  525. DSI_ERR("Invalid platform device\n");
  526. return;
  527. }
  528. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  529. "qcom,platform-te-gpio", 0);
  530. if (display->fw)
  531. rc = dsi_parser_read_u32(display->parser_node,
  532. "qcom,panel-te-source", &val);
  533. else
  534. rc = of_property_read_u32(dev->of_node,
  535. "qcom,panel-te-source", &val);
  536. if (rc || (val > MAX_TE_SOURCE_ID)) {
  537. DSI_ERR("invalid vsync source selection\n");
  538. val = 0;
  539. }
  540. display->te_source = val;
  541. }
  542. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  543. struct dsi_panel *panel)
  544. {
  545. int i, rc = 0, count = 0, start = 0, *lenp;
  546. struct drm_panel_esd_config *config;
  547. struct dsi_cmd_desc *cmds;
  548. u32 flags = 0;
  549. if (!panel || !ctrl || !ctrl->ctrl)
  550. return -EINVAL;
  551. /*
  552. * When DSI controller is not in initialized state, we do not want to
  553. * report a false ESD failure and hence we defer until next read
  554. * happen.
  555. */
  556. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  557. return 1;
  558. config = &(panel->esd_config);
  559. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  560. count = config->status_cmd.count;
  561. cmds = config->status_cmd.cmds;
  562. flags |= (DSI_CTRL_CMD_FETCH_MEMORY | DSI_CTRL_CMD_READ);
  563. if (ctrl->ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)
  564. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  565. for (i = 0; i < count; ++i) {
  566. memset(config->status_buf, 0x0, SZ_4K);
  567. if (cmds[i].last_command) {
  568. cmds[i].msg.flags |= MIPI_DSI_MSG_LASTCOMMAND;
  569. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  570. }
  571. if ((cmds[i].msg.flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  572. (panel->panel_initialized))
  573. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  574. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  575. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  576. cmds[i].msg.rx_buf = config->status_buf;
  577. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  578. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i].msg, &flags);
  579. if (rc <= 0) {
  580. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  581. return rc;
  582. }
  583. memcpy(config->return_buf + start,
  584. config->status_buf, lenp[i]);
  585. start += lenp[i];
  586. }
  587. return rc;
  588. }
  589. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  590. struct dsi_panel *panel)
  591. {
  592. int rc = 0;
  593. rc = dsi_display_read_status(ctrl, panel);
  594. if (rc <= 0) {
  595. goto exit;
  596. } else {
  597. /*
  598. * panel status read successfully.
  599. * check for validity of the data read back.
  600. */
  601. rc = dsi_display_validate_reg_read(panel);
  602. if (!rc) {
  603. rc = -EINVAL;
  604. goto exit;
  605. }
  606. }
  607. exit:
  608. return rc;
  609. }
  610. static int dsi_display_status_reg_read(struct dsi_display *display)
  611. {
  612. int rc = 0, i;
  613. struct dsi_display_ctrl *m_ctrl, *ctrl;
  614. DSI_DEBUG(" ++\n");
  615. m_ctrl = &display->ctrl[display->cmd_master_idx];
  616. if (display->tx_cmd_buf == NULL) {
  617. rc = dsi_host_alloc_cmd_tx_buffer(display);
  618. if (rc) {
  619. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  620. goto done;
  621. }
  622. }
  623. rc = dsi_display_cmd_engine_enable(display);
  624. if (rc) {
  625. DSI_ERR("cmd engine enable failed\n");
  626. return -EPERM;
  627. }
  628. rc = dsi_display_validate_status(m_ctrl, display->panel);
  629. if (rc <= 0) {
  630. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  631. display->name, rc);
  632. goto exit;
  633. }
  634. if (!display->panel->sync_broadcast_en)
  635. goto exit;
  636. display_for_each_ctrl(i, display) {
  637. ctrl = &display->ctrl[i];
  638. if (ctrl == m_ctrl)
  639. continue;
  640. rc = dsi_display_validate_status(ctrl, display->panel);
  641. if (rc <= 0) {
  642. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  643. display->name, rc);
  644. goto exit;
  645. }
  646. }
  647. exit:
  648. dsi_display_cmd_engine_disable(display);
  649. done:
  650. return rc;
  651. }
  652. static int dsi_display_status_bta_request(struct dsi_display *display)
  653. {
  654. int rc = 0;
  655. DSI_DEBUG(" ++\n");
  656. /* TODO: trigger SW BTA and wait for acknowledgment */
  657. return rc;
  658. }
  659. static int dsi_display_status_check_te(struct dsi_display *display,
  660. int rechecks)
  661. {
  662. int rc = 1, i = 0;
  663. int const esd_te_timeout = msecs_to_jiffies(3*20);
  664. dsi_display_change_te_irq_status(display, true);
  665. for (i = 0; i < rechecks; i++) {
  666. reinit_completion(&display->esd_te_gate);
  667. if (!wait_for_completion_timeout(&display->esd_te_gate,
  668. esd_te_timeout)) {
  669. DSI_ERR("TE check failed\n");
  670. dsi_display_change_te_irq_status(display, false);
  671. return -EINVAL;
  672. }
  673. }
  674. dsi_display_change_te_irq_status(display, false);
  675. return rc;
  676. }
  677. int dsi_display_check_status(struct drm_connector *connector, void *display,
  678. bool te_check_override)
  679. {
  680. struct dsi_display *dsi_display = display;
  681. struct dsi_panel *panel;
  682. u32 status_mode;
  683. int rc = 0x1, ret;
  684. u32 mask;
  685. int te_rechecks = 1;
  686. if (!dsi_display || !dsi_display->panel)
  687. return -EINVAL;
  688. panel = dsi_display->panel;
  689. dsi_panel_acquire_panel_lock(panel);
  690. if (!panel->panel_initialized) {
  691. DSI_DEBUG("Panel not initialized\n");
  692. goto release_panel_lock;
  693. }
  694. /* Prevent another ESD check,when ESD recovery is underway */
  695. if (atomic_read(&panel->esd_recovery_pending))
  696. goto release_panel_lock;
  697. status_mode = panel->esd_config.status_mode;
  698. if (status_mode == ESD_MODE_SW_SIM_SUCCESS)
  699. goto release_panel_lock;
  700. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  701. rc = -EINVAL;
  702. goto release_panel_lock;
  703. }
  704. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  705. if (te_check_override)
  706. te_rechecks = MAX_TE_RECHECKS;
  707. ret = dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  708. DSI_ALL_CLKS, DSI_CLK_ON);
  709. if (ret)
  710. goto release_panel_lock;
  711. /* Mask error interrupts before attempting ESD read */
  712. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  713. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  714. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask, true);
  715. if (status_mode == ESD_MODE_REG_READ) {
  716. rc = dsi_display_status_reg_read(dsi_display);
  717. } else if (status_mode == ESD_MODE_SW_BTA) {
  718. rc = dsi_display_status_bta_request(dsi_display);
  719. } else if (status_mode == ESD_MODE_PANEL_TE) {
  720. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  721. te_check_override = false;
  722. } else {
  723. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  724. panel->esd_config.esd_enabled = false;
  725. }
  726. if (rc <= 0 && te_check_override)
  727. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  728. /* Unmask error interrupts if check passed*/
  729. if (rc > 0) {
  730. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  731. dsi_display_mask_ctrl_error_interrupts(dsi_display, mask,
  732. false);
  733. if (te_check_override && panel->esd_config.esd_enabled == false)
  734. rc = dsi_display_status_check_te(dsi_display,
  735. te_rechecks);
  736. }
  737. dsi_display_clk_ctrl(dsi_display->dsi_clk_handle,
  738. DSI_ALL_CLKS, DSI_CLK_OFF);
  739. /* Handle Panel failures during display disable sequence */
  740. if (rc <=0)
  741. atomic_set(&panel->esd_recovery_pending, 1);
  742. release_panel_lock:
  743. dsi_panel_release_panel_lock(panel);
  744. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  745. return rc;
  746. }
  747. static int dsi_display_cmd_prepare(const char *cmd_buf, u32 cmd_buf_len,
  748. struct dsi_cmd_desc *cmd, u8 *payload, u32 payload_len)
  749. {
  750. int i;
  751. memset(cmd, 0x00, sizeof(*cmd));
  752. cmd->msg.type = cmd_buf[0];
  753. cmd->last_command = (cmd_buf[1] == 1);
  754. cmd->msg.channel = cmd_buf[2];
  755. cmd->msg.flags = cmd_buf[3];
  756. cmd->msg.ctrl = 0;
  757. cmd->post_wait_ms = cmd->msg.wait_ms = cmd_buf[4];
  758. cmd->msg.tx_len = ((cmd_buf[5] << 8) | (cmd_buf[6]));
  759. if (cmd->msg.tx_len > payload_len) {
  760. DSI_ERR("Incorrect payload length tx_len %zu, payload_len %d\n",
  761. cmd->msg.tx_len, payload_len);
  762. return -EINVAL;
  763. }
  764. if (cmd->last_command)
  765. cmd->msg.flags |= MIPI_DSI_MSG_LASTCOMMAND;
  766. for (i = 0; i < cmd->msg.tx_len; i++)
  767. payload[i] = cmd_buf[7 + i];
  768. cmd->msg.tx_buf = payload;
  769. return 0;
  770. }
  771. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  772. bool *state)
  773. {
  774. struct dsi_display_ctrl *ctrl;
  775. int i, rc = -EINVAL;
  776. display_for_each_ctrl(i, dsi_display) {
  777. ctrl = &dsi_display->ctrl[i];
  778. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, state);
  779. if (rc)
  780. break;
  781. }
  782. return rc;
  783. }
  784. static int dsi_display_cmd_rx(struct dsi_display *display,
  785. struct dsi_cmd_desc *cmd)
  786. {
  787. struct dsi_display_ctrl *m_ctrl = NULL;
  788. u32 mask = 0, flags = 0;
  789. int rc = 0;
  790. if (!display || !display->panel)
  791. return -EINVAL;
  792. m_ctrl = &display->ctrl[display->cmd_master_idx];
  793. if (!m_ctrl || !m_ctrl->ctrl)
  794. return -EINVAL;
  795. /* acquire panel_lock to make sure no commands are in progress */
  796. dsi_panel_acquire_panel_lock(display->panel);
  797. if (!display->panel->panel_initialized) {
  798. DSI_DEBUG("panel not initialized\n");
  799. goto release_panel_lock;
  800. }
  801. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  802. DSI_ALL_CLKS, DSI_CLK_ON);
  803. if (rc)
  804. goto release_panel_lock;
  805. mask = BIT(DSI_FIFO_OVERFLOW) | BIT(DSI_FIFO_UNDERFLOW);
  806. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  807. rc = dsi_display_cmd_engine_enable(display);
  808. if (rc) {
  809. DSI_ERR("cmd engine enable failed rc = %d\n", rc);
  810. goto error;
  811. }
  812. flags |= (DSI_CTRL_CMD_FETCH_MEMORY | DSI_CTRL_CMD_READ);
  813. if ((m_ctrl->ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) ||
  814. ((cmd->msg.flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  815. (display->panel->panel_initialized)))
  816. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  817. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, &cmd->msg, &flags);
  818. if (rc <= 0)
  819. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  820. dsi_display_cmd_engine_disable(display);
  821. error:
  822. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  823. dsi_display_clk_ctrl(display->dsi_clk_handle,
  824. DSI_ALL_CLKS, DSI_CLK_OFF);
  825. release_panel_lock:
  826. dsi_panel_release_panel_lock(display->panel);
  827. return rc;
  828. }
  829. int dsi_display_cmd_transfer(struct drm_connector *connector,
  830. void *display, const char *cmd_buf,
  831. u32 cmd_buf_len)
  832. {
  833. struct dsi_display *dsi_display = display;
  834. struct dsi_cmd_desc cmd;
  835. u8 cmd_payload[MAX_CMD_PAYLOAD_SIZE];
  836. int rc = 0;
  837. bool state = false;
  838. if (!dsi_display || !cmd_buf) {
  839. DSI_ERR("[DSI] invalid params\n");
  840. return -EINVAL;
  841. }
  842. DSI_DEBUG("[DSI] Display command transfer\n");
  843. rc = dsi_display_cmd_prepare(cmd_buf, cmd_buf_len,
  844. &cmd, cmd_payload, MAX_CMD_PAYLOAD_SIZE);
  845. if (rc) {
  846. DSI_ERR("[DSI] command prepare failed. rc %d\n", rc);
  847. return rc;
  848. }
  849. mutex_lock(&dsi_display->display_lock);
  850. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  851. /**
  852. * Handle scenario where a command transfer is initiated through
  853. * sysfs interface when device is in suepnd state.
  854. */
  855. if (!rc && !state) {
  856. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  857. );
  858. rc = -EPERM;
  859. goto end;
  860. }
  861. if (rc || !state) {
  862. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  863. state, rc);
  864. rc = -EPERM;
  865. goto end;
  866. }
  867. rc = dsi_display->host.ops->transfer(&dsi_display->host,
  868. &cmd.msg);
  869. end:
  870. mutex_unlock(&dsi_display->display_lock);
  871. return rc;
  872. }
  873. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  874. bool enable)
  875. {
  876. int i;
  877. struct dsi_display_ctrl *ctrl;
  878. if (!display || !display->panel->host_config.force_hs_clk_lane)
  879. return;
  880. display_for_each_ctrl(i, display) {
  881. ctrl = &display->ctrl[i];
  882. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  883. }
  884. }
  885. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  886. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  887. {
  888. struct dsi_display *dsi_display = display;
  889. struct dsi_cmd_desc cmd = {};
  890. u8 cmd_payload[MAX_CMD_PAYLOAD_SIZE] = {0};
  891. bool state = false;
  892. int rc = -1;
  893. if (!dsi_display || !cmd_buf || !recv_buf) {
  894. DSI_ERR("[DSI] invalid params\n");
  895. return -EINVAL;
  896. }
  897. rc = dsi_display_cmd_prepare(cmd_buf, cmd_buf_len,
  898. &cmd, cmd_payload, MAX_CMD_PAYLOAD_SIZE);
  899. if (rc) {
  900. DSI_ERR("[DSI] command prepare failed, rc = %d\n", rc);
  901. return rc;
  902. }
  903. cmd.msg.rx_buf = recv_buf;
  904. cmd.msg.rx_len = recv_buf_len;
  905. mutex_lock(&dsi_display->display_lock);
  906. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  907. if (rc || !state) {
  908. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  909. state, rc);
  910. rc = -EPERM;
  911. goto end;
  912. }
  913. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  914. if (rc <= 0)
  915. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  916. end:
  917. mutex_unlock(&dsi_display->display_lock);
  918. return rc;
  919. }
  920. int dsi_display_soft_reset(void *display)
  921. {
  922. struct dsi_display *dsi_display;
  923. struct dsi_display_ctrl *ctrl;
  924. int rc = 0;
  925. int i;
  926. if (!display)
  927. return -EINVAL;
  928. dsi_display = display;
  929. display_for_each_ctrl(i, dsi_display) {
  930. ctrl = &dsi_display->ctrl[i];
  931. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  932. if (rc) {
  933. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  934. dsi_display->name, i, rc);
  935. break;
  936. }
  937. }
  938. return rc;
  939. }
  940. enum dsi_pixel_format dsi_display_get_dst_format(
  941. struct drm_connector *connector,
  942. void *display)
  943. {
  944. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  945. struct dsi_display *dsi_display = (struct dsi_display *)display;
  946. if (!dsi_display || !dsi_display->panel) {
  947. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  948. dsi_display,
  949. ((dsi_display) ? dsi_display->panel : NULL));
  950. return format;
  951. }
  952. format = dsi_display->panel->host_config.dst_format;
  953. return format;
  954. }
  955. static void _dsi_display_setup_misr(struct dsi_display *display)
  956. {
  957. int i;
  958. display_for_each_ctrl(i, display) {
  959. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  960. display->misr_enable,
  961. display->misr_frame_count);
  962. }
  963. }
  964. int dsi_display_set_power(struct drm_connector *connector,
  965. int power_mode, void *disp)
  966. {
  967. struct dsi_display *display = disp;
  968. int rc = 0;
  969. if (!display || !display->panel) {
  970. DSI_ERR("invalid display/panel\n");
  971. return -EINVAL;
  972. }
  973. switch (power_mode) {
  974. case SDE_MODE_DPMS_LP1:
  975. rc = dsi_panel_set_lp1(display->panel);
  976. break;
  977. case SDE_MODE_DPMS_LP2:
  978. rc = dsi_panel_set_lp2(display->panel);
  979. break;
  980. case SDE_MODE_DPMS_ON:
  981. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  982. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  983. rc = dsi_panel_set_nolp(display->panel);
  984. break;
  985. case SDE_MODE_DPMS_OFF:
  986. default:
  987. return rc;
  988. }
  989. DSI_DEBUG("Power mode transition from %d to %d %s",
  990. display->panel->power_mode, power_mode,
  991. rc ? "failed" : "successful");
  992. if (!rc)
  993. display->panel->power_mode = power_mode;
  994. return rc;
  995. }
  996. #ifdef CONFIG_DEBUG_FS
  997. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  998. {
  999. u32 status_mode = 0;
  1000. if (!display->panel) {
  1001. DSI_ERR("Invalid panel data\n");
  1002. return false;
  1003. }
  1004. status_mode = display->panel->esd_config.status_mode;
  1005. if (status_mode == ESD_MODE_PANEL_TE &&
  1006. gpio_is_valid(display->disp_te_gpio))
  1007. return true;
  1008. return false;
  1009. }
  1010. static ssize_t debugfs_dump_info_read(struct file *file,
  1011. char __user *user_buf,
  1012. size_t user_len,
  1013. loff_t *ppos)
  1014. {
  1015. struct dsi_display *display = file->private_data;
  1016. char *buf;
  1017. u32 len = 0;
  1018. int i;
  1019. if (!display)
  1020. return -ENODEV;
  1021. if (*ppos)
  1022. return 0;
  1023. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1024. if (!buf)
  1025. return -ENOMEM;
  1026. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1027. len += snprintf(buf + len, (SZ_4K - len),
  1028. "\tResolution = %dx%d\n",
  1029. display->config.video_timing.h_active,
  1030. display->config.video_timing.v_active);
  1031. display_for_each_ctrl(i, display) {
  1032. len += snprintf(buf + len, (SZ_4K - len),
  1033. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1034. i, display->ctrl[i].ctrl->name,
  1035. display->ctrl[i].phy->name);
  1036. }
  1037. len += snprintf(buf + len, (SZ_4K - len),
  1038. "\tPanel = %s\n", display->panel->name);
  1039. len += snprintf(buf + len, (SZ_4K - len),
  1040. "\tClock master = %s\n",
  1041. display->ctrl[display->clk_master_idx].ctrl->name);
  1042. if (len > user_len)
  1043. len = user_len;
  1044. if (copy_to_user(user_buf, buf, len)) {
  1045. kfree(buf);
  1046. return -EFAULT;
  1047. }
  1048. *ppos += len;
  1049. kfree(buf);
  1050. return len;
  1051. }
  1052. static ssize_t debugfs_misr_setup(struct file *file,
  1053. const char __user *user_buf,
  1054. size_t user_len,
  1055. loff_t *ppos)
  1056. {
  1057. struct dsi_display *display = file->private_data;
  1058. char *buf;
  1059. int rc = 0;
  1060. size_t len;
  1061. u32 enable, frame_count;
  1062. if (!display)
  1063. return -ENODEV;
  1064. if (*ppos)
  1065. return 0;
  1066. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1067. if (!buf)
  1068. return -ENOMEM;
  1069. /* leave room for termination char */
  1070. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1071. if (copy_from_user(buf, user_buf, len)) {
  1072. rc = -EINVAL;
  1073. goto error;
  1074. }
  1075. buf[len] = '\0'; /* terminate the string */
  1076. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1077. rc = -EINVAL;
  1078. goto error;
  1079. }
  1080. display->misr_enable = enable;
  1081. display->misr_frame_count = frame_count;
  1082. mutex_lock(&display->display_lock);
  1083. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1084. DSI_CORE_CLK, DSI_CLK_ON);
  1085. if (rc) {
  1086. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1087. display->name, rc);
  1088. goto unlock;
  1089. }
  1090. _dsi_display_setup_misr(display);
  1091. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1092. DSI_CORE_CLK, DSI_CLK_OFF);
  1093. if (rc) {
  1094. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1095. display->name, rc);
  1096. goto unlock;
  1097. }
  1098. rc = user_len;
  1099. unlock:
  1100. mutex_unlock(&display->display_lock);
  1101. error:
  1102. kfree(buf);
  1103. return rc;
  1104. }
  1105. static ssize_t debugfs_misr_read(struct file *file,
  1106. char __user *user_buf,
  1107. size_t user_len,
  1108. loff_t *ppos)
  1109. {
  1110. struct dsi_display *display = file->private_data;
  1111. char *buf;
  1112. u32 len = 0;
  1113. int rc = 0;
  1114. struct dsi_ctrl *dsi_ctrl;
  1115. int i;
  1116. u32 misr;
  1117. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1118. if (!display)
  1119. return -ENODEV;
  1120. if (*ppos)
  1121. return 0;
  1122. buf = kzalloc(max_len, GFP_KERNEL);
  1123. if (ZERO_OR_NULL_PTR(buf))
  1124. return -ENOMEM;
  1125. mutex_lock(&display->display_lock);
  1126. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1127. DSI_CORE_CLK, DSI_CLK_ON);
  1128. if (rc) {
  1129. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1130. display->name, rc);
  1131. goto error;
  1132. }
  1133. display_for_each_ctrl(i, display) {
  1134. dsi_ctrl = display->ctrl[i].ctrl;
  1135. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1136. len += snprintf((buf + len), max_len - len,
  1137. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1138. if (len >= max_len)
  1139. break;
  1140. }
  1141. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1142. DSI_CORE_CLK, DSI_CLK_OFF);
  1143. if (rc) {
  1144. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1145. display->name, rc);
  1146. goto error;
  1147. }
  1148. if (copy_to_user(user_buf, buf, max_len)) {
  1149. rc = -EFAULT;
  1150. goto error;
  1151. }
  1152. *ppos += len;
  1153. error:
  1154. mutex_unlock(&display->display_lock);
  1155. kfree(buf);
  1156. return len;
  1157. }
  1158. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1159. const char __user *user_buf,
  1160. size_t user_len,
  1161. loff_t *ppos)
  1162. {
  1163. struct dsi_display *display = file->private_data;
  1164. char *buf;
  1165. int rc = 0;
  1166. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1167. u32 esd_trigger;
  1168. size_t len;
  1169. if (!display)
  1170. return -ENODEV;
  1171. if (*ppos)
  1172. return 0;
  1173. if (user_len > sizeof(u32))
  1174. return -EINVAL;
  1175. if (!user_len || !user_buf)
  1176. return -EINVAL;
  1177. if (!display->panel ||
  1178. atomic_read(&display->panel->esd_recovery_pending))
  1179. return user_len;
  1180. if (!esd_config->esd_enabled) {
  1181. DSI_ERR("ESD feature is not enabled\n");
  1182. return -EINVAL;
  1183. }
  1184. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1185. if (!buf)
  1186. return -ENOMEM;
  1187. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1188. if (copy_from_user(buf, user_buf, len)) {
  1189. rc = -EINVAL;
  1190. goto error;
  1191. }
  1192. buf[len] = '\0'; /* terminate the string */
  1193. if (kstrtouint(buf, 10, &esd_trigger)) {
  1194. rc = -EINVAL;
  1195. goto error;
  1196. }
  1197. if (esd_trigger != 1) {
  1198. rc = -EINVAL;
  1199. goto error;
  1200. }
  1201. display->esd_trigger = esd_trigger;
  1202. if (display->esd_trigger) {
  1203. DSI_INFO("ESD attack triggered by user\n");
  1204. rc = dsi_panel_trigger_esd_attack(display->panel);
  1205. if (rc) {
  1206. DSI_ERR("Failed to trigger ESD attack\n");
  1207. goto error;
  1208. }
  1209. }
  1210. rc = len;
  1211. error:
  1212. kfree(buf);
  1213. return rc;
  1214. }
  1215. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1216. const char __user *user_buf,
  1217. size_t user_len,
  1218. loff_t *ppos)
  1219. {
  1220. struct dsi_display *display = file->private_data;
  1221. struct drm_panel_esd_config *esd_config;
  1222. char *buf;
  1223. int rc = 0;
  1224. size_t len;
  1225. if (!display)
  1226. return -ENODEV;
  1227. if (*ppos)
  1228. return 0;
  1229. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1230. if (ZERO_OR_NULL_PTR(buf))
  1231. return -ENOMEM;
  1232. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1233. if (copy_from_user(buf, user_buf, len)) {
  1234. rc = -EINVAL;
  1235. goto error;
  1236. }
  1237. buf[len] = '\0'; /* terminate the string */
  1238. if (!display->panel) {
  1239. rc = -EINVAL;
  1240. goto error;
  1241. }
  1242. esd_config = &display->panel->esd_config;
  1243. if (!esd_config) {
  1244. DSI_ERR("Invalid panel esd config\n");
  1245. rc = -EINVAL;
  1246. goto error;
  1247. }
  1248. if (!esd_config->esd_enabled)
  1249. goto error;
  1250. if (!strcmp(buf, "te_signal_check\n")) {
  1251. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  1252. DSI_INFO("TE based ESD check for Video Mode panels is not allowed\n");
  1253. goto error;
  1254. }
  1255. DSI_INFO("ESD check is switched to TE mode by user\n");
  1256. esd_config->status_mode = ESD_MODE_PANEL_TE;
  1257. dsi_display_change_te_irq_status(display, true);
  1258. }
  1259. if (!strcmp(buf, "reg_read\n")) {
  1260. DSI_INFO("ESD check is switched to reg read by user\n");
  1261. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1262. if (rc) {
  1263. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1264. rc);
  1265. rc = user_len;
  1266. goto error;
  1267. }
  1268. esd_config->status_mode = ESD_MODE_REG_READ;
  1269. if (dsi_display_is_te_based_esd(display))
  1270. dsi_display_change_te_irq_status(display, false);
  1271. }
  1272. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1273. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1274. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1275. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1276. rc = len;
  1277. error:
  1278. kfree(buf);
  1279. return rc;
  1280. }
  1281. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1282. char __user *user_buf,
  1283. size_t user_len,
  1284. loff_t *ppos)
  1285. {
  1286. struct dsi_display *display = file->private_data;
  1287. struct drm_panel_esd_config *esd_config;
  1288. char *buf;
  1289. int rc = 0;
  1290. size_t len = 0;
  1291. if (!display)
  1292. return -ENODEV;
  1293. if (*ppos)
  1294. return 0;
  1295. if (!display->panel) {
  1296. DSI_ERR("invalid panel data\n");
  1297. return -EINVAL;
  1298. }
  1299. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1300. if (ZERO_OR_NULL_PTR(buf))
  1301. return -ENOMEM;
  1302. esd_config = &display->panel->esd_config;
  1303. if (!esd_config) {
  1304. DSI_ERR("Invalid panel esd config\n");
  1305. rc = -EINVAL;
  1306. goto error;
  1307. }
  1308. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1309. if (!esd_config->esd_enabled) {
  1310. rc = snprintf(buf, len, "ESD feature not enabled");
  1311. goto output_mode;
  1312. }
  1313. switch (esd_config->status_mode) {
  1314. case ESD_MODE_REG_READ:
  1315. rc = snprintf(buf, len, "reg_read");
  1316. break;
  1317. case ESD_MODE_PANEL_TE:
  1318. rc = snprintf(buf, len, "te_signal_check");
  1319. break;
  1320. case ESD_MODE_SW_SIM_FAILURE:
  1321. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1322. break;
  1323. case ESD_MODE_SW_SIM_SUCCESS:
  1324. rc = snprintf(buf, len, "esd_sw_sim_success");
  1325. break;
  1326. default:
  1327. rc = snprintf(buf, len, "invalid");
  1328. break;
  1329. }
  1330. output_mode:
  1331. if (!rc) {
  1332. rc = -EINVAL;
  1333. goto error;
  1334. }
  1335. if (copy_to_user(user_buf, buf, len)) {
  1336. rc = -EFAULT;
  1337. goto error;
  1338. }
  1339. *ppos += len;
  1340. error:
  1341. kfree(buf);
  1342. return len;
  1343. }
  1344. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1345. const char __user *user_buf,
  1346. size_t user_len,
  1347. loff_t *ppos)
  1348. {
  1349. struct dsi_display *display = file->private_data;
  1350. struct dsi_display_ctrl *display_ctrl;
  1351. char *buf;
  1352. int rc = 0;
  1353. u32 line = 0, window = 0;
  1354. size_t len;
  1355. int i;
  1356. if (!display)
  1357. return -ENODEV;
  1358. if (*ppos)
  1359. return 0;
  1360. buf = kzalloc(256, GFP_KERNEL);
  1361. if (ZERO_OR_NULL_PTR(buf))
  1362. return -ENOMEM;
  1363. len = min_t(size_t, user_len, 255);
  1364. if (copy_from_user(buf, user_buf, len)) {
  1365. rc = -EINVAL;
  1366. goto error;
  1367. }
  1368. buf[len] = '\0'; /* terminate the string */
  1369. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1370. return -EFAULT;
  1371. display_for_each_ctrl(i, display) {
  1372. struct dsi_ctrl *ctrl;
  1373. display_ctrl = &display->ctrl[i];
  1374. if (!display_ctrl->ctrl)
  1375. continue;
  1376. ctrl = display_ctrl->ctrl;
  1377. ctrl->host_config.common_config.dma_sched_line = line;
  1378. ctrl->host_config.common_config.dma_sched_window = window;
  1379. }
  1380. rc = len;
  1381. error:
  1382. kfree(buf);
  1383. return rc;
  1384. }
  1385. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1386. char __user *user_buf,
  1387. size_t user_len,
  1388. loff_t *ppos)
  1389. {
  1390. struct dsi_display *display = file->private_data;
  1391. struct dsi_display_ctrl *m_ctrl;
  1392. struct dsi_ctrl *ctrl;
  1393. char *buf;
  1394. u32 len = 0;
  1395. int rc = 0;
  1396. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1397. if (!display)
  1398. return -ENODEV;
  1399. if (*ppos)
  1400. return 0;
  1401. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1402. ctrl = m_ctrl->ctrl;
  1403. buf = kzalloc(max_len, GFP_KERNEL);
  1404. if (ZERO_OR_NULL_PTR(buf))
  1405. return -ENOMEM;
  1406. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1407. ctrl->host_config.common_config.dma_sched_line);
  1408. len += scnprintf((buf + len), max_len - len,
  1409. "Schedule command window width: %d\n",
  1410. ctrl->host_config.common_config.dma_sched_window);
  1411. if (len > max_len)
  1412. len = max_len;
  1413. if (copy_to_user(user_buf, buf, len)) {
  1414. rc = -EFAULT;
  1415. goto error;
  1416. }
  1417. *ppos += len;
  1418. error:
  1419. kfree(buf);
  1420. return len;
  1421. }
  1422. static const struct file_operations dump_info_fops = {
  1423. .open = simple_open,
  1424. .read = debugfs_dump_info_read,
  1425. };
  1426. static const struct file_operations misr_data_fops = {
  1427. .open = simple_open,
  1428. .read = debugfs_misr_read,
  1429. .write = debugfs_misr_setup,
  1430. };
  1431. static const struct file_operations esd_trigger_fops = {
  1432. .open = simple_open,
  1433. .write = debugfs_esd_trigger_check,
  1434. };
  1435. static const struct file_operations esd_check_mode_fops = {
  1436. .open = simple_open,
  1437. .write = debugfs_alter_esd_check_mode,
  1438. .read = debugfs_read_esd_check_mode,
  1439. };
  1440. static const struct file_operations dsi_command_scheduling_fops = {
  1441. .open = simple_open,
  1442. .write = debugfs_update_cmd_scheduling_params,
  1443. .read = debugfs_read_cmd_scheduling_params,
  1444. };
  1445. static int dsi_display_debugfs_init(struct dsi_display *display)
  1446. {
  1447. int rc = 0;
  1448. struct dentry *dir, *dump_file, *misr_data;
  1449. char name[MAX_NAME_SIZE];
  1450. int i;
  1451. dir = debugfs_create_dir(display->name, NULL);
  1452. if (IS_ERR_OR_NULL(dir)) {
  1453. rc = PTR_ERR(dir);
  1454. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1455. display->name, rc);
  1456. goto error;
  1457. }
  1458. dump_file = debugfs_create_file("dump_info",
  1459. 0400,
  1460. dir,
  1461. display,
  1462. &dump_info_fops);
  1463. if (IS_ERR_OR_NULL(dump_file)) {
  1464. rc = PTR_ERR(dump_file);
  1465. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1466. display->name, rc);
  1467. goto error_remove_dir;
  1468. }
  1469. dump_file = debugfs_create_file("esd_trigger",
  1470. 0644,
  1471. dir,
  1472. display,
  1473. &esd_trigger_fops);
  1474. if (IS_ERR_OR_NULL(dump_file)) {
  1475. rc = PTR_ERR(dump_file);
  1476. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1477. display->name, rc);
  1478. goto error_remove_dir;
  1479. }
  1480. dump_file = debugfs_create_file("esd_check_mode",
  1481. 0644,
  1482. dir,
  1483. display,
  1484. &esd_check_mode_fops);
  1485. if (IS_ERR_OR_NULL(dump_file)) {
  1486. rc = PTR_ERR(dump_file);
  1487. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1488. display->name, rc);
  1489. goto error_remove_dir;
  1490. }
  1491. dump_file = debugfs_create_file("cmd_sched_params",
  1492. 0644,
  1493. dir,
  1494. display,
  1495. &dsi_command_scheduling_fops);
  1496. if (IS_ERR_OR_NULL(dump_file)) {
  1497. rc = PTR_ERR(dump_file);
  1498. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1499. display->name, rc);
  1500. goto error_remove_dir;
  1501. }
  1502. misr_data = debugfs_create_file("misr_data",
  1503. 0600,
  1504. dir,
  1505. display,
  1506. &misr_data_fops);
  1507. if (IS_ERR_OR_NULL(misr_data)) {
  1508. rc = PTR_ERR(misr_data);
  1509. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1510. display->name, rc);
  1511. goto error_remove_dir;
  1512. }
  1513. display_for_each_ctrl(i, display) {
  1514. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1515. if (!phy || !phy->name)
  1516. continue;
  1517. snprintf(name, ARRAY_SIZE(name),
  1518. "%s_allow_phy_power_off", phy->name);
  1519. dump_file = debugfs_create_bool(name, 0600, dir,
  1520. &phy->allow_phy_power_off);
  1521. if (IS_ERR_OR_NULL(dump_file)) {
  1522. rc = PTR_ERR(dump_file);
  1523. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1524. display->name, name, rc);
  1525. goto error_remove_dir;
  1526. }
  1527. snprintf(name, ARRAY_SIZE(name),
  1528. "%s_regulator_min_datarate_bps", phy->name);
  1529. dump_file = debugfs_create_u32(name, 0600, dir,
  1530. &phy->regulator_min_datarate_bps);
  1531. if (IS_ERR_OR_NULL(dump_file)) {
  1532. rc = PTR_ERR(dump_file);
  1533. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1534. display->name, name, rc);
  1535. goto error_remove_dir;
  1536. }
  1537. }
  1538. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1539. &display->panel->ulps_feature_enabled)) {
  1540. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1541. display->name);
  1542. goto error_remove_dir;
  1543. }
  1544. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1545. &display->panel->ulps_suspend_enabled)) {
  1546. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1547. display->name);
  1548. goto error_remove_dir;
  1549. }
  1550. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1551. &display->ulps_enabled)) {
  1552. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1553. display->name);
  1554. goto error_remove_dir;
  1555. }
  1556. if (!debugfs_create_u32("clk_gating_config", 0600, dir,
  1557. &display->clk_gating_config)) {
  1558. DSI_ERR("[%s] debugfs create clk gating config failed\n",
  1559. display->name);
  1560. goto error_remove_dir;
  1561. }
  1562. display->root = dir;
  1563. dsi_parser_dbg_init(display->parser, dir);
  1564. return rc;
  1565. error_remove_dir:
  1566. debugfs_remove(dir);
  1567. error:
  1568. return rc;
  1569. }
  1570. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1571. {
  1572. debugfs_remove_recursive(display->root);
  1573. return 0;
  1574. }
  1575. #else
  1576. static int dsi_display_debugfs_init(struct dsi_display *display)
  1577. {
  1578. return 0;
  1579. }
  1580. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1581. {
  1582. return 0;
  1583. }
  1584. #endif /* CONFIG_DEBUG_FS */
  1585. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1586. struct dsi_display_mode *mode)
  1587. {
  1588. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1589. bool is_split_link = host->split_link.split_link_enabled;
  1590. u32 sublinks_count = host->split_link.num_sublinks;
  1591. if (is_split_link && sublinks_count > 1) {
  1592. mode->timing.h_active /= sublinks_count;
  1593. mode->timing.h_front_porch /= sublinks_count;
  1594. mode->timing.h_sync_width /= sublinks_count;
  1595. mode->timing.h_back_porch /= sublinks_count;
  1596. mode->timing.h_skew /= sublinks_count;
  1597. mode->pixel_clk_khz /= sublinks_count;
  1598. } else {
  1599. if (mode->priv_info->dsc_enabled)
  1600. mode->priv_info->dsc.config.pic_width =
  1601. mode->timing.h_active;
  1602. mode->timing.h_active /= display->ctrl_count;
  1603. mode->timing.h_front_porch /= display->ctrl_count;
  1604. mode->timing.h_sync_width /= display->ctrl_count;
  1605. mode->timing.h_back_porch /= display->ctrl_count;
  1606. mode->timing.h_skew /= display->ctrl_count;
  1607. mode->pixel_clk_khz /= display->ctrl_count;
  1608. }
  1609. }
  1610. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1611. bool enable)
  1612. {
  1613. /* TODO: make checks based on cont. splash */
  1614. DSI_DEBUG("checking ulps req validity\n");
  1615. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1616. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1617. return false;
  1618. }
  1619. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1620. !display->panel->ulps_suspend_enabled) {
  1621. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1622. return false;
  1623. }
  1624. if (!dsi_panel_initialized(display->panel) &&
  1625. !display->panel->ulps_suspend_enabled) {
  1626. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1627. return false;
  1628. }
  1629. if (enable && display->ulps_enabled) {
  1630. DSI_DEBUG("ULPS already enabled\n");
  1631. return false;
  1632. } else if (!enable && !display->ulps_enabled) {
  1633. DSI_DEBUG("ULPS already disabled\n");
  1634. return false;
  1635. }
  1636. /*
  1637. * No need to enter ULPS when transitioning from splash screen to
  1638. * boot animation or trusted vm environments since it is expected
  1639. * that the clocks would be turned right back on.
  1640. */
  1641. if (enable && is_skip_op_required(display))
  1642. return false;
  1643. return true;
  1644. }
  1645. /**
  1646. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1647. * @dsi_display: DSI display handle.
  1648. * @enable: enable/disable ULPS.
  1649. *
  1650. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1651. *
  1652. * Return: error code.
  1653. */
  1654. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1655. {
  1656. int rc = 0;
  1657. int i = 0;
  1658. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1659. if (!display) {
  1660. DSI_ERR("Invalid params\n");
  1661. return -EINVAL;
  1662. }
  1663. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1664. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1665. __func__, enable);
  1666. return 0;
  1667. }
  1668. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1669. /*
  1670. * ULPS entry-exit can be either through the DSI controller or
  1671. * the DSI PHY depending on hardware variation. For some chipsets,
  1672. * both controller version and phy version ulps entry-exit ops can
  1673. * be present. To handle such cases, send ulps request through PHY,
  1674. * if ulps request is handled in PHY, then no need to send request
  1675. * through controller.
  1676. */
  1677. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1678. display->clamp_enabled);
  1679. if (rc == DSI_PHY_ULPS_ERROR) {
  1680. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1681. return -EINVAL;
  1682. }
  1683. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1684. display_for_each_ctrl(i, display) {
  1685. ctrl = &display->ctrl[i];
  1686. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1687. continue;
  1688. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1689. enable, display->clamp_enabled);
  1690. if (rc == DSI_PHY_ULPS_ERROR) {
  1691. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1692. enable);
  1693. return -EINVAL;
  1694. }
  1695. }
  1696. }
  1697. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1698. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1699. if (rc) {
  1700. DSI_ERR("Ulps controller state change(%d) failed\n",
  1701. enable);
  1702. return rc;
  1703. }
  1704. display_for_each_ctrl(i, display) {
  1705. ctrl = &display->ctrl[i];
  1706. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1707. continue;
  1708. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1709. if (rc) {
  1710. DSI_ERR("Ulps controller state change(%d) failed\n",
  1711. enable);
  1712. return rc;
  1713. }
  1714. }
  1715. }
  1716. display->ulps_enabled = enable;
  1717. return 0;
  1718. }
  1719. /**
  1720. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1721. * @dsi_display: DSI display handle.
  1722. * @enable: enable/disable clamping.
  1723. *
  1724. * Return: error code.
  1725. */
  1726. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1727. {
  1728. int rc = 0;
  1729. int i = 0;
  1730. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1731. bool ulps_enabled = false;
  1732. if (!display) {
  1733. DSI_ERR("Invalid params\n");
  1734. return -EINVAL;
  1735. }
  1736. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1737. ulps_enabled = display->ulps_enabled;
  1738. /*
  1739. * Clamp control can be either through the DSI controller or
  1740. * the DSI PHY depending on hardware variation
  1741. */
  1742. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1743. if (rc) {
  1744. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1745. return rc;
  1746. }
  1747. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1748. if (rc) {
  1749. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1750. return rc;
  1751. }
  1752. display_for_each_ctrl(i, display) {
  1753. ctrl = &display->ctrl[i];
  1754. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1755. continue;
  1756. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1757. if (rc) {
  1758. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1759. return rc;
  1760. }
  1761. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1762. if (rc) {
  1763. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1764. enable);
  1765. return rc;
  1766. }
  1767. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1768. enable ? "enabled" : "disabled", i);
  1769. }
  1770. display->clamp_enabled = enable;
  1771. return 0;
  1772. }
  1773. /**
  1774. * dsi_display_setup_ctrl() - setup DSI controller.
  1775. * @dsi_display: DSI display handle.
  1776. *
  1777. * Return: error code.
  1778. */
  1779. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1780. {
  1781. int rc = 0;
  1782. int i = 0;
  1783. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1784. if (!display) {
  1785. DSI_ERR("Invalid params\n");
  1786. return -EINVAL;
  1787. }
  1788. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1789. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1790. if (rc) {
  1791. DSI_ERR("DSI controller setup failed\n");
  1792. return rc;
  1793. }
  1794. display_for_each_ctrl(i, display) {
  1795. ctrl = &display->ctrl[i];
  1796. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1797. continue;
  1798. rc = dsi_ctrl_setup(ctrl->ctrl);
  1799. if (rc) {
  1800. DSI_ERR("DSI controller setup failed\n");
  1801. return rc;
  1802. }
  1803. }
  1804. return 0;
  1805. }
  1806. static int dsi_display_phy_enable(struct dsi_display *display);
  1807. /**
  1808. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1809. * @dsi_display: DSI display handle.
  1810. * @mmss_clamp: True if clamp is enabled.
  1811. *
  1812. * Return: error code.
  1813. */
  1814. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1815. bool mmss_clamp)
  1816. {
  1817. int rc = 0;
  1818. int i = 0;
  1819. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1820. if (!display) {
  1821. DSI_ERR("Invalid params\n");
  1822. return -EINVAL;
  1823. }
  1824. if (mmss_clamp && !display->phy_idle_power_off) {
  1825. dsi_display_phy_enable(display);
  1826. return 0;
  1827. }
  1828. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1829. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1830. if (rc) {
  1831. DSI_ERR("DSI controller setup failed\n");
  1832. return rc;
  1833. }
  1834. display_for_each_ctrl(i, display) {
  1835. ctrl = &display->ctrl[i];
  1836. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1837. continue;
  1838. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1839. if (rc) {
  1840. DSI_ERR("DSI controller setup failed\n");
  1841. return rc;
  1842. }
  1843. }
  1844. display->phy_idle_power_off = false;
  1845. return 0;
  1846. }
  1847. /**
  1848. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1849. * @dsi_display: DSI display handle.
  1850. *
  1851. * Return: error code.
  1852. */
  1853. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1854. {
  1855. int rc = 0;
  1856. int i = 0;
  1857. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1858. if (!display) {
  1859. DSI_ERR("Invalid params\n");
  1860. return -EINVAL;
  1861. }
  1862. display_for_each_ctrl(i, display) {
  1863. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1864. if (!phy)
  1865. continue;
  1866. if (!phy->allow_phy_power_off) {
  1867. DSI_DEBUG("phy doesn't support this feature\n");
  1868. return 0;
  1869. }
  1870. }
  1871. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1872. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1873. if (rc) {
  1874. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  1875. display->name, rc);
  1876. return rc;
  1877. }
  1878. display_for_each_ctrl(i, display) {
  1879. ctrl = &display->ctrl[i];
  1880. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1881. continue;
  1882. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  1883. if (rc) {
  1884. DSI_ERR("DSI controller setup failed\n");
  1885. return rc;
  1886. }
  1887. }
  1888. display->phy_idle_power_off = true;
  1889. return 0;
  1890. }
  1891. void dsi_display_enable_event(struct drm_connector *connector,
  1892. struct dsi_display *display,
  1893. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  1894. bool enable)
  1895. {
  1896. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  1897. int i;
  1898. if (!display) {
  1899. DSI_ERR("invalid display\n");
  1900. return;
  1901. }
  1902. if (event_info)
  1903. event_info->event_idx = event_idx;
  1904. switch (event_idx) {
  1905. case SDE_CONN_EVENT_VID_DONE:
  1906. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  1907. break;
  1908. case SDE_CONN_EVENT_CMD_DONE:
  1909. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  1910. break;
  1911. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  1912. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  1913. if (event_info) {
  1914. display_for_each_ctrl(i, display)
  1915. display->ctrl[i].ctrl->recovery_cb =
  1916. *event_info;
  1917. }
  1918. break;
  1919. case SDE_CONN_EVENT_PANEL_ID:
  1920. if (event_info)
  1921. display_for_each_ctrl(i, display)
  1922. display->ctrl[i].ctrl->panel_id_cb
  1923. = *event_info;
  1924. break;
  1925. default:
  1926. /* nothing to do */
  1927. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  1928. return;
  1929. }
  1930. if (enable) {
  1931. display_for_each_ctrl(i, display)
  1932. dsi_ctrl_enable_status_interrupt(
  1933. display->ctrl[i].ctrl, irq_status_idx,
  1934. event_info);
  1935. } else {
  1936. display_for_each_ctrl(i, display)
  1937. dsi_ctrl_disable_status_interrupt(
  1938. display->ctrl[i].ctrl, irq_status_idx);
  1939. }
  1940. }
  1941. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  1942. {
  1943. int rc = 0;
  1944. int i;
  1945. struct dsi_display_ctrl *ctrl;
  1946. /* Sequence does not matter for split dsi usecases */
  1947. display_for_each_ctrl(i, display) {
  1948. ctrl = &display->ctrl[i];
  1949. if (!ctrl->ctrl)
  1950. continue;
  1951. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  1952. DSI_CTRL_POWER_VREG_ON);
  1953. if (rc) {
  1954. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  1955. ctrl->ctrl->name, rc);
  1956. goto error;
  1957. }
  1958. }
  1959. return rc;
  1960. error:
  1961. for (i = i - 1; i >= 0; i--) {
  1962. ctrl = &display->ctrl[i];
  1963. if (!ctrl->ctrl)
  1964. continue;
  1965. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  1966. DSI_CTRL_POWER_VREG_OFF);
  1967. }
  1968. return rc;
  1969. }
  1970. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  1971. {
  1972. int rc = 0;
  1973. int i;
  1974. struct dsi_display_ctrl *ctrl;
  1975. /* Sequence does not matter for split dsi usecases */
  1976. display_for_each_ctrl(i, display) {
  1977. ctrl = &display->ctrl[i];
  1978. if (!ctrl->ctrl)
  1979. continue;
  1980. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  1981. DSI_CTRL_POWER_VREG_OFF);
  1982. if (rc) {
  1983. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  1984. ctrl->ctrl->name, rc);
  1985. goto error;
  1986. }
  1987. }
  1988. error:
  1989. return rc;
  1990. }
  1991. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  1992. unsigned int display_type)
  1993. {
  1994. char *boot_str = NULL;
  1995. char *str = NULL;
  1996. char *sw_te = NULL;
  1997. unsigned long cmdline_topology = NO_OVERRIDE;
  1998. unsigned long cmdline_timing = NO_OVERRIDE;
  1999. unsigned long panel_id = NO_OVERRIDE;
  2000. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2001. DSI_ERR("display_type=%d not supported\n", display_type);
  2002. goto end;
  2003. }
  2004. if (display_type == DSI_PRIMARY)
  2005. boot_str = dsi_display_primary;
  2006. else
  2007. boot_str = dsi_display_secondary;
  2008. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2009. if (sw_te)
  2010. display->sw_te_using_wd = true;
  2011. str = strnstr(boot_str, ":panelid", strlen(boot_str));
  2012. if (str) {
  2013. if (kstrtol(str + strlen(":panelid"), INT_BASE_10,
  2014. (unsigned long *)&panel_id)) {
  2015. DSI_INFO("panel id not found: %s\n", boot_str);
  2016. } else {
  2017. DSI_INFO("panel id found: %lx\n", panel_id);
  2018. display->panel_id = panel_id;
  2019. }
  2020. }
  2021. str = strnstr(boot_str, ":config", strlen(boot_str));
  2022. if (str) {
  2023. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2024. DSI_ERR("invalid config index override: %s\n",
  2025. boot_str);
  2026. goto end;
  2027. }
  2028. }
  2029. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2030. if (str) {
  2031. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2032. DSI_ERR("invalid timing index override: %s\n",
  2033. boot_str);
  2034. cmdline_topology = NO_OVERRIDE;
  2035. goto end;
  2036. }
  2037. }
  2038. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2039. end:
  2040. display->cmdline_topology = cmdline_topology;
  2041. display->cmdline_timing = cmdline_timing;
  2042. }
  2043. /**
  2044. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2045. *
  2046. * Return: returns error status
  2047. */
  2048. static int dsi_display_parse_boot_display_selection(void)
  2049. {
  2050. char *pos = NULL;
  2051. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2052. int i, j;
  2053. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2054. strlcpy(disp_buf, boot_displays[i].boot_param,
  2055. MAX_CMDLINE_PARAM_LEN);
  2056. pos = strnstr(disp_buf, ":", MAX_CMDLINE_PARAM_LEN);
  2057. /* Use ':' as a delimiter to retrieve the display name */
  2058. if (!pos) {
  2059. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2060. continue;
  2061. }
  2062. for (j = 0; (disp_buf + j) < pos; j++)
  2063. boot_displays[i].name[j] = *(disp_buf + j);
  2064. boot_displays[i].name[j] = '\0';
  2065. boot_displays[i].boot_disp_en = true;
  2066. }
  2067. return 0;
  2068. }
  2069. static int dsi_display_phy_power_on(struct dsi_display *display)
  2070. {
  2071. int rc = 0;
  2072. int i;
  2073. struct dsi_display_ctrl *ctrl;
  2074. /* Sequence does not matter for split dsi usecases */
  2075. display_for_each_ctrl(i, display) {
  2076. ctrl = &display->ctrl[i];
  2077. if (!ctrl->ctrl)
  2078. continue;
  2079. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2080. if (rc) {
  2081. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2082. ctrl->phy->name, rc);
  2083. goto error;
  2084. }
  2085. }
  2086. return rc;
  2087. error:
  2088. for (i = i - 1; i >= 0; i--) {
  2089. ctrl = &display->ctrl[i];
  2090. if (!ctrl->phy)
  2091. continue;
  2092. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2093. }
  2094. return rc;
  2095. }
  2096. static int dsi_display_phy_power_off(struct dsi_display *display)
  2097. {
  2098. int rc = 0;
  2099. int i;
  2100. struct dsi_display_ctrl *ctrl;
  2101. /* Sequence does not matter for split dsi usecases */
  2102. display_for_each_ctrl(i, display) {
  2103. ctrl = &display->ctrl[i];
  2104. if (!ctrl->phy)
  2105. continue;
  2106. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2107. if (rc) {
  2108. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2109. ctrl->ctrl->name, rc);
  2110. goto error;
  2111. }
  2112. }
  2113. error:
  2114. return rc;
  2115. }
  2116. static int dsi_display_set_clk_src(struct dsi_display *display)
  2117. {
  2118. int rc = 0;
  2119. int i;
  2120. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2121. /*
  2122. * For CPHY mode, the parent of mux_clks need to be set
  2123. * to Cphy_clks to have correct dividers for byte and
  2124. * pixel clocks.
  2125. */
  2126. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY) {
  2127. rc = dsi_clk_update_parent(&display->clock_info.cphy_clks,
  2128. &display->clock_info.mux_clks);
  2129. if (rc) {
  2130. DSI_ERR("failed update mux parent to shadow\n");
  2131. return rc;
  2132. }
  2133. }
  2134. /*
  2135. * In case of split DSI usecases, the clock for master controller should
  2136. * be enabled before the other controller. Master controller in the
  2137. * clock context refers to the controller that sources the clock.
  2138. */
  2139. m_ctrl = &display->ctrl[display->clk_master_idx];
  2140. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl,
  2141. &display->clock_info.mux_clks);
  2142. if (rc) {
  2143. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n",
  2144. display->name, rc);
  2145. return rc;
  2146. }
  2147. /* Turn on rest of the controllers */
  2148. display_for_each_ctrl(i, display) {
  2149. ctrl = &display->ctrl[i];
  2150. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2151. continue;
  2152. rc = dsi_ctrl_set_clock_source(ctrl->ctrl,
  2153. &display->clock_info.mux_clks);
  2154. if (rc) {
  2155. DSI_ERR("[%s] failed to set source clocks, rc=%d\n",
  2156. display->name, rc);
  2157. return rc;
  2158. }
  2159. }
  2160. return 0;
  2161. }
  2162. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2163. bool enable)
  2164. {
  2165. int rc = 0;
  2166. int i;
  2167. struct dsi_display_ctrl *ctrl;
  2168. display_for_each_ctrl(i, display) {
  2169. ctrl = &display->ctrl[i];
  2170. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2171. if (rc) {
  2172. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2173. display->name, enable ? "mask" : "unmask", rc);
  2174. return rc;
  2175. }
  2176. }
  2177. return 0;
  2178. }
  2179. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2180. {
  2181. struct dsi_display_ctrl *ctrl;
  2182. int i;
  2183. if (!display)
  2184. return;
  2185. display_for_each_ctrl(i, display) {
  2186. ctrl = &display->ctrl[i];
  2187. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2188. }
  2189. /*
  2190. * After retime buffer synchronization we need to turn of clk_en_sel
  2191. * bit on each phy. Avoid this for Cphy.
  2192. */
  2193. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY)
  2194. return;
  2195. display_for_each_ctrl(i, display) {
  2196. ctrl = &display->ctrl[i];
  2197. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2198. }
  2199. }
  2200. static int dsi_display_ctrl_update(struct dsi_display *display)
  2201. {
  2202. int rc = 0;
  2203. int i;
  2204. struct dsi_display_ctrl *ctrl;
  2205. display_for_each_ctrl(i, display) {
  2206. ctrl = &display->ctrl[i];
  2207. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2208. if (rc) {
  2209. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2210. display->name, i, rc);
  2211. goto error_host_deinit;
  2212. }
  2213. }
  2214. return 0;
  2215. error_host_deinit:
  2216. for (i = i - 1; i >= 0; i--) {
  2217. ctrl = &display->ctrl[i];
  2218. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2219. }
  2220. return rc;
  2221. }
  2222. static int dsi_display_ctrl_init(struct dsi_display *display)
  2223. {
  2224. int rc = 0;
  2225. int i;
  2226. struct dsi_display_ctrl *ctrl;
  2227. bool skip_op = is_skip_op_required(display);
  2228. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2229. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2230. * we will programe DSI controller as part of core clock enable.
  2231. * After that we should not re-configure DSI controller again here for
  2232. * usecases where we are resuming from ulps suspend as it might put
  2233. * the HW in bad state.
  2234. */
  2235. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2236. display_for_each_ctrl(i, display) {
  2237. ctrl = &display->ctrl[i];
  2238. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2239. if (rc) {
  2240. DSI_ERR(
  2241. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2242. display->name, i, skip_op, rc);
  2243. goto error_host_deinit;
  2244. }
  2245. }
  2246. } else {
  2247. display_for_each_ctrl(i, display) {
  2248. ctrl = &display->ctrl[i];
  2249. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2250. DSI_CTRL_OP_HOST_INIT,
  2251. true);
  2252. if (rc)
  2253. DSI_DEBUG("host init update failed rc=%d\n",
  2254. rc);
  2255. }
  2256. }
  2257. return rc;
  2258. error_host_deinit:
  2259. for (i = i - 1; i >= 0; i--) {
  2260. ctrl = &display->ctrl[i];
  2261. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2262. }
  2263. return rc;
  2264. }
  2265. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2266. {
  2267. int rc = 0;
  2268. int i;
  2269. struct dsi_display_ctrl *ctrl;
  2270. display_for_each_ctrl(i, display) {
  2271. ctrl = &display->ctrl[i];
  2272. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2273. if (rc) {
  2274. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2275. display->name, i, rc);
  2276. }
  2277. }
  2278. return rc;
  2279. }
  2280. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2281. {
  2282. int rc = 0;
  2283. int i;
  2284. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2285. bool skip_op = is_skip_op_required(display);
  2286. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2287. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2288. DSI_CTRL_ENGINE_ON, skip_op);
  2289. if (rc) {
  2290. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2291. display->name, skip_op, rc);
  2292. goto error;
  2293. }
  2294. display_for_each_ctrl(i, display) {
  2295. ctrl = &display->ctrl[i];
  2296. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2297. continue;
  2298. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2299. DSI_CTRL_ENGINE_ON, skip_op);
  2300. if (rc) {
  2301. DSI_ERR(
  2302. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2303. display->name, skip_op, rc);
  2304. goto error_disable_master;
  2305. }
  2306. }
  2307. return rc;
  2308. error_disable_master:
  2309. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2310. DSI_CTRL_ENGINE_OFF, skip_op);
  2311. error:
  2312. return rc;
  2313. }
  2314. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2315. {
  2316. int rc = 0;
  2317. int i;
  2318. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2319. bool skip_op = is_skip_op_required(display);
  2320. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2321. /*
  2322. * For platforms where ULPS is controlled by DSI controller block,
  2323. * do not disable dsi controller block if lanes are to be
  2324. * kept in ULPS during suspend. So just update the SW state
  2325. * and return early.
  2326. */
  2327. if (display->panel->ulps_suspend_enabled &&
  2328. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2329. display_for_each_ctrl(i, display) {
  2330. ctrl = &display->ctrl[i];
  2331. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2332. DSI_CTRL_OP_HOST_ENGINE,
  2333. false);
  2334. if (rc)
  2335. DSI_DEBUG("host state update failed %d\n", rc);
  2336. }
  2337. return rc;
  2338. }
  2339. display_for_each_ctrl(i, display) {
  2340. ctrl = &display->ctrl[i];
  2341. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2342. continue;
  2343. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2344. DSI_CTRL_ENGINE_OFF, skip_op);
  2345. if (rc)
  2346. DSI_ERR(
  2347. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2348. display->name, skip_op, rc);
  2349. }
  2350. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2351. DSI_CTRL_ENGINE_OFF, skip_op);
  2352. if (rc) {
  2353. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2354. display->name, skip_op, rc);
  2355. goto error;
  2356. }
  2357. error:
  2358. return rc;
  2359. }
  2360. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2361. {
  2362. int rc = 0;
  2363. int i;
  2364. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2365. bool skip_op = is_skip_op_required(display);
  2366. m_ctrl = &display->ctrl[display->video_master_idx];
  2367. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2368. DSI_CTRL_ENGINE_ON, skip_op);
  2369. if (rc) {
  2370. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2371. display->name, skip_op, rc);
  2372. goto error;
  2373. }
  2374. display_for_each_ctrl(i, display) {
  2375. ctrl = &display->ctrl[i];
  2376. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2377. continue;
  2378. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2379. DSI_CTRL_ENGINE_ON, skip_op);
  2380. if (rc) {
  2381. DSI_ERR(
  2382. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2383. display->name, skip_op, rc);
  2384. goto error_disable_master;
  2385. }
  2386. }
  2387. return rc;
  2388. error_disable_master:
  2389. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2390. DSI_CTRL_ENGINE_OFF, skip_op);
  2391. error:
  2392. return rc;
  2393. }
  2394. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2395. {
  2396. int rc = 0;
  2397. int i;
  2398. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2399. bool skip_op = is_skip_op_required(display);
  2400. m_ctrl = &display->ctrl[display->video_master_idx];
  2401. display_for_each_ctrl(i, display) {
  2402. ctrl = &display->ctrl[i];
  2403. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2404. continue;
  2405. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2406. DSI_CTRL_ENGINE_OFF, skip_op);
  2407. if (rc)
  2408. DSI_ERR(
  2409. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2410. display->name, skip_op, rc);
  2411. }
  2412. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2413. DSI_CTRL_ENGINE_OFF, skip_op);
  2414. if (rc)
  2415. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2416. display->name, skip_op, rc);
  2417. return rc;
  2418. }
  2419. static int dsi_display_phy_enable(struct dsi_display *display)
  2420. {
  2421. int rc = 0;
  2422. int i;
  2423. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2424. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2425. bool skip_op = is_skip_op_required(display);
  2426. m_ctrl = &display->ctrl[display->clk_master_idx];
  2427. if (display->ctrl_count > 1)
  2428. m_src = DSI_PLL_SOURCE_NATIVE;
  2429. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2430. m_src, true, skip_op);
  2431. if (rc) {
  2432. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2433. display->name, skip_op, rc);
  2434. goto error;
  2435. }
  2436. display_for_each_ctrl(i, display) {
  2437. ctrl = &display->ctrl[i];
  2438. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2439. continue;
  2440. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2441. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2442. if (rc) {
  2443. DSI_ERR(
  2444. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2445. display->name, skip_op, rc);
  2446. goto error_disable_master;
  2447. }
  2448. }
  2449. return rc;
  2450. error_disable_master:
  2451. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2452. error:
  2453. return rc;
  2454. }
  2455. static int dsi_display_phy_disable(struct dsi_display *display)
  2456. {
  2457. int rc = 0;
  2458. int i;
  2459. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2460. bool skip_op = is_skip_op_required(display);
  2461. m_ctrl = &display->ctrl[display->clk_master_idx];
  2462. display_for_each_ctrl(i, display) {
  2463. ctrl = &display->ctrl[i];
  2464. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2465. continue;
  2466. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2467. if (rc)
  2468. DSI_ERR(
  2469. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2470. display->name, skip_op, rc);
  2471. }
  2472. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2473. if (rc)
  2474. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2475. display->name, skip_op, rc);
  2476. return rc;
  2477. }
  2478. static int dsi_display_wake_up(struct dsi_display *display)
  2479. {
  2480. return 0;
  2481. }
  2482. static int dsi_display_broadcast_cmd(struct dsi_display *display,
  2483. const struct mipi_dsi_msg *msg)
  2484. {
  2485. int rc = 0;
  2486. u32 flags, m_flags;
  2487. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2488. int i;
  2489. m_flags = (DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_BROADCAST_MASTER |
  2490. DSI_CTRL_CMD_DEFER_TRIGGER | DSI_CTRL_CMD_FETCH_MEMORY);
  2491. flags = (DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER |
  2492. DSI_CTRL_CMD_FETCH_MEMORY);
  2493. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  2494. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  2495. m_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  2496. }
  2497. if ((msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  2498. (display->panel->panel_initialized)) {
  2499. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  2500. m_flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  2501. }
  2502. if (display->queue_cmd_waits ||
  2503. msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE) {
  2504. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2505. m_flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2506. }
  2507. /*
  2508. * 1. Setup commands in FIFO
  2509. * 2. Trigger commands
  2510. */
  2511. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2512. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, msg, &m_flags);
  2513. if (rc) {
  2514. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2515. display->name, rc);
  2516. goto error;
  2517. }
  2518. display_for_each_ctrl(i, display) {
  2519. ctrl = &display->ctrl[i];
  2520. if (ctrl == m_ctrl)
  2521. continue;
  2522. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, msg, &flags);
  2523. if (rc) {
  2524. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2525. display->name, rc);
  2526. goto error;
  2527. }
  2528. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, flags);
  2529. if (rc) {
  2530. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2531. display->name, rc);
  2532. goto error;
  2533. }
  2534. }
  2535. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, m_flags);
  2536. if (rc) {
  2537. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2538. display->name, rc);
  2539. goto error;
  2540. }
  2541. error:
  2542. return rc;
  2543. }
  2544. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2545. {
  2546. int rc = 0;
  2547. int i;
  2548. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2549. /*
  2550. * For continuous splash and trusted vm environment,
  2551. * ctrl states are updated separately and hence we do
  2552. * an early return
  2553. */
  2554. if (is_skip_op_required(display)) {
  2555. DSI_DEBUG(
  2556. "cont splash/trusted vm use case, phy sw reset not required\n");
  2557. return 0;
  2558. }
  2559. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2560. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2561. if (rc) {
  2562. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2563. goto error;
  2564. }
  2565. display_for_each_ctrl(i, display) {
  2566. ctrl = &display->ctrl[i];
  2567. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2568. continue;
  2569. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2570. if (rc) {
  2571. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2572. display->name, rc);
  2573. goto error;
  2574. }
  2575. }
  2576. error:
  2577. return rc;
  2578. }
  2579. static int dsi_host_attach(struct mipi_dsi_host *host,
  2580. struct mipi_dsi_device *dsi)
  2581. {
  2582. return 0;
  2583. }
  2584. static int dsi_host_detach(struct mipi_dsi_host *host,
  2585. struct mipi_dsi_device *dsi)
  2586. {
  2587. return 0;
  2588. }
  2589. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
  2590. const struct mipi_dsi_msg *msg)
  2591. {
  2592. struct dsi_display *display;
  2593. int rc = 0, ret = 0;
  2594. if (!host || !msg) {
  2595. DSI_ERR("Invalid params\n");
  2596. return 0;
  2597. }
  2598. display = to_dsi_display(host);
  2599. /* Avoid sending DCS commands when ESD recovery is pending */
  2600. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2601. DSI_DEBUG("ESD recovery pending\n");
  2602. return 0;
  2603. }
  2604. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2605. DSI_ALL_CLKS, DSI_CLK_ON);
  2606. if (rc) {
  2607. DSI_ERR("[%s] failed to enable all DSI clocks, rc=%d\n",
  2608. display->name, rc);
  2609. goto error;
  2610. }
  2611. rc = dsi_display_wake_up(display);
  2612. if (rc) {
  2613. DSI_ERR("[%s] failed to wake up display, rc=%d\n",
  2614. display->name, rc);
  2615. goto error_disable_clks;
  2616. }
  2617. rc = dsi_display_cmd_engine_enable(display);
  2618. if (rc) {
  2619. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  2620. display->name, rc);
  2621. goto error_disable_clks;
  2622. }
  2623. if (display->tx_cmd_buf == NULL) {
  2624. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2625. if (rc) {
  2626. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2627. goto error_disable_cmd_engine;
  2628. }
  2629. }
  2630. if (display->ctrl_count > 1 && !(msg->flags & MIPI_DSI_MSG_UNICAST)) {
  2631. rc = dsi_display_broadcast_cmd(display, msg);
  2632. if (rc) {
  2633. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n",
  2634. display->name, rc);
  2635. goto error_disable_cmd_engine;
  2636. }
  2637. } else {
  2638. int ctrl_idx = (msg->flags & MIPI_DSI_MSG_UNICAST) ?
  2639. msg->ctrl : 0;
  2640. u32 cmd_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  2641. if (display->queue_cmd_waits ||
  2642. msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  2643. cmd_flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  2644. if ((msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED) &&
  2645. (display->panel->panel_initialized))
  2646. cmd_flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  2647. rc = dsi_ctrl_cmd_transfer(display->ctrl[ctrl_idx].ctrl, msg,
  2648. &cmd_flags);
  2649. if (rc) {
  2650. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2651. display->name, rc);
  2652. goto error_disable_cmd_engine;
  2653. }
  2654. }
  2655. error_disable_cmd_engine:
  2656. ret = dsi_display_cmd_engine_disable(display);
  2657. if (ret) {
  2658. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  2659. display->name, ret);
  2660. }
  2661. error_disable_clks:
  2662. ret = dsi_display_clk_ctrl(display->dsi_clk_handle,
  2663. DSI_ALL_CLKS, DSI_CLK_OFF);
  2664. if (ret) {
  2665. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  2666. display->name, ret);
  2667. }
  2668. error:
  2669. return rc;
  2670. }
  2671. static struct mipi_dsi_host_ops dsi_host_ops = {
  2672. .attach = dsi_host_attach,
  2673. .detach = dsi_host_detach,
  2674. .transfer = dsi_host_transfer,
  2675. };
  2676. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2677. {
  2678. int rc = 0;
  2679. struct mipi_dsi_host *host = &display->host;
  2680. host->dev = &display->pdev->dev;
  2681. host->ops = &dsi_host_ops;
  2682. rc = mipi_dsi_host_register(host);
  2683. if (rc) {
  2684. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2685. display->name, rc);
  2686. goto error;
  2687. }
  2688. error:
  2689. return rc;
  2690. }
  2691. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2692. {
  2693. int rc = 0;
  2694. struct mipi_dsi_host *host = &display->host;
  2695. mipi_dsi_host_unregister(host);
  2696. host->dev = NULL;
  2697. host->ops = NULL;
  2698. return rc;
  2699. }
  2700. static int dsi_display_clocks_deinit(struct dsi_display *display)
  2701. {
  2702. int rc = 0;
  2703. struct dsi_clk_link_set *src = &display->clock_info.src_clks;
  2704. struct dsi_clk_link_set *mux = &display->clock_info.mux_clks;
  2705. struct dsi_clk_link_set *shadow = &display->clock_info.shadow_clks;
  2706. if (src->byte_clk) {
  2707. devm_clk_put(&display->pdev->dev, src->byte_clk);
  2708. src->byte_clk = NULL;
  2709. }
  2710. if (src->pixel_clk) {
  2711. devm_clk_put(&display->pdev->dev, src->pixel_clk);
  2712. src->pixel_clk = NULL;
  2713. }
  2714. if (mux->byte_clk) {
  2715. devm_clk_put(&display->pdev->dev, mux->byte_clk);
  2716. mux->byte_clk = NULL;
  2717. }
  2718. if (mux->pixel_clk) {
  2719. devm_clk_put(&display->pdev->dev, mux->pixel_clk);
  2720. mux->pixel_clk = NULL;
  2721. }
  2722. if (shadow->byte_clk) {
  2723. devm_clk_put(&display->pdev->dev, shadow->byte_clk);
  2724. shadow->byte_clk = NULL;
  2725. }
  2726. if (shadow->pixel_clk) {
  2727. devm_clk_put(&display->pdev->dev, shadow->pixel_clk);
  2728. shadow->pixel_clk = NULL;
  2729. }
  2730. return rc;
  2731. }
  2732. static bool dsi_display_check_prefix(const char *clk_prefix,
  2733. const char *clk_name)
  2734. {
  2735. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2736. }
  2737. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2738. char *dsi_clk_name)
  2739. {
  2740. if (display->fw)
  2741. return dsi_parser_count_strings(display->parser_node,
  2742. dsi_clk_name);
  2743. else
  2744. return of_property_count_strings(display->panel_node,
  2745. dsi_clk_name);
  2746. }
  2747. static void dsi_display_get_clock_name(struct dsi_display *display,
  2748. char *dsi_clk_name, int index,
  2749. const char **clk_name)
  2750. {
  2751. if (display->fw)
  2752. dsi_parser_read_string_index(display->parser_node,
  2753. dsi_clk_name, index, clk_name);
  2754. else
  2755. of_property_read_string_index(display->panel_node,
  2756. dsi_clk_name, index, clk_name);
  2757. }
  2758. static int dsi_display_clocks_init(struct dsi_display *display)
  2759. {
  2760. int i, rc = 0, num_clk = 0;
  2761. const char *clk_name;
  2762. const char *src_byte = "src_byte", *src_pixel = "src_pixel";
  2763. const char *mux_byte = "mux_byte", *mux_pixel = "mux_pixel";
  2764. const char *cphy_byte = "cphy_byte", *cphy_pixel = "cphy_pixel";
  2765. const char *shadow_byte = "shadow_byte", *shadow_pixel = "shadow_pixel";
  2766. struct clk *dsi_clk;
  2767. struct dsi_clk_link_set *src = &display->clock_info.src_clks;
  2768. struct dsi_clk_link_set *mux = &display->clock_info.mux_clks;
  2769. struct dsi_clk_link_set *cphy = &display->clock_info.cphy_clks;
  2770. struct dsi_clk_link_set *shadow = &display->clock_info.shadow_clks;
  2771. struct dsi_dyn_clk_caps *dyn_clk_caps = &(display->panel->dyn_clk_caps);
  2772. char *dsi_clock_name;
  2773. if (!strcmp(display->display_type, "primary"))
  2774. dsi_clock_name = "qcom,dsi-select-clocks";
  2775. else
  2776. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2777. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2778. DSI_DEBUG("clk count=%d\n", num_clk);
  2779. for (i = 0; i < num_clk; i++) {
  2780. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2781. &clk_name);
  2782. DSI_DEBUG("clock name:%s\n", clk_name);
  2783. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2784. if (IS_ERR_OR_NULL(dsi_clk)) {
  2785. rc = PTR_ERR(dsi_clk);
  2786. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2787. if (dsi_display_check_prefix(mux_byte, clk_name)) {
  2788. mux->byte_clk = NULL;
  2789. goto error;
  2790. }
  2791. if (dsi_display_check_prefix(mux_pixel, clk_name)) {
  2792. mux->pixel_clk = NULL;
  2793. goto error;
  2794. }
  2795. if (dsi_display_check_prefix(cphy_byte, clk_name)) {
  2796. cphy->byte_clk = NULL;
  2797. goto error;
  2798. }
  2799. if (dsi_display_check_prefix(cphy_pixel, clk_name)) {
  2800. cphy->pixel_clk = NULL;
  2801. goto error;
  2802. }
  2803. if (dyn_clk_caps->dyn_clk_support &&
  2804. (display->panel->panel_mode ==
  2805. DSI_OP_VIDEO_MODE)) {
  2806. if (dsi_display_check_prefix(src_byte,
  2807. clk_name))
  2808. src->byte_clk = NULL;
  2809. if (dsi_display_check_prefix(src_pixel,
  2810. clk_name))
  2811. src->pixel_clk = NULL;
  2812. if (dsi_display_check_prefix(shadow_byte,
  2813. clk_name))
  2814. shadow->byte_clk = NULL;
  2815. if (dsi_display_check_prefix(shadow_pixel,
  2816. clk_name))
  2817. shadow->pixel_clk = NULL;
  2818. dyn_clk_caps->dyn_clk_support = false;
  2819. }
  2820. }
  2821. if (dsi_display_check_prefix(src_byte, clk_name)) {
  2822. src->byte_clk = dsi_clk;
  2823. continue;
  2824. }
  2825. if (dsi_display_check_prefix(src_pixel, clk_name)) {
  2826. src->pixel_clk = dsi_clk;
  2827. continue;
  2828. }
  2829. if (dsi_display_check_prefix(cphy_byte, clk_name)) {
  2830. cphy->byte_clk = dsi_clk;
  2831. continue;
  2832. }
  2833. if (dsi_display_check_prefix(cphy_pixel, clk_name)) {
  2834. cphy->pixel_clk = dsi_clk;
  2835. continue;
  2836. }
  2837. if (dsi_display_check_prefix(mux_byte, clk_name)) {
  2838. mux->byte_clk = dsi_clk;
  2839. continue;
  2840. }
  2841. if (dsi_display_check_prefix(mux_pixel, clk_name)) {
  2842. mux->pixel_clk = dsi_clk;
  2843. continue;
  2844. }
  2845. if (dsi_display_check_prefix(shadow_byte, clk_name)) {
  2846. shadow->byte_clk = dsi_clk;
  2847. continue;
  2848. }
  2849. if (dsi_display_check_prefix(shadow_pixel, clk_name)) {
  2850. shadow->pixel_clk = dsi_clk;
  2851. continue;
  2852. }
  2853. }
  2854. return 0;
  2855. error:
  2856. (void)dsi_display_clocks_deinit(display);
  2857. return rc;
  2858. }
  2859. static int dsi_display_clk_ctrl_cb(void *priv,
  2860. struct dsi_clk_ctrl_info clk_state_info)
  2861. {
  2862. int rc = 0;
  2863. struct dsi_display *display = NULL;
  2864. void *clk_handle = NULL;
  2865. if (!priv) {
  2866. DSI_ERR("Invalid params\n");
  2867. return -EINVAL;
  2868. }
  2869. display = priv;
  2870. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2871. clk_handle = display->mdp_clk_handle;
  2872. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2873. clk_handle = display->dsi_clk_handle;
  2874. } else {
  2875. DSI_ERR("invalid clk handle, return error\n");
  2876. return -EINVAL;
  2877. }
  2878. /*
  2879. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2880. * to turn off DSI clocks.
  2881. */
  2882. rc = dsi_display_clk_ctrl(clk_handle,
  2883. clk_state_info.clk_type, clk_state_info.clk_state);
  2884. if (rc) {
  2885. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2886. display->name, clk_state_info.clk_state,
  2887. clk_state_info.clk_type, rc);
  2888. return rc;
  2889. }
  2890. return 0;
  2891. }
  2892. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2893. {
  2894. int i;
  2895. struct dsi_display_ctrl *ctrl;
  2896. if (!display)
  2897. return;
  2898. display_for_each_ctrl(i, display) {
  2899. ctrl = &display->ctrl[i];
  2900. if (!ctrl)
  2901. continue;
  2902. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2903. }
  2904. }
  2905. int dsi_pre_clkoff_cb(void *priv,
  2906. enum dsi_clk_type clk,
  2907. enum dsi_lclk_type l_type,
  2908. enum dsi_clk_state new_state)
  2909. {
  2910. int rc = 0, i;
  2911. struct dsi_display *display = priv;
  2912. struct dsi_display_ctrl *ctrl;
  2913. /*
  2914. * If Idle Power Collapse occurs immediately after a CMD
  2915. * transfer with an asynchronous wait for DMA done, ensure
  2916. * that the work queued is scheduled and completed before turning
  2917. * off the clocks and disabling interrupts to validate the command
  2918. * transfer.
  2919. */
  2920. display_for_each_ctrl(i, display) {
  2921. ctrl = &display->ctrl[i];
  2922. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  2923. continue;
  2924. flush_workqueue(display->dma_cmd_workq);
  2925. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  2926. ctrl->ctrl->dma_wait_queued = false;
  2927. }
  2928. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2929. (l_type & DSI_LINK_LP_CLK)) {
  2930. /*
  2931. * If continuous clock is enabled then disable it
  2932. * before entering into ULPS Mode.
  2933. */
  2934. if (display->panel->host_config.force_hs_clk_lane)
  2935. _dsi_display_continuous_clk_ctrl(display, false);
  2936. /*
  2937. * If ULPS feature is enabled, enter ULPS first.
  2938. * However, when blanking the panel, we should enter ULPS
  2939. * only if ULPS during suspend feature is enabled.
  2940. */
  2941. if (!dsi_panel_initialized(display->panel)) {
  2942. if (display->panel->ulps_suspend_enabled)
  2943. rc = dsi_display_set_ulps(display, true);
  2944. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2945. rc = dsi_display_set_ulps(display, true);
  2946. }
  2947. if (rc)
  2948. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  2949. __func__, rc);
  2950. }
  2951. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2952. (l_type & DSI_LINK_HS_CLK)) {
  2953. /*
  2954. * PHY clock gating should be disabled before the PLL and the
  2955. * branch clocks are turned off. Otherwise, it is possible that
  2956. * the clock RCGs may not be turned off correctly resulting
  2957. * in clock warnings.
  2958. */
  2959. rc = dsi_display_config_clk_gating(display, false);
  2960. if (rc)
  2961. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  2962. display->name, rc);
  2963. }
  2964. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  2965. /*
  2966. * Enable DSI clamps only if entering idle power collapse or
  2967. * when ULPS during suspend is enabled..
  2968. */
  2969. if (dsi_panel_initialized(display->panel) ||
  2970. display->panel->ulps_suspend_enabled) {
  2971. dsi_display_phy_idle_off(display);
  2972. rc = dsi_display_set_clamp(display, true);
  2973. if (rc)
  2974. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  2975. __func__, rc);
  2976. rc = dsi_display_phy_reset_config(display, false);
  2977. if (rc)
  2978. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  2979. __func__, rc);
  2980. } else {
  2981. /* Make sure that controller is not in ULPS state when
  2982. * the DSI link is not active.
  2983. */
  2984. rc = dsi_display_set_ulps(display, false);
  2985. if (rc)
  2986. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  2987. __func__, rc);
  2988. }
  2989. /* dsi will not be able to serve irqs from here on */
  2990. dsi_display_ctrl_irq_update(display, false);
  2991. /* cache the MISR values */
  2992. display_for_each_ctrl(i, display) {
  2993. ctrl = &display->ctrl[i];
  2994. if (!ctrl->ctrl)
  2995. continue;
  2996. dsi_ctrl_cache_misr(ctrl->ctrl);
  2997. }
  2998. }
  2999. return rc;
  3000. }
  3001. int dsi_post_clkon_cb(void *priv,
  3002. enum dsi_clk_type clk,
  3003. enum dsi_lclk_type l_type,
  3004. enum dsi_clk_state curr_state)
  3005. {
  3006. int rc = 0;
  3007. struct dsi_display *display = priv;
  3008. bool mmss_clamp = false;
  3009. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3010. mmss_clamp = display->clamp_enabled;
  3011. /*
  3012. * controller setup is needed if coming out of idle
  3013. * power collapse with clamps enabled.
  3014. */
  3015. if (mmss_clamp)
  3016. dsi_display_ctrl_setup(display);
  3017. /*
  3018. * Phy setup is needed if coming out of idle
  3019. * power collapse with clamps enabled.
  3020. */
  3021. if (display->phy_idle_power_off || mmss_clamp)
  3022. dsi_display_phy_idle_on(display, mmss_clamp);
  3023. if (display->ulps_enabled && mmss_clamp) {
  3024. /*
  3025. * ULPS Entry Request. This is needed if the lanes were
  3026. * in ULPS prior to power collapse, since after
  3027. * power collapse and reset, the DSI controller resets
  3028. * back to idle state and not ULPS. This ulps entry
  3029. * request will transition the state of the DSI
  3030. * controller to ULPS which will match the state of the
  3031. * DSI phy. This needs to be done prior to disabling
  3032. * the DSI clamps.
  3033. *
  3034. * Also, reset the ulps flag so that ulps_config
  3035. * function would reconfigure the controller state to
  3036. * ULPS.
  3037. */
  3038. display->ulps_enabled = false;
  3039. rc = dsi_display_set_ulps(display, true);
  3040. if (rc) {
  3041. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3042. __func__, rc);
  3043. goto error;
  3044. }
  3045. }
  3046. rc = dsi_display_phy_reset_config(display, true);
  3047. if (rc) {
  3048. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3049. __func__, rc);
  3050. goto error;
  3051. }
  3052. rc = dsi_display_set_clamp(display, false);
  3053. if (rc) {
  3054. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3055. __func__, rc);
  3056. goto error;
  3057. }
  3058. }
  3059. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3060. /*
  3061. * Toggle the resync FIFO everytime clock changes, except
  3062. * when cont-splash screen transition is going on.
  3063. * Toggling resync FIFO during cont splash transition
  3064. * can lead to blinks on the display.
  3065. */
  3066. if (!display->is_cont_splash_enabled)
  3067. dsi_display_toggle_resync_fifo(display);
  3068. if (display->ulps_enabled) {
  3069. rc = dsi_display_set_ulps(display, false);
  3070. if (rc) {
  3071. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3072. __func__, rc);
  3073. goto error;
  3074. }
  3075. }
  3076. if (display->panel->host_config.force_hs_clk_lane)
  3077. _dsi_display_continuous_clk_ctrl(display, true);
  3078. rc = dsi_display_config_clk_gating(display, true);
  3079. if (rc) {
  3080. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3081. display->name, rc);
  3082. goto error;
  3083. }
  3084. }
  3085. /* enable dsi to serve irqs */
  3086. if (clk & DSI_CORE_CLK)
  3087. dsi_display_ctrl_irq_update(display, true);
  3088. error:
  3089. return rc;
  3090. }
  3091. int dsi_post_clkoff_cb(void *priv,
  3092. enum dsi_clk_type clk_type,
  3093. enum dsi_lclk_type l_type,
  3094. enum dsi_clk_state curr_state)
  3095. {
  3096. int rc = 0;
  3097. struct dsi_display *display = priv;
  3098. if (!display) {
  3099. DSI_ERR("%s: Invalid arg\n", __func__);
  3100. return -EINVAL;
  3101. }
  3102. if ((clk_type & DSI_CORE_CLK) &&
  3103. (curr_state == DSI_CLK_OFF)) {
  3104. rc = dsi_display_phy_power_off(display);
  3105. if (rc)
  3106. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3107. display->name, rc);
  3108. rc = dsi_display_ctrl_power_off(display);
  3109. if (rc)
  3110. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3111. display->name, rc);
  3112. }
  3113. return rc;
  3114. }
  3115. int dsi_pre_clkon_cb(void *priv,
  3116. enum dsi_clk_type clk_type,
  3117. enum dsi_lclk_type l_type,
  3118. enum dsi_clk_state new_state)
  3119. {
  3120. int rc = 0;
  3121. struct dsi_display *display = priv;
  3122. if (!display) {
  3123. DSI_ERR("%s: invalid input\n", __func__);
  3124. return -EINVAL;
  3125. }
  3126. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3127. /*
  3128. * Enable DSI core power
  3129. * 1.> PANEL_PM are controlled as part of
  3130. * panel_power_ctrl. Needed not be handled here.
  3131. * 2.> CORE_PM are controlled by dsi clk manager.
  3132. * 3.> CTRL_PM need to be enabled/disabled
  3133. * only during unblank/blank. Their state should
  3134. * not be changed during static screen.
  3135. */
  3136. DSI_DEBUG("updating power states for ctrl and phy\n");
  3137. rc = dsi_display_ctrl_power_on(display);
  3138. if (rc) {
  3139. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3140. display->name, rc);
  3141. return rc;
  3142. }
  3143. rc = dsi_display_phy_power_on(display);
  3144. if (rc) {
  3145. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3146. display->name, rc);
  3147. return rc;
  3148. }
  3149. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3150. }
  3151. return rc;
  3152. }
  3153. static void __set_lane_map_v2(u8 *lane_map_v2,
  3154. enum dsi_phy_data_lanes lane0,
  3155. enum dsi_phy_data_lanes lane1,
  3156. enum dsi_phy_data_lanes lane2,
  3157. enum dsi_phy_data_lanes lane3)
  3158. {
  3159. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3160. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3161. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3162. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3163. }
  3164. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3165. {
  3166. int rc = 0, i = 0;
  3167. const char *data;
  3168. u8 temp[DSI_LANE_MAX - 1];
  3169. if (!display) {
  3170. DSI_ERR("invalid params\n");
  3171. return -EINVAL;
  3172. }
  3173. /* lane-map-v2 supersedes lane-map-v1 setting */
  3174. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3175. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3176. if (!rc) {
  3177. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3178. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3179. return 0;
  3180. } else if (rc != EINVAL) {
  3181. DSI_DEBUG("Incorrect mapping, configure default\n");
  3182. goto set_default;
  3183. }
  3184. /* lane-map older version, for DSI controller version < 2.0 */
  3185. data = of_get_property(display->pdev->dev.of_node,
  3186. "qcom,lane-map", NULL);
  3187. if (!data)
  3188. goto set_default;
  3189. if (!strcmp(data, "lane_map_3012")) {
  3190. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3191. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3192. DSI_PHYSICAL_LANE_1,
  3193. DSI_PHYSICAL_LANE_2,
  3194. DSI_PHYSICAL_LANE_3,
  3195. DSI_PHYSICAL_LANE_0);
  3196. } else if (!strcmp(data, "lane_map_2301")) {
  3197. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3198. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3199. DSI_PHYSICAL_LANE_2,
  3200. DSI_PHYSICAL_LANE_3,
  3201. DSI_PHYSICAL_LANE_0,
  3202. DSI_PHYSICAL_LANE_1);
  3203. } else if (!strcmp(data, "lane_map_1230")) {
  3204. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3205. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3206. DSI_PHYSICAL_LANE_3,
  3207. DSI_PHYSICAL_LANE_0,
  3208. DSI_PHYSICAL_LANE_1,
  3209. DSI_PHYSICAL_LANE_2);
  3210. } else if (!strcmp(data, "lane_map_0321")) {
  3211. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3212. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3213. DSI_PHYSICAL_LANE_0,
  3214. DSI_PHYSICAL_LANE_3,
  3215. DSI_PHYSICAL_LANE_2,
  3216. DSI_PHYSICAL_LANE_1);
  3217. } else if (!strcmp(data, "lane_map_1032")) {
  3218. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3219. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3220. DSI_PHYSICAL_LANE_1,
  3221. DSI_PHYSICAL_LANE_0,
  3222. DSI_PHYSICAL_LANE_3,
  3223. DSI_PHYSICAL_LANE_2);
  3224. } else if (!strcmp(data, "lane_map_2103")) {
  3225. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3226. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3227. DSI_PHYSICAL_LANE_2,
  3228. DSI_PHYSICAL_LANE_1,
  3229. DSI_PHYSICAL_LANE_0,
  3230. DSI_PHYSICAL_LANE_3);
  3231. } else if (!strcmp(data, "lane_map_3210")) {
  3232. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3233. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3234. DSI_PHYSICAL_LANE_3,
  3235. DSI_PHYSICAL_LANE_2,
  3236. DSI_PHYSICAL_LANE_1,
  3237. DSI_PHYSICAL_LANE_0);
  3238. } else {
  3239. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3240. __func__, data);
  3241. goto set_default;
  3242. }
  3243. return 0;
  3244. set_default:
  3245. /* default lane mapping */
  3246. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3247. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3248. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3249. return 0;
  3250. }
  3251. static int dsi_display_get_phandle_index(
  3252. struct dsi_display *display,
  3253. const char *propname, int count, int index)
  3254. {
  3255. struct device_node *disp_node = display->panel_node;
  3256. u32 *val = NULL;
  3257. int rc = 0;
  3258. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3259. if (ZERO_OR_NULL_PTR(val)) {
  3260. rc = -ENOMEM;
  3261. goto end;
  3262. }
  3263. if (index >= count)
  3264. goto end;
  3265. if (display->fw)
  3266. rc = dsi_parser_read_u32_array(display->parser_node,
  3267. propname, val, count);
  3268. else
  3269. rc = of_property_read_u32_array(disp_node, propname,
  3270. val, count);
  3271. if (rc)
  3272. goto end;
  3273. rc = val[index];
  3274. DSI_DEBUG("%s index=%d\n", propname, rc);
  3275. end:
  3276. kfree(val);
  3277. return rc;
  3278. }
  3279. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3280. const char *propname)
  3281. {
  3282. if (display->fw)
  3283. return dsi_parser_count_u32_elems(display->parser_node,
  3284. propname);
  3285. else
  3286. return of_property_count_u32_elems(display->panel_node,
  3287. propname);
  3288. }
  3289. static int dsi_display_parse_dt(struct dsi_display *display)
  3290. {
  3291. int i, rc = 0;
  3292. u32 phy_count = 0;
  3293. struct device_node *of_node = display->pdev->dev.of_node;
  3294. char *dsi_ctrl_name, *dsi_phy_name;
  3295. if (!strcmp(display->display_type, "primary")) {
  3296. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3297. dsi_phy_name = "qcom,dsi-phy-num";
  3298. } else {
  3299. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3300. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3301. }
  3302. display->ctrl_count = dsi_display_get_phandle_count(display,
  3303. dsi_ctrl_name);
  3304. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3305. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3306. display->ctrl_count, phy_count);
  3307. if (!phy_count || !display->ctrl_count) {
  3308. DSI_ERR("no ctrl/phys found\n");
  3309. rc = -ENODEV;
  3310. goto error;
  3311. }
  3312. if (phy_count != display->ctrl_count) {
  3313. DSI_ERR("different ctrl and phy counts\n");
  3314. rc = -ENODEV;
  3315. goto error;
  3316. }
  3317. display_for_each_ctrl(i, display) {
  3318. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3319. int index;
  3320. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3321. display->ctrl_count, i);
  3322. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3323. "qcom,dsi-ctrl", index);
  3324. of_node_put(ctrl->ctrl_of_node);
  3325. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3326. display->ctrl_count, i);
  3327. ctrl->phy_of_node = of_parse_phandle(of_node,
  3328. "qcom,dsi-phy", index);
  3329. of_node_put(ctrl->phy_of_node);
  3330. }
  3331. /* Parse TE data */
  3332. dsi_display_parse_te_data(display);
  3333. /* Parse all external bridges from port 0 */
  3334. display_for_each_ctrl(i, display) {
  3335. display->ext_bridge[i].node_of =
  3336. of_graph_get_remote_node(of_node, 0, i);
  3337. if (display->ext_bridge[i].node_of)
  3338. display->ext_bridge_cnt++;
  3339. else
  3340. break;
  3341. }
  3342. DSI_DEBUG("success\n");
  3343. error:
  3344. return rc;
  3345. }
  3346. static int dsi_display_res_init(struct dsi_display *display)
  3347. {
  3348. int rc = 0;
  3349. int i;
  3350. struct dsi_display_ctrl *ctrl;
  3351. display_for_each_ctrl(i, display) {
  3352. ctrl = &display->ctrl[i];
  3353. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3354. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3355. rc = PTR_ERR(ctrl->ctrl);
  3356. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3357. ctrl->ctrl = NULL;
  3358. goto error_ctrl_put;
  3359. }
  3360. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3361. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3362. rc = PTR_ERR(ctrl->phy);
  3363. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3364. dsi_ctrl_put(ctrl->ctrl);
  3365. ctrl->phy = NULL;
  3366. goto error_ctrl_put;
  3367. }
  3368. }
  3369. display->panel = dsi_panel_get(&display->pdev->dev,
  3370. display->panel_node,
  3371. display->parser_node,
  3372. display->display_type,
  3373. display->cmdline_topology,
  3374. display->trusted_vm_env);
  3375. if (IS_ERR_OR_NULL(display->panel)) {
  3376. rc = PTR_ERR(display->panel);
  3377. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3378. display->panel = NULL;
  3379. goto error_ctrl_put;
  3380. }
  3381. display_for_each_ctrl(i, display) {
  3382. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3383. phy->cfg.force_clk_lane_hs =
  3384. display->panel->host_config.force_hs_clk_lane;
  3385. phy->cfg.phy_type =
  3386. display->panel->host_config.phy_type;
  3387. }
  3388. rc = dsi_display_parse_lane_map(display);
  3389. if (rc) {
  3390. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3391. goto error_ctrl_put;
  3392. }
  3393. rc = dsi_display_clocks_init(display);
  3394. if (rc) {
  3395. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3396. goto error_ctrl_put;
  3397. }
  3398. /**
  3399. * In trusted vm, the connectors will not be enabled
  3400. * until the HW resources are assigned and accepted.
  3401. */
  3402. if (display->trusted_vm_env)
  3403. display->is_active = false;
  3404. else
  3405. display->is_active = true;
  3406. return 0;
  3407. error_ctrl_put:
  3408. for (i = i - 1; i >= 0; i--) {
  3409. ctrl = &display->ctrl[i];
  3410. dsi_ctrl_put(ctrl->ctrl);
  3411. dsi_phy_put(ctrl->phy);
  3412. }
  3413. return rc;
  3414. }
  3415. static int dsi_display_res_deinit(struct dsi_display *display)
  3416. {
  3417. int rc = 0;
  3418. int i;
  3419. struct dsi_display_ctrl *ctrl;
  3420. rc = dsi_display_clocks_deinit(display);
  3421. if (rc)
  3422. DSI_ERR("clocks deinit failed, rc=%d\n", rc);
  3423. display_for_each_ctrl(i, display) {
  3424. ctrl = &display->ctrl[i];
  3425. dsi_phy_put(ctrl->phy);
  3426. dsi_ctrl_put(ctrl->ctrl);
  3427. }
  3428. if (display->panel)
  3429. dsi_panel_put(display->panel);
  3430. return rc;
  3431. }
  3432. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3433. struct dsi_display_mode *mode,
  3434. u32 flags)
  3435. {
  3436. int rc = 0;
  3437. int i;
  3438. struct dsi_display_ctrl *ctrl;
  3439. /*
  3440. * To set a mode:
  3441. * 1. Controllers should be turned off.
  3442. * 2. Link clocks should be off.
  3443. * 3. Phy should be disabled.
  3444. */
  3445. display_for_each_ctrl(i, display) {
  3446. ctrl = &display->ctrl[i];
  3447. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3448. (ctrl->phy_enabled)) {
  3449. rc = -EINVAL;
  3450. goto error;
  3451. }
  3452. }
  3453. error:
  3454. return rc;
  3455. }
  3456. static bool dsi_display_is_seamless_dfps_possible(
  3457. const struct dsi_display *display,
  3458. const struct dsi_display_mode *tgt,
  3459. const enum dsi_dfps_type dfps_type)
  3460. {
  3461. struct dsi_display_mode *cur;
  3462. if (!display || !tgt || !display->panel) {
  3463. DSI_ERR("Invalid params\n");
  3464. return false;
  3465. }
  3466. cur = display->panel->cur_mode;
  3467. if (cur->timing.h_active != tgt->timing.h_active) {
  3468. DSI_DEBUG("timing.h_active differs %d %d\n",
  3469. cur->timing.h_active, tgt->timing.h_active);
  3470. return false;
  3471. }
  3472. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3473. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3474. cur->timing.h_back_porch,
  3475. tgt->timing.h_back_porch);
  3476. return false;
  3477. }
  3478. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3479. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3480. cur->timing.h_sync_width,
  3481. tgt->timing.h_sync_width);
  3482. return false;
  3483. }
  3484. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3485. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3486. cur->timing.h_front_porch,
  3487. tgt->timing.h_front_porch);
  3488. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3489. return false;
  3490. }
  3491. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3492. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3493. cur->timing.h_skew,
  3494. tgt->timing.h_skew);
  3495. return false;
  3496. }
  3497. /* skip polarity comparison */
  3498. if (cur->timing.v_active != tgt->timing.v_active) {
  3499. DSI_DEBUG("timing.v_active differs %d %d\n",
  3500. cur->timing.v_active,
  3501. tgt->timing.v_active);
  3502. return false;
  3503. }
  3504. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3505. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3506. cur->timing.v_back_porch,
  3507. tgt->timing.v_back_porch);
  3508. return false;
  3509. }
  3510. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3511. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3512. cur->timing.v_sync_width,
  3513. tgt->timing.v_sync_width);
  3514. return false;
  3515. }
  3516. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3517. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3518. cur->timing.v_front_porch,
  3519. tgt->timing.v_front_porch);
  3520. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3521. return false;
  3522. }
  3523. /* skip polarity comparison */
  3524. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3525. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3526. cur->timing.refresh_rate,
  3527. tgt->timing.refresh_rate);
  3528. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3529. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3530. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3531. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3532. DSI_DEBUG("flags differs %d %d\n",
  3533. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3534. return true;
  3535. }
  3536. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3537. {
  3538. struct dsi_host_common_cfg *config;
  3539. struct dsi_display_ctrl *m_ctrl;
  3540. int phy_ver;
  3541. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3542. config = &display->panel->host_config;
  3543. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3544. if (phy_ver <= DSI_PHY_VERSION_2_0)
  3545. config->byte_intf_clk_div = 1;
  3546. else
  3547. config->byte_intf_clk_div = 2;
  3548. }
  3549. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3550. u32 bit_clk_rate)
  3551. {
  3552. int rc = 0;
  3553. int i;
  3554. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3555. if (!display->panel) {
  3556. DSI_ERR("Invalid params\n");
  3557. return -EINVAL;
  3558. }
  3559. if (bit_clk_rate == 0) {
  3560. DSI_ERR("Invalid bit clock rate\n");
  3561. return -EINVAL;
  3562. }
  3563. display->config.bit_clk_rate_hz = bit_clk_rate;
  3564. display_for_each_ctrl(i, display) {
  3565. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3566. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3567. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3568. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3569. byte_intf_clk_rate;
  3570. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3571. struct dsi_host_common_cfg *host_cfg;
  3572. mutex_lock(&ctrl->ctrl_lock);
  3573. host_cfg = &display->panel->host_config;
  3574. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3575. num_of_lanes++;
  3576. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3577. num_of_lanes++;
  3578. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3579. num_of_lanes++;
  3580. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3581. num_of_lanes++;
  3582. if (num_of_lanes == 0) {
  3583. DSI_ERR("Invalid lane count\n");
  3584. rc = -EINVAL;
  3585. goto error;
  3586. }
  3587. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3588. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3589. bit_rate_per_lane = bit_rate;
  3590. do_div(bit_rate_per_lane, num_of_lanes);
  3591. pclk_rate = bit_rate;
  3592. do_div(pclk_rate, bpp);
  3593. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3594. bit_rate_per_lane = bit_rate;
  3595. do_div(bit_rate_per_lane, num_of_lanes);
  3596. byte_clk_rate = bit_rate_per_lane;
  3597. do_div(byte_clk_rate, 8);
  3598. byte_intf_clk_rate = byte_clk_rate;
  3599. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3600. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3601. } else {
  3602. do_div(bit_rate, bits_per_symbol);
  3603. bit_rate *= num_of_symbols;
  3604. bit_rate_per_lane = bit_rate;
  3605. do_div(bit_rate_per_lane, num_of_lanes);
  3606. byte_clk_rate = bit_rate_per_lane;
  3607. do_div(byte_clk_rate, 7);
  3608. /* For CPHY, byte_intf_clk is same as byte_clk */
  3609. byte_intf_clk_rate = byte_clk_rate;
  3610. }
  3611. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3612. bit_rate, bit_rate_per_lane);
  3613. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3614. byte_clk_rate, byte_intf_clk_rate);
  3615. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3616. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3617. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3618. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3619. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3620. ctrl->clk_freq, ctrl->cell_index);
  3621. if (rc) {
  3622. DSI_ERR("Failed to update link frequencies\n");
  3623. goto error;
  3624. }
  3625. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3626. error:
  3627. mutex_unlock(&ctrl->ctrl_lock);
  3628. /* TODO: recover ctrl->clk_freq in case of failure */
  3629. if (rc)
  3630. return rc;
  3631. }
  3632. return 0;
  3633. }
  3634. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3635. struct dsi_dyn_clk_delay *delay,
  3636. struct dsi_display_mode *mode)
  3637. {
  3638. u32 esc_clk_rate_hz;
  3639. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3640. u32 hsync_period = 0;
  3641. struct dsi_display_ctrl *m_ctrl;
  3642. struct dsi_ctrl *dsi_ctrl;
  3643. struct dsi_phy_cfg *cfg;
  3644. m_ctrl = &display->ctrl[display->clk_master_idx];
  3645. dsi_ctrl = m_ctrl->ctrl;
  3646. cfg = &(m_ctrl->phy->cfg);
  3647. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate * 1000;
  3648. pclk_to_esc_ratio = ((dsi_ctrl->clk_freq.pix_clk_rate * 1000) /
  3649. esc_clk_rate_hz);
  3650. byte_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 1000) /
  3651. esc_clk_rate_hz);
  3652. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4 * 1000) /
  3653. esc_clk_rate_hz);
  3654. hsync_period = dsi_h_total_dce(&mode->timing);
  3655. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3656. if (!display->panel->video_config.eof_bllp_lp11_en)
  3657. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3658. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3659. (display->config.common_config.t_clk_post + 1)) /
  3660. byte_to_esc_ratio) +
  3661. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3662. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3663. ((cfg->timing.lane_v3[3] * 4) +
  3664. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3665. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3666. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3667. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3668. hr_bit_to_esc_ratio);
  3669. delay->pipe_delay2 = 0;
  3670. if (display->panel->host_config.force_hs_clk_lane)
  3671. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3672. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3673. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3674. hr_bit_to_esc_ratio);
  3675. /* 130 us pll delay recommended by h/w doc */
  3676. delay->pll_delay = ((130 * esc_clk_rate_hz) / 1000000) * 2;
  3677. }
  3678. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3679. struct link_clk_freq *bkp_freq)
  3680. {
  3681. int rc = 0, i;
  3682. u8 ctrl_version;
  3683. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3684. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3685. m_ctrl = &display->ctrl[display->clk_master_idx];
  3686. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3687. ctrl_version = m_ctrl->ctrl->version;
  3688. dsi_clk_prepare_enable(&display->clock_info.src_clks);
  3689. rc = dsi_clk_update_parent(&display->clock_info.shadow_clks,
  3690. &display->clock_info.mux_clks);
  3691. if (rc) {
  3692. DSI_ERR("failed update mux parent to shadow\n");
  3693. goto exit;
  3694. }
  3695. display_for_each_ctrl(i, display) {
  3696. ctrl = &display->ctrl[i];
  3697. if (!ctrl->ctrl)
  3698. continue;
  3699. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3700. ctrl->ctrl->clk_freq.byte_clk_rate,
  3701. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3702. if (rc) {
  3703. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3704. goto recover_byte_clk;
  3705. }
  3706. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3707. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3708. if (rc) {
  3709. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3710. goto recover_pix_clk;
  3711. }
  3712. }
  3713. display_for_each_ctrl(i, display) {
  3714. ctrl = &display->ctrl[i];
  3715. if (ctrl == m_ctrl)
  3716. continue;
  3717. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3718. }
  3719. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3720. /*
  3721. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3722. * and with constant fps, as dynamic refresh will applied with
  3723. * next mdp intf ctrl flush.
  3724. */
  3725. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3726. (dyn_clk_caps->maintain_const_fps))
  3727. goto defer_dfps_wait;
  3728. /* wait for dynamic refresh done */
  3729. display_for_each_ctrl(i, display) {
  3730. ctrl = &display->ctrl[i];
  3731. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3732. if (rc) {
  3733. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3734. goto recover_pix_clk;
  3735. } else {
  3736. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3737. i ? "slave" : "master");
  3738. }
  3739. }
  3740. display_for_each_ctrl(i, display) {
  3741. ctrl = &display->ctrl[i];
  3742. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3743. }
  3744. defer_dfps_wait:
  3745. rc = dsi_clk_update_parent(&display->clock_info.src_clks,
  3746. &display->clock_info.mux_clks);
  3747. if (rc)
  3748. DSI_ERR("could not switch back to src clks %d\n", rc);
  3749. dsi_clk_disable_unprepare(&display->clock_info.src_clks);
  3750. return rc;
  3751. recover_pix_clk:
  3752. display_for_each_ctrl(i, display) {
  3753. ctrl = &display->ctrl[i];
  3754. if (!ctrl->ctrl)
  3755. continue;
  3756. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3757. bkp_freq->pix_clk_rate, i);
  3758. }
  3759. recover_byte_clk:
  3760. display_for_each_ctrl(i, display) {
  3761. ctrl = &display->ctrl[i];
  3762. if (!ctrl->ctrl)
  3763. continue;
  3764. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3765. bkp_freq->byte_clk_rate,
  3766. bkp_freq->byte_intf_clk_rate, i);
  3767. }
  3768. exit:
  3769. dsi_clk_disable_unprepare(&display->clock_info.src_clks);
  3770. return rc;
  3771. }
  3772. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3773. struct dsi_display_mode *mode)
  3774. {
  3775. int rc = 0, mask, i;
  3776. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3777. struct dsi_dyn_clk_delay delay;
  3778. struct link_clk_freq bkp_freq;
  3779. dsi_panel_acquire_panel_lock(display->panel);
  3780. m_ctrl = &display->ctrl[display->clk_master_idx];
  3781. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3782. /* mask PLL unlock, FIFO overflow and underflow errors */
  3783. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3784. BIT(DSI_FIFO_OVERFLOW);
  3785. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3786. /* update the phy timings based on new mode */
  3787. display_for_each_ctrl(i, display) {
  3788. ctrl = &display->ctrl[i];
  3789. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3790. }
  3791. /* back up existing rates to handle failure case */
  3792. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3793. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3794. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3795. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3796. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3797. if (rc) {
  3798. DSI_ERR("failed set link frequencies %d\n", rc);
  3799. goto exit;
  3800. }
  3801. /* calculate pipe delays */
  3802. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3803. /* configure dynamic refresh ctrl registers */
  3804. display_for_each_ctrl(i, display) {
  3805. ctrl = &display->ctrl[i];
  3806. if (!ctrl->phy)
  3807. continue;
  3808. if (ctrl == m_ctrl)
  3809. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3810. else
  3811. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3812. false);
  3813. }
  3814. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3815. exit:
  3816. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3817. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3818. DSI_CLK_OFF);
  3819. /* store newly calculated phy timings in mode private info */
  3820. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3821. mode->priv_info->phy_timing_val,
  3822. mode->priv_info->phy_timing_len);
  3823. dsi_panel_release_panel_lock(display->panel);
  3824. return rc;
  3825. }
  3826. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3827. int clk_rate)
  3828. {
  3829. int rc = 0;
  3830. if (clk_rate <= 0) {
  3831. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3832. return -EINVAL;
  3833. }
  3834. if (clk_rate == display->cached_clk_rate) {
  3835. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3836. return rc;
  3837. }
  3838. display->cached_clk_rate = clk_rate;
  3839. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3840. if (!rc) {
  3841. DSI_INFO("%s: bit clk is ready to be configured to '%d'\n",
  3842. __func__, clk_rate);
  3843. atomic_set(&display->clkrate_change_pending, 1);
  3844. } else {
  3845. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3846. __func__, clk_rate, rc);
  3847. /* Caching clock failed, so don't go on doing so. */
  3848. atomic_set(&display->clkrate_change_pending, 0);
  3849. display->cached_clk_rate = 0;
  3850. }
  3851. return rc;
  3852. }
  3853. static int dsi_display_dfps_update(struct dsi_display *display,
  3854. struct dsi_display_mode *dsi_mode)
  3855. {
  3856. struct dsi_mode_info *timing;
  3857. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3858. struct dsi_display_mode *panel_mode;
  3859. struct dsi_dfps_capabilities dfps_caps;
  3860. int rc = 0;
  3861. int i = 0;
  3862. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3863. if (!display || !dsi_mode || !display->panel) {
  3864. DSI_ERR("Invalid params\n");
  3865. return -EINVAL;
  3866. }
  3867. timing = &dsi_mode->timing;
  3868. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3869. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3870. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3871. DSI_ERR("dfps or constant fps not supported\n");
  3872. return -ENOTSUPP;
  3873. }
  3874. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3875. DSI_ERR("dfps clock method not supported\n");
  3876. return -ENOTSUPP;
  3877. }
  3878. /* For split DSI, update the clock master first */
  3879. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3880. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3881. m_ctrl = &display->ctrl[display->clk_master_idx];
  3882. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3883. if (rc) {
  3884. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3885. display->name, i, rc);
  3886. goto error;
  3887. }
  3888. /* Update the rest of the controllers */
  3889. display_for_each_ctrl(i, display) {
  3890. ctrl = &display->ctrl[i];
  3891. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3892. continue;
  3893. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3894. if (rc) {
  3895. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3896. display->name, i, rc);
  3897. goto error;
  3898. }
  3899. }
  3900. panel_mode = display->panel->cur_mode;
  3901. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  3902. /*
  3903. * dsi_mode_flags flags are used to communicate with other drm driver
  3904. * components, and are transient. They aren't inherently part of the
  3905. * display panel's mode and shouldn't be saved into the cached currently
  3906. * active mode.
  3907. */
  3908. panel_mode->dsi_mode_flags = 0;
  3909. error:
  3910. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  3911. return rc;
  3912. }
  3913. static int dsi_display_dfps_calc_front_porch(
  3914. u32 old_fps,
  3915. u32 new_fps,
  3916. u32 a_total,
  3917. u32 b_total,
  3918. u32 b_fp,
  3919. u32 *b_fp_out)
  3920. {
  3921. s32 b_fp_new;
  3922. int add_porches, diff;
  3923. if (!b_fp_out) {
  3924. DSI_ERR("Invalid params\n");
  3925. return -EINVAL;
  3926. }
  3927. if (!a_total || !new_fps) {
  3928. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  3929. return -EINVAL;
  3930. }
  3931. /*
  3932. * Keep clock, other porches constant, use new fps, calc front porch
  3933. * new_vtotal = old_vtotal * (old_fps / new_fps )
  3934. * new_vfp - old_vfp = new_vtotal - old_vtotal
  3935. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  3936. */
  3937. diff = abs(old_fps - new_fps);
  3938. add_porches = mult_frac(b_total, diff, new_fps);
  3939. if (old_fps > new_fps)
  3940. b_fp_new = b_fp + add_porches;
  3941. else
  3942. b_fp_new = b_fp - add_porches;
  3943. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  3944. new_fps, a_total, b_total, b_fp, b_fp_new);
  3945. if (b_fp_new < 0) {
  3946. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  3947. return -EINVAL;
  3948. }
  3949. /**
  3950. * TODO: To differentiate from clock method when communicating to the
  3951. * other components, perhaps we should set clk here to original value
  3952. */
  3953. *b_fp_out = b_fp_new;
  3954. return 0;
  3955. }
  3956. /**
  3957. * dsi_display_get_dfps_timing() - Get the new dfps values.
  3958. * @display: DSI display handle.
  3959. * @adj_mode: Mode value structure to be changed.
  3960. * It contains old timing values and latest fps value.
  3961. * New timing values are updated based on new fps.
  3962. * @curr_refresh_rate: Current fps rate.
  3963. * If zero , current fps rate is taken from
  3964. * display->panel->cur_mode.
  3965. * Return: error code.
  3966. */
  3967. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  3968. struct dsi_display_mode *adj_mode,
  3969. u32 curr_refresh_rate)
  3970. {
  3971. struct dsi_dfps_capabilities dfps_caps;
  3972. struct dsi_display_mode per_ctrl_mode;
  3973. struct dsi_mode_info *timing;
  3974. struct dsi_ctrl *m_ctrl;
  3975. int rc = 0;
  3976. if (!display || !adj_mode) {
  3977. DSI_ERR("Invalid params\n");
  3978. return -EINVAL;
  3979. }
  3980. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  3981. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3982. if (!dfps_caps.dfps_support) {
  3983. DSI_ERR("dfps not supported by panel\n");
  3984. return -EINVAL;
  3985. }
  3986. per_ctrl_mode = *adj_mode;
  3987. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  3988. if (!curr_refresh_rate) {
  3989. if (!dsi_display_is_seamless_dfps_possible(display,
  3990. &per_ctrl_mode, dfps_caps.type)) {
  3991. DSI_ERR("seamless dynamic fps not supported for mode\n");
  3992. return -EINVAL;
  3993. }
  3994. if (display->panel->cur_mode) {
  3995. curr_refresh_rate =
  3996. display->panel->cur_mode->timing.refresh_rate;
  3997. } else {
  3998. DSI_ERR("cur_mode is not initialized\n");
  3999. return -EINVAL;
  4000. }
  4001. }
  4002. /* TODO: Remove this direct reference to the dsi_ctrl */
  4003. timing = &per_ctrl_mode.timing;
  4004. switch (dfps_caps.type) {
  4005. case DSI_DFPS_IMMEDIATE_VFP:
  4006. rc = dsi_display_dfps_calc_front_porch(
  4007. curr_refresh_rate,
  4008. timing->refresh_rate,
  4009. dsi_h_total_dce(timing),
  4010. DSI_V_TOTAL(timing),
  4011. timing->v_front_porch,
  4012. &adj_mode->timing.v_front_porch);
  4013. break;
  4014. case DSI_DFPS_IMMEDIATE_HFP:
  4015. rc = dsi_display_dfps_calc_front_porch(
  4016. curr_refresh_rate,
  4017. timing->refresh_rate,
  4018. DSI_V_TOTAL(timing),
  4019. dsi_h_total_dce(timing),
  4020. timing->h_front_porch,
  4021. &adj_mode->timing.h_front_porch);
  4022. if (!rc)
  4023. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4024. break;
  4025. default:
  4026. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4027. rc = -ENOTSUPP;
  4028. }
  4029. return rc;
  4030. }
  4031. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4032. struct dsi_display_mode *adj_mode)
  4033. {
  4034. int rc = 0;
  4035. if (!display || !adj_mode) {
  4036. DSI_ERR("Invalid params\n");
  4037. return false;
  4038. }
  4039. /* Currently the only seamless transition is dynamic fps */
  4040. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4041. if (rc) {
  4042. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4043. } else {
  4044. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4045. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4046. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4047. }
  4048. return rc;
  4049. }
  4050. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4051. struct dsi_display_mode *to_mode)
  4052. {
  4053. u32 cur_fps, to_fps;
  4054. u32 cur_h_active, to_h_active;
  4055. u32 cur_v_active, to_v_active;
  4056. cur_fps = cur_mode->timing.refresh_rate;
  4057. to_fps = to_mode->timing.refresh_rate;
  4058. cur_h_active = cur_mode->timing.h_active;
  4059. cur_v_active = cur_mode->timing.v_active;
  4060. to_h_active = to_mode->timing.h_active;
  4061. to_v_active = to_mode->timing.v_active;
  4062. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4063. (cur_fps != to_fps)) {
  4064. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4065. DSI_DEBUG("DMS Modeset with FPS change\n");
  4066. } else {
  4067. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4068. }
  4069. }
  4070. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4071. struct dsi_display_mode *mode,
  4072. u32 flags)
  4073. {
  4074. int rc = 0, clk_rate = 0;
  4075. int i;
  4076. struct dsi_display_ctrl *ctrl;
  4077. struct dsi_display_ctrl *mctrl;
  4078. struct dsi_display_mode_priv_info *priv_info;
  4079. bool commit_phy_timing = false;
  4080. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4081. priv_info = mode->priv_info;
  4082. if (!priv_info) {
  4083. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4084. display->name);
  4085. return -EINVAL;
  4086. }
  4087. SDE_EVT32(mode->dsi_mode_flags);
  4088. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) {
  4089. display->config.panel_mode = mode->panel_mode;
  4090. display->panel->panel_mode = mode->panel_mode;
  4091. }
  4092. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4093. mode,
  4094. &display->config);
  4095. if (rc) {
  4096. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4097. display->name, rc);
  4098. goto error;
  4099. }
  4100. memcpy(&display->config.lane_map, &display->lane_map,
  4101. sizeof(display->lane_map));
  4102. mctrl = &display->ctrl[display->clk_master_idx];
  4103. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4104. if (mode->dsi_mode_flags &
  4105. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4106. display_for_each_ctrl(i, display) {
  4107. ctrl = &display->ctrl[i];
  4108. if (!ctrl->ctrl || (ctrl != mctrl))
  4109. continue;
  4110. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4111. true);
  4112. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4113. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4114. (dyn_clk_caps->maintain_const_fps)) {
  4115. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4116. true);
  4117. }
  4118. }
  4119. rc = dsi_display_dfps_update(display, mode);
  4120. if (rc) {
  4121. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4122. display->name, rc);
  4123. goto error;
  4124. }
  4125. display_for_each_ctrl(i, display) {
  4126. ctrl = &display->ctrl[i];
  4127. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4128. &display->config, mode, mode->dsi_mode_flags,
  4129. display->dsi_clk_handle);
  4130. if (rc) {
  4131. DSI_ERR("failed to update ctrl config\n");
  4132. goto error;
  4133. }
  4134. }
  4135. if (priv_info->phy_timing_len) {
  4136. display_for_each_ctrl(i, display) {
  4137. ctrl = &display->ctrl[i];
  4138. rc = dsi_phy_set_timing_params(ctrl->phy,
  4139. priv_info->phy_timing_val,
  4140. priv_info->phy_timing_len,
  4141. commit_phy_timing);
  4142. if (rc)
  4143. DSI_ERR("Fail to add timing params\n");
  4144. }
  4145. }
  4146. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4147. return rc;
  4148. }
  4149. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4150. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4151. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4152. if (rc)
  4153. DSI_ERR("dynamic clk change failed %d\n", rc);
  4154. /*
  4155. * skip rest of the opearations since
  4156. * dsi_display_dynamic_clk_switch_vid() already takes
  4157. * care of them.
  4158. */
  4159. return rc;
  4160. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4161. clk_rate = mode->timing.clk_rate_hz;
  4162. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4163. clk_rate);
  4164. if (rc) {
  4165. DSI_ERR("Failed to configure dynamic clk\n");
  4166. return rc;
  4167. }
  4168. }
  4169. }
  4170. display_for_each_ctrl(i, display) {
  4171. ctrl = &display->ctrl[i];
  4172. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4173. mode, mode->dsi_mode_flags,
  4174. display->dsi_clk_handle);
  4175. if (rc) {
  4176. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4177. display->name, rc);
  4178. goto error;
  4179. }
  4180. }
  4181. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4182. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4183. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4184. u64 to_bitclk = mode->timing.clk_rate_hz;
  4185. commit_phy_timing = true;
  4186. /* No need to set clkrate pending flag if clocks are same */
  4187. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4188. atomic_set(&display->clkrate_change_pending, 1);
  4189. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4190. }
  4191. if (priv_info->phy_timing_len) {
  4192. display_for_each_ctrl(i, display) {
  4193. ctrl = &display->ctrl[i];
  4194. rc = dsi_phy_set_timing_params(ctrl->phy,
  4195. priv_info->phy_timing_val,
  4196. priv_info->phy_timing_len,
  4197. commit_phy_timing);
  4198. if (rc)
  4199. DSI_ERR("failed to add DSI PHY timing params\n");
  4200. }
  4201. }
  4202. error:
  4203. return rc;
  4204. }
  4205. /**
  4206. * _dsi_display_dev_init - initializes the display device
  4207. * Initialization will acquire references to the resources required for the
  4208. * display hardware to function.
  4209. * @display: Handle to the display
  4210. * Returns: Zero on success
  4211. */
  4212. static int _dsi_display_dev_init(struct dsi_display *display)
  4213. {
  4214. int rc = 0;
  4215. if (!display) {
  4216. DSI_ERR("invalid display\n");
  4217. return -EINVAL;
  4218. }
  4219. if (!display->panel_node)
  4220. return 0;
  4221. mutex_lock(&display->display_lock);
  4222. display->parser = dsi_parser_get(&display->pdev->dev);
  4223. if (display->fw && display->parser)
  4224. display->parser_node = dsi_parser_get_head_node(
  4225. display->parser, display->fw->data,
  4226. display->fw->size);
  4227. rc = dsi_display_parse_dt(display);
  4228. if (rc) {
  4229. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4230. goto error;
  4231. }
  4232. rc = dsi_display_res_init(display);
  4233. if (rc) {
  4234. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4235. display->name, rc);
  4236. goto error;
  4237. }
  4238. error:
  4239. mutex_unlock(&display->display_lock);
  4240. return rc;
  4241. }
  4242. /**
  4243. * _dsi_display_dev_deinit - deinitializes the display device
  4244. * All the resources acquired during device init will be released.
  4245. * @display: Handle to the display
  4246. * Returns: Zero on success
  4247. */
  4248. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4249. {
  4250. int rc = 0;
  4251. if (!display) {
  4252. DSI_ERR("invalid display\n");
  4253. return -EINVAL;
  4254. }
  4255. mutex_lock(&display->display_lock);
  4256. rc = dsi_display_res_deinit(display);
  4257. if (rc)
  4258. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4259. display->name, rc);
  4260. mutex_unlock(&display->display_lock);
  4261. return rc;
  4262. }
  4263. /**
  4264. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4265. * @dsi_display: Pointer to dsi display
  4266. * Returns: Zero on success
  4267. */
  4268. int dsi_display_cont_splash_config(void *dsi_display)
  4269. {
  4270. struct dsi_display *display = dsi_display;
  4271. int rc = 0;
  4272. /* Vote for gdsc required to read register address space */
  4273. if (!display) {
  4274. DSI_ERR("invalid input display param\n");
  4275. return -EINVAL;
  4276. }
  4277. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4278. if (rc < 0) {
  4279. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4280. rc);
  4281. return rc;
  4282. }
  4283. mutex_lock(&display->display_lock);
  4284. display->is_cont_splash_enabled = true;
  4285. /* Update splash status for clock manager */
  4286. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4287. display->is_cont_splash_enabled);
  4288. /* Set up ctrl isr before enabling core clk */
  4289. dsi_display_ctrl_isr_configure(display, true);
  4290. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4291. * regulator are inplicit from pre clk on callback
  4292. */
  4293. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4294. DSI_ALL_CLKS, DSI_CLK_ON);
  4295. if (rc) {
  4296. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4297. display->name, rc);
  4298. goto clk_manager_update;
  4299. }
  4300. /* Vote on panel regulator will be removed during suspend path */
  4301. rc = dsi_pwr_enable_regulator(&display->panel->power_info, true);
  4302. if (rc) {
  4303. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4304. display->panel->name, rc);
  4305. goto clks_disabled;
  4306. }
  4307. mutex_unlock(&display->display_lock);
  4308. /* Set the current brightness level */
  4309. dsi_panel_bl_handoff(display->panel);
  4310. return rc;
  4311. clks_disabled:
  4312. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4313. DSI_ALL_CLKS, DSI_CLK_OFF);
  4314. clk_manager_update:
  4315. dsi_display_ctrl_isr_configure(display, false);
  4316. /* Update splash status for clock manager */
  4317. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4318. false);
  4319. pm_runtime_put_sync(display->drm_dev->dev);
  4320. display->is_cont_splash_enabled = false;
  4321. mutex_unlock(&display->display_lock);
  4322. return rc;
  4323. }
  4324. /**
  4325. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4326. * @display: Pointer to dsi display
  4327. * Returns: Zero on success
  4328. */
  4329. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4330. {
  4331. int rc = 0;
  4332. if (!display->is_cont_splash_enabled)
  4333. return 0;
  4334. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4335. DSI_ALL_CLKS, DSI_CLK_OFF);
  4336. if (rc)
  4337. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4338. display->name, rc);
  4339. pm_runtime_put_sync(display->drm_dev->dev);
  4340. display->is_cont_splash_enabled = false;
  4341. /* Update splash status for clock manager */
  4342. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4343. display->is_cont_splash_enabled);
  4344. return rc;
  4345. }
  4346. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4347. {
  4348. int rc = 0;
  4349. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4350. if (!rc) {
  4351. DSI_INFO("dsi bit clk has been configured to %d\n",
  4352. display->cached_clk_rate);
  4353. atomic_set(&display->clkrate_change_pending, 0);
  4354. } else {
  4355. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4356. display->cached_clk_rate, rc);
  4357. }
  4358. return rc;
  4359. }
  4360. static int dsi_display_validate_split_link(struct dsi_display *display)
  4361. {
  4362. int i, rc = 0;
  4363. struct dsi_display_ctrl *ctrl;
  4364. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4365. if (!host->split_link.split_link_enabled)
  4366. return 0;
  4367. if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4368. DSI_ERR("[%s] split link is not supported in command mode\n",
  4369. display->name);
  4370. rc = -ENOTSUPP;
  4371. goto error;
  4372. }
  4373. display_for_each_ctrl(i, display) {
  4374. ctrl = &display->ctrl[i];
  4375. if (!ctrl->ctrl->split_link_supported) {
  4376. DSI_ERR("[%s] split link is not supported by hw\n",
  4377. display->name);
  4378. rc = -ENOTSUPP;
  4379. goto error;
  4380. }
  4381. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4382. }
  4383. DSI_DEBUG("Split link is enabled\n");
  4384. return 0;
  4385. error:
  4386. host->split_link.split_link_enabled = false;
  4387. return rc;
  4388. }
  4389. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4390. {
  4391. int rc = 0;
  4392. struct dsi_display *display;
  4393. if (!data)
  4394. return -EINVAL;
  4395. rc = dsi_ctrl_get_io_resources(io_res);
  4396. if (rc)
  4397. goto end;
  4398. rc = dsi_phy_get_io_resources(io_res);
  4399. if (rc)
  4400. goto end;
  4401. display = (struct dsi_display *)data;
  4402. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4403. end:
  4404. return rc;
  4405. }
  4406. static int dsi_display_pre_release(void *data)
  4407. {
  4408. if (!data)
  4409. return -EINVAL;
  4410. dsi_display_ctrl_irq_update((struct dsi_display *)data, false);
  4411. return 0;
  4412. }
  4413. static int dsi_display_pre_acquire(void *data)
  4414. {
  4415. if (!data)
  4416. return -EINVAL;
  4417. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4418. return 0;
  4419. }
  4420. /**
  4421. * dsi_display_bind - bind dsi device with controlling device
  4422. * @dev: Pointer to base of platform device
  4423. * @master: Pointer to container of drm device
  4424. * @data: Pointer to private data
  4425. * Returns: Zero on success
  4426. */
  4427. static int dsi_display_bind(struct device *dev,
  4428. struct device *master,
  4429. void *data)
  4430. {
  4431. struct dsi_display_ctrl *display_ctrl;
  4432. struct drm_device *drm;
  4433. struct dsi_display *display;
  4434. struct dsi_clk_info info;
  4435. struct clk_ctrl_cb clk_cb;
  4436. void *handle = NULL;
  4437. struct platform_device *pdev = to_platform_device(dev);
  4438. char *client1 = "dsi_clk_client";
  4439. char *client2 = "mdp_event_client";
  4440. struct msm_vm_ops vm_event_ops = {
  4441. .vm_get_io_resources = dsi_display_get_io_resources,
  4442. .vm_pre_hw_release = dsi_display_pre_release,
  4443. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4444. };
  4445. int i, rc = 0;
  4446. if (!dev || !pdev || !master) {
  4447. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4448. dev, pdev, master);
  4449. return -EINVAL;
  4450. }
  4451. drm = dev_get_drvdata(master);
  4452. display = platform_get_drvdata(pdev);
  4453. if (!drm || !display) {
  4454. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4455. drm, display);
  4456. return -EINVAL;
  4457. }
  4458. if (!display->panel_node)
  4459. return 0;
  4460. if (!display->fw)
  4461. display->name = display->panel_node->name;
  4462. /* defer bind if ext bridge driver is not loaded */
  4463. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4464. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4465. if (!of_drm_find_bridge(
  4466. display->ext_bridge[i].node_of)) {
  4467. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4468. display->ext_bridge[i].node_of->full_name);
  4469. return -EPROBE_DEFER;
  4470. }
  4471. }
  4472. }
  4473. mutex_lock(&display->display_lock);
  4474. rc = dsi_display_validate_split_link(display);
  4475. if (rc) {
  4476. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4477. display->name, rc);
  4478. goto error;
  4479. }
  4480. rc = dsi_display_debugfs_init(display);
  4481. if (rc) {
  4482. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4483. goto error;
  4484. }
  4485. atomic_set(&display->clkrate_change_pending, 0);
  4486. display->cached_clk_rate = 0;
  4487. memset(&info, 0x0, sizeof(info));
  4488. display_for_each_ctrl(i, display) {
  4489. display_ctrl = &display->ctrl[i];
  4490. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4491. if (rc) {
  4492. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4493. display->name, i, rc);
  4494. goto error_ctrl_deinit;
  4495. }
  4496. display_ctrl->ctrl->horiz_index = i;
  4497. rc = dsi_phy_drv_init(display_ctrl->phy);
  4498. if (rc) {
  4499. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4500. display->name, i, rc);
  4501. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4502. goto error_ctrl_deinit;
  4503. }
  4504. display_ctrl->ctrl->dma_cmd_workq = display->dma_cmd_workq;
  4505. memcpy(&info.c_clks[i],
  4506. (&display_ctrl->ctrl->clk_info.core_clks),
  4507. sizeof(struct dsi_core_clk_info));
  4508. memcpy(&info.l_hs_clks[i],
  4509. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4510. sizeof(struct dsi_link_hs_clk_info));
  4511. memcpy(&info.l_lp_clks[i],
  4512. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4513. sizeof(struct dsi_link_lp_clk_info));
  4514. info.c_clks[i].drm = drm;
  4515. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4516. }
  4517. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4518. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4519. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4520. info.post_clkon_cb = dsi_post_clkon_cb;
  4521. info.priv_data = display;
  4522. info.master_ndx = display->clk_master_idx;
  4523. info.dsi_ctrl_count = display->ctrl_count;
  4524. snprintf(info.name, MAX_STRING_LEN,
  4525. "DSI_MNGR-%s", display->name);
  4526. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4527. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4528. rc = PTR_ERR(display->clk_mngr);
  4529. display->clk_mngr = NULL;
  4530. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4531. goto error_ctrl_deinit;
  4532. }
  4533. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4534. if (IS_ERR_OR_NULL(handle)) {
  4535. rc = PTR_ERR(handle);
  4536. DSI_ERR("failed to register %s client, rc = %d\n",
  4537. client1, rc);
  4538. goto error_clk_deinit;
  4539. } else {
  4540. display->dsi_clk_handle = handle;
  4541. }
  4542. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4543. if (IS_ERR_OR_NULL(handle)) {
  4544. rc = PTR_ERR(handle);
  4545. DSI_ERR("failed to register %s client, rc = %d\n",
  4546. client2, rc);
  4547. goto error_clk_client_deinit;
  4548. } else {
  4549. display->mdp_clk_handle = handle;
  4550. }
  4551. clk_cb.priv = display;
  4552. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4553. display_for_each_ctrl(i, display) {
  4554. display_ctrl = &display->ctrl[i];
  4555. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4556. if (rc) {
  4557. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4558. display->name, i, rc);
  4559. goto error_ctrl_deinit;
  4560. }
  4561. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4562. if (rc) {
  4563. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4564. display->name, i, rc);
  4565. goto error_ctrl_deinit;
  4566. }
  4567. }
  4568. dsi_display_update_byte_intf_div(display);
  4569. rc = dsi_display_mipi_host_init(display);
  4570. if (rc) {
  4571. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4572. display->name, rc);
  4573. goto error_ctrl_deinit;
  4574. }
  4575. rc = dsi_panel_drv_init(display->panel, &display->host);
  4576. if (rc) {
  4577. if (rc != -EPROBE_DEFER)
  4578. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4579. display->name, rc);
  4580. goto error_host_deinit;
  4581. }
  4582. DSI_INFO("Successfully bind display panel '%s'\n", display->name);
  4583. display->drm_dev = drm;
  4584. display_for_each_ctrl(i, display) {
  4585. display_ctrl = &display->ctrl[i];
  4586. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4587. continue;
  4588. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4589. &display_ctrl->ctrl->clk_freq);
  4590. if (rc) {
  4591. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4592. display->name, rc);
  4593. goto error;
  4594. }
  4595. }
  4596. /* Remove the panel vote that was added during dsi display probe */
  4597. if (display->panel) {
  4598. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4599. false);
  4600. if (rc) {
  4601. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4602. display->panel->name, rc);
  4603. goto error_host_deinit;
  4604. }
  4605. }
  4606. /* register te irq handler */
  4607. dsi_display_register_te_irq(display);
  4608. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4609. goto error;
  4610. error_host_deinit:
  4611. (void)dsi_display_mipi_host_deinit(display);
  4612. error_clk_client_deinit:
  4613. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4614. error_clk_deinit:
  4615. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4616. error_ctrl_deinit:
  4617. for (i = i - 1; i >= 0; i--) {
  4618. display_ctrl = &display->ctrl[i];
  4619. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4620. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4621. }
  4622. (void)dsi_display_debugfs_deinit(display);
  4623. error:
  4624. mutex_unlock(&display->display_lock);
  4625. return rc;
  4626. }
  4627. /**
  4628. * dsi_display_unbind - unbind dsi from controlling device
  4629. * @dev: Pointer to base of platform device
  4630. * @master: Pointer to container of drm device
  4631. * @data: Pointer to private data
  4632. */
  4633. static void dsi_display_unbind(struct device *dev,
  4634. struct device *master, void *data)
  4635. {
  4636. struct dsi_display_ctrl *display_ctrl;
  4637. struct dsi_display *display;
  4638. struct platform_device *pdev = to_platform_device(dev);
  4639. int i, rc = 0;
  4640. if (!dev || !pdev || !master) {
  4641. DSI_ERR("invalid param(s)\n");
  4642. return;
  4643. }
  4644. display = platform_get_drvdata(pdev);
  4645. if (!display || !display->panel_node) {
  4646. DSI_ERR("invalid display\n");
  4647. return;
  4648. }
  4649. mutex_lock(&display->display_lock);
  4650. rc = dsi_display_mipi_host_deinit(display);
  4651. if (rc)
  4652. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4653. display->name,
  4654. rc);
  4655. display_for_each_ctrl(i, display) {
  4656. display_ctrl = &display->ctrl[i];
  4657. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4658. if (rc)
  4659. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4660. display->name, i, rc);
  4661. display->ctrl->ctrl->dma_cmd_workq = NULL;
  4662. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4663. if (rc)
  4664. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4665. display->name, i, rc);
  4666. }
  4667. atomic_set(&display->clkrate_change_pending, 0);
  4668. (void)dsi_display_debugfs_deinit(display);
  4669. mutex_unlock(&display->display_lock);
  4670. }
  4671. static const struct component_ops dsi_display_comp_ops = {
  4672. .bind = dsi_display_bind,
  4673. .unbind = dsi_display_unbind,
  4674. };
  4675. static struct platform_driver dsi_display_driver = {
  4676. .probe = dsi_display_dev_probe,
  4677. .remove = dsi_display_dev_remove,
  4678. .driver = {
  4679. .name = "msm-dsi-display",
  4680. .of_match_table = dsi_display_dt_match,
  4681. .suppress_bind_attrs = true,
  4682. },
  4683. };
  4684. static int dsi_display_init(struct dsi_display *display)
  4685. {
  4686. int rc = 0;
  4687. struct platform_device *pdev = display->pdev;
  4688. mutex_init(&display->display_lock);
  4689. rc = _dsi_display_dev_init(display);
  4690. if (rc) {
  4691. DSI_ERR("device init failed, rc=%d\n", rc);
  4692. goto end;
  4693. }
  4694. /*
  4695. * Vote on panel regulator is added to make sure panel regulators
  4696. * are ON until dsi bind is completed for cont-splash enabled usecase.
  4697. * This panel regulator vote will be removed after bind is done.
  4698. * For GKI, adding this vote will make sure that sync_state
  4699. * kernel driver doesn't disable the panel regulators before
  4700. * splash_config() function adds vote for these regulators.
  4701. */
  4702. if (display->panel) {
  4703. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4704. true);
  4705. if (rc) {
  4706. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4707. display->panel->name, rc);
  4708. return rc;
  4709. }
  4710. }
  4711. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4712. if (rc)
  4713. DSI_ERR("component add failed, rc=%d\n", rc);
  4714. DSI_DEBUG("component add success: %s\n", display->name);
  4715. end:
  4716. return rc;
  4717. }
  4718. static void dsi_display_firmware_display(const struct firmware *fw,
  4719. void *context)
  4720. {
  4721. struct dsi_display *display = context;
  4722. if (fw) {
  4723. DSI_DEBUG("reading data from firmware, size=%zd\n",
  4724. fw->size);
  4725. display->fw = fw;
  4726. display->name = "dsi_firmware_display";
  4727. }
  4728. if (dsi_display_init(display))
  4729. return;
  4730. DSI_DEBUG("success\n");
  4731. }
  4732. int dsi_display_dev_probe(struct platform_device *pdev)
  4733. {
  4734. struct dsi_display *display = NULL;
  4735. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4736. int rc = 0, index = DSI_PRIMARY;
  4737. bool firm_req = false;
  4738. struct dsi_display_boot_param *boot_disp;
  4739. if (!pdev || !pdev->dev.of_node) {
  4740. DSI_ERR("pdev not found\n");
  4741. rc = -ENODEV;
  4742. goto end;
  4743. }
  4744. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4745. if (!display) {
  4746. rc = -ENOMEM;
  4747. goto end;
  4748. }
  4749. display->dma_cmd_workq = create_singlethread_workqueue(
  4750. "dsi_dma_cmd_workq");
  4751. if (!display->dma_cmd_workq) {
  4752. DSI_ERR("failed to create work queue\n");
  4753. rc = -EINVAL;
  4754. goto end;
  4755. }
  4756. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4757. if (!mdp_node) {
  4758. DSI_ERR("mdp_node not found\n");
  4759. rc = -ENODEV;
  4760. goto end;
  4761. }
  4762. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4763. "qcom,sde-trusted-vm-env");
  4764. if (display->trusted_vm_env)
  4765. DSI_INFO("Display enabled with trusted vm path\n");
  4766. /* initialize panel id to UINT64_MAX */
  4767. display->panel_id = ~0x0;
  4768. display->display_type = of_get_property(pdev->dev.of_node,
  4769. "label", NULL);
  4770. if (!display->display_type)
  4771. display->display_type = "primary";
  4772. if (!strcmp(display->display_type, "secondary"))
  4773. index = DSI_SECONDARY;
  4774. boot_disp = &boot_displays[index];
  4775. node = pdev->dev.of_node;
  4776. if (boot_disp->boot_disp_en) {
  4777. /* The panel name should be same as UEFI name index */
  4778. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4779. if (!panel_node)
  4780. DSI_WARN("panel_node %s not found\n", boot_disp->name);
  4781. } else {
  4782. panel_node = of_parse_phandle(node,
  4783. "qcom,dsi-default-panel", 0);
  4784. if (!panel_node)
  4785. DSI_WARN("default panel not found\n");
  4786. if (IS_ENABLED(CONFIG_DSI_PARSER) && !display->trusted_vm_env)
  4787. firm_req = !request_firmware_nowait(
  4788. THIS_MODULE, 1, "dsi_prop",
  4789. &pdev->dev, GFP_KERNEL, display,
  4790. dsi_display_firmware_display);
  4791. }
  4792. boot_disp->node = pdev->dev.of_node;
  4793. boot_disp->disp = display;
  4794. display->panel_node = panel_node;
  4795. display->pdev = pdev;
  4796. display->boot_disp = boot_disp;
  4797. dsi_display_parse_cmdline_topology(display, index);
  4798. platform_set_drvdata(pdev, display);
  4799. /* initialize display in firmware callback */
  4800. if (!firm_req) {
  4801. rc = dsi_display_init(display);
  4802. if (rc)
  4803. goto end;
  4804. }
  4805. return 0;
  4806. end:
  4807. if (display)
  4808. devm_kfree(&pdev->dev, display);
  4809. return rc;
  4810. }
  4811. int dsi_display_dev_remove(struct platform_device *pdev)
  4812. {
  4813. int rc = 0, i = 0;
  4814. struct dsi_display *display;
  4815. struct dsi_display_ctrl *ctrl;
  4816. if (!pdev) {
  4817. DSI_ERR("Invalid device\n");
  4818. return -EINVAL;
  4819. }
  4820. display = platform_get_drvdata(pdev);
  4821. /* decrement ref count */
  4822. of_node_put(display->panel_node);
  4823. if (display->dma_cmd_workq) {
  4824. flush_workqueue(display->dma_cmd_workq);
  4825. destroy_workqueue(display->dma_cmd_workq);
  4826. display->dma_cmd_workq = NULL;
  4827. display_for_each_ctrl(i, display) {
  4828. ctrl = &display->ctrl[i];
  4829. if (!ctrl->ctrl)
  4830. continue;
  4831. ctrl->ctrl->dma_cmd_workq = NULL;
  4832. }
  4833. }
  4834. (void)_dsi_display_dev_deinit(display);
  4835. platform_set_drvdata(pdev, NULL);
  4836. devm_kfree(&pdev->dev, display);
  4837. return rc;
  4838. }
  4839. int dsi_display_get_num_of_displays(void)
  4840. {
  4841. int i, count = 0;
  4842. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  4843. struct dsi_display *display = boot_displays[i].disp;
  4844. if (display && display->panel_node)
  4845. count++;
  4846. }
  4847. return count;
  4848. }
  4849. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  4850. {
  4851. int index = 0, count = 0;
  4852. if (!display_array || !max_display_count) {
  4853. DSI_ERR("invalid params\n");
  4854. return 0;
  4855. }
  4856. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  4857. struct dsi_display *display = boot_displays[index].disp;
  4858. if (display && display->panel_node)
  4859. display_array[count++] = display;
  4860. }
  4861. return count;
  4862. }
  4863. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  4864. {
  4865. if (!display)
  4866. return;
  4867. mutex_lock(&display->display_lock);
  4868. display->is_active = is_active;
  4869. mutex_unlock(&display->display_lock);
  4870. }
  4871. int dsi_display_drm_bridge_init(struct dsi_display *display,
  4872. struct drm_encoder *enc)
  4873. {
  4874. int rc = 0;
  4875. struct dsi_bridge *bridge;
  4876. struct msm_drm_private *priv = NULL;
  4877. if (!display || !display->drm_dev || !enc) {
  4878. DSI_ERR("invalid param(s)\n");
  4879. return -EINVAL;
  4880. }
  4881. mutex_lock(&display->display_lock);
  4882. priv = display->drm_dev->dev_private;
  4883. if (!priv) {
  4884. DSI_ERR("Private data is not present\n");
  4885. rc = -EINVAL;
  4886. goto error;
  4887. }
  4888. if (display->bridge) {
  4889. DSI_ERR("display is already initialize\n");
  4890. goto error;
  4891. }
  4892. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  4893. if (IS_ERR_OR_NULL(bridge)) {
  4894. rc = PTR_ERR(bridge);
  4895. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  4896. goto error;
  4897. }
  4898. display->bridge = bridge;
  4899. priv->bridges[priv->num_bridges++] = &bridge->base;
  4900. error:
  4901. mutex_unlock(&display->display_lock);
  4902. return rc;
  4903. }
  4904. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  4905. {
  4906. int rc = 0;
  4907. if (!display) {
  4908. DSI_ERR("Invalid params\n");
  4909. return -EINVAL;
  4910. }
  4911. mutex_lock(&display->display_lock);
  4912. dsi_drm_bridge_cleanup(display->bridge);
  4913. display->bridge = NULL;
  4914. mutex_unlock(&display->display_lock);
  4915. return rc;
  4916. }
  4917. /* Hook functions to call external connector, pointer validation is
  4918. * done in dsi_display_drm_ext_bridge_init.
  4919. */
  4920. static enum drm_connector_status dsi_display_drm_ext_detect(
  4921. struct drm_connector *connector,
  4922. bool force,
  4923. void *disp)
  4924. {
  4925. struct dsi_display *display = disp;
  4926. return display->ext_conn->funcs->detect(display->ext_conn, force);
  4927. }
  4928. static int dsi_display_drm_ext_get_modes(
  4929. struct drm_connector *connector, void *disp,
  4930. const struct msm_resource_caps_info *avail_res)
  4931. {
  4932. struct dsi_display *display = disp;
  4933. struct drm_display_mode *pmode, *pt;
  4934. int count;
  4935. /* if there are modes defined in panel, ignore external modes */
  4936. if (display->panel->num_timing_nodes)
  4937. return dsi_connector_get_modes(connector, disp, avail_res);
  4938. count = display->ext_conn->helper_private->get_modes(
  4939. display->ext_conn);
  4940. list_for_each_entry_safe(pmode, pt,
  4941. &display->ext_conn->probed_modes, head) {
  4942. list_move_tail(&pmode->head, &connector->probed_modes);
  4943. }
  4944. connector->display_info = display->ext_conn->display_info;
  4945. return count;
  4946. }
  4947. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  4948. struct drm_connector *connector,
  4949. struct drm_display_mode *mode,
  4950. void *disp, const struct msm_resource_caps_info *avail_res)
  4951. {
  4952. struct dsi_display *display = disp;
  4953. enum drm_mode_status status;
  4954. /* always do internal mode_valid check */
  4955. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  4956. if (status != MODE_OK)
  4957. return status;
  4958. return display->ext_conn->helper_private->mode_valid(
  4959. display->ext_conn, mode);
  4960. }
  4961. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  4962. void *disp,
  4963. struct drm_atomic_state *state)
  4964. {
  4965. struct dsi_display *display = disp;
  4966. struct drm_connector_state *c_state;
  4967. c_state = drm_atomic_get_new_connector_state(state, connector);
  4968. return display->ext_conn->helper_private->atomic_check(
  4969. display->ext_conn, state);
  4970. }
  4971. static int dsi_display_ext_get_info(struct drm_connector *connector,
  4972. struct msm_display_info *info, void *disp)
  4973. {
  4974. struct dsi_display *display;
  4975. int i;
  4976. if (!info || !disp) {
  4977. DSI_ERR("invalid params\n");
  4978. return -EINVAL;
  4979. }
  4980. display = disp;
  4981. if (!display->panel) {
  4982. DSI_ERR("invalid display panel\n");
  4983. return -EINVAL;
  4984. }
  4985. mutex_lock(&display->display_lock);
  4986. memset(info, 0, sizeof(struct msm_display_info));
  4987. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  4988. info->num_of_h_tiles = display->ctrl_count;
  4989. for (i = 0; i < info->num_of_h_tiles; i++)
  4990. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  4991. info->is_connected = connector->status != connector_status_disconnected;
  4992. if (!strcmp(display->display_type, "primary"))
  4993. info->display_type = SDE_CONNECTOR_PRIMARY;
  4994. else if (!strcmp(display->display_type, "secondary"))
  4995. info->display_type = SDE_CONNECTOR_SECONDARY;
  4996. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  4997. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  4998. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  4999. mutex_unlock(&display->display_lock);
  5000. return 0;
  5001. }
  5002. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5003. const struct drm_display_mode *drm_mode,
  5004. struct msm_mode_info *mode_info,
  5005. void *display, const struct msm_resource_caps_info *avail_res)
  5006. {
  5007. struct msm_display_topology *topology;
  5008. if (!drm_mode || !mode_info ||
  5009. !avail_res || !avail_res->max_mixer_width)
  5010. return -EINVAL;
  5011. memset(mode_info, 0, sizeof(*mode_info));
  5012. mode_info->frame_rate = drm_mode->vrefresh;
  5013. mode_info->vtotal = drm_mode->vtotal;
  5014. topology = &mode_info->topology;
  5015. topology->num_lm = (avail_res->max_mixer_width
  5016. <= drm_mode->hdisplay) ? 2 : 1;
  5017. topology->num_enc = 0;
  5018. topology->num_intf = topology->num_lm;
  5019. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5020. return 0;
  5021. }
  5022. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5023. struct drm_bridge *bridge)
  5024. {
  5025. struct msm_drm_private *priv;
  5026. struct sde_kms *sde_kms;
  5027. struct drm_connector *conn;
  5028. struct drm_connector_list_iter conn_iter;
  5029. struct sde_connector *sde_conn;
  5030. struct dsi_display *display;
  5031. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5032. int i;
  5033. if (!bridge || !bridge->encoder) {
  5034. SDE_ERROR("invalid argument\n");
  5035. return NULL;
  5036. }
  5037. priv = bridge->dev->dev_private;
  5038. sde_kms = to_sde_kms(priv->kms);
  5039. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5040. drm_for_each_connector_iter(conn, &conn_iter) {
  5041. sde_conn = to_sde_connector(conn);
  5042. if (sde_conn->encoder == bridge->encoder) {
  5043. display = sde_conn->display;
  5044. display_for_each_ctrl(i, display) {
  5045. if (display->ext_bridge[i].bridge == bridge) {
  5046. dsi_bridge = &display->ext_bridge[i];
  5047. break;
  5048. }
  5049. }
  5050. }
  5051. }
  5052. drm_connector_list_iter_end(&conn_iter);
  5053. return dsi_bridge;
  5054. }
  5055. static void dsi_display_drm_ext_adjust_timing(
  5056. const struct dsi_display *display,
  5057. struct drm_display_mode *mode)
  5058. {
  5059. mode->hdisplay /= display->ctrl_count;
  5060. mode->hsync_start /= display->ctrl_count;
  5061. mode->hsync_end /= display->ctrl_count;
  5062. mode->htotal /= display->ctrl_count;
  5063. mode->hskew /= display->ctrl_count;
  5064. mode->clock /= display->ctrl_count;
  5065. }
  5066. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5067. struct drm_bridge *bridge,
  5068. const struct drm_display_mode *mode)
  5069. {
  5070. struct dsi_display_ext_bridge *ext_bridge;
  5071. struct drm_display_mode tmp;
  5072. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5073. if (!ext_bridge)
  5074. return MODE_ERROR;
  5075. tmp = *mode;
  5076. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5077. return ext_bridge->orig_funcs->mode_valid(bridge, &tmp);
  5078. }
  5079. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5080. struct drm_bridge *bridge,
  5081. const struct drm_display_mode *mode,
  5082. struct drm_display_mode *adjusted_mode)
  5083. {
  5084. struct dsi_display_ext_bridge *ext_bridge;
  5085. struct drm_display_mode tmp;
  5086. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5087. if (!ext_bridge)
  5088. return false;
  5089. tmp = *mode;
  5090. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5091. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5092. }
  5093. static void dsi_display_drm_ext_bridge_mode_set(
  5094. struct drm_bridge *bridge,
  5095. const struct drm_display_mode *mode,
  5096. const struct drm_display_mode *adjusted_mode)
  5097. {
  5098. struct dsi_display_ext_bridge *ext_bridge;
  5099. struct drm_display_mode tmp;
  5100. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5101. if (!ext_bridge)
  5102. return;
  5103. tmp = *mode;
  5104. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5105. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5106. }
  5107. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5108. struct mipi_dsi_device *dsi)
  5109. {
  5110. struct dsi_display *display = to_dsi_display(host);
  5111. struct dsi_panel *panel;
  5112. if (!host || !dsi || !display->panel) {
  5113. DSI_ERR("Invalid param\n");
  5114. return -EINVAL;
  5115. }
  5116. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5117. dsi->name, dsi->channel, dsi->lanes,
  5118. dsi->format, dsi->mode_flags);
  5119. panel = display->panel;
  5120. panel->host_config.data_lanes = 0;
  5121. if (dsi->lanes > 0)
  5122. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5123. if (dsi->lanes > 1)
  5124. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5125. if (dsi->lanes > 2)
  5126. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5127. if (dsi->lanes > 3)
  5128. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5129. switch (dsi->format) {
  5130. case MIPI_DSI_FMT_RGB888:
  5131. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5132. break;
  5133. case MIPI_DSI_FMT_RGB666:
  5134. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5135. break;
  5136. case MIPI_DSI_FMT_RGB666_PACKED:
  5137. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5138. break;
  5139. case MIPI_DSI_FMT_RGB565:
  5140. default:
  5141. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5142. break;
  5143. }
  5144. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5145. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5146. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5147. panel->video_config.traffic_mode =
  5148. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5149. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5150. panel->video_config.traffic_mode =
  5151. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5152. else
  5153. panel->video_config.traffic_mode =
  5154. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5155. panel->video_config.hsa_lp11_en =
  5156. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5157. panel->video_config.hbp_lp11_en =
  5158. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5159. panel->video_config.hfp_lp11_en =
  5160. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5161. panel->video_config.pulse_mode_hsa_he =
  5162. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5163. panel->video_config.bllp_lp11_en =
  5164. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BLLP;
  5165. panel->video_config.eof_bllp_lp11_en =
  5166. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_EOF_BLLP;
  5167. } else {
  5168. panel->panel_mode = DSI_OP_CMD_MODE;
  5169. DSI_ERR("command mode not supported by ext bridge\n");
  5170. return -ENOTSUPP;
  5171. }
  5172. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5173. return 0;
  5174. }
  5175. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5176. .attach = dsi_host_ext_attach,
  5177. .detach = dsi_host_detach,
  5178. .transfer = dsi_host_transfer,
  5179. };
  5180. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5181. {
  5182. if (!display || !display->panel) {
  5183. pr_err("invalid param(s)\n");
  5184. return NULL;
  5185. }
  5186. return &display->panel->drm_panel;
  5187. }
  5188. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5189. struct drm_encoder *encoder, struct drm_connector *connector)
  5190. {
  5191. struct drm_device *drm;
  5192. struct drm_bridge *bridge;
  5193. struct drm_bridge *ext_bridge;
  5194. struct drm_connector *ext_conn;
  5195. struct sde_connector *sde_conn;
  5196. struct drm_bridge *prev_bridge;
  5197. int rc = 0, i;
  5198. if (!display || !encoder || !connector)
  5199. return -EINVAL;
  5200. drm = encoder->dev;
  5201. bridge = encoder->bridge;
  5202. sde_conn = to_sde_connector(connector);
  5203. prev_bridge = bridge;
  5204. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5205. return 0;
  5206. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5207. struct dsi_display_ext_bridge *ext_bridge_info =
  5208. &display->ext_bridge[i];
  5209. /* return if ext bridge is already initialized */
  5210. if (ext_bridge_info->bridge)
  5211. return 0;
  5212. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5213. if (IS_ERR_OR_NULL(ext_bridge)) {
  5214. rc = PTR_ERR(ext_bridge);
  5215. DSI_ERR("failed to find ext bridge\n");
  5216. goto error;
  5217. }
  5218. /* override functions for mode adjustment */
  5219. if (display->ext_bridge_cnt > 1) {
  5220. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5221. if (ext_bridge->funcs->mode_fixup)
  5222. ext_bridge_info->bridge_funcs.mode_fixup =
  5223. dsi_display_drm_ext_bridge_mode_fixup;
  5224. if (ext_bridge->funcs->mode_valid)
  5225. ext_bridge_info->bridge_funcs.mode_valid =
  5226. dsi_display_drm_ext_bridge_mode_valid;
  5227. if (ext_bridge->funcs->mode_set)
  5228. ext_bridge_info->bridge_funcs.mode_set =
  5229. dsi_display_drm_ext_bridge_mode_set;
  5230. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5231. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5232. }
  5233. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge);
  5234. if (rc) {
  5235. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5236. display->name, rc);
  5237. goto error;
  5238. }
  5239. ext_bridge_info->display = display;
  5240. ext_bridge_info->bridge = ext_bridge;
  5241. prev_bridge = ext_bridge;
  5242. /* ext bridge will init its own connector during attach,
  5243. * we need to extract it out of the connector list
  5244. */
  5245. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5246. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5247. struct drm_connector, head);
  5248. if (ext_conn && ext_conn != connector &&
  5249. ext_conn->encoder_ids[0] == bridge->encoder->base.id) {
  5250. list_del_init(&ext_conn->head);
  5251. display->ext_conn = ext_conn;
  5252. }
  5253. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5254. /* if there is no valid external connector created, or in split
  5255. * mode, default setting is used from panel defined in DT file.
  5256. */
  5257. if (!display->ext_conn ||
  5258. !display->ext_conn->funcs ||
  5259. !display->ext_conn->helper_private ||
  5260. display->ext_bridge_cnt > 1) {
  5261. display->ext_conn = NULL;
  5262. continue;
  5263. }
  5264. /* otherwise, hook up the functions to use external connector */
  5265. if (display->ext_conn->funcs->detect)
  5266. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5267. if (display->ext_conn->helper_private->get_modes)
  5268. sde_conn->ops.get_modes =
  5269. dsi_display_drm_ext_get_modes;
  5270. if (display->ext_conn->helper_private->mode_valid)
  5271. sde_conn->ops.mode_valid =
  5272. dsi_display_drm_ext_mode_valid;
  5273. if (display->ext_conn->helper_private->atomic_check)
  5274. sde_conn->ops.atomic_check =
  5275. dsi_display_drm_ext_atomic_check;
  5276. sde_conn->ops.get_info =
  5277. dsi_display_ext_get_info;
  5278. sde_conn->ops.get_mode_info =
  5279. dsi_display_ext_get_mode_info;
  5280. /* add support to attach/detach */
  5281. display->host.ops = &dsi_host_ext_ops;
  5282. }
  5283. return 0;
  5284. error:
  5285. return rc;
  5286. }
  5287. int dsi_display_get_info(struct drm_connector *connector,
  5288. struct msm_display_info *info, void *disp)
  5289. {
  5290. struct dsi_display *display;
  5291. struct dsi_panel_phy_props phy_props;
  5292. struct dsi_host_common_cfg *host;
  5293. int i, rc;
  5294. if (!info || !disp) {
  5295. DSI_ERR("invalid params\n");
  5296. return -EINVAL;
  5297. }
  5298. display = disp;
  5299. if (!display->panel) {
  5300. DSI_ERR("invalid display panel\n");
  5301. return -EINVAL;
  5302. }
  5303. mutex_lock(&display->display_lock);
  5304. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5305. if (rc) {
  5306. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5307. display->name, rc);
  5308. goto error;
  5309. }
  5310. memset(info, 0, sizeof(struct msm_display_info));
  5311. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5312. info->num_of_h_tiles = display->ctrl_count;
  5313. for (i = 0; i < info->num_of_h_tiles; i++)
  5314. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5315. info->is_connected = display->is_active;
  5316. if (!strcmp(display->display_type, "primary"))
  5317. info->display_type = SDE_CONNECTOR_PRIMARY;
  5318. else if (!strcmp(display->display_type, "secondary"))
  5319. info->display_type = SDE_CONNECTOR_SECONDARY;
  5320. info->width_mm = phy_props.panel_width_mm;
  5321. info->height_mm = phy_props.panel_height_mm;
  5322. info->max_width = 1920;
  5323. info->max_height = 1080;
  5324. info->qsync_min_fps =
  5325. display->panel->qsync_min_fps;
  5326. info->poms_align_vsync = display->panel->poms_align_vsync;
  5327. switch (display->panel->panel_mode) {
  5328. case DSI_OP_VIDEO_MODE:
  5329. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5330. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5331. if (display->panel->panel_mode_switch_enabled)
  5332. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5333. break;
  5334. case DSI_OP_CMD_MODE:
  5335. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5336. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5337. if (display->panel->panel_mode_switch_enabled)
  5338. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5339. info->is_te_using_watchdog_timer =
  5340. display->panel->te_using_watchdog_timer |
  5341. display->sw_te_using_wd;
  5342. break;
  5343. default:
  5344. DSI_ERR("unknwown dsi panel mode %d\n",
  5345. display->panel->panel_mode);
  5346. break;
  5347. }
  5348. if (display->panel->esd_config.esd_enabled &&
  5349. !display->sw_te_using_wd)
  5350. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5351. info->te_source = display->te_source;
  5352. host = &display->panel->host_config;
  5353. if (host->split_link.split_link_enabled)
  5354. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5355. info->dsc_count = display->panel->dsc_count;
  5356. info->lm_count = display->panel->lm_count;
  5357. error:
  5358. mutex_unlock(&display->display_lock);
  5359. return rc;
  5360. }
  5361. int dsi_display_get_mode_count(struct dsi_display *display,
  5362. u32 *count)
  5363. {
  5364. if (!display || !display->panel) {
  5365. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5366. display ? display->panel != NULL : 0);
  5367. return -EINVAL;
  5368. }
  5369. mutex_lock(&display->display_lock);
  5370. *count = display->panel->num_display_modes;
  5371. mutex_unlock(&display->display_lock);
  5372. return 0;
  5373. }
  5374. void dsi_display_adjust_mode_timing(
  5375. struct dsi_dyn_clk_caps *dyn_clk_caps,
  5376. struct dsi_display_mode *dsi_mode,
  5377. int lanes, int bpp)
  5378. {
  5379. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5380. /* Constant FPS is not supported on command mode */
  5381. if (dsi_mode->panel_mode == DSI_OP_CMD_MODE)
  5382. return;
  5383. if (!dyn_clk_caps->maintain_const_fps)
  5384. return;
  5385. /*
  5386. * When there is a dynamic clock switch, there is small change
  5387. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5388. * is adjusted. It has been assumed that the refined porch values
  5389. * are supported by the panel. This logic can be enhanced further
  5390. * in future by taking min/max porches supported by the panel.
  5391. */
  5392. switch (dyn_clk_caps->type) {
  5393. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5394. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5395. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5396. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5397. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5398. do_div(new_htotal, div);
  5399. if (old_htotal > new_htotal)
  5400. dsi_mode->timing.h_front_porch -=
  5401. (old_htotal - new_htotal);
  5402. else
  5403. dsi_mode->timing.h_front_porch +=
  5404. (new_htotal - old_htotal);
  5405. break;
  5406. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5407. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5408. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5409. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5410. do_div(new_vtotal, div);
  5411. dsi_mode->timing.v_front_porch = new_vtotal -
  5412. dsi_mode->timing.v_back_porch -
  5413. dsi_mode->timing.v_sync_width -
  5414. dsi_mode->timing.v_active;
  5415. break;
  5416. default:
  5417. break;
  5418. }
  5419. }
  5420. static void _dsi_display_populate_bit_clks(struct dsi_display *display,
  5421. int start, int end, u32 *mode_idx)
  5422. {
  5423. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5424. struct dsi_display_mode *src, *dst;
  5425. struct dsi_host_common_cfg *cfg;
  5426. struct dsi_display_mode_priv_info *priv_info;
  5427. int i, j, total_modes, bpp, lanes = 0;
  5428. size_t size = 0;
  5429. if (!display || !mode_idx)
  5430. return;
  5431. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5432. if (!dyn_clk_caps->dyn_clk_support)
  5433. return;
  5434. cfg = &(display->panel->host_config);
  5435. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5436. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5437. lanes++;
  5438. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5439. lanes++;
  5440. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5441. lanes++;
  5442. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5443. lanes++;
  5444. total_modes = display->panel->num_display_modes;
  5445. for (i = start; i < end; i++) {
  5446. src = &display->modes[i];
  5447. if (!src)
  5448. return;
  5449. /*
  5450. * TODO: currently setting the first bit rate in
  5451. * the list as preferred rate. But ideally should
  5452. * be based on user or device tree preferrence.
  5453. */
  5454. src->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[0];
  5455. dsi_display_adjust_mode_timing(dyn_clk_caps, src, lanes, bpp);
  5456. src->pixel_clk_khz =
  5457. div_u64(src->timing.clk_rate_hz * lanes, bpp);
  5458. src->pixel_clk_khz /= 1000;
  5459. src->pixel_clk_khz *= display->ctrl_count;
  5460. }
  5461. for (i = 1; i < dyn_clk_caps->bit_clk_list_len; i++) {
  5462. if (*mode_idx >= total_modes)
  5463. return;
  5464. for (j = start; j < end; j++) {
  5465. src = &display->modes[j];
  5466. dst = &display->modes[*mode_idx];
  5467. if (!src || !dst) {
  5468. DSI_ERR("invalid mode index\n");
  5469. return;
  5470. }
  5471. memcpy(dst, src, sizeof(struct dsi_display_mode));
  5472. size = sizeof(struct dsi_display_mode_priv_info);
  5473. priv_info = kzalloc(size, GFP_KERNEL);
  5474. dst->priv_info = priv_info;
  5475. if (dst->priv_info)
  5476. memcpy(dst->priv_info, src->priv_info, size);
  5477. dst->timing.clk_rate_hz = dyn_clk_caps->bit_clk_list[i];
  5478. dsi_display_adjust_mode_timing(dyn_clk_caps, dst, lanes,
  5479. bpp);
  5480. dst->pixel_clk_khz =
  5481. div_u64(dst->timing.clk_rate_hz * lanes, bpp);
  5482. dst->pixel_clk_khz /= 1000;
  5483. dst->pixel_clk_khz *= display->ctrl_count;
  5484. (*mode_idx)++;
  5485. }
  5486. }
  5487. }
  5488. void dsi_display_put_mode(struct dsi_display *display,
  5489. struct dsi_display_mode *mode)
  5490. {
  5491. dsi_panel_put_mode(mode);
  5492. }
  5493. int dsi_display_get_modes(struct dsi_display *display,
  5494. struct dsi_display_mode **out_modes)
  5495. {
  5496. struct dsi_dfps_capabilities dfps_caps;
  5497. struct dsi_display_ctrl *ctrl;
  5498. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5499. bool is_split_link, is_cmd_mode;
  5500. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5501. u32 sublinks_count, mode_idx, array_idx = 0;
  5502. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5503. int i, start, end, rc = -EINVAL;
  5504. if (!display || !out_modes) {
  5505. DSI_ERR("Invalid params\n");
  5506. return -EINVAL;
  5507. }
  5508. *out_modes = NULL;
  5509. ctrl = &display->ctrl[0];
  5510. mutex_lock(&display->display_lock);
  5511. if (display->modes)
  5512. goto exit;
  5513. display_mode_count = display->panel->num_display_modes;
  5514. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5515. GFP_KERNEL);
  5516. if (!display->modes) {
  5517. rc = -ENOMEM;
  5518. goto error;
  5519. }
  5520. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5521. if (rc) {
  5522. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5523. display->name);
  5524. goto error;
  5525. }
  5526. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5527. timing_mode_count = display->panel->num_timing_nodes;
  5528. /* Validate command line timing */
  5529. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5530. (display->cmdline_timing >= timing_mode_count))
  5531. display->cmdline_timing = NO_OVERRIDE;
  5532. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5533. struct dsi_display_mode display_mode;
  5534. int topology_override = NO_OVERRIDE;
  5535. bool is_preferred = false;
  5536. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5537. if (display->cmdline_timing == mode_idx) {
  5538. topology_override = display->cmdline_topology;
  5539. is_preferred = true;
  5540. }
  5541. memset(&display_mode, 0, sizeof(display_mode));
  5542. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5543. &display_mode,
  5544. topology_override);
  5545. if (rc) {
  5546. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5547. display->name, mode_idx);
  5548. goto error;
  5549. }
  5550. is_cmd_mode = (display_mode.panel_mode == DSI_OP_CMD_MODE);
  5551. /* Setup widebus support */
  5552. display_mode.priv_info->widebus_support =
  5553. ctrl->ctrl->hw.widebus_support;
  5554. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5555. is_cmd_mode) ? 1 : dfps_caps.dfps_list_len);
  5556. /* Calculate dsi frame transfer time */
  5557. if (is_cmd_mode) {
  5558. dsi_panel_calc_dsi_transfer_time(
  5559. &display->panel->host_config,
  5560. &display_mode, frame_threshold_us);
  5561. display_mode.priv_info->dsi_transfer_time_us =
  5562. display_mode.timing.dsi_transfer_time_us;
  5563. display_mode.priv_info->min_dsi_clk_hz =
  5564. display_mode.timing.min_dsi_clk_hz;
  5565. display_mode.priv_info->mdp_transfer_time_us =
  5566. display_mode.timing.mdp_transfer_time_us;
  5567. }
  5568. is_split_link = host->split_link.split_link_enabled;
  5569. sublinks_count = host->split_link.num_sublinks;
  5570. if (is_split_link && sublinks_count > 1) {
  5571. display_mode.timing.h_active *= sublinks_count;
  5572. display_mode.timing.h_front_porch *= sublinks_count;
  5573. display_mode.timing.h_sync_width *= sublinks_count;
  5574. display_mode.timing.h_back_porch *= sublinks_count;
  5575. display_mode.timing.h_skew *= sublinks_count;
  5576. display_mode.pixel_clk_khz *= sublinks_count;
  5577. } else {
  5578. display_mode.timing.h_active *= display->ctrl_count;
  5579. display_mode.timing.h_front_porch *=
  5580. display->ctrl_count;
  5581. display_mode.timing.h_sync_width *=
  5582. display->ctrl_count;
  5583. display_mode.timing.h_back_porch *=
  5584. display->ctrl_count;
  5585. display_mode.timing.h_skew *= display->ctrl_count;
  5586. display_mode.pixel_clk_khz *= display->ctrl_count;
  5587. }
  5588. start = array_idx;
  5589. for (i = 0; i < num_dfps_rates; i++) {
  5590. struct dsi_display_mode *sub_mode =
  5591. &display->modes[array_idx];
  5592. u32 curr_refresh_rate;
  5593. if (!sub_mode) {
  5594. DSI_ERR("invalid mode data\n");
  5595. rc = -EFAULT;
  5596. goto error;
  5597. }
  5598. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5599. array_idx++;
  5600. if (!dfps_caps.dfps_support || is_cmd_mode)
  5601. continue;
  5602. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5603. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5604. dsi_display_get_dfps_timing(display, sub_mode,
  5605. curr_refresh_rate);
  5606. }
  5607. end = array_idx;
  5608. /*
  5609. * if POMS is enabled and boot up mode is video mode,
  5610. * skip bit clk rates update for command mode,
  5611. * else if dynamic clk switch is supported then update all
  5612. * the bit clk rates.
  5613. */
  5614. if (is_cmd_mode &&
  5615. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  5616. continue;
  5617. _dsi_display_populate_bit_clks(display, start, end, &array_idx);
  5618. if (is_preferred) {
  5619. /* Set first timing sub mode as preferred mode */
  5620. display->modes[start].is_preferred = true;
  5621. }
  5622. }
  5623. exit:
  5624. *out_modes = display->modes;
  5625. rc = 0;
  5626. error:
  5627. if (rc)
  5628. kfree(display->modes);
  5629. mutex_unlock(&display->display_lock);
  5630. return rc;
  5631. }
  5632. int dsi_display_get_panel_vfp(void *dsi_display,
  5633. int h_active, int v_active)
  5634. {
  5635. int i, rc = 0;
  5636. u32 count, refresh_rate = 0;
  5637. struct dsi_dfps_capabilities dfps_caps;
  5638. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5639. struct dsi_host_common_cfg *host;
  5640. if (!display || !display->panel)
  5641. return -EINVAL;
  5642. mutex_lock(&display->display_lock);
  5643. count = display->panel->num_display_modes;
  5644. if (display->panel->cur_mode)
  5645. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5646. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5647. if (dfps_caps.dfps_support)
  5648. refresh_rate = dfps_caps.max_refresh_rate;
  5649. if (!refresh_rate) {
  5650. mutex_unlock(&display->display_lock);
  5651. DSI_ERR("Null Refresh Rate\n");
  5652. return -EINVAL;
  5653. }
  5654. host = &display->panel->host_config;
  5655. if (host->split_link.split_link_enabled)
  5656. h_active *= host->split_link.num_sublinks;
  5657. else
  5658. h_active *= display->ctrl_count;
  5659. for (i = 0; i < count; i++) {
  5660. struct dsi_display_mode *m = &display->modes[i];
  5661. if (m && v_active == m->timing.v_active &&
  5662. h_active == m->timing.h_active &&
  5663. refresh_rate == m->timing.refresh_rate) {
  5664. rc = m->timing.v_front_porch;
  5665. break;
  5666. }
  5667. }
  5668. mutex_unlock(&display->display_lock);
  5669. return rc;
  5670. }
  5671. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5672. {
  5673. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5674. u32 count, i;
  5675. int rc = 0;
  5676. *num_lm = 0;
  5677. mutex_lock(&display->display_lock);
  5678. count = display->panel->num_display_modes;
  5679. mutex_unlock(&display->display_lock);
  5680. if (!display->modes) {
  5681. struct dsi_display_mode *m;
  5682. rc = dsi_display_get_modes(display, &m);
  5683. if (rc)
  5684. return rc;
  5685. }
  5686. mutex_lock(&display->display_lock);
  5687. for (i = 0; i < count; i++) {
  5688. struct dsi_display_mode *m = &display->modes[i];
  5689. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5690. }
  5691. mutex_unlock(&display->display_lock);
  5692. return rc;
  5693. }
  5694. int dsi_display_find_mode(struct dsi_display *display,
  5695. const struct dsi_display_mode *cmp,
  5696. struct dsi_display_mode **out_mode)
  5697. {
  5698. u32 count, i;
  5699. int rc;
  5700. if (!display || !out_mode)
  5701. return -EINVAL;
  5702. *out_mode = NULL;
  5703. mutex_lock(&display->display_lock);
  5704. count = display->panel->num_display_modes;
  5705. mutex_unlock(&display->display_lock);
  5706. if (!display->modes) {
  5707. struct dsi_display_mode *m;
  5708. rc = dsi_display_get_modes(display, &m);
  5709. if (rc)
  5710. return rc;
  5711. }
  5712. mutex_lock(&display->display_lock);
  5713. for (i = 0; i < count; i++) {
  5714. struct dsi_display_mode *m = &display->modes[i];
  5715. if (cmp->timing.v_active == m->timing.v_active &&
  5716. cmp->timing.h_active == m->timing.h_active &&
  5717. cmp->timing.refresh_rate == m->timing.refresh_rate &&
  5718. cmp->panel_mode == m->panel_mode &&
  5719. cmp->pixel_clk_khz == m->pixel_clk_khz) {
  5720. *out_mode = m;
  5721. rc = 0;
  5722. break;
  5723. }
  5724. }
  5725. mutex_unlock(&display->display_lock);
  5726. if (!*out_mode) {
  5727. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  5728. display->name, cmp->timing.v_active,
  5729. cmp->timing.h_active, cmp->timing.refresh_rate,
  5730. cmp->pixel_clk_khz);
  5731. rc = -ENOENT;
  5732. }
  5733. return rc;
  5734. }
  5735. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  5736. struct dsi_display_mode *adj)
  5737. {
  5738. /*
  5739. * If there is a change in the hfp or vfp of the current and adjoining
  5740. * mode,then either it is a dfps mode switch or dynamic clk change with
  5741. * constant fps.
  5742. */
  5743. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  5744. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  5745. return true;
  5746. else
  5747. return false;
  5748. }
  5749. /**
  5750. * dsi_display_validate_mode_change() - Validate mode change case.
  5751. * @display: DSI display handle.
  5752. * @cur_mode: Current mode.
  5753. * @adj_mode: Mode to be set.
  5754. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  5755. * is change in hfp or vfp but vactive and hactive are same.
  5756. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  5757. * is change in clk but vactive and hactive are same.
  5758. * Return: error code.
  5759. */
  5760. int dsi_display_validate_mode_change(struct dsi_display *display,
  5761. struct dsi_display_mode *cur_mode,
  5762. struct dsi_display_mode *adj_mode)
  5763. {
  5764. int rc = 0;
  5765. struct dsi_dfps_capabilities dfps_caps;
  5766. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5767. if (!display || !adj_mode) {
  5768. DSI_ERR("Invalid params\n");
  5769. return -EINVAL;
  5770. }
  5771. if (!display->panel || !display->panel->cur_mode) {
  5772. DSI_DEBUG("Current panel mode not set\n");
  5773. return rc;
  5774. }
  5775. mutex_lock(&display->display_lock);
  5776. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5777. if ((cur_mode->timing.v_active == adj_mode->timing.v_active) &&
  5778. (cur_mode->timing.h_active == adj_mode->timing.h_active) &&
  5779. (cur_mode->panel_mode == adj_mode->panel_mode)) {
  5780. /* dfps and dynamic clock with const fps use case */
  5781. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  5782. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5783. if (dfps_caps.dfps_support ||
  5784. dyn_clk_caps->maintain_const_fps) {
  5785. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  5786. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  5787. SDE_EVT32(cur_mode->timing.refresh_rate,
  5788. adj_mode->timing.refresh_rate,
  5789. cur_mode->timing.h_front_porch,
  5790. adj_mode->timing.h_front_porch);
  5791. }
  5792. }
  5793. /* dynamic clk change use case */
  5794. if (cur_mode->pixel_clk_khz != adj_mode->pixel_clk_khz) {
  5795. if (dyn_clk_caps->dyn_clk_support) {
  5796. DSI_DEBUG("dynamic clk change detected\n");
  5797. if ((adj_mode->dsi_mode_flags &
  5798. DSI_MODE_FLAG_VRR) &&
  5799. (!dyn_clk_caps->maintain_const_fps)) {
  5800. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  5801. rc = -ENOTSUPP;
  5802. goto error;
  5803. }
  5804. adj_mode->dsi_mode_flags |=
  5805. DSI_MODE_FLAG_DYN_CLK;
  5806. SDE_EVT32(cur_mode->pixel_clk_khz,
  5807. adj_mode->pixel_clk_khz);
  5808. }
  5809. }
  5810. }
  5811. error:
  5812. mutex_unlock(&display->display_lock);
  5813. return rc;
  5814. }
  5815. int dsi_display_validate_mode(struct dsi_display *display,
  5816. struct dsi_display_mode *mode,
  5817. u32 flags)
  5818. {
  5819. int rc = 0;
  5820. int i;
  5821. struct dsi_display_ctrl *ctrl;
  5822. struct dsi_display_mode adj_mode;
  5823. if (!display || !mode) {
  5824. DSI_ERR("Invalid params\n");
  5825. return -EINVAL;
  5826. }
  5827. mutex_lock(&display->display_lock);
  5828. adj_mode = *mode;
  5829. adjust_timing_by_ctrl_count(display, &adj_mode);
  5830. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  5831. if (rc) {
  5832. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  5833. display->name, rc);
  5834. goto error;
  5835. }
  5836. display_for_each_ctrl(i, display) {
  5837. ctrl = &display->ctrl[i];
  5838. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  5839. if (rc) {
  5840. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  5841. display->name, rc);
  5842. goto error;
  5843. }
  5844. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  5845. if (rc) {
  5846. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  5847. display->name, rc);
  5848. goto error;
  5849. }
  5850. }
  5851. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  5852. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  5853. rc = dsi_display_validate_mode_seamless(display, mode);
  5854. if (rc) {
  5855. DSI_ERR("[%s] seamless not possible rc=%d\n",
  5856. display->name, rc);
  5857. goto error;
  5858. }
  5859. }
  5860. error:
  5861. mutex_unlock(&display->display_lock);
  5862. return rc;
  5863. }
  5864. int dsi_display_set_mode(struct dsi_display *display,
  5865. struct dsi_display_mode *mode,
  5866. u32 flags)
  5867. {
  5868. int rc = 0;
  5869. struct dsi_display_mode adj_mode;
  5870. struct dsi_mode_info timing;
  5871. if (!display || !mode || !display->panel) {
  5872. DSI_ERR("Invalid params\n");
  5873. return -EINVAL;
  5874. }
  5875. mutex_lock(&display->display_lock);
  5876. adj_mode = *mode;
  5877. timing = adj_mode.timing;
  5878. adjust_timing_by_ctrl_count(display, &adj_mode);
  5879. if (!display->panel->cur_mode) {
  5880. display->panel->cur_mode =
  5881. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  5882. if (!display->panel->cur_mode) {
  5883. rc = -ENOMEM;
  5884. goto error;
  5885. }
  5886. }
  5887. /*For dynamic DSI setting, use specified clock rate */
  5888. if (display->cached_clk_rate > 0)
  5889. adj_mode.priv_info->clk_rate_hz = display->cached_clk_rate;
  5890. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  5891. if (rc) {
  5892. DSI_ERR("[%s] mode cannot be set\n", display->name);
  5893. goto error;
  5894. }
  5895. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  5896. if (rc) {
  5897. DSI_ERR("[%s] failed to set mode\n", display->name);
  5898. goto error;
  5899. }
  5900. DSI_INFO("mdp_transfer_time_us=%d us\n",
  5901. adj_mode.priv_info->mdp_transfer_time_us);
  5902. DSI_INFO("hactive= %d,vactive= %d,fps=%d\n",
  5903. timing.h_active, timing.v_active,
  5904. timing.refresh_rate);
  5905. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  5906. error:
  5907. mutex_unlock(&display->display_lock);
  5908. return rc;
  5909. }
  5910. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  5911. {
  5912. int rc = 0;
  5913. int i;
  5914. struct dsi_display_ctrl *ctrl;
  5915. if (!display) {
  5916. DSI_ERR("Invalid params\n");
  5917. return -EINVAL;
  5918. }
  5919. display_for_each_ctrl(i, display) {
  5920. ctrl = &display->ctrl[i];
  5921. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  5922. if (rc) {
  5923. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  5924. display->name, i);
  5925. goto error;
  5926. }
  5927. }
  5928. display->is_tpg_enabled = enable;
  5929. error:
  5930. return rc;
  5931. }
  5932. static int dsi_display_pre_switch(struct dsi_display *display)
  5933. {
  5934. int rc = 0;
  5935. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5936. DSI_CORE_CLK, DSI_CLK_ON);
  5937. if (rc) {
  5938. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  5939. display->name, rc);
  5940. goto error;
  5941. }
  5942. rc = dsi_display_ctrl_update(display);
  5943. if (rc) {
  5944. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  5945. display->name, rc);
  5946. goto error_ctrl_clk_off;
  5947. }
  5948. if (!display->trusted_vm_env) {
  5949. rc = dsi_display_set_clk_src(display);
  5950. if (rc) {
  5951. DSI_ERR(
  5952. "[%s] failed to set DSI link clock source, rc=%d\n",
  5953. display->name, rc);
  5954. goto error_ctrl_deinit;
  5955. }
  5956. }
  5957. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  5958. DSI_LINK_CLK, DSI_CLK_ON);
  5959. if (rc) {
  5960. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  5961. display->name, rc);
  5962. goto error_ctrl_deinit;
  5963. }
  5964. goto error;
  5965. error_ctrl_deinit:
  5966. (void)dsi_display_ctrl_deinit(display);
  5967. error_ctrl_clk_off:
  5968. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  5969. DSI_CORE_CLK, DSI_CLK_OFF);
  5970. error:
  5971. return rc;
  5972. }
  5973. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  5974. {
  5975. int i;
  5976. struct dsi_display_ctrl *ctrl;
  5977. display_for_each_ctrl(i, display) {
  5978. ctrl = &display->ctrl[i];
  5979. if (!ctrl->ctrl)
  5980. continue;
  5981. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  5982. return false;
  5983. }
  5984. return true;
  5985. }
  5986. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  5987. {
  5988. struct dsi_display *display = NULL;
  5989. display = container_of(work, struct dsi_display, fifo_underflow_work);
  5990. if (!display || !display->panel ||
  5991. atomic_read(&display->panel->esd_recovery_pending)) {
  5992. DSI_DEBUG("Invalid recovery use case\n");
  5993. return;
  5994. }
  5995. mutex_lock(&display->display_lock);
  5996. if (!_dsi_display_validate_host_state(display)) {
  5997. mutex_unlock(&display->display_lock);
  5998. return;
  5999. }
  6000. DSI_INFO("handle DSI FIFO underflow error\n");
  6001. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6002. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6003. DSI_ALL_CLKS, DSI_CLK_ON);
  6004. dsi_display_soft_reset(display);
  6005. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6006. DSI_ALL_CLKS, DSI_CLK_OFF);
  6007. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6008. mutex_unlock(&display->display_lock);
  6009. }
  6010. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6011. {
  6012. struct dsi_display *display = NULL;
  6013. struct dsi_display_ctrl *ctrl;
  6014. int i, rc;
  6015. int mask = BIT(20); /* clock lane */
  6016. int (*cb_func)(void *event_usr_ptr,
  6017. uint32_t event_idx, uint32_t instance_idx,
  6018. uint32_t data0, uint32_t data1,
  6019. uint32_t data2, uint32_t data3);
  6020. void *data;
  6021. u32 version = 0;
  6022. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6023. if (!display || !display->panel ||
  6024. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6025. atomic_read(&display->panel->esd_recovery_pending)) {
  6026. DSI_DEBUG("Invalid recovery use case\n");
  6027. return;
  6028. }
  6029. mutex_lock(&display->display_lock);
  6030. if (!_dsi_display_validate_host_state(display)) {
  6031. mutex_unlock(&display->display_lock);
  6032. return;
  6033. }
  6034. DSI_INFO("handle DSI FIFO overflow error\n");
  6035. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6036. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6037. DSI_ALL_CLKS, DSI_CLK_ON);
  6038. /*
  6039. * below recovery sequence is not applicable to
  6040. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6041. */
  6042. ctrl = &display->ctrl[display->clk_master_idx];
  6043. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6044. if (!version || (version < 0x20020001))
  6045. goto end;
  6046. /* reset ctrl and lanes */
  6047. display_for_each_ctrl(i, display) {
  6048. ctrl = &display->ctrl[i];
  6049. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6050. rc = dsi_phy_lane_reset(ctrl->phy);
  6051. }
  6052. /* wait for display line count to be in active area */
  6053. ctrl = &display->ctrl[display->clk_master_idx];
  6054. if (ctrl->ctrl->recovery_cb.event_cb) {
  6055. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6056. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6057. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6058. display->clk_master_idx, 0, 0, 0, 0);
  6059. if (rc < 0) {
  6060. DSI_DEBUG("sde callback failed\n");
  6061. goto end;
  6062. }
  6063. }
  6064. /* Enable Video mode for DSI controller */
  6065. display_for_each_ctrl(i, display) {
  6066. ctrl = &display->ctrl[i];
  6067. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6068. }
  6069. /*
  6070. * Add sufficient delay to make sure
  6071. * pixel transmission has started
  6072. */
  6073. udelay(200);
  6074. end:
  6075. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6076. DSI_ALL_CLKS, DSI_CLK_OFF);
  6077. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6078. mutex_unlock(&display->display_lock);
  6079. }
  6080. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6081. {
  6082. struct dsi_display *display = NULL;
  6083. struct dsi_display_ctrl *ctrl;
  6084. int i, rc;
  6085. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6086. int (*cb_func)(void *event_usr_ptr,
  6087. uint32_t event_idx, uint32_t instance_idx,
  6088. uint32_t data0, uint32_t data1,
  6089. uint32_t data2, uint32_t data3);
  6090. void *data;
  6091. u32 version = 0;
  6092. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6093. if (!display || !display->panel ||
  6094. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6095. atomic_read(&display->panel->esd_recovery_pending)) {
  6096. DSI_DEBUG("Invalid recovery use case\n");
  6097. return;
  6098. }
  6099. mutex_lock(&display->display_lock);
  6100. if (!_dsi_display_validate_host_state(display)) {
  6101. mutex_unlock(&display->display_lock);
  6102. return;
  6103. }
  6104. DSI_INFO("handle DSI LP RX Timeout error\n");
  6105. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6106. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6107. DSI_ALL_CLKS, DSI_CLK_ON);
  6108. /*
  6109. * below recovery sequence is not applicable to
  6110. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6111. */
  6112. ctrl = &display->ctrl[display->clk_master_idx];
  6113. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6114. if (!version || (version < 0x20020001))
  6115. goto end;
  6116. /* reset ctrl and lanes */
  6117. display_for_each_ctrl(i, display) {
  6118. ctrl = &display->ctrl[i];
  6119. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6120. rc = dsi_phy_lane_reset(ctrl->phy);
  6121. }
  6122. ctrl = &display->ctrl[display->clk_master_idx];
  6123. if (ctrl->ctrl->recovery_cb.event_cb) {
  6124. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6125. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6126. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6127. display->clk_master_idx, 0, 0, 0, 0);
  6128. if (rc < 0) {
  6129. DSI_DEBUG("Target is in suspend/shutdown\n");
  6130. goto end;
  6131. }
  6132. }
  6133. /* Enable Video mode for DSI controller */
  6134. display_for_each_ctrl(i, display) {
  6135. ctrl = &display->ctrl[i];
  6136. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6137. }
  6138. /*
  6139. * Add sufficient delay to make sure
  6140. * pixel transmission as started
  6141. */
  6142. udelay(200);
  6143. end:
  6144. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6145. DSI_ALL_CLKS, DSI_CLK_OFF);
  6146. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6147. mutex_unlock(&display->display_lock);
  6148. }
  6149. static int dsi_display_cb_error_handler(void *data,
  6150. uint32_t event_idx, uint32_t instance_idx,
  6151. uint32_t data0, uint32_t data1,
  6152. uint32_t data2, uint32_t data3)
  6153. {
  6154. struct dsi_display *display = data;
  6155. if (!display || !(display->err_workq))
  6156. return -EINVAL;
  6157. switch (event_idx) {
  6158. case DSI_FIFO_UNDERFLOW:
  6159. queue_work(display->err_workq, &display->fifo_underflow_work);
  6160. break;
  6161. case DSI_FIFO_OVERFLOW:
  6162. queue_work(display->err_workq, &display->fifo_overflow_work);
  6163. break;
  6164. case DSI_LP_Rx_TIMEOUT:
  6165. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6166. break;
  6167. default:
  6168. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6169. break;
  6170. }
  6171. return 0;
  6172. }
  6173. static void dsi_display_register_error_handler(struct dsi_display *display)
  6174. {
  6175. int i = 0;
  6176. struct dsi_display_ctrl *ctrl;
  6177. struct dsi_event_cb_info event_info;
  6178. if (!display)
  6179. return;
  6180. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6181. if (!display->err_workq) {
  6182. DSI_ERR("failed to create dsi workq!\n");
  6183. return;
  6184. }
  6185. INIT_WORK(&display->fifo_underflow_work,
  6186. dsi_display_handle_fifo_underflow);
  6187. INIT_WORK(&display->fifo_overflow_work,
  6188. dsi_display_handle_fifo_overflow);
  6189. INIT_WORK(&display->lp_rx_timeout_work,
  6190. dsi_display_handle_lp_rx_timeout);
  6191. memset(&event_info, 0, sizeof(event_info));
  6192. event_info.event_cb = dsi_display_cb_error_handler;
  6193. event_info.event_usr_ptr = display;
  6194. display_for_each_ctrl(i, display) {
  6195. ctrl = &display->ctrl[i];
  6196. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6197. }
  6198. }
  6199. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6200. {
  6201. int i = 0;
  6202. struct dsi_display_ctrl *ctrl;
  6203. if (!display)
  6204. return;
  6205. display_for_each_ctrl(i, display) {
  6206. ctrl = &display->ctrl[i];
  6207. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6208. 0, sizeof(struct dsi_event_cb_info));
  6209. }
  6210. if (display->err_workq) {
  6211. destroy_workqueue(display->err_workq);
  6212. display->err_workq = NULL;
  6213. }
  6214. }
  6215. int dsi_display_prepare(struct dsi_display *display)
  6216. {
  6217. int rc = 0;
  6218. struct dsi_display_mode *mode;
  6219. if (!display) {
  6220. DSI_ERR("Invalid params\n");
  6221. return -EINVAL;
  6222. }
  6223. if (!display->panel->cur_mode) {
  6224. DSI_ERR("no valid mode set for the display\n");
  6225. return -EINVAL;
  6226. }
  6227. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6228. mutex_lock(&display->display_lock);
  6229. mode = display->panel->cur_mode;
  6230. dsi_display_set_ctrl_esd_check_flag(display, false);
  6231. /* Set up ctrl isr before enabling core clk */
  6232. if (!display->trusted_vm_env)
  6233. dsi_display_ctrl_isr_configure(display, true);
  6234. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6235. if (display->is_cont_splash_enabled &&
  6236. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6237. DSI_ERR("DMS not supported on first frame\n");
  6238. rc = -EINVAL;
  6239. goto error;
  6240. }
  6241. if (!is_skip_op_required(display)) {
  6242. /* update dsi ctrl for new mode */
  6243. rc = dsi_display_pre_switch(display);
  6244. if (rc)
  6245. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6246. display->name, rc);
  6247. goto error;
  6248. }
  6249. }
  6250. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) &&
  6251. (!is_skip_op_required(display))) {
  6252. /*
  6253. * For continuous splash/trusted vm, we skip panel
  6254. * pre prepare since the regulator vote is already
  6255. * taken care in splash resource init
  6256. */
  6257. rc = dsi_panel_pre_prepare(display->panel);
  6258. if (rc) {
  6259. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6260. display->name, rc);
  6261. goto error;
  6262. }
  6263. }
  6264. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6265. DSI_CORE_CLK, DSI_CLK_ON);
  6266. if (rc) {
  6267. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6268. display->name, rc);
  6269. goto error_panel_post_unprep;
  6270. }
  6271. /*
  6272. * If ULPS during suspend feature is enabled, then DSI PHY was
  6273. * left on during suspend. In this case, we do not need to reset/init
  6274. * PHY. This would have already been done when the CORE clocks are
  6275. * turned on. However, if cont splash is disabled, the first time DSI
  6276. * is powered on, phy init needs to be done unconditionally.
  6277. */
  6278. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6279. rc = dsi_display_phy_sw_reset(display);
  6280. if (rc) {
  6281. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6282. display->name, rc);
  6283. goto error_ctrl_clk_off;
  6284. }
  6285. rc = dsi_display_phy_enable(display);
  6286. if (rc) {
  6287. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6288. display->name, rc);
  6289. goto error_ctrl_clk_off;
  6290. }
  6291. }
  6292. if (!display->trusted_vm_env) {
  6293. rc = dsi_display_set_clk_src(display);
  6294. if (rc) {
  6295. DSI_ERR(
  6296. "[%s] failed to set DSI link clock source, rc=%d\n",
  6297. display->name, rc);
  6298. goto error_phy_disable;
  6299. }
  6300. }
  6301. rc = dsi_display_ctrl_init(display);
  6302. if (rc) {
  6303. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6304. display->name, rc);
  6305. goto error_phy_disable;
  6306. }
  6307. /* Set up DSI ERROR event callback */
  6308. dsi_display_register_error_handler(display);
  6309. rc = dsi_display_ctrl_host_enable(display);
  6310. if (rc) {
  6311. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6312. display->name, rc);
  6313. goto error_ctrl_deinit;
  6314. }
  6315. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6316. DSI_LINK_CLK, DSI_CLK_ON);
  6317. if (rc) {
  6318. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6319. display->name, rc);
  6320. goto error_host_engine_off;
  6321. }
  6322. if (!is_skip_op_required(display)) {
  6323. /*
  6324. * For continuous splash/trusted vm, skip panel prepare and
  6325. * ctl reset since the pnael and ctrl is already in active
  6326. * state and panel on commands are not needed
  6327. */
  6328. rc = dsi_display_soft_reset(display);
  6329. if (rc) {
  6330. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6331. display->name, rc);
  6332. goto error_ctrl_link_off;
  6333. }
  6334. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_POMS)) {
  6335. rc = dsi_panel_prepare(display->panel);
  6336. if (rc) {
  6337. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6338. display->name, rc);
  6339. goto error_ctrl_link_off;
  6340. }
  6341. }
  6342. }
  6343. goto error;
  6344. error_ctrl_link_off:
  6345. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6346. DSI_LINK_CLK, DSI_CLK_OFF);
  6347. error_host_engine_off:
  6348. (void)dsi_display_ctrl_host_disable(display);
  6349. error_ctrl_deinit:
  6350. (void)dsi_display_ctrl_deinit(display);
  6351. error_phy_disable:
  6352. (void)dsi_display_phy_disable(display);
  6353. error_ctrl_clk_off:
  6354. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6355. DSI_CORE_CLK, DSI_CLK_OFF);
  6356. error_panel_post_unprep:
  6357. (void)dsi_panel_post_unprepare(display->panel);
  6358. error:
  6359. mutex_unlock(&display->display_lock);
  6360. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6361. return rc;
  6362. }
  6363. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6364. const struct dsi_display_ctrl *ctrl,
  6365. const struct msm_roi_list *req_rois,
  6366. struct dsi_rect *out_roi)
  6367. {
  6368. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6369. struct dsi_display_mode *cur_mode;
  6370. struct msm_roi_caps *roi_caps;
  6371. struct dsi_rect req_roi = { 0 };
  6372. int rc = 0;
  6373. cur_mode = display->panel->cur_mode;
  6374. if (!cur_mode)
  6375. return 0;
  6376. roi_caps = &cur_mode->priv_info->roi_caps;
  6377. if (req_rois->num_rects > roi_caps->num_roi) {
  6378. DSI_ERR("request for %d rois greater than max %d\n",
  6379. req_rois->num_rects,
  6380. roi_caps->num_roi);
  6381. rc = -EINVAL;
  6382. goto exit;
  6383. }
  6384. /**
  6385. * if no rois, user wants to reset back to full resolution
  6386. * note: h_active is already divided by ctrl_count
  6387. */
  6388. if (!req_rois->num_rects) {
  6389. *out_roi = *bounds;
  6390. goto exit;
  6391. }
  6392. /* intersect with the bounds */
  6393. req_roi.x = req_rois->roi[0].x1;
  6394. req_roi.y = req_rois->roi[0].y1;
  6395. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6396. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6397. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6398. exit:
  6399. /* adjust the ctrl origin to be top left within the ctrl */
  6400. out_roi->x = out_roi->x - bounds->x;
  6401. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6402. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6403. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6404. bounds->x, bounds->y, bounds->w, bounds->h,
  6405. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6406. return rc;
  6407. }
  6408. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6409. {
  6410. int i;
  6411. int rc = 0;
  6412. if (!display->panel->qsync_min_fps) {
  6413. DSI_ERR("%s:ERROR: qsync set, but no fps\n", __func__);
  6414. return 0;
  6415. }
  6416. mutex_lock(&display->display_lock);
  6417. display_for_each_ctrl(i, display) {
  6418. if (enable) {
  6419. /* send the commands to enable qsync */
  6420. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6421. if (rc) {
  6422. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6423. goto exit;
  6424. }
  6425. } else {
  6426. /* send the commands to enable qsync */
  6427. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6428. if (rc) {
  6429. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6430. goto exit;
  6431. }
  6432. }
  6433. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6434. }
  6435. exit:
  6436. SDE_EVT32(enable, display->panel->qsync_min_fps, rc);
  6437. mutex_unlock(&display->display_lock);
  6438. return rc;
  6439. }
  6440. static int dsi_display_set_roi(struct dsi_display *display,
  6441. struct msm_roi_list *rois)
  6442. {
  6443. struct dsi_display_mode *cur_mode;
  6444. struct msm_roi_caps *roi_caps;
  6445. int rc = 0;
  6446. int i;
  6447. if (!display || !rois || !display->panel)
  6448. return -EINVAL;
  6449. cur_mode = display->panel->cur_mode;
  6450. if (!cur_mode)
  6451. return 0;
  6452. roi_caps = &cur_mode->priv_info->roi_caps;
  6453. if (!roi_caps->enabled)
  6454. return 0;
  6455. display_for_each_ctrl(i, display) {
  6456. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6457. struct dsi_rect ctrl_roi;
  6458. bool changed = false;
  6459. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6460. if (rc) {
  6461. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6462. return rc;
  6463. }
  6464. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6465. if (rc) {
  6466. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6467. return rc;
  6468. }
  6469. if (!changed)
  6470. continue;
  6471. /* send the new roi to the panel via dcs commands */
  6472. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6473. if (rc) {
  6474. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6475. return rc;
  6476. }
  6477. /* re-program the ctrl with the timing based on the new roi */
  6478. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6479. if (rc) {
  6480. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6481. return rc;
  6482. }
  6483. }
  6484. return rc;
  6485. }
  6486. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6487. struct dsi_display *display,
  6488. struct msm_display_kickoff_params *params)
  6489. {
  6490. int rc = 0, ret = 0;
  6491. int i;
  6492. /* check and setup MISR */
  6493. if (display->misr_enable)
  6494. _dsi_display_setup_misr(display);
  6495. /* dynamic DSI clock setting */
  6496. if (atomic_read(&display->clkrate_change_pending)) {
  6497. mutex_lock(&display->display_lock);
  6498. /*
  6499. * acquire panel_lock to make sure no commands are in progress
  6500. */
  6501. dsi_panel_acquire_panel_lock(display->panel);
  6502. /*
  6503. * Wait for DSI command engine not to be busy sending data
  6504. * from display engine.
  6505. * If waiting fails, return "rc" instead of below "ret" so as
  6506. * not to impact DRM commit. The clock updating would be
  6507. * deferred to the next DRM commit.
  6508. */
  6509. display_for_each_ctrl(i, display) {
  6510. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6511. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6512. if (ret)
  6513. goto wait_failure;
  6514. }
  6515. /*
  6516. * Don't check the return value so as not to impact DRM commit
  6517. * when error occurs.
  6518. */
  6519. (void)dsi_display_force_update_dsi_clk(display);
  6520. wait_failure:
  6521. /* release panel_lock */
  6522. dsi_panel_release_panel_lock(display->panel);
  6523. mutex_unlock(&display->display_lock);
  6524. }
  6525. if (!ret)
  6526. rc = dsi_display_set_roi(display, params->rois);
  6527. return rc;
  6528. }
  6529. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6530. {
  6531. int rc = 0;
  6532. if (!display || !display->panel) {
  6533. DSI_ERR("Invalid params\n");
  6534. return -EINVAL;
  6535. }
  6536. if (!display->panel->cur_mode) {
  6537. DSI_ERR("no valid mode set for the display\n");
  6538. return -EINVAL;
  6539. }
  6540. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6541. rc = dsi_display_vid_engine_enable(display);
  6542. if (rc) {
  6543. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6544. display->name, rc);
  6545. goto error_out;
  6546. }
  6547. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6548. rc = dsi_display_cmd_engine_enable(display);
  6549. if (rc) {
  6550. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6551. display->name, rc);
  6552. goto error_out;
  6553. }
  6554. } else {
  6555. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6556. rc = -EINVAL;
  6557. }
  6558. error_out:
  6559. return rc;
  6560. }
  6561. int dsi_display_pre_commit(void *display,
  6562. struct msm_display_conn_params *params)
  6563. {
  6564. bool enable = false;
  6565. int rc = 0;
  6566. if (!display || !params) {
  6567. pr_err("Invalid params\n");
  6568. return -EINVAL;
  6569. }
  6570. if (params->qsync_update) {
  6571. enable = (params->qsync_mode > 0) ? true : false;
  6572. rc = dsi_display_qsync(display, enable);
  6573. if (rc)
  6574. pr_err("%s failed to send qsync commands\n",
  6575. __func__);
  6576. SDE_EVT32(params->qsync_mode, rc);
  6577. }
  6578. return rc;
  6579. }
  6580. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6581. {
  6582. if (display->panel_id != ~0x0 &&
  6583. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6584. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6585. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6586. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6587. 0, ((display->panel_id & 0xffffffff00000000) >> 31),
  6588. (display->panel_id & 0xffffffff), 0, 0);
  6589. }
  6590. }
  6591. int dsi_display_enable(struct dsi_display *display)
  6592. {
  6593. int rc = 0;
  6594. struct dsi_display_mode *mode;
  6595. if (!display || !display->panel) {
  6596. DSI_ERR("Invalid params\n");
  6597. return -EINVAL;
  6598. }
  6599. if (!display->panel->cur_mode) {
  6600. DSI_ERR("no valid mode set for the display\n");
  6601. return -EINVAL;
  6602. }
  6603. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6604. /*
  6605. * Engine states and panel states are populated during splash
  6606. * resource/trusted vm and hence we return early
  6607. */
  6608. if (is_skip_op_required(display)) {
  6609. dsi_display_config_ctrl_for_cont_splash(display);
  6610. rc = dsi_display_splash_res_cleanup(display);
  6611. if (rc) {
  6612. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6613. rc);
  6614. return -EINVAL;
  6615. }
  6616. display->panel->panel_initialized = true;
  6617. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6618. dsi_display_panel_id_notification(display);
  6619. return 0;
  6620. }
  6621. mutex_lock(&display->display_lock);
  6622. mode = display->panel->cur_mode;
  6623. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6624. rc = dsi_panel_post_switch(display->panel);
  6625. if (rc) {
  6626. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6627. display->name, rc);
  6628. goto error;
  6629. }
  6630. } else if (!(display->panel->cur_mode->dsi_mode_flags &
  6631. DSI_MODE_FLAG_POMS)){
  6632. rc = dsi_panel_enable(display->panel);
  6633. if (rc) {
  6634. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6635. display->name, rc);
  6636. goto error;
  6637. }
  6638. }
  6639. dsi_display_panel_id_notification(display);
  6640. /* Block sending pps command if modeset is due to fps difference */
  6641. if ((mode->priv_info->dsc_enabled ||
  6642. mode->priv_info->vdc_enabled) &&
  6643. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6644. rc = dsi_panel_update_pps(display->panel);
  6645. if (rc) {
  6646. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6647. display->name, rc);
  6648. goto error;
  6649. }
  6650. }
  6651. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6652. rc = dsi_panel_switch(display->panel);
  6653. if (rc)
  6654. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6655. display->name, rc);
  6656. goto error;
  6657. }
  6658. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6659. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6660. rc = dsi_display_vid_engine_enable(display);
  6661. if (rc) {
  6662. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6663. display->name, rc);
  6664. goto error_disable_panel;
  6665. }
  6666. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6667. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6668. rc = dsi_display_cmd_engine_enable(display);
  6669. if (rc) {
  6670. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6671. display->name, rc);
  6672. goto error_disable_panel;
  6673. }
  6674. } else {
  6675. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6676. rc = -EINVAL;
  6677. goto error_disable_panel;
  6678. }
  6679. goto error;
  6680. error_disable_panel:
  6681. (void)dsi_panel_disable(display->panel);
  6682. error:
  6683. mutex_unlock(&display->display_lock);
  6684. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6685. return rc;
  6686. }
  6687. int dsi_display_post_enable(struct dsi_display *display)
  6688. {
  6689. int rc = 0;
  6690. if (!display) {
  6691. DSI_ERR("Invalid params\n");
  6692. return -EINVAL;
  6693. }
  6694. mutex_lock(&display->display_lock);
  6695. if (display->panel->cur_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS) {
  6696. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6697. dsi_panel_mode_switch_to_cmd(display->panel);
  6698. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  6699. dsi_panel_mode_switch_to_vid(display->panel);
  6700. } else {
  6701. rc = dsi_panel_post_enable(display->panel);
  6702. if (rc)
  6703. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  6704. display->name, rc);
  6705. }
  6706. /* remove the clk vote for CMD mode panels */
  6707. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6708. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6709. DSI_ALL_CLKS, DSI_CLK_OFF);
  6710. mutex_unlock(&display->display_lock);
  6711. return rc;
  6712. }
  6713. int dsi_display_pre_disable(struct dsi_display *display)
  6714. {
  6715. int rc = 0;
  6716. if (!display) {
  6717. DSI_ERR("Invalid params\n");
  6718. return -EINVAL;
  6719. }
  6720. mutex_lock(&display->display_lock);
  6721. /* enable the clk vote for CMD mode panels */
  6722. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6723. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6724. DSI_ALL_CLKS, DSI_CLK_ON);
  6725. if (display->poms_pending) {
  6726. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  6727. dsi_panel_pre_mode_switch_to_video(display->panel);
  6728. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6729. /*
  6730. * Add unbalanced vote for clock & cmd engine to enable
  6731. * async trigger of pre video to cmd mode switch.
  6732. */
  6733. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6734. DSI_ALL_CLKS, DSI_CLK_ON);
  6735. if (rc) {
  6736. DSI_ERR("[%s]failed to enable all clocks,rc=%d",
  6737. display->name, rc);
  6738. goto exit;
  6739. }
  6740. rc = dsi_display_cmd_engine_enable(display);
  6741. if (rc) {
  6742. DSI_ERR("[%s]failed to enable cmd engine,rc=%d",
  6743. display->name, rc);
  6744. goto error_disable_clks;
  6745. }
  6746. dsi_panel_pre_mode_switch_to_cmd(display->panel);
  6747. }
  6748. } else {
  6749. rc = dsi_panel_pre_disable(display->panel);
  6750. if (rc)
  6751. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  6752. display->name, rc);
  6753. }
  6754. goto exit;
  6755. error_disable_clks:
  6756. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6757. DSI_ALL_CLKS, DSI_CLK_OFF);
  6758. if (rc)
  6759. DSI_ERR("[%s] failed to disable all DSI clocks, rc=%d\n",
  6760. display->name, rc);
  6761. exit:
  6762. mutex_unlock(&display->display_lock);
  6763. return rc;
  6764. }
  6765. static void dsi_display_handle_poms_te(struct work_struct *work)
  6766. {
  6767. struct dsi_display *display = NULL;
  6768. struct delayed_work *dw = to_delayed_work(work);
  6769. struct mipi_dsi_device *dsi = NULL;
  6770. struct dsi_panel *panel = NULL;
  6771. int rc = 0;
  6772. display = container_of(dw, struct dsi_display, poms_te_work);
  6773. if (!display || !display->panel) {
  6774. DSI_ERR("Invalid params\n");
  6775. return;
  6776. }
  6777. panel = display->panel;
  6778. mutex_lock(&panel->panel_lock);
  6779. if (!dsi_panel_initialized(panel)) {
  6780. rc = -EINVAL;
  6781. goto error;
  6782. }
  6783. dsi = &panel->mipi_device;
  6784. rc = mipi_dsi_dcs_set_tear_off(dsi);
  6785. error:
  6786. mutex_unlock(&panel->panel_lock);
  6787. if (rc < 0)
  6788. DSI_ERR("failed to set tear off\n");
  6789. }
  6790. int dsi_display_disable(struct dsi_display *display)
  6791. {
  6792. int rc = 0;
  6793. if (!display) {
  6794. DSI_ERR("Invalid params\n");
  6795. return -EINVAL;
  6796. }
  6797. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6798. mutex_lock(&display->display_lock);
  6799. /* cancel delayed work */
  6800. if (display->poms_pending &&
  6801. display->panel->poms_align_vsync)
  6802. cancel_delayed_work_sync(&display->poms_te_work);
  6803. rc = dsi_display_wake_up(display);
  6804. if (rc)
  6805. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6806. display->name, rc);
  6807. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6808. rc = dsi_display_vid_engine_disable(display);
  6809. if (rc)
  6810. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  6811. display->name, rc);
  6812. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6813. /**
  6814. * On POMS request , disable panel TE through
  6815. * delayed work queue.
  6816. */
  6817. if (display->poms_pending &&
  6818. display->panel->poms_align_vsync) {
  6819. INIT_DELAYED_WORK(&display->poms_te_work,
  6820. dsi_display_handle_poms_te);
  6821. queue_delayed_work(system_wq,
  6822. &display->poms_te_work,
  6823. msecs_to_jiffies(100));
  6824. }
  6825. rc = dsi_display_cmd_engine_disable(display);
  6826. if (rc)
  6827. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  6828. display->name, rc);
  6829. } else {
  6830. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6831. rc = -EINVAL;
  6832. }
  6833. if (!display->poms_pending && !is_skip_op_required(display)) {
  6834. rc = dsi_panel_disable(display->panel);
  6835. if (rc)
  6836. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  6837. display->name, rc);
  6838. }
  6839. if (is_skip_op_required(display)) {
  6840. /* applicable only for trusted vm */
  6841. display->panel->panel_initialized = false;
  6842. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  6843. }
  6844. mutex_unlock(&display->display_lock);
  6845. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6846. return rc;
  6847. }
  6848. int dsi_display_update_pps(char *pps_cmd, void *disp)
  6849. {
  6850. struct dsi_display *display;
  6851. if (pps_cmd == NULL || disp == NULL) {
  6852. DSI_ERR("Invalid parameter\n");
  6853. return -EINVAL;
  6854. }
  6855. display = disp;
  6856. mutex_lock(&display->display_lock);
  6857. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  6858. mutex_unlock(&display->display_lock);
  6859. return 0;
  6860. }
  6861. int dsi_display_dump_clks_state(struct dsi_display *display)
  6862. {
  6863. int rc = 0;
  6864. if (!display) {
  6865. DSI_ERR("invalid display argument\n");
  6866. return -EINVAL;
  6867. }
  6868. if (!display->clk_mngr) {
  6869. DSI_ERR("invalid clk manager\n");
  6870. return -EINVAL;
  6871. }
  6872. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  6873. DSI_ERR("invalid clk handles\n");
  6874. return -EINVAL;
  6875. }
  6876. mutex_lock(&display->display_lock);
  6877. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  6878. if (rc) {
  6879. DSI_ERR("failed to dump dsi clock state\n");
  6880. goto end;
  6881. }
  6882. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  6883. if (rc) {
  6884. DSI_ERR("failed to dump mdp clock state\n");
  6885. goto end;
  6886. }
  6887. end:
  6888. mutex_unlock(&display->display_lock);
  6889. return rc;
  6890. }
  6891. int dsi_display_unprepare(struct dsi_display *display)
  6892. {
  6893. int rc = 0, i;
  6894. struct dsi_display_ctrl *ctrl;
  6895. if (!display) {
  6896. DSI_ERR("Invalid params\n");
  6897. return -EINVAL;
  6898. }
  6899. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6900. mutex_lock(&display->display_lock);
  6901. rc = dsi_display_wake_up(display);
  6902. if (rc)
  6903. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  6904. display->name, rc);
  6905. if (!display->poms_pending && !is_skip_op_required(display)) {
  6906. rc = dsi_panel_unprepare(display->panel);
  6907. if (rc)
  6908. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  6909. display->name, rc);
  6910. }
  6911. /* Remove additional vote added for pre_mode_switch_to_cmd */
  6912. if (display->poms_pending &&
  6913. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6914. display_for_each_ctrl(i, display) {
  6915. ctrl = &display->ctrl[i];
  6916. if (!ctrl->ctrl || !ctrl->ctrl->dma_wait_queued)
  6917. continue;
  6918. flush_workqueue(display->dma_cmd_workq);
  6919. cancel_work_sync(&ctrl->ctrl->dma_cmd_wait);
  6920. ctrl->ctrl->dma_wait_queued = false;
  6921. }
  6922. dsi_display_cmd_engine_disable(display);
  6923. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6924. DSI_ALL_CLKS, DSI_CLK_OFF);
  6925. }
  6926. rc = dsi_display_ctrl_host_disable(display);
  6927. if (rc)
  6928. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  6929. display->name, rc);
  6930. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6931. DSI_LINK_CLK, DSI_CLK_OFF);
  6932. if (rc)
  6933. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  6934. display->name, rc);
  6935. rc = dsi_display_ctrl_deinit(display);
  6936. if (rc)
  6937. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  6938. display->name, rc);
  6939. if (!display->panel->ulps_suspend_enabled) {
  6940. rc = dsi_display_phy_disable(display);
  6941. if (rc)
  6942. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  6943. display->name, rc);
  6944. }
  6945. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6946. DSI_CORE_CLK, DSI_CLK_OFF);
  6947. if (rc)
  6948. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  6949. display->name, rc);
  6950. /* destrory dsi isr set up */
  6951. dsi_display_ctrl_isr_configure(display, false);
  6952. if (!display->poms_pending && !is_skip_op_required(display)) {
  6953. rc = dsi_panel_post_unprepare(display->panel);
  6954. if (rc)
  6955. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  6956. display->name, rc);
  6957. }
  6958. mutex_unlock(&display->display_lock);
  6959. /* Free up DSI ERROR event callback */
  6960. dsi_display_unregister_error_handler(display);
  6961. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6962. return rc;
  6963. }
  6964. void __init dsi_display_register(void)
  6965. {
  6966. dsi_phy_drv_register();
  6967. dsi_ctrl_drv_register();
  6968. dsi_display_parse_boot_display_selection();
  6969. platform_driver_register(&dsi_display_driver);
  6970. }
  6971. void __exit dsi_display_unregister(void)
  6972. {
  6973. platform_driver_unregister(&dsi_display_driver);
  6974. dsi_ctrl_drv_unregister();
  6975. dsi_phy_drv_unregister();
  6976. }
  6977. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  6978. 0600);
  6979. MODULE_PARM_DESC(dsi_display0,
  6980. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  6981. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  6982. 0600);
  6983. MODULE_PARM_DESC(dsi_display1,
  6984. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");