htt_stats.h 322 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * 8 bit htt_peer_ax_ofdma_stats_tlv
  137. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  138. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  139. * [Bit 16] If this bit is set, reset per peer stats
  140. * of corresponding tlv indicated by config
  141. * param 1.
  142. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  143. * used to get this bit position.
  144. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  145. * indicates that FW supports per peer HTT
  146. * stats reset.
  147. * [Bit31 : Bit17] reserved
  148. * RESP MSG:
  149. * - htt_peer_stats_t
  150. */
  151. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  152. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  153. * PARAMS:
  154. * - No Params
  155. * RESP MSG:
  156. * - htt_tx_pdev_selfgen_stats_t
  157. */
  158. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  159. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  160. * PARAMS:
  161. * - config_param0: [Bit31: Bit0] HWQ mask
  162. * RESP MSG:
  163. * - htt_tx_hwq_mu_mimo_stats_t
  164. */
  165. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  166. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  167. * PARAMS:
  168. * - config_param0:
  169. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  170. * [Bit31: Bit16] reserved
  171. * RESP MSG:
  172. * - htt_ring_if_stats_t
  173. */
  174. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  175. /** HTT_DBG_EXT_STATS_SRNG_INFO
  176. * PARAMS:
  177. * - config_param0:
  178. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  179. * [Bit31: Bit16] reserved
  180. * - No Params
  181. * RESP MSG:
  182. * - htt_sring_stats_t
  183. */
  184. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  185. /** HTT_DBG_EXT_STATS_SFM_INFO
  186. * PARAMS:
  187. * - No Params
  188. * RESP MSG:
  189. * - htt_sfm_stats_t
  190. */
  191. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  192. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  193. * PARAMS:
  194. * - No Params
  195. * RESP MSG:
  196. * - htt_tx_pdev_mu_mimo_stats_t
  197. */
  198. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  199. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  200. * PARAMS:
  201. * - config_param0:
  202. * [Bit7 : Bit0] vdev_id:8
  203. * note:0xFF to get all active peers based on pdev_mask.
  204. * [Bit31 : Bit8] rsvd:24
  205. * RESP MSG:
  206. * - htt_active_peer_details_list_t
  207. */
  208. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  209. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  210. * PARAMS:
  211. * - config_param0:
  212. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  213. * Set bit0 to 1 to read 1sec interval histogram.
  214. * [Bit1] - 100ms interval histogram
  215. * [Bit3] - Cumulative CCA stats
  216. * RESP MSG:
  217. * - htt_pdev_cca_stats_t
  218. */
  219. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  220. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  221. * PARAMS:
  222. * - config_param0:
  223. * No params
  224. * RESP MSG:
  225. * - htt_pdev_twt_sessions_stats_t
  226. */
  227. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  228. /** HTT_DBG_EXT_STATS_REO_CNTS
  229. * PARAMS:
  230. * - config_param0:
  231. * No params
  232. * RESP MSG:
  233. * - htt_soc_reo_resource_stats_t
  234. */
  235. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  236. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  237. * PARAMS:
  238. * - config_param0:
  239. * [Bit0] vdev_id_set:1
  240. * set to 1 if vdev_id is set and vdev stats are requested.
  241. * set to 0 if pdev_stats sounding stats are requested.
  242. * [Bit8 : Bit1] vdev_id:8
  243. * note:0xFF to get all active vdevs based on pdev_mask.
  244. * [Bit31 : Bit9] rsvd:22
  245. *
  246. * RESP MSG:
  247. * - htt_tx_sounding_stats_t
  248. */
  249. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  250. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  251. * PARAMS:
  252. * - config_param0:
  253. * No params
  254. * RESP MSG:
  255. * - htt_pdev_obss_pd_stats_t
  256. */
  257. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  258. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  259. * PARAMS:
  260. * - config_param0:
  261. * No params
  262. * RESP MSG:
  263. * - htt_stats_ring_backpressure_stats_t
  264. */
  265. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  266. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  267. * PARAMS:
  268. *
  269. * RESP MSG:
  270. * - htt_soc_latency_prof_t
  271. */
  272. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  273. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  274. * PARAMS:
  275. * - No Params
  276. * RESP MSG:
  277. * - htt_rx_pdev_ul_trig_stats_t
  278. */
  279. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  280. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  281. * PARAMS:
  282. * - No Params
  283. * RESP MSG:
  284. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  285. */
  286. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  287. /** HTT_DBG_EXT_STATS_FSE_RX
  288. * PARAMS:
  289. * - No Params
  290. * RESP MSG:
  291. * - htt_rx_fse_stats_t
  292. */
  293. HTT_DBG_EXT_STATS_FSE_RX = 28,
  294. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  295. * PARAMS:
  296. * - config_param0: [Bit0] : [1] for mac_addr based request
  297. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  298. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  299. * RESP MSG:
  300. * - htt_ctrl_path_txrx_stats_t
  301. */
  302. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  303. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  304. * PARAMS:
  305. * - No Params
  306. * RESP MSG:
  307. * - htt_rx_pdev_rate_ext_stats_t
  308. */
  309. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  310. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  311. * PARAMS:
  312. * - No Params
  313. * RESP MSG:
  314. * - htt_tx_pdev_txbf_rate_stats_t
  315. */
  316. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  317. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  318. */
  319. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  320. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  321. * PARAMS:
  322. * - No Params
  323. * RESP MSG:
  324. * - htt_sta_11ax_ul_stats
  325. */
  326. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  327. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  328. * PARAMS:
  329. * - config_param0:
  330. * [Bit7 : Bit0] vdev_id:8
  331. * [Bit31 : Bit8] rsvd:24
  332. * RESP MSG:
  333. * -
  334. */
  335. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  336. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  337. * PARAMS:
  338. * - No Params
  339. * RESP MSG:
  340. * - htt_pktlog_and_htt_ring_stats_t
  341. */
  342. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  343. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  344. * PARAMS:
  345. *
  346. * RESP MSG:
  347. * - htt_dlpager_stats_t
  348. */
  349. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  350. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  351. * PARAMS:
  352. * - No Params
  353. * RESP MSG:
  354. * - htt_phy_counters_and_phy_stats_t
  355. */
  356. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  357. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  358. * PARAMS:
  359. * - No Params
  360. * RESP MSG:
  361. * - htt_vdevs_txrx_stats_t
  362. */
  363. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  364. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  365. /** HTT_DBG_EXT_PDEV_PER_STATS
  366. * PARAMS:
  367. * - No Params
  368. * RESP MSG:
  369. * - htt_tx_pdev_per_stats_t
  370. */
  371. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  372. HTT_DBG_EXT_AST_ENTRIES = 41,
  373. /** HTT_DBG_EXT_RX_RING_STATS
  374. * PARAMS:
  375. * - No Params
  376. * RESP MSG:
  377. * - htt_rx_fw_ring_stats_tlv_v
  378. */
  379. HTT_DBG_EXT_RX_RING_STATS = 42,
  380. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  381. * PARAMS:
  382. * - No params
  383. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  384. * - HTT_STRM_GEN_MPDUS_STATS:
  385. * htt_stats_strm_gen_mpdus_tlv_t
  386. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  387. * htt_stats_strm_gen_mpdus_details_tlv_t
  388. */
  389. HTT_STRM_GEN_MPDUS_STATS = 43,
  390. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  391. /** HTT_DBG_SOC_ERROR_STATS
  392. * PARAMS:
  393. * - No Params
  394. * RESP MSG:
  395. * - htt_dmac_reset_stats_tlv
  396. */
  397. HTT_DBG_SOC_ERROR_STATS = 45,
  398. /** HTT_DBG_PDEV_PUNCTURE_STATS
  399. * PARAMS:
  400. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  401. * the stats to upload
  402. * RESP MSG:
  403. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  404. */
  405. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  406. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  407. * PARAMS:
  408. * - param 0:
  409. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  410. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  411. * this bit is set
  412. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  413. * RESP MSG:
  414. * - htt_ml_peer_stats_t
  415. */
  416. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  417. /** HTT_DBG_ODD_MANDATORY_STATS
  418. * params:
  419. * None
  420. * Response MSG:
  421. * htt_odd_mandatory_pdev_stats_tlv
  422. */
  423. HTT_DBG_ODD_MANDATORY_STATS = 48,
  424. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  425. * PARAMS:
  426. * - No Params
  427. * RESP MSG:
  428. * - htt_pdev_sched_algo_ofdma_stats_tlv
  429. */
  430. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  431. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  432. * params:
  433. * None
  434. * Response MSG:
  435. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  436. */
  437. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  438. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  439. * params:
  440. * None
  441. * Response MSG:
  442. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  443. */
  444. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  445. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  446. * params:
  447. * None
  448. * Response MSG:
  449. * htt_latency_prof_cal_stats_tlv
  450. */
  451. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  452. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  453. * PARAMS:
  454. * - No Params
  455. * RESP MSG:
  456. * - htt_pdev_bw_mgr_stats_t
  457. */
  458. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  459. /* keep this last */
  460. HTT_DBG_NUM_EXT_STATS = 256,
  461. };
  462. /*
  463. * Macros to get/set the bit field in config param[3] that indicates to
  464. * clear corresponding per peer stats specified by config param 1
  465. */
  466. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  467. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  468. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  469. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  470. HTT_DBG_EXT_PEER_STATS_RESET_S)
  471. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  472. do { \
  473. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  474. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  475. } while (0)
  476. #define HTT_STATS_SUBTYPE_MAX 16
  477. /* htt_mu_stats_upload_t
  478. * Enumerations for specifying whether to upload all MU stats in response to
  479. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  480. */
  481. typedef enum {
  482. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  483. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  484. * (note: included OFDMA stats are limited to 11ax)
  485. */
  486. HTT_UPLOAD_MU_STATS,
  487. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  488. HTT_UPLOAD_MU_MIMO_STATS,
  489. /* HTT_UPLOAD_MU_OFDMA_STATS:
  490. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  491. */
  492. HTT_UPLOAD_MU_OFDMA_STATS,
  493. HTT_UPLOAD_DL_MU_MIMO_STATS,
  494. HTT_UPLOAD_UL_MU_MIMO_STATS,
  495. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  496. * upload DL MU-OFDMA stats (note: 11ax only stats)
  497. */
  498. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  499. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  500. * upload UL MU-OFDMA stats (note: 11ax only stats)
  501. */
  502. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  503. /*
  504. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  505. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  506. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  507. */
  508. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  509. /*
  510. * Upload BE DL MU-OFDMA
  511. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  512. */
  513. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  514. /*
  515. * Upload BE UL MU-OFDMA
  516. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  517. */
  518. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  519. } htt_mu_stats_upload_t;
  520. /* htt_tx_rate_stats_upload_t
  521. * Enumerations for specifying which stats to upload in response to
  522. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  523. */
  524. typedef enum {
  525. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  526. *
  527. * TLV: htt_tx_pdev_rate_stats_tlv
  528. */
  529. HTT_TX_RATE_STATS_DEFAULT,
  530. /*
  531. * Upload 11be OFDMA TX stats
  532. *
  533. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  534. */
  535. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  536. } htt_tx_rate_stats_upload_t;
  537. /* htt_rx_ul_trigger_stats_upload_t
  538. * Enumerations for specifying which stats to upload in response to
  539. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  540. */
  541. typedef enum {
  542. /* Upload 11ax UL OFDMA RX Trigger stats
  543. *
  544. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  545. */
  546. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  547. /*
  548. * Upload 11be UL OFDMA RX Trigger stats
  549. *
  550. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  551. */
  552. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  553. } htt_rx_ul_trigger_stats_upload_t;
  554. /*
  555. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  556. * provided by the host as one of the config param elements in
  557. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  558. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  559. */
  560. typedef enum {
  561. /*
  562. * Upload 11ax UL MUMIMO RX Trigger stats
  563. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  564. */
  565. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  566. /*
  567. * Upload 11be UL MUMIMO RX Trigger stats
  568. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  569. */
  570. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  571. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  572. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  573. * Enumerations for specifying which stats to upload in response to
  574. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  575. */
  576. typedef enum {
  577. /* upload 11ax TXBF OFDMA stats
  578. *
  579. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  580. */
  581. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  582. /*
  583. * Upload 11be TXBF OFDMA stats
  584. *
  585. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  586. */
  587. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  588. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  589. /* htt_tx_pdev_puncture_stats_upload_t
  590. * Enumerations for specifying which stats to upload in response to
  591. * HTT_DBG_PDEV_PUNCTURE_STATS.
  592. */
  593. typedef enum {
  594. /* upload puncture stats for all supported modes, both TX and RX */
  595. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  596. /* upload puncture stats for all supported TX modes */
  597. HTT_UPLOAD_PUNCTURE_STATS_TX,
  598. /* upload puncture stats for all supported RX modes */
  599. HTT_UPLOAD_PUNCTURE_STATS_RX,
  600. } htt_tx_pdev_puncture_stats_upload_t;
  601. #define HTT_STATS_MAX_STRING_SZ32 4
  602. #define HTT_STATS_MACID_INVALID 0xff
  603. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  604. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  605. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  606. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  607. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  608. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  609. typedef enum {
  610. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  611. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  612. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  613. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  614. } htt_tx_pdev_underrun_enum;
  615. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  616. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  617. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  618. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  619. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  620. * DEPRECATED - num sched tx mode max is 8
  621. */
  622. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  623. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  624. #define HTT_RX_STATS_REFILL_MAX_RING 4
  625. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  626. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  627. /* Bytes stored in little endian order */
  628. /* Length should be multiple of DWORD */
  629. typedef struct {
  630. htt_tlv_hdr_t tlv_hdr;
  631. A_UINT32 data[1]; /* Can be variable length */
  632. } htt_stats_string_tlv;
  633. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  634. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  635. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  636. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  637. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  638. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  639. do { \
  640. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  641. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  642. } while (0)
  643. /* == TX PDEV STATS == */
  644. typedef struct {
  645. htt_tlv_hdr_t tlv_hdr;
  646. /**
  647. * BIT [ 7 : 0] :- mac_id
  648. * BIT [31 : 8] :- reserved
  649. */
  650. A_UINT32 mac_id__word;
  651. /** Num PPDUs queued to HW */
  652. A_UINT32 hw_queued;
  653. /** Num PPDUs reaped from HW */
  654. A_UINT32 hw_reaped;
  655. /** Num underruns */
  656. A_UINT32 underrun;
  657. /** Num HW Paused counter */
  658. A_UINT32 hw_paused;
  659. /** Num HW flush counter */
  660. A_UINT32 hw_flush;
  661. /** Num HW filtered counter */
  662. A_UINT32 hw_filt;
  663. /** Num PPDUs cleaned up in TX abort */
  664. A_UINT32 tx_abort;
  665. /** Num MPDUs requeued by SW */
  666. A_UINT32 mpdu_requed;
  667. /** excessive retries */
  668. A_UINT32 tx_xretry;
  669. /** Last used data hw rate code */
  670. A_UINT32 data_rc;
  671. /** frames dropped due to excessive SW retries */
  672. A_UINT32 mpdu_dropped_xretry;
  673. /** illegal rate phy errors */
  674. A_UINT32 illgl_rate_phy_err;
  675. /** wal pdev continuous xretry */
  676. A_UINT32 cont_xretry;
  677. /** wal pdev tx timeout */
  678. A_UINT32 tx_timeout;
  679. /** wal pdev resets */
  680. A_UINT32 pdev_resets;
  681. /** PHY/BB underrun */
  682. A_UINT32 phy_underrun;
  683. /** MPDU is more than txop limit */
  684. A_UINT32 txop_ovf;
  685. /** Number of Sequences posted */
  686. A_UINT32 seq_posted;
  687. /** Number of Sequences failed queueing */
  688. A_UINT32 seq_failed_queueing;
  689. /** Number of Sequences completed */
  690. A_UINT32 seq_completed;
  691. /** Number of Sequences restarted */
  692. A_UINT32 seq_restarted;
  693. /** Number of MU Sequences posted */
  694. A_UINT32 mu_seq_posted;
  695. /** Number of time HW ring is paused between seq switch within ISR */
  696. A_UINT32 seq_switch_hw_paused;
  697. /** Number of times seq continuation in DSR */
  698. A_UINT32 next_seq_posted_dsr;
  699. /** Number of times seq continuation in ISR */
  700. A_UINT32 seq_posted_isr;
  701. /** Number of seq_ctrl cached. */
  702. A_UINT32 seq_ctrl_cached;
  703. /** Number of MPDUs successfully transmitted */
  704. A_UINT32 mpdu_count_tqm;
  705. /** Number of MSDUs successfully transmitted */
  706. A_UINT32 msdu_count_tqm;
  707. /** Number of MPDUs dropped */
  708. A_UINT32 mpdu_removed_tqm;
  709. /** Number of MSDUs dropped */
  710. A_UINT32 msdu_removed_tqm;
  711. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  712. A_UINT32 mpdus_sw_flush;
  713. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  714. A_UINT32 mpdus_hw_filter;
  715. /**
  716. * Num MPDUs truncated by PDG
  717. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  718. */
  719. A_UINT32 mpdus_truncated;
  720. /** Num MPDUs that was tried but didn't receive ACK or BA */
  721. A_UINT32 mpdus_ack_failed;
  722. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  723. A_UINT32 mpdus_expired;
  724. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  725. A_UINT32 mpdus_seq_hw_retry;
  726. /** Num of TQM acked cmds processed */
  727. A_UINT32 ack_tlv_proc;
  728. /** coex_abort_mpdu_cnt valid */
  729. A_UINT32 coex_abort_mpdu_cnt_valid;
  730. /** coex_abort_mpdu_cnt from TX FES stats */
  731. A_UINT32 coex_abort_mpdu_cnt;
  732. /**
  733. * Number of total PPDUs
  734. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  735. */
  736. A_UINT32 num_total_ppdus_tried_ota;
  737. /** Number of data PPDUs tried over the air (OTA) */
  738. A_UINT32 num_data_ppdus_tried_ota;
  739. /** Num Local control/mgmt frames (MSDUs) queued */
  740. A_UINT32 local_ctrl_mgmt_enqued;
  741. /**
  742. * Num Local control/mgmt frames (MSDUs) done
  743. * It includes all local ctrl/mgmt completions
  744. * (acked, no ack, flush, TTL, etc)
  745. */
  746. A_UINT32 local_ctrl_mgmt_freed;
  747. /** Num Local data frames (MSDUs) queued */
  748. A_UINT32 local_data_enqued;
  749. /**
  750. * Num Local data frames (MSDUs) done
  751. * It includes all local data completions
  752. * (acked, no ack, flush, TTL, etc)
  753. */
  754. A_UINT32 local_data_freed;
  755. /** Num MPDUs tried by SW */
  756. A_UINT32 mpdu_tried;
  757. /** Num of waiting seq posted in ISR completion handler */
  758. A_UINT32 isr_wait_seq_posted;
  759. A_UINT32 tx_active_dur_us_low;
  760. A_UINT32 tx_active_dur_us_high;
  761. /** Number of MPDUs dropped after max retries */
  762. A_UINT32 remove_mpdus_max_retries;
  763. /** Num HTT cookies dispatched */
  764. A_UINT32 comp_delivered;
  765. /** successful ppdu transmissions */
  766. A_UINT32 ppdu_ok;
  767. /** Scheduler self triggers */
  768. A_UINT32 self_triggers;
  769. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  770. A_UINT32 tx_time_dur_data;
  771. /** Num of times sequence terminated due to ppdu duration < burst limit */
  772. A_UINT32 seq_qdepth_repost_stop;
  773. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  774. A_UINT32 mu_seq_min_msdu_repost_stop;
  775. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  776. A_UINT32 seq_min_msdu_repost_stop;
  777. /** Num of times sequence terminated due to no TXOP available */
  778. A_UINT32 seq_txop_repost_stop;
  779. /** Num of times the next sequence got cancelled */
  780. A_UINT32 next_seq_cancel;
  781. /** Num of times fes offset was misaligned */
  782. A_UINT32 fes_offsets_err_cnt;
  783. /** Num of times peer denylisted for MU-MIMO transmission */
  784. A_UINT32 num_mu_peer_blacklisted;
  785. /** Num of times mu_ofdma seq posted */
  786. A_UINT32 mu_ofdma_seq_posted;
  787. /** Num of times UL MU MIMO seq posted */
  788. A_UINT32 ul_mumimo_seq_posted;
  789. /** Num of times UL OFDMA seq posted */
  790. A_UINT32 ul_ofdma_seq_posted;
  791. /** Num of times Thermal module suspended scheduler */
  792. A_UINT32 thermal_suspend_cnt;
  793. /** Num of times DFS module suspended scheduler */
  794. A_UINT32 dfs_suspend_cnt;
  795. /** Num of times TX abort module suspended scheduler */
  796. A_UINT32 tx_abort_suspend_cnt;
  797. /**
  798. * This field is a target-specific bit mask of suspended PPDU tx queues.
  799. * Since the bit mask definition is different for different targets,
  800. * this field is not meant for general use, but rather for debugging use.
  801. */
  802. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  803. /**
  804. * Last SCHEDULER suspend reason
  805. * 1 -> Thermal Module
  806. * 2 -> DFS Module
  807. * 3 -> Tx Abort Module
  808. */
  809. A_UINT32 last_suspend_reason;
  810. /** Num of dynamic mimo ps dlmumimo sequences posted */
  811. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  812. /** Num of times su bf sequences are denylisted */
  813. A_UINT32 num_su_txbf_denylisted;
  814. /** pdev uptime in microseconds **/
  815. A_UINT32 pdev_up_time_us_low;
  816. A_UINT32 pdev_up_time_us_high;
  817. } htt_tx_pdev_stats_cmn_tlv;
  818. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  819. /* NOTE: Variable length TLV, use length spec to infer array size */
  820. typedef struct {
  821. htt_tlv_hdr_t tlv_hdr;
  822. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  823. } htt_tx_pdev_stats_urrn_tlv_v;
  824. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  825. /* NOTE: Variable length TLV, use length spec to infer array size */
  826. typedef struct {
  827. htt_tlv_hdr_t tlv_hdr;
  828. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  829. } htt_tx_pdev_stats_flush_tlv_v;
  830. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  831. /* NOTE: Variable length TLV, use length spec to infer array size */
  832. typedef struct {
  833. htt_tlv_hdr_t tlv_hdr;
  834. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  835. } htt_tx_pdev_stats_sifs_tlv_v;
  836. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  837. /* NOTE: Variable length TLV, use length spec to infer array size */
  838. typedef struct {
  839. htt_tlv_hdr_t tlv_hdr;
  840. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  841. } htt_tx_pdev_stats_phy_err_tlv_v;
  842. /*
  843. * Each array in the below struct has 16 elements, to cover the 16 possible
  844. * values for the CW and AIFS parameters. Each element within the array
  845. * stores the counter indicating how many transmissions have occurred with
  846. * that particular value for the MU EDCA parameter in question.
  847. */
  848. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  849. typedef struct { /* DEPRECATED */
  850. htt_tlv_hdr_t tlv_hdr;
  851. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  852. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  853. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  854. } htt_tx_pdev_muedca_params_stats_tlv_v;
  855. typedef struct {
  856. htt_tlv_hdr_t tlv_hdr;
  857. A_UINT32 relaxed_mu_edca[HTT_NUM_AC_WMM];
  858. A_UINT32 mumimo_aggressive_mu_edca[HTT_NUM_AC_WMM];
  859. A_UINT32 mumimo_relaxed_mu_edca[HTT_NUM_AC_WMM];
  860. A_UINT32 muofdma_aggressive_mu_edca[HTT_NUM_AC_WMM];
  861. A_UINT32 muofdma_relaxed_mu_edca[HTT_NUM_AC_WMM];
  862. A_UINT32 latency_mu_edca[HTT_NUM_AC_WMM];
  863. A_UINT32 psd_boost_mu_edca[HTT_NUM_AC_WMM];
  864. } htt_tx_pdev_mu_edca_params_stats_tlv_v;
  865. typedef struct {
  866. htt_tlv_hdr_t tlv_hdr;
  867. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  868. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  869. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  870. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  871. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  872. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  873. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  874. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  875. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  876. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  877. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  878. /* NOTE: Variable length TLV, use length spec to infer array size */
  879. typedef struct {
  880. htt_tlv_hdr_t tlv_hdr;
  881. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  882. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  883. typedef struct {
  884. htt_tlv_hdr_t tlv_hdr;
  885. A_UINT32 num_data_ppdus_legacy_su;
  886. A_UINT32 num_data_ppdus_ac_su;
  887. A_UINT32 num_data_ppdus_ax_su;
  888. A_UINT32 num_data_ppdus_ac_su_txbf;
  889. A_UINT32 num_data_ppdus_ax_su_txbf;
  890. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  891. typedef enum {
  892. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  893. HTT_TX_WAL_ISR_SCHED_FILTER,
  894. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  895. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  896. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  897. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  898. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  899. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  900. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  901. } htt_tx_wal_tx_isr_sched_status;
  902. /* [0]- nr4 , [1]- nr8 */
  903. #define HTT_STATS_NUM_NR_BINS 2
  904. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  905. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  906. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  907. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  908. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  909. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  910. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  911. typedef enum {
  912. HTT_STATS_HWMODE_AC = 0,
  913. HTT_STATS_HWMODE_AX = 1,
  914. HTT_STATS_HWMODE_BE = 2,
  915. } htt_stats_hw_mode;
  916. typedef struct {
  917. htt_tlv_hdr_t tlv_hdr;
  918. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  919. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  920. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  921. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  922. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  923. } htt_pdev_mu_ppdu_dist_tlv_v;
  924. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  925. /* NOTE: Variable length TLV, use length spec to infer array size .
  926. *
  927. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  928. * The tries here is the count of the MPDUS within a PPDU that the
  929. * HW had attempted to transmit on air, for the HWSCH Schedule
  930. * command submitted by FW.It is not the retry attempts.
  931. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  932. * 10 bins in this histogram. They are defined in FW using the
  933. * following macros
  934. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  935. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  936. *
  937. */
  938. typedef struct {
  939. htt_tlv_hdr_t tlv_hdr;
  940. A_UINT32 hist_bin_size;
  941. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  942. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  943. typedef struct {
  944. htt_tlv_hdr_t tlv_hdr;
  945. /* Num MGMT MPDU transmitted by the target */
  946. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  947. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  948. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  949. * TLV_TAGS:
  950. * - HTT_STATS_TX_PDEV_CMN_TAG
  951. * - HTT_STATS_TX_PDEV_URRN_TAG
  952. * - HTT_STATS_TX_PDEV_SIFS_TAG
  953. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  954. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  955. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  956. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  957. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  958. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  959. * - HTT_STATS_MU_PPDU_DIST_TAG
  960. */
  961. /* NOTE:
  962. * This structure is for documentation, and cannot be safely used directly.
  963. * Instead, use the constituent TLV structures to fill/parse.
  964. */
  965. typedef struct _htt_tx_pdev_stats {
  966. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  967. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  968. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  969. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  970. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  971. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  972. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  973. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  974. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  975. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  976. } htt_tx_pdev_stats_t;
  977. /* == SOC ERROR STATS == */
  978. /* =============== PDEV ERROR STATS ============== */
  979. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  980. typedef struct {
  981. htt_tlv_hdr_t tlv_hdr;
  982. /* Stored as little endian */
  983. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  984. A_UINT32 mask;
  985. A_UINT32 count;
  986. } htt_hw_stats_intr_misc_tlv;
  987. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  988. typedef struct {
  989. htt_tlv_hdr_t tlv_hdr;
  990. /* Stored as little endian */
  991. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  992. A_UINT32 count;
  993. } htt_hw_stats_wd_timeout_tlv;
  994. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  995. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  996. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  997. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  998. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  999. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  1000. do { \
  1001. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  1002. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  1003. } while (0)
  1004. typedef struct {
  1005. htt_tlv_hdr_t tlv_hdr;
  1006. /* BIT [ 7 : 0] :- mac_id
  1007. * BIT [31 : 8] :- reserved
  1008. */
  1009. A_UINT32 mac_id__word;
  1010. A_UINT32 tx_abort;
  1011. A_UINT32 tx_abort_fail_count;
  1012. A_UINT32 rx_abort;
  1013. A_UINT32 rx_abort_fail_count;
  1014. A_UINT32 warm_reset;
  1015. A_UINT32 cold_reset;
  1016. A_UINT32 tx_flush;
  1017. A_UINT32 tx_glb_reset;
  1018. A_UINT32 tx_txq_reset;
  1019. A_UINT32 rx_timeout_reset;
  1020. A_UINT32 mac_cold_reset_restore_cal;
  1021. A_UINT32 mac_cold_reset;
  1022. A_UINT32 mac_warm_reset;
  1023. A_UINT32 mac_only_reset;
  1024. A_UINT32 phy_warm_reset;
  1025. A_UINT32 phy_warm_reset_ucode_trig;
  1026. A_UINT32 mac_warm_reset_restore_cal;
  1027. A_UINT32 mac_sfm_reset;
  1028. A_UINT32 phy_warm_reset_m3_ssr;
  1029. A_UINT32 phy_warm_reset_reason_phy_m3;
  1030. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1031. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1032. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1033. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1034. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1035. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1036. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1037. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1038. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1039. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1040. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1041. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1042. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1043. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1044. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1045. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1046. A_UINT32 fw_rx_rings_reset;
  1047. /**
  1048. * Num of iterations rx leak prevention successfully done.
  1049. */
  1050. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1051. /**
  1052. * Num of rx descs successfully saved by rx leak prevention.
  1053. */
  1054. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1055. /*
  1056. * Stats to debug reason Rx leak prevention
  1057. * was not required to be kicked in.
  1058. */
  1059. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1060. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1061. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1062. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1063. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1064. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1065. A_UINT32 rx_dest_drain_prerequisite_invld;
  1066. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1067. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1068. } htt_hw_stats_pdev_errs_tlv;
  1069. typedef struct {
  1070. htt_tlv_hdr_t tlv_hdr;
  1071. /* BIT [ 7 : 0] :- mac_id
  1072. * BIT [31 : 8] :- reserved
  1073. */
  1074. A_UINT32 mac_id__word;
  1075. A_UINT32 last_unpause_ppdu_id;
  1076. A_UINT32 hwsch_unpause_wait_tqm_write;
  1077. A_UINT32 hwsch_dummy_tlv_skipped;
  1078. A_UINT32 hwsch_misaligned_offset_received;
  1079. A_UINT32 hwsch_reset_count;
  1080. A_UINT32 hwsch_dev_reset_war;
  1081. A_UINT32 hwsch_delayed_pause;
  1082. A_UINT32 hwsch_long_delayed_pause;
  1083. A_UINT32 sch_rx_ppdu_no_response;
  1084. A_UINT32 sch_selfgen_response;
  1085. A_UINT32 sch_rx_sifs_resp_trigger;
  1086. } htt_hw_stats_whal_tx_tlv;
  1087. typedef struct {
  1088. htt_tlv_hdr_t tlv_hdr;
  1089. /**
  1090. * BIT [ 7 : 0] :- mac_id
  1091. * BIT [31 : 8] :- reserved
  1092. */
  1093. union {
  1094. struct {
  1095. A_UINT32 mac_id: 8,
  1096. reserved: 24;
  1097. };
  1098. A_UINT32 mac_id__word;
  1099. };
  1100. /**
  1101. * hw_wars is a variable-length array, with each element counting
  1102. * the number of occurrences of the corresponding type of HW WAR.
  1103. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1104. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1105. * The target has an internal HW WAR mapping that it uses to keep
  1106. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1107. */
  1108. A_UINT32 hw_wars[1/*or more*/];
  1109. } htt_hw_war_stats_tlv;
  1110. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1111. * TLV_TAGS:
  1112. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1113. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1114. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1115. * - HTT_STATS_WHAL_TX_TAG
  1116. * - HTT_STATS_HW_WAR_TAG
  1117. */
  1118. /* NOTE:
  1119. * This structure is for documentation, and cannot be safely used directly.
  1120. * Instead, use the constituent TLV structures to fill/parse.
  1121. */
  1122. typedef struct _htt_pdev_err_stats {
  1123. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1124. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1125. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1126. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1127. htt_hw_war_stats_tlv hw_war;
  1128. } htt_hw_err_stats_t;
  1129. /* ============ PEER STATS ============ */
  1130. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1131. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1132. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1133. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1134. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1135. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1136. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1137. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1138. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1139. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1140. do { \
  1141. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1142. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1143. } while (0)
  1144. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1145. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1146. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1147. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1148. do { \
  1149. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1150. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1151. } while (0)
  1152. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1153. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1154. HTT_MSDU_FLOW_STATS_DROP_S)
  1155. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1156. do { \
  1157. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1158. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1159. } while (0)
  1160. typedef struct _htt_msdu_flow_stats_tlv {
  1161. htt_tlv_hdr_t tlv_hdr;
  1162. A_UINT32 last_update_timestamp;
  1163. A_UINT32 last_add_timestamp;
  1164. A_UINT32 last_remove_timestamp;
  1165. A_UINT32 total_processed_msdu_count;
  1166. A_UINT32 cur_msdu_count_in_flowq;
  1167. /** This will help to find which peer_id is stuck state */
  1168. A_UINT32 sw_peer_id;
  1169. /**
  1170. * BIT [15 : 0] :- tx_flow_number
  1171. * BIT [19 : 16] :- tid_num
  1172. * BIT [20 : 20] :- drop_rule
  1173. * BIT [31 : 21] :- reserved
  1174. */
  1175. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1176. A_UINT32 last_cycle_enqueue_count;
  1177. A_UINT32 last_cycle_dequeue_count;
  1178. A_UINT32 last_cycle_drop_count;
  1179. /**
  1180. * BIT [15 : 0] :- current_drop_th
  1181. * BIT [31 : 16] :- reserved
  1182. */
  1183. A_UINT32 current_drop_th;
  1184. } htt_msdu_flow_stats_tlv;
  1185. #define MAX_HTT_TID_NAME 8
  1186. /* DWORD sw_peer_id__tid_num */
  1187. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1188. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1189. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1190. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1191. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1192. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1193. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1194. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1195. do { \
  1196. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1197. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1198. } while (0)
  1199. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1200. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1201. HTT_TX_TID_STATS_TID_NUM_S)
  1202. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1203. do { \
  1204. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1205. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1206. } while (0)
  1207. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1208. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1209. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1210. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1211. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1212. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1213. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1214. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1215. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1216. do { \
  1217. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1218. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1219. } while (0)
  1220. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1221. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1222. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1223. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1224. do { \
  1225. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1226. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1227. } while (0)
  1228. /* Tidq stats */
  1229. typedef struct _htt_tx_tid_stats_tlv {
  1230. htt_tlv_hdr_t tlv_hdr;
  1231. /** Stored as little endian */
  1232. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1233. /**
  1234. * BIT [15 : 0] :- sw_peer_id
  1235. * BIT [31 : 16] :- tid_num
  1236. */
  1237. A_UINT32 sw_peer_id__tid_num;
  1238. /**
  1239. * BIT [ 7 : 0] :- num_sched_pending
  1240. * BIT [15 : 8] :- num_ppdu_in_hwq
  1241. * BIT [31 : 16] :- reserved
  1242. */
  1243. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1244. A_UINT32 tid_flags;
  1245. /** per tid # of hw_queued ppdu */
  1246. A_UINT32 hw_queued;
  1247. /** number of per tid successful PPDU */
  1248. A_UINT32 hw_reaped;
  1249. /** per tid Num MPDUs filtered by HW */
  1250. A_UINT32 mpdus_hw_filter;
  1251. A_UINT32 qdepth_bytes;
  1252. A_UINT32 qdepth_num_msdu;
  1253. A_UINT32 qdepth_num_mpdu;
  1254. A_UINT32 last_scheduled_tsmp;
  1255. A_UINT32 pause_module_id;
  1256. A_UINT32 block_module_id;
  1257. /** tid tx airtime in sec */
  1258. A_UINT32 tid_tx_airtime;
  1259. } htt_tx_tid_stats_tlv;
  1260. /* Tidq stats */
  1261. typedef struct _htt_tx_tid_stats_v1_tlv {
  1262. htt_tlv_hdr_t tlv_hdr;
  1263. /** Stored as little endian */
  1264. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1265. /**
  1266. * BIT [15 : 0] :- sw_peer_id
  1267. * BIT [31 : 16] :- tid_num
  1268. */
  1269. A_UINT32 sw_peer_id__tid_num;
  1270. /**
  1271. * BIT [ 7 : 0] :- num_sched_pending
  1272. * BIT [15 : 8] :- num_ppdu_in_hwq
  1273. * BIT [31 : 16] :- reserved
  1274. */
  1275. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1276. A_UINT32 tid_flags;
  1277. /** Max qdepth in bytes reached by this tid */
  1278. A_UINT32 max_qdepth_bytes;
  1279. /** number of msdus qdepth reached max */
  1280. A_UINT32 max_qdepth_n_msdus;
  1281. A_UINT32 rsvd;
  1282. A_UINT32 qdepth_bytes;
  1283. A_UINT32 qdepth_num_msdu;
  1284. A_UINT32 qdepth_num_mpdu;
  1285. A_UINT32 last_scheduled_tsmp;
  1286. A_UINT32 pause_module_id;
  1287. A_UINT32 block_module_id;
  1288. /** tid tx airtime in sec */
  1289. A_UINT32 tid_tx_airtime;
  1290. A_UINT32 allow_n_flags;
  1291. /**
  1292. * BIT [15 : 0] :- sendn_frms_allowed
  1293. * BIT [31 : 16] :- reserved
  1294. */
  1295. A_UINT32 sendn_frms_allowed;
  1296. /*
  1297. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1298. * that cannot be interpreted by the host.
  1299. * They are only for off-line debug.
  1300. */
  1301. A_UINT32 tid_ext_flags;
  1302. A_UINT32 tid_ext2_flags;
  1303. A_UINT32 tid_flush_reason;
  1304. A_UINT32 mlo_flush_tqm_status_pending_low;
  1305. A_UINT32 mlo_flush_tqm_status_pending_high;
  1306. A_UINT32 mlo_flush_partner_info_low;
  1307. A_UINT32 mlo_flush_partner_info_high;
  1308. A_UINT32 mlo_flush_initator_info_low;
  1309. A_UINT32 mlo_flush_initator_info_high;
  1310. } htt_tx_tid_stats_v1_tlv;
  1311. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1312. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1313. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1314. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1315. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1316. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1317. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1318. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1319. do { \
  1320. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1321. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1322. } while (0)
  1323. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1324. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1325. HTT_RX_TID_STATS_TID_NUM_S)
  1326. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1327. do { \
  1328. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1329. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1330. } while (0)
  1331. typedef struct _htt_rx_tid_stats_tlv {
  1332. htt_tlv_hdr_t tlv_hdr;
  1333. /**
  1334. * BIT [15 : 0] : sw_peer_id
  1335. * BIT [31 : 16] : tid_num
  1336. */
  1337. A_UINT32 sw_peer_id__tid_num;
  1338. /** Stored as little endian */
  1339. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1340. /**
  1341. * dup_in_reorder not collected per tid for now,
  1342. * as there is no wal_peer back ptr in data rx peer.
  1343. */
  1344. A_UINT32 dup_in_reorder;
  1345. A_UINT32 dup_past_outside_window;
  1346. A_UINT32 dup_past_within_window;
  1347. /** Number of per tid MSDUs with flag of decrypt_err */
  1348. A_UINT32 rxdesc_err_decrypt;
  1349. /** tid rx airtime in sec */
  1350. A_UINT32 tid_rx_airtime;
  1351. } htt_rx_tid_stats_tlv;
  1352. #define HTT_MAX_COUNTER_NAME 8
  1353. typedef struct {
  1354. htt_tlv_hdr_t tlv_hdr;
  1355. /** Stored as little endian */
  1356. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1357. A_UINT32 count;
  1358. } htt_counter_tlv;
  1359. typedef struct {
  1360. htt_tlv_hdr_t tlv_hdr;
  1361. /** Number of rx PPDU */
  1362. A_UINT32 ppdu_cnt;
  1363. /** Number of rx MPDU */
  1364. A_UINT32 mpdu_cnt;
  1365. /** Number of rx MSDU */
  1366. A_UINT32 msdu_cnt;
  1367. /** pause bitmap */
  1368. A_UINT32 pause_bitmap;
  1369. /** block bitmap */
  1370. A_UINT32 block_bitmap;
  1371. /** current timestamp */
  1372. A_UINT32 current_timestamp;
  1373. /** Peer cumulative tx airtime in sec */
  1374. A_UINT32 peer_tx_airtime;
  1375. /** Peer cumulative rx airtime in sec */
  1376. A_UINT32 peer_rx_airtime;
  1377. /** Peer current rssi in dBm */
  1378. A_INT32 rssi;
  1379. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1380. A_UINT32 peer_enqueued_count_low;
  1381. A_UINT32 peer_enqueued_count_high;
  1382. A_UINT32 peer_dequeued_count_low;
  1383. A_UINT32 peer_dequeued_count_high;
  1384. A_UINT32 peer_dropped_count_low;
  1385. A_UINT32 peer_dropped_count_high;
  1386. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1387. A_UINT32 ppdu_transmitted_bytes_low;
  1388. A_UINT32 ppdu_transmitted_bytes_high;
  1389. A_UINT32 peer_ttl_removed_count;
  1390. /**
  1391. * inactive_time
  1392. * Running duration of the time since last tx/rx activity by this peer,
  1393. * units = seconds.
  1394. * If the peer is currently active, this inactive_time will be 0x0.
  1395. */
  1396. A_UINT32 inactive_time;
  1397. /** Number of MPDUs dropped after max retries */
  1398. A_UINT32 remove_mpdus_max_retries;
  1399. } htt_peer_stats_cmn_tlv;
  1400. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1401. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1402. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1403. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1404. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1405. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1406. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1407. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1408. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1409. do { \
  1410. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1411. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1412. } while(0)
  1413. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1414. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1415. typedef struct {
  1416. htt_tlv_hdr_t tlv_hdr;
  1417. /** This enum type of HTT_PEER_TYPE */
  1418. A_UINT32 peer_type;
  1419. A_UINT32 sw_peer_id;
  1420. /**
  1421. * BIT [7 : 0] :- vdev_id
  1422. * BIT [15 : 8] :- pdev_id
  1423. * BIT [31 : 16] :- ast_indx
  1424. */
  1425. A_UINT32 vdev_pdev_ast_idx;
  1426. htt_mac_addr mac_addr;
  1427. A_UINT32 peer_flags;
  1428. A_UINT32 qpeer_flags;
  1429. /* Dword 8 */
  1430. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1431. ml_peer_id : 12, /* [12:1] */
  1432. link_idx : 8, /* [20:13] */
  1433. rsvd : 11; /* [31:21] */
  1434. } htt_peer_details_tlv;
  1435. typedef struct {
  1436. htt_tlv_hdr_t tlv_hdr;
  1437. A_UINT32 sw_peer_id;
  1438. A_UINT32 ast_index;
  1439. htt_mac_addr mac_addr;
  1440. A_UINT32
  1441. pdev_id : 2,
  1442. vdev_id : 8,
  1443. next_hop : 1,
  1444. mcast : 1,
  1445. monitor_direct : 1,
  1446. mesh_sta : 1,
  1447. mec : 1,
  1448. intra_bss : 1,
  1449. chip_id : 2,
  1450. ml_peer_id : 13,
  1451. on_chip : 1;
  1452. A_UINT32
  1453. tx_monitor_override_sta : 1,
  1454. rx_monitor_override_sta : 1,
  1455. reserved1 : 30;
  1456. } htt_ast_entry_tlv;
  1457. typedef enum {
  1458. HTT_STATS_DIRECTION_TX,
  1459. HTT_STATS_DIRECTION_RX,
  1460. } HTT_STATS_DIRECTION;
  1461. typedef enum {
  1462. HTT_STATS_PPDU_TYPE_MODE_SU,
  1463. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1464. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1465. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1466. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1467. } HTT_STATS_PPDU_TYPE;
  1468. typedef enum {
  1469. HTT_STATS_PREAM_OFDM,
  1470. HTT_STATS_PREAM_CCK,
  1471. HTT_STATS_PREAM_HT,
  1472. HTT_STATS_PREAM_VHT,
  1473. HTT_STATS_PREAM_HE,
  1474. HTT_STATS_PREAM_EHT,
  1475. HTT_STATS_PREAM_RSVD1,
  1476. HTT_STATS_PREAM_COUNT,
  1477. } HTT_STATS_PREAM_TYPE;
  1478. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1479. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1480. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1481. * GI Index 0: WHAL_GI_800
  1482. * GI Index 1: WHAL_GI_400
  1483. * GI Index 2: WHAL_GI_1600
  1484. * GI Index 3: WHAL_GI_3200
  1485. */
  1486. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1487. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1488. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1489. * bw index 0: rssi_pri20_chain0
  1490. * bw index 1: rssi_ext20_chain0
  1491. * bw index 2: rssi_ext40_low20_chain0
  1492. * bw index 3: rssi_ext40_high20_chain0
  1493. */
  1494. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1495. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1496. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1497. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1498. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1499. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1500. */
  1501. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1502. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1503. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1504. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1505. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1506. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1507. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1508. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1509. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1510. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1511. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1512. */
  1513. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1514. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1515. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1516. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1517. typedef struct _htt_tx_peer_rate_stats_tlv {
  1518. htt_tlv_hdr_t tlv_hdr;
  1519. /** Number of tx LDPC packets */
  1520. A_UINT32 tx_ldpc;
  1521. /** Number of tx RTS packets */
  1522. A_UINT32 rts_cnt;
  1523. /** RSSI value of last ack packet (units = dB above noise floor) */
  1524. A_UINT32 ack_rssi;
  1525. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1526. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1527. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1528. /**
  1529. * element 0,1, ...7 -> NSS 1,2, ...8
  1530. */
  1531. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1532. /**
  1533. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1534. */
  1535. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1536. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1537. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1538. /**
  1539. * Counters to track number of tx packets in each GI
  1540. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1541. */
  1542. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1543. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1544. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1545. /** Stats for MCS 12/13 */
  1546. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1547. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1548. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1549. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1550. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1551. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1552. A_UINT32 tx_bw_320mhz;
  1553. } htt_tx_peer_rate_stats_tlv;
  1554. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1555. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1556. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1557. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1558. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1559. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1560. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1561. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1562. typedef struct _htt_rx_peer_rate_stats_tlv {
  1563. htt_tlv_hdr_t tlv_hdr;
  1564. A_UINT32 nsts;
  1565. /** Number of rx LDPC packets */
  1566. A_UINT32 rx_ldpc;
  1567. /** Number of rx RTS packets */
  1568. A_UINT32 rts_cnt;
  1569. /** units = dB above noise floor */
  1570. A_UINT32 rssi_mgmt;
  1571. /** units = dB above noise floor */
  1572. A_UINT32 rssi_data;
  1573. /** units = dB above noise floor */
  1574. A_UINT32 rssi_comb;
  1575. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1576. /**
  1577. * element 0,1, ...7 -> NSS 1,2, ...8
  1578. */
  1579. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1580. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1581. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1582. /**
  1583. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1584. */
  1585. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1586. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1587. /** units = dB above noise floor */
  1588. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1589. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1590. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1591. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1592. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1593. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1594. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1595. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1596. /* per_chain_rssi_pkt_type:
  1597. * This field shows what type of rx frame the per-chain RSSI was computed
  1598. * on, by recording the frame type and sub-type as bit-fields within this
  1599. * field:
  1600. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1601. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1602. * BIT [31 : 8] :- Reserved
  1603. */
  1604. A_UINT32 per_chain_rssi_pkt_type;
  1605. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1606. /** PPDU level */
  1607. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1608. /** PPDU level */
  1609. A_UINT32 rx_ulmumimo_data_ppdu;
  1610. /** MPDU level */
  1611. A_UINT32 rx_ulmumimo_mpdu_ok;
  1612. /** mpdu level */
  1613. A_UINT32 rx_ulmumimo_mpdu_fail;
  1614. /** units = dB above noise floor */
  1615. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1616. /** Stats for MCS 12/13 */
  1617. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1618. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1619. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1620. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1621. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1622. } htt_rx_peer_rate_stats_tlv;
  1623. typedef enum {
  1624. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1625. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1626. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1627. } htt_peer_stats_req_mode_t;
  1628. typedef enum {
  1629. HTT_PEER_STATS_CMN_TLV = 0,
  1630. HTT_PEER_DETAILS_TLV = 1,
  1631. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1632. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1633. HTT_TX_TID_STATS_TLV = 4,
  1634. HTT_RX_TID_STATS_TLV = 5,
  1635. HTT_MSDU_FLOW_STATS_TLV = 6,
  1636. HTT_PEER_SCHED_STATS_TLV = 7,
  1637. HTT_PEER_AX_OFDMA_STATS_TLV = 8,
  1638. HTT_PEER_STATS_MAX_TLV = 31,
  1639. } htt_peer_stats_tlv_enum;
  1640. typedef struct {
  1641. htt_tlv_hdr_t tlv_hdr;
  1642. A_UINT32 peer_id;
  1643. /** Num of DL schedules for peer */
  1644. A_UINT32 num_sched_dl;
  1645. /** Num od UL schedules for peer */
  1646. A_UINT32 num_sched_ul;
  1647. /** Peer TX time */
  1648. A_UINT32 peer_tx_active_dur_us_low;
  1649. A_UINT32 peer_tx_active_dur_us_high;
  1650. /** Peer RX time */
  1651. A_UINT32 peer_rx_active_dur_us_low;
  1652. A_UINT32 peer_rx_active_dur_us_high;
  1653. A_UINT32 peer_curr_rate_kbps;
  1654. } htt_peer_sched_stats_tlv;
  1655. typedef struct {
  1656. htt_tlv_hdr_t tlv_hdr;
  1657. A_UINT32 peer_id;
  1658. A_UINT32 ax_basic_trig_count;
  1659. A_UINT32 ax_basic_trig_err;
  1660. A_UINT32 ax_bsr_trig_count;
  1661. A_UINT32 ax_bsr_trig_err;
  1662. A_UINT32 ax_mu_bar_trig_count;
  1663. A_UINT32 ax_mu_bar_trig_err;
  1664. A_UINT32 ax_basic_trig_with_per;
  1665. A_UINT32 ax_bsr_trig_with_per;
  1666. A_UINT32 ax_mu_bar_trig_with_per;
  1667. /* is_airtime_large_for_dl_ofdma, is_airtime_large_for_ul_ofdma
  1668. * These fields contain 2 counters each. The first element in each
  1669. * array counts how many times the airtime is short enough to use
  1670. * OFDMA, and the second element in each array counts how many times the
  1671. * airtime is too large to select OFDMA for the PPDUs involving the peer.
  1672. */
  1673. A_UINT32 is_airtime_large_for_dl_ofdma[2];
  1674. A_UINT32 is_airtime_large_for_ul_ofdma[2];
  1675. /* Last updated value of DL and UL queue depths for each peer per AC */
  1676. A_UINT32 last_updated_dl_qdepth[HTT_NUM_AC_WMM];
  1677. A_UINT32 last_updated_ul_qdepth[HTT_NUM_AC_WMM];
  1678. } htt_peer_ax_ofdma_stats_tlv;
  1679. /* config_param0 */
  1680. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1681. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1682. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1683. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1684. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1685. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1686. do { \
  1687. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1688. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1689. } while (0)
  1690. /* DEPRECATED
  1691. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1692. * as an alias for the corrected macro name.
  1693. * If/when all references to the old name are removed, the definition of
  1694. * the old name will also be removed.
  1695. */
  1696. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1697. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1698. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1699. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1700. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1701. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1702. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1703. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1704. do { \
  1705. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1706. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1707. } while (0)
  1708. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1709. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1710. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1711. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1712. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1713. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1714. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1715. do { \
  1716. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1717. } while (0)
  1718. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1719. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1720. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1721. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1722. do { \
  1723. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1724. } while (0)
  1725. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1726. * TLV_TAGS:
  1727. * - HTT_STATS_PEER_STATS_CMN_TAG
  1728. * - HTT_STATS_PEER_DETAILS_TAG
  1729. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1730. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1731. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1732. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1733. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1734. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1735. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1736. * - HTT_STATS_PEER_AX_OFDMA_STATS_TAG
  1737. */
  1738. /* NOTE:
  1739. * This structure is for documentation, and cannot be safely used directly.
  1740. * Instead, use the constituent TLV structures to fill/parse.
  1741. */
  1742. typedef struct _htt_peer_stats {
  1743. htt_peer_stats_cmn_tlv cmn_tlv;
  1744. htt_peer_details_tlv peer_details;
  1745. /* from g_rate_info_stats */
  1746. htt_tx_peer_rate_stats_tlv tx_rate;
  1747. htt_rx_peer_rate_stats_tlv rx_rate;
  1748. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1749. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1750. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1751. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1752. htt_peer_sched_stats_tlv peer_sched_stats;
  1753. htt_peer_ax_ofdma_stats_tlv ax_ofdma_stats;
  1754. } htt_peer_stats_t;
  1755. /* =========== ACTIVE PEER LIST ========== */
  1756. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1757. * TLV_TAGS:
  1758. * - HTT_STATS_PEER_DETAILS_TAG
  1759. */
  1760. /* NOTE:
  1761. * This structure is for documentation, and cannot be safely used directly.
  1762. * Instead, use the constituent TLV structures to fill/parse.
  1763. */
  1764. typedef struct {
  1765. htt_peer_details_tlv peer_details[1];
  1766. } htt_active_peer_details_list_t;
  1767. /* =========== MUMIMO HWQ stats =========== */
  1768. /* MU MIMO stats per hwQ */
  1769. typedef struct {
  1770. htt_tlv_hdr_t tlv_hdr;
  1771. /** number of MU MIMO schedules posted to HW */
  1772. A_UINT32 mu_mimo_sch_posted;
  1773. /** number of MU MIMO schedules failed to post */
  1774. A_UINT32 mu_mimo_sch_failed;
  1775. /** number of MU MIMO PPDUs posted to HW */
  1776. A_UINT32 mu_mimo_ppdu_posted;
  1777. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1778. typedef struct {
  1779. htt_tlv_hdr_t tlv_hdr;
  1780. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1781. A_UINT32 mu_mimo_mpdus_queued_usr;
  1782. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1783. A_UINT32 mu_mimo_mpdus_tried_usr;
  1784. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1785. A_UINT32 mu_mimo_mpdus_failed_usr;
  1786. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1787. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1788. /** 11AC DL MU MIMO BA not received, per user */
  1789. A_UINT32 mu_mimo_err_no_ba_usr;
  1790. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1791. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1792. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1793. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1794. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1795. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1796. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1797. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1798. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1799. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1800. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1801. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1802. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1803. do { \
  1804. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1805. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1806. } while (0)
  1807. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1808. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1809. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1810. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1811. do { \
  1812. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1813. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1814. } while (0)
  1815. typedef struct {
  1816. htt_tlv_hdr_t tlv_hdr;
  1817. /**
  1818. * BIT [ 7 : 0] :- mac_id
  1819. * BIT [15 : 8] :- hwq_id
  1820. * BIT [31 : 16] :- reserved
  1821. */
  1822. A_UINT32 mac_id__hwq_id__word;
  1823. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1824. /* NOTE:
  1825. * This structure is for documentation, and cannot be safely used directly.
  1826. * Instead, use the constituent TLV structures to fill/parse.
  1827. */
  1828. typedef struct {
  1829. struct _hwq_mu_mimo_stats {
  1830. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1831. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1832. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1833. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1834. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1835. } hwq[1];
  1836. } htt_tx_hwq_mu_mimo_stats_t;
  1837. /* == TX HWQ STATS == */
  1838. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1839. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1840. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1841. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1842. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1843. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1844. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1845. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1846. do { \
  1847. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1848. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1849. } while (0)
  1850. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1851. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1852. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1853. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1854. do { \
  1855. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1856. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1857. } while (0)
  1858. typedef struct {
  1859. htt_tlv_hdr_t tlv_hdr;
  1860. /**
  1861. * BIT [ 7 : 0] :- mac_id
  1862. * BIT [15 : 8] :- hwq_id
  1863. * BIT [31 : 16] :- reserved
  1864. */
  1865. A_UINT32 mac_id__hwq_id__word;
  1866. /*--- PPDU level stats */
  1867. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1868. A_UINT32 xretry;
  1869. /** Number of times sched cmd status reported mpdu underrun */
  1870. A_UINT32 underrun_cnt;
  1871. /** Number of times sched cmd is flushed */
  1872. A_UINT32 flush_cnt;
  1873. /** Number of times sched cmd is filtered */
  1874. A_UINT32 filt_cnt;
  1875. /** Number of times HWSCH uploaded null mpdu bitmap */
  1876. A_UINT32 null_mpdu_bmap;
  1877. /**
  1878. * Number of times user ack or BA TLV is not seen on FES ring
  1879. * where it is expected to be
  1880. */
  1881. A_UINT32 user_ack_failure;
  1882. /** Number of times TQM processed ack TLV received from HWSCH */
  1883. A_UINT32 ack_tlv_proc;
  1884. /** Cache latest processed scheduler ID received from ack BA TLV */
  1885. A_UINT32 sched_id_proc;
  1886. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1887. A_UINT32 null_mpdu_tx_count;
  1888. /**
  1889. * Number of times SW did not see any MPDU info bitmap TLV
  1890. * on FES status ring
  1891. */
  1892. A_UINT32 mpdu_bmap_not_recvd;
  1893. /*--- Selfgen stats per hwQ */
  1894. /** Number of SU/MU BAR frames posted to hwQ */
  1895. A_UINT32 num_bar;
  1896. /** Number of RTS frames posted to hwQ */
  1897. A_UINT32 rts;
  1898. /** Number of cts2self frames posted to hwQ */
  1899. A_UINT32 cts2self;
  1900. /** Number of qos null frames posted to hwQ */
  1901. A_UINT32 qos_null;
  1902. /*--- MPDU level stats */
  1903. /** mpdus tried Tx by HWSCH/TQM */
  1904. A_UINT32 mpdu_tried_cnt;
  1905. /** mpdus queued to HWSCH */
  1906. A_UINT32 mpdu_queued_cnt;
  1907. /** mpdus tried but ack was not received */
  1908. A_UINT32 mpdu_ack_fail_cnt;
  1909. /** This will include sched cmd flush and time based discard */
  1910. A_UINT32 mpdu_filt_cnt;
  1911. /** Number of MPDUs for which ACK was successful but no Tx happened */
  1912. A_UINT32 false_mpdu_ack_count;
  1913. /** Number of times txq timeout happened */
  1914. A_UINT32 txq_timeout;
  1915. } htt_tx_hwq_stats_cmn_tlv;
  1916. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1917. (sizeof(A_UINT32) * (_num_elems)))
  1918. /* NOTE: Variable length TLV, use length spec to infer array size */
  1919. typedef struct {
  1920. htt_tlv_hdr_t tlv_hdr;
  1921. A_UINT32 hist_intvl;
  1922. /** histogram of ppdu post to hwsch - > cmd status received */
  1923. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1924. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1925. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1926. /* NOTE: Variable length TLV, use length spec to infer array size */
  1927. typedef struct {
  1928. htt_tlv_hdr_t tlv_hdr;
  1929. /** Histogram of sched cmd result */
  1930. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1931. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1932. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1933. /* NOTE: Variable length TLV, use length spec to infer array size */
  1934. typedef struct {
  1935. htt_tlv_hdr_t tlv_hdr;
  1936. /** Histogram of various pause conitions */
  1937. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1938. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1939. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1940. /* NOTE: Variable length TLV, use length spec to infer array size */
  1941. typedef struct {
  1942. htt_tlv_hdr_t tlv_hdr;
  1943. /** Histogram of number of user fes result */
  1944. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1945. } htt_tx_hwq_fes_result_stats_tlv_v;
  1946. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1947. /* NOTE: Variable length TLV, use length spec to infer array size
  1948. *
  1949. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1950. * The tries here is the count of the MPDUS within a PPDU that the HW
  1951. * had attempted to transmit on air, for the HWSCH Schedule command
  1952. * submitted by FW in this HWQ .It is not the retry attempts. The
  1953. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1954. * in this histogram.
  1955. * they are defined in FW using the following macros
  1956. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1957. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1958. *
  1959. * */
  1960. typedef struct {
  1961. htt_tlv_hdr_t tlv_hdr;
  1962. A_UINT32 hist_bin_size;
  1963. /** Histogram of number of mpdus on tried mpdu */
  1964. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1965. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1966. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1967. /* NOTE: Variable length TLV, use length spec to infer array size
  1968. *
  1969. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1970. * completing the burst, we identify the txop used in the burst and
  1971. * incr the corresponding bin.
  1972. * Each bin represents 1ms & we have 10 bins in this histogram.
  1973. * they are defined in FW using the following macros
  1974. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1975. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1976. *
  1977. * */
  1978. typedef struct {
  1979. htt_tlv_hdr_t tlv_hdr;
  1980. /** Histogram of txop used cnt */
  1981. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1982. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1983. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1984. * TLV_TAGS:
  1985. * - HTT_STATS_STRING_TAG
  1986. * - HTT_STATS_TX_HWQ_CMN_TAG
  1987. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1988. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1989. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1990. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1991. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1992. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1993. */
  1994. /* NOTE:
  1995. * This structure is for documentation, and cannot be safely used directly.
  1996. * Instead, use the constituent TLV structures to fill/parse.
  1997. * General HWQ stats Mechanism:
  1998. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1999. * for all the HWQ requested. & the FW send the buffer to host. In the
  2000. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  2001. * HWQ distinctly.
  2002. */
  2003. typedef struct _htt_tx_hwq_stats {
  2004. htt_stats_string_tlv hwq_str_tlv;
  2005. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  2006. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  2007. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  2008. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  2009. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  2010. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  2011. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  2012. } htt_tx_hwq_stats_t;
  2013. /* == TX SELFGEN STATS == */
  2014. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  2015. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  2016. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  2017. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  2018. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  2019. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  2020. do { \
  2021. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  2022. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  2023. } while (0)
  2024. typedef enum {
  2025. HTT_TXERR_NONE,
  2026. HTT_TXERR_RESP, /* response timeout, mismatch,
  2027. * BW mismatch, mimo ctrl mismatch,
  2028. * CRC error.. */
  2029. HTT_TXERR_FILT, /* blocked by tx filtering */
  2030. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  2031. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  2032. HTT_TXERR_RESERVED1,
  2033. HTT_TXERR_RESERVED2,
  2034. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  2035. HTT_TXERR_INVALID = 0xff,
  2036. } htt_tx_err_status_t;
  2037. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  2038. typedef enum {
  2039. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  2040. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  2041. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2042. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2043. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2044. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2045. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2046. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2047. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2048. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2049. } htt_tx_selfgen_sch_tsflag_error_stats;
  2050. typedef enum {
  2051. HTT_TX_MUMIMO_GRP_VALID,
  2052. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2053. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2054. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2055. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2056. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2057. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2058. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2059. HTT_TX_MUMIMO_GRP_INVALID,
  2060. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2061. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2062. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2063. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2064. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2065. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2066. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2067. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2068. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2069. /*
  2070. * Each bin represents a 300 mbps throughput
  2071. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2072. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2073. */
  2074. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2075. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2076. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2077. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2078. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2079. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2080. typedef struct {
  2081. htt_tlv_hdr_t tlv_hdr;
  2082. /*
  2083. * BIT [ 7 : 0] :- mac_id
  2084. * BIT [31 : 8] :- reserved
  2085. */
  2086. A_UINT32 mac_id__word;
  2087. /** BAR sent out for SU transmission */
  2088. A_UINT32 su_bar;
  2089. /** SW generated RTS frame sent */
  2090. A_UINT32 rts;
  2091. /** SW generated CTS-to-self frame sent */
  2092. A_UINT32 cts2self;
  2093. /** SW generated QOS NULL frame sent */
  2094. A_UINT32 qos_null;
  2095. /** BAR sent for MU user 1 */
  2096. A_UINT32 delayed_bar_1;
  2097. /** BAR sent for MU user 2 */
  2098. A_UINT32 delayed_bar_2;
  2099. /** BAR sent for MU user 3 */
  2100. A_UINT32 delayed_bar_3;
  2101. /** BAR sent for MU user 4 */
  2102. A_UINT32 delayed_bar_4;
  2103. /** BAR sent for MU user 5 */
  2104. A_UINT32 delayed_bar_5;
  2105. /** BAR sent for MU user 6 */
  2106. A_UINT32 delayed_bar_6;
  2107. /** BAR sent for MU user 7 */
  2108. A_UINT32 delayed_bar_7;
  2109. A_UINT32 bar_with_tqm_head_seq_num;
  2110. A_UINT32 bar_with_tid_seq_num;
  2111. /** SW generated RTS frame queued to the HW */
  2112. A_UINT32 su_sw_rts_queued;
  2113. /** SW generated RTS frame sent over the air */
  2114. A_UINT32 su_sw_rts_tried;
  2115. /** SW generated RTS frame completed with error */
  2116. A_UINT32 su_sw_rts_err;
  2117. /** SW generated RTS frame flushed */
  2118. A_UINT32 su_sw_rts_flushed;
  2119. /** CTS (RTS response) received in different BW */
  2120. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2121. /* START DEPRECATED FIELDS */
  2122. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2123. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2124. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2125. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2126. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2127. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2128. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2129. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2130. /* END DEPRECATED FIELDS */
  2131. } htt_tx_selfgen_cmn_stats_tlv;
  2132. typedef struct {
  2133. htt_tlv_hdr_t tlv_hdr;
  2134. /** 11AC VHT SU NDPA frame sent over the air */
  2135. A_UINT32 ac_su_ndpa;
  2136. /** 11AC VHT SU NDP frame sent over the air */
  2137. A_UINT32 ac_su_ndp;
  2138. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2139. A_UINT32 ac_mu_mimo_ndpa;
  2140. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2141. A_UINT32 ac_mu_mimo_ndp;
  2142. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2143. A_UINT32 ac_mu_mimo_brpoll_1;
  2144. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2145. A_UINT32 ac_mu_mimo_brpoll_2;
  2146. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2147. A_UINT32 ac_mu_mimo_brpoll_3;
  2148. /** 11AC VHT SU NDPA frame queued to the HW */
  2149. A_UINT32 ac_su_ndpa_queued;
  2150. /** 11AC VHT SU NDP frame queued to the HW */
  2151. A_UINT32 ac_su_ndp_queued;
  2152. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2153. A_UINT32 ac_mu_mimo_ndpa_queued;
  2154. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2155. A_UINT32 ac_mu_mimo_ndp_queued;
  2156. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2157. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2158. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2159. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2160. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2161. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2162. } htt_tx_selfgen_ac_stats_tlv;
  2163. typedef struct {
  2164. htt_tlv_hdr_t tlv_hdr;
  2165. /** 11AX HE SU NDPA frame sent over the air */
  2166. A_UINT32 ax_su_ndpa;
  2167. /** 11AX HE NDP frame sent over the air */
  2168. A_UINT32 ax_su_ndp;
  2169. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2170. A_UINT32 ax_mu_mimo_ndpa;
  2171. /** 11AX HE MU MIMO NDP frame sent over the air */
  2172. A_UINT32 ax_mu_mimo_ndp;
  2173. union {
  2174. struct {
  2175. /* deprecated old names */
  2176. A_UINT32 ax_mu_mimo_brpoll_1;
  2177. A_UINT32 ax_mu_mimo_brpoll_2;
  2178. A_UINT32 ax_mu_mimo_brpoll_3;
  2179. A_UINT32 ax_mu_mimo_brpoll_4;
  2180. A_UINT32 ax_mu_mimo_brpoll_5;
  2181. A_UINT32 ax_mu_mimo_brpoll_6;
  2182. A_UINT32 ax_mu_mimo_brpoll_7;
  2183. };
  2184. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2185. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2186. };
  2187. /** 11AX HE MU Basic Trigger frame sent over the air */
  2188. A_UINT32 ax_basic_trigger;
  2189. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2190. A_UINT32 ax_bsr_trigger;
  2191. /** 11AX HE MU BAR Trigger frame sent over the air */
  2192. A_UINT32 ax_mu_bar_trigger;
  2193. /** 11AX HE MU RTS Trigger frame sent over the air */
  2194. A_UINT32 ax_mu_rts_trigger;
  2195. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2196. A_UINT32 ax_ulmumimo_trigger;
  2197. /** 11AX HE SU NDPA frame queued to the HW */
  2198. A_UINT32 ax_su_ndpa_queued;
  2199. /** 11AX HE SU NDP frame queued to the HW */
  2200. A_UINT32 ax_su_ndp_queued;
  2201. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2202. A_UINT32 ax_mu_mimo_ndpa_queued;
  2203. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2204. A_UINT32 ax_mu_mimo_ndp_queued;
  2205. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2206. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2207. /**
  2208. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2209. * successfully sent over the air
  2210. */
  2211. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2212. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2213. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2214. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2215. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2216. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2217. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2218. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2219. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2220. } htt_tx_selfgen_ax_stats_tlv;
  2221. typedef struct {
  2222. htt_tlv_hdr_t tlv_hdr;
  2223. /** 11be EHT SU NDPA frame sent over the air */
  2224. A_UINT32 be_su_ndpa;
  2225. /** 11be EHT NDP frame sent over the air */
  2226. A_UINT32 be_su_ndp;
  2227. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2228. A_UINT32 be_mu_mimo_ndpa;
  2229. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2230. A_UINT32 be_mu_mimo_ndp;
  2231. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2232. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2233. /** 11be EHT MU Basic Trigger frame sent over the air */
  2234. A_UINT32 be_basic_trigger;
  2235. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2236. A_UINT32 be_bsr_trigger;
  2237. /** 11be EHT MU BAR Trigger frame sent over the air */
  2238. A_UINT32 be_mu_bar_trigger;
  2239. /** 11be EHT MU RTS Trigger frame sent over the air */
  2240. A_UINT32 be_mu_rts_trigger;
  2241. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2242. A_UINT32 be_ulmumimo_trigger;
  2243. /** 11be EHT SU NDPA frame queued to the HW */
  2244. A_UINT32 be_su_ndpa_queued;
  2245. /** 11be EHT SU NDP frame queued to the HW */
  2246. A_UINT32 be_su_ndp_queued;
  2247. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2248. A_UINT32 be_mu_mimo_ndpa_queued;
  2249. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2250. A_UINT32 be_mu_mimo_ndp_queued;
  2251. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2252. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2253. /**
  2254. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2255. * successfully sent over the air
  2256. */
  2257. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2258. /** 11BE EHT MU Combined Freq. BSRP Trigger frame sent over the air */
  2259. A_UINT32 combined_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2260. /** 11BE EHT MU Combined Freq. BSRP Trigger completed with error(s) */
  2261. A_UINT32 combined_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2262. /** 11BE EHT MU Standalone Freq. BSRP Trigger frame sent over the air */
  2263. A_UINT32 standalone_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2264. /** 11BE EHT MU Standalone Freq. BSRP Trigger completed with error(s) */
  2265. A_UINT32 standalone_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2266. } htt_tx_selfgen_be_stats_tlv;
  2267. typedef struct { /* DEPRECATED */
  2268. htt_tlv_hdr_t tlv_hdr;
  2269. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2270. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2271. /** 11AX HE OFDMA NDPA frame sent over the air */
  2272. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2273. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2274. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2275. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2276. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2277. } htt_txbf_ofdma_ndpa_stats_tlv;
  2278. typedef struct { /* DEPRECATED */
  2279. htt_tlv_hdr_t tlv_hdr;
  2280. /** 11AX HE OFDMA NDP frame queued to the HW */
  2281. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2282. /** 11AX HE OFDMA NDPA frame sent over the air */
  2283. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2284. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2285. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2286. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2287. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2288. } htt_txbf_ofdma_ndp_stats_tlv;
  2289. typedef struct { /* DEPRECATED */
  2290. htt_tlv_hdr_t tlv_hdr;
  2291. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2292. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2293. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2294. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2295. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2296. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2297. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2298. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2299. /**
  2300. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2301. * completed with error(s)
  2302. */
  2303. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2304. } htt_txbf_ofdma_brp_stats_tlv;
  2305. typedef struct { /* DEPRECATED */
  2306. htt_tlv_hdr_t tlv_hdr;
  2307. /**
  2308. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2309. * (TXBF + OFDMA)
  2310. */
  2311. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2312. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2313. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2314. /**
  2315. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2316. * to PHY HW during TX
  2317. */
  2318. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2319. /**
  2320. * 11AX HE OFDMA number of users for which sounding was initiated
  2321. * during TX
  2322. */
  2323. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2324. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2325. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2326. } htt_txbf_ofdma_steer_stats_tlv;
  2327. /* Note:
  2328. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2329. * struct TLVs are deprecated, due to the need for restructuring these
  2330. * stats into a variable length array
  2331. */
  2332. typedef struct { /* DEPRECATED */
  2333. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2334. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2335. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2336. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2337. } htt_tx_pdev_txbf_ofdma_stats_t;
  2338. typedef struct {
  2339. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2340. A_UINT32 ax_ofdma_ndpa_queued;
  2341. /** 11AX HE OFDMA NDPA frame sent over the air */
  2342. A_UINT32 ax_ofdma_ndpa_tried;
  2343. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2344. A_UINT32 ax_ofdma_ndpa_flushed;
  2345. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2346. A_UINT32 ax_ofdma_ndpa_err;
  2347. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2348. typedef struct {
  2349. htt_tlv_hdr_t tlv_hdr;
  2350. /**
  2351. * This field is populated with the num of elems in the ax_ndpa[]
  2352. * variable length array.
  2353. */
  2354. A_UINT32 num_elems_ax_ndpa_arr;
  2355. /**
  2356. * This field will be filled by target with value of
  2357. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2358. * This is for allowing host to infer how much data target has provided,
  2359. * even if it using different version of the struct def than what target
  2360. * had used.
  2361. */
  2362. A_UINT32 arr_elem_size_ax_ndpa;
  2363. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2364. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2365. typedef struct {
  2366. /** 11AX HE OFDMA NDP frame queued to the HW */
  2367. A_UINT32 ax_ofdma_ndp_queued;
  2368. /** 11AX HE OFDMA NDPA frame sent over the air */
  2369. A_UINT32 ax_ofdma_ndp_tried;
  2370. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2371. A_UINT32 ax_ofdma_ndp_flushed;
  2372. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2373. A_UINT32 ax_ofdma_ndp_err;
  2374. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2375. typedef struct {
  2376. htt_tlv_hdr_t tlv_hdr;
  2377. /**
  2378. * This field is populated with the num of elems in the the ax_ndp[]
  2379. * variable length array.
  2380. */
  2381. A_UINT32 num_elems_ax_ndp_arr;
  2382. /**
  2383. * This field will be filled by target with value of
  2384. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2385. * This is for allowing host to infer how much data target has provided,
  2386. * even if it using different version of the struct def than what target
  2387. * had used.
  2388. */
  2389. A_UINT32 arr_elem_size_ax_ndp;
  2390. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2391. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2392. typedef struct {
  2393. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2394. A_UINT32 ax_ofdma_brpoll_queued;
  2395. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2396. A_UINT32 ax_ofdma_brpoll_tried;
  2397. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2398. A_UINT32 ax_ofdma_brpoll_flushed;
  2399. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2400. A_UINT32 ax_ofdma_brp_err;
  2401. /**
  2402. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2403. * completed with error(s)
  2404. */
  2405. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2406. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2407. typedef struct {
  2408. htt_tlv_hdr_t tlv_hdr;
  2409. /**
  2410. * This field is populated with the num of elems in the the ax_brp[]
  2411. * variable length array.
  2412. */
  2413. A_UINT32 num_elems_ax_brp_arr;
  2414. /**
  2415. * This field will be filled by target with value of
  2416. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2417. * This is for allowing host to infer how much data target has provided,
  2418. * even if it using different version of the struct than what target
  2419. * had used.
  2420. */
  2421. A_UINT32 arr_elem_size_ax_brp;
  2422. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2423. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2424. typedef struct {
  2425. /**
  2426. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2427. * (TXBF + OFDMA)
  2428. */
  2429. A_UINT32 ax_ofdma_num_ppdu_steer;
  2430. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2431. A_UINT32 ax_ofdma_num_ppdu_ol;
  2432. /**
  2433. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2434. * to PHY HW during TX
  2435. */
  2436. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2437. /**
  2438. * 11AX HE OFDMA number of users for which sounding was initiated
  2439. * during TX
  2440. */
  2441. A_UINT32 ax_ofdma_num_usrs_sound;
  2442. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2443. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2444. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2445. typedef struct {
  2446. htt_tlv_hdr_t tlv_hdr;
  2447. /**
  2448. * This field is populated with the num of elems in the ax_steer[]
  2449. * variable length array.
  2450. */
  2451. A_UINT32 num_elems_ax_steer_arr;
  2452. /**
  2453. * This field will be filled by target with value of
  2454. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2455. * This is for allowing host to infer how much data target has provided,
  2456. * even if it using different version of the struct than what target
  2457. * had used.
  2458. */
  2459. A_UINT32 arr_elem_size_ax_steer;
  2460. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2461. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2462. typedef struct {
  2463. htt_tlv_hdr_t tlv_hdr;
  2464. /* 11AX HE OFDMA MPDUs tried in rbo steering */
  2465. A_UINT32 ax_ofdma_rbo_steer_mpdus_tried;
  2466. /* 11AX HE OFDMA MPDUs failed in rbo steering */
  2467. A_UINT32 ax_ofdma_rbo_steer_mpdus_failed;
  2468. /* 11AX HE OFDMA MPDUs tried in sifs steering */
  2469. A_UINT32 ax_ofdma_sifs_steer_mpdus_tried;
  2470. /* 11AX HE OFDMA MPDUs failed in sifs steering */
  2471. A_UINT32 ax_ofdma_sifs_steer_mpdus_failed;
  2472. } htt_txbf_ofdma_ax_steer_mpdu_stats_tlv;
  2473. typedef struct {
  2474. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2475. A_UINT32 be_ofdma_ndpa_queued;
  2476. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2477. A_UINT32 be_ofdma_ndpa_tried;
  2478. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2479. A_UINT32 be_ofdma_ndpa_flushed;
  2480. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2481. A_UINT32 be_ofdma_ndpa_err;
  2482. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2483. typedef struct {
  2484. htt_tlv_hdr_t tlv_hdr;
  2485. /**
  2486. * This field is populated with the num of elems in the be_ndpa[]
  2487. * variable length array.
  2488. */
  2489. A_UINT32 num_elems_be_ndpa_arr;
  2490. /**
  2491. * This field will be filled by target with value of
  2492. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2493. * This is for allowing host to infer how much data target has provided,
  2494. * even if it using different version of the struct than what target
  2495. * had used.
  2496. */
  2497. A_UINT32 arr_elem_size_be_ndpa;
  2498. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2499. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2500. typedef struct {
  2501. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2502. A_UINT32 be_ofdma_ndp_queued;
  2503. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2504. A_UINT32 be_ofdma_ndp_tried;
  2505. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2506. A_UINT32 be_ofdma_ndp_flushed;
  2507. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2508. A_UINT32 be_ofdma_ndp_err;
  2509. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2510. typedef struct {
  2511. htt_tlv_hdr_t tlv_hdr;
  2512. /**
  2513. * This field is populated with the num of elems in the be_ndp[]
  2514. * variable length array.
  2515. */
  2516. A_UINT32 num_elems_be_ndp_arr;
  2517. /**
  2518. * This field will be filled by target with value of
  2519. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2520. * This is for allowing host to infer how much data target has provided,
  2521. * even if it using different version of the struct than what target
  2522. * had used.
  2523. */
  2524. A_UINT32 arr_elem_size_be_ndp;
  2525. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2526. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2527. typedef struct {
  2528. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2529. A_UINT32 be_ofdma_brpoll_queued;
  2530. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2531. A_UINT32 be_ofdma_brpoll_tried;
  2532. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2533. A_UINT32 be_ofdma_brpoll_flushed;
  2534. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2535. A_UINT32 be_ofdma_brp_err;
  2536. /**
  2537. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2538. * completed with error(s)
  2539. */
  2540. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2541. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2542. typedef struct {
  2543. htt_tlv_hdr_t tlv_hdr;
  2544. /**
  2545. * This field is populated with the num of elems in the be_brp[]
  2546. * variable length array.
  2547. */
  2548. A_UINT32 num_elems_be_brp_arr;
  2549. /**
  2550. * This field will be filled by target with value of
  2551. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2552. * This is for allowing host to infer how much data target has provided,
  2553. * even if it using different version of the struct than what target
  2554. * had used
  2555. */
  2556. A_UINT32 arr_elem_size_be_brp;
  2557. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2558. } htt_txbf_ofdma_be_brp_stats_tlv;
  2559. typedef struct {
  2560. /**
  2561. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2562. * (TXBF + OFDMA)
  2563. */
  2564. A_UINT32 be_ofdma_num_ppdu_steer;
  2565. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2566. A_UINT32 be_ofdma_num_ppdu_ol;
  2567. /**
  2568. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2569. * to PHY HW during TX
  2570. */
  2571. A_UINT32 be_ofdma_num_usrs_prefetch;
  2572. /**
  2573. * 11BE EHT OFDMA number of users for which sounding was initiated
  2574. * during TX
  2575. */
  2576. A_UINT32 be_ofdma_num_usrs_sound;
  2577. /**
  2578. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2579. */
  2580. A_UINT32 be_ofdma_num_usrs_force_sound;
  2581. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2582. typedef struct {
  2583. htt_tlv_hdr_t tlv_hdr;
  2584. /**
  2585. * This field is populated with the num of elems in the be_steer[]
  2586. * variable length array.
  2587. */
  2588. A_UINT32 num_elems_be_steer_arr;
  2589. /**
  2590. * This field will be filled by target with value of
  2591. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2592. * This is for allowing host to infer how much data target has provided,
  2593. * even if it using different version of the struct than what target
  2594. * had used.
  2595. */
  2596. A_UINT32 arr_elem_size_be_steer;
  2597. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2598. } htt_txbf_ofdma_be_steer_stats_tlv;
  2599. typedef struct {
  2600. htt_tlv_hdr_t tlv_hdr;
  2601. /* 11BE EHT OFDMA MPDUs tried in rbo steering */
  2602. A_UINT32 be_ofdma_rbo_steer_mpdus_tried;
  2603. /* 11BE EHT OFDMA MPDUs failed in rbo steering */
  2604. A_UINT32 be_ofdma_rbo_steer_mpdus_failed;
  2605. /* 11BE EHT OFDMA MPDUs tried in sifs steering */
  2606. A_UINT32 be_ofdma_sifs_steer_mpdus_tried;
  2607. /* 11BE EHT OFDMA MPDUs failed in sifs steering */
  2608. A_UINT32 be_ofdma_sifs_steer_mpdus_failed;
  2609. } htt_txbf_ofdma_be_steer_mpdu_stats_tlv;
  2610. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2611. * TLV_TAGS:
  2612. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2613. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2614. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2615. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2616. * - HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG
  2617. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2618. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2619. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2620. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2621. * - HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG
  2622. */
  2623. typedef struct {
  2624. htt_tlv_hdr_t tlv_hdr;
  2625. /** 11AC VHT SU NDP frame completed with error(s) */
  2626. A_UINT32 ac_su_ndp_err;
  2627. /** 11AC VHT SU NDPA frame completed with error(s) */
  2628. A_UINT32 ac_su_ndpa_err;
  2629. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2630. A_UINT32 ac_mu_mimo_ndpa_err;
  2631. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2632. A_UINT32 ac_mu_mimo_ndp_err;
  2633. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2634. A_UINT32 ac_mu_mimo_brp1_err;
  2635. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2636. A_UINT32 ac_mu_mimo_brp2_err;
  2637. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2638. A_UINT32 ac_mu_mimo_brp3_err;
  2639. /** 11AC VHT SU NDPA frame flushed by HW */
  2640. A_UINT32 ac_su_ndpa_flushed;
  2641. /** 11AC VHT SU NDP frame flushed by HW */
  2642. A_UINT32 ac_su_ndp_flushed;
  2643. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2644. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2645. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2646. A_UINT32 ac_mu_mimo_ndp_flushed;
  2647. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2648. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2649. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2650. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2651. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2652. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2653. } htt_tx_selfgen_ac_err_stats_tlv;
  2654. typedef struct {
  2655. htt_tlv_hdr_t tlv_hdr;
  2656. /** 11AX HE SU NDP frame completed with error(s) */
  2657. A_UINT32 ax_su_ndp_err;
  2658. /** 11AX HE SU NDPA frame completed with error(s) */
  2659. A_UINT32 ax_su_ndpa_err;
  2660. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2661. A_UINT32 ax_mu_mimo_ndpa_err;
  2662. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2663. A_UINT32 ax_mu_mimo_ndp_err;
  2664. union {
  2665. struct {
  2666. /* deprecated old names */
  2667. A_UINT32 ax_mu_mimo_brp1_err;
  2668. A_UINT32 ax_mu_mimo_brp2_err;
  2669. A_UINT32 ax_mu_mimo_brp3_err;
  2670. A_UINT32 ax_mu_mimo_brp4_err;
  2671. A_UINT32 ax_mu_mimo_brp5_err;
  2672. A_UINT32 ax_mu_mimo_brp6_err;
  2673. A_UINT32 ax_mu_mimo_brp7_err;
  2674. };
  2675. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2676. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2677. };
  2678. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2679. A_UINT32 ax_basic_trigger_err;
  2680. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2681. A_UINT32 ax_bsr_trigger_err;
  2682. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2683. A_UINT32 ax_mu_bar_trigger_err;
  2684. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2685. A_UINT32 ax_mu_rts_trigger_err;
  2686. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2687. A_UINT32 ax_ulmumimo_trigger_err;
  2688. /**
  2689. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2690. * frame completed with error(s)
  2691. */
  2692. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2693. /** 11AX HE SU NDPA frame flushed by HW */
  2694. A_UINT32 ax_su_ndpa_flushed;
  2695. /** 11AX HE SU NDP frame flushed by HW */
  2696. A_UINT32 ax_su_ndp_flushed;
  2697. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2698. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2699. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2700. A_UINT32 ax_mu_mimo_ndp_flushed;
  2701. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2702. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2703. /**
  2704. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2705. */
  2706. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2707. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2708. A_UINT32 ax_basic_trigger_partial_resp;
  2709. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2710. A_UINT32 ax_bsr_trigger_partial_resp;
  2711. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2712. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2713. } htt_tx_selfgen_ax_err_stats_tlv;
  2714. typedef struct {
  2715. htt_tlv_hdr_t tlv_hdr;
  2716. /** 11BE EHT SU NDP frame completed with error(s) */
  2717. A_UINT32 be_su_ndp_err;
  2718. /** 11BE EHT SU NDPA frame completed with error(s) */
  2719. A_UINT32 be_su_ndpa_err;
  2720. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2721. A_UINT32 be_mu_mimo_ndpa_err;
  2722. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2723. A_UINT32 be_mu_mimo_ndp_err;
  2724. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2725. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2726. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2727. A_UINT32 be_basic_trigger_err;
  2728. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2729. A_UINT32 be_bsr_trigger_err;
  2730. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2731. A_UINT32 be_mu_bar_trigger_err;
  2732. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2733. A_UINT32 be_mu_rts_trigger_err;
  2734. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2735. A_UINT32 be_ulmumimo_trigger_err;
  2736. /**
  2737. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2738. * completed with error(s)
  2739. */
  2740. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2741. /** 11BE EHT SU NDPA frame flushed by HW */
  2742. A_UINT32 be_su_ndpa_flushed;
  2743. /** 11BE EHT SU NDP frame flushed by HW */
  2744. A_UINT32 be_su_ndp_flushed;
  2745. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2746. A_UINT32 be_mu_mimo_ndpa_flushed;
  2747. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2748. A_UINT32 be_mu_mimo_ndp_flushed;
  2749. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2750. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2751. /**
  2752. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2753. */
  2754. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2755. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2756. A_UINT32 be_basic_trigger_partial_resp;
  2757. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2758. A_UINT32 be_bsr_trigger_partial_resp;
  2759. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2760. A_UINT32 be_mu_bar_trigger_partial_resp;
  2761. } htt_tx_selfgen_be_err_stats_tlv;
  2762. /*
  2763. * Scheduler completion status reason code.
  2764. * (0) HTT_TXERR_NONE - No error (Success).
  2765. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2766. * MIMO control mismatch, CRC error etc.
  2767. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2768. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2769. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2770. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2771. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2772. */
  2773. /* Scheduler error code.
  2774. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2775. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2776. * filtered by HW.
  2777. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2778. * error.
  2779. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2780. * received with MIMO control mismatch.
  2781. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2782. * BW mismatch.
  2783. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2784. * frame even after maximum retries.
  2785. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2786. * received outside RX window.
  2787. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2788. * received by HW for queuing within SIFS interval.
  2789. */
  2790. typedef struct {
  2791. htt_tlv_hdr_t tlv_hdr;
  2792. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2793. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2794. /** 11AC VHT SU NDP scheduler completion status reason code */
  2795. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2796. /** 11AC VHT SU NDP scheduler error code */
  2797. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2798. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2799. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2800. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2801. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2802. /** 11AC VHT MU MIMO NDP scheduler error code */
  2803. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2804. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2805. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2806. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2807. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2808. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2809. typedef struct {
  2810. htt_tlv_hdr_t tlv_hdr;
  2811. /** 11AX HE SU NDPA scheduler completion status reason code */
  2812. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2813. /** 11AX SU NDP scheduler completion status reason code */
  2814. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2815. /** 11AX HE SU NDP scheduler error code */
  2816. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2817. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2818. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2819. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2820. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2821. /** 11AX HE MU MIMO NDP scheduler error code */
  2822. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2823. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2824. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2825. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2826. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2827. /** 11AX HE MU BAR scheduler completion status reason code */
  2828. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2829. /** 11AX HE MU BAR scheduler error code */
  2830. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2831. /**
  2832. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2833. */
  2834. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2835. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2836. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2837. /**
  2838. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2839. */
  2840. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2841. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2842. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2843. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2844. typedef struct {
  2845. htt_tlv_hdr_t tlv_hdr;
  2846. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2847. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2848. /** 11BE SU NDP scheduler completion status reason code */
  2849. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2850. /** 11BE EHT SU NDP scheduler error code */
  2851. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2852. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2853. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2854. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2855. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2856. /** 11BE EHT MU MIMO NDP scheduler error code */
  2857. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2858. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2859. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2860. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2861. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2862. /** 11BE EHT MU BAR scheduler completion status reason code */
  2863. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2864. /** 11BE EHT MU BAR scheduler error code */
  2865. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2866. /**
  2867. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2868. */
  2869. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2870. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2871. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2872. /**
  2873. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2874. */
  2875. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2876. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2877. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2878. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2879. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2880. * TLV_TAGS:
  2881. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2882. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2883. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2884. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2885. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2886. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2887. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2888. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2889. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2890. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2891. */
  2892. /* NOTE:
  2893. * This structure is for documentation, and cannot be safely used directly.
  2894. * Instead, use the constituent TLV structures to fill/parse.
  2895. */
  2896. typedef struct {
  2897. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2898. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2899. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2900. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2901. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2902. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2903. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2904. htt_tx_selfgen_be_stats_tlv be_tlv;
  2905. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2906. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2907. } htt_tx_pdev_selfgen_stats_t;
  2908. /* == TX MU STATS == */
  2909. typedef struct {
  2910. htt_tlv_hdr_t tlv_hdr;
  2911. /** Number of MU MIMO schedules posted to HW */
  2912. A_UINT32 mu_mimo_sch_posted;
  2913. /** Number of MU MIMO schedules failed to post */
  2914. A_UINT32 mu_mimo_sch_failed;
  2915. /** Number of MU MIMO PPDUs posted to HW */
  2916. A_UINT32 mu_mimo_ppdu_posted;
  2917. /*
  2918. * This is the common description for the below sch stats.
  2919. * Counts the number of transmissions of each number of MU users
  2920. * in each TX mode.
  2921. * The array index is the "number of users - 1".
  2922. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2923. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2924. * TX PPDUs and so on.
  2925. * The same is applicable for the other TX mode stats.
  2926. */
  2927. /** Represents the count for 11AC DL MU MIMO sequences */
  2928. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2929. /** Represents the count for 11AX DL MU MIMO sequences */
  2930. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2931. /** Represents the count for 11AX DL MU OFDMA sequences */
  2932. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2933. /**
  2934. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2935. */
  2936. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2937. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2938. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2939. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2940. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2941. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2942. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2943. /**
  2944. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2945. */
  2946. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2947. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2948. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2949. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2950. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2951. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2952. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2953. /** Represents the count for 11BE DL MU MIMO sequences */
  2954. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2955. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2956. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2957. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2958. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2959. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2960. typedef struct {
  2961. htt_tlv_hdr_t tlv_hdr;
  2962. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2963. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2964. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2965. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2966. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2967. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2968. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2969. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2970. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2971. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2972. typedef struct {
  2973. htt_tlv_hdr_t tlv_hdr;
  2974. /** Number of MU MIMO schedules posted to HW */
  2975. A_UINT32 mu_mimo_sch_posted;
  2976. /** Number of MU MIMO schedules failed to post */
  2977. A_UINT32 mu_mimo_sch_failed;
  2978. /** Number of MU MIMO PPDUs posted to HW */
  2979. A_UINT32 mu_mimo_ppdu_posted;
  2980. /*
  2981. * This is the common description for the below sch stats.
  2982. * Counts the number of transmissions of each number of MU users
  2983. * in each TX mode.
  2984. * The array index is the "number of users - 1".
  2985. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2986. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2987. * TX PPDUs and so on.
  2988. * The same is applicable for the other TX mode stats.
  2989. */
  2990. /** Represents the count for 11AC DL MU MIMO sequences */
  2991. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2992. /** Represents the count for 11AX DL MU MIMO sequences */
  2993. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2994. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2995. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2996. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2997. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2998. /** Represents the count for 11BE DL MU MIMO sequences */
  2999. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3000. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3001. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3002. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  3003. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3004. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  3005. typedef struct {
  3006. htt_tlv_hdr_t tlv_hdr;
  3007. /** Represents the count for 11AX DL MU OFDMA sequences */
  3008. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3009. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  3010. typedef struct {
  3011. htt_tlv_hdr_t tlv_hdr;
  3012. /** Represents the count for 11BE DL MU OFDMA sequences */
  3013. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3014. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  3015. typedef struct {
  3016. htt_tlv_hdr_t tlv_hdr;
  3017. /**
  3018. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3019. */
  3020. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3021. /**
  3022. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  3023. */
  3024. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3025. /**
  3026. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  3027. */
  3028. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3029. /**
  3030. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  3031. */
  3032. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3033. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  3034. typedef struct {
  3035. htt_tlv_hdr_t tlv_hdr;
  3036. /**
  3037. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  3038. */
  3039. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3040. /**
  3041. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  3042. */
  3043. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3044. /**
  3045. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  3046. */
  3047. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3048. /**
  3049. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  3050. */
  3051. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3052. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  3053. typedef struct {
  3054. htt_tlv_hdr_t tlv_hdr;
  3055. /**
  3056. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3057. */
  3058. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3059. /**
  3060. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  3061. */
  3062. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3063. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  3064. typedef struct {
  3065. htt_tlv_hdr_t tlv_hdr;
  3066. /**
  3067. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  3068. */
  3069. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3070. /**
  3071. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  3072. */
  3073. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3074. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  3075. typedef struct {
  3076. htt_tlv_hdr_t tlv_hdr;
  3077. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  3078. A_UINT32 mu_mimo_mpdus_queued_usr;
  3079. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  3080. A_UINT32 mu_mimo_mpdus_tried_usr;
  3081. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  3082. A_UINT32 mu_mimo_mpdus_failed_usr;
  3083. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3084. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3085. /** 11AC DL MU MIMO BA not received, per user */
  3086. A_UINT32 mu_mimo_err_no_ba_usr;
  3087. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3088. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3089. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3090. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3091. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3092. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3093. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3094. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3095. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3096. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3097. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3098. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3099. /** 11AX DL MU MIMO BA not received, per user */
  3100. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3101. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3102. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3103. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3104. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3105. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3106. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3107. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3108. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3109. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3110. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3111. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3112. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3113. /** 11AX MU OFDMA BA not received, per user */
  3114. A_UINT32 ax_ofdma_err_no_ba_usr;
  3115. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3116. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3117. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3118. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3119. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3120. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3121. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3122. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3123. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3124. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3125. typedef struct {
  3126. htt_tlv_hdr_t tlv_hdr;
  3127. /* mpdu level stats */
  3128. A_UINT32 mpdus_queued_usr;
  3129. A_UINT32 mpdus_tried_usr;
  3130. A_UINT32 mpdus_failed_usr;
  3131. A_UINT32 mpdus_requeued_usr;
  3132. A_UINT32 err_no_ba_usr;
  3133. A_UINT32 mpdu_underrun_usr;
  3134. A_UINT32 ampdu_underrun_usr;
  3135. A_UINT32 user_index;
  3136. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3137. A_UINT32 tx_sched_mode;
  3138. } htt_tx_pdev_mpdu_stats_tlv;
  3139. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3140. * TLV_TAGS:
  3141. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3142. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3143. */
  3144. /* NOTE:
  3145. * This structure is for documentation, and cannot be safely used directly.
  3146. * Instead, use the constituent TLV structures to fill/parse.
  3147. */
  3148. typedef struct {
  3149. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3150. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3151. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3152. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3153. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3154. /*
  3155. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3156. * it can also hold MU-OFDMA stats.
  3157. */
  3158. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3159. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3160. } htt_tx_pdev_mu_mimo_stats_t;
  3161. /* == TX SCHED STATS == */
  3162. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3163. /* NOTE: Variable length TLV, use length spec to infer array size */
  3164. typedef struct {
  3165. htt_tlv_hdr_t tlv_hdr;
  3166. /** Scheduler command posted per tx_mode */
  3167. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3168. } htt_sched_txq_cmd_posted_tlv_v;
  3169. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3170. /* NOTE: Variable length TLV, use length spec to infer array size */
  3171. typedef struct {
  3172. htt_tlv_hdr_t tlv_hdr;
  3173. /** Scheduler command reaped per tx_mode */
  3174. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3175. } htt_sched_txq_cmd_reaped_tlv_v;
  3176. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3177. /* NOTE: Variable length TLV, use length spec to infer array size */
  3178. typedef struct {
  3179. htt_tlv_hdr_t tlv_hdr;
  3180. /**
  3181. * sched_order_su contains the peer IDs of peers chosen in the last
  3182. * NUM_SCHED_ORDER_LOG scheduler instances.
  3183. * The array is circular; it's unspecified which array element corresponds
  3184. * to the most recent scheduler invocation, and which corresponds to
  3185. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3186. */
  3187. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3188. } htt_sched_txq_sched_order_su_tlv_v;
  3189. typedef struct {
  3190. htt_tlv_hdr_t tlv_hdr;
  3191. A_UINT32 htt_stats_type;
  3192. } htt_stats_error_tlv_v;
  3193. typedef enum {
  3194. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3195. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3196. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3197. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3198. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3199. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3200. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3201. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3202. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3203. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3204. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3205. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3206. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3207. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3208. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3209. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3210. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3211. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3212. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3213. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3214. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3215. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3216. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3217. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3218. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3219. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3220. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3221. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3222. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3223. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3224. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3225. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3226. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3227. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3228. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3229. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3230. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3231. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3232. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3233. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesn't have enough data */
  3234. HTT_SCHED_INELIGIBILITY_MAX,
  3235. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3236. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3237. /* NOTE: Variable length TLV, use length spec to infer array size */
  3238. typedef struct {
  3239. htt_tlv_hdr_t tlv_hdr;
  3240. /**
  3241. * sched_ineligibility counts the number of occurrences of different
  3242. * reasons for tid ineligibility during eligibility checks per txq
  3243. * in scheduling
  3244. *
  3245. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3246. */
  3247. A_UINT32 sched_ineligibility[1];
  3248. } htt_sched_txq_sched_ineligibility_tlv_v;
  3249. typedef enum {
  3250. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggered */
  3251. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3252. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3253. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3254. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3255. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3256. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3257. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3258. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3259. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3260. /* NOTE: Variable length TLV, use length spec to infer array size */
  3261. typedef struct {
  3262. htt_tlv_hdr_t tlv_hdr;
  3263. /**
  3264. * supercycle_triggers[] is a histogram that counts the number of
  3265. * occurrences of each different reason for a transmit scheduler
  3266. * supercycle to be triggered.
  3267. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3268. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3269. * of times a supercycle has been forced.
  3270. * These supercycle trigger counts are not automatically reset, but
  3271. * are reset upon request.
  3272. */
  3273. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3274. } htt_sched_txq_supercycle_triggers_tlv_v;
  3275. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3276. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3277. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3278. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3279. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3280. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3281. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3282. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3283. do { \
  3284. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3285. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3286. } while (0)
  3287. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3288. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3289. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3290. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3291. do { \
  3292. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3293. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3294. } while (0)
  3295. typedef struct {
  3296. htt_tlv_hdr_t tlv_hdr;
  3297. /**
  3298. * BIT [ 7 : 0] :- mac_id
  3299. * BIT [15 : 8] :- txq_id
  3300. * BIT [31 : 16] :- reserved
  3301. */
  3302. A_UINT32 mac_id__txq_id__word;
  3303. /** Scheduler policy ised for this TxQ */
  3304. A_UINT32 sched_policy;
  3305. /** Timestamp of last scheduler command posted */
  3306. A_UINT32 last_sched_cmd_posted_timestamp;
  3307. /** Timestamp of last scheduler command completed */
  3308. A_UINT32 last_sched_cmd_compl_timestamp;
  3309. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3310. A_UINT32 sched_2_tac_lwm_count;
  3311. /** Num of Sched2TAC ring full condition */
  3312. A_UINT32 sched_2_tac_ring_full;
  3313. /**
  3314. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3315. * sequence type
  3316. */
  3317. A_UINT32 sched_cmd_post_failure;
  3318. /** Num of active tids for this TxQ at current instance */
  3319. A_UINT32 num_active_tids;
  3320. /** Num of powersave schedules */
  3321. A_UINT32 num_ps_schedules;
  3322. /** Num of scheduler commands pending for this TxQ */
  3323. A_UINT32 sched_cmds_pending;
  3324. /** Num of tidq registration for this TxQ */
  3325. A_UINT32 num_tid_register;
  3326. /** Num of tidq de-registration for this TxQ */
  3327. A_UINT32 num_tid_unregister;
  3328. /** Num of iterations msduq stats was updated */
  3329. A_UINT32 num_qstats_queried;
  3330. /** qstats query update status */
  3331. A_UINT32 qstats_update_pending;
  3332. /** Timestamp of Last query stats made */
  3333. A_UINT32 last_qstats_query_timestamp;
  3334. /** Num of sched2tqm command queue full condition */
  3335. A_UINT32 num_tqm_cmdq_full;
  3336. /** Num of scheduler trigger from DE Module */
  3337. A_UINT32 num_de_sched_algo_trigger;
  3338. /** Num of scheduler trigger from RT Module */
  3339. A_UINT32 num_rt_sched_algo_trigger;
  3340. /** Num of scheduler trigger from TQM Module */
  3341. A_UINT32 num_tqm_sched_algo_trigger;
  3342. /** Num of schedules for notify frame */
  3343. A_UINT32 notify_sched;
  3344. /** Duration based sendn termination */
  3345. A_UINT32 dur_based_sendn_term;
  3346. /** scheduled via NOTIFY2 */
  3347. A_UINT32 su_notify2_sched;
  3348. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3349. A_UINT32 su_optimal_queued_msdus_sched;
  3350. /** schedule due to timeout */
  3351. A_UINT32 su_delay_timeout_sched;
  3352. /** delay if txtime is less than 500us */
  3353. A_UINT32 su_min_txtime_sched_delay;
  3354. /** scheduled via no delay */
  3355. A_UINT32 su_no_delay;
  3356. /** Num of supercycles for this TxQ */
  3357. A_UINT32 num_supercycles;
  3358. /** Num of subcycles with sort for this TxQ */
  3359. A_UINT32 num_subcycles_with_sort;
  3360. /** Num of subcycles without sort for this Txq */
  3361. A_UINT32 num_subcycles_no_sort;
  3362. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3363. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3364. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3365. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3366. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3367. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3368. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3369. do { \
  3370. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3371. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3372. } while (0)
  3373. typedef struct {
  3374. htt_tlv_hdr_t tlv_hdr;
  3375. /**
  3376. * BIT [ 7 : 0] :- mac_id
  3377. * BIT [31 : 8] :- reserved
  3378. */
  3379. A_UINT32 mac_id__word;
  3380. /** Current timestamp */
  3381. A_UINT32 current_timestamp;
  3382. } htt_stats_tx_sched_cmn_tlv;
  3383. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3384. * TLV_TAGS:
  3385. * - HTT_STATS_TX_SCHED_CMN_TAG
  3386. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3387. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3388. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3389. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3390. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3391. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3392. */
  3393. /* NOTE:
  3394. * This structure is for documentation, and cannot be safely used directly.
  3395. * Instead, use the constituent TLV structures to fill/parse.
  3396. */
  3397. typedef struct {
  3398. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3399. struct _txq_tx_sched_stats {
  3400. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3401. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3402. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3403. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3404. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3405. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3406. } txq[1];
  3407. } htt_stats_tx_sched_t;
  3408. /* == TQM STATS == */
  3409. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3410. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3411. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3412. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3413. /* NOTE: Variable length TLV, use length spec to infer array size */
  3414. typedef struct {
  3415. htt_tlv_hdr_t tlv_hdr;
  3416. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3417. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3418. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3419. /* NOTE: Variable length TLV, use length spec to infer array size */
  3420. typedef struct {
  3421. htt_tlv_hdr_t tlv_hdr;
  3422. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3423. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3424. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3425. /* NOTE: Variable length TLV, use length spec to infer array size */
  3426. typedef struct {
  3427. htt_tlv_hdr_t tlv_hdr;
  3428. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3429. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3430. typedef struct {
  3431. htt_tlv_hdr_t tlv_hdr;
  3432. A_UINT32 msdu_count;
  3433. A_UINT32 mpdu_count;
  3434. A_UINT32 remove_msdu;
  3435. A_UINT32 remove_mpdu;
  3436. A_UINT32 remove_msdu_ttl;
  3437. A_UINT32 send_bar;
  3438. A_UINT32 bar_sync;
  3439. A_UINT32 notify_mpdu;
  3440. A_UINT32 sync_cmd;
  3441. A_UINT32 write_cmd;
  3442. A_UINT32 hwsch_trigger;
  3443. A_UINT32 ack_tlv_proc;
  3444. A_UINT32 gen_mpdu_cmd;
  3445. A_UINT32 gen_list_cmd;
  3446. A_UINT32 remove_mpdu_cmd;
  3447. A_UINT32 remove_mpdu_tried_cmd;
  3448. A_UINT32 mpdu_queue_stats_cmd;
  3449. A_UINT32 mpdu_head_info_cmd;
  3450. A_UINT32 msdu_flow_stats_cmd;
  3451. A_UINT32 remove_msdu_cmd;
  3452. A_UINT32 remove_msdu_ttl_cmd;
  3453. A_UINT32 flush_cache_cmd;
  3454. A_UINT32 update_mpduq_cmd;
  3455. A_UINT32 enqueue;
  3456. A_UINT32 enqueue_notify;
  3457. A_UINT32 notify_mpdu_at_head;
  3458. A_UINT32 notify_mpdu_state_valid;
  3459. /*
  3460. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3461. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3462. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3463. * for non-UDP MSDUs.
  3464. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3465. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3466. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3467. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3468. *
  3469. * Notify signifies that we trigger the scheduler.
  3470. */
  3471. A_UINT32 sched_udp_notify1;
  3472. A_UINT32 sched_udp_notify2;
  3473. A_UINT32 sched_nonudp_notify1;
  3474. A_UINT32 sched_nonudp_notify2;
  3475. } htt_tx_tqm_pdev_stats_tlv_v;
  3476. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3477. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3478. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3479. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3480. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3481. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3482. do { \
  3483. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3484. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3485. } while (0)
  3486. typedef struct {
  3487. htt_tlv_hdr_t tlv_hdr;
  3488. /**
  3489. * BIT [ 7 : 0] :- mac_id
  3490. * BIT [31 : 8] :- reserved
  3491. */
  3492. A_UINT32 mac_id__word;
  3493. A_UINT32 max_cmdq_id;
  3494. A_UINT32 list_mpdu_cnt_hist_intvl;
  3495. /* Global stats */
  3496. A_UINT32 add_msdu;
  3497. A_UINT32 q_empty;
  3498. A_UINT32 q_not_empty;
  3499. A_UINT32 drop_notification;
  3500. A_UINT32 desc_threshold;
  3501. A_UINT32 hwsch_tqm_invalid_status;
  3502. A_UINT32 missed_tqm_gen_mpdus;
  3503. A_UINT32 tqm_active_tids;
  3504. A_UINT32 tqm_inactive_tids;
  3505. A_UINT32 tqm_active_msduq_flows;
  3506. /* SAWF system delay reference timestamp updation related stats */
  3507. A_UINT32 total_msduq_timestamp_updates;
  3508. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3509. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3510. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3511. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3512. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3513. } htt_tx_tqm_cmn_stats_tlv;
  3514. typedef struct {
  3515. htt_tlv_hdr_t tlv_hdr;
  3516. /* Error stats */
  3517. A_UINT32 q_empty_failure;
  3518. A_UINT32 q_not_empty_failure;
  3519. A_UINT32 add_msdu_failure;
  3520. /* TQM reset debug stats */
  3521. A_UINT32 tqm_cache_ctl_err;
  3522. A_UINT32 tqm_soft_reset;
  3523. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3524. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3525. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3526. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3527. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3528. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3529. A_UINT32 tqm_reset_recovery_time_ms;
  3530. A_UINT32 tqm_reset_num_peers_hdl;
  3531. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3532. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3533. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3534. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3535. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3536. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3537. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3538. } htt_tx_tqm_error_stats_tlv;
  3539. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3540. * TLV_TAGS:
  3541. * - HTT_STATS_TX_TQM_CMN_TAG
  3542. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3543. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3544. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3545. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3546. * - HTT_STATS_TX_TQM_PDEV_TAG
  3547. */
  3548. /* NOTE:
  3549. * This structure is for documentation, and cannot be safely used directly.
  3550. * Instead, use the constituent TLV structures to fill/parse.
  3551. */
  3552. typedef struct {
  3553. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3554. htt_tx_tqm_error_stats_tlv err_tlv;
  3555. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3556. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3557. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3558. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3559. } htt_tx_tqm_pdev_stats_t;
  3560. /* == TQM CMDQ stats == */
  3561. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3562. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3563. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3564. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3565. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3566. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3567. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3568. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3569. do { \
  3570. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3571. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3572. } while (0)
  3573. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3574. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3575. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3576. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3577. do { \
  3578. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3579. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3580. } while (0)
  3581. typedef struct {
  3582. htt_tlv_hdr_t tlv_hdr;
  3583. /*
  3584. * BIT [ 7 : 0] :- mac_id
  3585. * BIT [15 : 8] :- cmdq_id
  3586. * BIT [31 : 16] :- reserved
  3587. */
  3588. A_UINT32 mac_id__cmdq_id__word;
  3589. A_UINT32 sync_cmd;
  3590. A_UINT32 write_cmd;
  3591. A_UINT32 gen_mpdu_cmd;
  3592. A_UINT32 mpdu_queue_stats_cmd;
  3593. A_UINT32 mpdu_head_info_cmd;
  3594. A_UINT32 msdu_flow_stats_cmd;
  3595. A_UINT32 remove_mpdu_cmd;
  3596. A_UINT32 remove_msdu_cmd;
  3597. A_UINT32 flush_cache_cmd;
  3598. A_UINT32 update_mpduq_cmd;
  3599. A_UINT32 update_msduq_cmd;
  3600. } htt_tx_tqm_cmdq_status_tlv;
  3601. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3602. * TLV_TAGS:
  3603. * - HTT_STATS_STRING_TAG
  3604. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3605. */
  3606. /* NOTE:
  3607. * This structure is for documentation, and cannot be safely used directly.
  3608. * Instead, use the constituent TLV structures to fill/parse.
  3609. */
  3610. typedef struct {
  3611. struct _cmdq_stats {
  3612. htt_stats_string_tlv cmdq_str_tlv;
  3613. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3614. } q[1];
  3615. } htt_tx_tqm_cmdq_stats_t;
  3616. /* == TX-DE STATS == */
  3617. /* Structures for tx de stats */
  3618. typedef struct {
  3619. htt_tlv_hdr_t tlv_hdr;
  3620. A_UINT32 m1_packets;
  3621. A_UINT32 m2_packets;
  3622. A_UINT32 m3_packets;
  3623. A_UINT32 m4_packets;
  3624. A_UINT32 g1_packets;
  3625. A_UINT32 g2_packets;
  3626. A_UINT32 rc4_packets;
  3627. A_UINT32 eap_packets;
  3628. A_UINT32 eapol_start_packets;
  3629. A_UINT32 eapol_logoff_packets;
  3630. A_UINT32 eapol_encap_asf_packets;
  3631. } htt_tx_de_eapol_packets_stats_tlv;
  3632. typedef struct {
  3633. htt_tlv_hdr_t tlv_hdr;
  3634. A_UINT32 ap_bss_peer_not_found;
  3635. A_UINT32 ap_bcast_mcast_no_peer;
  3636. A_UINT32 sta_delete_in_progress;
  3637. A_UINT32 ibss_no_bss_peer;
  3638. A_UINT32 invaild_vdev_type;
  3639. A_UINT32 invalid_ast_peer_entry;
  3640. A_UINT32 peer_entry_invalid;
  3641. A_UINT32 ethertype_not_ip;
  3642. A_UINT32 eapol_lookup_failed;
  3643. A_UINT32 qpeer_not_allow_data;
  3644. A_UINT32 fse_tid_override;
  3645. A_UINT32 ipv6_jumbogram_zero_length;
  3646. A_UINT32 qos_to_non_qos_in_prog;
  3647. A_UINT32 ap_bcast_mcast_eapol;
  3648. A_UINT32 unicast_on_ap_bss_peer;
  3649. A_UINT32 ap_vdev_invalid;
  3650. A_UINT32 incomplete_llc;
  3651. A_UINT32 eapol_duplicate_m3;
  3652. A_UINT32 eapol_duplicate_m4;
  3653. } htt_tx_de_classify_failed_stats_tlv;
  3654. typedef struct {
  3655. htt_tlv_hdr_t tlv_hdr;
  3656. A_UINT32 arp_packets;
  3657. A_UINT32 igmp_packets;
  3658. A_UINT32 dhcp_packets;
  3659. A_UINT32 host_inspected;
  3660. A_UINT32 htt_included;
  3661. A_UINT32 htt_valid_mcs;
  3662. A_UINT32 htt_valid_nss;
  3663. A_UINT32 htt_valid_preamble_type;
  3664. A_UINT32 htt_valid_chainmask;
  3665. A_UINT32 htt_valid_guard_interval;
  3666. A_UINT32 htt_valid_retries;
  3667. A_UINT32 htt_valid_bw_info;
  3668. A_UINT32 htt_valid_power;
  3669. A_UINT32 htt_valid_key_flags;
  3670. A_UINT32 htt_valid_no_encryption;
  3671. A_UINT32 fse_entry_count;
  3672. A_UINT32 fse_priority_be;
  3673. A_UINT32 fse_priority_high;
  3674. A_UINT32 fse_priority_low;
  3675. A_UINT32 fse_traffic_ptrn_be;
  3676. A_UINT32 fse_traffic_ptrn_over_sub;
  3677. A_UINT32 fse_traffic_ptrn_bursty;
  3678. A_UINT32 fse_traffic_ptrn_interactive;
  3679. A_UINT32 fse_traffic_ptrn_periodic;
  3680. A_UINT32 fse_hwqueue_alloc;
  3681. A_UINT32 fse_hwqueue_created;
  3682. A_UINT32 fse_hwqueue_send_to_host;
  3683. A_UINT32 mcast_entry;
  3684. A_UINT32 bcast_entry;
  3685. A_UINT32 htt_update_peer_cache;
  3686. A_UINT32 htt_learning_frame;
  3687. A_UINT32 fse_invalid_peer;
  3688. /**
  3689. * mec_notify is HTT TX WBM multicast echo check notification
  3690. * from firmware to host. FW sends SA addresses to host for all
  3691. * multicast/broadcast packets received on STA side.
  3692. */
  3693. A_UINT32 mec_notify;
  3694. } htt_tx_de_classify_stats_tlv;
  3695. typedef struct {
  3696. htt_tlv_hdr_t tlv_hdr;
  3697. A_UINT32 eok;
  3698. A_UINT32 classify_done;
  3699. A_UINT32 lookup_failed;
  3700. A_UINT32 send_host_dhcp;
  3701. A_UINT32 send_host_mcast;
  3702. A_UINT32 send_host_unknown_dest;
  3703. A_UINT32 send_host;
  3704. A_UINT32 status_invalid;
  3705. } htt_tx_de_classify_status_stats_tlv;
  3706. typedef struct {
  3707. htt_tlv_hdr_t tlv_hdr;
  3708. A_UINT32 enqueued_pkts;
  3709. A_UINT32 to_tqm;
  3710. A_UINT32 to_tqm_bypass;
  3711. } htt_tx_de_enqueue_packets_stats_tlv;
  3712. typedef struct {
  3713. htt_tlv_hdr_t tlv_hdr;
  3714. A_UINT32 discarded_pkts;
  3715. A_UINT32 local_frames;
  3716. A_UINT32 is_ext_msdu;
  3717. } htt_tx_de_enqueue_discard_stats_tlv;
  3718. typedef struct {
  3719. htt_tlv_hdr_t tlv_hdr;
  3720. A_UINT32 tcl_dummy_frame;
  3721. A_UINT32 tqm_dummy_frame;
  3722. A_UINT32 tqm_notify_frame;
  3723. A_UINT32 fw2wbm_enq;
  3724. A_UINT32 tqm_bypass_frame;
  3725. } htt_tx_de_compl_stats_tlv;
  3726. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3727. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3728. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3729. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3730. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3731. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3732. do { \
  3733. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3734. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3735. } while (0)
  3736. /*
  3737. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3738. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3739. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3740. * 200us & again request for it. This is a histogram of time we wait, with
  3741. * bin of 200ms & there are 10 bin (2 seconds max)
  3742. * They are defined by the following macros in FW
  3743. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3744. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3745. * ENTRIES_PER_BIN_COUNT)
  3746. */
  3747. typedef struct {
  3748. htt_tlv_hdr_t tlv_hdr;
  3749. A_UINT32 fw2wbm_ring_full_hist[1];
  3750. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3751. typedef struct {
  3752. htt_tlv_hdr_t tlv_hdr;
  3753. /**
  3754. * BIT [ 7 : 0] :- mac_id
  3755. * BIT [31 : 8] :- reserved
  3756. */
  3757. A_UINT32 mac_id__word;
  3758. /* Global Stats */
  3759. A_UINT32 tcl2fw_entry_count;
  3760. A_UINT32 not_to_fw;
  3761. A_UINT32 invalid_pdev_vdev_peer;
  3762. A_UINT32 tcl_res_invalid_addrx;
  3763. A_UINT32 wbm2fw_entry_count;
  3764. A_UINT32 invalid_pdev;
  3765. A_UINT32 tcl_res_addrx_timeout;
  3766. A_UINT32 invalid_vdev;
  3767. A_UINT32 invalid_tcl_exp_frame_desc;
  3768. A_UINT32 vdev_id_mismatch_cnt;
  3769. } htt_tx_de_cmn_stats_tlv;
  3770. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3771. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3772. /* Rx debug info for status rings */
  3773. typedef struct {
  3774. htt_tlv_hdr_t tlv_hdr;
  3775. /**
  3776. * BIT [15 : 0] :- max possible number of entries in respective ring
  3777. * (size of the ring in terms of entries)
  3778. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3779. */
  3780. A_UINT32 entry_status_sw2rxdma;
  3781. A_UINT32 entry_status_rxdma2reo;
  3782. A_UINT32 entry_status_reo2sw1;
  3783. A_UINT32 entry_status_reo2sw4;
  3784. A_UINT32 entry_status_refillringipa;
  3785. A_UINT32 entry_status_refillringhost;
  3786. /** datarate - Moving Average of Number of Entries */
  3787. A_UINT32 datarate_refillringipa;
  3788. A_UINT32 datarate_refillringhost;
  3789. /**
  3790. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3791. * deprecated, and will be filled with 0x0 by the target.
  3792. */
  3793. A_UINT32 refillringhost_backpress_hist[3];
  3794. A_UINT32 refillringipa_backpress_hist[3];
  3795. /**
  3796. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3797. * in recent time periods
  3798. * element 0: in last 0 to 250ms
  3799. * element 1: 250ms to 500ms
  3800. * element 2: above 500ms
  3801. */
  3802. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3803. } htt_rx_fw_ring_stats_tlv_v;
  3804. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3805. * TLV_TAGS:
  3806. * - HTT_STATS_TX_DE_CMN_TAG
  3807. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3808. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3809. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3810. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3811. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3812. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3813. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3814. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3815. */
  3816. /* NOTE:
  3817. * This structure is for documentation, and cannot be safely used directly.
  3818. * Instead, use the constituent TLV structures to fill/parse.
  3819. */
  3820. typedef struct {
  3821. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3822. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3823. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3824. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3825. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3826. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3827. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3828. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3829. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3830. } htt_tx_de_stats_t;
  3831. /* == RING-IF STATS == */
  3832. /* DWORD num_elems__prefetch_tail_idx */
  3833. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3834. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3835. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3836. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3837. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3838. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3839. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3840. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3841. do { \
  3842. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3843. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3844. } while (0)
  3845. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3846. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3847. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3848. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3849. do { \
  3850. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3851. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3852. } while (0)
  3853. /* DWORD head_idx__tail_idx */
  3854. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3855. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3856. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3857. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3858. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3859. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3860. HTT_RING_IF_STATS_HEAD_IDX_S)
  3861. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3862. do { \
  3863. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3864. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3865. } while (0)
  3866. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3867. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3868. HTT_RING_IF_STATS_TAIL_IDX_S)
  3869. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3870. do { \
  3871. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3872. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3873. } while (0)
  3874. /* DWORD shadow_head_idx__shadow_tail_idx */
  3875. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3876. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3877. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3878. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3879. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3880. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3881. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3882. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3883. do { \
  3884. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3885. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3886. } while (0)
  3887. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3888. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3889. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3890. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3891. do { \
  3892. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3893. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3894. } while (0)
  3895. /* DWORD lwm_thresh__hwm_thresh */
  3896. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3897. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3898. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3899. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3900. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3901. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3902. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3903. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3904. do { \
  3905. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3906. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3907. } while (0)
  3908. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3909. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3910. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3911. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3912. do { \
  3913. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3914. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3915. } while (0)
  3916. #define HTT_STATS_LOW_WM_BINS 5
  3917. #define HTT_STATS_HIGH_WM_BINS 5
  3918. typedef struct {
  3919. /** DWORD aligned base memory address of the ring */
  3920. A_UINT32 base_addr;
  3921. /** size of each ring element */
  3922. A_UINT32 elem_size;
  3923. /**
  3924. * BIT [15 : 0] :- num_elems
  3925. * BIT [31 : 16] :- prefetch_tail_idx
  3926. */
  3927. A_UINT32 num_elems__prefetch_tail_idx;
  3928. /**
  3929. * BIT [15 : 0] :- head_idx
  3930. * BIT [31 : 16] :- tail_idx
  3931. */
  3932. A_UINT32 head_idx__tail_idx;
  3933. /**
  3934. * BIT [15 : 0] :- shadow_head_idx
  3935. * BIT [31 : 16] :- shadow_tail_idx
  3936. */
  3937. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3938. A_UINT32 num_tail_incr;
  3939. /**
  3940. * BIT [15 : 0] :- lwm_thresh
  3941. * BIT [31 : 16] :- hwm_thresh
  3942. */
  3943. A_UINT32 lwm_thresh__hwm_thresh;
  3944. A_UINT32 overrun_hit_count;
  3945. A_UINT32 underrun_hit_count;
  3946. A_UINT32 prod_blockwait_count;
  3947. A_UINT32 cons_blockwait_count;
  3948. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3949. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3950. } htt_ring_if_stats_tlv;
  3951. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3952. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3953. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3954. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3955. HTT_RING_IF_CMN_MAC_ID_S)
  3956. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3957. do { \
  3958. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3959. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3960. } while (0)
  3961. typedef struct {
  3962. htt_tlv_hdr_t tlv_hdr;
  3963. /**
  3964. * BIT [ 7 : 0] :- mac_id
  3965. * BIT [31 : 8] :- reserved
  3966. */
  3967. A_UINT32 mac_id__word;
  3968. A_UINT32 num_records;
  3969. } htt_ring_if_cmn_tlv;
  3970. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3971. * TLV_TAGS:
  3972. * - HTT_STATS_RING_IF_CMN_TAG
  3973. * - HTT_STATS_STRING_TAG
  3974. * - HTT_STATS_RING_IF_TAG
  3975. */
  3976. /* NOTE:
  3977. * This structure is for documentation, and cannot be safely used directly.
  3978. * Instead, use the constituent TLV structures to fill/parse.
  3979. */
  3980. typedef struct {
  3981. htt_ring_if_cmn_tlv cmn_tlv;
  3982. /** Variable based on the Number of records. */
  3983. struct _ring_if {
  3984. htt_stats_string_tlv ring_str_tlv;
  3985. htt_ring_if_stats_tlv ring_tlv;
  3986. } r[1];
  3987. } htt_ring_if_stats_t;
  3988. /* == SFM STATS == */
  3989. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3990. /* NOTE: Variable length TLV, use length spec to infer array size */
  3991. typedef struct {
  3992. htt_tlv_hdr_t tlv_hdr;
  3993. /** Number of DWORDS used per user and per client */
  3994. A_UINT32 dwords_used_by_user_n[1];
  3995. } htt_sfm_client_user_tlv_v;
  3996. typedef struct {
  3997. htt_tlv_hdr_t tlv_hdr;
  3998. /** Client ID */
  3999. A_UINT32 client_id;
  4000. /** Minimum number of buffers */
  4001. A_UINT32 buf_min;
  4002. /** Maximum number of buffers */
  4003. A_UINT32 buf_max;
  4004. /** Number of Busy buffers */
  4005. A_UINT32 buf_busy;
  4006. /** Number of Allocated buffers */
  4007. A_UINT32 buf_alloc;
  4008. /** Number of Available/Usable buffers */
  4009. A_UINT32 buf_avail;
  4010. /** Number of users */
  4011. A_UINT32 num_users;
  4012. } htt_sfm_client_tlv;
  4013. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  4014. #define HTT_SFM_CMN_MAC_ID_S 0
  4015. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  4016. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  4017. HTT_SFM_CMN_MAC_ID_S)
  4018. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  4019. do { \
  4020. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  4021. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  4022. } while (0)
  4023. typedef struct {
  4024. htt_tlv_hdr_t tlv_hdr;
  4025. /**
  4026. * BIT [ 7 : 0] :- mac_id
  4027. * BIT [31 : 8] :- reserved
  4028. */
  4029. A_UINT32 mac_id__word;
  4030. /**
  4031. * Indicates the total number of 128 byte buffers in the CMEM
  4032. * that are available for buffer sharing
  4033. */
  4034. A_UINT32 buf_total;
  4035. /**
  4036. * Indicates for certain client or all the clients there is no
  4037. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  4038. */
  4039. A_UINT32 mem_empty;
  4040. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  4041. A_UINT32 deallocate_bufs;
  4042. /** Number of Records */
  4043. A_UINT32 num_records;
  4044. } htt_sfm_cmn_tlv;
  4045. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4046. * TLV_TAGS:
  4047. * - HTT_STATS_SFM_CMN_TAG
  4048. * - HTT_STATS_STRING_TAG
  4049. * - HTT_STATS_SFM_CLIENT_TAG
  4050. * - HTT_STATS_SFM_CLIENT_USER_TAG
  4051. */
  4052. /* NOTE:
  4053. * This structure is for documentation, and cannot be safely used directly.
  4054. * Instead, use the constituent TLV structures to fill/parse.
  4055. */
  4056. typedef struct {
  4057. htt_sfm_cmn_tlv cmn_tlv;
  4058. /** Variable based on the Number of records. */
  4059. struct _sfm_client {
  4060. htt_stats_string_tlv client_str_tlv;
  4061. htt_sfm_client_tlv client_tlv;
  4062. htt_sfm_client_user_tlv_v user_tlv;
  4063. } r[1];
  4064. } htt_sfm_stats_t;
  4065. /* == SRNG STATS == */
  4066. /* DWORD mac_id__ring_id__arena__ep */
  4067. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  4068. #define HTT_SRING_STATS_MAC_ID_S 0
  4069. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  4070. #define HTT_SRING_STATS_RING_ID_S 8
  4071. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  4072. #define HTT_SRING_STATS_ARENA_S 16
  4073. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  4074. #define HTT_SRING_STATS_EP_TYPE_S 24
  4075. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  4076. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  4077. HTT_SRING_STATS_MAC_ID_S)
  4078. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  4079. do { \
  4080. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  4081. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  4082. } while (0)
  4083. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4084. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4085. HTT_SRING_STATS_RING_ID_S)
  4086. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4087. do { \
  4088. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4089. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4090. } while (0)
  4091. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4092. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4093. HTT_SRING_STATS_ARENA_S)
  4094. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4095. do { \
  4096. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4097. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4098. } while (0)
  4099. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4100. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4101. HTT_SRING_STATS_EP_TYPE_S)
  4102. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4103. do { \
  4104. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4105. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4106. } while (0)
  4107. /* DWORD num_avail_words__num_valid_words */
  4108. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4109. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4110. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4111. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4112. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4113. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4114. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4115. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4116. do { \
  4117. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4118. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4119. } while (0)
  4120. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4121. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4122. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4123. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4124. do { \
  4125. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4126. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4127. } while (0)
  4128. /* DWORD head_ptr__tail_ptr */
  4129. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4130. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4131. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4132. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4133. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4134. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4135. HTT_SRING_STATS_HEAD_PTR_S)
  4136. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4137. do { \
  4138. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4139. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4140. } while (0)
  4141. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4142. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4143. HTT_SRING_STATS_TAIL_PTR_S)
  4144. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4145. do { \
  4146. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4147. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4148. } while (0)
  4149. /* DWORD consumer_empty__producer_full */
  4150. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4151. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4152. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4153. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4154. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4155. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4156. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4157. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4158. do { \
  4159. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4160. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4161. } while (0)
  4162. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4163. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4164. HTT_SRING_STATS_PRODUCER_FULL_S)
  4165. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4166. do { \
  4167. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4168. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4169. } while (0)
  4170. /* DWORD prefetch_count__internal_tail_ptr */
  4171. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4172. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4173. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4174. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4175. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4176. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4177. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4178. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4179. do { \
  4180. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4181. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4182. } while (0)
  4183. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4184. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4185. HTT_SRING_STATS_INTERNAL_TP_S)
  4186. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4187. do { \
  4188. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4189. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4190. } while (0)
  4191. typedef struct {
  4192. htt_tlv_hdr_t tlv_hdr;
  4193. /**
  4194. * BIT [ 7 : 0] :- mac_id
  4195. * BIT [15 : 8] :- ring_id
  4196. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4197. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4198. * BIT [31 : 25] :- reserved
  4199. */
  4200. A_UINT32 mac_id__ring_id__arena__ep;
  4201. /** DWORD aligned base memory address of the ring */
  4202. A_UINT32 base_addr_lsb;
  4203. A_UINT32 base_addr_msb;
  4204. /** size of ring */
  4205. A_UINT32 ring_size;
  4206. /** size of each ring element */
  4207. A_UINT32 elem_size;
  4208. /** Ring status
  4209. *
  4210. * BIT [15 : 0] :- num_avail_words
  4211. * BIT [31 : 16] :- num_valid_words
  4212. */
  4213. A_UINT32 num_avail_words__num_valid_words;
  4214. /** Index of head and tail
  4215. * BIT [15 : 0] :- head_ptr
  4216. * BIT [31 : 16] :- tail_ptr
  4217. */
  4218. A_UINT32 head_ptr__tail_ptr;
  4219. /** Empty or full counter of rings
  4220. * BIT [15 : 0] :- consumer_empty
  4221. * BIT [31 : 16] :- producer_full
  4222. */
  4223. A_UINT32 consumer_empty__producer_full;
  4224. /** Prefetch status of consumer ring
  4225. * BIT [15 : 0] :- prefetch_count
  4226. * BIT [31 : 16] :- internal_tail_ptr
  4227. */
  4228. A_UINT32 prefetch_count__internal_tail_ptr;
  4229. } htt_sring_stats_tlv;
  4230. typedef struct {
  4231. htt_tlv_hdr_t tlv_hdr;
  4232. A_UINT32 num_records;
  4233. } htt_sring_cmn_tlv;
  4234. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4235. * TLV_TAGS:
  4236. * - HTT_STATS_SRING_CMN_TAG
  4237. * - HTT_STATS_STRING_TAG
  4238. * - HTT_STATS_SRING_STATS_TAG
  4239. */
  4240. /* NOTE:
  4241. * This structure is for documentation, and cannot be safely used directly.
  4242. * Instead, use the constituent TLV structures to fill/parse.
  4243. */
  4244. typedef struct {
  4245. htt_sring_cmn_tlv cmn_tlv;
  4246. /** Variable based on the Number of records */
  4247. struct _sring_stats {
  4248. htt_stats_string_tlv sring_str_tlv;
  4249. htt_sring_stats_tlv sring_stats_tlv;
  4250. } r[1];
  4251. } htt_sring_stats_t;
  4252. /* == PDEV TX RATE CTRL STATS == */
  4253. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4254. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4255. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4256. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4257. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4258. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4259. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4260. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4261. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4262. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4263. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4264. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4265. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4266. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4267. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4268. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4269. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4270. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4271. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4272. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4273. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4274. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4275. do { \
  4276. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4277. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4278. } while (0)
  4279. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4280. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4281. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4282. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4283. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4284. /*
  4285. * Introduce new TX counters to support 320MHz support and punctured modes
  4286. */
  4287. typedef enum {
  4288. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4289. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4290. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4291. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4292. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4293. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4294. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4295. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4296. /* 11be related updates */
  4297. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4298. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4299. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4300. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4301. typedef enum {
  4302. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4303. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4304. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4305. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4306. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4307. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4308. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4309. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4310. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4311. typedef enum {
  4312. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4313. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4314. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4315. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4316. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4317. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4318. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4319. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4320. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4321. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4322. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4323. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4324. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4325. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4326. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4327. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4328. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4329. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4330. typedef struct {
  4331. htt_tlv_hdr_t tlv_hdr;
  4332. /**
  4333. * BIT [ 7 : 0] :- mac_id
  4334. * BIT [31 : 8] :- reserved
  4335. */
  4336. A_UINT32 mac_id__word;
  4337. /** Number of tx ldpc packets */
  4338. A_UINT32 tx_ldpc;
  4339. /** Number of tx rts packets */
  4340. A_UINT32 rts_cnt;
  4341. /** RSSI value of last ack packet (units = dB above noise floor) */
  4342. A_UINT32 ack_rssi;
  4343. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4344. /** tx_xx_mcs: currently unused */
  4345. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4346. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4347. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4348. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4349. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4350. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4351. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4352. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4353. /**
  4354. * Counters to track number of tx packets in each GI
  4355. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4356. */
  4357. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4358. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4359. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4360. /** Number of CTS-acknowledged RTS packets */
  4361. A_UINT32 rts_success;
  4362. /**
  4363. * Counters for legacy 11a and 11b transmissions.
  4364. *
  4365. * The index corresponds to:
  4366. *
  4367. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4368. *
  4369. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4370. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4371. */
  4372. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4373. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4374. /** 11AC VHT DL MU MIMO LDPC count */
  4375. A_UINT32 ac_mu_mimo_tx_ldpc;
  4376. /** 11AX HE DL MU MIMO LDPC count */
  4377. A_UINT32 ax_mu_mimo_tx_ldpc;
  4378. /** 11AX HE DL MU OFDMA LDPC count */
  4379. A_UINT32 ofdma_tx_ldpc;
  4380. /**
  4381. * Counters for 11ax HE LTF selection during TX.
  4382. *
  4383. * The index corresponds to:
  4384. *
  4385. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4386. */
  4387. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4388. /** 11AC VHT DL MU MIMO TX MCS stats */
  4389. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4390. /** 11AX HE DL MU MIMO TX MCS stats */
  4391. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4392. /** 11AX HE DL MU OFDMA TX MCS stats */
  4393. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4394. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4395. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4396. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4397. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4398. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4399. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4400. /** 11AC VHT DL MU MIMO TX BW stats */
  4401. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4402. /** 11AX HE DL MU MIMO TX BW stats */
  4403. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4404. /** 11AX HE DL MU OFDMA TX BW stats */
  4405. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4406. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4407. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4408. /** 11AX HE DL MU MIMO TX guard interval stats */
  4409. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4410. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4411. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4412. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4413. A_UINT32 tx_11ax_su_ext;
  4414. /* Stats for MCS 12/13 */
  4415. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4416. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4417. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4418. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4419. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4420. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4421. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4422. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4423. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4424. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4425. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4426. /* Stats for MCS 14/15 */
  4427. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4428. A_UINT32 tx_bw_320mhz;
  4429. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4430. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4431. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4432. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4433. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4434. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4435. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4436. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4437. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4438. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4439. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4440. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4441. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4442. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4443. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4444. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4445. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4446. /** sta side trigger stats */
  4447. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4448. } htt_tx_pdev_rate_stats_tlv;
  4449. typedef struct {
  4450. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4451. htt_tlv_hdr_t tlv_hdr;
  4452. /** 11BE EHT DL MU MIMO TX MCS stats */
  4453. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4454. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4455. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4456. /** 11BE EHT DL MU MIMO TX BW stats */
  4457. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4458. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4459. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4460. /** 11BE DL MU MIMO LDPC count */
  4461. A_UINT32 be_mu_mimo_tx_ldpc;
  4462. } htt_tx_pdev_rate_stats_be_tlv;
  4463. typedef struct {
  4464. /*
  4465. * SAWF pdev rate stats;
  4466. * placed in a separate TLV to adhere to size restrictions
  4467. */
  4468. htt_tlv_hdr_t tlv_hdr;
  4469. /**
  4470. * Counter incremented when MCS is dropped due to the successive retries
  4471. * to a peer reaching the configured limit.
  4472. */
  4473. A_UINT32 rate_retry_mcs_drop_cnt;
  4474. /**
  4475. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4476. */
  4477. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4478. /**
  4479. * PPDU PER histogram - each PPDU has its PER computed,
  4480. * and the bin corresponding to that PER percentage is incremented.
  4481. */
  4482. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4483. /**
  4484. * When the service class contains delay bound rate parameters which
  4485. * indicate low latency and we enable latency-based RA params then
  4486. * the low_latency_rate_count will be incremented.
  4487. * This counts the number of peer-TIDs that have been categorized as
  4488. * low-latency.
  4489. */
  4490. A_UINT32 low_latency_rate_cnt;
  4491. /** Indicate how many times rate drop happened within SIFS burst */
  4492. A_UINT32 su_burst_rate_drop_cnt;
  4493. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4494. A_UINT32 su_burst_rate_drop_fail_cnt;
  4495. } htt_tx_pdev_rate_stats_sawf_tlv;
  4496. typedef struct {
  4497. htt_tlv_hdr_t tlv_hdr;
  4498. /**
  4499. * BIT [ 7 : 0] :- mac_id
  4500. * BIT [31 : 8] :- reserved
  4501. */
  4502. A_UINT32 mac_id__word;
  4503. /** 11BE EHT DL MU OFDMA LDPC count */
  4504. A_UINT32 be_ofdma_tx_ldpc;
  4505. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4506. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4507. /**
  4508. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4509. */
  4510. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4511. /** 11BE EHT DL MU OFDMA TX BW stats */
  4512. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4513. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4514. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4515. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4516. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4517. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4518. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4519. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4520. typedef struct {
  4521. htt_tlv_hdr_t tlv_hdr;
  4522. /** Tx PPDU duration histogram **/
  4523. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4524. A_UINT32 tx_success_time_us_low;
  4525. A_UINT32 tx_success_time_us_high;
  4526. A_UINT32 tx_fail_time_us_low;
  4527. A_UINT32 tx_fail_time_us_high;
  4528. A_UINT32 pdev_up_time_us_low;
  4529. A_UINT32 pdev_up_time_us_high;
  4530. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4531. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4532. * TLV_TAGS:
  4533. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4534. */
  4535. /* NOTE:
  4536. * This structure is for documentation, and cannot be safely used directly.
  4537. * Instead, use the constituent TLV structures to fill/parse.
  4538. */
  4539. typedef struct {
  4540. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4541. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4542. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4543. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4544. } htt_tx_pdev_rate_stats_t;
  4545. /* == PDEV RX RATE CTRL STATS == */
  4546. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4547. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4548. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4549. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4550. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4551. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4552. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4553. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4554. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4555. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4556. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4557. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4558. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4559. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4560. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4561. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4562. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4563. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4564. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4565. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4566. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4567. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4568. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4569. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4570. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4571. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4572. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4573. */
  4574. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4575. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4576. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4577. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4578. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4579. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4580. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4581. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4582. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4583. */
  4584. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4585. typedef enum {
  4586. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4587. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4588. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4589. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4590. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4591. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4592. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4593. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4594. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4595. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4596. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4597. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4598. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4599. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4600. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4601. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4602. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4603. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4604. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4605. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4606. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4607. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4608. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4609. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4610. do { \
  4611. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4612. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4613. } while (0)
  4614. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4615. typedef enum {
  4616. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4617. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4618. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4619. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4620. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4621. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4622. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4623. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4624. typedef struct {
  4625. htt_tlv_hdr_t tlv_hdr;
  4626. /**
  4627. * BIT [ 7 : 0] :- mac_id
  4628. * BIT [31 : 8] :- reserved
  4629. */
  4630. A_UINT32 mac_id__word;
  4631. A_UINT32 nsts;
  4632. /** Number of rx ldpc packets */
  4633. A_UINT32 rx_ldpc;
  4634. /** Number of rx rts packets */
  4635. A_UINT32 rts_cnt;
  4636. /** units = dB above noise floor */
  4637. A_UINT32 rssi_mgmt;
  4638. /** units = dB above noise floor */
  4639. A_UINT32 rssi_data;
  4640. /** units = dB above noise floor */
  4641. A_UINT32 rssi_comb;
  4642. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4643. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4644. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4645. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4646. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4647. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4648. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4649. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4650. /** units = dB above noise floor */
  4651. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4652. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4653. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4654. /** rx Signal Strength value in dBm unit */
  4655. A_INT32 rssi_in_dbm;
  4656. A_UINT32 rx_11ax_su_ext;
  4657. A_UINT32 rx_11ac_mumimo;
  4658. A_UINT32 rx_11ax_mumimo;
  4659. A_UINT32 rx_11ax_ofdma;
  4660. A_UINT32 txbf;
  4661. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4662. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4663. A_UINT32 rx_active_dur_us_low;
  4664. A_UINT32 rx_active_dur_us_high;
  4665. /** number of times UL MU MIMO RX packets received */
  4666. A_UINT32 rx_11ax_ul_ofdma;
  4667. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4668. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4669. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4670. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4671. /**
  4672. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4673. * (Increments the individual user NSS in the OFDMA PPDU received)
  4674. */
  4675. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4676. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4677. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4678. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4679. A_UINT32 ul_ofdma_rx_stbc;
  4680. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4681. A_UINT32 ul_ofdma_rx_ldpc;
  4682. /**
  4683. * Number of non data PPDUs received for each degree (number of users)
  4684. * in UL OFDMA
  4685. */
  4686. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4687. /**
  4688. * Number of data ppdus received for each degree (number of users)
  4689. * in UL OFDMA
  4690. */
  4691. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4692. /**
  4693. * Number of mpdus passed for each degree (number of users)
  4694. * in UL OFDMA TB PPDU
  4695. */
  4696. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4697. /**
  4698. * Number of mpdus failed for each degree (number of users)
  4699. * in UL OFDMA TB PPDU
  4700. */
  4701. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4702. A_UINT32 nss_count;
  4703. A_UINT32 pilot_count;
  4704. /** RxEVM stats in dB */
  4705. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4706. /**
  4707. * EVM mean across pilots, computed as
  4708. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4709. */
  4710. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4711. /** dBm units */
  4712. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4713. /** per_chain_rssi_pkt_type:
  4714. * This field shows what type of rx frame the per-chain RSSI was computed
  4715. * on, by recording the frame type and sub-type as bit-fields within this
  4716. * field:
  4717. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4718. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4719. * BIT [31 : 8] :- Reserved
  4720. */
  4721. A_UINT32 per_chain_rssi_pkt_type;
  4722. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4723. A_UINT32 rx_su_ndpa;
  4724. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4725. A_UINT32 rx_mu_ndpa;
  4726. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4727. A_UINT32 rx_br_poll;
  4728. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4729. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4730. /**
  4731. * Number of non data ppdus received for each degree (number of users)
  4732. * with UL MUMIMO
  4733. */
  4734. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4735. /**
  4736. * Number of data ppdus received for each degree (number of users)
  4737. * with UL MUMIMO
  4738. */
  4739. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4740. /**
  4741. * Number of mpdus passed for each degree (number of users)
  4742. * with UL MUMIMO TB PPDU
  4743. */
  4744. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4745. /**
  4746. * Number of mpdus failed for each degree (number of users)
  4747. * with UL MUMIMO TB PPDU
  4748. */
  4749. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4750. /**
  4751. * Number of non data ppdus received for each degree (number of users)
  4752. * in UL OFDMA
  4753. */
  4754. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4755. /**
  4756. * Number of data ppdus received for each degree (number of users)
  4757. *in UL OFDMA
  4758. */
  4759. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4760. /* Stats for MCS 12/13 */
  4761. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4762. /*
  4763. * NOTE - this TLV is already large enough that it causes the HTT message
  4764. * carrying it to be nearly at the message size limit that applies to
  4765. * many targets/hosts.
  4766. * No further fields should be added to this TLV without very careful
  4767. * review to ensure the size increase is acceptable.
  4768. */
  4769. } htt_rx_pdev_rate_stats_tlv;
  4770. typedef struct {
  4771. htt_tlv_hdr_t tlv_hdr;
  4772. /** Tx PPDU duration histogram **/
  4773. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4774. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4775. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4776. * TLV_TAGS:
  4777. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4778. */
  4779. /* NOTE:
  4780. * This structure is for documentation, and cannot be safely used directly.
  4781. * Instead, use the constituent TLV structures to fill/parse.
  4782. */
  4783. typedef struct {
  4784. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4785. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4786. } htt_rx_pdev_rate_stats_t;
  4787. typedef struct {
  4788. htt_tlv_hdr_t tlv_hdr;
  4789. /** units = dB above noise floor */
  4790. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4791. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4792. /** rx mcast signal strength value in dBm unit */
  4793. A_INT32 rssi_mcast_in_dbm;
  4794. /** rx mgmt packet signal Strength value in dBm unit */
  4795. A_INT32 rssi_mgmt_in_dbm;
  4796. /*
  4797. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4798. * due to message size limitations.
  4799. */
  4800. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4801. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4802. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4803. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4804. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4805. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4806. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4807. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4808. /* MCS 14,15 */
  4809. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4810. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4811. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4812. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4813. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4814. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4815. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4816. } htt_rx_pdev_rate_ext_stats_tlv;
  4817. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4818. * TLV_TAGS:
  4819. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4820. */
  4821. /* NOTE:
  4822. * This structure is for documentation, and cannot be safely used directly.
  4823. * Instead, use the constituent TLV structures to fill/parse.
  4824. */
  4825. typedef struct {
  4826. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4827. } htt_rx_pdev_rate_ext_stats_t;
  4828. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4829. #define HTT_STATS_CMN_MAC_ID_S 0
  4830. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4831. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4832. HTT_STATS_CMN_MAC_ID_S)
  4833. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4834. do { \
  4835. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4836. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4837. } while (0)
  4838. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4839. typedef struct {
  4840. htt_tlv_hdr_t tlv_hdr;
  4841. /**
  4842. * BIT [ 7 : 0] :- mac_id
  4843. * BIT [31 : 8] :- reserved
  4844. */
  4845. A_UINT32 mac_id__word;
  4846. A_UINT32 rx_11ax_ul_ofdma;
  4847. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4848. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4849. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4850. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4851. A_UINT32 ul_ofdma_rx_stbc;
  4852. A_UINT32 ul_ofdma_rx_ldpc;
  4853. /*
  4854. * These are arrays to hold the number of PPDUs that we received per RU.
  4855. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4856. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4857. */
  4858. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4859. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4860. /*
  4861. * These arrays hold Target RSSI (rx power the AP wants),
  4862. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4863. * which can be identified by AIDs, during trigger based RX.
  4864. * Array acts a circular buffer and holds values for last 5 STAs
  4865. * in the same order as RX.
  4866. */
  4867. /**
  4868. * STA AID array for identifying which STA the
  4869. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4870. */
  4871. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4872. /**
  4873. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4874. */
  4875. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4876. /**
  4877. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4878. */
  4879. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4880. /**
  4881. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4882. */
  4883. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4884. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4885. /*
  4886. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4887. * response to basic trigger. Typically a data response is expected.
  4888. */
  4889. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4890. } htt_rx_pdev_ul_trigger_stats_tlv;
  4891. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4892. * TLV_TAGS:
  4893. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4894. * NOTE:
  4895. * This structure is for documentation, and cannot be safely used directly.
  4896. * Instead, use the constituent TLV structures to fill/parse.
  4897. */
  4898. typedef struct {
  4899. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4900. } htt_rx_pdev_ul_trigger_stats_t;
  4901. typedef struct {
  4902. htt_tlv_hdr_t tlv_hdr;
  4903. /**
  4904. * BIT [ 7 : 0] :- mac_id
  4905. * BIT [31 : 8] :- reserved
  4906. */
  4907. A_UINT32 mac_id__word;
  4908. A_UINT32 rx_11be_ul_ofdma;
  4909. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4910. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4911. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4912. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4913. A_UINT32 be_ul_ofdma_rx_stbc;
  4914. A_UINT32 be_ul_ofdma_rx_ldpc;
  4915. /*
  4916. * These are arrays to hold the number of PPDUs that we received per RU.
  4917. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4918. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4919. */
  4920. /** PPDU level */
  4921. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4922. /** PPDU level */
  4923. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4924. /*
  4925. * These arrays hold Target RSSI (rx power the AP wants),
  4926. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4927. * which can be identified by AIDs, during trigger based RX.
  4928. * Array acts a circular buffer and holds values for last 5 STAs
  4929. * in the same order as RX.
  4930. */
  4931. /**
  4932. * STA AID array for identifying which STA the
  4933. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4934. */
  4935. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4936. /**
  4937. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4938. */
  4939. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4940. /**
  4941. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4942. */
  4943. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4944. /**
  4945. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4946. */
  4947. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4948. /*
  4949. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4950. * response to basic trigger. Typically a data response is expected.
  4951. */
  4952. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4953. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4954. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4955. * TLV_TAGS:
  4956. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4957. * NOTE:
  4958. * This structure is for documentation, and cannot be safely used directly.
  4959. * Instead, use the constituent TLV structures to fill/parse.
  4960. */
  4961. typedef struct {
  4962. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4963. } htt_rx_pdev_be_ul_trigger_stats_t;
  4964. typedef struct {
  4965. htt_tlv_hdr_t tlv_hdr;
  4966. A_UINT32 user_index;
  4967. /** PPDU level */
  4968. A_UINT32 rx_ulofdma_non_data_ppdu;
  4969. /** PPDU level */
  4970. A_UINT32 rx_ulofdma_data_ppdu;
  4971. /** MPDU level */
  4972. A_UINT32 rx_ulofdma_mpdu_ok;
  4973. /** MPDU level */
  4974. A_UINT32 rx_ulofdma_mpdu_fail;
  4975. A_UINT32 rx_ulofdma_non_data_nusers;
  4976. A_UINT32 rx_ulofdma_data_nusers;
  4977. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4978. typedef struct {
  4979. htt_tlv_hdr_t tlv_hdr;
  4980. A_UINT32 user_index;
  4981. /** PPDU level */
  4982. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4983. /** PPDU level */
  4984. A_UINT32 be_rx_ulofdma_data_ppdu;
  4985. /** MPDU level */
  4986. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4987. /** MPDU level */
  4988. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4989. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4990. A_UINT32 be_rx_ulofdma_data_nusers;
  4991. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4992. typedef struct {
  4993. htt_tlv_hdr_t tlv_hdr;
  4994. A_UINT32 user_index;
  4995. /** PPDU level */
  4996. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4997. /** PPDU level */
  4998. A_UINT32 rx_ulmumimo_data_ppdu;
  4999. /** MPDU level */
  5000. A_UINT32 rx_ulmumimo_mpdu_ok;
  5001. /** MPDU level */
  5002. A_UINT32 rx_ulmumimo_mpdu_fail;
  5003. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  5004. typedef struct {
  5005. htt_tlv_hdr_t tlv_hdr;
  5006. A_UINT32 user_index;
  5007. /** PPDU level */
  5008. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  5009. /** PPDU level */
  5010. A_UINT32 be_rx_ulmumimo_data_ppdu;
  5011. /** MPDU level */
  5012. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  5013. /** MPDU level */
  5014. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  5015. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  5016. /* == RX PDEV/SOC STATS == */
  5017. typedef struct {
  5018. htt_tlv_hdr_t tlv_hdr;
  5019. /**
  5020. * BIT [7:0] :- mac_id
  5021. * BIT [31:8] :- reserved
  5022. *
  5023. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5024. */
  5025. A_UINT32 mac_id__word;
  5026. /** Number of times UL MUMIMO RX packets received */
  5027. A_UINT32 rx_11ax_ul_mumimo;
  5028. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  5029. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5030. /**
  5031. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  5032. * Index 0 indicates 1xLTF + 1.6 msec GI
  5033. * Index 1 indicates 2xLTF + 1.6 msec GI
  5034. * Index 2 indicates 4xLTF + 3.2 msec GI
  5035. */
  5036. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5037. /**
  5038. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  5039. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5040. */
  5041. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5042. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  5043. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5044. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5045. A_UINT32 ul_mumimo_rx_stbc;
  5046. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5047. A_UINT32 ul_mumimo_rx_ldpc;
  5048. /* Stats for MCS 12/13 */
  5049. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5050. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5051. /** RSSI in dBm for Rx TB PPDUs */
  5052. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  5053. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5054. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5055. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5056. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5057. /** Average pilot EVM measued for RX UL TB PPDU */
  5058. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5059. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5060. /*
  5061. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  5062. * response to basic trigger. Typically a data response is expected.
  5063. */
  5064. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  5065. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  5066. typedef struct {
  5067. htt_tlv_hdr_t tlv_hdr;
  5068. /**
  5069. * BIT [7:0] :- mac_id
  5070. * BIT [31:8] :- reserved
  5071. *
  5072. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5073. */
  5074. A_UINT32 mac_id__word;
  5075. /** Number of times UL MUMIMO RX packets received */
  5076. A_UINT32 rx_11be_ul_mumimo;
  5077. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  5078. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5079. /**
  5080. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  5081. * Index 0 indicates 1xLTF + 1.6 msec GI
  5082. * Index 1 indicates 2xLTF + 1.6 msec GI
  5083. * Index 2 indicates 4xLTF + 3.2 msec GI
  5084. */
  5085. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5086. /**
  5087. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5088. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5089. */
  5090. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5091. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5092. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5093. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5094. A_UINT32 be_ul_mumimo_rx_stbc;
  5095. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5096. A_UINT32 be_ul_mumimo_rx_ldpc;
  5097. /** RSSI in dBm for Rx TB PPDUs */
  5098. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5099. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5100. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5101. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5102. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5103. /** Average pilot EVM measued for RX UL TB PPDU */
  5104. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5105. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5106. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5107. /*
  5108. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5109. * in response to basic trigger. Typically a data response is expected.
  5110. */
  5111. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5112. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5113. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5114. * TLV_TAGS:
  5115. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5116. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5117. */
  5118. typedef struct {
  5119. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5120. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5121. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5122. typedef struct {
  5123. htt_tlv_hdr_t tlv_hdr;
  5124. /** Num Packets received on REO FW ring */
  5125. A_UINT32 fw_reo_ring_data_msdu;
  5126. /** Num bc/mc packets indicated from fw to host */
  5127. A_UINT32 fw_to_host_data_msdu_bcmc;
  5128. /** Num unicast packets indicated from fw to host */
  5129. A_UINT32 fw_to_host_data_msdu_uc;
  5130. /** Num remote buf recycle from offload */
  5131. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5132. /** Num remote free buf given to offload */
  5133. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5134. /** Num unicast packets from local path indicated to host */
  5135. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5136. /** Num unicast packets from REO indicated to host */
  5137. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5138. /** Num Packets received from WBM SW1 ring */
  5139. A_UINT32 wbm_sw_ring_reap;
  5140. /** Num packets from WBM forwarded from fw to host via WBM */
  5141. A_UINT32 wbm_forward_to_host_cnt;
  5142. /** Num packets from WBM recycled to target refill ring */
  5143. A_UINT32 wbm_target_recycle_cnt;
  5144. /**
  5145. * Total Num of recycled to refill ring,
  5146. * including packets from WBM and REO
  5147. */
  5148. A_UINT32 target_refill_ring_recycle_cnt;
  5149. } htt_rx_soc_fw_stats_tlv;
  5150. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5151. /* NOTE: Variable length TLV, use length spec to infer array size */
  5152. typedef struct {
  5153. htt_tlv_hdr_t tlv_hdr;
  5154. /** Num ring empty encountered */
  5155. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5156. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5157. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5158. /* NOTE: Variable length TLV, use length spec to infer array size */
  5159. typedef struct {
  5160. htt_tlv_hdr_t tlv_hdr;
  5161. /** Num total buf refilled from refill ring */
  5162. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5163. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5164. /* RXDMA error code from WBM released packets */
  5165. typedef enum {
  5166. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5167. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5168. HTT_RX_RXDMA_FCS_ERR = 2,
  5169. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5170. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5171. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5172. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5173. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5174. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5175. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5176. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5177. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5178. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5179. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5180. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5181. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5182. /*
  5183. * This MAX_ERR_CODE should not be used in any host/target messages,
  5184. * so that even though it is defined within a host/target interface
  5185. * definition header file, it isn't actually part of the host/target
  5186. * interface, and thus can be modified.
  5187. */
  5188. HTT_RX_RXDMA_MAX_ERR_CODE
  5189. } htt_rx_rxdma_error_code_enum;
  5190. /* NOTE: Variable length TLV, use length spec to infer array size */
  5191. typedef struct {
  5192. htt_tlv_hdr_t tlv_hdr;
  5193. /** NOTE:
  5194. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5195. * It is expected but not required that the target will provide a rxdma_err element
  5196. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5197. * MAX_ERR_CODE. The host should ignore any array elements whose
  5198. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5199. */
  5200. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5201. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5202. /* REO error code from WBM released packets */
  5203. typedef enum {
  5204. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5205. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5206. HTT_RX_AMPDU_IN_NON_BA = 2,
  5207. HTT_RX_NON_BA_DUPLICATE = 3,
  5208. HTT_RX_BA_DUPLICATE = 4,
  5209. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5210. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5211. HTT_RX_REGULAR_FRAME_OOR = 7,
  5212. HTT_RX_BAR_FRAME_OOR = 8,
  5213. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5214. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5215. HTT_RX_PN_CHECK_FAILED = 11,
  5216. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5217. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5218. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5219. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5220. /*
  5221. * This MAX_ERR_CODE should not be used in any host/target messages,
  5222. * so that even though it is defined within a host/target interface
  5223. * definition header file, it isn't actually part of the host/target
  5224. * interface, and thus can be modified.
  5225. */
  5226. HTT_RX_REO_MAX_ERR_CODE
  5227. } htt_rx_reo_error_code_enum;
  5228. /* NOTE: Variable length TLV, use length spec to infer array size */
  5229. typedef struct {
  5230. htt_tlv_hdr_t tlv_hdr;
  5231. /** NOTE:
  5232. * The mapping of REO error types to reo_err array elements is HW dependent.
  5233. * It is expected but not required that the target will provide a rxdma_err element
  5234. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5235. * MAX_ERR_CODE. The host should ignore any array elements whose
  5236. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5237. */
  5238. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5239. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5240. /* NOTE:
  5241. * This structure is for documentation, and cannot be safely used directly.
  5242. * Instead, use the constituent TLV structures to fill/parse.
  5243. */
  5244. typedef struct {
  5245. htt_rx_soc_fw_stats_tlv fw_tlv;
  5246. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5247. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5248. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5249. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5250. } htt_rx_soc_stats_t;
  5251. /* == RX PDEV STATS == */
  5252. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5253. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5254. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5255. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5256. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5257. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5258. do { \
  5259. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5260. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5261. } while (0)
  5262. typedef struct {
  5263. htt_tlv_hdr_t tlv_hdr;
  5264. /**
  5265. * BIT [ 7 : 0] :- mac_id
  5266. * BIT [31 : 8] :- reserved
  5267. */
  5268. A_UINT32 mac_id__word;
  5269. /** Num PPDU status processed from HW */
  5270. A_UINT32 ppdu_recvd;
  5271. /** Num MPDU across PPDUs with FCS ok */
  5272. A_UINT32 mpdu_cnt_fcs_ok;
  5273. /** Num MPDU across PPDUs with FCS err */
  5274. A_UINT32 mpdu_cnt_fcs_err;
  5275. /** Num MSDU across PPDUs */
  5276. A_UINT32 tcp_msdu_cnt;
  5277. /** Num MSDU across PPDUs */
  5278. A_UINT32 tcp_ack_msdu_cnt;
  5279. /** Num MSDU across PPDUs */
  5280. A_UINT32 udp_msdu_cnt;
  5281. /** Num MSDU across PPDUs */
  5282. A_UINT32 other_msdu_cnt;
  5283. /** Num MPDU on FW ring indicated */
  5284. A_UINT32 fw_ring_mpdu_ind;
  5285. /** Num MGMT MPDU given to protocol */
  5286. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5287. /** Num ctrl MPDU given to protocol */
  5288. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5289. /** Num mcast data packet received */
  5290. A_UINT32 fw_ring_mcast_data_msdu;
  5291. /** Num broadcast data packet received */
  5292. A_UINT32 fw_ring_bcast_data_msdu;
  5293. /** Num unicast data packet received */
  5294. A_UINT32 fw_ring_ucast_data_msdu;
  5295. /** Num null data packet received */
  5296. A_UINT32 fw_ring_null_data_msdu;
  5297. /** Num MPDU on FW ring dropped */
  5298. A_UINT32 fw_ring_mpdu_drop;
  5299. /** Num buf indication to offload */
  5300. A_UINT32 ofld_local_data_ind_cnt;
  5301. /** Num buf recycle from offload */
  5302. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5303. /** Num buf indication to data_rx */
  5304. A_UINT32 drx_local_data_ind_cnt;
  5305. /** Num buf recycle from data_rx */
  5306. A_UINT32 drx_local_data_buf_recycle_cnt;
  5307. /** Num buf indication to protocol */
  5308. A_UINT32 local_nondata_ind_cnt;
  5309. /** Num buf recycle from protocol */
  5310. A_UINT32 local_nondata_buf_recycle_cnt;
  5311. /** Num buf fed */
  5312. A_UINT32 fw_status_buf_ring_refill_cnt;
  5313. /** Num ring empty encountered */
  5314. A_UINT32 fw_status_buf_ring_empty_cnt;
  5315. /** Num buf fed */
  5316. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5317. /** Num ring empty encountered */
  5318. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5319. /** Num buf fed */
  5320. A_UINT32 fw_link_buf_ring_refill_cnt;
  5321. /** Num ring empty encountered */
  5322. A_UINT32 fw_link_buf_ring_empty_cnt;
  5323. /** Num buf fed */
  5324. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5325. /** Num ring empty encountered */
  5326. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5327. /** Num buf fed */
  5328. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5329. /** Num ring empty encountered */
  5330. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5331. /** Num buf fed */
  5332. A_UINT32 mon_status_buf_ring_refill_cnt;
  5333. /** Num ring empty encountered */
  5334. A_UINT32 mon_status_buf_ring_empty_cnt;
  5335. /** Num buf fed */
  5336. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5337. /** Num ring empty encountered */
  5338. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5339. /** Num buf fed */
  5340. A_UINT32 mon_dest_ring_update_cnt;
  5341. /** Num ring full encountered */
  5342. A_UINT32 mon_dest_ring_full_cnt;
  5343. /** Num rx suspend is attempted */
  5344. A_UINT32 rx_suspend_cnt;
  5345. /** Num rx suspend failed */
  5346. A_UINT32 rx_suspend_fail_cnt;
  5347. /** Num rx resume attempted */
  5348. A_UINT32 rx_resume_cnt;
  5349. /** Num rx resume failed */
  5350. A_UINT32 rx_resume_fail_cnt;
  5351. /** Num rx ring switch */
  5352. A_UINT32 rx_ring_switch_cnt;
  5353. /** Num rx ring restore */
  5354. A_UINT32 rx_ring_restore_cnt;
  5355. /** Num rx flush issued */
  5356. A_UINT32 rx_flush_cnt;
  5357. /** Num rx recovery */
  5358. A_UINT32 rx_recovery_reset_cnt;
  5359. } htt_rx_pdev_fw_stats_tlv;
  5360. typedef struct {
  5361. htt_tlv_hdr_t tlv_hdr;
  5362. /** peer mac address */
  5363. htt_mac_addr peer_mac_addr;
  5364. /** Num of tx mgmt frames with subtype on peer level */
  5365. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5366. /** Num of rx mgmt frames with subtype on peer level */
  5367. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5368. } htt_peer_ctrl_path_txrx_stats_tlv;
  5369. #define HTT_STATS_PHY_ERR_MAX 43
  5370. typedef struct {
  5371. htt_tlv_hdr_t tlv_hdr;
  5372. /**
  5373. * BIT [ 7 : 0] :- mac_id
  5374. * BIT [31 : 8] :- reserved
  5375. */
  5376. A_UINT32 mac_id__word;
  5377. /** Num of phy err */
  5378. A_UINT32 total_phy_err_cnt;
  5379. /** Counts of different types of phy errs
  5380. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5381. * The only currently-supported mapping is shown below:
  5382. *
  5383. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5384. * 1 phyrx_err_synth_off
  5385. * 2 phyrx_err_ofdma_timing
  5386. * 3 phyrx_err_ofdma_signal_parity
  5387. * 4 phyrx_err_ofdma_rate_illegal
  5388. * 5 phyrx_err_ofdma_length_illegal
  5389. * 6 phyrx_err_ofdma_restart
  5390. * 7 phyrx_err_ofdma_service
  5391. * 8 phyrx_err_ppdu_ofdma_power_drop
  5392. * 9 phyrx_err_cck_blokker
  5393. * 10 phyrx_err_cck_timing
  5394. * 11 phyrx_err_cck_header_crc
  5395. * 12 phyrx_err_cck_rate_illegal
  5396. * 13 phyrx_err_cck_length_illegal
  5397. * 14 phyrx_err_cck_restart
  5398. * 15 phyrx_err_cck_service
  5399. * 16 phyrx_err_cck_power_drop
  5400. * 17 phyrx_err_ht_crc_err
  5401. * 18 phyrx_err_ht_length_illegal
  5402. * 19 phyrx_err_ht_rate_illegal
  5403. * 20 phyrx_err_ht_zlf
  5404. * 21 phyrx_err_false_radar_ext
  5405. * 22 phyrx_err_green_field
  5406. * 23 phyrx_err_bw_gt_dyn_bw
  5407. * 24 phyrx_err_leg_ht_mismatch
  5408. * 25 phyrx_err_vht_crc_error
  5409. * 26 phyrx_err_vht_siga_unsupported
  5410. * 27 phyrx_err_vht_lsig_len_invalid
  5411. * 28 phyrx_err_vht_ndp_or_zlf
  5412. * 29 phyrx_err_vht_nsym_lt_zero
  5413. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5414. * 31 phyrx_err_vht_rx_skip_group_id0
  5415. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5416. * 33 phyrx_err_vht_rx_skip_group_id63
  5417. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5418. * 35 phyrx_err_defer_nap
  5419. * 36 phyrx_err_fdomain_timeout
  5420. * 37 phyrx_err_lsig_rel_check
  5421. * 38 phyrx_err_bt_collision
  5422. * 39 phyrx_err_unsupported_mu_feedback
  5423. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5424. * 41 phyrx_err_unsupported_cbf
  5425. * 42 phyrx_err_other
  5426. */
  5427. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5428. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5429. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5430. /* NOTE: Variable length TLV, use length spec to infer array size */
  5431. typedef struct {
  5432. htt_tlv_hdr_t tlv_hdr;
  5433. /** Num error MPDU for each RxDMA error type */
  5434. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5435. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5436. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5437. /* NOTE: Variable length TLV, use length spec to infer array size */
  5438. typedef struct {
  5439. htt_tlv_hdr_t tlv_hdr;
  5440. /** Num MPDU dropped */
  5441. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5442. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5443. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5444. * TLV_TAGS:
  5445. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5446. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5447. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5448. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5449. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5450. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5451. */
  5452. /* NOTE:
  5453. * This structure is for documentation, and cannot be safely used directly.
  5454. * Instead, use the constituent TLV structures to fill/parse.
  5455. */
  5456. typedef struct {
  5457. htt_rx_soc_stats_t soc_stats;
  5458. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5459. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5460. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5461. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5462. } htt_rx_pdev_stats_t;
  5463. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5464. * TLV_TAGS:
  5465. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5466. *
  5467. */
  5468. typedef struct {
  5469. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5470. } htt_ctrl_path_txrx_stats_t;
  5471. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5472. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5473. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5474. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5475. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5476. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5477. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5478. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5479. typedef struct {
  5480. htt_tlv_hdr_t tlv_hdr;
  5481. /* Below values are obtained from the HW Cycles counter registers */
  5482. A_UINT32 tx_frame_usec;
  5483. A_UINT32 rx_frame_usec;
  5484. A_UINT32 rx_clear_usec;
  5485. A_UINT32 my_rx_frame_usec;
  5486. A_UINT32 usec_cnt;
  5487. A_UINT32 med_rx_idle_usec;
  5488. A_UINT32 med_tx_idle_global_usec;
  5489. A_UINT32 cca_obss_usec;
  5490. } htt_pdev_stats_cca_counters_tlv;
  5491. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5492. * due to lack of support in some host stats infrastructures for
  5493. * TLVs nested within TLVs.
  5494. */
  5495. typedef struct {
  5496. htt_tlv_hdr_t tlv_hdr;
  5497. /** The channel number on which these stats were collected */
  5498. A_UINT32 chan_num;
  5499. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5500. A_UINT32 num_records;
  5501. /**
  5502. * Bit map of valid CCA counters
  5503. * Bit0 - tx_frame_usec
  5504. * Bit1 - rx_frame_usec
  5505. * Bit2 - rx_clear_usec
  5506. * Bit3 - my_rx_frame_usec
  5507. * bit4 - usec_cnt
  5508. * Bit5 - med_rx_idle_usec
  5509. * Bit6 - med_tx_idle_global_usec
  5510. * Bit7 - cca_obss_usec
  5511. *
  5512. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5513. */
  5514. A_UINT32 valid_cca_counters_bitmap;
  5515. /** Indicates the stats collection interval
  5516. * Valid Values:
  5517. * 100 - For the 100ms interval CCA stats histogram
  5518. * 1000 - For 1sec interval CCA histogram
  5519. * 0xFFFFFFFF - For Cumulative CCA Stats
  5520. */
  5521. A_UINT32 collection_interval;
  5522. /**
  5523. * This will be followed by an array which contains the CCA stats
  5524. * collected in the last N intervals,
  5525. * if the indication is for last N intervals CCA stats.
  5526. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5527. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5528. */
  5529. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5530. } htt_pdev_cca_stats_hist_tlv;
  5531. typedef struct {
  5532. htt_tlv_hdr_t tlv_hdr;
  5533. /** The channel number on which these stats were collected */
  5534. A_UINT32 chan_num;
  5535. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5536. A_UINT32 num_records;
  5537. /**
  5538. * Bit map of valid CCA counters
  5539. * Bit0 - tx_frame_usec
  5540. * Bit1 - rx_frame_usec
  5541. * Bit2 - rx_clear_usec
  5542. * Bit3 - my_rx_frame_usec
  5543. * bit4 - usec_cnt
  5544. * Bit5 - med_rx_idle_usec
  5545. * Bit6 - med_tx_idle_global_usec
  5546. * Bit7 - cca_obss_usec
  5547. *
  5548. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5549. */
  5550. A_UINT32 valid_cca_counters_bitmap;
  5551. /** Indicates the stats collection interval
  5552. * Valid Values:
  5553. * 100 - For the 100ms interval CCA stats histogram
  5554. * 1000 - For 1sec interval CCA histogram
  5555. * 0xFFFFFFFF - For Cumulative CCA Stats
  5556. */
  5557. A_UINT32 collection_interval;
  5558. /**
  5559. * This will be followed by an array which contains the CCA stats
  5560. * collected in the last N intervals,
  5561. * if the indication is for last N intervals CCA stats.
  5562. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5563. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5564. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5565. */
  5566. } htt_pdev_cca_stats_hist_v1_tlv;
  5567. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5568. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5569. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5570. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5571. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5572. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5573. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5574. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5575. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5576. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5577. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5578. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5579. do { \
  5580. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5581. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5582. } while (0)
  5583. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5584. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5585. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5586. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5587. do { \
  5588. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5589. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5590. } while (0)
  5591. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5592. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5593. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5594. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5595. do { \
  5596. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5597. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5598. } while (0)
  5599. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5600. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5601. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5602. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5603. do { \
  5604. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5605. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5606. } while (0)
  5607. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5608. typedef struct {
  5609. htt_tlv_hdr_t tlv_hdr;
  5610. A_UINT32 vdev_id;
  5611. htt_mac_addr peer_mac;
  5612. A_UINT32 flow_id_flags;
  5613. /**
  5614. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5615. * not initiated by host
  5616. */
  5617. A_UINT32 dialog_id;
  5618. A_UINT32 wake_dura_us;
  5619. A_UINT32 wake_intvl_us;
  5620. A_UINT32 sp_offset_us;
  5621. } htt_pdev_stats_twt_session_tlv;
  5622. typedef struct {
  5623. htt_tlv_hdr_t tlv_hdr;
  5624. A_UINT32 pdev_id;
  5625. A_UINT32 num_sessions;
  5626. htt_pdev_stats_twt_session_tlv twt_session[1];
  5627. } htt_pdev_stats_twt_sessions_tlv;
  5628. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5629. * TLV_TAGS:
  5630. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5631. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5632. */
  5633. /* NOTE:
  5634. * This structure is for documentation, and cannot be safely used directly.
  5635. * Instead, use the constituent TLV structures to fill/parse.
  5636. */
  5637. typedef struct {
  5638. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5639. } htt_pdev_twt_sessions_stats_t;
  5640. typedef enum {
  5641. /* Global link descriptor queued in REO */
  5642. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5643. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5644. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5645. /*Number of queue descriptors of this aging group */
  5646. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5647. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5648. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5649. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5650. /* Total number of MSDUs buffered in AC */
  5651. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5652. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5653. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5654. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5655. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5656. } htt_rx_reo_resource_sample_id_enum;
  5657. typedef struct {
  5658. htt_tlv_hdr_t tlv_hdr;
  5659. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5660. /** htt_rx_reo_debug_sample_id_enum */
  5661. A_UINT32 sample_id;
  5662. /** Max value of all samples */
  5663. A_UINT32 total_max;
  5664. /** Average value of total samples */
  5665. A_UINT32 total_avg;
  5666. /** Num of samples including both zeros and non zeros ones*/
  5667. A_UINT32 total_sample;
  5668. /** Average value of all non zeros samples */
  5669. A_UINT32 non_zeros_avg;
  5670. /** Num of non zeros samples */
  5671. A_UINT32 non_zeros_sample;
  5672. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5673. A_UINT32 last_non_zeros_max;
  5674. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5675. A_UINT32 last_non_zeros_min;
  5676. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5677. A_UINT32 last_non_zeros_avg;
  5678. /** Num of last non zero samples */
  5679. A_UINT32 last_non_zeros_sample;
  5680. } htt_rx_reo_resource_stats_tlv_v;
  5681. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5682. * TLV_TAGS:
  5683. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5684. */
  5685. /* NOTE:
  5686. * This structure is for documentation, and cannot be safely used directly.
  5687. * Instead, use the constituent TLV structures to fill/parse.
  5688. */
  5689. typedef struct {
  5690. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5691. } htt_soc_reo_resource_stats_t;
  5692. /* == TX SOUNDING STATS == */
  5693. /* config_param0 */
  5694. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5695. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5696. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5697. typedef enum {
  5698. /* Implicit beamforming stats */
  5699. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5700. /* Single user short inter frame sequence steer stats */
  5701. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5702. /* Single user random back off steer stats */
  5703. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5704. /* Multi user short inter frame sequence steer stats */
  5705. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5706. /* Multi user random back off steer stats */
  5707. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5708. /* For backward compatibility new modes cannot be added */
  5709. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5710. } htt_txbf_sound_steer_modes;
  5711. typedef enum {
  5712. HTT_TX_AC_SOUNDING_MODE = 0,
  5713. HTT_TX_AX_SOUNDING_MODE = 1,
  5714. HTT_TX_BE_SOUNDING_MODE = 2,
  5715. HTT_TX_CMN_SOUNDING_MODE = 3,
  5716. } htt_stats_sounding_tx_mode;
  5717. typedef struct {
  5718. htt_tlv_hdr_t tlv_hdr;
  5719. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5720. /* Counts number of soundings for all steering modes in each bw */
  5721. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5722. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5723. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5724. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5725. /**
  5726. * The sounding array is a 2-D array stored as an 1-D array of
  5727. * A_UINT32. The stats for a particular user/bw combination is
  5728. * referenced with the following:
  5729. *
  5730. * sounding[(user* max_bw) + bw]
  5731. *
  5732. * ... where max_bw == 4 for 160mhz
  5733. */
  5734. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5735. /* cv upload handler stats */
  5736. /** total times CV nc mismatched */
  5737. A_UINT32 cv_nc_mismatch_err;
  5738. /** total times CV has FCS error */
  5739. A_UINT32 cv_fcs_err;
  5740. /** total times CV has invalid NSS index */
  5741. A_UINT32 cv_frag_idx_mismatch;
  5742. /** total times CV has invalid SW peer ID */
  5743. A_UINT32 cv_invalid_peer_id;
  5744. /** total times CV rejected because TXBF is not setup in peer */
  5745. A_UINT32 cv_no_txbf_setup;
  5746. /** total times CV expired while in updating state */
  5747. A_UINT32 cv_expiry_in_update;
  5748. /** total times Pkt b/w exceeding the cbf_bw */
  5749. A_UINT32 cv_pkt_bw_exceed;
  5750. /** total times CV DMA not completed */
  5751. A_UINT32 cv_dma_not_done_err;
  5752. /** total times CV update to peer failed */
  5753. A_UINT32 cv_update_failed;
  5754. /* cv query stats */
  5755. /** total times CV query happened */
  5756. A_UINT32 cv_total_query;
  5757. /** total pattern based CV query */
  5758. A_UINT32 cv_total_pattern_query;
  5759. /** total BW based CV query */
  5760. A_UINT32 cv_total_bw_query;
  5761. /** incorrect encoding in CV flags */
  5762. A_UINT32 cv_invalid_bw_coding;
  5763. /** forced sounding enabled for the peer */
  5764. A_UINT32 cv_forced_sounding;
  5765. /** standalone sounding sequence on-going */
  5766. A_UINT32 cv_standalone_sounding;
  5767. /** NC of available CV lower than expected */
  5768. A_UINT32 cv_nc_mismatch;
  5769. /** feedback type different from expected */
  5770. A_UINT32 cv_fb_type_mismatch;
  5771. /** CV BW not equal to expected BW for OFDMA */
  5772. A_UINT32 cv_ofdma_bw_mismatch;
  5773. /** CV BW not greater than or equal to expected BW */
  5774. A_UINT32 cv_bw_mismatch;
  5775. /** CV pattern not matching with the expected pattern */
  5776. A_UINT32 cv_pattern_mismatch;
  5777. /** CV available is of different preamble type than expected. */
  5778. A_UINT32 cv_preamble_mismatch;
  5779. /** NR of available CV is lower than expected. */
  5780. A_UINT32 cv_nr_mismatch;
  5781. /** CV in use count has exceeded threshold and cannot be used further. */
  5782. A_UINT32 cv_in_use_cnt_exceeded;
  5783. /** A valid CV has been found. */
  5784. A_UINT32 cv_found;
  5785. /** No valid CV was found. */
  5786. A_UINT32 cv_not_found;
  5787. /** Sounding per user in 320MHz bandwidth */
  5788. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5789. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5790. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5791. /* This part can be used for new counters added for CV query/upload. */
  5792. /** non-trigger based ranging sequence on-going */
  5793. A_UINT32 cv_ntbr_sounding;
  5794. /** CV found, but upload is in progress. */
  5795. A_UINT32 cv_found_upload_in_progress;
  5796. /** Expired CV found during query. */
  5797. A_UINT32 cv_expired_during_query;
  5798. /** total times CV dma timeout happened */
  5799. A_UINT32 cv_dma_timeout_error;
  5800. /** total times CV bufs uploaded for IBF case */
  5801. A_UINT32 cv_buf_ibf_uploads;
  5802. /** total times CV bufs uploaded for EBF case */
  5803. A_UINT32 cv_buf_ebf_uploads;
  5804. /** total times CV bufs received from IPC ring */
  5805. A_UINT32 cv_buf_received;
  5806. /** total times CV bufs fed back to the IPC ring */
  5807. A_UINT32 cv_buf_fed_back;
  5808. /* Total times CV query happened for IBF case */
  5809. A_UINT32 cv_total_query_ibf;
  5810. /* A valid CV has been found for IBF case */
  5811. A_UINT32 cv_found_ibf;
  5812. /* A valid CV has not been found for IBF case */
  5813. A_UINT32 cv_not_found_ibf;
  5814. /* Expired CV found during query for IBF case */
  5815. A_UINT32 cv_expired_during_query_ibf;
  5816. } htt_tx_sounding_stats_tlv;
  5817. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5818. * TLV_TAGS:
  5819. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5820. */
  5821. /* NOTE:
  5822. * This structure is for documentation, and cannot be safely used directly.
  5823. * Instead, use the constituent TLV structures to fill/parse.
  5824. */
  5825. typedef struct {
  5826. htt_tx_sounding_stats_tlv sounding_tlv;
  5827. } htt_tx_sounding_stats_t;
  5828. typedef struct {
  5829. htt_tlv_hdr_t tlv_hdr;
  5830. A_UINT32 num_obss_tx_ppdu_success;
  5831. A_UINT32 num_obss_tx_ppdu_failure;
  5832. /** num_sr_tx_transmissions:
  5833. * Counter of TX done by aborting other BSS RX with spatial reuse
  5834. * (for cases where rx RSSI from other BSS is below the packet-detection
  5835. * threshold for doing spatial reuse)
  5836. */
  5837. union {
  5838. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5839. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5840. };
  5841. union {
  5842. /**
  5843. * Count the number of times the RSSI from an other-BSS signal
  5844. * is below the spatial reuse power threshold, thus providing an
  5845. * opportunity for spatial reuse since OBSS interference will be
  5846. * inconsequential.
  5847. */
  5848. A_UINT32 num_spatial_reuse_opportunities;
  5849. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5850. * This old name has been deprecated because it does not
  5851. * clearly and accurately reflect the information stored within
  5852. * this field.
  5853. * Use the new name (num_spatial_reuse_opportunities) instead of
  5854. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5855. */
  5856. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5857. };
  5858. /**
  5859. * Count of number of times OBSS frames were aborted and non-SRG
  5860. * opportunities were created. Non-SRG opportunities are created when
  5861. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5862. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5863. * allow non-SRG TX.
  5864. */
  5865. A_UINT32 num_non_srg_opportunities;
  5866. /**
  5867. * Count of number of times TX PPDU were transmitted using non-SRG
  5868. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5869. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5870. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5871. * transmission happens.
  5872. */
  5873. A_UINT32 num_non_srg_ppdu_tried;
  5874. /**
  5875. * Count of number of times non-SRG based TX transmissions were successful
  5876. */
  5877. A_UINT32 num_non_srg_ppdu_success;
  5878. /**
  5879. * Count of number of times OBSS frames were aborted and SRG opportunities
  5880. * were created. Srg opportunities are created when incoming OBSS RSSI
  5881. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5882. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5883. * registers allow SRG TX.
  5884. */
  5885. A_UINT32 num_srg_opportunities;
  5886. /**
  5887. * Count of number of times TX PPDU were transmitted using SRG
  5888. * opportunities created.
  5889. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5890. * threshold configured in each PPDU.
  5891. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5892. * then SRG transmission happens.
  5893. */
  5894. A_UINT32 num_srg_ppdu_tried;
  5895. /**
  5896. * Count of number of times SRG based TX transmissions were successful
  5897. */
  5898. A_UINT32 num_srg_ppdu_success;
  5899. /**
  5900. * Count of number of times PSR opportunities were created by aborting
  5901. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5902. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5903. * based spatial reuse.
  5904. */
  5905. A_UINT32 num_psr_opportunities;
  5906. /**
  5907. * Count of number of times TX PPDU were transmitted using PSR
  5908. * opportunities created.
  5909. */
  5910. A_UINT32 num_psr_ppdu_tried;
  5911. /**
  5912. * Count of number of times PSR based TX transmissions were successful.
  5913. */
  5914. A_UINT32 num_psr_ppdu_success;
  5915. /**
  5916. * Count of number of times TX PPDU per access category were transmitted
  5917. * using non-SRG opportunities created.
  5918. */
  5919. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5920. /**
  5921. * Count of number of times non-SRG based TX transmissions per access
  5922. * category were successful
  5923. */
  5924. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5925. /**
  5926. * Count of number of times TX PPDU per access category were transmitted
  5927. * using SRG opportunities created.
  5928. */
  5929. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5930. /**
  5931. * Count of number of times SRG based TX transmissions per access
  5932. * category were successful
  5933. */
  5934. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5935. /**
  5936. * Count of number of times ppdu was flushed due to ongoing OBSS
  5937. * frame duration value lesser than minimum required frame duration.
  5938. */
  5939. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5940. /**
  5941. * Count of number of times ppdu was flushed due to ppdu duration
  5942. * exceeding aborted OBSS frame duration
  5943. */
  5944. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5945. } htt_pdev_obss_pd_stats_tlv;
  5946. /* NOTE:
  5947. * This structure is for documentation, and cannot be safely used directly.
  5948. * Instead, use the constituent TLV structures to fill/parse.
  5949. */
  5950. typedef struct {
  5951. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5952. } htt_pdev_obss_pd_stats_t;
  5953. typedef struct {
  5954. htt_tlv_hdr_t tlv_hdr;
  5955. A_UINT32 pdev_id;
  5956. A_UINT32 current_head_idx;
  5957. A_UINT32 current_tail_idx;
  5958. A_UINT32 num_htt_msgs_sent;
  5959. /**
  5960. * Time in milliseconds for which the ring has been in
  5961. * its current backpressure condition
  5962. */
  5963. A_UINT32 backpressure_time_ms;
  5964. /** backpressure_hist -
  5965. * histogram showing how many times different degrees of backpressure
  5966. * duration occurred:
  5967. * Index 0 indicates the number of times ring was
  5968. * continuously in backpressure state for 100 - 200ms.
  5969. * Index 1 indicates the number of times ring was
  5970. * continuously in backpressure state for 200 - 300ms.
  5971. * Index 2 indicates the number of times ring was
  5972. * continuously in backpressure state for 300 - 400ms.
  5973. * Index 3 indicates the number of times ring was
  5974. * continuously in backpressure state for 400 - 500ms.
  5975. * Index 4 indicates the number of times ring was
  5976. * continuously in backpressure state beyond 500ms.
  5977. */
  5978. A_UINT32 backpressure_hist[5];
  5979. } htt_ring_backpressure_stats_tlv;
  5980. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5981. * TLV_TAGS:
  5982. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5983. */
  5984. /* NOTE:
  5985. * This structure is for documentation, and cannot be safely used directly.
  5986. * Instead, use the constituent TLV structures to fill/parse.
  5987. */
  5988. typedef struct {
  5989. htt_sring_cmn_tlv cmn_tlv;
  5990. struct {
  5991. htt_stats_string_tlv sring_str_tlv;
  5992. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5993. } r[1]; /* variable-length array */
  5994. } htt_ring_backpressure_stats_t;
  5995. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5996. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5997. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5998. typedef struct {
  5999. htt_tlv_hdr_t tlv_hdr;
  6000. /** print_header:
  6001. * This field suggests whether the host should print a header when
  6002. * displaying the TLV (because this is the first latency_prof_stats
  6003. * TLV within a series), or if only the TLV contents should be displayed
  6004. * without a header (because this is not the first TLV within the series).
  6005. */
  6006. A_UINT32 print_header;
  6007. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6008. /** number of data values included in the tot sum */
  6009. A_UINT32 cnt;
  6010. /** time in us */
  6011. A_UINT32 min;
  6012. /** time in us */
  6013. A_UINT32 max;
  6014. A_UINT32 last;
  6015. /** time in us */
  6016. A_UINT32 tot;
  6017. /** time in us */
  6018. A_UINT32 avg;
  6019. /** hist_intvl:
  6020. * Histogram interval, i.e. the latency range covered by each
  6021. * bin of the histogram, in microsecond units.
  6022. * hist[0] counts how many latencies were between 0 to hist_intvl
  6023. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  6024. * hist[2] counts how many latencies were more than 2*hist_intvl
  6025. */
  6026. A_UINT32 hist_intvl;
  6027. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  6028. /** max page faults in any 1 sampling window */
  6029. A_UINT32 page_fault_max;
  6030. /** summed over all sampling windows */
  6031. A_UINT32 page_fault_total;
  6032. /** ignored_latency_count:
  6033. * ignore some of profile latency to avoid avg skewing
  6034. */
  6035. A_UINT32 ignored_latency_count;
  6036. /** interrupts_max: max interrupts within any single sampling window */
  6037. A_UINT32 interrupts_max;
  6038. /** interrupts_hist: histogram of interrupt rate
  6039. * bin0 contains the number of sampling windows that had 0 interrupts,
  6040. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  6041. * bin2 contains the number of sampling windows that had > 4 interrupts
  6042. */
  6043. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6044. } htt_latency_prof_stats_tlv;
  6045. typedef struct {
  6046. htt_tlv_hdr_t tlv_hdr;
  6047. /** duration:
  6048. * Time period over which counts were gathered, units = microseconds.
  6049. */
  6050. A_UINT32 duration;
  6051. A_UINT32 tx_msdu_cnt;
  6052. A_UINT32 tx_mpdu_cnt;
  6053. A_UINT32 tx_ppdu_cnt;
  6054. A_UINT32 rx_msdu_cnt;
  6055. A_UINT32 rx_mpdu_cnt;
  6056. } htt_latency_prof_ctx_tlv;
  6057. typedef struct {
  6058. htt_tlv_hdr_t tlv_hdr;
  6059. /** count of enabled profiles */
  6060. A_UINT32 prof_enable_cnt;
  6061. } htt_latency_prof_cnt_tlv;
  6062. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  6063. * TLV_TAGS:
  6064. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  6065. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  6066. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  6067. */
  6068. /* NOTE:
  6069. * This structure is for documentation, and cannot be safely used directly.
  6070. * Instead, use the constituent TLV structures to fill/parse.
  6071. */
  6072. typedef struct {
  6073. htt_latency_prof_stats_tlv latency_prof_stat;
  6074. htt_latency_prof_ctx_tlv latency_ctx_stat;
  6075. htt_latency_prof_cnt_tlv latency_cnt_stat;
  6076. } htt_soc_latency_stats_t;
  6077. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  6078. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  6079. #define HTT_RX_SQUARE_INDEX 6
  6080. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  6081. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  6082. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  6083. * TLV_TAGS:
  6084. * - HTT_STATS_RX_FSE_STATS_TAG
  6085. */
  6086. typedef struct {
  6087. htt_tlv_hdr_t tlv_hdr;
  6088. /**
  6089. * Number of times host requested for fse enable/disable
  6090. */
  6091. A_UINT32 fse_enable_cnt;
  6092. A_UINT32 fse_disable_cnt;
  6093. /**
  6094. * Number of times host requested for fse cache invalidation
  6095. * individual entries or full cache
  6096. */
  6097. A_UINT32 fse_cache_invalidate_entry_cnt;
  6098. A_UINT32 fse_full_cache_invalidate_cnt;
  6099. /**
  6100. * Cache hits count will increase if there is a matching flow in the cache
  6101. * There is no register for cache miss but the number of cache misses can
  6102. * be calculated as
  6103. * cache miss = (num_searches - cache_hits)
  6104. * Thus, there is no need to have a separate variable for cache misses.
  6105. * Num searches is flow search times done in the cache.
  6106. */
  6107. A_UINT32 fse_num_cache_hits_cnt;
  6108. A_UINT32 fse_num_searches_cnt;
  6109. /**
  6110. * Cache Occupancy holds 2 types of values: Peak and Current.
  6111. * 10 bins are used to keep track of peak occupancy.
  6112. * 8 of these bins represent ranges of values, while the first and last
  6113. * bins represent the extreme cases of the cache being completely empty
  6114. * or completely full.
  6115. * For the non-extreme bins, the number of cache occupancy values per
  6116. * bin is the maximum cache occupancy (128), divided by the number of
  6117. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6118. * The range of values for each histogram bins is specified below:
  6119. * Bin0 = Counter increments when cache occupancy is empty
  6120. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6121. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6122. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6123. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6124. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6125. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6126. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6127. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6128. * Bin9 = Counter increments when cache occupancy is equal to 128
  6129. * The above histogram bin definitions apply to both the peak-occupancy
  6130. * histogram and the current-occupancy histogram.
  6131. *
  6132. * @fse_cache_occupancy_peak_cnt:
  6133. * Array records periodically PEAK cache occupancy values.
  6134. * Peak Occupancy will increment only if it is greater than current
  6135. * occupancy value.
  6136. *
  6137. * @fse_cache_occupancy_curr_cnt:
  6138. * Array records periodically current cache occupancy value.
  6139. * Current Cache occupancy always holds instant snapshot of
  6140. * current number of cache entries.
  6141. **/
  6142. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6143. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6144. /**
  6145. * Square stat is sum of squares of cache occupancy to better understand
  6146. * any variation/deviation within each cache set, over a given time-window.
  6147. *
  6148. * Square stat is calculated this way:
  6149. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6150. * The cache has 16-way set associativity, so the occupancy of a
  6151. * set can vary from 0 to 16. There are 8 sets within the cache.
  6152. * Therefore, the minimum possible square value is 0, and the maximum
  6153. * possible square value is (8*16^2) / 8 = 256.
  6154. *
  6155. * 6 bins are used to keep track of square stats:
  6156. * Bin0 = increments when square of current cache occupancy is zero
  6157. * Bin1 = increments when square of current cache occupancy is within
  6158. * [1 to 50]
  6159. * Bin2 = increments when square of current cache occupancy is within
  6160. * [51 to 100]
  6161. * Bin3 = increments when square of current cache occupancy is within
  6162. * [101 to 200]
  6163. * Bin4 = increments when square of current cache occupancy is within
  6164. * [201 to 255]
  6165. * Bin5 = increments when square of current cache occupancy is 256
  6166. */
  6167. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6168. /**
  6169. * Search stats has 2 types of values: Peak Pending and Number of
  6170. * Search Pending.
  6171. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6172. * at any given time.
  6173. *
  6174. * 4 bins are used to keep track of search stats:
  6175. * Bin0 = Counter increments when there are NO pending searches
  6176. * (For peak, it will be number of pending searches greater
  6177. * than GSE command ring FIFO outstanding requests.
  6178. * For Search Pending, it will be number of pending search
  6179. * inside GSE command ring FIFO.)
  6180. * Bin1 = Counter increments when number of pending searches are within
  6181. * [1 to 2]
  6182. * Bin2 = Counter increments when number of pending searches are within
  6183. * [3 to 4]
  6184. * Bin3 = Counter increments when number of pending searches are
  6185. * greater/equal to [ >= 5]
  6186. */
  6187. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6188. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6189. } htt_rx_fse_stats_tlv;
  6190. /* NOTE:
  6191. * This structure is for documentation, and cannot be safely used directly.
  6192. * Instead, use the constituent TLV structures to fill/parse.
  6193. */
  6194. typedef struct {
  6195. htt_rx_fse_stats_tlv rx_fse_stats;
  6196. } htt_rx_fse_stats_t;
  6197. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6198. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6199. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6200. typedef struct {
  6201. htt_tlv_hdr_t tlv_hdr;
  6202. /** SU TxBF TX MCS stats */
  6203. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6204. /** Implicit BF TX MCS stats */
  6205. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6206. /** Open loop TX MCS stats */
  6207. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6208. /** SU TxBF TX NSS stats */
  6209. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6210. /** Implicit BF TX NSS stats */
  6211. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6212. /** Open loop TX NSS stats */
  6213. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6214. /** SU TxBF TX BW stats */
  6215. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6216. /** Implicit BF TX BW stats */
  6217. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6218. /** Open loop TX BW stats */
  6219. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6220. /** Legacy and OFDM TX rate stats */
  6221. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6222. /** SU TxBF TX BW stats */
  6223. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6224. /** Implicit BF TX BW stats */
  6225. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6226. /** Open loop TX BW stats */
  6227. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6228. /** Txbf flag reason stats */
  6229. A_UINT32 txbf_flag_set_mu_mode;
  6230. A_UINT32 txbf_flag_set_final_status;
  6231. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6232. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6233. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6234. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6235. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6236. A_UINT32 txbf_flag_not_set_final_status;
  6237. } htt_tx_pdev_txbf_rate_stats_tlv;
  6238. typedef enum {
  6239. HTT_STATS_RC_MODE_DLSU = 0,
  6240. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6241. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6242. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6243. } htt_stats_rc_mode;
  6244. typedef struct {
  6245. A_UINT32 ppdus_tried;
  6246. A_UINT32 ppdus_ack_failed;
  6247. A_UINT32 mpdus_tried;
  6248. A_UINT32 mpdus_failed;
  6249. } htt_tx_rate_stats_t;
  6250. typedef enum {
  6251. HTT_RC_MODE_SU_OL,
  6252. HTT_RC_MODE_SU_BF,
  6253. HTT_RC_MODE_MU1_INTF,
  6254. HTT_RC_MODE_MU2_INTF,
  6255. HTT_Rc_MODE_MU3_INTF,
  6256. HTT_RC_MODE_MU4_INTF,
  6257. HTT_RC_MODE_MU5_INTF,
  6258. HTT_RC_MODE_MU6_INTF,
  6259. HTT_RC_MODE_MU7_INTF,
  6260. HTT_RC_MODE_2D_COUNT,
  6261. } HTT_RC_MODE;
  6262. typedef enum {
  6263. HTT_STATS_RU_TYPE_INVALID = 0,
  6264. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6265. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6266. } htt_stats_ru_type;
  6267. typedef struct {
  6268. htt_tlv_hdr_t tlv_hdr;
  6269. /** HTT_STATS_RC_MODE_XX */
  6270. A_UINT32 rc_mode;
  6271. A_UINT32 last_probed_mcs;
  6272. A_UINT32 last_probed_nss;
  6273. A_UINT32 last_probed_bw;
  6274. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6275. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6276. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6277. /** 320MHz extension for PER */
  6278. htt_tx_rate_stats_t per_bw320;
  6279. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6280. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6281. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6282. } htt_tx_rate_stats_per_tlv;
  6283. /* NOTE:
  6284. * This structure is for documentation, and cannot be safely used directly.
  6285. * Instead, use the constituent TLV structures to fill/parse.
  6286. */
  6287. typedef struct {
  6288. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6289. } htt_pdev_txbf_rate_stats_t;
  6290. typedef struct {
  6291. htt_tx_rate_stats_per_tlv per_stats;
  6292. } htt_tx_pdev_per_stats_t;
  6293. typedef enum {
  6294. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6295. HTT_ULTRIG_PSPOLL_TRIGGER,
  6296. HTT_ULTRIG_UAPSD_TRIGGER,
  6297. HTT_ULTRIG_11AX_TRIGGER,
  6298. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6299. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6300. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6301. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6302. typedef enum {
  6303. HTT_11AX_TRIGGER_BASIC_E = 0,
  6304. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6305. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6306. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6307. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6308. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6309. HTT_11AX_TRIGGER_BQRP_E = 6,
  6310. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6311. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6312. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6313. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6314. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6315. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6316. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6317. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6318. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6319. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6320. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6321. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6322. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6323. /* Actual resp type sent by STA for trigger
  6324. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6325. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6326. /* Counter for MCS 0-13 */
  6327. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6328. /* Counters BW 20,40,80,160,320 */
  6329. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6330. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6331. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6332. * TLV_TAGS:
  6333. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6334. */
  6335. typedef struct {
  6336. htt_tlv_hdr_t tlv_hdr;
  6337. A_UINT32 pdev_id;
  6338. /**
  6339. * Trigger Type reported by HWSCH on RX reception
  6340. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6341. */
  6342. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6343. /**
  6344. * 11AX Trigger Type on RX reception
  6345. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6346. */
  6347. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6348. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6349. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6350. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6351. /**
  6352. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6353. * Super set of num_data_ppdu_responded_per_hwq,
  6354. * num_null_delimiters_responded_per_hwq
  6355. */
  6356. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6357. /**
  6358. * Time interval between current time ms and last successful trigger RX
  6359. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6360. */
  6361. A_UINT32 last_trig_rx_time_delta_ms;
  6362. /**
  6363. * Rate Statistics for UL OFDMA
  6364. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6365. */
  6366. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6367. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6368. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6369. A_UINT32 ul_ofdma_tx_ldpc;
  6370. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6371. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6372. A_UINT32 trig_based_ppdu_tx;
  6373. A_UINT32 rbo_based_ppdu_tx;
  6374. /** Switch MU EDCA to SU EDCA Count */
  6375. A_UINT32 mu_edca_to_su_edca_switch_count;
  6376. /** Num MU EDCA applied Count */
  6377. A_UINT32 num_mu_edca_param_apply_count;
  6378. /**
  6379. * Current MU EDCA Parameters for WMM ACs
  6380. * Mode - 0 - SU EDCA, 1- MU EDCA
  6381. */
  6382. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6383. /** Contention Window minimum. Range: 1 - 10 */
  6384. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6385. /** Contention Window maximum. Range: 1 - 10 */
  6386. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6387. /** AIFS value - 0 -255 */
  6388. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6389. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6390. } htt_sta_ul_ofdma_stats_tlv;
  6391. /* NOTE:
  6392. * This structure is for documentation, and cannot be safely used directly.
  6393. * Instead, use the constituent TLV structures to fill/parse.
  6394. */
  6395. typedef struct {
  6396. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6397. } htt_sta_11ax_ul_stats_t;
  6398. typedef struct {
  6399. htt_tlv_hdr_t tlv_hdr;
  6400. /** No of Fine Timing Measurement frames transmitted successfully */
  6401. A_UINT32 tx_ftm_suc;
  6402. /**
  6403. * No of Fine Timing Measurement frames transmitted successfully
  6404. * after retry
  6405. */
  6406. A_UINT32 tx_ftm_suc_retry;
  6407. /** No of Fine Timing Measurement frames not transmitted successfully */
  6408. A_UINT32 tx_ftm_fail;
  6409. /**
  6410. * No of Fine Timing Measurement Request frames received,
  6411. * including initial, non-initial, and duplicates
  6412. */
  6413. A_UINT32 rx_ftmr_cnt;
  6414. /**
  6415. * No of duplicate Fine Timing Measurement Request frames received,
  6416. * including both initial and non-initial
  6417. */
  6418. A_UINT32 rx_ftmr_dup_cnt;
  6419. /** No of initial Fine Timing Measurement Request frames received */
  6420. A_UINT32 rx_iftmr_cnt;
  6421. /**
  6422. * No of duplicate initial Fine Timing Measurement Request frames received
  6423. */
  6424. A_UINT32 rx_iftmr_dup_cnt;
  6425. /** No of responder sessions rejected when initiator was active */
  6426. A_UINT32 initiator_active_responder_rejected_cnt;
  6427. /** Responder terminate count */
  6428. A_UINT32 responder_terminate_cnt;
  6429. A_UINT32 vdev_id;
  6430. } htt_vdev_rtt_resp_stats_tlv;
  6431. typedef struct {
  6432. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6433. } htt_vdev_rtt_resp_stats_t;
  6434. typedef struct {
  6435. htt_tlv_hdr_t tlv_hdr;
  6436. A_UINT32 vdev_id;
  6437. /**
  6438. * No of Fine Timing Measurement request frames transmitted successfully
  6439. */
  6440. A_UINT32 tx_ftmr_cnt;
  6441. /**
  6442. * No of Fine Timing Measurement request frames not transmitted successfully
  6443. */
  6444. A_UINT32 tx_ftmr_fail;
  6445. /**
  6446. * No of Fine Timing Measurement request frames transmitted successfully
  6447. * after retry
  6448. */
  6449. A_UINT32 tx_ftmr_suc_retry;
  6450. /**
  6451. * No of Fine Timing Measurement frames received, including initial,
  6452. * non-initial, and duplicates
  6453. */
  6454. A_UINT32 rx_ftm_cnt;
  6455. /** Initiator Terminate count */
  6456. A_UINT32 initiator_terminate_cnt;
  6457. /** Debug count to check the Measurement request from host */
  6458. A_UINT32 tx_meas_req_count;
  6459. } htt_vdev_rtt_init_stats_tlv;
  6460. typedef struct {
  6461. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6462. } htt_vdev_rtt_init_stats_t;
  6463. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6464. * TLV_TAGS:
  6465. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6466. */
  6467. /* NOTE:
  6468. * This structure is for documentation, and cannot be safely used directly.
  6469. * Instead, use the constituent TLV structures to fill/parse.
  6470. */
  6471. typedef struct {
  6472. htt_tlv_hdr_t tlv_hdr;
  6473. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6474. A_UINT32 pktlog_lite_drop_cnt;
  6475. /** No of pktlog payloads that were dropped in TQM path */
  6476. A_UINT32 pktlog_tqm_drop_cnt;
  6477. /** No of pktlog ppdu stats payloads that were dropped */
  6478. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6479. /** No of pktlog ppdu ctrl payloads that were dropped */
  6480. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6481. /** No of pktlog sw events payloads that were dropped */
  6482. A_UINT32 pktlog_sw_events_drop_cnt;
  6483. } htt_pktlog_and_htt_ring_stats_tlv;
  6484. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6485. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6486. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6487. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6488. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6489. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6490. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6491. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6492. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6493. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6494. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6495. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6496. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6497. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6498. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6499. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6500. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6501. do { \
  6502. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6503. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6504. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6505. } while (0)
  6506. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6507. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6508. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6509. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6510. do { \
  6511. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6512. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6513. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6514. } while (0)
  6515. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6516. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6517. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6518. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6519. do { \
  6520. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6521. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6522. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6523. } while (0)
  6524. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6525. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6526. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6527. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6528. do { \
  6529. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6530. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6531. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6532. } while (0)
  6533. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6534. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6535. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6536. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6537. do { \
  6538. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6539. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6540. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6541. } while (0)
  6542. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6543. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6544. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6545. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6546. do { \
  6547. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6548. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6549. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6550. } while (0)
  6551. enum {
  6552. HTT_STATS_PAGE_LOCKED = 0,
  6553. HTT_STATS_PAGE_UNLOCKED = 1,
  6554. HTT_STATS_NUM_PAGE_LOCK_STATES
  6555. };
  6556. /* dlPagerStats structure
  6557. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6558. typedef struct{
  6559. /** msg_dword_1 bitfields:
  6560. * async_lock : 8,
  6561. * sync_lock : 8,
  6562. * reserved : 16;
  6563. */
  6564. A_UINT32 msg_dword_1;
  6565. /** mst_dword_2 bitfields:
  6566. * total_locked_pages : 16,
  6567. * total_free_pages : 16;
  6568. */
  6569. A_UINT32 msg_dword_2;
  6570. /** msg_dword_3 bitfields:
  6571. * last_locked_page_idx : 16,
  6572. * last_unlocked_page_idx : 16;
  6573. */
  6574. A_UINT32 msg_dword_3;
  6575. struct {
  6576. A_UINT32 page_num;
  6577. A_UINT32 num_of_pages;
  6578. /** timestamp is in microsecond units, from SoC timer clock */
  6579. A_UINT32 timestamp_lsbs;
  6580. A_UINT32 timestamp_msbs;
  6581. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6582. } htt_dl_pager_stats_tlv;
  6583. /* NOTE:
  6584. * This structure is for documentation, and cannot be safely used directly.
  6585. * Instead, use the constituent TLV structures to fill/parse.
  6586. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6587. * TLV_TAGS:
  6588. * - HTT_STATS_DLPAGER_STATS_TAG
  6589. */
  6590. typedef struct {
  6591. htt_tlv_hdr_t tlv_hdr;
  6592. htt_dl_pager_stats_tlv dl_pager_stats;
  6593. } htt_dlpager_stats_t;
  6594. /*======= PHY STATS ====================*/
  6595. /*
  6596. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6597. * TLV_TAGS:
  6598. * - HTT_STATS_PHY_COUNTERS_TAG
  6599. * - HTT_STATS_PHY_STATS_TAG
  6600. */
  6601. #define HTT_MAX_RX_PKT_CNT 8
  6602. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6603. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6604. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6605. typedef enum {
  6606. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6607. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6608. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6609. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6610. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6611. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6612. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6613. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6614. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6615. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6616. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6617. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6618. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6619. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6620. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6621. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6622. } HTT_STATS_CHANNEL_FLAGS;
  6623. typedef enum {
  6624. HTT_STATS_RF_MODE_MIN = 0,
  6625. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6626. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6627. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6628. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6629. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6630. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6631. HTT_STATS_RF_MODE_INVALID = 0xff,
  6632. } HTT_STATS_RF_MODE;
  6633. typedef enum {
  6634. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6635. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Triggered due to error */
  6636. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6637. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6638. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6639. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Triggered due to band change */
  6640. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Triggered due to calibrations */
  6641. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6642. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Triggered due to channel width change */
  6643. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Triggered due to warm reset we want to just restore calibrations */
  6644. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Triggered due to cold reset we want to just restore calibrations */
  6645. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Triggered due to phy warm reset we want to just restore calibrations */
  6646. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Triggered due to SSR Restart */
  6647. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6648. /* 0x00004000, 0x00008000 reserved */
  6649. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6650. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6651. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6652. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6653. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Triggered due to phy warm reset we want to just restore calibrations */
  6654. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6655. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset triggered due to NOC Address/Slave error originating at LMAC */
  6656. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6657. } HTT_STATS_RESET_CAUSE;
  6658. typedef enum {
  6659. HTT_CHANNEL_RATE_FULL,
  6660. HTT_CHANNEL_RATE_HALF,
  6661. HTT_CHANNEL_RATE_QUARTER,
  6662. HTT_CHANNEL_RATE_COUNT
  6663. } HTT_CHANNEL_RATE;
  6664. typedef enum {
  6665. HTT_PHY_BW_IDX_20MHz = 0,
  6666. HTT_PHY_BW_IDX_40MHz = 1,
  6667. HTT_PHY_BW_IDX_80MHz = 2,
  6668. HTT_PHY_BW_IDX_80Plus80 = 3,
  6669. HTT_PHY_BW_IDX_160MHz = 4,
  6670. HTT_PHY_BW_IDX_10MHz = 5,
  6671. HTT_PHY_BW_IDX_5MHz = 6,
  6672. HTT_PHY_BW_IDX_165MHz = 7,
  6673. } HTT_PHY_BW_IDX;
  6674. typedef enum {
  6675. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6676. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6677. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6678. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6679. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6680. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6681. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6682. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6683. } HTT_WHAL_CONFIG;
  6684. typedef struct {
  6685. htt_tlv_hdr_t tlv_hdr;
  6686. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6687. A_UINT32 rx_ofdma_timing_err_cnt;
  6688. /** rx_cck_fail_cnt:
  6689. * number of cck error counts due to rx reception failure because of
  6690. * timing error in cck
  6691. */
  6692. A_UINT32 rx_cck_fail_cnt;
  6693. /** number of times tx abort initiated by mac */
  6694. A_UINT32 mactx_abort_cnt;
  6695. /** number of times rx abort initiated by mac */
  6696. A_UINT32 macrx_abort_cnt;
  6697. /** number of times tx abort initiated by phy */
  6698. A_UINT32 phytx_abort_cnt;
  6699. /** number of times rx abort initiated by phy */
  6700. A_UINT32 phyrx_abort_cnt;
  6701. /** number of rx deferred count initiated by phy */
  6702. A_UINT32 phyrx_defer_abort_cnt;
  6703. /** number of sizing events generated at LSTF */
  6704. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6705. /** number of sizing events generated at non-legacy LTF */
  6706. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6707. /** rx_pkt_cnt -
  6708. * Received EOP (end-of-packet) count per packet type;
  6709. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6710. * [6-7]=RSVD
  6711. */
  6712. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6713. /** rx_pkt_crc_pass_cnt -
  6714. * Received EOP (end-of-packet) count per packet type;
  6715. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6716. * [6-7]=RSVD
  6717. */
  6718. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6719. /** per_blk_err_cnt -
  6720. * Error count per error source;
  6721. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6722. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6723. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6724. * [13-19]=RSVD
  6725. */
  6726. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6727. /** rx_ota_err_cnt -
  6728. * RXTD OTA (over-the-air) error count per error reason;
  6729. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6730. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6731. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6732. * [8] = coarse timing timeout error
  6733. * [9-13]=RSVD
  6734. */
  6735. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6736. } htt_phy_counters_tlv;
  6737. typedef struct {
  6738. htt_tlv_hdr_t tlv_hdr;
  6739. /** per chain hw noise floor values in dBm */
  6740. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6741. /** number of false radars detected */
  6742. A_UINT32 false_radar_cnt;
  6743. /** number of channel switches happened due to radar detection */
  6744. A_UINT32 radar_cs_cnt;
  6745. /** ani_level -
  6746. * ANI level (noise interference) corresponds to the channel
  6747. * the desense levels range from -5 to 15 in dB units,
  6748. * higher values indicating more noise interference.
  6749. */
  6750. A_INT32 ani_level;
  6751. /** running time in minutes since FW boot */
  6752. A_UINT32 fw_run_time;
  6753. /** per chain runtime noise floor values in dBm */
  6754. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6755. } htt_phy_stats_tlv;
  6756. typedef struct {
  6757. htt_tlv_hdr_t tlv_hdr;
  6758. /** current pdev_id */
  6759. A_UINT32 pdev_id;
  6760. /** current channel information */
  6761. A_UINT32 chan_mhz;
  6762. /** center_freq1, center_freq2 in mhz */
  6763. A_UINT32 chan_band_center_freq1;
  6764. A_UINT32 chan_band_center_freq2;
  6765. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6766. A_UINT32 chan_phy_mode;
  6767. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6768. A_UINT32 chan_flags;
  6769. /** channel Num updated to virtual phybase */
  6770. A_UINT32 chan_num;
  6771. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6772. A_UINT32 reset_cause;
  6773. /** Cause for the previous phy reset */
  6774. A_UINT32 prev_reset_cause;
  6775. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6776. A_UINT32 phy_warm_reset_src;
  6777. /** rxGain Table selection mode - register settings
  6778. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6779. */
  6780. A_UINT32 rx_gain_tbl_mode;
  6781. /** current xbar value - perchain analog to digital idx mapping */
  6782. A_UINT32 xbar_val;
  6783. /** Flag to indicate forced calibration */
  6784. A_UINT32 force_calibration;
  6785. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6786. A_UINT32 phyrf_mode;
  6787. /* PDL phyInput stats */
  6788. /** homechannel flag
  6789. * 1- Homechan, 0 - scan channel
  6790. */
  6791. A_UINT32 phy_homechan;
  6792. /** Tx and Rx chainmask */
  6793. A_UINT32 phy_tx_ch_mask;
  6794. A_UINT32 phy_rx_ch_mask;
  6795. /** INI masks - to decide the INI registers to be loaded on a reset */
  6796. A_UINT32 phybb_ini_mask;
  6797. A_UINT32 phyrf_ini_mask;
  6798. /** DFS,ADFS/Spectral scan enable masks */
  6799. A_UINT32 phy_dfs_en_mask;
  6800. A_UINT32 phy_sscan_en_mask;
  6801. A_UINT32 phy_synth_sel_mask;
  6802. A_UINT32 phy_adfs_freq;
  6803. /** CCK FIR settings
  6804. * register settings - filter coefficients for Iqs conversion
  6805. * [31:24] = FIR_COEFF_3_0
  6806. * [23:16] = FIR_COEFF_2_0
  6807. * [15:8] = FIR_COEFF_1_0
  6808. * [7:0] = FIR_COEFF_0_0
  6809. */
  6810. A_UINT32 cck_fir_settings;
  6811. /** dynamic primary channel index
  6812. * primary 20MHz channel index on the current channel BW
  6813. */
  6814. A_UINT32 phy_dyn_pri_chan;
  6815. /**
  6816. * Current CCA detection threshold
  6817. * dB above noisefloor req for CCA
  6818. * Register settings for all subbands
  6819. */
  6820. A_UINT32 cca_thresh;
  6821. /**
  6822. * status for dynamic CCA adjustment
  6823. * 0-disabled, 1-enabled
  6824. */
  6825. A_UINT32 dyn_cca_status;
  6826. /** RXDEAF Register value
  6827. * rxdesense_thresh_sw - VREG Register
  6828. * rxdesense_thresh_hw - PHY Register
  6829. */
  6830. A_UINT32 rxdesense_thresh_sw;
  6831. A_UINT32 rxdesense_thresh_hw;
  6832. /** Current PHY Bandwidth -
  6833. * values are specified by the HTT_PHY_BW_IDX enum type
  6834. */
  6835. A_UINT32 phy_bw_code;
  6836. /** Current channel operating rate -
  6837. * values are specified by the HTT_CHANNEL_RATE enum type
  6838. */
  6839. A_UINT32 phy_rate_mode;
  6840. /** current channel operating band
  6841. * 0 - 5G; 1 - 2G; 2 -6G
  6842. */
  6843. A_UINT32 phy_band_code;
  6844. /** microcode processor virtual phy base address -
  6845. * provided only for debug
  6846. */
  6847. A_UINT32 phy_vreg_base;
  6848. /** microcode processor virtual phy base ext address -
  6849. * provided only for debug
  6850. */
  6851. A_UINT32 phy_vreg_base_ext;
  6852. /** HW LUT table configuration for home/scan channel -
  6853. * provided only for debug
  6854. */
  6855. A_UINT32 cur_table_index;
  6856. /** SW configuration flag for PHY reset and Calibrations -
  6857. * values are specified by the HTT_WHAL_CONFIG enum type
  6858. */
  6859. A_UINT32 whal_config_flag;
  6860. } htt_phy_reset_stats_tlv;
  6861. typedef struct {
  6862. htt_tlv_hdr_t tlv_hdr;
  6863. /** current pdev_id */
  6864. A_UINT32 pdev_id;
  6865. /** ucode PHYOFF pass/failure count */
  6866. A_UINT32 cf_active_low_fail_cnt;
  6867. A_UINT32 cf_active_low_pass_cnt;
  6868. /** PHYOFF count attempted through ucode VREG */
  6869. A_UINT32 phy_off_through_vreg_cnt;
  6870. /** Force calibration count */
  6871. A_UINT32 force_calibration_cnt;
  6872. /** phyoff count during rfmode switch */
  6873. A_UINT32 rf_mode_switch_phy_off_cnt;
  6874. /** Temperature based recalibration count */
  6875. A_UINT32 temperature_recal_cnt;
  6876. } htt_phy_reset_counters_tlv;
  6877. /* Considering 320 MHz maximum 16 power levels */
  6878. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6879. typedef struct {
  6880. htt_tlv_hdr_t tlv_hdr;
  6881. /** current pdev_id */
  6882. A_UINT32 pdev_id;
  6883. /** Tranmsit power control scaling related configurations */
  6884. A_UINT32 tx_power_scale;
  6885. A_UINT32 tx_power_scale_db;
  6886. /** Minimum negative tx power supported by the target */
  6887. A_INT32 min_negative_tx_power;
  6888. /** current configured CTL domain */
  6889. A_UINT32 reg_ctl_domain;
  6890. /** Regulatory power information for the current channel */
  6891. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6892. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6893. /** channel max regulatory power in 0.5dB */
  6894. A_UINT32 twice_max_rd_power;
  6895. /** current channel and home channel's maximum possible tx power */
  6896. A_INT32 max_tx_power;
  6897. A_INT32 home_max_tx_power;
  6898. /** channel's Power Spectral Density */
  6899. A_UINT32 psd_power;
  6900. /** channel's EIRP power */
  6901. A_UINT32 eirp_power;
  6902. /** 6G channel power mode
  6903. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6904. */
  6905. A_UINT32 power_type_6ghz;
  6906. /** sub-band channels and corresponding Tx-power */
  6907. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6908. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6909. } htt_phy_tpc_stats_tlv;
  6910. /* NOTE:
  6911. * This structure is for documentation, and cannot be safely used directly.
  6912. * Instead, use the constituent TLV structures to fill/parse.
  6913. */
  6914. typedef struct {
  6915. htt_phy_counters_tlv phy_counters;
  6916. htt_phy_stats_tlv phy_stats;
  6917. htt_phy_reset_counters_tlv phy_reset_counters;
  6918. htt_phy_reset_stats_tlv phy_reset_stats;
  6919. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6920. } htt_phy_counters_and_phy_stats_t;
  6921. /* NOTE:
  6922. * This structure is for documentation, and cannot be safely used directly.
  6923. * Instead, use the constituent TLV structures to fill/parse.
  6924. */
  6925. typedef struct {
  6926. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6927. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6928. } htt_vdevs_txrx_stats_t;
  6929. typedef struct {
  6930. A_UINT32
  6931. success: 16,
  6932. fail: 16;
  6933. } htt_stats_strm_gen_mpdus_cntr_t;
  6934. typedef struct {
  6935. /* MSDU queue identification */
  6936. A_UINT32
  6937. peer_id: 16,
  6938. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6939. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6940. reserved: 8;
  6941. } htt_stats_strm_msdu_queue_id;
  6942. typedef struct {
  6943. htt_tlv_hdr_t tlv_hdr;
  6944. htt_stats_strm_msdu_queue_id queue_id;
  6945. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6946. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6947. } htt_stats_strm_gen_mpdus_tlv_t;
  6948. typedef struct {
  6949. htt_tlv_hdr_t tlv_hdr;
  6950. htt_stats_strm_msdu_queue_id queue_id;
  6951. struct {
  6952. A_UINT32
  6953. timestamp_prior_ms: 16,
  6954. timestamp_now_ms: 16;
  6955. A_UINT32
  6956. interval_spec_ms: 16,
  6957. margin_ms: 16;
  6958. } svc_interval;
  6959. struct {
  6960. A_UINT32
  6961. /* consumed_bytes_orig:
  6962. * Raw count (actually estimate) of how many bytes were removed
  6963. * from the MSDU queue by the GEN_MPDUS operation.
  6964. */
  6965. consumed_bytes_orig: 16,
  6966. /* consumed_bytes_final:
  6967. * Adjusted count of removed bytes that incorporates normalizing
  6968. * by the actual service interval compared to the expected
  6969. * service interval.
  6970. * This allows the burst size computation to be independent of
  6971. * whether the target is doing GEN_MPDUS at only the service
  6972. * interval, or substantially more often than the service
  6973. * interval.
  6974. * consumed_bytes_final = consumed_bytes_orig /
  6975. * (svc_interval / ref_svc_interval)
  6976. */
  6977. consumed_bytes_final: 16;
  6978. A_UINT32
  6979. remaining_bytes: 16,
  6980. reserved: 16;
  6981. A_UINT32
  6982. burst_size_spec: 16,
  6983. margin_bytes: 16;
  6984. } burst_size;
  6985. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6986. typedef struct {
  6987. htt_tlv_hdr_t tlv_hdr;
  6988. A_UINT32 reset_count;
  6989. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6990. A_UINT32 reset_time_lo_ms;
  6991. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6992. A_UINT32 reset_time_hi_ms;
  6993. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6994. A_UINT32 disengage_time_lo_ms;
  6995. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6996. A_UINT32 disengage_time_hi_ms;
  6997. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6998. A_UINT32 engage_time_lo_ms;
  6999. /** upper portion (bits 63:32) of engage time, in milliseconds */
  7000. A_UINT32 engage_time_hi_ms;
  7001. A_UINT32 disengage_count;
  7002. A_UINT32 engage_count;
  7003. A_UINT32 drain_dest_ring_mask;
  7004. } htt_dmac_reset_stats_tlv;
  7005. /* Support up to 640 MHz mode for future expansion */
  7006. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  7007. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  7008. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  7009. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  7010. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  7011. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  7012. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  7013. do { \
  7014. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  7015. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  7016. } while (0)
  7017. /*
  7018. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  7019. */
  7020. typedef struct {
  7021. htt_tlv_hdr_t tlv_hdr;
  7022. /**
  7023. * BIT [ 7 : 0] :- mac_id
  7024. * BIT [31 : 8] :- reserved
  7025. */
  7026. union {
  7027. struct {
  7028. A_UINT32 mac_id: 8,
  7029. reserved: 24;
  7030. };
  7031. A_UINT32 mac_id__word;
  7032. };
  7033. /*
  7034. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  7035. */
  7036. A_UINT32 direction;
  7037. /*
  7038. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  7039. *
  7040. * Note that for although OFDM rates don't technically support
  7041. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  7042. * utilized for OFDM legacy duplicate packets, which are also used during
  7043. * puncturing sequences.
  7044. */
  7045. A_UINT32 preamble;
  7046. /*
  7047. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  7048. */
  7049. A_UINT32 ppdu_type;
  7050. /*
  7051. * Indicates the number of valid elements in the
  7052. * "num_subbands_used_cnt" array, and must be <=
  7053. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  7054. *
  7055. * Also indicates how many bits in the last_used_pattern_mask may be
  7056. * non-zero.
  7057. */
  7058. A_UINT32 subband_count;
  7059. /*
  7060. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  7061. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  7062. *
  7063. * All 32 bits are valid and will be used for expansion to higher BW modes.
  7064. */
  7065. A_UINT32 last_used_pattern_mask;
  7066. /*
  7067. * Number of array elements with valid values is equal to "subband_count".
  7068. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  7069. * remaining elements will be implicitly set to 0x0.
  7070. *
  7071. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  7072. * and the counter value at that index is the number of times that subband
  7073. * count was used.
  7074. *
  7075. * The count is incremented once for each OTA PPDU transmitted / received.
  7076. */
  7077. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  7078. } htt_pdev_puncture_stats_tlv;
  7079. enum {
  7080. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  7081. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  7082. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  7083. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7084. HTT_STATS_MAX_PROF_CAL = 4,
  7085. };
  7086. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7087. typedef struct {
  7088. htt_tlv_hdr_t tlv_hdr;
  7089. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7090. /** To verify whether prof cal is enabled or not */
  7091. A_UINT32 enable;
  7092. /** current pdev_id */
  7093. A_UINT32 pdev_id;
  7094. /** The cnt is incremented when each time the calindex takes place */
  7095. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7096. /** Minimum time taken to complete the calibration - in us */
  7097. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7098. /** Maximum time taken to complete the calibration -in us */
  7099. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7100. /** Time taken by the cal for its final time execution - in us */
  7101. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7102. /** Total time taken - in us */
  7103. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7104. /** hist_intvl - by default will be set to 2000 us */
  7105. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7106. /**
  7107. * If last is less than hist_intvl, then hist[0]++,
  7108. * If last is less than hist_intvl << 1, then hist[1]++,
  7109. * otherwise hist[2]++.
  7110. */
  7111. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7112. /** Pf_last will log the current no of page faults */
  7113. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7114. /** Sum of all page faults happened */
  7115. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7116. /** If pf_last > pf_max then pf_max = pf_last */
  7117. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7118. /**
  7119. * For each cal profile, only certain no of cal indices were invoked,
  7120. * this member will store what all the indices got invoked per each
  7121. * cal profile
  7122. */
  7123. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7124. /** No of indices invoked per each cal profile */
  7125. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7126. } htt_latency_prof_cal_stats_tlv;
  7127. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7128. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7129. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7130. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7131. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7132. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7133. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7134. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7135. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7136. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7137. do { \
  7138. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7139. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7140. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7141. } while (0)
  7142. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7143. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7144. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7145. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7146. do { \
  7147. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7148. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7149. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7150. } while (0)
  7151. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7152. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7153. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7154. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7155. do { \
  7156. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7157. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7158. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7159. } while (0)
  7160. typedef struct {
  7161. htt_tlv_hdr_t tlv_hdr;
  7162. union {
  7163. struct {
  7164. A_UINT32 peer_assoc_ipc_recvd : 6,
  7165. sched_peer_delete_recvd : 6,
  7166. mld_ast_index : 16,
  7167. reserved : 4;
  7168. };
  7169. A_UINT32 msg_dword_1;
  7170. };
  7171. } htt_ml_peer_ext_details_tlv;
  7172. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7173. #define HTT_ML_LINK_INFO_VALID_S 0
  7174. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7175. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7176. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7177. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7178. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7179. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7180. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7181. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7182. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7183. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7184. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7185. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7186. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7187. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7188. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7189. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7190. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7191. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7192. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7193. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7194. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7195. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7196. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7197. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7198. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7199. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7200. HTT_ML_LINK_INFO_VALID_S)
  7201. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7202. do { \
  7203. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7204. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7205. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7206. } while (0)
  7207. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7208. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7209. HTT_ML_LINK_INFO_ACTIVE_S)
  7210. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7211. do { \
  7212. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7213. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7214. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7215. } while (0)
  7216. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7217. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7218. HTT_ML_LINK_INFO_PRIMARY_S)
  7219. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7220. do { \
  7221. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7222. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7223. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7224. } while (0)
  7225. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7226. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7227. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7228. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7229. do { \
  7230. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7231. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7232. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7233. } while (0)
  7234. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7235. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7236. HTT_ML_LINK_INFO_CHIP_ID_S)
  7237. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7238. do { \
  7239. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7240. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7241. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7242. } while (0)
  7243. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7244. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7245. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7246. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7247. do { \
  7248. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7249. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7250. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7251. } while (0)
  7252. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7253. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7254. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7255. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7256. do { \
  7257. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7258. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7259. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7260. } while (0)
  7261. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7262. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7263. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7264. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7265. do { \
  7266. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7267. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7268. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7269. } while (0)
  7270. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7271. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7272. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7273. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7274. do { \
  7275. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7276. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7277. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7278. } while (0)
  7279. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7280. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7281. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7282. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7283. do { \
  7284. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7285. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7286. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7287. } while (0)
  7288. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7289. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7290. HTT_ML_LINK_INFO_INITIALIZED_S)
  7291. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7292. do { \
  7293. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7294. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7295. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7296. } while (0)
  7297. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7298. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7299. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7300. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7301. do { \
  7302. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7303. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7304. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7305. } while (0)
  7306. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7307. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7308. HTT_ML_LINK_INFO_VDEV_ID_S)
  7309. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7310. do { \
  7311. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7312. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7313. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7314. } while (0)
  7315. typedef struct {
  7316. htt_tlv_hdr_t tlv_hdr;
  7317. union {
  7318. struct {
  7319. A_UINT32 valid : 1,
  7320. active : 1,
  7321. primary : 1,
  7322. assoc_link : 1,
  7323. chip_id : 3,
  7324. ieee_link_id : 8,
  7325. hw_link_id : 3,
  7326. logical_link_id : 2,
  7327. master_link : 1,
  7328. anchor_link : 1,
  7329. initialized : 1,
  7330. reserved : 9;
  7331. };
  7332. A_UINT32 msg_dword_1;
  7333. };
  7334. union {
  7335. struct {
  7336. A_UINT32 sw_peer_id : 16,
  7337. vdev_id : 8,
  7338. reserved1 : 8;
  7339. };
  7340. A_UINT32 msg_dword_2;
  7341. };
  7342. A_UINT32 primary_tid_mask;
  7343. } htt_ml_link_info_tlv;
  7344. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7345. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7346. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7347. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7348. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7349. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7350. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7351. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7352. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7353. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7354. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7355. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7356. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7357. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7358. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7359. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7360. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7361. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7362. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7363. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7364. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7365. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7366. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7367. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7368. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7369. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7370. do { \
  7371. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7372. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7373. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7374. } while (0)
  7375. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7376. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7377. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7378. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7379. do { \
  7380. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7381. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7382. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7383. } while (0)
  7384. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7385. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7386. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7387. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7388. do { \
  7389. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7390. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7391. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7392. } while (0)
  7393. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7394. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7395. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7396. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7397. do { \
  7398. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7399. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7400. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7401. } while (0)
  7402. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7403. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7404. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7405. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7406. do { \
  7407. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7408. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7409. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7410. } while (0)
  7411. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7412. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7413. HTT_ML_PEER_DETAILS_NON_STR_S)
  7414. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7415. do { \
  7416. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7417. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7418. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7419. } while (0)
  7420. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7421. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7422. HTT_ML_PEER_DETAILS_EMLSR_S)
  7423. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7424. do { \
  7425. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7426. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7427. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7428. } while (0)
  7429. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7430. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7431. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7432. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7433. do { \
  7434. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7435. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7436. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7437. } while (0)
  7438. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7439. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7440. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7441. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7442. do { \
  7443. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7444. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7445. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7446. } while (0)
  7447. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7448. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7449. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7450. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7451. do { \
  7452. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7453. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7454. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7455. } while (0)
  7456. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7457. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7458. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7459. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7460. do { \
  7461. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7462. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7463. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7464. } while (0)
  7465. typedef struct {
  7466. htt_tlv_hdr_t tlv_hdr;
  7467. htt_mac_addr remote_mld_mac_addr;
  7468. union {
  7469. struct {
  7470. A_UINT32 num_links : 2,
  7471. ml_peer_id : 12,
  7472. primary_link_idx : 3,
  7473. primary_chip_id : 2,
  7474. link_init_count : 3,
  7475. non_str : 1,
  7476. emlsr : 1,
  7477. is_sta_ko : 1,
  7478. num_local_links : 2,
  7479. allocated : 1,
  7480. reserved : 4;
  7481. };
  7482. A_UINT32 msg_dword_1;
  7483. };
  7484. union {
  7485. struct {
  7486. A_UINT32 participating_chips_bitmap : 8,
  7487. reserved1 : 24;
  7488. };
  7489. A_UINT32 msg_dword_2;
  7490. };
  7491. /*
  7492. * ml_peer_flags is an opaque field that cannot be interpreted by
  7493. * the host; it is only for off-line debug.
  7494. */
  7495. A_UINT32 ml_peer_flags;
  7496. } htt_ml_peer_details_tlv;
  7497. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7498. * TLV_TAGS:
  7499. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7500. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7501. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7502. */
  7503. /* NOTE:
  7504. * This structure is for documentation, and cannot be safely used directly.
  7505. * Instead, use the constituent TLV structures to fill/parse.
  7506. */
  7507. typedef struct _htt_ml_peer_stats {
  7508. htt_ml_peer_details_tlv ml_peer_details;
  7509. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7510. htt_ml_link_info_tlv ml_link_info[];
  7511. } htt_ml_peer_stats_t;
  7512. /*
  7513. * ODD Mandatory Stats are grouped together from all the existing different
  7514. * stats, to form a set of stats that will be used by the ODD application to
  7515. * post the stats to the cloud instead of polling for the individual stats.
  7516. * This is done to avoid non-mandatory stats to be polled as the data will not
  7517. * be required in the recipes derivation.
  7518. * Rather than the host simply printing the ODD stats, the ODD application
  7519. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7520. */
  7521. typedef struct {
  7522. htt_tlv_hdr_t tlv_hdr;
  7523. A_UINT32 hw_queued;
  7524. A_UINT32 hw_reaped;
  7525. A_UINT32 hw_paused;
  7526. A_UINT32 hw_filt;
  7527. A_UINT32 seq_posted;
  7528. A_UINT32 seq_completed;
  7529. A_UINT32 underrun;
  7530. A_UINT32 hw_flush;
  7531. A_UINT32 next_seq_posted_dsr;
  7532. A_UINT32 seq_posted_isr;
  7533. A_UINT32 mpdu_cnt_fcs_ok;
  7534. A_UINT32 mpdu_cnt_fcs_err;
  7535. A_UINT32 msdu_count_tqm;
  7536. A_UINT32 mpdu_count_tqm;
  7537. A_UINT32 mpdus_ack_failed;
  7538. A_UINT32 num_data_ppdus_tried_ota;
  7539. A_UINT32 ppdu_ok;
  7540. A_UINT32 num_total_ppdus_tried_ota;
  7541. A_UINT32 thermal_suspend_cnt;
  7542. A_UINT32 dfs_suspend_cnt;
  7543. A_UINT32 tx_abort_suspend_cnt;
  7544. A_UINT32 suspended_txq_mask;
  7545. A_UINT32 last_suspend_reason;
  7546. A_UINT32 seq_failed_queueing;
  7547. A_UINT32 seq_restarted;
  7548. A_UINT32 seq_txop_repost_stop;
  7549. A_UINT32 next_seq_cancel;
  7550. A_UINT32 seq_min_msdu_repost_stop;
  7551. A_UINT32 total_phy_err_cnt;
  7552. A_UINT32 ppdu_recvd;
  7553. A_UINT32 tcp_msdu_cnt;
  7554. A_UINT32 tcp_ack_msdu_cnt;
  7555. A_UINT32 udp_msdu_cnt;
  7556. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7557. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7558. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7559. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7560. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7561. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7562. A_UINT32 rx_suspend_cnt;
  7563. A_UINT32 rx_suspend_fail_cnt;
  7564. A_UINT32 rx_resume_cnt;
  7565. A_UINT32 rx_resume_fail_cnt;
  7566. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7567. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7568. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7569. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7570. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7571. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7572. A_UINT32 hwq_video_mpdu_tried_cnt;
  7573. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7574. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7575. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7576. A_UINT32 hwq_video_mpdu_queued_cnt;
  7577. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7578. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7579. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7580. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7581. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7582. A_UINT32 pdev_resets;
  7583. A_UINT32 phy_warm_reset;
  7584. A_UINT32 hwsch_reset_count;
  7585. A_UINT32 phy_warm_reset_ucode_trig;
  7586. A_UINT32 mac_cold_reset;
  7587. A_UINT32 mac_warm_reset;
  7588. A_UINT32 mac_warm_reset_restore_cal;
  7589. A_UINT32 phy_warm_reset_m3_ssr;
  7590. A_UINT32 fw_rx_rings_reset;
  7591. A_UINT32 tx_flush;
  7592. A_UINT32 hwsch_dev_reset_war;
  7593. A_UINT32 mac_cold_reset_restore_cal;
  7594. A_UINT32 mac_only_reset;
  7595. A_UINT32 mac_sfm_reset;
  7596. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7597. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7598. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7599. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7600. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7601. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7602. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7603. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7604. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7605. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7606. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7607. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7608. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7609. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7610. A_UINT32 rts_cnt;
  7611. A_UINT32 rts_success;
  7612. } htt_odd_mandatory_pdev_stats_tlv;
  7613. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7614. htt_tlv_hdr_t tlv_hdr;
  7615. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7616. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7617. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7618. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7619. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7620. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7621. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7622. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7623. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7624. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7625. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7626. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7627. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7628. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7629. htt_tlv_hdr_t tlv_hdr;
  7630. A_UINT32 mu_ofdma_seq_posted;
  7631. A_UINT32 ul_mu_ofdma_seq_posted;
  7632. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7633. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7634. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7635. A_UINT32 ofdma_tx_ldpc;
  7636. A_UINT32 ul_ofdma_rx_ldpc;
  7637. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7638. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7639. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7640. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7641. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7642. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7643. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7644. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7645. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7646. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7647. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7648. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7649. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7650. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7651. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7652. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7653. do { \
  7654. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7655. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7656. } while (0)
  7657. typedef struct {
  7658. htt_tlv_hdr_t tlv_hdr;
  7659. /**
  7660. * BIT [ 7 : 0] :- mac_id
  7661. * BIT [31 : 8] :- reserved
  7662. */
  7663. union {
  7664. struct {
  7665. A_UINT32 mac_id: 8,
  7666. reserved: 24;
  7667. };
  7668. A_UINT32 mac_id__word;
  7669. };
  7670. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7671. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7672. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7673. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7674. /** Num of instances where rate based DL OFDMA status = PROBING */
  7675. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7676. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7677. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7678. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7679. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7680. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7681. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7682. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7683. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7684. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7685. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7686. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7687. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7688. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7689. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7690. /** Num of instances where dl ofdma is disabled due to pipelining */
  7691. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7692. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7693. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7694. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7695. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7696. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7697. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7698. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7699. /*======= Bandwidth Manager stats ====================*/
  7700. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7701. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7702. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7703. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7704. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7705. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7706. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7707. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7708. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7709. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7710. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7711. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7712. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7713. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7714. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7715. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7716. HTT_BW_MGR_STATS_MAC_ID_S)
  7717. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7718. do { \
  7719. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7720. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7721. } while (0)
  7722. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7723. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7724. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7725. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7726. do { \
  7727. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7728. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7729. } while (0)
  7730. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7731. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7732. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7733. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7734. do { \
  7735. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7736. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7737. } while (0)
  7738. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7739. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7740. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7741. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7742. do { \
  7743. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7744. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7745. } while (0)
  7746. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7747. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7748. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7749. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7750. do { \
  7751. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7752. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7753. } while (0)
  7754. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7755. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7756. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7757. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7758. do { \
  7759. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7760. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7761. } while (0)
  7762. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7763. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7764. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7765. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7766. do { \
  7767. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7768. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7769. } while (0)
  7770. typedef struct {
  7771. htt_tlv_hdr_t tlv_hdr;
  7772. /* BIT [ 7 : 0] :- mac_id
  7773. * BIT [ 15 : 8] :- pri20_index
  7774. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7775. */
  7776. A_UINT32 mac_id__pri20_idx__freq;
  7777. /* BIT [ 15 : 0] :- centre_freq1
  7778. * BIT [ 31 : 16] :- centre_freq2
  7779. */
  7780. A_UINT32 centre_freq1__freq2;
  7781. /* BIT [ 7 : 0] :- channel_phy_mode
  7782. * BIT [ 23 : 8] :- static_pattern
  7783. */
  7784. A_UINT32 phy_mode__static_pattern;
  7785. } htt_pdev_bw_mgr_stats_tlv;
  7786. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7787. * TLV_TAGS:
  7788. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7789. */
  7790. /* NOTE:
  7791. * This structure is for documentation, and cannot be safely used directly.
  7792. * Instead, use the constituent TLV structures to fill/parse.
  7793. */
  7794. typedef struct {
  7795. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7796. } htt_pdev_bw_mgr_stats_t;
  7797. #endif /* __HTT_STATS_H__ */