hal_be_api_mon.h 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846
  1. /*
  2. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include "hal_be_hw_headers.h"
  20. #ifdef QCA_MONITOR_2_0_SUPPORT
  21. #include <mon_ingress_ring.h>
  22. #include <mon_destination_ring.h>
  23. #endif
  24. #include <hal_be_hw_headers.h>
  25. #include "hal_api_mon.h"
  26. #include <hal_generic_api.h>
  27. #include <hal_generic_api.h>
  28. #include <hal_api_mon.h>
  29. #if defined(QCA_MONITOR_2_0_SUPPORT) || \
  30. defined(QCA_SINGLE_WIFI_3_0)
  31. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  32. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  33. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  34. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  35. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  36. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  37. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  38. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  39. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  40. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  41. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  42. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  43. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  44. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  45. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  46. ((*(((unsigned int *) buff_addr_info) + \
  47. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  48. ((paddr_lo) << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  49. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  50. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  51. ((*(((unsigned int *) buff_addr_info) + \
  52. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  53. ((paddr_hi) << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  54. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  55. #define HAL_MON_VADDR_LO_SET(buff_addr_info, vaddr_lo) \
  56. ((*(((unsigned int *) buff_addr_info) + \
  57. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  58. ((vaddr_lo) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  59. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  60. #define HAL_MON_VADDR_HI_SET(buff_addr_info, vaddr_hi) \
  61. ((*(((unsigned int *) buff_addr_info) + \
  62. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  63. ((vaddr_hi) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  64. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  65. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  66. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  67. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  68. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  69. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  70. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  71. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  72. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  73. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  74. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  75. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  76. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  77. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  78. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  79. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  80. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  81. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  82. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  83. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  84. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  85. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  86. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  87. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  88. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  89. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  90. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  91. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  92. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  93. #endif
  94. #ifdef CONFIG_MON_WORD_BASED_TLV
  95. #ifndef BIG_ENDIAN_HOST
  96. struct rx_mpdu_start_mon_data {
  97. uint32_t rxpcu_mpdu_filter_in_category : 2,
  98. sw_frame_group_id : 7,
  99. ndp_frame : 1,
  100. phy_err : 1,
  101. phy_err_during_mpdu_header : 1,
  102. protocol_version_err : 1,
  103. ast_based_lookup_valid : 1,
  104. reserved_0a : 2,
  105. phy_ppdu_id : 16;
  106. uint32_t ast_index : 16,
  107. sw_peer_id : 16;
  108. uint32_t mpdu_frame_control_valid : 1,
  109. mpdu_duration_valid : 1,
  110. mac_addr_ad1_valid : 1,
  111. mac_addr_ad2_valid : 1,
  112. mac_addr_ad3_valid : 1,
  113. mac_addr_ad4_valid : 1,
  114. mpdu_sequence_control_valid : 1,
  115. mpdu_qos_control_valid : 1,
  116. mpdu_ht_control_valid : 1,
  117. frame_encryption_info_valid : 1,
  118. mpdu_fragment_number : 4,
  119. more_fragment_flag : 1,
  120. reserved_11a : 1,
  121. fr_ds : 1,
  122. to_ds : 1,
  123. encrypted : 1,
  124. mpdu_retry : 1,
  125. mpdu_sequence_number : 12;
  126. uint32_t mpdu_length : 14,
  127. first_mpdu : 1,
  128. mcast_bcast : 1,
  129. ast_index_not_found : 1,
  130. ast_index_timeout : 1,
  131. power_mgmt : 1,
  132. non_qos : 1,
  133. null_data : 1,
  134. mgmt_type : 1,
  135. ctrl_type : 1,
  136. more_data : 1,
  137. eosp : 1,
  138. fragment_flag : 1,
  139. order : 1,
  140. u_apsd_trigger : 1,
  141. encrypt_required : 1,
  142. directed : 1,
  143. amsdu_present : 1,
  144. reserved_13 : 1;
  145. uint32_t mpdu_frame_control_field : 16,
  146. mpdu_duration_field : 16;
  147. uint32_t mac_addr_ad1_31_0 : 32;
  148. uint32_t mac_addr_ad1_47_32 : 16,
  149. mac_addr_ad2_15_0 : 16;
  150. };
  151. struct rx_msdu_end_mon_data {
  152. uint32_t rxpcu_mpdu_filter_in_category : 2,
  153. sw_frame_group_id : 7,
  154. reserved_0 : 7,
  155. phy_ppdu_id : 16;
  156. uint32_t tcp_udp_chksum : 16,
  157. sa_idx_timeout : 1,
  158. da_idx_timeout : 1,
  159. msdu_limit_error : 1,
  160. flow_idx_timeout : 1,
  161. flow_idx_invalid : 1,
  162. wifi_parser_error : 1,
  163. amsdu_parser_error : 1,
  164. sa_is_valid : 1,
  165. da_is_valid : 1,
  166. da_is_mcbc : 1,
  167. l3_header_padding : 2,
  168. first_msdu : 1,
  169. last_msdu : 1,
  170. tcp_udp_chksum_fail : 1,
  171. ip_chksum_fail : 1;
  172. uint32_t msdu_drop : 1,
  173. reo_destination_indication : 5,
  174. flow_idx : 20,
  175. reserved_12a : 6;
  176. uint32_t fse_metadata : 32;
  177. uint32_t cce_metadata : 16,
  178. sa_sw_peer_id : 16;
  179. };
  180. #else
  181. struct rx_mpdu_start_mon_data {
  182. uint32_t phy_ppdu_id : 16;
  183. reserved_0a : 2,
  184. ast_based_lookup_valid : 1,
  185. protocol_version_err : 1,
  186. phy_err_during_mpdu_header : 1,
  187. phy_err : 1,
  188. ndp_frame : 1,
  189. sw_frame_group_id : 7,
  190. rxpcu_mpdu_filter_in_category : 2,
  191. uint32_t sw_peer_id : 16;
  192. ast_index : 16,
  193. uint32_t mpdu_sequence_number : 12;
  194. mpdu_retry : 1,
  195. encrypted : 1,
  196. to_ds : 1,
  197. fr_ds : 1,
  198. reserved_11a : 1,
  199. more_fragment_flag : 1,
  200. mpdu_fragment_number : 4,
  201. frame_encryption_info_valid : 1,
  202. mpdu_ht_control_valid : 1,
  203. mpdu_qos_control_valid : 1,
  204. mpdu_sequence_control_valid : 1,
  205. mac_addr_ad4_valid : 1,
  206. mac_addr_ad3_valid : 1,
  207. mac_addr_ad2_valid : 1,
  208. mac_addr_ad1_valid : 1,
  209. mpdu_duration_valid : 1,
  210. mpdu_frame_control_valid : 1,
  211. uint32_t reserved_13 : 1;
  212. amsdu_present : 1,
  213. directed : 1,
  214. encrypt_required : 1,
  215. u_apsd_trigger : 1,
  216. order : 1,
  217. fragment_flag : 1,
  218. eosp : 1,
  219. more_data : 1,
  220. ctrl_type : 1,
  221. mgmt_type : 1,
  222. null_data : 1,
  223. non_qos : 1,
  224. power_mgmt : 1,
  225. ast_index_timeout : 1,
  226. ast_index_not_found : 1,
  227. mcast_bcast : 1,
  228. first_mpdu : 1,
  229. mpdu_length : 14,
  230. uint32_t mpdu_duration_field : 16;
  231. mpdu_frame_control_field : 16,
  232. uint32_t mac_addr_ad1_31_0 : 32;
  233. uint32_t mac_addr_ad2_15_0 : 16;
  234. mac_addr_ad1_47_32 : 16,
  235. };
  236. struct rx_msdu_end_mon_data {
  237. uint32_t phy_ppdu_id : 16;
  238. reserved_0 : 7,
  239. sw_frame_group_id : 7,
  240. rxpcu_mpdu_filter_in_category : 2,
  241. uint32_t ip_chksum_fail : 1;
  242. tcp_udp_chksum_fail : 1,
  243. last_msdu : 1,
  244. first_msdu : 1,
  245. l3_header_padding : 2,
  246. da_is_mcbc : 1,
  247. da_is_valid : 1,
  248. sa_is_valid : 1,
  249. amsdu_parser_error : 1,
  250. wifi_parser_error : 1,
  251. flow_idx_invalid : 1,
  252. flow_idx_timeout : 1,
  253. msdu_limit_error : 1,
  254. da_idx_timeout : 1,
  255. sa_idx_timeout : 1,
  256. tcp_udp_chksum : 16,
  257. uint32_t reserved_12a : 6;
  258. flow_idx : 20,
  259. reo_destination_indication : 5,
  260. msdu_drop : 1,
  261. uint32_t fse_metadata : 32;
  262. uint32_t sa_sw_peer_id : 16;
  263. cce_metadata : 16,
  264. };
  265. #endif
  266. /* TLV struct for word based Tlv */
  267. typedef struct rx_mpdu_start_mon_data hal_rx_mon_mpdu_start_t;
  268. typedef struct rx_msdu_end_mon_data hal_rx_mon_msdu_end_t;
  269. #else
  270. typedef struct rx_mpdu_start hal_rx_mon_mpdu_start_t;
  271. typedef struct rx_msdu_end hal_rx_mon_msdu_end_t;
  272. #endif
  273. #define HAL_MON_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  274. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  275. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET)), \
  276. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK, \
  277. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB))
  278. #define HAL_MON_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  279. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  280. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET)), \
  281. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK, \
  282. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB))
  283. /**
  284. * struct hal_rx_status_buffer_done - status buffer done tlv
  285. * placeholder structure
  286. *
  287. * @ppdu_start_offset: ppdu start
  288. * @first_ppdu_start_user_info_offset:
  289. * @mult_ppdu_start_user_info:
  290. * @end_offset:
  291. * @ppdu_end_detected:
  292. * @flush_detected:
  293. * @rsvd:
  294. */
  295. struct hal_rx_status_buffer_done {
  296. uint32_t ppdu_start_offset : 3,
  297. first_ppdu_start_user_info_offset : 6,
  298. mult_ppdu_start_user_info : 1,
  299. end_offset : 13,
  300. ppdu_end_detected : 1,
  301. flush_detected : 1,
  302. rsvd : 7;
  303. };
  304. /**
  305. * hal_mon_status_end_reason : ppdu status buffer end reason
  306. *
  307. * @HAL_MON_STATUS_BUFFER_FULL: status buffer full
  308. * @HAL_MON_FLUSH_DETECTED: flush detected
  309. * @HAL_MON_END_OF_PPDU: end of ppdu detected
  310. * HAL_MON_PPDU_truncated: truncated ppdu status
  311. */
  312. enum hal_mon_status_end_reason {
  313. HAL_MON_STATUS_BUFFER_FULL,
  314. HAL_MON_FLUSH_DETECTED,
  315. HAL_MON_END_OF_PPDU,
  316. HAL_MON_PPDU_TRUNCATED,
  317. };
  318. /**
  319. * struct hal_mon_desc () - HAL Monitor descriptor
  320. *
  321. * @buf_addr: virtual buffer address
  322. * @ppdu_id: ppdu id
  323. * - TxMon fills scheduler id
  324. * - RxMON fills phy_ppdu_id
  325. * @end_offset: offset (units in 4 bytes) where status buffer ended
  326. * i.e offset of TLV + last TLV size
  327. * @end_reason: 0 - status buffer is full
  328. * 1 - flush detected
  329. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  330. * 3 - PPDU truncated due to system error
  331. * @initiator: 1 - descriptor belongs to TX FES
  332. * 0 - descriptor belongs to TX RESPONSE
  333. * @empty_descriptor: 0 - this descriptor is written on a flush
  334. * or end of ppdu or end of status buffer
  335. * 1 - descriptor provided to indicate drop
  336. * @ring_id: ring id for debugging
  337. * @looping_count: count to indicate number of times producer
  338. * of entries has looped around the ring
  339. * @flush_detected: if flush detected
  340. * @end_reason: ppdu end reason
  341. * @end_of_ppdu_dropped: if end_of_ppdu is dropped
  342. * @ppdu_drop_count: PPDU drop count
  343. * @mpdu_drop_count: MPDU drop count
  344. * @tlv_drop_count: TLV drop count
  345. */
  346. struct hal_mon_desc {
  347. uint64_t buf_addr;
  348. uint32_t ppdu_id;
  349. uint32_t end_offset:12,
  350. reserved_3a:4,
  351. end_reason:2,
  352. initiator:1,
  353. empty_descriptor:1,
  354. ring_id:8,
  355. looping_count:4;
  356. uint16_t flush_detected:1,
  357. end_of_ppdu_dropped:1;
  358. uint32_t ppdu_drop_count;
  359. uint32_t mpdu_drop_count;
  360. uint32_t tlv_drop_count;
  361. };
  362. typedef struct hal_mon_desc *hal_mon_desc_t;
  363. /**
  364. * struct hal_mon_buf_addr_status () - HAL buffer address tlv get status
  365. *
  366. * @buf_addr_31_0: Lower 32 bits of virtual address of status buffer
  367. * @buf_addr_63_32: Upper 32 bits of virtual address of status buffer
  368. * @dma_length: DMA length
  369. * @msdu_continuation: is msdu size more than fragment size
  370. * @truncated: is msdu got truncated
  371. * @tlv_padding: tlv paddding
  372. */
  373. struct hal_mon_buf_addr_status {
  374. uint32_t buffer_virt_addr_31_0;
  375. uint32_t buffer_virt_addr_63_32;
  376. uint32_t dma_length:12,
  377. reserved_2a:4,
  378. msdu_continuation:1,
  379. truncated:1,
  380. reserved_2b:14;
  381. uint32_t tlv64_padding;
  382. };
  383. #ifdef QCA_MONITOR_2_0_SUPPORT
  384. /**
  385. * hal_be_get_mon_dest_status() - Get monitor descriptor
  386. * @hal_soc_hdl: HAL Soc handle
  387. * @desc: HAL monitor descriptor
  388. *
  389. * Return: none
  390. */
  391. static inline void
  392. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  393. void *hw_desc,
  394. struct hal_mon_desc *status)
  395. {
  396. struct mon_destination_ring *desc = hw_desc;
  397. status->buf_addr = HAL_RX_GET(desc, MON_DESTINATION_RING_STAT,
  398. BUF_VIRT_ADDR_31_0) |
  399. (((uint64_t)HAL_RX_GET(desc,
  400. MON_DESTINATION_RING_STAT,
  401. BUF_VIRT_ADDR_63_32)) << 32);
  402. status->ppdu_id = desc->ppdu_id;
  403. status->end_offset = desc->end_offset;
  404. status->end_reason = desc->end_reason;
  405. status->initiator = desc->initiator;
  406. status->empty_descriptor = desc->empty_descriptor;
  407. status->looping_count = desc->looping_count;
  408. }
  409. #endif
  410. #if defined(RX_PPDU_END_USER_STATS_OFDMA_INFO_VALID_OFFSET) && \
  411. defined(RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  412. static inline void
  413. hal_rx_handle_mu_ul_info(void *rx_tlv,
  414. struct mon_rx_user_status *mon_rx_user_status)
  415. {
  416. mon_rx_user_status->mu_ul_user_v0_word0 =
  417. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  418. SW_RESPONSE_REFERENCE_PTR);
  419. mon_rx_user_status->mu_ul_user_v0_word1 =
  420. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  421. SW_RESPONSE_REFERENCE_PTR_EXT);
  422. }
  423. static inline void
  424. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  425. struct mon_rx_user_status *mon_rx_user_status)
  426. {
  427. uint32_t mpdu_ok_byte_count;
  428. uint32_t mpdu_err_byte_count;
  429. mpdu_ok_byte_count = HAL_RX_GET_64(rx_tlv,
  430. RX_PPDU_END_USER_STATS,
  431. MPDU_OK_BYTE_COUNT);
  432. mpdu_err_byte_count = HAL_RX_GET_64(rx_tlv,
  433. RX_PPDU_END_USER_STATS,
  434. MPDU_ERR_BYTE_COUNT);
  435. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  436. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  437. }
  438. #else
  439. static inline void
  440. hal_rx_handle_mu_ul_info(void *rx_tlv,
  441. struct mon_rx_user_status *mon_rx_user_status)
  442. {
  443. }
  444. static inline void
  445. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  446. struct mon_rx_user_status *mon_rx_user_status)
  447. {
  448. struct hal_rx_ppdu_info *ppdu_info =
  449. (struct hal_rx_ppdu_info *)ppduinfo;
  450. /* HKV1: doesn't support mpdu byte count */
  451. mon_rx_user_status->mpdu_ok_byte_count = ppdu_info->rx_status.ppdu_len;
  452. mon_rx_user_status->mpdu_err_byte_count = 0;
  453. }
  454. #endif
  455. static inline void
  456. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  457. struct mon_rx_user_status *mon_rx_user_status)
  458. {
  459. struct mon_rx_info *mon_rx_info;
  460. struct mon_rx_user_info *mon_rx_user_info;
  461. struct hal_rx_ppdu_info *ppdu_info =
  462. (struct hal_rx_ppdu_info *)ppduinfo;
  463. mon_rx_info = &ppdu_info->rx_info;
  464. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  465. mon_rx_user_info->qos_control_info_valid =
  466. mon_rx_info->qos_control_info_valid;
  467. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  468. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  469. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  470. mon_rx_user_status->tcp_msdu_count =
  471. ppdu_info->rx_status.tcp_msdu_count;
  472. mon_rx_user_status->udp_msdu_count =
  473. ppdu_info->rx_status.udp_msdu_count;
  474. mon_rx_user_status->other_msdu_count =
  475. ppdu_info->rx_status.other_msdu_count;
  476. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  477. mon_rx_user_status->frame_control_info_valid =
  478. ppdu_info->rx_status.frame_control_info_valid;
  479. mon_rx_user_status->data_sequence_control_info_valid =
  480. ppdu_info->rx_status.data_sequence_control_info_valid;
  481. mon_rx_user_status->first_data_seq_ctrl =
  482. ppdu_info->rx_status.first_data_seq_ctrl;
  483. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  484. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  485. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  486. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  487. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  488. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  489. mon_rx_user_status->mpdu_cnt_fcs_ok =
  490. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  491. mon_rx_user_status->mpdu_cnt_fcs_err =
  492. ppdu_info->com_info.mpdu_cnt_fcs_err;
  493. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  494. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  495. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  496. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  497. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  498. }
  499. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, \
  500. ppdu_info, rssi_info_tlv) \
  501. { \
  502. ppdu_info->rx_status.rssi_chain[chain][0] = \
  503. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  504. RSSI_PRI20_CHAIN##chain); \
  505. ppdu_info->rx_status.rssi_chain[chain][1] = \
  506. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  507. RSSI_EXT20_CHAIN##chain); \
  508. ppdu_info->rx_status.rssi_chain[chain][2] = \
  509. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  510. RSSI_EXT40_LOW20_CHAIN##chain); \
  511. ppdu_info->rx_status.rssi_chain[chain][3] = \
  512. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  513. RSSI_EXT40_HIGH20_CHAIN##chain); \
  514. } \
  515. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  516. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, ppdu_info, rssi_info_tlv) \
  517. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, ppdu_info, rssi_info_tlv) \
  518. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, ppdu_info, rssi_info_tlv) \
  519. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, ppdu_info, rssi_info_tlv) \
  520. } \
  521. static inline uint32_t
  522. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  523. uint8_t *rssi_info_tlv)
  524. {
  525. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  526. return 0;
  527. }
  528. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  529. static inline void
  530. hal_get_qos_control(void *rx_tlv,
  531. struct hal_rx_ppdu_info *ppdu_info)
  532. {
  533. ppdu_info->rx_info.qos_control_info_valid =
  534. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  535. QOS_CONTROL_INFO_VALID);
  536. if (ppdu_info->rx_info.qos_control_info_valid)
  537. ppdu_info->rx_info.qos_control =
  538. HAL_RX_GET_64(rx_tlv,
  539. RX_PPDU_END_USER_STATS,
  540. QOS_CONTROL_FIELD);
  541. }
  542. static inline void
  543. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  544. struct hal_rx_ppdu_info *ppdu_info)
  545. {
  546. if ((ppdu_info->sw_frame_group_id
  547. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  548. (ppdu_info->sw_frame_group_id ==
  549. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  550. ppdu_info->rx_info.mac_addr1_valid =
  551. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_valid;
  552. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  553. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_31_0;
  554. if (ppdu_info->sw_frame_group_id ==
  555. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  556. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  557. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_47_32;
  558. }
  559. }
  560. }
  561. #else
  562. static inline void
  563. hal_get_qos_control(void *rx_tlv,
  564. struct hal_rx_ppdu_info *ppdu_info)
  565. {
  566. }
  567. static inline void
  568. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  569. struct hal_rx_ppdu_info *ppdu_info)
  570. {
  571. }
  572. #endif
  573. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  574. static inline void
  575. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  576. struct hal_rx_ppdu_info *ppdu_info)
  577. {
  578. uint16_t frame_ctrl;
  579. uint8_t fc_type;
  580. if (rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid) {
  581. frame_ctrl = rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  582. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  583. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  584. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  585. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  586. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  587. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  588. ppdu_info->frm_type_info.rx_data_cnt++;
  589. }
  590. }
  591. #else
  592. static inline void
  593. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  594. struct hal_rx_ppdu_info *ppdu_info)
  595. {
  596. }
  597. #endif
  598. #ifdef QCA_MONITOR_2_0_SUPPORT
  599. /**
  600. * hal_mon_buff_addr_info_set() - set desc address in cookie
  601. * @hal_soc_hdl: HAL Soc handle
  602. * @mon_entry: monitor srng
  603. * @desc: HAL monitor descriptor
  604. *
  605. * Return: none
  606. */
  607. static inline
  608. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  609. void *mon_entry,
  610. void *mon_desc_addr,
  611. qdf_dma_addr_t phy_addr)
  612. {
  613. uint32_t paddr_lo = ((uintptr_t)phy_addr & 0x00000000ffffffff);
  614. uint32_t paddr_hi = ((uintptr_t)phy_addr & 0xffffffff00000000) >> 32;
  615. uint32_t vaddr_lo = ((uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  616. uint32_t vaddr_hi = ((uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  617. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  618. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  619. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  620. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  621. }
  622. /* TX monitor */
  623. #define TX_MON_STATUS_BUF_SIZE 2048
  624. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  625. enum hal_tx_tlv_status {
  626. HAL_MON_TX_FES_SETUP,
  627. HAL_MON_TX_FES_STATUS_END,
  628. HAL_MON_RX_RESPONSE_REQUIRED_INFO,
  629. HAL_MON_RESPONSE_END_STATUS_INFO,
  630. HAL_MON_TX_PCU_PPDU_SETUP_INIT,
  631. HAL_MON_TX_MPDU_START,
  632. HAL_MON_TX_MSDU_START,
  633. HAL_MON_TX_BUFFER_ADDR,
  634. HAL_MON_TX_DATA,
  635. HAL_MON_TX_FES_STATUS_START,
  636. HAL_MON_TX_FES_STATUS_PROT,
  637. HAL_MON_TX_FES_STATUS_START_PROT,
  638. HAL_MON_TX_FES_STATUS_START_PPDU,
  639. HAL_MON_TX_FES_STATUS_USER_PPDU,
  640. HAL_MON_RX_FRAME_BITMAP_ACK,
  641. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_256,
  642. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_1K,
  643. HAL_MON_COEX_TX_STATUS,
  644. HAL_MON_MACTX_HE_SIG_A_SU,
  645. HAL_MON_MACTX_HE_SIG_A_MU_DL,
  646. HAL_MON_MACTX_HE_SIG_B1_MU,
  647. HAL_MON_MACTX_HE_SIG_B2_MU,
  648. HAL_MON_MACTX_HE_SIG_B2_OFDMA,
  649. HAL_MON_MACTX_L_SIG_A,
  650. HAL_MON_MACTX_L_SIG_B,
  651. HAL_MON_MACTX_HT_SIG,
  652. HAL_MON_MACTX_VHT_SIG_A,
  653. HAL_MON_MACTX_USER_DESC_PER_USER,
  654. HAL_MON_MACTX_USER_DESC_COMMON,
  655. HAL_MON_MACTX_PHY_DESC,
  656. HAL_MON_TX_STATUS_PPDU_NOT_DONE,
  657. };
  658. enum txmon_coex_tx_status_reason {
  659. COEX_FES_TX_START,
  660. COEX_FES_TX_END,
  661. COEX_FES_END,
  662. COEX_RESPONSE_TX_START,
  663. COEX_RESPONSE_TX_END,
  664. COEX_NO_TX_ONGOING,
  665. };
  666. enum txmon_transmission_type {
  667. TXMON_SU_TRANSMISSION = 0,
  668. TXMON_MU_TRANSMISSION,
  669. TXMON_MU_SU_TRANSMISSION,
  670. TXMON_MU_MIMO_TRANSMISSION = 1,
  671. TXMON_MU_OFDMA_TRANMISSION
  672. };
  673. enum txmon_he_ppdu_subtype {
  674. TXMON_HE_SUBTYPE_SU = 0,
  675. TXMON_HE_SUBTYPE_TRIG,
  676. TXMON_HE_SUBTYPE_MU,
  677. TXMON_HE_SUBTYPE_EXT_SU
  678. };
  679. enum txmon_pkt_type {
  680. TXMON_PKT_TYPE_11A = 0,
  681. TXMON_PKT_TYPE_11B,
  682. TXMON_PKT_TYPE_11N_MM,
  683. TXMON_PKT_TYPE_11AC,
  684. TXMON_PKT_TYPE_11AX,
  685. TXMON_PKT_TYPE_11BA,
  686. TXMON_PKT_TYPE_11BE,
  687. TXMON_PKT_TYPE_11AZ
  688. };
  689. #define TXMON_HAL(hal_tx_ppdu_info, field) \
  690. hal_tx_ppdu_info->field
  691. #define TXMON_HAL_STATUS(hal_tx_ppdu_info, field) \
  692. hal_tx_ppdu_info->rx_status.field
  693. #define TXMON_HAL_USER(hal_tx_ppdu_info, user_id, field) \
  694. hal_tx_ppdu_info->rx_user_status[user_id].field
  695. #define TXMON_STATUS_INFO(hal_tx_status_info, field) \
  696. hal_tx_status_info->field
  697. struct hal_tx_status_info {
  698. uint8_t reception_type;
  699. uint8_t transmission_type;
  700. uint8_t medium_prot_type;
  701. uint32_t no_bitmap_avail :1,
  702. explicit_ack :1,
  703. explicit_ack_type :4,
  704. r2r_end_status_follow :1,
  705. response_type :5,
  706. ndp_frame :2,
  707. num_users :8,
  708. reserved :10;
  709. uint8_t sw_frame_group_id;
  710. uint32_t r2r_to_follow;
  711. uint32_t prot_tlv_status;
  712. void *buffer;
  713. uint32_t offset;
  714. uint32_t length;
  715. uint8_t addr1[QDF_MAC_ADDR_SIZE];
  716. uint8_t addr2[QDF_MAC_ADDR_SIZE];
  717. uint8_t addr3[QDF_MAC_ADDR_SIZE];
  718. uint8_t addr4[QDF_MAC_ADDR_SIZE];
  719. };
  720. struct hal_tx_ppdu_info {
  721. uint32_t ppdu_id;
  722. uint32_t num_users :8,
  723. is_used :1,
  724. is_data :1,
  725. cur_usr_idx :8,
  726. reserved :15;
  727. uint32_t prot_tlv_status;
  728. struct mon_rx_status rx_status;
  729. struct mon_rx_user_status rx_user_status[];
  730. };
  731. /**
  732. * hal_tx_status_get_next_tlv() - get next tx status TLV
  733. * @tx_tlv: pointer to TLV header
  734. *
  735. * Return: pointer to next tlv info
  736. */
  737. static inline uint8_t*
  738. hal_tx_status_get_next_tlv(uint8_t *tx_tlv) {
  739. uint32_t tlv_len, tlv_tag;
  740. tlv_len = HAL_RX_GET_USER_TLV32_LEN(tx_tlv);
  741. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv);
  742. return (uint8_t *)(((unsigned long)(tx_tlv + tlv_len +
  743. HAL_RX_TLV32_HDR_SIZE + 3)) & (~3));
  744. }
  745. /**
  746. * hal_txmon_status_parse_tlv() - process transmit info TLV
  747. * @hal_soc: HAL soc handle
  748. * @data_ppdu_info: pointer to hal data ppdu info
  749. * @prot_ppdu_info: pointer to hal prot ppdu info
  750. * @data_status_info: pointer to data status info
  751. * @prot_status_info: pointer to prot status info
  752. * @tx_tlv_hdr: pointer to TLV header
  753. * @status_frag: pointer to status frag
  754. *
  755. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE
  756. */
  757. static inline uint32_t
  758. hal_txmon_status_parse_tlv(hal_soc_handle_t hal_soc_hdl,
  759. void *data_ppdu_info,
  760. void *prot_ppdu_info,
  761. void *data_status_info,
  762. void *prot_status_info,
  763. void *tx_tlv_hdr,
  764. qdf_frag_t status_frag)
  765. {
  766. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  767. return hal_soc->ops->hal_txmon_status_parse_tlv(data_ppdu_info,
  768. prot_ppdu_info,
  769. data_status_info,
  770. prot_status_info,
  771. tx_tlv_hdr,
  772. status_frag);
  773. }
  774. /**
  775. * hal_txmon_status_get_num_users() - api to get num users from start of fes
  776. * window
  777. * @hal_soc: HAL soc handle
  778. * @tx_tlv_hdr: pointer to TLV header
  779. * @num_users: reference to number of user
  780. *
  781. * Return: status
  782. */
  783. static inline uint32_t
  784. hal_txmon_status_get_num_users(hal_soc_handle_t hal_soc_hdl,
  785. void *tx_tlv_hdr, uint8_t *num_users)
  786. {
  787. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  788. return hal_soc->ops->hal_txmon_status_get_num_users(tx_tlv_hdr,
  789. num_users);
  790. }
  791. /**
  792. * hal_txmon_status_free_buffer() - api to free status buffer
  793. * @hal_soc: HAL soc handle
  794. * @status_frag: qdf_frag_t buffer
  795. *
  796. * Return void
  797. */
  798. static inline void
  799. hal_txmon_status_free_buffer(hal_soc_handle_t hal_soc_hdl,
  800. qdf_frag_t status_frag)
  801. {
  802. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  803. if (hal_soc->ops->hal_txmon_status_free_buffer)
  804. hal_soc->ops->hal_txmon_status_free_buffer(status_frag);
  805. }
  806. /**
  807. * hal_tx_status_get_tlv_tag() - api to get tlv tag
  808. * @tx_tlv_hdr: pointer to TLV header
  809. *
  810. * Return tlv_tag
  811. */
  812. static inline uint32_t
  813. hal_tx_status_get_tlv_tag(void *tx_tlv_hdr)
  814. {
  815. uint32_t tlv_tag = 0;
  816. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv_hdr);
  817. return tlv_tag;
  818. }
  819. #endif
  820. static inline uint32_t
  821. hal_rx_parse_u_sig_cmn(struct hal_soc *hal_soc, void *rx_tlv,
  822. struct hal_rx_ppdu_info *ppdu_info)
  823. {
  824. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  825. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  826. uint8_t bad_usig_crc;
  827. bad_usig_crc = HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(rx_tlv) ?
  828. 0 : 1;
  829. ppdu_info->rx_status.usig_common |=
  830. QDF_MON_STATUS_USIG_PHY_VERSION_KNOWN |
  831. QDF_MON_STATUS_USIG_BW_KNOWN |
  832. QDF_MON_STATUS_USIG_UL_DL_KNOWN |
  833. QDF_MON_STATUS_USIG_BSS_COLOR_KNOWN |
  834. QDF_MON_STATUS_USIG_TXOP_KNOWN;
  835. ppdu_info->rx_status.usig_common |= (usig_1->phy_version <<
  836. QDF_MON_STATUS_USIG_PHY_VERSION_SHIFT);
  837. ppdu_info->rx_status.usig_common |= (usig_1->bw <<
  838. QDF_MON_STATUS_USIG_BW_SHIFT);
  839. ppdu_info->rx_status.usig_common |= (usig_1->ul_dl <<
  840. QDF_MON_STATUS_USIG_UL_DL_SHIFT);
  841. ppdu_info->rx_status.usig_common |= (usig_1->bss_color <<
  842. QDF_MON_STATUS_USIG_BSS_COLOR_SHIFT);
  843. ppdu_info->rx_status.usig_common |= (usig_1->txop <<
  844. QDF_MON_STATUS_USIG_TXOP_SHIFT);
  845. ppdu_info->rx_status.usig_common |= bad_usig_crc;
  846. ppdu_info->u_sig_info.ul_dl = usig_1->ul_dl;
  847. ppdu_info->u_sig_info.bw = usig_1->bw;
  848. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  849. }
  850. static inline uint32_t
  851. hal_rx_parse_u_sig_tb(struct hal_soc *hal_soc, void *rx_tlv,
  852. struct hal_rx_ppdu_info *ppdu_info)
  853. {
  854. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  855. struct hal_mon_usig_tb *usig_tb = &usig->usig_2.tb;
  856. ppdu_info->rx_status.usig_mask |=
  857. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  858. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  859. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  860. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_KNOWN |
  861. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_KNOWN |
  862. QDF_MON_STATUS_USIG_TB_DISREGARD1_KNOWN |
  863. QDF_MON_STATUS_USIG_CRC_KNOWN |
  864. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  865. ppdu_info->rx_status.usig_value |= (0x3F <<
  866. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  867. ppdu_info->rx_status.usig_value |= (usig_tb->ppdu_type_comp_mode <<
  868. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  869. ppdu_info->rx_status.usig_value |= (0x1 <<
  870. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  871. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_1 <<
  872. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_SHIFT);
  873. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_2 <<
  874. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_SHIFT);
  875. ppdu_info->rx_status.usig_value |= (0x1F <<
  876. QDF_MON_STATUS_USIG_TB_DISREGARD1_SHIFT);
  877. ppdu_info->rx_status.usig_value |= (usig_tb->crc <<
  878. QDF_MON_STATUS_USIG_CRC_SHIFT);
  879. ppdu_info->rx_status.usig_value |= (usig_tb->tail <<
  880. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  881. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  882. usig_tb->ppdu_type_comp_mode;
  883. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  884. }
  885. static inline uint32_t
  886. hal_rx_parse_u_sig_mu(struct hal_soc *hal_soc, void *rx_tlv,
  887. struct hal_rx_ppdu_info *ppdu_info)
  888. {
  889. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  890. struct hal_mon_usig_mu *usig_mu = &usig->usig_2.mu;
  891. ppdu_info->rx_status.usig_mask |=
  892. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  893. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  894. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  895. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT |
  896. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_KNOWN |
  897. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT |
  898. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_KNOWN |
  899. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_KNOWN |
  900. QDF_MON_STATUS_USIG_CRC_KNOWN |
  901. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  902. ppdu_info->rx_status.usig_value |= (0x1F <<
  903. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  904. ppdu_info->rx_status.usig_value |= (0x1 <<
  905. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT);
  906. ppdu_info->rx_status.usig_value |= (usig_mu->ppdu_type_comp_mode <<
  907. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  908. ppdu_info->rx_status.usig_value |= (0x1 <<
  909. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  910. ppdu_info->rx_status.usig_value |= (usig_mu->punc_ch_info <<
  911. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_SHIFT);
  912. ppdu_info->rx_status.usig_value |= (0x1 <<
  913. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT);
  914. ppdu_info->rx_status.usig_value |= (usig_mu->eht_sig_mcs <<
  915. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_SHIFT);
  916. ppdu_info->rx_status.usig_value |= (usig_mu->num_eht_sig_sym <<
  917. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_SHIFT);
  918. ppdu_info->rx_status.usig_value |= (usig_mu->crc <<
  919. QDF_MON_STATUS_USIG_CRC_SHIFT);
  920. ppdu_info->rx_status.usig_value |= (usig_mu->tail <<
  921. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  922. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  923. usig_mu->ppdu_type_comp_mode;
  924. ppdu_info->u_sig_info.eht_sig_mcs = usig_mu->eht_sig_mcs;
  925. ppdu_info->u_sig_info.num_eht_sig_sym = usig_mu->num_eht_sig_sym;
  926. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  927. }
  928. static inline uint32_t
  929. hal_rx_parse_u_sig_hdr(struct hal_soc *hal_soc, void *rx_tlv,
  930. struct hal_rx_ppdu_info *ppdu_info)
  931. {
  932. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  933. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  934. ppdu_info->rx_status.usig_flags = 1;
  935. hal_rx_parse_u_sig_cmn(hal_soc, rx_tlv, ppdu_info);
  936. if (HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(rx_tlv) == 0 &&
  937. usig_1->ul_dl == 1)
  938. return hal_rx_parse_u_sig_tb(hal_soc, rx_tlv, ppdu_info);
  939. else
  940. return hal_rx_parse_u_sig_mu(hal_soc, rx_tlv, ppdu_info);
  941. }
  942. static inline uint32_t
  943. hal_rx_parse_usig_overflow(struct hal_soc *hal_soc, void *tlv,
  944. struct hal_rx_ppdu_info *ppdu_info)
  945. {
  946. struct hal_eht_sig_cc_usig_overflow *usig_ovflow =
  947. (struct hal_eht_sig_cc_usig_overflow *)tlv;
  948. ppdu_info->rx_status.eht_known |=
  949. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  950. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  951. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_KNOWN |
  952. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_KNOWN |
  953. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_KNOWN |
  954. QDF_MON_STATUS_EHT_DISREARD_KNOWN;
  955. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->spatial_reuse <<
  956. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  957. /*
  958. * GI and LTF size are separately indicated in radiotap header
  959. * and hence will be parsed from other TLV
  960. **/
  961. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->num_ltf_sym <<
  962. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  963. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->ldpc_extra_sym <<
  964. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_SHIFT);
  965. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pre_fec_pad_factor <<
  966. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_SHIFT);
  967. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pe_disambiguity <<
  968. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_SHIFT);
  969. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  970. QDF_MON_STATUS_EHT_DISREGARD_SHIFT);
  971. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  972. }
  973. static inline uint32_t
  974. hal_rx_parse_non_ofdma_users(struct hal_soc *hal_soc, void *tlv,
  975. struct hal_rx_ppdu_info *ppdu_info)
  976. {
  977. struct hal_eht_sig_non_ofdma_cmn_eb *non_ofdma_cmn_eb =
  978. (struct hal_eht_sig_non_ofdma_cmn_eb *)tlv;
  979. ppdu_info->rx_status.eht_known |=
  980. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_KNOWN;
  981. ppdu_info->rx_status.eht_data[4] |= (non_ofdma_cmn_eb->num_users <<
  982. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_SHIFT);
  983. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  984. }
  985. static inline uint32_t
  986. hal_rx_parse_ru_allocation(struct hal_soc *hal_soc, void *tlv,
  987. struct hal_rx_ppdu_info *ppdu_info)
  988. {
  989. uint64_t *ehtsig_tlv = (uint64_t *)tlv;
  990. struct hal_eht_sig_ofdma_cmn_eb1 *ofdma_cmn_eb1;
  991. struct hal_eht_sig_ofdma_cmn_eb2 *ofdma_cmn_eb2;
  992. uint8_t num_ru_allocation_known = 0;
  993. ofdma_cmn_eb1 = (struct hal_eht_sig_ofdma_cmn_eb1 *)ehtsig_tlv;
  994. ofdma_cmn_eb2 = (struct hal_eht_sig_ofdma_cmn_eb2 *)(ehtsig_tlv + 1);
  995. switch (ppdu_info->u_sig_info.bw) {
  996. case HAL_EHT_BW_320_2:
  997. case HAL_EHT_BW_320_1:
  998. num_ru_allocation_known += 4;
  999. ppdu_info->rx_status.eht_data[3] |=
  1000. (ofdma_cmn_eb2->ru_allocation2_6 <<
  1001. QDF_MON_STATUS_EHT_RU_ALLOCATION2_6_SHIFT);
  1002. ppdu_info->rx_status.eht_data[3] |=
  1003. (ofdma_cmn_eb2->ru_allocation2_5 <<
  1004. QDF_MON_STATUS_EHT_RU_ALLOCATION2_5_SHIFT);
  1005. ppdu_info->rx_status.eht_data[3] |=
  1006. (ofdma_cmn_eb2->ru_allocation2_4 <<
  1007. QDF_MON_STATUS_EHT_RU_ALLOCATION2_4_SHIFT);
  1008. ppdu_info->rx_status.eht_data[2] |=
  1009. (ofdma_cmn_eb2->ru_allocation2_3 <<
  1010. QDF_MON_STATUS_EHT_RU_ALLOCATION2_3_SHIFT);
  1011. /* fallthrough */
  1012. case HAL_EHT_BW_160:
  1013. num_ru_allocation_known += 2;
  1014. ppdu_info->rx_status.eht_data[2] |=
  1015. (ofdma_cmn_eb2->ru_allocation2_2 <<
  1016. QDF_MON_STATUS_EHT_RU_ALLOCATION2_2_SHIFT);
  1017. ppdu_info->rx_status.eht_data[2] |=
  1018. (ofdma_cmn_eb2->ru_allocation2_1 <<
  1019. QDF_MON_STATUS_EHT_RU_ALLOCATION2_1_SHIFT);
  1020. /* fallthrough */
  1021. case HAL_EHT_BW_80:
  1022. num_ru_allocation_known += 1;
  1023. ppdu_info->rx_status.eht_data[1] |=
  1024. (ofdma_cmn_eb1->ru_allocation1_2 <<
  1025. QDF_MON_STATUS_EHT_RU_ALLOCATION1_2_SHIFT);
  1026. /* fallthrough */
  1027. case HAL_EHT_BW_40:
  1028. case HAL_EHT_BW_20:
  1029. num_ru_allocation_known += 1;
  1030. ppdu_info->rx_status.eht_data[1] |=
  1031. (ofdma_cmn_eb1->ru_allocation1_1 <<
  1032. QDF_MON_STATUS_EHT_RU_ALLOCATION1_1_SHIFT);
  1033. break;
  1034. default:
  1035. break;
  1036. }
  1037. ppdu_info->rx_status.eht_known |= (num_ru_allocation_known <<
  1038. QDF_MON_STATUS_EHT_NUM_KNOWN_RU_ALLOCATIONS_SHIFT);
  1039. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1040. }
  1041. static inline uint32_t
  1042. hal_rx_parse_eht_sig_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1043. struct hal_rx_ppdu_info *ppdu_info)
  1044. {
  1045. struct hal_eht_sig_mu_mimo_user_info *user_info;
  1046. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1047. user_info = (struct hal_eht_sig_mu_mimo_user_info *)tlv;
  1048. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1049. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1050. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1051. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1052. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_KNOWN;
  1053. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1054. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1055. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1056. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1057. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1058. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1059. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1060. (user_info->spatial_coding <<
  1061. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_SHIFT);
  1062. /* CRC for matched user block */
  1063. ppdu_info->rx_status.eht_known |=
  1064. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1065. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1066. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1067. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1068. ppdu_info->rx_status.num_eht_user_info_valid++;
  1069. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1070. }
  1071. static inline uint32_t
  1072. hal_rx_parse_eht_sig_non_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1073. struct hal_rx_ppdu_info *ppdu_info)
  1074. {
  1075. struct hal_eht_sig_non_mu_mimo_user_info *user_info;
  1076. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1077. user_info = (struct hal_eht_sig_non_mu_mimo_user_info *)tlv;
  1078. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1079. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1080. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1081. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1082. QDF_MON_STATUS_EHT_USER_NSS_KNOWN |
  1083. QDF_MON_STATUS_EHT_USER_BEAMFORMING_KNOWN;
  1084. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1085. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1086. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1087. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1088. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->nss <<
  1089. QDF_MON_STATUS_EHT_USER_NSS_SHIFT);
  1090. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1091. (user_info->beamformed <<
  1092. QDF_MON_STATUS_EHT_USER_BEAMFORMING_SHIFT);
  1093. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1094. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1095. /* CRC for matched user block */
  1096. ppdu_info->rx_status.eht_known |=
  1097. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1098. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1099. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1100. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1101. ppdu_info->rx_status.num_eht_user_info_valid++;
  1102. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1103. }
  1104. static inline bool hal_rx_is_ofdma(struct hal_soc *hal_soc,
  1105. struct hal_rx_ppdu_info *ppdu_info)
  1106. {
  1107. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1108. ppdu_info->u_sig_info.ul_dl == 0)
  1109. return true;
  1110. return false;
  1111. }
  1112. static inline bool hal_rx_is_non_ofdma(struct hal_soc *hal_soc,
  1113. struct hal_rx_ppdu_info *ppdu_info)
  1114. {
  1115. uint32_t ppdu_type_comp_mode =
  1116. ppdu_info->u_sig_info.ppdu_type_comp_mode;
  1117. uint32_t ul_dl = ppdu_info->u_sig_info.ul_dl;
  1118. if ((ppdu_type_comp_mode == 0 && ul_dl == 1) ||
  1119. (ppdu_type_comp_mode == 0 && ul_dl == 2) ||
  1120. (ppdu_type_comp_mode == 1 && ul_dl == 1))
  1121. return true;
  1122. return false;
  1123. }
  1124. static inline bool hal_rx_is_mu_mimo_user(struct hal_soc *hal_soc,
  1125. struct hal_rx_ppdu_info *ppdu_info)
  1126. {
  1127. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1128. ppdu_info->u_sig_info.ul_dl == 2)
  1129. return true;
  1130. return false;
  1131. }
  1132. static inline bool
  1133. hal_rx_is_frame_type_ndp(struct hal_soc *hal_soc,
  1134. struct hal_rx_ppdu_info *ppdu_info)
  1135. {
  1136. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 1 &&
  1137. ppdu_info->u_sig_info.eht_sig_mcs == 0 &&
  1138. ppdu_info->u_sig_info.num_eht_sig_sym == 0)
  1139. return true;
  1140. return false;
  1141. }
  1142. static inline uint32_t
  1143. hal_rx_parse_eht_sig_ndp(struct hal_soc *hal_soc, void *tlv,
  1144. struct hal_rx_ppdu_info *ppdu_info)
  1145. {
  1146. struct hal_eht_sig_ndp_cmn_eb *eht_sig_ndp =
  1147. (struct hal_eht_sig_ndp_cmn_eb *)tlv;
  1148. ppdu_info->rx_status.eht_known |=
  1149. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1150. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1151. QDF_MON_STATUS_EHT_NDP_NSS_KNOWN |
  1152. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_KNOWN |
  1153. QDF_MON_STATUS_EHT_NDP_DISREGARD_KNOWN |
  1154. QDF_MON_STATUS_EHT_CRC1_KNOWN |
  1155. QDF_MON_STATUS_EHT_TAIL1_KNOWN;
  1156. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->spatial_reuse <<
  1157. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1158. /*
  1159. * GI and LTF size are separately indicated in radiotap header
  1160. * and hence will be parsed from other TLV
  1161. **/
  1162. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->num_ltf_sym <<
  1163. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1164. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1165. QDF_MON_STATUS_EHT_NDP_DISREGARD_SHIFT);
  1166. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->nss <<
  1167. QDF_MON_STATUS_EHT_NDP_NSS_SHIFT);
  1168. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->beamformed <<
  1169. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_SHIFT);
  1170. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->crc <<
  1171. QDF_MON_STATUS_EHT_CRC1_SHIFT);
  1172. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1173. }
  1174. static inline uint32_t
  1175. hal_rx_parse_eht_sig_non_ofdma(struct hal_soc *hal_soc, void *tlv,
  1176. struct hal_rx_ppdu_info *ppdu_info)
  1177. {
  1178. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1179. hal_rx_parse_non_ofdma_users(hal_soc, tlv, ppdu_info);
  1180. if (hal_rx_is_mu_mimo_user(hal_soc, ppdu_info))
  1181. hal_rx_parse_eht_sig_mumimo_user_info(hal_soc, tlv,
  1182. ppdu_info);
  1183. else
  1184. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, tlv,
  1185. ppdu_info);
  1186. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1187. }
  1188. static inline uint32_t
  1189. hal_rx_parse_eht_sig_ofdma(struct hal_soc *hal_soc, void *tlv,
  1190. struct hal_rx_ppdu_info *ppdu_info)
  1191. {
  1192. uint64_t *eht_sig_tlv = (uint64_t *)tlv;
  1193. void *user_info = (void *)(eht_sig_tlv + 2);
  1194. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1195. hal_rx_parse_ru_allocation(hal_soc, tlv, ppdu_info);
  1196. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1197. ppdu_info);
  1198. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1199. }
  1200. static inline uint32_t
  1201. hal_rx_parse_eht_sig_hdr(struct hal_soc *hal_soc, uint8_t *tlv,
  1202. struct hal_rx_ppdu_info *ppdu_info)
  1203. {
  1204. ppdu_info->rx_status.eht_flags = 1;
  1205. if (hal_rx_is_frame_type_ndp(hal_soc, ppdu_info))
  1206. hal_rx_parse_eht_sig_ndp(hal_soc, tlv, ppdu_info);
  1207. else if (hal_rx_is_non_ofdma(hal_soc, ppdu_info))
  1208. hal_rx_parse_eht_sig_non_ofdma(hal_soc, tlv, ppdu_info);
  1209. else if (hal_rx_is_ofdma(hal_soc, ppdu_info))
  1210. hal_rx_parse_eht_sig_ofdma(hal_soc, tlv, ppdu_info);
  1211. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1212. }
  1213. #ifdef WLAN_RX_MON_PARSE_CMN_USER_INFO
  1214. static inline uint32_t
  1215. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1216. struct hal_rx_ppdu_info *ppdu_info)
  1217. {
  1218. struct phyrx_common_user_info *cmn_usr_info =
  1219. (struct phyrx_common_user_info *)tlv;
  1220. ppdu_info->rx_status.eht_known |=
  1221. QDF_MON_STATUS_EHT_GUARD_INTERVAL_KNOWN |
  1222. QDF_MON_STATUS_EHT_LTF_KNOWN;
  1223. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->cp_setting <<
  1224. QDF_MON_STATUS_EHT_GI_SHIFT);
  1225. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->ltf_size <<
  1226. QDF_MON_STATUS_EHT_LTF_SHIFT);
  1227. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1228. }
  1229. #else
  1230. static inline uint32_t
  1231. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1232. struct hal_rx_ppdu_info *ppdu_info)
  1233. {
  1234. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1235. }
  1236. #endif
  1237. static inline enum ieee80211_eht_ru_size
  1238. hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(struct hal_soc *hal_soc,
  1239. uint32_t hal_ru_size)
  1240. {
  1241. switch (hal_ru_size) {
  1242. case HAL_EHT_RU_26:
  1243. return IEEE80211_EHT_RU_26;
  1244. case HAL_EHT_RU_52:
  1245. return IEEE80211_EHT_RU_52;
  1246. case HAL_EHT_RU_78:
  1247. return IEEE80211_EHT_RU_52_26;
  1248. case HAL_EHT_RU_106:
  1249. return IEEE80211_EHT_RU_106;
  1250. case HAL_EHT_RU_132:
  1251. return IEEE80211_EHT_RU_106_26;
  1252. case HAL_EHT_RU_242:
  1253. return IEEE80211_EHT_RU_242;
  1254. case HAL_EHT_RU_484:
  1255. return IEEE80211_EHT_RU_484;
  1256. case HAL_EHT_RU_726:
  1257. return IEEE80211_EHT_RU_484_242;
  1258. case HAL_EHT_RU_996:
  1259. return IEEE80211_EHT_RU_996;
  1260. case HAL_EHT_RU_996x2:
  1261. return IEEE80211_EHT_RU_996x2;
  1262. case HAL_EHT_RU_996x3:
  1263. return IEEE80211_EHT_RU_996x3;
  1264. case HAL_EHT_RU_996x4:
  1265. return IEEE80211_EHT_RU_996x4;
  1266. case HAL_EHT_RU_NONE:
  1267. return IEEE80211_EHT_RU_INVALID;
  1268. case HAL_EHT_RU_996_484:
  1269. return IEEE80211_EHT_RU_996_484;
  1270. case HAL_EHT_RU_996x2_484:
  1271. return IEEE80211_EHT_RU_996x2_484;
  1272. case HAL_EHT_RU_996x3_484:
  1273. return IEEE80211_EHT_RU_996x3_484;
  1274. case HAL_EHT_RU_996_484_242:
  1275. return IEEE80211_EHT_RU_996_484_242;
  1276. default:
  1277. return IEEE80211_EHT_RU_INVALID;
  1278. }
  1279. }
  1280. #define HAL_SET_RU_PER80(ru_320mhz, ru_per80, ru_idx_per80mhz, num_80mhz) \
  1281. ((ru_320mhz) |= ((uint64_t)(ru_per80) << \
  1282. (((num_80mhz) * NUM_RU_BITS_PER80) + \
  1283. ((ru_idx_per80mhz) * NUM_RU_BITS_PER20))))
  1284. static inline uint32_t
  1285. hal_rx_parse_receive_user_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1286. struct hal_rx_ppdu_info *ppdu_info)
  1287. {
  1288. struct receive_user_info *rx_usr_info = (struct receive_user_info *)tlv;
  1289. uint64_t ru_index_320mhz = 0;
  1290. uint16_t ru_index_per80mhz;
  1291. uint32_t ru_size = 0, num_80mhz_with_ru = 0;
  1292. uint32_t ru_index = HAL_EHT_RU_INVALID;
  1293. uint32_t rtap_ru_size = IEEE80211_EHT_RU_INVALID;
  1294. ppdu_info->rx_status.eht_known |=
  1295. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_KNOWN;
  1296. ppdu_info->rx_status.eht_data[0] |=
  1297. (rx_usr_info->dl_ofdma_content_channel <<
  1298. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_SHIFT);
  1299. if (!(rx_usr_info->reception_type == HAL_RX_TYPE_MU_MIMO ||
  1300. rx_usr_info->reception_type == HAL_RX_TYPE_MU_OFDMA ||
  1301. rx_usr_info->reception_type == HAL_RX_TYPE_MU_OFMDA_MIMO))
  1302. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1303. /* RU allocation present only for OFDMA reception */
  1304. if (rx_usr_info->ru_type_80_0 != HAL_EHT_RU_NONE) {
  1305. ru_size += rx_usr_info->ru_type_80_0;
  1306. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_0;
  1307. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_0,
  1308. ru_index_per80mhz, 0);
  1309. num_80mhz_with_ru++;
  1310. }
  1311. if (rx_usr_info->ru_type_80_1 != HAL_EHT_RU_NONE) {
  1312. ru_size += rx_usr_info->ru_type_80_1;
  1313. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_1;
  1314. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_1,
  1315. ru_index_per80mhz, 1);
  1316. num_80mhz_with_ru++;
  1317. }
  1318. if (rx_usr_info->ru_type_80_2 != HAL_EHT_RU_NONE) {
  1319. ru_size += rx_usr_info->ru_type_80_2;
  1320. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_2;
  1321. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_2,
  1322. ru_index_per80mhz, 2);
  1323. num_80mhz_with_ru++;
  1324. }
  1325. if (rx_usr_info->ru_type_80_3 != HAL_EHT_RU_NONE) {
  1326. ru_size += rx_usr_info->ru_type_80_3;
  1327. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_3;
  1328. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_3,
  1329. ru_index_per80mhz, 3);
  1330. num_80mhz_with_ru++;
  1331. }
  1332. if (num_80mhz_with_ru > 1) {
  1333. /* Calculate the MRU index */
  1334. switch (ru_index_320mhz) {
  1335. case HAL_EHT_RU_996_484_0:
  1336. case HAL_EHT_RU_996x2_484_0:
  1337. case HAL_EHT_RU_996x3_484_0:
  1338. ru_index = 0;
  1339. break;
  1340. case HAL_EHT_RU_996_484_1:
  1341. case HAL_EHT_RU_996x2_484_1:
  1342. case HAL_EHT_RU_996x3_484_1:
  1343. ru_index = 1;
  1344. break;
  1345. case HAL_EHT_RU_996_484_2:
  1346. case HAL_EHT_RU_996x2_484_2:
  1347. case HAL_EHT_RU_996x3_484_2:
  1348. ru_index = 2;
  1349. break;
  1350. case HAL_EHT_RU_996_484_3:
  1351. case HAL_EHT_RU_996x2_484_3:
  1352. case HAL_EHT_RU_996x3_484_3:
  1353. ru_index = 3;
  1354. break;
  1355. case HAL_EHT_RU_996_484_4:
  1356. case HAL_EHT_RU_996x2_484_4:
  1357. case HAL_EHT_RU_996x3_484_4:
  1358. ru_index = 4;
  1359. break;
  1360. case HAL_EHT_RU_996_484_5:
  1361. case HAL_EHT_RU_996x2_484_5:
  1362. case HAL_EHT_RU_996x3_484_5:
  1363. ru_index = 5;
  1364. break;
  1365. case HAL_EHT_RU_996_484_6:
  1366. case HAL_EHT_RU_996x2_484_6:
  1367. case HAL_EHT_RU_996x3_484_6:
  1368. ru_index = 6;
  1369. break;
  1370. case HAL_EHT_RU_996_484_7:
  1371. case HAL_EHT_RU_996x2_484_7:
  1372. case HAL_EHT_RU_996x3_484_7:
  1373. ru_index = 7;
  1374. break;
  1375. case HAL_EHT_RU_996x2_484_8:
  1376. ru_index = 8;
  1377. break;
  1378. case HAL_EHT_RU_996x2_484_9:
  1379. ru_index = 9;
  1380. break;
  1381. case HAL_EHT_RU_996x2_484_10:
  1382. ru_index = 10;
  1383. break;
  1384. case HAL_EHT_RU_996x2_484_11:
  1385. ru_index = 11;
  1386. break;
  1387. default:
  1388. ru_index = HAL_EHT_RU_INVALID;
  1389. dp_debug("Invalid RU index");
  1390. qdf_assert(0);
  1391. break;
  1392. }
  1393. ru_size += 4;
  1394. }
  1395. rtap_ru_size = hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(hal_soc,
  1396. ru_size);
  1397. if (rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  1398. ppdu_info->rx_status.eht_known |=
  1399. QDF_MON_STATUS_EHT_RU_MRU_SIZE_KNOWN;
  1400. ppdu_info->rx_status.eht_data[1] |= (rtap_ru_size <<
  1401. QDF_MON_STATUS_EHT_RU_MRU_SIZE_SHIFT);
  1402. }
  1403. if (ru_index != HAL_EHT_RU_INVALID) {
  1404. ppdu_info->rx_status.eht_known |=
  1405. QDF_MON_STATUS_EHT_RU_MRU_INDEX_KNOWN;
  1406. ppdu_info->rx_status.eht_data[1] |= (ru_index <<
  1407. QDF_MON_STATUS_EHT_RU_MRU_INDEX_SHIFT);
  1408. }
  1409. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1410. }
  1411. /**
  1412. * hal_rx_status_get_tlv_info() - process receive info TLV
  1413. * @rx_tlv_hdr: pointer to TLV header
  1414. * @ppdu_info: pointer to ppdu_info
  1415. *
  1416. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  1417. */
  1418. static inline uint32_t
  1419. hal_rx_status_get_tlv_info_generic_be(void *rx_tlv_hdr, void *ppduinfo,
  1420. hal_soc_handle_t hal_soc_hdl,
  1421. qdf_nbuf_t nbuf)
  1422. {
  1423. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1424. uint32_t tlv_tag, user_id, tlv_len, value;
  1425. uint8_t group_id = 0;
  1426. uint8_t he_dcm = 0;
  1427. uint8_t he_stbc = 0;
  1428. uint16_t he_gi = 0;
  1429. uint16_t he_ltf = 0;
  1430. void *rx_tlv;
  1431. struct mon_rx_user_status *mon_rx_user_status;
  1432. struct hal_rx_ppdu_info *ppdu_info =
  1433. (struct hal_rx_ppdu_info *)ppduinfo;
  1434. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  1435. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  1436. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  1437. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  1438. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1439. rx_tlv, tlv_len);
  1440. switch (tlv_tag) {
  1441. case WIFIRX_PPDU_START_E:
  1442. {
  1443. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  1444. HAL_RX_GET_64(rx_tlv, RX_PPDU_START, PHY_PPDU_ID)))
  1445. hal_err("Matching ppdu_id(%u) detected",
  1446. ppdu_info->com_info.last_ppdu_id);
  1447. /* Reset ppdu_info before processing the ppdu */
  1448. qdf_mem_zero(ppdu_info,
  1449. sizeof(struct hal_rx_ppdu_info));
  1450. ppdu_info->com_info.last_ppdu_id =
  1451. ppdu_info->com_info.ppdu_id =
  1452. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1453. PHY_PPDU_ID);
  1454. /* channel number is set in PHY meta data */
  1455. ppdu_info->rx_status.chan_num =
  1456. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1457. SW_PHY_META_DATA) & 0x0000FFFF);
  1458. ppdu_info->rx_status.chan_freq =
  1459. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1460. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  1461. if (ppdu_info->rx_status.chan_num &&
  1462. ppdu_info->rx_status.chan_freq) {
  1463. ppdu_info->rx_status.chan_freq =
  1464. hal_rx_radiotap_num_to_freq(
  1465. ppdu_info->rx_status.chan_num,
  1466. ppdu_info->rx_status.chan_freq);
  1467. }
  1468. ppdu_info->com_info.ppdu_timestamp =
  1469. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1470. PPDU_START_TIMESTAMP_31_0);
  1471. ppdu_info->rx_status.ppdu_timestamp =
  1472. ppdu_info->com_info.ppdu_timestamp;
  1473. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  1474. break;
  1475. }
  1476. case WIFIRX_PPDU_START_USER_INFO_E:
  1477. hal_rx_parse_receive_user_info(hal, rx_tlv, ppdu_info);
  1478. break;
  1479. case WIFIRX_PPDU_END_E:
  1480. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1481. "[%s][%d] ppdu_end_e len=%d",
  1482. __func__, __LINE__, tlv_len);
  1483. /* This is followed by sub-TLVs of PPDU_END */
  1484. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  1485. break;
  1486. case WIFIPHYRX_LOCATION_E:
  1487. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1488. break;
  1489. case WIFIRXPCU_PPDU_END_INFO_E:
  1490. ppdu_info->rx_status.rx_antenna =
  1491. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, RX_ANTENNA);
  1492. ppdu_info->rx_status.tsft =
  1493. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1494. WB_TIMESTAMP_UPPER_32);
  1495. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  1496. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1497. WB_TIMESTAMP_LOWER_32);
  1498. ppdu_info->rx_status.duration =
  1499. HAL_RX_GET_64(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  1500. RX_PPDU_DURATION);
  1501. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1502. break;
  1503. /*
  1504. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  1505. * for MU, based on num users we see this tlv that many times.
  1506. */
  1507. case WIFIRX_PPDU_END_USER_STATS_E:
  1508. {
  1509. unsigned long tid = 0;
  1510. uint16_t seq = 0;
  1511. ppdu_info->rx_status.ast_index =
  1512. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1513. AST_INDEX);
  1514. tid = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1515. RECEIVED_QOS_DATA_TID_BITMAP);
  1516. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  1517. sizeof(tid) * 8);
  1518. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  1519. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  1520. ppdu_info->rx_status.tcp_msdu_count =
  1521. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1522. TCP_MSDU_COUNT) +
  1523. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1524. TCP_ACK_MSDU_COUNT);
  1525. ppdu_info->rx_status.udp_msdu_count =
  1526. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1527. UDP_MSDU_COUNT);
  1528. ppdu_info->rx_status.other_msdu_count =
  1529. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1530. OTHER_MSDU_COUNT);
  1531. if (ppdu_info->sw_frame_group_id
  1532. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1533. ppdu_info->rx_status.frame_control_info_valid =
  1534. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1535. FRAME_CONTROL_INFO_VALID);
  1536. if (ppdu_info->rx_status.frame_control_info_valid)
  1537. ppdu_info->rx_status.frame_control =
  1538. HAL_RX_GET_64(rx_tlv,
  1539. RX_PPDU_END_USER_STATS,
  1540. FRAME_CONTROL_FIELD);
  1541. hal_get_qos_control(rx_tlv, ppdu_info);
  1542. }
  1543. ppdu_info->rx_status.data_sequence_control_info_valid =
  1544. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1545. DATA_SEQUENCE_CONTROL_INFO_VALID);
  1546. seq = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1547. FIRST_DATA_SEQ_CTRL);
  1548. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  1549. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  1550. ppdu_info->rx_status.preamble_type =
  1551. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1552. HT_CONTROL_FIELD_PKT_TYPE);
  1553. switch (ppdu_info->rx_status.preamble_type) {
  1554. case HAL_RX_PKT_TYPE_11N:
  1555. ppdu_info->rx_status.ht_flags = 1;
  1556. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  1557. break;
  1558. case HAL_RX_PKT_TYPE_11AC:
  1559. ppdu_info->rx_status.vht_flags = 1;
  1560. break;
  1561. case HAL_RX_PKT_TYPE_11AX:
  1562. ppdu_info->rx_status.he_flags = 1;
  1563. break;
  1564. default:
  1565. break;
  1566. }
  1567. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  1568. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1569. MPDU_CNT_FCS_OK);
  1570. ppdu_info->com_info.mpdu_cnt_fcs_err =
  1571. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1572. MPDU_CNT_FCS_ERR);
  1573. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  1574. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  1575. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  1576. else
  1577. ppdu_info->rx_status.rs_flags &=
  1578. (~IEEE80211_AMPDU_FLAG);
  1579. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  1580. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1581. FCS_OK_BITMAP_31_0);
  1582. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  1583. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1584. FCS_OK_BITMAP_63_32);
  1585. if (user_id < HAL_MAX_UL_MU_USERS) {
  1586. mon_rx_user_status =
  1587. &ppdu_info->rx_user_status[user_id];
  1588. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  1589. ppdu_info->com_info.num_users++;
  1590. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  1591. user_id,
  1592. mon_rx_user_status);
  1593. }
  1594. break;
  1595. }
  1596. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  1597. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  1598. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1599. FCS_OK_BITMAP_95_64);
  1600. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  1601. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1602. FCS_OK_BITMAP_127_96);
  1603. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  1604. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1605. FCS_OK_BITMAP_159_128);
  1606. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  1607. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1608. FCS_OK_BITMAP_191_160);
  1609. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  1610. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1611. FCS_OK_BITMAP_223_192);
  1612. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  1613. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1614. FCS_OK_BITMAP_255_224);
  1615. break;
  1616. case WIFIRX_PPDU_END_STATUS_DONE_E:
  1617. return HAL_TLV_STATUS_PPDU_DONE;
  1618. case WIFIPHYRX_PKT_END_E:
  1619. break;
  1620. case WIFIDUMMY_E:
  1621. return HAL_TLV_STATUS_BUF_DONE;
  1622. case WIFIPHYRX_HT_SIG_E:
  1623. {
  1624. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  1625. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  1626. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  1627. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO, FEC_CODING);
  1628. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1629. 1 : 0;
  1630. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  1631. HT_SIG_INFO, MCS);
  1632. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  1633. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  1634. HT_SIG_INFO, CBW);
  1635. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  1636. HT_SIG_INFO, SHORT_GI);
  1637. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1638. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  1639. HT_SIG_SU_NSS_SHIFT) + 1;
  1640. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  1641. break;
  1642. }
  1643. case WIFIPHYRX_L_SIG_B_E:
  1644. {
  1645. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  1646. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  1647. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  1648. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO, RATE);
  1649. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  1650. switch (value) {
  1651. case 1:
  1652. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  1653. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1654. break;
  1655. case 2:
  1656. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  1657. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1658. break;
  1659. case 3:
  1660. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  1661. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1662. break;
  1663. case 4:
  1664. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  1665. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1666. break;
  1667. case 5:
  1668. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  1669. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1670. break;
  1671. case 6:
  1672. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  1673. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1674. break;
  1675. case 7:
  1676. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  1677. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1678. break;
  1679. default:
  1680. break;
  1681. }
  1682. ppdu_info->rx_status.cck_flag = 1;
  1683. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1684. break;
  1685. }
  1686. case WIFIPHYRX_L_SIG_A_E:
  1687. {
  1688. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  1689. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  1690. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  1691. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO, RATE);
  1692. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  1693. switch (value) {
  1694. case 8:
  1695. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  1696. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1697. break;
  1698. case 9:
  1699. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  1700. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1701. break;
  1702. case 10:
  1703. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  1704. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1705. break;
  1706. case 11:
  1707. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  1708. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1709. break;
  1710. case 12:
  1711. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  1712. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1713. break;
  1714. case 13:
  1715. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  1716. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1717. break;
  1718. case 14:
  1719. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  1720. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1721. break;
  1722. case 15:
  1723. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  1724. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  1725. break;
  1726. default:
  1727. break;
  1728. }
  1729. ppdu_info->rx_status.ofdm_flag = 1;
  1730. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1731. break;
  1732. }
  1733. case WIFIPHYRX_VHT_SIG_A_E:
  1734. {
  1735. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  1736. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  1737. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  1738. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO,
  1739. SU_MU_CODING);
  1740. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1741. 1 : 0;
  1742. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO, GROUP_ID);
  1743. ppdu_info->rx_status.vht_flag_values5 = group_id;
  1744. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  1745. VHT_SIG_A_INFO, MCS);
  1746. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  1747. VHT_SIG_A_INFO,
  1748. GI_SETTING);
  1749. switch (hal->target_type) {
  1750. case TARGET_TYPE_QCA8074:
  1751. case TARGET_TYPE_QCA8074V2:
  1752. case TARGET_TYPE_QCA6018:
  1753. case TARGET_TYPE_QCA5018:
  1754. case TARGET_TYPE_QCN9000:
  1755. case TARGET_TYPE_QCN6122:
  1756. #ifdef QCA_WIFI_QCA6390
  1757. case TARGET_TYPE_QCA6390:
  1758. #endif
  1759. ppdu_info->rx_status.is_stbc =
  1760. HAL_RX_GET(vht_sig_a_info,
  1761. VHT_SIG_A_INFO, STBC);
  1762. value = HAL_RX_GET(vht_sig_a_info,
  1763. VHT_SIG_A_INFO, N_STS);
  1764. value = value & VHT_SIG_SU_NSS_MASK;
  1765. if (ppdu_info->rx_status.is_stbc && (value > 0))
  1766. value = ((value + 1) >> 1) - 1;
  1767. ppdu_info->rx_status.nss =
  1768. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  1769. break;
  1770. case TARGET_TYPE_QCA6290:
  1771. #if !defined(QCA_WIFI_QCA6290_11AX)
  1772. ppdu_info->rx_status.is_stbc =
  1773. HAL_RX_GET(vht_sig_a_info,
  1774. VHT_SIG_A_INFO, STBC);
  1775. value = HAL_RX_GET(vht_sig_a_info,
  1776. VHT_SIG_A_INFO, N_STS);
  1777. value = value & VHT_SIG_SU_NSS_MASK;
  1778. if (ppdu_info->rx_status.is_stbc && (value > 0))
  1779. value = ((value + 1) >> 1) - 1;
  1780. ppdu_info->rx_status.nss =
  1781. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  1782. #else
  1783. ppdu_info->rx_status.nss = 0;
  1784. #endif
  1785. break;
  1786. case TARGET_TYPE_QCA6490:
  1787. case TARGET_TYPE_QCA6750:
  1788. case TARGET_TYPE_KIWI:
  1789. ppdu_info->rx_status.nss = 0;
  1790. break;
  1791. default:
  1792. break;
  1793. }
  1794. ppdu_info->rx_status.vht_flag_values3[0] =
  1795. (((ppdu_info->rx_status.mcs) << 4)
  1796. | ppdu_info->rx_status.nss);
  1797. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  1798. VHT_SIG_A_INFO, BANDWIDTH);
  1799. ppdu_info->rx_status.vht_flag_values2 =
  1800. ppdu_info->rx_status.bw;
  1801. ppdu_info->rx_status.vht_flag_values4 =
  1802. HAL_RX_GET(vht_sig_a_info,
  1803. VHT_SIG_A_INFO, SU_MU_CODING);
  1804. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  1805. VHT_SIG_A_INFO,
  1806. BEAMFORMED);
  1807. if (group_id == 0 || group_id == 63)
  1808. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1809. else
  1810. ppdu_info->rx_status.reception_type =
  1811. HAL_RX_TYPE_MU_MIMO;
  1812. break;
  1813. }
  1814. case WIFIPHYRX_HE_SIG_A_SU_E:
  1815. {
  1816. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  1817. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  1818. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  1819. ppdu_info->rx_status.he_flags = 1;
  1820. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1821. FORMAT_INDICATION);
  1822. if (value == 0) {
  1823. ppdu_info->rx_status.he_data1 =
  1824. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1825. } else {
  1826. ppdu_info->rx_status.he_data1 =
  1827. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  1828. }
  1829. /* data1 */
  1830. ppdu_info->rx_status.he_data1 |=
  1831. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1832. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  1833. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1834. QDF_MON_STATUS_HE_MCS_KNOWN |
  1835. QDF_MON_STATUS_HE_DCM_KNOWN |
  1836. QDF_MON_STATUS_HE_CODING_KNOWN |
  1837. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1838. QDF_MON_STATUS_HE_STBC_KNOWN |
  1839. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1840. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1841. /* data2 */
  1842. ppdu_info->rx_status.he_data2 =
  1843. QDF_MON_STATUS_HE_GI_KNOWN;
  1844. ppdu_info->rx_status.he_data2 |=
  1845. QDF_MON_STATUS_TXBF_KNOWN |
  1846. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1847. QDF_MON_STATUS_TXOP_KNOWN |
  1848. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1849. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1850. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1851. /* data3 */
  1852. value = HAL_RX_GET(he_sig_a_su_info,
  1853. HE_SIG_A_SU_INFO, BSS_COLOR_ID);
  1854. ppdu_info->rx_status.he_data3 = value;
  1855. value = HAL_RX_GET(he_sig_a_su_info,
  1856. HE_SIG_A_SU_INFO, BEAM_CHANGE);
  1857. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  1858. ppdu_info->rx_status.he_data3 |= value;
  1859. value = HAL_RX_GET(he_sig_a_su_info,
  1860. HE_SIG_A_SU_INFO, DL_UL_FLAG);
  1861. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1862. ppdu_info->rx_status.he_data3 |= value;
  1863. value = HAL_RX_GET(he_sig_a_su_info,
  1864. HE_SIG_A_SU_INFO, TRANSMIT_MCS);
  1865. ppdu_info->rx_status.mcs = value;
  1866. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1867. ppdu_info->rx_status.he_data3 |= value;
  1868. value = HAL_RX_GET(he_sig_a_su_info,
  1869. HE_SIG_A_SU_INFO, DCM);
  1870. he_dcm = value;
  1871. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1872. ppdu_info->rx_status.he_data3 |= value;
  1873. value = HAL_RX_GET(he_sig_a_su_info,
  1874. HE_SIG_A_SU_INFO, CODING);
  1875. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1876. 1 : 0;
  1877. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1878. ppdu_info->rx_status.he_data3 |= value;
  1879. value = HAL_RX_GET(he_sig_a_su_info,
  1880. HE_SIG_A_SU_INFO,
  1881. LDPC_EXTRA_SYMBOL);
  1882. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1883. ppdu_info->rx_status.he_data3 |= value;
  1884. value = HAL_RX_GET(he_sig_a_su_info,
  1885. HE_SIG_A_SU_INFO, STBC);
  1886. he_stbc = value;
  1887. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1888. ppdu_info->rx_status.he_data3 |= value;
  1889. /* data4 */
  1890. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1891. SPATIAL_REUSE);
  1892. ppdu_info->rx_status.he_data4 = value;
  1893. /* data5 */
  1894. value = HAL_RX_GET(he_sig_a_su_info,
  1895. HE_SIG_A_SU_INFO, TRANSMIT_BW);
  1896. ppdu_info->rx_status.he_data5 = value;
  1897. ppdu_info->rx_status.bw = value;
  1898. value = HAL_RX_GET(he_sig_a_su_info,
  1899. HE_SIG_A_SU_INFO, CP_LTF_SIZE);
  1900. switch (value) {
  1901. case 0:
  1902. he_gi = HE_GI_0_8;
  1903. he_ltf = HE_LTF_1_X;
  1904. break;
  1905. case 1:
  1906. he_gi = HE_GI_0_8;
  1907. he_ltf = HE_LTF_2_X;
  1908. break;
  1909. case 2:
  1910. he_gi = HE_GI_1_6;
  1911. he_ltf = HE_LTF_2_X;
  1912. break;
  1913. case 3:
  1914. if (he_dcm && he_stbc) {
  1915. he_gi = HE_GI_0_8;
  1916. he_ltf = HE_LTF_4_X;
  1917. } else {
  1918. he_gi = HE_GI_3_2;
  1919. he_ltf = HE_LTF_4_X;
  1920. }
  1921. break;
  1922. }
  1923. ppdu_info->rx_status.sgi = he_gi;
  1924. ppdu_info->rx_status.ltf_size = he_ltf;
  1925. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1926. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1927. ppdu_info->rx_status.he_data5 |= value;
  1928. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1929. ppdu_info->rx_status.he_data5 |= value;
  1930. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  1931. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1932. ppdu_info->rx_status.he_data5 |= value;
  1933. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1934. PACKET_EXTENSION_A_FACTOR);
  1935. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1936. ppdu_info->rx_status.he_data5 |= value;
  1937. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, TXBF);
  1938. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1939. ppdu_info->rx_status.he_data5 |= value;
  1940. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1941. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1942. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1943. ppdu_info->rx_status.he_data5 |= value;
  1944. /* data6 */
  1945. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  1946. value++;
  1947. ppdu_info->rx_status.nss = value;
  1948. ppdu_info->rx_status.he_data6 = value;
  1949. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1950. DOPPLER_INDICATION);
  1951. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1952. ppdu_info->rx_status.he_data6 |= value;
  1953. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1954. TXOP_DURATION);
  1955. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1956. ppdu_info->rx_status.he_data6 |= value;
  1957. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  1958. HE_SIG_A_SU_INFO,
  1959. TXBF);
  1960. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1961. break;
  1962. }
  1963. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  1964. {
  1965. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  1966. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  1967. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  1968. ppdu_info->rx_status.he_mu_flags = 1;
  1969. /* HE Flags */
  1970. /*data1*/
  1971. ppdu_info->rx_status.he_data1 =
  1972. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1973. ppdu_info->rx_status.he_data1 |=
  1974. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1975. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1976. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1977. QDF_MON_STATUS_HE_STBC_KNOWN |
  1978. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1979. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1980. /* data2 */
  1981. ppdu_info->rx_status.he_data2 =
  1982. QDF_MON_STATUS_HE_GI_KNOWN;
  1983. ppdu_info->rx_status.he_data2 |=
  1984. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1985. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1986. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1987. QDF_MON_STATUS_TXOP_KNOWN |
  1988. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1989. /*data3*/
  1990. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1991. HE_SIG_A_MU_DL_INFO, BSS_COLOR_ID);
  1992. ppdu_info->rx_status.he_data3 = value;
  1993. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1994. HE_SIG_A_MU_DL_INFO, DL_UL_FLAG);
  1995. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1996. ppdu_info->rx_status.he_data3 |= value;
  1997. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  1998. HE_SIG_A_MU_DL_INFO,
  1999. LDPC_EXTRA_SYMBOL);
  2000. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2001. ppdu_info->rx_status.he_data3 |= value;
  2002. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2003. HE_SIG_A_MU_DL_INFO, STBC);
  2004. he_stbc = value;
  2005. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2006. ppdu_info->rx_status.he_data3 |= value;
  2007. /*data4*/
  2008. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2009. SPATIAL_REUSE);
  2010. ppdu_info->rx_status.he_data4 = value;
  2011. /*data5*/
  2012. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2013. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2014. ppdu_info->rx_status.he_data5 = value;
  2015. ppdu_info->rx_status.bw = value;
  2016. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2017. HE_SIG_A_MU_DL_INFO, CP_LTF_SIZE);
  2018. switch (value) {
  2019. case 0:
  2020. he_gi = HE_GI_0_8;
  2021. he_ltf = HE_LTF_4_X;
  2022. break;
  2023. case 1:
  2024. he_gi = HE_GI_0_8;
  2025. he_ltf = HE_LTF_2_X;
  2026. break;
  2027. case 2:
  2028. he_gi = HE_GI_1_6;
  2029. he_ltf = HE_LTF_2_X;
  2030. break;
  2031. case 3:
  2032. he_gi = HE_GI_3_2;
  2033. he_ltf = HE_LTF_4_X;
  2034. break;
  2035. }
  2036. ppdu_info->rx_status.sgi = he_gi;
  2037. ppdu_info->rx_status.ltf_size = he_ltf;
  2038. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2039. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2040. ppdu_info->rx_status.he_data5 |= value;
  2041. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2042. ppdu_info->rx_status.he_data5 |= value;
  2043. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2044. HE_SIG_A_MU_DL_INFO, NUM_LTF_SYMBOLS);
  2045. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2046. ppdu_info->rx_status.he_data5 |= value;
  2047. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2048. PACKET_EXTENSION_A_FACTOR);
  2049. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2050. ppdu_info->rx_status.he_data5 |= value;
  2051. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2052. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2053. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2054. ppdu_info->rx_status.he_data5 |= value;
  2055. /*data6*/
  2056. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2057. DOPPLER_INDICATION);
  2058. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2059. ppdu_info->rx_status.he_data6 |= value;
  2060. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2061. TXOP_DURATION);
  2062. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2063. ppdu_info->rx_status.he_data6 |= value;
  2064. /* HE-MU Flags */
  2065. /* HE-MU-flags1 */
  2066. ppdu_info->rx_status.he_flags1 =
  2067. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  2068. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  2069. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  2070. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  2071. QDF_MON_STATUS_RU_0_KNOWN;
  2072. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2073. HE_SIG_A_MU_DL_INFO, MCS_OF_SIG_B);
  2074. ppdu_info->rx_status.he_flags1 |= value;
  2075. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2076. HE_SIG_A_MU_DL_INFO, DCM_OF_SIG_B);
  2077. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  2078. ppdu_info->rx_status.he_flags1 |= value;
  2079. /* HE-MU-flags2 */
  2080. ppdu_info->rx_status.he_flags2 =
  2081. QDF_MON_STATUS_BW_KNOWN;
  2082. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2083. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2084. ppdu_info->rx_status.he_flags2 |= value;
  2085. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2086. HE_SIG_A_MU_DL_INFO, COMP_MODE_SIG_B);
  2087. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  2088. ppdu_info->rx_status.he_flags2 |= value;
  2089. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2090. HE_SIG_A_MU_DL_INFO, NUM_SIG_B_SYMBOLS);
  2091. value = value - 1;
  2092. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  2093. ppdu_info->rx_status.he_flags2 |= value;
  2094. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2095. break;
  2096. }
  2097. case WIFIPHYRX_HE_SIG_B1_MU_E:
  2098. {
  2099. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  2100. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  2101. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  2102. ppdu_info->rx_status.he_sig_b_common_known |=
  2103. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  2104. /* TODO: Check on the availability of other fields in
  2105. * sig_b_common
  2106. */
  2107. value = HAL_RX_GET(he_sig_b1_mu_info,
  2108. HE_SIG_B1_MU_INFO, RU_ALLOCATION);
  2109. ppdu_info->rx_status.he_RU[0] = value;
  2110. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2111. break;
  2112. }
  2113. case WIFIPHYRX_HE_SIG_B2_MU_E:
  2114. {
  2115. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  2116. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  2117. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  2118. /*
  2119. * Not all "HE" fields can be updated from
  2120. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2121. * to populate rest of the "HE" fields for MU scenarios.
  2122. */
  2123. /* HE-data1 */
  2124. ppdu_info->rx_status.he_data1 |=
  2125. QDF_MON_STATUS_HE_MCS_KNOWN |
  2126. QDF_MON_STATUS_HE_CODING_KNOWN;
  2127. /* HE-data2 */
  2128. /* HE-data3 */
  2129. value = HAL_RX_GET(he_sig_b2_mu_info,
  2130. HE_SIG_B2_MU_INFO, STA_MCS);
  2131. ppdu_info->rx_status.mcs = value;
  2132. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2133. ppdu_info->rx_status.he_data3 |= value;
  2134. value = HAL_RX_GET(he_sig_b2_mu_info,
  2135. HE_SIG_B2_MU_INFO, STA_CODING);
  2136. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2137. ppdu_info->rx_status.he_data3 |= value;
  2138. /* HE-data4 */
  2139. value = HAL_RX_GET(he_sig_b2_mu_info,
  2140. HE_SIG_B2_MU_INFO, STA_ID);
  2141. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2142. ppdu_info->rx_status.he_data4 |= value;
  2143. /* HE-data5 */
  2144. /* HE-data6 */
  2145. value = HAL_RX_GET(he_sig_b2_mu_info,
  2146. HE_SIG_B2_MU_INFO, NSTS);
  2147. /* value n indicates n+1 spatial streams */
  2148. value++;
  2149. ppdu_info->rx_status.nss = value;
  2150. ppdu_info->rx_status.he_data6 |= value;
  2151. break;
  2152. }
  2153. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  2154. {
  2155. uint8_t *he_sig_b2_ofdma_info =
  2156. (uint8_t *)rx_tlv +
  2157. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  2158. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  2159. /*
  2160. * Not all "HE" fields can be updated from
  2161. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2162. * to populate rest of "HE" fields for MU OFDMA scenarios.
  2163. */
  2164. /* HE-data1 */
  2165. ppdu_info->rx_status.he_data1 |=
  2166. QDF_MON_STATUS_HE_MCS_KNOWN |
  2167. QDF_MON_STATUS_HE_DCM_KNOWN |
  2168. QDF_MON_STATUS_HE_CODING_KNOWN;
  2169. /* HE-data2 */
  2170. ppdu_info->rx_status.he_data2 |=
  2171. QDF_MON_STATUS_TXBF_KNOWN;
  2172. /* HE-data3 */
  2173. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2174. HE_SIG_B2_OFDMA_INFO, STA_MCS);
  2175. ppdu_info->rx_status.mcs = value;
  2176. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2177. ppdu_info->rx_status.he_data3 |= value;
  2178. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2179. HE_SIG_B2_OFDMA_INFO, STA_DCM);
  2180. he_dcm = value;
  2181. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2182. ppdu_info->rx_status.he_data3 |= value;
  2183. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2184. HE_SIG_B2_OFDMA_INFO, STA_CODING);
  2185. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2186. ppdu_info->rx_status.he_data3 |= value;
  2187. /* HE-data4 */
  2188. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2189. HE_SIG_B2_OFDMA_INFO, STA_ID);
  2190. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2191. ppdu_info->rx_status.he_data4 |= value;
  2192. /* HE-data5 */
  2193. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2194. HE_SIG_B2_OFDMA_INFO, TXBF);
  2195. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2196. ppdu_info->rx_status.he_data5 |= value;
  2197. /* HE-data6 */
  2198. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2199. HE_SIG_B2_OFDMA_INFO, NSTS);
  2200. /* value n indicates n+1 spatial streams */
  2201. value++;
  2202. ppdu_info->rx_status.nss = value;
  2203. ppdu_info->rx_status.he_data6 |= value;
  2204. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  2205. break;
  2206. }
  2207. case WIFIPHYRX_RSSI_LEGACY_E:
  2208. {
  2209. uint8_t reception_type;
  2210. int8_t rssi_value;
  2211. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  2212. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  2213. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  2214. ppdu_info->rx_status.rssi_comb =
  2215. HAL_RX_GET_64(rx_tlv,
  2216. PHYRX_RSSI_LEGACY, RSSI_COMB);
  2217. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  2218. ppdu_info->rx_status.he_re = 0;
  2219. reception_type = HAL_RX_GET_64(rx_tlv,
  2220. PHYRX_RSSI_LEGACY,
  2221. RECEPTION_TYPE);
  2222. switch (reception_type) {
  2223. case QDF_RECEPTION_TYPE_ULOFMDA:
  2224. ppdu_info->rx_status.reception_type =
  2225. HAL_RX_TYPE_MU_OFDMA;
  2226. ppdu_info->rx_status.ulofdma_flag = 1;
  2227. ppdu_info->rx_status.he_data1 =
  2228. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2229. break;
  2230. case QDF_RECEPTION_TYPE_ULMIMO:
  2231. ppdu_info->rx_status.reception_type =
  2232. HAL_RX_TYPE_MU_MIMO;
  2233. ppdu_info->rx_status.he_data1 =
  2234. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2235. break;
  2236. default:
  2237. ppdu_info->rx_status.reception_type =
  2238. HAL_RX_TYPE_SU;
  2239. break;
  2240. }
  2241. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  2242. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2243. RECEIVE_RSSI_INFO,
  2244. RSSI_PRI20_CHAIN0);
  2245. ppdu_info->rx_status.rssi[0] = rssi_value;
  2246. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2247. "RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  2248. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2249. RECEIVE_RSSI_INFO,
  2250. RSSI_PRI20_CHAIN1);
  2251. ppdu_info->rx_status.rssi[1] = rssi_value;
  2252. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2253. "RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  2254. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2255. RECEIVE_RSSI_INFO,
  2256. RSSI_PRI20_CHAIN2);
  2257. ppdu_info->rx_status.rssi[2] = rssi_value;
  2258. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2259. "RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  2260. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2261. RECEIVE_RSSI_INFO,
  2262. RSSI_PRI20_CHAIN3);
  2263. ppdu_info->rx_status.rssi[3] = rssi_value;
  2264. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2265. "RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  2266. #ifdef DP_BE_NOTYET_WAR
  2267. // TODO - this is not preset for kiwi
  2268. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2269. RECEIVE_RSSI_INFO,
  2270. RSSI_PRI20_CHAIN4);
  2271. ppdu_info->rx_status.rssi[4] = rssi_value;
  2272. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2273. "RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  2274. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2275. RECEIVE_RSSI_INFO,
  2276. RSSI_PRI20_CHAIN5);
  2277. ppdu_info->rx_status.rssi[5] = rssi_value;
  2278. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2279. "RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  2280. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2281. RECEIVE_RSSI_INFO,
  2282. RSSI_PRI20_CHAIN6);
  2283. ppdu_info->rx_status.rssi[6] = rssi_value;
  2284. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2285. "RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  2286. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2287. RECEIVE_RSSI_INFO,
  2288. RSSI_PRI20_CHAIN7);
  2289. ppdu_info->rx_status.rssi[7] = rssi_value;
  2290. #endif
  2291. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2292. "RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  2293. break;
  2294. }
  2295. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  2296. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  2297. ppdu_info);
  2298. break;
  2299. case WIFIPHYRX_GENERIC_U_SIG_E:
  2300. hal_rx_parse_u_sig_hdr(hal, rx_tlv, ppdu_info);
  2301. break;
  2302. case WIFIPHYRX_COMMON_USER_INFO_E:
  2303. hal_rx_parse_cmn_usr_info(hal, rx_tlv, ppdu_info);
  2304. break;
  2305. case WIFIRX_HEADER_E:
  2306. {
  2307. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  2308. if (ppdu_info->fcs_ok_cnt >=
  2309. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  2310. hal_err("Number of MPDUs(%d) per status buff exceeded",
  2311. ppdu_info->fcs_ok_cnt);
  2312. break;
  2313. }
  2314. /* Update first_msdu_payload for every mpdu and increment
  2315. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  2316. */
  2317. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  2318. rx_tlv;
  2319. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  2320. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  2321. ppdu_info->msdu_info.payload_len = tlv_len;
  2322. ppdu_info->user_id = user_id;
  2323. ppdu_info->hdr_len = tlv_len;
  2324. ppdu_info->data = rx_tlv;
  2325. ppdu_info->data += 4;
  2326. /* for every RX_HEADER TLV increment mpdu_cnt */
  2327. com_info->mpdu_cnt++;
  2328. return HAL_TLV_STATUS_HEADER;
  2329. }
  2330. case WIFIRX_MPDU_START_E:
  2331. {
  2332. hal_rx_mon_mpdu_start_t *rx_mpdu_start = rx_tlv;
  2333. uint32_t ppdu_id = rx_mpdu_start->rx_mpdu_info_details.phy_ppdu_id;
  2334. uint8_t filter_category = 0;
  2335. ppdu_info->nac_info.fc_valid =
  2336. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid;
  2337. ppdu_info->nac_info.to_ds_flag =
  2338. rx_mpdu_start->rx_mpdu_info_details.to_ds;
  2339. ppdu_info->nac_info.frame_control =
  2340. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  2341. ppdu_info->sw_frame_group_id =
  2342. rx_mpdu_start->rx_mpdu_info_details.sw_frame_group_id;
  2343. ppdu_info->rx_user_status[user_id].sw_peer_id =
  2344. rx_mpdu_start->rx_mpdu_info_details.sw_peer_id;
  2345. if (ppdu_info->sw_frame_group_id ==
  2346. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  2347. ppdu_info->rx_status.frame_control_info_valid =
  2348. ppdu_info->nac_info.fc_valid;
  2349. ppdu_info->rx_status.frame_control =
  2350. ppdu_info->nac_info.frame_control;
  2351. }
  2352. hal_get_mac_addr1(rx_mpdu_start,
  2353. ppdu_info);
  2354. ppdu_info->nac_info.mac_addr2_valid =
  2355. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_valid;
  2356. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  2357. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_15_0;
  2358. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  2359. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_47_16;
  2360. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  2361. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  2362. ppdu_info->rx_status.ppdu_len =
  2363. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2364. } else {
  2365. ppdu_info->rx_status.ppdu_len +=
  2366. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2367. }
  2368. filter_category =
  2369. rx_mpdu_start->rx_mpdu_info_details.rxpcu_mpdu_filter_in_category;
  2370. if (filter_category == 0)
  2371. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  2372. else if (filter_category == 1)
  2373. ppdu_info->rx_status.monitor_direct_used = 1;
  2374. ppdu_info->nac_info.mcast_bcast =
  2375. rx_mpdu_start->rx_mpdu_info_details.mcast_bcast;
  2376. break;
  2377. }
  2378. case WIFIRX_MPDU_END_E:
  2379. ppdu_info->user_id = user_id;
  2380. ppdu_info->fcs_err =
  2381. HAL_RX_GET_64(rx_tlv, RX_MPDU_END,
  2382. FCS_ERR);
  2383. return HAL_TLV_STATUS_MPDU_END;
  2384. case WIFIRX_MSDU_END_E: {
  2385. hal_rx_mon_msdu_end_t *rx_msdu_end = rx_tlv;
  2386. if (user_id < HAL_MAX_UL_MU_USERS) {
  2387. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  2388. rx_msdu_end->cce_metadata;
  2389. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  2390. rx_msdu_end->fse_metadata;
  2391. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  2392. rx_msdu_end->flow_idx_timeout;
  2393. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  2394. rx_msdu_end->flow_idx_invalid;
  2395. ppdu_info->rx_msdu_info[user_id].flow_idx =
  2396. rx_msdu_end->flow_idx;
  2397. }
  2398. return HAL_TLV_STATUS_MSDU_END;
  2399. }
  2400. case WIFIMON_BUFFER_ADDR_E:
  2401. {
  2402. return HAL_TLV_STATUS_MON_BUF_ADDR;
  2403. }
  2404. case 0:
  2405. return HAL_TLV_STATUS_PPDU_DONE;
  2406. default:
  2407. qdf_debug("unhandled tlv tag %d", tlv_tag);
  2408. }
  2409. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2410. rx_tlv, tlv_len);
  2411. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2412. }
  2413. static uint32_t
  2414. hal_rx_status_process_aggr_tlv(struct hal_soc *hal_soc,
  2415. struct hal_rx_ppdu_info *ppdu_info)
  2416. {
  2417. uint32_t aggr_tlv_tag = ppdu_info->tlv_aggr.tlv_tag;
  2418. switch (aggr_tlv_tag) {
  2419. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2420. hal_rx_parse_eht_sig_hdr(hal_soc, ppdu_info->tlv_aggr.buf,
  2421. ppdu_info);
  2422. break;
  2423. default:
  2424. /* Aggregated TLV cannot be handled */
  2425. qdf_assert(0);
  2426. break;
  2427. }
  2428. ppdu_info->tlv_aggr.in_progress = 0;
  2429. ppdu_info->tlv_aggr.cur_len = 0;
  2430. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2431. }
  2432. static inline bool
  2433. hal_rx_status_tlv_should_aggregate(struct hal_soc *hal_soc, uint32_t tlv_tag)
  2434. {
  2435. switch (tlv_tag) {
  2436. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2437. return true;
  2438. }
  2439. return false;
  2440. }
  2441. static inline uint32_t
  2442. hal_rx_status_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2443. struct hal_rx_ppdu_info *ppdu_info,
  2444. qdf_nbuf_t nbuf)
  2445. {
  2446. uint32_t tlv_tag, user_id, tlv_len;
  2447. void *rx_tlv;
  2448. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2449. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2450. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2451. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  2452. if (tlv_len <= HAL_RX_MON_MAX_AGGR_SIZE - ppdu_info->tlv_aggr.cur_len) {
  2453. qdf_mem_copy(ppdu_info->tlv_aggr.buf +
  2454. ppdu_info->tlv_aggr.cur_len,
  2455. rx_tlv, tlv_len);
  2456. ppdu_info->tlv_aggr.cur_len += tlv_len;
  2457. } else {
  2458. dp_err("Length of TLV exceeds max aggregation length");
  2459. qdf_assert(0);
  2460. }
  2461. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2462. }
  2463. static inline uint32_t
  2464. hal_rx_status_start_new_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2465. struct hal_rx_ppdu_info *ppdu_info,
  2466. qdf_nbuf_t nbuf)
  2467. {
  2468. uint32_t tlv_tag, user_id, tlv_len;
  2469. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2470. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2471. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2472. ppdu_info->tlv_aggr.in_progress = 1;
  2473. ppdu_info->tlv_aggr.tlv_tag = tlv_tag;
  2474. ppdu_info->tlv_aggr.cur_len = 0;
  2475. return hal_rx_status_aggr_tlv(hal_soc, rx_tlv_hdr, ppdu_info, nbuf);
  2476. }
  2477. static inline uint32_t
  2478. hal_rx_status_get_tlv_info_wrapper_be(void *rx_tlv_hdr, void *ppduinfo,
  2479. hal_soc_handle_t hal_soc_hdl,
  2480. qdf_nbuf_t nbuf)
  2481. {
  2482. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  2483. uint32_t tlv_tag, user_id, tlv_len;
  2484. struct hal_rx_ppdu_info *ppdu_info =
  2485. (struct hal_rx_ppdu_info *)ppduinfo;
  2486. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2487. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2488. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2489. /*
  2490. * Handle the case where aggregation is in progress
  2491. * or the current TLV is one of the TLVs which should be
  2492. * aggregated
  2493. */
  2494. if (ppdu_info->tlv_aggr.in_progress) {
  2495. if (ppdu_info->tlv_aggr.tlv_tag == tlv_tag) {
  2496. return hal_rx_status_aggr_tlv(hal, rx_tlv_hdr,
  2497. ppdu_info, nbuf);
  2498. } else {
  2499. /* Finish aggregation of current TLV */
  2500. hal_rx_status_process_aggr_tlv(hal, ppdu_info);
  2501. }
  2502. }
  2503. if (hal_rx_status_tlv_should_aggregate(hal, tlv_tag)) {
  2504. return hal_rx_status_start_new_aggr_tlv(hal, rx_tlv_hdr,
  2505. ppduinfo, nbuf);
  2506. }
  2507. return hal_rx_status_get_tlv_info_generic_be(rx_tlv_hdr, ppduinfo,
  2508. hal_soc_hdl, nbuf);
  2509. }
  2510. #endif /* _HAL_BE_API_MON_H_ */