hal_rx.h 114 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  30. #ifndef RX_DATA_BUFFER_SIZE
  31. #define RX_DATA_BUFFER_SIZE 2048
  32. #endif
  33. #ifndef RX_MONITOR_BUFFER_SIZE
  34. #define RX_MONITOR_BUFFER_SIZE 2048
  35. #endif
  36. /* MONITOR STATUS BUFFER SIZE = 1408 data bytes, buffer allocation of 2k bytes
  37. * including buffer reservation, buffer alignment and skb shared info size.
  38. */
  39. #define RX_MON_STATUS_BASE_BUF_SIZE 2048
  40. #define RX_MON_STATUS_BUF_ALIGN 128
  41. #define RX_MON_STATUS_BUF_RESERVATION 128
  42. #define RX_MON_STATUS_BUF_SIZE (RX_MON_STATUS_BASE_BUF_SIZE - \
  43. (RX_MON_STATUS_BUF_RESERVATION + \
  44. RX_MON_STATUS_BUF_ALIGN + QDF_SHINFO_SIZE))
  45. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  46. #define HAL_RX_NON_QOS_TID 16
  47. enum {
  48. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  49. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  50. HAL_HW_RX_DECAP_FORMAT_ETH2,
  51. HAL_HW_RX_DECAP_FORMAT_8023,
  52. };
  53. /**
  54. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  55. *
  56. * @reo_psh_rsn: REO push reason
  57. * @reo_err_code: REO Error code
  58. * @rxdma_psh_rsn: RXDMA push reason
  59. * @rxdma_err_code: RXDMA Error code
  60. * @reserved_1: Reserved bits
  61. * @wbm_err_src: WBM error source
  62. * @pool_id: pool ID, indicates which rxdma pool
  63. * @reserved_2: Reserved bits
  64. */
  65. struct hal_wbm_err_desc_info {
  66. uint16_t reo_psh_rsn:2,
  67. reo_err_code:5,
  68. rxdma_psh_rsn:2,
  69. rxdma_err_code:5,
  70. reserved_1:2;
  71. uint8_t wbm_err_src:3,
  72. pool_id:2,
  73. msdu_continued:1,
  74. reserved_2:2;
  75. };
  76. /**
  77. * hal_rx_mon_dest_buf_info: Structure to hold rx mon dest buffer info
  78. * @first_buffer: First buffer of MSDU
  79. * @last_buffer: Last buffer of MSDU
  80. * @is_decap_raw: Is RAW Frame
  81. * @reserved_1: Reserved
  82. *
  83. * MSDU with continuation:
  84. * -----------------------------------------------------------
  85. * | first_buffer:1 | first_buffer: 0 | ... | first_buffer: 0 |
  86. * | last_buffer :0 | last_buffer : 0 | ... | last_buffer : 0 |
  87. * | is_decap_raw:1/0 | Same as earlier | Same as earlier|
  88. * -----------------------------------------------------------
  89. *
  90. * Single buffer MSDU:
  91. * ------------------
  92. * | first_buffer:1 |
  93. * | last_buffer :1 |
  94. * | is_decap_raw:1/0 |
  95. * ------------------
  96. */
  97. struct hal_rx_mon_dest_buf_info {
  98. uint8_t first_buffer:1,
  99. last_buffer:1,
  100. is_decap_raw:1,
  101. reserved_1:5;
  102. };
  103. /**
  104. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  105. *
  106. * @l3_hdr_pad: l3 header padding
  107. * @reserved: Reserved bits
  108. * @sa_sw_peer_id: sa sw peer id
  109. * @sa_idx: sa index
  110. * @da_idx: da index
  111. */
  112. struct hal_rx_msdu_metadata {
  113. uint32_t l3_hdr_pad:16,
  114. sa_sw_peer_id:16;
  115. uint32_t sa_idx:16,
  116. da_idx:16;
  117. };
  118. /**
  119. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  120. *
  121. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  122. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  123. */
  124. enum hal_reo_error_status {
  125. HAL_REO_ERROR_DETECTED = 0,
  126. HAL_REO_ROUTING_INSTRUCTION = 1,
  127. };
  128. /**
  129. * @msdu_flags: [0] first_msdu_in_mpdu
  130. * [1] last_msdu_in_mpdu
  131. * [2] msdu_continuation - MSDU spread across buffers
  132. * [23] sa_is_valid - SA match in peer table
  133. * [24] sa_idx_timeout - Timeout while searching for SA match
  134. * [25] da_is_valid - Used to identtify intra-bss forwarding
  135. * [26] da_is_MCBC
  136. * [27] da_idx_timeout - Timeout while searching for DA match
  137. *
  138. */
  139. struct hal_rx_msdu_desc_info {
  140. uint32_t msdu_flags;
  141. uint16_t msdu_len; /* 14 bits for length */
  142. };
  143. /**
  144. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  145. *
  146. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  147. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  148. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  149. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  150. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  151. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  152. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  153. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  154. */
  155. enum hal_rx_msdu_desc_flags {
  156. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  157. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  158. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  159. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  160. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  161. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  162. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  163. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  164. };
  165. /*
  166. * @msdu_count: no. of msdus in the MPDU
  167. * @mpdu_seq: MPDU sequence number
  168. * @mpdu_flags [0] Fragment flag
  169. * [1] MPDU_retry_bit
  170. * [2] AMPDU flag
  171. * [3] raw_ampdu
  172. * @peer_meta_data: Upper bits containing peer id, vdev id
  173. */
  174. struct hal_rx_mpdu_desc_info {
  175. uint16_t msdu_count;
  176. uint16_t mpdu_seq; /* 12 bits for length */
  177. uint32_t mpdu_flags;
  178. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  179. };
  180. /**
  181. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  182. *
  183. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  184. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  185. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  186. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  187. */
  188. enum hal_rx_mpdu_desc_flags {
  189. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  190. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  191. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  192. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  193. };
  194. /**
  195. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  196. * BUFFER_ADDR_INFO structure
  197. *
  198. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  199. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  200. * descriptor list
  201. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  202. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  203. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  204. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  205. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  206. */
  207. enum hal_rx_ret_buf_manager {
  208. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  209. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  210. HAL_RX_BUF_RBM_FW_BM = 2,
  211. HAL_RX_BUF_RBM_SW0_BM = 3,
  212. HAL_RX_BUF_RBM_SW1_BM = 4,
  213. HAL_RX_BUF_RBM_SW2_BM = 5,
  214. HAL_RX_BUF_RBM_SW3_BM = 6,
  215. };
  216. /*
  217. * Given the offset of a field in bytes, returns uint8_t *
  218. */
  219. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  220. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  221. /*
  222. * Given the offset of a field in bytes, returns uint32_t *
  223. */
  224. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  225. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  226. #define _HAL_MS(_word, _mask, _shift) \
  227. (((_word) & (_mask)) >> (_shift))
  228. /*
  229. * macro to set the LSW of the nbuf data physical address
  230. * to the rxdma ring entry
  231. */
  232. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  233. ((*(((unsigned int *) buff_addr_info) + \
  234. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  235. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  236. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  237. /*
  238. * macro to set the LSB of MSW of the nbuf data physical address
  239. * to the rxdma ring entry
  240. */
  241. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  242. ((*(((unsigned int *) buff_addr_info) + \
  243. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  244. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  245. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  246. #define HAL_RX_COOKIE_INVALID_MASK 0x80000000
  247. /*
  248. * macro to get the invalid bit for sw cookie
  249. */
  250. #define HAL_RX_BUF_COOKIE_INVALID_GET(buff_addr_info) \
  251. ((*(((unsigned int *)buff_addr_info) + \
  252. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  253. HAL_RX_COOKIE_INVALID_MASK)
  254. /*
  255. * macro to set the invalid bit for sw cookie
  256. */
  257. #define HAL_RX_BUF_COOKIE_INVALID_SET(buff_addr_info) \
  258. ((*(((unsigned int *)buff_addr_info) + \
  259. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  260. HAL_RX_COOKIE_INVALID_MASK)
  261. /*
  262. * macro to set the cookie into the rxdma ring entry
  263. */
  264. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  265. ((*(((unsigned int *) buff_addr_info) + \
  266. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  267. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  268. ((*(((unsigned int *) buff_addr_info) + \
  269. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  270. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  271. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  272. /*
  273. * macro to set the manager into the rxdma ring entry
  274. */
  275. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  276. ((*(((unsigned int *) buff_addr_info) + \
  277. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  278. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  279. ((*(((unsigned int *) buff_addr_info) + \
  280. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  281. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  282. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  283. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  284. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  285. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  286. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  287. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  288. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  289. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  290. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  291. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  292. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  293. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  294. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  295. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  296. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  297. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  298. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  300. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  301. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  302. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  303. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  304. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  305. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  306. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  307. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  308. #define HAL_RX_LINK_COOKIE_INVALID_MASK 0x40000000
  309. #define HAL_RX_BUF_LINK_COOKIE_INVALID_GET(buff_addr_info) \
  310. ((*(((unsigned int *)buff_addr_info) + \
  311. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  312. HAL_RX_LINK_COOKIE_INVALID_MASK)
  313. #define HAL_RX_BUF_LINK_COOKIE_INVALID_SET(buff_addr_info) \
  314. ((*(((unsigned int *)buff_addr_info) + \
  315. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  316. HAL_RX_LINK_COOKIE_INVALID_MASK)
  317. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(reo_desc) \
  318. (HAL_RX_BUF_LINK_COOKIE_INVALID_GET(& \
  319. (((struct reo_destination_ring *) \
  320. reo_desc)->buf_or_link_desc_addr_info)))
  321. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(reo_desc) \
  322. (HAL_RX_BUF_LINK_COOKIE_INVALID_SET(& \
  323. (((struct reo_destination_ring *) \
  324. reo_desc)->buf_or_link_desc_addr_info)))
  325. /* TODO: Convert the following structure fields accesseses to offsets */
  326. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  327. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  328. (((struct reo_destination_ring *) \
  329. reo_desc)->buf_or_link_desc_addr_info)))
  330. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  331. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  332. (((struct reo_destination_ring *) \
  333. reo_desc)->buf_or_link_desc_addr_info)))
  334. #define HAL_RX_REO_BUF_COOKIE_INVALID_GET(reo_desc) \
  335. (HAL_RX_BUF_COOKIE_INVALID_GET(& \
  336. (((struct reo_destination_ring *) \
  337. reo_desc)->buf_or_link_desc_addr_info)))
  338. #define HAL_RX_REO_BUF_COOKIE_INVALID_SET(reo_desc) \
  339. (HAL_RX_BUF_COOKIE_INVALID_SET(& \
  340. (((struct reo_destination_ring *) \
  341. reo_desc)->buf_or_link_desc_addr_info)))
  342. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  343. (HAL_RX_BUF_COOKIE_GET(& \
  344. (((struct reo_destination_ring *) \
  345. reo_desc)->buf_or_link_desc_addr_info)))
  346. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  347. ((mpdu_info_ptr \
  348. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  349. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  350. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  351. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  352. ((mpdu_info_ptr \
  353. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  354. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  355. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  356. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  357. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  358. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  359. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  360. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  361. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  362. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  363. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  364. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  365. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  366. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  367. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  368. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  369. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  370. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  371. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  372. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  373. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  374. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  375. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  376. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  377. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  378. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  379. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  380. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  381. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  382. /*
  383. * NOTE: None of the following _GET macros need a right
  384. * shift by the corresponding _LSB. This is because, they are
  385. * finally taken and "OR'ed" into a single word again.
  386. */
  387. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  388. ((*(((uint32_t *)msdu_info_ptr) + \
  389. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  390. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  391. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  392. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  393. ((*(((uint32_t *)msdu_info_ptr) + \
  394. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  395. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  396. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  397. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  398. ((*(((uint32_t *)msdu_info_ptr) + \
  399. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  400. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  401. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  402. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  403. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  404. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  405. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  406. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  407. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  408. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  409. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  410. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  411. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  412. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  413. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  414. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  415. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  416. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  417. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  418. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  419. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  420. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  421. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  422. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  423. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  424. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  425. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  426. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  427. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  428. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  429. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  430. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  431. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  432. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  433. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  434. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  435. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  436. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  437. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  438. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  439. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  440. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  441. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  442. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  443. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  444. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  445. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  446. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  447. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  448. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  449. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  450. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  451. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  452. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  453. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  454. (*(uint32_t *)(((uint8_t *)_ptr) + \
  455. _wrd ## _ ## _field ## _OFFSET) |= \
  456. ((_val << _wrd ## _ ## _field ## _LSB) & \
  457. _wrd ## _ ## _field ## _MASK))
  458. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  459. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  460. _field, _val)
  461. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  462. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  463. _field, _val)
  464. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  465. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  466. _field, _val)
  467. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  468. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  469. {
  470. struct reo_destination_ring *reo_dst_ring;
  471. uint32_t *mpdu_info;
  472. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  473. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  474. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  475. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  476. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  477. mpdu_desc_info->peer_meta_data =
  478. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  479. }
  480. /*
  481. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  482. * @ Specifically flags needed are:
  483. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  484. * @ msdu_continuation, sa_is_valid,
  485. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  486. * @ da_is_MCBC
  487. *
  488. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  489. * @ descriptor
  490. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  491. * @ Return: void
  492. */
  493. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  494. struct hal_rx_msdu_desc_info *msdu_desc_info)
  495. {
  496. struct reo_destination_ring *reo_dst_ring;
  497. uint32_t *msdu_info;
  498. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  499. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  500. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  501. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  502. }
  503. /*
  504. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  505. * rxdma ring entry.
  506. * @rxdma_entry: descriptor entry
  507. * @paddr: physical address of nbuf data pointer.
  508. * @cookie: SW cookie used as a index to SW rx desc.
  509. * @manager: who owns the nbuf (host, NSS, etc...).
  510. *
  511. */
  512. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  513. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  514. {
  515. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  516. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  517. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  518. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  519. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  520. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  521. }
  522. /*
  523. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  524. * pre-header.
  525. */
  526. /*
  527. * Every Rx packet starts at an offset from the top of the buffer.
  528. * If the host hasn't subscribed to any specific TLV, there is
  529. * still space reserved for the following TLV's from the start of
  530. * the buffer:
  531. * -- RX ATTENTION
  532. * -- RX MPDU START
  533. * -- RX MSDU START
  534. * -- RX MSDU END
  535. * -- RX MPDU END
  536. * -- RX PACKET HEADER (802.11)
  537. * If the host subscribes to any of the TLV's above, that TLV
  538. * if populated by the HW
  539. */
  540. #define NUM_DWORDS_TAG 1
  541. /* By default the packet header TLV is 128 bytes */
  542. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  543. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  544. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  545. #define RX_PKT_OFFSET_WORDS \
  546. ( \
  547. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  548. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  549. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  550. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  551. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  552. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  553. )
  554. #define RX_PKT_OFFSET_BYTES \
  555. (RX_PKT_OFFSET_WORDS << 2)
  556. #define RX_PKT_HDR_TLV_LEN 120
  557. /*
  558. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  559. */
  560. struct rx_attention_tlv {
  561. uint32_t tag;
  562. struct rx_attention rx_attn;
  563. };
  564. struct rx_mpdu_start_tlv {
  565. uint32_t tag;
  566. struct rx_mpdu_start rx_mpdu_start;
  567. };
  568. struct rx_msdu_start_tlv {
  569. uint32_t tag;
  570. struct rx_msdu_start rx_msdu_start;
  571. };
  572. struct rx_msdu_end_tlv {
  573. uint32_t tag;
  574. struct rx_msdu_end rx_msdu_end;
  575. };
  576. struct rx_mpdu_end_tlv {
  577. uint32_t tag;
  578. struct rx_mpdu_end rx_mpdu_end;
  579. };
  580. struct rx_pkt_hdr_tlv {
  581. uint32_t tag; /* 4 B */
  582. uint32_t phy_ppdu_id; /* 4 B */
  583. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  584. };
  585. #define RXDMA_OPTIMIZATION
  586. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  587. * buffers, monitor destination buffers and monitor descriptor buffers.
  588. */
  589. #ifdef RXDMA_OPTIMIZATION
  590. /*
  591. * The RX_PADDING_BYTES is required so that the TLV's don't
  592. * spread across the 128 byte boundary
  593. * RXDMA optimization requires:
  594. * 1) MSDU_END & ATTENTION TLV's follow in that order
  595. * 2) TLV's don't span across 128 byte lines
  596. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  597. */
  598. #define RX_PADDING0_BYTES 4
  599. #define RX_PADDING1_BYTES 16
  600. struct rx_pkt_tlvs {
  601. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  602. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  603. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  604. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  605. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  606. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  607. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  608. #ifndef NO_RX_PKT_HDR_TLV
  609. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  610. #endif
  611. };
  612. #else /* RXDMA_OPTIMIZATION */
  613. struct rx_pkt_tlvs {
  614. struct rx_attention_tlv attn_tlv;
  615. struct rx_mpdu_start_tlv mpdu_start_tlv;
  616. struct rx_msdu_start_tlv msdu_start_tlv;
  617. struct rx_msdu_end_tlv msdu_end_tlv;
  618. struct rx_mpdu_end_tlv mpdu_end_tlv;
  619. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  620. };
  621. #endif /* RXDMA_OPTIMIZATION */
  622. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  623. #ifdef RXDMA_OPTIMIZATION
  624. struct rx_mon_pkt_tlvs {
  625. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  626. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  627. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  628. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  629. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  630. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  631. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  632. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  633. };
  634. #else /* RXDMA_OPTIMIZATION */
  635. struct rx_mon_pkt_tlvs {
  636. struct rx_attention_tlv attn_tlv;
  637. struct rx_mpdu_start_tlv mpdu_start_tlv;
  638. struct rx_msdu_start_tlv msdu_start_tlv;
  639. struct rx_msdu_end_tlv msdu_end_tlv;
  640. struct rx_mpdu_end_tlv mpdu_end_tlv;
  641. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  642. };
  643. #endif
  644. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  645. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  646. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  647. #ifdef NO_RX_PKT_HDR_TLV
  648. static inline uint8_t
  649. *hal_rx_pkt_hdr_get(uint8_t *buf)
  650. {
  651. return buf + RX_PKT_TLVS_LEN;
  652. }
  653. #else
  654. static inline uint8_t
  655. *hal_rx_pkt_hdr_get(uint8_t *buf)
  656. {
  657. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  658. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  659. }
  660. #endif
  661. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  662. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  663. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  664. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  665. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  666. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  667. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  668. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  669. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  670. static inline uint8_t
  671. *hal_rx_padding0_get(uint8_t *buf)
  672. {
  673. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  674. return pkt_tlvs->rx_padding0;
  675. }
  676. /*
  677. * hal_rx_encryption_info_valid(): Returns encryption type.
  678. *
  679. * @hal_soc_hdl: hal soc handle
  680. * @buf: rx_tlv_hdr of the received packet
  681. *
  682. * Return: encryption type
  683. */
  684. static inline uint32_t
  685. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  686. {
  687. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  688. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  689. }
  690. /*
  691. * hal_rx_print_pn: Prints the PN of rx packet.
  692. * @hal_soc_hdl: hal soc handle
  693. * @buf: rx_tlv_hdr of the received packet
  694. *
  695. * Return: void
  696. */
  697. static inline void
  698. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  699. {
  700. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  701. hal_soc->ops->hal_rx_print_pn(buf);
  702. }
  703. /*
  704. * Get msdu_done bit from the RX_ATTENTION TLV
  705. */
  706. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  707. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  708. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  709. RX_ATTENTION_2_MSDU_DONE_MASK, \
  710. RX_ATTENTION_2_MSDU_DONE_LSB))
  711. static inline uint32_t
  712. hal_rx_attn_msdu_done_get(uint8_t *buf)
  713. {
  714. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  715. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  716. uint32_t msdu_done;
  717. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  718. return msdu_done;
  719. }
  720. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  721. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  722. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  723. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  724. RX_ATTENTION_1_FIRST_MPDU_LSB))
  725. /*
  726. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  727. * @buf: pointer to rx_pkt_tlvs
  728. *
  729. * reutm: uint32_t(first_msdu)
  730. */
  731. static inline uint32_t
  732. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  733. {
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  736. uint32_t first_mpdu;
  737. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  738. return first_mpdu;
  739. }
  740. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  741. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  742. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  743. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  744. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  745. /*
  746. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  747. * from rx attention
  748. * @buf: pointer to rx_pkt_tlvs
  749. *
  750. * Return: tcp_udp_cksum_fail
  751. */
  752. static inline bool
  753. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  754. {
  755. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  756. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  757. bool tcp_udp_cksum_fail;
  758. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  759. return tcp_udp_cksum_fail;
  760. }
  761. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  762. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  763. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  764. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  765. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  766. /*
  767. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  768. * from rx attention
  769. * @buf: pointer to rx_pkt_tlvs
  770. *
  771. * Return: ip_cksum_fail
  772. */
  773. static inline bool
  774. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  775. {
  776. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  777. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  778. bool ip_cksum_fail;
  779. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  780. return ip_cksum_fail;
  781. }
  782. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  783. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  784. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  785. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  786. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  787. /*
  788. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  789. * from rx attention
  790. * @buf: pointer to rx_pkt_tlvs
  791. *
  792. * Return: phy_ppdu_id
  793. */
  794. static inline uint16_t
  795. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  796. {
  797. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  798. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  799. uint16_t phy_ppdu_id;
  800. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  801. return phy_ppdu_id;
  802. }
  803. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  804. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  805. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  806. RX_ATTENTION_1_CCE_MATCH_MASK, \
  807. RX_ATTENTION_1_CCE_MATCH_LSB))
  808. /*
  809. * hal_rx_msdu_cce_match_get(): get CCE match bit
  810. * from rx attention
  811. * @buf: pointer to rx_pkt_tlvs
  812. * Return: CCE match value
  813. */
  814. static inline bool
  815. hal_rx_msdu_cce_match_get(uint8_t *buf)
  816. {
  817. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  818. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  819. bool cce_match_val;
  820. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  821. return cce_match_val;
  822. }
  823. /*
  824. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  825. */
  826. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  827. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  828. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  829. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  830. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  831. static inline uint32_t
  832. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  833. {
  834. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  835. struct rx_mpdu_start *mpdu_start =
  836. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  837. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  838. uint32_t peer_meta_data;
  839. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  840. return peer_meta_data;
  841. }
  842. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  843. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  844. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  845. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  846. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  847. /**
  848. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  849. * from rx mpdu info
  850. * @buf: pointer to rx_pkt_tlvs
  851. *
  852. * Return: ampdu flag
  853. */
  854. static inline bool
  855. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  856. {
  857. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  858. struct rx_mpdu_start *mpdu_start =
  859. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  860. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  861. bool ampdu_flag;
  862. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  863. return ampdu_flag;
  864. }
  865. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  866. ((*(((uint32_t *)_rx_mpdu_info) + \
  867. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  868. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  869. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  870. /*
  871. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  872. *
  873. * @ buf: rx_tlv_hdr of the received packet
  874. * @ peer_mdata: peer meta data to be set.
  875. * @ Return: void
  876. */
  877. static inline void
  878. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  879. {
  880. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  881. struct rx_mpdu_start *mpdu_start =
  882. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  883. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  884. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  885. }
  886. /**
  887. * LRO information needed from the TLVs
  888. */
  889. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  890. (_HAL_MS( \
  891. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  892. msdu_end_tlv.rx_msdu_end), \
  893. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  894. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  895. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  896. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  897. (_HAL_MS( \
  898. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  899. msdu_end_tlv.rx_msdu_end), \
  900. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  901. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  902. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  903. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  904. (_HAL_MS( \
  905. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  906. msdu_end_tlv.rx_msdu_end), \
  907. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  908. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  909. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  910. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  911. (_HAL_MS( \
  912. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  913. msdu_end_tlv.rx_msdu_end), \
  914. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  915. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  916. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  917. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  918. (_HAL_MS( \
  919. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  920. msdu_start_tlv.rx_msdu_start), \
  921. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  922. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  923. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  924. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  925. (_HAL_MS( \
  926. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  927. msdu_start_tlv.rx_msdu_start), \
  928. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  929. RX_MSDU_START_2_TCP_PROTO_MASK, \
  930. RX_MSDU_START_2_TCP_PROTO_LSB))
  931. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  932. (_HAL_MS( \
  933. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  934. msdu_start_tlv.rx_msdu_start), \
  935. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  936. RX_MSDU_START_2_UDP_PROTO_MASK, \
  937. RX_MSDU_START_2_UDP_PROTO_LSB))
  938. #define HAL_RX_TLV_GET_IPV6(buf) \
  939. (_HAL_MS( \
  940. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  941. msdu_start_tlv.rx_msdu_start), \
  942. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  943. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  944. RX_MSDU_START_2_IPV6_PROTO_LSB))
  945. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  946. (_HAL_MS( \
  947. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  948. msdu_start_tlv.rx_msdu_start), \
  949. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  950. RX_MSDU_START_1_L3_OFFSET_MASK, \
  951. RX_MSDU_START_1_L3_OFFSET_LSB))
  952. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  953. (_HAL_MS( \
  954. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  955. msdu_start_tlv.rx_msdu_start), \
  956. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  957. RX_MSDU_START_1_L4_OFFSET_MASK, \
  958. RX_MSDU_START_1_L4_OFFSET_LSB))
  959. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  960. (_HAL_MS( \
  961. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  962. msdu_start_tlv.rx_msdu_start), \
  963. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  964. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  965. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  966. /**
  967. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  968. * l3_header padding from rx_msdu_end TLV
  969. *
  970. * @buf: pointer to the start of RX PKT TLV headers
  971. * Return: number of l3 header padding bytes
  972. */
  973. static inline uint32_t
  974. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  975. uint8_t *buf)
  976. {
  977. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  978. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  979. }
  980. /**
  981. * hal_rx_msdu_end_sa_idx_get(): API to get the
  982. * sa_idx from rx_msdu_end TLV
  983. *
  984. * @ buf: pointer to the start of RX PKT TLV headers
  985. * Return: sa_idx (SA AST index)
  986. */
  987. static inline uint16_t
  988. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  989. uint8_t *buf)
  990. {
  991. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  992. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  993. }
  994. /**
  995. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  996. * sa_is_valid bit from rx_msdu_end TLV
  997. *
  998. * @ buf: pointer to the start of RX PKT TLV headers
  999. * Return: sa_is_valid bit
  1000. */
  1001. static inline uint8_t
  1002. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1003. uint8_t *buf)
  1004. {
  1005. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1006. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  1007. }
  1008. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  1009. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1010. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  1011. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  1012. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  1013. /**
  1014. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  1015. * from rx_msdu_start TLV
  1016. *
  1017. * @ buf: pointer to the start of RX PKT TLV headers
  1018. * Return: msdu length
  1019. */
  1020. static inline uint32_t
  1021. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  1022. {
  1023. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1024. struct rx_msdu_start *msdu_start =
  1025. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1026. uint32_t msdu_len;
  1027. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  1028. return msdu_len;
  1029. }
  1030. /**
  1031. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  1032. * from rx_msdu_start TLV
  1033. *
  1034. * @buf: pointer to the start of RX PKT TLV headers
  1035. * @len: msdu length
  1036. *
  1037. * Return: none
  1038. */
  1039. static inline void
  1040. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1041. {
  1042. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1043. struct rx_msdu_start *msdu_start =
  1044. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1045. void *wrd1;
  1046. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1047. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1048. *(uint32_t *)wrd1 |= len;
  1049. }
  1050. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1051. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1052. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1053. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1054. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1055. /*
  1056. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1057. * Interval from rx_msdu_start
  1058. *
  1059. * @buf: pointer to the start of RX PKT TLV header
  1060. * Return: uint32_t(bw)
  1061. */
  1062. static inline uint32_t
  1063. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1064. {
  1065. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1066. struct rx_msdu_start *msdu_start =
  1067. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1068. uint32_t bw;
  1069. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1070. return bw;
  1071. }
  1072. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1073. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1074. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1075. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1076. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1077. /**
  1078. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1079. * from rx_msdu_start TLV
  1080. *
  1081. * @ buf: pointer to the start of RX PKT TLV headers
  1082. * Return: toeplitz hash
  1083. */
  1084. static inline uint32_t
  1085. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1086. {
  1087. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1088. struct rx_msdu_start *msdu_start =
  1089. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1090. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1091. }
  1092. /**
  1093. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1094. *
  1095. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1096. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1097. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1098. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1099. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1100. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1101. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1102. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1103. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1104. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1105. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1106. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1107. */
  1108. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1109. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1110. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1111. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1112. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1113. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1114. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1115. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1116. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1117. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1118. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1119. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1120. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1121. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1122. };
  1123. /**
  1124. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1125. * Retrieve qos control valid bit from the tlv.
  1126. * @hal_soc_hdl: hal_soc handle
  1127. * @buf: pointer to rx pkt TLV.
  1128. *
  1129. * Return: qos control value.
  1130. */
  1131. static inline uint32_t
  1132. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1133. hal_soc_handle_t hal_soc_hdl,
  1134. uint8_t *buf)
  1135. {
  1136. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1137. if ((!hal_soc) || (!hal_soc->ops)) {
  1138. hal_err("hal handle is NULL");
  1139. QDF_BUG(0);
  1140. return QDF_STATUS_E_INVAL;
  1141. }
  1142. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1143. return hal_soc->ops->
  1144. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1145. return QDF_STATUS_E_INVAL;
  1146. }
  1147. /**
  1148. * hal_rx_is_unicast: check packet is unicast frame or not.
  1149. * @hal_soc_hdl: hal_soc handle
  1150. * @buf: pointer to rx pkt TLV.
  1151. *
  1152. * Return: true on unicast.
  1153. */
  1154. static inline bool
  1155. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1156. {
  1157. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1158. return hal_soc->ops->hal_rx_is_unicast(buf);
  1159. }
  1160. /**
  1161. * hal_rx_tid_get: get tid based on qos control valid.
  1162. * @hal_soc_hdl: hal soc handle
  1163. * @buf: pointer to rx pkt TLV.
  1164. *
  1165. * Return: tid
  1166. */
  1167. static inline uint32_t
  1168. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1169. {
  1170. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1171. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1172. }
  1173. /**
  1174. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1175. * @hal_soc_hdl: hal soc handle
  1176. * @buf: pointer to rx pkt TLV.
  1177. *
  1178. * Return: sw peer_id
  1179. */
  1180. static inline uint32_t
  1181. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1182. uint8_t *buf)
  1183. {
  1184. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1185. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1186. }
  1187. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1188. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1189. RX_MSDU_START_5_SGI_OFFSET)), \
  1190. RX_MSDU_START_5_SGI_MASK, \
  1191. RX_MSDU_START_5_SGI_LSB))
  1192. /**
  1193. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1194. * Interval from rx_msdu_start TLV
  1195. *
  1196. * @buf: pointer to the start of RX PKT TLV headers
  1197. * Return: uint32_t(sgi)
  1198. */
  1199. static inline uint32_t
  1200. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1201. {
  1202. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1203. struct rx_msdu_start *msdu_start =
  1204. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1205. uint32_t sgi;
  1206. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1207. return sgi;
  1208. }
  1209. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1210. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1211. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1212. RX_MSDU_START_5_RATE_MCS_MASK, \
  1213. RX_MSDU_START_5_RATE_MCS_LSB))
  1214. /**
  1215. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1216. * from rx_msdu_start TLV
  1217. *
  1218. * @buf: pointer to the start of RX PKT TLV headers
  1219. * Return: uint32_t(rate_mcs)
  1220. */
  1221. static inline uint32_t
  1222. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1223. {
  1224. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1225. struct rx_msdu_start *msdu_start =
  1226. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1227. uint32_t rate_mcs;
  1228. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1229. return rate_mcs;
  1230. }
  1231. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1233. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1234. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1235. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1236. /*
  1237. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1238. * packet from rx_attention
  1239. *
  1240. * @buf: pointer to the start of RX PKT TLV header
  1241. * Return: uint32_t(decryt status)
  1242. */
  1243. static inline uint32_t
  1244. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1245. {
  1246. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1247. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1248. uint32_t is_decrypt = 0;
  1249. uint32_t decrypt_status;
  1250. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1251. if (!decrypt_status)
  1252. is_decrypt = 1;
  1253. return is_decrypt;
  1254. }
  1255. /*
  1256. * Get key index from RX_MSDU_END
  1257. */
  1258. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1259. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1260. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1261. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1262. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1263. /*
  1264. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1265. * from rx_msdu_end
  1266. *
  1267. * @buf: pointer to the start of RX PKT TLV header
  1268. * Return: uint32_t(key id)
  1269. */
  1270. static inline uint32_t
  1271. hal_rx_msdu_get_keyid(uint8_t *buf)
  1272. {
  1273. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1274. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1275. uint32_t keyid_octet;
  1276. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1277. return keyid_octet & 0x3;
  1278. }
  1279. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1280. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1281. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1282. RX_MSDU_START_5_USER_RSSI_MASK, \
  1283. RX_MSDU_START_5_USER_RSSI_LSB))
  1284. /*
  1285. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1286. * from rx_msdu_start
  1287. *
  1288. * @buf: pointer to the start of RX PKT TLV header
  1289. * Return: uint32_t(rssi)
  1290. */
  1291. static inline uint32_t
  1292. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1293. {
  1294. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1295. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1296. uint32_t rssi;
  1297. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1298. return rssi;
  1299. }
  1300. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1301. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1302. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1303. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1304. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1305. /*
  1306. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1307. * from rx_msdu_start
  1308. *
  1309. * @buf: pointer to the start of RX PKT TLV header
  1310. * Return: uint32_t(frequency)
  1311. */
  1312. static inline uint32_t
  1313. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1314. {
  1315. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1316. struct rx_msdu_start *msdu_start =
  1317. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1318. uint32_t freq;
  1319. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1320. return freq;
  1321. }
  1322. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1323. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1324. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1325. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1326. RX_MSDU_START_5_PKT_TYPE_LSB))
  1327. /*
  1328. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1329. * from rx_msdu_start
  1330. *
  1331. * @buf: pointer to the start of RX PKT TLV header
  1332. * Return: uint32_t(pkt type)
  1333. */
  1334. static inline uint32_t
  1335. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1336. {
  1337. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1338. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1339. uint32_t pkt_type;
  1340. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1341. return pkt_type;
  1342. }
  1343. /*
  1344. * hal_rx_mpdu_get_tods(): API to get the tods info
  1345. * from rx_mpdu_start
  1346. *
  1347. * @buf: pointer to the start of RX PKT TLV header
  1348. * Return: uint32_t(to_ds)
  1349. */
  1350. static inline uint32_t
  1351. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1352. {
  1353. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1354. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1355. }
  1356. /*
  1357. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1358. * from rx_mpdu_start
  1359. * @hal_soc_hdl: hal soc handle
  1360. * @buf: pointer to the start of RX PKT TLV header
  1361. *
  1362. * Return: uint32_t(fr_ds)
  1363. */
  1364. static inline uint32_t
  1365. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1366. {
  1367. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1368. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1369. }
  1370. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1372. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1373. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1374. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1375. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1377. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1378. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1379. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1380. /*
  1381. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1382. * @hal_soc_hdl: hal soc handle
  1383. * @buf: pointer to the start of RX PKT TLV headera
  1384. * @mac_addr: pointer to mac address
  1385. *
  1386. * Return: success/failure
  1387. */
  1388. static inline
  1389. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1390. uint8_t *buf, uint8_t *mac_addr)
  1391. {
  1392. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1393. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1394. }
  1395. /*
  1396. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1397. * in the packet
  1398. * @hal_soc_hdl: hal soc handle
  1399. * @buf: pointer to the start of RX PKT TLV header
  1400. * @mac_addr: pointer to mac address
  1401. *
  1402. * Return: success/failure
  1403. */
  1404. static inline
  1405. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1406. uint8_t *buf, uint8_t *mac_addr)
  1407. {
  1408. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1409. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1410. }
  1411. /*
  1412. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1413. * in the packet
  1414. * @hal_soc_hdl: hal soc handle
  1415. * @buf: pointer to the start of RX PKT TLV header
  1416. * @mac_addr: pointer to mac address
  1417. *
  1418. * Return: success/failure
  1419. */
  1420. static inline
  1421. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1422. uint8_t *buf, uint8_t *mac_addr)
  1423. {
  1424. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1425. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1426. }
  1427. /*
  1428. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1429. * in the packet
  1430. * @hal_soc_hdl: hal_soc handle
  1431. * @buf: pointer to the start of RX PKT TLV header
  1432. * @mac_addr: pointer to mac address
  1433. * Return: success/failure
  1434. */
  1435. static inline
  1436. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1437. uint8_t *buf, uint8_t *mac_addr)
  1438. {
  1439. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1440. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1441. }
  1442. /**
  1443. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1444. * from rx_msdu_end TLV
  1445. *
  1446. * @ buf: pointer to the start of RX PKT TLV headers
  1447. * Return: da index
  1448. */
  1449. static inline uint16_t
  1450. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1451. {
  1452. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1453. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1454. }
  1455. /**
  1456. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1457. * from rx_msdu_end TLV
  1458. * @hal_soc_hdl: hal soc handle
  1459. * @ buf: pointer to the start of RX PKT TLV headers
  1460. *
  1461. * Return: da_is_valid
  1462. */
  1463. static inline uint8_t
  1464. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1465. uint8_t *buf)
  1466. {
  1467. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1468. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1469. }
  1470. /**
  1471. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1472. * from rx_msdu_end TLV
  1473. *
  1474. * @buf: pointer to the start of RX PKT TLV headers
  1475. *
  1476. * Return: da_is_mcbc
  1477. */
  1478. static inline uint8_t
  1479. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1480. {
  1481. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1482. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1483. }
  1484. /**
  1485. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1486. * from rx_msdu_end TLV
  1487. * @hal_soc_hdl: hal soc handle
  1488. * @buf: pointer to the start of RX PKT TLV headers
  1489. *
  1490. * Return: first_msdu
  1491. */
  1492. static inline uint8_t
  1493. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1494. uint8_t *buf)
  1495. {
  1496. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1497. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1498. }
  1499. /**
  1500. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1501. * from rx_msdu_end TLV
  1502. * @hal_soc_hdl: hal soc handle
  1503. * @buf: pointer to the start of RX PKT TLV headers
  1504. *
  1505. * Return: last_msdu
  1506. */
  1507. static inline uint8_t
  1508. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1509. uint8_t *buf)
  1510. {
  1511. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1512. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1513. }
  1514. /**
  1515. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1516. * from rx_msdu_end TLV
  1517. * @buf: pointer to the start of RX PKT TLV headers
  1518. * Return: cce_meta_data
  1519. */
  1520. static inline uint16_t
  1521. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1522. uint8_t *buf)
  1523. {
  1524. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1525. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1526. }
  1527. /*******************************************************************************
  1528. * RX ERROR APIS
  1529. ******************************************************************************/
  1530. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1531. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1532. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1533. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1534. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1535. /**
  1536. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1537. * from rx_mpdu_end TLV
  1538. *
  1539. * @buf: pointer to the start of RX PKT TLV headers
  1540. * Return: uint32_t(decrypt_err)
  1541. */
  1542. static inline uint32_t
  1543. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1544. {
  1545. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1546. struct rx_mpdu_end *mpdu_end =
  1547. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1548. uint32_t decrypt_err;
  1549. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1550. return decrypt_err;
  1551. }
  1552. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1553. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1554. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1555. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1556. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1557. /**
  1558. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1559. * from rx_mpdu_end TLV
  1560. *
  1561. * @buf: pointer to the start of RX PKT TLV headers
  1562. * Return: uint32_t(mic_err)
  1563. */
  1564. static inline uint32_t
  1565. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1566. {
  1567. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1568. struct rx_mpdu_end *mpdu_end =
  1569. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1570. uint32_t mic_err;
  1571. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1572. return mic_err;
  1573. }
  1574. /*******************************************************************************
  1575. * RX REO ERROR APIS
  1576. ******************************************************************************/
  1577. #define HAL_RX_NUM_MSDU_DESC 6
  1578. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1579. /* TODO: rework the structure */
  1580. struct hal_rx_msdu_list {
  1581. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1582. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1583. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1584. /* physical address of the msdu */
  1585. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1586. };
  1587. struct hal_buf_info {
  1588. uint64_t paddr;
  1589. uint32_t sw_cookie;
  1590. uint8_t rbm;
  1591. };
  1592. /**
  1593. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1594. * @msdu_link_ptr - msdu link ptr
  1595. * @hal - pointer to hal_soc
  1596. * Return - Pointer to rx_msdu_details structure
  1597. *
  1598. */
  1599. static inline
  1600. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1601. struct hal_soc *hal_soc)
  1602. {
  1603. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1604. }
  1605. /**
  1606. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1607. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1608. * @hal - pointer to hal_soc
  1609. * Return - Pointer to rx_msdu_desc_info structure.
  1610. *
  1611. */
  1612. static inline
  1613. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1614. struct hal_soc *hal_soc)
  1615. {
  1616. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1617. }
  1618. /* This special cookie value will be used to indicate FW allocated buffers
  1619. * received through RXDMA2SW ring for RXDMA WARs
  1620. */
  1621. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1622. /**
  1623. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1624. * from the MSDU link descriptor
  1625. *
  1626. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1627. * MSDU link descriptor (struct rx_msdu_link)
  1628. *
  1629. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1630. *
  1631. * @num_msdus: Number of MSDUs in the MPDU
  1632. *
  1633. * Return: void
  1634. */
  1635. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1636. void *msdu_link_desc,
  1637. struct hal_rx_msdu_list *msdu_list,
  1638. uint16_t *num_msdus)
  1639. {
  1640. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1641. struct rx_msdu_details *msdu_details;
  1642. struct rx_msdu_desc_info *msdu_desc_info;
  1643. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1644. int i;
  1645. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1646. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1647. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1648. __func__, __LINE__, msdu_link, msdu_details);
  1649. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1650. /* num_msdus received in mpdu descriptor may be incorrect
  1651. * sometimes due to HW issue. Check msdu buffer address also
  1652. */
  1653. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  1654. &msdu_details[i].buffer_addr_info_details) == 0))
  1655. break;
  1656. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1657. &msdu_details[i].buffer_addr_info_details) == 0) {
  1658. /* set the last msdu bit in the prev msdu_desc_info */
  1659. msdu_desc_info =
  1660. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1661. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1662. break;
  1663. }
  1664. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1665. hal_soc);
  1666. /* set first MSDU bit or the last MSDU bit */
  1667. if (!i)
  1668. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1669. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1670. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1671. msdu_list->msdu_info[i].msdu_flags =
  1672. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1673. msdu_list->msdu_info[i].msdu_len =
  1674. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1675. msdu_list->sw_cookie[i] =
  1676. HAL_RX_BUF_COOKIE_GET(
  1677. &msdu_details[i].buffer_addr_info_details);
  1678. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1679. &msdu_details[i].buffer_addr_info_details);
  1680. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1681. &msdu_details[i].buffer_addr_info_details) |
  1682. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1683. &msdu_details[i].buffer_addr_info_details) << 32;
  1684. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1685. "[%s][%d] i=%d sw_cookie=%d",
  1686. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1687. }
  1688. *num_msdus = i;
  1689. }
  1690. /**
  1691. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1692. * destination ring ID from the msdu desc info
  1693. *
  1694. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1695. * the current descriptor
  1696. *
  1697. * Return: dst_ind (REO destination ring ID)
  1698. */
  1699. static inline uint32_t
  1700. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1701. {
  1702. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1703. struct rx_msdu_details *msdu_details;
  1704. struct rx_msdu_desc_info *msdu_desc_info;
  1705. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1706. uint32_t dst_ind;
  1707. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1708. /* The first msdu in the link should exsist */
  1709. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1710. hal_soc);
  1711. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1712. return dst_ind;
  1713. }
  1714. /**
  1715. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1716. * cookie from the REO destination ring element
  1717. *
  1718. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1719. * the current descriptor
  1720. * @ buf_info: structure to return the buffer information
  1721. * Return: void
  1722. */
  1723. static inline
  1724. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1725. struct hal_buf_info *buf_info)
  1726. {
  1727. struct reo_destination_ring *reo_ring =
  1728. (struct reo_destination_ring *)rx_desc;
  1729. buf_info->paddr =
  1730. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1731. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1732. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1733. }
  1734. /**
  1735. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1736. *
  1737. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1738. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1739. * descriptor
  1740. */
  1741. enum hal_rx_reo_buf_type {
  1742. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1743. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1744. };
  1745. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1746. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1747. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1748. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1749. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1750. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1751. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1752. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1753. /**
  1754. * enum hal_reo_error_code: Error code describing the type of error detected
  1755. *
  1756. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1757. * REO_ENTRANCE ring is set to 0
  1758. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1759. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1760. * having been setup
  1761. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1762. * Retry bit set: duplicate frame
  1763. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1764. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1765. * received with 2K jump in SN
  1766. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1767. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1768. * with SN falling within the OOR window
  1769. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1770. * OOR window
  1771. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1772. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1773. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1774. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1775. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1776. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1777. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1778. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1779. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1780. * in the process of making updates to this descriptor
  1781. */
  1782. enum hal_reo_error_code {
  1783. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1784. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1785. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1786. HAL_REO_ERR_NON_BA_DUPLICATE,
  1787. HAL_REO_ERR_BA_DUPLICATE,
  1788. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1789. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1790. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1791. HAL_REO_ERR_BAR_FRAME_OOR,
  1792. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1793. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1794. HAL_REO_ERR_PN_CHECK_FAILED,
  1795. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1796. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1797. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1798. HAL_REO_ERR_MAX
  1799. };
  1800. /**
  1801. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1802. *
  1803. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1804. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1805. * overflow
  1806. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1807. * incomplete
  1808. * MPDU from the PHY
  1809. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1810. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1811. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1812. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1813. * encrypted but wasn’t
  1814. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1815. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1816. * the max allowed
  1817. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1818. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1819. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1820. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1821. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1822. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1823. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1824. */
  1825. enum hal_rxdma_error_code {
  1826. HAL_RXDMA_ERR_OVERFLOW = 0,
  1827. HAL_RXDMA_ERR_MPDU_LENGTH,
  1828. HAL_RXDMA_ERR_FCS,
  1829. HAL_RXDMA_ERR_DECRYPT,
  1830. HAL_RXDMA_ERR_TKIP_MIC,
  1831. HAL_RXDMA_ERR_UNENCRYPTED,
  1832. HAL_RXDMA_ERR_MSDU_LEN,
  1833. HAL_RXDMA_ERR_MSDU_LIMIT,
  1834. HAL_RXDMA_ERR_WIFI_PARSE,
  1835. HAL_RXDMA_ERR_AMSDU_PARSE,
  1836. HAL_RXDMA_ERR_SA_TIMEOUT,
  1837. HAL_RXDMA_ERR_DA_TIMEOUT,
  1838. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1839. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1840. HAL_RXDMA_ERR_WAR = 31,
  1841. HAL_RXDMA_ERR_MAX
  1842. };
  1843. /**
  1844. * HW BM action settings in WBM release ring
  1845. */
  1846. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1847. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1848. /**
  1849. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1850. * release of this buffer or descriptor
  1851. *
  1852. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1853. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1854. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1855. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1856. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1857. */
  1858. enum hal_rx_wbm_error_source {
  1859. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1860. HAL_RX_WBM_ERR_SRC_RXDMA,
  1861. HAL_RX_WBM_ERR_SRC_REO,
  1862. HAL_RX_WBM_ERR_SRC_FW,
  1863. HAL_RX_WBM_ERR_SRC_SW,
  1864. };
  1865. /**
  1866. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1867. * released
  1868. *
  1869. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1870. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1871. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1872. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1873. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1874. */
  1875. enum hal_rx_wbm_buf_type {
  1876. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1877. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1878. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1879. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1880. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1881. };
  1882. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1883. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1884. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1885. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1886. /**
  1887. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1888. * PN check failure
  1889. *
  1890. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1891. *
  1892. * Return: true: error caused by PN check, false: other error
  1893. */
  1894. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1895. {
  1896. struct reo_destination_ring *reo_desc =
  1897. (struct reo_destination_ring *)rx_desc;
  1898. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1899. HAL_REO_ERR_PN_CHECK_FAILED) |
  1900. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1901. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1902. true : false;
  1903. }
  1904. /**
  1905. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1906. * the sequence number
  1907. *
  1908. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1909. *
  1910. * Return: true: error caused by 2K jump, false: other error
  1911. */
  1912. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1913. {
  1914. struct reo_destination_ring *reo_desc =
  1915. (struct reo_destination_ring *)rx_desc;
  1916. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1917. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1918. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1919. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1920. true : false;
  1921. }
  1922. /**
  1923. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1924. *
  1925. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1926. *
  1927. * Return: true: error caused by OOR, false: other error
  1928. */
  1929. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1930. {
  1931. struct reo_destination_ring *reo_desc =
  1932. (struct reo_destination_ring *)rx_desc;
  1933. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1934. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1935. }
  1936. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1937. /**
  1938. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1939. * @hal_desc: hardware descriptor pointer
  1940. *
  1941. * This function will print wbm release descriptor
  1942. *
  1943. * Return: none
  1944. */
  1945. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1946. {
  1947. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1948. uint32_t i;
  1949. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1950. "Current Rx wbm release descriptor is");
  1951. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1952. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1953. "DWORD[i] = 0x%x", wbm_comp[i]);
  1954. }
  1955. }
  1956. /**
  1957. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1958. *
  1959. * @ hal_soc_hdl : HAL version of the SOC pointer
  1960. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1961. * @ buf_addr_info : void pointer to the buffer_addr_info
  1962. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1963. *
  1964. * Return: void
  1965. */
  1966. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1967. static inline
  1968. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1969. void *src_srng_desc,
  1970. hal_buff_addrinfo_t buf_addr_info,
  1971. uint8_t bm_action)
  1972. {
  1973. struct wbm_release_ring *wbm_rel_srng =
  1974. (struct wbm_release_ring *)src_srng_desc;
  1975. uint32_t addr_31_0;
  1976. uint8_t addr_39_32;
  1977. /* Structure copy !!! */
  1978. wbm_rel_srng->released_buff_or_desc_addr_info =
  1979. *((struct buffer_addr_info *)buf_addr_info);
  1980. addr_31_0 =
  1981. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1982. addr_39_32 =
  1983. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1984. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1985. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1986. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1987. bm_action);
  1988. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1989. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1990. /* WBM error is indicated when any of the link descriptors given to
  1991. * WBM has a NULL address, and one those paths is the link descriptors
  1992. * released from host after processing RXDMA errors,
  1993. * or from Rx defrag path, and we want to add an assert here to ensure
  1994. * host is not releasing descriptors with NULL address.
  1995. */
  1996. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1997. hal_dump_wbm_rel_desc(src_srng_desc);
  1998. qdf_assert_always(0);
  1999. }
  2000. }
  2001. /*
  2002. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  2003. * REO entrance ring
  2004. *
  2005. * @ soc: HAL version of the SOC pointer
  2006. * @ pa: Physical address of the MSDU Link Descriptor
  2007. * @ cookie: SW cookie to get to the virtual address
  2008. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2009. * to the error enabled REO queue
  2010. *
  2011. * Return: void
  2012. */
  2013. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2014. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2015. {
  2016. /* TODO */
  2017. }
  2018. /**
  2019. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2020. * BUFFER_ADDR_INFO, give the RX descriptor
  2021. * (Assumption -- BUFFER_ADDR_INFO is the
  2022. * first field in the descriptor structure)
  2023. */
  2024. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  2025. ((hal_link_desc_t)(ring_desc))
  2026. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2027. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2028. /**
  2029. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2030. * from the BUFFER_ADDR_INFO structure
  2031. * given a REO destination ring descriptor.
  2032. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2033. *
  2034. * Return: uint8_t (value of the return_buffer_manager)
  2035. */
  2036. static inline
  2037. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2038. {
  2039. /*
  2040. * The following macro takes buf_addr_info as argument,
  2041. * but since buf_addr_info is the first field in ring_desc
  2042. * Hence the following call is OK
  2043. */
  2044. return HAL_RX_BUF_RBM_GET(ring_desc);
  2045. }
  2046. /*******************************************************************************
  2047. * RX WBM ERROR APIS
  2048. ******************************************************************************/
  2049. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2050. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2051. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2052. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2053. /**
  2054. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2055. * the frame to this release ring
  2056. *
  2057. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2058. * frame to this queue
  2059. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2060. * received routing instructions. No error within REO was detected
  2061. */
  2062. enum hal_rx_wbm_reo_push_reason {
  2063. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2064. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2065. };
  2066. /**
  2067. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2068. * this release ring
  2069. *
  2070. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2071. * this frame to this queue
  2072. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2073. * per received routing instructions. No error within RXDMA was detected
  2074. */
  2075. enum hal_rx_wbm_rxdma_push_reason {
  2076. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2077. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2078. };
  2079. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2080. (((*(((uint32_t *) wbm_desc) + \
  2081. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2082. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2083. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2084. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2085. (((*(((uint32_t *) wbm_desc) + \
  2086. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2087. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2088. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2089. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2090. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2091. wbm_desc)->released_buff_or_desc_addr_info)
  2092. /**
  2093. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2094. * humman readable format.
  2095. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2096. * @ dbg_level: log level.
  2097. *
  2098. * Return: void
  2099. */
  2100. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2101. uint8_t dbg_level)
  2102. {
  2103. hal_verbose_debug(
  2104. "rx_attention tlv (1/2) - "
  2105. "rxpcu_mpdu_filter_in_category: %x "
  2106. "sw_frame_group_id: %x "
  2107. "reserved_0: %x "
  2108. "phy_ppdu_id: %x "
  2109. "first_mpdu : %x "
  2110. "reserved_1a: %x "
  2111. "mcast_bcast: %x "
  2112. "ast_index_not_found: %x "
  2113. "ast_index_timeout: %x "
  2114. "power_mgmt: %x "
  2115. "non_qos: %x "
  2116. "null_data: %x "
  2117. "mgmt_type: %x "
  2118. "ctrl_type: %x "
  2119. "more_data: %x "
  2120. "eosp: %x "
  2121. "a_msdu_error: %x "
  2122. "fragment_flag: %x "
  2123. "order: %x "
  2124. "cce_match: %x "
  2125. "overflow_err: %x "
  2126. "msdu_length_err: %x "
  2127. "tcp_udp_chksum_fail: %x "
  2128. "ip_chksum_fail: %x "
  2129. "sa_idx_invalid: %x "
  2130. "da_idx_invalid: %x "
  2131. "reserved_1b: %x "
  2132. "rx_in_tx_decrypt_byp: %x ",
  2133. rx_attn->rxpcu_mpdu_filter_in_category,
  2134. rx_attn->sw_frame_group_id,
  2135. rx_attn->reserved_0,
  2136. rx_attn->phy_ppdu_id,
  2137. rx_attn->first_mpdu,
  2138. rx_attn->reserved_1a,
  2139. rx_attn->mcast_bcast,
  2140. rx_attn->ast_index_not_found,
  2141. rx_attn->ast_index_timeout,
  2142. rx_attn->power_mgmt,
  2143. rx_attn->non_qos,
  2144. rx_attn->null_data,
  2145. rx_attn->mgmt_type,
  2146. rx_attn->ctrl_type,
  2147. rx_attn->more_data,
  2148. rx_attn->eosp,
  2149. rx_attn->a_msdu_error,
  2150. rx_attn->fragment_flag,
  2151. rx_attn->order,
  2152. rx_attn->cce_match,
  2153. rx_attn->overflow_err,
  2154. rx_attn->msdu_length_err,
  2155. rx_attn->tcp_udp_chksum_fail,
  2156. rx_attn->ip_chksum_fail,
  2157. rx_attn->sa_idx_invalid,
  2158. rx_attn->da_idx_invalid,
  2159. rx_attn->reserved_1b,
  2160. rx_attn->rx_in_tx_decrypt_byp);
  2161. hal_verbose_debug(
  2162. "rx_attention tlv (2/2) - "
  2163. "encrypt_required: %x "
  2164. "directed: %x "
  2165. "buffer_fragment: %x "
  2166. "mpdu_length_err: %x "
  2167. "tkip_mic_err: %x "
  2168. "decrypt_err: %x "
  2169. "unencrypted_frame_err: %x "
  2170. "fcs_err: %x "
  2171. "flow_idx_timeout: %x "
  2172. "flow_idx_invalid: %x "
  2173. "wifi_parser_error: %x "
  2174. "amsdu_parser_error: %x "
  2175. "sa_idx_timeout: %x "
  2176. "da_idx_timeout: %x "
  2177. "msdu_limit_error: %x "
  2178. "da_is_valid: %x "
  2179. "da_is_mcbc: %x "
  2180. "sa_is_valid: %x "
  2181. "decrypt_status_code: %x "
  2182. "rx_bitmap_not_updated: %x "
  2183. "reserved_2: %x "
  2184. "msdu_done: %x ",
  2185. rx_attn->encrypt_required,
  2186. rx_attn->directed,
  2187. rx_attn->buffer_fragment,
  2188. rx_attn->mpdu_length_err,
  2189. rx_attn->tkip_mic_err,
  2190. rx_attn->decrypt_err,
  2191. rx_attn->unencrypted_frame_err,
  2192. rx_attn->fcs_err,
  2193. rx_attn->flow_idx_timeout,
  2194. rx_attn->flow_idx_invalid,
  2195. rx_attn->wifi_parser_error,
  2196. rx_attn->amsdu_parser_error,
  2197. rx_attn->sa_idx_timeout,
  2198. rx_attn->da_idx_timeout,
  2199. rx_attn->msdu_limit_error,
  2200. rx_attn->da_is_valid,
  2201. rx_attn->da_is_mcbc,
  2202. rx_attn->sa_is_valid,
  2203. rx_attn->decrypt_status_code,
  2204. rx_attn->rx_bitmap_not_updated,
  2205. rx_attn->reserved_2,
  2206. rx_attn->msdu_done);
  2207. }
  2208. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2209. uint8_t dbg_level,
  2210. struct hal_soc *hal)
  2211. {
  2212. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2213. }
  2214. /**
  2215. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2216. * human readable format.
  2217. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2218. * @ dbg_level: log level.
  2219. *
  2220. * Return: void
  2221. */
  2222. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2223. struct rx_msdu_end *msdu_end,
  2224. uint8_t dbg_level)
  2225. {
  2226. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2227. }
  2228. /**
  2229. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2230. * human readable format.
  2231. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2232. * @ dbg_level: log level.
  2233. *
  2234. * Return: void
  2235. */
  2236. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2237. uint8_t dbg_level)
  2238. {
  2239. hal_verbose_debug(
  2240. "rx_mpdu_end tlv - "
  2241. "rxpcu_mpdu_filter_in_category: %x "
  2242. "sw_frame_group_id: %x "
  2243. "phy_ppdu_id: %x "
  2244. "unsup_ktype_short_frame: %x "
  2245. "rx_in_tx_decrypt_byp: %x "
  2246. "overflow_err: %x "
  2247. "mpdu_length_err: %x "
  2248. "tkip_mic_err: %x "
  2249. "decrypt_err: %x "
  2250. "unencrypted_frame_err: %x "
  2251. "pn_fields_contain_valid_info: %x "
  2252. "fcs_err: %x "
  2253. "msdu_length_err: %x "
  2254. "rxdma0_destination_ring: %x "
  2255. "rxdma1_destination_ring: %x "
  2256. "decrypt_status_code: %x "
  2257. "rx_bitmap_not_updated: %x ",
  2258. mpdu_end->rxpcu_mpdu_filter_in_category,
  2259. mpdu_end->sw_frame_group_id,
  2260. mpdu_end->phy_ppdu_id,
  2261. mpdu_end->unsup_ktype_short_frame,
  2262. mpdu_end->rx_in_tx_decrypt_byp,
  2263. mpdu_end->overflow_err,
  2264. mpdu_end->mpdu_length_err,
  2265. mpdu_end->tkip_mic_err,
  2266. mpdu_end->decrypt_err,
  2267. mpdu_end->unencrypted_frame_err,
  2268. mpdu_end->pn_fields_contain_valid_info,
  2269. mpdu_end->fcs_err,
  2270. mpdu_end->msdu_length_err,
  2271. mpdu_end->rxdma0_destination_ring,
  2272. mpdu_end->rxdma1_destination_ring,
  2273. mpdu_end->decrypt_status_code,
  2274. mpdu_end->rx_bitmap_not_updated);
  2275. }
  2276. #ifdef NO_RX_PKT_HDR_TLV
  2277. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2278. uint8_t dbg_level)
  2279. {
  2280. }
  2281. #else
  2282. /**
  2283. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2284. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2285. * @ dbg_level: log level.
  2286. *
  2287. * Return: void
  2288. */
  2289. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2290. uint8_t dbg_level)
  2291. {
  2292. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2293. hal_verbose_debug(
  2294. "\n---------------\n"
  2295. "rx_pkt_hdr_tlv \n"
  2296. "---------------\n"
  2297. "phy_ppdu_id %d ",
  2298. pkt_hdr_tlv->phy_ppdu_id);
  2299. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2300. }
  2301. #endif
  2302. /**
  2303. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2304. * structure
  2305. * @hal_ring: pointer to hal_srng structure
  2306. *
  2307. * Return: ring_id
  2308. */
  2309. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2310. {
  2311. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2312. }
  2313. /* Rx MSDU link pointer info */
  2314. struct hal_rx_msdu_link_ptr_info {
  2315. struct rx_msdu_link msdu_link;
  2316. struct hal_buf_info msdu_link_buf_info;
  2317. };
  2318. /**
  2319. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2320. *
  2321. * @nbuf: Pointer to data buffer field
  2322. * Returns: pointer to rx_pkt_tlvs
  2323. */
  2324. static inline
  2325. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2326. {
  2327. return (struct rx_pkt_tlvs *)rx_buf_start;
  2328. }
  2329. /**
  2330. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2331. *
  2332. * @pkt_tlvs: Pointer to pkt_tlvs
  2333. * Returns: pointer to rx_mpdu_info structure
  2334. */
  2335. static inline
  2336. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2337. {
  2338. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2339. }
  2340. #define DOT11_SEQ_FRAG_MASK 0x000f
  2341. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2342. /**
  2343. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2344. *
  2345. * @nbuf: Network buffer
  2346. * Returns: rx fragment number
  2347. */
  2348. static inline
  2349. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2350. uint8_t *buf)
  2351. {
  2352. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2353. }
  2354. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2355. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2356. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2357. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2358. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2359. /**
  2360. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2361. *
  2362. * @nbuf: Network buffer
  2363. * Returns: rx more fragment bit
  2364. */
  2365. static inline
  2366. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2367. {
  2368. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2369. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2370. uint16_t frame_ctrl = 0;
  2371. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2372. DOT11_FC1_MORE_FRAG_OFFSET;
  2373. /* more fragment bit if at offset bit 4 */
  2374. return frame_ctrl;
  2375. }
  2376. /**
  2377. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2378. *
  2379. * @nbuf: Network buffer
  2380. * Returns: rx more fragment bit
  2381. *
  2382. */
  2383. static inline
  2384. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2385. {
  2386. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2387. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2388. uint16_t frame_ctrl = 0;
  2389. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2390. return frame_ctrl;
  2391. }
  2392. /*
  2393. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2394. *
  2395. * @nbuf: Network buffer
  2396. * Returns: flag to indicate whether the nbuf has MC/BC address
  2397. */
  2398. static inline
  2399. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2400. {
  2401. uint8 *buf = qdf_nbuf_data(nbuf);
  2402. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2403. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2404. return rx_attn->mcast_bcast;
  2405. }
  2406. /*
  2407. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2408. * @hal_soc_hdl: hal soc handle
  2409. * @nbuf: Network buffer
  2410. *
  2411. * Return: value of sequence control valid field
  2412. */
  2413. static inline
  2414. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2415. uint8_t *buf)
  2416. {
  2417. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2418. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2419. }
  2420. /*
  2421. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2422. * @hal_soc_hdl: hal soc handle
  2423. * @nbuf: Network buffer
  2424. *
  2425. * Returns: value of frame control valid field
  2426. */
  2427. static inline
  2428. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2429. uint8_t *buf)
  2430. {
  2431. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2432. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2433. }
  2434. /**
  2435. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2436. * @hal_soc_hdl: hal soc handle
  2437. * @nbuf: Network buffer
  2438. * Returns: value of mpdu 4th address valid field
  2439. */
  2440. static inline
  2441. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2442. uint8_t *buf)
  2443. {
  2444. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2445. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2446. }
  2447. /*
  2448. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2449. *
  2450. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2451. * Returns: None
  2452. */
  2453. static inline
  2454. void hal_rx_clear_mpdu_desc_info(
  2455. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2456. {
  2457. qdf_mem_zero(rx_mpdu_desc_info,
  2458. sizeof(*rx_mpdu_desc_info));
  2459. }
  2460. /*
  2461. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2462. *
  2463. * @msdu_link_ptr: HAL view of msdu link ptr
  2464. * @size: number of msdu link pointers
  2465. * Returns: None
  2466. */
  2467. static inline
  2468. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2469. int size)
  2470. {
  2471. qdf_mem_zero(msdu_link_ptr,
  2472. (sizeof(*msdu_link_ptr) * size));
  2473. }
  2474. /*
  2475. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2476. * @msdu_link_ptr: msdu link pointer
  2477. * @mpdu_desc_info: mpdu descriptor info
  2478. *
  2479. * Build a list of msdus using msdu link pointer. If the
  2480. * number of msdus are more, chain them together
  2481. *
  2482. * Returns: Number of processed msdus
  2483. */
  2484. static inline
  2485. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2486. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2487. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2488. {
  2489. int j;
  2490. struct rx_msdu_link *msdu_link_ptr =
  2491. &msdu_link_ptr_info->msdu_link;
  2492. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2493. struct rx_msdu_details *msdu_details =
  2494. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2495. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2496. struct rx_msdu_desc_info *msdu_desc_info;
  2497. uint8_t fragno, more_frag;
  2498. uint8_t *rx_desc_info;
  2499. struct hal_rx_msdu_list msdu_list;
  2500. for (j = 0; j < num_msdus; j++) {
  2501. msdu_desc_info =
  2502. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2503. hal_soc);
  2504. msdu_list.msdu_info[j].msdu_flags =
  2505. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2506. msdu_list.msdu_info[j].msdu_len =
  2507. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2508. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2509. &msdu_details[j].buffer_addr_info_details);
  2510. }
  2511. /* Chain msdu links together */
  2512. if (prev_msdu_link_ptr) {
  2513. /* 31-0 bits of the physical address */
  2514. prev_msdu_link_ptr->
  2515. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2516. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2517. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2518. /* 39-32 bits of the physical address */
  2519. prev_msdu_link_ptr->
  2520. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2521. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2522. >> 32) &
  2523. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2524. prev_msdu_link_ptr->
  2525. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2526. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2527. }
  2528. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2529. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2530. /* mark first and last MSDUs */
  2531. rx_desc_info = qdf_nbuf_data(msdu);
  2532. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2533. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2534. /* TODO: create skb->fragslist[] */
  2535. if (more_frag == 0) {
  2536. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2537. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2538. } else if (fragno == 1) {
  2539. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2540. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2541. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2542. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2543. }
  2544. num_msdus++;
  2545. /* Number of MSDUs per mpdu descriptor is updated */
  2546. mpdu_desc_info->msdu_count += num_msdus;
  2547. } else {
  2548. num_msdus = 0;
  2549. prev_msdu_link_ptr = msdu_link_ptr;
  2550. }
  2551. return num_msdus;
  2552. }
  2553. /*
  2554. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2555. *
  2556. * @ring_desc: HAL view of ring descriptor
  2557. * @mpdu_des_info: saved mpdu desc info
  2558. * @msdu_link_ptr: saved msdu link ptr
  2559. *
  2560. * API used explicitly for rx defrag to update ring desc with
  2561. * mpdu desc info and msdu link ptr before reinjecting the
  2562. * packet back to REO
  2563. *
  2564. * Returns: None
  2565. */
  2566. static inline
  2567. void hal_rx_defrag_update_src_ring_desc(
  2568. hal_ring_desc_t ring_desc,
  2569. void *saved_mpdu_desc_info,
  2570. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2571. {
  2572. struct reo_entrance_ring *reo_ent_ring;
  2573. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2574. struct hal_buf_info buf_info;
  2575. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2576. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2577. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2578. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2579. sizeof(*reo_ring_mpdu_desc_info));
  2580. /*
  2581. * TODO: Check for additional fields that need configuration in
  2582. * reo_ring_mpdu_desc_info
  2583. */
  2584. /* Update msdu_link_ptr in the reo entrance ring */
  2585. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2586. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2587. buf_info.sw_cookie =
  2588. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2589. }
  2590. /*
  2591. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2592. *
  2593. * @msdu_link_desc_va: msdu link descriptor handle
  2594. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2595. *
  2596. * API used to save msdu link information along with physical
  2597. * address. The API also copues the sw cookie.
  2598. *
  2599. * Returns: None
  2600. */
  2601. static inline
  2602. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2603. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2604. struct hal_buf_info *hbi)
  2605. {
  2606. struct rx_msdu_link *msdu_link_ptr =
  2607. (struct rx_msdu_link *)msdu_link_desc_va;
  2608. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2609. sizeof(struct rx_msdu_link));
  2610. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2611. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2612. }
  2613. /*
  2614. * hal_rx_get_desc_len(): Returns rx descriptor length
  2615. *
  2616. * Returns the size of rx_pkt_tlvs which follows the
  2617. * data in the nbuf
  2618. *
  2619. * Returns: Length of rx descriptor
  2620. */
  2621. static inline
  2622. uint16_t hal_rx_get_desc_len(void)
  2623. {
  2624. return SIZE_OF_DATA_RX_TLV;
  2625. }
  2626. /*
  2627. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2628. * reo_entrance_ring descriptor
  2629. *
  2630. * @reo_ent_desc: reo_entrance_ring descriptor
  2631. * Returns: value of rxdma_push_reason
  2632. */
  2633. static inline
  2634. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2635. {
  2636. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2637. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2638. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2639. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2640. }
  2641. /**
  2642. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2643. * reo_entrance_ring descriptor
  2644. * @reo_ent_desc: reo_entrance_ring descriptor
  2645. * Return: value of rxdma_error_code
  2646. */
  2647. static inline
  2648. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2649. {
  2650. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2651. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2652. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2653. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2654. }
  2655. /**
  2656. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2657. * save it to hal_wbm_err_desc_info structure passed by caller
  2658. * @wbm_desc: wbm ring descriptor
  2659. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2660. * Return: void
  2661. */
  2662. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2663. struct hal_wbm_err_desc_info *wbm_er_info,
  2664. hal_soc_handle_t hal_soc_hdl)
  2665. {
  2666. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2667. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2668. }
  2669. /**
  2670. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2671. * the reserved bytes of rx_tlv_hdr
  2672. * @buf: start of rx_tlv_hdr
  2673. * @wbm_er_info: hal_wbm_err_desc_info structure
  2674. * Return: void
  2675. */
  2676. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2677. struct hal_wbm_err_desc_info *wbm_er_info)
  2678. {
  2679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2680. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2681. sizeof(struct hal_wbm_err_desc_info));
  2682. }
  2683. /**
  2684. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2685. * the reserved bytes of rx_tlv_hdr.
  2686. * @buf: start of rx_tlv_hdr
  2687. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2688. * Return: void
  2689. */
  2690. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2691. struct hal_wbm_err_desc_info *wbm_er_info)
  2692. {
  2693. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2694. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2695. sizeof(struct hal_wbm_err_desc_info));
  2696. }
  2697. /**
  2698. * hal_rx_mon_dest_set_buffer_info_to_tlv(): Save the mon dest frame info
  2699. * into the reserved bytes of rx_tlv_hdr.
  2700. * @buf: start of rx_tlv_hdr
  2701. * @buf_info: hal_rx_mon_dest_buf_info structure
  2702. *
  2703. * Return: void
  2704. */
  2705. static inline
  2706. void hal_rx_mon_dest_set_buffer_info_to_tlv(uint8_t *buf,
  2707. struct hal_rx_mon_dest_buf_info *buf_info)
  2708. {
  2709. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2710. qdf_mem_copy(pkt_tlvs->rx_padding0, buf_info,
  2711. sizeof(struct hal_rx_mon_dest_buf_info));
  2712. }
  2713. /**
  2714. * hal_rx_mon_dest_get_buffer_info_from_tlv(): Retrieve mon dest frame info
  2715. * from the reserved bytes of rx_tlv_hdr.
  2716. * @buf: start of rx_tlv_hdr
  2717. * @buf_info: hal_rx_mon_dest_buf_info structure
  2718. *
  2719. * Return: void
  2720. */
  2721. static inline
  2722. void hal_rx_mon_dest_get_buffer_info_from_tlv(uint8_t *buf,
  2723. struct hal_rx_mon_dest_buf_info *buf_info)
  2724. {
  2725. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2726. qdf_mem_copy(buf_info, pkt_tlvs->rx_padding0,
  2727. sizeof(struct hal_rx_mon_dest_buf_info));
  2728. }
  2729. /**
  2730. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2731. * bit from wbm release ring descriptor
  2732. * @wbm_desc: wbm ring descriptor
  2733. * Return: uint8_t
  2734. */
  2735. static inline
  2736. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2737. void *wbm_desc)
  2738. {
  2739. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2740. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2741. }
  2742. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2743. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2744. RX_MSDU_START_5_NSS_OFFSET)), \
  2745. RX_MSDU_START_5_NSS_MASK, \
  2746. RX_MSDU_START_5_NSS_LSB))
  2747. /**
  2748. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2749. *
  2750. * @ hal_soc: HAL version of the SOC pointer
  2751. * @ hw_desc_addr: Start address of Rx HW TLVs
  2752. * @ rs: Status for monitor mode
  2753. *
  2754. * Return: void
  2755. */
  2756. static inline
  2757. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2758. void *hw_desc_addr,
  2759. struct mon_rx_status *rs)
  2760. {
  2761. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2762. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2763. }
  2764. /*
  2765. * hal_rx_get_tlv(): API to get the tlv
  2766. *
  2767. * @hal_soc: HAL version of the SOC pointer
  2768. * @rx_tlv: TLV data extracted from the rx packet
  2769. * Return: uint8_t
  2770. */
  2771. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2772. {
  2773. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2774. }
  2775. /*
  2776. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2777. * Interval from rx_msdu_start
  2778. *
  2779. * @hal_soc: HAL version of the SOC pointer
  2780. * @buf: pointer to the start of RX PKT TLV header
  2781. * Return: uint32_t(nss)
  2782. */
  2783. static inline
  2784. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2785. {
  2786. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2787. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2788. }
  2789. /**
  2790. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2791. * human readable format.
  2792. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2793. * @ dbg_level: log level.
  2794. *
  2795. * Return: void
  2796. */
  2797. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2798. struct rx_msdu_start *msdu_start,
  2799. uint8_t dbg_level)
  2800. {
  2801. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2802. }
  2803. /**
  2804. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2805. * info details
  2806. *
  2807. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2808. *
  2809. *
  2810. */
  2811. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2812. uint8_t *buf)
  2813. {
  2814. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2815. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2816. }
  2817. /*
  2818. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2819. * Interval from rx_msdu_start
  2820. *
  2821. * @buf: pointer to the start of RX PKT TLV header
  2822. * Return: uint32_t(reception_type)
  2823. */
  2824. static inline
  2825. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2826. uint8_t *buf)
  2827. {
  2828. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2829. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2830. }
  2831. /**
  2832. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2833. * RX TLVs
  2834. * @ buf: pointer the pkt buffer.
  2835. * @ dbg_level: log level.
  2836. *
  2837. * Return: void
  2838. */
  2839. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2840. uint8_t *buf, uint8_t dbg_level)
  2841. {
  2842. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2843. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2844. struct rx_mpdu_start *mpdu_start =
  2845. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2846. struct rx_msdu_start *msdu_start =
  2847. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2848. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2849. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2850. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2851. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2852. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2853. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2854. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2855. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2856. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2857. }
  2858. /**
  2859. * hal_reo_status_get_header_generic - Process reo desc info
  2860. * @d - Pointer to reo descriptior
  2861. * @b - tlv type info
  2862. * @h - Pointer to hal_reo_status_header where info to be stored
  2863. * @hal- pointer to hal_soc structure
  2864. * Return - none.
  2865. *
  2866. */
  2867. static inline
  2868. void hal_reo_status_get_header(uint32_t *d, int b,
  2869. void *h, struct hal_soc *hal_soc)
  2870. {
  2871. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2872. }
  2873. /**
  2874. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2875. *
  2876. * @hal_soc_hdl: hal_soc handle
  2877. * @hw_desc_addr: hardware descriptor address
  2878. *
  2879. * Return: 0 - success/ non-zero failure
  2880. */
  2881. static inline
  2882. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2883. void *hw_desc_addr)
  2884. {
  2885. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2886. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2887. }
  2888. static inline
  2889. uint32_t
  2890. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2891. struct rx_msdu_start *rx_msdu_start;
  2892. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2893. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2894. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2895. }
  2896. #ifdef NO_RX_PKT_HDR_TLV
  2897. static inline
  2898. uint8_t *
  2899. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2900. uint8_t *rx_pkt_hdr;
  2901. struct rx_mon_pkt_tlvs *rx_desc =
  2902. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2903. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2904. return rx_pkt_hdr;
  2905. }
  2906. #else
  2907. static inline
  2908. uint8_t *
  2909. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2910. uint8_t *rx_pkt_hdr;
  2911. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2912. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2913. return rx_pkt_hdr;
  2914. }
  2915. #endif
  2916. static inline
  2917. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2918. uint8_t *rx_tlv_hdr)
  2919. {
  2920. uint8_t decap_format;
  2921. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2922. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2923. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2924. return true;
  2925. }
  2926. return false;
  2927. }
  2928. /**
  2929. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2930. * from rx_msdu_end TLV
  2931. * @buf: pointer to the start of RX PKT TLV headers
  2932. *
  2933. * Return: fse metadata value from MSDU END TLV
  2934. */
  2935. static inline uint32_t
  2936. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2937. uint8_t *buf)
  2938. {
  2939. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2940. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2941. }
  2942. /**
  2943. * hal_rx_msdu_flow_idx_get: API to get flow index
  2944. * from rx_msdu_end TLV
  2945. * @buf: pointer to the start of RX PKT TLV headers
  2946. *
  2947. * Return: flow index value from MSDU END TLV
  2948. */
  2949. static inline uint32_t
  2950. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2951. uint8_t *buf)
  2952. {
  2953. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2954. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2955. }
  2956. /**
  2957. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2958. * from rx_msdu_end TLV
  2959. * @buf: pointer to the start of RX PKT TLV headers
  2960. *
  2961. * Return: flow index timeout value from MSDU END TLV
  2962. */
  2963. static inline bool
  2964. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2965. uint8_t *buf)
  2966. {
  2967. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2968. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2969. }
  2970. /**
  2971. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2972. * from rx_msdu_end TLV
  2973. * @buf: pointer to the start of RX PKT TLV headers
  2974. *
  2975. * Return: flow index invalid value from MSDU END TLV
  2976. */
  2977. static inline bool
  2978. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2979. uint8_t *buf)
  2980. {
  2981. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2982. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2983. }
  2984. /**
  2985. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2986. * @hal_soc_hdl: hal_soc handle
  2987. * @rx_tlv_hdr: Rx_tlv_hdr
  2988. * @rxdma_dst_ring_desc: Rx HW descriptor
  2989. *
  2990. * Return: ppdu id
  2991. */
  2992. static inline
  2993. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2994. void *rx_tlv_hdr,
  2995. void *rxdma_dst_ring_desc)
  2996. {
  2997. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2998. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  2999. rxdma_dst_ring_desc);
  3000. }
  3001. /**
  3002. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  3003. * @hal_soc_hdl: hal_soc handle
  3004. * @buf: rx tlv address
  3005. *
  3006. * Return: sw peer id
  3007. */
  3008. static inline
  3009. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  3010. uint8_t *buf)
  3011. {
  3012. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3013. if ((!hal_soc) || (!hal_soc->ops)) {
  3014. hal_err("hal handle is NULL");
  3015. QDF_BUG(0);
  3016. return QDF_STATUS_E_INVAL;
  3017. }
  3018. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  3019. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  3020. return QDF_STATUS_E_INVAL;
  3021. }
  3022. static inline
  3023. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  3024. void *link_desc_addr)
  3025. {
  3026. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3027. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  3028. }
  3029. static inline
  3030. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  3031. void *msdu_addr)
  3032. {
  3033. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3034. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  3035. }
  3036. static inline
  3037. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3038. void *hw_addr)
  3039. {
  3040. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3041. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  3042. }
  3043. static inline
  3044. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3045. void *hw_addr)
  3046. {
  3047. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3048. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  3049. }
  3050. static inline
  3051. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  3052. uint8_t *buf)
  3053. {
  3054. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3055. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  3056. }
  3057. static inline
  3058. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3059. {
  3060. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3061. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  3062. }
  3063. static inline
  3064. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  3065. uint8_t *buf)
  3066. {
  3067. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3068. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  3069. }
  3070. static inline
  3071. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  3072. uint8_t *buf)
  3073. {
  3074. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3075. return hal_soc->ops->hal_rx_get_filter_category(buf);
  3076. }
  3077. static inline
  3078. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  3079. uint8_t *buf)
  3080. {
  3081. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3082. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  3083. }
  3084. /**
  3085. * hal_reo_config(): Set reo config parameters
  3086. * @soc: hal soc handle
  3087. * @reg_val: value to be set
  3088. * @reo_params: reo parameters
  3089. *
  3090. * Return: void
  3091. */
  3092. static inline
  3093. void hal_reo_config(struct hal_soc *hal_soc,
  3094. uint32_t reg_val,
  3095. struct hal_reo_params *reo_params)
  3096. {
  3097. hal_soc->ops->hal_reo_config(hal_soc,
  3098. reg_val,
  3099. reo_params);
  3100. }
  3101. /**
  3102. * hal_rx_msdu_get_flow_params: API to get flow index,
  3103. * flow index invalid and flow index timeout from rx_msdu_end TLV
  3104. * @buf: pointer to the start of RX PKT TLV headers
  3105. * @flow_invalid: pointer to return value of flow_idx_valid
  3106. * @flow_timeout: pointer to return value of flow_idx_timeout
  3107. * @flow_index: pointer to return value of flow_idx
  3108. *
  3109. * Return: none
  3110. */
  3111. static inline void
  3112. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3113. uint8_t *buf,
  3114. bool *flow_invalid,
  3115. bool *flow_timeout,
  3116. uint32_t *flow_index)
  3117. {
  3118. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3119. if ((!hal_soc) || (!hal_soc->ops)) {
  3120. hal_err("hal handle is NULL");
  3121. QDF_BUG(0);
  3122. return;
  3123. }
  3124. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3125. hal_soc->ops->
  3126. hal_rx_msdu_get_flow_params(buf,
  3127. flow_invalid,
  3128. flow_timeout,
  3129. flow_index);
  3130. }
  3131. static inline
  3132. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3133. uint8_t *buf)
  3134. {
  3135. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3136. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3137. }
  3138. static inline
  3139. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3140. uint8_t *buf)
  3141. {
  3142. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3143. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3144. }
  3145. static inline void
  3146. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3147. void *rx_tlv,
  3148. void *ppdu_info)
  3149. {
  3150. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3151. if (hal_soc->ops->hal_rx_get_bb_info)
  3152. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3153. }
  3154. static inline void
  3155. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3156. void *rx_tlv,
  3157. void *ppdu_info)
  3158. {
  3159. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3160. if (hal_soc->ops->hal_rx_get_rtt_info)
  3161. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3162. }
  3163. /**
  3164. * hal_rx_msdu_metadata_get(): API to get the
  3165. * fast path information from rx_msdu_end TLV
  3166. *
  3167. * @ hal_soc_hdl: DP soc handle
  3168. * @ buf: pointer to the start of RX PKT TLV headers
  3169. * @ msdu_metadata: Structure to hold msdu end information
  3170. * Return: none
  3171. */
  3172. static inline void
  3173. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3174. struct hal_rx_msdu_metadata *msdu_md)
  3175. {
  3176. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3177. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3178. }
  3179. /**
  3180. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3181. * from rx_msdu_end TLV
  3182. * @buf: pointer to the start of RX PKT TLV headers
  3183. *
  3184. * Return: cumulative_l4_checksum
  3185. */
  3186. static inline uint16_t
  3187. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3188. uint8_t *buf)
  3189. {
  3190. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3191. if (!hal_soc || !hal_soc->ops) {
  3192. hal_err("hal handle is NULL");
  3193. QDF_BUG(0);
  3194. return 0;
  3195. }
  3196. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3197. return 0;
  3198. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3199. }
  3200. /**
  3201. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3202. * from rx_msdu_end TLV
  3203. * @buf: pointer to the start of RX PKT TLV headers
  3204. *
  3205. * Return: cumulative_ip_length
  3206. */
  3207. static inline uint16_t
  3208. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3209. uint8_t *buf)
  3210. {
  3211. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3212. if (!hal_soc || !hal_soc->ops) {
  3213. hal_err("hal handle is NULL");
  3214. QDF_BUG(0);
  3215. return 0;
  3216. }
  3217. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3218. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3219. return 0;
  3220. }
  3221. /**
  3222. * hal_rx_get_udp_proto: API to get UDP proto field
  3223. * from rx_msdu_start TLV
  3224. * @buf: pointer to the start of RX PKT TLV headers
  3225. *
  3226. * Return: UDP proto field value
  3227. */
  3228. static inline bool
  3229. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3230. {
  3231. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3232. if (!hal_soc || !hal_soc->ops) {
  3233. hal_err("hal handle is NULL");
  3234. QDF_BUG(0);
  3235. return 0;
  3236. }
  3237. if (hal_soc->ops->hal_rx_get_udp_proto)
  3238. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3239. return 0;
  3240. }
  3241. /**
  3242. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3243. * from rx_msdu_end TLV
  3244. * @buf: pointer to the start of RX PKT TLV headers
  3245. *
  3246. * Return: flow_agg_continuation bit field value
  3247. */
  3248. static inline bool
  3249. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3250. uint8_t *buf)
  3251. {
  3252. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3253. if (!hal_soc || !hal_soc->ops) {
  3254. hal_err("hal handle is NULL");
  3255. QDF_BUG(0);
  3256. return 0;
  3257. }
  3258. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3259. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3260. return 0;
  3261. }
  3262. /**
  3263. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3264. * rx_msdu_end TLV
  3265. * @buf: pointer to the start of RX PKT TLV headers
  3266. *
  3267. * Return: flow_agg count value
  3268. */
  3269. static inline uint8_t
  3270. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3271. uint8_t *buf)
  3272. {
  3273. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3274. if (!hal_soc || !hal_soc->ops) {
  3275. hal_err("hal handle is NULL");
  3276. QDF_BUG(0);
  3277. return 0;
  3278. }
  3279. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3280. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3281. return 0;
  3282. }
  3283. /**
  3284. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3285. * @buf: pointer to the start of RX PKT TLV headers
  3286. *
  3287. * Return: fisa flow_agg timeout bit value
  3288. */
  3289. static inline bool
  3290. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3291. {
  3292. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3293. if (!hal_soc || !hal_soc->ops) {
  3294. hal_err("hal handle is NULL");
  3295. QDF_BUG(0);
  3296. return 0;
  3297. }
  3298. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3299. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3300. return 0;
  3301. }
  3302. /**
  3303. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3304. * tag is valid
  3305. *
  3306. * @hal_soc_hdl: HAL SOC handle
  3307. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3308. *
  3309. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3310. */
  3311. static inline uint8_t
  3312. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3313. void *rx_tlv_hdr)
  3314. {
  3315. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3316. if (hal->ops->hal_rx_mpdu_start_tlv_tag_valid)
  3317. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3318. return 0;
  3319. }
  3320. /**
  3321. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3322. * <struct buffer_addr_info> structure
  3323. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3324. * @buf_info: structure to return the buffer information including
  3325. * paddr/cookie
  3326. *
  3327. * return: None
  3328. */
  3329. static inline
  3330. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3331. struct hal_buf_info *buf_info)
  3332. {
  3333. buf_info->paddr =
  3334. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3335. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3336. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3337. }
  3338. /**
  3339. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3340. * buffer addr info
  3341. * @link_desc_va: pointer to current msdu link Desc
  3342. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3343. *
  3344. * return: None
  3345. */
  3346. static inline
  3347. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3348. void *link_desc_va,
  3349. struct buffer_addr_info *next_addr_info)
  3350. {
  3351. struct rx_msdu_link *msdu_link = link_desc_va;
  3352. if (!msdu_link) {
  3353. qdf_mem_zero(next_addr_info,
  3354. sizeof(struct buffer_addr_info));
  3355. return;
  3356. }
  3357. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3358. }
  3359. /**
  3360. * hal_rx_clear_next_msdu_link_desc_buf_addr_info(): clear next msdu link desc
  3361. * buffer addr info
  3362. * @link_desc_va: pointer to current msdu link Desc
  3363. *
  3364. * return: None
  3365. */
  3366. static inline
  3367. void hal_rx_clear_next_msdu_link_desc_buf_addr_info(void *link_desc_va)
  3368. {
  3369. struct rx_msdu_link *msdu_link = link_desc_va;
  3370. if (msdu_link)
  3371. qdf_mem_zero(&msdu_link->next_msdu_link_desc_addr_info,
  3372. sizeof(msdu_link->next_msdu_link_desc_addr_info));
  3373. }
  3374. /**
  3375. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3376. *
  3377. * @buf_addr_info: pointer to buf_addr_info structure
  3378. *
  3379. * return: true: has valid paddr, false: not.
  3380. */
  3381. static inline
  3382. bool hal_rx_is_buf_addr_info_valid(
  3383. struct buffer_addr_info *buf_addr_info)
  3384. {
  3385. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3386. false : true;
  3387. }
  3388. /**
  3389. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3390. * rx_pkt_tlvs structure
  3391. *
  3392. * @hal_soc_hdl: HAL SOC handle
  3393. * return: msdu_end_tlv offset value
  3394. */
  3395. static inline
  3396. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3397. {
  3398. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3399. if (!hal_soc || !hal_soc->ops) {
  3400. hal_err("hal handle is NULL");
  3401. QDF_BUG(0);
  3402. return 0;
  3403. }
  3404. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3405. }
  3406. /**
  3407. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3408. * rx_pkt_tlvs structure
  3409. *
  3410. * @hal_soc_hdl: HAL SOC handle
  3411. * return: msdu_start_tlv offset value
  3412. */
  3413. static inline
  3414. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3415. {
  3416. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3417. if (!hal_soc || !hal_soc->ops) {
  3418. hal_err("hal handle is NULL");
  3419. QDF_BUG(0);
  3420. return 0;
  3421. }
  3422. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3423. }
  3424. /**
  3425. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3426. * rx_pkt_tlvs structure
  3427. *
  3428. * @hal_soc_hdl: HAL SOC handle
  3429. * return: mpdu_start_tlv offset value
  3430. */
  3431. static inline
  3432. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3433. {
  3434. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3435. if (!hal_soc || !hal_soc->ops) {
  3436. hal_err("hal handle is NULL");
  3437. QDF_BUG(0);
  3438. return 0;
  3439. }
  3440. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3441. }
  3442. /**
  3443. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3444. * rx_pkt_tlvs structure
  3445. *
  3446. * @hal_soc_hdl: HAL SOC handle
  3447. * return: mpdu_end_tlv offset value
  3448. */
  3449. static inline
  3450. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3451. {
  3452. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3453. if (!hal_soc || !hal_soc->ops) {
  3454. hal_err("hal handle is NULL");
  3455. QDF_BUG(0);
  3456. return 0;
  3457. }
  3458. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3459. }
  3460. /**
  3461. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3462. * rx_pkt_tlvs structure
  3463. *
  3464. * @hal_soc_hdl: HAL SOC handle
  3465. * return: attn_tlv offset value
  3466. */
  3467. static inline
  3468. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3469. {
  3470. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3471. if (!hal_soc || !hal_soc->ops) {
  3472. hal_err("hal handle is NULL");
  3473. QDF_BUG(0);
  3474. return 0;
  3475. }
  3476. return hal_soc->ops->hal_rx_attn_offset_get();
  3477. }
  3478. #endif /* _HAL_RX_H */