hif.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873
  1. /*
  2. * Copyright (c) 2013-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. #ifndef _HIF_H_
  27. #define _HIF_H_
  28. #ifdef __cplusplus
  29. extern "C" {
  30. #endif /* __cplusplus */
  31. /* Header files */
  32. #include <qdf_status.h>
  33. #include "qdf_nbuf.h"
  34. #include "qdf_lro.h"
  35. #include "ol_if_athvar.h"
  36. #include <linux/platform_device.h>
  37. #ifdef HIF_PCI
  38. #include <linux/pci.h>
  39. #endif /* HIF_PCI */
  40. #ifdef HIF_USB
  41. #include <linux/usb.h>
  42. #endif /* HIF_USB */
  43. #ifdef IPA_OFFLOAD
  44. #include <linux/ipa.h>
  45. #endif
  46. #define ENABLE_MBOX_DUMMY_SPACE_FEATURE 1
  47. typedef void __iomem *A_target_id_t;
  48. typedef void *hif_handle_t;
  49. #define HIF_TYPE_AR6002 2
  50. #define HIF_TYPE_AR6003 3
  51. #define HIF_TYPE_AR6004 5
  52. #define HIF_TYPE_AR9888 6
  53. #define HIF_TYPE_AR6320 7
  54. #define HIF_TYPE_AR6320V2 8
  55. /* For attaching Peregrine 2.0 board host_reg_tbl only */
  56. #define HIF_TYPE_AR9888V2 9
  57. #define HIF_TYPE_ADRASTEA 10
  58. #define HIF_TYPE_AR900B 11
  59. #define HIF_TYPE_QCA9984 12
  60. #define HIF_TYPE_IPQ4019 13
  61. #define HIF_TYPE_QCA9888 14
  62. #define HIF_TYPE_QCA8074 15
  63. #define HIF_TYPE_QCA6290 16
  64. /* TARGET definition needs to be abstracted in fw common
  65. * header files, below is the placeholder till WIN codebase
  66. * moved to latest copy of fw common header files.
  67. */
  68. #ifdef CONFIG_WIN
  69. #if ENABLE_10_4_FW_HDR
  70. #define TARGET_TYPE_UNKNOWN 0
  71. #define TARGET_TYPE_AR6001 1
  72. #define TARGET_TYPE_AR6002 2
  73. #define TARGET_TYPE_AR6003 3
  74. #define TARGET_TYPE_AR6004 5
  75. #define TARGET_TYPE_AR6006 6
  76. #define TARGET_TYPE_AR9888 7
  77. #define TARGET_TYPE_AR6320 8
  78. #define TARGET_TYPE_AR900B 9
  79. #define TARGET_TYPE_QCA9984 10
  80. #define TARGET_TYPE_IPQ4019 11
  81. #define TARGET_TYPE_QCA9888 12
  82. /* For attach Peregrine 2.0 board target_reg_tbl only */
  83. #define TARGET_TYPE_AR9888V2 13
  84. /* For attach Rome1.0 target_reg_tbl only*/
  85. #define TARGET_TYPE_AR6320V1 14
  86. /* For Rome2.0/2.1 target_reg_tbl ID*/
  87. #define TARGET_TYPE_AR6320V2 15
  88. /* For Rome3.0 target_reg_tbl ID*/
  89. #define TARGET_TYPE_AR6320V3 16
  90. /* For Tufello1.0 target_reg_tbl ID*/
  91. #define TARGET_TYPE_QCA9377V1 17
  92. #endif /* ENABLE_10_4_FW_HDR */
  93. /* For Adrastea target */
  94. #define TARGET_TYPE_ADRASTEA 19
  95. #endif /* CONFIG_WIN */
  96. #ifndef TARGET_TYPE_QCA8074
  97. #define TARGET_TYPE_QCA8074 20
  98. #endif
  99. #ifndef TARGET_TYPE_QCA6290
  100. #define TARGET_TYPE_QCA6290 21
  101. #endif
  102. #ifdef IPA_OFFLOAD
  103. #define DMA_COHERENT_MASK_IPA_VER_3_AND_ABOVE 37
  104. #define DMA_COHERENT_MASK_BELOW_IPA_VER_3 32
  105. #endif
  106. /* enum hif_ic_irq - enum defining integrated chip irq numbers
  107. * defining irq nubers that can be used by external modules like datapath
  108. */
  109. enum hif_ic_irq {
  110. host2wbm_desc_feed = 18,
  111. host2reo_re_injection,
  112. host2reo_command,
  113. host2rxdma_monitor_ring3,
  114. host2rxdma_monitor_ring2,
  115. host2rxdma_monitor_ring1,
  116. reo2host_exception,
  117. wbm2host_rx_release,
  118. reo2host_status,
  119. reo2host_destination_ring4,
  120. reo2host_destination_ring3,
  121. reo2host_destination_ring2,
  122. reo2host_destination_ring1,
  123. rxdma2host_monitor_destination_mac3,
  124. rxdma2host_monitor_destination_mac2,
  125. rxdma2host_monitor_destination_mac1,
  126. ppdu_end_interrupts_mac3,
  127. ppdu_end_interrupts_mac2,
  128. ppdu_end_interrupts_mac1,
  129. rxdma2host_monitor_status_ring_mac3,
  130. rxdma2host_monitor_status_ring_mac2,
  131. rxdma2host_monitor_status_ring_mac1,
  132. host2rxdma_host_buf_ring_mac3,
  133. host2rxdma_host_buf_ring_mac2,
  134. host2rxdma_host_buf_ring_mac1,
  135. rxdma2host_destination_ring_mac3,
  136. rxdma2host_destination_ring_mac2,
  137. rxdma2host_destination_ring_mac1,
  138. host2tcl_input_ring4,
  139. host2tcl_input_ring3,
  140. host2tcl_input_ring2,
  141. host2tcl_input_ring1,
  142. wbm2host_tx_completions_ring3,
  143. wbm2host_tx_completions_ring2,
  144. wbm2host_tx_completions_ring1,
  145. tcl2host_status_ring,
  146. };
  147. struct CE_state;
  148. #define CE_COUNT_MAX 12
  149. #define HIF_MAX_GRP_IRQ 16
  150. #define HIF_MAX_GROUP 8
  151. #ifdef CONFIG_SLUB_DEBUG_ON
  152. #ifndef CONFIG_WIN
  153. #define HIF_CONFIG_SLUB_DEBUG_ON
  154. #endif
  155. #endif
  156. #ifndef NAPI_YIELD_BUDGET_BASED
  157. #ifdef HIF_CONFIG_SLUB_DEBUG_ON
  158. #define QCA_NAPI_BUDGET 64
  159. #define QCA_NAPI_DEF_SCALE 2
  160. #else /* PERF build */
  161. #define QCA_NAPI_BUDGET 64
  162. #define QCA_NAPI_DEF_SCALE 16
  163. #endif /* SLUB_DEBUG_ON */
  164. #else /* NAPI_YIELD_BUDGET_BASED */
  165. #define QCA_NAPI_BUDGET 64
  166. #define QCA_NAPI_DEF_SCALE 4
  167. #endif
  168. #define HIF_NAPI_MAX_RECEIVES (QCA_NAPI_BUDGET * QCA_NAPI_DEF_SCALE)
  169. /* NOTE: "napi->scale" can be changed,
  170. * but this does not change the number of buckets
  171. */
  172. #define QCA_NAPI_NUM_BUCKETS 4
  173. struct qca_napi_stat {
  174. uint32_t napi_schedules;
  175. uint32_t napi_polls;
  176. uint32_t napi_completes;
  177. uint32_t napi_workdone;
  178. uint32_t cpu_corrected;
  179. uint32_t napi_budget_uses[QCA_NAPI_NUM_BUCKETS];
  180. uint32_t time_limit_reached;
  181. uint32_t rxpkt_thresh_reached;
  182. };
  183. /**
  184. * per NAPI instance data structure
  185. * This data structure holds stuff per NAPI instance.
  186. * Note that, in the current implementation, though scale is
  187. * an instance variable, it is set to the same value for all
  188. * instances.
  189. */
  190. struct qca_napi_info {
  191. struct net_device netdev; /* dummy net_dev */
  192. void *hif_ctx;
  193. struct napi_struct napi;
  194. uint8_t scale; /* currently same on all instances */
  195. uint8_t id;
  196. uint8_t cpu;
  197. int irq;
  198. struct qca_napi_stat stats[NR_CPUS];
  199. /* will only be present for data rx CE's */
  200. void (*lro_flush_cb)(void *);
  201. qdf_lro_ctx_t lro_ctx;
  202. qdf_spinlock_t lro_unloading_lock;
  203. };
  204. /**
  205. * struct qca_napi_cpu - an entry of the napi cpu table
  206. * @core_id: physical core id of the core
  207. * @cluster_id: cluster this core belongs to
  208. * @core_mask: mask to match all core of this cluster
  209. * @thread_mask: mask for this core within the cluster
  210. * @max_freq: maximum clock this core can be clocked at
  211. * same for all cpus of the same core.
  212. * @napis: bitmap of napi instances on this core
  213. * cluster_nxt: chain to link cores within the same cluster
  214. *
  215. * This structure represents a single entry in the napi cpu
  216. * table. The table is part of struct qca_napi_data.
  217. * This table is initialized by the init function, called while
  218. * the first napi instance is being created, updated by hotplug
  219. * notifier and when cpu affinity decisions are made (by throughput
  220. * detection), and deleted when the last napi instance is removed.
  221. */
  222. enum qca_napi_tput_state {
  223. QCA_NAPI_TPUT_UNINITIALIZED,
  224. QCA_NAPI_TPUT_LO,
  225. QCA_NAPI_TPUT_HI
  226. };
  227. enum qca_napi_cpu_state {
  228. QCA_NAPI_CPU_UNINITIALIZED,
  229. QCA_NAPI_CPU_DOWN,
  230. QCA_NAPI_CPU_UP };
  231. struct qca_napi_cpu {
  232. enum qca_napi_cpu_state state;
  233. int core_id;
  234. int cluster_id;
  235. cpumask_t core_mask;
  236. cpumask_t thread_mask;
  237. unsigned int max_freq;
  238. uint32_t napis;
  239. int cluster_nxt; /* index, not pointer */
  240. };
  241. /**
  242. * NAPI data-structure common to all NAPI instances.
  243. *
  244. * A variable of this type will be stored in hif module context.
  245. */
  246. struct qca_napi_data {
  247. qdf_spinlock_t lock;
  248. uint32_t state;
  249. /* bitmap of created/registered NAPI instances, indexed by pipe_id,
  250. * not used by clients (clients use an id returned by create)
  251. */
  252. uint32_t ce_map;
  253. struct qca_napi_info *napis[CE_COUNT_MAX];
  254. struct qca_napi_cpu napi_cpu[NR_CPUS];
  255. int lilcl_head, bigcl_head;
  256. enum qca_napi_tput_state napi_mode;
  257. struct notifier_block hnc_cpu_notifier;
  258. uint8_t flags;
  259. };
  260. /**
  261. * struct hif_config_info - Place Holder for hif confiruation
  262. * @enable_self_recovery: Self Recovery
  263. *
  264. * Structure for holding hif ini parameters.
  265. */
  266. struct hif_config_info {
  267. bool enable_self_recovery;
  268. #ifdef FEATURE_RUNTIME_PM
  269. bool enable_runtime_pm;
  270. u_int32_t runtime_pm_delay;
  271. #endif
  272. };
  273. /**
  274. * struct hif_target_info - Target Information
  275. * @target_version: Target Version
  276. * @target_type: Target Type
  277. * @target_revision: Target Revision
  278. * @soc_version: SOC Version
  279. *
  280. * Structure to hold target information.
  281. */
  282. struct hif_target_info {
  283. uint32_t target_version;
  284. uint32_t target_type;
  285. uint32_t target_revision;
  286. uint32_t soc_version;
  287. char *hw_name;
  288. };
  289. struct hif_opaque_softc {
  290. };
  291. /**
  292. * enum HIF_DEVICE_POWER_CHANGE_TYPE: Device Power change type
  293. *
  294. * @HIF_DEVICE_POWER_UP: HIF layer should power up interface and/or module
  295. * @HIF_DEVICE_POWER_DOWN: HIF layer should initiate bus-specific measures to
  296. * minimize power
  297. * @HIF_DEVICE_POWER_CUT: HIF layer should initiate bus-specific AND/OR
  298. * platform-specific measures to completely power-off
  299. * the module and associated hardware (i.e. cut power
  300. * supplies)
  301. */
  302. enum HIF_DEVICE_POWER_CHANGE_TYPE {
  303. HIF_DEVICE_POWER_UP,
  304. HIF_DEVICE_POWER_DOWN,
  305. HIF_DEVICE_POWER_CUT
  306. };
  307. /**
  308. * enum hif_enable_type: what triggered the enabling of hif
  309. *
  310. * @HIF_ENABLE_TYPE_PROBE: probe triggered enable
  311. * @HIF_ENABLE_TYPE_REINIT: reinit triggered enable
  312. */
  313. enum hif_enable_type {
  314. HIF_ENABLE_TYPE_PROBE,
  315. HIF_ENABLE_TYPE_REINIT,
  316. HIF_ENABLE_TYPE_MAX
  317. };
  318. /**
  319. * enum hif_disable_type: what triggered the disabling of hif
  320. *
  321. * @HIF_DISABLE_TYPE_PROBE_ERROR: probe error triggered disable
  322. * @HIF_DISABLE_TYPE_REINIT_ERROR: reinit error triggered disable
  323. * @HIF_DISABLE_TYPE_REMOVE: remove triggered disable
  324. * @HIF_DISABLE_TYPE_SHUTDOWN: shutdown triggered disable
  325. */
  326. enum hif_disable_type {
  327. HIF_DISABLE_TYPE_PROBE_ERROR,
  328. HIF_DISABLE_TYPE_REINIT_ERROR,
  329. HIF_DISABLE_TYPE_REMOVE,
  330. HIF_DISABLE_TYPE_SHUTDOWN,
  331. HIF_DISABLE_TYPE_MAX
  332. };
  333. /**
  334. * enum hif_device_config_opcode: configure mode
  335. *
  336. * @HIF_DEVICE_POWER_STATE: device power state
  337. * @HIF_DEVICE_GET_MBOX_BLOCK_SIZE: get mbox block size
  338. * @HIF_DEVICE_GET_MBOX_ADDR: get mbox block address
  339. * @HIF_DEVICE_GET_PENDING_EVENTS_FUNC: get pending events functions
  340. * @HIF_DEVICE_GET_IRQ_PROC_MODE: get irq proc mode
  341. * @HIF_DEVICE_GET_RECV_EVENT_MASK_UNMASK_FUNC: receive event function
  342. * @HIF_DEVICE_POWER_STATE_CHANGE: change power state
  343. * @HIF_DEVICE_GET_IRQ_YIELD_PARAMS: get yield params
  344. * @HIF_CONFIGURE_QUERY_SCATTER_REQUEST_SUPPORT: configure scatter request
  345. * @HIF_DEVICE_GET_OS_DEVICE: get OS device
  346. * @HIF_DEVICE_DEBUG_BUS_STATE: debug bus state
  347. * @HIF_BMI_DONE: bmi done
  348. * @HIF_DEVICE_SET_TARGET_TYPE: set target type
  349. * @HIF_DEVICE_SET_HTC_CONTEXT: set htc context
  350. * @HIF_DEVICE_GET_HTC_CONTEXT: get htc context
  351. */
  352. enum hif_device_config_opcode {
  353. HIF_DEVICE_POWER_STATE = 0,
  354. HIF_DEVICE_GET_MBOX_BLOCK_SIZE,
  355. HIF_DEVICE_GET_MBOX_ADDR,
  356. HIF_DEVICE_GET_PENDING_EVENTS_FUNC,
  357. HIF_DEVICE_GET_IRQ_PROC_MODE,
  358. HIF_DEVICE_GET_RECV_EVENT_MASK_UNMASK_FUNC,
  359. HIF_DEVICE_POWER_STATE_CHANGE,
  360. HIF_DEVICE_GET_IRQ_YIELD_PARAMS,
  361. HIF_CONFIGURE_QUERY_SCATTER_REQUEST_SUPPORT,
  362. HIF_DEVICE_GET_OS_DEVICE,
  363. HIF_DEVICE_DEBUG_BUS_STATE,
  364. HIF_BMI_DONE,
  365. HIF_DEVICE_SET_TARGET_TYPE,
  366. HIF_DEVICE_SET_HTC_CONTEXT,
  367. HIF_DEVICE_GET_HTC_CONTEXT,
  368. };
  369. #ifdef CONFIG_ATH_PCIE_ACCESS_DEBUG
  370. struct HID_ACCESS_LOG {
  371. uint32_t seqnum;
  372. bool is_write;
  373. void *addr;
  374. uint32_t value;
  375. };
  376. #endif
  377. void hif_reg_write(struct hif_opaque_softc *hif_ctx, uint32_t offset,
  378. uint32_t value);
  379. uint32_t hif_reg_read(struct hif_opaque_softc *hif_ctx, uint32_t offset);
  380. #define HIF_MAX_DEVICES 1
  381. /**
  382. * struct htc_callbacks - Structure for HTC Callbacks methods
  383. * @context: context to pass to the dsrhandler
  384. * note : rwCompletionHandler is provided the context
  385. * passed to hif_read_write
  386. * @rwCompletionHandler: Read / write completion handler
  387. * @dsrHandler: DSR Handler
  388. */
  389. struct htc_callbacks {
  390. void *context;
  391. QDF_STATUS(*rwCompletionHandler)(void *rwContext, QDF_STATUS status);
  392. QDF_STATUS(*dsrHandler)(void *context);
  393. };
  394. /**
  395. * struct hif_driver_state_callbacks - Callbacks for HIF to query Driver state
  396. * @context: Private data context
  397. * @set_recovery_in_progress: To Set Driver state for recovery in progress
  398. * @is_recovery_in_progress: Query if driver state is recovery in progress
  399. * @is_load_unload_in_progress: Query if driver state Load/Unload in Progress
  400. * @is_driver_unloading: Query if driver is unloading.
  401. *
  402. * This Structure provides callback pointer for HIF to query hdd for driver
  403. * states.
  404. */
  405. struct hif_driver_state_callbacks {
  406. void *context;
  407. void (*set_recovery_in_progress)(void *context, uint8_t val);
  408. bool (*is_recovery_in_progress)(void *context);
  409. bool (*is_load_unload_in_progress)(void *context);
  410. bool (*is_driver_unloading)(void *context);
  411. };
  412. /* This API detaches the HTC layer from the HIF device */
  413. void hif_detach_htc(struct hif_opaque_softc *hif_ctx);
  414. /****************************************************************/
  415. /* BMI and Diag window abstraction */
  416. /****************************************************************/
  417. #define HIF_BMI_EXCHANGE_NO_TIMEOUT ((uint32_t)(0))
  418. #define DIAG_TRANSFER_LIMIT 2048U /* maximum number of bytes that can be
  419. * handled atomically by
  420. * DiagRead/DiagWrite
  421. */
  422. /*
  423. * API to handle HIF-specific BMI message exchanges, this API is synchronous
  424. * and only allowed to be called from a context that can block (sleep)
  425. */
  426. QDF_STATUS hif_exchange_bmi_msg(struct hif_opaque_softc *hif_ctx,
  427. qdf_dma_addr_t cmd, qdf_dma_addr_t rsp,
  428. uint8_t *pSendMessage, uint32_t Length,
  429. uint8_t *pResponseMessage,
  430. uint32_t *pResponseLength, uint32_t TimeoutMS);
  431. /*
  432. * APIs to handle HIF specific diagnostic read accesses. These APIs are
  433. * synchronous and only allowed to be called from a context that
  434. * can block (sleep). They are not high performance APIs.
  435. *
  436. * hif_diag_read_access reads a 4 Byte aligned/length value from a
  437. * Target register or memory word.
  438. *
  439. * hif_diag_read_mem reads an arbitrary length of arbitrarily aligned memory.
  440. */
  441. QDF_STATUS hif_diag_read_access(struct hif_opaque_softc *hif_ctx,
  442. uint32_t address, uint32_t *data);
  443. QDF_STATUS hif_diag_read_mem(struct hif_opaque_softc *hif_ctx, uint32_t address,
  444. uint8_t *data, int nbytes);
  445. void hif_dump_target_memory(struct hif_opaque_softc *hif_ctx,
  446. void *ramdump_base, uint32_t address, uint32_t size);
  447. /*
  448. * APIs to handle HIF specific diagnostic write accesses. These APIs are
  449. * synchronous and only allowed to be called from a context that
  450. * can block (sleep).
  451. * They are not high performance APIs.
  452. *
  453. * hif_diag_write_access writes a 4 Byte aligned/length value to a
  454. * Target register or memory word.
  455. *
  456. * hif_diag_write_mem writes an arbitrary length of arbitrarily aligned memory.
  457. */
  458. QDF_STATUS hif_diag_write_access(struct hif_opaque_softc *hif_ctx,
  459. uint32_t address, uint32_t data);
  460. QDF_STATUS hif_diag_write_mem(struct hif_opaque_softc *hif_ctx,
  461. uint32_t address, uint8_t *data, int nbytes);
  462. typedef void (*fastpath_msg_handler)(void *, qdf_nbuf_t *, uint32_t);
  463. typedef uint32_t (*ext_intr_handler)(void *, uint32_t);
  464. /*
  465. * Set the FASTPATH_mode_on flag in sc, for use by data path
  466. */
  467. #ifdef WLAN_FEATURE_FASTPATH
  468. void hif_enable_fastpath(struct hif_opaque_softc *hif_ctx);
  469. bool hif_is_fastpath_mode_enabled(struct hif_opaque_softc *hif_ctx);
  470. void *hif_get_ce_handle(struct hif_opaque_softc *hif_ctx, int ret);
  471. int hif_ce_fastpath_cb_register(struct hif_opaque_softc *hif_ctx,
  472. fastpath_msg_handler handler, void *context);
  473. #else
  474. static inline int hif_ce_fastpath_cb_register(struct hif_opaque_softc *hif_ctx,
  475. fastpath_msg_handler handler,
  476. void *context)
  477. {
  478. return QDF_STATUS_E_FAILURE;
  479. }
  480. static inline void *hif_get_ce_handle(struct hif_opaque_softc *hif_ctx, int ret)
  481. {
  482. return NULL;
  483. }
  484. #endif
  485. /*
  486. * Enable/disable CDC max performance workaround
  487. * For max-performace set this to 0
  488. * To allow SoC to enter sleep set this to 1
  489. */
  490. #define CONFIG_DISABLE_CDC_MAX_PERF_WAR 0
  491. void hif_ipa_get_ce_resource(struct hif_opaque_softc *hif_ctx,
  492. qdf_dma_addr_t *ce_sr_base_paddr,
  493. uint32_t *ce_sr_ring_size,
  494. qdf_dma_addr_t *ce_reg_paddr);
  495. /**
  496. * @brief List of callbacks - filled in by HTC.
  497. */
  498. struct hif_msg_callbacks {
  499. void *Context;
  500. /**< context meaningful to HTC */
  501. QDF_STATUS (*txCompletionHandler)(void *Context, qdf_nbuf_t wbuf,
  502. uint32_t transferID,
  503. uint32_t toeplitz_hash_result);
  504. QDF_STATUS (*rxCompletionHandler)(void *Context, qdf_nbuf_t wbuf,
  505. uint8_t pipeID);
  506. void (*txResourceAvailHandler)(void *context, uint8_t pipe);
  507. void (*fwEventHandler)(void *context, QDF_STATUS status);
  508. };
  509. enum hif_target_status {
  510. TARGET_STATUS_CONNECTED = 0, /* target connected */
  511. TARGET_STATUS_RESET, /* target got reset */
  512. TARGET_STATUS_EJECT, /* target got ejected */
  513. TARGET_STATUS_SUSPEND /*target got suspend */
  514. };
  515. /**
  516. * enum hif_attribute_flags: configure hif
  517. *
  518. * @HIF_LOWDESC_CE_CFG: Configure HIF with Low descriptor CE
  519. * @HIF_LOWDESC_CE_NO_PKTLOG_CFG: Configure HIF with Low descriptor
  520. * + No pktlog CE
  521. */
  522. enum hif_attribute_flags {
  523. HIF_LOWDESC_CE_CFG = 1,
  524. HIF_LOWDESC_CE_NO_PKTLOG_CFG
  525. };
  526. #define HIF_DATA_ATTR_SET_TX_CLASSIFY(attr, v) \
  527. (attr |= (v & 0x01) << 5)
  528. #define HIF_DATA_ATTR_SET_ENCAPSULATION_TYPE(attr, v) \
  529. (attr |= (v & 0x03) << 6)
  530. #define HIF_DATA_ATTR_SET_ADDR_X_SEARCH_DISABLE(attr, v) \
  531. (attr |= (v & 0x01) << 13)
  532. #define HIF_DATA_ATTR_SET_ADDR_Y_SEARCH_DISABLE(attr, v) \
  533. (attr |= (v & 0x01) << 14)
  534. #define HIF_DATA_ATTR_SET_TOEPLITZ_HASH_ENABLE(attr, v) \
  535. (attr |= (v & 0x01) << 15)
  536. #define HIF_DATA_ATTR_SET_PACKET_OR_RESULT_OFFSET(attr, v) \
  537. (attr |= (v & 0x0FFF) << 16)
  538. #define HIF_DATA_ATTR_SET_ENABLE_11H(attr, v) \
  539. (attr |= (v & 0x01) << 30)
  540. struct hif_ul_pipe_info {
  541. unsigned int nentries;
  542. unsigned int nentries_mask;
  543. unsigned int sw_index;
  544. unsigned int write_index; /* cached copy */
  545. unsigned int hw_index; /* cached copy */
  546. void *base_addr_owner_space; /* Host address space */
  547. qdf_dma_addr_t base_addr_CE_space; /* CE address space */
  548. };
  549. struct hif_dl_pipe_info {
  550. unsigned int nentries;
  551. unsigned int nentries_mask;
  552. unsigned int sw_index;
  553. unsigned int write_index; /* cached copy */
  554. unsigned int hw_index; /* cached copy */
  555. void *base_addr_owner_space; /* Host address space */
  556. qdf_dma_addr_t base_addr_CE_space; /* CE address space */
  557. };
  558. struct hif_pipe_addl_info {
  559. uint32_t pci_mem;
  560. uint32_t ctrl_addr;
  561. struct hif_ul_pipe_info ul_pipe;
  562. struct hif_dl_pipe_info dl_pipe;
  563. };
  564. struct hif_bus_id;
  565. void hif_claim_device(struct hif_opaque_softc *hif_ctx);
  566. QDF_STATUS hif_get_config_item(struct hif_opaque_softc *hif_ctx,
  567. int opcode, void *config, uint32_t config_len);
  568. void hif_set_mailbox_swap(struct hif_opaque_softc *hif_ctx);
  569. void hif_mask_interrupt_call(struct hif_opaque_softc *hif_ctx);
  570. void hif_post_init(struct hif_opaque_softc *hif_ctx, void *hHTC,
  571. struct hif_msg_callbacks *callbacks);
  572. QDF_STATUS hif_start(struct hif_opaque_softc *hif_ctx);
  573. void hif_stop(struct hif_opaque_softc *hif_ctx);
  574. void hif_flush_surprise_remove(struct hif_opaque_softc *hif_ctx);
  575. void hif_dump(struct hif_opaque_softc *hif_ctx, uint8_t CmdId, bool start);
  576. void hif_trigger_dump(struct hif_opaque_softc *hif_ctx,
  577. uint8_t cmd_id, bool start);
  578. QDF_STATUS hif_send_head(struct hif_opaque_softc *hif_ctx, uint8_t PipeID,
  579. uint32_t transferID, uint32_t nbytes,
  580. qdf_nbuf_t wbuf, uint32_t data_attr);
  581. void hif_send_complete_check(struct hif_opaque_softc *hif_ctx, uint8_t PipeID,
  582. int force);
  583. void hif_shut_down_device(struct hif_opaque_softc *hif_ctx);
  584. void hif_get_default_pipe(struct hif_opaque_softc *hif_ctx, uint8_t *ULPipe,
  585. uint8_t *DLPipe);
  586. int hif_map_service_to_pipe(struct hif_opaque_softc *hif_ctx, uint16_t svc_id,
  587. uint8_t *ul_pipe, uint8_t *dl_pipe, int *ul_is_polled,
  588. int *dl_is_polled);
  589. uint16_t
  590. hif_get_free_queue_number(struct hif_opaque_softc *hif_ctx, uint8_t PipeID);
  591. void *hif_get_targetdef(struct hif_opaque_softc *hif_ctx);
  592. uint32_t hif_hia_item_address(uint32_t target_type, uint32_t item_offset);
  593. void hif_set_target_sleep(struct hif_opaque_softc *hif_ctx, bool sleep_ok,
  594. bool wait_for_it);
  595. int hif_check_fw_reg(struct hif_opaque_softc *hif_ctx);
  596. #ifndef HIF_PCI
  597. static inline int hif_check_soc_status(struct hif_opaque_softc *hif_ctx)
  598. {
  599. return 0;
  600. }
  601. #else
  602. int hif_check_soc_status(struct hif_opaque_softc *hif_ctx);
  603. #endif
  604. void hif_get_hw_info(struct hif_opaque_softc *hif_ctx, u32 *version,
  605. u32 *revision, const char **target_name);
  606. void hif_disable_isr(struct hif_opaque_softc *hif_ctx);
  607. void hif_reset_soc(struct hif_opaque_softc *hif_ctx);
  608. void hif_save_htc_htt_config_endpoint(struct hif_opaque_softc *hif_ctx,
  609. int htc_htt_tx_endpoint);
  610. struct hif_opaque_softc *hif_open(qdf_device_t qdf_ctx, uint32_t mode,
  611. enum qdf_bus_type bus_type,
  612. struct hif_driver_state_callbacks *cbk);
  613. void hif_close(struct hif_opaque_softc *hif_ctx);
  614. QDF_STATUS hif_enable(struct hif_opaque_softc *hif_ctx, struct device *dev,
  615. void *bdev, const struct hif_bus_id *bid,
  616. enum qdf_bus_type bus_type,
  617. enum hif_enable_type type);
  618. void hif_disable(struct hif_opaque_softc *hif_ctx, enum hif_disable_type type);
  619. void hif_display_stats(struct hif_opaque_softc *hif_ctx);
  620. void hif_clear_stats(struct hif_opaque_softc *hif_ctx);
  621. #ifdef FEATURE_RUNTIME_PM
  622. struct hif_pm_runtime_lock;
  623. void hif_fastpath_resume(struct hif_opaque_softc *hif_ctx);
  624. int hif_pm_runtime_get(struct hif_opaque_softc *hif_ctx);
  625. void hif_pm_runtime_get_noresume(struct hif_opaque_softc *hif_ctx);
  626. int hif_pm_runtime_put(struct hif_opaque_softc *hif_ctx);
  627. struct hif_pm_runtime_lock *hif_runtime_lock_init(const char *name);
  628. void hif_runtime_lock_deinit(struct hif_opaque_softc *hif_ctx,
  629. struct hif_pm_runtime_lock *lock);
  630. int hif_pm_runtime_prevent_suspend(struct hif_opaque_softc *ol_sc,
  631. struct hif_pm_runtime_lock *lock);
  632. int hif_pm_runtime_allow_suspend(struct hif_opaque_softc *ol_sc,
  633. struct hif_pm_runtime_lock *lock);
  634. int hif_pm_runtime_prevent_suspend_timeout(struct hif_opaque_softc *ol_sc,
  635. struct hif_pm_runtime_lock *lock, unsigned int delay);
  636. #else
  637. struct hif_pm_runtime_lock {
  638. const char *name;
  639. };
  640. static inline void hif_fastpath_resume(struct hif_opaque_softc *hif_ctx) {}
  641. static inline void hif_pm_runtime_get_noresume(struct hif_opaque_softc *hif_ctx)
  642. {}
  643. static inline int hif_pm_runtime_get(struct hif_opaque_softc *hif_ctx)
  644. { return 0; }
  645. static inline int hif_pm_runtime_put(struct hif_opaque_softc *hif_ctx)
  646. { return 0; }
  647. static inline struct hif_pm_runtime_lock *hif_runtime_lock_init(
  648. const char *name)
  649. { return NULL; }
  650. static inline void
  651. hif_runtime_lock_deinit(struct hif_opaque_softc *hif_ctx,
  652. struct hif_pm_runtime_lock *lock) {}
  653. static inline int hif_pm_runtime_prevent_suspend(struct hif_opaque_softc *ol_sc,
  654. struct hif_pm_runtime_lock *lock)
  655. { return 0; }
  656. static inline int hif_pm_runtime_allow_suspend(struct hif_opaque_softc *ol_sc,
  657. struct hif_pm_runtime_lock *lock)
  658. { return 0; }
  659. static inline int
  660. hif_pm_runtime_prevent_suspend_timeout(struct hif_opaque_softc *ol_sc,
  661. struct hif_pm_runtime_lock *lock, unsigned int delay)
  662. { return 0; }
  663. #endif
  664. void hif_enable_power_management(struct hif_opaque_softc *hif_ctx,
  665. bool is_packet_log_enabled);
  666. void hif_disable_power_management(struct hif_opaque_softc *hif_ctx);
  667. void hif_vote_link_down(struct hif_opaque_softc *hif_ctx);
  668. void hif_vote_link_up(struct hif_opaque_softc *hif_ctx);
  669. bool hif_can_suspend_link(struct hif_opaque_softc *hif_ctx);
  670. #ifdef IPA_OFFLOAD
  671. /**
  672. * hif_get_ipa_hw_type() - get IPA hw type
  673. *
  674. * This API return the IPA hw type.
  675. *
  676. * Return: IPA hw type
  677. */
  678. static inline
  679. enum ipa_hw_type hif_get_ipa_hw_type(void)
  680. {
  681. return ipa_get_hw_type();
  682. }
  683. #endif
  684. int hif_bus_resume(struct hif_opaque_softc *hif_ctx);
  685. /**
  686. * hif_bus_ealry_suspend() - stop non wmi tx traffic
  687. * @context: hif context
  688. */
  689. int hif_bus_early_suspend(struct hif_opaque_softc *hif_ctx);
  690. /**
  691. * hif_bus_late_resume() - resume non wmi traffic
  692. * @context: hif context
  693. */
  694. int hif_bus_late_resume(struct hif_opaque_softc *hif_ctx);
  695. int hif_bus_suspend(struct hif_opaque_softc *hif_ctx);
  696. int hif_bus_resume_noirq(struct hif_opaque_softc *hif_ctx);
  697. int hif_bus_suspend_noirq(struct hif_opaque_softc *hif_ctx);
  698. /**
  699. * hif_apps_irqs_enable() - Enables all irqs from the APPS side
  700. * @hif_ctx: an opaque HIF handle to use
  701. *
  702. * As opposed to the standard hif_irq_enable, this function always applies to
  703. * the APPS side kernel interrupt handling.
  704. *
  705. * Return: errno
  706. */
  707. int hif_apps_irqs_enable(struct hif_opaque_softc *hif_ctx);
  708. /**
  709. * hif_apps_irqs_disable() - Disables all irqs from the APPS side
  710. * @hif_ctx: an opaque HIF handle to use
  711. *
  712. * As opposed to the standard hif_irq_disable, this function always applies to
  713. * the APPS side kernel interrupt handling.
  714. *
  715. * Return: errno
  716. */
  717. int hif_apps_irqs_disable(struct hif_opaque_softc *hif_ctx);
  718. /**
  719. * hif_apps_wake_irq_enable() - Enables the wake irq from the APPS side
  720. * @hif_ctx: an opaque HIF handle to use
  721. *
  722. * As opposed to the standard hif_irq_enable, this function always applies to
  723. * the APPS side kernel interrupt handling.
  724. *
  725. * Return: errno
  726. */
  727. int hif_apps_wake_irq_enable(struct hif_opaque_softc *hif_ctx);
  728. /**
  729. * hif_apps_wake_irq_disable() - Disables the wake irq from the APPS side
  730. * @hif_ctx: an opaque HIF handle to use
  731. *
  732. * As opposed to the standard hif_irq_disable, this function always applies to
  733. * the APPS side kernel interrupt handling.
  734. *
  735. * Return: errno
  736. */
  737. int hif_apps_wake_irq_disable(struct hif_opaque_softc *hif_ctx);
  738. #ifdef FEATURE_RUNTIME_PM
  739. int hif_pre_runtime_suspend(struct hif_opaque_softc *hif_ctx);
  740. void hif_pre_runtime_resume(struct hif_opaque_softc *hif_ctx);
  741. int hif_runtime_suspend(struct hif_opaque_softc *hif_ctx);
  742. int hif_runtime_resume(struct hif_opaque_softc *hif_ctx);
  743. void hif_process_runtime_suspend_success(struct hif_opaque_softc *hif_ctx);
  744. void hif_process_runtime_suspend_failure(struct hif_opaque_softc *hif_ctx);
  745. void hif_process_runtime_resume_success(struct hif_opaque_softc *hif_ctx);
  746. #endif
  747. int hif_get_irq_num(struct hif_opaque_softc *scn, int *irq, uint32_t size);
  748. int hif_dump_registers(struct hif_opaque_softc *scn);
  749. int ol_copy_ramdump(struct hif_opaque_softc *scn);
  750. void hif_crash_shutdown(struct hif_opaque_softc *hif_ctx);
  751. void hif_get_hw_info(struct hif_opaque_softc *hif_ctx, u32 *version,
  752. u32 *revision, const char **target_name);
  753. void hif_lro_flush_cb_register(struct hif_opaque_softc *hif_ctx,
  754. void (lro_flush_handler)(void *arg),
  755. void *(lro_init_handler)(void));
  756. void hif_lro_flush_cb_deregister(struct hif_opaque_softc *hif_ctx,
  757. void (lro_deinit_cb)(void *arg));
  758. bool hif_needs_bmi(struct hif_opaque_softc *hif_ctx);
  759. enum qdf_bus_type hif_get_bus_type(struct hif_opaque_softc *hif_hdl);
  760. struct hif_target_info *hif_get_target_info_handle(struct hif_opaque_softc *
  761. scn);
  762. struct hif_config_info *hif_get_ini_handle(struct hif_opaque_softc *hif_ctx);
  763. struct ramdump_info *hif_get_ramdump_ctx(struct hif_opaque_softc *hif_ctx);
  764. enum hif_target_status hif_get_target_status(struct hif_opaque_softc *hif_ctx);
  765. void hif_set_target_status(struct hif_opaque_softc *hif_ctx, enum
  766. hif_target_status);
  767. void hif_init_ini_config(struct hif_opaque_softc *hif_ctx,
  768. struct hif_config_info *cfg);
  769. void hif_update_tx_ring(struct hif_opaque_softc *osc, u_int32_t num_htt_cmpls);
  770. qdf_nbuf_t hif_batch_send(struct hif_opaque_softc *osc, qdf_nbuf_t msdu,
  771. uint32_t transfer_id, u_int32_t len, uint32_t sendhead);
  772. int hif_send_single(struct hif_opaque_softc *osc, qdf_nbuf_t msdu, uint32_t
  773. transfer_id, u_int32_t len);
  774. int hif_send_fast(struct hif_opaque_softc *osc, qdf_nbuf_t nbuf,
  775. uint32_t transfer_id, uint32_t download_len);
  776. void hif_pkt_dl_len_set(void *hif_sc, unsigned int pkt_download_len);
  777. void hif_ce_war_disable(void);
  778. void hif_ce_war_enable(void);
  779. void hif_disable_interrupt(struct hif_opaque_softc *osc, uint32_t pipe_num);
  780. #ifdef QCA_NSS_WIFI_OFFLOAD_SUPPORT
  781. struct hif_pipe_addl_info *hif_get_addl_pipe_info(struct hif_opaque_softc *osc,
  782. struct hif_pipe_addl_info *hif_info, uint32_t pipe_number);
  783. uint32_t hif_set_nss_wifiol_mode(struct hif_opaque_softc *osc,
  784. uint32_t pipe_num);
  785. int32_t hif_get_nss_wifiol_bypass_nw_process(struct hif_opaque_softc *osc);
  786. #endif /* QCA_NSS_WIFI_OFFLOAD_SUPPORT */
  787. void hif_set_bundle_mode(struct hif_opaque_softc *hif_ctx, bool enabled,
  788. int rx_bundle_cnt);
  789. int hif_bus_reset_resume(struct hif_opaque_softc *hif_ctx);
  790. void hif_set_attribute(struct hif_opaque_softc *osc, uint8_t hif_attrib);
  791. void *hif_get_lro_info(int ctx_id, struct hif_opaque_softc *hif_hdl);
  792. uint32_t hif_register_ext_group_int_handler(struct hif_opaque_softc *hif_ctx,
  793. uint32_t numirq, uint32_t irq[], ext_intr_handler handler,
  794. void *context);
  795. uint32_t hif_configure_ext_group_interrupts(struct hif_opaque_softc *hif_ctx);
  796. void hif_update_pipe_callback(struct hif_opaque_softc *osc,
  797. u_int8_t pipeid,
  798. struct hif_msg_callbacks *callbacks);
  799. #ifdef __cplusplus
  800. }
  801. #endif
  802. void *hif_get_dev_ba(struct hif_opaque_softc *hif_handle);
  803. #endif /* _HIF_H_ */