hal_8074v2_rx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #ifndef QCA_WIFI_QCA6018
  27. #include "phyrx_other_receive_info_su_evm_details.h"
  28. #endif
  29. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  31. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  32. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  33. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  34. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  35. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  36. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  37. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  38. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  39. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  40. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  41. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  42. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  43. RX_MSDU_END_5_SA_IS_VALID_LSB))
  44. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  45. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  46. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  47. RX_MSDU_END_13_SA_IDX_MASK, \
  48. RX_MSDU_END_13_SA_IDX_LSB))
  49. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  50. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  51. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  52. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  53. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  54. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  55. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  56. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  57. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  58. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  59. /*
  60. * hal_rx_msdu_start_nss_get_8074v2(): API to get the NSS
  61. * Interval from rx_msdu_start
  62. *
  63. * @buf: pointer to the start of RX PKT TLV header
  64. * Return: uint32_t(nss)
  65. */
  66. static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
  67. {
  68. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  69. struct rx_msdu_start *msdu_start =
  70. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  71. uint8_t mimo_ss_bitmap;
  72. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  73. return qdf_get_hweight8(mimo_ss_bitmap);
  74. }
  75. /**
  76. * hal_rx_mon_hw_desc_get_mpdu_status_8074v2(): Retrieve MPDU status
  77. *
  78. * @ hw_desc_addr: Start address of Rx HW TLVs
  79. * @ rs: Status for monitor mode
  80. *
  81. * Return: void
  82. */
  83. static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
  84. struct mon_rx_status *rs)
  85. {
  86. struct rx_msdu_start *rx_msdu_start;
  87. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  88. uint32_t reg_value;
  89. const uint32_t sgi_hw_to_cdp[] = {
  90. CDP_SGI_0_8_US,
  91. CDP_SGI_0_4_US,
  92. CDP_SGI_1_6_US,
  93. CDP_SGI_3_2_US,
  94. };
  95. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  96. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  97. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  98. RX_MSDU_START_5, USER_RSSI);
  99. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  100. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  101. rs->sgi = sgi_hw_to_cdp[reg_value];
  102. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  103. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  104. /* TODO: rs->beamformed should be set for SU beamforming also */
  105. }
  106. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  107. static uint32_t hal_get_link_desc_size_8074v2(void)
  108. {
  109. return LINK_DESC_SIZE;
  110. }
  111. /*
  112. * hal_rx_get_tlv_8074v2(): API to get the tlv
  113. *
  114. * @rx_tlv: TLV data extracted from the rx packet
  115. * Return: uint8_t
  116. */
  117. static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
  118. {
  119. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  120. }
  121. #ifndef QCA_WIFI_QCA6018
  122. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  123. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  124. PHYRX_OTHER_RECEIVE_INFO, \
  125. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  126. static inline void
  127. hal_rx_update_su_evm_info(void *rx_tlv,
  128. void *ppdu_info_hdl)
  129. {
  130. struct hal_rx_ppdu_info *ppdu_info =
  131. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  132. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  133. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  134. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  135. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  136. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  137. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  138. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  139. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  140. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  141. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  142. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  143. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  144. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  145. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  146. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  147. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  148. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  149. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  150. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  151. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  152. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  153. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  154. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  155. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  156. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  157. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  158. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  159. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  160. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  161. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  162. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  163. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  164. }
  165. /**
  166. * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
  167. * -process other receive info TLV
  168. * @rx_tlv_hdr: pointer to TLV header
  169. * @ppdu_info: pointer to ppdu_info
  170. *
  171. * Return: None
  172. */
  173. static
  174. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  175. void *ppdu_info_hdl)
  176. {
  177. uint16_t tlv_tag;
  178. void *rx_tlv;
  179. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  180. /* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
  181. * embedded TLVs inside
  182. */
  183. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  184. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  185. switch (tlv_tag) {
  186. case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
  187. /* Skip TLV length to get TLV content */
  188. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  189. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  190. PHYRX_OTHER_RECEIVE_INFO,
  191. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  192. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  193. PHYRX_OTHER_RECEIVE_INFO,
  194. SU_EVM_DETAILS_0_PILOT_COUNT);
  195. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  196. PHYRX_OTHER_RECEIVE_INFO,
  197. SU_EVM_DETAILS_0_NSS_COUNT);
  198. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  199. break;
  200. }
  201. }
  202. #else
  203. static inline
  204. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  205. void *ppdu_info_hdl)
  206. {
  207. }
  208. #endif
  209. /**
  210. * hal_rx_dump_msdu_start_tlv_8074v2() : dump RX msdu_start TLV in structured
  211. * human readable format.
  212. * @ msdu_start: pointer the msdu_start TLV in pkt.
  213. * @ dbg_level: log level.
  214. *
  215. * Return: void
  216. */
  217. static void hal_rx_dump_msdu_start_tlv_8074v2(void *msdustart,
  218. uint8_t dbg_level)
  219. {
  220. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  221. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  222. "rx_msdu_start tlv - "
  223. "rxpcu_mpdu_filter_in_category: %d "
  224. "sw_frame_group_id: %d "
  225. "phy_ppdu_id: %d "
  226. "msdu_length: %d "
  227. "ipsec_esp: %d "
  228. "l3_offset: %d "
  229. "ipsec_ah: %d "
  230. "l4_offset: %d "
  231. "msdu_number: %d "
  232. "decap_format: %d "
  233. "ipv4_proto: %d "
  234. "ipv6_proto: %d "
  235. "tcp_proto: %d "
  236. "udp_proto: %d "
  237. "ip_frag: %d "
  238. "tcp_only_ack: %d "
  239. "da_is_bcast_mcast: %d "
  240. "ip4_protocol_ip6_next_header: %d "
  241. "toeplitz_hash_2_or_4: %d "
  242. "flow_id_toeplitz: %d "
  243. "user_rssi: %d "
  244. "pkt_type: %d "
  245. "stbc: %d "
  246. "sgi: %d "
  247. "rate_mcs: %d "
  248. "receive_bandwidth: %d "
  249. "reception_type: %d "
  250. "ppdu_start_timestamp: %d "
  251. "sw_phy_meta_data: %d ",
  252. msdu_start->rxpcu_mpdu_filter_in_category,
  253. msdu_start->sw_frame_group_id,
  254. msdu_start->phy_ppdu_id,
  255. msdu_start->msdu_length,
  256. msdu_start->ipsec_esp,
  257. msdu_start->l3_offset,
  258. msdu_start->ipsec_ah,
  259. msdu_start->l4_offset,
  260. msdu_start->msdu_number,
  261. msdu_start->decap_format,
  262. msdu_start->ipv4_proto,
  263. msdu_start->ipv6_proto,
  264. msdu_start->tcp_proto,
  265. msdu_start->udp_proto,
  266. msdu_start->ip_frag,
  267. msdu_start->tcp_only_ack,
  268. msdu_start->da_is_bcast_mcast,
  269. msdu_start->ip4_protocol_ip6_next_header,
  270. msdu_start->toeplitz_hash_2_or_4,
  271. msdu_start->flow_id_toeplitz,
  272. msdu_start->user_rssi,
  273. msdu_start->pkt_type,
  274. msdu_start->stbc,
  275. msdu_start->sgi,
  276. msdu_start->rate_mcs,
  277. msdu_start->receive_bandwidth,
  278. msdu_start->reception_type,
  279. msdu_start->ppdu_start_timestamp,
  280. msdu_start->sw_phy_meta_data);
  281. }
  282. /**
  283. * hal_rx_dump_msdu_end_tlv_8074v2: dump RX msdu_end TLV in structured
  284. * human readable format.
  285. * @ msdu_end: pointer the msdu_end TLV in pkt.
  286. * @ dbg_level: log level.
  287. *
  288. * Return: void
  289. */
  290. static void hal_rx_dump_msdu_end_tlv_8074v2(void *msduend,
  291. uint8_t dbg_level)
  292. {
  293. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  294. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  295. "rx_msdu_end tlv - "
  296. "rxpcu_mpdu_filter_in_category: %d "
  297. "sw_frame_group_id: %d "
  298. "phy_ppdu_id: %d "
  299. "ip_hdr_chksum: %d "
  300. "tcp_udp_chksum: %d "
  301. "key_id_octet: %d "
  302. "cce_super_rule: %d "
  303. "cce_classify_not_done_truncat: %d "
  304. "cce_classify_not_done_cce_dis: %d "
  305. "ext_wapi_pn_63_48: %d "
  306. "ext_wapi_pn_95_64: %d "
  307. "ext_wapi_pn_127_96: %d "
  308. "reported_mpdu_length: %d "
  309. "first_msdu: %d "
  310. "last_msdu: %d "
  311. "sa_idx_timeout: %d "
  312. "da_idx_timeout: %d "
  313. "msdu_limit_error: %d "
  314. "flow_idx_timeout: %d "
  315. "flow_idx_invalid: %d "
  316. "wifi_parser_error: %d "
  317. "amsdu_parser_error: %d "
  318. "sa_is_valid: %d "
  319. "da_is_valid: %d "
  320. "da_is_mcbc: %d "
  321. "l3_header_padding: %d "
  322. "ipv6_options_crc: %d "
  323. "tcp_seq_number: %d "
  324. "tcp_ack_number: %d "
  325. "tcp_flag: %d "
  326. "lro_eligible: %d "
  327. "window_size: %d "
  328. "da_offset: %d "
  329. "sa_offset: %d "
  330. "da_offset_valid: %d "
  331. "sa_offset_valid: %d "
  332. "rule_indication_31_0: %d "
  333. "rule_indication_63_32: %d "
  334. "sa_idx: %d "
  335. "msdu_drop: %d "
  336. "reo_destination_indication: %d "
  337. "flow_idx: %d "
  338. "fse_metadata: %d "
  339. "cce_metadata: %d "
  340. "sa_sw_peer_id: %d ",
  341. msdu_end->rxpcu_mpdu_filter_in_category,
  342. msdu_end->sw_frame_group_id,
  343. msdu_end->phy_ppdu_id,
  344. msdu_end->ip_hdr_chksum,
  345. msdu_end->tcp_udp_chksum,
  346. msdu_end->key_id_octet,
  347. msdu_end->cce_super_rule,
  348. msdu_end->cce_classify_not_done_truncate,
  349. msdu_end->cce_classify_not_done_cce_dis,
  350. msdu_end->ext_wapi_pn_63_48,
  351. msdu_end->ext_wapi_pn_95_64,
  352. msdu_end->ext_wapi_pn_127_96,
  353. msdu_end->reported_mpdu_length,
  354. msdu_end->first_msdu,
  355. msdu_end->last_msdu,
  356. msdu_end->sa_idx_timeout,
  357. msdu_end->da_idx_timeout,
  358. msdu_end->msdu_limit_error,
  359. msdu_end->flow_idx_timeout,
  360. msdu_end->flow_idx_invalid,
  361. msdu_end->wifi_parser_error,
  362. msdu_end->amsdu_parser_error,
  363. msdu_end->sa_is_valid,
  364. msdu_end->da_is_valid,
  365. msdu_end->da_is_mcbc,
  366. msdu_end->l3_header_padding,
  367. msdu_end->ipv6_options_crc,
  368. msdu_end->tcp_seq_number,
  369. msdu_end->tcp_ack_number,
  370. msdu_end->tcp_flag,
  371. msdu_end->lro_eligible,
  372. msdu_end->window_size,
  373. msdu_end->da_offset,
  374. msdu_end->sa_offset,
  375. msdu_end->da_offset_valid,
  376. msdu_end->sa_offset_valid,
  377. msdu_end->rule_indication_31_0,
  378. msdu_end->rule_indication_63_32,
  379. msdu_end->sa_idx,
  380. msdu_end->msdu_drop,
  381. msdu_end->reo_destination_indication,
  382. msdu_end->flow_idx,
  383. msdu_end->fse_metadata,
  384. msdu_end->cce_metadata,
  385. msdu_end->sa_sw_peer_id);
  386. }
  387. /*
  388. * Get tid from RX_MPDU_START
  389. */
  390. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  391. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  392. RX_MPDU_INFO_3_TID_OFFSET)), \
  393. RX_MPDU_INFO_3_TID_MASK, \
  394. RX_MPDU_INFO_3_TID_LSB))
  395. static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
  396. {
  397. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  398. struct rx_mpdu_start *mpdu_start =
  399. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  400. uint32_t tid;
  401. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  402. return tid;
  403. }
  404. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  405. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  406. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  407. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  408. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  409. /*
  410. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  411. * Interval from rx_msdu_start
  412. *
  413. * @buf: pointer to the start of RX PKT TLV header
  414. * Return: uint32_t(reception_type)
  415. */
  416. static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
  417. {
  418. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  419. struct rx_msdu_start *msdu_start =
  420. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  421. uint32_t reception_type;
  422. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  423. return reception_type;
  424. }
  425. /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
  426. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  427. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  428. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  429. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  430. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  431. /**
  432. * hal_rx_msdu_end_da_idx_get_8074v2: API to get da_idx
  433. * from rx_msdu_end TLV
  434. *
  435. * @ buf: pointer to the start of RX PKT TLV headers
  436. * Return: da index
  437. */
  438. static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
  439. {
  440. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  441. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  442. uint16_t da_idx;
  443. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  444. return da_idx;
  445. }