hal_rx.h 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. #ifdef NO_RX_PKT_HDR_TLV
  29. /* RX_BUFFER_SIZE = 1536 data bytes + 256 RX TLV bytes. We are avoiding
  30. * 128 bytes of RX_PKT_HEADER_TLV.
  31. */
  32. #define RX_BUFFER_SIZE 1792
  33. #else
  34. /* RX_BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  35. #define RX_BUFFER_SIZE 2048
  36. #endif
  37. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  38. #define HAL_RX_NON_QOS_TID 16
  39. enum {
  40. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  41. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  42. HAL_HW_RX_DECAP_FORMAT_ETH2,
  43. HAL_HW_RX_DECAP_FORMAT_8023,
  44. };
  45. /**
  46. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  47. *
  48. * @reo_psh_rsn: REO push reason
  49. * @reo_err_code: REO Error code
  50. * @rxdma_psh_rsn: RXDMA push reason
  51. * @rxdma_err_code: RXDMA Error code
  52. * @reserved_1: Reserved bits
  53. * @wbm_err_src: WBM error source
  54. * @pool_id: pool ID, indicates which rxdma pool
  55. * @reserved_2: Reserved bits
  56. */
  57. struct hal_wbm_err_desc_info {
  58. uint16_t reo_psh_rsn:2,
  59. reo_err_code:5,
  60. rxdma_psh_rsn:2,
  61. rxdma_err_code:5,
  62. reserved_1:2;
  63. uint8_t wbm_err_src:3,
  64. pool_id:2,
  65. reserved_2:3;
  66. };
  67. /**
  68. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  69. *
  70. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  71. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  72. */
  73. enum hal_reo_error_status {
  74. HAL_REO_ERROR_DETECTED = 0,
  75. HAL_REO_ROUTING_INSTRUCTION = 1,
  76. };
  77. /**
  78. * @msdu_flags: [0] first_msdu_in_mpdu
  79. * [1] last_msdu_in_mpdu
  80. * [2] msdu_continuation - MSDU spread across buffers
  81. * [23] sa_is_valid - SA match in peer table
  82. * [24] sa_idx_timeout - Timeout while searching for SA match
  83. * [25] da_is_valid - Used to identtify intra-bss forwarding
  84. * [26] da_is_MCBC
  85. * [27] da_idx_timeout - Timeout while searching for DA match
  86. *
  87. */
  88. struct hal_rx_msdu_desc_info {
  89. uint32_t msdu_flags;
  90. uint16_t msdu_len; /* 14 bits for length */
  91. };
  92. /**
  93. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  94. *
  95. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  96. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  97. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  98. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  99. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  100. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  101. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  102. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  103. */
  104. enum hal_rx_msdu_desc_flags {
  105. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  106. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  107. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  108. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  109. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  110. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  111. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  112. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  113. };
  114. /*
  115. * @msdu_count: no. of msdus in the MPDU
  116. * @mpdu_seq: MPDU sequence number
  117. * @mpdu_flags [0] Fragment flag
  118. * [1] MPDU_retry_bit
  119. * [2] AMPDU flag
  120. * [3] raw_ampdu
  121. * @peer_meta_data: Upper bits containing peer id, vdev id
  122. */
  123. struct hal_rx_mpdu_desc_info {
  124. uint16_t msdu_count;
  125. uint16_t mpdu_seq; /* 12 bits for length */
  126. uint32_t mpdu_flags;
  127. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  128. };
  129. /**
  130. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  131. *
  132. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  133. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  134. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  135. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  136. */
  137. enum hal_rx_mpdu_desc_flags {
  138. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  139. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  140. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  141. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  142. };
  143. /**
  144. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  145. * BUFFER_ADDR_INFO structure
  146. *
  147. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  148. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  149. * descriptor list
  150. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  151. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  153. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  154. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  155. */
  156. enum hal_rx_ret_buf_manager {
  157. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  158. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  159. HAL_RX_BUF_RBM_FW_BM = 2,
  160. HAL_RX_BUF_RBM_SW0_BM = 3,
  161. HAL_RX_BUF_RBM_SW1_BM = 4,
  162. HAL_RX_BUF_RBM_SW2_BM = 5,
  163. HAL_RX_BUF_RBM_SW3_BM = 6,
  164. };
  165. /*
  166. * Given the offset of a field in bytes, returns uint8_t *
  167. */
  168. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  169. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  170. /*
  171. * Given the offset of a field in bytes, returns uint32_t *
  172. */
  173. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  174. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  175. #define _HAL_MS(_word, _mask, _shift) \
  176. (((_word) & (_mask)) >> (_shift))
  177. /*
  178. * macro to set the LSW of the nbuf data physical address
  179. * to the rxdma ring entry
  180. */
  181. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  182. ((*(((unsigned int *) buff_addr_info) + \
  183. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  184. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  185. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  186. /*
  187. * macro to set the LSB of MSW of the nbuf data physical address
  188. * to the rxdma ring entry
  189. */
  190. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  191. ((*(((unsigned int *) buff_addr_info) + \
  192. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  193. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  194. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  195. /*
  196. * macro to set the cookie into the rxdma ring entry
  197. */
  198. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  199. ((*(((unsigned int *) buff_addr_info) + \
  200. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  201. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  202. ((*(((unsigned int *) buff_addr_info) + \
  203. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  204. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  205. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  206. /*
  207. * macro to set the manager into the rxdma ring entry
  208. */
  209. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  210. ((*(((unsigned int *) buff_addr_info) + \
  211. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  212. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  213. ((*(((unsigned int *) buff_addr_info) + \
  214. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  215. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  216. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  217. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  218. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  220. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  221. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  222. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  225. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  226. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  227. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  228. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  230. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  231. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  232. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  233. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  235. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  236. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  237. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  238. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  240. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  241. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  242. /* TODO: Convert the following structure fields accesseses to offsets */
  243. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  244. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  245. (((struct reo_destination_ring *) \
  246. reo_desc)->buf_or_link_desc_addr_info)))
  247. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  248. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  249. (((struct reo_destination_ring *) \
  250. reo_desc)->buf_or_link_desc_addr_info)))
  251. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  252. (HAL_RX_BUF_COOKIE_GET(& \
  253. (((struct reo_destination_ring *) \
  254. reo_desc)->buf_or_link_desc_addr_info)))
  255. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  256. ((mpdu_info_ptr \
  257. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  258. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  259. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  260. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  261. ((mpdu_info_ptr \
  262. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  263. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  264. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  265. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  266. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  267. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  268. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  269. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  272. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  275. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  276. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  277. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  278. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  279. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  280. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  281. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  282. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  284. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  285. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  286. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  287. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  289. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  290. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  291. /*
  292. * NOTE: None of the following _GET macros need a right
  293. * shift by the corresponding _LSB. This is because, they are
  294. * finally taken and "OR'ed" into a single word again.
  295. */
  296. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  297. ((*(((uint32_t *)msdu_info_ptr) + \
  298. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  299. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  300. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  301. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  302. ((*(((uint32_t *)msdu_info_ptr) + \
  303. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  304. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  305. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  306. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  307. ((*(((uint32_t *)msdu_info_ptr) + \
  308. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  309. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  310. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  311. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  312. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  313. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  314. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  315. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  316. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  317. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  318. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  319. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  320. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  321. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  322. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  323. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  324. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  326. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  327. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  328. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  329. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  330. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  331. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  332. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  333. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  334. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  335. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  336. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  337. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  338. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  339. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  340. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  341. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  342. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  343. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  344. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  345. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  346. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  347. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  348. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  349. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  355. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  356. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  357. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  358. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  359. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  360. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  361. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  362. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  363. (*(uint32_t *)(((uint8_t *)_ptr) + \
  364. _wrd ## _ ## _field ## _OFFSET) |= \
  365. ((_val << _wrd ## _ ## _field ## _LSB) & \
  366. _wrd ## _ ## _field ## _MASK))
  367. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  368. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  369. _field, _val)
  370. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  371. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  372. _field, _val)
  373. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  374. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  375. _field, _val)
  376. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  377. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  378. {
  379. struct reo_destination_ring *reo_dst_ring;
  380. uint32_t *mpdu_info;
  381. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  382. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  383. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  384. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  385. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  386. mpdu_desc_info->peer_meta_data =
  387. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  388. }
  389. /*
  390. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  391. * @ Specifically flags needed are:
  392. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  393. * @ msdu_continuation, sa_is_valid,
  394. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  395. * @ da_is_MCBC
  396. *
  397. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  398. * @ descriptor
  399. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  400. * @ Return: void
  401. */
  402. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  403. struct hal_rx_msdu_desc_info *msdu_desc_info)
  404. {
  405. struct reo_destination_ring *reo_dst_ring;
  406. uint32_t *msdu_info;
  407. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  408. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  409. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  410. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  411. }
  412. /*
  413. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  414. * rxdma ring entry.
  415. * @rxdma_entry: descriptor entry
  416. * @paddr: physical address of nbuf data pointer.
  417. * @cookie: SW cookie used as a index to SW rx desc.
  418. * @manager: who owns the nbuf (host, NSS, etc...).
  419. *
  420. */
  421. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  422. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  423. {
  424. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  425. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  426. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  427. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  428. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  429. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  430. }
  431. /*
  432. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  433. * pre-header.
  434. */
  435. /*
  436. * Every Rx packet starts at an offset from the top of the buffer.
  437. * If the host hasn't subscribed to any specific TLV, there is
  438. * still space reserved for the following TLV's from the start of
  439. * the buffer:
  440. * -- RX ATTENTION
  441. * -- RX MPDU START
  442. * -- RX MSDU START
  443. * -- RX MSDU END
  444. * -- RX MPDU END
  445. * -- RX PACKET HEADER (802.11)
  446. * If the host subscribes to any of the TLV's above, that TLV
  447. * if populated by the HW
  448. */
  449. #define NUM_DWORDS_TAG 1
  450. /* By default the packet header TLV is 128 bytes */
  451. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  452. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  453. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  454. #define RX_PKT_OFFSET_WORDS \
  455. ( \
  456. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  457. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  458. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  459. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  460. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  461. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  462. )
  463. #define RX_PKT_OFFSET_BYTES \
  464. (RX_PKT_OFFSET_WORDS << 2)
  465. #define RX_PKT_HDR_TLV_LEN 120
  466. /*
  467. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  468. */
  469. struct rx_attention_tlv {
  470. uint32_t tag;
  471. struct rx_attention rx_attn;
  472. };
  473. struct rx_mpdu_start_tlv {
  474. uint32_t tag;
  475. struct rx_mpdu_start rx_mpdu_start;
  476. };
  477. struct rx_msdu_start_tlv {
  478. uint32_t tag;
  479. struct rx_msdu_start rx_msdu_start;
  480. };
  481. struct rx_msdu_end_tlv {
  482. uint32_t tag;
  483. struct rx_msdu_end rx_msdu_end;
  484. };
  485. struct rx_mpdu_end_tlv {
  486. uint32_t tag;
  487. struct rx_mpdu_end rx_mpdu_end;
  488. };
  489. struct rx_pkt_hdr_tlv {
  490. uint32_t tag; /* 4 B */
  491. uint32_t phy_ppdu_id; /* 4 B */
  492. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  493. };
  494. #define RXDMA_OPTIMIZATION
  495. #ifdef RXDMA_OPTIMIZATION
  496. /*
  497. * The RX_PADDING_BYTES is required so that the TLV's don't
  498. * spread across the 128 byte boundary
  499. * RXDMA optimization requires:
  500. * 1) MSDU_END & ATTENTION TLV's follow in that order
  501. * 2) TLV's don't span across 128 byte lines
  502. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  503. */
  504. #define RX_PADDING0_BYTES 4
  505. #define RX_PADDING1_BYTES 16
  506. struct rx_pkt_tlvs {
  507. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  508. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  509. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  510. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  511. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  512. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  513. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  514. #ifndef NO_RX_PKT_HDR_TLV
  515. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  516. #endif
  517. };
  518. #else /* RXDMA_OPTIMIZATION */
  519. struct rx_pkt_tlvs {
  520. struct rx_attention_tlv attn_tlv;
  521. struct rx_mpdu_start_tlv mpdu_start_tlv;
  522. struct rx_msdu_start_tlv msdu_start_tlv;
  523. struct rx_msdu_end_tlv msdu_end_tlv;
  524. struct rx_mpdu_end_tlv mpdu_end_tlv;
  525. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  526. };
  527. #endif /* RXDMA_OPTIMIZATION */
  528. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  529. #ifdef NO_RX_PKT_HDR_TLV
  530. static inline uint8_t
  531. *hal_rx_pkt_hdr_get(uint8_t *buf)
  532. {
  533. return buf + RX_PKT_TLVS_LEN;
  534. }
  535. #else
  536. static inline uint8_t
  537. *hal_rx_pkt_hdr_get(uint8_t *buf)
  538. {
  539. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  540. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  541. }
  542. #endif
  543. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  544. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  545. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  546. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  547. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  548. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  549. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  550. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  551. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  552. static inline uint8_t
  553. *hal_rx_padding0_get(uint8_t *buf)
  554. {
  555. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  556. return pkt_tlvs->rx_padding0;
  557. }
  558. /*
  559. * hal_rx_encryption_info_valid(): Returns encryption type.
  560. *
  561. * @hal_soc_hdl: hal soc handle
  562. * @buf: rx_tlv_hdr of the received packet
  563. *
  564. * Return: encryption type
  565. */
  566. static inline uint32_t
  567. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  568. {
  569. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  570. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  571. }
  572. /*
  573. * hal_rx_print_pn: Prints the PN of rx packet.
  574. * @hal_soc_hdl: hal soc handle
  575. * @buf: rx_tlv_hdr of the received packet
  576. *
  577. * Return: void
  578. */
  579. static inline void
  580. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  581. {
  582. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  583. hal_soc->ops->hal_rx_print_pn(buf);
  584. }
  585. /*
  586. * Get msdu_done bit from the RX_ATTENTION TLV
  587. */
  588. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  589. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  590. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  591. RX_ATTENTION_2_MSDU_DONE_MASK, \
  592. RX_ATTENTION_2_MSDU_DONE_LSB))
  593. static inline uint32_t
  594. hal_rx_attn_msdu_done_get(uint8_t *buf)
  595. {
  596. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  597. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  598. uint32_t msdu_done;
  599. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  600. return msdu_done;
  601. }
  602. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  603. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  604. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  605. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  606. RX_ATTENTION_1_FIRST_MPDU_LSB))
  607. /*
  608. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  609. * @buf: pointer to rx_pkt_tlvs
  610. *
  611. * reutm: uint32_t(first_msdu)
  612. */
  613. static inline uint32_t
  614. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  615. {
  616. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  617. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  618. uint32_t first_mpdu;
  619. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  620. return first_mpdu;
  621. }
  622. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  623. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  624. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  625. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  626. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  627. /*
  628. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  629. * from rx attention
  630. * @buf: pointer to rx_pkt_tlvs
  631. *
  632. * Return: tcp_udp_cksum_fail
  633. */
  634. static inline bool
  635. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  639. bool tcp_udp_cksum_fail;
  640. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  641. return tcp_udp_cksum_fail;
  642. }
  643. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  644. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  645. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  646. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  647. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  648. /*
  649. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  650. * from rx attention
  651. * @buf: pointer to rx_pkt_tlvs
  652. *
  653. * Return: ip_cksum_fail
  654. */
  655. static inline bool
  656. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  660. bool ip_cksum_fail;
  661. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  662. return ip_cksum_fail;
  663. }
  664. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  665. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  666. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  667. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  668. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  669. /*
  670. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  671. * from rx attention
  672. * @buf: pointer to rx_pkt_tlvs
  673. *
  674. * Return: phy_ppdu_id
  675. */
  676. static inline uint16_t
  677. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  681. uint16_t phy_ppdu_id;
  682. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  683. return phy_ppdu_id;
  684. }
  685. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  686. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  687. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  688. RX_ATTENTION_1_CCE_MATCH_MASK, \
  689. RX_ATTENTION_1_CCE_MATCH_LSB))
  690. /*
  691. * hal_rx_msdu_cce_match_get(): get CCE match bit
  692. * from rx attention
  693. * @buf: pointer to rx_pkt_tlvs
  694. * Return: CCE match value
  695. */
  696. static inline bool
  697. hal_rx_msdu_cce_match_get(uint8_t *buf)
  698. {
  699. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  700. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  701. bool cce_match_val;
  702. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  703. return cce_match_val;
  704. }
  705. /*
  706. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  707. */
  708. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  709. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  710. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  711. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  712. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  713. static inline uint32_t
  714. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  715. {
  716. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  717. struct rx_mpdu_start *mpdu_start =
  718. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  719. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  720. uint32_t peer_meta_data;
  721. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  722. return peer_meta_data;
  723. }
  724. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  725. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  726. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  727. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  728. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  729. /**
  730. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  731. * from rx mpdu info
  732. * @buf: pointer to rx_pkt_tlvs
  733. *
  734. * Return: ampdu flag
  735. */
  736. static inline bool
  737. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  738. {
  739. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  740. struct rx_mpdu_start *mpdu_start =
  741. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  742. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  743. bool ampdu_flag;
  744. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  745. return ampdu_flag;
  746. }
  747. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  748. ((*(((uint32_t *)_rx_mpdu_info) + \
  749. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  750. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  751. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  752. /*
  753. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  754. *
  755. * @ buf: rx_tlv_hdr of the received packet
  756. * @ peer_mdata: peer meta data to be set.
  757. * @ Return: void
  758. */
  759. static inline void
  760. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  761. {
  762. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  763. struct rx_mpdu_start *mpdu_start =
  764. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  765. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  766. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  767. }
  768. /**
  769. * LRO information needed from the TLVs
  770. */
  771. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  772. (_HAL_MS( \
  773. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  774. msdu_end_tlv.rx_msdu_end), \
  775. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  776. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  777. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  778. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  779. (_HAL_MS( \
  780. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  781. msdu_end_tlv.rx_msdu_end), \
  782. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  783. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  784. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  785. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  786. (_HAL_MS( \
  787. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  788. msdu_end_tlv.rx_msdu_end), \
  789. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  790. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  791. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  792. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  793. (_HAL_MS( \
  794. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  795. msdu_end_tlv.rx_msdu_end), \
  796. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  797. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  798. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  799. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  800. (_HAL_MS( \
  801. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  802. msdu_start_tlv.rx_msdu_start), \
  803. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  804. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  805. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  806. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  807. (_HAL_MS( \
  808. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  809. msdu_start_tlv.rx_msdu_start), \
  810. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  811. RX_MSDU_START_2_TCP_PROTO_MASK, \
  812. RX_MSDU_START_2_TCP_PROTO_LSB))
  813. #define HAL_RX_TLV_GET_IPV6(buf) \
  814. (_HAL_MS( \
  815. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  816. msdu_start_tlv.rx_msdu_start), \
  817. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  818. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  819. RX_MSDU_START_2_IPV6_PROTO_LSB))
  820. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  821. (_HAL_MS( \
  822. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  823. msdu_start_tlv.rx_msdu_start), \
  824. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  825. RX_MSDU_START_1_L3_OFFSET_MASK, \
  826. RX_MSDU_START_1_L3_OFFSET_LSB))
  827. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  828. (_HAL_MS( \
  829. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  830. msdu_start_tlv.rx_msdu_start), \
  831. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  832. RX_MSDU_START_1_L4_OFFSET_MASK, \
  833. RX_MSDU_START_1_L4_OFFSET_LSB))
  834. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  835. (_HAL_MS( \
  836. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  837. msdu_start_tlv.rx_msdu_start), \
  838. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  839. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  840. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  841. /**
  842. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  843. * l3_header padding from rx_msdu_end TLV
  844. *
  845. * @buf: pointer to the start of RX PKT TLV headers
  846. * Return: number of l3 header padding bytes
  847. */
  848. static inline uint32_t
  849. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  850. uint8_t *buf)
  851. {
  852. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  853. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  854. }
  855. /**
  856. * hal_rx_msdu_end_sa_idx_get(): API to get the
  857. * sa_idx from rx_msdu_end TLV
  858. *
  859. * @ buf: pointer to the start of RX PKT TLV headers
  860. * Return: sa_idx (SA AST index)
  861. */
  862. static inline uint16_t
  863. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  864. uint8_t *buf)
  865. {
  866. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  867. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  868. }
  869. /**
  870. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  871. * sa_is_valid bit from rx_msdu_end TLV
  872. *
  873. * @ buf: pointer to the start of RX PKT TLV headers
  874. * Return: sa_is_valid bit
  875. */
  876. static inline uint8_t
  877. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  878. uint8_t *buf)
  879. {
  880. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  881. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  882. }
  883. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  884. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  885. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  886. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  887. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  888. /**
  889. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  890. * from rx_msdu_start TLV
  891. *
  892. * @ buf: pointer to the start of RX PKT TLV headers
  893. * Return: msdu length
  894. */
  895. static inline uint32_t
  896. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  897. {
  898. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  899. struct rx_msdu_start *msdu_start =
  900. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  901. uint32_t msdu_len;
  902. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  903. return msdu_len;
  904. }
  905. /**
  906. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  907. * from rx_msdu_start TLV
  908. *
  909. * @buf: pointer to the start of RX PKT TLV headers
  910. * @len: msdu length
  911. *
  912. * Return: none
  913. */
  914. static inline void
  915. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  916. {
  917. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  918. struct rx_msdu_start *msdu_start =
  919. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  920. void *wrd1;
  921. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  922. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  923. *(uint32_t *)wrd1 |= len;
  924. }
  925. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  926. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  927. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  928. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  929. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  930. /*
  931. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  932. * Interval from rx_msdu_start
  933. *
  934. * @buf: pointer to the start of RX PKT TLV header
  935. * Return: uint32_t(bw)
  936. */
  937. static inline uint32_t
  938. hal_rx_msdu_start_bw_get(uint8_t *buf)
  939. {
  940. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  941. struct rx_msdu_start *msdu_start =
  942. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  943. uint32_t bw;
  944. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  945. return bw;
  946. }
  947. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  948. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  949. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  950. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  951. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  952. /**
  953. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  954. * from rx_msdu_start TLV
  955. *
  956. * @ buf: pointer to the start of RX PKT TLV headers
  957. * Return: toeplitz hash
  958. */
  959. static inline uint32_t
  960. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  961. {
  962. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  963. struct rx_msdu_start *msdu_start =
  964. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  965. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  966. }
  967. /**
  968. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  969. *
  970. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  971. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  972. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  973. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  974. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  975. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  976. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  977. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  978. */
  979. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  980. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  981. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  982. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  983. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  984. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  985. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  986. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  987. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  988. };
  989. /**
  990. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  991. * Retrieve qos control valid bit from the tlv.
  992. * @hal_soc_hdl: hal_soc handle
  993. * @buf: pointer to rx pkt TLV.
  994. *
  995. * Return: qos control value.
  996. */
  997. static inline uint32_t
  998. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  999. hal_soc_handle_t hal_soc_hdl,
  1000. uint8_t *buf)
  1001. {
  1002. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1003. if ((!hal_soc) || (!hal_soc->ops)) {
  1004. hal_err("hal handle is NULL");
  1005. QDF_BUG(0);
  1006. return QDF_STATUS_E_INVAL;
  1007. }
  1008. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1009. return hal_soc->ops->
  1010. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1011. return QDF_STATUS_E_INVAL;
  1012. }
  1013. /**
  1014. * hal_rx_is_unicast: check packet is unicast frame or not.
  1015. * @hal_soc_hdl: hal_soc handle
  1016. * @buf: pointer to rx pkt TLV.
  1017. *
  1018. * Return: true on unicast.
  1019. */
  1020. static inline bool
  1021. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1022. {
  1023. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1024. return hal_soc->ops->hal_rx_is_unicast(buf);
  1025. }
  1026. /**
  1027. * hal_rx_tid_get: get tid based on qos control valid.
  1028. * @hal_soc_hdl: hal soc handle
  1029. * @buf: pointer to rx pkt TLV.
  1030. *
  1031. * Return: tid
  1032. */
  1033. static inline uint32_t
  1034. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1035. {
  1036. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1037. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1038. }
  1039. /**
  1040. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1041. * @hal_soc_hdl: hal soc handle
  1042. * @buf: pointer to rx pkt TLV.
  1043. *
  1044. * Return: sw peer_id
  1045. */
  1046. static inline uint32_t
  1047. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1048. uint8_t *buf)
  1049. {
  1050. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1051. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1052. }
  1053. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1054. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1055. RX_MSDU_START_5_SGI_OFFSET)), \
  1056. RX_MSDU_START_5_SGI_MASK, \
  1057. RX_MSDU_START_5_SGI_LSB))
  1058. /**
  1059. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1060. * Interval from rx_msdu_start TLV
  1061. *
  1062. * @buf: pointer to the start of RX PKT TLV headers
  1063. * Return: uint32_t(sgi)
  1064. */
  1065. static inline uint32_t
  1066. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1067. {
  1068. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1069. struct rx_msdu_start *msdu_start =
  1070. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1071. uint32_t sgi;
  1072. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1073. return sgi;
  1074. }
  1075. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1076. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1077. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1078. RX_MSDU_START_5_RATE_MCS_MASK, \
  1079. RX_MSDU_START_5_RATE_MCS_LSB))
  1080. /**
  1081. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1082. * from rx_msdu_start TLV
  1083. *
  1084. * @buf: pointer to the start of RX PKT TLV headers
  1085. * Return: uint32_t(rate_mcs)
  1086. */
  1087. static inline uint32_t
  1088. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1089. {
  1090. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1091. struct rx_msdu_start *msdu_start =
  1092. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1093. uint32_t rate_mcs;
  1094. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1095. return rate_mcs;
  1096. }
  1097. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1098. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1099. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1100. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1101. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1102. /*
  1103. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1104. * packet from rx_attention
  1105. *
  1106. * @buf: pointer to the start of RX PKT TLV header
  1107. * Return: uint32_t(decryt status)
  1108. */
  1109. static inline uint32_t
  1110. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1111. {
  1112. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1113. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1114. uint32_t is_decrypt = 0;
  1115. uint32_t decrypt_status;
  1116. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1117. if (!decrypt_status)
  1118. is_decrypt = 1;
  1119. return is_decrypt;
  1120. }
  1121. /*
  1122. * Get key index from RX_MSDU_END
  1123. */
  1124. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1125. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1126. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1127. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1128. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1129. /*
  1130. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1131. * from rx_msdu_end
  1132. *
  1133. * @buf: pointer to the start of RX PKT TLV header
  1134. * Return: uint32_t(key id)
  1135. */
  1136. static inline uint32_t
  1137. hal_rx_msdu_get_keyid(uint8_t *buf)
  1138. {
  1139. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1140. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1141. uint32_t keyid_octet;
  1142. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1143. return keyid_octet & 0x3;
  1144. }
  1145. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1146. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1147. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1148. RX_MSDU_START_5_USER_RSSI_MASK, \
  1149. RX_MSDU_START_5_USER_RSSI_LSB))
  1150. /*
  1151. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1152. * from rx_msdu_start
  1153. *
  1154. * @buf: pointer to the start of RX PKT TLV header
  1155. * Return: uint32_t(rssi)
  1156. */
  1157. static inline uint32_t
  1158. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1159. {
  1160. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1161. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1162. uint32_t rssi;
  1163. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1164. return rssi;
  1165. }
  1166. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1167. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1168. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1169. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1170. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1171. /*
  1172. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1173. * from rx_msdu_start
  1174. *
  1175. * @buf: pointer to the start of RX PKT TLV header
  1176. * Return: uint32_t(frequency)
  1177. */
  1178. static inline uint32_t
  1179. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1180. {
  1181. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1182. struct rx_msdu_start *msdu_start =
  1183. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1184. uint32_t freq;
  1185. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1186. return freq;
  1187. }
  1188. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1190. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1191. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1192. RX_MSDU_START_5_PKT_TYPE_LSB))
  1193. /*
  1194. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1195. * from rx_msdu_start
  1196. *
  1197. * @buf: pointer to the start of RX PKT TLV header
  1198. * Return: uint32_t(pkt type)
  1199. */
  1200. static inline uint32_t
  1201. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1202. {
  1203. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1204. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1205. uint32_t pkt_type;
  1206. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1207. return pkt_type;
  1208. }
  1209. /*
  1210. * hal_rx_mpdu_get_tods(): API to get the tods info
  1211. * from rx_mpdu_start
  1212. *
  1213. * @buf: pointer to the start of RX PKT TLV header
  1214. * Return: uint32_t(to_ds)
  1215. */
  1216. static inline uint32_t
  1217. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1218. {
  1219. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1220. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1221. }
  1222. /*
  1223. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1224. * from rx_mpdu_start
  1225. * @hal_soc_hdl: hal soc handle
  1226. * @buf: pointer to the start of RX PKT TLV header
  1227. *
  1228. * Return: uint32_t(fr_ds)
  1229. */
  1230. static inline uint32_t
  1231. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1232. {
  1233. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1234. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1235. }
  1236. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1237. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1238. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1239. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1240. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1241. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1242. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1243. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1244. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1245. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1246. /*
  1247. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1248. * @hal_soc_hdl: hal soc handle
  1249. * @buf: pointer to the start of RX PKT TLV headera
  1250. * @mac_addr: pointer to mac address
  1251. *
  1252. * Return: success/failure
  1253. */
  1254. static inline
  1255. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1256. uint8_t *buf, uint8_t *mac_addr)
  1257. {
  1258. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1259. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1260. }
  1261. /*
  1262. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1263. * in the packet
  1264. * @hal_soc_hdl: hal soc handle
  1265. * @buf: pointer to the start of RX PKT TLV header
  1266. * @mac_addr: pointer to mac address
  1267. *
  1268. * Return: success/failure
  1269. */
  1270. static inline
  1271. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1272. uint8_t *buf, uint8_t *mac_addr)
  1273. {
  1274. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1275. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1276. }
  1277. /*
  1278. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1279. * in the packet
  1280. * @hal_soc_hdl: hal soc handle
  1281. * @buf: pointer to the start of RX PKT TLV header
  1282. * @mac_addr: pointer to mac address
  1283. *
  1284. * Return: success/failure
  1285. */
  1286. static inline
  1287. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1288. uint8_t *buf, uint8_t *mac_addr)
  1289. {
  1290. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1291. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1292. }
  1293. /*
  1294. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1295. * in the packet
  1296. * @hal_soc_hdl: hal_soc handle
  1297. * @buf: pointer to the start of RX PKT TLV header
  1298. * @mac_addr: pointer to mac address
  1299. * Return: success/failure
  1300. */
  1301. static inline
  1302. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1303. uint8_t *buf, uint8_t *mac_addr)
  1304. {
  1305. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1306. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1307. }
  1308. /**
  1309. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1310. * from rx_msdu_end TLV
  1311. *
  1312. * @ buf: pointer to the start of RX PKT TLV headers
  1313. * Return: da index
  1314. */
  1315. static inline uint16_t
  1316. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1317. {
  1318. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1319. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1320. }
  1321. /**
  1322. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1323. * from rx_msdu_end TLV
  1324. * @hal_soc_hdl: hal soc handle
  1325. * @ buf: pointer to the start of RX PKT TLV headers
  1326. *
  1327. * Return: da_is_valid
  1328. */
  1329. static inline uint8_t
  1330. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1331. uint8_t *buf)
  1332. {
  1333. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1334. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1335. }
  1336. /**
  1337. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1338. * from rx_msdu_end TLV
  1339. *
  1340. * @buf: pointer to the start of RX PKT TLV headers
  1341. *
  1342. * Return: da_is_mcbc
  1343. */
  1344. static inline uint8_t
  1345. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1346. {
  1347. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1348. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1349. }
  1350. /**
  1351. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1352. * from rx_msdu_end TLV
  1353. * @hal_soc_hdl: hal soc handle
  1354. * @buf: pointer to the start of RX PKT TLV headers
  1355. *
  1356. * Return: first_msdu
  1357. */
  1358. static inline uint8_t
  1359. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1360. uint8_t *buf)
  1361. {
  1362. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1363. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1364. }
  1365. /**
  1366. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1367. * from rx_msdu_end TLV
  1368. * @hal_soc_hdl: hal soc handle
  1369. * @buf: pointer to the start of RX PKT TLV headers
  1370. *
  1371. * Return: last_msdu
  1372. */
  1373. static inline uint8_t
  1374. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1375. uint8_t *buf)
  1376. {
  1377. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1378. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1379. }
  1380. /**
  1381. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1382. * from rx_msdu_end TLV
  1383. * @buf: pointer to the start of RX PKT TLV headers
  1384. * Return: cce_meta_data
  1385. */
  1386. static inline uint16_t
  1387. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1388. uint8_t *buf)
  1389. {
  1390. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1391. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1392. }
  1393. /*******************************************************************************
  1394. * RX ERROR APIS
  1395. ******************************************************************************/
  1396. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1397. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1398. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1399. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1400. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1401. /**
  1402. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1403. * from rx_mpdu_end TLV
  1404. *
  1405. * @buf: pointer to the start of RX PKT TLV headers
  1406. * Return: uint32_t(decrypt_err)
  1407. */
  1408. static inline uint32_t
  1409. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1410. {
  1411. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1412. struct rx_mpdu_end *mpdu_end =
  1413. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1414. uint32_t decrypt_err;
  1415. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1416. return decrypt_err;
  1417. }
  1418. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1419. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1420. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1421. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1422. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1423. /**
  1424. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1425. * from rx_mpdu_end TLV
  1426. *
  1427. * @buf: pointer to the start of RX PKT TLV headers
  1428. * Return: uint32_t(mic_err)
  1429. */
  1430. static inline uint32_t
  1431. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1432. {
  1433. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1434. struct rx_mpdu_end *mpdu_end =
  1435. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1436. uint32_t mic_err;
  1437. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1438. return mic_err;
  1439. }
  1440. /*******************************************************************************
  1441. * RX REO ERROR APIS
  1442. ******************************************************************************/
  1443. #define HAL_RX_NUM_MSDU_DESC 6
  1444. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1445. /* TODO: rework the structure */
  1446. struct hal_rx_msdu_list {
  1447. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1448. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1449. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1450. /* physical address of the msdu */
  1451. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1452. };
  1453. struct hal_buf_info {
  1454. uint64_t paddr;
  1455. uint32_t sw_cookie;
  1456. };
  1457. /**
  1458. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1459. * @msdu_link_ptr - msdu link ptr
  1460. * @hal - pointer to hal_soc
  1461. * Return - Pointer to rx_msdu_details structure
  1462. *
  1463. */
  1464. static inline
  1465. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1466. struct hal_soc *hal_soc)
  1467. {
  1468. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1469. }
  1470. /**
  1471. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1472. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1473. * @hal - pointer to hal_soc
  1474. * Return - Pointer to rx_msdu_desc_info structure.
  1475. *
  1476. */
  1477. static inline
  1478. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1479. struct hal_soc *hal_soc)
  1480. {
  1481. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1482. }
  1483. /* This special cookie value will be used to indicate FW allocated buffers
  1484. * received through RXDMA2SW ring for RXDMA WARs
  1485. */
  1486. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1487. /**
  1488. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1489. * from the MSDU link descriptor
  1490. *
  1491. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1492. * MSDU link descriptor (struct rx_msdu_link)
  1493. *
  1494. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1495. *
  1496. * @num_msdus: Number of MSDUs in the MPDU
  1497. *
  1498. * Return: void
  1499. */
  1500. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1501. void *msdu_link_desc,
  1502. struct hal_rx_msdu_list *msdu_list,
  1503. uint16_t *num_msdus)
  1504. {
  1505. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1506. struct rx_msdu_details *msdu_details;
  1507. struct rx_msdu_desc_info *msdu_desc_info;
  1508. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1509. int i;
  1510. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1511. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1512. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1513. __func__, __LINE__, msdu_link, msdu_details);
  1514. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1515. /* num_msdus received in mpdu descriptor may be incorrect
  1516. * sometimes due to HW issue. Check msdu buffer address also
  1517. */
  1518. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1519. &msdu_details[i].buffer_addr_info_details) == 0) {
  1520. /* set the last msdu bit in the prev msdu_desc_info */
  1521. msdu_desc_info =
  1522. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1523. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1524. break;
  1525. }
  1526. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1527. hal_soc);
  1528. /* set first MSDU bit or the last MSDU bit */
  1529. if (!i)
  1530. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1531. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1532. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1533. msdu_list->msdu_info[i].msdu_flags =
  1534. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1535. msdu_list->msdu_info[i].msdu_len =
  1536. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1537. msdu_list->sw_cookie[i] =
  1538. HAL_RX_BUF_COOKIE_GET(
  1539. &msdu_details[i].buffer_addr_info_details);
  1540. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1541. &msdu_details[i].buffer_addr_info_details);
  1542. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1543. &msdu_details[i].buffer_addr_info_details) |
  1544. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1545. &msdu_details[i].buffer_addr_info_details) << 32;
  1546. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1547. "[%s][%d] i=%d sw_cookie=%d",
  1548. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1549. }
  1550. *num_msdus = i;
  1551. }
  1552. /**
  1553. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1554. * destination ring ID from the msdu desc info
  1555. *
  1556. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1557. * the current descriptor
  1558. *
  1559. * Return: dst_ind (REO destination ring ID)
  1560. */
  1561. static inline uint32_t
  1562. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1563. {
  1564. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1565. struct rx_msdu_details *msdu_details;
  1566. struct rx_msdu_desc_info *msdu_desc_info;
  1567. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1568. uint32_t dst_ind;
  1569. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1570. /* The first msdu in the link should exsist */
  1571. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1572. hal_soc);
  1573. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1574. return dst_ind;
  1575. }
  1576. /**
  1577. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1578. * cookie from the REO destination ring element
  1579. *
  1580. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1581. * the current descriptor
  1582. * @ buf_info: structure to return the buffer information
  1583. * Return: void
  1584. */
  1585. static inline
  1586. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1587. struct hal_buf_info *buf_info)
  1588. {
  1589. struct reo_destination_ring *reo_ring =
  1590. (struct reo_destination_ring *)rx_desc;
  1591. buf_info->paddr =
  1592. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1593. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1594. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1595. }
  1596. /**
  1597. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1598. *
  1599. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1600. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1601. * descriptor
  1602. */
  1603. enum hal_rx_reo_buf_type {
  1604. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1605. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1606. };
  1607. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1608. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1609. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1610. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1611. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1612. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1613. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1614. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1615. /**
  1616. * enum hal_reo_error_code: Error code describing the type of error detected
  1617. *
  1618. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1619. * REO_ENTRANCE ring is set to 0
  1620. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1621. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1622. * having been setup
  1623. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1624. * Retry bit set: duplicate frame
  1625. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1626. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1627. * received with 2K jump in SN
  1628. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1629. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1630. * with SN falling within the OOR window
  1631. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1632. * OOR window
  1633. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1634. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1635. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1636. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1637. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1638. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1639. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1640. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1641. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1642. * in the process of making updates to this descriptor
  1643. */
  1644. enum hal_reo_error_code {
  1645. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1646. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1647. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1648. HAL_REO_ERR_NON_BA_DUPLICATE,
  1649. HAL_REO_ERR_BA_DUPLICATE,
  1650. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1651. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1652. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1653. HAL_REO_ERR_BAR_FRAME_OOR,
  1654. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1655. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1656. HAL_REO_ERR_PN_CHECK_FAILED,
  1657. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1658. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1659. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1660. HAL_REO_ERR_MAX
  1661. };
  1662. /**
  1663. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1664. *
  1665. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1666. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1667. * overflow
  1668. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1669. * incomplete
  1670. * MPDU from the PHY
  1671. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1672. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1673. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1674. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1675. * encrypted but wasn’t
  1676. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1677. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1678. * the max allowed
  1679. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1680. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1681. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1682. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1683. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1684. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1685. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1686. */
  1687. enum hal_rxdma_error_code {
  1688. HAL_RXDMA_ERR_OVERFLOW = 0,
  1689. HAL_RXDMA_ERR_MPDU_LENGTH,
  1690. HAL_RXDMA_ERR_FCS,
  1691. HAL_RXDMA_ERR_DECRYPT,
  1692. HAL_RXDMA_ERR_TKIP_MIC,
  1693. HAL_RXDMA_ERR_UNENCRYPTED,
  1694. HAL_RXDMA_ERR_MSDU_LEN,
  1695. HAL_RXDMA_ERR_MSDU_LIMIT,
  1696. HAL_RXDMA_ERR_WIFI_PARSE,
  1697. HAL_RXDMA_ERR_AMSDU_PARSE,
  1698. HAL_RXDMA_ERR_SA_TIMEOUT,
  1699. HAL_RXDMA_ERR_DA_TIMEOUT,
  1700. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1701. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1702. HAL_RXDMA_ERR_WAR = 31,
  1703. HAL_RXDMA_ERR_MAX
  1704. };
  1705. /**
  1706. * HW BM action settings in WBM release ring
  1707. */
  1708. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1709. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1710. /**
  1711. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1712. * release of this buffer or descriptor
  1713. *
  1714. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1715. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1716. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1717. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1718. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1719. */
  1720. enum hal_rx_wbm_error_source {
  1721. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1722. HAL_RX_WBM_ERR_SRC_RXDMA,
  1723. HAL_RX_WBM_ERR_SRC_REO,
  1724. HAL_RX_WBM_ERR_SRC_FW,
  1725. HAL_RX_WBM_ERR_SRC_SW,
  1726. };
  1727. /**
  1728. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1729. * released
  1730. *
  1731. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1732. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1733. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1734. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1735. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1736. */
  1737. enum hal_rx_wbm_buf_type {
  1738. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1739. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1740. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1741. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1742. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1743. };
  1744. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1745. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1746. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1747. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1748. /**
  1749. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1750. * PN check failure
  1751. *
  1752. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1753. *
  1754. * Return: true: error caused by PN check, false: other error
  1755. */
  1756. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1757. {
  1758. struct reo_destination_ring *reo_desc =
  1759. (struct reo_destination_ring *)rx_desc;
  1760. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1761. HAL_REO_ERR_PN_CHECK_FAILED) |
  1762. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1763. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1764. true : false;
  1765. }
  1766. /**
  1767. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1768. * the sequence number
  1769. *
  1770. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1771. *
  1772. * Return: true: error caused by 2K jump, false: other error
  1773. */
  1774. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1775. {
  1776. struct reo_destination_ring *reo_desc =
  1777. (struct reo_destination_ring *)rx_desc;
  1778. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1779. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1780. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1781. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1782. true : false;
  1783. }
  1784. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1785. /**
  1786. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1787. * @hal_desc: hardware descriptor pointer
  1788. *
  1789. * This function will print wbm release descriptor
  1790. *
  1791. * Return: none
  1792. */
  1793. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1794. {
  1795. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1796. uint32_t i;
  1797. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1798. "Current Rx wbm release descriptor is");
  1799. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1800. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1801. "DWORD[i] = 0x%x", wbm_comp[i]);
  1802. }
  1803. }
  1804. /**
  1805. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1806. *
  1807. * @ hal_soc_hdl : HAL version of the SOC pointer
  1808. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1809. * @ buf_addr_info : void pointer to the buffer_addr_info
  1810. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1811. *
  1812. * Return: void
  1813. */
  1814. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1815. static inline
  1816. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1817. void *src_srng_desc,
  1818. hal_link_desc_t buf_addr_info,
  1819. uint8_t bm_action)
  1820. {
  1821. struct wbm_release_ring *wbm_rel_srng =
  1822. (struct wbm_release_ring *)src_srng_desc;
  1823. uint32_t addr_31_0;
  1824. uint8_t addr_39_32;
  1825. /* Structure copy !!! */
  1826. wbm_rel_srng->released_buff_or_desc_addr_info =
  1827. *((struct buffer_addr_info *)buf_addr_info);
  1828. addr_31_0 =
  1829. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1830. addr_39_32 =
  1831. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1832. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1833. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1834. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1835. bm_action);
  1836. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1837. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1838. /* WBM error is indicated when any of the link descriptors given to
  1839. * WBM has a NULL address, and one those paths is the link descriptors
  1840. * released from host after processing RXDMA errors,
  1841. * or from Rx defrag path, and we want to add an assert here to ensure
  1842. * host is not releasing descriptors with NULL address.
  1843. */
  1844. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1845. hal_dump_wbm_rel_desc(src_srng_desc);
  1846. qdf_assert_always(0);
  1847. }
  1848. }
  1849. /*
  1850. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1851. * REO entrance ring
  1852. *
  1853. * @ soc: HAL version of the SOC pointer
  1854. * @ pa: Physical address of the MSDU Link Descriptor
  1855. * @ cookie: SW cookie to get to the virtual address
  1856. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1857. * to the error enabled REO queue
  1858. *
  1859. * Return: void
  1860. */
  1861. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1862. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1863. {
  1864. /* TODO */
  1865. }
  1866. /**
  1867. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1868. * BUFFER_ADDR_INFO, give the RX descriptor
  1869. * (Assumption -- BUFFER_ADDR_INFO is the
  1870. * first field in the descriptor structure)
  1871. */
  1872. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  1873. ((hal_link_desc_t)(ring_desc))
  1874. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1875. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1876. /**
  1877. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1878. * from the BUFFER_ADDR_INFO structure
  1879. * given a REO destination ring descriptor.
  1880. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1881. *
  1882. * Return: uint8_t (value of the return_buffer_manager)
  1883. */
  1884. static inline
  1885. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  1886. {
  1887. /*
  1888. * The following macro takes buf_addr_info as argument,
  1889. * but since buf_addr_info is the first field in ring_desc
  1890. * Hence the following call is OK
  1891. */
  1892. return HAL_RX_BUF_RBM_GET(ring_desc);
  1893. }
  1894. /*******************************************************************************
  1895. * RX WBM ERROR APIS
  1896. ******************************************************************************/
  1897. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1898. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1899. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1900. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1901. /**
  1902. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1903. * the frame to this release ring
  1904. *
  1905. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1906. * frame to this queue
  1907. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1908. * received routing instructions. No error within REO was detected
  1909. */
  1910. enum hal_rx_wbm_reo_push_reason {
  1911. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1912. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1913. };
  1914. /**
  1915. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1916. * this release ring
  1917. *
  1918. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1919. * this frame to this queue
  1920. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1921. * per received routing instructions. No error within RXDMA was detected
  1922. */
  1923. enum hal_rx_wbm_rxdma_push_reason {
  1924. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1925. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1926. };
  1927. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1928. (((*(((uint32_t *) wbm_desc) + \
  1929. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1930. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1931. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1932. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1933. (((*(((uint32_t *) wbm_desc) + \
  1934. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1935. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1936. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1937. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1938. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1939. wbm_desc)->released_buff_or_desc_addr_info)
  1940. /**
  1941. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1942. * humman readable format.
  1943. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1944. * @ dbg_level: log level.
  1945. *
  1946. * Return: void
  1947. */
  1948. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1949. uint8_t dbg_level)
  1950. {
  1951. hal_verbose_debug(
  1952. "rx_attention tlv (1/2) - "
  1953. "rxpcu_mpdu_filter_in_category: %x "
  1954. "sw_frame_group_id: %x "
  1955. "reserved_0: %x "
  1956. "phy_ppdu_id: %x "
  1957. "first_mpdu : %x "
  1958. "reserved_1a: %x "
  1959. "mcast_bcast: %x "
  1960. "ast_index_not_found: %x "
  1961. "ast_index_timeout: %x "
  1962. "power_mgmt: %x "
  1963. "non_qos: %x "
  1964. "null_data: %x "
  1965. "mgmt_type: %x "
  1966. "ctrl_type: %x "
  1967. "more_data: %x "
  1968. "eosp: %x "
  1969. "a_msdu_error: %x "
  1970. "fragment_flag: %x "
  1971. "order: %x "
  1972. "cce_match: %x "
  1973. "overflow_err: %x "
  1974. "msdu_length_err: %x "
  1975. "tcp_udp_chksum_fail: %x "
  1976. "ip_chksum_fail: %x "
  1977. "sa_idx_invalid: %x "
  1978. "da_idx_invalid: %x "
  1979. "reserved_1b: %x "
  1980. "rx_in_tx_decrypt_byp: %x ",
  1981. rx_attn->rxpcu_mpdu_filter_in_category,
  1982. rx_attn->sw_frame_group_id,
  1983. rx_attn->reserved_0,
  1984. rx_attn->phy_ppdu_id,
  1985. rx_attn->first_mpdu,
  1986. rx_attn->reserved_1a,
  1987. rx_attn->mcast_bcast,
  1988. rx_attn->ast_index_not_found,
  1989. rx_attn->ast_index_timeout,
  1990. rx_attn->power_mgmt,
  1991. rx_attn->non_qos,
  1992. rx_attn->null_data,
  1993. rx_attn->mgmt_type,
  1994. rx_attn->ctrl_type,
  1995. rx_attn->more_data,
  1996. rx_attn->eosp,
  1997. rx_attn->a_msdu_error,
  1998. rx_attn->fragment_flag,
  1999. rx_attn->order,
  2000. rx_attn->cce_match,
  2001. rx_attn->overflow_err,
  2002. rx_attn->msdu_length_err,
  2003. rx_attn->tcp_udp_chksum_fail,
  2004. rx_attn->ip_chksum_fail,
  2005. rx_attn->sa_idx_invalid,
  2006. rx_attn->da_idx_invalid,
  2007. rx_attn->reserved_1b,
  2008. rx_attn->rx_in_tx_decrypt_byp);
  2009. hal_verbose_debug(
  2010. "rx_attention tlv (2/2) - "
  2011. "encrypt_required: %x "
  2012. "directed: %x "
  2013. "buffer_fragment: %x "
  2014. "mpdu_length_err: %x "
  2015. "tkip_mic_err: %x "
  2016. "decrypt_err: %x "
  2017. "unencrypted_frame_err: %x "
  2018. "fcs_err: %x "
  2019. "flow_idx_timeout: %x "
  2020. "flow_idx_invalid: %x "
  2021. "wifi_parser_error: %x "
  2022. "amsdu_parser_error: %x "
  2023. "sa_idx_timeout: %x "
  2024. "da_idx_timeout: %x "
  2025. "msdu_limit_error: %x "
  2026. "da_is_valid: %x "
  2027. "da_is_mcbc: %x "
  2028. "sa_is_valid: %x "
  2029. "decrypt_status_code: %x "
  2030. "rx_bitmap_not_updated: %x "
  2031. "reserved_2: %x "
  2032. "msdu_done: %x ",
  2033. rx_attn->encrypt_required,
  2034. rx_attn->directed,
  2035. rx_attn->buffer_fragment,
  2036. rx_attn->mpdu_length_err,
  2037. rx_attn->tkip_mic_err,
  2038. rx_attn->decrypt_err,
  2039. rx_attn->unencrypted_frame_err,
  2040. rx_attn->fcs_err,
  2041. rx_attn->flow_idx_timeout,
  2042. rx_attn->flow_idx_invalid,
  2043. rx_attn->wifi_parser_error,
  2044. rx_attn->amsdu_parser_error,
  2045. rx_attn->sa_idx_timeout,
  2046. rx_attn->da_idx_timeout,
  2047. rx_attn->msdu_limit_error,
  2048. rx_attn->da_is_valid,
  2049. rx_attn->da_is_mcbc,
  2050. rx_attn->sa_is_valid,
  2051. rx_attn->decrypt_status_code,
  2052. rx_attn->rx_bitmap_not_updated,
  2053. rx_attn->reserved_2,
  2054. rx_attn->msdu_done);
  2055. }
  2056. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2057. uint8_t dbg_level,
  2058. struct hal_soc *hal)
  2059. {
  2060. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2061. }
  2062. /**
  2063. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2064. * human readable format.
  2065. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2066. * @ dbg_level: log level.
  2067. *
  2068. * Return: void
  2069. */
  2070. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2071. struct rx_msdu_end *msdu_end,
  2072. uint8_t dbg_level)
  2073. {
  2074. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2075. }
  2076. /**
  2077. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2078. * human readable format.
  2079. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2080. * @ dbg_level: log level.
  2081. *
  2082. * Return: void
  2083. */
  2084. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2085. uint8_t dbg_level)
  2086. {
  2087. hal_verbose_debug(
  2088. "rx_mpdu_end tlv - "
  2089. "rxpcu_mpdu_filter_in_category: %x "
  2090. "sw_frame_group_id: %x "
  2091. "phy_ppdu_id: %x "
  2092. "unsup_ktype_short_frame: %x "
  2093. "rx_in_tx_decrypt_byp: %x "
  2094. "overflow_err: %x "
  2095. "mpdu_length_err: %x "
  2096. "tkip_mic_err: %x "
  2097. "decrypt_err: %x "
  2098. "unencrypted_frame_err: %x "
  2099. "pn_fields_contain_valid_info: %x "
  2100. "fcs_err: %x "
  2101. "msdu_length_err: %x "
  2102. "rxdma0_destination_ring: %x "
  2103. "rxdma1_destination_ring: %x "
  2104. "decrypt_status_code: %x "
  2105. "rx_bitmap_not_updated: %x ",
  2106. mpdu_end->rxpcu_mpdu_filter_in_category,
  2107. mpdu_end->sw_frame_group_id,
  2108. mpdu_end->phy_ppdu_id,
  2109. mpdu_end->unsup_ktype_short_frame,
  2110. mpdu_end->rx_in_tx_decrypt_byp,
  2111. mpdu_end->overflow_err,
  2112. mpdu_end->mpdu_length_err,
  2113. mpdu_end->tkip_mic_err,
  2114. mpdu_end->decrypt_err,
  2115. mpdu_end->unencrypted_frame_err,
  2116. mpdu_end->pn_fields_contain_valid_info,
  2117. mpdu_end->fcs_err,
  2118. mpdu_end->msdu_length_err,
  2119. mpdu_end->rxdma0_destination_ring,
  2120. mpdu_end->rxdma1_destination_ring,
  2121. mpdu_end->decrypt_status_code,
  2122. mpdu_end->rx_bitmap_not_updated);
  2123. }
  2124. #ifdef NO_RX_PKT_HDR_TLV
  2125. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2126. uint8_t dbg_level)
  2127. {
  2128. }
  2129. #else
  2130. /**
  2131. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2132. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2133. * @ dbg_level: log level.
  2134. *
  2135. * Return: void
  2136. */
  2137. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2138. uint8_t dbg_level)
  2139. {
  2140. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2141. hal_verbose_debug(
  2142. "\n---------------\n"
  2143. "rx_pkt_hdr_tlv \n"
  2144. "---------------\n"
  2145. "phy_ppdu_id %d ",
  2146. pkt_hdr_tlv->phy_ppdu_id);
  2147. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2148. }
  2149. #endif
  2150. /**
  2151. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2152. * structure
  2153. * @hal_ring: pointer to hal_srng structure
  2154. *
  2155. * Return: ring_id
  2156. */
  2157. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2158. {
  2159. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2160. }
  2161. /* Rx MSDU link pointer info */
  2162. struct hal_rx_msdu_link_ptr_info {
  2163. struct rx_msdu_link msdu_link;
  2164. struct hal_buf_info msdu_link_buf_info;
  2165. };
  2166. /**
  2167. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2168. *
  2169. * @nbuf: Pointer to data buffer field
  2170. * Returns: pointer to rx_pkt_tlvs
  2171. */
  2172. static inline
  2173. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2174. {
  2175. return (struct rx_pkt_tlvs *)rx_buf_start;
  2176. }
  2177. /**
  2178. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2179. *
  2180. * @pkt_tlvs: Pointer to pkt_tlvs
  2181. * Returns: pointer to rx_mpdu_info structure
  2182. */
  2183. static inline
  2184. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2185. {
  2186. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2187. }
  2188. #define DOT11_SEQ_FRAG_MASK 0x000f
  2189. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2190. /**
  2191. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2192. *
  2193. * @nbuf: Network buffer
  2194. * Returns: rx fragment number
  2195. */
  2196. static inline
  2197. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2198. uint8_t *buf)
  2199. {
  2200. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2201. }
  2202. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2203. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2204. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2205. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2206. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2207. /**
  2208. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2209. *
  2210. * @nbuf: Network buffer
  2211. * Returns: rx more fragment bit
  2212. */
  2213. static inline
  2214. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2215. {
  2216. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2217. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2218. uint16_t frame_ctrl = 0;
  2219. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2220. DOT11_FC1_MORE_FRAG_OFFSET;
  2221. /* more fragment bit if at offset bit 4 */
  2222. return frame_ctrl;
  2223. }
  2224. /**
  2225. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2226. *
  2227. * @nbuf: Network buffer
  2228. * Returns: rx more fragment bit
  2229. *
  2230. */
  2231. static inline
  2232. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2233. {
  2234. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2235. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2236. uint16_t frame_ctrl = 0;
  2237. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2238. return frame_ctrl;
  2239. }
  2240. /*
  2241. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2242. *
  2243. * @nbuf: Network buffer
  2244. * Returns: flag to indicate whether the nbuf has MC/BC address
  2245. */
  2246. static inline
  2247. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2248. {
  2249. uint8 *buf = qdf_nbuf_data(nbuf);
  2250. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2251. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2252. return rx_attn->mcast_bcast;
  2253. }
  2254. /*
  2255. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2256. * @hal_soc_hdl: hal soc handle
  2257. * @nbuf: Network buffer
  2258. *
  2259. * Return: value of sequence control valid field
  2260. */
  2261. static inline
  2262. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2263. uint8_t *buf)
  2264. {
  2265. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2266. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2267. }
  2268. /*
  2269. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2270. * @hal_soc_hdl: hal soc handle
  2271. * @nbuf: Network buffer
  2272. *
  2273. * Returns: value of frame control valid field
  2274. */
  2275. static inline
  2276. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2277. uint8_t *buf)
  2278. {
  2279. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2280. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2281. }
  2282. /**
  2283. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2284. * @hal_soc_hdl: hal soc handle
  2285. * @nbuf: Network buffer
  2286. * Returns: value of mpdu 4th address valid field
  2287. */
  2288. static inline
  2289. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2290. uint8_t *buf)
  2291. {
  2292. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2293. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2294. }
  2295. /*
  2296. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2297. *
  2298. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2299. * Returns: None
  2300. */
  2301. static inline
  2302. void hal_rx_clear_mpdu_desc_info(
  2303. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2304. {
  2305. qdf_mem_zero(rx_mpdu_desc_info,
  2306. sizeof(*rx_mpdu_desc_info));
  2307. }
  2308. /*
  2309. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2310. *
  2311. * @msdu_link_ptr: HAL view of msdu link ptr
  2312. * @size: number of msdu link pointers
  2313. * Returns: None
  2314. */
  2315. static inline
  2316. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2317. int size)
  2318. {
  2319. qdf_mem_zero(msdu_link_ptr,
  2320. (sizeof(*msdu_link_ptr) * size));
  2321. }
  2322. /*
  2323. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2324. * @msdu_link_ptr: msdu link pointer
  2325. * @mpdu_desc_info: mpdu descriptor info
  2326. *
  2327. * Build a list of msdus using msdu link pointer. If the
  2328. * number of msdus are more, chain them together
  2329. *
  2330. * Returns: Number of processed msdus
  2331. */
  2332. static inline
  2333. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2334. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2335. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2336. {
  2337. int j;
  2338. struct rx_msdu_link *msdu_link_ptr =
  2339. &msdu_link_ptr_info->msdu_link;
  2340. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2341. struct rx_msdu_details *msdu_details =
  2342. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2343. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2344. struct rx_msdu_desc_info *msdu_desc_info;
  2345. uint8_t fragno, more_frag;
  2346. uint8_t *rx_desc_info;
  2347. struct hal_rx_msdu_list msdu_list;
  2348. for (j = 0; j < num_msdus; j++) {
  2349. msdu_desc_info =
  2350. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2351. hal_soc);
  2352. msdu_list.msdu_info[j].msdu_flags =
  2353. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2354. msdu_list.msdu_info[j].msdu_len =
  2355. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2356. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2357. &msdu_details[j].buffer_addr_info_details);
  2358. }
  2359. /* Chain msdu links together */
  2360. if (prev_msdu_link_ptr) {
  2361. /* 31-0 bits of the physical address */
  2362. prev_msdu_link_ptr->
  2363. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2364. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2365. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2366. /* 39-32 bits of the physical address */
  2367. prev_msdu_link_ptr->
  2368. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2369. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2370. >> 32) &
  2371. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2372. prev_msdu_link_ptr->
  2373. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2374. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2375. }
  2376. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2377. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2378. /* mark first and last MSDUs */
  2379. rx_desc_info = qdf_nbuf_data(msdu);
  2380. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2381. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2382. /* TODO: create skb->fragslist[] */
  2383. if (more_frag == 0) {
  2384. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2385. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2386. } else if (fragno == 1) {
  2387. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2388. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2389. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2390. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2391. }
  2392. num_msdus++;
  2393. /* Number of MSDUs per mpdu descriptor is updated */
  2394. mpdu_desc_info->msdu_count += num_msdus;
  2395. } else {
  2396. num_msdus = 0;
  2397. prev_msdu_link_ptr = msdu_link_ptr;
  2398. }
  2399. return num_msdus;
  2400. }
  2401. /*
  2402. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2403. *
  2404. * @ring_desc: HAL view of ring descriptor
  2405. * @mpdu_des_info: saved mpdu desc info
  2406. * @msdu_link_ptr: saved msdu link ptr
  2407. *
  2408. * API used explicitly for rx defrag to update ring desc with
  2409. * mpdu desc info and msdu link ptr before reinjecting the
  2410. * packet back to REO
  2411. *
  2412. * Returns: None
  2413. */
  2414. static inline
  2415. void hal_rx_defrag_update_src_ring_desc(
  2416. hal_ring_desc_t ring_desc,
  2417. void *saved_mpdu_desc_info,
  2418. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2419. {
  2420. struct reo_entrance_ring *reo_ent_ring;
  2421. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2422. struct hal_buf_info buf_info;
  2423. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2424. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2425. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2426. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2427. sizeof(*reo_ring_mpdu_desc_info));
  2428. /*
  2429. * TODO: Check for additional fields that need configuration in
  2430. * reo_ring_mpdu_desc_info
  2431. */
  2432. /* Update msdu_link_ptr in the reo entrance ring */
  2433. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2434. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2435. buf_info.sw_cookie =
  2436. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2437. }
  2438. /*
  2439. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2440. *
  2441. * @msdu_link_desc_va: msdu link descriptor handle
  2442. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2443. *
  2444. * API used to save msdu link information along with physical
  2445. * address. The API also copues the sw cookie.
  2446. *
  2447. * Returns: None
  2448. */
  2449. static inline
  2450. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2451. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2452. struct hal_buf_info *hbi)
  2453. {
  2454. struct rx_msdu_link *msdu_link_ptr =
  2455. (struct rx_msdu_link *)msdu_link_desc_va;
  2456. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2457. sizeof(struct rx_msdu_link));
  2458. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2459. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2460. }
  2461. /*
  2462. * hal_rx_get_desc_len(): Returns rx descriptor length
  2463. *
  2464. * Returns the size of rx_pkt_tlvs which follows the
  2465. * data in the nbuf
  2466. *
  2467. * Returns: Length of rx descriptor
  2468. */
  2469. static inline
  2470. uint16_t hal_rx_get_desc_len(void)
  2471. {
  2472. return sizeof(struct rx_pkt_tlvs);
  2473. }
  2474. /*
  2475. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2476. * reo_entrance_ring descriptor
  2477. *
  2478. * @reo_ent_desc: reo_entrance_ring descriptor
  2479. * Returns: value of rxdma_push_reason
  2480. */
  2481. static inline
  2482. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2483. {
  2484. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2485. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2486. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2487. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2488. }
  2489. /**
  2490. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2491. * reo_entrance_ring descriptor
  2492. * @reo_ent_desc: reo_entrance_ring descriptor
  2493. * Return: value of rxdma_error_code
  2494. */
  2495. static inline
  2496. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2497. {
  2498. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2499. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2500. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2501. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2502. }
  2503. /**
  2504. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2505. * save it to hal_wbm_err_desc_info structure passed by caller
  2506. * @wbm_desc: wbm ring descriptor
  2507. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2508. * Return: void
  2509. */
  2510. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2511. struct hal_wbm_err_desc_info *wbm_er_info,
  2512. hal_soc_handle_t hal_soc_hdl)
  2513. {
  2514. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2515. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2516. }
  2517. /**
  2518. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2519. * the reserved bytes of rx_tlv_hdr
  2520. * @buf: start of rx_tlv_hdr
  2521. * @wbm_er_info: hal_wbm_err_desc_info structure
  2522. * Return: void
  2523. */
  2524. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2525. struct hal_wbm_err_desc_info *wbm_er_info)
  2526. {
  2527. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2528. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2529. sizeof(struct hal_wbm_err_desc_info));
  2530. }
  2531. /**
  2532. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2533. * the reserved bytes of rx_tlv_hdr.
  2534. * @buf: start of rx_tlv_hdr
  2535. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2536. * Return: void
  2537. */
  2538. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2539. struct hal_wbm_err_desc_info *wbm_er_info)
  2540. {
  2541. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2542. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2543. sizeof(struct hal_wbm_err_desc_info));
  2544. }
  2545. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2546. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2547. RX_MSDU_START_5_NSS_OFFSET)), \
  2548. RX_MSDU_START_5_NSS_MASK, \
  2549. RX_MSDU_START_5_NSS_LSB))
  2550. /**
  2551. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2552. *
  2553. * @ hal_soc: HAL version of the SOC pointer
  2554. * @ hw_desc_addr: Start address of Rx HW TLVs
  2555. * @ rs: Status for monitor mode
  2556. *
  2557. * Return: void
  2558. */
  2559. static inline
  2560. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2561. void *hw_desc_addr,
  2562. struct mon_rx_status *rs)
  2563. {
  2564. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2565. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2566. }
  2567. /*
  2568. * hal_rx_get_tlv(): API to get the tlv
  2569. *
  2570. * @hal_soc: HAL version of the SOC pointer
  2571. * @rx_tlv: TLV data extracted from the rx packet
  2572. * Return: uint8_t
  2573. */
  2574. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2575. {
  2576. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2577. }
  2578. /*
  2579. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2580. * Interval from rx_msdu_start
  2581. *
  2582. * @hal_soc: HAL version of the SOC pointer
  2583. * @buf: pointer to the start of RX PKT TLV header
  2584. * Return: uint32_t(nss)
  2585. */
  2586. static inline
  2587. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2588. {
  2589. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2590. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2591. }
  2592. /**
  2593. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2594. * human readable format.
  2595. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2596. * @ dbg_level: log level.
  2597. *
  2598. * Return: void
  2599. */
  2600. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2601. struct rx_msdu_start *msdu_start,
  2602. uint8_t dbg_level)
  2603. {
  2604. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2605. }
  2606. /**
  2607. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2608. * info details
  2609. *
  2610. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2611. *
  2612. *
  2613. */
  2614. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2615. uint8_t *buf)
  2616. {
  2617. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2618. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2619. }
  2620. /*
  2621. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2622. * Interval from rx_msdu_start
  2623. *
  2624. * @buf: pointer to the start of RX PKT TLV header
  2625. * Return: uint32_t(reception_type)
  2626. */
  2627. static inline
  2628. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2629. uint8_t *buf)
  2630. {
  2631. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2632. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2633. }
  2634. /**
  2635. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2636. * RX TLVs
  2637. * @ buf: pointer the pkt buffer.
  2638. * @ dbg_level: log level.
  2639. *
  2640. * Return: void
  2641. */
  2642. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2643. uint8_t *buf, uint8_t dbg_level)
  2644. {
  2645. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2646. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2647. struct rx_mpdu_start *mpdu_start =
  2648. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2649. struct rx_msdu_start *msdu_start =
  2650. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2651. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2652. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2653. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2654. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2655. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2656. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2657. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2658. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2659. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2660. }
  2661. /**
  2662. * hal_reo_status_get_header_generic - Process reo desc info
  2663. * @d - Pointer to reo descriptior
  2664. * @b - tlv type info
  2665. * @h - Pointer to hal_reo_status_header where info to be stored
  2666. * @hal- pointer to hal_soc structure
  2667. * Return - none.
  2668. *
  2669. */
  2670. static inline
  2671. void hal_reo_status_get_header(uint32_t *d, int b,
  2672. void *h, struct hal_soc *hal_soc)
  2673. {
  2674. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2675. }
  2676. /**
  2677. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2678. *
  2679. * @hal_soc_hdl: hal_soc handle
  2680. * @hw_desc_addr: hardware descriptor address
  2681. *
  2682. * Return: 0 - success/ non-zero failure
  2683. */
  2684. static inline
  2685. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2686. void *hw_desc_addr)
  2687. {
  2688. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2689. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2690. }
  2691. static inline
  2692. uint32_t
  2693. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2694. struct rx_msdu_start *rx_msdu_start;
  2695. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2696. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2697. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2698. }
  2699. #ifdef NO_RX_PKT_HDR_TLV
  2700. static inline
  2701. uint8_t *
  2702. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2703. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2704. "[%s][%d] decap format not raw", __func__, __LINE__);
  2705. QDF_ASSERT(0);
  2706. return 0;
  2707. }
  2708. #else
  2709. static inline
  2710. uint8_t *
  2711. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2712. uint8_t *rx_pkt_hdr;
  2713. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2714. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2715. return rx_pkt_hdr;
  2716. }
  2717. #endif
  2718. #ifdef NO_RX_PKT_HDR_TLV
  2719. static inline
  2720. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2721. uint8_t *rx_tlv_hdr)
  2722. {
  2723. uint8_t decap_format;
  2724. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2725. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2726. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2727. return true;
  2728. }
  2729. return false;
  2730. }
  2731. #else
  2732. static inline
  2733. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2734. uint8_t *rx_tlv_hdr)
  2735. {
  2736. return true;
  2737. }
  2738. #endif
  2739. /**
  2740. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2741. * from rx_msdu_end TLV
  2742. * @buf: pointer to the start of RX PKT TLV headers
  2743. *
  2744. * Return: fse metadata value from MSDU END TLV
  2745. */
  2746. static inline uint32_t
  2747. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2748. uint8_t *buf)
  2749. {
  2750. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2751. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2752. }
  2753. /**
  2754. * hal_rx_msdu_flow_idx_get: API to get flow index
  2755. * from rx_msdu_end TLV
  2756. * @buf: pointer to the start of RX PKT TLV headers
  2757. *
  2758. * Return: flow index value from MSDU END TLV
  2759. */
  2760. static inline uint32_t
  2761. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2762. uint8_t *buf)
  2763. {
  2764. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2765. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2766. }
  2767. /**
  2768. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2769. * from rx_msdu_end TLV
  2770. * @buf: pointer to the start of RX PKT TLV headers
  2771. *
  2772. * Return: flow index timeout value from MSDU END TLV
  2773. */
  2774. static inline bool
  2775. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2776. uint8_t *buf)
  2777. {
  2778. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2779. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2780. }
  2781. /**
  2782. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2783. * from rx_msdu_end TLV
  2784. * @buf: pointer to the start of RX PKT TLV headers
  2785. *
  2786. * Return: flow index invalid value from MSDU END TLV
  2787. */
  2788. static inline bool
  2789. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2790. uint8_t *buf)
  2791. {
  2792. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2793. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2794. }
  2795. /**
  2796. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2797. * @hal_soc_hdl: hal_soc handle
  2798. * @hw_desc_addr: hardware descriptor address
  2799. *
  2800. * Return: 0 - success/ non-zero failure
  2801. */
  2802. static inline
  2803. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2804. void *hw_desc_addr)
  2805. {
  2806. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2807. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(hw_desc_addr);
  2808. }
  2809. /**
  2810. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2811. * @hal_soc_hdl: hal_soc handle
  2812. * @buf: rx tlv address
  2813. *
  2814. * Return: sw peer id
  2815. */
  2816. static inline
  2817. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  2818. uint8_t *buf)
  2819. {
  2820. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2821. if ((!hal_soc) || (!hal_soc->ops)) {
  2822. hal_err("hal handle is NULL");
  2823. QDF_BUG(0);
  2824. return QDF_STATUS_E_INVAL;
  2825. }
  2826. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  2827. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  2828. return QDF_STATUS_E_INVAL;
  2829. }
  2830. static inline
  2831. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  2832. void *link_desc_addr)
  2833. {
  2834. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2835. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  2836. }
  2837. static inline
  2838. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  2839. void *msdu_addr)
  2840. {
  2841. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2842. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  2843. }
  2844. static inline
  2845. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2846. void *hw_addr)
  2847. {
  2848. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2849. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  2850. }
  2851. static inline
  2852. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2853. void *hw_addr)
  2854. {
  2855. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2856. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  2857. }
  2858. static inline
  2859. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  2860. uint8_t *buf)
  2861. {
  2862. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2863. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  2864. }
  2865. static inline
  2866. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2867. {
  2868. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2869. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  2870. }
  2871. static inline
  2872. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  2873. uint8_t *buf)
  2874. {
  2875. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2876. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  2877. }
  2878. static inline
  2879. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  2880. uint8_t *buf)
  2881. {
  2882. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2883. return hal_soc->ops->hal_rx_get_filter_category(buf);
  2884. }
  2885. static inline
  2886. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  2887. uint8_t *buf)
  2888. {
  2889. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2890. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  2891. }
  2892. /**
  2893. * hal_reo_config(): Set reo config parameters
  2894. * @soc: hal soc handle
  2895. * @reg_val: value to be set
  2896. * @reo_params: reo parameters
  2897. *
  2898. * Return: void
  2899. */
  2900. static inline
  2901. void hal_reo_config(struct hal_soc *hal_soc,
  2902. uint32_t reg_val,
  2903. struct hal_reo_params *reo_params)
  2904. {
  2905. hal_soc->ops->hal_reo_config(hal_soc,
  2906. reg_val,
  2907. reo_params);
  2908. }
  2909. /**
  2910. * hal_rx_msdu_get_flow_params: API to get flow index,
  2911. * flow index invalid and flow index timeout from rx_msdu_end TLV
  2912. * @buf: pointer to the start of RX PKT TLV headers
  2913. * @flow_invalid: pointer to return value of flow_idx_valid
  2914. * @flow_timeout: pointer to return value of flow_idx_timeout
  2915. * @flow_index: pointer to return value of flow_idx
  2916. *
  2917. * Return: none
  2918. */
  2919. static inline void
  2920. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  2921. uint8_t *buf,
  2922. bool *flow_invalid,
  2923. bool *flow_timeout,
  2924. uint32_t *flow_index)
  2925. {
  2926. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2927. if ((!hal_soc) || (!hal_soc->ops)) {
  2928. hal_err("hal handle is NULL");
  2929. QDF_BUG(0);
  2930. return;
  2931. }
  2932. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  2933. hal_soc->ops->
  2934. hal_rx_msdu_get_flow_params(buf,
  2935. flow_invalid,
  2936. flow_timeout,
  2937. flow_index);
  2938. }
  2939. static inline
  2940. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  2941. uint8_t *buf)
  2942. {
  2943. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2944. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  2945. }
  2946. static inline
  2947. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  2948. uint8_t *buf)
  2949. {
  2950. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2951. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  2952. }
  2953. #endif /* _HAL_RX_H */