sde_encoder.c 141 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  135. struct sde_kms *sde_kms)
  136. {
  137. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  138. u32 cpu_dma_latency;
  139. if (!sde_kms->catalog)
  140. return;
  141. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  142. pm_qos_add_request(&sde_enc->pm_qos_cpu_req,
  143. PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  144. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency);
  145. }
  146. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  147. struct sde_kms *sde_kms)
  148. {
  149. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  150. if (!sde_kms->catalog)
  151. return;
  152. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  153. }
  154. static bool _sde_encoder_is_autorefresh_enabled(
  155. struct sde_encoder_virt *sde_enc)
  156. {
  157. struct drm_connector *drm_conn;
  158. if (!sde_enc->cur_master ||
  159. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  160. return false;
  161. drm_conn = sde_enc->cur_master->connector;
  162. if (!drm_conn || !drm_conn->state)
  163. return false;
  164. return sde_connector_get_property(drm_conn->state,
  165. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  166. }
  167. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  168. struct sde_hw_qdss *hw_qdss,
  169. struct sde_encoder_phys *phys, bool enable)
  170. {
  171. if (sde_enc->qdss_status == enable)
  172. return;
  173. sde_enc->qdss_status = enable;
  174. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  175. sde_enc->qdss_status);
  176. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  177. }
  178. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  179. s64 timeout_ms, struct sde_encoder_wait_info *info)
  180. {
  181. int rc = 0;
  182. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  183. ktime_t cur_ktime;
  184. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  185. do {
  186. rc = wait_event_timeout(*(info->wq),
  187. atomic_read(info->atomic_cnt) == info->count_check,
  188. wait_time_jiffies);
  189. cur_ktime = ktime_get();
  190. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  191. timeout_ms, atomic_read(info->atomic_cnt),
  192. info->count_check);
  193. /* If we timed out, counter is valid and time is less, wait again */
  194. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  195. (rc == 0) &&
  196. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  197. return rc;
  198. }
  199. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  200. {
  201. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  202. return sde_enc &&
  203. (sde_enc->disp_info.display_type ==
  204. SDE_CONNECTOR_PRIMARY);
  205. }
  206. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  207. {
  208. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  209. return sde_enc &&
  210. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  211. }
  212. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  213. {
  214. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  215. return sde_enc && sde_enc->cur_master &&
  216. sde_enc->cur_master->cont_splash_enabled;
  217. }
  218. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  219. enum sde_intr_idx intr_idx)
  220. {
  221. SDE_EVT32(DRMID(phys_enc->parent),
  222. phys_enc->intf_idx - INTF_0,
  223. phys_enc->hw_pp->idx - PINGPONG_0,
  224. intr_idx);
  225. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  226. if (phys_enc->parent_ops.handle_frame_done)
  227. phys_enc->parent_ops.handle_frame_done(
  228. phys_enc->parent, phys_enc,
  229. SDE_ENCODER_FRAME_EVENT_ERROR);
  230. }
  231. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  232. enum sde_intr_idx intr_idx,
  233. struct sde_encoder_wait_info *wait_info)
  234. {
  235. struct sde_encoder_irq *irq;
  236. u32 irq_status;
  237. int ret, i;
  238. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  239. SDE_ERROR("invalid params\n");
  240. return -EINVAL;
  241. }
  242. irq = &phys_enc->irq[intr_idx];
  243. /* note: do master / slave checking outside */
  244. /* return EWOULDBLOCK since we know the wait isn't necessary */
  245. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  246. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  247. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  248. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  249. return -EWOULDBLOCK;
  250. }
  251. if (irq->irq_idx < 0) {
  252. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  253. irq->name, irq->hw_idx);
  254. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  255. irq->irq_idx);
  256. return 0;
  257. }
  258. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  259. atomic_read(wait_info->atomic_cnt));
  260. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  261. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  262. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  263. /*
  264. * Some module X may disable interrupt for longer duration
  265. * and it may trigger all interrupts including timer interrupt
  266. * when module X again enable the interrupt.
  267. * That may cause interrupt wait timeout API in this API.
  268. * It is handled by split the wait timer in two halves.
  269. */
  270. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  271. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  272. irq->hw_idx,
  273. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  274. wait_info);
  275. if (ret)
  276. break;
  277. }
  278. if (ret <= 0) {
  279. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  280. irq->irq_idx, true);
  281. if (irq_status) {
  282. unsigned long flags;
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  284. irq->hw_idx, irq->irq_idx,
  285. phys_enc->hw_pp->idx - PINGPONG_0,
  286. atomic_read(wait_info->atomic_cnt));
  287. SDE_DEBUG_PHYS(phys_enc,
  288. "done but irq %d not triggered\n",
  289. irq->irq_idx);
  290. local_irq_save(flags);
  291. irq->cb.func(phys_enc, irq->irq_idx);
  292. local_irq_restore(flags);
  293. ret = 0;
  294. } else {
  295. ret = -ETIMEDOUT;
  296. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  297. irq->hw_idx, irq->irq_idx,
  298. phys_enc->hw_pp->idx - PINGPONG_0,
  299. atomic_read(wait_info->atomic_cnt), irq_status,
  300. SDE_EVTLOG_ERROR);
  301. }
  302. } else {
  303. ret = 0;
  304. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  305. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  306. atomic_read(wait_info->atomic_cnt));
  307. }
  308. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  309. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  310. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  311. return ret;
  312. }
  313. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  314. enum sde_intr_idx intr_idx)
  315. {
  316. struct sde_encoder_irq *irq;
  317. int ret = 0;
  318. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  319. SDE_ERROR("invalid params\n");
  320. return -EINVAL;
  321. }
  322. irq = &phys_enc->irq[intr_idx];
  323. if (irq->irq_idx >= 0) {
  324. SDE_DEBUG_PHYS(phys_enc,
  325. "skipping already registered irq %s type %d\n",
  326. irq->name, irq->intr_type);
  327. return 0;
  328. }
  329. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  330. irq->intr_type, irq->hw_idx);
  331. if (irq->irq_idx < 0) {
  332. SDE_ERROR_PHYS(phys_enc,
  333. "failed to lookup IRQ index for %s type:%d\n",
  334. irq->name, irq->intr_type);
  335. return -EINVAL;
  336. }
  337. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  338. &irq->cb);
  339. if (ret) {
  340. SDE_ERROR_PHYS(phys_enc,
  341. "failed to register IRQ callback for %s\n",
  342. irq->name);
  343. irq->irq_idx = -EINVAL;
  344. return ret;
  345. }
  346. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  347. if (ret) {
  348. SDE_ERROR_PHYS(phys_enc,
  349. "enable IRQ for intr:%s failed, irq_idx %d\n",
  350. irq->name, irq->irq_idx);
  351. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  352. irq->irq_idx, &irq->cb);
  353. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  354. irq->irq_idx, SDE_EVTLOG_ERROR);
  355. irq->irq_idx = -EINVAL;
  356. return ret;
  357. }
  358. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  359. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  360. irq->name, irq->irq_idx);
  361. return ret;
  362. }
  363. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  364. enum sde_intr_idx intr_idx)
  365. {
  366. struct sde_encoder_irq *irq;
  367. int ret;
  368. if (!phys_enc) {
  369. SDE_ERROR("invalid encoder\n");
  370. return -EINVAL;
  371. }
  372. irq = &phys_enc->irq[intr_idx];
  373. /* silently skip irqs that weren't registered */
  374. if (irq->irq_idx < 0) {
  375. SDE_ERROR(
  376. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  377. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  378. irq->irq_idx);
  379. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  380. irq->irq_idx, SDE_EVTLOG_ERROR);
  381. return 0;
  382. }
  383. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  384. if (ret)
  385. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  386. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  387. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  388. &irq->cb);
  389. if (ret)
  390. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  391. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  393. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  394. irq->irq_idx = -EINVAL;
  395. return 0;
  396. }
  397. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  398. struct sde_encoder_hw_resources *hw_res,
  399. struct drm_connector_state *conn_state)
  400. {
  401. struct sde_encoder_virt *sde_enc = NULL;
  402. struct msm_mode_info mode_info;
  403. int i = 0;
  404. if (!hw_res || !drm_enc || !conn_state) {
  405. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  406. !drm_enc, !hw_res, !conn_state);
  407. return;
  408. }
  409. sde_enc = to_sde_encoder_virt(drm_enc);
  410. SDE_DEBUG_ENC(sde_enc, "\n");
  411. /* Query resources used by phys encs, expected to be without overlap */
  412. memset(hw_res, 0, sizeof(*hw_res));
  413. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  414. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  415. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  416. if (phys && phys->ops.get_hw_resources)
  417. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  418. }
  419. /*
  420. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  421. * called from atomic_check phase. Use the below API to get mode
  422. * information of the temporary conn_state passed
  423. */
  424. sde_connector_state_get_mode_info(conn_state, &mode_info);
  425. hw_res->topology = mode_info.topology;
  426. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  427. hw_res->display_type = sde_enc->disp_info.display_type;
  428. }
  429. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  430. {
  431. struct sde_encoder_virt *sde_enc = NULL;
  432. int i = 0;
  433. if (!drm_enc) {
  434. SDE_ERROR("invalid encoder\n");
  435. return;
  436. }
  437. sde_enc = to_sde_encoder_virt(drm_enc);
  438. SDE_DEBUG_ENC(sde_enc, "\n");
  439. mutex_lock(&sde_enc->enc_lock);
  440. sde_rsc_client_destroy(sde_enc->rsc_client);
  441. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  442. struct sde_encoder_phys *phys;
  443. phys = sde_enc->phys_vid_encs[i];
  444. if (phys && phys->ops.destroy) {
  445. phys->ops.destroy(phys);
  446. --sde_enc->num_phys_encs;
  447. sde_enc->phys_encs[i] = NULL;
  448. }
  449. phys = sde_enc->phys_cmd_encs[i];
  450. if (phys && phys->ops.destroy) {
  451. phys->ops.destroy(phys);
  452. --sde_enc->num_phys_encs;
  453. sde_enc->phys_encs[i] = NULL;
  454. }
  455. }
  456. if (sde_enc->num_phys_encs)
  457. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  458. sde_enc->num_phys_encs);
  459. sde_enc->num_phys_encs = 0;
  460. mutex_unlock(&sde_enc->enc_lock);
  461. drm_encoder_cleanup(drm_enc);
  462. mutex_destroy(&sde_enc->enc_lock);
  463. kfree(sde_enc->input_handler);
  464. sde_enc->input_handler = NULL;
  465. kfree(sde_enc);
  466. }
  467. void sde_encoder_helper_update_intf_cfg(
  468. struct sde_encoder_phys *phys_enc)
  469. {
  470. struct sde_encoder_virt *sde_enc;
  471. struct sde_hw_intf_cfg_v1 *intf_cfg;
  472. enum sde_3d_blend_mode mode_3d;
  473. if (!phys_enc || !phys_enc->hw_pp) {
  474. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  475. return;
  476. }
  477. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  478. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  479. SDE_DEBUG_ENC(sde_enc,
  480. "intf_cfg updated for %d at idx %d\n",
  481. phys_enc->intf_idx,
  482. intf_cfg->intf_count);
  483. /* setup interface configuration */
  484. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  485. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  486. return;
  487. }
  488. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  489. if (phys_enc == sde_enc->cur_master) {
  490. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  491. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  492. else
  493. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  494. }
  495. /* configure this interface as master for split display */
  496. if (phys_enc->split_role == ENC_ROLE_MASTER)
  497. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  498. /* setup which pp blk will connect to this intf */
  499. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  500. phys_enc->hw_intf->ops.bind_pingpong_blk(
  501. phys_enc->hw_intf,
  502. true,
  503. phys_enc->hw_pp->idx);
  504. /*setup merge_3d configuration */
  505. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  506. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  507. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  508. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  509. phys_enc->hw_pp->merge_3d->idx;
  510. if (phys_enc->hw_pp->ops.setup_3d_mode)
  511. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  512. mode_3d);
  513. }
  514. void sde_encoder_helper_split_config(
  515. struct sde_encoder_phys *phys_enc,
  516. enum sde_intf interface)
  517. {
  518. struct sde_encoder_virt *sde_enc;
  519. struct split_pipe_cfg *cfg;
  520. struct sde_hw_mdp *hw_mdptop;
  521. enum sde_rm_topology_name topology;
  522. struct msm_display_info *disp_info;
  523. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  524. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  525. return;
  526. }
  527. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  528. hw_mdptop = phys_enc->hw_mdptop;
  529. disp_info = &sde_enc->disp_info;
  530. cfg = &phys_enc->hw_intf->cfg;
  531. memset(cfg, 0, sizeof(*cfg));
  532. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  533. return;
  534. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  535. cfg->split_link_en = true;
  536. /**
  537. * disable split modes since encoder will be operating in as the only
  538. * encoder, either for the entire use case in the case of, for example,
  539. * single DSI, or for this frame in the case of left/right only partial
  540. * update.
  541. */
  542. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  543. if (hw_mdptop->ops.setup_split_pipe)
  544. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  545. if (hw_mdptop->ops.setup_pp_split)
  546. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  547. return;
  548. }
  549. cfg->en = true;
  550. cfg->mode = phys_enc->intf_mode;
  551. cfg->intf = interface;
  552. if (cfg->en && phys_enc->ops.needs_single_flush &&
  553. phys_enc->ops.needs_single_flush(phys_enc))
  554. cfg->split_flush_en = true;
  555. topology = sde_connector_get_topology_name(phys_enc->connector);
  556. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  557. cfg->pp_split_slave = cfg->intf;
  558. else
  559. cfg->pp_split_slave = INTF_MAX;
  560. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  561. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  562. if (hw_mdptop->ops.setup_split_pipe)
  563. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  564. } else if (sde_enc->hw_pp[0]) {
  565. /*
  566. * slave encoder
  567. * - determine split index from master index,
  568. * assume master is first pp
  569. */
  570. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  571. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  572. cfg->pp_split_index);
  573. if (hw_mdptop->ops.setup_pp_split)
  574. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  575. }
  576. }
  577. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  578. {
  579. struct sde_encoder_virt *sde_enc;
  580. int i = 0;
  581. if (!drm_enc)
  582. return false;
  583. sde_enc = to_sde_encoder_virt(drm_enc);
  584. if (!sde_enc)
  585. return false;
  586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  587. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  588. if (phys && phys->in_clone_mode)
  589. return true;
  590. }
  591. return false;
  592. }
  593. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  594. struct drm_crtc_state *crtc_state,
  595. struct drm_connector_state *conn_state)
  596. {
  597. const struct drm_display_mode *mode;
  598. struct drm_display_mode *adj_mode;
  599. int i = 0;
  600. int ret = 0;
  601. mode = &crtc_state->mode;
  602. adj_mode = &crtc_state->adjusted_mode;
  603. /* perform atomic check on the first physical encoder (master) */
  604. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  605. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  606. if (phys && phys->ops.atomic_check)
  607. ret = phys->ops.atomic_check(phys, crtc_state,
  608. conn_state);
  609. else if (phys && phys->ops.mode_fixup)
  610. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  611. ret = -EINVAL;
  612. if (ret) {
  613. SDE_ERROR_ENC(sde_enc,
  614. "mode unsupported, phys idx %d\n", i);
  615. break;
  616. }
  617. }
  618. return ret;
  619. }
  620. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  621. struct drm_crtc_state *crtc_state,
  622. struct drm_connector_state *conn_state,
  623. struct sde_connector_state *sde_conn_state,
  624. struct sde_crtc_state *sde_crtc_state)
  625. {
  626. int ret = 0;
  627. if (crtc_state->mode_changed || crtc_state->active_changed) {
  628. struct sde_rect mode_roi, roi;
  629. mode_roi.x = 0;
  630. mode_roi.y = 0;
  631. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  632. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  633. if (sde_conn_state->rois.num_rects) {
  634. sde_kms_rect_merge_rectangles(
  635. &sde_conn_state->rois, &roi);
  636. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  637. SDE_ERROR_ENC(sde_enc,
  638. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  639. roi.x, roi.y, roi.w, roi.h);
  640. ret = -EINVAL;
  641. }
  642. }
  643. if (sde_crtc_state->user_roi_list.num_rects) {
  644. sde_kms_rect_merge_rectangles(
  645. &sde_crtc_state->user_roi_list, &roi);
  646. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  647. SDE_ERROR_ENC(sde_enc,
  648. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  649. roi.x, roi.y, roi.w, roi.h);
  650. ret = -EINVAL;
  651. }
  652. }
  653. }
  654. return ret;
  655. }
  656. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  657. struct drm_crtc_state *crtc_state,
  658. struct drm_connector_state *conn_state,
  659. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  660. struct sde_connector *sde_conn,
  661. struct sde_connector_state *sde_conn_state)
  662. {
  663. int ret = 0;
  664. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  665. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  666. struct msm_display_topology *topology = NULL;
  667. ret = sde_connector_get_mode_info(&sde_conn->base,
  668. adj_mode, &sde_conn_state->mode_info);
  669. if (ret) {
  670. SDE_ERROR_ENC(sde_enc,
  671. "failed to get mode info, rc = %d\n", ret);
  672. return ret;
  673. }
  674. if (sde_conn_state->mode_info.comp_info.comp_type &&
  675. sde_conn_state->mode_info.comp_info.comp_ratio >=
  676. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  677. SDE_ERROR_ENC(sde_enc,
  678. "invalid compression ratio: %d\n",
  679. sde_conn_state->mode_info.comp_info.comp_ratio);
  680. ret = -EINVAL;
  681. return ret;
  682. }
  683. /* Reserve dynamic resources, indicating atomic_check phase */
  684. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  685. conn_state, true);
  686. if (ret) {
  687. SDE_ERROR_ENC(sde_enc,
  688. "RM failed to reserve resources, rc = %d\n",
  689. ret);
  690. return ret;
  691. }
  692. /**
  693. * Update connector state with the topology selected for the
  694. * resource set validated. Reset the topology if we are
  695. * de-activating crtc.
  696. */
  697. if (crtc_state->active)
  698. topology = &sde_conn_state->mode_info.topology;
  699. ret = sde_rm_update_topology(conn_state, topology);
  700. if (ret) {
  701. SDE_ERROR_ENC(sde_enc,
  702. "RM failed to update topology, rc: %d\n", ret);
  703. return ret;
  704. }
  705. ret = sde_connector_set_blob_data(conn_state->connector,
  706. conn_state,
  707. CONNECTOR_PROP_SDE_INFO);
  708. if (ret) {
  709. SDE_ERROR_ENC(sde_enc,
  710. "connector failed to update info, rc: %d\n",
  711. ret);
  712. return ret;
  713. }
  714. }
  715. return ret;
  716. }
  717. static int sde_encoder_virt_atomic_check(
  718. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  719. struct drm_connector_state *conn_state)
  720. {
  721. struct sde_encoder_virt *sde_enc;
  722. struct msm_drm_private *priv;
  723. struct sde_kms *sde_kms;
  724. const struct drm_display_mode *mode;
  725. struct drm_display_mode *adj_mode;
  726. struct sde_connector *sde_conn = NULL;
  727. struct sde_connector_state *sde_conn_state = NULL;
  728. struct sde_crtc_state *sde_crtc_state = NULL;
  729. enum sde_rm_topology_name old_top;
  730. int ret = 0;
  731. if (!drm_enc || !crtc_state || !conn_state) {
  732. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  733. !drm_enc, !crtc_state, !conn_state);
  734. return -EINVAL;
  735. }
  736. sde_enc = to_sde_encoder_virt(drm_enc);
  737. SDE_DEBUG_ENC(sde_enc, "\n");
  738. priv = drm_enc->dev->dev_private;
  739. sde_kms = to_sde_kms(priv->kms);
  740. mode = &crtc_state->mode;
  741. adj_mode = &crtc_state->adjusted_mode;
  742. sde_conn = to_sde_connector(conn_state->connector);
  743. sde_conn_state = to_sde_connector_state(conn_state);
  744. sde_crtc_state = to_sde_crtc_state(crtc_state);
  745. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  746. crtc_state->active_changed, crtc_state->connectors_changed);
  747. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  748. conn_state);
  749. if (ret)
  750. return ret;
  751. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  752. conn_state, sde_conn_state, sde_crtc_state);
  753. if (ret)
  754. return ret;
  755. /**
  756. * record topology in previous atomic state to be able to handle
  757. * topology transitions correctly.
  758. */
  759. old_top = sde_connector_get_property(conn_state,
  760. CONNECTOR_PROP_TOPOLOGY_NAME);
  761. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  762. if (ret)
  763. return ret;
  764. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  765. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  766. if (ret)
  767. return ret;
  768. ret = sde_connector_roi_v1_check_roi(conn_state);
  769. if (ret) {
  770. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  771. ret);
  772. return ret;
  773. }
  774. drm_mode_set_crtcinfo(adj_mode, 0);
  775. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  776. return ret;
  777. }
  778. static void _sde_encoder_get_connector_roi(
  779. struct sde_encoder_virt *sde_enc,
  780. struct sde_rect *merged_conn_roi)
  781. {
  782. struct drm_connector *drm_conn;
  783. struct sde_connector_state *c_state;
  784. if (!sde_enc || !merged_conn_roi)
  785. return;
  786. drm_conn = sde_enc->phys_encs[0]->connector;
  787. if (!drm_conn || !drm_conn->state)
  788. return;
  789. c_state = to_sde_connector_state(drm_conn->state);
  790. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  791. }
  792. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  793. {
  794. struct sde_encoder_virt *sde_enc;
  795. struct drm_connector *drm_conn;
  796. struct drm_display_mode *adj_mode;
  797. struct sde_rect roi;
  798. if (!drm_enc) {
  799. SDE_ERROR("invalid encoder parameter\n");
  800. return -EINVAL;
  801. }
  802. sde_enc = to_sde_encoder_virt(drm_enc);
  803. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  804. SDE_ERROR("invalid crtc parameter\n");
  805. return -EINVAL;
  806. }
  807. if (!sde_enc->cur_master) {
  808. SDE_ERROR("invalid cur_master parameter\n");
  809. return -EINVAL;
  810. }
  811. adj_mode = &sde_enc->cur_master->cached_mode;
  812. drm_conn = sde_enc->cur_master->connector;
  813. _sde_encoder_get_connector_roi(sde_enc, &roi);
  814. if (sde_kms_rect_is_null(&roi)) {
  815. roi.w = adj_mode->hdisplay;
  816. roi.h = adj_mode->vdisplay;
  817. }
  818. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  819. sizeof(sde_enc->prv_conn_roi));
  820. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  821. return 0;
  822. }
  823. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  824. u32 vsync_source, bool is_dummy)
  825. {
  826. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  827. struct msm_drm_private *priv;
  828. struct sde_kms *sde_kms;
  829. struct sde_hw_mdp *hw_mdptop;
  830. struct drm_encoder *drm_enc;
  831. struct sde_encoder_virt *sde_enc;
  832. int i;
  833. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  834. if (!sde_enc) {
  835. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  836. return;
  837. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  838. SDE_ERROR("invalid num phys enc %d/%d\n",
  839. sde_enc->num_phys_encs,
  840. (int) ARRAY_SIZE(sde_enc->hw_pp));
  841. return;
  842. }
  843. drm_enc = &sde_enc->base;
  844. /* this pointers are checked in virt_enable_helper */
  845. priv = drm_enc->dev->dev_private;
  846. sde_kms = to_sde_kms(priv->kms);
  847. if (!sde_kms) {
  848. SDE_ERROR("invalid sde_kms\n");
  849. return;
  850. }
  851. hw_mdptop = sde_kms->hw_mdp;
  852. if (!hw_mdptop) {
  853. SDE_ERROR("invalid mdptop\n");
  854. return;
  855. }
  856. if (hw_mdptop->ops.setup_vsync_source) {
  857. for (i = 0; i < sde_enc->num_phys_encs; i++)
  858. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  859. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  860. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  861. vsync_cfg.vsync_source = vsync_source;
  862. vsync_cfg.is_dummy = is_dummy;
  863. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  864. }
  865. }
  866. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  867. struct msm_display_info *disp_info, bool is_dummy)
  868. {
  869. struct sde_encoder_phys *phys;
  870. int i;
  871. u32 vsync_source;
  872. if (!sde_enc || !disp_info) {
  873. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  874. sde_enc != NULL, disp_info != NULL);
  875. return;
  876. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  877. SDE_ERROR("invalid num phys enc %d/%d\n",
  878. sde_enc->num_phys_encs,
  879. (int) ARRAY_SIZE(sde_enc->hw_pp));
  880. return;
  881. }
  882. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  883. if (is_dummy)
  884. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  885. sde_enc->te_source;
  886. else if (disp_info->is_te_using_watchdog_timer)
  887. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  888. else
  889. vsync_source = sde_enc->te_source;
  890. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  891. disp_info->is_te_using_watchdog_timer);
  892. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  893. phys = sde_enc->phys_encs[i];
  894. if (phys && phys->ops.setup_vsync_source)
  895. phys->ops.setup_vsync_source(phys,
  896. vsync_source, is_dummy);
  897. }
  898. }
  899. }
  900. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  901. bool watchdog_te)
  902. {
  903. struct sde_encoder_virt *sde_enc;
  904. struct msm_display_info disp_info;
  905. if (!drm_enc) {
  906. pr_err("invalid drm encoder\n");
  907. return -EINVAL;
  908. }
  909. sde_enc = to_sde_encoder_virt(drm_enc);
  910. sde_encoder_control_te(drm_enc, false);
  911. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  912. disp_info.is_te_using_watchdog_timer = watchdog_te;
  913. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  914. sde_encoder_control_te(drm_enc, true);
  915. return 0;
  916. }
  917. static int _sde_encoder_rsc_client_update_vsync_wait(
  918. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  919. int wait_vblank_crtc_id)
  920. {
  921. int wait_refcount = 0, ret = 0;
  922. int pipe = -1;
  923. int wait_count = 0;
  924. struct drm_crtc *primary_crtc;
  925. struct drm_crtc *crtc;
  926. crtc = sde_enc->crtc;
  927. if (wait_vblank_crtc_id)
  928. wait_refcount =
  929. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  930. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  931. SDE_EVTLOG_FUNC_ENTRY);
  932. if (crtc->base.id != wait_vblank_crtc_id) {
  933. primary_crtc = drm_crtc_find(drm_enc->dev,
  934. NULL, wait_vblank_crtc_id);
  935. if (!primary_crtc) {
  936. SDE_ERROR_ENC(sde_enc,
  937. "failed to find primary crtc id %d\n",
  938. wait_vblank_crtc_id);
  939. return -EINVAL;
  940. }
  941. pipe = drm_crtc_index(primary_crtc);
  942. }
  943. /**
  944. * note: VBLANK is expected to be enabled at this point in
  945. * resource control state machine if on primary CRTC
  946. */
  947. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  948. if (sde_rsc_client_is_state_update_complete(
  949. sde_enc->rsc_client))
  950. break;
  951. if (crtc->base.id == wait_vblank_crtc_id)
  952. ret = sde_encoder_wait_for_event(drm_enc,
  953. MSM_ENC_VBLANK);
  954. else
  955. drm_wait_one_vblank(drm_enc->dev, pipe);
  956. if (ret) {
  957. SDE_ERROR_ENC(sde_enc,
  958. "wait for vblank failed ret:%d\n", ret);
  959. /**
  960. * rsc hardware may hang without vsync. avoid rsc hang
  961. * by generating the vsync from watchdog timer.
  962. */
  963. if (crtc->base.id == wait_vblank_crtc_id)
  964. sde_encoder_helper_switch_vsync(drm_enc, true);
  965. }
  966. }
  967. if (wait_count >= MAX_RSC_WAIT)
  968. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  969. SDE_EVTLOG_ERROR);
  970. if (wait_refcount)
  971. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  972. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  973. SDE_EVTLOG_FUNC_EXIT);
  974. return ret;
  975. }
  976. static int _sde_encoder_update_rsc_client(
  977. struct drm_encoder *drm_enc, bool enable)
  978. {
  979. struct sde_encoder_virt *sde_enc;
  980. struct drm_crtc *crtc;
  981. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  982. struct sde_rsc_cmd_config *rsc_config;
  983. int ret;
  984. struct msm_display_info *disp_info;
  985. struct msm_mode_info *mode_info;
  986. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  987. u32 qsync_mode = 0, v_front_porch;
  988. struct drm_display_mode *mode;
  989. bool is_vid_mode;
  990. if (!drm_enc || !drm_enc->dev) {
  991. SDE_ERROR("invalid encoder arguments\n");
  992. return -EINVAL;
  993. }
  994. sde_enc = to_sde_encoder_virt(drm_enc);
  995. mode_info = &sde_enc->mode_info;
  996. crtc = sde_enc->crtc;
  997. if (!sde_enc->crtc) {
  998. SDE_ERROR("invalid crtc parameter\n");
  999. return -EINVAL;
  1000. }
  1001. disp_info = &sde_enc->disp_info;
  1002. rsc_config = &sde_enc->rsc_config;
  1003. if (!sde_enc->rsc_client) {
  1004. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1005. return 0;
  1006. }
  1007. /**
  1008. * only primary command mode panel without Qsync can request CMD state.
  1009. * all other panels/displays can request for VID state including
  1010. * secondary command mode panel.
  1011. * Clone mode encoder can request CLK STATE only.
  1012. */
  1013. if (sde_enc->cur_master)
  1014. qsync_mode = sde_connector_get_qsync_mode(
  1015. sde_enc->cur_master->connector);
  1016. if (sde_encoder_in_clone_mode(drm_enc) ||
  1017. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1018. (disp_info->display_type && qsync_mode))
  1019. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1020. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1021. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1022. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1023. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1024. SDE_EVT32(rsc_state, qsync_mode);
  1025. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1026. MSM_DISPLAY_VIDEO_MODE);
  1027. mode = &sde_enc->crtc->state->mode;
  1028. v_front_porch = mode->vsync_start - mode->vdisplay;
  1029. /* compare specific items and reconfigure the rsc */
  1030. if ((rsc_config->fps != mode_info->frame_rate) ||
  1031. (rsc_config->vtotal != mode_info->vtotal) ||
  1032. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1033. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1034. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1035. rsc_config->fps = mode_info->frame_rate;
  1036. rsc_config->vtotal = mode_info->vtotal;
  1037. /*
  1038. * for video mode, prefill lines should not go beyond vertical
  1039. * front porch for RSCC configuration. This will ensure bw
  1040. * downvotes are not sent within the active region. Additional
  1041. * -1 is to give one line time for rscc mode min_threshold.
  1042. */
  1043. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1044. rsc_config->prefill_lines = v_front_porch - 1;
  1045. else
  1046. rsc_config->prefill_lines = mode_info->prefill_lines;
  1047. rsc_config->jitter_numer = mode_info->jitter_numer;
  1048. rsc_config->jitter_denom = mode_info->jitter_denom;
  1049. sde_enc->rsc_state_init = false;
  1050. }
  1051. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1052. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1053. /* update it only once */
  1054. sde_enc->rsc_state_init = true;
  1055. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1056. rsc_state, rsc_config, crtc->base.id,
  1057. &wait_vblank_crtc_id);
  1058. } else {
  1059. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1060. rsc_state, NULL, crtc->base.id,
  1061. &wait_vblank_crtc_id);
  1062. }
  1063. /**
  1064. * if RSC performed a state change that requires a VBLANK wait, it will
  1065. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1066. *
  1067. * if we are the primary display, we will need to enable and wait
  1068. * locally since we hold the commit thread
  1069. *
  1070. * if we are an external display, we must send a signal to the primary
  1071. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1072. * by the primary panel's VBLANK signals
  1073. */
  1074. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1075. if (ret) {
  1076. SDE_ERROR_ENC(sde_enc,
  1077. "sde rsc client update failed ret:%d\n", ret);
  1078. return ret;
  1079. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1080. return ret;
  1081. }
  1082. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1083. sde_enc, wait_vblank_crtc_id);
  1084. return ret;
  1085. }
  1086. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1087. {
  1088. struct sde_encoder_virt *sde_enc;
  1089. int i;
  1090. if (!drm_enc) {
  1091. SDE_ERROR("invalid encoder\n");
  1092. return;
  1093. }
  1094. sde_enc = to_sde_encoder_virt(drm_enc);
  1095. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1096. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1097. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1098. if (phys && phys->ops.irq_control)
  1099. phys->ops.irq_control(phys, enable);
  1100. }
  1101. }
  1102. /* keep track of the userspace vblank during modeset */
  1103. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1104. u32 sw_event)
  1105. {
  1106. struct sde_encoder_virt *sde_enc;
  1107. bool enable;
  1108. int i;
  1109. if (!drm_enc) {
  1110. SDE_ERROR("invalid encoder\n");
  1111. return;
  1112. }
  1113. sde_enc = to_sde_encoder_virt(drm_enc);
  1114. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1115. sw_event, sde_enc->vblank_enabled);
  1116. /* nothing to do if vblank not enabled by userspace */
  1117. if (!sde_enc->vblank_enabled)
  1118. return;
  1119. /* disable vblank on pre_modeset */
  1120. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1121. enable = false;
  1122. /* enable vblank on post_modeset */
  1123. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1124. enable = true;
  1125. else
  1126. return;
  1127. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1128. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1129. if (phys && phys->ops.control_vblank_irq)
  1130. phys->ops.control_vblank_irq(phys, enable);
  1131. }
  1132. }
  1133. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1134. {
  1135. struct sde_encoder_virt *sde_enc;
  1136. if (!drm_enc)
  1137. return NULL;
  1138. sde_enc = to_sde_encoder_virt(drm_enc);
  1139. return sde_enc->rsc_client;
  1140. }
  1141. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1142. bool enable)
  1143. {
  1144. struct msm_drm_private *priv;
  1145. struct sde_kms *sde_kms;
  1146. struct sde_encoder_virt *sde_enc;
  1147. int rc;
  1148. bool is_cmd_mode = false;
  1149. sde_enc = to_sde_encoder_virt(drm_enc);
  1150. priv = drm_enc->dev->dev_private;
  1151. sde_kms = to_sde_kms(priv->kms);
  1152. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1153. is_cmd_mode = true;
  1154. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1155. SDE_EVT32(DRMID(drm_enc), enable);
  1156. if (!sde_enc->cur_master) {
  1157. SDE_ERROR("encoder master not set\n");
  1158. return -EINVAL;
  1159. }
  1160. if (enable) {
  1161. /* enable SDE core clks */
  1162. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1163. if (rc < 0) {
  1164. SDE_ERROR("failed to enable power resource %d\n", rc);
  1165. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1166. return rc;
  1167. }
  1168. sde_enc->elevated_ahb_vote = true;
  1169. /* enable DSI clks */
  1170. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1171. true);
  1172. if (rc) {
  1173. SDE_ERROR("failed to enable clk control %d\n", rc);
  1174. pm_runtime_put_sync(drm_enc->dev->dev);
  1175. return rc;
  1176. }
  1177. /* enable all the irq */
  1178. _sde_encoder_irq_control(drm_enc, true);
  1179. if (is_cmd_mode)
  1180. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1181. } else {
  1182. if (is_cmd_mode)
  1183. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1184. /* disable all the irq */
  1185. _sde_encoder_irq_control(drm_enc, false);
  1186. /* disable DSI clks */
  1187. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1188. /* disable SDE core clks */
  1189. pm_runtime_put_sync(drm_enc->dev->dev);
  1190. }
  1191. return 0;
  1192. }
  1193. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1194. bool enable, u32 frame_count)
  1195. {
  1196. struct sde_encoder_virt *sde_enc;
  1197. int i;
  1198. if (!drm_enc) {
  1199. SDE_ERROR("invalid encoder\n");
  1200. return;
  1201. }
  1202. sde_enc = to_sde_encoder_virt(drm_enc);
  1203. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1204. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1205. if (!phys || !phys->ops.setup_misr)
  1206. continue;
  1207. phys->ops.setup_misr(phys, enable, frame_count);
  1208. }
  1209. }
  1210. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1211. unsigned int type, unsigned int code, int value)
  1212. {
  1213. struct drm_encoder *drm_enc = NULL;
  1214. struct sde_encoder_virt *sde_enc = NULL;
  1215. struct msm_drm_thread *disp_thread = NULL;
  1216. struct msm_drm_private *priv = NULL;
  1217. if (!handle || !handle->handler || !handle->handler->private) {
  1218. SDE_ERROR("invalid encoder for the input event\n");
  1219. return;
  1220. }
  1221. drm_enc = (struct drm_encoder *)handle->handler->private;
  1222. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1223. SDE_ERROR("invalid parameters\n");
  1224. return;
  1225. }
  1226. priv = drm_enc->dev->dev_private;
  1227. sde_enc = to_sde_encoder_virt(drm_enc);
  1228. if (!sde_enc->crtc || (sde_enc->crtc->index
  1229. >= ARRAY_SIZE(priv->disp_thread))) {
  1230. SDE_DEBUG_ENC(sde_enc,
  1231. "invalid cached CRTC: %d or crtc index: %d\n",
  1232. sde_enc->crtc == NULL,
  1233. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1234. return;
  1235. }
  1236. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1237. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1238. kthread_queue_work(&disp_thread->worker,
  1239. &sde_enc->input_event_work);
  1240. }
  1241. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1242. {
  1243. struct sde_encoder_virt *sde_enc;
  1244. if (!drm_enc) {
  1245. SDE_ERROR("invalid encoder\n");
  1246. return;
  1247. }
  1248. sde_enc = to_sde_encoder_virt(drm_enc);
  1249. /* return early if there is no state change */
  1250. if (sde_enc->idle_pc_enabled == enable)
  1251. return;
  1252. sde_enc->idle_pc_enabled = enable;
  1253. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1254. SDE_EVT32(sde_enc->idle_pc_enabled);
  1255. }
  1256. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1257. u32 sw_event)
  1258. {
  1259. struct drm_encoder *drm_enc = &sde_enc->base;
  1260. struct msm_drm_private *priv;
  1261. unsigned int lp, idle_pc_duration;
  1262. struct msm_drm_thread *disp_thread;
  1263. bool autorefresh_enabled = false;
  1264. autorefresh_enabled = _sde_encoder_is_autorefresh_enabled(sde_enc);
  1265. if (autorefresh_enabled)
  1266. return;
  1267. /* set idle timeout based on master connector's lp value */
  1268. if (sde_enc->cur_master)
  1269. lp = sde_connector_get_lp(
  1270. sde_enc->cur_master->connector);
  1271. else
  1272. lp = SDE_MODE_DPMS_ON;
  1273. if (lp == SDE_MODE_DPMS_LP2)
  1274. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1275. else
  1276. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1277. priv = drm_enc->dev->dev_private;
  1278. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1279. kthread_mod_delayed_work(
  1280. &disp_thread->worker,
  1281. &sde_enc->delayed_off_work,
  1282. msecs_to_jiffies(idle_pc_duration));
  1283. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1284. autorefresh_enabled,
  1285. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1286. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1287. sw_event);
  1288. }
  1289. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1290. u32 sw_event)
  1291. {
  1292. if (kthread_cancel_delayed_work_sync(
  1293. &sde_enc->delayed_off_work))
  1294. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1295. sw_event);
  1296. }
  1297. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1298. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1299. {
  1300. int ret = 0;
  1301. mutex_lock(&sde_enc->rc_lock);
  1302. /* return if the resource control is already in ON state */
  1303. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1304. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1305. sw_event);
  1306. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1307. SDE_EVTLOG_FUNC_CASE1);
  1308. goto end;
  1309. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1310. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1311. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1312. sw_event, sde_enc->rc_state);
  1313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1314. SDE_EVTLOG_ERROR);
  1315. goto end;
  1316. }
  1317. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1318. _sde_encoder_irq_control(drm_enc, true);
  1319. } else {
  1320. /* enable all the clks and resources */
  1321. ret = _sde_encoder_resource_control_helper(drm_enc,
  1322. true);
  1323. if (ret) {
  1324. SDE_ERROR_ENC(sde_enc,
  1325. "sw_event:%d, rc in state %d\n",
  1326. sw_event, sde_enc->rc_state);
  1327. SDE_EVT32(DRMID(drm_enc), sw_event,
  1328. sde_enc->rc_state,
  1329. SDE_EVTLOG_ERROR);
  1330. goto end;
  1331. }
  1332. _sde_encoder_update_rsc_client(drm_enc, true);
  1333. }
  1334. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1335. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1336. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1337. /* restart delayed off work, if required */
  1338. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1339. end:
  1340. mutex_unlock(&sde_enc->rc_lock);
  1341. return ret;
  1342. }
  1343. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1344. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1345. {
  1346. /* cancel delayed off work, if any */
  1347. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1348. mutex_lock(&sde_enc->rc_lock);
  1349. if (is_vid_mode &&
  1350. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1351. _sde_encoder_irq_control(drm_enc, true);
  1352. }
  1353. /* skip if is already OFF or IDLE, resources are off already */
  1354. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1355. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1356. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1357. sw_event, sde_enc->rc_state);
  1358. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1359. SDE_EVTLOG_FUNC_CASE3);
  1360. goto end;
  1361. }
  1362. /**
  1363. * IRQs are still enabled currently, which allows wait for
  1364. * VBLANK which RSC may require to correctly transition to OFF
  1365. */
  1366. _sde_encoder_update_rsc_client(drm_enc, false);
  1367. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1368. SDE_ENC_RC_STATE_PRE_OFF,
  1369. SDE_EVTLOG_FUNC_CASE3);
  1370. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1371. end:
  1372. mutex_unlock(&sde_enc->rc_lock);
  1373. return 0;
  1374. }
  1375. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1376. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1377. {
  1378. int ret = 0;
  1379. /* cancel vsync event work and timer */
  1380. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1381. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1382. del_timer_sync(&sde_enc->vsync_event_timer);
  1383. mutex_lock(&sde_enc->rc_lock);
  1384. /* return if the resource control is already in OFF state */
  1385. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1386. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1387. sw_event);
  1388. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1389. SDE_EVTLOG_FUNC_CASE4);
  1390. goto end;
  1391. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1392. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1393. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1394. sw_event, sde_enc->rc_state);
  1395. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1396. SDE_EVTLOG_ERROR);
  1397. ret = -EINVAL;
  1398. goto end;
  1399. }
  1400. /**
  1401. * expect to arrive here only if in either idle state or pre-off
  1402. * and in IDLE state the resources are already disabled
  1403. */
  1404. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1405. _sde_encoder_resource_control_helper(drm_enc, false);
  1406. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1407. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1408. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1409. end:
  1410. mutex_unlock(&sde_enc->rc_lock);
  1411. return ret;
  1412. }
  1413. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1414. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1415. {
  1416. int ret = 0;
  1417. /* cancel delayed off work, if any */
  1418. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1419. mutex_lock(&sde_enc->rc_lock);
  1420. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1421. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1422. sw_event);
  1423. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1424. SDE_EVTLOG_FUNC_CASE5);
  1425. goto end;
  1426. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1427. /* enable all the clks and resources */
  1428. ret = _sde_encoder_resource_control_helper(drm_enc,
  1429. true);
  1430. if (ret) {
  1431. SDE_ERROR_ENC(sde_enc,
  1432. "sw_event:%d, rc in state %d\n",
  1433. sw_event, sde_enc->rc_state);
  1434. SDE_EVT32(DRMID(drm_enc), sw_event,
  1435. sde_enc->rc_state,
  1436. SDE_EVTLOG_ERROR);
  1437. goto end;
  1438. }
  1439. _sde_encoder_update_rsc_client(drm_enc, true);
  1440. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1441. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1442. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1443. }
  1444. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1445. if (ret && ret != -EWOULDBLOCK) {
  1446. SDE_ERROR_ENC(sde_enc,
  1447. "wait for commit done returned %d\n",
  1448. ret);
  1449. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1450. ret, SDE_EVTLOG_ERROR);
  1451. ret = -EINVAL;
  1452. goto end;
  1453. }
  1454. _sde_encoder_irq_control(drm_enc, false);
  1455. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1456. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1457. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1458. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1459. end:
  1460. mutex_unlock(&sde_enc->rc_lock);
  1461. return ret;
  1462. }
  1463. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1464. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1465. {
  1466. int ret = 0;
  1467. mutex_lock(&sde_enc->rc_lock);
  1468. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1469. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1470. sw_event);
  1471. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1472. SDE_EVTLOG_FUNC_CASE5);
  1473. goto end;
  1474. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1475. SDE_ERROR_ENC(sde_enc,
  1476. "sw_event:%d, rc:%d !MODESET state\n",
  1477. sw_event, sde_enc->rc_state);
  1478. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1479. SDE_EVTLOG_ERROR);
  1480. ret = -EINVAL;
  1481. goto end;
  1482. }
  1483. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1484. _sde_encoder_irq_control(drm_enc, true);
  1485. _sde_encoder_update_rsc_client(drm_enc, true);
  1486. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1487. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1488. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1489. end:
  1490. mutex_unlock(&sde_enc->rc_lock);
  1491. return ret;
  1492. }
  1493. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1494. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1495. {
  1496. mutex_lock(&sde_enc->rc_lock);
  1497. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1498. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1499. sw_event, sde_enc->rc_state);
  1500. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1501. SDE_EVTLOG_ERROR);
  1502. goto end;
  1503. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1504. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1505. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1506. sde_crtc_frame_pending(sde_enc->crtc),
  1507. SDE_EVTLOG_ERROR);
  1508. _sde_encoder_rc_restart_delayed(sde_enc,
  1509. SDE_ENC_RC_EVENT_ENTER_IDLE);
  1510. goto end;
  1511. }
  1512. if (is_vid_mode) {
  1513. _sde_encoder_irq_control(drm_enc, false);
  1514. } else {
  1515. /* disable all the clks and resources */
  1516. _sde_encoder_update_rsc_client(drm_enc, false);
  1517. _sde_encoder_resource_control_helper(drm_enc, false);
  1518. }
  1519. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1520. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1521. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1522. end:
  1523. mutex_unlock(&sde_enc->rc_lock);
  1524. return 0;
  1525. }
  1526. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1527. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1528. struct msm_drm_private *priv, bool is_vid_mode)
  1529. {
  1530. bool autorefresh_enabled = false;
  1531. struct msm_drm_thread *disp_thread;
  1532. int ret = 0;
  1533. if (!sde_enc->crtc ||
  1534. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1535. SDE_DEBUG_ENC(sde_enc,
  1536. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1537. sde_enc->crtc == NULL,
  1538. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1539. sw_event);
  1540. return -EINVAL;
  1541. }
  1542. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1543. mutex_lock(&sde_enc->rc_lock);
  1544. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1545. if (sde_enc->cur_master &&
  1546. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1547. autorefresh_enabled =
  1548. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1549. sde_enc->cur_master);
  1550. if (autorefresh_enabled) {
  1551. SDE_DEBUG_ENC(sde_enc,
  1552. "not handling early wakeup since auto refresh is enabled\n");
  1553. goto end;
  1554. }
  1555. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1556. kthread_mod_delayed_work(&disp_thread->worker,
  1557. &sde_enc->delayed_off_work,
  1558. msecs_to_jiffies(
  1559. IDLE_POWERCOLLAPSE_DURATION));
  1560. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1561. /* enable all the clks and resources */
  1562. ret = _sde_encoder_resource_control_helper(drm_enc,
  1563. true);
  1564. if (ret) {
  1565. SDE_ERROR_ENC(sde_enc,
  1566. "sw_event:%d, rc in state %d\n",
  1567. sw_event, sde_enc->rc_state);
  1568. SDE_EVT32(DRMID(drm_enc), sw_event,
  1569. sde_enc->rc_state,
  1570. SDE_EVTLOG_ERROR);
  1571. goto end;
  1572. }
  1573. _sde_encoder_update_rsc_client(drm_enc, true);
  1574. /*
  1575. * In some cases, commit comes with slight delay
  1576. * (> 80 ms)after early wake up, prevent clock switch
  1577. * off to avoid jank in next update. So, increase the
  1578. * command mode idle timeout sufficiently to prevent
  1579. * such case.
  1580. */
  1581. kthread_mod_delayed_work(&disp_thread->worker,
  1582. &sde_enc->delayed_off_work,
  1583. msecs_to_jiffies(
  1584. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1585. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1586. }
  1587. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1588. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1589. end:
  1590. mutex_unlock(&sde_enc->rc_lock);
  1591. return ret;
  1592. }
  1593. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1594. u32 sw_event)
  1595. {
  1596. struct sde_encoder_virt *sde_enc;
  1597. struct msm_drm_private *priv;
  1598. int ret = 0;
  1599. bool is_vid_mode = false;
  1600. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1601. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1602. sw_event);
  1603. return -EINVAL;
  1604. }
  1605. sde_enc = to_sde_encoder_virt(drm_enc);
  1606. priv = drm_enc->dev->dev_private;
  1607. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1608. is_vid_mode = true;
  1609. /*
  1610. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1611. * events and return early for other events (ie wb display).
  1612. */
  1613. if (!sde_enc->idle_pc_enabled &&
  1614. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1615. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1616. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1617. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1618. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1619. return 0;
  1620. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1621. sw_event, sde_enc->idle_pc_enabled);
  1622. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1623. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1624. switch (sw_event) {
  1625. case SDE_ENC_RC_EVENT_KICKOFF:
  1626. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1627. is_vid_mode);
  1628. break;
  1629. case SDE_ENC_RC_EVENT_PRE_STOP:
  1630. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1631. is_vid_mode);
  1632. break;
  1633. case SDE_ENC_RC_EVENT_STOP:
  1634. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1635. break;
  1636. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1637. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1638. break;
  1639. case SDE_ENC_RC_EVENT_POST_MODESET:
  1640. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1641. break;
  1642. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1643. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1644. is_vid_mode);
  1645. break;
  1646. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1647. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1648. priv, is_vid_mode);
  1649. break;
  1650. default:
  1651. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1652. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1653. break;
  1654. }
  1655. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1656. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1657. return ret;
  1658. }
  1659. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1660. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1661. {
  1662. int i = 0;
  1663. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1664. if (intf_mode == INTF_MODE_CMD)
  1665. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1666. else if (intf_mode == INTF_MODE_VIDEO)
  1667. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1668. _sde_encoder_update_rsc_client(drm_enc, true);
  1669. if (intf_mode == INTF_MODE_CMD) {
  1670. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1671. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1672. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1673. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1674. msm_is_mode_seamless_poms(adj_mode),
  1675. SDE_EVTLOG_FUNC_CASE1);
  1676. } else if (intf_mode == INTF_MODE_VIDEO) {
  1677. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1678. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1679. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1680. msm_is_mode_seamless_poms(adj_mode),
  1681. SDE_EVTLOG_FUNC_CASE2);
  1682. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1683. }
  1684. }
  1685. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1686. struct drm_display_mode *mode,
  1687. struct drm_display_mode *adj_mode)
  1688. {
  1689. struct sde_encoder_virt *sde_enc;
  1690. struct msm_drm_private *priv;
  1691. struct sde_kms *sde_kms;
  1692. struct drm_connector_list_iter conn_iter;
  1693. struct drm_connector *conn = NULL, *conn_search;
  1694. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1695. struct sde_rm_hw_iter vdc_iter;
  1696. struct sde_rm_hw_request request_hw;
  1697. enum sde_intf_mode intf_mode;
  1698. bool is_cmd_mode = false;
  1699. int i = 0, ret;
  1700. if (!drm_enc) {
  1701. SDE_ERROR("invalid encoder\n");
  1702. return;
  1703. }
  1704. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1705. SDE_ERROR("power resource is not enabled\n");
  1706. return;
  1707. }
  1708. sde_enc = to_sde_encoder_virt(drm_enc);
  1709. SDE_DEBUG_ENC(sde_enc, "\n");
  1710. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1711. is_cmd_mode = true;
  1712. priv = drm_enc->dev->dev_private;
  1713. sde_kms = to_sde_kms(priv->kms);
  1714. SDE_EVT32(DRMID(drm_enc));
  1715. /*
  1716. * cache the crtc in sde_enc on enable for duration of use case
  1717. * for correctly servicing asynchronous irq events and timers
  1718. */
  1719. if (!drm_enc->crtc) {
  1720. SDE_ERROR("invalid crtc\n");
  1721. return;
  1722. }
  1723. sde_enc->crtc = drm_enc->crtc;
  1724. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  1725. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1726. if (conn_search->encoder == drm_enc) {
  1727. conn = conn_search;
  1728. break;
  1729. }
  1730. }
  1731. drm_connector_list_iter_end(&conn_iter);
  1732. if (!conn) {
  1733. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1734. return;
  1735. } else if (!conn->state) {
  1736. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1737. return;
  1738. }
  1739. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1740. /* store the mode_info */
  1741. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1742. /* release resources before seamless mode change */
  1743. if (msm_is_mode_seamless_dms(adj_mode) ||
  1744. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1745. is_cmd_mode)) {
  1746. /* restore resource state before releasing them */
  1747. ret = sde_encoder_resource_control(drm_enc,
  1748. SDE_ENC_RC_EVENT_PRE_MODESET);
  1749. if (ret) {
  1750. SDE_ERROR_ENC(sde_enc,
  1751. "sde resource control failed: %d\n",
  1752. ret);
  1753. return;
  1754. }
  1755. /*
  1756. * Disable dce before switch the mode and after pre_modeset,
  1757. * to guarantee that previous kickoff finished.
  1758. */
  1759. sde_encoder_dce_disable(sde_enc);
  1760. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1761. _sde_encoder_modeset_helper_locked(drm_enc,
  1762. SDE_ENC_RC_EVENT_PRE_MODESET);
  1763. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1764. }
  1765. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1766. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1767. conn->state, false);
  1768. if (ret) {
  1769. SDE_ERROR_ENC(sde_enc,
  1770. "failed to reserve hw resources, %d\n", ret);
  1771. return;
  1772. }
  1773. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1774. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1775. sde_enc->hw_pp[i] = NULL;
  1776. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1777. break;
  1778. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1779. }
  1780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1781. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1782. if (phys) {
  1783. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1784. SDE_HW_BLK_QDSS);
  1785. for (i = 0; i < QDSS_MAX; i++) {
  1786. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1787. phys->hw_qdss =
  1788. (struct sde_hw_qdss *)qdss_iter.hw;
  1789. break;
  1790. }
  1791. }
  1792. }
  1793. }
  1794. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1795. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1796. sde_enc->hw_dsc[i] = NULL;
  1797. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1798. break;
  1799. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1800. }
  1801. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1802. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1803. sde_enc->hw_vdc[i] = NULL;
  1804. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1805. break;
  1806. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1807. }
  1808. /* Get PP for DSC configuration */
  1809. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1810. struct sde_hw_pingpong *pp = NULL;
  1811. unsigned long features = 0;
  1812. if (!sde_enc->hw_dsc[i])
  1813. continue;
  1814. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1815. request_hw.type = SDE_HW_BLK_PINGPONG;
  1816. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1817. break;
  1818. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1819. features = pp->ops.get_hw_caps(pp);
  1820. if (test_bit(SDE_PINGPONG_DSC, &features))
  1821. sde_enc->hw_dsc_pp[i] = pp;
  1822. else
  1823. sde_enc->hw_dsc_pp[i] = NULL;
  1824. }
  1825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1827. if (phys) {
  1828. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1829. SDE_ERROR_ENC(sde_enc,
  1830. "invalid pingpong block for the encoder\n");
  1831. return;
  1832. }
  1833. phys->hw_pp = sde_enc->hw_pp[i];
  1834. phys->connector = conn->state->connector;
  1835. if (phys->ops.mode_set)
  1836. phys->ops.mode_set(phys, mode, adj_mode);
  1837. }
  1838. }
  1839. /* update resources after seamless mode change */
  1840. if (msm_is_mode_seamless_dms(adj_mode) ||
  1841. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1842. is_cmd_mode))
  1843. sde_encoder_resource_control(&sde_enc->base,
  1844. SDE_ENC_RC_EVENT_POST_MODESET);
  1845. else if (msm_is_mode_seamless_poms(adj_mode))
  1846. _sde_encoder_modeset_helper_locked(drm_enc,
  1847. SDE_ENC_RC_EVENT_POST_MODESET);
  1848. }
  1849. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1850. {
  1851. struct sde_encoder_virt *sde_enc;
  1852. struct sde_encoder_phys *phys;
  1853. int i;
  1854. if (!drm_enc) {
  1855. SDE_ERROR("invalid parameters\n");
  1856. return;
  1857. }
  1858. sde_enc = to_sde_encoder_virt(drm_enc);
  1859. if (!sde_enc) {
  1860. SDE_ERROR("invalid sde encoder\n");
  1861. return;
  1862. }
  1863. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1864. phys = sde_enc->phys_encs[i];
  1865. if (phys && phys->ops.control_te)
  1866. phys->ops.control_te(phys, enable);
  1867. }
  1868. }
  1869. static int _sde_encoder_input_connect(struct input_handler *handler,
  1870. struct input_dev *dev, const struct input_device_id *id)
  1871. {
  1872. struct input_handle *handle;
  1873. int rc = 0;
  1874. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1875. if (!handle)
  1876. return -ENOMEM;
  1877. handle->dev = dev;
  1878. handle->handler = handler;
  1879. handle->name = handler->name;
  1880. rc = input_register_handle(handle);
  1881. if (rc) {
  1882. pr_err("failed to register input handle\n");
  1883. goto error;
  1884. }
  1885. rc = input_open_device(handle);
  1886. if (rc) {
  1887. pr_err("failed to open input device\n");
  1888. goto error_unregister;
  1889. }
  1890. return 0;
  1891. error_unregister:
  1892. input_unregister_handle(handle);
  1893. error:
  1894. kfree(handle);
  1895. return rc;
  1896. }
  1897. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1898. {
  1899. input_close_device(handle);
  1900. input_unregister_handle(handle);
  1901. kfree(handle);
  1902. }
  1903. /**
  1904. * Structure for specifying event parameters on which to receive callbacks.
  1905. * This structure will trigger a callback in case of a touch event (specified by
  1906. * EV_ABS) where there is a change in X and Y coordinates,
  1907. */
  1908. static const struct input_device_id sde_input_ids[] = {
  1909. {
  1910. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1911. .evbit = { BIT_MASK(EV_ABS) },
  1912. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1913. BIT_MASK(ABS_MT_POSITION_X) |
  1914. BIT_MASK(ABS_MT_POSITION_Y) },
  1915. },
  1916. { },
  1917. };
  1918. static void _sde_encoder_input_handler_register(
  1919. struct drm_encoder *drm_enc)
  1920. {
  1921. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1922. int rc;
  1923. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1924. return;
  1925. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  1926. sde_enc->input_handler->private = sde_enc;
  1927. /* register input handler if not already registered */
  1928. rc = input_register_handler(sde_enc->input_handler);
  1929. if (rc) {
  1930. SDE_ERROR("input_handler_register failed, rc= %d\n",
  1931. rc);
  1932. kfree(sde_enc->input_handler);
  1933. }
  1934. }
  1935. }
  1936. static void _sde_encoder_input_handler_unregister(
  1937. struct drm_encoder *drm_enc)
  1938. {
  1939. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1940. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1941. return;
  1942. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  1943. input_unregister_handler(sde_enc->input_handler);
  1944. sde_enc->input_handler->private = NULL;
  1945. }
  1946. }
  1947. static int _sde_encoder_input_handler(
  1948. struct sde_encoder_virt *sde_enc)
  1949. {
  1950. struct input_handler *input_handler = NULL;
  1951. int rc = 0;
  1952. if (sde_enc->input_handler) {
  1953. SDE_ERROR_ENC(sde_enc,
  1954. "input_handle is active. unexpected\n");
  1955. return -EINVAL;
  1956. }
  1957. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  1958. if (!input_handler)
  1959. return -ENOMEM;
  1960. input_handler->event = sde_encoder_input_event_handler;
  1961. input_handler->connect = _sde_encoder_input_connect;
  1962. input_handler->disconnect = _sde_encoder_input_disconnect;
  1963. input_handler->name = "sde";
  1964. input_handler->id_table = sde_input_ids;
  1965. sde_enc->input_handler = input_handler;
  1966. return rc;
  1967. }
  1968. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  1969. {
  1970. struct sde_encoder_virt *sde_enc = NULL;
  1971. struct msm_drm_private *priv;
  1972. struct sde_kms *sde_kms;
  1973. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1974. SDE_ERROR("invalid parameters\n");
  1975. return;
  1976. }
  1977. priv = drm_enc->dev->dev_private;
  1978. sde_kms = to_sde_kms(priv->kms);
  1979. if (!sde_kms) {
  1980. SDE_ERROR("invalid sde_kms\n");
  1981. return;
  1982. }
  1983. sde_enc = to_sde_encoder_virt(drm_enc);
  1984. if (!sde_enc || !sde_enc->cur_master) {
  1985. SDE_DEBUG("invalid sde encoder/master\n");
  1986. return;
  1987. }
  1988. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  1989. sde_enc->cur_master->hw_mdptop &&
  1990. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  1991. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  1992. sde_enc->cur_master->hw_mdptop);
  1993. if (sde_enc->cur_master->hw_mdptop &&
  1994. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  1995. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  1996. sde_enc->cur_master->hw_mdptop,
  1997. sde_kms->catalog);
  1998. if (sde_enc->cur_master->hw_ctl &&
  1999. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2000. !sde_enc->cur_master->cont_splash_enabled)
  2001. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2002. sde_enc->cur_master->hw_ctl,
  2003. &sde_enc->cur_master->intf_cfg_v1);
  2004. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2005. sde_encoder_control_te(drm_enc, true);
  2006. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2007. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2008. }
  2009. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2010. {
  2011. void *dither_cfg = NULL;
  2012. int ret = 0, i = 0;
  2013. size_t len = 0;
  2014. enum sde_rm_topology_name topology;
  2015. struct drm_encoder *drm_enc;
  2016. struct msm_display_dsc_info *dsc = NULL;
  2017. struct sde_encoder_virt *sde_enc;
  2018. struct sde_hw_pingpong *hw_pp;
  2019. u32 bpp, bpc;
  2020. if (!phys || !phys->connector || !phys->hw_pp ||
  2021. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2022. return;
  2023. topology = sde_connector_get_topology_name(phys->connector);
  2024. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2025. (phys->split_role == ENC_ROLE_SLAVE))
  2026. return;
  2027. drm_enc = phys->parent;
  2028. sde_enc = to_sde_encoder_virt(drm_enc);
  2029. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2030. bpc = dsc->config.bits_per_component;
  2031. bpp = dsc->config.bits_per_pixel;
  2032. /* disable dither for 10 bpp or 10bpc dsc config */
  2033. if (bpp == 10 || bpc == 10) {
  2034. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2035. return;
  2036. }
  2037. ret = sde_connector_get_dither_cfg(phys->connector,
  2038. phys->connector->state, &dither_cfg,
  2039. &len, sde_enc->idle_pc_restore);
  2040. /* skip reg writes when return values are invalid or no data */
  2041. if (ret && ret == -ENODATA)
  2042. return;
  2043. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2044. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2045. hw_pp = sde_enc->hw_pp[i];
  2046. phys->hw_pp->ops.setup_dither(hw_pp,
  2047. dither_cfg, len);
  2048. }
  2049. } else {
  2050. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2051. dither_cfg, len);
  2052. }
  2053. }
  2054. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2055. {
  2056. struct sde_encoder_virt *sde_enc = NULL;
  2057. int i;
  2058. if (!drm_enc) {
  2059. SDE_ERROR("invalid encoder\n");
  2060. return;
  2061. }
  2062. sde_enc = to_sde_encoder_virt(drm_enc);
  2063. if (!sde_enc->cur_master) {
  2064. SDE_DEBUG("virt encoder has no master\n");
  2065. return;
  2066. }
  2067. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2068. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2069. sde_enc->idle_pc_restore = true;
  2070. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2071. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2072. if (!phys)
  2073. continue;
  2074. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2075. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2076. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2077. phys->ops.restore(phys);
  2078. _sde_encoder_setup_dither(phys);
  2079. }
  2080. if (sde_enc->cur_master->ops.restore)
  2081. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2082. _sde_encoder_virt_enable_helper(drm_enc);
  2083. }
  2084. static void sde_encoder_off_work(struct kthread_work *work)
  2085. {
  2086. struct sde_encoder_virt *sde_enc = container_of(work,
  2087. struct sde_encoder_virt, delayed_off_work.work);
  2088. struct drm_encoder *drm_enc;
  2089. if (!sde_enc) {
  2090. SDE_ERROR("invalid sde encoder\n");
  2091. return;
  2092. }
  2093. drm_enc = &sde_enc->base;
  2094. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2095. sde_encoder_idle_request(drm_enc);
  2096. SDE_ATRACE_END("sde_encoder_off_work");
  2097. }
  2098. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2099. {
  2100. struct sde_encoder_virt *sde_enc = NULL;
  2101. int i, ret = 0;
  2102. struct msm_compression_info *comp_info = NULL;
  2103. struct drm_display_mode *cur_mode = NULL;
  2104. struct msm_display_info *disp_info;
  2105. if (!drm_enc) {
  2106. SDE_ERROR("invalid encoder\n");
  2107. return;
  2108. }
  2109. sde_enc = to_sde_encoder_virt(drm_enc);
  2110. disp_info = &sde_enc->disp_info;
  2111. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2112. SDE_ERROR("power resource is not enabled\n");
  2113. return;
  2114. }
  2115. if (drm_enc->crtc && !sde_enc->crtc)
  2116. sde_enc->crtc = drm_enc->crtc;
  2117. comp_info = &sde_enc->mode_info.comp_info;
  2118. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2119. SDE_DEBUG_ENC(sde_enc, "\n");
  2120. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2121. sde_enc->cur_master = NULL;
  2122. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2123. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2124. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2125. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2126. sde_enc->cur_master = phys;
  2127. break;
  2128. }
  2129. }
  2130. if (!sde_enc->cur_master) {
  2131. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2132. return;
  2133. }
  2134. _sde_encoder_input_handler_register(drm_enc);
  2135. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2136. || msm_is_mode_seamless_dms(cur_mode)
  2137. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2138. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2139. sde_encoder_off_work);
  2140. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2141. if (ret) {
  2142. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2143. ret);
  2144. return;
  2145. }
  2146. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2147. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2149. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2150. if (!phys)
  2151. continue;
  2152. phys->comp_type = comp_info->comp_type;
  2153. phys->comp_ratio = comp_info->comp_ratio;
  2154. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2155. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2156. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2157. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2158. phys->dsc_extra_pclk_cycle_cnt =
  2159. comp_info->dsc_info.pclk_per_line;
  2160. phys->dsc_extra_disp_width =
  2161. comp_info->dsc_info.extra_width;
  2162. }
  2163. if (phys != sde_enc->cur_master) {
  2164. /**
  2165. * on DMS request, the encoder will be enabled
  2166. * already. Invoke restore to reconfigure the
  2167. * new mode.
  2168. */
  2169. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2170. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2171. phys->ops.restore)
  2172. phys->ops.restore(phys);
  2173. else if (phys->ops.enable)
  2174. phys->ops.enable(phys);
  2175. }
  2176. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2177. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2178. phys->ops.setup_misr(phys, true,
  2179. sde_enc->misr_frame_count);
  2180. }
  2181. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2182. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2183. sde_enc->cur_master->ops.restore)
  2184. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2185. else if (sde_enc->cur_master->ops.enable)
  2186. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2187. _sde_encoder_virt_enable_helper(drm_enc);
  2188. }
  2189. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2190. {
  2191. struct sde_encoder_virt *sde_enc = NULL;
  2192. struct msm_drm_private *priv;
  2193. struct sde_kms *sde_kms;
  2194. enum sde_intf_mode intf_mode;
  2195. int i = 0;
  2196. if (!drm_enc) {
  2197. SDE_ERROR("invalid encoder\n");
  2198. return;
  2199. } else if (!drm_enc->dev) {
  2200. SDE_ERROR("invalid dev\n");
  2201. return;
  2202. } else if (!drm_enc->dev->dev_private) {
  2203. SDE_ERROR("invalid dev_private\n");
  2204. return;
  2205. }
  2206. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2207. SDE_ERROR("power resource is not enabled\n");
  2208. return;
  2209. }
  2210. sde_enc = to_sde_encoder_virt(drm_enc);
  2211. SDE_DEBUG_ENC(sde_enc, "\n");
  2212. priv = drm_enc->dev->dev_private;
  2213. sde_kms = to_sde_kms(priv->kms);
  2214. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2215. SDE_EVT32(DRMID(drm_enc));
  2216. /* wait for idle */
  2217. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2218. _sde_encoder_input_handler_unregister(drm_enc);
  2219. /*
  2220. * For primary command mode and video mode encoders, execute the
  2221. * resource control pre-stop operations before the physical encoders
  2222. * are disabled, to allow the rsc to transition its states properly.
  2223. *
  2224. * For other encoder types, rsc should not be enabled until after
  2225. * they have been fully disabled, so delay the pre-stop operations
  2226. * until after the physical disable calls have returned.
  2227. */
  2228. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2229. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2230. sde_encoder_resource_control(drm_enc,
  2231. SDE_ENC_RC_EVENT_PRE_STOP);
  2232. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2233. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2234. if (phys && phys->ops.disable)
  2235. phys->ops.disable(phys);
  2236. }
  2237. } else {
  2238. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2239. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2240. if (phys && phys->ops.disable)
  2241. phys->ops.disable(phys);
  2242. }
  2243. sde_encoder_resource_control(drm_enc,
  2244. SDE_ENC_RC_EVENT_PRE_STOP);
  2245. }
  2246. /*
  2247. * disable dce after the transfer is complete (for command mode)
  2248. * and after physical encoder is disabled, to make sure timing
  2249. * engine is already disabled (for video mode).
  2250. */
  2251. sde_encoder_dce_disable(sde_enc);
  2252. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2253. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2254. if (sde_enc->phys_encs[i]) {
  2255. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2256. sde_enc->phys_encs[i]->connector = NULL;
  2257. }
  2258. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2259. }
  2260. sde_enc->cur_master = NULL;
  2261. /*
  2262. * clear the cached crtc in sde_enc on use case finish, after all the
  2263. * outstanding events and timers have been completed
  2264. */
  2265. sde_enc->crtc = NULL;
  2266. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2267. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2268. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2269. }
  2270. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2271. struct sde_encoder_phys_wb *wb_enc)
  2272. {
  2273. struct sde_encoder_virt *sde_enc;
  2274. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2275. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2276. if (wb_enc) {
  2277. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2278. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2279. false, phys_enc->hw_pp->idx);
  2280. if (phys_enc->hw_ctl->ops.update_bitmask)
  2281. phys_enc->hw_ctl->ops.update_bitmask(
  2282. phys_enc->hw_ctl,
  2283. SDE_HW_FLUSH_WB,
  2284. wb_enc->hw_wb->idx, true);
  2285. }
  2286. } else {
  2287. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2288. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2289. phys_enc->hw_intf, false,
  2290. phys_enc->hw_pp->idx);
  2291. if (phys_enc->hw_ctl->ops.update_bitmask)
  2292. phys_enc->hw_ctl->ops.update_bitmask(
  2293. phys_enc->hw_ctl,
  2294. SDE_HW_FLUSH_INTF,
  2295. phys_enc->hw_intf->idx, true);
  2296. }
  2297. }
  2298. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2299. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2300. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2301. phys_enc->hw_pp->merge_3d)
  2302. phys_enc->hw_ctl->ops.update_bitmask(
  2303. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2304. phys_enc->hw_pp->merge_3d->idx, true);
  2305. }
  2306. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2307. phys_enc->hw_pp) {
  2308. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2309. false, phys_enc->hw_pp->idx);
  2310. if (phys_enc->hw_ctl->ops.update_bitmask)
  2311. phys_enc->hw_ctl->ops.update_bitmask(
  2312. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2313. phys_enc->hw_cdm->idx, true);
  2314. }
  2315. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2316. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2317. phys_enc->hw_ctl->ops.reset_post_disable)
  2318. phys_enc->hw_ctl->ops.reset_post_disable(
  2319. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2320. phys_enc->hw_pp->merge_3d ?
  2321. phys_enc->hw_pp->merge_3d->idx : 0);
  2322. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2323. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2324. }
  2325. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2326. enum sde_intf_type type, u32 controller_id)
  2327. {
  2328. int i = 0;
  2329. for (i = 0; i < catalog->intf_count; i++) {
  2330. if (catalog->intf[i].type == type
  2331. && catalog->intf[i].controller_id == controller_id) {
  2332. return catalog->intf[i].id;
  2333. }
  2334. }
  2335. return INTF_MAX;
  2336. }
  2337. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2338. enum sde_intf_type type, u32 controller_id)
  2339. {
  2340. if (controller_id < catalog->wb_count)
  2341. return catalog->wb[controller_id].id;
  2342. return WB_MAX;
  2343. }
  2344. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2345. struct drm_crtc *crtc)
  2346. {
  2347. struct sde_hw_uidle *uidle;
  2348. struct sde_uidle_cntr cntr;
  2349. struct sde_uidle_status status;
  2350. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2351. pr_err("invalid params %d %d\n",
  2352. !sde_kms, !crtc);
  2353. return;
  2354. }
  2355. /* check if perf counters are enabled and setup */
  2356. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2357. return;
  2358. uidle = sde_kms->hw_uidle;
  2359. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2360. && uidle->ops.uidle_get_status) {
  2361. uidle->ops.uidle_get_status(uidle, &status);
  2362. trace_sde_perf_uidle_status(
  2363. crtc->base.id,
  2364. status.uidle_danger_status_0,
  2365. status.uidle_danger_status_1,
  2366. status.uidle_safe_status_0,
  2367. status.uidle_safe_status_1,
  2368. status.uidle_idle_status_0,
  2369. status.uidle_idle_status_1,
  2370. status.uidle_fal_status_0,
  2371. status.uidle_fal_status_1,
  2372. status.uidle_status,
  2373. status.uidle_en_fal10);
  2374. }
  2375. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2376. && uidle->ops.uidle_get_cntr) {
  2377. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2378. trace_sde_perf_uidle_cntr(
  2379. crtc->base.id,
  2380. cntr.fal1_gate_cntr,
  2381. cntr.fal10_gate_cntr,
  2382. cntr.fal_wait_gate_cntr,
  2383. cntr.fal1_num_transitions_cntr,
  2384. cntr.fal10_num_transitions_cntr,
  2385. cntr.min_gate_cntr,
  2386. cntr.max_gate_cntr);
  2387. }
  2388. }
  2389. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2390. struct sde_encoder_phys *phy_enc)
  2391. {
  2392. struct sde_encoder_virt *sde_enc = NULL;
  2393. unsigned long lock_flags;
  2394. if (!drm_enc || !phy_enc)
  2395. return;
  2396. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2397. sde_enc = to_sde_encoder_virt(drm_enc);
  2398. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2399. if (sde_enc->crtc_vblank_cb)
  2400. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2401. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2402. if (phy_enc->sde_kms &&
  2403. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2404. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2405. atomic_inc(&phy_enc->vsync_cnt);
  2406. SDE_ATRACE_END("encoder_vblank_callback");
  2407. }
  2408. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2409. struct sde_encoder_phys *phy_enc)
  2410. {
  2411. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2412. if (!phy_enc)
  2413. return;
  2414. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2415. atomic_inc(&phy_enc->underrun_cnt);
  2416. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2417. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2418. sde_enc->cur_master->ops.get_underrun_line_count(
  2419. sde_enc->cur_master);
  2420. trace_sde_encoder_underrun(DRMID(drm_enc),
  2421. atomic_read(&phy_enc->underrun_cnt));
  2422. SDE_DBG_CTRL("stop_ftrace");
  2423. SDE_DBG_CTRL("panic_underrun");
  2424. SDE_ATRACE_END("encoder_underrun_callback");
  2425. }
  2426. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2427. void (*vbl_cb)(void *), void *vbl_data)
  2428. {
  2429. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2430. unsigned long lock_flags;
  2431. bool enable;
  2432. int i;
  2433. enable = vbl_cb ? true : false;
  2434. if (!drm_enc) {
  2435. SDE_ERROR("invalid encoder\n");
  2436. return;
  2437. }
  2438. SDE_DEBUG_ENC(sde_enc, "\n");
  2439. SDE_EVT32(DRMID(drm_enc), enable);
  2440. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2441. sde_enc->crtc_vblank_cb = vbl_cb;
  2442. sde_enc->crtc_vblank_cb_data = vbl_data;
  2443. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2444. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2445. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2446. if (phys && phys->ops.control_vblank_irq)
  2447. phys->ops.control_vblank_irq(phys, enable);
  2448. }
  2449. sde_enc->vblank_enabled = enable;
  2450. }
  2451. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2452. void (*frame_event_cb)(void *, u32 event),
  2453. struct drm_crtc *crtc)
  2454. {
  2455. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2456. unsigned long lock_flags;
  2457. bool enable;
  2458. enable = frame_event_cb ? true : false;
  2459. if (!drm_enc) {
  2460. SDE_ERROR("invalid encoder\n");
  2461. return;
  2462. }
  2463. SDE_DEBUG_ENC(sde_enc, "\n");
  2464. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2465. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2466. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2467. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2468. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2469. }
  2470. static void sde_encoder_frame_done_callback(
  2471. struct drm_encoder *drm_enc,
  2472. struct sde_encoder_phys *ready_phys, u32 event)
  2473. {
  2474. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2475. unsigned int i;
  2476. bool trigger = true;
  2477. bool is_cmd_mode = false;
  2478. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2479. if (!drm_enc || !sde_enc->cur_master) {
  2480. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2481. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2482. return;
  2483. }
  2484. sde_enc->crtc_frame_event_cb_data.connector =
  2485. sde_enc->cur_master->connector;
  2486. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2487. is_cmd_mode = true;
  2488. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2489. | SDE_ENCODER_FRAME_EVENT_ERROR
  2490. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2491. if (ready_phys->connector)
  2492. topology = sde_connector_get_topology_name(
  2493. ready_phys->connector);
  2494. /* One of the physical encoders has become idle */
  2495. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2496. if (sde_enc->phys_encs[i] == ready_phys) {
  2497. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2498. atomic_read(&sde_enc->frame_done_cnt[i]));
  2499. if (!atomic_add_unless(
  2500. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2501. SDE_EVT32(DRMID(drm_enc), event,
  2502. ready_phys->intf_idx,
  2503. SDE_EVTLOG_ERROR);
  2504. SDE_ERROR_ENC(sde_enc,
  2505. "intf idx:%d, event:%d\n",
  2506. ready_phys->intf_idx, event);
  2507. return;
  2508. }
  2509. }
  2510. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2511. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2512. trigger = false;
  2513. }
  2514. if (trigger) {
  2515. if (sde_enc->crtc_frame_event_cb)
  2516. sde_enc->crtc_frame_event_cb(
  2517. &sde_enc->crtc_frame_event_cb_data,
  2518. event);
  2519. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2520. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2521. }
  2522. } else if (sde_enc->crtc_frame_event_cb) {
  2523. sde_enc->crtc_frame_event_cb(
  2524. &sde_enc->crtc_frame_event_cb_data, event);
  2525. }
  2526. }
  2527. static void sde_encoder_get_qsync_fps_callback(
  2528. struct drm_encoder *drm_enc,
  2529. u32 *qsync_fps)
  2530. {
  2531. struct msm_display_info *disp_info;
  2532. struct sde_encoder_virt *sde_enc;
  2533. if (!qsync_fps)
  2534. return;
  2535. *qsync_fps = 0;
  2536. if (!drm_enc) {
  2537. SDE_ERROR("invalid drm encoder\n");
  2538. return;
  2539. }
  2540. sde_enc = to_sde_encoder_virt(drm_enc);
  2541. disp_info = &sde_enc->disp_info;
  2542. *qsync_fps = disp_info->qsync_min_fps;
  2543. }
  2544. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2545. {
  2546. struct sde_encoder_virt *sde_enc;
  2547. if (!drm_enc) {
  2548. SDE_ERROR("invalid drm encoder\n");
  2549. return -EINVAL;
  2550. }
  2551. sde_enc = to_sde_encoder_virt(drm_enc);
  2552. sde_encoder_resource_control(&sde_enc->base,
  2553. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2554. return 0;
  2555. }
  2556. /**
  2557. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2558. * drm_enc: Pointer to drm encoder structure
  2559. * phys: Pointer to physical encoder structure
  2560. * extra_flush: Additional bit mask to include in flush trigger
  2561. */
  2562. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2563. struct sde_encoder_phys *phys,
  2564. struct sde_ctl_flush_cfg *extra_flush)
  2565. {
  2566. struct sde_hw_ctl *ctl;
  2567. unsigned long lock_flags;
  2568. struct sde_encoder_virt *sde_enc;
  2569. int pend_ret_fence_cnt;
  2570. struct sde_connector *c_conn;
  2571. if (!drm_enc || !phys) {
  2572. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2573. !drm_enc, !phys);
  2574. return;
  2575. }
  2576. sde_enc = to_sde_encoder_virt(drm_enc);
  2577. c_conn = to_sde_connector(phys->connector);
  2578. if (!phys->hw_pp) {
  2579. SDE_ERROR("invalid pingpong hw\n");
  2580. return;
  2581. }
  2582. ctl = phys->hw_ctl;
  2583. if (!ctl || !phys->ops.trigger_flush) {
  2584. SDE_ERROR("missing ctl/trigger cb\n");
  2585. return;
  2586. }
  2587. if (phys->split_role == ENC_ROLE_SKIP) {
  2588. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2589. "skip flush pp%d ctl%d\n",
  2590. phys->hw_pp->idx - PINGPONG_0,
  2591. ctl->idx - CTL_0);
  2592. return;
  2593. }
  2594. /* update pending counts and trigger kickoff ctl flush atomically */
  2595. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2596. if (phys->ops.is_master && phys->ops.is_master(phys))
  2597. atomic_inc(&phys->pending_retire_fence_cnt);
  2598. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2599. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2600. ctl->ops.update_bitmask) {
  2601. /* perform peripheral flush on every frame update for dp dsc */
  2602. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2603. phys->comp_ratio && c_conn->ops.update_pps) {
  2604. c_conn->ops.update_pps(phys->connector, NULL,
  2605. c_conn->display);
  2606. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2607. phys->hw_intf->idx, 1);
  2608. }
  2609. if (sde_enc->dynamic_hdr_updated)
  2610. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2611. phys->hw_intf->idx, 1);
  2612. }
  2613. if ((extra_flush && extra_flush->pending_flush_mask)
  2614. && ctl->ops.update_pending_flush)
  2615. ctl->ops.update_pending_flush(ctl, extra_flush);
  2616. phys->ops.trigger_flush(phys);
  2617. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2618. if (ctl->ops.get_pending_flush) {
  2619. struct sde_ctl_flush_cfg pending_flush = {0,};
  2620. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2621. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2622. ctl->idx - CTL_0,
  2623. pending_flush.pending_flush_mask,
  2624. pend_ret_fence_cnt);
  2625. } else {
  2626. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2627. ctl->idx - CTL_0,
  2628. pend_ret_fence_cnt);
  2629. }
  2630. }
  2631. /**
  2632. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2633. * phys: Pointer to physical encoder structure
  2634. */
  2635. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2636. {
  2637. struct sde_hw_ctl *ctl;
  2638. struct sde_encoder_virt *sde_enc;
  2639. if (!phys) {
  2640. SDE_ERROR("invalid argument(s)\n");
  2641. return;
  2642. }
  2643. if (!phys->hw_pp) {
  2644. SDE_ERROR("invalid pingpong hw\n");
  2645. return;
  2646. }
  2647. if (!phys->parent) {
  2648. SDE_ERROR("invalid parent\n");
  2649. return;
  2650. }
  2651. /* avoid ctrl start for encoder in clone mode */
  2652. if (phys->in_clone_mode)
  2653. return;
  2654. ctl = phys->hw_ctl;
  2655. sde_enc = to_sde_encoder_virt(phys->parent);
  2656. if (phys->split_role == ENC_ROLE_SKIP) {
  2657. SDE_DEBUG_ENC(sde_enc,
  2658. "skip start pp%d ctl%d\n",
  2659. phys->hw_pp->idx - PINGPONG_0,
  2660. ctl->idx - CTL_0);
  2661. return;
  2662. }
  2663. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2664. phys->ops.trigger_start(phys);
  2665. }
  2666. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2667. {
  2668. struct sde_hw_ctl *ctl;
  2669. if (!phys_enc) {
  2670. SDE_ERROR("invalid encoder\n");
  2671. return;
  2672. }
  2673. ctl = phys_enc->hw_ctl;
  2674. if (ctl && ctl->ops.trigger_flush)
  2675. ctl->ops.trigger_flush(ctl);
  2676. }
  2677. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2678. {
  2679. struct sde_hw_ctl *ctl;
  2680. if (!phys_enc) {
  2681. SDE_ERROR("invalid encoder\n");
  2682. return;
  2683. }
  2684. ctl = phys_enc->hw_ctl;
  2685. if (ctl && ctl->ops.trigger_start) {
  2686. ctl->ops.trigger_start(ctl);
  2687. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2688. }
  2689. }
  2690. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2691. {
  2692. struct sde_encoder_virt *sde_enc;
  2693. struct sde_connector *sde_con;
  2694. void *sde_con_disp;
  2695. struct sde_hw_ctl *ctl;
  2696. int rc;
  2697. if (!phys_enc) {
  2698. SDE_ERROR("invalid encoder\n");
  2699. return;
  2700. }
  2701. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2702. ctl = phys_enc->hw_ctl;
  2703. if (!ctl || !ctl->ops.reset)
  2704. return;
  2705. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2706. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2707. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2708. phys_enc->connector) {
  2709. sde_con = to_sde_connector(phys_enc->connector);
  2710. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2711. if (sde_con->ops.soft_reset) {
  2712. rc = sde_con->ops.soft_reset(sde_con_disp);
  2713. if (rc) {
  2714. SDE_ERROR_ENC(sde_enc,
  2715. "connector soft reset failure\n");
  2716. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2717. "panic");
  2718. }
  2719. }
  2720. }
  2721. phys_enc->enable_state = SDE_ENC_ENABLED;
  2722. }
  2723. /**
  2724. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2725. * Iterate through the physical encoders and perform consolidated flush
  2726. * and/or control start triggering as needed. This is done in the virtual
  2727. * encoder rather than the individual physical ones in order to handle
  2728. * use cases that require visibility into multiple physical encoders at
  2729. * a time.
  2730. * sde_enc: Pointer to virtual encoder structure
  2731. */
  2732. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2733. {
  2734. struct sde_hw_ctl *ctl;
  2735. uint32_t i;
  2736. struct sde_ctl_flush_cfg pending_flush = {0,};
  2737. u32 pending_kickoff_cnt;
  2738. struct msm_drm_private *priv = NULL;
  2739. struct sde_kms *sde_kms = NULL;
  2740. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2741. bool is_regdma_blocking = false, is_vid_mode = false;
  2742. if (!sde_enc) {
  2743. SDE_ERROR("invalid encoder\n");
  2744. return;
  2745. }
  2746. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2747. is_vid_mode = true;
  2748. is_regdma_blocking = (is_vid_mode ||
  2749. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2750. /* don't perform flush/start operations for slave encoders */
  2751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2753. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2754. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2755. continue;
  2756. ctl = phys->hw_ctl;
  2757. if (!ctl)
  2758. continue;
  2759. if (phys->connector)
  2760. topology = sde_connector_get_topology_name(
  2761. phys->connector);
  2762. if (!phys->ops.needs_single_flush ||
  2763. !phys->ops.needs_single_flush(phys)) {
  2764. if (ctl->ops.reg_dma_flush)
  2765. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2766. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2767. } else if (ctl->ops.get_pending_flush) {
  2768. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2769. }
  2770. }
  2771. /* for split flush, combine pending flush masks and send to master */
  2772. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2773. ctl = sde_enc->cur_master->hw_ctl;
  2774. if (ctl->ops.reg_dma_flush)
  2775. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2776. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2777. &pending_flush);
  2778. }
  2779. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2781. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2782. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2783. continue;
  2784. if (!phys->ops.needs_single_flush ||
  2785. !phys->ops.needs_single_flush(phys)) {
  2786. pending_kickoff_cnt =
  2787. sde_encoder_phys_inc_pending(phys);
  2788. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2789. } else {
  2790. pending_kickoff_cnt =
  2791. sde_encoder_phys_inc_pending(phys);
  2792. SDE_EVT32(pending_kickoff_cnt,
  2793. pending_flush.pending_flush_mask,
  2794. SDE_EVTLOG_FUNC_CASE2);
  2795. }
  2796. }
  2797. if (sde_enc->misr_enable)
  2798. sde_encoder_misr_configure(&sde_enc->base, true,
  2799. sde_enc->misr_frame_count);
  2800. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2801. if (crtc_misr_info.misr_enable)
  2802. sde_crtc_misr_setup(sde_enc->crtc, true,
  2803. crtc_misr_info.misr_frame_count);
  2804. _sde_encoder_trigger_start(sde_enc->cur_master);
  2805. if (sde_enc->elevated_ahb_vote) {
  2806. priv = sde_enc->base.dev->dev_private;
  2807. if (priv != NULL) {
  2808. sde_kms = to_sde_kms(priv->kms);
  2809. if (sde_kms != NULL) {
  2810. sde_power_scale_reg_bus(&priv->phandle,
  2811. VOTE_INDEX_LOW,
  2812. false);
  2813. }
  2814. }
  2815. sde_enc->elevated_ahb_vote = false;
  2816. }
  2817. }
  2818. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2819. struct drm_encoder *drm_enc,
  2820. unsigned long *affected_displays,
  2821. int num_active_phys)
  2822. {
  2823. struct sde_encoder_virt *sde_enc;
  2824. struct sde_encoder_phys *master;
  2825. enum sde_rm_topology_name topology;
  2826. bool is_right_only;
  2827. if (!drm_enc || !affected_displays)
  2828. return;
  2829. sde_enc = to_sde_encoder_virt(drm_enc);
  2830. master = sde_enc->cur_master;
  2831. if (!master || !master->connector)
  2832. return;
  2833. topology = sde_connector_get_topology_name(master->connector);
  2834. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2835. return;
  2836. /*
  2837. * For pingpong split, the slave pingpong won't generate IRQs. For
  2838. * right-only updates, we can't swap pingpongs, or simply swap the
  2839. * master/slave assignment, we actually have to swap the interfaces
  2840. * so that the master physical encoder will use a pingpong/interface
  2841. * that generates irqs on which to wait.
  2842. */
  2843. is_right_only = !test_bit(0, affected_displays) &&
  2844. test_bit(1, affected_displays);
  2845. if (is_right_only && !sde_enc->intfs_swapped) {
  2846. /* right-only update swap interfaces */
  2847. swap(sde_enc->phys_encs[0]->intf_idx,
  2848. sde_enc->phys_encs[1]->intf_idx);
  2849. sde_enc->intfs_swapped = true;
  2850. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2851. /* left-only or full update, swap back */
  2852. swap(sde_enc->phys_encs[0]->intf_idx,
  2853. sde_enc->phys_encs[1]->intf_idx);
  2854. sde_enc->intfs_swapped = false;
  2855. }
  2856. SDE_DEBUG_ENC(sde_enc,
  2857. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2858. is_right_only, sde_enc->intfs_swapped,
  2859. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2860. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2861. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2862. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2863. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2864. *affected_displays);
  2865. /* ppsplit always uses master since ppslave invalid for irqs*/
  2866. if (num_active_phys == 1)
  2867. *affected_displays = BIT(0);
  2868. }
  2869. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2870. struct sde_encoder_kickoff_params *params)
  2871. {
  2872. struct sde_encoder_virt *sde_enc;
  2873. struct sde_encoder_phys *phys;
  2874. int i, num_active_phys;
  2875. bool master_assigned = false;
  2876. if (!drm_enc || !params)
  2877. return;
  2878. sde_enc = to_sde_encoder_virt(drm_enc);
  2879. if (sde_enc->num_phys_encs <= 1)
  2880. return;
  2881. /* count bits set */
  2882. num_active_phys = hweight_long(params->affected_displays);
  2883. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2884. params->affected_displays, num_active_phys);
  2885. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2886. num_active_phys);
  2887. /* for left/right only update, ppsplit master switches interface */
  2888. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2889. &params->affected_displays, num_active_phys);
  2890. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2891. enum sde_enc_split_role prv_role, new_role;
  2892. bool active = false;
  2893. phys = sde_enc->phys_encs[i];
  2894. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2895. continue;
  2896. active = test_bit(i, &params->affected_displays);
  2897. prv_role = phys->split_role;
  2898. if (active && num_active_phys == 1)
  2899. new_role = ENC_ROLE_SOLO;
  2900. else if (active && !master_assigned)
  2901. new_role = ENC_ROLE_MASTER;
  2902. else if (active)
  2903. new_role = ENC_ROLE_SLAVE;
  2904. else
  2905. new_role = ENC_ROLE_SKIP;
  2906. phys->ops.update_split_role(phys, new_role);
  2907. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2908. sde_enc->cur_master = phys;
  2909. master_assigned = true;
  2910. }
  2911. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2912. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2913. phys->split_role, active);
  2914. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2915. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2916. phys->split_role, active, num_active_phys);
  2917. }
  2918. }
  2919. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2920. {
  2921. struct sde_encoder_virt *sde_enc;
  2922. struct msm_display_info *disp_info;
  2923. if (!drm_enc) {
  2924. SDE_ERROR("invalid encoder\n");
  2925. return false;
  2926. }
  2927. sde_enc = to_sde_encoder_virt(drm_enc);
  2928. disp_info = &sde_enc->disp_info;
  2929. return (disp_info->curr_panel_mode == mode);
  2930. }
  2931. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2932. {
  2933. struct sde_encoder_virt *sde_enc;
  2934. struct sde_encoder_phys *phys;
  2935. unsigned int i;
  2936. struct sde_hw_ctl *ctl;
  2937. if (!drm_enc) {
  2938. SDE_ERROR("invalid encoder\n");
  2939. return;
  2940. }
  2941. sde_enc = to_sde_encoder_virt(drm_enc);
  2942. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2943. phys = sde_enc->phys_encs[i];
  2944. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2945. sde_encoder_check_curr_mode(drm_enc,
  2946. MSM_DISPLAY_CMD_MODE)) {
  2947. ctl = phys->hw_ctl;
  2948. if (ctl->ops.trigger_pending)
  2949. /* update only for command mode primary ctl */
  2950. ctl->ops.trigger_pending(ctl);
  2951. }
  2952. }
  2953. sde_enc->idle_pc_restore = false;
  2954. }
  2955. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  2956. struct drm_display_mode *mode)
  2957. {
  2958. u64 pclk_rate;
  2959. u32 pclk_period;
  2960. u32 line_time;
  2961. /*
  2962. * For linetime calculation, only operate on master encoder.
  2963. */
  2964. if (!sde_enc->cur_master)
  2965. return 0;
  2966. if (!sde_enc->cur_master->ops.get_line_count) {
  2967. SDE_ERROR("get_line_count function not defined\n");
  2968. return 0;
  2969. }
  2970. pclk_rate = mode->clock; /* pixel clock in kHz */
  2971. if (pclk_rate == 0) {
  2972. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  2973. return 0;
  2974. }
  2975. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  2976. if (pclk_period == 0) {
  2977. SDE_ERROR("pclk period is 0\n");
  2978. return 0;
  2979. }
  2980. /*
  2981. * Line time calculation based on Pixel clock and HTOTAL.
  2982. * Final unit is in ns.
  2983. */
  2984. line_time = (pclk_period * mode->htotal) / 1000;
  2985. if (line_time == 0) {
  2986. SDE_ERROR("line time calculation is 0\n");
  2987. return 0;
  2988. }
  2989. SDE_DEBUG_ENC(sde_enc,
  2990. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  2991. pclk_rate, pclk_period, line_time);
  2992. return line_time;
  2993. }
  2994. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2995. ktime_t *wakeup_time)
  2996. {
  2997. struct drm_display_mode *mode;
  2998. struct sde_encoder_virt *sde_enc;
  2999. u32 cur_line;
  3000. u32 line_time;
  3001. u32 vtotal, time_to_vsync;
  3002. ktime_t cur_time;
  3003. sde_enc = to_sde_encoder_virt(drm_enc);
  3004. if (!sde_enc || !sde_enc->cur_master) {
  3005. SDE_ERROR("invalid sde encoder/master\n");
  3006. return -EINVAL;
  3007. }
  3008. mode = &sde_enc->cur_master->cached_mode;
  3009. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3010. if (!line_time)
  3011. return -EINVAL;
  3012. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3013. vtotal = mode->vtotal;
  3014. if (cur_line >= vtotal)
  3015. time_to_vsync = line_time * vtotal;
  3016. else
  3017. time_to_vsync = line_time * (vtotal - cur_line);
  3018. if (time_to_vsync == 0) {
  3019. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3020. vtotal);
  3021. return -EINVAL;
  3022. }
  3023. cur_time = ktime_get();
  3024. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3025. SDE_DEBUG_ENC(sde_enc,
  3026. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3027. cur_line, vtotal, time_to_vsync,
  3028. ktime_to_ms(cur_time),
  3029. ktime_to_ms(*wakeup_time));
  3030. return 0;
  3031. }
  3032. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3033. {
  3034. struct drm_encoder *drm_enc;
  3035. struct sde_encoder_virt *sde_enc =
  3036. from_timer(sde_enc, t, vsync_event_timer);
  3037. struct msm_drm_private *priv;
  3038. struct msm_drm_thread *event_thread;
  3039. if (!sde_enc || !sde_enc->crtc) {
  3040. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3041. return;
  3042. }
  3043. drm_enc = &sde_enc->base;
  3044. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3045. SDE_ERROR("invalid encoder parameters\n");
  3046. return;
  3047. }
  3048. priv = drm_enc->dev->dev_private;
  3049. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3050. SDE_ERROR("invalid crtc index:%u\n",
  3051. sde_enc->crtc->index);
  3052. return;
  3053. }
  3054. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3055. if (!event_thread) {
  3056. SDE_ERROR("event_thread not found for crtc:%d\n",
  3057. sde_enc->crtc->index);
  3058. return;
  3059. }
  3060. kthread_queue_work(&event_thread->worker,
  3061. &sde_enc->vsync_event_work);
  3062. }
  3063. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3064. {
  3065. struct sde_encoder_virt *sde_enc = container_of(work,
  3066. struct sde_encoder_virt, esd_trigger_work);
  3067. if (!sde_enc) {
  3068. SDE_ERROR("invalid sde encoder\n");
  3069. return;
  3070. }
  3071. sde_encoder_resource_control(&sde_enc->base,
  3072. SDE_ENC_RC_EVENT_KICKOFF);
  3073. }
  3074. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3075. {
  3076. struct sde_encoder_virt *sde_enc = container_of(work,
  3077. struct sde_encoder_virt, input_event_work);
  3078. if (!sde_enc) {
  3079. SDE_ERROR("invalid sde encoder\n");
  3080. return;
  3081. }
  3082. sde_encoder_resource_control(&sde_enc->base,
  3083. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3084. }
  3085. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3086. {
  3087. struct sde_encoder_virt *sde_enc = container_of(work,
  3088. struct sde_encoder_virt, vsync_event_work);
  3089. bool autorefresh_enabled = false;
  3090. int rc = 0;
  3091. ktime_t wakeup_time;
  3092. struct drm_encoder *drm_enc;
  3093. if (!sde_enc) {
  3094. SDE_ERROR("invalid sde encoder\n");
  3095. return;
  3096. }
  3097. drm_enc = &sde_enc->base;
  3098. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3099. if (rc < 0) {
  3100. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3101. return;
  3102. }
  3103. if (sde_enc->cur_master &&
  3104. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3105. autorefresh_enabled =
  3106. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3107. sde_enc->cur_master);
  3108. /* Update timer if autorefresh is enabled else return */
  3109. if (!autorefresh_enabled)
  3110. goto exit;
  3111. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3112. if (rc)
  3113. goto exit;
  3114. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3115. mod_timer(&sde_enc->vsync_event_timer,
  3116. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3117. exit:
  3118. pm_runtime_put_sync(drm_enc->dev->dev);
  3119. }
  3120. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3121. {
  3122. static const uint64_t timeout_us = 50000;
  3123. static const uint64_t sleep_us = 20;
  3124. struct sde_encoder_virt *sde_enc;
  3125. ktime_t cur_ktime, exp_ktime;
  3126. uint32_t line_count, tmp, i;
  3127. if (!drm_enc) {
  3128. SDE_ERROR("invalid encoder\n");
  3129. return -EINVAL;
  3130. }
  3131. sde_enc = to_sde_encoder_virt(drm_enc);
  3132. if (!sde_enc->cur_master ||
  3133. !sde_enc->cur_master->ops.get_line_count) {
  3134. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3135. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3136. return -EINVAL;
  3137. }
  3138. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3139. line_count = sde_enc->cur_master->ops.get_line_count(
  3140. sde_enc->cur_master);
  3141. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3142. tmp = line_count;
  3143. line_count = sde_enc->cur_master->ops.get_line_count(
  3144. sde_enc->cur_master);
  3145. if (line_count < tmp) {
  3146. SDE_EVT32(DRMID(drm_enc), line_count);
  3147. return 0;
  3148. }
  3149. cur_ktime = ktime_get();
  3150. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3151. break;
  3152. usleep_range(sleep_us / 2, sleep_us);
  3153. }
  3154. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3155. return -ETIMEDOUT;
  3156. }
  3157. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3158. {
  3159. struct drm_encoder *drm_enc;
  3160. struct sde_rm_hw_iter rm_iter;
  3161. bool lm_valid = false;
  3162. bool intf_valid = false;
  3163. if (!phys_enc || !phys_enc->parent) {
  3164. SDE_ERROR("invalid encoder\n");
  3165. return -EINVAL;
  3166. }
  3167. drm_enc = phys_enc->parent;
  3168. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3169. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3170. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3171. phys_enc->has_intf_te)) {
  3172. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3173. SDE_HW_BLK_INTF);
  3174. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3175. struct sde_hw_intf *hw_intf =
  3176. (struct sde_hw_intf *)rm_iter.hw;
  3177. if (!hw_intf)
  3178. continue;
  3179. if (phys_enc->hw_ctl->ops.update_bitmask)
  3180. phys_enc->hw_ctl->ops.update_bitmask(
  3181. phys_enc->hw_ctl,
  3182. SDE_HW_FLUSH_INTF,
  3183. hw_intf->idx, 1);
  3184. intf_valid = true;
  3185. }
  3186. if (!intf_valid) {
  3187. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3188. "intf not found to flush\n");
  3189. return -EFAULT;
  3190. }
  3191. } else {
  3192. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3193. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3194. struct sde_hw_mixer *hw_lm =
  3195. (struct sde_hw_mixer *)rm_iter.hw;
  3196. if (!hw_lm)
  3197. continue;
  3198. /* update LM flush for HW without INTF TE */
  3199. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3200. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3201. phys_enc->hw_ctl,
  3202. hw_lm->idx, 1);
  3203. lm_valid = true;
  3204. }
  3205. if (!lm_valid) {
  3206. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3207. "lm not found to flush\n");
  3208. return -EFAULT;
  3209. }
  3210. }
  3211. return 0;
  3212. }
  3213. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3214. struct sde_encoder_virt *sde_enc)
  3215. {
  3216. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3217. struct sde_hw_mdp *mdptop = NULL;
  3218. sde_enc->dynamic_hdr_updated = false;
  3219. if (sde_enc->cur_master) {
  3220. mdptop = sde_enc->cur_master->hw_mdptop;
  3221. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3222. sde_enc->cur_master->connector);
  3223. }
  3224. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3225. return;
  3226. if (mdptop->ops.set_hdr_plus_metadata) {
  3227. sde_enc->dynamic_hdr_updated = true;
  3228. mdptop->ops.set_hdr_plus_metadata(
  3229. mdptop, dhdr_meta->dynamic_hdr_payload,
  3230. dhdr_meta->dynamic_hdr_payload_size,
  3231. sde_enc->cur_master->intf_idx == INTF_0 ?
  3232. 0 : 1);
  3233. }
  3234. }
  3235. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3236. {
  3237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3238. struct sde_encoder_phys *phys;
  3239. int i;
  3240. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3241. phys = sde_enc->phys_encs[i];
  3242. if (phys && phys->ops.hw_reset)
  3243. phys->ops.hw_reset(phys);
  3244. }
  3245. }
  3246. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3247. struct sde_encoder_kickoff_params *params)
  3248. {
  3249. struct sde_encoder_virt *sde_enc;
  3250. struct sde_encoder_phys *phys;
  3251. struct sde_kms *sde_kms = NULL;
  3252. struct sde_crtc *sde_crtc;
  3253. struct msm_drm_private *priv = NULL;
  3254. bool needs_hw_reset = false, is_cmd_mode;
  3255. int i, rc, ret = 0;
  3256. struct msm_display_info *disp_info;
  3257. if (!drm_enc || !params || !drm_enc->dev ||
  3258. !drm_enc->dev->dev_private) {
  3259. SDE_ERROR("invalid args\n");
  3260. return -EINVAL;
  3261. }
  3262. sde_enc = to_sde_encoder_virt(drm_enc);
  3263. priv = drm_enc->dev->dev_private;
  3264. sde_kms = to_sde_kms(priv->kms);
  3265. disp_info = &sde_enc->disp_info;
  3266. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3267. SDE_DEBUG_ENC(sde_enc, "\n");
  3268. SDE_EVT32(DRMID(drm_enc));
  3269. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3270. MSM_DISPLAY_CMD_MODE);
  3271. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3272. && is_cmd_mode)
  3273. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3274. sde_enc->cur_master->connector->state,
  3275. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3276. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3277. /* prepare for next kickoff, may include waiting on previous kickoff */
  3278. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3279. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3280. phys = sde_enc->phys_encs[i];
  3281. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3282. params->recovery_events_enabled =
  3283. sde_enc->recovery_events_enabled;
  3284. if (phys) {
  3285. if (phys->ops.prepare_for_kickoff) {
  3286. rc = phys->ops.prepare_for_kickoff(
  3287. phys, params);
  3288. if (rc)
  3289. ret = rc;
  3290. }
  3291. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3292. needs_hw_reset = true;
  3293. _sde_encoder_setup_dither(phys);
  3294. if (sde_enc->cur_master &&
  3295. sde_connector_is_qsync_updated(
  3296. sde_enc->cur_master->connector)) {
  3297. _helper_flush_qsync(phys);
  3298. }
  3299. }
  3300. }
  3301. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3302. if (rc) {
  3303. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3304. ret = rc;
  3305. goto end;
  3306. }
  3307. /* if any phys needs reset, reset all phys, in-order */
  3308. if (needs_hw_reset)
  3309. sde_encoder_needs_hw_reset(drm_enc);
  3310. _sde_encoder_update_master(drm_enc, params);
  3311. _sde_encoder_update_roi(drm_enc);
  3312. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3313. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3314. if (rc) {
  3315. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3316. sde_enc->cur_master->connector->base.id,
  3317. rc);
  3318. ret = rc;
  3319. }
  3320. }
  3321. if (sde_enc->cur_master &&
  3322. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3323. !sde_enc->cur_master->cont_splash_enabled)) {
  3324. rc = sde_encoder_dce_setup(sde_enc, params);
  3325. if (rc) {
  3326. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3327. ret = rc;
  3328. }
  3329. }
  3330. sde_encoder_dce_flush(sde_enc);
  3331. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3332. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3333. sde_enc->cur_master, sde_kms->qdss_enabled);
  3334. end:
  3335. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3336. return ret;
  3337. }
  3338. /**
  3339. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3340. * with the specified encoder, and unstage all pipes from it
  3341. * @encoder: encoder pointer
  3342. * Returns: 0 on success
  3343. */
  3344. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3345. {
  3346. struct sde_encoder_virt *sde_enc;
  3347. struct sde_encoder_phys *phys;
  3348. unsigned int i;
  3349. int rc = 0;
  3350. if (!drm_enc) {
  3351. SDE_ERROR("invalid encoder\n");
  3352. return -EINVAL;
  3353. }
  3354. sde_enc = to_sde_encoder_virt(drm_enc);
  3355. SDE_ATRACE_BEGIN("encoder_release_lm");
  3356. SDE_DEBUG_ENC(sde_enc, "\n");
  3357. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3358. phys = sde_enc->phys_encs[i];
  3359. if (!phys)
  3360. continue;
  3361. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3362. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3363. if (rc)
  3364. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3365. }
  3366. SDE_ATRACE_END("encoder_release_lm");
  3367. return rc;
  3368. }
  3369. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3370. {
  3371. struct sde_encoder_virt *sde_enc;
  3372. struct sde_encoder_phys *phys;
  3373. ktime_t wakeup_time;
  3374. unsigned int i;
  3375. if (!drm_enc) {
  3376. SDE_ERROR("invalid encoder\n");
  3377. return;
  3378. }
  3379. SDE_ATRACE_BEGIN("encoder_kickoff");
  3380. sde_enc = to_sde_encoder_virt(drm_enc);
  3381. SDE_DEBUG_ENC(sde_enc, "\n");
  3382. /* create a 'no pipes' commit to release buffers on errors */
  3383. if (is_error)
  3384. _sde_encoder_reset_ctl_hw(drm_enc);
  3385. /* All phys encs are ready to go, trigger the kickoff */
  3386. _sde_encoder_kickoff_phys(sde_enc);
  3387. /* allow phys encs to handle any post-kickoff business */
  3388. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3389. phys = sde_enc->phys_encs[i];
  3390. if (phys && phys->ops.handle_post_kickoff)
  3391. phys->ops.handle_post_kickoff(phys);
  3392. }
  3393. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3394. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3395. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3396. mod_timer(&sde_enc->vsync_event_timer,
  3397. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3398. }
  3399. SDE_ATRACE_END("encoder_kickoff");
  3400. }
  3401. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3402. struct sde_hw_pp_vsync_info *info)
  3403. {
  3404. struct sde_encoder_virt *sde_enc;
  3405. struct sde_encoder_phys *phys;
  3406. int i, ret;
  3407. if (!drm_enc || !info)
  3408. return;
  3409. sde_enc = to_sde_encoder_virt(drm_enc);
  3410. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3411. phys = sde_enc->phys_encs[i];
  3412. if (phys && phys->hw_intf && phys->hw_pp
  3413. && phys->hw_intf->ops.get_vsync_info) {
  3414. ret = phys->hw_intf->ops.get_vsync_info(
  3415. phys->hw_intf, &info[i]);
  3416. if (!ret) {
  3417. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3418. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3419. }
  3420. }
  3421. }
  3422. }
  3423. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3424. struct drm_framebuffer *fb)
  3425. {
  3426. struct drm_encoder *drm_enc;
  3427. struct sde_hw_mixer_cfg mixer;
  3428. struct sde_rm_hw_iter lm_iter;
  3429. bool lm_valid = false;
  3430. if (!phys_enc || !phys_enc->parent) {
  3431. SDE_ERROR("invalid encoder\n");
  3432. return -EINVAL;
  3433. }
  3434. drm_enc = phys_enc->parent;
  3435. memset(&mixer, 0, sizeof(mixer));
  3436. /* reset associated CTL/LMs */
  3437. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3438. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3439. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3440. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3441. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3442. if (!hw_lm)
  3443. continue;
  3444. /* need to flush LM to remove it */
  3445. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3446. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3447. phys_enc->hw_ctl,
  3448. hw_lm->idx, 1);
  3449. if (fb) {
  3450. /* assume a single LM if targeting a frame buffer */
  3451. if (lm_valid)
  3452. continue;
  3453. mixer.out_height = fb->height;
  3454. mixer.out_width = fb->width;
  3455. if (hw_lm->ops.setup_mixer_out)
  3456. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3457. }
  3458. lm_valid = true;
  3459. /* only enable border color on LM */
  3460. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3461. phys_enc->hw_ctl->ops.setup_blendstage(
  3462. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3463. }
  3464. if (!lm_valid) {
  3465. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3466. return -EFAULT;
  3467. }
  3468. return 0;
  3469. }
  3470. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3471. {
  3472. struct sde_encoder_virt *sde_enc;
  3473. struct sde_encoder_phys *phys;
  3474. int i, rc = 0, ret = 0;
  3475. struct sde_hw_ctl *ctl;
  3476. if (!drm_enc) {
  3477. SDE_ERROR("invalid encoder\n");
  3478. return -EINVAL;
  3479. }
  3480. sde_enc = to_sde_encoder_virt(drm_enc);
  3481. /* update the qsync parameters for the current frame */
  3482. if (sde_enc->cur_master)
  3483. sde_connector_set_qsync_params(
  3484. sde_enc->cur_master->connector);
  3485. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3486. phys = sde_enc->phys_encs[i];
  3487. if (phys && phys->ops.prepare_commit)
  3488. phys->ops.prepare_commit(phys);
  3489. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3490. ret = -ETIMEDOUT;
  3491. if (phys && phys->hw_ctl) {
  3492. ctl = phys->hw_ctl;
  3493. /*
  3494. * avoid clearing the pending flush during the first
  3495. * frame update after idle power collpase as the
  3496. * restore path would have updated the pending flush
  3497. */
  3498. if (!sde_enc->idle_pc_restore &&
  3499. ctl->ops.clear_pending_flush)
  3500. ctl->ops.clear_pending_flush(ctl);
  3501. }
  3502. }
  3503. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3504. rc = sde_connector_prepare_commit(
  3505. sde_enc->cur_master->connector);
  3506. if (rc)
  3507. SDE_ERROR_ENC(sde_enc,
  3508. "prepare commit failed conn %d rc %d\n",
  3509. sde_enc->cur_master->connector->base.id,
  3510. rc);
  3511. }
  3512. return ret;
  3513. }
  3514. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3515. bool enable, u32 frame_count)
  3516. {
  3517. if (!phys_enc)
  3518. return;
  3519. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3520. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3521. enable, frame_count);
  3522. }
  3523. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3524. bool nonblock, u32 *misr_value)
  3525. {
  3526. if (!phys_enc)
  3527. return -EINVAL;
  3528. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3529. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3530. nonblock, misr_value) : -ENOTSUPP;
  3531. }
  3532. #ifdef CONFIG_DEBUG_FS
  3533. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3534. {
  3535. struct sde_encoder_virt *sde_enc;
  3536. int i;
  3537. if (!s || !s->private)
  3538. return -EINVAL;
  3539. sde_enc = s->private;
  3540. mutex_lock(&sde_enc->enc_lock);
  3541. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3542. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3543. if (!phys)
  3544. continue;
  3545. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3546. phys->intf_idx - INTF_0,
  3547. atomic_read(&phys->vsync_cnt),
  3548. atomic_read(&phys->underrun_cnt));
  3549. switch (phys->intf_mode) {
  3550. case INTF_MODE_VIDEO:
  3551. seq_puts(s, "mode: video\n");
  3552. break;
  3553. case INTF_MODE_CMD:
  3554. seq_puts(s, "mode: command\n");
  3555. break;
  3556. case INTF_MODE_WB_BLOCK:
  3557. seq_puts(s, "mode: wb block\n");
  3558. break;
  3559. case INTF_MODE_WB_LINE:
  3560. seq_puts(s, "mode: wb line\n");
  3561. break;
  3562. default:
  3563. seq_puts(s, "mode: ???\n");
  3564. break;
  3565. }
  3566. }
  3567. mutex_unlock(&sde_enc->enc_lock);
  3568. return 0;
  3569. }
  3570. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3571. struct file *file)
  3572. {
  3573. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3574. }
  3575. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3576. const char __user *user_buf, size_t count, loff_t *ppos)
  3577. {
  3578. struct sde_encoder_virt *sde_enc;
  3579. int rc;
  3580. char buf[MISR_BUFF_SIZE + 1];
  3581. size_t buff_copy;
  3582. u32 frame_count, enable;
  3583. struct msm_drm_private *priv = NULL;
  3584. struct sde_kms *sde_kms = NULL;
  3585. struct drm_encoder *drm_enc;
  3586. if (!file || !file->private_data)
  3587. return -EINVAL;
  3588. sde_enc = file->private_data;
  3589. priv = sde_enc->base.dev->dev_private;
  3590. if (!sde_enc || !priv || !priv->kms)
  3591. return -EINVAL;
  3592. sde_kms = to_sde_kms(priv->kms);
  3593. drm_enc = &sde_enc->base;
  3594. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3595. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3596. return -ENOTSUPP;
  3597. }
  3598. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3599. if (copy_from_user(buf, user_buf, buff_copy))
  3600. return -EINVAL;
  3601. buf[buff_copy] = 0; /* end of string */
  3602. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3603. return -EINVAL;
  3604. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3605. if (rc < 0)
  3606. return rc;
  3607. sde_enc->misr_enable = enable;
  3608. sde_enc->misr_frame_count = frame_count;
  3609. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3610. pm_runtime_put_sync(drm_enc->dev->dev);
  3611. return count;
  3612. }
  3613. static ssize_t _sde_encoder_misr_read(struct file *file,
  3614. char __user *user_buff, size_t count, loff_t *ppos)
  3615. {
  3616. struct sde_encoder_virt *sde_enc;
  3617. struct msm_drm_private *priv = NULL;
  3618. struct sde_kms *sde_kms = NULL;
  3619. struct drm_encoder *drm_enc;
  3620. int i = 0, len = 0;
  3621. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3622. int rc;
  3623. if (*ppos)
  3624. return 0;
  3625. if (!file || !file->private_data)
  3626. return -EINVAL;
  3627. sde_enc = file->private_data;
  3628. priv = sde_enc->base.dev->dev_private;
  3629. if (priv != NULL)
  3630. sde_kms = to_sde_kms(priv->kms);
  3631. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3632. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3633. return -ENOTSUPP;
  3634. }
  3635. drm_enc = &sde_enc->base;
  3636. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3637. if (rc < 0)
  3638. return rc;
  3639. if (!sde_enc->misr_enable) {
  3640. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3641. "disabled\n");
  3642. goto buff_check;
  3643. }
  3644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3645. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3646. u32 misr_value = 0;
  3647. if (!phys || !phys->ops.collect_misr) {
  3648. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3649. "invalid\n");
  3650. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3651. continue;
  3652. }
  3653. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3654. if (rc) {
  3655. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3656. "invalid\n");
  3657. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3658. rc);
  3659. continue;
  3660. } else {
  3661. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3662. "Intf idx:%d\n",
  3663. phys->intf_idx - INTF_0);
  3664. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3665. "0x%x\n", misr_value);
  3666. }
  3667. }
  3668. buff_check:
  3669. if (count <= len) {
  3670. len = 0;
  3671. goto end;
  3672. }
  3673. if (copy_to_user(user_buff, buf, len)) {
  3674. len = -EFAULT;
  3675. goto end;
  3676. }
  3677. *ppos += len; /* increase offset */
  3678. end:
  3679. pm_runtime_put_sync(drm_enc->dev->dev);
  3680. return len;
  3681. }
  3682. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3683. {
  3684. struct sde_encoder_virt *sde_enc;
  3685. struct msm_drm_private *priv;
  3686. struct sde_kms *sde_kms;
  3687. int i;
  3688. static const struct file_operations debugfs_status_fops = {
  3689. .open = _sde_encoder_debugfs_status_open,
  3690. .read = seq_read,
  3691. .llseek = seq_lseek,
  3692. .release = single_release,
  3693. };
  3694. static const struct file_operations debugfs_misr_fops = {
  3695. .open = simple_open,
  3696. .read = _sde_encoder_misr_read,
  3697. .write = _sde_encoder_misr_setup,
  3698. };
  3699. char name[SDE_NAME_SIZE];
  3700. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3701. SDE_ERROR("invalid encoder or kms\n");
  3702. return -EINVAL;
  3703. }
  3704. sde_enc = to_sde_encoder_virt(drm_enc);
  3705. priv = drm_enc->dev->dev_private;
  3706. sde_kms = to_sde_kms(priv->kms);
  3707. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3708. /* create overall sub-directory for the encoder */
  3709. sde_enc->debugfs_root = debugfs_create_dir(name,
  3710. drm_enc->dev->primary->debugfs_root);
  3711. if (!sde_enc->debugfs_root)
  3712. return -ENOMEM;
  3713. /* don't error check these */
  3714. debugfs_create_file("status", 0400,
  3715. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3716. debugfs_create_file("misr_data", 0600,
  3717. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3718. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3719. &sde_enc->idle_pc_enabled);
  3720. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3721. &sde_enc->frame_trigger_mode);
  3722. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3723. if (sde_enc->phys_encs[i] &&
  3724. sde_enc->phys_encs[i]->ops.late_register)
  3725. sde_enc->phys_encs[i]->ops.late_register(
  3726. sde_enc->phys_encs[i],
  3727. sde_enc->debugfs_root);
  3728. return 0;
  3729. }
  3730. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3731. {
  3732. struct sde_encoder_virt *sde_enc;
  3733. if (!drm_enc)
  3734. return;
  3735. sde_enc = to_sde_encoder_virt(drm_enc);
  3736. debugfs_remove_recursive(sde_enc->debugfs_root);
  3737. }
  3738. #else
  3739. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3740. {
  3741. return 0;
  3742. }
  3743. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3744. {
  3745. }
  3746. #endif
  3747. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3748. {
  3749. return _sde_encoder_init_debugfs(encoder);
  3750. }
  3751. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3752. {
  3753. _sde_encoder_destroy_debugfs(encoder);
  3754. }
  3755. static int sde_encoder_virt_add_phys_encs(
  3756. struct msm_display_info *disp_info,
  3757. struct sde_encoder_virt *sde_enc,
  3758. struct sde_enc_phys_init_params *params)
  3759. {
  3760. struct sde_encoder_phys *enc = NULL;
  3761. u32 display_caps = disp_info->capabilities;
  3762. SDE_DEBUG_ENC(sde_enc, "\n");
  3763. /*
  3764. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3765. * in this function, check up-front.
  3766. */
  3767. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3768. ARRAY_SIZE(sde_enc->phys_encs)) {
  3769. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3770. sde_enc->num_phys_encs);
  3771. return -EINVAL;
  3772. }
  3773. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3774. enc = sde_encoder_phys_vid_init(params);
  3775. if (IS_ERR_OR_NULL(enc)) {
  3776. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3777. PTR_ERR(enc));
  3778. return !enc ? -EINVAL : PTR_ERR(enc);
  3779. }
  3780. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3781. }
  3782. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3783. enc = sde_encoder_phys_cmd_init(params);
  3784. if (IS_ERR_OR_NULL(enc)) {
  3785. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3786. PTR_ERR(enc));
  3787. return !enc ? -EINVAL : PTR_ERR(enc);
  3788. }
  3789. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3790. }
  3791. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3792. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3793. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3794. else
  3795. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3796. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3797. ++sde_enc->num_phys_encs;
  3798. return 0;
  3799. }
  3800. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3801. struct sde_enc_phys_init_params *params)
  3802. {
  3803. struct sde_encoder_phys *enc = NULL;
  3804. if (!sde_enc) {
  3805. SDE_ERROR("invalid encoder\n");
  3806. return -EINVAL;
  3807. }
  3808. SDE_DEBUG_ENC(sde_enc, "\n");
  3809. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3810. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3811. sde_enc->num_phys_encs);
  3812. return -EINVAL;
  3813. }
  3814. enc = sde_encoder_phys_wb_init(params);
  3815. if (IS_ERR_OR_NULL(enc)) {
  3816. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3817. PTR_ERR(enc));
  3818. return !enc ? -EINVAL : PTR_ERR(enc);
  3819. }
  3820. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3821. ++sde_enc->num_phys_encs;
  3822. return 0;
  3823. }
  3824. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3825. struct sde_kms *sde_kms,
  3826. struct msm_display_info *disp_info,
  3827. int *drm_enc_mode)
  3828. {
  3829. int ret = 0;
  3830. int i = 0;
  3831. enum sde_intf_type intf_type;
  3832. struct sde_encoder_virt_ops parent_ops = {
  3833. sde_encoder_vblank_callback,
  3834. sde_encoder_underrun_callback,
  3835. sde_encoder_frame_done_callback,
  3836. sde_encoder_get_qsync_fps_callback,
  3837. };
  3838. struct sde_enc_phys_init_params phys_params;
  3839. if (!sde_enc || !sde_kms) {
  3840. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3841. !sde_enc, !sde_kms);
  3842. return -EINVAL;
  3843. }
  3844. memset(&phys_params, 0, sizeof(phys_params));
  3845. phys_params.sde_kms = sde_kms;
  3846. phys_params.parent = &sde_enc->base;
  3847. phys_params.parent_ops = parent_ops;
  3848. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3849. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3850. SDE_DEBUG("\n");
  3851. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3852. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3853. intf_type = INTF_DSI;
  3854. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3855. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3856. intf_type = INTF_HDMI;
  3857. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3858. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3859. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3860. else
  3861. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3862. intf_type = INTF_DP;
  3863. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3864. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3865. intf_type = INTF_WB;
  3866. } else {
  3867. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3868. return -EINVAL;
  3869. }
  3870. WARN_ON(disp_info->num_of_h_tiles < 1);
  3871. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3872. sde_enc->te_source = disp_info->te_source;
  3873. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3874. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3875. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3876. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3877. mutex_lock(&sde_enc->enc_lock);
  3878. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3879. /*
  3880. * Left-most tile is at index 0, content is controller id
  3881. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3882. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3883. */
  3884. u32 controller_id = disp_info->h_tile_instance[i];
  3885. if (disp_info->num_of_h_tiles > 1) {
  3886. if (i == 0)
  3887. phys_params.split_role = ENC_ROLE_MASTER;
  3888. else
  3889. phys_params.split_role = ENC_ROLE_SLAVE;
  3890. } else {
  3891. phys_params.split_role = ENC_ROLE_SOLO;
  3892. }
  3893. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3894. i, controller_id, phys_params.split_role);
  3895. if (sde_enc->ops.phys_init) {
  3896. struct sde_encoder_phys *enc;
  3897. enc = sde_enc->ops.phys_init(intf_type,
  3898. controller_id,
  3899. &phys_params);
  3900. if (enc) {
  3901. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3902. enc;
  3903. ++sde_enc->num_phys_encs;
  3904. } else
  3905. SDE_ERROR_ENC(sde_enc,
  3906. "failed to add phys encs\n");
  3907. continue;
  3908. }
  3909. if (intf_type == INTF_WB) {
  3910. phys_params.intf_idx = INTF_MAX;
  3911. phys_params.wb_idx = sde_encoder_get_wb(
  3912. sde_kms->catalog,
  3913. intf_type, controller_id);
  3914. if (phys_params.wb_idx == WB_MAX) {
  3915. SDE_ERROR_ENC(sde_enc,
  3916. "could not get wb: type %d, id %d\n",
  3917. intf_type, controller_id);
  3918. ret = -EINVAL;
  3919. }
  3920. } else {
  3921. phys_params.wb_idx = WB_MAX;
  3922. phys_params.intf_idx = sde_encoder_get_intf(
  3923. sde_kms->catalog, intf_type,
  3924. controller_id);
  3925. if (phys_params.intf_idx == INTF_MAX) {
  3926. SDE_ERROR_ENC(sde_enc,
  3927. "could not get wb: type %d, id %d\n",
  3928. intf_type, controller_id);
  3929. ret = -EINVAL;
  3930. }
  3931. }
  3932. if (!ret) {
  3933. if (intf_type == INTF_WB)
  3934. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3935. &phys_params);
  3936. else
  3937. ret = sde_encoder_virt_add_phys_encs(
  3938. disp_info,
  3939. sde_enc,
  3940. &phys_params);
  3941. if (ret)
  3942. SDE_ERROR_ENC(sde_enc,
  3943. "failed to add phys encs\n");
  3944. }
  3945. }
  3946. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3947. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3948. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3949. if (vid_phys) {
  3950. atomic_set(&vid_phys->vsync_cnt, 0);
  3951. atomic_set(&vid_phys->underrun_cnt, 0);
  3952. }
  3953. if (cmd_phys) {
  3954. atomic_set(&cmd_phys->vsync_cnt, 0);
  3955. atomic_set(&cmd_phys->underrun_cnt, 0);
  3956. }
  3957. }
  3958. mutex_unlock(&sde_enc->enc_lock);
  3959. return ret;
  3960. }
  3961. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3962. .mode_set = sde_encoder_virt_mode_set,
  3963. .disable = sde_encoder_virt_disable,
  3964. .enable = sde_encoder_virt_enable,
  3965. .atomic_check = sde_encoder_virt_atomic_check,
  3966. };
  3967. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3968. .destroy = sde_encoder_destroy,
  3969. .late_register = sde_encoder_late_register,
  3970. .early_unregister = sde_encoder_early_unregister,
  3971. };
  3972. struct drm_encoder *sde_encoder_init_with_ops(
  3973. struct drm_device *dev,
  3974. struct msm_display_info *disp_info,
  3975. const struct sde_encoder_ops *ops)
  3976. {
  3977. struct msm_drm_private *priv = dev->dev_private;
  3978. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3979. struct drm_encoder *drm_enc = NULL;
  3980. struct sde_encoder_virt *sde_enc = NULL;
  3981. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3982. char name[SDE_NAME_SIZE];
  3983. int ret = 0, i, intf_index = INTF_MAX;
  3984. struct sde_encoder_phys *phys = NULL;
  3985. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3986. if (!sde_enc) {
  3987. ret = -ENOMEM;
  3988. goto fail;
  3989. }
  3990. if (ops)
  3991. sde_enc->ops = *ops;
  3992. mutex_init(&sde_enc->enc_lock);
  3993. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3994. &drm_enc_mode);
  3995. if (ret)
  3996. goto fail;
  3997. sde_enc->cur_master = NULL;
  3998. spin_lock_init(&sde_enc->enc_spinlock);
  3999. mutex_init(&sde_enc->vblank_ctl_lock);
  4000. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4001. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4002. drm_enc = &sde_enc->base;
  4003. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4004. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4005. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4006. timer_setup(&sde_enc->vsync_event_timer,
  4007. sde_encoder_vsync_event_handler, 0);
  4008. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4009. phys = sde_enc->phys_encs[i];
  4010. if (!phys)
  4011. continue;
  4012. if (phys->ops.is_master && phys->ops.is_master(phys))
  4013. intf_index = phys->intf_idx - INTF_0;
  4014. }
  4015. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4016. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4017. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4018. SDE_RSC_PRIMARY_DISP_CLIENT :
  4019. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4020. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4021. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4022. PTR_ERR(sde_enc->rsc_client));
  4023. sde_enc->rsc_client = NULL;
  4024. }
  4025. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4026. ret = _sde_encoder_input_handler(sde_enc);
  4027. if (ret)
  4028. SDE_ERROR(
  4029. "input handler registration failed, rc = %d\n", ret);
  4030. }
  4031. mutex_init(&sde_enc->rc_lock);
  4032. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4033. sde_encoder_off_work);
  4034. sde_enc->vblank_enabled = false;
  4035. sde_enc->qdss_status = false;
  4036. kthread_init_work(&sde_enc->vsync_event_work,
  4037. sde_encoder_vsync_event_work_handler);
  4038. kthread_init_work(&sde_enc->input_event_work,
  4039. sde_encoder_input_event_work_handler);
  4040. kthread_init_work(&sde_enc->esd_trigger_work,
  4041. sde_encoder_esd_trigger_work_handler);
  4042. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4043. SDE_DEBUG_ENC(sde_enc, "created\n");
  4044. return drm_enc;
  4045. fail:
  4046. SDE_ERROR("failed to create encoder\n");
  4047. if (drm_enc)
  4048. sde_encoder_destroy(drm_enc);
  4049. return ERR_PTR(ret);
  4050. }
  4051. struct drm_encoder *sde_encoder_init(
  4052. struct drm_device *dev,
  4053. struct msm_display_info *disp_info)
  4054. {
  4055. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4056. }
  4057. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4058. enum msm_event_wait event)
  4059. {
  4060. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4061. struct sde_encoder_virt *sde_enc = NULL;
  4062. int i, ret = 0;
  4063. char atrace_buf[32];
  4064. if (!drm_enc) {
  4065. SDE_ERROR("invalid encoder\n");
  4066. return -EINVAL;
  4067. }
  4068. sde_enc = to_sde_encoder_virt(drm_enc);
  4069. SDE_DEBUG_ENC(sde_enc, "\n");
  4070. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4071. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4072. switch (event) {
  4073. case MSM_ENC_COMMIT_DONE:
  4074. fn_wait = phys->ops.wait_for_commit_done;
  4075. break;
  4076. case MSM_ENC_TX_COMPLETE:
  4077. fn_wait = phys->ops.wait_for_tx_complete;
  4078. break;
  4079. case MSM_ENC_VBLANK:
  4080. fn_wait = phys->ops.wait_for_vblank;
  4081. break;
  4082. case MSM_ENC_ACTIVE_REGION:
  4083. fn_wait = phys->ops.wait_for_active;
  4084. break;
  4085. default:
  4086. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4087. event);
  4088. return -EINVAL;
  4089. }
  4090. if (phys && fn_wait) {
  4091. snprintf(atrace_buf, sizeof(atrace_buf),
  4092. "wait_completion_event_%d", event);
  4093. SDE_ATRACE_BEGIN(atrace_buf);
  4094. ret = fn_wait(phys);
  4095. SDE_ATRACE_END(atrace_buf);
  4096. if (ret)
  4097. return ret;
  4098. }
  4099. }
  4100. return ret;
  4101. }
  4102. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4103. u64 *l_bound, u64 *u_bound)
  4104. {
  4105. struct sde_encoder_virt *sde_enc;
  4106. u64 jitter_ns, frametime_ns;
  4107. struct msm_mode_info *info;
  4108. if (!drm_enc) {
  4109. SDE_ERROR("invalid encoder\n");
  4110. return;
  4111. }
  4112. sde_enc = to_sde_encoder_virt(drm_enc);
  4113. info = &sde_enc->mode_info;
  4114. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4115. jitter_ns = info->jitter_numer * frametime_ns;
  4116. do_div(jitter_ns, info->jitter_denom * 100);
  4117. *l_bound = frametime_ns - jitter_ns;
  4118. *u_bound = frametime_ns + jitter_ns;
  4119. }
  4120. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4121. {
  4122. struct sde_encoder_virt *sde_enc;
  4123. if (!drm_enc) {
  4124. SDE_ERROR("invalid encoder\n");
  4125. return 0;
  4126. }
  4127. sde_enc = to_sde_encoder_virt(drm_enc);
  4128. return sde_enc->mode_info.frame_rate;
  4129. }
  4130. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4131. {
  4132. struct sde_encoder_virt *sde_enc = NULL;
  4133. int i;
  4134. if (!encoder) {
  4135. SDE_ERROR("invalid encoder\n");
  4136. return INTF_MODE_NONE;
  4137. }
  4138. sde_enc = to_sde_encoder_virt(encoder);
  4139. if (sde_enc->cur_master)
  4140. return sde_enc->cur_master->intf_mode;
  4141. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4142. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4143. if (phys)
  4144. return phys->intf_mode;
  4145. }
  4146. return INTF_MODE_NONE;
  4147. }
  4148. static void _sde_encoder_cache_hw_res_cont_splash(
  4149. struct drm_encoder *encoder,
  4150. struct sde_kms *sde_kms)
  4151. {
  4152. int i, idx;
  4153. struct sde_encoder_virt *sde_enc;
  4154. struct sde_encoder_phys *phys_enc;
  4155. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4156. sde_enc = to_sde_encoder_virt(encoder);
  4157. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4158. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4159. sde_enc->hw_pp[i] = NULL;
  4160. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4161. break;
  4162. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4163. }
  4164. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4165. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4166. sde_enc->hw_dsc[i] = NULL;
  4167. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4168. break;
  4169. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4170. }
  4171. /*
  4172. * If we have multiple phys encoders with one controller, make
  4173. * sure to populate the controller pointer in both phys encoders.
  4174. */
  4175. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4176. phys_enc = sde_enc->phys_encs[idx];
  4177. phys_enc->hw_ctl = NULL;
  4178. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4179. SDE_HW_BLK_CTL);
  4180. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4181. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4182. phys_enc->hw_ctl =
  4183. (struct sde_hw_ctl *) ctl_iter.hw;
  4184. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4185. phys_enc->intf_idx, phys_enc->hw_ctl);
  4186. }
  4187. }
  4188. }
  4189. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4190. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4191. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4192. phys->hw_intf = NULL;
  4193. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4194. break;
  4195. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4196. }
  4197. }
  4198. /**
  4199. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4200. * device bootup when cont_splash is enabled
  4201. * @drm_enc: Pointer to drm encoder structure
  4202. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4203. * @enable: boolean indicates enable or displae state of splash
  4204. * @Return: true if successful in updating the encoder structure
  4205. */
  4206. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4207. struct sde_splash_display *splash_display, bool enable)
  4208. {
  4209. struct sde_encoder_virt *sde_enc;
  4210. struct msm_drm_private *priv;
  4211. struct sde_kms *sde_kms;
  4212. struct drm_connector *conn = NULL;
  4213. struct sde_connector *sde_conn = NULL;
  4214. struct sde_connector_state *sde_conn_state = NULL;
  4215. struct drm_display_mode *drm_mode = NULL;
  4216. struct sde_encoder_phys *phys_enc;
  4217. int ret = 0, i;
  4218. if (!encoder) {
  4219. SDE_ERROR("invalid drm enc\n");
  4220. return -EINVAL;
  4221. }
  4222. if (!encoder->dev || !encoder->dev->dev_private) {
  4223. SDE_ERROR("drm device invalid\n");
  4224. return -EINVAL;
  4225. }
  4226. priv = encoder->dev->dev_private;
  4227. if (!priv->kms) {
  4228. SDE_ERROR("invalid kms\n");
  4229. return -EINVAL;
  4230. }
  4231. sde_kms = to_sde_kms(priv->kms);
  4232. sde_enc = to_sde_encoder_virt(encoder);
  4233. if (!priv->num_connectors) {
  4234. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4235. return -EINVAL;
  4236. }
  4237. SDE_DEBUG_ENC(sde_enc,
  4238. "num of connectors: %d\n", priv->num_connectors);
  4239. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4240. if (!enable) {
  4241. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4242. phys_enc = sde_enc->phys_encs[i];
  4243. if (phys_enc)
  4244. phys_enc->cont_splash_enabled = false;
  4245. }
  4246. return ret;
  4247. }
  4248. if (!splash_display) {
  4249. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4250. return -EINVAL;
  4251. }
  4252. for (i = 0; i < priv->num_connectors; i++) {
  4253. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4254. priv->connectors[i]->base.id);
  4255. sde_conn = to_sde_connector(priv->connectors[i]);
  4256. if (!sde_conn->encoder) {
  4257. SDE_DEBUG_ENC(sde_enc,
  4258. "encoder not attached to connector\n");
  4259. continue;
  4260. }
  4261. if (sde_conn->encoder->base.id
  4262. == encoder->base.id) {
  4263. conn = (priv->connectors[i]);
  4264. break;
  4265. }
  4266. }
  4267. if (!conn || !conn->state) {
  4268. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4269. return -EINVAL;
  4270. }
  4271. sde_conn_state = to_sde_connector_state(conn->state);
  4272. if (!sde_conn->ops.get_mode_info) {
  4273. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4274. return -EINVAL;
  4275. }
  4276. ret = sde_connector_get_mode_info(&sde_conn->base,
  4277. &encoder->crtc->state->adjusted_mode,
  4278. &sde_conn_state->mode_info);
  4279. if (ret) {
  4280. SDE_ERROR_ENC(sde_enc,
  4281. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4282. return ret;
  4283. }
  4284. if (sde_conn->encoder) {
  4285. conn->state->best_encoder = sde_conn->encoder;
  4286. SDE_DEBUG_ENC(sde_enc,
  4287. "configured cstate->best_encoder to ID = %d\n",
  4288. conn->state->best_encoder->base.id);
  4289. } else {
  4290. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4291. conn->base.id);
  4292. }
  4293. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4294. conn->state, false);
  4295. if (ret) {
  4296. SDE_ERROR_ENC(sde_enc,
  4297. "failed to reserve hw resources, %d\n", ret);
  4298. return ret;
  4299. }
  4300. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4301. sde_connector_get_topology_name(conn));
  4302. drm_mode = &encoder->crtc->state->adjusted_mode;
  4303. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4304. drm_mode->hdisplay, drm_mode->vdisplay);
  4305. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4306. if (encoder->bridge) {
  4307. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4308. /*
  4309. * For cont-splash use case, we update the mode
  4310. * configurations manually. This will skip the
  4311. * usually mode set call when actual frame is
  4312. * pushed from framework. The bridge needs to
  4313. * be updated with the current drm mode by
  4314. * calling the bridge mode set ops.
  4315. */
  4316. if (encoder->bridge->funcs) {
  4317. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4318. encoder->bridge->funcs->mode_set(encoder->bridge,
  4319. drm_mode, drm_mode);
  4320. }
  4321. } else {
  4322. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4323. }
  4324. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4325. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4326. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4327. if (!phys) {
  4328. SDE_ERROR_ENC(sde_enc,
  4329. "phys encoders not initialized\n");
  4330. return -EINVAL;
  4331. }
  4332. /* update connector for master and slave phys encoders */
  4333. phys->connector = conn;
  4334. phys->cont_splash_enabled = true;
  4335. phys->hw_pp = sde_enc->hw_pp[i];
  4336. if (phys->ops.cont_splash_mode_set)
  4337. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4338. if (phys->ops.is_master && phys->ops.is_master(phys))
  4339. sde_enc->cur_master = phys;
  4340. }
  4341. return ret;
  4342. }
  4343. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4344. bool skip_pre_kickoff)
  4345. {
  4346. struct msm_drm_thread *event_thread = NULL;
  4347. struct msm_drm_private *priv = NULL;
  4348. struct sde_encoder_virt *sde_enc = NULL;
  4349. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4350. SDE_ERROR("invalid parameters\n");
  4351. return -EINVAL;
  4352. }
  4353. priv = enc->dev->dev_private;
  4354. sde_enc = to_sde_encoder_virt(enc);
  4355. if (!sde_enc->crtc || (sde_enc->crtc->index
  4356. >= ARRAY_SIZE(priv->event_thread))) {
  4357. SDE_DEBUG_ENC(sde_enc,
  4358. "invalid cached CRTC: %d or crtc index: %d\n",
  4359. sde_enc->crtc == NULL,
  4360. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4361. return -EINVAL;
  4362. }
  4363. SDE_EVT32_VERBOSE(DRMID(enc));
  4364. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4365. if (!skip_pre_kickoff) {
  4366. kthread_queue_work(&event_thread->worker,
  4367. &sde_enc->esd_trigger_work);
  4368. kthread_flush_work(&sde_enc->esd_trigger_work);
  4369. }
  4370. /*
  4371. * panel may stop generating te signal (vsync) during esd failure. rsc
  4372. * hardware may hang without vsync. Avoid rsc hang by generating the
  4373. * vsync from watchdog timer instead of panel.
  4374. */
  4375. sde_encoder_helper_switch_vsync(enc, true);
  4376. if (!skip_pre_kickoff)
  4377. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4378. return 0;
  4379. }
  4380. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4381. {
  4382. struct sde_encoder_virt *sde_enc;
  4383. if (!encoder) {
  4384. SDE_ERROR("invalid drm enc\n");
  4385. return false;
  4386. }
  4387. sde_enc = to_sde_encoder_virt(encoder);
  4388. return sde_enc->recovery_events_enabled;
  4389. }
  4390. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4391. bool enabled)
  4392. {
  4393. struct sde_encoder_virt *sde_enc;
  4394. if (!encoder) {
  4395. SDE_ERROR("invalid drm enc\n");
  4396. return;
  4397. }
  4398. sde_enc = to_sde_encoder_virt(encoder);
  4399. sde_enc->recovery_events_enabled = enabled;
  4400. }