dp_ipa.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742
  1. /*
  2. * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  32. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  33. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  34. qdf_nbuf_t nbuf,
  35. bool create)
  36. {
  37. qdf_mem_info_t mem_map_table = {0};
  38. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  39. qdf_nbuf_get_frag_paddr(nbuf, 0),
  40. skb_end_pointer(nbuf) - nbuf->data);
  41. if (create)
  42. qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  43. else
  44. qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  45. return QDF_STATUS_SUCCESS;
  46. }
  47. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  48. qdf_nbuf_t nbuf,
  49. bool create)
  50. {
  51. bool reo_remapped = false;
  52. struct dp_pdev *pdev;
  53. int i;
  54. for (i = 0; i < soc->pdev_count; i++) {
  55. pdev = soc->pdev_list[i];
  56. if (pdev && pdev->monitor_configured)
  57. return QDF_STATUS_SUCCESS;
  58. }
  59. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  60. !qdf_mem_smmu_s1_enabled(soc->osdev))
  61. return QDF_STATUS_SUCCESS;
  62. qdf_spin_lock_bh(&soc->remap_lock);
  63. reo_remapped = soc->reo_remapped;
  64. qdf_spin_unlock_bh(&soc->remap_lock);
  65. if (!reo_remapped)
  66. return QDF_STATUS_SUCCESS;
  67. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  68. }
  69. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  70. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  71. struct dp_pdev *pdev,
  72. bool create)
  73. {
  74. struct rx_desc_pool *rx_pool;
  75. uint8_t pdev_id;
  76. uint32_t num_desc, page_id, offset, i;
  77. uint16_t num_desc_per_page;
  78. union dp_rx_desc_list_elem_t *rx_desc_elem;
  79. struct dp_rx_desc *rx_desc;
  80. qdf_nbuf_t nbuf;
  81. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  82. return QDF_STATUS_SUCCESS;
  83. pdev_id = pdev->pdev_id;
  84. rx_pool = &soc->rx_desc_buf[pdev_id];
  85. qdf_spin_lock_bh(&rx_pool->lock);
  86. num_desc = rx_pool->pool_size;
  87. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  88. for (i = 0; i < num_desc; i++) {
  89. page_id = i / num_desc_per_page;
  90. offset = i % num_desc_per_page;
  91. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  92. break;
  93. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  94. rx_desc = &rx_desc_elem->rx_desc;
  95. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  96. continue;
  97. nbuf = rx_desc->nbuf;
  98. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  99. }
  100. qdf_spin_unlock_bh(&rx_pool->lock);
  101. return QDF_STATUS_SUCCESS;
  102. }
  103. #else
  104. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  105. struct dp_pdev *pdev,
  106. bool create)
  107. {
  108. struct rx_desc_pool *rx_pool;
  109. uint8_t pdev_id;
  110. qdf_nbuf_t nbuf;
  111. int i;
  112. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  113. return QDF_STATUS_SUCCESS;
  114. pdev_id = pdev->pdev_id;
  115. rx_pool = &soc->rx_desc_buf[pdev_id];
  116. qdf_spin_lock_bh(&rx_pool->lock);
  117. for (i = 0; i < rx_pool->pool_size; i++) {
  118. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  119. rx_pool->array[i].rx_desc.unmapped)
  120. continue;
  121. nbuf = rx_pool->array[i].rx_desc.nbuf;
  122. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  123. }
  124. qdf_spin_unlock_bh(&rx_pool->lock);
  125. return QDF_STATUS_SUCCESS;
  126. }
  127. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  128. /**
  129. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  130. * @soc: data path instance
  131. * @pdev: core txrx pdev context
  132. *
  133. * Free allocated TX buffers with WBM SRNG
  134. *
  135. * Return: none
  136. */
  137. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  138. {
  139. int idx;
  140. qdf_nbuf_t nbuf;
  141. struct dp_ipa_resources *ipa_res;
  142. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  143. nbuf = (qdf_nbuf_t)
  144. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  145. if (!nbuf)
  146. continue;
  147. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  148. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, false);
  149. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  150. qdf_nbuf_free(nbuf);
  151. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  152. (void *)NULL;
  153. }
  154. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  155. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  156. ipa_res = &pdev->ipa_resource;
  157. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  158. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  159. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  160. }
  161. /**
  162. * dp_rx_ipa_uc_detach - free autonomy RX resources
  163. * @soc: data path instance
  164. * @pdev: core txrx pdev context
  165. *
  166. * This function will detach DP RX into main device context
  167. * will free DP Rx resources.
  168. *
  169. * Return: none
  170. */
  171. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  172. {
  173. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  174. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  175. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  176. }
  177. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  178. {
  179. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  180. return QDF_STATUS_SUCCESS;
  181. /* TX resource detach */
  182. dp_tx_ipa_uc_detach(soc, pdev);
  183. /* RX resource detach */
  184. dp_rx_ipa_uc_detach(soc, pdev);
  185. qdf_spinlock_destroy(&soc->remap_lock);
  186. return QDF_STATUS_SUCCESS; /* success */
  187. }
  188. /**
  189. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  190. * @soc: data path instance
  191. * @pdev: Physical device handle
  192. *
  193. * Allocate TX buffer from non-cacheable memory
  194. * Attache allocated TX buffers with WBM SRNG
  195. *
  196. * Return: int
  197. */
  198. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  199. {
  200. uint32_t tx_buffer_count;
  201. uint32_t ring_base_align = 8;
  202. qdf_dma_addr_t buffer_paddr;
  203. struct hal_srng *wbm_srng =
  204. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  205. struct hal_srng_params srng_params;
  206. uint32_t paddr_lo;
  207. uint32_t paddr_hi;
  208. void *ring_entry;
  209. int num_entries;
  210. qdf_nbuf_t nbuf;
  211. int retval = QDF_STATUS_SUCCESS;
  212. /*
  213. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  214. * unsigned int uc_tx_buf_sz =
  215. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  216. */
  217. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  218. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  219. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  220. &srng_params);
  221. num_entries = srng_params.num_entries;
  222. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  223. "%s: requested %d buffers to be posted to wbm ring",
  224. __func__, num_entries);
  225. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  226. qdf_mem_malloc(num_entries *
  227. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  228. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  229. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  230. "%s: IPA WBM Ring Tx buf pool vaddr alloc fail",
  231. __func__);
  232. return -ENOMEM;
  233. }
  234. hal_srng_access_start_unlocked(soc->hal_soc,
  235. hal_srng_to_hal_ring_handle(wbm_srng));
  236. /*
  237. * Allocate Tx buffers as many as possible
  238. * Populate Tx buffers into WBM2IPA ring
  239. * This initial buffer population will simulate H/W as source ring,
  240. * and update HP
  241. */
  242. for (tx_buffer_count = 0;
  243. tx_buffer_count < num_entries - 1; tx_buffer_count++) {
  244. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  245. if (!nbuf)
  246. break;
  247. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  248. hal_srng_to_hal_ring_handle(wbm_srng));
  249. if (!ring_entry) {
  250. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  251. "%s: Failed to get WBM ring entry",
  252. __func__);
  253. qdf_nbuf_free(nbuf);
  254. break;
  255. }
  256. qdf_nbuf_map_single(soc->osdev, nbuf,
  257. QDF_DMA_BIDIRECTIONAL);
  258. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  259. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  260. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  261. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  262. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  263. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  264. HAL_WBM_SW0_BM_ID));
  265. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  266. = (void *)nbuf;
  267. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  268. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, true);
  269. }
  270. hal_srng_access_end_unlocked(soc->hal_soc, wbm_srng);
  271. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  272. if (tx_buffer_count) {
  273. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  274. "%s: IPA WDI TX buffer: %d allocated",
  275. __func__, tx_buffer_count);
  276. } else {
  277. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  278. "%s: No IPA WDI TX buffer allocated",
  279. __func__);
  280. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  281. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  282. retval = -ENOMEM;
  283. }
  284. return retval;
  285. }
  286. /**
  287. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  288. * @soc: data path instance
  289. * @pdev: core txrx pdev context
  290. *
  291. * This function will attach a DP RX instance into the main
  292. * device (SOC) context.
  293. *
  294. * Return: QDF_STATUS_SUCCESS: success
  295. * QDF_STATUS_E_RESOURCES: Error return
  296. */
  297. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  298. {
  299. return QDF_STATUS_SUCCESS;
  300. }
  301. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  302. {
  303. int error;
  304. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  305. return QDF_STATUS_SUCCESS;
  306. qdf_spinlock_create(&soc->remap_lock);
  307. /* TX resource attach */
  308. error = dp_tx_ipa_uc_attach(soc, pdev);
  309. if (error) {
  310. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  311. "%s: DP IPA UC TX attach fail code %d",
  312. __func__, error);
  313. return error;
  314. }
  315. /* RX resource attach */
  316. error = dp_rx_ipa_uc_attach(soc, pdev);
  317. if (error) {
  318. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  319. "%s: DP IPA UC RX attach fail code %d",
  320. __func__, error);
  321. dp_tx_ipa_uc_detach(soc, pdev);
  322. return error;
  323. }
  324. return QDF_STATUS_SUCCESS; /* success */
  325. }
  326. /*
  327. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  328. * @soc: data path SoC handle
  329. *
  330. * Return: none
  331. */
  332. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  333. struct dp_pdev *pdev)
  334. {
  335. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  336. struct hal_srng *hal_srng;
  337. struct hal_srng_params srng_params;
  338. qdf_dma_addr_t hp_addr;
  339. unsigned long addr_offset, dev_base_paddr;
  340. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  341. return QDF_STATUS_SUCCESS;
  342. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  343. hal_srng = soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  344. hal_get_srng_params(hal_soc, hal_srng_to_hal_ring_handle(hal_srng),
  345. &srng_params);
  346. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  347. srng_params.ring_base_paddr;
  348. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  349. srng_params.ring_base_vaddr;
  350. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  351. (srng_params.num_entries * srng_params.entry_size) << 2;
  352. /*
  353. * For the register backed memory addresses, use the scn->mem_pa to
  354. * calculate the physical address of the shadow registers
  355. */
  356. dev_base_paddr =
  357. (unsigned long)
  358. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  359. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  360. (unsigned long)(hal_soc->dev_base_addr);
  361. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  362. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  363. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  364. (unsigned int)addr_offset,
  365. (unsigned int)dev_base_paddr,
  366. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  367. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  368. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  369. srng_params.num_entries,
  370. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  371. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  372. hal_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  373. hal_get_srng_params(hal_soc, hal_srng_to_hal_ring_handle(hal_srng),
  374. &srng_params);
  375. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  376. srng_params.ring_base_paddr;
  377. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  378. srng_params.ring_base_vaddr;
  379. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  380. (srng_params.num_entries * srng_params.entry_size) << 2;
  381. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  382. (unsigned long)(hal_soc->dev_base_addr);
  383. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  384. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  385. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  386. (unsigned int)addr_offset,
  387. (unsigned int)dev_base_paddr,
  388. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  389. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  390. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  391. srng_params.num_entries,
  392. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  393. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  394. hal_srng = soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  395. hal_get_srng_params(hal_soc, hal_srng_to_hal_ring_handle(hal_srng),
  396. &srng_params);
  397. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  398. srng_params.ring_base_paddr;
  399. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  400. srng_params.ring_base_vaddr;
  401. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  402. (srng_params.num_entries * srng_params.entry_size) << 2;
  403. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  404. (unsigned long)(hal_soc->dev_base_addr);
  405. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  406. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  407. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  408. (unsigned int)addr_offset,
  409. (unsigned int)dev_base_paddr,
  410. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  411. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  412. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  413. srng_params.num_entries,
  414. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  415. hal_srng = pdev->rx_refill_buf_ring2.hal_srng;
  416. hal_get_srng_params(hal_soc, hal_srng_to_hal_ring_handle(hal_srng),
  417. &srng_params);
  418. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  419. srng_params.ring_base_paddr;
  420. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  421. srng_params.ring_base_vaddr;
  422. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  423. (srng_params.num_entries * srng_params.entry_size) << 2;
  424. hp_addr = hal_srng_get_hp_addr(hal_soc,
  425. hal_srng_to_hal_ring_handle(hal_srng));
  426. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  427. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  428. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  429. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  430. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  431. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  432. srng_params.num_entries,
  433. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  434. return 0;
  435. }
  436. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  437. qdf_shared_mem_t *shared_mem,
  438. void *cpu_addr,
  439. qdf_dma_addr_t dma_addr,
  440. uint32_t size)
  441. {
  442. qdf_dma_addr_t paddr;
  443. int ret;
  444. shared_mem->vaddr = cpu_addr;
  445. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  446. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  447. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  448. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  449. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  450. shared_mem->vaddr, dma_addr, size);
  451. if (ret) {
  452. dp_err("Unable to get DMA sgtable");
  453. return QDF_STATUS_E_NOMEM;
  454. }
  455. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  456. return QDF_STATUS_SUCCESS;
  457. }
  458. /**
  459. * dp_ipa_uc_get_resource() - Client request resource information
  460. * @ppdev - handle to the device instance
  461. *
  462. * IPA client will request IPA UC related resource information
  463. * Resource information will be distributed to IPA module
  464. * All of the required resources should be pre-allocated
  465. *
  466. * Return: QDF_STATUS
  467. */
  468. QDF_STATUS dp_ipa_get_resource(struct cdp_pdev *ppdev)
  469. {
  470. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  471. struct dp_soc *soc = pdev->soc;
  472. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  473. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  474. return QDF_STATUS_SUCCESS;
  475. ipa_res->tx_num_alloc_buffer =
  476. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  477. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  478. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  479. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  480. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  481. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  482. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  483. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  484. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  485. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  486. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  487. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  488. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  489. dp_ipa_get_shared_mem_info(
  490. soc->osdev, &ipa_res->rx_refill_ring,
  491. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  492. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  493. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  494. if (!qdf_mem_get_dma_addr(soc->osdev,
  495. &ipa_res->tx_comp_ring.mem_info) ||
  496. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info))
  497. return QDF_STATUS_E_FAILURE;
  498. return QDF_STATUS_SUCCESS;
  499. }
  500. /**
  501. * dp_ipa_set_doorbell_paddr () - Set doorbell register physical address to SRNG
  502. * @ppdev - handle to the device instance
  503. *
  504. * Set TX_COMP_DOORBELL register physical address to WBM Head_Ptr_MemAddr_LSB
  505. * Set RX_READ_DOORBELL register physical address to REO Head_Ptr_MemAddr_LSB
  506. *
  507. * Return: none
  508. */
  509. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_pdev *ppdev)
  510. {
  511. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  512. struct dp_soc *soc = pdev->soc;
  513. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  514. struct hal_srng *wbm_srng =
  515. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  516. struct hal_srng *reo_srng =
  517. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  518. uint32_t tx_comp_doorbell_dmaaddr;
  519. uint32_t rx_ready_doorbell_dmaaddr;
  520. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  521. return QDF_STATUS_SUCCESS;
  522. ipa_res->tx_comp_doorbell_vaddr =
  523. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  524. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  525. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  526. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  527. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  528. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  529. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  530. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  531. }
  532. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  533. dp_info("paddr %pK vaddr %pK",
  534. (void *)ipa_res->tx_comp_doorbell_paddr,
  535. (void *)ipa_res->tx_comp_doorbell_vaddr);
  536. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  537. /*
  538. * For RX, REO module on Napier/Hastings does reordering on incoming
  539. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  540. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  541. * to IPA.
  542. * Set the doorbell addr for the REO ring.
  543. */
  544. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  545. return QDF_STATUS_SUCCESS;
  546. }
  547. /**
  548. * dp_ipa_op_response() - Handle OP command response from firmware
  549. * @ppdev - handle to the device instance
  550. * @op_msg: op response message from firmware
  551. *
  552. * Return: none
  553. */
  554. QDF_STATUS dp_ipa_op_response(struct cdp_pdev *ppdev, uint8_t *op_msg)
  555. {
  556. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  557. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  558. return QDF_STATUS_SUCCESS;
  559. if (pdev->ipa_uc_op_cb) {
  560. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  561. } else {
  562. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  563. "%s: IPA callback function is not registered", __func__);
  564. qdf_mem_free(op_msg);
  565. return QDF_STATUS_E_FAILURE;
  566. }
  567. return QDF_STATUS_SUCCESS;
  568. }
  569. /**
  570. * dp_ipa_register_op_cb() - Register OP handler function
  571. * @ppdev - handle to the device instance
  572. * @op_cb: handler function pointer
  573. *
  574. * Return: none
  575. */
  576. QDF_STATUS dp_ipa_register_op_cb(struct cdp_pdev *ppdev,
  577. ipa_uc_op_cb_type op_cb,
  578. void *usr_ctxt)
  579. {
  580. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  581. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  582. return QDF_STATUS_SUCCESS;
  583. pdev->ipa_uc_op_cb = op_cb;
  584. pdev->usr_ctxt = usr_ctxt;
  585. return QDF_STATUS_SUCCESS;
  586. }
  587. /**
  588. * dp_ipa_get_stat() - Get firmware wdi status
  589. * @ppdev - handle to the device instance
  590. *
  591. * Return: none
  592. */
  593. QDF_STATUS dp_ipa_get_stat(struct cdp_pdev *ppdev)
  594. {
  595. /* TBD */
  596. return QDF_STATUS_SUCCESS;
  597. }
  598. /**
  599. * dp_tx_send_ipa_data_frame() - send IPA data frame
  600. * @vdev: vdev
  601. * @skb: skb
  602. *
  603. * Return: skb/ NULL is for success
  604. */
  605. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_vdev *vdev, qdf_nbuf_t skb)
  606. {
  607. qdf_nbuf_t ret;
  608. /* Terminate the (single-element) list of tx frames */
  609. qdf_nbuf_set_next(skb, NULL);
  610. ret = dp_tx_send(vdev, skb);
  611. if (ret) {
  612. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  613. "%s: Failed to tx", __func__);
  614. return ret;
  615. }
  616. return NULL;
  617. }
  618. /**
  619. * dp_ipa_enable_autonomy() – Enable autonomy RX path
  620. * @pdev - handle to the device instance
  621. *
  622. * Set all RX packet route to IPA REO ring
  623. * Program Destination_Ring_Ctrl_IX_0 REO register to point IPA REO ring
  624. * Return: none
  625. */
  626. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_pdev *ppdev)
  627. {
  628. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  629. struct dp_soc *soc = pdev->soc;
  630. uint32_t ix0;
  631. uint32_t ix2;
  632. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  633. return QDF_STATUS_SUCCESS;
  634. qdf_spin_lock_bh(&soc->remap_lock);
  635. soc->reo_remapped = true;
  636. qdf_spin_unlock_bh(&soc->remap_lock);
  637. /* Call HAL API to remap REO rings to REO2IPA ring */
  638. ix0 = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  639. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW4) |
  640. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW4) |
  641. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW4) |
  642. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW4) |
  643. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  644. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  645. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  646. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  647. ix2 = ((REO_REMAP_SW4 << 0) | (REO_REMAP_SW4 << 3) |
  648. (REO_REMAP_SW4 << 6) | (REO_REMAP_SW4 << 9) |
  649. (REO_REMAP_SW4 << 12) | (REO_REMAP_SW4 << 15) |
  650. (REO_REMAP_SW4 << 18) | (REO_REMAP_SW4 << 21)) << 8;
  651. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  652. &ix2, &ix2);
  653. }
  654. return QDF_STATUS_SUCCESS;
  655. }
  656. /**
  657. * dp_ipa_disable_autonomy() – Disable autonomy RX path
  658. * @ppdev - handle to the device instance
  659. *
  660. * Disable RX packet routing to IPA REO
  661. * Program Destination_Ring_Ctrl_IX_0 REO register to disable
  662. * Return: none
  663. */
  664. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_pdev *ppdev)
  665. {
  666. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  667. struct dp_soc *soc = pdev->soc;
  668. uint32_t ix0;
  669. uint32_t ix2;
  670. uint32_t ix3;
  671. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  672. return QDF_STATUS_SUCCESS;
  673. /* Call HAL API to remap REO rings to REO2IPA ring */
  674. ix0 = HAL_REO_REMAP_VAL(REO_REMAP_TCL, REO_REMAP_TCL) |
  675. HAL_REO_REMAP_VAL(REO_REMAP_SW1, REO_REMAP_SW1) |
  676. HAL_REO_REMAP_VAL(REO_REMAP_SW2, REO_REMAP_SW2) |
  677. HAL_REO_REMAP_VAL(REO_REMAP_SW3, REO_REMAP_SW3) |
  678. HAL_REO_REMAP_VAL(REO_REMAP_SW4, REO_REMAP_SW2) |
  679. HAL_REO_REMAP_VAL(REO_REMAP_RELEASE, REO_REMAP_RELEASE) |
  680. HAL_REO_REMAP_VAL(REO_REMAP_FW, REO_REMAP_FW) |
  681. HAL_REO_REMAP_VAL(REO_REMAP_UNUSED, REO_REMAP_FW);
  682. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  683. dp_reo_remap_config(soc, &ix2, &ix3);
  684. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  685. &ix2, &ix3);
  686. }
  687. qdf_spin_lock_bh(&soc->remap_lock);
  688. soc->reo_remapped = false;
  689. qdf_spin_unlock_bh(&soc->remap_lock);
  690. return QDF_STATUS_SUCCESS;
  691. }
  692. /* This should be configurable per H/W configuration enable status */
  693. #define L3_HEADER_PADDING 2
  694. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  695. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  696. static inline void dp_setup_mcc_sys_pipes(
  697. qdf_ipa_sys_connect_params_t *sys_in,
  698. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  699. {
  700. /* Setup MCC sys pipe */
  701. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  702. DP_IPA_MAX_IFACE;
  703. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  704. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  705. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  706. }
  707. #else
  708. static inline void dp_setup_mcc_sys_pipes(
  709. qdf_ipa_sys_connect_params_t *sys_in,
  710. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  711. {
  712. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  713. }
  714. #endif
  715. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  716. struct dp_ipa_resources *ipa_res,
  717. qdf_ipa_wdi_pipe_setup_info_t *tx,
  718. bool over_gsi)
  719. {
  720. struct tcl_data_cmd *tcl_desc_ptr;
  721. uint8_t *desc_addr;
  722. uint32_t desc_size;
  723. if (over_gsi)
  724. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  725. else
  726. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  727. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  728. qdf_mem_get_dma_addr(soc->osdev,
  729. &ipa_res->tx_comp_ring.mem_info);
  730. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  731. qdf_mem_get_dma_size(soc->osdev,
  732. &ipa_res->tx_comp_ring.mem_info);
  733. /* WBM Tail Pointer Address */
  734. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  735. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  736. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  737. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  738. qdf_mem_get_dma_addr(soc->osdev,
  739. &ipa_res->tx_ring.mem_info);
  740. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  741. qdf_mem_get_dma_size(soc->osdev,
  742. &ipa_res->tx_ring.mem_info);
  743. /* TCL Head Pointer Address */
  744. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  745. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  746. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  747. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  748. ipa_res->tx_num_alloc_buffer;
  749. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  750. /* Preprogram TCL descriptor */
  751. desc_addr =
  752. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  753. desc_size = sizeof(struct tcl_data_cmd);
  754. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  755. tcl_desc_ptr = (struct tcl_data_cmd *)
  756. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  757. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  758. HAL_RX_BUF_RBM_SW2_BM;
  759. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  760. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  761. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  762. }
  763. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  764. struct dp_ipa_resources *ipa_res,
  765. qdf_ipa_wdi_pipe_setup_info_t *rx,
  766. bool over_gsi)
  767. {
  768. if (over_gsi)
  769. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  770. IPA_CLIENT_WLAN2_PROD;
  771. else
  772. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  773. IPA_CLIENT_WLAN1_PROD;
  774. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  775. qdf_mem_get_dma_addr(soc->osdev,
  776. &ipa_res->rx_rdy_ring.mem_info);
  777. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  778. qdf_mem_get_dma_size(soc->osdev,
  779. &ipa_res->rx_rdy_ring.mem_info);
  780. /* REO Tail Pointer Address */
  781. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  782. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  783. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  784. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  785. qdf_mem_get_dma_addr(soc->osdev,
  786. &ipa_res->rx_refill_ring.mem_info);
  787. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  788. qdf_mem_get_dma_size(soc->osdev,
  789. &ipa_res->rx_refill_ring.mem_info);
  790. /* FW Head Pointer Address */
  791. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  792. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  793. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  794. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  795. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  796. }
  797. static void
  798. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  799. struct dp_ipa_resources *ipa_res,
  800. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  801. bool over_gsi)
  802. {
  803. struct tcl_data_cmd *tcl_desc_ptr;
  804. uint8_t *desc_addr;
  805. uint32_t desc_size;
  806. if (over_gsi)
  807. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  808. IPA_CLIENT_WLAN2_CONS;
  809. else
  810. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  811. IPA_CLIENT_WLAN1_CONS;
  812. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  813. &ipa_res->tx_comp_ring.sgtable,
  814. sizeof(sgtable_t));
  815. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  816. qdf_mem_get_dma_size(soc->osdev,
  817. &ipa_res->tx_comp_ring.mem_info);
  818. /* WBM Tail Pointer Address */
  819. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  820. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  821. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  822. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  823. &ipa_res->tx_ring.sgtable,
  824. sizeof(sgtable_t));
  825. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  826. qdf_mem_get_dma_size(soc->osdev,
  827. &ipa_res->tx_ring.mem_info);
  828. /* TCL Head Pointer Address */
  829. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  830. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  831. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  832. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  833. ipa_res->tx_num_alloc_buffer;
  834. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  835. /* Preprogram TCL descriptor */
  836. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  837. tx_smmu);
  838. desc_size = sizeof(struct tcl_data_cmd);
  839. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  840. tcl_desc_ptr = (struct tcl_data_cmd *)
  841. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  842. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  843. HAL_RX_BUF_RBM_SW2_BM;
  844. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  845. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  846. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  847. }
  848. static void
  849. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  850. struct dp_ipa_resources *ipa_res,
  851. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  852. bool over_gsi)
  853. {
  854. if (over_gsi)
  855. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  856. IPA_CLIENT_WLAN2_PROD;
  857. else
  858. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  859. IPA_CLIENT_WLAN1_PROD;
  860. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  861. &ipa_res->rx_rdy_ring.sgtable,
  862. sizeof(sgtable_t));
  863. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  864. qdf_mem_get_dma_size(soc->osdev,
  865. &ipa_res->rx_rdy_ring.mem_info);
  866. /* REO Tail Pointer Address */
  867. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  868. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  869. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  870. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  871. &ipa_res->rx_refill_ring.sgtable,
  872. sizeof(sgtable_t));
  873. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  874. qdf_mem_get_dma_size(soc->osdev,
  875. &ipa_res->rx_refill_ring.mem_info);
  876. /* FW Head Pointer Address */
  877. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  878. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  879. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  880. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  881. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  882. }
  883. /**
  884. * dp_ipa_setup() - Setup and connect IPA pipes
  885. * @ppdev - handle to the device instance
  886. * @ipa_i2w_cb: IPA to WLAN callback
  887. * @ipa_w2i_cb: WLAN to IPA callback
  888. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  889. * @ipa_desc_size: IPA descriptor size
  890. * @ipa_priv: handle to the HTT instance
  891. * @is_rm_enabled: Is IPA RM enabled or not
  892. * @tx_pipe_handle: pointer to Tx pipe handle
  893. * @rx_pipe_handle: pointer to Rx pipe handle
  894. * @is_smmu_enabled: Is SMMU enabled or not
  895. * @sys_in: parameters to setup sys pipe in mcc mode
  896. *
  897. * Return: QDF_STATUS
  898. */
  899. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  900. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  901. uint32_t ipa_desc_size, void *ipa_priv,
  902. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  903. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  904. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  905. {
  906. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  907. struct dp_soc *soc = pdev->soc;
  908. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  909. qdf_ipa_ep_cfg_t *tx_cfg;
  910. qdf_ipa_ep_cfg_t *rx_cfg;
  911. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  912. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  913. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  914. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  915. qdf_ipa_wdi_conn_in_params_t pipe_in;
  916. qdf_ipa_wdi_conn_out_params_t pipe_out;
  917. int ret;
  918. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  919. return QDF_STATUS_SUCCESS;
  920. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  921. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  922. if (is_smmu_enabled)
  923. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  924. else
  925. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  926. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  927. /* TX PIPE */
  928. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  929. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  930. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  931. } else {
  932. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  933. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  934. }
  935. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  936. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  937. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  938. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  939. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  940. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  941. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  942. /**
  943. * Transfer Ring: WBM Ring
  944. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  945. * Event Ring: TCL ring
  946. * Event Ring Doorbell PA: TCL Head Pointer Address
  947. */
  948. if (is_smmu_enabled)
  949. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  950. else
  951. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  952. /* RX PIPE */
  953. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  954. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  955. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  956. } else {
  957. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  958. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  959. }
  960. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  961. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  962. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  963. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  964. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  965. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  966. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  967. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  968. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  969. /**
  970. * Transfer Ring: REO Ring
  971. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  972. * Event Ring: FW ring
  973. * Event Ring Doorbell PA: FW Head Pointer Address
  974. */
  975. if (is_smmu_enabled)
  976. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  977. else
  978. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  979. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  980. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  981. /* Connect WDI IPA PIPEs */
  982. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  983. if (ret) {
  984. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  985. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  986. __func__, ret);
  987. return QDF_STATUS_E_FAILURE;
  988. }
  989. /* IPA uC Doorbell registers */
  990. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  991. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  992. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  993. ipa_res->tx_comp_doorbell_paddr =
  994. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  995. ipa_res->rx_ready_doorbell_paddr =
  996. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  997. return QDF_STATUS_SUCCESS;
  998. }
  999. /**
  1000. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1001. * @ifname: Interface name
  1002. * @mac_addr: Interface MAC address
  1003. * @prod_client: IPA prod client type
  1004. * @cons_client: IPA cons client type
  1005. * @session_id: Session ID
  1006. * @is_ipv6_enabled: Is IPV6 enabled or not
  1007. *
  1008. * Return: QDF_STATUS
  1009. */
  1010. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1011. qdf_ipa_client_type_t prod_client,
  1012. qdf_ipa_client_type_t cons_client,
  1013. uint8_t session_id, bool is_ipv6_enabled)
  1014. {
  1015. qdf_ipa_wdi_reg_intf_in_params_t in;
  1016. qdf_ipa_wdi_hdr_info_t hdr_info;
  1017. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1018. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1019. int ret = -EINVAL;
  1020. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  1021. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1022. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1023. /* IPV4 header */
  1024. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1025. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1026. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1027. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1028. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1029. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1030. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1031. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1032. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1033. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1034. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1035. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1036. htonl(session_id << 16);
  1037. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1038. /* IPV6 header */
  1039. if (is_ipv6_enabled) {
  1040. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1041. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1042. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1043. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1044. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1045. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1046. }
  1047. dp_debug("registering for session_id: %u", session_id);
  1048. ret = qdf_ipa_wdi_reg_intf(&in);
  1049. if (ret) {
  1050. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1051. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1052. __func__, ret);
  1053. return QDF_STATUS_E_FAILURE;
  1054. }
  1055. return QDF_STATUS_SUCCESS;
  1056. }
  1057. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1058. /**
  1059. * dp_ipa_setup() - Setup and connect IPA pipes
  1060. * @ppdev - handle to the device instance
  1061. * @ipa_i2w_cb: IPA to WLAN callback
  1062. * @ipa_w2i_cb: WLAN to IPA callback
  1063. * @ipa_wdi_meter_notifier_cb: IPA WDI metering callback
  1064. * @ipa_desc_size: IPA descriptor size
  1065. * @ipa_priv: handle to the HTT instance
  1066. * @is_rm_enabled: Is IPA RM enabled or not
  1067. * @tx_pipe_handle: pointer to Tx pipe handle
  1068. * @rx_pipe_handle: pointer to Rx pipe handle
  1069. *
  1070. * Return: QDF_STATUS
  1071. */
  1072. QDF_STATUS dp_ipa_setup(struct cdp_pdev *ppdev, void *ipa_i2w_cb,
  1073. void *ipa_w2i_cb, void *ipa_wdi_meter_notifier_cb,
  1074. uint32_t ipa_desc_size, void *ipa_priv,
  1075. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1076. uint32_t *rx_pipe_handle)
  1077. {
  1078. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1079. struct dp_soc *soc = pdev->soc;
  1080. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1081. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1082. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1083. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1084. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1085. struct tcl_data_cmd *tcl_desc_ptr;
  1086. uint8_t *desc_addr;
  1087. uint32_t desc_size;
  1088. int ret;
  1089. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1090. return QDF_STATUS_SUCCESS;
  1091. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1092. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1093. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1094. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1095. /* TX PIPE */
  1096. /**
  1097. * Transfer Ring: WBM Ring
  1098. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1099. * Event Ring: TCL ring
  1100. * Event Ring Doorbell PA: TCL Head Pointer Address
  1101. */
  1102. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1103. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1104. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1105. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1106. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1107. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1108. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1109. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1110. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1111. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1112. ipa_res->tx_comp_ring_base_paddr;
  1113. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1114. ipa_res->tx_comp_ring_size;
  1115. /* WBM Tail Pointer Address */
  1116. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1117. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1118. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1119. ipa_res->tx_ring_base_paddr;
  1120. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1121. /* TCL Head Pointer Address */
  1122. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1123. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1124. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1125. ipa_res->tx_num_alloc_buffer;
  1126. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1127. /* Preprogram TCL descriptor */
  1128. desc_addr =
  1129. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1130. desc_size = sizeof(struct tcl_data_cmd);
  1131. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1132. tcl_desc_ptr = (struct tcl_data_cmd *)
  1133. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1134. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1135. HAL_RX_BUF_RBM_SW2_BM;
  1136. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1137. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1138. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1139. /* RX PIPE */
  1140. /**
  1141. * Transfer Ring: REO Ring
  1142. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1143. * Event Ring: FW ring
  1144. * Event Ring Doorbell PA: FW Head Pointer Address
  1145. */
  1146. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1147. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1148. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1149. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1150. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1151. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1152. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1153. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1154. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1155. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1156. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1157. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1158. ipa_res->rx_rdy_ring_base_paddr;
  1159. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1160. ipa_res->rx_rdy_ring_size;
  1161. /* REO Tail Pointer Address */
  1162. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1163. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1164. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1165. ipa_res->rx_refill_ring_base_paddr;
  1166. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1167. ipa_res->rx_refill_ring_size;
  1168. /* FW Head Pointer Address */
  1169. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1170. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1171. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1172. L3_HEADER_PADDING;
  1173. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1174. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1175. /* Connect WDI IPA PIPE */
  1176. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1177. if (ret) {
  1178. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1179. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1180. __func__, ret);
  1181. return QDF_STATUS_E_FAILURE;
  1182. }
  1183. /* IPA uC Doorbell registers */
  1184. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1185. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1186. __func__,
  1187. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1188. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1189. ipa_res->tx_comp_doorbell_paddr =
  1190. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1191. ipa_res->tx_comp_doorbell_vaddr =
  1192. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1193. ipa_res->rx_ready_doorbell_paddr =
  1194. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1195. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1196. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1197. __func__,
  1198. "transfer_ring_base_pa",
  1199. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1200. "transfer_ring_size",
  1201. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1202. "transfer_ring_doorbell_pa",
  1203. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1204. "event_ring_base_pa",
  1205. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1206. "event_ring_size",
  1207. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1208. "event_ring_doorbell_pa",
  1209. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1210. "num_pkt_buffers",
  1211. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1212. "tx_comp_doorbell_paddr",
  1213. (void *)ipa_res->tx_comp_doorbell_paddr);
  1214. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1215. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1216. __func__,
  1217. "transfer_ring_base_pa",
  1218. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1219. "transfer_ring_size",
  1220. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1221. "transfer_ring_doorbell_pa",
  1222. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1223. "event_ring_base_pa",
  1224. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1225. "event_ring_size",
  1226. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1227. "event_ring_doorbell_pa",
  1228. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1229. "num_pkt_buffers",
  1230. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1231. "tx_comp_doorbell_paddr",
  1232. (void *)ipa_res->rx_ready_doorbell_paddr);
  1233. return QDF_STATUS_SUCCESS;
  1234. }
  1235. /**
  1236. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1237. * @ifname: Interface name
  1238. * @mac_addr: Interface MAC address
  1239. * @prod_client: IPA prod client type
  1240. * @cons_client: IPA cons client type
  1241. * @session_id: Session ID
  1242. * @is_ipv6_enabled: Is IPV6 enabled or not
  1243. *
  1244. * Return: QDF_STATUS
  1245. */
  1246. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1247. qdf_ipa_client_type_t prod_client,
  1248. qdf_ipa_client_type_t cons_client,
  1249. uint8_t session_id, bool is_ipv6_enabled)
  1250. {
  1251. qdf_ipa_wdi_reg_intf_in_params_t in;
  1252. qdf_ipa_wdi_hdr_info_t hdr_info;
  1253. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1254. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1255. int ret = -EINVAL;
  1256. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1257. "%s: Add Partial hdr: %s, %pM",
  1258. __func__, ifname, mac_addr);
  1259. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1260. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1261. /* IPV4 header */
  1262. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1263. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1264. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1265. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1266. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1267. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1268. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1269. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1270. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1271. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1272. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1273. htonl(session_id << 16);
  1274. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1275. /* IPV6 header */
  1276. if (is_ipv6_enabled) {
  1277. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1278. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1279. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1280. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1281. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1282. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1283. }
  1284. ret = qdf_ipa_wdi_reg_intf(&in);
  1285. if (ret) {
  1286. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1287. ret);
  1288. return QDF_STATUS_E_FAILURE;
  1289. }
  1290. return QDF_STATUS_SUCCESS;
  1291. }
  1292. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1293. /**
  1294. * dp_ipa_cleanup() - Disconnect IPA pipes
  1295. * @tx_pipe_handle: Tx pipe handle
  1296. * @rx_pipe_handle: Rx pipe handle
  1297. *
  1298. * Return: QDF_STATUS
  1299. */
  1300. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1301. {
  1302. int ret;
  1303. ret = qdf_ipa_wdi_disconn_pipes();
  1304. if (ret) {
  1305. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1306. ret);
  1307. return QDF_STATUS_E_FAILURE;
  1308. }
  1309. return QDF_STATUS_SUCCESS;
  1310. }
  1311. /**
  1312. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1313. * @ifname: Interface name
  1314. * @is_ipv6_enabled: Is IPV6 enabled or not
  1315. *
  1316. * Return: QDF_STATUS
  1317. */
  1318. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1319. {
  1320. int ret;
  1321. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1322. if (ret) {
  1323. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1324. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1325. __func__, ret);
  1326. return QDF_STATUS_E_FAILURE;
  1327. }
  1328. return QDF_STATUS_SUCCESS;
  1329. }
  1330. /**
  1331. * dp_ipa_uc_enable_pipes() - Enable and resume traffic on Tx/Rx pipes
  1332. * @ppdev - handle to the device instance
  1333. *
  1334. * Return: QDF_STATUS
  1335. */
  1336. QDF_STATUS dp_ipa_enable_pipes(struct cdp_pdev *ppdev)
  1337. {
  1338. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1339. struct dp_soc *soc = pdev->soc;
  1340. QDF_STATUS result;
  1341. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1342. result = qdf_ipa_wdi_enable_pipes();
  1343. if (result) {
  1344. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1345. "%s: Enable WDI PIPE fail, code %d",
  1346. __func__, result);
  1347. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1348. return QDF_STATUS_E_FAILURE;
  1349. }
  1350. return QDF_STATUS_SUCCESS;
  1351. }
  1352. /**
  1353. * dp_ipa_uc_disable_pipes() – Suspend traffic and disable Tx/Rx pipes
  1354. * @ppdev - handle to the device instance
  1355. *
  1356. * Return: QDF_STATUS
  1357. */
  1358. QDF_STATUS dp_ipa_disable_pipes(struct cdp_pdev *ppdev)
  1359. {
  1360. struct dp_pdev *pdev = (struct dp_pdev *)ppdev;
  1361. struct dp_soc *soc = pdev->soc;
  1362. QDF_STATUS result;
  1363. result = qdf_ipa_wdi_disable_pipes();
  1364. if (result)
  1365. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1366. "%s: Disable WDI PIPE fail, code %d",
  1367. __func__, result);
  1368. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1369. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1370. }
  1371. /**
  1372. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1373. * @client: Client type
  1374. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1375. *
  1376. * Return: QDF_STATUS
  1377. */
  1378. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1379. {
  1380. qdf_ipa_wdi_perf_profile_t profile;
  1381. QDF_STATUS result;
  1382. profile.client = client;
  1383. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1384. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1385. if (result) {
  1386. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1387. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1388. __func__, result);
  1389. return QDF_STATUS_E_FAILURE;
  1390. }
  1391. return QDF_STATUS_SUCCESS;
  1392. }
  1393. /**
  1394. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1395. * @pdev: pdev
  1396. * @vdev: vdev
  1397. * @nbuf: skb
  1398. *
  1399. * Return: nbuf if TX fails and NULL if TX succeeds
  1400. */
  1401. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1402. struct dp_vdev *vdev,
  1403. qdf_nbuf_t nbuf)
  1404. {
  1405. struct dp_peer *vdev_peer;
  1406. uint16_t len;
  1407. vdev_peer = vdev->vap_bss_peer;
  1408. if (qdf_unlikely(!vdev_peer))
  1409. return nbuf;
  1410. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1411. len = qdf_nbuf_len(nbuf);
  1412. if (dp_tx_send(dp_vdev_to_cdp_vdev(vdev), nbuf)) {
  1413. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1414. return nbuf;
  1415. }
  1416. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1417. return NULL;
  1418. }
  1419. bool dp_ipa_rx_intrabss_fwd(struct cdp_vdev *pvdev, qdf_nbuf_t nbuf,
  1420. bool *fwd_success)
  1421. {
  1422. struct dp_vdev *vdev = (struct dp_vdev *)pvdev;
  1423. struct dp_pdev *pdev;
  1424. struct dp_peer *da_peer;
  1425. struct dp_peer *sa_peer;
  1426. qdf_nbuf_t nbuf_copy;
  1427. uint8_t da_is_bcmc;
  1428. struct ethhdr *eh;
  1429. uint8_t local_id;
  1430. *fwd_success = false; /* set default as failure */
  1431. /*
  1432. * WDI 3.0 skb->cb[] info from IPA driver
  1433. * skb->cb[0] = vdev_id
  1434. * skb->cb[1].bit#1 = da_is_bcmc
  1435. */
  1436. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1437. if (qdf_unlikely(!vdev))
  1438. return false;
  1439. pdev = vdev->pdev;
  1440. if (qdf_unlikely(!pdev))
  1441. return false;
  1442. /* no fwd for station mode and just pass up to stack */
  1443. if (vdev->opmode == wlan_op_mode_sta)
  1444. return false;
  1445. if (da_is_bcmc) {
  1446. nbuf_copy = qdf_nbuf_copy(nbuf);
  1447. if (!nbuf_copy)
  1448. return false;
  1449. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1450. qdf_nbuf_free(nbuf_copy);
  1451. else
  1452. *fwd_success = true;
  1453. /* return false to pass original pkt up to stack */
  1454. return false;
  1455. }
  1456. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1457. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1458. return false;
  1459. da_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_dest,
  1460. &local_id);
  1461. if (!da_peer)
  1462. return false;
  1463. if (da_peer->vdev != vdev)
  1464. return false;
  1465. sa_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_source,
  1466. &local_id);
  1467. if (!sa_peer)
  1468. return false;
  1469. if (sa_peer->vdev != vdev)
  1470. return false;
  1471. /*
  1472. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1473. * Need to add skb to internal tracking table to avoid nbuf memory
  1474. * leak check for unallocated skb.
  1475. */
  1476. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1477. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1478. qdf_nbuf_free(nbuf);
  1479. else
  1480. *fwd_success = true;
  1481. return true;
  1482. }
  1483. #ifdef MDM_PLATFORM
  1484. bool dp_ipa_is_mdm_platform(void)
  1485. {
  1486. return true;
  1487. }
  1488. #else
  1489. bool dp_ipa_is_mdm_platform(void)
  1490. {
  1491. return false;
  1492. }
  1493. #endif
  1494. #endif