hal_6750_tx.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (c) 2020 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_6750_TX_H_
  20. #define _HAL_6750_TX_H_
  21. #include "tcl_data_cmd.h"
  22. #include "mac_tcl_reg_seq_hwioreg.h"
  23. #include "phyrx_rssi_legacy.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "cdp_txrx_mon_struct.h"
  27. #include "qdf_trace.h"
  28. #include "hal_rx.h"
  29. #include "hal_tx.h"
  30. #include "dp_types.h"
  31. #include "hal_api_mon.h"
  32. /**
  33. * hal_tx_desc_set_dscp_tid_table_id_6750() - Sets DSCP to TID conversion
  34. * table ID
  35. * @desc: Handle to Tx Descriptor
  36. * @id: DSCP to tid conversion table to be used for this frame
  37. *
  38. * Return: void
  39. */
  40. static void hal_tx_desc_set_dscp_tid_table_id_6750(void *desc, uint8_t id)
  41. {
  42. HAL_SET_FLD(desc, TCL_DATA_CMD_5,
  43. DSCP_TID_TABLE_NUM) |=
  44. HAL_TX_SM(TCL_DATA_CMD_5,
  45. DSCP_TID_TABLE_NUM, id);
  46. }
  47. #define DSCP_TID_TABLE_SIZE 24
  48. #define NUM_WORDS_PER_DSCP_TID_TABLE (DSCP_TID_TABLE_SIZE / 4)
  49. /**
  50. * hal_tx_set_dscp_tid_map_6750() - Configure default DSCP to TID map table
  51. * @hal_soc: HAL SoC context
  52. * @map: DSCP-TID mapping table
  53. * @id: mapping table ID - 0-31
  54. *
  55. * DSCP are mapped to 8 TID values using TID values programmed
  56. * in any of the 32 DSCP_TID_MAPS (id = 0-31).
  57. *
  58. * Return: none
  59. */
  60. static void hal_tx_set_dscp_tid_map_6750(struct hal_soc *hal_soc, uint8_t *map,
  61. uint8_t id)
  62. {
  63. int i;
  64. uint32_t addr, cmn_reg_addr;
  65. uint32_t value = 0, regval;
  66. uint8_t val[DSCP_TID_TABLE_SIZE], cnt = 0;
  67. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  68. if (id >= HAL_MAX_HW_DSCP_TID_MAPS_11AX)
  69. return;
  70. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  71. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  72. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  73. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  74. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  75. /* Enable read/write access */
  76. regval = HAL_REG_READ(soc, cmn_reg_addr);
  77. regval |=
  78. (1 <<
  79. HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  80. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  81. /* Write 8 (24 bits) DSCP-TID mappings in each iteration */
  82. for (i = 0; i < 64; i += 8) {
  83. value = (map[i] |
  84. (map[i + 1] << 0x3) |
  85. (map[i + 2] << 0x6) |
  86. (map[i + 3] << 0x9) |
  87. (map[i + 4] << 0xc) |
  88. (map[i + 5] << 0xf) |
  89. (map[i + 6] << 0x12) |
  90. (map[i + 7] << 0x15));
  91. qdf_mem_copy(&val[cnt], (void *)&value, 3);
  92. cnt += 3;
  93. }
  94. for (i = 0; i < DSCP_TID_TABLE_SIZE; i += 4) {
  95. regval = *(uint32_t *)(val + i);
  96. HAL_REG_WRITE(soc, addr,
  97. (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  98. addr += 4;
  99. }
  100. /* Disable read/write access */
  101. regval = HAL_REG_READ(soc, cmn_reg_addr);
  102. regval &=
  103. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  104. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  105. }
  106. /**
  107. * hal_tx_update_dscp_tid_6750() - Update the dscp tid map table as updated
  108. * by the user
  109. * @hal_soc: HAL SoC context
  110. * @tid: TID
  111. * @id : MAP ID
  112. * @dscp: DSCP
  113. *
  114. * Return: void
  115. */
  116. static void hal_tx_update_dscp_tid_6750(struct hal_soc *hal_soc, uint8_t tid,
  117. uint8_t id, uint8_t dscp)
  118. {
  119. int index;
  120. uint32_t addr;
  121. uint32_t value;
  122. uint32_t regval;
  123. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  124. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  125. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET, id);
  126. index = dscp % HAL_TX_NUM_DSCP_PER_REGISTER;
  127. addr += 4 * (dscp / HAL_TX_NUM_DSCP_PER_REGISTER);
  128. value = tid << (HAL_TX_BITS_PER_TID * index);
  129. regval = HAL_REG_READ(soc, addr);
  130. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * index));
  131. regval |= value;
  132. HAL_REG_WRITE(soc, addr, (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  133. }
  134. /**
  135. * hal_tx_desc_set_lmac_id_6750() - Set the lmac_id value
  136. * @desc: Handle to Tx Descriptor
  137. * @lmac_id: mac Id to ast matching
  138. * b00 – mac 0
  139. * b01 – mac 1
  140. * b10 – mac 2
  141. * b11 – all macs (legacy HK way)
  142. *
  143. * Return: void
  144. */
  145. static void hal_tx_desc_set_lmac_id_6750(void *desc, uint8_t lmac_id)
  146. {
  147. HAL_SET_FLD(desc, TCL_DATA_CMD_4, LMAC_ID) |=
  148. HAL_TX_SM(TCL_DATA_CMD_4, LMAC_ID, lmac_id);
  149. }
  150. /**
  151. * hal_tx_init_cmd_credit_ring_6750() - Initialize command/credit SRNG
  152. * @hal_soc_hdl: Handle to HAL SoC structure
  153. * @hal_ring_hdl: Handle to HAL SRNG structure
  154. *
  155. * Return: none
  156. */
  157. static inline void hal_tx_init_cmd_credit_ring_6750(hal_soc_handle_t hal_soc_hdl,
  158. hal_ring_handle_t hal_ring_hdl)
  159. {
  160. }
  161. #endif