hal_6750.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  41. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  43. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  44. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  45. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  46. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  52. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  53. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  63. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  66. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  67. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  68. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  69. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  70. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  71. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  72. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  77. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  78. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  79. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  80. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  81. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  82. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  83. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  87. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  89. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  91. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  93. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  95. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  97. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  99. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  101. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  103. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  104. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  105. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  107. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  108. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  109. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  113. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  114. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  115. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  116. #include "hal_6750_tx.h"
  117. #include "hal_6750_rx.h"
  118. #include <hal_generic_api.h>
  119. #include "hal_li_rx.h"
  120. #include "hal_li_api.h"
  121. #include "hal_li_generic_api.h"
  122. /**
  123. * hal_rx_msdu_start_nss_get_6750() - API to get the NSS Interval from
  124. * rx_msdu_start
  125. * @buf: pointer to the start of RX PKT TLV header
  126. *
  127. * Return: uint32_t(nss)
  128. */
  129. static uint32_t
  130. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  131. {
  132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  133. struct rx_msdu_start *msdu_start =
  134. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  135. uint8_t mimo_ss_bitmap;
  136. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  137. return qdf_get_hweight8(mimo_ss_bitmap);
  138. }
  139. /**
  140. * hal_rx_msdu_start_get_len_6750() - API to get the MSDU length from
  141. * rx_msdu_start TLV
  142. * @buf: pointer to the start of RX PKT TLV headers
  143. *
  144. * Return: (uint32_t)msdu length
  145. */
  146. static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
  147. {
  148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  149. struct rx_msdu_start *msdu_start =
  150. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  151. uint32_t msdu_len;
  152. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  153. return msdu_len;
  154. }
  155. /**
  156. * hal_rx_mon_hw_desc_get_mpdu_status_6750() - Retrieve MPDU status
  157. * @hw_desc_addr: Start address of Rx HW TLVs
  158. * @rs: Status for monitor mode
  159. *
  160. * Return: void
  161. */
  162. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  163. struct mon_rx_status *rs)
  164. {
  165. struct rx_msdu_start *rx_msdu_start;
  166. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  167. uint32_t reg_value;
  168. const uint32_t sgi_hw_to_cdp[] = {
  169. CDP_SGI_0_8_US,
  170. CDP_SGI_0_4_US,
  171. CDP_SGI_1_6_US,
  172. CDP_SGI_3_2_US,
  173. };
  174. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  175. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  176. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  177. RX_MSDU_START_5, USER_RSSI);
  178. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  179. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  180. rs->sgi = sgi_hw_to_cdp[reg_value];
  181. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  182. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  183. /* TODO: rs->beamformed should be set for SU beamforming also */
  184. }
  185. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  186. static uint32_t hal_get_link_desc_size_6750(void)
  187. {
  188. return LINK_DESC_SIZE;
  189. }
  190. /**
  191. * hal_rx_get_tlv_6750() - API to get the tlv
  192. * @rx_tlv: TLV data extracted from the rx packet
  193. *
  194. * Return: uint8_t
  195. */
  196. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  197. {
  198. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  199. }
  200. /**
  201. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  202. * - process other receive info TLV
  203. * @rx_tlv_hdr: pointer to TLV header
  204. * @ppdu_info_handle: pointer to ppdu_info
  205. *
  206. * Return: None
  207. */
  208. static
  209. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  210. void *ppdu_info_handle)
  211. {
  212. uint32_t tlv_tag, tlv_len;
  213. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  214. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  215. void *other_tlv_hdr = NULL;
  216. void *other_tlv = NULL;
  217. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  218. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  219. temp_len = 0;
  220. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  221. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  222. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  223. temp_len += other_tlv_len;
  224. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  225. switch (other_tlv_tag) {
  226. default:
  227. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  228. "%s unhandled TLV type: %d, TLV len:%d",
  229. __func__, other_tlv_tag, other_tlv_len);
  230. break;
  231. }
  232. }
  233. /**
  234. * hal_rx_dump_msdu_start_tlv_6750() - dump RX msdu_start TLV in structured
  235. * human readable format.
  236. * @pkttlvs: pointer to the pkttlvs.
  237. * @dbg_level: log level.
  238. *
  239. * Return: void
  240. */
  241. static void hal_rx_dump_msdu_start_tlv_6750(void *pkttlvs, uint8_t dbg_level)
  242. {
  243. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  244. struct rx_msdu_start *msdu_start =
  245. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  246. hal_verbose_debug(
  247. "rx_msdu_start tlv (1/2) - "
  248. "rxpcu_mpdu_filter_in_category: %x "
  249. "sw_frame_group_id: %x "
  250. "phy_ppdu_id: %x "
  251. "msdu_length: %x "
  252. "ipsec_esp: %x "
  253. "l3_offset: %x "
  254. "ipsec_ah: %x "
  255. "l4_offset: %x "
  256. "msdu_number: %x "
  257. "decap_format: %x "
  258. "ipv4_proto: %x "
  259. "ipv6_proto: %x "
  260. "tcp_proto: %x "
  261. "udp_proto: %x "
  262. "ip_frag: %x "
  263. "tcp_only_ack: %x "
  264. "da_is_bcast_mcast: %x "
  265. "ip4_protocol_ip6_next_header: %x "
  266. "toeplitz_hash_2_or_4: %x "
  267. "flow_id_toeplitz: %x "
  268. "user_rssi: %x "
  269. "pkt_type: %x "
  270. "stbc: %x "
  271. "sgi: %x "
  272. "rate_mcs: %x "
  273. "receive_bandwidth: %x "
  274. "reception_type: %x "
  275. "ppdu_start_timestamp: %u ",
  276. msdu_start->rxpcu_mpdu_filter_in_category,
  277. msdu_start->sw_frame_group_id,
  278. msdu_start->phy_ppdu_id,
  279. msdu_start->msdu_length,
  280. msdu_start->ipsec_esp,
  281. msdu_start->l3_offset,
  282. msdu_start->ipsec_ah,
  283. msdu_start->l4_offset,
  284. msdu_start->msdu_number,
  285. msdu_start->decap_format,
  286. msdu_start->ipv4_proto,
  287. msdu_start->ipv6_proto,
  288. msdu_start->tcp_proto,
  289. msdu_start->udp_proto,
  290. msdu_start->ip_frag,
  291. msdu_start->tcp_only_ack,
  292. msdu_start->da_is_bcast_mcast,
  293. msdu_start->ip4_protocol_ip6_next_header,
  294. msdu_start->toeplitz_hash_2_or_4,
  295. msdu_start->flow_id_toeplitz,
  296. msdu_start->user_rssi,
  297. msdu_start->pkt_type,
  298. msdu_start->stbc,
  299. msdu_start->sgi,
  300. msdu_start->rate_mcs,
  301. msdu_start->receive_bandwidth,
  302. msdu_start->reception_type,
  303. msdu_start->ppdu_start_timestamp);
  304. hal_verbose_debug(
  305. "rx_msdu_start tlv (2/2) - "
  306. "sw_phy_meta_data: %x ",
  307. msdu_start->sw_phy_meta_data);
  308. }
  309. /**
  310. * hal_rx_dump_msdu_end_tlv_6750() - dump RX msdu_end TLV in structured
  311. * human readable format.
  312. * @pkttlvs: pointer to the pkttlvs.
  313. * @dbg_level: log level.
  314. *
  315. * Return: void
  316. */
  317. static void hal_rx_dump_msdu_end_tlv_6750(void *pkttlvs,
  318. uint8_t dbg_level)
  319. {
  320. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  321. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  322. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  323. "rx_msdu_end tlv (1/3) - "
  324. "rxpcu_mpdu_filter_in_category: %x "
  325. "sw_frame_group_id: %x "
  326. "phy_ppdu_id: %x "
  327. "ip_hdr_chksum: %x "
  328. "tcp_udp_chksum: %x "
  329. "key_id_octet: %x "
  330. "cce_super_rule: %x "
  331. "cce_classify_not_done_truncat: %x "
  332. "cce_classify_not_done_cce_dis: %x "
  333. "reported_mpdu_length: %x "
  334. "first_msdu: %x "
  335. "last_msdu: %x "
  336. "sa_idx_timeout: %x "
  337. "da_idx_timeout: %x "
  338. "msdu_limit_error: %x "
  339. "flow_idx_timeout: %x "
  340. "flow_idx_invalid: %x "
  341. "wifi_parser_error: %x "
  342. "amsdu_parser_error: %x",
  343. msdu_end->rxpcu_mpdu_filter_in_category,
  344. msdu_end->sw_frame_group_id,
  345. msdu_end->phy_ppdu_id,
  346. msdu_end->ip_hdr_chksum,
  347. msdu_end->tcp_udp_chksum,
  348. msdu_end->key_id_octet,
  349. msdu_end->cce_super_rule,
  350. msdu_end->cce_classify_not_done_truncate,
  351. msdu_end->cce_classify_not_done_cce_dis,
  352. msdu_end->reported_mpdu_length,
  353. msdu_end->first_msdu,
  354. msdu_end->last_msdu,
  355. msdu_end->sa_idx_timeout,
  356. msdu_end->da_idx_timeout,
  357. msdu_end->msdu_limit_error,
  358. msdu_end->flow_idx_timeout,
  359. msdu_end->flow_idx_invalid,
  360. msdu_end->wifi_parser_error,
  361. msdu_end->amsdu_parser_error);
  362. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  363. "rx_msdu_end tlv (2/3)- "
  364. "sa_is_valid: %x "
  365. "da_is_valid: %x "
  366. "da_is_mcbc: %x "
  367. "l3_header_padding: %x "
  368. "ipv6_options_crc: %x "
  369. "tcp_seq_number: %x "
  370. "tcp_ack_number: %x "
  371. "tcp_flag: %x "
  372. "lro_eligible: %x "
  373. "window_size: %x "
  374. "da_offset: %x "
  375. "sa_offset: %x "
  376. "da_offset_valid: %x "
  377. "sa_offset_valid: %x "
  378. "rule_indication_31_0: %x "
  379. "rule_indication_63_32: %x "
  380. "sa_idx: %x "
  381. "da_idx: %x "
  382. "msdu_drop: %x "
  383. "reo_destination_indication: %x "
  384. "flow_idx: %x "
  385. "fse_metadata: %x "
  386. "cce_metadata: %x "
  387. "sa_sw_peer_id: %x ",
  388. msdu_end->sa_is_valid,
  389. msdu_end->da_is_valid,
  390. msdu_end->da_is_mcbc,
  391. msdu_end->l3_header_padding,
  392. msdu_end->ipv6_options_crc,
  393. msdu_end->tcp_seq_number,
  394. msdu_end->tcp_ack_number,
  395. msdu_end->tcp_flag,
  396. msdu_end->lro_eligible,
  397. msdu_end->window_size,
  398. msdu_end->da_offset,
  399. msdu_end->sa_offset,
  400. msdu_end->da_offset_valid,
  401. msdu_end->sa_offset_valid,
  402. msdu_end->rule_indication_31_0,
  403. msdu_end->rule_indication_63_32,
  404. msdu_end->sa_idx,
  405. msdu_end->da_idx_or_sw_peer_id,
  406. msdu_end->msdu_drop,
  407. msdu_end->reo_destination_indication,
  408. msdu_end->flow_idx,
  409. msdu_end->fse_metadata,
  410. msdu_end->cce_metadata,
  411. msdu_end->sa_sw_peer_id);
  412. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  413. "rx_msdu_end tlv (3/3)"
  414. "aggregation_count %x "
  415. "flow_aggregation_continuation %x "
  416. "fisa_timeout %x "
  417. "cumulative_l4_checksum %x "
  418. "cumulative_ip_length %x",
  419. msdu_end->aggregation_count,
  420. msdu_end->flow_aggregation_continuation,
  421. msdu_end->fisa_timeout,
  422. msdu_end->cumulative_l4_checksum,
  423. msdu_end->cumulative_ip_length);
  424. }
  425. /*
  426. * Get tid from RX_MPDU_START
  427. */
  428. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  429. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  430. RX_MPDU_INFO_7_TID_OFFSET)), \
  431. RX_MPDU_INFO_7_TID_MASK, \
  432. RX_MPDU_INFO_7_TID_LSB))
  433. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  434. {
  435. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  436. struct rx_mpdu_start *mpdu_start =
  437. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  438. uint32_t tid;
  439. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  440. return tid;
  441. }
  442. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  443. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  444. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  445. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  446. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  447. /**
  448. * hal_rx_msdu_start_reception_type_get_6750() - API to get the reception type
  449. * Interval from rx_msdu_start
  450. * @buf: pointer to the start of RX PKT TLV header
  451. *
  452. * Return: uint32_t(reception_type)
  453. */
  454. static
  455. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  456. {
  457. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  458. struct rx_msdu_start *msdu_start =
  459. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  460. uint32_t reception_type;
  461. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  462. return reception_type;
  463. }
  464. /**
  465. * hal_rx_msdu_end_da_idx_get_6750() - API to get da_idx from rx_msdu_end TLV
  466. * @buf: pointer to the start of RX PKT TLV headers
  467. *
  468. * Return: da index
  469. */
  470. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  471. {
  472. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  473. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  474. uint16_t da_idx;
  475. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  476. return da_idx;
  477. }
  478. /**
  479. * hal_rx_get_rx_fragment_number_6750() - API to retrieve rx fragment number
  480. * @buf: Network buffer
  481. *
  482. * Return: rx fragment number
  483. */
  484. static
  485. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  486. {
  487. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  488. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  489. /* Return first 4 bits as fragment number */
  490. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  491. DOT11_SEQ_FRAG_MASK);
  492. }
  493. /**
  494. * hal_rx_msdu_end_da_is_mcbc_get_6750() - API to check if pkt is MCBC
  495. * from rx_msdu_end TLV
  496. * @buf: pointer to the start of RX PKT TLV headers
  497. *
  498. * Return: da_is_mcbc
  499. */
  500. static uint8_t
  501. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  504. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  505. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  506. }
  507. /**
  508. * hal_rx_msdu_end_sa_is_valid_get_6750() - API to get_6750 the sa_is_valid bit
  509. * from rx_msdu_end TLV
  510. * @buf: pointer to the start of RX PKT TLV headers
  511. *
  512. * Return: sa_is_valid bit
  513. */
  514. static uint8_t
  515. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  516. {
  517. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  518. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  519. uint8_t sa_is_valid;
  520. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  521. return sa_is_valid;
  522. }
  523. /**
  524. * hal_rx_msdu_end_sa_idx_get_6750() - API to get_6750 the sa_idx from
  525. * rx_msdu_end TLV
  526. * @buf: pointer to the start of RX PKT TLV headers
  527. *
  528. * Return: sa_idx (SA AST index)
  529. */
  530. static
  531. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  532. {
  533. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  534. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  535. uint16_t sa_idx;
  536. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  537. return sa_idx;
  538. }
  539. /**
  540. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  541. * @hw_desc_addr: hardware descriptor address
  542. *
  543. * Return: 0 - success/ non-zero failure
  544. */
  545. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  546. {
  547. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  548. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  549. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  550. }
  551. /**
  552. * hal_rx_msdu_end_l3_hdr_padding_get_6750() - API to get the l3_header padding
  553. * from rx_msdu_end TLV
  554. * @buf: pointer to the start of RX PKT TLV headers
  555. *
  556. * Return: number of l3 header padding bytes
  557. */
  558. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  561. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  562. uint32_t l3_header_padding;
  563. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  564. return l3_header_padding;
  565. }
  566. /**
  567. * hal_rx_tlv_l3_type_get_6750: API to get the l3 type from
  568. * from rx_msdu_end tlv
  569. *
  570. * @buf: pointer to the start of RX PKT TLV headers
  571. * Return: uint32_t(l3 type)
  572. */
  573. static inline uint32_t
  574. hal_rx_tlv_l3_type_get_6750(uint8_t *buf)
  575. {
  576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  577. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  578. uint32_t l3_type;
  579. l3_type = HAL_RX_MSDU_END_L3_TYPE_GET(msdu_end);
  580. return l3_type;
  581. }
  582. /**
  583. * hal_rx_encryption_info_valid_6750() - Returns encryption type.
  584. * @buf: rx_tlv_hdr of the received packet
  585. *
  586. * Return: encryption type
  587. */
  588. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. struct rx_mpdu_start *mpdu_start =
  592. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  593. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  594. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  595. return encryption_info;
  596. }
  597. /**
  598. * hal_rx_print_pn_6750() - Prints the PN of rx packet.
  599. * @buf: rx_tlv_hdr of the received packet
  600. *
  601. * Return: void
  602. */
  603. static void hal_rx_print_pn_6750(uint8_t *buf)
  604. {
  605. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  606. struct rx_mpdu_start *mpdu_start =
  607. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  608. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  609. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  610. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  611. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  612. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  613. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  614. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  615. }
  616. /**
  617. * hal_rx_msdu_end_first_msdu_get_6750() - API to get first msdu status
  618. * from rx_msdu_end TLV
  619. * @buf: pointer to the start of RX PKT TLV headers
  620. *
  621. * Return: first_msdu
  622. */
  623. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  624. {
  625. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  626. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  627. uint8_t first_msdu;
  628. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  629. return first_msdu;
  630. }
  631. /**
  632. * hal_rx_msdu_end_da_is_valid_get_6750() - API to check if da is valid
  633. * from rx_msdu_end TLV
  634. * @buf: pointer to the start of RX PKT TLV headers
  635. *
  636. * Return: da_is_valid
  637. */
  638. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  642. uint8_t da_is_valid;
  643. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  644. return da_is_valid;
  645. }
  646. /**
  647. * hal_rx_msdu_end_last_msdu_get_6750() - API to get last msdu status
  648. * from rx_msdu_end TLV
  649. * @buf: pointer to the start of RX PKT TLV headers
  650. *
  651. * Return: last_msdu
  652. */
  653. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  657. uint8_t last_msdu;
  658. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  659. return last_msdu;
  660. }
  661. /**
  662. * hal_rx_get_mpdu_mac_ad4_valid_6750() - Retrieves if mpdu 4th addr is valid
  663. * @buf: Network buffer
  664. *
  665. * Return: value of mpdu 4th address valid field
  666. */
  667. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  668. {
  669. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  670. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  671. bool ad4_valid = 0;
  672. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  673. return ad4_valid;
  674. }
  675. /**
  676. * hal_rx_mpdu_start_sw_peer_id_get_6750() - Retrieve sw peer_id
  677. * @buf: network buffer
  678. *
  679. * Return: sw peer_id
  680. */
  681. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_mpdu_start *mpdu_start =
  685. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  686. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  687. &mpdu_start->rx_mpdu_info_details);
  688. }
  689. /**
  690. * hal_rx_mpdu_get_to_ds_6750() - API to get the tods info from rx_mpdu_start
  691. * @buf: pointer to the start of RX PKT TLV header
  692. *
  693. * Return: uint32_t(to_ds)
  694. */
  695. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  696. {
  697. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  698. struct rx_mpdu_start *mpdu_start =
  699. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  700. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  701. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  702. }
  703. /**
  704. * hal_rx_mpdu_get_fr_ds_6750() - API to get the from ds info from rx_mpdu_start
  705. * @buf: pointer to the start of RX PKT TLV header
  706. *
  707. * Return: uint32_t(fr_ds)
  708. */
  709. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  710. {
  711. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  712. struct rx_mpdu_start *mpdu_start =
  713. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  714. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  715. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  716. }
  717. /**
  718. * hal_rx_get_mpdu_frame_control_valid_6750() - Retrieves mpdu
  719. * frame control valid
  720. * @buf: Network buffer
  721. *
  722. * Return: value of frame control valid field
  723. */
  724. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  725. {
  726. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  727. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  728. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  729. }
  730. /**
  731. * hal_rx_mpdu_get_addr1_6750() - API to check get address1 of the mpdu
  732. * @buf: pointer to the start of RX PKT TLV headera
  733. * @mac_addr: pointer to mac address
  734. *
  735. * Return: success/failure
  736. */
  737. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  738. {
  739. struct __attribute__((__packed__)) hal_addr1 {
  740. uint32_t ad1_31_0;
  741. uint16_t ad1_47_32;
  742. };
  743. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  744. struct rx_mpdu_start *mpdu_start =
  745. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  746. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  747. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  748. uint32_t mac_addr_ad1_valid;
  749. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  750. if (mac_addr_ad1_valid) {
  751. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  752. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  753. return QDF_STATUS_SUCCESS;
  754. }
  755. return QDF_STATUS_E_FAILURE;
  756. }
  757. /**
  758. * hal_rx_mpdu_get_addr2_6750() - API to check get address2 of the mpdu
  759. * in the packet
  760. * @buf: pointer to the start of RX PKT TLV header
  761. * @mac_addr: pointer to mac address
  762. *
  763. * Return: success/failure
  764. */
  765. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  766. uint8_t *mac_addr)
  767. {
  768. struct __attribute__((__packed__)) hal_addr2 {
  769. uint16_t ad2_15_0;
  770. uint32_t ad2_47_16;
  771. };
  772. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  773. struct rx_mpdu_start *mpdu_start =
  774. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  775. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  776. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  777. uint32_t mac_addr_ad2_valid;
  778. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  779. if (mac_addr_ad2_valid) {
  780. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  781. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  782. return QDF_STATUS_SUCCESS;
  783. }
  784. return QDF_STATUS_E_FAILURE;
  785. }
  786. /**
  787. * hal_rx_mpdu_get_addr3_6750() - API to get address3 of the mpdu
  788. * in the packet
  789. * @buf: pointer to the start of RX PKT TLV header
  790. * @mac_addr: pointer to mac address
  791. *
  792. * Return: success/failure
  793. */
  794. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  795. {
  796. struct __attribute__((__packed__)) hal_addr3 {
  797. uint32_t ad3_31_0;
  798. uint16_t ad3_47_32;
  799. };
  800. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  801. struct rx_mpdu_start *mpdu_start =
  802. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  803. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  804. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  805. uint32_t mac_addr_ad3_valid;
  806. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  807. if (mac_addr_ad3_valid) {
  808. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  809. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  810. return QDF_STATUS_SUCCESS;
  811. }
  812. return QDF_STATUS_E_FAILURE;
  813. }
  814. /**
  815. * hal_rx_mpdu_get_addr4_6750() - API to get address4 of the mpdu
  816. * in the packet
  817. * @buf: pointer to the start of RX PKT TLV header
  818. * @mac_addr: pointer to mac address
  819. *
  820. * Return: success/failure
  821. */
  822. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  823. {
  824. struct __attribute__((__packed__)) hal_addr4 {
  825. uint32_t ad4_31_0;
  826. uint16_t ad4_47_32;
  827. };
  828. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  829. struct rx_mpdu_start *mpdu_start =
  830. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  831. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  832. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  833. uint32_t mac_addr_ad4_valid;
  834. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  835. if (mac_addr_ad4_valid) {
  836. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  837. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  838. return QDF_STATUS_SUCCESS;
  839. }
  840. return QDF_STATUS_E_FAILURE;
  841. }
  842. /**
  843. * hal_rx_get_mpdu_sequence_control_valid_6750() - Get mpdu sequence
  844. * control valid
  845. * @buf: Network buffer
  846. *
  847. * Return: value of sequence control valid field
  848. */
  849. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  850. {
  851. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  852. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  853. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  854. }
  855. /**
  856. * hal_rx_is_unicast_6750() - check packet is unicast frame or not.
  857. * @buf: pointer to rx pkt TLV.
  858. *
  859. * Return: true on unicast.
  860. */
  861. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  862. {
  863. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  864. struct rx_mpdu_start *mpdu_start =
  865. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  866. uint32_t grp_id;
  867. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  868. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  869. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  870. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  871. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  872. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  873. }
  874. /**
  875. * hal_rx_tid_get_6750() - get tid based on qos control valid.
  876. * @hal_soc_hdl: hal_soc handle
  877. * @buf: pointer to rx pkt TLV.
  878. *
  879. * Return: tid
  880. */
  881. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  882. {
  883. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  884. struct rx_mpdu_start *mpdu_start =
  885. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  886. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  887. uint8_t qos_control_valid =
  888. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  889. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  890. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  891. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  892. if (qos_control_valid)
  893. return hal_rx_mpdu_start_tid_get_6750(buf);
  894. return HAL_RX_NON_QOS_TID;
  895. }
  896. /**
  897. * hal_rx_hw_desc_get_ppduid_get_6750() - retrieve ppdu id
  898. * @rx_tlv_hdr: rx tlv header
  899. * @rxdma_dst_ring_desc: rxdma HW descriptor
  900. *
  901. * Return: ppdu id
  902. */
  903. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  904. void *rxdma_dst_ring_desc)
  905. {
  906. struct rx_mpdu_info *rx_mpdu_info;
  907. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  908. rx_mpdu_info =
  909. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  910. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  911. }
  912. /**
  913. * hal_reo_status_get_header_6750() - Process reo desc info
  914. * @ring_desc: REO status ring descriptor
  915. * @b: tlv type info
  916. * @h1: Pointer to hal_reo_status_header where info to be stored
  917. *
  918. * Return - none.
  919. *
  920. */
  921. static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
  922. void *h1)
  923. {
  924. uint32_t *d = (uint32_t *)ring_desc;
  925. uint32_t val1 = 0;
  926. struct hal_reo_status_header *h =
  927. (struct hal_reo_status_header *)h1;
  928. /* Offsets of descriptor fields defined in HW headers start
  929. * from the field after TLV header
  930. */
  931. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  932. switch (b) {
  933. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  934. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  935. STATUS_HEADER_REO_STATUS_NUMBER)];
  936. break;
  937. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  938. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  939. STATUS_HEADER_REO_STATUS_NUMBER)];
  940. break;
  941. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  942. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  943. STATUS_HEADER_REO_STATUS_NUMBER)];
  944. break;
  945. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  946. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  947. STATUS_HEADER_REO_STATUS_NUMBER)];
  948. break;
  949. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  950. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  951. STATUS_HEADER_REO_STATUS_NUMBER)];
  952. break;
  953. case HAL_REO_DESC_THRES_STATUS_TLV:
  954. val1 =
  955. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  956. STATUS_HEADER_REO_STATUS_NUMBER)];
  957. break;
  958. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  959. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  960. STATUS_HEADER_REO_STATUS_NUMBER)];
  961. break;
  962. default:
  963. qdf_nofl_err("ERROR: Unknown tlv\n");
  964. break;
  965. }
  966. h->cmd_num =
  967. HAL_GET_FIELD(
  968. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  969. val1);
  970. h->exec_time =
  971. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  972. CMD_EXECUTION_TIME, val1);
  973. h->status =
  974. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  975. REO_CMD_EXECUTION_STATUS, val1);
  976. switch (b) {
  977. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  978. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  979. STATUS_HEADER_TIMESTAMP)];
  980. break;
  981. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  982. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  983. STATUS_HEADER_TIMESTAMP)];
  984. break;
  985. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  986. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  987. STATUS_HEADER_TIMESTAMP)];
  988. break;
  989. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  990. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  991. STATUS_HEADER_TIMESTAMP)];
  992. break;
  993. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  994. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  995. STATUS_HEADER_TIMESTAMP)];
  996. break;
  997. case HAL_REO_DESC_THRES_STATUS_TLV:
  998. val1 =
  999. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1000. STATUS_HEADER_TIMESTAMP)];
  1001. break;
  1002. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1003. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1004. STATUS_HEADER_TIMESTAMP)];
  1005. break;
  1006. default:
  1007. qdf_nofl_err("ERROR: Unknown tlv\n");
  1008. break;
  1009. }
  1010. h->tstamp =
  1011. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1012. }
  1013. /**
  1014. * hal_tx_desc_set_mesh_en_6750() - Set mesh_enable flag in Tx descriptor
  1015. * @desc: Handle to Tx Descriptor
  1016. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1017. * enabling the interpretation of the 'Mesh Control Present' bit
  1018. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1019. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1020. * is present between the header and the LLC.
  1021. *
  1022. * Return: void
  1023. */
  1024. static inline
  1025. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  1026. {
  1027. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1028. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1029. }
  1030. static
  1031. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  1032. {
  1033. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1034. }
  1035. static
  1036. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  1037. {
  1038. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1039. }
  1040. static
  1041. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  1042. {
  1043. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1044. }
  1045. static
  1046. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1047. {
  1048. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1049. }
  1050. static
  1051. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1052. {
  1053. return HAL_RX_GET_FC_VALID(buf);
  1054. }
  1055. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1056. {
  1057. return HAL_RX_GET_TO_DS_FLAG(buf);
  1058. }
  1059. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1060. {
  1061. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1062. }
  1063. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1064. {
  1065. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1066. }
  1067. static uint32_t
  1068. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1069. {
  1070. return HAL_RX_GET_PPDU_ID(buf);
  1071. }
  1072. /**
  1073. * hal_reo_config_6750() - Set reo config parameters
  1074. * @soc: hal soc handle
  1075. * @reg_val: value to be set
  1076. * @reo_params: reo parameters
  1077. *
  1078. * Return: void
  1079. */
  1080. static
  1081. void hal_reo_config_6750(struct hal_soc *soc,
  1082. uint32_t reg_val,
  1083. struct hal_reo_params *reo_params)
  1084. {
  1085. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1086. }
  1087. /**
  1088. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1089. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1090. *
  1091. * Return - Pointer to rx_msdu_desc_info structure.
  1092. *
  1093. */
  1094. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1095. {
  1096. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1097. }
  1098. /**
  1099. * hal_rx_link_desc_msdu0_ptr_6750() - Get pointer to rx_msdu details
  1100. * @link_desc: Pointer to link desc
  1101. *
  1102. * Return - Pointer to rx_msdu_details structure
  1103. *
  1104. */
  1105. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1106. {
  1107. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1108. }
  1109. /**
  1110. * hal_rx_msdu_flow_idx_get_6750() - API to get flow index
  1111. * from rx_msdu_end TLV
  1112. * @buf: pointer to the start of RX PKT TLV headers
  1113. *
  1114. * Return: flow index value from MSDU END TLV
  1115. */
  1116. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1117. {
  1118. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1119. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1120. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1121. }
  1122. /**
  1123. * hal_rx_msdu_flow_idx_invalid_6750() - API to get flow index invalid
  1124. * from rx_msdu_end TLV
  1125. * @buf: pointer to the start of RX PKT TLV headers
  1126. *
  1127. * Return: flow index invalid value from MSDU END TLV
  1128. */
  1129. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1130. {
  1131. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1132. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1133. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1134. }
  1135. /**
  1136. * hal_rx_msdu_flow_idx_timeout_6750() - API to get flow index timeout
  1137. * from rx_msdu_end TLV
  1138. * @buf: pointer to the start of RX PKT TLV headers
  1139. *
  1140. * Return: flow index timeout value from MSDU END TLV
  1141. */
  1142. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1143. {
  1144. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1145. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1146. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1147. }
  1148. /**
  1149. * hal_rx_msdu_fse_metadata_get_6750() - API to get FSE metadata
  1150. * from rx_msdu_end TLV
  1151. * @buf: pointer to the start of RX PKT TLV headers
  1152. *
  1153. * Return: fse metadata value from MSDU END TLV
  1154. */
  1155. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1156. {
  1157. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1158. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1159. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1160. }
  1161. /**
  1162. * hal_rx_msdu_cce_metadata_get_6750() - API to get CCE metadata
  1163. * from rx_msdu_end TLV
  1164. * @buf: pointer to the start of RX PKT TLV headers
  1165. *
  1166. * Return: cce_metadata
  1167. */
  1168. static uint16_t
  1169. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1170. {
  1171. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1172. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1173. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1174. }
  1175. /**
  1176. * hal_rx_msdu_get_flow_params_6750() - API to get flow index, flow index
  1177. * invalid and flow index timeout from
  1178. * rx_msdu_end TLV
  1179. * @buf: pointer to the start of RX PKT TLV headers
  1180. * @flow_invalid: pointer to return value of flow_idx_valid
  1181. * @flow_timeout: pointer to return value of flow_idx_timeout
  1182. * @flow_index: pointer to return value of flow_idx
  1183. *
  1184. * Return: none
  1185. */
  1186. static inline void
  1187. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1188. bool *flow_invalid,
  1189. bool *flow_timeout,
  1190. uint32_t *flow_index)
  1191. {
  1192. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1193. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1194. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1195. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1196. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1197. }
  1198. /**
  1199. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1200. * @buf: rx_tlv_hdr
  1201. *
  1202. * Return: tcp checksum
  1203. */
  1204. static uint16_t
  1205. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1206. {
  1207. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1208. }
  1209. /**
  1210. * hal_rx_get_rx_sequence_6750() - Function to retrieve rx sequence number
  1211. * @buf: Network buffer
  1212. *
  1213. * Return: rx sequence number
  1214. */
  1215. static
  1216. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1217. {
  1218. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1219. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1220. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1221. }
  1222. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1223. #define CE_WINDOW_REMAP_RANGE 0x37
  1224. #define CMEM_WINDOW_REMAP_RANGE 0x2
  1225. /**
  1226. * hal_get_window_address_6750() - Function to get hp/tp address
  1227. * @hal_soc: Pointer to hal_soc
  1228. * @addr: address offset of register
  1229. *
  1230. * Return: modified address offset of register
  1231. */
  1232. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1233. qdf_iomem_t addr)
  1234. {
  1235. uint32_t offset;
  1236. uint32_t window;
  1237. uint8_t scale;
  1238. offset = addr - hal_soc->dev_base_addr;
  1239. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1240. /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
  1241. switch (window) {
  1242. case UMAC_WINDOW_REMAP_RANGE:
  1243. scale = 1;
  1244. break;
  1245. case CE_WINDOW_REMAP_RANGE:
  1246. scale = 2;
  1247. break;
  1248. case CMEM_WINDOW_REMAP_RANGE:
  1249. scale = 3;
  1250. break;
  1251. default:
  1252. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1253. "%s: ERROR: Accessing Wrong register\n", __func__);
  1254. qdf_assert_always(0);
  1255. return 0;
  1256. }
  1257. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  1258. (offset & WINDOW_RANGE_MASK);
  1259. }
  1260. /**
  1261. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1262. * checksum
  1263. * @buf: buffer pointer
  1264. *
  1265. * Return: cumulative checksum
  1266. */
  1267. static inline
  1268. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1269. {
  1270. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1271. }
  1272. /**
  1273. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1274. * ip length
  1275. * @buf: buffer pointer
  1276. *
  1277. * Return: cumulative length
  1278. */
  1279. static inline
  1280. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1281. {
  1282. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1283. }
  1284. /**
  1285. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1286. * @buf: buffer
  1287. *
  1288. * Return: udp proto bit
  1289. */
  1290. static inline
  1291. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1292. {
  1293. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1294. }
  1295. /**
  1296. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1297. * continuation
  1298. * @buf: buffer
  1299. *
  1300. * Return: flow agg
  1301. */
  1302. static inline
  1303. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1304. {
  1305. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1306. }
  1307. /**
  1308. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1309. * @buf: buffer
  1310. *
  1311. * Return: flow agg count
  1312. */
  1313. static inline
  1314. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1315. {
  1316. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1317. }
  1318. /**
  1319. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1320. * @buf: buffer
  1321. *
  1322. * Return: fisa timeout
  1323. */
  1324. static inline
  1325. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1326. {
  1327. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1328. }
  1329. /**
  1330. * hal_rx_mpdu_start_tlv_tag_valid_6750() - API to check if RX_MPDU_START
  1331. * tlv tag is valid
  1332. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  1333. *
  1334. * Return: true if RX_MPDU_START is valid, else false.
  1335. */
  1336. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1337. {
  1338. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1339. uint32_t tlv_tag;
  1340. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1341. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1342. }
  1343. /**
  1344. * hal_reo_set_err_dst_remap_6750() - Function to set REO error destination
  1345. * ring remap register
  1346. * @hal_soc: Pointer to hal_soc
  1347. *
  1348. * Return: none.
  1349. */
  1350. static void
  1351. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1352. {
  1353. /*
  1354. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1355. * frame routed to REO2TCL ring.
  1356. */
  1357. uint32_t dst_remap_ix0 =
  1358. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1359. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1360. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1361. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1362. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1363. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1364. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1365. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1366. uint32_t dst_remap_ix1 =
  1367. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1368. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1369. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1370. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1371. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1372. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1373. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1374. HAL_REG_WRITE(hal_soc,
  1375. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1376. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1377. dst_remap_ix0);
  1378. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1379. HAL_REG_READ(
  1380. hal_soc,
  1381. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1382. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1383. HAL_REG_WRITE(hal_soc,
  1384. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1385. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1386. dst_remap_ix1);
  1387. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1388. HAL_REG_READ(
  1389. hal_soc,
  1390. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1391. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1392. }
  1393. /**
  1394. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1395. * @rx_fst: Pointer to the Rx Flow Search Table
  1396. * @table_offset: offset into the table where the flow is to be setup
  1397. * @rx_flow: Flow Parameters
  1398. *
  1399. * Flow table entry fields are updated in host byte order, little endian order.
  1400. *
  1401. * Return: Success/Failure
  1402. */
  1403. static void *
  1404. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1405. uint8_t *rx_flow)
  1406. {
  1407. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1408. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1409. uint8_t *fse;
  1410. bool fse_valid;
  1411. if (table_offset >= fst->max_entries) {
  1412. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1413. "HAL FSE table offset %u exceeds max entries %u",
  1414. table_offset, fst->max_entries);
  1415. return NULL;
  1416. }
  1417. fse = (uint8_t *)fst->base_vaddr +
  1418. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1419. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1420. if (fse_valid) {
  1421. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1422. "HAL FSE %pK already valid", fse);
  1423. return NULL;
  1424. }
  1425. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1426. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1427. (flow->tuple_info.src_ip_127_96));
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1430. (flow->tuple_info.src_ip_95_64));
  1431. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1432. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1433. (flow->tuple_info.src_ip_63_32));
  1434. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1435. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1436. (flow->tuple_info.src_ip_31_0));
  1437. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1438. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1439. (flow->tuple_info.dest_ip_127_96));
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1442. (flow->tuple_info.dest_ip_95_64));
  1443. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1444. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1445. (flow->tuple_info.dest_ip_63_32));
  1446. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1447. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1448. (flow->tuple_info.dest_ip_31_0));
  1449. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1450. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1451. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1452. (flow->tuple_info.dest_port));
  1453. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1454. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1455. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1456. (flow->tuple_info.src_port));
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1458. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1459. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1460. flow->tuple_info.l4_protocol);
  1461. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1462. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1463. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1464. flow->reo_destination_handler);
  1465. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1466. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1467. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1468. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1469. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1470. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1471. (flow->fse_metadata));
  1472. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1473. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1474. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1475. REO_DESTINATION_INDICATION,
  1476. flow->reo_destination_indication);
  1477. /* Reset all the other fields in FSE */
  1478. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1479. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1480. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1481. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1482. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1483. return fse;
  1484. }
  1485. /**
  1486. * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
  1487. * @hal_soc: hal_soc reference
  1488. * @cmem_ba: CMEM base address
  1489. * @table_offset: offset into the table where the flow is to be setup
  1490. * @rx_flow: Flow Parameters
  1491. *
  1492. * Return: Success/Failure
  1493. */
  1494. static uint32_t
  1495. hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1496. uint32_t table_offset, uint8_t *rx_flow)
  1497. {
  1498. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1499. uint32_t fse_offset;
  1500. uint32_t value;
  1501. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1502. /* Reset the Valid bit */
  1503. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1504. VALID), 0);
  1505. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1506. (flow->tuple_info.src_ip_127_96));
  1507. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1508. SRC_IP_127_96), value);
  1509. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1510. (flow->tuple_info.src_ip_95_64));
  1511. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1512. SRC_IP_95_64), value);
  1513. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1514. (flow->tuple_info.src_ip_63_32));
  1515. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1516. SRC_IP_63_32), value);
  1517. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1518. (flow->tuple_info.src_ip_31_0));
  1519. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1520. SRC_IP_31_0), value);
  1521. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1522. (flow->tuple_info.dest_ip_127_96));
  1523. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1524. DEST_IP_127_96), value);
  1525. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1526. (flow->tuple_info.dest_ip_95_64));
  1527. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1528. DEST_IP_95_64), value);
  1529. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1530. (flow->tuple_info.dest_ip_63_32));
  1531. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1532. DEST_IP_63_32), value);
  1533. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1534. (flow->tuple_info.dest_ip_31_0));
  1535. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1536. DEST_IP_31_0), value);
  1537. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1538. (flow->tuple_info.dest_port));
  1539. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1540. (flow->tuple_info.src_port));
  1541. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1542. SRC_PORT), value);
  1543. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1544. (flow->fse_metadata));
  1545. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1546. METADATA), value);
  1547. /* Reset all the other fields in FSE */
  1548. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1549. MSDU_COUNT), 0);
  1550. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1551. MSDU_BYTE_COUNT), 0);
  1552. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1553. TIMESTAMP), 0);
  1554. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1555. flow->tuple_info.l4_protocol);
  1556. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1557. flow->reo_destination_handler);
  1558. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1559. REO_DESTINATION_INDICATION,
  1560. flow->reo_destination_indication);
  1561. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1562. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1563. L4_PROTOCOL), value);
  1564. return fse_offset;
  1565. }
  1566. /**
  1567. * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
  1568. * @hal_soc: hal_soc reference
  1569. * @fse_offset: CMEM FSE offset
  1570. *
  1571. * Return: Timestamp
  1572. */
  1573. static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
  1574. uint32_t fse_offset)
  1575. {
  1576. return HAL_CMEM_READ(hal_soc, fse_offset +
  1577. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1578. }
  1579. /**
  1580. * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
  1581. * @hal_soc: hal_soc reference
  1582. * @fse_offset: CMEM FSE offset
  1583. * @fse: reference where FSE will be copied
  1584. * @len: length of FSE
  1585. *
  1586. * Return: If read is successful or not
  1587. */
  1588. static void
  1589. hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
  1590. uint32_t *fse, qdf_size_t len)
  1591. {
  1592. int i;
  1593. if (len != HAL_RX_FST_ENTRY_SIZE)
  1594. return;
  1595. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1596. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1597. }
  1598. /**
  1599. * hal_rx_msdu_get_reo_destination_indication_6750() - API to get
  1600. * reo_destination_indication from rx_msdu_end TLV
  1601. * @buf: pointer to the start of RX PKT TLV headers
  1602. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1603. *
  1604. * Return: none
  1605. */
  1606. static void
  1607. hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
  1608. uint32_t *reo_destination_indication)
  1609. {
  1610. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1611. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1612. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1613. }
  1614. static
  1615. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1616. uint32_t *remap1, uint32_t *remap2)
  1617. {
  1618. switch (num_rings) {
  1619. case 3:
  1620. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1621. HAL_REO_REMAP_IX2(ring[1], 17) |
  1622. HAL_REO_REMAP_IX2(ring[2], 18) |
  1623. HAL_REO_REMAP_IX2(ring[0], 19) |
  1624. HAL_REO_REMAP_IX2(ring[1], 20) |
  1625. HAL_REO_REMAP_IX2(ring[2], 21) |
  1626. HAL_REO_REMAP_IX2(ring[0], 22) |
  1627. HAL_REO_REMAP_IX2(ring[1], 23);
  1628. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1629. HAL_REO_REMAP_IX3(ring[0], 25) |
  1630. HAL_REO_REMAP_IX3(ring[1], 26) |
  1631. HAL_REO_REMAP_IX3(ring[2], 27) |
  1632. HAL_REO_REMAP_IX3(ring[0], 28) |
  1633. HAL_REO_REMAP_IX3(ring[1], 29) |
  1634. HAL_REO_REMAP_IX3(ring[2], 30) |
  1635. HAL_REO_REMAP_IX3(ring[0], 31);
  1636. break;
  1637. case 4:
  1638. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1639. HAL_REO_REMAP_IX2(ring[1], 17) |
  1640. HAL_REO_REMAP_IX2(ring[2], 18) |
  1641. HAL_REO_REMAP_IX2(ring[3], 19) |
  1642. HAL_REO_REMAP_IX2(ring[0], 20) |
  1643. HAL_REO_REMAP_IX2(ring[1], 21) |
  1644. HAL_REO_REMAP_IX2(ring[2], 22) |
  1645. HAL_REO_REMAP_IX2(ring[3], 23);
  1646. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1647. HAL_REO_REMAP_IX3(ring[1], 25) |
  1648. HAL_REO_REMAP_IX3(ring[2], 26) |
  1649. HAL_REO_REMAP_IX3(ring[3], 27) |
  1650. HAL_REO_REMAP_IX3(ring[0], 28) |
  1651. HAL_REO_REMAP_IX3(ring[1], 29) |
  1652. HAL_REO_REMAP_IX3(ring[2], 30) |
  1653. HAL_REO_REMAP_IX3(ring[3], 31);
  1654. break;
  1655. }
  1656. }
  1657. static
  1658. void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
  1659. {
  1660. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1661. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1662. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1663. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1664. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1665. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1666. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1667. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1668. }
  1669. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1670. /**
  1671. * hal_get_first_wow_wakeup_packet_6750() - Function to retrieve
  1672. * rx_msdu_end_1_reserved_1a
  1673. * @buf: Network buffer
  1674. *
  1675. * reserved_1a is used by target to tag the first packet that wakes up host from
  1676. * WoW
  1677. *
  1678. * Dummy function for QCA6750
  1679. *
  1680. * Return: 1 to indicate it is first packet received that wakes up host from
  1681. * WoW. Otherwise 0
  1682. */
  1683. static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
  1684. {
  1685. return 0;
  1686. }
  1687. #endif
  1688. static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
  1689. {
  1690. /* init and setup */
  1691. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1692. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1693. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1694. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1695. hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
  1696. hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
  1697. /* tx */
  1698. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1699. hal_tx_desc_set_dscp_tid_table_id_6750;
  1700. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
  1701. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
  1702. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
  1703. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1704. hal_tx_desc_set_buf_addr_generic_li;
  1705. hal_soc->ops->hal_tx_desc_set_search_type =
  1706. hal_tx_desc_set_search_type_generic_li;
  1707. hal_soc->ops->hal_tx_desc_set_search_index =
  1708. hal_tx_desc_set_search_index_generic_li;
  1709. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1710. hal_tx_desc_set_cache_set_num_generic_li;
  1711. hal_soc->ops->hal_tx_comp_get_status =
  1712. hal_tx_comp_get_status_generic_li;
  1713. hal_soc->ops->hal_tx_comp_get_release_reason =
  1714. hal_tx_comp_get_release_reason_generic_li;
  1715. hal_soc->ops->hal_get_wbm_internal_error =
  1716. hal_get_wbm_internal_error_generic_li;
  1717. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
  1718. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1719. hal_tx_init_cmd_credit_ring_6750;
  1720. /* rx */
  1721. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1722. hal_rx_msdu_start_nss_get_6750;
  1723. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1724. hal_rx_mon_hw_desc_get_mpdu_status_6750;
  1725. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
  1726. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1727. hal_rx_proc_phyrx_other_receive_info_tlv_6750;
  1728. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
  1729. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1730. hal_rx_dump_rx_attention_tlv_generic_li;
  1731. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1732. hal_rx_dump_msdu_start_tlv_6750;
  1733. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1734. hal_rx_dump_mpdu_start_tlv_generic_li;
  1735. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1736. hal_rx_dump_mpdu_end_tlv_generic_li;
  1737. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1738. hal_rx_dump_pkt_hdr_tlv_generic_li;
  1739. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
  1740. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1741. hal_rx_mpdu_start_tid_get_6750;
  1742. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1743. hal_rx_msdu_start_reception_type_get_6750;
  1744. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1745. hal_rx_msdu_end_da_idx_get_6750;
  1746. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1747. hal_rx_msdu_desc_info_get_ptr_6750;
  1748. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1749. hal_rx_link_desc_msdu0_ptr_6750;
  1750. hal_soc->ops->hal_reo_status_get_header =
  1751. hal_reo_status_get_header_6750;
  1752. hal_soc->ops->hal_rx_status_get_tlv_info =
  1753. hal_rx_status_get_tlv_info_generic_li;
  1754. hal_soc->ops->hal_rx_wbm_err_info_get =
  1755. hal_rx_wbm_err_info_get_generic_li;
  1756. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1757. hal_tx_set_pcp_tid_map_generic_li;
  1758. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1759. hal_tx_update_pcp_tid_generic_li;
  1760. hal_soc->ops->hal_tx_set_tidmap_prty =
  1761. hal_tx_update_tidmap_prty_generic_li;
  1762. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1763. hal_rx_get_rx_fragment_number_6750;
  1764. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1765. hal_rx_msdu_end_da_is_mcbc_get_6750;
  1766. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1767. hal_rx_msdu_end_sa_is_valid_get_6750;
  1768. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1769. hal_rx_msdu_end_sa_idx_get_6750;
  1770. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1771. hal_rx_desc_is_first_msdu_6750;
  1772. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1773. hal_rx_msdu_end_l3_hdr_padding_get_6750;
  1774. hal_soc->ops->hal_rx_tlv_l3_type_get = hal_rx_tlv_l3_type_get_6750;
  1775. hal_soc->ops->hal_rx_encryption_info_valid =
  1776. hal_rx_encryption_info_valid_6750;
  1777. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
  1778. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1779. hal_rx_msdu_end_first_msdu_get_6750;
  1780. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1781. hal_rx_msdu_end_da_is_valid_get_6750;
  1782. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1783. hal_rx_msdu_end_last_msdu_get_6750;
  1784. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1785. hal_rx_get_mpdu_mac_ad4_valid_6750;
  1786. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1787. hal_rx_mpdu_start_sw_peer_id_get_6750;
  1788. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1789. hal_rx_mpdu_peer_meta_data_get_li;
  1790. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
  1791. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
  1792. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1793. hal_rx_get_mpdu_frame_control_valid_6750;
  1794. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1795. hal_rx_get_frame_ctrl_field_li;
  1796. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
  1797. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
  1798. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
  1799. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
  1800. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1801. hal_rx_get_mpdu_sequence_control_valid_6750;
  1802. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
  1803. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
  1804. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1805. hal_rx_hw_desc_get_ppduid_get_6750;
  1806. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1807. hal_rx_msdu0_buffer_addr_lsb_6750;
  1808. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1809. hal_rx_msdu_desc_info_ptr_get_6750;
  1810. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
  1811. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
  1812. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
  1813. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
  1814. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1815. hal_rx_get_mac_addr2_valid_6750;
  1816. hal_soc->ops->hal_rx_get_filter_category =
  1817. hal_rx_get_filter_category_6750;
  1818. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
  1819. hal_soc->ops->hal_reo_config = hal_reo_config_6750;
  1820. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
  1821. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1822. hal_rx_msdu_flow_idx_invalid_6750;
  1823. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1824. hal_rx_msdu_flow_idx_timeout_6750;
  1825. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1826. hal_rx_msdu_fse_metadata_get_6750;
  1827. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1828. hal_rx_msdu_cce_match_get_li;
  1829. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1830. hal_rx_msdu_cce_metadata_get_6750;
  1831. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1832. hal_rx_msdu_get_flow_params_6750;
  1833. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1834. hal_rx_tlv_get_tcp_chksum_6750;
  1835. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
  1836. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1837. defined(WLAN_ENH_CFR_ENABLE)
  1838. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
  1839. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
  1840. #endif
  1841. /* rx - msdu end fast path info fields */
  1842. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1843. hal_rx_msdu_packet_metadata_get_generic_li;
  1844. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1845. hal_rx_get_fisa_cumulative_l4_checksum_6750;
  1846. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1847. hal_rx_get_fisa_cumulative_ip_length_6750;
  1848. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
  1849. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1850. hal_rx_get_flow_agg_continuation_6750;
  1851. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1852. hal_rx_get_flow_agg_count_6750;
  1853. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
  1854. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1855. hal_rx_mpdu_start_tlv_tag_valid_6750;
  1856. /* rx - TLV struct offsets */
  1857. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1858. hal_rx_msdu_end_offset_get_generic;
  1859. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1860. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1861. hal_rx_msdu_start_offset_get_generic;
  1862. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1863. hal_rx_mpdu_start_offset_get_generic;
  1864. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1865. hal_rx_mpdu_end_offset_get_generic;
  1866. #ifndef NO_RX_PKT_HDR_TLV
  1867. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1868. hal_rx_pkt_tlv_offset_get_generic;
  1869. #endif
  1870. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
  1871. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1872. hal_rx_flow_get_tuple_info_li;
  1873. hal_soc->ops->hal_rx_flow_delete_entry =
  1874. hal_rx_flow_delete_entry_li;
  1875. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1876. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1877. hal_compute_reo_remap_ix2_ix3_6750;
  1878. /* CMEM FSE */
  1879. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1880. hal_rx_flow_setup_cmem_fse_6750;
  1881. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1882. hal_rx_flow_get_cmem_fse_ts_6750;
  1883. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
  1884. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1885. hal_rx_msdu_get_reo_destination_indication_6750;
  1886. hal_soc->ops->hal_setup_link_idle_list =
  1887. hal_setup_link_idle_list_generic_li;
  1888. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1889. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1890. hal_get_first_wow_wakeup_packet_6750;
  1891. #endif
  1892. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1893. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1894. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1895. hal_rx_tlv_decrypt_err_get_li;
  1896. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1897. hal_rx_tlv_get_pkt_capture_flags_li;
  1898. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1899. hal_rx_mpdu_info_ampdu_flag_get_li;
  1900. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1901. hal_compute_reo_remap_ix0_6750;
  1902. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1903. hal_rx_msdu_start_get_len_6750;
  1904. };
  1905. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1906. /* TODO: max_rings can populated by querying HW capabilities */
  1907. { /* REO_DST */
  1908. .start_ring_id = HAL_SRNG_REO2SW1,
  1909. .max_rings = 4,
  1910. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1911. .lmac_ring = FALSE,
  1912. .ring_dir = HAL_SRNG_DST_RING,
  1913. .reg_start = {
  1914. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1915. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1916. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1917. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1918. },
  1919. .reg_size = {
  1920. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1921. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1922. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1923. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1924. },
  1925. .max_size =
  1926. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1927. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1928. },
  1929. { /* REO_EXCEPTION */
  1930. /* Designating REO2TCL ring as exception ring. This ring is
  1931. * similar to other REO2SW rings though it is named as REO2TCL.
  1932. * Any of theREO2SW rings can be used as exception ring.
  1933. */
  1934. .start_ring_id = HAL_SRNG_REO2TCL,
  1935. .max_rings = 1,
  1936. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1937. .lmac_ring = FALSE,
  1938. .ring_dir = HAL_SRNG_DST_RING,
  1939. .reg_start = {
  1940. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1941. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1942. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1943. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1944. },
  1945. /* Single ring - provide ring size if multiple rings of this
  1946. * type are supported
  1947. */
  1948. .reg_size = {},
  1949. .max_size =
  1950. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1951. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1952. },
  1953. { /* REO_REINJECT */
  1954. .start_ring_id = HAL_SRNG_SW2REO,
  1955. .max_rings = 1,
  1956. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1957. .lmac_ring = FALSE,
  1958. .ring_dir = HAL_SRNG_SRC_RING,
  1959. .reg_start = {
  1960. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1961. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1962. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1963. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1964. },
  1965. /* Single ring - provide ring size if multiple rings of this
  1966. * type are supported
  1967. */
  1968. .reg_size = {},
  1969. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1970. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1971. },
  1972. { /* REO_CMD */
  1973. .start_ring_id = HAL_SRNG_REO_CMD,
  1974. .max_rings = 1,
  1975. .entry_size = (sizeof(struct tlv_32_hdr) +
  1976. sizeof(struct reo_get_queue_stats)) >> 2,
  1977. .lmac_ring = FALSE,
  1978. .ring_dir = HAL_SRNG_SRC_RING,
  1979. .reg_start = {
  1980. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1981. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1982. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1983. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1984. },
  1985. /* Single ring - provide ring size if multiple rings of this
  1986. * type are supported
  1987. */
  1988. .reg_size = {},
  1989. .max_size =
  1990. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1991. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1992. },
  1993. { /* REO_STATUS */
  1994. .start_ring_id = HAL_SRNG_REO_STATUS,
  1995. .max_rings = 1,
  1996. .entry_size = (sizeof(struct tlv_32_hdr) +
  1997. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1998. .lmac_ring = FALSE,
  1999. .ring_dir = HAL_SRNG_DST_RING,
  2000. .reg_start = {
  2001. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  2002. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2003. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  2004. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  2005. },
  2006. /* Single ring - provide ring size if multiple rings of this
  2007. * type are supported
  2008. */
  2009. .reg_size = {},
  2010. .max_size =
  2011. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2012. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2013. },
  2014. { /* TCL_DATA */
  2015. .start_ring_id = HAL_SRNG_SW2TCL1,
  2016. .max_rings = 3,
  2017. .entry_size = (sizeof(struct tlv_32_hdr) +
  2018. sizeof(struct tcl_data_cmd)) >> 2,
  2019. .lmac_ring = FALSE,
  2020. .ring_dir = HAL_SRNG_SRC_RING,
  2021. .reg_start = {
  2022. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  2023. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2024. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  2025. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2026. },
  2027. .reg_size = {
  2028. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  2029. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  2030. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  2031. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  2032. },
  2033. .max_size =
  2034. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2035. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2036. },
  2037. { /* TCL_CMD */
  2038. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2039. .max_rings = 1,
  2040. .entry_size = (sizeof(struct tlv_32_hdr) +
  2041. sizeof(struct tcl_gse_cmd)) >> 2,
  2042. .lmac_ring = FALSE,
  2043. .ring_dir = HAL_SRNG_SRC_RING,
  2044. .reg_start = {
  2045. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2046. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2047. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2048. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2049. },
  2050. /* Single ring - provide ring size if multiple rings of this
  2051. * type are supported
  2052. */
  2053. .reg_size = {},
  2054. .max_size =
  2055. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2056. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2057. },
  2058. { /* TCL_STATUS */
  2059. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2060. .max_rings = 1,
  2061. .entry_size = (sizeof(struct tlv_32_hdr) +
  2062. sizeof(struct tcl_status_ring)) >> 2,
  2063. .lmac_ring = FALSE,
  2064. .ring_dir = HAL_SRNG_DST_RING,
  2065. .reg_start = {
  2066. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2067. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2068. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2069. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2070. },
  2071. /* Single ring - provide ring size if multiple rings of this
  2072. * type are supported
  2073. */
  2074. .reg_size = {},
  2075. .max_size =
  2076. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2077. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2078. },
  2079. { /* CE_SRC */
  2080. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2081. .max_rings = 12,
  2082. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2083. .lmac_ring = FALSE,
  2084. .ring_dir = HAL_SRNG_SRC_RING,
  2085. .reg_start = {
  2086. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2087. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2088. },
  2089. .reg_size = {
  2090. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2091. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2092. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2093. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2094. },
  2095. .max_size =
  2096. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2097. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2098. },
  2099. { /* CE_DST */
  2100. .start_ring_id = HAL_SRNG_CE_0_DST,
  2101. .max_rings = 12,
  2102. .entry_size = 8 >> 2,
  2103. /*TODO: entry_size above should actually be
  2104. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2105. * of struct ce_dst_desc in HW header files
  2106. */
  2107. .lmac_ring = FALSE,
  2108. .ring_dir = HAL_SRNG_SRC_RING,
  2109. .reg_start = {
  2110. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2111. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2112. },
  2113. .reg_size = {
  2114. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2115. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2116. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2117. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2118. },
  2119. .max_size =
  2120. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2121. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2122. },
  2123. { /* CE_DST_STATUS */
  2124. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2125. .max_rings = 12,
  2126. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2127. .lmac_ring = FALSE,
  2128. .ring_dir = HAL_SRNG_DST_RING,
  2129. .reg_start = {
  2130. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2131. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2132. },
  2133. /* TODO: check destination status ring registers */
  2134. .reg_size = {
  2135. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2136. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2137. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2138. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2139. },
  2140. .max_size =
  2141. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2142. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2143. },
  2144. { /* WBM_IDLE_LINK */
  2145. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2146. .max_rings = 1,
  2147. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2148. .lmac_ring = FALSE,
  2149. .ring_dir = HAL_SRNG_SRC_RING,
  2150. .reg_start = {
  2151. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2152. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2153. },
  2154. /* Single ring - provide ring size if multiple rings of this
  2155. * type are supported
  2156. */
  2157. .reg_size = {},
  2158. .max_size =
  2159. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2160. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2161. },
  2162. { /* SW2WBM_RELEASE */
  2163. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2164. .max_rings = 1,
  2165. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2166. .lmac_ring = FALSE,
  2167. .ring_dir = HAL_SRNG_SRC_RING,
  2168. .reg_start = {
  2169. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2170. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2171. },
  2172. /* Single ring - provide ring size if multiple rings of this
  2173. * type are supported
  2174. */
  2175. .reg_size = {},
  2176. .max_size =
  2177. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2178. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2179. },
  2180. { /* WBM2SW_RELEASE */
  2181. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2182. #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
  2183. .max_rings = 5,
  2184. #else
  2185. .max_rings = 4,
  2186. #endif
  2187. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2188. .lmac_ring = FALSE,
  2189. .ring_dir = HAL_SRNG_DST_RING,
  2190. .reg_start = {
  2191. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2192. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2193. },
  2194. .reg_size = {
  2195. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2196. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2197. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2198. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2199. },
  2200. .max_size =
  2201. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2202. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2203. },
  2204. { /* RXDMA_BUF */
  2205. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2206. #ifdef IPA_OFFLOAD
  2207. .max_rings = 3,
  2208. #else
  2209. .max_rings = 2,
  2210. #endif
  2211. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2212. .lmac_ring = TRUE,
  2213. .ring_dir = HAL_SRNG_SRC_RING,
  2214. /* reg_start is not set because LMAC rings are not accessed
  2215. * from host
  2216. */
  2217. .reg_start = {},
  2218. .reg_size = {},
  2219. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2220. },
  2221. { /* RXDMA_DST */
  2222. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2223. .max_rings = 1,
  2224. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2225. .lmac_ring = TRUE,
  2226. .ring_dir = HAL_SRNG_DST_RING,
  2227. /* reg_start is not set because LMAC rings are not accessed
  2228. * from host
  2229. */
  2230. .reg_start = {},
  2231. .reg_size = {},
  2232. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2233. },
  2234. { /* RXDMA_MONITOR_BUF */
  2235. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2236. .max_rings = 1,
  2237. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2238. .lmac_ring = TRUE,
  2239. .ring_dir = HAL_SRNG_SRC_RING,
  2240. /* reg_start is not set because LMAC rings are not accessed
  2241. * from host
  2242. */
  2243. .reg_start = {},
  2244. .reg_size = {},
  2245. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2246. },
  2247. { /* RXDMA_MONITOR_STATUS */
  2248. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2249. .max_rings = 1,
  2250. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2251. .lmac_ring = TRUE,
  2252. .ring_dir = HAL_SRNG_SRC_RING,
  2253. /* reg_start is not set because LMAC rings are not accessed
  2254. * from host
  2255. */
  2256. .reg_start = {},
  2257. .reg_size = {},
  2258. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2259. },
  2260. { /* RXDMA_MONITOR_DST */
  2261. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2262. .max_rings = 1,
  2263. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2264. .lmac_ring = TRUE,
  2265. .ring_dir = HAL_SRNG_DST_RING,
  2266. /* reg_start is not set because LMAC rings are not accessed
  2267. * from host
  2268. */
  2269. .reg_start = {},
  2270. .reg_size = {},
  2271. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2272. },
  2273. { /* RXDMA_MONITOR_DESC */
  2274. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2275. .max_rings = 1,
  2276. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2277. .lmac_ring = TRUE,
  2278. .ring_dir = HAL_SRNG_SRC_RING,
  2279. /* reg_start is not set because LMAC rings are not accessed
  2280. * from host
  2281. */
  2282. .reg_start = {},
  2283. .reg_size = {},
  2284. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2285. },
  2286. { /* DIR_BUF_RX_DMA_SRC */
  2287. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2288. /*
  2289. * one ring is for spectral scan
  2290. * the other is for cfr
  2291. */
  2292. .max_rings = 2,
  2293. .entry_size = 2,
  2294. .lmac_ring = TRUE,
  2295. .ring_dir = HAL_SRNG_SRC_RING,
  2296. /* reg_start is not set because LMAC rings are not accessed
  2297. * from host
  2298. */
  2299. .reg_start = {},
  2300. .reg_size = {},
  2301. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2302. },
  2303. #ifdef WLAN_FEATURE_CIF_CFR
  2304. { /* WIFI_POS_SRC */
  2305. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2306. .max_rings = 1,
  2307. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2308. .lmac_ring = TRUE,
  2309. .ring_dir = HAL_SRNG_SRC_RING,
  2310. /* reg_start is not set because LMAC rings are not accessed
  2311. * from host
  2312. */
  2313. .reg_start = {},
  2314. .reg_size = {},
  2315. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2316. },
  2317. #endif
  2318. { /* REO2PPE */ 0},
  2319. { /* PPE2TCL */ 0},
  2320. { /* PPE_RELEASE */ 0},
  2321. { /* TX_MONITOR_BUF */ 0},
  2322. { /* TX_MONITOR_DST */ 0},
  2323. { /* SW2RXDMA_NEW */ 0},
  2324. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2325. };
  2326. /**
  2327. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2328. * offset and srng table
  2329. * @hal_soc: HAL SoC context
  2330. */
  2331. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2332. {
  2333. hal_soc->hw_srng_table = hw_srng_table_6750;
  2334. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2335. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2336. hal_hw_txrx_ops_attach_qca6750(hal_soc);
  2337. }