hal_li_generic_api.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_api.h"
  20. #include "hal_li_hw_headers.h"
  21. #include "hal_li_reo.h"
  22. #include "hal_rx.h"
  23. #include "hal_li_rx.h"
  24. #include "hal_tx.h"
  25. #include <hal_api_mon.h>
  26. static uint16_t hal_get_rx_max_ba_window_li(int tid)
  27. {
  28. return HAL_RX_BA_WINDOW_256;
  29. }
  30. static uint32_t hal_get_reo_qdesc_size_li(uint32_t ba_window_size, int tid)
  31. {
  32. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  33. * NON_QOS_TID until HW issues are resolved.
  34. */
  35. if (tid != HAL_NON_QOS_TID)
  36. ba_window_size = hal_get_rx_max_ba_window_li(tid);
  37. /* Return descriptor size corresponding to window size of 2 since
  38. * we set ba_window_size to 2 while setting up REO descriptors as
  39. * a WAR to get 2k jump exception aggregates are received without
  40. * a BA session.
  41. */
  42. if (ba_window_size <= 1) {
  43. if (tid != HAL_NON_QOS_TID)
  44. return sizeof(struct rx_reo_queue) +
  45. sizeof(struct rx_reo_queue_ext);
  46. else
  47. return sizeof(struct rx_reo_queue);
  48. }
  49. if (ba_window_size <= 105)
  50. return sizeof(struct rx_reo_queue) +
  51. sizeof(struct rx_reo_queue_ext);
  52. if (ba_window_size <= 210)
  53. return sizeof(struct rx_reo_queue) +
  54. (2 * sizeof(struct rx_reo_queue_ext));
  55. return sizeof(struct rx_reo_queue) +
  56. (3 * sizeof(struct rx_reo_queue_ext));
  57. }
  58. void hal_set_link_desc_addr_li(void *desc, uint32_t cookie,
  59. qdf_dma_addr_t link_desc_paddr,
  60. uint8_t bm_id)
  61. {
  62. uint32_t *buf_addr = (uint32_t *)desc;
  63. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0,
  64. link_desc_paddr & 0xffffffff);
  65. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  66. (uint64_t)link_desc_paddr >> 32);
  67. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, RETURN_BUFFER_MANAGER,
  68. bm_id);
  69. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
  70. cookie);
  71. }
  72. void hal_tx_init_data_ring_li(hal_soc_handle_t hal_soc_hdl,
  73. hal_ring_handle_t hal_ring_hdl)
  74. {
  75. uint8_t *desc_addr;
  76. struct hal_srng_params srng_params;
  77. uint32_t desc_size;
  78. uint32_t num_desc;
  79. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  80. desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
  81. desc_size = sizeof(struct tcl_data_cmd);
  82. num_desc = srng_params.num_entries;
  83. while (num_desc) {
  84. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG,
  85. desc_size);
  86. desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
  87. num_desc--;
  88. }
  89. }
  90. /**
  91. * hal_rx_msdu_is_wlan_mcast_generic_li(): Check if the buffer is for multicast
  92. * address
  93. * @nbuf: Network buffer
  94. *
  95. * Returns: flag to indicate whether the nbuf has MC/BC address
  96. */
  97. static uint32_t hal_rx_msdu_is_wlan_mcast_generic_li(qdf_nbuf_t nbuf)
  98. {
  99. uint8_t *buf = qdf_nbuf_data(nbuf);
  100. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  101. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  102. return rx_attn->mcast_bcast;
  103. }
  104. /**
  105. * hal_rx_tlv_decap_format_get_li() - Get packet decap format from the TLV
  106. * @hw_desc_addr: rx tlv desc
  107. *
  108. * Return: pkt decap format
  109. */
  110. static uint32_t hal_rx_tlv_decap_format_get_li(void *hw_desc_addr)
  111. {
  112. struct rx_msdu_start *rx_msdu_start;
  113. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  114. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  115. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  116. }
  117. /**
  118. * hal_rx_dump_pkt_tlvs_li(): API to print all member elements of
  119. * RX TLVs
  120. * @hal_soc_hdl: hal_soc handle
  121. * @buf: pointer the pkt buffer.
  122. * @dbg_level: log level.
  123. *
  124. * Return: void
  125. */
  126. static void hal_rx_dump_pkt_tlvs_li(hal_soc_handle_t hal_soc_hdl,
  127. uint8_t *buf, uint8_t dbg_level)
  128. {
  129. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  130. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  131. hal_rx_dump_msdu_end_tlv(hal_soc, pkt_tlvs, dbg_level);
  132. hal_rx_dump_rx_attention_tlv(hal_soc, pkt_tlvs, dbg_level);
  133. hal_rx_dump_msdu_start_tlv(hal_soc, pkt_tlvs, dbg_level);
  134. hal_rx_dump_mpdu_start_tlv(hal_soc, pkt_tlvs, dbg_level);
  135. hal_rx_dump_mpdu_end_tlv(hal_soc, pkt_tlvs, dbg_level);
  136. hal_rx_dump_pkt_hdr_tlv(hal_soc, pkt_tlvs, dbg_level);
  137. }
  138. /**
  139. * hal_rx_tlv_get_offload_info_li() - Get the offload info from TLV
  140. * @rx_tlv: RX tlv start address in buffer
  141. * @offload_info: Buffer to store the offload info
  142. *
  143. * Return: 0 on success, -EINVAL on failure.
  144. */
  145. static int
  146. hal_rx_tlv_get_offload_info_li(uint8_t *rx_tlv,
  147. struct hal_offload_info *offload_info)
  148. {
  149. offload_info->flow_id = HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv);
  150. offload_info->ipv6_proto = HAL_RX_TLV_GET_IPV6(rx_tlv);
  151. offload_info->lro_eligible = HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv);
  152. offload_info->tcp_proto = HAL_RX_TLV_GET_TCP_PROTO(rx_tlv);
  153. if (offload_info->tcp_proto) {
  154. offload_info->tcp_pure_ack =
  155. HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv);
  156. offload_info->tcp_offset = HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv);
  157. offload_info->tcp_win = HAL_RX_TLV_GET_TCP_WIN(rx_tlv);
  158. offload_info->tcp_seq_num = HAL_RX_TLV_GET_TCP_SEQ(rx_tlv);
  159. offload_info->tcp_ack_num = HAL_RX_TLV_GET_TCP_ACK(rx_tlv);
  160. }
  161. return 0;
  162. }
  163. /**
  164. * hal_rx_attn_phy_ppdu_id_get_li(): get phy_ppdu_id value
  165. * from rx attention
  166. * @buf: pointer to rx_pkt_tlvs
  167. *
  168. * Return: phy_ppdu_id
  169. */
  170. static uint16_t hal_rx_attn_phy_ppdu_id_get_li(uint8_t *buf)
  171. {
  172. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  173. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  174. uint16_t phy_ppdu_id;
  175. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  176. return phy_ppdu_id;
  177. }
  178. /**
  179. * hal_rx_msdu_start_msdu_len_get_li(): API to get the MSDU length
  180. * from rx_msdu_start TLV
  181. *
  182. * @buf: pointer to the start of RX PKT TLV headers
  183. *
  184. * Return: msdu length
  185. */
  186. static uint32_t hal_rx_msdu_start_msdu_len_get_li(uint8_t *buf)
  187. {
  188. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  189. struct rx_msdu_start *msdu_start =
  190. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  191. uint32_t msdu_len;
  192. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  193. return msdu_len;
  194. }
  195. /**
  196. * hal_rx_get_proto_params_li() - Get l4 proto values from TLV
  197. * @buf: rx tlv address
  198. * @proto_params: Buffer to store proto parameters
  199. *
  200. * Return: 0 on success.
  201. */
  202. static int hal_rx_get_proto_params_li(uint8_t *buf, void *proto_params)
  203. {
  204. struct hal_proto_params *param =
  205. (struct hal_proto_params *)proto_params;
  206. param->tcp_proto = HAL_RX_TLV_GET_TCP_PROTO(buf);
  207. param->udp_proto = HAL_RX_TLV_GET_UDP_PROTO(buf);
  208. param->ipv6_proto = HAL_RX_TLV_GET_IPV6(buf);
  209. return 0;
  210. }
  211. /**
  212. * hal_rx_get_l3_l4_offsets_li() - Get l3/l4 header offset from TLV
  213. * @buf: rx tlv start address
  214. * @l3_hdr_offset: buffer to store l3 offset
  215. * @l4_hdr_offset: buffer to store l4 offset
  216. *
  217. * Return: 0 on success.
  218. */
  219. static int hal_rx_get_l3_l4_offsets_li(uint8_t *buf, uint32_t *l3_hdr_offset,
  220. uint32_t *l4_hdr_offset)
  221. {
  222. *l3_hdr_offset = HAL_RX_TLV_GET_IP_OFFSET(buf);
  223. *l4_hdr_offset = HAL_RX_TLV_GET_TCP_OFFSET(buf);
  224. return 0;
  225. }
  226. #ifdef NO_RX_PKT_HDR_TLV
  227. /**
  228. * hal_rx_pkt_hdr_get_li() - Get rx packet header start address.
  229. * @buf: packet start address
  230. *
  231. * Return: packet data start address.
  232. */
  233. static inline uint8_t *hal_rx_pkt_hdr_get_li(uint8_t *buf)
  234. {
  235. return buf + RX_PKT_TLVS_LEN;
  236. }
  237. #else
  238. static inline uint8_t *hal_rx_pkt_hdr_get_li(uint8_t *buf)
  239. {
  240. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  241. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  242. }
  243. #endif
  244. /**
  245. * hal_rx_priv_info_set_in_tlv_li(): Save the private info to
  246. * the reserved bytes of rx_tlv_hdr
  247. * @buf: start of rx_tlv_hdr
  248. * @priv_data: hal_wbm_err_desc_info structure
  249. * @len: length of the private data
  250. * Return: void
  251. */
  252. static inline void
  253. hal_rx_priv_info_set_in_tlv_li(uint8_t *buf, uint8_t *priv_data,
  254. uint32_t len)
  255. {
  256. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  257. uint32_t copy_len = (len > RX_PADDING0_BYTES) ?
  258. RX_PADDING0_BYTES : len;
  259. qdf_mem_copy(pkt_tlvs->rx_padding0, priv_data, copy_len);
  260. }
  261. /**
  262. * hal_rx_priv_info_get_from_tlv_li(): retrieve the private data from
  263. * the reserved bytes of rx_tlv_hdr.
  264. * @buf: start of rx_tlv_hdr
  265. * @priv_data: hal_wbm_err_desc_info structure
  266. * @len: length of the private data
  267. * Return: void
  268. */
  269. static inline void
  270. hal_rx_priv_info_get_from_tlv_li(uint8_t *buf, uint8_t *priv_data,
  271. uint32_t len)
  272. {
  273. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  274. uint32_t copy_len = (len > RX_PADDING0_BYTES) ?
  275. RX_PADDING0_BYTES : len;
  276. qdf_mem_copy(priv_data, pkt_tlvs->rx_padding0, copy_len);
  277. }
  278. /**
  279. * hal_rx_get_tlv_size_generic_li() - Get rx packet tlv size
  280. * @rx_pkt_tlv_size: TLV size for regular RX packets
  281. * @rx_mon_pkt_tlv_size: TLV size for monitor mode packets
  282. *
  283. * Return: size of rx pkt tlv before the actual data
  284. */
  285. static void hal_rx_get_tlv_size_generic_li(uint16_t *rx_pkt_tlv_size,
  286. uint16_t *rx_mon_pkt_tlv_size)
  287. {
  288. *rx_pkt_tlv_size = RX_PKT_TLVS_LEN;
  289. *rx_mon_pkt_tlv_size = SIZE_OF_MONITOR_TLV;
  290. }
  291. /**
  292. * hal_rx_wbm_err_src_get_li() - Get WBM error source from descriptor
  293. * @ring_desc: ring descriptor
  294. *
  295. * Return: wbm error source
  296. */
  297. uint32_t hal_rx_wbm_err_src_get_li(hal_ring_desc_t ring_desc)
  298. {
  299. return HAL_WBM2SW_RELEASE_SRC_GET(ring_desc);
  300. }
  301. /**
  302. * hal_rx_ret_buf_manager_get_li() - Get return buffer manager from ring desc
  303. * @ring_desc: ring descriptor
  304. *
  305. * Return: rbm
  306. */
  307. uint8_t hal_rx_ret_buf_manager_get_li(hal_ring_desc_t ring_desc)
  308. {
  309. /*
  310. * The following macro takes buf_addr_info as argument,
  311. * but since buf_addr_info is the first field in ring_desc
  312. * Hence the following call is OK
  313. */
  314. return HAL_RX_BUF_RBM_GET(ring_desc);
  315. }
  316. /**
  317. * hal_rx_reo_buf_paddr_get_li() - Gets the physical address and
  318. * cookie from the REO destination ring element
  319. *
  320. * @rx_desc: Opaque cookie pointer used by HAL to get to
  321. * the current descriptor
  322. * @buf_info: structure to return the buffer information
  323. *
  324. * Return: void
  325. */
  326. static void hal_rx_reo_buf_paddr_get_li(hal_ring_desc_t rx_desc,
  327. struct hal_buf_info *buf_info)
  328. {
  329. struct reo_destination_ring *reo_ring =
  330. (struct reo_destination_ring *)rx_desc;
  331. buf_info->paddr =
  332. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  333. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  334. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  335. }
  336. /**
  337. * hal_rx_msdu_link_desc_set_li() - Retrieves MSDU Link Descriptor to WBM
  338. *
  339. * @hal_soc_hdl: HAL version of the SOC pointer
  340. * @src_srng_desc: void pointer to the WBM Release Ring descriptor
  341. * @buf_addr_info: void pointer to the buffer_addr_info
  342. * @bm_action: put in IDLE list or release to MSDU_LIST
  343. *
  344. * Return: void
  345. */
  346. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  347. static void hal_rx_msdu_link_desc_set_li(hal_soc_handle_t hal_soc_hdl,
  348. void *src_srng_desc,
  349. hal_buff_addrinfo_t buf_addr_info,
  350. uint8_t bm_action)
  351. {
  352. /*
  353. * The offsets for fields used in this function are same in
  354. * wbm_release_ring for Lithium and wbm_release_ring_tx
  355. * for Beryllium. hence we can use wbm_release_ring directly.
  356. */
  357. struct wbm_release_ring *wbm_rel_srng =
  358. (struct wbm_release_ring *)src_srng_desc;
  359. uint32_t addr_31_0;
  360. uint8_t addr_39_32;
  361. /* Structure copy !!! */
  362. wbm_rel_srng->released_buff_or_desc_addr_info =
  363. *(struct buffer_addr_info *)buf_addr_info;
  364. addr_31_0 =
  365. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  366. addr_39_32 =
  367. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  368. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  369. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  370. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING, BM_ACTION,
  371. bm_action);
  372. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  373. BUFFER_OR_DESC_TYPE,
  374. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  375. /* WBM error is indicated when any of the link descriptors given to
  376. * WBM has a NULL address, and one those paths is the link descriptors
  377. * released from host after processing RXDMA errors,
  378. * or from Rx defrag path, and we want to add an assert here to ensure
  379. * host is not releasing descriptors with NULL address.
  380. */
  381. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  382. hal_dump_wbm_rel_desc(src_srng_desc);
  383. qdf_assert_always(0);
  384. }
  385. }
  386. static
  387. void hal_rx_buf_cookie_rbm_get_li(uint32_t *buf_addr_info_hdl,
  388. hal_buf_info_t buf_info_hdl)
  389. {
  390. struct hal_buf_info *buf_info =
  391. (struct hal_buf_info *)buf_info_hdl;
  392. struct buffer_addr_info *buf_addr_info =
  393. (struct buffer_addr_info *)buf_addr_info_hdl;
  394. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  395. /*
  396. * buffer addr info is the first member of ring desc, so the typecast
  397. * can be done.
  398. */
  399. buf_info->rbm = hal_rx_ret_buf_manager_get_li
  400. ((hal_ring_desc_t)buf_addr_info);
  401. }
  402. /**
  403. * hal_rx_msdu_list_get_li(): API to get the MSDU information
  404. * from the MSDU link descriptor
  405. *
  406. * @hal_soc_hdl: HAL version of the SOC pointer
  407. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  408. * MSDU link descriptor (struct rx_msdu_link)
  409. *
  410. * @hal_msdu_list: Return the list of MSDUs contained in this link descriptor
  411. *
  412. * @num_msdus: Number of MSDUs in the MPDU
  413. *
  414. * Return: void
  415. */
  416. static inline void hal_rx_msdu_list_get_li(hal_soc_handle_t hal_soc_hdl,
  417. void *msdu_link_desc,
  418. void *hal_msdu_list,
  419. uint16_t *num_msdus)
  420. {
  421. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  422. struct rx_msdu_details *msdu_details;
  423. struct rx_msdu_desc_info *msdu_desc_info;
  424. struct hal_rx_msdu_list *msdu_list = hal_msdu_list;
  425. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  426. int i;
  427. struct hal_buf_info buf_info;
  428. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  429. hal_debug("msdu_link=%pK msdu_details=%pK", msdu_link, msdu_details);
  430. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  431. /* num_msdus received in mpdu descriptor may be incorrect
  432. * sometimes due to HW issue. Check msdu buffer address also
  433. */
  434. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  435. &msdu_details[i].buffer_addr_info_details) == 0))
  436. break;
  437. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  438. &msdu_details[i].buffer_addr_info_details) == 0) {
  439. /* set the last msdu bit in the prev msdu_desc_info */
  440. msdu_desc_info =
  441. hal_rx_msdu_desc_info_get_ptr
  442. (&msdu_details[i - 1], hal_soc);
  443. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  444. break;
  445. }
  446. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  447. hal_soc);
  448. /* set first MSDU bit or the last MSDU bit */
  449. if (!i)
  450. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  451. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  452. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  453. msdu_list->msdu_info[i].msdu_flags =
  454. hal_rx_msdu_flags_get(hal_soc_hdl, msdu_desc_info);
  455. msdu_list->msdu_info[i].msdu_len =
  456. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  457. /* addr field in buf_info will not be valid */
  458. hal_rx_buf_cookie_rbm_get_li(
  459. (uint32_t *)
  460. &msdu_details[i].buffer_addr_info_details,
  461. &buf_info);
  462. msdu_list->sw_cookie[i] = buf_info.sw_cookie;
  463. msdu_list->rbm[i] = buf_info.rbm;
  464. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  465. &msdu_details[i].buffer_addr_info_details) |
  466. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  467. &msdu_details[i].buffer_addr_info_details) << 32;
  468. hal_debug("i=%d sw_cookie=%d", i, msdu_list->sw_cookie[i]);
  469. }
  470. *num_msdus = i;
  471. }
  472. /*
  473. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  474. * rxdma ring entry.
  475. * @rxdma_entry: descriptor entry
  476. * @paddr: physical address of nbuf data pointer.
  477. * @cookie: SW cookie used as a index to SW rx desc.
  478. * @manager: who owns the nbuf (host, NSS, etc...).
  479. *
  480. */
  481. static void hal_rxdma_buff_addr_info_set_li(void *rxdma_entry,
  482. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  483. {
  484. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  485. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  486. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  487. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  488. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  489. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  490. }
  491. /**
  492. * hal_rx_get_reo_error_code_li() - Get REO error code from ring desc
  493. * @rx_desc: rx descriptor
  494. *
  495. * Return: REO error code
  496. */
  497. static uint32_t hal_rx_get_reo_error_code_li(hal_ring_desc_t rx_desc)
  498. {
  499. struct reo_destination_ring *reo_desc =
  500. (struct reo_destination_ring *)rx_desc;
  501. return HAL_RX_REO_ERROR_GET(reo_desc);
  502. }
  503. /**
  504. * hal_gen_reo_remap_val_generic_li() - Generate the reo map value
  505. * @remap_reg: remap register
  506. * @ix0_map: mapping values for reo
  507. *
  508. * Return: IX0 reo remap register value to be written
  509. */
  510. static uint32_t
  511. hal_gen_reo_remap_val_generic_li(enum hal_reo_remap_reg remap_reg,
  512. uint8_t *ix0_map)
  513. {
  514. uint32_t ix_val = 0;
  515. switch (remap_reg) {
  516. case HAL_REO_REMAP_REG_IX0:
  517. ix_val = HAL_REO_REMAP_IX0(ix0_map[0], 0) |
  518. HAL_REO_REMAP_IX0(ix0_map[1], 1) |
  519. HAL_REO_REMAP_IX0(ix0_map[2], 2) |
  520. HAL_REO_REMAP_IX0(ix0_map[3], 3) |
  521. HAL_REO_REMAP_IX0(ix0_map[4], 4) |
  522. HAL_REO_REMAP_IX0(ix0_map[5], 5) |
  523. HAL_REO_REMAP_IX0(ix0_map[6], 6) |
  524. HAL_REO_REMAP_IX0(ix0_map[7], 7);
  525. break;
  526. case HAL_REO_REMAP_REG_IX2:
  527. ix_val = HAL_REO_REMAP_IX2(ix0_map[0], 16) |
  528. HAL_REO_REMAP_IX2(ix0_map[1], 17) |
  529. HAL_REO_REMAP_IX2(ix0_map[2], 18) |
  530. HAL_REO_REMAP_IX2(ix0_map[3], 19) |
  531. HAL_REO_REMAP_IX2(ix0_map[4], 20) |
  532. HAL_REO_REMAP_IX2(ix0_map[5], 21) |
  533. HAL_REO_REMAP_IX2(ix0_map[6], 22) |
  534. HAL_REO_REMAP_IX2(ix0_map[7], 23);
  535. break;
  536. default:
  537. break;
  538. }
  539. return ix_val;
  540. }
  541. /**
  542. * hal_rx_tlv_csum_err_get_li() - Get IP and tcp-udp checksum fail flag
  543. * @rx_tlv_hdr: start address of rx_tlv_hdr
  544. * @ip_csum_err: buffer to return ip_csum_fail flag
  545. * @tcp_udp_csum_err: placeholder to return tcp-udp checksum fail flag
  546. *
  547. * Return: None
  548. */
  549. static inline void
  550. hal_rx_tlv_csum_err_get_li(uint8_t *rx_tlv_hdr, uint32_t *ip_csum_err,
  551. uint32_t *tcp_udp_csum_err)
  552. {
  553. *ip_csum_err = hal_rx_attn_ip_cksum_fail_get(rx_tlv_hdr);
  554. *tcp_udp_csum_err = hal_rx_attn_tcp_udp_cksum_fail_get(rx_tlv_hdr);
  555. }
  556. static uint8_t hal_rx_err_status_get_li(hal_ring_desc_t rx_desc)
  557. {
  558. return HAL_RX_ERROR_STATUS_GET(rx_desc);
  559. }
  560. static uint8_t hal_rx_reo_buf_type_get_li(hal_ring_desc_t rx_desc)
  561. {
  562. return HAL_RX_REO_BUF_TYPE_GET(rx_desc);
  563. }
  564. static
  565. uint32_t hal_rx_tlv_mpdu_len_err_get_li(void *hw_desc_addr)
  566. {
  567. struct rx_attention *rx_attn;
  568. struct rx_mon_pkt_tlvs *rx_desc =
  569. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  570. rx_attn = &rx_desc->attn_tlv.rx_attn;
  571. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  572. }
  573. static
  574. uint32_t hal_rx_tlv_mpdu_fcs_err_get_li(void *hw_desc_addr)
  575. {
  576. struct rx_attention *rx_attn;
  577. struct rx_mon_pkt_tlvs *rx_desc =
  578. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  579. rx_attn = &rx_desc->attn_tlv.rx_attn;
  580. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  581. }
  582. #ifdef NO_RX_PKT_HDR_TLV
  583. static uint8_t *hal_rx_desc_get_80211_hdr_li(void *hw_desc_addr)
  584. {
  585. uint8_t *rx_pkt_hdr;
  586. struct rx_mon_pkt_tlvs *rx_desc =
  587. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  588. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  589. return rx_pkt_hdr;
  590. }
  591. #else
  592. static uint8_t *hal_rx_desc_get_80211_hdr_li(void *hw_desc_addr)
  593. {
  594. uint8_t *rx_pkt_hdr;
  595. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  596. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  597. return rx_pkt_hdr;
  598. }
  599. #endif
  600. static uint32_t hal_rx_hw_desc_mpdu_user_id_li(void *hw_desc_addr)
  601. {
  602. struct rx_mon_pkt_tlvs *rx_desc =
  603. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  604. uint32_t user_id;
  605. user_id = HAL_RX_GET_USER_TLV32_USERID(
  606. &rx_desc->mpdu_start_tlv);
  607. return user_id;
  608. }
  609. /**
  610. * hal_rx_msdu_start_msdu_len_set_li(): API to set the MSDU length
  611. * from rx_msdu_start TLV
  612. *
  613. * @buf: pointer to the start of RX PKT TLV headers
  614. * @len: msdu length
  615. *
  616. * Return: none
  617. */
  618. static inline void
  619. hal_rx_msdu_start_msdu_len_set_li(uint8_t *buf, uint32_t len)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_msdu_start *msdu_start =
  623. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  624. void *wrd1;
  625. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  626. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  627. *(uint32_t *)wrd1 |= len;
  628. }
  629. /*
  630. * hal_rx_tlv_bw_get_li(): API to get the Bandwidth
  631. * Interval from rx_msdu_start
  632. *
  633. * @buf: pointer to the start of RX PKT TLV header
  634. * Return: uint32_t(bw)
  635. */
  636. static inline uint32_t hal_rx_tlv_bw_get_li(uint8_t *buf)
  637. {
  638. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  639. struct rx_msdu_start *msdu_start =
  640. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  641. uint32_t bw;
  642. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  643. return bw;
  644. }
  645. /*
  646. * hal_rx_tlv_get_freq_li(): API to get the frequency of operating channel
  647. * from rx_msdu_start
  648. *
  649. * @buf: pointer to the start of RX PKT TLV header
  650. * Return: uint32_t(frequency)
  651. */
  652. static inline uint32_t
  653. hal_rx_tlv_get_freq_li(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_msdu_start *msdu_start =
  657. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  658. uint32_t freq;
  659. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  660. return freq;
  661. }
  662. /**
  663. * hal_rx_tlv_sgi_get_li(): API to get the Short Guard
  664. * Interval from rx_msdu_start TLV
  665. *
  666. * @buf: pointer to the start of RX PKT TLV headers
  667. * Return: uint32_t(sgi)
  668. */
  669. static inline uint32_t
  670. hal_rx_tlv_sgi_get_li(uint8_t *buf)
  671. {
  672. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  673. struct rx_msdu_start *msdu_start =
  674. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  675. uint32_t sgi;
  676. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  677. return sgi;
  678. }
  679. /**
  680. * hal_rx_tlv_rate_mcs_get_li(): API to get the MCS rate
  681. * from rx_msdu_start TLV
  682. *
  683. * @buf: pointer to the start of RX PKT TLV headers
  684. * Return: uint32_t(rate_mcs)
  685. */
  686. static inline uint32_t
  687. hal_rx_tlv_rate_mcs_get_li(uint8_t *buf)
  688. {
  689. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  690. struct rx_msdu_start *msdu_start =
  691. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  692. uint32_t rate_mcs;
  693. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  694. return rate_mcs;
  695. }
  696. /*
  697. * hal_rx_tlv_get_pkt_type_li(): API to get the pkt type
  698. * from rx_msdu_start
  699. *
  700. * @buf: pointer to the start of RX PKT TLV header
  701. * Return: uint32_t(pkt type)
  702. */
  703. static inline uint32_t hal_rx_tlv_get_pkt_type_li(uint8_t *buf)
  704. {
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_msdu_start *msdu_start =
  707. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  708. uint32_t pkt_type;
  709. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  710. return pkt_type;
  711. }
  712. /*
  713. * hal_rx_tlv_first_mpdu_get_li(): get fist_mpdu bit from rx attention
  714. * @buf: pointer to rx_pkt_tlvs
  715. *
  716. * reutm: uint32_t(first_msdu)
  717. */
  718. static inline uint32_t
  719. hal_rx_tlv_first_mpdu_get_li(uint8_t *buf)
  720. {
  721. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  722. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  723. uint32_t first_mpdu;
  724. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  725. return first_mpdu;
  726. }
  727. /**
  728. * hal_rx_phy_legacy_get_rssi_li() - API to get RSSI from TLV
  729. * WIFIPHYRX_RSSI_LEGACY_E
  730. * @buf: pointer to the start of WIFIPHYRX_RSSI_LEGACY_E TLV
  731. *
  732. * Return: value of RSSI
  733. */
  734. static inline int8_t hal_rx_phy_legacy_get_rssi_li(uint8_t *buf)
  735. {
  736. return HAL_RX_GET(buf, PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  737. }
  738. /*
  739. * hal_rx_msdu_get_keyid_li(): API to get the key id if the decrypted packet
  740. * from rx_msdu_end
  741. *
  742. * @buf: pointer to the start of RX PKT TLV header
  743. * Return: uint32_t(key id)
  744. */
  745. static inline uint8_t
  746. hal_rx_msdu_get_keyid_li(uint8_t *buf)
  747. {
  748. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  749. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  750. uint32_t keyid_octet;
  751. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  752. return keyid_octet & 0x3;
  753. }
  754. /*
  755. * hal_rx_tlv_get_is_decrypted_li(): API to get the decrypt status of the
  756. * packet from rx_attention
  757. *
  758. * @buf: pointer to the start of RX PKT TLV header
  759. * Return: uint32_t(decryt status)
  760. */
  761. static inline uint32_t
  762. hal_rx_tlv_get_is_decrypted_li(uint8_t *buf)
  763. {
  764. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  765. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  766. uint32_t is_decrypt = 0;
  767. uint32_t decrypt_status;
  768. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  769. if (!decrypt_status)
  770. is_decrypt = 1;
  771. return is_decrypt;
  772. }
  773. /**
  774. * hal_rx_msdu_reo_dst_ind_get_li() - Gets the REO
  775. * destination ring ID from the msdu desc info
  776. *
  777. * @hal_soc_hdl: HAL version of the SOC pointer
  778. * @msdu_link_desc: Opaque cookie pointer used by HAL to get to
  779. * the current descriptor
  780. *
  781. * Return: dst_ind (REO destination ring ID)
  782. */
  783. static inline uint32_t
  784. hal_rx_msdu_reo_dst_ind_get_li(hal_soc_handle_t hal_soc_hdl,
  785. void *msdu_link_desc)
  786. {
  787. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  788. struct rx_msdu_details *msdu_details;
  789. struct rx_msdu_desc_info *msdu_desc_info;
  790. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  791. uint32_t dst_ind;
  792. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  793. /* The first msdu in the link should exist */
  794. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  795. hal_soc);
  796. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  797. return dst_ind;
  798. }
  799. static inline void
  800. hal_mpdu_desc_info_set_li(hal_soc_handle_t hal_soc_hdl,
  801. void *ent_desc,
  802. void *mpdu_desc,
  803. uint32_t seq_no)
  804. {
  805. struct rx_mpdu_desc_info *mpdu_desc_info =
  806. (struct rx_mpdu_desc_info *)mpdu_desc;
  807. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  808. MSDU_COUNT, 0x1);
  809. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  810. MPDU_SEQUENCE_NUMBER, seq_no);
  811. /* unset frag bit */
  812. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  813. FRAGMENT_FLAG, 0x0);
  814. /* set sa/da valid bits */
  815. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  816. SA_IS_VALID, 0x1);
  817. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  818. DA_IS_VALID, 0x1);
  819. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  820. RAW_MPDU, 0x0);
  821. }
  822. static inline void
  823. hal_msdu_desc_info_set_li(hal_soc_handle_t hal_soc_hdl,
  824. void *msdu_desc, uint32_t dst_ind,
  825. uint32_t nbuf_len)
  826. {
  827. struct rx_msdu_desc_info *msdu_desc_info =
  828. (struct rx_msdu_desc_info *)msdu_desc;
  829. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  830. FIRST_MSDU_IN_MPDU_FLAG, 1);
  831. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  832. LAST_MSDU_IN_MPDU_FLAG, 1);
  833. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  834. MSDU_CONTINUATION, 0x0);
  835. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  836. REO_DESTINATION_INDICATION,
  837. dst_ind);
  838. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  839. MSDU_LENGTH, nbuf_len);
  840. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  841. SA_IS_VALID, 1);
  842. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  843. DA_IS_VALID, 1);
  844. }
  845. static inline
  846. uint8_t *hal_get_reo_ent_desc_qdesc_addr_li(uint8_t *desc)
  847. {
  848. return desc + REO_ENTRANCE_RING_4_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET;
  849. }
  850. static inline
  851. void hal_set_reo_ent_desc_reo_dest_ind_li(uint8_t *desc, uint32_t dst_ind)
  852. {
  853. HAL_RX_FLD_SET(desc, REO_ENTRANCE_RING_5,
  854. REO_DESTINATION_INDICATION, dst_ind);
  855. }
  856. static inline void
  857. hal_rx_wbm_rel_buf_paddr_get_li(hal_ring_desc_t rx_desc,
  858. struct hal_buf_info *buf_info)
  859. {
  860. struct wbm_release_ring *wbm_rel_ring =
  861. (struct wbm_release_ring *)rx_desc;
  862. buf_info->paddr =
  863. (HAL_RX_WBM_BUF_ADDR_31_0_GET(wbm_rel_ring) |
  864. ((uint64_t)(HAL_RX_WBM_BUF_ADDR_39_32_GET(wbm_rel_ring)) << 32));
  865. buf_info->sw_cookie = HAL_RX_WBM_BUF_COOKIE_GET(wbm_rel_ring);
  866. }
  867. static QDF_STATUS hal_reo_status_update_li(hal_soc_handle_t hal_soc_hdl,
  868. hal_ring_desc_t reo_desc,
  869. void *st_handle,
  870. uint32_t tlv, int *num_ref)
  871. {
  872. union hal_reo_status *reo_status_ref;
  873. reo_status_ref = (union hal_reo_status *)st_handle;
  874. switch (tlv) {
  875. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  876. hal_reo_queue_stats_status_li(reo_desc,
  877. &reo_status_ref->queue_status,
  878. hal_soc_hdl);
  879. *num_ref = reo_status_ref->queue_status.header.cmd_num;
  880. break;
  881. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  882. hal_reo_flush_queue_status_li(reo_desc,
  883. &reo_status_ref->fl_queue_status,
  884. hal_soc_hdl);
  885. *num_ref = reo_status_ref->fl_queue_status.header.cmd_num;
  886. break;
  887. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  888. hal_reo_flush_cache_status_li(reo_desc,
  889. &reo_status_ref->fl_cache_status,
  890. hal_soc_hdl);
  891. *num_ref = reo_status_ref->fl_cache_status.header.cmd_num;
  892. break;
  893. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  894. hal_reo_unblock_cache_status_li(
  895. reo_desc, hal_soc_hdl,
  896. &reo_status_ref->unblk_cache_status);
  897. *num_ref = reo_status_ref->unblk_cache_status.header.cmd_num;
  898. break;
  899. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  900. hal_reo_flush_timeout_list_status_li(
  901. reo_desc,
  902. &reo_status_ref->fl_timeout_status,
  903. hal_soc_hdl);
  904. *num_ref = reo_status_ref->fl_timeout_status.header.cmd_num;
  905. break;
  906. case HAL_REO_DESC_THRES_STATUS_TLV:
  907. hal_reo_desc_thres_reached_status_li(
  908. reo_desc,
  909. &reo_status_ref->thres_status,
  910. hal_soc_hdl);
  911. *num_ref = reo_status_ref->thres_status.header.cmd_num;
  912. break;
  913. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  914. hal_reo_rx_update_queue_status_li(
  915. reo_desc,
  916. &reo_status_ref->rx_queue_status,
  917. hal_soc_hdl);
  918. *num_ref = reo_status_ref->rx_queue_status.header.cmd_num;
  919. break;
  920. default:
  921. QDF_TRACE(QDF_MODULE_ID_DP_REO, QDF_TRACE_LEVEL_WARN,
  922. "hal_soc %pK: no handler for TLV:%d",
  923. hal_soc_hdl, tlv);
  924. return QDF_STATUS_E_FAILURE;
  925. } /* switch */
  926. return QDF_STATUS_SUCCESS;
  927. }
  928. /**
  929. * hal_get_idle_link_bm_id_li() - Get idle link BM id from chid_id
  930. * @chip_id: mlo chip_id
  931. *
  932. * Returns: RBM ID
  933. */
  934. static uint8_t hal_get_idle_link_bm_id_li(uint8_t chip_id)
  935. {
  936. return WBM_IDLE_DESC_LIST;
  937. }
  938. static inline uint8_t hal_rx_get_phy_ppdu_id_size_li(void)
  939. {
  940. return sizeof(uint32_t);
  941. }
  942. /**
  943. * hal_rx_parse_eht_sig_hdr_li()
  944. * - process eht sig header
  945. * @hal_soc: HAL soc handle
  946. * @tlv: pointer to EHT SIG TLV buffer
  947. * @ppdu_info_handle: pointer to ppdu_info
  948. *
  949. * Return: None
  950. */
  951. static inline
  952. void hal_rx_parse_eht_sig_hdr_li(struct hal_soc *hal_soc, uint8_t *tlv,
  953. void *ppdu_info_handle)
  954. {
  955. }
  956. void hal_hw_txrx_default_ops_attach_li(struct hal_soc *hal_soc)
  957. {
  958. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_li;
  959. hal_soc->ops->hal_get_rx_max_ba_window =
  960. hal_get_rx_max_ba_window_li;
  961. hal_soc->ops->hal_set_link_desc_addr = hal_set_link_desc_addr_li;
  962. hal_soc->ops->hal_tx_init_data_ring = hal_tx_init_data_ring_li;
  963. hal_soc->ops->hal_get_ba_aging_timeout = hal_get_ba_aging_timeout_li;
  964. hal_soc->ops->hal_set_ba_aging_timeout = hal_set_ba_aging_timeout_li;
  965. hal_soc->ops->hal_get_reo_reg_base_offset =
  966. hal_get_reo_reg_base_offset_li;
  967. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_li;
  968. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  969. hal_rx_msdu_is_wlan_mcast_generic_li;
  970. hal_soc->ops->hal_rx_tlv_decap_format_get =
  971. hal_rx_tlv_decap_format_get_li;
  972. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_li;
  973. hal_soc->ops->hal_rx_tlv_get_offload_info =
  974. hal_rx_tlv_get_offload_info_li;
  975. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  976. hal_rx_attn_phy_ppdu_id_get_li;
  977. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_attn_msdu_done_get_li;
  978. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  979. hal_rx_msdu_start_msdu_len_get_li;
  980. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_li;
  981. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_li;
  982. hal_soc->ops->hal_rx_reo_buf_paddr_get = hal_rx_reo_buf_paddr_get_li;
  983. hal_soc->ops->hal_rx_msdu_link_desc_set = hal_rx_msdu_link_desc_set_li;
  984. hal_soc->ops->hal_rx_buf_cookie_rbm_get = hal_rx_buf_cookie_rbm_get_li;
  985. hal_soc->ops->hal_rx_ret_buf_manager_get =
  986. hal_rx_ret_buf_manager_get_li;
  987. hal_soc->ops->hal_rxdma_buff_addr_info_set =
  988. hal_rxdma_buff_addr_info_set_li;
  989. hal_soc->ops->hal_rx_msdu_flags_get = hal_rx_msdu_flags_get_li;
  990. hal_soc->ops->hal_rx_get_reo_error_code = hal_rx_get_reo_error_code_li;
  991. hal_soc->ops->hal_gen_reo_remap_val =
  992. hal_gen_reo_remap_val_generic_li;
  993. hal_soc->ops->hal_rx_tlv_csum_err_get =
  994. hal_rx_tlv_csum_err_get_li;
  995. hal_soc->ops->hal_rx_mpdu_desc_info_get =
  996. hal_rx_mpdu_desc_info_get_li;
  997. hal_soc->ops->hal_rx_err_status_get = hal_rx_err_status_get_li;
  998. hal_soc->ops->hal_rx_reo_buf_type_get = hal_rx_reo_buf_type_get_li;
  999. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_li;
  1000. hal_soc->ops->hal_rx_wbm_err_src_get = hal_rx_wbm_err_src_get_li;
  1001. hal_soc->ops->hal_rx_wbm_rel_buf_paddr_get =
  1002. hal_rx_wbm_rel_buf_paddr_get_li;
  1003. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1004. hal_rx_priv_info_set_in_tlv_li;
  1005. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1006. hal_rx_priv_info_get_from_tlv_li;
  1007. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1008. hal_rx_tlv_mpdu_len_err_get_li;
  1009. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1010. hal_rx_tlv_mpdu_fcs_err_get_li;
  1011. hal_soc->ops->hal_reo_send_cmd = hal_reo_send_cmd_li;
  1012. hal_soc->ops->hal_rx_desc_get_80211_hdr = hal_rx_desc_get_80211_hdr_li;
  1013. hal_soc->ops->hal_rx_hw_desc_mpdu_user_id =
  1014. hal_rx_hw_desc_mpdu_user_id_li;
  1015. hal_soc->ops->hal_reo_qdesc_setup = hal_reo_qdesc_setup_li;
  1016. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1017. hal_rx_msdu_start_msdu_len_set_li;
  1018. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_li;
  1019. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_li;
  1020. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_li;
  1021. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_li;
  1022. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_li;
  1023. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_li;
  1024. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1025. hal_rx_tlv_get_is_decrypted_li;
  1026. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_li;
  1027. hal_soc->ops->hal_rx_msdu_reo_dst_ind_get =
  1028. hal_rx_msdu_reo_dst_ind_get_li;
  1029. hal_soc->ops->hal_msdu_desc_info_set = hal_msdu_desc_info_set_li;
  1030. hal_soc->ops->hal_mpdu_desc_info_set = hal_mpdu_desc_info_set_li;
  1031. hal_soc->ops->hal_reo_status_update = hal_reo_status_update_li;
  1032. hal_soc->ops->hal_get_tlv_hdr_size = hal_get_tlv_hdr_size_li;
  1033. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1034. hal_get_reo_ent_desc_qdesc_addr_li;
  1035. hal_soc->ops->hal_rx_get_qdesc_addr = hal_rx_get_qdesc_addr_li;
  1036. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1037. hal_set_reo_ent_desc_reo_dest_ind_li;
  1038. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_li;
  1039. hal_soc->ops->hal_rx_get_phy_ppdu_id_size =
  1040. hal_rx_get_phy_ppdu_id_size_li;
  1041. hal_soc->ops->hal_rx_phy_legacy_get_rssi =
  1042. hal_rx_phy_legacy_get_rssi_li;
  1043. hal_soc->ops->hal_rx_parse_eht_sig_hdr = hal_rx_parse_eht_sig_hdr_li;
  1044. }