hal_rx.h 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  23. *
  24. * @reo_psh_rsn: REO push reason
  25. * @reo_err_code: REO Error code
  26. * @rxdma_psh_rsn: RXDMA push reason
  27. * @rxdma_err_code: RXDMA Error code
  28. * @reserved_1: Reserved bits
  29. * @wbm_err_src: WBM error source
  30. * @pool_id: pool ID, indicates which rxdma pool
  31. * @reserved_2: Reserved bits
  32. */
  33. struct hal_wbm_err_desc_info {
  34. uint16_t reo_psh_rsn:2,
  35. reo_err_code:5,
  36. rxdma_psh_rsn:2,
  37. rxdma_err_code:5,
  38. reserved_1:2;
  39. uint8_t wbm_err_src:3,
  40. pool_id:2,
  41. reserved_2:3;
  42. };
  43. /**
  44. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  45. *
  46. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  47. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  48. */
  49. enum hal_reo_error_status {
  50. HAL_REO_ERROR_DETECTED = 0,
  51. HAL_REO_ROUTING_INSTRUCTION = 1,
  52. };
  53. /**
  54. * @msdu_flags: [0] first_msdu_in_mpdu
  55. * [1] last_msdu_in_mpdu
  56. * [2] msdu_continuation - MSDU spread across buffers
  57. * [23] sa_is_valid - SA match in peer table
  58. * [24] sa_idx_timeout - Timeout while searching for SA match
  59. * [25] da_is_valid - Used to identtify intra-bss forwarding
  60. * [26] da_is_MCBC
  61. * [27] da_idx_timeout - Timeout while searching for DA match
  62. *
  63. */
  64. struct hal_rx_msdu_desc_info {
  65. uint32_t msdu_flags;
  66. uint16_t msdu_len; /* 14 bits for length */
  67. };
  68. /**
  69. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  70. *
  71. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  72. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  73. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  74. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  75. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  76. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  77. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  78. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  79. */
  80. enum hal_rx_msdu_desc_flags {
  81. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  82. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  83. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  84. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  85. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  86. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  87. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  88. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  89. };
  90. /*
  91. * @msdu_count: no. of msdus in the MPDU
  92. * @mpdu_seq: MPDU sequence number
  93. * @mpdu_flags [0] Fragment flag
  94. * [1] MPDU_retry_bit
  95. * [2] AMPDU flag
  96. * [3] raw_ampdu
  97. * @peer_meta_data: Upper bits containing peer id, vdev id
  98. */
  99. struct hal_rx_mpdu_desc_info {
  100. uint16_t msdu_count;
  101. uint16_t mpdu_seq; /* 12 bits for length */
  102. uint32_t mpdu_flags;
  103. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  104. };
  105. /**
  106. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  107. *
  108. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  109. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  110. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  111. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  112. */
  113. enum hal_rx_mpdu_desc_flags {
  114. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  115. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  116. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  117. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  118. };
  119. /**
  120. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  121. * BUFFER_ADDR_INFO structure
  122. *
  123. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  124. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  125. * descriptor list
  126. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  127. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  128. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  129. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  130. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  131. */
  132. enum hal_rx_ret_buf_manager {
  133. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  134. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  135. HAL_RX_BUF_RBM_FW_BM = 2,
  136. HAL_RX_BUF_RBM_SW0_BM = 3,
  137. HAL_RX_BUF_RBM_SW1_BM = 4,
  138. HAL_RX_BUF_RBM_SW2_BM = 5,
  139. HAL_RX_BUF_RBM_SW3_BM = 6,
  140. };
  141. /*
  142. * Given the offset of a field in bytes, returns uint8_t *
  143. */
  144. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  145. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  146. /*
  147. * Given the offset of a field in bytes, returns uint32_t *
  148. */
  149. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  150. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  151. #define _HAL_MS(_word, _mask, _shift) \
  152. (((_word) & (_mask)) >> (_shift))
  153. /*
  154. * macro to set the LSW of the nbuf data physical address
  155. * to the rxdma ring entry
  156. */
  157. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  158. ((*(((unsigned int *) buff_addr_info) + \
  159. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  160. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  161. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  162. /*
  163. * macro to set the LSB of MSW of the nbuf data physical address
  164. * to the rxdma ring entry
  165. */
  166. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  169. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  170. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  171. /*
  172. * macro to set the cookie into the rxdma ring entry
  173. */
  174. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  175. ((*(((unsigned int *) buff_addr_info) + \
  176. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  177. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  178. ((*(((unsigned int *) buff_addr_info) + \
  179. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  180. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  181. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  182. /*
  183. * macro to set the LSW of the nbuf data physical address
  184. * to the WBM ring entry
  185. */
  186. #define HAL_WBM_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  187. ((*(((unsigned int *) buff_addr_info) + \
  188. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  189. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  191. /*
  192. * macro to set the LSB of MSW of the nbuf data physical address
  193. * to the WBM ring entry
  194. */
  195. #define HAL_WBM_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  196. ((*(((unsigned int *) buff_addr_info) + \
  197. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  198. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  199. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  200. /*
  201. * macro to set the manager into the rxdma ring entry
  202. */
  203. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  204. ((*(((unsigned int *) buff_addr_info) + \
  205. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  206. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  207. ((*(((unsigned int *) buff_addr_info) + \
  208. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  209. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  210. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  211. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  212. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  213. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  214. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  215. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  216. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  217. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  218. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  219. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  220. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  221. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  223. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  224. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  225. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  226. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  227. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  228. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  229. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  230. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  231. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  233. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  234. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  235. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  236. /* TODO: Convert the following structure fields accesseses to offsets */
  237. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  238. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  239. (((struct reo_destination_ring *) \
  240. reo_desc)->buf_or_link_desc_addr_info)))
  241. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  246. (HAL_RX_BUF_COOKIE_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  250. ((mpdu_info_ptr \
  251. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  252. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  253. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  254. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  255. ((mpdu_info_ptr \
  256. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  257. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  258. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  259. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  260. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  262. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  263. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  264. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  266. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  267. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  268. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  269. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  272. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  275. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  276. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  277. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  278. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  279. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  280. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  281. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  283. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  284. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  285. /*
  286. * NOTE: None of the following _GET macros need a right
  287. * shift by the corresponding _LSB. This is because, they are
  288. * finally taken and "OR'ed" into a single word again.
  289. */
  290. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  291. ((*(((uint32_t *)msdu_info_ptr) + \
  292. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  293. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  294. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  295. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  296. ((*(((uint32_t *)msdu_info_ptr) + \
  297. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  298. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  299. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  300. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  301. ((*(((uint32_t *)msdu_info_ptr) + \
  302. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  303. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  304. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  305. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  306. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  307. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  308. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  309. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  317. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  318. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  320. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  321. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  322. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  323. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  324. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  325. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  326. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  330. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  334. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  338. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  342. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  343. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  344. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  345. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  346. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  347. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  351. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  352. ((struct rx_msdu_desc_info *) \
  353. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  354. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  355. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  358. RX_MPDU_INFO_4_PN_31_0_MASK, \
  359. RX_MPDU_INFO_4_PN_31_0_LSB))
  360. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  361. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  362. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  363. RX_MPDU_INFO_5_PN_63_32_MASK, \
  364. RX_MPDU_INFO_5_PN_63_32_LSB))
  365. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  367. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  368. RX_MPDU_INFO_6_PN_95_64_MASK, \
  369. RX_MPDU_INFO_6_PN_95_64_LSB))
  370. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  372. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  373. RX_MPDU_INFO_7_PN_127_96_MASK, \
  374. RX_MPDU_INFO_7_PN_127_96_LSB))
  375. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  377. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  378. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  379. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  380. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  381. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  382. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  383. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  384. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  385. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  386. (*(uint32_t *)(((uint8_t *)_ptr) + \
  387. _wrd ## _ ## _field ## _OFFSET) |= \
  388. ((_val << _wrd ## _ ## _field ## _LSB) & \
  389. _wrd ## _ ## _field ## _MASK))
  390. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  391. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  392. _field, _val)
  393. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  394. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  395. _field, _val)
  396. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  397. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  398. _field, _val)
  399. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  400. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  401. {
  402. struct reo_destination_ring *reo_dst_ring;
  403. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  404. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  405. qdf_mem_copy(&mpdu_info,
  406. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  407. sizeof(struct rx_mpdu_desc_info));
  408. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  409. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  410. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  411. mpdu_desc_info->peer_meta_data =
  412. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  413. }
  414. /*
  415. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  416. * @ Specifically flags needed are:
  417. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  418. * @ msdu_continuation, sa_is_valid,
  419. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  420. * @ da_is_MCBC
  421. *
  422. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  423. * @ descriptor
  424. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  425. * @ Return: void
  426. */
  427. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  428. struct hal_rx_msdu_desc_info *msdu_desc_info)
  429. {
  430. struct reo_destination_ring *reo_dst_ring;
  431. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  432. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  433. qdf_mem_copy(&msdu_info,
  434. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  435. sizeof(struct rx_msdu_desc_info));
  436. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  437. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  438. }
  439. /*
  440. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  441. * rxdma ring entry.
  442. * @rxdma_entry: descriptor entry
  443. * @paddr: physical address of nbuf data pointer.
  444. * @cookie: SW cookie used as a index to SW rx desc.
  445. * @manager: who owns the nbuf (host, NSS, etc...).
  446. *
  447. */
  448. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  449. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  450. {
  451. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  452. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  453. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  454. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  455. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  456. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  457. }
  458. /*
  459. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  460. * pre-header.
  461. */
  462. /*
  463. * Every Rx packet starts at an offset from the top of the buffer.
  464. * If the host hasn't subscribed to any specific TLV, there is
  465. * still space reserved for the following TLV's from the start of
  466. * the buffer:
  467. * -- RX ATTENTION
  468. * -- RX MPDU START
  469. * -- RX MSDU START
  470. * -- RX MSDU END
  471. * -- RX MPDU END
  472. * -- RX PACKET HEADER (802.11)
  473. * If the host subscribes to any of the TLV's above, that TLV
  474. * if populated by the HW
  475. */
  476. #define NUM_DWORDS_TAG 1
  477. /* By default the packet header TLV is 128 bytes */
  478. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  479. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  480. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  481. #define RX_PKT_OFFSET_WORDS \
  482. ( \
  483. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  485. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  486. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  487. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  488. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  489. )
  490. #define RX_PKT_OFFSET_BYTES \
  491. (RX_PKT_OFFSET_WORDS << 2)
  492. #define RX_PKT_HDR_TLV_LEN 120
  493. /*
  494. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  495. */
  496. struct rx_attention_tlv {
  497. uint32_t tag;
  498. struct rx_attention rx_attn;
  499. };
  500. struct rx_mpdu_start_tlv {
  501. uint32_t tag;
  502. struct rx_mpdu_start rx_mpdu_start;
  503. };
  504. struct rx_msdu_start_tlv {
  505. uint32_t tag;
  506. struct rx_msdu_start rx_msdu_start;
  507. };
  508. struct rx_msdu_end_tlv {
  509. uint32_t tag;
  510. struct rx_msdu_end rx_msdu_end;
  511. };
  512. struct rx_mpdu_end_tlv {
  513. uint32_t tag;
  514. struct rx_mpdu_end rx_mpdu_end;
  515. };
  516. struct rx_pkt_hdr_tlv {
  517. uint32_t tag; /* 4 B */
  518. uint32_t phy_ppdu_id; /* 4 B */
  519. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  520. };
  521. #define RXDMA_OPTIMIZATION
  522. #ifdef RXDMA_OPTIMIZATION
  523. /*
  524. * The RX_PADDING_BYTES is required so that the TLV's don't
  525. * spread across the 128 byte boundary
  526. * RXDMA optimization requires:
  527. * 1) MSDU_END & ATTENTION TLV's follow in that order
  528. * 2) TLV's don't span across 128 byte lines
  529. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  530. */
  531. #if defined(WCSS_VERSION) && \
  532. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  533. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  534. #define RX_PADDING0_BYTES 4
  535. #endif
  536. #define RX_PADDING1_BYTES 16
  537. struct rx_pkt_tlvs {
  538. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  539. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  540. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  541. #if defined(WCSS_VERSION) && \
  542. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  543. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  544. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  545. #endif
  546. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  547. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  548. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  549. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  550. };
  551. #else /* RXDMA_OPTIMIZATION */
  552. struct rx_pkt_tlvs {
  553. struct rx_attention_tlv attn_tlv;
  554. struct rx_mpdu_start_tlv mpdu_start_tlv;
  555. struct rx_msdu_start_tlv msdu_start_tlv;
  556. struct rx_msdu_end_tlv msdu_end_tlv;
  557. struct rx_mpdu_end_tlv mpdu_end_tlv;
  558. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  559. };
  560. #endif /* RXDMA_OPTIMIZATION */
  561. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  562. static inline uint8_t
  563. *hal_rx_pkt_hdr_get(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  567. }
  568. static inline uint8_t
  569. *hal_rx_padding0_get(uint8_t *buf)
  570. {
  571. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  572. return pkt_tlvs->rx_padding0;
  573. }
  574. /*
  575. * @ hal_rx_encryption_info_valid: Returns encryption type.
  576. *
  577. * @ buf: rx_tlv_hdr of the received packet
  578. * @ Return: encryption type
  579. */
  580. static inline uint32_t
  581. hal_rx_encryption_info_valid(uint8_t *buf)
  582. {
  583. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  584. struct rx_mpdu_start *mpdu_start =
  585. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  586. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  587. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  588. return encryption_info;
  589. }
  590. /*
  591. * @ hal_rx_print_pn: Prints the PN of rx packet.
  592. *
  593. * @ buf: rx_tlv_hdr of the received packet
  594. * @ Return: void
  595. */
  596. static inline void
  597. hal_rx_print_pn(uint8_t *buf)
  598. {
  599. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  600. struct rx_mpdu_start *mpdu_start =
  601. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  602. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  603. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  604. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  605. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  606. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  607. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  608. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  609. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  610. }
  611. /*
  612. * Get msdu_done bit from the RX_ATTENTION TLV
  613. */
  614. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  615. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  616. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  617. RX_ATTENTION_2_MSDU_DONE_MASK, \
  618. RX_ATTENTION_2_MSDU_DONE_LSB))
  619. static inline uint32_t
  620. hal_rx_attn_msdu_done_get(uint8_t *buf)
  621. {
  622. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  623. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  624. uint32_t msdu_done;
  625. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  626. return msdu_done;
  627. }
  628. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  629. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  630. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  631. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  632. RX_ATTENTION_1_FIRST_MPDU_LSB))
  633. /*
  634. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  635. * @buf: pointer to rx_pkt_tlvs
  636. *
  637. * reutm: uint32_t(first_msdu)
  638. */
  639. static inline uint32_t
  640. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  641. {
  642. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  643. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  644. uint32_t first_mpdu;
  645. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  646. return first_mpdu;
  647. }
  648. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  649. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  650. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  651. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  652. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  653. /*
  654. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  655. * from rx attention
  656. * @buf: pointer to rx_pkt_tlvs
  657. *
  658. * Return: tcp_udp_cksum_fail
  659. */
  660. static inline bool
  661. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  662. {
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  665. bool tcp_udp_cksum_fail;
  666. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  667. return tcp_udp_cksum_fail;
  668. }
  669. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  670. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  671. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  672. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  673. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  674. /*
  675. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  676. * from rx attention
  677. * @buf: pointer to rx_pkt_tlvs
  678. *
  679. * Return: ip_cksum_fail
  680. */
  681. static inline bool
  682. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  683. {
  684. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  685. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  686. bool ip_cksum_fail;
  687. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  688. return ip_cksum_fail;
  689. }
  690. /*
  691. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  692. */
  693. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  694. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  695. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  696. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  697. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  698. static inline uint32_t
  699. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  700. {
  701. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  702. struct rx_mpdu_start *mpdu_start =
  703. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  704. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  705. uint32_t peer_meta_data;
  706. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  707. return peer_meta_data;
  708. }
  709. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  710. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  711. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  712. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  713. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  714. /**
  715. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  716. * from rx mpdu info
  717. * @buf: pointer to rx_pkt_tlvs
  718. *
  719. * Return: ampdu flag
  720. */
  721. static inline bool
  722. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  723. {
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_mpdu_start *mpdu_start =
  726. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  727. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  728. bool ampdu_flag;
  729. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  730. return ampdu_flag;
  731. }
  732. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  733. ((*(((uint32_t *)_rx_mpdu_info) + \
  734. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  735. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  736. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  737. /*
  738. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  739. *
  740. * @ buf: rx_tlv_hdr of the received packet
  741. * @ peer_mdata: peer meta data to be set.
  742. * @ Return: void
  743. */
  744. static inline void
  745. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  746. {
  747. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  748. struct rx_mpdu_start *mpdu_start =
  749. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  750. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  751. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  752. }
  753. #if defined(WCSS_VERSION) && \
  754. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  755. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  756. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  757. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  758. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  759. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  760. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  761. #else
  762. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  763. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  764. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  765. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  766. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  767. #endif
  768. /**
  769. * LRO information needed from the TLVs
  770. */
  771. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  772. (_HAL_MS( \
  773. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  774. msdu_end_tlv.rx_msdu_end), \
  775. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  776. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  777. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  778. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  779. (_HAL_MS( \
  780. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  781. msdu_end_tlv.rx_msdu_end), \
  782. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  783. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  784. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  785. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  786. (_HAL_MS( \
  787. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  788. msdu_end_tlv.rx_msdu_end), \
  789. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  790. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  791. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  792. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  793. (_HAL_MS( \
  794. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  795. msdu_end_tlv.rx_msdu_end), \
  796. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  797. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  798. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  799. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  800. (_HAL_MS( \
  801. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  802. msdu_end_tlv.rx_msdu_end), \
  803. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  804. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  805. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  806. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  807. (_HAL_MS( \
  808. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  809. msdu_start_tlv.rx_msdu_start), \
  810. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  811. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  812. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  813. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  814. (_HAL_MS( \
  815. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  816. msdu_start_tlv.rx_msdu_start), \
  817. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  818. RX_MSDU_START_2_TCP_PROTO_MASK, \
  819. RX_MSDU_START_2_TCP_PROTO_LSB))
  820. #define HAL_RX_TLV_GET_IPV6(buf) \
  821. (_HAL_MS( \
  822. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  823. msdu_start_tlv.rx_msdu_start), \
  824. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  825. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  826. RX_MSDU_START_2_IPV6_PROTO_LSB))
  827. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  828. (_HAL_MS( \
  829. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  830. msdu_start_tlv.rx_msdu_start), \
  831. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  832. RX_MSDU_START_1_L3_OFFSET_MASK, \
  833. RX_MSDU_START_1_L3_OFFSET_LSB))
  834. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  835. (_HAL_MS( \
  836. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  837. msdu_start_tlv.rx_msdu_start), \
  838. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  839. RX_MSDU_START_1_L4_OFFSET_MASK, \
  840. RX_MSDU_START_1_L4_OFFSET_LSB))
  841. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  842. (_HAL_MS( \
  843. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  844. msdu_start_tlv.rx_msdu_start), \
  845. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  846. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  847. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  848. /**
  849. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  850. * l3_header padding from rx_msdu_end TLV
  851. *
  852. * @ buf: pointer to the start of RX PKT TLV headers
  853. * Return: number of l3 header padding bytes
  854. */
  855. static inline uint32_t
  856. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  857. {
  858. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  859. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  860. uint32_t l3_header_padding;
  861. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  862. return l3_header_padding;
  863. }
  864. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  865. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  866. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  867. RX_MSDU_END_13_SA_IDX_MASK, \
  868. RX_MSDU_END_13_SA_IDX_LSB))
  869. /**
  870. * hal_rx_msdu_end_sa_idx_get(): API to get the
  871. * sa_idx from rx_msdu_end TLV
  872. *
  873. * @ buf: pointer to the start of RX PKT TLV headers
  874. * Return: sa_idx (SA AST index)
  875. */
  876. static inline uint16_t
  877. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  878. {
  879. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  880. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  881. uint16_t sa_idx;
  882. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  883. return sa_idx;
  884. }
  885. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  886. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  887. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  888. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  889. RX_MSDU_END_5_SA_IS_VALID_LSB))
  890. /**
  891. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  892. * sa_is_valid bit from rx_msdu_end TLV
  893. *
  894. * @ buf: pointer to the start of RX PKT TLV headers
  895. * Return: sa_is_valid bit
  896. */
  897. static inline uint8_t
  898. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  899. {
  900. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  901. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  902. uint8_t sa_is_valid;
  903. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  904. return sa_is_valid;
  905. }
  906. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  907. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  908. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  909. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  910. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  911. /**
  912. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  913. * sa_sw_peer_id from rx_msdu_end TLV
  914. *
  915. * @ buf: pointer to the start of RX PKT TLV headers
  916. * Return: sa_sw_peer_id index
  917. */
  918. static inline uint32_t
  919. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  920. {
  921. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  922. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  923. uint32_t sa_sw_peer_id;
  924. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  925. return sa_sw_peer_id;
  926. }
  927. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  928. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  929. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  930. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  931. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  932. /**
  933. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  934. * from rx_msdu_start TLV
  935. *
  936. * @ buf: pointer to the start of RX PKT TLV headers
  937. * Return: msdu length
  938. */
  939. static inline uint32_t
  940. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  941. {
  942. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  943. struct rx_msdu_start *msdu_start =
  944. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  945. uint32_t msdu_len;
  946. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  947. return msdu_len;
  948. }
  949. /**
  950. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  951. * from rx_msdu_start TLV
  952. *
  953. * @buf: pointer to the start of RX PKT TLV headers
  954. * @len: msdu length
  955. *
  956. * Return: none
  957. */
  958. static inline void
  959. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  960. {
  961. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  962. struct rx_msdu_start *msdu_start =
  963. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  964. void *wrd1;
  965. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  966. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  967. *(uint32_t *)wrd1 |= len;
  968. }
  969. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  970. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  971. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  972. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  973. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  974. /*
  975. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  976. * Interval from rx_msdu_start
  977. *
  978. * @buf: pointer to the start of RX PKT TLV header
  979. * Return: uint32_t(bw)
  980. */
  981. static inline uint32_t
  982. hal_rx_msdu_start_bw_get(uint8_t *buf)
  983. {
  984. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  985. struct rx_msdu_start *msdu_start =
  986. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  987. uint32_t bw;
  988. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  989. return bw;
  990. }
  991. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  992. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  993. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  994. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  995. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  996. /*
  997. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  998. * Interval from rx_msdu_start
  999. *
  1000. * @buf: pointer to the start of RX PKT TLV header
  1001. * Return: uint32_t(reception_type)
  1002. */
  1003. static inline uint32_t
  1004. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  1005. {
  1006. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1007. struct rx_msdu_start *msdu_start =
  1008. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1009. uint32_t reception_type;
  1010. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  1011. return reception_type;
  1012. }
  1013. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1014. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1015. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1016. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1017. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1018. /**
  1019. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1020. * from rx_msdu_start TLV
  1021. *
  1022. * @ buf: pointer to the start of RX PKT TLV headers
  1023. * Return: toeplitz hash
  1024. */
  1025. static inline uint32_t
  1026. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1027. {
  1028. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1029. struct rx_msdu_start *msdu_start =
  1030. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1031. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1032. }
  1033. /*
  1034. * Get qos_control_valid from RX_MPDU_START
  1035. */
  1036. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1037. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1038. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1039. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1040. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1041. static inline uint32_t
  1042. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1043. {
  1044. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1045. struct rx_mpdu_start *mpdu_start =
  1046. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1047. uint32_t qos_control_valid;
  1048. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1049. &(mpdu_start->rx_mpdu_info_details));
  1050. return qos_control_valid;
  1051. }
  1052. /*
  1053. * Get tid from RX_MPDU_START
  1054. */
  1055. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  1056. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1057. RX_MPDU_INFO_3_TID_OFFSET)), \
  1058. RX_MPDU_INFO_3_TID_MASK, \
  1059. RX_MPDU_INFO_3_TID_LSB))
  1060. static inline uint32_t
  1061. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  1062. {
  1063. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1064. struct rx_mpdu_start *mpdu_start =
  1065. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1066. uint32_t tid;
  1067. tid = HAL_RX_MPDU_INFO_TID_GET(
  1068. &(mpdu_start->rx_mpdu_info_details));
  1069. return tid;
  1070. }
  1071. /*
  1072. * Get SW peer id from RX_MPDU_START
  1073. */
  1074. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1075. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1076. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1077. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1078. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1079. static inline uint32_t
  1080. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1081. {
  1082. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1083. struct rx_mpdu_start *mpdu_start =
  1084. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1085. uint32_t sw_peer_id;
  1086. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1087. &(mpdu_start->rx_mpdu_info_details));
  1088. return sw_peer_id;
  1089. }
  1090. #if defined(WCSS_VERSION) && \
  1091. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1092. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1093. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1094. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1095. RX_MSDU_START_5_SGI_OFFSET)), \
  1096. RX_MSDU_START_5_SGI_MASK, \
  1097. RX_MSDU_START_5_SGI_LSB))
  1098. #else
  1099. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1100. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1101. RX_MSDU_START_6_SGI_OFFSET)), \
  1102. RX_MSDU_START_6_SGI_MASK, \
  1103. RX_MSDU_START_6_SGI_LSB))
  1104. #endif
  1105. /**
  1106. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1107. * Interval from rx_msdu_start TLV
  1108. *
  1109. * @buf: pointer to the start of RX PKT TLV headers
  1110. * Return: uint32_t(sgi)
  1111. */
  1112. static inline uint32_t
  1113. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1114. {
  1115. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1116. struct rx_msdu_start *msdu_start =
  1117. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1118. uint32_t sgi;
  1119. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1120. return sgi;
  1121. }
  1122. #if defined(WCSS_VERSION) && \
  1123. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1124. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1125. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1126. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1127. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1128. RX_MSDU_START_5_RATE_MCS_MASK, \
  1129. RX_MSDU_START_5_RATE_MCS_LSB))
  1130. #else
  1131. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1132. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1133. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1134. RX_MSDU_START_6_RATE_MCS_MASK, \
  1135. RX_MSDU_START_6_RATE_MCS_LSB))
  1136. #endif
  1137. /**
  1138. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1139. * from rx_msdu_start TLV
  1140. *
  1141. * @buf: pointer to the start of RX PKT TLV headers
  1142. * Return: uint32_t(rate_mcs)
  1143. */
  1144. static inline uint32_t
  1145. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1146. {
  1147. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1148. struct rx_msdu_start *msdu_start =
  1149. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1150. uint32_t rate_mcs;
  1151. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1152. return rate_mcs;
  1153. }
  1154. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1156. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1157. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1158. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1159. /*
  1160. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1161. * packet from rx_attention
  1162. *
  1163. * @buf: pointer to the start of RX PKT TLV header
  1164. * Return: uint32_t(decryt status)
  1165. */
  1166. static inline uint32_t
  1167. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1168. {
  1169. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1170. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1171. uint32_t is_decrypt = 0;
  1172. uint32_t decrypt_status;
  1173. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1174. if (!decrypt_status)
  1175. is_decrypt = 1;
  1176. return is_decrypt;
  1177. }
  1178. /*
  1179. * Get key index from RX_MSDU_END
  1180. */
  1181. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1182. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1183. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1184. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1185. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1186. /*
  1187. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1188. * from rx_msdu_end
  1189. *
  1190. * @buf: pointer to the start of RX PKT TLV header
  1191. * Return: uint32_t(key id)
  1192. */
  1193. static inline uint32_t
  1194. hal_rx_msdu_get_keyid(uint8_t *buf)
  1195. {
  1196. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1197. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1198. uint32_t keyid_octet;
  1199. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1200. return keyid_octet & 0x3;
  1201. }
  1202. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1203. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1204. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1205. RX_MSDU_START_5_USER_RSSI_MASK, \
  1206. RX_MSDU_START_5_USER_RSSI_LSB))
  1207. /*
  1208. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1209. * from rx_msdu_start
  1210. *
  1211. * @buf: pointer to the start of RX PKT TLV header
  1212. * Return: uint32_t(rssi)
  1213. */
  1214. static inline uint32_t
  1215. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1216. {
  1217. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1218. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1219. uint32_t rssi;
  1220. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1221. return rssi;
  1222. }
  1223. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1224. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1225. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1226. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1227. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1228. /*
  1229. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1230. * from rx_msdu_start
  1231. *
  1232. * @buf: pointer to the start of RX PKT TLV header
  1233. * Return: uint32_t(frequency)
  1234. */
  1235. static inline uint32_t
  1236. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1237. {
  1238. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1239. struct rx_msdu_start *msdu_start =
  1240. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1241. uint32_t freq;
  1242. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1243. return freq;
  1244. }
  1245. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1246. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1247. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1248. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1249. RX_MSDU_START_5_PKT_TYPE_LSB))
  1250. /*
  1251. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1252. * from rx_msdu_start
  1253. *
  1254. * @buf: pointer to the start of RX PKT TLV header
  1255. * Return: uint32_t(pkt type)
  1256. */
  1257. static inline uint32_t
  1258. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1259. {
  1260. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1261. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1262. uint32_t pkt_type;
  1263. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1264. return pkt_type;
  1265. }
  1266. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1267. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1268. RX_MSDU_START_5_NSS_OFFSET)), \
  1269. RX_MSDU_START_5_NSS_MASK, \
  1270. RX_MSDU_START_5_NSS_LSB))
  1271. /*
  1272. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1273. * Interval from rx_msdu_start
  1274. *
  1275. * @buf: pointer to the start of RX PKT TLV header
  1276. * Return: uint32_t(nss)
  1277. */
  1278. #if !defined(QCA_WIFI_QCA6290_11AX)
  1279. static inline uint32_t
  1280. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1281. {
  1282. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1283. struct rx_msdu_start *msdu_start =
  1284. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1285. uint32_t nss;
  1286. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1287. return nss;
  1288. }
  1289. #else
  1290. static inline uint32_t
  1291. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1292. {
  1293. return 0;
  1294. }
  1295. #endif
  1296. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1297. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1298. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1299. RX_MPDU_INFO_2_TO_DS_MASK, \
  1300. RX_MPDU_INFO_2_TO_DS_LSB))
  1301. /*
  1302. * hal_rx_mpdu_get_tods(): API to get the tods info
  1303. * from rx_mpdu_start
  1304. *
  1305. * @buf: pointer to the start of RX PKT TLV header
  1306. * Return: uint32_t(to_ds)
  1307. */
  1308. static inline uint32_t
  1309. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1310. {
  1311. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1312. struct rx_mpdu_start *mpdu_start =
  1313. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1314. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1315. uint32_t to_ds;
  1316. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1317. return to_ds;
  1318. }
  1319. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1320. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1321. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1322. RX_MPDU_INFO_2_FR_DS_MASK, \
  1323. RX_MPDU_INFO_2_FR_DS_LSB))
  1324. /*
  1325. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1326. * from rx_mpdu_start
  1327. *
  1328. * @buf: pointer to the start of RX PKT TLV header
  1329. * Return: uint32_t(fr_ds)
  1330. */
  1331. static inline uint32_t
  1332. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1333. {
  1334. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1335. struct rx_mpdu_start *mpdu_start =
  1336. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1337. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1338. uint32_t fr_ds;
  1339. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1340. return fr_ds;
  1341. }
  1342. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1343. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1344. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1345. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1346. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1347. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1348. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1349. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1350. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1351. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1352. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1353. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1354. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1355. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1356. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1357. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1358. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1359. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1360. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1361. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1362. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1363. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1364. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1365. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1366. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1367. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1368. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1369. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1370. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1371. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1372. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1373. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1374. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1375. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1376. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1377. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1378. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1379. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1380. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1381. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1382. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1383. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1384. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1385. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1386. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1387. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1388. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1389. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1390. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1391. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1392. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1393. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1394. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1395. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1396. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1397. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1398. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1399. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1400. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1401. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1402. /*
  1403. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1404. *
  1405. * @buf: pointer to the start of RX PKT TLV headera
  1406. * @mac_addr: pointer to mac address
  1407. * Return: sucess/failure
  1408. */
  1409. static inline
  1410. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1411. {
  1412. struct __attribute__((__packed__)) hal_addr1 {
  1413. uint32_t ad1_31_0;
  1414. uint16_t ad1_47_32;
  1415. };
  1416. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1417. struct rx_mpdu_start *mpdu_start =
  1418. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1419. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1420. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1421. uint32_t mac_addr_ad1_valid;
  1422. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1423. if (mac_addr_ad1_valid) {
  1424. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1425. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1426. return QDF_STATUS_SUCCESS;
  1427. }
  1428. return QDF_STATUS_E_FAILURE;
  1429. }
  1430. /*
  1431. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1432. * in the packet
  1433. *
  1434. * @buf: pointer to the start of RX PKT TLV header
  1435. * @mac_addr: pointer to mac address
  1436. * Return: sucess/failure
  1437. */
  1438. static inline
  1439. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1440. {
  1441. struct __attribute__((__packed__)) hal_addr2 {
  1442. uint16_t ad2_15_0;
  1443. uint32_t ad2_47_16;
  1444. };
  1445. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1446. struct rx_mpdu_start *mpdu_start =
  1447. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1448. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1449. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1450. uint32_t mac_addr_ad2_valid;
  1451. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1452. if (mac_addr_ad2_valid) {
  1453. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1454. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1455. return QDF_STATUS_SUCCESS;
  1456. }
  1457. return QDF_STATUS_E_FAILURE;
  1458. }
  1459. /*
  1460. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1461. * in the packet
  1462. *
  1463. * @buf: pointer to the start of RX PKT TLV header
  1464. * @mac_addr: pointer to mac address
  1465. * Return: sucess/failure
  1466. */
  1467. static inline
  1468. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1469. {
  1470. struct __attribute__((__packed__)) hal_addr3 {
  1471. uint32_t ad3_31_0;
  1472. uint16_t ad3_47_32;
  1473. };
  1474. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1475. struct rx_mpdu_start *mpdu_start =
  1476. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1477. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1478. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1479. uint32_t mac_addr_ad3_valid;
  1480. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1481. if (mac_addr_ad3_valid) {
  1482. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1483. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1484. return QDF_STATUS_SUCCESS;
  1485. }
  1486. return QDF_STATUS_E_FAILURE;
  1487. }
  1488. /*
  1489. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1490. * in the packet
  1491. *
  1492. * @buf: pointer to the start of RX PKT TLV header
  1493. * @mac_addr: pointer to mac address
  1494. * Return: sucess/failure
  1495. */
  1496. static inline
  1497. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1498. {
  1499. struct __attribute__((__packed__)) hal_addr4 {
  1500. uint32_t ad4_31_0;
  1501. uint16_t ad4_47_32;
  1502. };
  1503. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1504. struct rx_mpdu_start *mpdu_start =
  1505. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1506. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1507. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1508. uint32_t mac_addr_ad4_valid;
  1509. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1510. if (mac_addr_ad4_valid) {
  1511. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1512. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1513. return QDF_STATUS_SUCCESS;
  1514. }
  1515. return QDF_STATUS_E_FAILURE;
  1516. }
  1517. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1518. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1519. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1520. RX_MSDU_END_13_DA_IDX_MASK, \
  1521. RX_MSDU_END_13_DA_IDX_LSB))
  1522. /**
  1523. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1524. * from rx_msdu_end TLV
  1525. *
  1526. * @ buf: pointer to the start of RX PKT TLV headers
  1527. * Return: da index
  1528. */
  1529. static inline uint16_t
  1530. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1531. {
  1532. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1534. uint16_t da_idx;
  1535. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1536. return da_idx;
  1537. }
  1538. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1539. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1540. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1541. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1542. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1543. /**
  1544. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1545. * from rx_msdu_end TLV
  1546. *
  1547. * @ buf: pointer to the start of RX PKT TLV headers
  1548. * Return: da_is_valid
  1549. */
  1550. static inline uint8_t
  1551. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1552. {
  1553. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1554. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1555. uint8_t da_is_valid;
  1556. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1557. return da_is_valid;
  1558. }
  1559. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1560. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1561. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1562. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1563. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1564. /**
  1565. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1566. * from rx_msdu_end TLV
  1567. *
  1568. * @ buf: pointer to the start of RX PKT TLV headers
  1569. * Return: da_is_mcbc
  1570. */
  1571. static inline uint8_t
  1572. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1573. {
  1574. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1575. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1576. uint8_t da_is_mcbc;
  1577. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1578. return da_is_mcbc;
  1579. }
  1580. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1581. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1582. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1583. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1584. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1585. /**
  1586. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1587. * from rx_msdu_end TLV
  1588. *
  1589. * @ buf: pointer to the start of RX PKT TLV headers
  1590. * Return: first_msdu
  1591. */
  1592. static inline uint8_t
  1593. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1594. {
  1595. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1596. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1597. uint8_t first_msdu;
  1598. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1599. return first_msdu;
  1600. }
  1601. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1602. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1603. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1604. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1605. RX_MSDU_END_5_LAST_MSDU_LSB))
  1606. /**
  1607. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1608. * from rx_msdu_end TLV
  1609. *
  1610. * @ buf: pointer to the start of RX PKT TLV headers
  1611. * Return: last_msdu
  1612. */
  1613. static inline uint8_t
  1614. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1615. {
  1616. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1617. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1618. uint8_t last_msdu;
  1619. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1620. return last_msdu;
  1621. }
  1622. /*******************************************************************************
  1623. * RX ERROR APIS
  1624. ******************************************************************************/
  1625. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1626. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1627. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1628. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1629. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1630. /**
  1631. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1632. * from rx_mpdu_end TLV
  1633. *
  1634. * @buf: pointer to the start of RX PKT TLV headers
  1635. * Return: uint32_t(decrypt_err)
  1636. */
  1637. static inline uint32_t
  1638. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1639. {
  1640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1641. struct rx_mpdu_end *mpdu_end =
  1642. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1643. uint32_t decrypt_err;
  1644. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1645. return decrypt_err;
  1646. }
  1647. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1648. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1649. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1650. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1651. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1652. /**
  1653. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1654. * from rx_mpdu_end TLV
  1655. *
  1656. * @buf: pointer to the start of RX PKT TLV headers
  1657. * Return: uint32_t(mic_err)
  1658. */
  1659. static inline uint32_t
  1660. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1661. {
  1662. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1663. struct rx_mpdu_end *mpdu_end =
  1664. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1665. uint32_t mic_err;
  1666. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1667. return mic_err;
  1668. }
  1669. /*******************************************************************************
  1670. * RX REO ERROR APIS
  1671. ******************************************************************************/
  1672. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1673. ((struct rx_msdu_details *) \
  1674. _OFFSET_TO_BYTE_PTR((link_desc),\
  1675. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1676. #define HAL_RX_NUM_MSDU_DESC 6
  1677. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1678. /* TODO: rework the structure */
  1679. struct hal_rx_msdu_list {
  1680. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1681. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1682. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1683. };
  1684. struct hal_buf_info {
  1685. uint64_t paddr;
  1686. uint32_t sw_cookie;
  1687. };
  1688. /* This special cookie value will be used to indicate FW allocated buffers
  1689. * received through RXDMA2SW ring for RXDMA WARs */
  1690. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1691. /**
  1692. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1693. * from the MSDU link descriptor
  1694. *
  1695. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1696. * MSDU link descriptor (struct rx_msdu_link)
  1697. *
  1698. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1699. *
  1700. * @num_msdus: Number of MSDUs in the MPDU
  1701. *
  1702. * Return: void
  1703. */
  1704. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1705. struct hal_rx_msdu_list *msdu_list, uint16_t *num_msdus)
  1706. {
  1707. struct rx_msdu_details *msdu_details;
  1708. struct rx_msdu_desc_info *msdu_desc_info;
  1709. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1710. int i;
  1711. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1712. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1713. "[%s][%d] msdu_link=%pK msdu_details=%pK\n",
  1714. __func__, __LINE__, msdu_link, msdu_details);
  1715. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1716. /* num_msdus received in mpdu descriptor may be incorrect
  1717. * sometimes due to HW issue. Check msdu buffer address also */
  1718. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1719. &msdu_details[i].buffer_addr_info_details) == 0) {
  1720. /* set the last msdu bit in the prev msdu_desc_info */
  1721. msdu_desc_info =
  1722. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i - 1]);
  1723. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1724. break;
  1725. }
  1726. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1727. /* set first MSDU bit or the last MSDU bit */
  1728. if (!i)
  1729. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1730. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1731. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1732. msdu_list->msdu_info[i].msdu_flags =
  1733. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1734. msdu_list->msdu_info[i].msdu_len =
  1735. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1736. msdu_list->sw_cookie[i] =
  1737. HAL_RX_BUF_COOKIE_GET(
  1738. &msdu_details[i].buffer_addr_info_details);
  1739. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1740. &msdu_details[i].buffer_addr_info_details);
  1741. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1742. "[%s][%d] i=%d sw_cookie=%d\n",
  1743. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1744. }
  1745. *num_msdus = i;
  1746. }
  1747. /**
  1748. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1749. * destination ring ID from the msdu desc info
  1750. *
  1751. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1752. * the current descriptor
  1753. *
  1754. * Return: dst_ind (REO destination ring ID)
  1755. */
  1756. static inline uint32_t
  1757. hal_rx_msdu_reo_dst_ind_get(void *msdu_link_desc)
  1758. {
  1759. struct rx_msdu_details *msdu_details;
  1760. struct rx_msdu_desc_info *msdu_desc_info;
  1761. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1762. uint32_t dst_ind;
  1763. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1764. /* The first msdu in the link should exsist */
  1765. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[0]);
  1766. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1767. return dst_ind;
  1768. }
  1769. /**
  1770. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1771. * cookie from the REO destination ring element
  1772. *
  1773. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1774. * the current descriptor
  1775. * @ buf_info: structure to return the buffer information
  1776. * Return: void
  1777. */
  1778. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1779. struct hal_buf_info *buf_info)
  1780. {
  1781. struct reo_destination_ring *reo_ring =
  1782. (struct reo_destination_ring *)rx_desc;
  1783. buf_info->paddr =
  1784. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1785. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1786. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1787. }
  1788. /**
  1789. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1790. *
  1791. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1792. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1793. * descriptor
  1794. */
  1795. enum hal_rx_reo_buf_type {
  1796. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1797. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1798. };
  1799. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1800. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1801. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1802. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1803. /**
  1804. * enum hal_reo_error_code: Error code describing the type of error detected
  1805. *
  1806. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1807. * REO_ENTRANCE ring is set to 0
  1808. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1809. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1810. * having been setup
  1811. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1812. * Retry bit set: duplicate frame
  1813. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1814. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1815. * received with 2K jump in SN
  1816. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1817. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1818. * with SN falling within the OOR window
  1819. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1820. * OOR window
  1821. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1822. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1823. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1824. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1825. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1826. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1827. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1828. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1829. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1830. * in the process of making updates to this descriptor
  1831. */
  1832. enum hal_reo_error_code {
  1833. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1834. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1835. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1836. HAL_REO_ERR_NON_BA_DUPLICATE,
  1837. HAL_REO_ERR_BA_DUPLICATE,
  1838. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1839. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1840. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1841. HAL_REO_ERR_BAR_FRAME_OOR,
  1842. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1843. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1844. HAL_REO_ERR_PN_CHECK_FAILED,
  1845. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1846. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1847. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1848. HAL_REO_ERR_MAX
  1849. };
  1850. /**
  1851. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1852. *
  1853. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1854. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1855. * overflow
  1856. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1857. * incomplete
  1858. * MPDU from the PHY
  1859. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1860. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1861. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1862. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1863. * encrypted but wasn’t
  1864. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1865. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1866. * the max allowed
  1867. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1868. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1869. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1870. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1871. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1872. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1873. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1874. */
  1875. enum hal_rxdma_error_code {
  1876. HAL_RXDMA_ERR_OVERFLOW = 0,
  1877. HAL_RXDMA_ERR_MPDU_LENGTH,
  1878. HAL_RXDMA_ERR_FCS,
  1879. HAL_RXDMA_ERR_DECRYPT,
  1880. HAL_RXDMA_ERR_TKIP_MIC,
  1881. HAL_RXDMA_ERR_UNENCRYPTED,
  1882. HAL_RXDMA_ERR_MSDU_LEN,
  1883. HAL_RXDMA_ERR_MSDU_LIMIT,
  1884. HAL_RXDMA_ERR_WIFI_PARSE,
  1885. HAL_RXDMA_ERR_AMSDU_PARSE,
  1886. HAL_RXDMA_ERR_SA_TIMEOUT,
  1887. HAL_RXDMA_ERR_DA_TIMEOUT,
  1888. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1889. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1890. HAL_RXDMA_ERR_WAR = 31,
  1891. HAL_RXDMA_ERR_MAX
  1892. };
  1893. /**
  1894. * HW BM action settings in WBM release ring
  1895. */
  1896. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1897. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1898. /**
  1899. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1900. * release of this buffer or descriptor
  1901. *
  1902. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1903. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1904. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1905. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1906. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1907. */
  1908. enum hal_rx_wbm_error_source {
  1909. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1910. HAL_RX_WBM_ERR_SRC_RXDMA,
  1911. HAL_RX_WBM_ERR_SRC_REO,
  1912. HAL_RX_WBM_ERR_SRC_FW,
  1913. HAL_RX_WBM_ERR_SRC_SW,
  1914. };
  1915. /**
  1916. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1917. * released
  1918. *
  1919. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1920. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1921. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1922. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1923. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1924. */
  1925. enum hal_rx_wbm_buf_type {
  1926. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1927. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1928. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1929. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1930. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1931. };
  1932. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1933. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1934. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1935. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1936. /**
  1937. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1938. * PN check failure
  1939. *
  1940. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1941. *
  1942. * Return: true: error caused by PN check, false: other error
  1943. */
  1944. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1945. {
  1946. struct reo_destination_ring *reo_desc =
  1947. (struct reo_destination_ring *)rx_desc;
  1948. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1949. HAL_REO_ERR_PN_CHECK_FAILED) |
  1950. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1951. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1952. true : false;
  1953. }
  1954. /**
  1955. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1956. * the sequence number
  1957. *
  1958. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1959. *
  1960. * Return: true: error caused by 2K jump, false: other error
  1961. */
  1962. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1963. {
  1964. struct reo_destination_ring *reo_desc =
  1965. (struct reo_destination_ring *)rx_desc;
  1966. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1967. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1968. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1969. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1970. true : false;
  1971. }
  1972. /**
  1973. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1974. *
  1975. * @ soc : HAL version of the SOC pointer
  1976. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1977. * @ buf_addr_info : void pointer to the buffer_addr_info
  1978. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1979. *
  1980. * Return: void
  1981. */
  1982. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1983. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1984. void *src_srng_desc, void *buf_addr_info,
  1985. uint8_t bm_action)
  1986. {
  1987. struct wbm_release_ring *wbm_rel_srng =
  1988. (struct wbm_release_ring *)src_srng_desc;
  1989. /* Structure copy !!! */
  1990. wbm_rel_srng->released_buff_or_desc_addr_info =
  1991. *((struct buffer_addr_info *)buf_addr_info);
  1992. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1993. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1994. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1995. bm_action);
  1996. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1997. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1998. }
  1999. /*
  2000. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  2001. * REO entrance ring
  2002. *
  2003. * @ soc: HAL version of the SOC pointer
  2004. * @ pa: Physical address of the MSDU Link Descriptor
  2005. * @ cookie: SW cookie to get to the virtual address
  2006. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2007. * to the error enabled REO queue
  2008. *
  2009. * Return: void
  2010. */
  2011. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2012. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2013. {
  2014. /* TODO */
  2015. }
  2016. /**
  2017. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2018. * BUFFER_ADDR_INFO, give the RX descriptor
  2019. * (Assumption -- BUFFER_ADDR_INFO is the
  2020. * first field in the descriptor structure)
  2021. */
  2022. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  2023. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2024. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2025. /**
  2026. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2027. * from the BUFFER_ADDR_INFO structure
  2028. * given a REO destination ring descriptor.
  2029. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2030. *
  2031. * Return: uint8_t (value of the return_buffer_manager)
  2032. */
  2033. static inline
  2034. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  2035. {
  2036. /*
  2037. * The following macro takes buf_addr_info as argument,
  2038. * but since buf_addr_info is the first field in ring_desc
  2039. * Hence the following call is OK
  2040. */
  2041. return HAL_RX_BUF_RBM_GET(ring_desc);
  2042. }
  2043. /*******************************************************************************
  2044. * RX WBM ERROR APIS
  2045. ******************************************************************************/
  2046. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2047. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  2048. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  2049. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  2050. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2051. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2052. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2053. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2054. /**
  2055. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2056. * the frame to this release ring
  2057. *
  2058. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2059. * frame to this queue
  2060. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2061. * received routing instructions. No error within REO was detected
  2062. */
  2063. enum hal_rx_wbm_reo_push_reason {
  2064. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2065. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2066. };
  2067. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2068. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  2069. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  2070. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  2071. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2072. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  2073. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  2074. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  2075. /**
  2076. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2077. * this release ring
  2078. *
  2079. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2080. * this frame to this queue
  2081. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2082. * per received routing instructions. No error within RXDMA was detected
  2083. */
  2084. enum hal_rx_wbm_rxdma_push_reason {
  2085. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2086. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2087. };
  2088. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  2089. (((*(((uint32_t *) wbm_desc) + \
  2090. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  2091. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  2092. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  2093. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  2094. (((*(((uint32_t *) wbm_desc) + \
  2095. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  2096. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  2097. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  2098. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2099. (((*(((uint32_t *) wbm_desc) + \
  2100. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2101. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2102. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2103. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2104. (((*(((uint32_t *) wbm_desc) + \
  2105. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2106. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2107. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2108. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2109. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2110. wbm_desc)->released_buff_or_desc_addr_info)
  2111. /**
  2112. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2113. * humman readable format.
  2114. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2115. * @ dbg_level: log level.
  2116. *
  2117. * Return: void
  2118. */
  2119. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2120. uint8_t dbg_level)
  2121. {
  2122. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2123. "\n--------------------\n"
  2124. "rx_attention tlv \n"
  2125. "\n--------------------\n"
  2126. "rxpcu_mpdu_filter_in_category : %d\n"
  2127. "sw_frame_group_id : %d\n"
  2128. "reserved_0 : %d\n"
  2129. "phy_ppdu_id : %d\n"
  2130. "first_mpdu : %d\n"
  2131. "reserved_1a : %d\n"
  2132. "mcast_bcast : %d\n"
  2133. "ast_index_not_found : %d\n"
  2134. "ast_index_timeout : %d\n"
  2135. "power_mgmt : %d\n"
  2136. "non_qos : %d\n"
  2137. "null_data : %d\n"
  2138. "mgmt_type : %d\n"
  2139. "ctrl_type : %d\n"
  2140. "more_data : %d\n"
  2141. "eosp : %d\n"
  2142. "a_msdu_error : %d\n"
  2143. "fragment_flag : %d\n"
  2144. "order : %d\n"
  2145. "cce_match : %d\n"
  2146. "overflow_err : %d\n"
  2147. "msdu_length_err : %d\n"
  2148. "tcp_udp_chksum_fail : %d\n"
  2149. "ip_chksum_fail : %d\n"
  2150. "sa_idx_invalid : %d\n"
  2151. "da_idx_invalid : %d\n"
  2152. "reserved_1b : %d\n"
  2153. "rx_in_tx_decrypt_byp : %d\n"
  2154. "encrypt_required : %d\n"
  2155. "directed : %d\n"
  2156. "buffer_fragment : %d\n"
  2157. "mpdu_length_err : %d\n"
  2158. "tkip_mic_err : %d\n"
  2159. "decrypt_err : %d\n"
  2160. "unencrypted_frame_err : %d\n"
  2161. "fcs_err : %d\n"
  2162. "flow_idx_timeout : %d\n"
  2163. "flow_idx_invalid : %d\n"
  2164. "wifi_parser_error : %d\n"
  2165. "amsdu_parser_error : %d\n"
  2166. "sa_idx_timeout : %d\n"
  2167. "da_idx_timeout : %d\n"
  2168. "msdu_limit_error : %d\n"
  2169. "da_is_valid : %d\n"
  2170. "da_is_mcbc : %d\n"
  2171. "sa_is_valid : %d\n"
  2172. "decrypt_status_code : %d\n"
  2173. "rx_bitmap_not_updated : %d\n"
  2174. "reserved_2 : %d\n"
  2175. "msdu_done : %d\n",
  2176. rx_attn->rxpcu_mpdu_filter_in_category,
  2177. rx_attn->sw_frame_group_id,
  2178. rx_attn->reserved_0,
  2179. rx_attn->phy_ppdu_id,
  2180. rx_attn->first_mpdu,
  2181. rx_attn->reserved_1a,
  2182. rx_attn->mcast_bcast,
  2183. rx_attn->ast_index_not_found,
  2184. rx_attn->ast_index_timeout,
  2185. rx_attn->power_mgmt,
  2186. rx_attn->non_qos,
  2187. rx_attn->null_data,
  2188. rx_attn->mgmt_type,
  2189. rx_attn->ctrl_type,
  2190. rx_attn->more_data,
  2191. rx_attn->eosp,
  2192. rx_attn->a_msdu_error,
  2193. rx_attn->fragment_flag,
  2194. rx_attn->order,
  2195. rx_attn->cce_match,
  2196. rx_attn->overflow_err,
  2197. rx_attn->msdu_length_err,
  2198. rx_attn->tcp_udp_chksum_fail,
  2199. rx_attn->ip_chksum_fail,
  2200. rx_attn->sa_idx_invalid,
  2201. rx_attn->da_idx_invalid,
  2202. rx_attn->reserved_1b,
  2203. rx_attn->rx_in_tx_decrypt_byp,
  2204. rx_attn->encrypt_required,
  2205. rx_attn->directed,
  2206. rx_attn->buffer_fragment,
  2207. rx_attn->mpdu_length_err,
  2208. rx_attn->tkip_mic_err,
  2209. rx_attn->decrypt_err,
  2210. rx_attn->unencrypted_frame_err,
  2211. rx_attn->fcs_err,
  2212. rx_attn->flow_idx_timeout,
  2213. rx_attn->flow_idx_invalid,
  2214. rx_attn->wifi_parser_error,
  2215. rx_attn->amsdu_parser_error,
  2216. rx_attn->sa_idx_timeout,
  2217. rx_attn->da_idx_timeout,
  2218. rx_attn->msdu_limit_error,
  2219. rx_attn->da_is_valid,
  2220. rx_attn->da_is_mcbc,
  2221. rx_attn->sa_is_valid,
  2222. rx_attn->decrypt_status_code,
  2223. rx_attn->rx_bitmap_not_updated,
  2224. rx_attn->reserved_2,
  2225. rx_attn->msdu_done);
  2226. }
  2227. /**
  2228. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  2229. * human readable format.
  2230. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  2231. * @ dbg_level: log level.
  2232. *
  2233. * Return: void
  2234. */
  2235. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2236. uint8_t dbg_level)
  2237. {
  2238. struct rx_mpdu_info *mpdu_info =
  2239. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  2240. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2241. "\n--------------------\n"
  2242. "rx_mpdu_start tlv \n"
  2243. "--------------------\n"
  2244. "rxpcu_mpdu_filter_in_category: %d\n"
  2245. "sw_frame_group_id: %d\n"
  2246. "ndp_frame: %d\n"
  2247. "phy_err: %d\n"
  2248. "phy_err_during_mpdu_header: %d\n"
  2249. "protocol_version_err: %d\n"
  2250. "ast_based_lookup_valid: %d\n"
  2251. "phy_ppdu_id: %d\n"
  2252. "ast_index: %d\n"
  2253. "sw_peer_id: %d\n"
  2254. "mpdu_frame_control_valid: %d\n"
  2255. "mpdu_duration_valid: %d\n"
  2256. "mac_addr_ad1_valid: %d\n"
  2257. "mac_addr_ad2_valid: %d\n"
  2258. "mac_addr_ad3_valid: %d\n"
  2259. "mac_addr_ad4_valid: %d\n"
  2260. "mpdu_sequence_control_valid: %d\n"
  2261. "mpdu_qos_control_valid: %d\n"
  2262. "mpdu_ht_control_valid: %d\n"
  2263. "frame_encryption_info_valid: %d\n"
  2264. "fr_ds: %d\n"
  2265. "to_ds: %d\n"
  2266. "encrypted: %d\n"
  2267. "mpdu_retry: %d\n"
  2268. "mpdu_sequence_number: %d\n"
  2269. "epd_en: %d\n"
  2270. "all_frames_shall_be_encrypted: %d\n"
  2271. "encrypt_type: %d\n"
  2272. "mesh_sta: %d\n"
  2273. "bssid_hit: %d\n"
  2274. "bssid_number: %d\n"
  2275. "tid: %d\n"
  2276. "pn_31_0: %d\n"
  2277. "pn_63_32: %d\n"
  2278. "pn_95_64: %d\n"
  2279. "pn_127_96: %d\n"
  2280. "peer_meta_data: %d\n"
  2281. "rxpt_classify_info.reo_destination_indication: %d\n"
  2282. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  2283. "rx_reo_queue_desc_addr_31_0: %d\n"
  2284. "rx_reo_queue_desc_addr_39_32: %d\n"
  2285. "receive_queue_number: %d\n"
  2286. "pre_delim_err_warning: %d\n"
  2287. "first_delim_err: %d\n"
  2288. "key_id_octet: %d\n"
  2289. "new_peer_entry: %d\n"
  2290. "decrypt_needed: %d\n"
  2291. "decap_type: %d\n"
  2292. "rx_insert_vlan_c_tag_padding: %d\n"
  2293. "rx_insert_vlan_s_tag_padding: %d\n"
  2294. "strip_vlan_c_tag_decap: %d\n"
  2295. "strip_vlan_s_tag_decap: %d\n"
  2296. "pre_delim_count: %d\n"
  2297. "ampdu_flag: %d\n"
  2298. "bar_frame: %d\n"
  2299. "mpdu_length: %d\n"
  2300. "first_mpdu: %d\n"
  2301. "mcast_bcast: %d\n"
  2302. "ast_index_not_found: %d\n"
  2303. "ast_index_timeout: %d\n"
  2304. "power_mgmt: %d\n"
  2305. "non_qos: %d\n"
  2306. "null_data: %d\n"
  2307. "mgmt_type: %d\n"
  2308. "ctrl_type: %d\n"
  2309. "more_data: %d\n"
  2310. "eosp: %d\n"
  2311. "fragment_flag: %d\n"
  2312. "order: %d\n"
  2313. "u_apsd_trigger: %d\n"
  2314. "encrypt_required: %d\n"
  2315. "directed: %d\n"
  2316. "mpdu_frame_control_field: %d\n"
  2317. "mpdu_duration_field: %d\n"
  2318. "mac_addr_ad1_31_0: %d\n"
  2319. "mac_addr_ad1_47_32: %d\n"
  2320. "mac_addr_ad2_15_0: %d\n"
  2321. "mac_addr_ad2_47_16: %d\n"
  2322. "mac_addr_ad3_31_0: %d\n"
  2323. "mac_addr_ad3_47_32: %d\n"
  2324. "mpdu_sequence_control_field: %d\n"
  2325. "mac_addr_ad4_31_0: %d\n"
  2326. "mac_addr_ad4_47_32: %d\n"
  2327. "mpdu_qos_control_field: %d\n"
  2328. "mpdu_ht_control_field: %d\n",
  2329. mpdu_info->rxpcu_mpdu_filter_in_category,
  2330. mpdu_info->sw_frame_group_id,
  2331. mpdu_info->ndp_frame,
  2332. mpdu_info->phy_err,
  2333. mpdu_info->phy_err_during_mpdu_header,
  2334. mpdu_info->protocol_version_err,
  2335. mpdu_info->ast_based_lookup_valid,
  2336. mpdu_info->phy_ppdu_id,
  2337. mpdu_info->ast_index,
  2338. mpdu_info->sw_peer_id,
  2339. mpdu_info->mpdu_frame_control_valid,
  2340. mpdu_info->mpdu_duration_valid,
  2341. mpdu_info->mac_addr_ad1_valid,
  2342. mpdu_info->mac_addr_ad2_valid,
  2343. mpdu_info->mac_addr_ad3_valid,
  2344. mpdu_info->mac_addr_ad4_valid,
  2345. mpdu_info->mpdu_sequence_control_valid,
  2346. mpdu_info->mpdu_qos_control_valid,
  2347. mpdu_info->mpdu_ht_control_valid,
  2348. mpdu_info->frame_encryption_info_valid,
  2349. mpdu_info->fr_ds,
  2350. mpdu_info->to_ds,
  2351. mpdu_info->encrypted,
  2352. mpdu_info->mpdu_retry,
  2353. mpdu_info->mpdu_sequence_number,
  2354. mpdu_info->epd_en,
  2355. mpdu_info->all_frames_shall_be_encrypted,
  2356. mpdu_info->encrypt_type,
  2357. mpdu_info->mesh_sta,
  2358. mpdu_info->bssid_hit,
  2359. mpdu_info->bssid_number,
  2360. mpdu_info->tid,
  2361. mpdu_info->pn_31_0,
  2362. mpdu_info->pn_63_32,
  2363. mpdu_info->pn_95_64,
  2364. mpdu_info->pn_127_96,
  2365. mpdu_info->peer_meta_data,
  2366. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2367. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2368. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2369. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2370. mpdu_info->receive_queue_number,
  2371. mpdu_info->pre_delim_err_warning,
  2372. mpdu_info->first_delim_err,
  2373. mpdu_info->key_id_octet,
  2374. mpdu_info->new_peer_entry,
  2375. mpdu_info->decrypt_needed,
  2376. mpdu_info->decap_type,
  2377. mpdu_info->rx_insert_vlan_c_tag_padding,
  2378. mpdu_info->rx_insert_vlan_s_tag_padding,
  2379. mpdu_info->strip_vlan_c_tag_decap,
  2380. mpdu_info->strip_vlan_s_tag_decap,
  2381. mpdu_info->pre_delim_count,
  2382. mpdu_info->ampdu_flag,
  2383. mpdu_info->bar_frame,
  2384. mpdu_info->mpdu_length,
  2385. mpdu_info->first_mpdu,
  2386. mpdu_info->mcast_bcast,
  2387. mpdu_info->ast_index_not_found,
  2388. mpdu_info->ast_index_timeout,
  2389. mpdu_info->power_mgmt,
  2390. mpdu_info->non_qos,
  2391. mpdu_info->null_data,
  2392. mpdu_info->mgmt_type,
  2393. mpdu_info->ctrl_type,
  2394. mpdu_info->more_data,
  2395. mpdu_info->eosp,
  2396. mpdu_info->fragment_flag,
  2397. mpdu_info->order,
  2398. mpdu_info->u_apsd_trigger,
  2399. mpdu_info->encrypt_required,
  2400. mpdu_info->directed,
  2401. mpdu_info->mpdu_frame_control_field,
  2402. mpdu_info->mpdu_duration_field,
  2403. mpdu_info->mac_addr_ad1_31_0,
  2404. mpdu_info->mac_addr_ad1_47_32,
  2405. mpdu_info->mac_addr_ad2_15_0,
  2406. mpdu_info->mac_addr_ad2_47_16,
  2407. mpdu_info->mac_addr_ad3_31_0,
  2408. mpdu_info->mac_addr_ad3_47_32,
  2409. mpdu_info->mpdu_sequence_control_field,
  2410. mpdu_info->mac_addr_ad4_31_0,
  2411. mpdu_info->mac_addr_ad4_47_32,
  2412. mpdu_info->mpdu_qos_control_field,
  2413. mpdu_info->mpdu_ht_control_field);
  2414. }
  2415. /**
  2416. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2417. * human readable format.
  2418. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2419. * @ dbg_level: log level.
  2420. *
  2421. * Return: void
  2422. */
  2423. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2424. uint8_t dbg_level)
  2425. {
  2426. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2427. "\n--------------------\n"
  2428. "rx_msdu_start tlv \n"
  2429. "--------------------\n"
  2430. "rxpcu_mpdu_filter_in_category: %d\n"
  2431. "sw_frame_group_id: %d\n"
  2432. "phy_ppdu_id: %d\n"
  2433. "msdu_length: %d\n"
  2434. "ipsec_esp: %d\n"
  2435. "l3_offset: %d\n"
  2436. "ipsec_ah: %d\n"
  2437. "l4_offset: %d\n"
  2438. "msdu_number: %d\n"
  2439. "decap_format: %d\n"
  2440. "ipv4_proto: %d\n"
  2441. "ipv6_proto: %d\n"
  2442. "tcp_proto: %d\n"
  2443. "udp_proto: %d\n"
  2444. "ip_frag: %d\n"
  2445. "tcp_only_ack: %d\n"
  2446. "da_is_bcast_mcast: %d\n"
  2447. "ip4_protocol_ip6_next_header: %d\n"
  2448. "toeplitz_hash_2_or_4: %d\n"
  2449. "flow_id_toeplitz: %d\n"
  2450. "user_rssi: %d\n"
  2451. "pkt_type: %d\n"
  2452. "stbc: %d\n"
  2453. "sgi: %d\n"
  2454. "rate_mcs: %d\n"
  2455. "receive_bandwidth: %d\n"
  2456. "reception_type: %d\n"
  2457. #if !defined(QCA_WIFI_QCA6290_11AX)
  2458. "toeplitz_hash: %d\n"
  2459. "nss: %d\n"
  2460. #endif
  2461. "ppdu_start_timestamp: %d\n"
  2462. "sw_phy_meta_data: %d\n",
  2463. msdu_start->rxpcu_mpdu_filter_in_category,
  2464. msdu_start->sw_frame_group_id,
  2465. msdu_start->phy_ppdu_id,
  2466. msdu_start->msdu_length,
  2467. msdu_start->ipsec_esp,
  2468. msdu_start->l3_offset,
  2469. msdu_start->ipsec_ah,
  2470. msdu_start->l4_offset,
  2471. msdu_start->msdu_number,
  2472. msdu_start->decap_format,
  2473. msdu_start->ipv4_proto,
  2474. msdu_start->ipv6_proto,
  2475. msdu_start->tcp_proto,
  2476. msdu_start->udp_proto,
  2477. msdu_start->ip_frag,
  2478. msdu_start->tcp_only_ack,
  2479. msdu_start->da_is_bcast_mcast,
  2480. msdu_start->ip4_protocol_ip6_next_header,
  2481. msdu_start->toeplitz_hash_2_or_4,
  2482. msdu_start->flow_id_toeplitz,
  2483. msdu_start->user_rssi,
  2484. msdu_start->pkt_type,
  2485. msdu_start->stbc,
  2486. msdu_start->sgi,
  2487. msdu_start->rate_mcs,
  2488. msdu_start->receive_bandwidth,
  2489. msdu_start->reception_type,
  2490. #if !defined(QCA_WIFI_QCA6290_11AX)
  2491. msdu_start->toeplitz_hash,
  2492. msdu_start->nss,
  2493. #endif
  2494. msdu_start->ppdu_start_timestamp,
  2495. msdu_start->sw_phy_meta_data);
  2496. }
  2497. /**
  2498. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2499. * human readable format.
  2500. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2501. * @ dbg_level: log level.
  2502. *
  2503. * Return: void
  2504. */
  2505. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2506. uint8_t dbg_level)
  2507. {
  2508. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2509. "\n--------------------\n"
  2510. "rx_msdu_end tlv \n"
  2511. "--------------------\n"
  2512. "rxpcu_mpdu_filter_in_category: %d\n"
  2513. "sw_frame_group_id: %d\n"
  2514. "phy_ppdu_id: %d\n"
  2515. "ip_hdr_chksum: %d\n"
  2516. "tcp_udp_chksum: %d\n"
  2517. "key_id_octet: %d\n"
  2518. "cce_super_rule: %d\n"
  2519. "cce_classify_not_done_truncat: %d\n"
  2520. "cce_classify_not_done_cce_dis: %d\n"
  2521. "ext_wapi_pn_63_48: %d\n"
  2522. "ext_wapi_pn_95_64: %d\n"
  2523. "ext_wapi_pn_127_96: %d\n"
  2524. "reported_mpdu_length: %d\n"
  2525. "first_msdu: %d\n"
  2526. "last_msdu: %d\n"
  2527. "sa_idx_timeout: %d\n"
  2528. "da_idx_timeout: %d\n"
  2529. "msdu_limit_error: %d\n"
  2530. "flow_idx_timeout: %d\n"
  2531. "flow_idx_invalid: %d\n"
  2532. "wifi_parser_error: %d\n"
  2533. "amsdu_parser_error: %d\n"
  2534. "sa_is_valid: %d\n"
  2535. "da_is_valid: %d\n"
  2536. "da_is_mcbc: %d\n"
  2537. "l3_header_padding: %d\n"
  2538. "ipv6_options_crc: %d\n"
  2539. "tcp_seq_number: %d\n"
  2540. "tcp_ack_number: %d\n"
  2541. "tcp_flag: %d\n"
  2542. "lro_eligible: %d\n"
  2543. "window_size: %d\n"
  2544. "da_offset: %d\n"
  2545. "sa_offset: %d\n"
  2546. "da_offset_valid: %d\n"
  2547. "sa_offset_valid: %d\n"
  2548. "rule_indication_31_0: %d\n"
  2549. "rule_indication_63_32: %d\n"
  2550. "sa_idx: %d\n"
  2551. "da_idx: %d\n"
  2552. "msdu_drop: %d\n"
  2553. "reo_destination_indication: %d\n"
  2554. "flow_idx: %d\n"
  2555. "fse_metadata: %d\n"
  2556. "cce_metadata: %d\n"
  2557. "sa_sw_peer_id: %d\n",
  2558. msdu_end->rxpcu_mpdu_filter_in_category,
  2559. msdu_end->sw_frame_group_id,
  2560. msdu_end->phy_ppdu_id,
  2561. msdu_end->ip_hdr_chksum,
  2562. msdu_end->tcp_udp_chksum,
  2563. msdu_end->key_id_octet,
  2564. msdu_end->cce_super_rule,
  2565. msdu_end->cce_classify_not_done_truncate,
  2566. msdu_end->cce_classify_not_done_cce_dis,
  2567. msdu_end->ext_wapi_pn_63_48,
  2568. msdu_end->ext_wapi_pn_95_64,
  2569. msdu_end->ext_wapi_pn_127_96,
  2570. msdu_end->reported_mpdu_length,
  2571. msdu_end->first_msdu,
  2572. msdu_end->last_msdu,
  2573. msdu_end->sa_idx_timeout,
  2574. msdu_end->da_idx_timeout,
  2575. msdu_end->msdu_limit_error,
  2576. msdu_end->flow_idx_timeout,
  2577. msdu_end->flow_idx_invalid,
  2578. msdu_end->wifi_parser_error,
  2579. msdu_end->amsdu_parser_error,
  2580. msdu_end->sa_is_valid,
  2581. msdu_end->da_is_valid,
  2582. msdu_end->da_is_mcbc,
  2583. msdu_end->l3_header_padding,
  2584. msdu_end->ipv6_options_crc,
  2585. msdu_end->tcp_seq_number,
  2586. msdu_end->tcp_ack_number,
  2587. msdu_end->tcp_flag,
  2588. msdu_end->lro_eligible,
  2589. msdu_end->window_size,
  2590. msdu_end->da_offset,
  2591. msdu_end->sa_offset,
  2592. msdu_end->da_offset_valid,
  2593. msdu_end->sa_offset_valid,
  2594. msdu_end->rule_indication_31_0,
  2595. msdu_end->rule_indication_63_32,
  2596. msdu_end->sa_idx,
  2597. msdu_end->da_idx,
  2598. msdu_end->msdu_drop,
  2599. msdu_end->reo_destination_indication,
  2600. msdu_end->flow_idx,
  2601. msdu_end->fse_metadata,
  2602. msdu_end->cce_metadata,
  2603. msdu_end->sa_sw_peer_id);
  2604. }
  2605. /**
  2606. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2607. * human readable format.
  2608. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2609. * @ dbg_level: log level.
  2610. *
  2611. * Return: void
  2612. */
  2613. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2614. uint8_t dbg_level)
  2615. {
  2616. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2617. "\n--------------------\n"
  2618. "rx_mpdu_end tlv \n"
  2619. "--------------------\n"
  2620. "rxpcu_mpdu_filter_in_category: %d\n"
  2621. "sw_frame_group_id: %d\n"
  2622. "phy_ppdu_id: %d\n"
  2623. "unsup_ktype_short_frame: %d\n"
  2624. "rx_in_tx_decrypt_byp: %d\n"
  2625. "overflow_err: %d\n"
  2626. "mpdu_length_err: %d\n"
  2627. "tkip_mic_err: %d\n"
  2628. "decrypt_err: %d\n"
  2629. "unencrypted_frame_err: %d\n"
  2630. "pn_fields_contain_valid_info: %d\n"
  2631. "fcs_err: %d\n"
  2632. "msdu_length_err: %d\n"
  2633. "rxdma0_destination_ring: %d\n"
  2634. "rxdma1_destination_ring: %d\n"
  2635. "decrypt_status_code: %d\n"
  2636. "rx_bitmap_not_updated: %d\n",
  2637. mpdu_end->rxpcu_mpdu_filter_in_category,
  2638. mpdu_end->sw_frame_group_id,
  2639. mpdu_end->phy_ppdu_id,
  2640. mpdu_end->unsup_ktype_short_frame,
  2641. mpdu_end->rx_in_tx_decrypt_byp,
  2642. mpdu_end->overflow_err,
  2643. mpdu_end->mpdu_length_err,
  2644. mpdu_end->tkip_mic_err,
  2645. mpdu_end->decrypt_err,
  2646. mpdu_end->unencrypted_frame_err,
  2647. mpdu_end->pn_fields_contain_valid_info,
  2648. mpdu_end->fcs_err,
  2649. mpdu_end->msdu_length_err,
  2650. mpdu_end->rxdma0_destination_ring,
  2651. mpdu_end->rxdma1_destination_ring,
  2652. mpdu_end->decrypt_status_code,
  2653. mpdu_end->rx_bitmap_not_updated);
  2654. }
  2655. /**
  2656. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2657. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2658. * @ dbg_level: log level.
  2659. *
  2660. * Return: void
  2661. */
  2662. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2663. uint8_t dbg_level)
  2664. {
  2665. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2666. "\n---------------\n"
  2667. "rx_pkt_hdr_tlv \n"
  2668. "---------------\n"
  2669. "phy_ppdu_id %d \n",
  2670. pkt_hdr_tlv->phy_ppdu_id);
  2671. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2672. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2673. }
  2674. /**
  2675. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2676. * RX TLVs
  2677. * @ buf: pointer the pkt buffer.
  2678. * @ dbg_level: log level.
  2679. *
  2680. * Return: void
  2681. */
  2682. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2683. {
  2684. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2685. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2686. struct rx_mpdu_start *mpdu_start =
  2687. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2688. struct rx_msdu_start *msdu_start =
  2689. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2690. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2691. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2692. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2693. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2694. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2695. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2696. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2697. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2698. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2699. }
  2700. /**
  2701. * hal_srng_ring_id_get: API to retreive ring id from hal ring
  2702. * structure
  2703. * @hal_ring: pointer to hal_srng structure
  2704. *
  2705. * Return: ring_id
  2706. */
  2707. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2708. {
  2709. return ((struct hal_srng *)hal_ring)->ring_id;
  2710. }
  2711. /* Rx MSDU link pointer info */
  2712. struct hal_rx_msdu_link_ptr_info {
  2713. struct rx_msdu_link msdu_link;
  2714. struct hal_buf_info msdu_link_buf_info;
  2715. };
  2716. /**
  2717. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2718. *
  2719. * @nbuf: Pointer to data buffer field
  2720. * Returns: pointer to rx_pkt_tlvs
  2721. */
  2722. static inline
  2723. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2724. {
  2725. return (struct rx_pkt_tlvs *)rx_buf_start;
  2726. }
  2727. /**
  2728. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2729. *
  2730. * @pkt_tlvs: Pointer to pkt_tlvs
  2731. * Returns: pointer to rx_mpdu_info structure
  2732. */
  2733. static inline
  2734. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2735. {
  2736. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2737. }
  2738. /**
  2739. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2740. *
  2741. * @nbuf: Network buffer
  2742. * Returns: rx sequence number
  2743. */
  2744. #define DOT11_SEQ_FRAG_MASK 0x000f
  2745. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2746. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2747. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2748. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2749. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2750. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2751. static inline
  2752. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2753. {
  2754. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2755. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2756. uint16_t seq_number = 0;
  2757. seq_number =
  2758. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2759. /* Skip first 4-bits for fragment number */
  2760. return seq_number;
  2761. }
  2762. /**
  2763. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2764. *
  2765. * @nbuf: Network buffer
  2766. * Returns: rx fragment number
  2767. */
  2768. static inline
  2769. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2770. {
  2771. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2772. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2773. uint8_t frag_number = 0;
  2774. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2775. DOT11_SEQ_FRAG_MASK;
  2776. /* Return first 4 bits as fragment number */
  2777. return frag_number;
  2778. }
  2779. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2780. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2781. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2782. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2783. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2784. /**
  2785. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2786. *
  2787. * @nbuf: Network buffer
  2788. * Returns: rx more fragment bit
  2789. */
  2790. static inline
  2791. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2792. {
  2793. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2794. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2795. uint16_t frame_ctrl = 0;
  2796. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2797. DOT11_FC1_MORE_FRAG_OFFSET;
  2798. /* more fragment bit if at offset bit 4 */
  2799. return frame_ctrl;
  2800. }
  2801. /**
  2802. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2803. *
  2804. * @nbuf: Network buffer
  2805. * Returns: rx more fragment bit
  2806. *
  2807. */
  2808. static inline
  2809. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2810. {
  2811. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2812. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2813. uint16_t frame_ctrl = 0;
  2814. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2815. return frame_ctrl;
  2816. }
  2817. /*
  2818. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2819. *
  2820. * @nbuf: Network buffer
  2821. * Returns: flag to indicate whether the nbuf has MC/BC address
  2822. */
  2823. static inline
  2824. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2825. {
  2826. uint8 *buf = qdf_nbuf_data(nbuf);
  2827. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2828. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2829. return rx_attn->mcast_bcast;
  2830. }
  2831. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2832. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2833. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2834. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2835. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2836. /*
  2837. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2838. *
  2839. * @nbuf: Network buffer
  2840. * Returns: value of sequence control valid field
  2841. */
  2842. static inline
  2843. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2844. {
  2845. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2846. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2847. uint8_t seq_ctrl_valid = 0;
  2848. seq_ctrl_valid =
  2849. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2850. return seq_ctrl_valid;
  2851. }
  2852. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2853. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2854. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2855. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2856. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2857. /*
  2858. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2859. *
  2860. * @nbuf: Network buffer
  2861. * Returns: value of frame control valid field
  2862. */
  2863. static inline
  2864. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2865. {
  2866. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2867. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2868. uint8_t frm_ctrl_valid = 0;
  2869. frm_ctrl_valid =
  2870. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2871. return frm_ctrl_valid;
  2872. }
  2873. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2874. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2875. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2876. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2877. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2878. /*
  2879. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2880. *
  2881. * @nbuf: Network buffer
  2882. * Returns: value of mpdu 4th address vaild field
  2883. */
  2884. static inline
  2885. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2886. {
  2887. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2888. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2889. bool ad4_valid = 0;
  2890. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2891. return ad4_valid;
  2892. }
  2893. /*
  2894. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2895. *
  2896. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2897. * Returns: None
  2898. */
  2899. static inline
  2900. void hal_rx_clear_mpdu_desc_info(
  2901. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2902. {
  2903. qdf_mem_zero(rx_mpdu_desc_info,
  2904. sizeof(*rx_mpdu_desc_info));
  2905. }
  2906. /*
  2907. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2908. *
  2909. * @msdu_link_ptr: HAL view of msdu link ptr
  2910. * @size: number of msdu link pointers
  2911. * Returns: None
  2912. */
  2913. static inline
  2914. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2915. int size)
  2916. {
  2917. qdf_mem_zero(msdu_link_ptr,
  2918. (sizeof(*msdu_link_ptr) * size));
  2919. }
  2920. /*
  2921. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2922. * @msdu_link_ptr: msdu link pointer
  2923. * @mpdu_desc_info: mpdu descriptor info
  2924. *
  2925. * Build a list of msdus using msdu link pointer. If the
  2926. * number of msdus are more, chain them together
  2927. *
  2928. * Returns: Number of processed msdus
  2929. */
  2930. static inline
  2931. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2932. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2933. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2934. {
  2935. int j;
  2936. struct rx_msdu_link *msdu_link_ptr =
  2937. &msdu_link_ptr_info->msdu_link;
  2938. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2939. struct rx_msdu_details *msdu_details =
  2940. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2941. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2942. struct rx_msdu_desc_info *msdu_desc_info;
  2943. uint8_t fragno, more_frag;
  2944. uint8_t *rx_desc_info;
  2945. struct hal_rx_msdu_list msdu_list;
  2946. for (j = 0; j < num_msdus; j++) {
  2947. msdu_desc_info =
  2948. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2949. msdu_list.msdu_info[j].msdu_flags =
  2950. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2951. msdu_list.msdu_info[j].msdu_len =
  2952. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2953. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2954. &msdu_details[j].buffer_addr_info_details);
  2955. }
  2956. /* Chain msdu links together */
  2957. if (prev_msdu_link_ptr) {
  2958. /* 31-0 bits of the physical address */
  2959. prev_msdu_link_ptr->
  2960. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2961. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2962. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2963. /* 39-32 bits of the physical address */
  2964. prev_msdu_link_ptr->
  2965. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2966. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2967. >> 32) &&
  2968. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2969. prev_msdu_link_ptr->
  2970. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2971. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2972. }
  2973. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2974. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2975. /* mark first and last MSDUs */
  2976. rx_desc_info = qdf_nbuf_data(msdu);
  2977. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2978. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2979. /* TODO: create skb->fragslist[] */
  2980. if (more_frag == 0) {
  2981. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2982. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2983. } else if (fragno == 1) {
  2984. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2985. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2986. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2987. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2988. }
  2989. num_msdus++;
  2990. /* Number of MSDUs per mpdu descriptor is updated */
  2991. mpdu_desc_info->msdu_count += num_msdus;
  2992. } else {
  2993. num_msdus = 0;
  2994. prev_msdu_link_ptr = msdu_link_ptr;
  2995. }
  2996. return num_msdus;
  2997. }
  2998. /*
  2999. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  3000. *
  3001. * @ring_desc: HAL view of ring descriptor
  3002. * @mpdu_des_info: saved mpdu desc info
  3003. * @msdu_link_ptr: saved msdu link ptr
  3004. *
  3005. * API used explicitely for rx defrag to update ring desc with
  3006. * mpdu desc info and msdu link ptr before reinjecting the
  3007. * packet back to REO
  3008. *
  3009. * Returns: None
  3010. */
  3011. static inline
  3012. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  3013. void *saved_mpdu_desc_info,
  3014. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  3015. {
  3016. struct reo_entrance_ring *reo_ent_ring;
  3017. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  3018. struct hal_buf_info buf_info;
  3019. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  3020. reo_ring_mpdu_desc_info = &reo_ent_ring->
  3021. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  3022. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  3023. sizeof(*reo_ring_mpdu_desc_info));
  3024. /*
  3025. * TODO: Check for additional fields that need configuration in
  3026. * reo_ring_mpdu_desc_info
  3027. */
  3028. /* Update msdu_link_ptr in the reo entrance ring */
  3029. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  3030. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  3031. buf_info.sw_cookie =
  3032. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  3033. }
  3034. /*
  3035. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  3036. *
  3037. * @msdu_link_desc_va: msdu link descriptor handle
  3038. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  3039. *
  3040. * API used to save msdu link information along with physical
  3041. * address. The API also copues the sw cookie.
  3042. *
  3043. * Returns: None
  3044. */
  3045. static inline
  3046. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  3047. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  3048. struct hal_buf_info *hbi)
  3049. {
  3050. struct rx_msdu_link *msdu_link_ptr =
  3051. (struct rx_msdu_link *)msdu_link_desc_va;
  3052. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  3053. sizeof(struct rx_msdu_link));
  3054. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  3055. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  3056. }
  3057. /*
  3058. * hal_rx_get_desc_len(): Returns rx descriptor length
  3059. *
  3060. * Returns the size of rx_pkt_tlvs which follows the
  3061. * data in the nbuf
  3062. *
  3063. * Returns: Length of rx descriptor
  3064. */
  3065. static inline
  3066. uint16_t hal_rx_get_desc_len(void)
  3067. {
  3068. return sizeof(struct rx_pkt_tlvs);
  3069. }
  3070. /*
  3071. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  3072. * reo_entrance_ring descriptor
  3073. *
  3074. * @reo_ent_desc: reo_entrance_ring descriptor
  3075. * Returns: value of rxdma_push_reason
  3076. */
  3077. static inline
  3078. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  3079. {
  3080. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  3081. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  3082. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  3083. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  3084. }
  3085. /**
  3086. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  3087. * reo_entrance_ring descriptor
  3088. * @reo_ent_desc: reo_entrance_ring descriptor
  3089. * Return: value of rxdma_error_code
  3090. */
  3091. static inline
  3092. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  3093. {
  3094. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  3095. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  3096. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  3097. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  3098. }
  3099. /**
  3100. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  3101. * save it to hal_wbm_err_desc_info structure passed by caller
  3102. * @wbm_desc: wbm ring descriptor
  3103. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  3104. * Return: void
  3105. */
  3106. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  3107. struct hal_wbm_err_desc_info *wbm_er_info)
  3108. {
  3109. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  3110. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  3111. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  3112. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  3113. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  3114. }
  3115. /**
  3116. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  3117. * the reserved bytes of rx_tlv_hdr
  3118. * @buf: start of rx_tlv_hdr
  3119. * @wbm_er_info: hal_wbm_err_desc_info structure
  3120. * Return: void
  3121. */
  3122. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  3123. struct hal_wbm_err_desc_info *wbm_er_info)
  3124. {
  3125. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3126. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  3127. sizeof(struct hal_wbm_err_desc_info));
  3128. }
  3129. /**
  3130. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  3131. * the reserved bytes of rx_tlv_hdr.
  3132. * @buf: start of rx_tlv_hdr
  3133. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  3134. * Return: void
  3135. */
  3136. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  3137. struct hal_wbm_err_desc_info *wbm_er_info)
  3138. {
  3139. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3140. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  3141. sizeof(struct hal_wbm_err_desc_info));
  3142. }
  3143. #endif /* _HAL_RX_H */