va-macro.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/bitops.h>
  8. #include <linux/clk.h>
  9. #include <linux/io.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <sound/soc.h>
  14. #include <sound/soc-dapm.h>
  15. #include <sound/tlv.h>
  16. #include <linux/pm_runtime.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include <soc/swr-common.h>
  19. #include <soc/swr-wcd.h>
  20. #include <dsp/digital-cdc-rsc-mgr.h>
  21. #include "bolero-cdc.h"
  22. #include "bolero-cdc-registers.h"
  23. #include "bolero-clk-rsc.h"
  24. /* pm runtime auto suspend timer in msecs */
  25. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  26. #define VA_MACRO_MAX_OFFSET 0x1000
  27. #define VA_MACRO_NUM_DECIMATORS 8
  28. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  29. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE)
  34. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  35. #define CF_MIN_3DB_4HZ 0x0
  36. #define CF_MIN_3DB_75HZ 0x1
  37. #define CF_MIN_3DB_150HZ 0x2
  38. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  39. #define VA_MACRO_MCLK_FREQ 9600000
  40. #define VA_MACRO_TX_PATH_OFFSET 0x80
  41. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  42. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  43. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  44. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  45. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  46. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  47. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  48. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  49. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  50. #define MAX_RETRY_ATTEMPTS 500
  51. #define VA_MACRO_SWR_STRING_LEN 80
  52. #define VA_MACRO_CHILD_DEVICES_MAX 3
  53. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  54. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  55. module_param(va_tx_unmute_delay, int, 0664);
  56. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  57. static int va_macro_core_vote(void *handle, bool enable);
  58. enum {
  59. VA_MACRO_AIF_INVALID = 0,
  60. VA_MACRO_AIF1_CAP,
  61. VA_MACRO_AIF2_CAP,
  62. VA_MACRO_AIF3_CAP,
  63. VA_MACRO_MAX_DAIS,
  64. };
  65. enum {
  66. VA_MACRO_DEC0,
  67. VA_MACRO_DEC1,
  68. VA_MACRO_DEC2,
  69. VA_MACRO_DEC3,
  70. VA_MACRO_DEC4,
  71. VA_MACRO_DEC5,
  72. VA_MACRO_DEC6,
  73. VA_MACRO_DEC7,
  74. VA_MACRO_DEC_MAX,
  75. };
  76. enum {
  77. VA_MACRO_CLK_DIV_2,
  78. VA_MACRO_CLK_DIV_3,
  79. VA_MACRO_CLK_DIV_4,
  80. VA_MACRO_CLK_DIV_6,
  81. VA_MACRO_CLK_DIV_8,
  82. VA_MACRO_CLK_DIV_16,
  83. };
  84. enum {
  85. MSM_DMIC,
  86. SWR_MIC,
  87. };
  88. enum {
  89. TX_MCLK,
  90. VA_MCLK,
  91. };
  92. struct va_mute_work {
  93. struct va_macro_priv *va_priv;
  94. u32 decimator;
  95. struct delayed_work dwork;
  96. };
  97. struct hpf_work {
  98. struct va_macro_priv *va_priv;
  99. u8 decimator;
  100. u8 hpf_cut_off_freq;
  101. struct delayed_work dwork;
  102. };
  103. /* Hold instance to soundwire platform device */
  104. struct va_macro_swr_ctrl_data {
  105. struct platform_device *va_swr_pdev;
  106. };
  107. struct va_macro_swr_ctrl_platform_data {
  108. void *handle; /* holds codec private data */
  109. int (*read)(void *handle, int reg);
  110. int (*write)(void *handle, int reg, int val);
  111. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  112. int (*clk)(void *handle, bool enable);
  113. int (*core_vote)(void *handle, bool enable);
  114. int (*handle_irq)(void *handle,
  115. irqreturn_t (*swrm_irq_handler)(int irq,
  116. void *data),
  117. void *swrm_handle,
  118. int action);
  119. };
  120. struct va_macro_priv {
  121. struct device *dev;
  122. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  123. bool va_without_decimation;
  124. struct clk *lpass_audio_hw_vote;
  125. struct mutex mclk_lock;
  126. struct mutex swr_clk_lock;
  127. struct snd_soc_component *component;
  128. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  129. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  130. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  131. u16 dmic_clk_div;
  132. u16 va_mclk_users;
  133. int swr_clk_users;
  134. bool reset_swr;
  135. struct device_node *va_swr_gpio_p;
  136. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  137. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  138. struct work_struct va_macro_add_child_devices_work;
  139. int child_count;
  140. u16 mclk_mux_sel;
  141. char __iomem *va_io_base;
  142. char __iomem *va_island_mode_muxsel;
  143. struct platform_device *pdev_child_devices
  144. [VA_MACRO_CHILD_DEVICES_MAX];
  145. struct regulator *micb_supply;
  146. u32 micb_voltage;
  147. u32 micb_current;
  148. u32 version;
  149. u32 is_used_va_swr_gpio;
  150. int micb_users;
  151. u16 default_clk_id;
  152. u16 clk_id;
  153. int tx_swr_clk_cnt;
  154. int va_swr_clk_cnt;
  155. int va_clk_status;
  156. int tx_clk_status;
  157. int dapm_tx_clk_status;
  158. bool lpi_enable;
  159. bool register_event_listener;
  160. bool clk_div_switch;
  161. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  162. u16 current_clk_id;
  163. int pcm_rate[VA_MACRO_NUM_DECIMATORS];
  164. };
  165. static bool va_macro_get_data(struct snd_soc_component *component,
  166. struct device **va_dev,
  167. struct va_macro_priv **va_priv,
  168. const char *func_name)
  169. {
  170. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  171. if (!(*va_dev)) {
  172. dev_err(component->dev,
  173. "%s: null device for macro!\n", func_name);
  174. return false;
  175. }
  176. *va_priv = dev_get_drvdata((*va_dev));
  177. if (!(*va_priv) || !(*va_priv)->component) {
  178. dev_err(component->dev,
  179. "%s: priv is null for macro!\n", func_name);
  180. return false;
  181. }
  182. return true;
  183. }
  184. static int va_macro_clk_div_get(struct snd_soc_component *component)
  185. {
  186. struct device *va_dev = NULL;
  187. struct va_macro_priv *va_priv = NULL;
  188. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  189. return -EINVAL;
  190. if ((va_priv->version >= BOLERO_VERSION_2_0)
  191. && va_priv->clk_div_switch
  192. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  193. return VA_MACRO_CLK_DIV_8;
  194. return va_priv->dmic_clk_div;
  195. }
  196. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  197. bool mclk_enable, bool dapm)
  198. {
  199. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  200. int ret = 0;
  201. if (regmap == NULL) {
  202. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  203. return -EINVAL;
  204. }
  205. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  206. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  207. mutex_lock(&va_priv->mclk_lock);
  208. if (mclk_enable) {
  209. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  210. va_priv->default_clk_id,
  211. va_priv->clk_id,
  212. true);
  213. if (ret < 0) {
  214. dev_err(va_priv->dev,
  215. "%s: va request clock en failed\n",
  216. __func__);
  217. goto exit;
  218. }
  219. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  220. true);
  221. if (va_priv->va_mclk_users == 0) {
  222. regcache_mark_dirty(regmap);
  223. regcache_sync_region(regmap,
  224. VA_START_OFFSET,
  225. VA_MAX_OFFSET);
  226. }
  227. va_priv->va_mclk_users++;
  228. } else {
  229. if (va_priv->va_mclk_users <= 0) {
  230. dev_err(va_priv->dev, "%s: clock already disabled\n",
  231. __func__);
  232. va_priv->va_mclk_users = 0;
  233. goto exit;
  234. }
  235. va_priv->va_mclk_users--;
  236. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  237. false);
  238. bolero_clk_rsc_request_clock(va_priv->dev,
  239. va_priv->default_clk_id,
  240. va_priv->clk_id,
  241. false);
  242. }
  243. exit:
  244. mutex_unlock(&va_priv->mclk_lock);
  245. return ret;
  246. }
  247. static int va_macro_event_handler(struct snd_soc_component *component,
  248. u16 event, u32 data)
  249. {
  250. struct device *va_dev = NULL;
  251. struct va_macro_priv *va_priv = NULL;
  252. int retry_cnt = MAX_RETRY_ATTEMPTS;
  253. int ret = 0;
  254. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  255. return -EINVAL;
  256. switch (event) {
  257. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  258. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  259. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  260. __func__, retry_cnt);
  261. /*
  262. * Userspace takes 10 seconds to close
  263. * the session when pcm_start fails due to concurrency
  264. * with PDR/SSR. Loop and check every 20ms till 10
  265. * seconds for va_mclk user count to get reset to 0
  266. * which ensures userspace teardown is done and SSR
  267. * powerup seq can proceed.
  268. */
  269. msleep(20);
  270. retry_cnt--;
  271. }
  272. if (retry_cnt == 0)
  273. dev_err(va_dev,
  274. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  275. __func__);
  276. break;
  277. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  278. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  279. va_macro_core_vote(va_priv, true);
  280. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  281. va_priv->default_clk_id,
  282. VA_CORE_CLK, true);
  283. if (ret < 0)
  284. dev_err_ratelimited(va_priv->dev,
  285. "%s, failed to enable clk, ret:%d\n",
  286. __func__, ret);
  287. else
  288. bolero_clk_rsc_request_clock(va_priv->dev,
  289. va_priv->default_clk_id,
  290. VA_CORE_CLK, false);
  291. va_macro_core_vote(va_priv, false);
  292. break;
  293. case BOLERO_MACRO_EVT_SSR_UP:
  294. trace_printk("%s, enter SSR up\n", __func__);
  295. /* reset swr after ssr/pdr */
  296. va_priv->reset_swr = true;
  297. if (va_priv->swr_ctrl_data)
  298. swrm_wcd_notify(
  299. va_priv->swr_ctrl_data[0].va_swr_pdev,
  300. SWR_DEVICE_SSR_UP, NULL);
  301. break;
  302. case BOLERO_MACRO_EVT_CLK_RESET:
  303. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  304. break;
  305. case BOLERO_MACRO_EVT_SSR_DOWN:
  306. if (va_priv->swr_ctrl_data) {
  307. swrm_wcd_notify(
  308. va_priv->swr_ctrl_data[0].va_swr_pdev,
  309. SWR_DEVICE_SSR_DOWN, NULL);
  310. }
  311. if ((!pm_runtime_enabled(va_dev) ||
  312. !pm_runtime_suspended(va_dev))) {
  313. ret = bolero_runtime_suspend(va_dev);
  314. if (!ret) {
  315. pm_runtime_disable(va_dev);
  316. pm_runtime_set_suspended(va_dev);
  317. pm_runtime_enable(va_dev);
  318. }
  319. }
  320. break;
  321. default:
  322. break;
  323. }
  324. return 0;
  325. }
  326. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  327. struct snd_kcontrol *kcontrol, int event)
  328. {
  329. struct snd_soc_component *component =
  330. snd_soc_dapm_to_component(w->dapm);
  331. struct device *va_dev = NULL;
  332. struct va_macro_priv *va_priv = NULL;
  333. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  334. return -EINVAL;
  335. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  336. switch (event) {
  337. case SND_SOC_DAPM_PRE_PMU:
  338. va_priv->va_swr_clk_cnt++;
  339. break;
  340. case SND_SOC_DAPM_POST_PMD:
  341. va_priv->va_swr_clk_cnt--;
  342. break;
  343. default:
  344. break;
  345. }
  346. return 0;
  347. }
  348. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  349. struct snd_kcontrol *kcontrol, int event)
  350. {
  351. struct snd_soc_component *component =
  352. snd_soc_dapm_to_component(w->dapm);
  353. int ret = 0;
  354. struct device *va_dev = NULL;
  355. struct va_macro_priv *va_priv = NULL;
  356. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  357. return -EINVAL;
  358. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  359. __func__, event, va_priv->lpi_enable);
  360. if (!va_priv->lpi_enable)
  361. return ret;
  362. switch (event) {
  363. case SND_SOC_DAPM_PRE_PMU:
  364. dev_dbg(component->dev,
  365. "%s: va_swr_clk_cnt %d, tx_swr_clk_cnt %d, tx_clk_status %d\n",
  366. __func__, va_priv->va_swr_clk_cnt,
  367. va_priv->tx_swr_clk_cnt, va_priv->tx_clk_status);
  368. if (va_priv->current_clk_id == VA_CORE_CLK) {
  369. return 0;
  370. } else if ( va_priv->va_swr_clk_cnt != 0 &&
  371. va_priv->tx_clk_status) {
  372. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  373. va_priv->default_clk_id,
  374. VA_CORE_CLK,
  375. true);
  376. if (ret) {
  377. dev_dbg(component->dev,
  378. "%s: request clock VA_CLK enable failed\n",
  379. __func__);
  380. break;
  381. }
  382. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  383. va_priv->default_clk_id,
  384. TX_CORE_CLK,
  385. false);
  386. if (ret) {
  387. dev_dbg(component->dev,
  388. "%s: request clock TX_CLK enable failed\n",
  389. __func__);
  390. bolero_clk_rsc_request_clock(va_priv->dev,
  391. va_priv->default_clk_id,
  392. VA_CORE_CLK,
  393. false);
  394. break;
  395. }
  396. va_priv->current_clk_id = VA_CORE_CLK;
  397. }
  398. break;
  399. case SND_SOC_DAPM_POST_PMD:
  400. if (va_priv->current_clk_id == VA_CORE_CLK &&
  401. va_priv->va_swr_clk_cnt != 0 &&
  402. va_priv->tx_clk_status) {
  403. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  404. va_priv->default_clk_id,
  405. TX_CORE_CLK,
  406. true);
  407. if (ret) {
  408. dev_dbg(component->dev,
  409. "%s: request clock TX_CLK disable failed\n",
  410. __func__);
  411. break;
  412. }
  413. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  414. va_priv->default_clk_id,
  415. VA_CORE_CLK,
  416. false);
  417. if (ret) {
  418. dev_dbg(component->dev,
  419. "%s: request clock VA_CLK disable failed\n",
  420. __func__);
  421. bolero_clk_rsc_request_clock(va_priv->dev,
  422. TX_CORE_CLK,
  423. TX_CORE_CLK,
  424. false);
  425. break;
  426. }
  427. va_priv->current_clk_id = TX_CORE_CLK;
  428. }
  429. break;
  430. default:
  431. dev_err(va_priv->dev,
  432. "%s: invalid DAPM event %d\n", __func__, event);
  433. ret = -EINVAL;
  434. }
  435. return ret;
  436. }
  437. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  438. struct snd_kcontrol *kcontrol, int event)
  439. {
  440. struct snd_soc_component *component =
  441. snd_soc_dapm_to_component(w->dapm);
  442. int ret = 0;
  443. struct device *va_dev = NULL;
  444. struct va_macro_priv *va_priv = NULL;
  445. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  446. return -EINVAL;
  447. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  448. __func__, event, va_priv->lpi_enable);
  449. if (!va_priv->lpi_enable)
  450. return ret;
  451. switch (event) {
  452. case SND_SOC_DAPM_PRE_PMU:
  453. if (va_priv->lpass_audio_hw_vote) {
  454. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  455. va_priv->lpass_audio_hw_vote, va_dev);
  456. if (ret)
  457. dev_err(va_dev,
  458. "%s: lpass audio hw enable failed\n",
  459. __func__);
  460. }
  461. if (!ret) {
  462. if (bolero_tx_clk_switch(component, VA_CORE_CLK))
  463. dev_dbg(va_dev, "%s: clock switch failed\n",
  464. __func__);
  465. }
  466. if (va_priv->lpi_enable) {
  467. bolero_register_event_listener(component, true);
  468. va_priv->register_event_listener = true;
  469. }
  470. break;
  471. case SND_SOC_DAPM_POST_PMD:
  472. if (va_priv->register_event_listener) {
  473. va_priv->register_event_listener = false;
  474. bolero_register_event_listener(component, false);
  475. }
  476. if (bolero_tx_clk_switch(component, TX_CORE_CLK))
  477. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  478. if (va_priv->lpass_audio_hw_vote)
  479. digital_cdc_rsc_mgr_hw_vote_disable(
  480. va_priv->lpass_audio_hw_vote, va_dev);
  481. break;
  482. default:
  483. dev_err(va_priv->dev,
  484. "%s: invalid DAPM event %d\n", __func__, event);
  485. ret = -EINVAL;
  486. }
  487. return ret;
  488. }
  489. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  490. struct snd_kcontrol *kcontrol, int event)
  491. {
  492. struct device *va_dev = NULL;
  493. struct va_macro_priv *va_priv = NULL;
  494. struct snd_soc_component *component =
  495. snd_soc_dapm_to_component(w->dapm);
  496. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  497. return -EINVAL;
  498. if (SND_SOC_DAPM_EVENT_ON(event))
  499. ++va_priv->tx_swr_clk_cnt;
  500. if (SND_SOC_DAPM_EVENT_OFF(event))
  501. --va_priv->tx_swr_clk_cnt;
  502. return 0;
  503. }
  504. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  505. struct snd_kcontrol *kcontrol, int event)
  506. {
  507. struct snd_soc_component *component =
  508. snd_soc_dapm_to_component(w->dapm);
  509. int ret = 0;
  510. struct device *va_dev = NULL;
  511. struct va_macro_priv *va_priv = NULL;
  512. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  513. return -EINVAL;
  514. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  515. switch (event) {
  516. case SND_SOC_DAPM_PRE_PMU:
  517. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  518. va_priv->default_clk_id,
  519. TX_CORE_CLK,
  520. true);
  521. if (!ret)
  522. va_priv->dapm_tx_clk_status++;
  523. if (va_priv->lpi_enable)
  524. ret = va_macro_mclk_enable(va_priv, 1, true);
  525. else
  526. ret = bolero_tx_mclk_enable(component, 1);
  527. break;
  528. case SND_SOC_DAPM_POST_PMD:
  529. if (va_priv->lpi_enable) {
  530. va_macro_mclk_enable(va_priv, 0, true);
  531. } else {
  532. bolero_tx_mclk_enable(component, 0);
  533. }
  534. if (va_priv->dapm_tx_clk_status > 0) {
  535. bolero_clk_rsc_request_clock(va_priv->dev,
  536. va_priv->default_clk_id,
  537. TX_CORE_CLK,
  538. false);
  539. va_priv->dapm_tx_clk_status--;
  540. }
  541. break;
  542. default:
  543. dev_err(va_priv->dev,
  544. "%s: invalid DAPM event %d\n", __func__, event);
  545. ret = -EINVAL;
  546. }
  547. return ret;
  548. }
  549. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  550. struct regmap *regmap, int clk_type,
  551. bool enable)
  552. {
  553. int ret = 0, clk_tx_ret = 0;
  554. dev_dbg(va_priv->dev,
  555. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  556. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  557. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  558. if (enable) {
  559. if (va_priv->swr_clk_users == 0) {
  560. msm_cdc_pinctrl_select_active_state(
  561. va_priv->va_swr_gpio_p);
  562. msm_cdc_pinctrl_set_wakeup_capable(
  563. va_priv->va_swr_gpio_p, false);
  564. }
  565. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  566. TX_CORE_CLK,
  567. TX_CORE_CLK,
  568. true);
  569. if (clk_type == TX_MCLK) {
  570. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  571. TX_CORE_CLK,
  572. TX_CORE_CLK,
  573. true);
  574. if (ret < 0) {
  575. if (va_priv->swr_clk_users == 0)
  576. msm_cdc_pinctrl_select_sleep_state(
  577. va_priv->va_swr_gpio_p);
  578. dev_err_ratelimited(va_priv->dev,
  579. "%s: swr request clk failed\n",
  580. __func__);
  581. goto done;
  582. }
  583. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  584. true);
  585. }
  586. if (clk_type == VA_MCLK) {
  587. ret = va_macro_mclk_enable(va_priv, 1, true);
  588. if (ret < 0) {
  589. if (va_priv->swr_clk_users == 0)
  590. msm_cdc_pinctrl_select_sleep_state(
  591. va_priv->va_swr_gpio_p);
  592. dev_err_ratelimited(va_priv->dev,
  593. "%s: request clock enable failed\n",
  594. __func__);
  595. goto done;
  596. }
  597. }
  598. if (va_priv->swr_clk_users == 0) {
  599. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  600. __func__, va_priv->reset_swr);
  601. if (va_priv->reset_swr)
  602. regmap_update_bits(regmap,
  603. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  604. 0x02, 0x02);
  605. regmap_update_bits(regmap,
  606. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  607. 0x01, 0x01);
  608. if (va_priv->reset_swr)
  609. regmap_update_bits(regmap,
  610. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  611. 0x02, 0x00);
  612. va_priv->reset_swr = false;
  613. }
  614. if (!clk_tx_ret)
  615. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  616. TX_CORE_CLK,
  617. TX_CORE_CLK,
  618. false);
  619. va_priv->swr_clk_users++;
  620. } else {
  621. if (va_priv->swr_clk_users <= 0) {
  622. dev_err_ratelimited(va_priv->dev,
  623. "va swrm clock users already 0\n");
  624. va_priv->swr_clk_users = 0;
  625. return 0;
  626. }
  627. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  628. TX_CORE_CLK,
  629. TX_CORE_CLK,
  630. true);
  631. va_priv->swr_clk_users--;
  632. if (va_priv->swr_clk_users == 0)
  633. regmap_update_bits(regmap,
  634. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  635. 0x01, 0x00);
  636. if (clk_type == VA_MCLK)
  637. va_macro_mclk_enable(va_priv, 0, true);
  638. if (clk_type == TX_MCLK) {
  639. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  640. false);
  641. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  642. TX_CORE_CLK,
  643. TX_CORE_CLK,
  644. false);
  645. if (ret < 0) {
  646. dev_err_ratelimited(va_priv->dev,
  647. "%s: swr request clk failed\n",
  648. __func__);
  649. goto done;
  650. }
  651. }
  652. if (!clk_tx_ret)
  653. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  654. TX_CORE_CLK,
  655. TX_CORE_CLK,
  656. false);
  657. if (va_priv->swr_clk_users == 0) {
  658. msm_cdc_pinctrl_set_wakeup_capable(
  659. va_priv->va_swr_gpio_p, true);
  660. msm_cdc_pinctrl_select_sleep_state(
  661. va_priv->va_swr_gpio_p);
  662. }
  663. }
  664. return 0;
  665. done:
  666. if (!clk_tx_ret)
  667. bolero_clk_rsc_request_clock(va_priv->dev,
  668. TX_CORE_CLK,
  669. TX_CORE_CLK,
  670. false);
  671. return ret;
  672. }
  673. static int va_macro_core_vote(void *handle, bool enable)
  674. {
  675. int rc = 0;
  676. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  677. if (va_priv == NULL) {
  678. pr_err("%s: va priv data is NULL\n", __func__);
  679. return -EINVAL;
  680. }
  681. if (enable) {
  682. pm_runtime_get_sync(va_priv->dev);
  683. if (bolero_check_core_votes(va_priv->dev))
  684. rc = 0;
  685. else
  686. rc = -ENOTSYNC;
  687. } else {
  688. pm_runtime_put_autosuspend(va_priv->dev);
  689. pm_runtime_mark_last_busy(va_priv->dev);
  690. }
  691. return rc;
  692. }
  693. static int va_macro_swrm_clock(void *handle, bool enable)
  694. {
  695. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  696. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  697. int ret = 0;
  698. if (regmap == NULL) {
  699. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  700. return -EINVAL;
  701. }
  702. mutex_lock(&va_priv->swr_clk_lock);
  703. dev_dbg(va_priv->dev,
  704. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  705. __func__, (enable ? "enable" : "disable"),
  706. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  707. if (enable) {
  708. pm_runtime_get_sync(va_priv->dev);
  709. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  710. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  711. VA_MCLK, enable);
  712. if (ret) {
  713. pm_runtime_mark_last_busy(va_priv->dev);
  714. pm_runtime_put_autosuspend(va_priv->dev);
  715. goto done;
  716. }
  717. va_priv->va_clk_status++;
  718. } else {
  719. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  720. TX_MCLK, enable);
  721. if (ret) {
  722. pm_runtime_mark_last_busy(va_priv->dev);
  723. pm_runtime_put_autosuspend(va_priv->dev);
  724. goto done;
  725. }
  726. va_priv->tx_clk_status++;
  727. }
  728. pm_runtime_mark_last_busy(va_priv->dev);
  729. pm_runtime_put_autosuspend(va_priv->dev);
  730. } else {
  731. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  732. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  733. VA_MCLK, enable);
  734. if (ret)
  735. goto done;
  736. --va_priv->va_clk_status;
  737. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  738. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  739. TX_MCLK, enable);
  740. if (ret)
  741. goto done;
  742. --va_priv->tx_clk_status;
  743. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  744. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  745. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  746. VA_MCLK, enable);
  747. if (ret)
  748. goto done;
  749. --va_priv->va_clk_status;
  750. } else {
  751. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  752. TX_MCLK, enable);
  753. if (ret)
  754. goto done;
  755. --va_priv->tx_clk_status;
  756. }
  757. } else {
  758. dev_dbg(va_priv->dev,
  759. "%s: Both clocks are disabled\n", __func__);
  760. }
  761. }
  762. dev_dbg(va_priv->dev,
  763. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  764. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  765. va_priv->va_clk_status);
  766. done:
  767. mutex_unlock(&va_priv->swr_clk_lock);
  768. return ret;
  769. }
  770. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  771. {
  772. u16 adc_mux_reg = 0, adc_reg = 0;
  773. u16 adc_n = BOLERO_ADC_MAX;
  774. bool ret = false;
  775. struct device *va_dev = NULL;
  776. struct va_macro_priv *va_priv = NULL;
  777. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  778. return ret;
  779. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  780. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  781. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  782. if (va_priv->version == BOLERO_VERSION_2_1)
  783. return true;
  784. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  785. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  786. adc_n = snd_soc_component_read(component, adc_reg) &
  787. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  788. if (adc_n < BOLERO_ADC_MAX)
  789. return true;
  790. }
  791. return ret;
  792. }
  793. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  794. {
  795. struct delayed_work *hpf_delayed_work;
  796. struct hpf_work *hpf_work;
  797. struct va_macro_priv *va_priv;
  798. struct snd_soc_component *component;
  799. u16 dec_cfg_reg, hpf_gate_reg;
  800. u8 hpf_cut_off_freq;
  801. u16 adc_reg = 0, adc_n = 0;
  802. hpf_delayed_work = to_delayed_work(work);
  803. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  804. va_priv = hpf_work->va_priv;
  805. component = va_priv->component;
  806. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  807. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  808. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  809. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  810. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  811. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  812. __func__, hpf_work->decimator, hpf_cut_off_freq);
  813. if (is_amic_enabled(component, hpf_work->decimator)) {
  814. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  815. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  816. adc_n = snd_soc_component_read(component, adc_reg) &
  817. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  818. /* analog mic clear TX hold */
  819. bolero_clear_amic_tx_hold(component->dev, adc_n);
  820. snd_soc_component_update_bits(component,
  821. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  822. hpf_cut_off_freq << 5);
  823. snd_soc_component_update_bits(component, hpf_gate_reg,
  824. 0x03, 0x02);
  825. /* Add delay between toggle hpf gate based on sample rate */
  826. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  827. case 0:
  828. usleep_range(125, 130);
  829. break;
  830. case 1:
  831. usleep_range(62, 65);
  832. break;
  833. case 3:
  834. usleep_range(31, 32);
  835. break;
  836. case 4:
  837. usleep_range(20, 21);
  838. break;
  839. case 5:
  840. usleep_range(10, 11);
  841. break;
  842. case 6:
  843. usleep_range(5, 6);
  844. break;
  845. default:
  846. usleep_range(125, 130);
  847. }
  848. snd_soc_component_update_bits(component, hpf_gate_reg,
  849. 0x03, 0x01);
  850. } else {
  851. snd_soc_component_update_bits(component,
  852. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  853. hpf_cut_off_freq << 5);
  854. snd_soc_component_update_bits(component, hpf_gate_reg,
  855. 0x02, 0x02);
  856. /* Minimum 1 clk cycle delay is required as per HW spec */
  857. usleep_range(1000, 1010);
  858. snd_soc_component_update_bits(component, hpf_gate_reg,
  859. 0x02, 0x00);
  860. }
  861. }
  862. static void va_macro_mute_update_callback(struct work_struct *work)
  863. {
  864. struct va_mute_work *va_mute_dwork;
  865. struct snd_soc_component *component = NULL;
  866. struct va_macro_priv *va_priv;
  867. struct delayed_work *delayed_work;
  868. u16 tx_vol_ctl_reg, decimator;
  869. delayed_work = to_delayed_work(work);
  870. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  871. va_priv = va_mute_dwork->va_priv;
  872. component = va_priv->component;
  873. decimator = va_mute_dwork->decimator;
  874. tx_vol_ctl_reg =
  875. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  876. VA_MACRO_TX_PATH_OFFSET * decimator;
  877. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  878. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  879. __func__, decimator);
  880. }
  881. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  882. struct snd_ctl_elem_value *ucontrol)
  883. {
  884. struct snd_soc_dapm_widget *widget =
  885. snd_soc_dapm_kcontrol_widget(kcontrol);
  886. struct snd_soc_component *component =
  887. snd_soc_dapm_to_component(widget->dapm);
  888. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  889. unsigned int val;
  890. u16 mic_sel_reg, dmic_clk_reg;
  891. struct device *va_dev = NULL;
  892. struct va_macro_priv *va_priv = NULL;
  893. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  894. return -EINVAL;
  895. val = ucontrol->value.enumerated.item[0];
  896. if (val > e->items - 1)
  897. return -EINVAL;
  898. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  899. widget->name, val);
  900. switch (e->reg) {
  901. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  902. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  903. break;
  904. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  905. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  906. break;
  907. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  908. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  909. break;
  910. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  911. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  912. break;
  913. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  914. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  915. break;
  916. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  917. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  918. break;
  919. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  920. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  921. break;
  922. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  923. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  924. break;
  925. default:
  926. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  927. __func__, e->reg);
  928. return -EINVAL;
  929. }
  930. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  931. if (val != 0) {
  932. if (val < 5) {
  933. snd_soc_component_update_bits(component,
  934. mic_sel_reg,
  935. 1 << 7, 0x0 << 7);
  936. } else {
  937. snd_soc_component_update_bits(component,
  938. mic_sel_reg,
  939. 1 << 7, 0x1 << 7);
  940. snd_soc_component_update_bits(component,
  941. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  942. 0x80, 0x00);
  943. dmic_clk_reg =
  944. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  945. ((val - 5)/2) * 4;
  946. snd_soc_component_update_bits(component,
  947. dmic_clk_reg,
  948. 0x0E, va_priv->dmic_clk_div << 0x1);
  949. }
  950. }
  951. } else {
  952. /* DMIC selected */
  953. if (val != 0)
  954. snd_soc_component_update_bits(component, mic_sel_reg,
  955. 1 << 7, 1 << 7);
  956. }
  957. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  958. }
  959. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  960. struct snd_ctl_elem_value *ucontrol)
  961. {
  962. struct snd_soc_component *component =
  963. snd_soc_kcontrol_component(kcontrol);
  964. struct device *va_dev = NULL;
  965. struct va_macro_priv *va_priv = NULL;
  966. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  967. return -EINVAL;
  968. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  969. return 0;
  970. }
  971. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  972. struct snd_ctl_elem_value *ucontrol)
  973. {
  974. struct snd_soc_component *component =
  975. snd_soc_kcontrol_component(kcontrol);
  976. struct device *va_dev = NULL;
  977. struct va_macro_priv *va_priv = NULL;
  978. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  979. return -EINVAL;
  980. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  981. return 0;
  982. }
  983. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  984. struct snd_ctl_elem_value *ucontrol)
  985. {
  986. struct snd_soc_dapm_widget *widget =
  987. snd_soc_dapm_kcontrol_widget(kcontrol);
  988. struct snd_soc_component *component =
  989. snd_soc_dapm_to_component(widget->dapm);
  990. struct soc_multi_mixer_control *mixer =
  991. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  992. u32 dai_id = widget->shift;
  993. u32 dec_id = mixer->shift;
  994. struct device *va_dev = NULL;
  995. struct va_macro_priv *va_priv = NULL;
  996. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  997. return -EINVAL;
  998. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  999. ucontrol->value.integer.value[0] = 1;
  1000. else
  1001. ucontrol->value.integer.value[0] = 0;
  1002. return 0;
  1003. }
  1004. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  1005. struct snd_ctl_elem_value *ucontrol)
  1006. {
  1007. struct snd_soc_dapm_widget *widget =
  1008. snd_soc_dapm_kcontrol_widget(kcontrol);
  1009. struct snd_soc_component *component =
  1010. snd_soc_dapm_to_component(widget->dapm);
  1011. struct snd_soc_dapm_update *update = NULL;
  1012. struct soc_multi_mixer_control *mixer =
  1013. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1014. u32 dai_id = widget->shift;
  1015. u32 dec_id = mixer->shift;
  1016. u32 enable = ucontrol->value.integer.value[0];
  1017. struct device *va_dev = NULL;
  1018. struct va_macro_priv *va_priv = NULL;
  1019. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1020. return -EINVAL;
  1021. if (enable)
  1022. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1023. else
  1024. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1025. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1026. return 0;
  1027. }
  1028. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1029. struct snd_kcontrol *kcontrol, int event)
  1030. {
  1031. struct snd_soc_component *component =
  1032. snd_soc_dapm_to_component(w->dapm);
  1033. unsigned int dmic = 0;
  1034. int ret = 0;
  1035. char *wname;
  1036. wname = strpbrk(w->name, "01234567");
  1037. if (!wname) {
  1038. dev_err(component->dev, "%s: widget not found\n", __func__);
  1039. return -EINVAL;
  1040. }
  1041. ret = kstrtouint(wname, 10, &dmic);
  1042. if (ret < 0) {
  1043. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1044. __func__);
  1045. return -EINVAL;
  1046. }
  1047. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1048. __func__, event, dmic);
  1049. switch (event) {
  1050. case SND_SOC_DAPM_PRE_PMU:
  1051. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1052. break;
  1053. case SND_SOC_DAPM_POST_PMD:
  1054. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1055. break;
  1056. }
  1057. return 0;
  1058. }
  1059. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1060. struct snd_kcontrol *kcontrol, int event)
  1061. {
  1062. struct snd_soc_component *component =
  1063. snd_soc_dapm_to_component(w->dapm);
  1064. unsigned int decimator;
  1065. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1066. u16 tx_gain_ctl_reg;
  1067. u8 hpf_cut_off_freq;
  1068. u16 adc_mux_reg = 0;
  1069. u16 tx_fs_reg = 0;
  1070. struct device *va_dev = NULL;
  1071. struct va_macro_priv *va_priv = NULL;
  1072. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1073. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1074. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1075. return -EINVAL;
  1076. decimator = w->shift;
  1077. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1078. w->name, decimator);
  1079. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1080. VA_MACRO_TX_PATH_OFFSET * decimator;
  1081. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1082. VA_MACRO_TX_PATH_OFFSET * decimator;
  1083. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1084. VA_MACRO_TX_PATH_OFFSET * decimator;
  1085. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1086. VA_MACRO_TX_PATH_OFFSET * decimator;
  1087. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1088. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1089. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1090. VA_MACRO_TX_PATH_OFFSET * decimator;
  1091. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1092. tx_fs_reg) & 0x0F);
  1093. switch (event) {
  1094. case SND_SOC_DAPM_PRE_PMU:
  1095. snd_soc_component_update_bits(component,
  1096. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1097. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1098. /* Enable TX PGA Mute */
  1099. snd_soc_component_update_bits(component,
  1100. tx_vol_ctl_reg, 0x10, 0x10);
  1101. break;
  1102. case SND_SOC_DAPM_POST_PMU:
  1103. /* Enable TX CLK */
  1104. snd_soc_component_update_bits(component,
  1105. tx_vol_ctl_reg, 0x20, 0x20);
  1106. if (!is_amic_enabled(component, decimator)) {
  1107. snd_soc_component_update_bits(component,
  1108. hpf_gate_reg, 0x01, 0x00);
  1109. /*
  1110. * Minimum 1 clk cycle delay is required as per HW spec
  1111. */
  1112. usleep_range(1000, 1010);
  1113. }
  1114. hpf_cut_off_freq = (snd_soc_component_read(
  1115. component, dec_cfg_reg) &
  1116. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1117. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1118. hpf_cut_off_freq;
  1119. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1120. snd_soc_component_update_bits(component, dec_cfg_reg,
  1121. TX_HPF_CUT_OFF_FREQ_MASK,
  1122. CF_MIN_3DB_150HZ << 5);
  1123. }
  1124. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1125. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1126. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1127. if (va_tx_unmute_delay < unmute_delay)
  1128. va_tx_unmute_delay = unmute_delay;
  1129. }
  1130. snd_soc_component_update_bits(component,
  1131. hpf_gate_reg, 0x03, 0x02);
  1132. if (!is_amic_enabled(component, decimator))
  1133. snd_soc_component_update_bits(component,
  1134. hpf_gate_reg, 0x03, 0x00);
  1135. /*
  1136. * Minimum 1 clk cycle delay is required as per HW spec
  1137. */
  1138. usleep_range(1000, 1010);
  1139. snd_soc_component_update_bits(component,
  1140. hpf_gate_reg, 0x03, 0x01);
  1141. /*
  1142. * 6ms delay is required as per HW spec
  1143. */
  1144. usleep_range(6000, 6010);
  1145. /* schedule work queue to Remove Mute */
  1146. queue_delayed_work(system_freezable_wq,
  1147. &va_priv->va_mute_dwork[decimator].dwork,
  1148. msecs_to_jiffies(va_tx_unmute_delay));
  1149. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1150. CF_MIN_3DB_150HZ)
  1151. queue_delayed_work(system_freezable_wq,
  1152. &va_priv->va_hpf_work[decimator].dwork,
  1153. msecs_to_jiffies(hpf_delay));
  1154. /* apply gain after decimator is enabled */
  1155. snd_soc_component_write(component, tx_gain_ctl_reg,
  1156. snd_soc_component_read(component, tx_gain_ctl_reg));
  1157. if (va_priv->version == BOLERO_VERSION_2_0) {
  1158. if (snd_soc_component_read(component, adc_mux_reg)
  1159. & SWR_MIC) {
  1160. snd_soc_component_update_bits(component,
  1161. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1162. 0x01, 0x01);
  1163. snd_soc_component_update_bits(component,
  1164. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1165. 0x0E, 0x0C);
  1166. snd_soc_component_update_bits(component,
  1167. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1168. 0x0E, 0x0C);
  1169. snd_soc_component_update_bits(component,
  1170. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1171. 0x0E, 0x00);
  1172. snd_soc_component_update_bits(component,
  1173. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1174. 0x0E, 0x00);
  1175. snd_soc_component_update_bits(component,
  1176. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1177. 0x0E, 0x00);
  1178. snd_soc_component_update_bits(component,
  1179. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1180. 0x0E, 0x00);
  1181. }
  1182. }
  1183. break;
  1184. case SND_SOC_DAPM_PRE_PMD:
  1185. hpf_cut_off_freq =
  1186. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1187. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1188. 0x10, 0x10);
  1189. if (cancel_delayed_work_sync(
  1190. &va_priv->va_hpf_work[decimator].dwork)) {
  1191. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1192. snd_soc_component_update_bits(component,
  1193. dec_cfg_reg,
  1194. TX_HPF_CUT_OFF_FREQ_MASK,
  1195. hpf_cut_off_freq << 5);
  1196. if (is_amic_enabled(component, decimator))
  1197. snd_soc_component_update_bits(component,
  1198. hpf_gate_reg,
  1199. 0x03, 0x02);
  1200. else
  1201. snd_soc_component_update_bits(component,
  1202. hpf_gate_reg,
  1203. 0x03, 0x03);
  1204. /*
  1205. * Minimum 1 clk cycle delay is required
  1206. * as per HW spec
  1207. */
  1208. usleep_range(1000, 1010);
  1209. snd_soc_component_update_bits(component,
  1210. hpf_gate_reg,
  1211. 0x03, 0x01);
  1212. }
  1213. }
  1214. cancel_delayed_work_sync(
  1215. &va_priv->va_mute_dwork[decimator].dwork);
  1216. if (va_priv->version == BOLERO_VERSION_2_0) {
  1217. if (snd_soc_component_read(component, adc_mux_reg)
  1218. & SWR_MIC)
  1219. snd_soc_component_update_bits(component,
  1220. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1221. 0x01, 0x00);
  1222. }
  1223. break;
  1224. case SND_SOC_DAPM_POST_PMD:
  1225. /* Disable TX CLK */
  1226. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1227. 0x20, 0x00);
  1228. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1229. 0x10, 0x00);
  1230. break;
  1231. }
  1232. return 0;
  1233. }
  1234. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1235. struct snd_kcontrol *kcontrol, int event)
  1236. {
  1237. struct snd_soc_component *component =
  1238. snd_soc_dapm_to_component(w->dapm);
  1239. struct device *va_dev = NULL;
  1240. struct va_macro_priv *va_priv = NULL;
  1241. int ret = 0;
  1242. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1243. return -EINVAL;
  1244. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1245. switch (event) {
  1246. case SND_SOC_DAPM_POST_PMU:
  1247. if (va_priv->dapm_tx_clk_status > 0) {
  1248. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1249. va_priv->default_clk_id,
  1250. TX_CORE_CLK,
  1251. false);
  1252. va_priv->dapm_tx_clk_status--;
  1253. }
  1254. break;
  1255. case SND_SOC_DAPM_PRE_PMD:
  1256. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1257. va_priv->default_clk_id,
  1258. TX_CORE_CLK,
  1259. true);
  1260. if (!ret)
  1261. va_priv->dapm_tx_clk_status++;
  1262. break;
  1263. default:
  1264. dev_err(va_priv->dev,
  1265. "%s: invalid DAPM event %d\n", __func__, event);
  1266. ret = -EINVAL;
  1267. break;
  1268. }
  1269. return ret;
  1270. }
  1271. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1272. struct snd_kcontrol *kcontrol, int event)
  1273. {
  1274. struct snd_soc_component *component =
  1275. snd_soc_dapm_to_component(w->dapm);
  1276. struct device *va_dev = NULL;
  1277. struct va_macro_priv *va_priv = NULL;
  1278. int ret = 0;
  1279. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1280. return -EINVAL;
  1281. if (!va_priv->micb_supply) {
  1282. dev_err(va_dev,
  1283. "%s:regulator not provided in dtsi\n", __func__);
  1284. return -EINVAL;
  1285. }
  1286. switch (event) {
  1287. case SND_SOC_DAPM_PRE_PMU:
  1288. if (va_priv->micb_users++ > 0)
  1289. return 0;
  1290. ret = regulator_set_voltage(va_priv->micb_supply,
  1291. va_priv->micb_voltage,
  1292. va_priv->micb_voltage);
  1293. if (ret) {
  1294. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1295. __func__, ret);
  1296. return ret;
  1297. }
  1298. ret = regulator_set_load(va_priv->micb_supply,
  1299. va_priv->micb_current);
  1300. if (ret) {
  1301. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1302. __func__, ret);
  1303. return ret;
  1304. }
  1305. ret = regulator_enable(va_priv->micb_supply);
  1306. if (ret) {
  1307. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1308. __func__, ret);
  1309. return ret;
  1310. }
  1311. break;
  1312. case SND_SOC_DAPM_POST_PMD:
  1313. if (--va_priv->micb_users > 0)
  1314. return 0;
  1315. if (va_priv->micb_users < 0) {
  1316. va_priv->micb_users = 0;
  1317. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1318. __func__);
  1319. return 0;
  1320. }
  1321. ret = regulator_disable(va_priv->micb_supply);
  1322. if (ret) {
  1323. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1324. __func__, ret);
  1325. return ret;
  1326. }
  1327. regulator_set_voltage(va_priv->micb_supply, 0,
  1328. va_priv->micb_voltage);
  1329. regulator_set_load(va_priv->micb_supply, 0);
  1330. break;
  1331. }
  1332. return 0;
  1333. }
  1334. static inline int va_macro_path_get(const char *wname,
  1335. unsigned int *path_num)
  1336. {
  1337. int ret = 0;
  1338. char *widget_name = NULL;
  1339. char *w_name = NULL;
  1340. char *path_num_char = NULL;
  1341. char *path_name = NULL;
  1342. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1343. if (!widget_name)
  1344. return -EINVAL;
  1345. w_name = widget_name;
  1346. path_name = strsep(&widget_name, " ");
  1347. if (!path_name) {
  1348. pr_err("%s: Invalid widget name = %s\n",
  1349. __func__, widget_name);
  1350. ret = -EINVAL;
  1351. goto err;
  1352. }
  1353. path_num_char = strpbrk(path_name, "01234567");
  1354. if (!path_num_char) {
  1355. pr_err("%s: va path index not found\n",
  1356. __func__);
  1357. ret = -EINVAL;
  1358. goto err;
  1359. }
  1360. ret = kstrtouint(path_num_char, 10, path_num);
  1361. if (ret < 0)
  1362. pr_err("%s: Invalid tx path = %s\n",
  1363. __func__, w_name);
  1364. err:
  1365. kfree(w_name);
  1366. return ret;
  1367. }
  1368. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1369. struct snd_ctl_elem_value *ucontrol)
  1370. {
  1371. struct snd_soc_component *component =
  1372. snd_soc_kcontrol_component(kcontrol);
  1373. struct va_macro_priv *priv = NULL;
  1374. struct device *va_dev = NULL;
  1375. int ret = 0;
  1376. int path = 0;
  1377. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1378. return -EINVAL;
  1379. ret = va_macro_path_get(kcontrol->id.name, &path);
  1380. if (ret)
  1381. return ret;
  1382. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1383. return 0;
  1384. }
  1385. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1386. struct snd_ctl_elem_value *ucontrol)
  1387. {
  1388. struct snd_soc_component *component =
  1389. snd_soc_kcontrol_component(kcontrol);
  1390. struct va_macro_priv *priv = NULL;
  1391. struct device *va_dev = NULL;
  1392. int value = ucontrol->value.integer.value[0];
  1393. int ret = 0;
  1394. int path = 0;
  1395. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1396. return -EINVAL;
  1397. ret = va_macro_path_get(kcontrol->id.name, &path);
  1398. if (ret)
  1399. return ret;
  1400. priv->dec_mode[path] = value;
  1401. return 0;
  1402. }
  1403. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1404. struct snd_pcm_hw_params *params,
  1405. struct snd_soc_dai *dai)
  1406. {
  1407. int tx_fs_rate = -EINVAL;
  1408. struct snd_soc_component *component = dai->component;
  1409. u32 decimator, sample_rate;
  1410. u16 tx_fs_reg = 0;
  1411. struct device *va_dev = NULL;
  1412. struct va_macro_priv *va_priv = NULL;
  1413. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1414. return -EINVAL;
  1415. dev_dbg(va_dev,
  1416. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1417. dai->name, dai->id, params_rate(params),
  1418. params_channels(params));
  1419. sample_rate = params_rate(params);
  1420. if (sample_rate > 16000)
  1421. va_priv->clk_div_switch = true;
  1422. else
  1423. va_priv->clk_div_switch = false;
  1424. switch (sample_rate) {
  1425. case 8000:
  1426. tx_fs_rate = 0;
  1427. break;
  1428. case 16000:
  1429. tx_fs_rate = 1;
  1430. break;
  1431. case 32000:
  1432. tx_fs_rate = 3;
  1433. break;
  1434. case 48000:
  1435. tx_fs_rate = 4;
  1436. break;
  1437. case 96000:
  1438. tx_fs_rate = 5;
  1439. break;
  1440. case 192000:
  1441. tx_fs_rate = 6;
  1442. break;
  1443. case 384000:
  1444. tx_fs_rate = 7;
  1445. break;
  1446. default:
  1447. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1448. __func__, params_rate(params));
  1449. return -EINVAL;
  1450. }
  1451. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1452. VA_MACRO_DEC_MAX) {
  1453. if (decimator >= 0) {
  1454. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1455. VA_MACRO_TX_PATH_OFFSET * decimator;
  1456. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1457. __func__, decimator, sample_rate);
  1458. snd_soc_component_update_bits(component, tx_fs_reg,
  1459. 0x0F, tx_fs_rate);
  1460. } else {
  1461. dev_err(va_dev,
  1462. "%s: ERROR: Invalid decimator: %d\n",
  1463. __func__, decimator);
  1464. return -EINVAL;
  1465. }
  1466. }
  1467. return 0;
  1468. }
  1469. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1470. unsigned int *tx_num, unsigned int *tx_slot,
  1471. unsigned int *rx_num, unsigned int *rx_slot)
  1472. {
  1473. struct snd_soc_component *component = dai->component;
  1474. struct device *va_dev = NULL;
  1475. struct va_macro_priv *va_priv = NULL;
  1476. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1477. return -EINVAL;
  1478. switch (dai->id) {
  1479. case VA_MACRO_AIF1_CAP:
  1480. case VA_MACRO_AIF2_CAP:
  1481. case VA_MACRO_AIF3_CAP:
  1482. *tx_slot = va_priv->active_ch_mask[dai->id];
  1483. *tx_num = hweight_long(va_priv->active_ch_mask[dai->id]);
  1484. break;
  1485. default:
  1486. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1487. break;
  1488. }
  1489. return 0;
  1490. }
  1491. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1492. .hw_params = va_macro_hw_params,
  1493. .get_channel_map = va_macro_get_channel_map,
  1494. };
  1495. static struct snd_soc_dai_driver va_macro_dai[] = {
  1496. {
  1497. .name = "va_macro_tx1",
  1498. .id = VA_MACRO_AIF1_CAP,
  1499. .capture = {
  1500. .stream_name = "VA_AIF1 Capture",
  1501. .rates = VA_MACRO_RATES,
  1502. .formats = VA_MACRO_FORMATS,
  1503. .rate_max = 192000,
  1504. .rate_min = 8000,
  1505. .channels_min = 1,
  1506. .channels_max = 8,
  1507. },
  1508. .ops = &va_macro_dai_ops,
  1509. },
  1510. {
  1511. .name = "va_macro_tx2",
  1512. .id = VA_MACRO_AIF2_CAP,
  1513. .capture = {
  1514. .stream_name = "VA_AIF2 Capture",
  1515. .rates = VA_MACRO_RATES,
  1516. .formats = VA_MACRO_FORMATS,
  1517. .rate_max = 192000,
  1518. .rate_min = 8000,
  1519. .channels_min = 1,
  1520. .channels_max = 8,
  1521. },
  1522. .ops = &va_macro_dai_ops,
  1523. },
  1524. {
  1525. .name = "va_macro_tx3",
  1526. .id = VA_MACRO_AIF3_CAP,
  1527. .capture = {
  1528. .stream_name = "VA_AIF3 Capture",
  1529. .rates = VA_MACRO_RATES,
  1530. .formats = VA_MACRO_FORMATS,
  1531. .rate_max = 192000,
  1532. .rate_min = 8000,
  1533. .channels_min = 1,
  1534. .channels_max = 8,
  1535. },
  1536. .ops = &va_macro_dai_ops,
  1537. },
  1538. };
  1539. #define STRING(name) #name
  1540. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1541. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1542. static const struct snd_kcontrol_new name##_mux = \
  1543. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1544. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1545. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1546. static const struct snd_kcontrol_new name##_mux = \
  1547. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1548. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1549. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1550. static const char * const adc_mux_text[] = {
  1551. "MSM_DMIC", "SWR_MIC"
  1552. };
  1553. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1554. 0, adc_mux_text);
  1555. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1556. 0, adc_mux_text);
  1557. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1558. 0, adc_mux_text);
  1559. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1560. 0, adc_mux_text);
  1561. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1562. 0, adc_mux_text);
  1563. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1564. 0, adc_mux_text);
  1565. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1566. 0, adc_mux_text);
  1567. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1568. 0, adc_mux_text);
  1569. static const char * const dmic_mux_text[] = {
  1570. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1571. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1572. };
  1573. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1574. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1575. va_macro_put_dec_enum);
  1576. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1577. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1578. va_macro_put_dec_enum);
  1579. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1580. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1581. va_macro_put_dec_enum);
  1582. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1583. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1584. va_macro_put_dec_enum);
  1585. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1586. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1587. va_macro_put_dec_enum);
  1588. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1589. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1590. va_macro_put_dec_enum);
  1591. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1592. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1593. va_macro_put_dec_enum);
  1594. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1595. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1596. va_macro_put_dec_enum);
  1597. static const char * const smic_mux_text[] = {
  1598. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1599. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1600. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1601. };
  1602. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1603. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1604. va_macro_put_dec_enum);
  1605. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1606. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1607. va_macro_put_dec_enum);
  1608. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1609. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1610. va_macro_put_dec_enum);
  1611. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1612. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1613. va_macro_put_dec_enum);
  1614. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1615. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1616. va_macro_put_dec_enum);
  1617. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1618. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1619. va_macro_put_dec_enum);
  1620. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1621. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1622. va_macro_put_dec_enum);
  1623. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1624. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1625. va_macro_put_dec_enum);
  1626. static const char * const smic_mux_text_v2[] = {
  1627. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1628. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1629. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1630. };
  1631. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1632. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1633. va_macro_put_dec_enum);
  1634. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1635. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1636. va_macro_put_dec_enum);
  1637. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1638. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1639. va_macro_put_dec_enum);
  1640. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1641. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1642. va_macro_put_dec_enum);
  1643. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1644. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1645. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1646. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1647. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1648. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1649. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1650. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1651. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1652. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1653. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1654. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1655. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1656. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1657. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1658. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1659. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1660. };
  1661. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1662. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1663. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1664. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1665. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1666. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1667. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1668. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1669. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1670. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1671. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1672. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1673. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1674. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1675. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1676. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1677. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1678. };
  1679. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1680. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1681. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1682. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1683. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1684. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1685. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1686. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1687. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1688. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1689. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1690. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1691. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1692. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1693. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1694. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1695. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1696. };
  1697. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1698. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1699. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1700. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1701. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1702. };
  1703. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1704. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1705. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1706. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1707. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1708. };
  1709. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1710. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1711. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1712. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1713. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1714. };
  1715. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1716. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1717. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1718. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1719. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1720. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1721. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1722. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1723. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1724. };
  1725. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1726. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1727. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1728. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1729. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1730. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1731. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1732. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1733. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1734. };
  1735. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1736. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1737. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1738. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1739. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1740. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1741. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1742. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1743. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1744. };
  1745. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1746. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1747. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1748. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1749. SND_SOC_DAPM_PRE_PMD),
  1750. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1751. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1752. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1753. SND_SOC_DAPM_PRE_PMD),
  1754. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1755. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1756. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1757. SND_SOC_DAPM_PRE_PMD),
  1758. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1759. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1760. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1761. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1762. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1763. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1764. va_macro_enable_micbias,
  1765. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1766. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1767. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1768. SND_SOC_DAPM_POST_PMD),
  1769. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1770. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1771. SND_SOC_DAPM_POST_PMD),
  1772. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1773. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1774. SND_SOC_DAPM_POST_PMD),
  1775. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1776. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1777. SND_SOC_DAPM_POST_PMD),
  1778. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1779. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1780. SND_SOC_DAPM_POST_PMD),
  1781. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1782. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1783. SND_SOC_DAPM_POST_PMD),
  1784. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1785. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1786. SND_SOC_DAPM_POST_PMD),
  1787. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1788. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1789. SND_SOC_DAPM_POST_PMD),
  1790. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1791. &va_dec0_mux, va_macro_enable_dec,
  1792. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1793. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1794. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1795. &va_dec1_mux, va_macro_enable_dec,
  1796. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1797. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1798. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1799. va_macro_mclk_event,
  1800. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1801. };
  1802. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1803. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1804. VA_MACRO_AIF1_CAP, 0,
  1805. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1806. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1807. VA_MACRO_AIF2_CAP, 0,
  1808. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1809. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1810. VA_MACRO_AIF3_CAP, 0,
  1811. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1812. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1813. va_macro_swr_pwr_event_v2,
  1814. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1815. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1816. va_macro_tx_swr_clk_event_v2,
  1817. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1818. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1819. va_macro_swr_clk_event_v2,
  1820. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1821. };
  1822. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1823. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1824. VA_MACRO_AIF1_CAP, 0,
  1825. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1826. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1827. VA_MACRO_AIF2_CAP, 0,
  1828. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1829. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1830. VA_MACRO_AIF3_CAP, 0,
  1831. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1832. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1833. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1834. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1835. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1836. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1837. &va_dec2_mux, va_macro_enable_dec,
  1838. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1839. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1840. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1841. &va_dec3_mux, va_macro_enable_dec,
  1842. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1843. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1844. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1845. va_macro_swr_pwr_event,
  1846. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1847. };
  1848. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1849. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1850. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1851. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1852. SND_SOC_DAPM_PRE_PMD),
  1853. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1854. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1855. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1856. SND_SOC_DAPM_PRE_PMD),
  1857. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1858. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1859. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1860. SND_SOC_DAPM_PRE_PMD),
  1861. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1862. VA_MACRO_AIF1_CAP, 0,
  1863. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1864. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1865. VA_MACRO_AIF2_CAP, 0,
  1866. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1867. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1868. VA_MACRO_AIF3_CAP, 0,
  1869. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1870. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1871. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1872. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1873. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1874. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1875. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1876. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1877. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1878. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1879. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1880. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1881. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1882. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1883. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1884. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1885. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1886. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1887. va_macro_enable_micbias,
  1888. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1889. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1890. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1891. SND_SOC_DAPM_POST_PMD),
  1892. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1893. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1894. SND_SOC_DAPM_POST_PMD),
  1895. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1896. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1897. SND_SOC_DAPM_POST_PMD),
  1898. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1899. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1900. SND_SOC_DAPM_POST_PMD),
  1901. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1902. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1903. SND_SOC_DAPM_POST_PMD),
  1904. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1905. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1906. SND_SOC_DAPM_POST_PMD),
  1907. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1908. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1909. SND_SOC_DAPM_POST_PMD),
  1910. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1911. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1912. SND_SOC_DAPM_POST_PMD),
  1913. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1914. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1915. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1916. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1917. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1918. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1919. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1920. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1921. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1922. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1923. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1924. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1925. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1926. &va_dec0_mux, va_macro_enable_dec,
  1927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1928. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1929. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1930. &va_dec1_mux, va_macro_enable_dec,
  1931. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1932. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1933. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1934. &va_dec2_mux, va_macro_enable_dec,
  1935. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1936. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1937. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1938. &va_dec3_mux, va_macro_enable_dec,
  1939. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1940. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1941. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1942. &va_dec4_mux, va_macro_enable_dec,
  1943. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1944. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1945. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1946. &va_dec5_mux, va_macro_enable_dec,
  1947. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1948. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1949. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1950. &va_dec6_mux, va_macro_enable_dec,
  1951. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1952. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1953. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1954. &va_dec7_mux, va_macro_enable_dec,
  1955. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1956. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1957. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1958. va_macro_swr_pwr_event,
  1959. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1960. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1961. va_macro_mclk_event,
  1962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1963. };
  1964. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1965. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1966. va_macro_mclk_event,
  1967. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1968. };
  1969. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1970. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1971. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1972. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1973. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1974. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1975. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1976. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1977. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1978. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1979. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1980. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1981. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1982. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1983. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1984. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1985. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1986. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1987. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1988. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1989. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1990. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1991. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1992. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1993. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1994. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1995. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1996. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1997. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1998. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1999. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  2000. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  2001. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  2002. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  2003. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  2004. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2005. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2006. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2007. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2008. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2009. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2010. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2011. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2012. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2013. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2014. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  2015. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  2016. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  2017. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  2018. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  2019. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  2020. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  2021. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  2022. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  2023. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  2024. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  2025. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  2026. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  2027. };
  2028. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  2029. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2030. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2031. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2032. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2033. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2034. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2035. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2036. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2037. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2038. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2039. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2040. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2041. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2042. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2043. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2044. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2045. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  2046. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  2047. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  2048. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  2049. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  2050. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  2051. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  2052. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  2053. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  2054. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  2055. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  2056. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  2057. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2058. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2059. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2060. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2061. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2062. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2063. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2064. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2065. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2066. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2067. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2068. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2069. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2070. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2071. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2072. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2073. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2074. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2075. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2076. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2077. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2078. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2079. };
  2080. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2081. {"VA SWR_INPUT", NULL, "VA_SWR_CLK"},
  2082. };
  2083. static const struct snd_soc_dapm_route va_audio_map[] = {
  2084. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2085. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2086. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2087. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2088. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2089. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2090. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2091. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2092. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2093. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2094. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2095. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2096. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2097. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2098. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2099. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2100. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2101. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2102. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2103. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2104. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2105. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2106. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2107. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2108. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2109. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2110. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2111. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2112. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2113. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2114. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2115. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2116. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2117. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2118. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2119. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2120. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2121. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2122. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2123. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2124. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2125. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2126. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2127. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2128. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2129. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2130. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2131. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2132. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2133. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2134. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2135. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2136. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2137. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2138. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2139. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2140. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2141. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2142. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2143. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2144. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2145. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2146. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2147. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2148. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2149. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2150. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2151. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2152. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2153. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2154. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2155. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2156. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2157. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2158. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2159. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2160. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2161. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2162. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2163. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2164. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2165. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2166. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2167. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2168. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2169. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2170. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2171. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2172. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2173. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2174. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2175. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2176. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2177. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2178. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2179. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2180. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2181. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2182. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2183. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2184. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2185. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2186. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2187. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2188. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2189. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2190. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2191. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2192. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2193. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2194. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2195. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2196. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2197. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2198. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2199. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2200. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2201. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2202. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2203. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2204. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2205. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2206. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2207. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2208. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2209. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2210. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2211. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2212. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2213. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2214. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2215. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2216. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2217. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2218. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2219. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2220. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2221. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2222. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2223. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2224. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2225. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2226. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2227. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2228. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2229. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2230. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2231. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2232. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2233. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2234. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2235. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2236. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2237. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2238. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2239. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2240. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2241. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2242. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2243. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2244. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2245. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2246. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2247. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2248. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2249. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2250. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2251. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2252. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2253. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2254. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2255. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2256. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2257. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2258. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2259. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2260. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2261. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2262. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2263. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2264. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2265. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2266. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2267. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2268. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2269. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2270. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2271. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2272. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2273. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2274. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2275. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2276. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2277. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2278. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2279. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2280. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2281. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2282. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2283. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2284. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2285. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2286. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2287. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2288. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2289. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2290. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2291. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2292. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2293. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2294. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2295. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2296. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2297. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2298. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2299. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2300. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2301. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2302. };
  2303. static const char * const dec_mode_mux_text[] = {
  2304. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2305. };
  2306. static const struct soc_enum dec_mode_mux_enum =
  2307. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2308. dec_mode_mux_text);
  2309. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2310. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2311. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2312. -84, 40, digital_gain),
  2313. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2314. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2315. -84, 40, digital_gain),
  2316. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2317. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2318. -84, 40, digital_gain),
  2319. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2320. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2321. -84, 40, digital_gain),
  2322. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2323. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2324. -84, 40, digital_gain),
  2325. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2326. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2327. -84, 40, digital_gain),
  2328. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2329. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2330. -84, 40, digital_gain),
  2331. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2332. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2333. -84, 40, digital_gain),
  2334. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2335. va_macro_lpi_get, va_macro_lpi_put),
  2336. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2337. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2338. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2339. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2340. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2341. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2342. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2343. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2344. };
  2345. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2346. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2347. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2348. -84, 40, digital_gain),
  2349. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2350. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2351. -84, 40, digital_gain),
  2352. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2353. va_macro_lpi_get, va_macro_lpi_put),
  2354. };
  2355. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2356. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2357. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2358. -84, 40, digital_gain),
  2359. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2360. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2361. -84, 40, digital_gain),
  2362. };
  2363. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2364. struct va_macro_priv *va_priv)
  2365. {
  2366. u32 div_factor;
  2367. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2368. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2369. mclk_rate % dmic_sample_rate != 0)
  2370. goto undefined_rate;
  2371. div_factor = mclk_rate / dmic_sample_rate;
  2372. switch (div_factor) {
  2373. case 2:
  2374. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2375. break;
  2376. case 3:
  2377. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2378. break;
  2379. case 4:
  2380. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2381. break;
  2382. case 6:
  2383. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2384. break;
  2385. case 8:
  2386. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2387. break;
  2388. case 16:
  2389. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2390. break;
  2391. default:
  2392. /* Any other DIV factor is invalid */
  2393. goto undefined_rate;
  2394. }
  2395. /* Valid dmic DIV factors */
  2396. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2397. __func__, div_factor, mclk_rate);
  2398. return dmic_sample_rate;
  2399. undefined_rate:
  2400. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2401. __func__, dmic_sample_rate, mclk_rate);
  2402. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2403. return dmic_sample_rate;
  2404. }
  2405. static int va_macro_init(struct snd_soc_component *component)
  2406. {
  2407. struct snd_soc_dapm_context *dapm =
  2408. snd_soc_component_get_dapm(component);
  2409. int ret, i;
  2410. struct device *va_dev = NULL;
  2411. struct va_macro_priv *va_priv = NULL;
  2412. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2413. if (!va_dev) {
  2414. dev_err(component->dev,
  2415. "%s: null device for macro!\n", __func__);
  2416. return -EINVAL;
  2417. }
  2418. va_priv = dev_get_drvdata(va_dev);
  2419. if (!va_priv) {
  2420. dev_err(component->dev,
  2421. "%s: priv is null for macro!\n", __func__);
  2422. return -EINVAL;
  2423. }
  2424. va_priv->lpi_enable = false;
  2425. va_priv->register_event_listener = false;
  2426. if (va_priv->va_without_decimation) {
  2427. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2428. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2429. if (ret < 0) {
  2430. dev_err(va_dev,
  2431. "%s: Failed to add without dec controls\n",
  2432. __func__);
  2433. return ret;
  2434. }
  2435. va_priv->component = component;
  2436. return 0;
  2437. }
  2438. va_priv->version = bolero_get_version(va_dev);
  2439. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2440. ret = snd_soc_dapm_new_controls(dapm,
  2441. va_macro_dapm_widgets_common,
  2442. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2443. if (ret < 0) {
  2444. dev_err(va_dev, "%s: Failed to add controls\n",
  2445. __func__);
  2446. return ret;
  2447. }
  2448. if (va_priv->version == BOLERO_VERSION_2_1)
  2449. ret = snd_soc_dapm_new_controls(dapm,
  2450. va_macro_dapm_widgets_v2,
  2451. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2452. else if (va_priv->version == BOLERO_VERSION_2_0)
  2453. ret = snd_soc_dapm_new_controls(dapm,
  2454. va_macro_dapm_widgets_v3,
  2455. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2456. if (ret < 0) {
  2457. dev_err(va_dev, "%s: Failed to add controls\n",
  2458. __func__);
  2459. return ret;
  2460. }
  2461. } else {
  2462. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2463. ARRAY_SIZE(va_macro_dapm_widgets));
  2464. if (ret < 0) {
  2465. dev_err(va_dev, "%s: Failed to add controls\n",
  2466. __func__);
  2467. return ret;
  2468. }
  2469. }
  2470. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2471. ret = snd_soc_dapm_add_routes(dapm,
  2472. va_audio_map_common,
  2473. ARRAY_SIZE(va_audio_map_common));
  2474. if (ret < 0) {
  2475. dev_err(va_dev, "%s: Failed to add routes\n",
  2476. __func__);
  2477. return ret;
  2478. }
  2479. if (va_priv->version == BOLERO_VERSION_2_0) {
  2480. ret = snd_soc_dapm_add_routes(dapm,
  2481. va_audio_map_v3,
  2482. ARRAY_SIZE(va_audio_map_v3));
  2483. if (ret < 0) {
  2484. dev_err(va_dev, "%s: Failed to add routes\n",
  2485. __func__);
  2486. return ret;
  2487. }
  2488. }
  2489. if (va_priv->version == BOLERO_VERSION_2_1) {
  2490. ret = snd_soc_dapm_add_routes(dapm,
  2491. va_audio_map_v2,
  2492. ARRAY_SIZE(va_audio_map_v2));
  2493. if (ret < 0) {
  2494. dev_err(va_dev, "%s: Failed to add routes\n",
  2495. __func__);
  2496. return ret;
  2497. }
  2498. }
  2499. } else {
  2500. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2501. ARRAY_SIZE(va_audio_map));
  2502. if (ret < 0) {
  2503. dev_err(va_dev, "%s: Failed to add routes\n",
  2504. __func__);
  2505. return ret;
  2506. }
  2507. }
  2508. ret = snd_soc_dapm_new_widgets(dapm->card);
  2509. if (ret < 0) {
  2510. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2511. return ret;
  2512. }
  2513. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2514. ret = snd_soc_add_component_controls(component,
  2515. va_macro_snd_controls_common,
  2516. ARRAY_SIZE(va_macro_snd_controls_common));
  2517. if (ret < 0) {
  2518. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2519. __func__);
  2520. return ret;
  2521. }
  2522. if (va_priv->version == BOLERO_VERSION_2_0)
  2523. ret = snd_soc_add_component_controls(component,
  2524. va_macro_snd_controls_v3,
  2525. ARRAY_SIZE(va_macro_snd_controls_v3));
  2526. if (ret < 0) {
  2527. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2528. __func__);
  2529. return ret;
  2530. }
  2531. } else {
  2532. ret = snd_soc_add_component_controls(component,
  2533. va_macro_snd_controls,
  2534. ARRAY_SIZE(va_macro_snd_controls));
  2535. if (ret < 0) {
  2536. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2537. __func__);
  2538. return ret;
  2539. }
  2540. }
  2541. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2542. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2543. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2544. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2545. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2546. } else {
  2547. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2548. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2549. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2550. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2551. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2552. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2553. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2554. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2555. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2556. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2557. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2558. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2559. }
  2560. snd_soc_dapm_sync(dapm);
  2561. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2562. va_priv->va_hpf_work[i].va_priv = va_priv;
  2563. va_priv->va_hpf_work[i].decimator = i;
  2564. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2565. va_macro_tx_hpf_corner_freq_callback);
  2566. }
  2567. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2568. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2569. va_priv->va_mute_dwork[i].decimator = i;
  2570. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2571. va_macro_mute_update_callback);
  2572. }
  2573. va_priv->component = component;
  2574. if (va_priv->version == BOLERO_VERSION_2_1) {
  2575. snd_soc_component_update_bits(component,
  2576. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2577. snd_soc_component_update_bits(component,
  2578. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2579. snd_soc_component_update_bits(component,
  2580. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2581. }
  2582. return 0;
  2583. }
  2584. static int va_macro_deinit(struct snd_soc_component *component)
  2585. {
  2586. struct device *va_dev = NULL;
  2587. struct va_macro_priv *va_priv = NULL;
  2588. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2589. return -EINVAL;
  2590. va_priv->component = NULL;
  2591. return 0;
  2592. }
  2593. static void va_macro_add_child_devices(struct work_struct *work)
  2594. {
  2595. struct va_macro_priv *va_priv = NULL;
  2596. struct platform_device *pdev = NULL;
  2597. struct device_node *node = NULL;
  2598. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2599. int ret = 0;
  2600. u16 count = 0, ctrl_num = 0;
  2601. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2602. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2603. bool va_swr_master_node = false;
  2604. va_priv = container_of(work, struct va_macro_priv,
  2605. va_macro_add_child_devices_work);
  2606. if (!va_priv) {
  2607. pr_err("%s: Memory for va_priv does not exist\n",
  2608. __func__);
  2609. return;
  2610. }
  2611. if (!va_priv->dev) {
  2612. pr_err("%s: VA dev does not exist\n", __func__);
  2613. return;
  2614. }
  2615. if (!va_priv->dev->of_node) {
  2616. dev_err(va_priv->dev,
  2617. "%s: DT node for va_priv does not exist\n", __func__);
  2618. return;
  2619. }
  2620. platdata = &va_priv->swr_plat_data;
  2621. va_priv->child_count = 0;
  2622. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2623. va_swr_master_node = false;
  2624. if (strnstr(node->name, "va_swr_master",
  2625. strlen("va_swr_master")) != NULL)
  2626. va_swr_master_node = true;
  2627. if (va_swr_master_node)
  2628. strlcpy(plat_dev_name, "va_swr_ctrl",
  2629. (VA_MACRO_SWR_STRING_LEN - 1));
  2630. else
  2631. strlcpy(plat_dev_name, node->name,
  2632. (VA_MACRO_SWR_STRING_LEN - 1));
  2633. pdev = platform_device_alloc(plat_dev_name, -1);
  2634. if (!pdev) {
  2635. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2636. __func__);
  2637. ret = -ENOMEM;
  2638. goto err;
  2639. }
  2640. pdev->dev.parent = va_priv->dev;
  2641. pdev->dev.of_node = node;
  2642. if (va_swr_master_node) {
  2643. ret = platform_device_add_data(pdev, platdata,
  2644. sizeof(*platdata));
  2645. if (ret) {
  2646. dev_err(&pdev->dev,
  2647. "%s: cannot add plat data ctrl:%d\n",
  2648. __func__, ctrl_num);
  2649. goto fail_pdev_add;
  2650. }
  2651. temp = krealloc(swr_ctrl_data,
  2652. (ctrl_num + 1) * sizeof(
  2653. struct va_macro_swr_ctrl_data),
  2654. GFP_KERNEL);
  2655. if (!temp) {
  2656. ret = -ENOMEM;
  2657. goto fail_pdev_add;
  2658. }
  2659. swr_ctrl_data = temp;
  2660. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2661. ctrl_num++;
  2662. dev_dbg(&pdev->dev,
  2663. "%s: Adding soundwire ctrl device(s)\n",
  2664. __func__);
  2665. va_priv->swr_ctrl_data = swr_ctrl_data;
  2666. }
  2667. ret = platform_device_add(pdev);
  2668. if (ret) {
  2669. dev_err(&pdev->dev,
  2670. "%s: Cannot add platform device\n",
  2671. __func__);
  2672. goto fail_pdev_add;
  2673. }
  2674. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2675. va_priv->pdev_child_devices[
  2676. va_priv->child_count++] = pdev;
  2677. else
  2678. goto err;
  2679. }
  2680. return;
  2681. fail_pdev_add:
  2682. for (count = 0; count < va_priv->child_count; count++)
  2683. platform_device_put(va_priv->pdev_child_devices[count]);
  2684. err:
  2685. return;
  2686. }
  2687. static int va_macro_set_port_map(struct snd_soc_component *component,
  2688. u32 usecase, u32 size, void *data)
  2689. {
  2690. struct device *va_dev = NULL;
  2691. struct va_macro_priv *va_priv = NULL;
  2692. struct swrm_port_config port_cfg;
  2693. int ret = 0;
  2694. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2695. return -EINVAL;
  2696. memset(&port_cfg, 0, sizeof(port_cfg));
  2697. port_cfg.uc = usecase;
  2698. port_cfg.size = size;
  2699. port_cfg.params = data;
  2700. if (va_priv->swr_ctrl_data)
  2701. ret = swrm_wcd_notify(
  2702. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2703. SWR_SET_PORT_MAP, &port_cfg);
  2704. return ret;
  2705. }
  2706. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2707. u32 data)
  2708. {
  2709. struct device *va_dev = NULL;
  2710. struct va_macro_priv *va_priv = NULL;
  2711. u32 ipc_wakeup = data;
  2712. int ret = 0;
  2713. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2714. return -EINVAL;
  2715. if (va_priv->swr_ctrl_data)
  2716. ret = swrm_wcd_notify(
  2717. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2718. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2719. return ret;
  2720. }
  2721. static void va_macro_init_ops(struct macro_ops *ops,
  2722. char __iomem *va_io_base,
  2723. bool va_without_decimation)
  2724. {
  2725. memset(ops, 0, sizeof(struct macro_ops));
  2726. if (!va_without_decimation) {
  2727. ops->dai_ptr = va_macro_dai;
  2728. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2729. } else {
  2730. ops->dai_ptr = NULL;
  2731. ops->num_dais = 0;
  2732. }
  2733. ops->init = va_macro_init;
  2734. ops->exit = va_macro_deinit;
  2735. ops->io_base = va_io_base;
  2736. ops->event_handler = va_macro_event_handler;
  2737. ops->set_port_map = va_macro_set_port_map;
  2738. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2739. ops->clk_div_get = va_macro_clk_div_get;
  2740. }
  2741. static int va_macro_probe(struct platform_device *pdev)
  2742. {
  2743. struct macro_ops ops;
  2744. struct va_macro_priv *va_priv;
  2745. u32 va_base_addr, sample_rate = 0;
  2746. char __iomem *va_io_base;
  2747. bool va_without_decimation = false;
  2748. const char *micb_supply_str = "va-vdd-micb-supply";
  2749. const char *micb_supply_str1 = "va-vdd-micb";
  2750. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2751. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2752. int ret = 0;
  2753. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2754. u32 default_clk_id = 0;
  2755. struct clk *lpass_audio_hw_vote = NULL;
  2756. u32 is_used_va_swr_gpio = 0;
  2757. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2758. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2759. GFP_KERNEL);
  2760. if (!va_priv)
  2761. return -ENOMEM;
  2762. va_priv->dev = &pdev->dev;
  2763. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2764. &va_base_addr);
  2765. if (ret) {
  2766. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2767. __func__, "reg");
  2768. return ret;
  2769. }
  2770. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2771. "qcom,va-without-decimation");
  2772. va_priv->va_without_decimation = va_without_decimation;
  2773. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2774. &sample_rate);
  2775. if (ret) {
  2776. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2777. __func__, sample_rate);
  2778. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2779. } else {
  2780. if (va_macro_validate_dmic_sample_rate(
  2781. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2782. return -EINVAL;
  2783. }
  2784. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2785. NULL)) {
  2786. ret = of_property_read_u32(pdev->dev.of_node,
  2787. is_used_va_swr_gpio_dt,
  2788. &is_used_va_swr_gpio);
  2789. if (ret) {
  2790. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2791. __func__, is_used_va_swr_gpio_dt);
  2792. is_used_va_swr_gpio = 0;
  2793. }
  2794. }
  2795. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2796. "qcom,va-swr-gpios", 0);
  2797. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2798. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2799. __func__);
  2800. return -EINVAL;
  2801. }
  2802. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2803. is_used_va_swr_gpio) {
  2804. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2805. __func__);
  2806. return -EPROBE_DEFER;
  2807. }
  2808. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2809. VA_MACRO_MAX_OFFSET);
  2810. if (!va_io_base) {
  2811. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2812. return -EINVAL;
  2813. }
  2814. va_priv->va_io_base = va_io_base;
  2815. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2816. if (IS_ERR(lpass_audio_hw_vote)) {
  2817. ret = PTR_ERR(lpass_audio_hw_vote);
  2818. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2819. __func__, "lpass_audio_hw_vote", ret);
  2820. lpass_audio_hw_vote = NULL;
  2821. ret = 0;
  2822. }
  2823. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2824. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2825. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2826. micb_supply_str1);
  2827. if (IS_ERR(va_priv->micb_supply)) {
  2828. ret = PTR_ERR(va_priv->micb_supply);
  2829. dev_err(&pdev->dev,
  2830. "%s:Failed to get micbias supply for VA Mic %d\n",
  2831. __func__, ret);
  2832. return ret;
  2833. }
  2834. ret = of_property_read_u32(pdev->dev.of_node,
  2835. micb_voltage_str,
  2836. &va_priv->micb_voltage);
  2837. if (ret) {
  2838. dev_err(&pdev->dev,
  2839. "%s:Looking up %s property in node %s failed\n",
  2840. __func__, micb_voltage_str,
  2841. pdev->dev.of_node->full_name);
  2842. return ret;
  2843. }
  2844. ret = of_property_read_u32(pdev->dev.of_node,
  2845. micb_current_str,
  2846. &va_priv->micb_current);
  2847. if (ret) {
  2848. dev_err(&pdev->dev,
  2849. "%s:Looking up %s property in node %s failed\n",
  2850. __func__, micb_current_str,
  2851. pdev->dev.of_node->full_name);
  2852. return ret;
  2853. }
  2854. }
  2855. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2856. &default_clk_id);
  2857. if (ret) {
  2858. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2859. __func__, "qcom,default-clk-id");
  2860. default_clk_id = VA_CORE_CLK;
  2861. }
  2862. va_priv->clk_id = VA_CORE_CLK;
  2863. va_priv->default_clk_id = default_clk_id;
  2864. va_priv->current_clk_id = TX_CORE_CLK;
  2865. if (is_used_va_swr_gpio) {
  2866. va_priv->reset_swr = true;
  2867. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2868. va_macro_add_child_devices);
  2869. va_priv->swr_plat_data.handle = (void *) va_priv;
  2870. va_priv->swr_plat_data.read = NULL;
  2871. va_priv->swr_plat_data.write = NULL;
  2872. va_priv->swr_plat_data.bulk_write = NULL;
  2873. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2874. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2875. va_priv->swr_plat_data.handle_irq = NULL;
  2876. mutex_init(&va_priv->swr_clk_lock);
  2877. }
  2878. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2879. mutex_init(&va_priv->mclk_lock);
  2880. dev_set_drvdata(&pdev->dev, va_priv);
  2881. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2882. ops.clk_id_req = va_priv->default_clk_id;
  2883. ops.default_clk_id = va_priv->default_clk_id;
  2884. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2885. if (ret < 0) {
  2886. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2887. goto reg_macro_fail;
  2888. }
  2889. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2890. pm_runtime_use_autosuspend(&pdev->dev);
  2891. pm_runtime_set_suspended(&pdev->dev);
  2892. pm_suspend_ignore_children(&pdev->dev, true);
  2893. pm_runtime_enable(&pdev->dev);
  2894. if (is_used_va_swr_gpio)
  2895. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2896. return ret;
  2897. reg_macro_fail:
  2898. mutex_destroy(&va_priv->mclk_lock);
  2899. if (is_used_va_swr_gpio)
  2900. mutex_destroy(&va_priv->swr_clk_lock);
  2901. return ret;
  2902. }
  2903. static int va_macro_remove(struct platform_device *pdev)
  2904. {
  2905. struct va_macro_priv *va_priv;
  2906. int count = 0;
  2907. va_priv = dev_get_drvdata(&pdev->dev);
  2908. if (!va_priv)
  2909. return -EINVAL;
  2910. if (va_priv->is_used_va_swr_gpio) {
  2911. if (va_priv->swr_ctrl_data)
  2912. kfree(va_priv->swr_ctrl_data);
  2913. for (count = 0; count < va_priv->child_count &&
  2914. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2915. platform_device_unregister(
  2916. va_priv->pdev_child_devices[count]);
  2917. }
  2918. pm_runtime_disable(&pdev->dev);
  2919. pm_runtime_set_suspended(&pdev->dev);
  2920. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2921. mutex_destroy(&va_priv->mclk_lock);
  2922. if (va_priv->is_used_va_swr_gpio)
  2923. mutex_destroy(&va_priv->swr_clk_lock);
  2924. return 0;
  2925. }
  2926. static const struct of_device_id va_macro_dt_match[] = {
  2927. {.compatible = "qcom,va-macro"},
  2928. {}
  2929. };
  2930. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2931. SET_SYSTEM_SLEEP_PM_OPS(
  2932. pm_runtime_force_suspend,
  2933. pm_runtime_force_resume
  2934. )
  2935. SET_RUNTIME_PM_OPS(
  2936. bolero_runtime_suspend,
  2937. bolero_runtime_resume,
  2938. NULL
  2939. )
  2940. };
  2941. static struct platform_driver va_macro_driver = {
  2942. .driver = {
  2943. .name = "va_macro",
  2944. .owner = THIS_MODULE,
  2945. .pm = &bolero_dev_pm_ops,
  2946. .of_match_table = va_macro_dt_match,
  2947. .suppress_bind_attrs = true,
  2948. },
  2949. .probe = va_macro_probe,
  2950. .remove = va_macro_remove,
  2951. };
  2952. module_platform_driver(va_macro_driver);
  2953. MODULE_DESCRIPTION("VA macro driver");
  2954. MODULE_LICENSE("GPL v2");