dsi_phy_hw_v4_0.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "dsi-phy-hw-v4: %s:" fmt, __func__
  6. #include <linux/math64.h>
  7. #include <linux/delay.h>
  8. #include <linux/iopoll.h>
  9. #include "dsi_hw.h"
  10. #include "dsi_phy_hw.h"
  11. #include "dsi_catalog.h"
  12. #define DSIPHY_CMN_REVISION_ID0 0x000
  13. #define DSIPHY_CMN_REVISION_ID1 0x004
  14. #define DSIPHY_CMN_REVISION_ID2 0x008
  15. #define DSIPHY_CMN_REVISION_ID3 0x00C
  16. #define DSIPHY_CMN_CLK_CFG0 0x010
  17. #define DSIPHY_CMN_CLK_CFG1 0x014
  18. #define DSIPHY_CMN_GLBL_CTRL 0x018
  19. #define DSIPHY_CMN_RBUF_CTRL 0x01C
  20. #define DSIPHY_CMN_VREG_CTRL_0 0x020
  21. #define DSIPHY_CMN_CTRL_0 0x024
  22. #define DSIPHY_CMN_CTRL_1 0x028
  23. #define DSIPHY_CMN_CTRL_2 0x02C
  24. #define DSIPHY_CMN_CTRL_3 0x030
  25. #define DSIPHY_CMN_LANE_CFG0 0x034
  26. #define DSIPHY_CMN_LANE_CFG1 0x038
  27. #define DSIPHY_CMN_PLL_CNTRL 0x03C
  28. #define DSIPHY_CMN_DPHY_SOT 0x040
  29. #define DSIPHY_CMN_LANE_CTRL0 0x0A0
  30. #define DSIPHY_CMN_LANE_CTRL1 0x0A4
  31. #define DSIPHY_CMN_LANE_CTRL2 0x0A8
  32. #define DSIPHY_CMN_LANE_CTRL3 0x0AC
  33. #define DSIPHY_CMN_LANE_CTRL4 0x0B0
  34. #define DSIPHY_CMN_TIMING_CTRL_0 0x0B4
  35. #define DSIPHY_CMN_TIMING_CTRL_1 0x0B8
  36. #define DSIPHY_CMN_TIMING_CTRL_2 0x0Bc
  37. #define DSIPHY_CMN_TIMING_CTRL_3 0x0C0
  38. #define DSIPHY_CMN_TIMING_CTRL_4 0x0C4
  39. #define DSIPHY_CMN_TIMING_CTRL_5 0x0C8
  40. #define DSIPHY_CMN_TIMING_CTRL_6 0x0CC
  41. #define DSIPHY_CMN_TIMING_CTRL_7 0x0D0
  42. #define DSIPHY_CMN_TIMING_CTRL_8 0x0D4
  43. #define DSIPHY_CMN_TIMING_CTRL_9 0x0D8
  44. #define DSIPHY_CMN_TIMING_CTRL_10 0x0DC
  45. #define DSIPHY_CMN_TIMING_CTRL_11 0x0E0
  46. #define DSIPHY_CMN_TIMING_CTRL_12 0x0E4
  47. #define DSIPHY_CMN_TIMING_CTRL_13 0x0E8
  48. #define DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0 0x0EC
  49. #define DSIPHY_CMN_GLBL_HSTX_STR_CTRL_1 0x0F0
  50. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL 0x0F4
  51. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL 0x0F8
  52. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_MID_CTRL 0x0FC
  53. #define DSIPHY_CMN_GLBL_LPTX_STR_CTRL 0x100
  54. #define DSIPHY_CMN_GLBL_PEMPH_CTRL_0 0x104
  55. #define DSIPHY_CMN_GLBL_PEMPH_CTRL_1 0x108
  56. #define DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL 0x10C
  57. #define DSIPHY_CMN_VREG_CTRL_1 0x110
  58. #define DSIPHY_CMN_CTRL_4 0x114
  59. #define DSIPHY_CMN_PHY_STATUS 0x140
  60. #define DSIPHY_CMN_LANE_STATUS0 0x148
  61. #define DSIPHY_CMN_LANE_STATUS1 0x14C
  62. /* n = 0..3 for data lanes and n = 4 for clock lane */
  63. #define DSIPHY_LNX_CFG0(n) (0x200 + (0x80 * (n)))
  64. #define DSIPHY_LNX_CFG1(n) (0x204 + (0x80 * (n)))
  65. #define DSIPHY_LNX_CFG2(n) (0x208 + (0x80 * (n)))
  66. #define DSIPHY_LNX_TEST_DATAPATH(n) (0x20C + (0x80 * (n)))
  67. #define DSIPHY_LNX_PIN_SWAP(n) (0x210 + (0x80 * (n)))
  68. #define DSIPHY_LNX_LPRX_CTRL(n) (0x214 + (0x80 * (n)))
  69. #define DSIPHY_LNX_TX_DCTRL(n) (0x218 + (0x80 * (n)))
  70. /* dynamic refresh control registers */
  71. #define DSI_DYN_REFRESH_CTRL (0x000)
  72. #define DSI_DYN_REFRESH_PIPE_DELAY (0x004)
  73. #define DSI_DYN_REFRESH_PIPE_DELAY2 (0x008)
  74. #define DSI_DYN_REFRESH_PLL_DELAY (0x00C)
  75. #define DSI_DYN_REFRESH_STATUS (0x010)
  76. #define DSI_DYN_REFRESH_PLL_CTRL0 (0x014)
  77. #define DSI_DYN_REFRESH_PLL_CTRL1 (0x018)
  78. #define DSI_DYN_REFRESH_PLL_CTRL2 (0x01C)
  79. #define DSI_DYN_REFRESH_PLL_CTRL3 (0x020)
  80. #define DSI_DYN_REFRESH_PLL_CTRL4 (0x024)
  81. #define DSI_DYN_REFRESH_PLL_CTRL5 (0x028)
  82. #define DSI_DYN_REFRESH_PLL_CTRL6 (0x02C)
  83. #define DSI_DYN_REFRESH_PLL_CTRL7 (0x030)
  84. #define DSI_DYN_REFRESH_PLL_CTRL8 (0x034)
  85. #define DSI_DYN_REFRESH_PLL_CTRL9 (0x038)
  86. #define DSI_DYN_REFRESH_PLL_CTRL10 (0x03C)
  87. #define DSI_DYN_REFRESH_PLL_CTRL11 (0x040)
  88. #define DSI_DYN_REFRESH_PLL_CTRL12 (0x044)
  89. #define DSI_DYN_REFRESH_PLL_CTRL13 (0x048)
  90. #define DSI_DYN_REFRESH_PLL_CTRL14 (0x04C)
  91. #define DSI_DYN_REFRESH_PLL_CTRL15 (0x050)
  92. #define DSI_DYN_REFRESH_PLL_CTRL16 (0x054)
  93. #define DSI_DYN_REFRESH_PLL_CTRL17 (0x058)
  94. #define DSI_DYN_REFRESH_PLL_CTRL18 (0x05C)
  95. #define DSI_DYN_REFRESH_PLL_CTRL19 (0x060)
  96. #define DSI_DYN_REFRESH_PLL_CTRL20 (0x064)
  97. #define DSI_DYN_REFRESH_PLL_CTRL21 (0x068)
  98. #define DSI_DYN_REFRESH_PLL_CTRL22 (0x06C)
  99. #define DSI_DYN_REFRESH_PLL_CTRL23 (0x070)
  100. #define DSI_DYN_REFRESH_PLL_CTRL24 (0x074)
  101. #define DSI_DYN_REFRESH_PLL_CTRL25 (0x078)
  102. #define DSI_DYN_REFRESH_PLL_CTRL26 (0x07C)
  103. #define DSI_DYN_REFRESH_PLL_CTRL27 (0x080)
  104. #define DSI_DYN_REFRESH_PLL_CTRL28 (0x084)
  105. #define DSI_DYN_REFRESH_PLL_CTRL29 (0x088)
  106. #define DSI_DYN_REFRESH_PLL_CTRL30 (0x08C)
  107. #define DSI_DYN_REFRESH_PLL_CTRL31 (0x090)
  108. #define DSI_DYN_REFRESH_PLL_UPPER_ADDR (0x094)
  109. #define DSI_DYN_REFRESH_PLL_UPPER_ADDR2 (0x098)
  110. static int dsi_phy_hw_v4_0_is_pll_on(struct dsi_phy_hw *phy)
  111. {
  112. u32 data = 0;
  113. data = DSI_R32(phy, DSIPHY_CMN_PLL_CNTRL);
  114. mb(); /*make sure read happened */
  115. return (data & BIT(0));
  116. }
  117. static void dsi_phy_hw_v4_0_config_lpcdrx(struct dsi_phy_hw *phy,
  118. struct dsi_phy_cfg *cfg, bool enable)
  119. {
  120. int phy_lane_0 = dsi_phy_conv_logical_to_phy_lane(&cfg->lane_map,
  121. DSI_LOGICAL_LANE_0);
  122. /*
  123. * LPRX and CDRX need to enabled only for physical data lane
  124. * corresponding to the logical data lane 0
  125. */
  126. if (enable)
  127. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(phy_lane_0),
  128. cfg->strength.lane[phy_lane_0][1]);
  129. else
  130. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(phy_lane_0), 0);
  131. }
  132. static void dsi_phy_hw_v4_0_lane_swap_config(struct dsi_phy_hw *phy,
  133. struct dsi_lane_map *lane_map)
  134. {
  135. DSI_W32(phy, DSIPHY_CMN_LANE_CFG0,
  136. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_0] |
  137. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_1] << 4)));
  138. DSI_W32(phy, DSIPHY_CMN_LANE_CFG1,
  139. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_2] |
  140. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_3] << 4)));
  141. }
  142. static void dsi_phy_hw_v4_0_lane_settings(struct dsi_phy_hw *phy,
  143. struct dsi_phy_cfg *cfg)
  144. {
  145. int i;
  146. u8 tx_dctrl_v4[] = {0x00, 0x00, 0x00, 0x04, 0x01};
  147. u8 tx_dctrl_v4_1[] = {0x40, 0x40, 0x40, 0x46, 0x41};
  148. u8 *tx_dctrl;
  149. if (phy->version == DSI_PHY_VERSION_4_1)
  150. tx_dctrl = &tx_dctrl_v4_1[0];
  151. else
  152. tx_dctrl = &tx_dctrl_v4[0];
  153. /* Strength ctrl settings */
  154. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  155. /*
  156. * Disable LPRX and CDRX for all lanes. And later on, it will
  157. * be only enabled for the physical data lane corresponding
  158. * to the logical data lane 0
  159. */
  160. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(i), 0);
  161. DSI_W32(phy, DSIPHY_LNX_PIN_SWAP(i), 0x0);
  162. }
  163. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, true);
  164. /* other settings */
  165. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  166. DSI_W32(phy, DSIPHY_LNX_CFG0(i), cfg->lanecfg.lane[i][0]);
  167. DSI_W32(phy, DSIPHY_LNX_CFG1(i), cfg->lanecfg.lane[i][1]);
  168. DSI_W32(phy, DSIPHY_LNX_CFG2(i), cfg->lanecfg.lane[i][2]);
  169. DSI_W32(phy, DSIPHY_LNX_TX_DCTRL(i), tx_dctrl[i]);
  170. }
  171. }
  172. /**
  173. * enable() - Enable PHY hardware
  174. * @phy: Pointer to DSI PHY hardware object.
  175. * @cfg: Per lane configurations for timing, strength and lane
  176. * configurations.
  177. */
  178. void dsi_phy_hw_v4_0_enable(struct dsi_phy_hw *phy,
  179. struct dsi_phy_cfg *cfg)
  180. {
  181. int rc = 0;
  182. u32 status;
  183. u32 const delay_us = 5;
  184. u32 const timeout_us = 1000;
  185. struct dsi_phy_per_lane_cfgs *timing = &cfg->timing;
  186. u32 data;
  187. u32 minor_ver = 0;
  188. bool less_than_1500_mhz = false;
  189. u32 vreg_ctrl_0 = 0;
  190. u32 glbl_str_swi_cal_sel_ctrl = 0;
  191. u32 glbl_hstx_str_ctrl_0 = 0;
  192. u32 glbl_rescode_top_ctrl = 0;
  193. u32 glbl_rescode_bot_ctrl = 0;
  194. if (dsi_phy_hw_v4_0_is_pll_on(phy))
  195. pr_warn("PLL turned on before configuring PHY\n");
  196. /* wait for REFGEN READY */
  197. rc = readl_poll_timeout_atomic(phy->base + DSIPHY_CMN_PHY_STATUS,
  198. status, (status & BIT(0)), delay_us, timeout_us);
  199. if (rc) {
  200. pr_err("Ref gen not ready. Aborting\n");
  201. return;
  202. }
  203. /* Alter PHY configurations if data rate less than 1.5GHZ*/
  204. if (cfg->bit_clk_rate_hz <= 1500000000)
  205. less_than_1500_mhz = true;
  206. if (phy->version == DSI_PHY_VERSION_4_1) {
  207. vreg_ctrl_0 = less_than_1500_mhz ? 0x53 : 0x52;
  208. glbl_rescode_top_ctrl = less_than_1500_mhz ? 0x3d : 0x00;
  209. glbl_rescode_bot_ctrl = less_than_1500_mhz ? 0x39 : 0x3c;
  210. glbl_str_swi_cal_sel_ctrl = 0x00;
  211. glbl_hstx_str_ctrl_0 = 0x88;
  212. } else {
  213. vreg_ctrl_0 = less_than_1500_mhz ? 0x5B : 0x59;
  214. glbl_str_swi_cal_sel_ctrl = less_than_1500_mhz ? 0x03 : 0x00;
  215. glbl_hstx_str_ctrl_0 = less_than_1500_mhz ? 0x66 : 0x88;
  216. glbl_rescode_top_ctrl = 0x03;
  217. glbl_rescode_bot_ctrl = 0x3c;
  218. }
  219. /* de-assert digital and pll power down */
  220. data = BIT(6) | BIT(5);
  221. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  222. /* Assert PLL core reset */
  223. DSI_W32(phy, DSIPHY_CMN_PLL_CNTRL, 0x00);
  224. /* turn off resync FIFO */
  225. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  226. /* program CMN_CTRL_4 for minor_ver 2 chipsets*/
  227. minor_ver = DSI_R32(phy, DSIPHY_CMN_REVISION_ID0);
  228. minor_ver = minor_ver & (0xf0);
  229. if (minor_ver == 0x20)
  230. DSI_W32(phy, DSIPHY_CMN_CTRL_4, 0x04);
  231. /* Configure PHY lane swap */
  232. dsi_phy_hw_v4_0_lane_swap_config(phy, &cfg->lane_map);
  233. /* Enable LDO */
  234. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_0, vreg_ctrl_0);
  235. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_1, 0x5c);
  236. DSI_W32(phy, DSIPHY_CMN_CTRL_3, 0x00);
  237. DSI_W32(phy, DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL,
  238. glbl_str_swi_cal_sel_ctrl);
  239. DSI_W32(phy, DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0, glbl_hstx_str_ctrl_0);
  240. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_0, 0x00);
  241. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL,
  242. glbl_rescode_top_ctrl);
  243. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL,
  244. glbl_rescode_bot_ctrl);
  245. DSI_W32(phy, DSIPHY_CMN_GLBL_LPTX_STR_CTRL, 0x55);
  246. /* Remove power down from all blocks */
  247. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x7f);
  248. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x1F);
  249. /* Select full-rate mode */
  250. DSI_W32(phy, DSIPHY_CMN_CTRL_2, 0x40);
  251. switch (cfg->pll_source) {
  252. case DSI_PLL_SOURCE_STANDALONE:
  253. case DSI_PLL_SOURCE_NATIVE:
  254. data = 0x0; /* internal PLL */
  255. break;
  256. case DSI_PLL_SOURCE_NON_NATIVE:
  257. data = 0x1; /* external PLL */
  258. break;
  259. default:
  260. break;
  261. }
  262. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, (data << 2)); /* set PLL src */
  263. /* DSI PHY timings */
  264. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_0, timing->lane_v4[0]);
  265. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_1, timing->lane_v4[1]);
  266. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_2, timing->lane_v4[2]);
  267. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_3, timing->lane_v4[3]);
  268. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_4, timing->lane_v4[4]);
  269. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_5, timing->lane_v4[5]);
  270. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_6, timing->lane_v4[6]);
  271. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_7, timing->lane_v4[7]);
  272. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_8, timing->lane_v4[8]);
  273. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_9, timing->lane_v4[9]);
  274. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_10, timing->lane_v4[10]);
  275. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_11, timing->lane_v4[11]);
  276. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_12, timing->lane_v4[12]);
  277. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_13, timing->lane_v4[13]);
  278. /* DSI lane settings */
  279. dsi_phy_hw_v4_0_lane_settings(phy, cfg);
  280. pr_debug("[DSI_%d]Phy enabled\n", phy->index);
  281. }
  282. /**
  283. * disable() - Disable PHY hardware
  284. * @phy: Pointer to DSI PHY hardware object.
  285. */
  286. void dsi_phy_hw_v4_0_disable(struct dsi_phy_hw *phy,
  287. struct dsi_phy_cfg *cfg)
  288. {
  289. u32 data = 0;
  290. if (dsi_phy_hw_v4_0_is_pll_on(phy))
  291. pr_warn("Turning OFF PHY while PLL is on\n");
  292. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, false);
  293. data = DSI_R32(phy, DSIPHY_CMN_CTRL_0);
  294. /* disable all lanes */
  295. data &= ~0x1F;
  296. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  297. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0);
  298. /* Turn off all PHY blocks */
  299. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x00);
  300. /* make sure phy is turned off */
  301. wmb();
  302. pr_debug("[DSI_%d]Phy disabled\n", phy->index);
  303. }
  304. void dsi_phy_hw_v4_0_toggle_resync_fifo(struct dsi_phy_hw *phy)
  305. {
  306. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  307. /* ensure that the FIFO is off */
  308. wmb();
  309. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x1);
  310. /* ensure that the FIFO is toggled back on */
  311. wmb();
  312. }
  313. void dsi_phy_hw_v4_0_reset_clk_en_sel(struct dsi_phy_hw *phy)
  314. {
  315. u32 data = 0;
  316. /*Turning off CLK_EN_SEL after retime buffer sync */
  317. data = DSI_R32(phy, DSIPHY_CMN_CLK_CFG1);
  318. data &= ~BIT(4);
  319. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, data);
  320. /* ensure that clk_en_sel bit is turned off */
  321. wmb();
  322. }
  323. int dsi_phy_hw_v4_0_wait_for_lane_idle(
  324. struct dsi_phy_hw *phy, u32 lanes)
  325. {
  326. int rc = 0, val = 0;
  327. u32 stop_state_mask = 0;
  328. u32 const sleep_us = 10;
  329. u32 const timeout_us = 100;
  330. stop_state_mask = BIT(4); /* clock lane */
  331. if (lanes & DSI_DATA_LANE_0)
  332. stop_state_mask |= BIT(0);
  333. if (lanes & DSI_DATA_LANE_1)
  334. stop_state_mask |= BIT(1);
  335. if (lanes & DSI_DATA_LANE_2)
  336. stop_state_mask |= BIT(2);
  337. if (lanes & DSI_DATA_LANE_3)
  338. stop_state_mask |= BIT(3);
  339. pr_debug("%s: polling for lanes to be in stop state, mask=0x%08x\n",
  340. __func__, stop_state_mask);
  341. rc = readl_poll_timeout(phy->base + DSIPHY_CMN_LANE_STATUS1, val,
  342. ((val & stop_state_mask) == stop_state_mask),
  343. sleep_us, timeout_us);
  344. if (rc) {
  345. pr_err("%s: lanes not in stop state, LANE_STATUS=0x%08x\n",
  346. __func__, val);
  347. return rc;
  348. }
  349. return 0;
  350. }
  351. void dsi_phy_hw_v4_0_ulps_request(struct dsi_phy_hw *phy,
  352. struct dsi_phy_cfg *cfg, u32 lanes)
  353. {
  354. u32 reg = 0;
  355. if (lanes & DSI_CLOCK_LANE)
  356. reg = BIT(4);
  357. if (lanes & DSI_DATA_LANE_0)
  358. reg |= BIT(0);
  359. if (lanes & DSI_DATA_LANE_1)
  360. reg |= BIT(1);
  361. if (lanes & DSI_DATA_LANE_2)
  362. reg |= BIT(2);
  363. if (lanes & DSI_DATA_LANE_3)
  364. reg |= BIT(3);
  365. if (cfg->force_clk_lane_hs)
  366. reg |= BIT(5) | BIT(6);
  367. /*
  368. * ULPS entry request. Wait for short time to make sure
  369. * that the lanes enter ULPS. Recommended as per HPG.
  370. */
  371. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  372. usleep_range(100, 110);
  373. /* disable LPRX and CDRX */
  374. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, false);
  375. pr_debug("[DSI_PHY%d] ULPS requested for lanes 0x%x\n", phy->index,
  376. lanes);
  377. }
  378. int dsi_phy_hw_v4_0_lane_reset(struct dsi_phy_hw *phy)
  379. {
  380. int ret = 0, loop = 10, u_dly = 200;
  381. u32 ln_status = 0;
  382. while ((ln_status != 0x1f) && loop) {
  383. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0x1f);
  384. wmb(); /* ensure register is committed */
  385. loop--;
  386. udelay(u_dly);
  387. ln_status = DSI_R32(phy, DSIPHY_CMN_LANE_STATUS1);
  388. pr_debug("trial no: %d\n", loop);
  389. }
  390. if (!loop)
  391. pr_debug("could not reset phy lanes\n");
  392. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0x0);
  393. wmb(); /* ensure register is committed */
  394. return ret;
  395. }
  396. void dsi_phy_hw_v4_0_ulps_exit(struct dsi_phy_hw *phy,
  397. struct dsi_phy_cfg *cfg, u32 lanes)
  398. {
  399. u32 reg = 0;
  400. if (lanes & DSI_CLOCK_LANE)
  401. reg = BIT(4);
  402. if (lanes & DSI_DATA_LANE_0)
  403. reg |= BIT(0);
  404. if (lanes & DSI_DATA_LANE_1)
  405. reg |= BIT(1);
  406. if (lanes & DSI_DATA_LANE_2)
  407. reg |= BIT(2);
  408. if (lanes & DSI_DATA_LANE_3)
  409. reg |= BIT(3);
  410. /* enable LPRX and CDRX */
  411. dsi_phy_hw_v4_0_config_lpcdrx(phy, cfg, true);
  412. /* ULPS exit request */
  413. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL2, reg);
  414. usleep_range(1000, 1010);
  415. /* Clear ULPS request flags on all lanes */
  416. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, 0);
  417. /* Clear ULPS exit flags on all lanes */
  418. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL2, 0);
  419. /*
  420. * Sometimes when exiting ULPS, it is possible that some DSI
  421. * lanes are not in the stop state which could lead to DSI
  422. * commands not going through. To avoid this, force the lanes
  423. * to be in stop state.
  424. */
  425. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, reg);
  426. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0);
  427. usleep_range(100, 110);
  428. if (cfg->force_clk_lane_hs) {
  429. reg = BIT(5) | BIT(6);
  430. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  431. }
  432. }
  433. u32 dsi_phy_hw_v4_0_get_lanes_in_ulps(struct dsi_phy_hw *phy)
  434. {
  435. u32 lanes = 0;
  436. lanes = DSI_R32(phy, DSIPHY_CMN_LANE_STATUS0);
  437. pr_debug("[DSI_PHY%d] lanes in ulps = 0x%x\n", phy->index, lanes);
  438. return lanes;
  439. }
  440. bool dsi_phy_hw_v4_0_is_lanes_in_ulps(u32 lanes, u32 ulps_lanes)
  441. {
  442. if (lanes & ulps_lanes)
  443. return false;
  444. return true;
  445. }
  446. int dsi_phy_hw_timing_val_v4_0(struct dsi_phy_per_lane_cfgs *timing_cfg,
  447. u32 *timing_val, u32 size)
  448. {
  449. int i = 0;
  450. if (size != DSI_PHY_TIMING_V4_SIZE) {
  451. pr_err("Unexpected timing array size %d\n", size);
  452. return -EINVAL;
  453. }
  454. for (i = 0; i < size; i++)
  455. timing_cfg->lane_v4[i] = timing_val[i];
  456. return 0;
  457. }
  458. void dsi_phy_hw_v4_0_dyn_refresh_config(struct dsi_phy_hw *phy,
  459. struct dsi_phy_cfg *cfg, bool is_master)
  460. {
  461. u32 reg;
  462. if (is_master) {
  463. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL19,
  464. DSIPHY_CMN_TIMING_CTRL_0, DSIPHY_CMN_TIMING_CTRL_1,
  465. cfg->timing.lane_v4[0], cfg->timing.lane_v4[1]);
  466. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL20,
  467. DSIPHY_CMN_TIMING_CTRL_2, DSIPHY_CMN_TIMING_CTRL_3,
  468. cfg->timing.lane_v4[2], cfg->timing.lane_v4[3]);
  469. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL21,
  470. DSIPHY_CMN_TIMING_CTRL_4, DSIPHY_CMN_TIMING_CTRL_5,
  471. cfg->timing.lane_v4[4], cfg->timing.lane_v4[5]);
  472. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL22,
  473. DSIPHY_CMN_TIMING_CTRL_6, DSIPHY_CMN_TIMING_CTRL_7,
  474. cfg->timing.lane_v4[6], cfg->timing.lane_v4[7]);
  475. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL23,
  476. DSIPHY_CMN_TIMING_CTRL_8, DSIPHY_CMN_TIMING_CTRL_9,
  477. cfg->timing.lane_v4[8], cfg->timing.lane_v4[9]);
  478. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL24,
  479. DSIPHY_CMN_TIMING_CTRL_10, DSIPHY_CMN_TIMING_CTRL_11,
  480. cfg->timing.lane_v4[10], cfg->timing.lane_v4[11]);
  481. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL25,
  482. DSIPHY_CMN_TIMING_CTRL_12, DSIPHY_CMN_TIMING_CTRL_13,
  483. cfg->timing.lane_v4[12], cfg->timing.lane_v4[13]);
  484. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL26,
  485. DSIPHY_CMN_CTRL_0, DSIPHY_CMN_LANE_CTRL0,
  486. 0x7f, 0x1f);
  487. } else {
  488. reg = DSI_R32(phy, DSIPHY_CMN_CLK_CFG1);
  489. reg &= ~BIT(5);
  490. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL0,
  491. DSIPHY_CMN_CLK_CFG1, DSIPHY_CMN_PLL_CNTRL,
  492. reg, 0x0);
  493. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL1,
  494. DSIPHY_CMN_RBUF_CTRL, DSIPHY_CMN_TIMING_CTRL_0,
  495. 0x0, cfg->timing.lane_v4[0]);
  496. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL2,
  497. DSIPHY_CMN_TIMING_CTRL_1, DSIPHY_CMN_TIMING_CTRL_2,
  498. cfg->timing.lane_v4[1], cfg->timing.lane_v4[2]);
  499. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL3,
  500. DSIPHY_CMN_TIMING_CTRL_3, DSIPHY_CMN_TIMING_CTRL_4,
  501. cfg->timing.lane_v4[3], cfg->timing.lane_v4[4]);
  502. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL4,
  503. DSIPHY_CMN_TIMING_CTRL_5, DSIPHY_CMN_TIMING_CTRL_6,
  504. cfg->timing.lane_v4[5], cfg->timing.lane_v4[6]);
  505. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL5,
  506. DSIPHY_CMN_TIMING_CTRL_7, DSIPHY_CMN_TIMING_CTRL_8,
  507. cfg->timing.lane_v4[7], cfg->timing.lane_v4[8]);
  508. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL6,
  509. DSIPHY_CMN_TIMING_CTRL_9, DSIPHY_CMN_TIMING_CTRL_10,
  510. cfg->timing.lane_v4[9], cfg->timing.lane_v4[10]);
  511. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL7,
  512. DSIPHY_CMN_TIMING_CTRL_11, DSIPHY_CMN_TIMING_CTRL_12,
  513. cfg->timing.lane_v4[11], cfg->timing.lane_v4[12]);
  514. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL8,
  515. DSIPHY_CMN_TIMING_CTRL_13, DSIPHY_CMN_CTRL_0,
  516. cfg->timing.lane_v4[13], 0x7f);
  517. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL9,
  518. DSIPHY_CMN_LANE_CTRL0, DSIPHY_CMN_CTRL_2,
  519. 0x1f, 0x40);
  520. /*
  521. * fill with dummy register writes since controller will blindly
  522. * send these values to DSI PHY.
  523. */
  524. reg = DSI_DYN_REFRESH_PLL_CTRL11;
  525. while (reg <= DSI_DYN_REFRESH_PLL_CTRL29) {
  526. DSI_DYN_REF_REG_W(phy->dyn_pll_base, reg,
  527. DSIPHY_CMN_LANE_CTRL0, DSIPHY_CMN_CTRL_0,
  528. 0x1f, 0x7f);
  529. reg += 0x4;
  530. }
  531. DSI_GEN_W32(phy->dyn_pll_base,
  532. DSI_DYN_REFRESH_PLL_UPPER_ADDR, 0);
  533. DSI_GEN_W32(phy->dyn_pll_base,
  534. DSI_DYN_REFRESH_PLL_UPPER_ADDR2, 0);
  535. }
  536. wmb(); /* make sure all registers are updated */
  537. }
  538. void dsi_phy_hw_v4_0_dyn_refresh_pipe_delay(struct dsi_phy_hw *phy,
  539. struct dsi_dyn_clk_delay *delay)
  540. {
  541. if (!delay)
  542. return;
  543. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PIPE_DELAY,
  544. delay->pipe_delay);
  545. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PIPE_DELAY2,
  546. delay->pipe_delay2);
  547. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_DELAY,
  548. delay->pll_delay);
  549. }
  550. void dsi_phy_hw_v4_0_dyn_refresh_helper(struct dsi_phy_hw *phy, u32 offset)
  551. {
  552. u32 reg;
  553. /*
  554. * if no offset is mentioned then this means we want to clear
  555. * the dynamic refresh ctrl register which is the last step
  556. * of dynamic refresh sequence.
  557. */
  558. if (!offset) {
  559. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  560. reg &= ~(BIT(0) | BIT(8));
  561. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  562. wmb(); /* ensure dynamic fps is cleared */
  563. return;
  564. }
  565. if (offset & BIT(DYN_REFRESH_INTF_SEL)) {
  566. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  567. reg |= BIT(13);
  568. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  569. }
  570. if (offset & BIT(DYN_REFRESH_SYNC_MODE)) {
  571. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  572. reg |= BIT(16);
  573. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  574. }
  575. if (offset & BIT(DYN_REFRESH_SWI_CTRL)) {
  576. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  577. reg |= BIT(0);
  578. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  579. }
  580. if (offset & BIT(DYN_REFRESH_SW_TRIGGER)) {
  581. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  582. reg |= BIT(8);
  583. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  584. wmb(); /* ensure dynamic fps is triggered */
  585. }
  586. }
  587. int dsi_phy_hw_v4_0_cache_phy_timings(struct dsi_phy_per_lane_cfgs *timings,
  588. u32 *dst, u32 size)
  589. {
  590. int i;
  591. if (!timings || !dst || !size)
  592. return -EINVAL;
  593. if (size != DSI_PHY_TIMING_V4_SIZE) {
  594. pr_err("size mis-match\n");
  595. return -EINVAL;
  596. }
  597. for (i = 0; i < size; i++)
  598. dst[i] = timings->lane_v4[i];
  599. return 0;
  600. }
  601. void dsi_phy_hw_v4_0_set_continuous_clk(struct dsi_phy_hw *phy, bool enable)
  602. {
  603. u32 reg = 0;
  604. reg = DSI_R32(phy, DSIPHY_CMN_LANE_CTRL1);
  605. if (enable)
  606. reg |= BIT(5) | BIT(6);
  607. else
  608. reg &= ~(BIT(5) | BIT(6));
  609. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  610. wmb(); /* make sure request is set */
  611. }