swr-mstr-ctrl.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <soc/soundwire.h>
  21. #include <soc/swr-common.h>
  22. #include <linux/regmap.h>
  23. #include <dsp/msm-audio-event-notify.h>
  24. #include "swrm_registers.h"
  25. #include "swr-mstr-ctrl.h"
  26. #define SWRM_FRAME_SYNC_SEL 4000 /* 4KHz */
  27. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  28. #define SWRM_SYS_SUSPEND_WAIT 1
  29. #define SWRM_DSD_PARAMS_PORT 4
  30. #define SWR_BROADCAST_CMD_ID 0x0F
  31. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  32. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  33. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  34. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  35. #define SWR_INVALID_PARAM 0xFF
  36. #define SWR_HSTOP_MAX_VAL 0xF
  37. #define SWR_HSTART_MIN_VAL 0x0
  38. #define ERR_AUTO_SUSPEND_TIMER_VAL 0x1
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. #define SWRM_LINK_STATUS_RETRY_CNT 0x5
  41. #define SWRM_ROW_48 48
  42. #define SWRM_ROW_50 50
  43. #define SWRM_ROW_64 64
  44. #define SWRM_COL_02 02
  45. #define SWRM_COL_16 16
  46. /* pm runtime auto suspend timer in msecs */
  47. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  48. module_param(auto_suspend_timer, int, 0664);
  49. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  50. enum {
  51. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  52. SWR_ATTACHED_OK, /* Device is attached */
  53. SWR_ALERT, /* Device alters master for any interrupts */
  54. SWR_RESERVED, /* Reserved */
  55. };
  56. enum {
  57. MASTER_ID_WSA = 1,
  58. MASTER_ID_RX,
  59. MASTER_ID_TX
  60. };
  61. enum {
  62. ENABLE_PENDING,
  63. DISABLE_PENDING
  64. };
  65. enum {
  66. LPASS_HW_CORE,
  67. LPASS_AUDIO_CORE,
  68. };
  69. #define TRUE 1
  70. #define FALSE 0
  71. #define SWRM_MAX_PORT_REG 120
  72. #define SWRM_MAX_INIT_REG 11
  73. #define MAX_FIFO_RD_FAIL_RETRY 3
  74. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  75. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  76. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr);
  77. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val);
  78. static bool swrm_is_msm_variant(int val)
  79. {
  80. return (val == SWRM_VERSION_1_3);
  81. }
  82. #ifdef CONFIG_DEBUG_FS
  83. static int swrm_debug_open(struct inode *inode, struct file *file)
  84. {
  85. file->private_data = inode->i_private;
  86. return 0;
  87. }
  88. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  89. {
  90. char *token;
  91. int base, cnt;
  92. token = strsep(&buf, " ");
  93. for (cnt = 0; cnt < num_of_par; cnt++) {
  94. if (token) {
  95. if ((token[1] == 'x') || (token[1] == 'X'))
  96. base = 16;
  97. else
  98. base = 10;
  99. if (kstrtou32(token, base, &param1[cnt]) != 0)
  100. return -EINVAL;
  101. token = strsep(&buf, " ");
  102. } else
  103. return -EINVAL;
  104. }
  105. return 0;
  106. }
  107. static ssize_t swrm_reg_show(struct swr_mstr_ctrl *swrm, char __user *ubuf,
  108. size_t count, loff_t *ppos)
  109. {
  110. int i, reg_val, len;
  111. ssize_t total = 0;
  112. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  113. int rem = 0;
  114. if (!ubuf || !ppos)
  115. return 0;
  116. i = ((int) *ppos + SWR_MSTR_START_REG_ADDR);
  117. rem = i%4;
  118. if (rem)
  119. i = (i - rem);
  120. for (; i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  121. usleep_range(100, 150);
  122. reg_val = swr_master_read(swrm, i);
  123. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  124. if (len < 0) {
  125. pr_err("%s: fail to fill the buffer\n", __func__);
  126. total = -EFAULT;
  127. goto copy_err;
  128. }
  129. if ((total + len) >= count - 1)
  130. break;
  131. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  132. pr_err("%s: fail to copy reg dump\n", __func__);
  133. total = -EFAULT;
  134. goto copy_err;
  135. }
  136. *ppos += len;
  137. total += len;
  138. }
  139. copy_err:
  140. return total;
  141. }
  142. static ssize_t swrm_debug_reg_dump(struct file *file, char __user *ubuf,
  143. size_t count, loff_t *ppos)
  144. {
  145. struct swr_mstr_ctrl *swrm;
  146. if (!count || !file || !ppos || !ubuf)
  147. return -EINVAL;
  148. swrm = file->private_data;
  149. if (!swrm)
  150. return -EINVAL;
  151. if (*ppos < 0)
  152. return -EINVAL;
  153. return swrm_reg_show(swrm, ubuf, count, ppos);
  154. }
  155. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  156. size_t count, loff_t *ppos)
  157. {
  158. char lbuf[SWR_MSTR_RD_BUF_LEN];
  159. struct swr_mstr_ctrl *swrm = NULL;
  160. if (!count || !file || !ppos || !ubuf)
  161. return -EINVAL;
  162. swrm = file->private_data;
  163. if (!swrm)
  164. return -EINVAL;
  165. if (*ppos < 0)
  166. return -EINVAL;
  167. snprintf(lbuf, sizeof(lbuf), "0x%x\n", swrm->read_data);
  168. return simple_read_from_buffer(ubuf, count, ppos, lbuf,
  169. strnlen(lbuf, 7));
  170. }
  171. static ssize_t swrm_debug_peek_write(struct file *file, const char __user *ubuf,
  172. size_t count, loff_t *ppos)
  173. {
  174. char lbuf[SWR_MSTR_RD_BUF_LEN];
  175. int rc;
  176. u32 param[5];
  177. struct swr_mstr_ctrl *swrm = NULL;
  178. if (!count || !file || !ppos || !ubuf)
  179. return -EINVAL;
  180. swrm = file->private_data;
  181. if (!swrm)
  182. return -EINVAL;
  183. if (*ppos < 0)
  184. return -EINVAL;
  185. if (count > sizeof(lbuf) - 1)
  186. return -EINVAL;
  187. rc = copy_from_user(lbuf, ubuf, count);
  188. if (rc)
  189. return -EFAULT;
  190. lbuf[count] = '\0';
  191. rc = get_parameters(lbuf, param, 1);
  192. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  193. swrm->read_data = swr_master_read(swrm, param[0]);
  194. else
  195. rc = -EINVAL;
  196. if (rc == 0)
  197. rc = count;
  198. else
  199. dev_err(swrm->dev, "%s: rc = %d\n", __func__, rc);
  200. return rc;
  201. }
  202. static ssize_t swrm_debug_write(struct file *file,
  203. const char __user *ubuf, size_t count, loff_t *ppos)
  204. {
  205. char lbuf[SWR_MSTR_WR_BUF_LEN];
  206. int rc;
  207. u32 param[5];
  208. struct swr_mstr_ctrl *swrm;
  209. if (!file || !ppos || !ubuf)
  210. return -EINVAL;
  211. swrm = file->private_data;
  212. if (!swrm)
  213. return -EINVAL;
  214. if (count > sizeof(lbuf) - 1)
  215. return -EINVAL;
  216. rc = copy_from_user(lbuf, ubuf, count);
  217. if (rc)
  218. return -EFAULT;
  219. lbuf[count] = '\0';
  220. rc = get_parameters(lbuf, param, 2);
  221. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  222. (param[1] <= 0xFFFFFFFF) &&
  223. (rc == 0))
  224. swr_master_write(swrm, param[0], param[1]);
  225. else
  226. rc = -EINVAL;
  227. if (rc == 0)
  228. rc = count;
  229. else
  230. pr_err("%s: rc = %d\n", __func__, rc);
  231. return rc;
  232. }
  233. static const struct file_operations swrm_debug_read_ops = {
  234. .open = swrm_debug_open,
  235. .write = swrm_debug_peek_write,
  236. .read = swrm_debug_read,
  237. };
  238. static const struct file_operations swrm_debug_write_ops = {
  239. .open = swrm_debug_open,
  240. .write = swrm_debug_write,
  241. };
  242. static const struct file_operations swrm_debug_dump_ops = {
  243. .open = swrm_debug_open,
  244. .read = swrm_debug_reg_dump,
  245. };
  246. #endif
  247. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  248. u32 *reg, u32 *val, int len, const char* func)
  249. {
  250. int i = 0;
  251. for (i = 0; i < len; i++)
  252. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  253. func, reg[i], val[i]);
  254. }
  255. static bool is_swr_clk_needed(struct swr_mstr_ctrl *swrm)
  256. {
  257. return ((swrm->version <= SWRM_VERSION_1_5_1) ? true : false);
  258. }
  259. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  260. int core_type, bool enable)
  261. {
  262. int ret = 0;
  263. if (core_type == LPASS_HW_CORE) {
  264. if (swrm->lpass_core_hw_vote) {
  265. if (enable) {
  266. ret =
  267. clk_prepare_enable(swrm->lpass_core_hw_vote);
  268. if (ret < 0)
  269. dev_err(swrm->dev,
  270. "%s:lpass core hw enable failed\n",
  271. __func__);
  272. } else
  273. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  274. }
  275. }
  276. if (core_type == LPASS_AUDIO_CORE) {
  277. if (swrm->lpass_core_audio) {
  278. if (enable) {
  279. ret =
  280. clk_prepare_enable(swrm->lpass_core_audio);
  281. if (ret < 0)
  282. dev_err(swrm->dev,
  283. "%s:lpass audio hw enable failed\n",
  284. __func__);
  285. } else
  286. clk_disable_unprepare(swrm->lpass_core_audio);
  287. }
  288. }
  289. return ret;
  290. }
  291. static int swrm_get_ssp_period(struct swr_mstr_ctrl *swrm,
  292. int row, int col,
  293. int frame_sync)
  294. {
  295. if (!swrm || !row || !col || !frame_sync)
  296. return 1;
  297. return ((swrm->bus_clk * 2) / ((row * col) * frame_sync));
  298. }
  299. static int swrm_core_vote_request(struct swr_mstr_ctrl *swrm)
  300. {
  301. int ret = 0;
  302. if (!swrm->handle)
  303. return -EINVAL;
  304. mutex_lock(&swrm->clklock);
  305. if (!swrm->dev_up) {
  306. ret = -ENODEV;
  307. goto exit;
  308. }
  309. if (swrm->core_vote) {
  310. ret = swrm->core_vote(swrm->handle, true);
  311. if (ret)
  312. dev_err_ratelimited(swrm->dev,
  313. "%s: core vote request failed\n", __func__);
  314. }
  315. exit:
  316. mutex_unlock(&swrm->clklock);
  317. return ret;
  318. }
  319. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  320. {
  321. int ret = 0;
  322. if (!swrm->clk || !swrm->handle)
  323. return -EINVAL;
  324. mutex_lock(&swrm->clklock);
  325. if (enable) {
  326. if (!swrm->dev_up) {
  327. ret = -ENODEV;
  328. goto exit;
  329. }
  330. if (is_swr_clk_needed(swrm)) {
  331. if (swrm->core_vote) {
  332. ret = swrm->core_vote(swrm->handle, true);
  333. if (ret) {
  334. dev_err_ratelimited(swrm->dev,
  335. "%s: core vote request failed\n",
  336. __func__);
  337. goto exit;
  338. }
  339. }
  340. }
  341. swrm->clk_ref_count++;
  342. if (swrm->clk_ref_count == 1) {
  343. ret = swrm->clk(swrm->handle, true);
  344. if (ret) {
  345. dev_err_ratelimited(swrm->dev,
  346. "%s: clock enable req failed",
  347. __func__);
  348. --swrm->clk_ref_count;
  349. }
  350. }
  351. } else if (--swrm->clk_ref_count == 0) {
  352. swrm->clk(swrm->handle, false);
  353. complete(&swrm->clk_off_complete);
  354. }
  355. if (swrm->clk_ref_count < 0) {
  356. dev_err(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  357. swrm->clk_ref_count = 0;
  358. }
  359. exit:
  360. mutex_unlock(&swrm->clklock);
  361. return ret;
  362. }
  363. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  364. u16 reg, u32 *value)
  365. {
  366. u32 temp = (u32)(*value);
  367. int ret = 0;
  368. mutex_lock(&swrm->devlock);
  369. if (!swrm->dev_up)
  370. goto err;
  371. if (is_swr_clk_needed(swrm)) {
  372. ret = swrm_clk_request(swrm, TRUE);
  373. if (ret) {
  374. dev_err_ratelimited(swrm->dev,
  375. "%s: clock request failed\n",
  376. __func__);
  377. goto err;
  378. }
  379. } else if (swrm_core_vote_request(swrm)) {
  380. goto err;
  381. }
  382. iowrite32(temp, swrm->swrm_dig_base + reg);
  383. if (is_swr_clk_needed(swrm))
  384. swrm_clk_request(swrm, FALSE);
  385. err:
  386. mutex_unlock(&swrm->devlock);
  387. return ret;
  388. }
  389. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  390. u16 reg, u32 *value)
  391. {
  392. u32 temp = 0;
  393. int ret = 0;
  394. mutex_lock(&swrm->devlock);
  395. if (!swrm->dev_up)
  396. goto err;
  397. if (is_swr_clk_needed(swrm)) {
  398. ret = swrm_clk_request(swrm, TRUE);
  399. if (ret) {
  400. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  401. __func__);
  402. goto err;
  403. }
  404. } else if (swrm_core_vote_request(swrm)) {
  405. goto err;
  406. }
  407. temp = ioread32(swrm->swrm_dig_base + reg);
  408. *value = temp;
  409. if (is_swr_clk_needed(swrm))
  410. swrm_clk_request(swrm, FALSE);
  411. err:
  412. mutex_unlock(&swrm->devlock);
  413. return ret;
  414. }
  415. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  416. {
  417. u32 val = 0;
  418. if (swrm->read)
  419. val = swrm->read(swrm->handle, reg_addr);
  420. else
  421. swrm_ahb_read(swrm, reg_addr, &val);
  422. return val;
  423. }
  424. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  425. {
  426. if (swrm->write)
  427. swrm->write(swrm->handle, reg_addr, val);
  428. else
  429. swrm_ahb_write(swrm, reg_addr, &val);
  430. }
  431. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  432. u32 *val, unsigned int length)
  433. {
  434. int i = 0;
  435. if (swrm->bulk_write)
  436. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  437. else {
  438. mutex_lock(&swrm->iolock);
  439. for (i = 0; i < length; i++) {
  440. /* wait for FIFO WR command to complete to avoid overflow */
  441. /*
  442. * Reduce sleep from 100us to 10us to meet KPIs
  443. * This still meets the hardware spec
  444. */
  445. usleep_range(10, 12);
  446. swr_master_write(swrm, reg_addr[i], val[i]);
  447. }
  448. mutex_unlock(&swrm->iolock);
  449. }
  450. return 0;
  451. }
  452. static bool swrm_check_link_status(struct swr_mstr_ctrl *swrm, bool active)
  453. {
  454. int retry = SWRM_LINK_STATUS_RETRY_CNT;
  455. int ret = false;
  456. int status = active ? 0x1 : 0x0;
  457. int comp_sts = 0x0;
  458. if ((swrm->version <= SWRM_VERSION_1_5_1))
  459. return true;
  460. do {
  461. comp_sts = swr_master_read(swrm, SWRM_COMP_STATUS) & 0x01;
  462. /* check comp status and status requested met */
  463. if ((comp_sts && status) || (!comp_sts && !status)) {
  464. ret = true;
  465. break;
  466. }
  467. retry--;
  468. usleep_range(500, 510);
  469. } while (retry);
  470. if (retry == 0)
  471. dev_err(swrm->dev, "%s: link status not %s\n", __func__,
  472. active ? "connected" : "disconnected");
  473. return ret;
  474. }
  475. static bool swrm_is_port_en(struct swr_master *mstr)
  476. {
  477. return !!(mstr->num_port);
  478. }
  479. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  480. struct port_params *params)
  481. {
  482. u8 i;
  483. struct port_params *config = params;
  484. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  485. /* wsa uses single frame structure for all configurations */
  486. if (!swrm->mport_cfg[i].port_en)
  487. continue;
  488. swrm->mport_cfg[i].sinterval = config[i].si;
  489. swrm->mport_cfg[i].offset1 = config[i].off1;
  490. swrm->mport_cfg[i].offset2 = config[i].off2;
  491. swrm->mport_cfg[i].hstart = config[i].hstart;
  492. swrm->mport_cfg[i].hstop = config[i].hstop;
  493. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  494. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  495. swrm->mport_cfg[i].word_length = config[i].wd_len;
  496. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  497. }
  498. }
  499. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  500. {
  501. struct port_params *params;
  502. u32 usecase = 0;
  503. /* TODO - Send usecase information to avoid checking for master_id */
  504. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  505. (swrm->master_id == MASTER_ID_RX))
  506. usecase = 1;
  507. params = swrm->port_param[usecase];
  508. copy_port_tables(swrm, params);
  509. return 0;
  510. }
  511. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  512. u8 *mstr_ch_mask, u8 mstr_prt_type,
  513. u8 slv_port_id)
  514. {
  515. int i, j;
  516. *mstr_port_id = 0;
  517. for (i = 1; i <= swrm->num_ports; i++) {
  518. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  519. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  520. goto found;
  521. }
  522. }
  523. found:
  524. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  525. dev_err(swrm->dev, "%s: port type not supported by master\n",
  526. __func__);
  527. return -EINVAL;
  528. }
  529. /* id 0 corresponds to master port 1 */
  530. *mstr_port_id = i - 1;
  531. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  532. return 0;
  533. }
  534. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  535. u8 dev_addr, u16 reg_addr)
  536. {
  537. u32 val;
  538. u8 id = *cmd_id;
  539. if (id != SWR_BROADCAST_CMD_ID) {
  540. if (id < 14)
  541. id += 1;
  542. else
  543. id = 0;
  544. *cmd_id = id;
  545. }
  546. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  547. return val;
  548. }
  549. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  550. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  551. u32 len)
  552. {
  553. u32 val;
  554. u32 retry_attempt = 0;
  555. mutex_lock(&swrm->iolock);
  556. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  557. if (swrm->read) {
  558. /* skip delay if read is handled in platform driver */
  559. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  560. } else {
  561. /* wait for FIFO RD to complete to avoid overflow */
  562. usleep_range(100, 105);
  563. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  564. /* wait for FIFO RD CMD complete to avoid overflow */
  565. usleep_range(250, 255);
  566. }
  567. retry_read:
  568. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  569. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  570. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  571. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  572. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  573. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  574. /* wait 500 us before retry on fifo read failure */
  575. usleep_range(500, 505);
  576. if (retry_attempt == (MAX_FIFO_RD_FAIL_RETRY - 1)) {
  577. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  578. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  579. }
  580. retry_attempt++;
  581. goto retry_read;
  582. } else {
  583. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  584. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  585. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  586. dev_addr, *cmd_data);
  587. dev_err_ratelimited(swrm->dev,
  588. "%s: failed to read fifo\n", __func__);
  589. }
  590. }
  591. mutex_unlock(&swrm->iolock);
  592. return 0;
  593. }
  594. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  595. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  596. {
  597. u32 val;
  598. int ret = 0;
  599. mutex_lock(&swrm->iolock);
  600. if (!cmd_id)
  601. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  602. dev_addr, reg_addr);
  603. else
  604. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  605. dev_addr, reg_addr);
  606. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  607. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  608. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  609. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  610. /*
  611. * wait for FIFO WR command to complete to avoid overflow
  612. * skip delay if write is handled in platform driver.
  613. */
  614. if(!swrm->write)
  615. usleep_range(150, 155);
  616. if (cmd_id == 0xF) {
  617. /*
  618. * sleep for 10ms for MSM soundwire variant to allow broadcast
  619. * command to complete.
  620. */
  621. if (swrm_is_msm_variant(swrm->version))
  622. usleep_range(10000, 10100);
  623. else
  624. wait_for_completion_timeout(&swrm->broadcast,
  625. (2 * HZ/10));
  626. }
  627. mutex_unlock(&swrm->iolock);
  628. return ret;
  629. }
  630. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  631. void *buf, u32 len)
  632. {
  633. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  634. int ret = 0;
  635. int val;
  636. u8 *reg_val = (u8 *)buf;
  637. if (!swrm) {
  638. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  639. return -EINVAL;
  640. }
  641. if (!dev_num) {
  642. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  643. return -EINVAL;
  644. }
  645. mutex_lock(&swrm->devlock);
  646. if (!swrm->dev_up) {
  647. mutex_unlock(&swrm->devlock);
  648. return 0;
  649. }
  650. mutex_unlock(&swrm->devlock);
  651. pm_runtime_get_sync(swrm->dev);
  652. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  653. if (!ret)
  654. *reg_val = (u8)val;
  655. pm_runtime_put_autosuspend(swrm->dev);
  656. pm_runtime_mark_last_busy(swrm->dev);
  657. return ret;
  658. }
  659. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  660. const void *buf)
  661. {
  662. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  663. int ret = 0;
  664. u8 reg_val = *(u8 *)buf;
  665. if (!swrm) {
  666. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  667. return -EINVAL;
  668. }
  669. if (!dev_num) {
  670. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  671. return -EINVAL;
  672. }
  673. mutex_lock(&swrm->devlock);
  674. if (!swrm->dev_up) {
  675. mutex_unlock(&swrm->devlock);
  676. return 0;
  677. }
  678. mutex_unlock(&swrm->devlock);
  679. pm_runtime_get_sync(swrm->dev);
  680. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  681. pm_runtime_put_autosuspend(swrm->dev);
  682. pm_runtime_mark_last_busy(swrm->dev);
  683. return ret;
  684. }
  685. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  686. const void *buf, size_t len)
  687. {
  688. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  689. int ret = 0;
  690. int i;
  691. u32 *val;
  692. u32 *swr_fifo_reg;
  693. if (!swrm || !swrm->handle) {
  694. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  695. return -EINVAL;
  696. }
  697. if (len <= 0)
  698. return -EINVAL;
  699. mutex_lock(&swrm->devlock);
  700. if (!swrm->dev_up) {
  701. mutex_unlock(&swrm->devlock);
  702. return 0;
  703. }
  704. mutex_unlock(&swrm->devlock);
  705. pm_runtime_get_sync(swrm->dev);
  706. if (dev_num) {
  707. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  708. if (!swr_fifo_reg) {
  709. ret = -ENOMEM;
  710. goto err;
  711. }
  712. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  713. if (!val) {
  714. ret = -ENOMEM;
  715. goto mem_fail;
  716. }
  717. for (i = 0; i < len; i++) {
  718. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  719. ((u8 *)buf)[i],
  720. dev_num,
  721. ((u16 *)reg)[i]);
  722. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  723. }
  724. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  725. if (ret) {
  726. dev_err(&master->dev, "%s: bulk write failed\n",
  727. __func__);
  728. ret = -EINVAL;
  729. }
  730. } else {
  731. dev_err(&master->dev,
  732. "%s: No support of Bulk write for master regs\n",
  733. __func__);
  734. ret = -EINVAL;
  735. goto err;
  736. }
  737. kfree(val);
  738. mem_fail:
  739. kfree(swr_fifo_reg);
  740. err:
  741. pm_runtime_put_autosuspend(swrm->dev);
  742. pm_runtime_mark_last_busy(swrm->dev);
  743. return ret;
  744. }
  745. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  746. {
  747. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  748. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  749. }
  750. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  751. u8 row, u8 col)
  752. {
  753. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  754. SWRS_SCP_FRAME_CTRL_BANK(bank));
  755. }
  756. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  757. u8 slv_port, u8 dev_num)
  758. {
  759. struct swr_port_info *port_req = NULL;
  760. list_for_each_entry(port_req, &mport->port_req_list, list) {
  761. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  762. if ((port_req->slave_port_id == slv_port)
  763. && (port_req->dev_num == dev_num))
  764. return port_req;
  765. }
  766. return NULL;
  767. }
  768. static bool swrm_remove_from_group(struct swr_master *master)
  769. {
  770. struct swr_device *swr_dev;
  771. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  772. bool is_removed = false;
  773. if (!swrm)
  774. goto end;
  775. mutex_lock(&swrm->mlock);
  776. if ((swrm->num_rx_chs > 1) &&
  777. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  778. list_for_each_entry(swr_dev, &master->devices,
  779. dev_list) {
  780. swr_dev->group_id = SWR_GROUP_NONE;
  781. master->gr_sid = 0;
  782. }
  783. is_removed = true;
  784. }
  785. mutex_unlock(&swrm->mlock);
  786. end:
  787. return is_removed;
  788. }
  789. static void swrm_disable_ports(struct swr_master *master,
  790. u8 bank)
  791. {
  792. u32 value;
  793. struct swr_port_info *port_req;
  794. int i;
  795. struct swrm_mports *mport;
  796. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  797. if (!swrm) {
  798. pr_err("%s: swrm is null\n", __func__);
  799. return;
  800. }
  801. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  802. master->num_port);
  803. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  804. mport = &(swrm->mport_cfg[i]);
  805. if (!mport->port_en)
  806. continue;
  807. list_for_each_entry(port_req, &mport->port_req_list, list) {
  808. /* skip ports with no change req's*/
  809. if (port_req->req_ch == port_req->ch_en)
  810. continue;
  811. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  812. port_req->dev_num, 0x00,
  813. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  814. bank));
  815. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  816. __func__, i,
  817. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  818. }
  819. value = ((mport->req_ch)
  820. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  821. value |= ((mport->offset2)
  822. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  823. value |= ((mport->offset1)
  824. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  825. value |= mport->sinterval;
  826. swr_master_write(swrm,
  827. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  828. value);
  829. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  830. __func__, i,
  831. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  832. }
  833. }
  834. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  835. {
  836. struct swr_port_info *port_req, *next;
  837. int i;
  838. struct swrm_mports *mport;
  839. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  840. if (!swrm) {
  841. pr_err("%s: swrm is null\n", __func__);
  842. return;
  843. }
  844. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  845. master->num_port);
  846. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  847. mport = &(swrm->mport_cfg[i]);
  848. list_for_each_entry_safe(port_req, next,
  849. &mport->port_req_list, list) {
  850. /* skip ports without new ch req */
  851. if (port_req->ch_en == port_req->req_ch)
  852. continue;
  853. /* remove new ch req's*/
  854. port_req->ch_en = port_req->req_ch;
  855. /* If no streams enabled on port, remove the port req */
  856. if (port_req->ch_en == 0) {
  857. list_del(&port_req->list);
  858. kfree(port_req);
  859. }
  860. }
  861. /* remove new ch req's on mport*/
  862. mport->ch_en = mport->req_ch;
  863. if (!(mport->ch_en)) {
  864. mport->port_en = false;
  865. master->port_en_mask &= ~i;
  866. }
  867. }
  868. }
  869. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  870. {
  871. u32 value, slv_id;
  872. struct swr_port_info *port_req;
  873. int i;
  874. struct swrm_mports *mport;
  875. u32 reg[SWRM_MAX_PORT_REG];
  876. u32 val[SWRM_MAX_PORT_REG];
  877. int len = 0;
  878. u8 hparams;
  879. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  880. if (!swrm) {
  881. pr_err("%s: swrm is null\n", __func__);
  882. return;
  883. }
  884. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  885. master->num_port);
  886. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  887. mport = &(swrm->mport_cfg[i]);
  888. if (!mport->port_en)
  889. continue;
  890. list_for_each_entry(port_req, &mport->port_req_list, list) {
  891. slv_id = port_req->slave_port_id;
  892. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  893. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  894. port_req->dev_num, 0x00,
  895. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  896. bank));
  897. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  898. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  899. port_req->dev_num, 0x00,
  900. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  901. bank));
  902. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  903. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  904. port_req->dev_num, 0x00,
  905. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  906. bank));
  907. if (mport->offset2 != SWR_INVALID_PARAM) {
  908. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  909. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  910. port_req->dev_num, 0x00,
  911. SWRS_DP_OFFSET_CONTROL_2_BANK(
  912. slv_id, bank));
  913. }
  914. if (mport->hstart != SWR_INVALID_PARAM
  915. && mport->hstop != SWR_INVALID_PARAM) {
  916. hparams = (mport->hstart << 4) | mport->hstop;
  917. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  918. val[len++] = SWR_REG_VAL_PACK(hparams,
  919. port_req->dev_num, 0x00,
  920. SWRS_DP_HCONTROL_BANK(slv_id,
  921. bank));
  922. }
  923. if (mport->word_length != SWR_INVALID_PARAM) {
  924. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  925. val[len++] =
  926. SWR_REG_VAL_PACK(mport->word_length,
  927. port_req->dev_num, 0x00,
  928. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  929. }
  930. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  931. && swrm->master_id != MASTER_ID_WSA) {
  932. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  933. val[len++] =
  934. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  935. port_req->dev_num, 0x00,
  936. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  937. bank));
  938. }
  939. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  940. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  941. val[len++] =
  942. SWR_REG_VAL_PACK(mport->blk_grp_count,
  943. port_req->dev_num, 0x00,
  944. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  945. bank));
  946. }
  947. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  948. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  949. val[len++] =
  950. SWR_REG_VAL_PACK(mport->lane_ctrl,
  951. port_req->dev_num, 0x00,
  952. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  953. bank));
  954. }
  955. port_req->ch_en = port_req->req_ch;
  956. }
  957. value = ((mport->req_ch)
  958. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  959. if (mport->offset2 != SWR_INVALID_PARAM)
  960. value |= ((mport->offset2)
  961. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  962. value |= ((mport->offset1)
  963. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  964. value |= mport->sinterval;
  965. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  966. val[len++] = value;
  967. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  968. __func__, i,
  969. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  970. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  971. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  972. val[len++] = mport->lane_ctrl;
  973. }
  974. if (mport->word_length != SWR_INVALID_PARAM) {
  975. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  976. val[len++] = mport->word_length;
  977. }
  978. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  979. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  980. val[len++] = mport->blk_grp_count;
  981. }
  982. if (mport->hstart != SWR_INVALID_PARAM
  983. && mport->hstop != SWR_INVALID_PARAM) {
  984. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  985. hparams = (mport->hstop << 4) | mport->hstart;
  986. val[len++] = hparams;
  987. } else {
  988. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  989. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  990. val[len++] = hparams;
  991. }
  992. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  993. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  994. val[len++] = mport->blk_pack_mode;
  995. }
  996. mport->ch_en = mport->req_ch;
  997. }
  998. swrm_reg_dump(swrm, reg, val, len, __func__);
  999. swr_master_bulk_write(swrm, reg, val, len);
  1000. }
  1001. static void swrm_apply_port_config(struct swr_master *master)
  1002. {
  1003. u8 bank;
  1004. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1005. if (!swrm) {
  1006. pr_err("%s: Invalid handle to swr controller\n",
  1007. __func__);
  1008. return;
  1009. }
  1010. bank = get_inactive_bank_num(swrm);
  1011. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  1012. __func__, bank, master->num_port);
  1013. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  1014. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  1015. swrm_copy_data_port_config(master, bank);
  1016. }
  1017. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  1018. {
  1019. u8 bank;
  1020. u32 value, n_row, n_col;
  1021. u32 row = 0, col = 0;
  1022. int ret;
  1023. u8 ssp_period = 0;
  1024. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1025. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  1026. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  1027. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  1028. u8 inactive_bank;
  1029. if (!swrm) {
  1030. pr_err("%s: swrm is null\n", __func__);
  1031. return -EFAULT;
  1032. }
  1033. mutex_lock(&swrm->mlock);
  1034. /*
  1035. * During disable if master is already down, which implies an ssr/pdr
  1036. * scenario, just mark ports as disabled and exit
  1037. */
  1038. if (swrm->state == SWR_MSTR_SSR && !enable) {
  1039. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1040. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1041. __func__);
  1042. goto exit;
  1043. }
  1044. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1045. swrm_cleanup_disabled_port_reqs(master);
  1046. if (!swrm_is_port_en(master)) {
  1047. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1048. __func__);
  1049. pm_runtime_mark_last_busy(swrm->dev);
  1050. pm_runtime_put_autosuspend(swrm->dev);
  1051. }
  1052. goto exit;
  1053. }
  1054. bank = get_inactive_bank_num(swrm);
  1055. if (enable) {
  1056. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  1057. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  1058. __func__);
  1059. goto exit;
  1060. }
  1061. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1062. ret = swrm_get_port_config(swrm);
  1063. if (ret) {
  1064. /* cannot accommodate ports */
  1065. swrm_cleanup_disabled_port_reqs(master);
  1066. mutex_unlock(&swrm->mlock);
  1067. return -EINVAL;
  1068. }
  1069. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  1070. SWRM_INTERRUPT_STATUS_MASK);
  1071. /* apply the new port config*/
  1072. swrm_apply_port_config(master);
  1073. } else {
  1074. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  1075. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  1076. __func__);
  1077. goto exit;
  1078. }
  1079. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1080. swrm_disable_ports(master, bank);
  1081. }
  1082. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  1083. __func__, enable, swrm->num_cfg_devs);
  1084. if (enable) {
  1085. /* set col = 16 */
  1086. n_col = SWR_MAX_COL;
  1087. col = SWRM_COL_16;
  1088. } else {
  1089. /*
  1090. * Do not change to col = 2 if there are still active ports
  1091. */
  1092. if (!master->num_port) {
  1093. n_col = SWR_MIN_COL;
  1094. col = SWRM_COL_02;
  1095. } else {
  1096. n_col = SWR_MAX_COL;
  1097. col = SWRM_COL_16;
  1098. }
  1099. }
  1100. /* Use default 50 * x, frame shape. Change based on mclk */
  1101. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  1102. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  1103. n_col ? 16 : 2);
  1104. n_row = SWR_ROW_64;
  1105. row = SWRM_ROW_64;
  1106. } else {
  1107. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  1108. n_col ? 16 : 2);
  1109. n_row = SWR_ROW_50;
  1110. row = SWRM_ROW_50;
  1111. }
  1112. ssp_period = swrm_get_ssp_period(swrm, row, col, SWRM_FRAME_SYNC_SEL);
  1113. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1114. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  1115. value &= (~mask);
  1116. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1117. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1118. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1119. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  1120. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  1121. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  1122. enable_bank_switch(swrm, bank, n_row, n_col);
  1123. inactive_bank = bank ? 0 : 1;
  1124. if (enable)
  1125. swrm_copy_data_port_config(master, inactive_bank);
  1126. else {
  1127. swrm_disable_ports(master, inactive_bank);
  1128. swrm_cleanup_disabled_port_reqs(master);
  1129. }
  1130. if (!swrm_is_port_en(master)) {
  1131. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1132. __func__);
  1133. pm_runtime_mark_last_busy(swrm->dev);
  1134. pm_runtime_put_autosuspend(swrm->dev);
  1135. }
  1136. exit:
  1137. mutex_unlock(&swrm->mlock);
  1138. return 0;
  1139. }
  1140. static int swrm_connect_port(struct swr_master *master,
  1141. struct swr_params *portinfo)
  1142. {
  1143. int i;
  1144. struct swr_port_info *port_req;
  1145. int ret = 0;
  1146. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1147. struct swrm_mports *mport;
  1148. u8 mstr_port_id, mstr_ch_msk;
  1149. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1150. if (!portinfo)
  1151. return -EINVAL;
  1152. if (!swrm) {
  1153. dev_err(&master->dev,
  1154. "%s: Invalid handle to swr controller\n",
  1155. __func__);
  1156. return -EINVAL;
  1157. }
  1158. mutex_lock(&swrm->mlock);
  1159. mutex_lock(&swrm->devlock);
  1160. if (!swrm->dev_up) {
  1161. mutex_unlock(&swrm->devlock);
  1162. mutex_unlock(&swrm->mlock);
  1163. return -EINVAL;
  1164. }
  1165. mutex_unlock(&swrm->devlock);
  1166. if (!swrm_is_port_en(master))
  1167. pm_runtime_get_sync(swrm->dev);
  1168. for (i = 0; i < portinfo->num_port; i++) {
  1169. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1170. portinfo->port_type[i],
  1171. portinfo->port_id[i]);
  1172. if (ret) {
  1173. dev_err(&master->dev,
  1174. "%s: mstr portid for slv port %d not found\n",
  1175. __func__, portinfo->port_id[i]);
  1176. goto port_fail;
  1177. }
  1178. mport = &(swrm->mport_cfg[mstr_port_id]);
  1179. /* get port req */
  1180. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1181. portinfo->dev_num);
  1182. if (!port_req) {
  1183. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1184. __func__, portinfo->port_id[i],
  1185. portinfo->dev_num);
  1186. port_req = kzalloc(sizeof(struct swr_port_info),
  1187. GFP_KERNEL);
  1188. if (!port_req) {
  1189. ret = -ENOMEM;
  1190. goto mem_fail;
  1191. }
  1192. port_req->dev_num = portinfo->dev_num;
  1193. port_req->slave_port_id = portinfo->port_id[i];
  1194. port_req->num_ch = portinfo->num_ch[i];
  1195. port_req->ch_rate = portinfo->ch_rate[i];
  1196. port_req->ch_en = 0;
  1197. port_req->master_port_id = mstr_port_id;
  1198. list_add(&port_req->list, &mport->port_req_list);
  1199. }
  1200. port_req->req_ch |= portinfo->ch_en[i];
  1201. dev_dbg(&master->dev,
  1202. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1203. __func__, port_req->master_port_id,
  1204. port_req->slave_port_id, port_req->ch_rate,
  1205. port_req->num_ch);
  1206. /* Put the port req on master port */
  1207. mport = &(swrm->mport_cfg[mstr_port_id]);
  1208. mport->port_en = true;
  1209. mport->req_ch |= mstr_ch_msk;
  1210. master->port_en_mask |= (1 << mstr_port_id);
  1211. }
  1212. master->num_port += portinfo->num_port;
  1213. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1214. swr_port_response(master, portinfo->tid);
  1215. mutex_unlock(&swrm->mlock);
  1216. return 0;
  1217. port_fail:
  1218. mem_fail:
  1219. /* cleanup port reqs in error condition */
  1220. swrm_cleanup_disabled_port_reqs(master);
  1221. mutex_unlock(&swrm->mlock);
  1222. return ret;
  1223. }
  1224. static int swrm_disconnect_port(struct swr_master *master,
  1225. struct swr_params *portinfo)
  1226. {
  1227. int i, ret = 0;
  1228. struct swr_port_info *port_req;
  1229. struct swrm_mports *mport;
  1230. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1231. u8 mstr_port_id, mstr_ch_mask;
  1232. if (!swrm) {
  1233. dev_err(&master->dev,
  1234. "%s: Invalid handle to swr controller\n",
  1235. __func__);
  1236. return -EINVAL;
  1237. }
  1238. if (!portinfo) {
  1239. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1240. return -EINVAL;
  1241. }
  1242. mutex_lock(&swrm->mlock);
  1243. for (i = 0; i < portinfo->num_port; i++) {
  1244. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1245. portinfo->port_type[i], portinfo->port_id[i]);
  1246. if (ret) {
  1247. dev_err(&master->dev,
  1248. "%s: mstr portid for slv port %d not found\n",
  1249. __func__, portinfo->port_id[i]);
  1250. mutex_unlock(&swrm->mlock);
  1251. return -EINVAL;
  1252. }
  1253. mport = &(swrm->mport_cfg[mstr_port_id]);
  1254. /* get port req */
  1255. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1256. portinfo->dev_num);
  1257. if (!port_req) {
  1258. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1259. __func__, portinfo->port_id[i]);
  1260. mutex_unlock(&swrm->mlock);
  1261. return -EINVAL;
  1262. }
  1263. port_req->req_ch &= ~portinfo->ch_en[i];
  1264. mport->req_ch &= ~mstr_ch_mask;
  1265. }
  1266. master->num_port -= portinfo->num_port;
  1267. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1268. swr_port_response(master, portinfo->tid);
  1269. mutex_unlock(&swrm->mlock);
  1270. return 0;
  1271. }
  1272. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1273. int status, u8 *devnum)
  1274. {
  1275. int i;
  1276. bool found = false;
  1277. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1278. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1279. *devnum = i;
  1280. found = true;
  1281. break;
  1282. }
  1283. status >>= 2;
  1284. }
  1285. if (found)
  1286. return 0;
  1287. else
  1288. return -EINVAL;
  1289. }
  1290. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1291. {
  1292. int i;
  1293. int status = 0;
  1294. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1295. if (!status) {
  1296. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1297. __func__, status);
  1298. return;
  1299. }
  1300. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1301. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1302. if (status & SWRM_MCP_SLV_STATUS_MASK)
  1303. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0x0,
  1304. SWRS_SCP_INT_STATUS_MASK_1);
  1305. status >>= 2;
  1306. }
  1307. }
  1308. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1309. int status, u8 *devnum)
  1310. {
  1311. int i;
  1312. int new_sts = status;
  1313. int ret = SWR_NOT_PRESENT;
  1314. if (status != swrm->slave_status) {
  1315. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1316. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1317. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1318. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1319. *devnum = i;
  1320. break;
  1321. }
  1322. status >>= 2;
  1323. swrm->slave_status >>= 2;
  1324. }
  1325. swrm->slave_status = new_sts;
  1326. }
  1327. return ret;
  1328. }
  1329. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1330. {
  1331. struct swr_mstr_ctrl *swrm = dev;
  1332. u32 value, intr_sts, intr_sts_masked;
  1333. u32 temp = 0;
  1334. u32 status, chg_sts, i;
  1335. u8 devnum = 0;
  1336. int ret = IRQ_HANDLED;
  1337. struct swr_device *swr_dev;
  1338. struct swr_master *mstr = &swrm->master;
  1339. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1340. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1341. return IRQ_NONE;
  1342. }
  1343. mutex_lock(&swrm->reslock);
  1344. if (swrm_clk_request(swrm, true)) {
  1345. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1346. __func__);
  1347. mutex_unlock(&swrm->reslock);
  1348. goto exit;
  1349. }
  1350. mutex_unlock(&swrm->reslock);
  1351. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1352. intr_sts_masked = intr_sts & swrm->intr_mask;
  1353. handle_irq:
  1354. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1355. value = intr_sts_masked & (1 << i);
  1356. if (!value)
  1357. continue;
  1358. switch (value) {
  1359. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1360. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1361. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1362. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1363. if (ret) {
  1364. dev_err_ratelimited(swrm->dev,
  1365. "no slave alert found.spurious interrupt\n");
  1366. break;
  1367. }
  1368. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1369. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1370. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1371. SWRS_SCP_INT_STATUS_CLEAR_1);
  1372. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1373. SWRS_SCP_INT_STATUS_CLEAR_1);
  1374. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1375. if (swr_dev->dev_num != devnum)
  1376. continue;
  1377. if (swr_dev->slave_irq) {
  1378. do {
  1379. swr_dev->slave_irq_pending = 0;
  1380. handle_nested_irq(
  1381. irq_find_mapping(
  1382. swr_dev->slave_irq, 0));
  1383. } while (swr_dev->slave_irq_pending);
  1384. }
  1385. }
  1386. break;
  1387. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1388. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1389. break;
  1390. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1391. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1392. if (status == swrm->slave_status) {
  1393. dev_dbg(swrm->dev,
  1394. "%s: No change in slave status: %d\n",
  1395. __func__, status);
  1396. break;
  1397. }
  1398. chg_sts = swrm_check_slave_change_status(swrm, status,
  1399. &devnum);
  1400. switch (chg_sts) {
  1401. case SWR_NOT_PRESENT:
  1402. dev_dbg(swrm->dev, "device %d got detached\n",
  1403. devnum);
  1404. break;
  1405. case SWR_ATTACHED_OK:
  1406. dev_dbg(swrm->dev, "device %d got attached\n",
  1407. devnum);
  1408. /* enable host irq from slave device*/
  1409. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1410. SWRS_SCP_INT_STATUS_CLEAR_1);
  1411. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1412. SWRS_SCP_INT_STATUS_MASK_1);
  1413. break;
  1414. case SWR_ALERT:
  1415. dev_dbg(swrm->dev,
  1416. "device %d has pending interrupt\n",
  1417. devnum);
  1418. break;
  1419. }
  1420. break;
  1421. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1422. dev_err_ratelimited(swrm->dev,
  1423. "SWR bus clsh detected\n");
  1424. break;
  1425. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1426. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1427. break;
  1428. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1429. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1430. break;
  1431. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1432. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1433. break;
  1434. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1435. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1436. dev_err_ratelimited(swrm->dev,
  1437. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1438. value);
  1439. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1440. break;
  1441. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1442. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1443. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1444. swr_master_write(swrm,
  1445. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1446. break;
  1447. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1448. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1449. swrm->intr_mask &=
  1450. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1451. swr_master_write(swrm,
  1452. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1453. break;
  1454. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1455. complete(&swrm->broadcast);
  1456. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1457. break;
  1458. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1459. break;
  1460. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1461. break;
  1462. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1463. break;
  1464. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1465. complete(&swrm->reset);
  1466. break;
  1467. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1468. break;
  1469. default:
  1470. dev_err_ratelimited(swrm->dev,
  1471. "SWR unknown interrupt\n");
  1472. ret = IRQ_NONE;
  1473. break;
  1474. }
  1475. }
  1476. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1477. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1478. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1479. intr_sts_masked = intr_sts & swrm->intr_mask;
  1480. if (intr_sts_masked) {
  1481. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1482. goto handle_irq;
  1483. }
  1484. mutex_lock(&swrm->reslock);
  1485. swrm_clk_request(swrm, false);
  1486. mutex_unlock(&swrm->reslock);
  1487. exit:
  1488. swrm_unlock_sleep(swrm);
  1489. return ret;
  1490. }
  1491. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1492. {
  1493. struct swr_mstr_ctrl *swrm = dev;
  1494. u32 value, intr_sts, intr_sts_masked;
  1495. u32 temp = 0;
  1496. u32 status, chg_sts, i;
  1497. u8 devnum = 0;
  1498. int ret = IRQ_HANDLED;
  1499. struct swr_device *swr_dev;
  1500. struct swr_master *mstr = &swrm->master;
  1501. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1502. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1503. return IRQ_NONE;
  1504. }
  1505. mutex_lock(&swrm->reslock);
  1506. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1507. ret = IRQ_NONE;
  1508. goto exit;
  1509. }
  1510. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1511. ret = IRQ_NONE;
  1512. goto err_audio_hw_vote;
  1513. }
  1514. ret = swrm_clk_request(swrm, true);
  1515. if (ret) {
  1516. dev_err(dev, "%s: swrm clk failed\n", __func__);
  1517. ret = IRQ_NONE;
  1518. goto err_audio_core_vote;
  1519. }
  1520. mutex_unlock(&swrm->reslock);
  1521. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1522. intr_sts_masked = intr_sts & swrm->intr_mask;
  1523. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1524. handle_irq:
  1525. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1526. value = intr_sts_masked & (1 << i);
  1527. if (!value)
  1528. continue;
  1529. switch (value) {
  1530. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1531. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1532. __func__);
  1533. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1534. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1535. if (ret) {
  1536. dev_err_ratelimited(swrm->dev,
  1537. "%s: no slave alert found.spurious interrupt\n",
  1538. __func__);
  1539. break;
  1540. }
  1541. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1542. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1543. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1544. SWRS_SCP_INT_STATUS_CLEAR_1);
  1545. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1546. SWRS_SCP_INT_STATUS_CLEAR_1);
  1547. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1548. if (swr_dev->dev_num != devnum)
  1549. continue;
  1550. if (swr_dev->slave_irq) {
  1551. do {
  1552. handle_nested_irq(
  1553. irq_find_mapping(
  1554. swr_dev->slave_irq, 0));
  1555. } while (swr_dev->slave_irq_pending);
  1556. }
  1557. }
  1558. break;
  1559. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1560. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1561. __func__);
  1562. break;
  1563. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1564. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1565. if (status == swrm->slave_status) {
  1566. dev_dbg(swrm->dev,
  1567. "%s: No change in slave status: %d\n",
  1568. __func__, status);
  1569. break;
  1570. }
  1571. chg_sts = swrm_check_slave_change_status(swrm, status,
  1572. &devnum);
  1573. switch (chg_sts) {
  1574. case SWR_NOT_PRESENT:
  1575. dev_dbg(swrm->dev,
  1576. "%s: device %d got detached\n",
  1577. __func__, devnum);
  1578. break;
  1579. case SWR_ATTACHED_OK:
  1580. dev_dbg(swrm->dev,
  1581. "%s: device %d got attached\n",
  1582. __func__, devnum);
  1583. /* enable host irq from slave device*/
  1584. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1585. SWRS_SCP_INT_STATUS_CLEAR_1);
  1586. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1587. SWRS_SCP_INT_STATUS_MASK_1);
  1588. break;
  1589. case SWR_ALERT:
  1590. dev_dbg(swrm->dev,
  1591. "%s: device %d has pending interrupt\n",
  1592. __func__, devnum);
  1593. break;
  1594. }
  1595. break;
  1596. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1597. dev_err_ratelimited(swrm->dev,
  1598. "%s: SWR bus clsh detected\n",
  1599. __func__);
  1600. break;
  1601. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1602. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1603. __func__);
  1604. break;
  1605. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1606. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1607. __func__);
  1608. break;
  1609. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1610. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1611. __func__);
  1612. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1613. break;
  1614. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1615. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1616. dev_err_ratelimited(swrm->dev,
  1617. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1618. __func__, value);
  1619. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1620. break;
  1621. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1622. dev_err_ratelimited(swrm->dev,
  1623. "%s: SWR Port collision detected\n",
  1624. __func__);
  1625. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1626. swr_master_write(swrm,
  1627. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1628. break;
  1629. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1630. dev_dbg(swrm->dev,
  1631. "%s: SWR read enable valid mismatch\n",
  1632. __func__);
  1633. swrm->intr_mask &=
  1634. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1635. swr_master_write(swrm,
  1636. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1637. break;
  1638. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1639. complete(&swrm->broadcast);
  1640. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1641. __func__);
  1642. break;
  1643. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1644. break;
  1645. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1646. break;
  1647. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1648. swrm_check_link_status(swrm, 0x1);
  1649. break;
  1650. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1651. break;
  1652. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1653. if (swrm->state == SWR_MSTR_UP)
  1654. dev_dbg(swrm->dev,
  1655. "%s:SWR Master is already up\n",
  1656. __func__);
  1657. else
  1658. dev_err_ratelimited(swrm->dev,
  1659. "%s: SWR wokeup during clock stop\n",
  1660. __func__);
  1661. /* It might be possible the slave device gets reset
  1662. * and slave interrupt gets missed. So re-enable
  1663. * Host IRQ and process slave pending
  1664. * interrupts, if any.
  1665. */
  1666. swrm_enable_slave_irq(swrm);
  1667. break;
  1668. default:
  1669. dev_err_ratelimited(swrm->dev,
  1670. "%s: SWR unknown interrupt value: %d\n",
  1671. __func__, value);
  1672. ret = IRQ_NONE;
  1673. break;
  1674. }
  1675. }
  1676. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1677. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1678. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1679. intr_sts_masked = intr_sts & swrm->intr_mask;
  1680. if (intr_sts_masked) {
  1681. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  1682. __func__, intr_sts_masked);
  1683. goto handle_irq;
  1684. }
  1685. mutex_lock(&swrm->reslock);
  1686. swrm_clk_request(swrm, false);
  1687. err_audio_core_vote:
  1688. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1689. err_audio_hw_vote:
  1690. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1691. exit:
  1692. mutex_unlock(&swrm->reslock);
  1693. swrm_unlock_sleep(swrm);
  1694. return ret;
  1695. }
  1696. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1697. {
  1698. struct swr_mstr_ctrl *swrm = dev;
  1699. int ret = IRQ_HANDLED;
  1700. if (!swrm || !(swrm->dev)) {
  1701. pr_err("%s: swrm or dev is null\n", __func__);
  1702. return IRQ_NONE;
  1703. }
  1704. mutex_lock(&swrm->devlock);
  1705. if (!swrm->dev_up) {
  1706. if (swrm->wake_irq > 0)
  1707. disable_irq_nosync(swrm->wake_irq);
  1708. mutex_unlock(&swrm->devlock);
  1709. return ret;
  1710. }
  1711. mutex_unlock(&swrm->devlock);
  1712. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1713. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1714. goto exit;
  1715. }
  1716. if (swrm->wake_irq > 0)
  1717. disable_irq_nosync(swrm->wake_irq);
  1718. pm_runtime_get_sync(swrm->dev);
  1719. pm_runtime_mark_last_busy(swrm->dev);
  1720. pm_runtime_put_autosuspend(swrm->dev);
  1721. swrm_unlock_sleep(swrm);
  1722. exit:
  1723. return ret;
  1724. }
  1725. static void swrm_wakeup_work(struct work_struct *work)
  1726. {
  1727. struct swr_mstr_ctrl *swrm;
  1728. swrm = container_of(work, struct swr_mstr_ctrl,
  1729. wakeup_work);
  1730. if (!swrm || !(swrm->dev)) {
  1731. pr_err("%s: swrm or dev is null\n", __func__);
  1732. return;
  1733. }
  1734. mutex_lock(&swrm->devlock);
  1735. if (!swrm->dev_up) {
  1736. mutex_unlock(&swrm->devlock);
  1737. goto exit;
  1738. }
  1739. mutex_unlock(&swrm->devlock);
  1740. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1741. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1742. goto exit;
  1743. }
  1744. pm_runtime_get_sync(swrm->dev);
  1745. pm_runtime_mark_last_busy(swrm->dev);
  1746. pm_runtime_put_autosuspend(swrm->dev);
  1747. swrm_unlock_sleep(swrm);
  1748. exit:
  1749. pm_relax(swrm->dev);
  1750. }
  1751. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1752. {
  1753. u32 val;
  1754. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1755. val = (swrm->slave_status >> (devnum * 2));
  1756. val &= SWRM_MCP_SLV_STATUS_MASK;
  1757. return val;
  1758. }
  1759. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1760. u8 *dev_num)
  1761. {
  1762. int i;
  1763. u64 id = 0;
  1764. int ret = -EINVAL;
  1765. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1766. struct swr_device *swr_dev;
  1767. u32 num_dev = 0;
  1768. if (!swrm) {
  1769. pr_err("%s: Invalid handle to swr controller\n",
  1770. __func__);
  1771. return ret;
  1772. }
  1773. if (swrm->num_dev)
  1774. num_dev = swrm->num_dev;
  1775. else
  1776. num_dev = mstr->num_dev;
  1777. mutex_lock(&swrm->devlock);
  1778. if (!swrm->dev_up) {
  1779. mutex_unlock(&swrm->devlock);
  1780. return ret;
  1781. }
  1782. mutex_unlock(&swrm->devlock);
  1783. pm_runtime_get_sync(swrm->dev);
  1784. for (i = 1; i < (num_dev + 1); i++) {
  1785. id = ((u64)(swr_master_read(swrm,
  1786. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1787. id |= swr_master_read(swrm,
  1788. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1789. /*
  1790. * As pm_runtime_get_sync() brings all slaves out of reset
  1791. * update logical device number for all slaves.
  1792. */
  1793. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1794. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1795. u32 status = swrm_get_device_status(swrm, i);
  1796. if ((status == 0x01) || (status == 0x02)) {
  1797. swr_dev->dev_num = i;
  1798. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1799. *dev_num = i;
  1800. ret = 0;
  1801. }
  1802. dev_dbg(swrm->dev,
  1803. "%s: devnum %d is assigned for dev addr %lx\n",
  1804. __func__, i, swr_dev->addr);
  1805. }
  1806. }
  1807. }
  1808. }
  1809. if (ret)
  1810. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1811. __func__, dev_id);
  1812. pm_runtime_mark_last_busy(swrm->dev);
  1813. pm_runtime_put_autosuspend(swrm->dev);
  1814. return ret;
  1815. }
  1816. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1817. {
  1818. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1819. if (!swrm) {
  1820. pr_err("%s: Invalid handle to swr controller\n",
  1821. __func__);
  1822. return;
  1823. }
  1824. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1825. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1826. return;
  1827. }
  1828. if (++swrm->hw_core_clk_en == 1)
  1829. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1830. dev_err(swrm->dev, "%s:lpass core hw enable failed\n",
  1831. __func__);
  1832. --swrm->hw_core_clk_en;
  1833. }
  1834. if ( ++swrm->aud_core_clk_en == 1)
  1835. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1836. dev_err(swrm->dev, "%s:lpass audio hw enable failed\n",
  1837. __func__);
  1838. --swrm->aud_core_clk_en;
  1839. }
  1840. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1841. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1842. pm_runtime_get_sync(swrm->dev);
  1843. }
  1844. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1845. {
  1846. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1847. if (!swrm) {
  1848. pr_err("%s: Invalid handle to swr controller\n",
  1849. __func__);
  1850. return;
  1851. }
  1852. pm_runtime_mark_last_busy(swrm->dev);
  1853. pm_runtime_put_autosuspend(swrm->dev);
  1854. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1855. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1856. --swrm->aud_core_clk_en;
  1857. if (swrm->aud_core_clk_en < 0)
  1858. swrm->aud_core_clk_en = 0;
  1859. else if (swrm->aud_core_clk_en == 0)
  1860. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1861. --swrm->hw_core_clk_en;
  1862. if (swrm->hw_core_clk_en < 0)
  1863. swrm->hw_core_clk_en = 0;
  1864. else if (swrm->hw_core_clk_en == 0)
  1865. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1866. swrm_unlock_sleep(swrm);
  1867. }
  1868. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1869. {
  1870. int ret = 0;
  1871. u32 val;
  1872. u8 row_ctrl = SWR_ROW_50;
  1873. u8 col_ctrl = SWR_MIN_COL;
  1874. u8 ssp_period = 1;
  1875. u8 retry_cmd_num = 3;
  1876. u32 reg[SWRM_MAX_INIT_REG];
  1877. u32 value[SWRM_MAX_INIT_REG];
  1878. u32 temp = 0;
  1879. int len = 0;
  1880. ssp_period = swrm_get_ssp_period(swrm, SWRM_ROW_50,
  1881. SWRM_COL_02, SWRM_FRAME_SYNC_SEL);
  1882. dev_dbg(swrm->dev, "%s: ssp_period: %d\n", __func__, ssp_period);
  1883. /* Clear Rows and Cols */
  1884. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1885. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1886. ((ssp_period - 1) << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1887. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1888. value[len++] = val;
  1889. /* Set Auto enumeration flag */
  1890. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1891. value[len++] = 1;
  1892. /* Configure No pings */
  1893. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1894. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1895. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1896. reg[len] = SWRM_MCP_CFG_ADDR;
  1897. value[len++] = val;
  1898. /* Configure number of retries of a read/write cmd */
  1899. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1900. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1901. value[len++] = val;
  1902. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1903. value[len++] = 0x2;
  1904. /* Set IRQ to PULSE */
  1905. reg[len] = SWRM_COMP_CFG_ADDR;
  1906. value[len++] = 0x02;
  1907. reg[len] = SWRM_COMP_CFG_ADDR;
  1908. value[len++] = 0x03;
  1909. reg[len] = SWRM_INTERRUPT_CLEAR;
  1910. value[len++] = 0xFFFFFFFF;
  1911. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1912. /* Mask soundwire interrupts */
  1913. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1914. value[len++] = swrm->intr_mask;
  1915. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1916. value[len++] = swrm->intr_mask;
  1917. swr_master_bulk_write(swrm, reg, value, len);
  1918. /*
  1919. * For SWR master version 1.5.1, continue
  1920. * execute on command ignore.
  1921. */
  1922. /* Execute it for versions >= 1.5.1 */
  1923. if (swrm->version >= SWRM_VERSION_1_5_1)
  1924. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1925. (swr_master_read(swrm,
  1926. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1927. /* SW workaround to gate hw_ctl for SWR version >=1.6 */
  1928. if (swrm->version >= SWRM_VERSION_1_6) {
  1929. if (swrm->swrm_hctl_reg) {
  1930. temp = ioread32(swrm->swrm_hctl_reg);
  1931. temp &= 0xFFFFFFFD;
  1932. iowrite32(temp, swrm->swrm_hctl_reg);
  1933. }
  1934. }
  1935. return ret;
  1936. }
  1937. static int swrm_event_notify(struct notifier_block *self,
  1938. unsigned long action, void *data)
  1939. {
  1940. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1941. event_notifier);
  1942. if (!swrm || !(swrm->dev)) {
  1943. pr_err("%s: swrm or dev is NULL\n", __func__);
  1944. return -EINVAL;
  1945. }
  1946. switch (action) {
  1947. case MSM_AUD_DC_EVENT:
  1948. schedule_work(&(swrm->dc_presence_work));
  1949. break;
  1950. case SWR_WAKE_IRQ_EVENT:
  1951. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1952. swrm->ipc_wakeup_triggered = true;
  1953. pm_stay_awake(swrm->dev);
  1954. schedule_work(&swrm->wakeup_work);
  1955. }
  1956. break;
  1957. default:
  1958. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1959. __func__, action);
  1960. return -EINVAL;
  1961. }
  1962. return 0;
  1963. }
  1964. static void swrm_notify_work_fn(struct work_struct *work)
  1965. {
  1966. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1967. dc_presence_work);
  1968. if (!swrm || !swrm->pdev) {
  1969. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1970. return;
  1971. }
  1972. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1973. }
  1974. static int swrm_probe(struct platform_device *pdev)
  1975. {
  1976. struct swr_mstr_ctrl *swrm;
  1977. struct swr_ctrl_platform_data *pdata;
  1978. u32 i, num_ports, port_num, port_type, ch_mask, swrm_hctl_reg = 0;
  1979. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1980. int ret = 0;
  1981. struct clk *lpass_core_hw_vote = NULL;
  1982. struct clk *lpass_core_audio = NULL;
  1983. /* Allocate soundwire master driver structure */
  1984. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1985. GFP_KERNEL);
  1986. if (!swrm) {
  1987. ret = -ENOMEM;
  1988. goto err_memory_fail;
  1989. }
  1990. swrm->pdev = pdev;
  1991. swrm->dev = &pdev->dev;
  1992. platform_set_drvdata(pdev, swrm);
  1993. swr_set_ctrl_data(&swrm->master, swrm);
  1994. pdata = dev_get_platdata(&pdev->dev);
  1995. if (!pdata) {
  1996. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1997. __func__);
  1998. ret = -EINVAL;
  1999. goto err_pdata_fail;
  2000. }
  2001. swrm->handle = (void *)pdata->handle;
  2002. if (!swrm->handle) {
  2003. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  2004. __func__);
  2005. ret = -EINVAL;
  2006. goto err_pdata_fail;
  2007. }
  2008. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  2009. &swrm->master_id);
  2010. if (ret) {
  2011. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  2012. goto err_pdata_fail;
  2013. }
  2014. if (!(of_property_read_u32(pdev->dev.of_node,
  2015. "swrm-io-base", &swrm->swrm_base_reg)))
  2016. ret = of_property_read_u32(pdev->dev.of_node,
  2017. "swrm-io-base", &swrm->swrm_base_reg);
  2018. if (!swrm->swrm_base_reg) {
  2019. swrm->read = pdata->read;
  2020. if (!swrm->read) {
  2021. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  2022. __func__);
  2023. ret = -EINVAL;
  2024. goto err_pdata_fail;
  2025. }
  2026. swrm->write = pdata->write;
  2027. if (!swrm->write) {
  2028. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  2029. __func__);
  2030. ret = -EINVAL;
  2031. goto err_pdata_fail;
  2032. }
  2033. swrm->bulk_write = pdata->bulk_write;
  2034. if (!swrm->bulk_write) {
  2035. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  2036. __func__);
  2037. ret = -EINVAL;
  2038. goto err_pdata_fail;
  2039. }
  2040. } else {
  2041. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  2042. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  2043. }
  2044. swrm->core_vote = pdata->core_vote;
  2045. if (!(of_property_read_u32(pdev->dev.of_node,
  2046. "qcom,swrm-hctl-reg", &swrm_hctl_reg)))
  2047. swrm->swrm_hctl_reg = devm_ioremap(&pdev->dev,
  2048. swrm_hctl_reg, 0x4);
  2049. swrm->clk = pdata->clk;
  2050. if (!swrm->clk) {
  2051. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  2052. __func__);
  2053. ret = -EINVAL;
  2054. goto err_pdata_fail;
  2055. }
  2056. if (of_property_read_u32(pdev->dev.of_node,
  2057. "qcom,swr-clock-stop-mode0",
  2058. &swrm->clk_stop_mode0_supp)) {
  2059. swrm->clk_stop_mode0_supp = FALSE;
  2060. }
  2061. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  2062. &swrm->num_dev);
  2063. if (ret) {
  2064. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  2065. __func__, "qcom,swr-num-dev");
  2066. } else {
  2067. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  2068. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  2069. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  2070. ret = -EINVAL;
  2071. goto err_pdata_fail;
  2072. }
  2073. }
  2074. /* Parse soundwire port mapping */
  2075. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  2076. &num_ports);
  2077. if (ret) {
  2078. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  2079. goto err_pdata_fail;
  2080. }
  2081. swrm->num_ports = num_ports;
  2082. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  2083. &map_size)) {
  2084. dev_err(swrm->dev, "missing port mapping\n");
  2085. goto err_pdata_fail;
  2086. }
  2087. map_length = map_size / (3 * sizeof(u32));
  2088. if (num_ports > SWR_MSTR_PORT_LEN) {
  2089. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  2090. __func__);
  2091. ret = -EINVAL;
  2092. goto err_pdata_fail;
  2093. }
  2094. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  2095. if (!temp) {
  2096. ret = -ENOMEM;
  2097. goto err_pdata_fail;
  2098. }
  2099. ret = of_property_read_u32_array(pdev->dev.of_node,
  2100. "qcom,swr-port-mapping", temp, 3 * map_length);
  2101. if (ret) {
  2102. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  2103. __func__);
  2104. goto err_pdata_fail;
  2105. }
  2106. for (i = 0; i < map_length; i++) {
  2107. port_num = temp[3 * i];
  2108. port_type = temp[3 * i + 1];
  2109. ch_mask = temp[3 * i + 2];
  2110. if (port_num != old_port_num)
  2111. ch_iter = 0;
  2112. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  2113. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  2114. old_port_num = port_num;
  2115. }
  2116. devm_kfree(&pdev->dev, temp);
  2117. swrm->reg_irq = pdata->reg_irq;
  2118. swrm->master.read = swrm_read;
  2119. swrm->master.write = swrm_write;
  2120. swrm->master.bulk_write = swrm_bulk_write;
  2121. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  2122. swrm->master.connect_port = swrm_connect_port;
  2123. swrm->master.disconnect_port = swrm_disconnect_port;
  2124. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  2125. swrm->master.remove_from_group = swrm_remove_from_group;
  2126. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  2127. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  2128. swrm->master.dev.parent = &pdev->dev;
  2129. swrm->master.dev.of_node = pdev->dev.of_node;
  2130. swrm->master.num_port = 0;
  2131. swrm->rcmd_id = 0;
  2132. swrm->wcmd_id = 0;
  2133. swrm->slave_status = 0;
  2134. swrm->num_rx_chs = 0;
  2135. swrm->clk_ref_count = 0;
  2136. swrm->swr_irq_wakeup_capable = 0;
  2137. swrm->mclk_freq = MCLK_FREQ;
  2138. swrm->bus_clk = MCLK_FREQ;
  2139. swrm->dev_up = true;
  2140. swrm->state = SWR_MSTR_UP;
  2141. swrm->ipc_wakeup = false;
  2142. swrm->ipc_wakeup_triggered = false;
  2143. init_completion(&swrm->reset);
  2144. init_completion(&swrm->broadcast);
  2145. init_completion(&swrm->clk_off_complete);
  2146. mutex_init(&swrm->mlock);
  2147. mutex_init(&swrm->reslock);
  2148. mutex_init(&swrm->force_down_lock);
  2149. mutex_init(&swrm->iolock);
  2150. mutex_init(&swrm->clklock);
  2151. mutex_init(&swrm->devlock);
  2152. mutex_init(&swrm->pm_lock);
  2153. swrm->wlock_holders = 0;
  2154. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2155. init_waitqueue_head(&swrm->pm_wq);
  2156. pm_qos_add_request(&swrm->pm_qos_req,
  2157. PM_QOS_CPU_DMA_LATENCY,
  2158. PM_QOS_DEFAULT_VALUE);
  2159. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  2160. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2161. /* Register LPASS core hw vote */
  2162. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2163. if (IS_ERR(lpass_core_hw_vote)) {
  2164. ret = PTR_ERR(lpass_core_hw_vote);
  2165. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2166. __func__, "lpass_core_hw_vote", ret);
  2167. lpass_core_hw_vote = NULL;
  2168. ret = 0;
  2169. }
  2170. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2171. /* Register LPASS audio core vote */
  2172. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2173. if (IS_ERR(lpass_core_audio)) {
  2174. ret = PTR_ERR(lpass_core_audio);
  2175. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2176. __func__, "lpass_core_audio", ret);
  2177. lpass_core_audio = NULL;
  2178. ret = 0;
  2179. }
  2180. swrm->lpass_core_audio = lpass_core_audio;
  2181. if (swrm->reg_irq) {
  2182. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2183. SWR_IRQ_REGISTER);
  2184. if (ret) {
  2185. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2186. __func__, ret);
  2187. goto err_irq_fail;
  2188. }
  2189. } else {
  2190. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2191. if (swrm->irq < 0) {
  2192. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2193. __func__, swrm->irq);
  2194. goto err_irq_fail;
  2195. }
  2196. ret = request_threaded_irq(swrm->irq, NULL,
  2197. swr_mstr_interrupt_v2,
  2198. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2199. "swr_master_irq", swrm);
  2200. if (ret) {
  2201. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2202. __func__, ret);
  2203. goto err_irq_fail;
  2204. }
  2205. }
  2206. /* Make inband tx interrupts as wakeup capable for slave irq */
  2207. ret = of_property_read_u32(pdev->dev.of_node,
  2208. "qcom,swr-mstr-irq-wakeup-capable",
  2209. &swrm->swr_irq_wakeup_capable);
  2210. if (ret)
  2211. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2212. __func__);
  2213. if (swrm->swr_irq_wakeup_capable)
  2214. irq_set_irq_wake(swrm->irq, 1);
  2215. ret = swr_register_master(&swrm->master);
  2216. if (ret) {
  2217. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2218. goto err_mstr_fail;
  2219. }
  2220. /* Add devices registered with board-info as the
  2221. * controller will be up now
  2222. */
  2223. swr_master_add_boarddevices(&swrm->master);
  2224. mutex_lock(&swrm->mlock);
  2225. swrm_clk_request(swrm, true);
  2226. ret = swrm_master_init(swrm);
  2227. if (ret < 0) {
  2228. dev_err(&pdev->dev,
  2229. "%s: Error in master Initialization , err %d\n",
  2230. __func__, ret);
  2231. mutex_unlock(&swrm->mlock);
  2232. goto err_mstr_fail;
  2233. }
  2234. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2235. mutex_unlock(&swrm->mlock);
  2236. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2237. if (pdev->dev.of_node)
  2238. of_register_swr_devices(&swrm->master);
  2239. #ifdef CONFIG_DEBUG_FS
  2240. swrm->debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2241. if (!IS_ERR(swrm->debugfs_swrm_dent)) {
  2242. swrm->debugfs_peek = debugfs_create_file("swrm_peek",
  2243. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2244. (void *) swrm, &swrm_debug_read_ops);
  2245. swrm->debugfs_poke = debugfs_create_file("swrm_poke",
  2246. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2247. (void *) swrm, &swrm_debug_write_ops);
  2248. swrm->debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2249. S_IFREG | 0444, swrm->debugfs_swrm_dent,
  2250. (void *) swrm,
  2251. &swrm_debug_dump_ops);
  2252. }
  2253. #endif
  2254. ret = device_init_wakeup(swrm->dev, true);
  2255. if (ret) {
  2256. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  2257. goto err_irq_wakeup_fail;
  2258. }
  2259. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2260. pm_runtime_use_autosuspend(&pdev->dev);
  2261. pm_runtime_set_active(&pdev->dev);
  2262. pm_runtime_enable(&pdev->dev);
  2263. pm_runtime_mark_last_busy(&pdev->dev);
  2264. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2265. swrm->event_notifier.notifier_call = swrm_event_notify;
  2266. msm_aud_evt_register_client(&swrm->event_notifier);
  2267. return 0;
  2268. err_irq_wakeup_fail:
  2269. device_init_wakeup(swrm->dev, false);
  2270. err_mstr_fail:
  2271. if (swrm->reg_irq)
  2272. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2273. swrm, SWR_IRQ_FREE);
  2274. else if (swrm->irq)
  2275. free_irq(swrm->irq, swrm);
  2276. err_irq_fail:
  2277. mutex_destroy(&swrm->mlock);
  2278. mutex_destroy(&swrm->reslock);
  2279. mutex_destroy(&swrm->force_down_lock);
  2280. mutex_destroy(&swrm->iolock);
  2281. mutex_destroy(&swrm->clklock);
  2282. mutex_destroy(&swrm->pm_lock);
  2283. pm_qos_remove_request(&swrm->pm_qos_req);
  2284. err_pdata_fail:
  2285. err_memory_fail:
  2286. return ret;
  2287. }
  2288. static int swrm_remove(struct platform_device *pdev)
  2289. {
  2290. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2291. if (swrm->reg_irq)
  2292. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2293. swrm, SWR_IRQ_FREE);
  2294. else if (swrm->irq)
  2295. free_irq(swrm->irq, swrm);
  2296. else if (swrm->wake_irq > 0)
  2297. free_irq(swrm->wake_irq, swrm);
  2298. if (swrm->swr_irq_wakeup_capable)
  2299. irq_set_irq_wake(swrm->irq, 0);
  2300. cancel_work_sync(&swrm->wakeup_work);
  2301. pm_runtime_disable(&pdev->dev);
  2302. pm_runtime_set_suspended(&pdev->dev);
  2303. swr_unregister_master(&swrm->master);
  2304. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2305. device_init_wakeup(swrm->dev, false);
  2306. mutex_destroy(&swrm->mlock);
  2307. mutex_destroy(&swrm->reslock);
  2308. mutex_destroy(&swrm->iolock);
  2309. mutex_destroy(&swrm->clklock);
  2310. mutex_destroy(&swrm->force_down_lock);
  2311. mutex_destroy(&swrm->pm_lock);
  2312. pm_qos_remove_request(&swrm->pm_qos_req);
  2313. devm_kfree(&pdev->dev, swrm);
  2314. return 0;
  2315. }
  2316. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2317. {
  2318. u32 val;
  2319. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2320. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2321. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2322. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2323. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2324. return 0;
  2325. }
  2326. #ifdef CONFIG_PM
  2327. static int swrm_runtime_resume(struct device *dev)
  2328. {
  2329. struct platform_device *pdev = to_platform_device(dev);
  2330. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2331. int ret = 0;
  2332. bool swrm_clk_req_err = false;
  2333. bool hw_core_err = false;
  2334. bool aud_core_err = false;
  2335. struct swr_master *mstr = &swrm->master;
  2336. struct swr_device *swr_dev;
  2337. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2338. __func__, swrm->state);
  2339. mutex_lock(&swrm->reslock);
  2340. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2341. dev_err(dev, "%s:lpass core hw enable failed\n",
  2342. __func__);
  2343. hw_core_err = true;
  2344. }
  2345. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2346. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2347. __func__);
  2348. aud_core_err = true;
  2349. }
  2350. if ((swrm->state == SWR_MSTR_DOWN) ||
  2351. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2352. if (swrm->clk_stop_mode0_supp) {
  2353. if (swrm->ipc_wakeup)
  2354. msm_aud_evt_blocking_notifier_call_chain(
  2355. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2356. }
  2357. if (swrm_clk_request(swrm, true)) {
  2358. /*
  2359. * Set autosuspend timer to 1 for
  2360. * master to enter into suspend.
  2361. */
  2362. swrm_clk_req_err = true;
  2363. goto exit;
  2364. }
  2365. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2366. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2367. ret = swr_device_up(swr_dev);
  2368. if (ret == -ENODEV) {
  2369. dev_dbg(dev,
  2370. "%s slave device up not implemented\n",
  2371. __func__);
  2372. ret = 0;
  2373. } else if (ret) {
  2374. dev_err(dev,
  2375. "%s: failed to wakeup swr dev %d\n",
  2376. __func__, swr_dev->dev_num);
  2377. swrm_clk_request(swrm, false);
  2378. goto exit;
  2379. }
  2380. }
  2381. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2382. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2383. swrm_master_init(swrm);
  2384. /* wait for hw enumeration to complete */
  2385. usleep_range(100, 105);
  2386. if (!swrm_check_link_status(swrm, 0x1))
  2387. goto exit;
  2388. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2389. SWRS_SCP_INT_STATUS_MASK_1);
  2390. if (swrm->state == SWR_MSTR_SSR) {
  2391. mutex_unlock(&swrm->reslock);
  2392. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2393. mutex_lock(&swrm->reslock);
  2394. }
  2395. } else {
  2396. /*wake up from clock stop*/
  2397. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2398. usleep_range(100, 105);
  2399. if (!swrm_check_link_status(swrm, 0x1))
  2400. goto exit;
  2401. }
  2402. swrm->state = SWR_MSTR_UP;
  2403. }
  2404. exit:
  2405. if (!aud_core_err)
  2406. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2407. if (!hw_core_err)
  2408. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2409. if (swrm_clk_req_err)
  2410. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2411. ERR_AUTO_SUSPEND_TIMER_VAL);
  2412. else
  2413. pm_runtime_set_autosuspend_delay(&pdev->dev,
  2414. auto_suspend_timer);
  2415. mutex_unlock(&swrm->reslock);
  2416. return ret;
  2417. }
  2418. static int swrm_runtime_suspend(struct device *dev)
  2419. {
  2420. struct platform_device *pdev = to_platform_device(dev);
  2421. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2422. int ret = 0;
  2423. bool hw_core_err = false;
  2424. bool aud_core_err = false;
  2425. struct swr_master *mstr = &swrm->master;
  2426. struct swr_device *swr_dev;
  2427. int current_state = 0;
  2428. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2429. __func__, swrm->state);
  2430. mutex_lock(&swrm->reslock);
  2431. mutex_lock(&swrm->force_down_lock);
  2432. current_state = swrm->state;
  2433. mutex_unlock(&swrm->force_down_lock);
  2434. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2435. dev_err(dev, "%s:lpass core hw enable failed\n",
  2436. __func__);
  2437. hw_core_err = true;
  2438. }
  2439. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2440. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2441. __func__);
  2442. aud_core_err = true;
  2443. }
  2444. if ((current_state == SWR_MSTR_UP) ||
  2445. (current_state == SWR_MSTR_SSR)) {
  2446. if ((current_state != SWR_MSTR_SSR) &&
  2447. swrm_is_port_en(&swrm->master)) {
  2448. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2449. ret = -EBUSY;
  2450. goto exit;
  2451. }
  2452. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2453. mutex_unlock(&swrm->reslock);
  2454. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2455. mutex_lock(&swrm->reslock);
  2456. swrm_clk_pause(swrm);
  2457. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2458. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2459. ret = swr_device_down(swr_dev);
  2460. if (ret == -ENODEV) {
  2461. dev_dbg_ratelimited(dev,
  2462. "%s slave device down not implemented\n",
  2463. __func__);
  2464. ret = 0;
  2465. } else if (ret) {
  2466. dev_err(dev,
  2467. "%s: failed to shutdown swr dev %d\n",
  2468. __func__, swr_dev->dev_num);
  2469. goto exit;
  2470. }
  2471. }
  2472. } else {
  2473. mutex_unlock(&swrm->reslock);
  2474. /* clock stop sequence */
  2475. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2476. SWRS_SCP_CONTROL);
  2477. mutex_lock(&swrm->reslock);
  2478. usleep_range(100, 105);
  2479. }
  2480. ret = swrm_clk_request(swrm, false);
  2481. if (ret) {
  2482. dev_err(dev, "%s: swrmn clk failed\n", __func__);
  2483. ret = 0;
  2484. goto exit;
  2485. }
  2486. if (swrm->clk_stop_mode0_supp) {
  2487. if (swrm->wake_irq > 0) {
  2488. enable_irq(swrm->wake_irq);
  2489. } else if (swrm->ipc_wakeup) {
  2490. msm_aud_evt_blocking_notifier_call_chain(
  2491. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2492. swrm->ipc_wakeup_triggered = false;
  2493. }
  2494. if (!swrm_check_link_status(swrm, 0x0))
  2495. goto exit;
  2496. }
  2497. }
  2498. /* Retain SSR state until resume */
  2499. if (current_state != SWR_MSTR_SSR)
  2500. swrm->state = SWR_MSTR_DOWN;
  2501. exit:
  2502. if (!aud_core_err)
  2503. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2504. if (!hw_core_err)
  2505. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2506. mutex_unlock(&swrm->reslock);
  2507. return ret;
  2508. }
  2509. #endif /* CONFIG_PM */
  2510. static int swrm_device_suspend(struct device *dev)
  2511. {
  2512. struct platform_device *pdev = to_platform_device(dev);
  2513. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2514. int ret = 0;
  2515. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2516. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2517. ret = swrm_runtime_suspend(dev);
  2518. if (!ret) {
  2519. pm_runtime_disable(dev);
  2520. pm_runtime_set_suspended(dev);
  2521. pm_runtime_enable(dev);
  2522. }
  2523. }
  2524. return 0;
  2525. }
  2526. static int swrm_device_down(struct device *dev)
  2527. {
  2528. struct platform_device *pdev = to_platform_device(dev);
  2529. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2530. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2531. mutex_lock(&swrm->force_down_lock);
  2532. swrm->state = SWR_MSTR_SSR;
  2533. mutex_unlock(&swrm->force_down_lock);
  2534. swrm_device_suspend(dev);
  2535. return 0;
  2536. }
  2537. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2538. {
  2539. int ret = 0;
  2540. int irq, dir_apps_irq;
  2541. if (!swrm->ipc_wakeup) {
  2542. irq = of_get_named_gpio(swrm->dev->of_node,
  2543. "qcom,swr-wakeup-irq", 0);
  2544. if (gpio_is_valid(irq)) {
  2545. swrm->wake_irq = gpio_to_irq(irq);
  2546. if (swrm->wake_irq < 0) {
  2547. dev_err(swrm->dev,
  2548. "Unable to configure irq\n");
  2549. return swrm->wake_irq;
  2550. }
  2551. } else {
  2552. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2553. "swr_wake_irq");
  2554. if (dir_apps_irq < 0) {
  2555. dev_err(swrm->dev,
  2556. "TLMM connect gpio not found\n");
  2557. return -EINVAL;
  2558. }
  2559. swrm->wake_irq = dir_apps_irq;
  2560. }
  2561. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2562. swrm_wakeup_interrupt,
  2563. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2564. "swr_wake_irq", swrm);
  2565. if (ret) {
  2566. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2567. __func__, ret);
  2568. return -EINVAL;
  2569. }
  2570. irq_set_irq_wake(swrm->wake_irq, 1);
  2571. }
  2572. return ret;
  2573. }
  2574. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2575. u32 uc, u32 size)
  2576. {
  2577. if (!swrm->port_param) {
  2578. swrm->port_param = devm_kzalloc(dev,
  2579. sizeof(swrm->port_param) * SWR_UC_MAX,
  2580. GFP_KERNEL);
  2581. if (!swrm->port_param)
  2582. return -ENOMEM;
  2583. }
  2584. if (!swrm->port_param[uc]) {
  2585. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2586. sizeof(struct port_params),
  2587. GFP_KERNEL);
  2588. if (!swrm->port_param[uc])
  2589. return -ENOMEM;
  2590. } else {
  2591. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2592. __func__);
  2593. }
  2594. return 0;
  2595. }
  2596. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2597. struct swrm_port_config *port_cfg,
  2598. u32 size)
  2599. {
  2600. int idx;
  2601. struct port_params *params;
  2602. int uc = port_cfg->uc;
  2603. int ret = 0;
  2604. for (idx = 0; idx < size; idx++) {
  2605. params = &((struct port_params *)port_cfg->params)[idx];
  2606. if (!params) {
  2607. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2608. ret = -EINVAL;
  2609. break;
  2610. }
  2611. memcpy(&swrm->port_param[uc][idx], params,
  2612. sizeof(struct port_params));
  2613. }
  2614. return ret;
  2615. }
  2616. /**
  2617. * swrm_wcd_notify - parent device can notify to soundwire master through
  2618. * this function
  2619. * @pdev: pointer to platform device structure
  2620. * @id: command id from parent to the soundwire master
  2621. * @data: data from parent device to soundwire master
  2622. */
  2623. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2624. {
  2625. struct swr_mstr_ctrl *swrm;
  2626. int ret = 0;
  2627. struct swr_master *mstr;
  2628. struct swr_device *swr_dev;
  2629. struct swrm_port_config *port_cfg;
  2630. if (!pdev) {
  2631. pr_err("%s: pdev is NULL\n", __func__);
  2632. return -EINVAL;
  2633. }
  2634. swrm = platform_get_drvdata(pdev);
  2635. if (!swrm) {
  2636. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2637. return -EINVAL;
  2638. }
  2639. mstr = &swrm->master;
  2640. switch (id) {
  2641. case SWR_REQ_CLK_SWITCH:
  2642. /* This will put soundwire in clock stop mode and disable the
  2643. * clocks, if there is no active usecase running, so that the
  2644. * next activity on soundwire will request clock from new clock
  2645. * source.
  2646. */
  2647. mutex_lock(&swrm->mlock);
  2648. if (swrm->state == SWR_MSTR_UP)
  2649. swrm_device_suspend(&pdev->dev);
  2650. mutex_unlock(&swrm->mlock);
  2651. break;
  2652. case SWR_CLK_FREQ:
  2653. if (!data) {
  2654. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2655. ret = -EINVAL;
  2656. } else {
  2657. mutex_lock(&swrm->mlock);
  2658. if (swrm->mclk_freq != *(int *)data) {
  2659. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  2660. if (swrm->state == SWR_MSTR_DOWN)
  2661. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2662. __func__, swrm->state);
  2663. else
  2664. swrm_device_suspend(&pdev->dev);
  2665. /*
  2666. * add delay to ensure clk release happen
  2667. * if interrupt triggered for clk stop,
  2668. * wait for it to exit
  2669. */
  2670. usleep_range(10000, 10500);
  2671. }
  2672. swrm->mclk_freq = *(int *)data;
  2673. swrm->bus_clk = swrm->mclk_freq;
  2674. mutex_unlock(&swrm->mlock);
  2675. }
  2676. break;
  2677. case SWR_DEVICE_SSR_DOWN:
  2678. mutex_lock(&swrm->devlock);
  2679. swrm->dev_up = false;
  2680. mutex_unlock(&swrm->devlock);
  2681. mutex_lock(&swrm->reslock);
  2682. swrm->state = SWR_MSTR_SSR;
  2683. mutex_unlock(&swrm->reslock);
  2684. break;
  2685. case SWR_DEVICE_SSR_UP:
  2686. /* wait for clk voting to be zero */
  2687. reinit_completion(&swrm->clk_off_complete);
  2688. if (swrm->clk_ref_count &&
  2689. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2690. msecs_to_jiffies(500)))
  2691. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2692. __func__);
  2693. mutex_lock(&swrm->devlock);
  2694. swrm->dev_up = true;
  2695. mutex_unlock(&swrm->devlock);
  2696. break;
  2697. case SWR_DEVICE_DOWN:
  2698. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2699. mutex_lock(&swrm->mlock);
  2700. if (swrm->state == SWR_MSTR_DOWN)
  2701. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2702. __func__, swrm->state);
  2703. else
  2704. swrm_device_down(&pdev->dev);
  2705. mutex_unlock(&swrm->mlock);
  2706. break;
  2707. case SWR_DEVICE_UP:
  2708. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2709. mutex_lock(&swrm->devlock);
  2710. if (!swrm->dev_up) {
  2711. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2712. mutex_unlock(&swrm->devlock);
  2713. return -EBUSY;
  2714. }
  2715. mutex_unlock(&swrm->devlock);
  2716. mutex_lock(&swrm->mlock);
  2717. pm_runtime_mark_last_busy(&pdev->dev);
  2718. pm_runtime_get_sync(&pdev->dev);
  2719. mutex_lock(&swrm->reslock);
  2720. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2721. ret = swr_reset_device(swr_dev);
  2722. if (ret) {
  2723. dev_err(swrm->dev,
  2724. "%s: failed to reset swr device %d\n",
  2725. __func__, swr_dev->dev_num);
  2726. swrm_clk_request(swrm, false);
  2727. }
  2728. }
  2729. pm_runtime_mark_last_busy(&pdev->dev);
  2730. pm_runtime_put_autosuspend(&pdev->dev);
  2731. mutex_unlock(&swrm->reslock);
  2732. mutex_unlock(&swrm->mlock);
  2733. break;
  2734. case SWR_SET_NUM_RX_CH:
  2735. if (!data) {
  2736. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2737. ret = -EINVAL;
  2738. } else {
  2739. mutex_lock(&swrm->mlock);
  2740. swrm->num_rx_chs = *(int *)data;
  2741. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2742. list_for_each_entry(swr_dev, &mstr->devices,
  2743. dev_list) {
  2744. ret = swr_set_device_group(swr_dev,
  2745. SWR_BROADCAST);
  2746. if (ret)
  2747. dev_err(swrm->dev,
  2748. "%s: set num ch failed\n",
  2749. __func__);
  2750. }
  2751. } else {
  2752. list_for_each_entry(swr_dev, &mstr->devices,
  2753. dev_list) {
  2754. ret = swr_set_device_group(swr_dev,
  2755. SWR_GROUP_NONE);
  2756. if (ret)
  2757. dev_err(swrm->dev,
  2758. "%s: set num ch failed\n",
  2759. __func__);
  2760. }
  2761. }
  2762. mutex_unlock(&swrm->mlock);
  2763. }
  2764. break;
  2765. case SWR_REGISTER_WAKE_IRQ:
  2766. if (!data) {
  2767. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2768. __func__);
  2769. ret = -EINVAL;
  2770. } else {
  2771. mutex_lock(&swrm->mlock);
  2772. swrm->ipc_wakeup = *(u32 *)data;
  2773. ret = swrm_register_wake_irq(swrm);
  2774. if (ret)
  2775. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2776. __func__);
  2777. mutex_unlock(&swrm->mlock);
  2778. }
  2779. break;
  2780. case SWR_REGISTER_WAKEUP:
  2781. msm_aud_evt_blocking_notifier_call_chain(
  2782. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2783. break;
  2784. case SWR_DEREGISTER_WAKEUP:
  2785. msm_aud_evt_blocking_notifier_call_chain(
  2786. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2787. break;
  2788. case SWR_SET_PORT_MAP:
  2789. if (!data) {
  2790. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2791. __func__, id);
  2792. ret = -EINVAL;
  2793. } else {
  2794. mutex_lock(&swrm->mlock);
  2795. port_cfg = (struct swrm_port_config *)data;
  2796. if (!port_cfg->size) {
  2797. ret = -EINVAL;
  2798. goto done;
  2799. }
  2800. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2801. port_cfg->uc, port_cfg->size);
  2802. if (!ret)
  2803. swrm_copy_port_config(swrm, port_cfg,
  2804. port_cfg->size);
  2805. done:
  2806. mutex_unlock(&swrm->mlock);
  2807. }
  2808. break;
  2809. default:
  2810. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2811. __func__, id);
  2812. break;
  2813. }
  2814. return ret;
  2815. }
  2816. EXPORT_SYMBOL(swrm_wcd_notify);
  2817. /*
  2818. * swrm_pm_cmpxchg:
  2819. * Check old state and exchange with pm new state
  2820. * if old state matches with current state
  2821. *
  2822. * @swrm: pointer to wcd core resource
  2823. * @o: pm old state
  2824. * @n: pm new state
  2825. *
  2826. * Returns old state
  2827. */
  2828. static enum swrm_pm_state swrm_pm_cmpxchg(
  2829. struct swr_mstr_ctrl *swrm,
  2830. enum swrm_pm_state o,
  2831. enum swrm_pm_state n)
  2832. {
  2833. enum swrm_pm_state old;
  2834. if (!swrm)
  2835. return o;
  2836. mutex_lock(&swrm->pm_lock);
  2837. old = swrm->pm_state;
  2838. if (old == o)
  2839. swrm->pm_state = n;
  2840. mutex_unlock(&swrm->pm_lock);
  2841. return old;
  2842. }
  2843. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2844. {
  2845. enum swrm_pm_state os;
  2846. /*
  2847. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2848. * and slave wake up requests..
  2849. *
  2850. * If system didn't resume, we can simply return false so
  2851. * IRQ handler can return without handling IRQ.
  2852. */
  2853. mutex_lock(&swrm->pm_lock);
  2854. if (swrm->wlock_holders++ == 0) {
  2855. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2856. pm_qos_update_request(&swrm->pm_qos_req,
  2857. msm_cpuidle_get_deep_idle_latency());
  2858. pm_stay_awake(swrm->dev);
  2859. }
  2860. mutex_unlock(&swrm->pm_lock);
  2861. if (!wait_event_timeout(swrm->pm_wq,
  2862. ((os = swrm_pm_cmpxchg(swrm,
  2863. SWRM_PM_SLEEPABLE,
  2864. SWRM_PM_AWAKE)) ==
  2865. SWRM_PM_SLEEPABLE ||
  2866. (os == SWRM_PM_AWAKE)),
  2867. msecs_to_jiffies(
  2868. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2869. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2870. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2871. swrm->wlock_holders);
  2872. swrm_unlock_sleep(swrm);
  2873. return false;
  2874. }
  2875. wake_up_all(&swrm->pm_wq);
  2876. return true;
  2877. }
  2878. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2879. {
  2880. mutex_lock(&swrm->pm_lock);
  2881. if (--swrm->wlock_holders == 0) {
  2882. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2883. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2884. /*
  2885. * if swrm_lock_sleep failed, pm_state would be still
  2886. * swrm_PM_ASLEEP, don't overwrite
  2887. */
  2888. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2889. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2890. pm_qos_update_request(&swrm->pm_qos_req,
  2891. PM_QOS_DEFAULT_VALUE);
  2892. pm_relax(swrm->dev);
  2893. }
  2894. mutex_unlock(&swrm->pm_lock);
  2895. wake_up_all(&swrm->pm_wq);
  2896. }
  2897. #ifdef CONFIG_PM_SLEEP
  2898. static int swrm_suspend(struct device *dev)
  2899. {
  2900. int ret = -EBUSY;
  2901. struct platform_device *pdev = to_platform_device(dev);
  2902. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2903. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2904. mutex_lock(&swrm->pm_lock);
  2905. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2906. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2907. __func__, swrm->pm_state,
  2908. swrm->wlock_holders);
  2909. swrm->pm_state = SWRM_PM_ASLEEP;
  2910. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2911. /*
  2912. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2913. * then set to SWRM_PM_ASLEEP
  2914. */
  2915. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2916. __func__, swrm->pm_state,
  2917. swrm->wlock_holders);
  2918. mutex_unlock(&swrm->pm_lock);
  2919. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2920. swrm, SWRM_PM_SLEEPABLE,
  2921. SWRM_PM_ASLEEP) ==
  2922. SWRM_PM_SLEEPABLE,
  2923. msecs_to_jiffies(
  2924. SWRM_SYS_SUSPEND_WAIT)))) {
  2925. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2926. __func__, swrm->pm_state,
  2927. swrm->wlock_holders);
  2928. return -EBUSY;
  2929. } else {
  2930. dev_dbg(swrm->dev,
  2931. "%s: done, state %d, wlock %d\n",
  2932. __func__, swrm->pm_state,
  2933. swrm->wlock_holders);
  2934. }
  2935. mutex_lock(&swrm->pm_lock);
  2936. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2937. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2938. __func__, swrm->pm_state,
  2939. swrm->wlock_holders);
  2940. }
  2941. mutex_unlock(&swrm->pm_lock);
  2942. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2943. ret = swrm_runtime_suspend(dev);
  2944. if (!ret) {
  2945. /*
  2946. * Synchronize runtime-pm and system-pm states:
  2947. * At this point, we are already suspended. If
  2948. * runtime-pm still thinks its active, then
  2949. * make sure its status is in sync with HW
  2950. * status. The three below calls let the
  2951. * runtime-pm know that we are suspended
  2952. * already without re-invoking the suspend
  2953. * callback
  2954. */
  2955. pm_runtime_disable(dev);
  2956. pm_runtime_set_suspended(dev);
  2957. pm_runtime_enable(dev);
  2958. }
  2959. }
  2960. if (ret == -EBUSY) {
  2961. /*
  2962. * There is a possibility that some audio stream is active
  2963. * during suspend. We dont want to return suspend failure in
  2964. * that case so that display and relevant components can still
  2965. * go to suspend.
  2966. * If there is some other error, then it should be passed-on
  2967. * to system level suspend
  2968. */
  2969. ret = 0;
  2970. }
  2971. return ret;
  2972. }
  2973. static int swrm_resume(struct device *dev)
  2974. {
  2975. int ret = 0;
  2976. struct platform_device *pdev = to_platform_device(dev);
  2977. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2978. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2979. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2980. ret = swrm_runtime_resume(dev);
  2981. if (!ret) {
  2982. pm_runtime_mark_last_busy(dev);
  2983. pm_request_autosuspend(dev);
  2984. }
  2985. }
  2986. mutex_lock(&swrm->pm_lock);
  2987. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2988. dev_dbg(swrm->dev,
  2989. "%s: resuming system, state %d, wlock %d\n",
  2990. __func__, swrm->pm_state,
  2991. swrm->wlock_holders);
  2992. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2993. } else {
  2994. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2995. __func__, swrm->pm_state,
  2996. swrm->wlock_holders);
  2997. }
  2998. mutex_unlock(&swrm->pm_lock);
  2999. wake_up_all(&swrm->pm_wq);
  3000. return ret;
  3001. }
  3002. #endif /* CONFIG_PM_SLEEP */
  3003. static const struct dev_pm_ops swrm_dev_pm_ops = {
  3004. SET_SYSTEM_SLEEP_PM_OPS(
  3005. swrm_suspend,
  3006. swrm_resume
  3007. )
  3008. SET_RUNTIME_PM_OPS(
  3009. swrm_runtime_suspend,
  3010. swrm_runtime_resume,
  3011. NULL
  3012. )
  3013. };
  3014. static const struct of_device_id swrm_dt_match[] = {
  3015. {
  3016. .compatible = "qcom,swr-mstr",
  3017. },
  3018. {}
  3019. };
  3020. static struct platform_driver swr_mstr_driver = {
  3021. .probe = swrm_probe,
  3022. .remove = swrm_remove,
  3023. .driver = {
  3024. .name = SWR_WCD_NAME,
  3025. .owner = THIS_MODULE,
  3026. .pm = &swrm_dev_pm_ops,
  3027. .of_match_table = swrm_dt_match,
  3028. .suppress_bind_attrs = true,
  3029. },
  3030. };
  3031. static int __init swrm_init(void)
  3032. {
  3033. return platform_driver_register(&swr_mstr_driver);
  3034. }
  3035. module_init(swrm_init);
  3036. static void __exit swrm_exit(void)
  3037. {
  3038. platform_driver_unregister(&swr_mstr_driver);
  3039. }
  3040. module_exit(swrm_exit);
  3041. MODULE_LICENSE("GPL v2");
  3042. MODULE_DESCRIPTION("SoundWire Master Controller");
  3043. MODULE_ALIAS("platform:swr-mstr");