hal_internal.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_INTERNAL_H_
  19. #define _HAL_INTERNAL_H_
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "pld_common.h"
  25. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_TXRX, params)
  26. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_TXRX, params)
  27. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_TXRX, params)
  28. #define hal_info(params...) QDF_TRACE_INFO(QDF_MODULE_ID_TXRX, params)
  29. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  30. #ifdef ENABLE_VERBOSE_DEBUG
  31. extern bool is_hal_verbose_debug_enabled;
  32. #define hal_verbose_debug(params...) \
  33. if (unlikely(is_hal_verbose_debug_enabled)) \
  34. do {\
  35. QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params); \
  36. } while (0)
  37. #define hal_verbose_hex_dump(params...) \
  38. if (unlikely(is_hal_verbose_debug_enabled)) \
  39. do {\
  40. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_TXRX, \
  41. QDF_TRACE_LEVEL_DEBUG, \
  42. params); \
  43. } while (0)
  44. #else
  45. #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  46. #define hal_verbose_hex_dump(params...) \
  47. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG, \
  48. params)
  49. #endif
  50. /*
  51. * dp_hal_soc - opaque handle for DP HAL soc
  52. */
  53. struct hal_soc_handle;
  54. typedef struct hal_soc_handle *hal_soc_handle_t;
  55. /* TBD: This should be movded to shared HW header file */
  56. enum hal_srng_ring_id {
  57. /* UMAC rings */
  58. HAL_SRNG_REO2SW1 = 0,
  59. HAL_SRNG_REO2SW2 = 1,
  60. HAL_SRNG_REO2SW3 = 2,
  61. HAL_SRNG_REO2SW4 = 3,
  62. HAL_SRNG_REO2TCL = 4,
  63. HAL_SRNG_SW2REO = 5,
  64. /* 6-7 unused */
  65. HAL_SRNG_REO_CMD = 8,
  66. HAL_SRNG_REO_STATUS = 9,
  67. /* 10-15 unused */
  68. HAL_SRNG_SW2TCL1 = 16,
  69. HAL_SRNG_SW2TCL2 = 17,
  70. HAL_SRNG_SW2TCL3 = 18,
  71. HAL_SRNG_SW2TCL4 = 19, /* FW2TCL ring */
  72. /* 20-23 unused */
  73. HAL_SRNG_SW2TCL_CMD = 24,
  74. HAL_SRNG_TCL_STATUS = 25,
  75. /* 26-31 unused */
  76. HAL_SRNG_CE_0_SRC = 32,
  77. HAL_SRNG_CE_1_SRC = 33,
  78. HAL_SRNG_CE_2_SRC = 34,
  79. HAL_SRNG_CE_3_SRC = 35,
  80. HAL_SRNG_CE_4_SRC = 36,
  81. HAL_SRNG_CE_5_SRC = 37,
  82. HAL_SRNG_CE_6_SRC = 38,
  83. HAL_SRNG_CE_7_SRC = 39,
  84. HAL_SRNG_CE_8_SRC = 40,
  85. HAL_SRNG_CE_9_SRC = 41,
  86. HAL_SRNG_CE_10_SRC = 42,
  87. HAL_SRNG_CE_11_SRC = 43,
  88. /* 44-55 unused */
  89. HAL_SRNG_CE_0_DST = 56,
  90. HAL_SRNG_CE_1_DST = 57,
  91. HAL_SRNG_CE_2_DST = 58,
  92. HAL_SRNG_CE_3_DST = 59,
  93. HAL_SRNG_CE_4_DST = 60,
  94. HAL_SRNG_CE_5_DST = 61,
  95. HAL_SRNG_CE_6_DST = 62,
  96. HAL_SRNG_CE_7_DST = 63,
  97. HAL_SRNG_CE_8_DST = 64,
  98. HAL_SRNG_CE_9_DST = 65,
  99. HAL_SRNG_CE_10_DST = 66,
  100. HAL_SRNG_CE_11_DST = 67,
  101. /* 68-79 unused */
  102. HAL_SRNG_CE_0_DST_STATUS = 80,
  103. HAL_SRNG_CE_1_DST_STATUS = 81,
  104. HAL_SRNG_CE_2_DST_STATUS = 82,
  105. HAL_SRNG_CE_3_DST_STATUS = 83,
  106. HAL_SRNG_CE_4_DST_STATUS = 84,
  107. HAL_SRNG_CE_5_DST_STATUS = 85,
  108. HAL_SRNG_CE_6_DST_STATUS = 86,
  109. HAL_SRNG_CE_7_DST_STATUS = 87,
  110. HAL_SRNG_CE_8_DST_STATUS = 88,
  111. HAL_SRNG_CE_9_DST_STATUS = 89,
  112. HAL_SRNG_CE_10_DST_STATUS = 90,
  113. HAL_SRNG_CE_11_DST_STATUS = 91,
  114. /* 92-103 unused */
  115. HAL_SRNG_WBM_IDLE_LINK = 104,
  116. HAL_SRNG_WBM_SW_RELEASE = 105,
  117. HAL_SRNG_WBM2SW0_RELEASE = 106,
  118. HAL_SRNG_WBM2SW1_RELEASE = 107,
  119. HAL_SRNG_WBM2SW2_RELEASE = 108,
  120. HAL_SRNG_WBM2SW3_RELEASE = 109,
  121. /* 110-127 unused */
  122. HAL_SRNG_UMAC_ID_END = 127,
  123. /* LMAC rings - The following set will be replicated for each LMAC */
  124. HAL_SRNG_LMAC1_ID_START = 128,
  125. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  126. #ifdef IPA_OFFLOAD
  127. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1 = (HAL_SRNG_LMAC1_ID_START + 1),
  128. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 = (HAL_SRNG_LMAC1_ID_START + 2),
  129. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 + 1),
  130. #else
  131. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 + 1),
  132. #endif
  133. HAL_SRNG_WMAC1_SW2RXDMA2_BUF = (HAL_SRNG_WMAC1_SW2RXDMA1_BUF + 1),
  134. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF = (HAL_SRNG_WMAC1_SW2RXDMA2_BUF + 1),
  135. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF =
  136. (HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF + 1),
  137. HAL_SRNG_WMAC1_RXDMA2SW0 = (HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF + 1),
  138. HAL_SRNG_WMAC1_RXDMA2SW1 = (HAL_SRNG_WMAC1_RXDMA2SW0 + 1),
  139. HAL_SRNG_WMAC1_SW2RXDMA1_DESC = (HAL_SRNG_WMAC1_RXDMA2SW1 + 1),
  140. #ifdef WLAN_FEATURE_CIF_CFR
  141. HAL_SRNG_WIFI_POS_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  142. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WIFI_POS_SRC_DMA_RING + 1),
  143. #else
  144. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  145. #endif
  146. /* -142 unused */
  147. HAL_SRNG_LMAC1_ID_END = 143
  148. };
  149. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  150. #define HAL_MAX_LMACS 3
  151. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  152. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  153. #define HAL_SRNG_ID_MAX (HAL_SRNG_UMAC_ID_END + HAL_MAX_LMAC_RINGS)
  154. enum hal_srng_dir {
  155. HAL_SRNG_SRC_RING,
  156. HAL_SRNG_DST_RING
  157. };
  158. /* Lock wrappers for SRNG */
  159. #define hal_srng_lock_t qdf_spinlock_t
  160. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  161. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  162. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  163. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  164. struct hal_soc;
  165. /**
  166. * dp_hal_ring - opaque handle for DP HAL SRNG
  167. */
  168. struct hal_ring_handle;
  169. typedef struct hal_ring_handle *hal_ring_handle_t;
  170. #define MAX_SRNG_REG_GROUPS 2
  171. /* Hal Srng bit mask
  172. * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
  173. */
  174. #define HAL_SRNG_FLUSH_EVENT BIT(0)
  175. /* Common SRNG ring structure for source and destination rings */
  176. struct hal_srng {
  177. /* Unique SRNG ring ID */
  178. uint8_t ring_id;
  179. /* Ring initialization done */
  180. uint8_t initialized;
  181. /* Interrupt/MSI value assigned to this ring */
  182. int irq;
  183. /* Physical base address of the ring */
  184. qdf_dma_addr_t ring_base_paddr;
  185. /* Virtual base address of the ring */
  186. uint32_t *ring_base_vaddr;
  187. /* Number of entries in ring */
  188. uint32_t num_entries;
  189. /* Ring size */
  190. uint32_t ring_size;
  191. /* Ring size mask */
  192. uint32_t ring_size_mask;
  193. /* Size of ring entry */
  194. uint32_t entry_size;
  195. /* Interrupt timer threshold – in micro seconds */
  196. uint32_t intr_timer_thres_us;
  197. /* Interrupt batch counter threshold – in number of ring entries */
  198. uint32_t intr_batch_cntr_thres_entries;
  199. /* MSI Address */
  200. qdf_dma_addr_t msi_addr;
  201. /* MSI data */
  202. uint32_t msi_data;
  203. /* Misc flags */
  204. uint32_t flags;
  205. /* Lock for serializing ring index updates */
  206. hal_srng_lock_t lock;
  207. /* Start offset of SRNG register groups for this ring
  208. * TBD: See if this is required - register address can be derived
  209. * from ring ID
  210. */
  211. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  212. /* Source or Destination ring */
  213. enum hal_srng_dir ring_dir;
  214. union {
  215. struct {
  216. /* SW tail pointer */
  217. uint32_t tp;
  218. /* Shadow head pointer location to be updated by HW */
  219. uint32_t *hp_addr;
  220. /* Cached head pointer */
  221. uint32_t cached_hp;
  222. /* Tail pointer location to be updated by SW – This
  223. * will be a register address and need not be
  224. * accessed through SW structure */
  225. uint32_t *tp_addr;
  226. /* Current SW loop cnt */
  227. uint32_t loop_cnt;
  228. /* max transfer size */
  229. uint16_t max_buffer_length;
  230. } dst_ring;
  231. struct {
  232. /* SW head pointer */
  233. uint32_t hp;
  234. /* SW reap head pointer */
  235. uint32_t reap_hp;
  236. /* Shadow tail pointer location to be updated by HW */
  237. uint32_t *tp_addr;
  238. /* Cached tail pointer */
  239. uint32_t cached_tp;
  240. /* Head pointer location to be updated by SW – This
  241. * will be a register address and need not be accessed
  242. * through SW structure */
  243. uint32_t *hp_addr;
  244. /* Low threshold – in number of ring entries */
  245. uint32_t low_threshold;
  246. } src_ring;
  247. } u;
  248. struct hal_soc *hal_soc;
  249. /* Number of times hp/tp updated in runtime resume */
  250. uint32_t flush_count;
  251. /* hal srng event flag*/
  252. unsigned long srng_event;
  253. /* last flushed time stamp */
  254. uint64_t last_flush_ts;
  255. };
  256. /* HW SRNG configuration table */
  257. struct hal_hw_srng_config {
  258. int start_ring_id;
  259. uint16_t max_rings;
  260. uint16_t entry_size;
  261. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  262. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  263. uint8_t lmac_ring;
  264. enum hal_srng_dir ring_dir;
  265. uint32_t max_size;
  266. };
  267. #define MAX_SHADOW_REGISTERS 36
  268. struct hal_hw_txrx_ops {
  269. /* init and setup */
  270. void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
  271. struct hal_srng *srng);
  272. void (*hal_srng_src_hw_init)(struct hal_soc *hal,
  273. struct hal_srng *srng);
  274. void (*hal_get_hw_hptp)(struct hal_soc *hal,
  275. hal_ring_handle_t hal_ring_hdl,
  276. uint32_t *headp, uint32_t *tailp,
  277. uint8_t ring_type);
  278. void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams);
  279. void (*hal_setup_link_idle_list)(
  280. struct hal_soc *hal_soc,
  281. qdf_dma_addr_t scatter_bufs_base_paddr[],
  282. void *scatter_bufs_base_vaddr[],
  283. uint32_t num_scatter_bufs,
  284. uint32_t scatter_buf_size,
  285. uint32_t last_buf_end_offset,
  286. uint32_t num_entries);
  287. /* tx */
  288. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  289. void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
  290. uint8_t id);
  291. void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
  292. uint8_t id,
  293. uint8_t dscp);
  294. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  295. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  296. uint8_t pool_id, uint32_t desc_id, uint8_t type);
  297. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  298. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  299. void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
  300. void (*hal_tx_comp_get_status)(void *desc, void *ts,
  301. struct hal_soc *hal);
  302. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  303. /* rx */
  304. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  305. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  306. struct mon_rx_status *rs);
  307. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  308. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  309. void *ppdu_info_handle);
  310. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  311. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  312. uint8_t dbg_level);
  313. uint32_t (*hal_get_link_desc_size)(void);
  314. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  315. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  316. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  317. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  318. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  319. void (*hal_reo_status_get_header)(uint32_t *d, int b, void *h);
  320. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  321. void *ppdu_info,
  322. hal_soc_handle_t hal_soc_hdl,
  323. qdf_nbuf_t nbuf);
  324. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  325. void *wbm_er_info);
  326. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  327. uint8_t dbg_level);
  328. void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
  329. void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
  330. uint8_t id);
  331. void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
  332. };
  333. /**
  334. * HAL context to be used to access SRNG APIs (currently used by data path
  335. * and transport (CE) modules)
  336. */
  337. struct hal_soc {
  338. /* HIF handle to access HW registers */
  339. struct hif_opaque_softc *hif_handle;
  340. /* QDF device handle */
  341. qdf_device_t qdf_dev;
  342. /* Device base address */
  343. void *dev_base_addr;
  344. /* HAL internal state for all SRNG rings.
  345. * TODO: See if this is required
  346. */
  347. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  348. /* Remote pointer memory for HW/FW updates */
  349. uint32_t *shadow_rdptr_mem_vaddr;
  350. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  351. /* Shared memory for ring pointer updates from host to FW */
  352. uint32_t *shadow_wrptr_mem_vaddr;
  353. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  354. /* REO blocking resource index */
  355. uint8_t reo_res_bitmap;
  356. uint8_t index;
  357. uint32_t target_type;
  358. /* shadow register configuration */
  359. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  360. int num_shadow_registers_configured;
  361. bool use_register_windowing;
  362. uint32_t register_window;
  363. qdf_spinlock_t register_access_lock;
  364. /* srng table */
  365. struct hal_hw_srng_config *hw_srng_table;
  366. int32_t *hal_hw_reg_offset;
  367. struct hal_hw_txrx_ops *ops;
  368. };
  369. void hal_qca6390_attach(struct hal_soc *hal_soc);
  370. void hal_qca6290_attach(struct hal_soc *hal_soc);
  371. void hal_qca8074_attach(struct hal_soc *hal_soc);
  372. /*
  373. * hal_soc_to_dp_hal_roc - API to convert hal_soc to opaque
  374. * dp_hal_soc handle type
  375. * @hal_soc - hal_soc type
  376. *
  377. * Return: hal_soc_handle_t type
  378. */
  379. static inline
  380. hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
  381. {
  382. return (hal_soc_handle_t)hal_soc;
  383. }
  384. /*
  385. * hal_srng_to_hal_ring_handle - API to convert hal_srng to opaque
  386. * dp_hal_ring handle type
  387. * @hal_srng - hal_srng type
  388. *
  389. * Return: hal_ring_handle_t type
  390. */
  391. static inline
  392. hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
  393. {
  394. return (hal_ring_handle_t)hal_srng;
  395. }
  396. /*
  397. * hal_ring_handle_to_hal_srng - API to convert dp_hal_ring to hal_srng handle
  398. * @hal_ring - hal_ring_handle_t type
  399. *
  400. * Return: hal_srng pointer type
  401. */
  402. static inline
  403. struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
  404. {
  405. return (struct hal_srng *)hal_ring;
  406. }
  407. #endif /* _HAL_INTERNAL_H_ */