sde_encoder.c 190 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. /* Worst case time required for trigger the frame after the EPT wait */
  70. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  71. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  72. a.y1 != b.y1 || a.y2 != b.y2)
  73. /**
  74. * enum sde_enc_rc_events - events for resource control state machine
  75. * @SDE_ENC_RC_EVENT_KICKOFF:
  76. * This event happens at NORMAL priority.
  77. * Event that signals the start of the transfer. When this event is
  78. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  79. * Regardless of the previous state, the resource should be in ON state
  80. * at the end of this event. At the end of this event, a delayed work is
  81. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  82. * ktime.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to leave clocks ON to reduce the mode switch latency.
  100. * @SDE_ENC_RC_EVENT_POST_MODESET:
  101. * This event happens at NORMAL priority from a work item.
  102. * Event signals that seamless mode switch is complete and resources are
  103. * acquired. Clients wants to update the rsc with new vtotal and update
  104. * pm_qos vote.
  105. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that there were no frame updates for
  108. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  109. * and request RSC with IDLE state and change the resource state to IDLE.
  110. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  111. * This event is triggered from the input event thread when touch event is
  112. * received from the input device. On receiving this event,
  113. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  114. clocks and enable RSC.
  115. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  116. * off work since a new commit is imminent.
  117. */
  118. enum sde_enc_rc_events {
  119. SDE_ENC_RC_EVENT_KICKOFF = 1,
  120. SDE_ENC_RC_EVENT_PRE_STOP,
  121. SDE_ENC_RC_EVENT_STOP,
  122. SDE_ENC_RC_EVENT_PRE_MODESET,
  123. SDE_ENC_RC_EVENT_POST_MODESET,
  124. SDE_ENC_RC_EVENT_ENTER_IDLE,
  125. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  126. };
  127. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  128. {
  129. struct sde_encoder_virt *sde_enc;
  130. int i;
  131. sde_enc = to_sde_encoder_virt(drm_enc);
  132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  133. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  134. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  135. phys->split_role != ENC_ROLE_SLAVE) {
  136. if (enable)
  137. SDE_EVT32(DRMID(drm_enc), enable);
  138. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  139. }
  140. }
  141. }
  142. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  143. {
  144. struct sde_encoder_virt *sde_enc;
  145. struct sde_encoder_phys *phys;
  146. bool is_vid;
  147. sde_enc = to_sde_encoder_virt(drm_enc);
  148. if (!sde_enc || !sde_enc->phys_encs[0]) {
  149. SDE_ERROR("invalid params\n");
  150. return U32_MAX;
  151. }
  152. phys = sde_enc->phys_encs[0];
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. return is_vid ? phys->pf_time_in_us : 0;
  155. }
  156. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  157. {
  158. struct sde_encoder_virt *sde_enc;
  159. struct sde_encoder_phys *cur_master;
  160. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  161. ktime_t tvblank, cur_time;
  162. struct intf_status intf_status = {0};
  163. unsigned long features;
  164. u32 fps;
  165. bool is_cmd, is_vid;
  166. sde_enc = to_sde_encoder_virt(drm_enc);
  167. cur_master = sde_enc->cur_master;
  168. fps = sde_encoder_get_fps(drm_enc);
  169. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  170. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  171. if (!cur_master || !cur_master->hw_intf || !fps
  172. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  173. return 0;
  174. features = cur_master->hw_intf->cap->features;
  175. /*
  176. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  177. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  178. * at panel vsync and not at MDP VSYNC
  179. */
  180. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  181. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  182. if (intf_status.is_prog_fetch_en)
  183. return 0;
  184. }
  185. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  186. qtmr_counter = arch_timer_read_counter();
  187. cur_time = ktime_get_ns();
  188. /* check for counter rollover between the two timestamps [56 bits] */
  189. if (qtmr_counter < vsync_counter) {
  190. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  191. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  192. qtmr_counter >> 32, qtmr_counter, hw_diff,
  193. fps, SDE_EVTLOG_FUNC_CASE1);
  194. } else {
  195. hw_diff = qtmr_counter - vsync_counter;
  196. }
  197. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  198. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  199. /* avoid setting timestamp, if diff is more than one vsync */
  200. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  201. tvblank = 0;
  202. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  203. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  204. fps, SDE_EVTLOG_ERROR);
  205. } else {
  206. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  207. }
  208. SDE_DEBUG_ENC(sde_enc,
  209. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  210. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  212. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  213. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  214. return tvblank;
  215. }
  216. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  217. {
  218. bool clone_mode;
  219. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  221. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  222. return;
  223. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  224. return;
  225. /*
  226. * clone mode is the only scenario where we want to enable software override
  227. * of fal10 veto.
  228. */
  229. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  230. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  231. if (clone_mode && veto) {
  232. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  233. sde_enc->fal10_veto_override = true;
  234. } else if (sde_enc->fal10_veto_override && !veto) {
  235. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  236. sde_enc->fal10_veto_override = false;
  237. }
  238. }
  239. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  240. {
  241. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  242. struct msm_drm_private *priv;
  243. struct sde_kms *sde_kms;
  244. struct device *cpu_dev;
  245. struct cpumask *cpu_mask = NULL;
  246. int cpu = 0;
  247. u32 cpu_dma_latency;
  248. priv = drm_enc->dev->dev_private;
  249. sde_kms = to_sde_kms(priv->kms);
  250. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  251. return;
  252. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  253. cpumask_clear(&sde_enc->valid_cpu_mask);
  254. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  255. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  256. if (!cpu_mask &&
  257. sde_encoder_check_curr_mode(drm_enc,
  258. MSM_DISPLAY_CMD_MODE))
  259. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  260. if (!cpu_mask)
  261. return;
  262. for_each_cpu(cpu, cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. return;
  268. }
  269. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  270. dev_pm_qos_add_request(cpu_dev,
  271. &sde_enc->pm_qos_cpu_req[cpu],
  272. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  274. }
  275. }
  276. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct device *cpu_dev;
  280. int cpu = 0;
  281. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  282. cpu_dev = get_cpu_device(cpu);
  283. if (!cpu_dev) {
  284. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  285. cpu);
  286. continue;
  287. }
  288. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  289. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  290. }
  291. cpumask_clear(&sde_enc->valid_cpu_mask);
  292. }
  293. static bool _sde_encoder_is_autorefresh_enabled(
  294. struct sde_encoder_virt *sde_enc)
  295. {
  296. struct drm_connector *drm_conn;
  297. if (!sde_enc->cur_master ||
  298. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  299. return false;
  300. drm_conn = sde_enc->cur_master->connector;
  301. if (!drm_conn || !drm_conn->state)
  302. return false;
  303. return sde_connector_get_property(drm_conn->state,
  304. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  305. }
  306. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  307. struct sde_hw_qdss *hw_qdss,
  308. struct sde_encoder_phys *phys, bool enable)
  309. {
  310. if (sde_enc->qdss_status == enable)
  311. return;
  312. sde_enc->qdss_status = enable;
  313. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  314. sde_enc->qdss_status);
  315. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  316. }
  317. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  318. s64 timeout_ms, struct sde_encoder_wait_info *info)
  319. {
  320. int rc = 0;
  321. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  322. ktime_t cur_ktime;
  323. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  324. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  325. do {
  326. rc = wait_event_timeout(*(info->wq),
  327. atomic_read(info->atomic_cnt) == info->count_check,
  328. wait_time_jiffies);
  329. cur_ktime = ktime_get();
  330. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  331. timeout_ms, atomic_read(info->atomic_cnt),
  332. info->count_check);
  333. /* Make an early exit if the condition is already satisfied */
  334. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  335. (info->count_check < curr_atomic_cnt)) {
  336. rc = true;
  337. break;
  338. }
  339. /* If we timed out, counter is valid and time is less, wait again */
  340. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  341. (rc == 0) &&
  342. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  343. return rc;
  344. }
  345. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  346. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  347. {
  348. int ret = -ETIMEDOUT;
  349. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  350. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  351. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  352. while (ret == -ETIMEDOUT && timeout_iters--) {
  353. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  354. if (ret == -ETIMEDOUT) {
  355. /* if dma_fence is not signaled, keep waiting */
  356. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  357. continue;
  358. /* timed-out waiting and no sw-override support for hw-fences */
  359. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  360. SDE_ERROR("invalid argument(s)\n");
  361. break;
  362. }
  363. /*
  364. * In case the sw and hw fences were triggered at the same time,
  365. * wait the standard kickoff time one more time. Only override if
  366. * we timeout again.
  367. */
  368. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  369. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  370. if (ret == -ETIMEDOUT) {
  371. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  372. /*
  373. * wait the original timeout time again if we
  374. * did sw override due to fence being signaled
  375. */
  376. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  377. wait_info);
  378. }
  379. break;
  380. }
  381. }
  382. /* reset the timeout value */
  383. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  384. return ret;
  385. }
  386. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  387. {
  388. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  389. return sde_enc &&
  390. (sde_enc->disp_info.display_type ==
  391. SDE_CONNECTOR_PRIMARY);
  392. }
  393. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  394. {
  395. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  396. return sde_enc &&
  397. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  398. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  399. }
  400. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  401. {
  402. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  403. return sde_enc &&
  404. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  405. }
  406. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  407. {
  408. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  409. return sde_enc && sde_enc->cur_master &&
  410. sde_enc->cur_master->cont_splash_enabled;
  411. }
  412. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  413. enum sde_intr_idx intr_idx)
  414. {
  415. SDE_EVT32(DRMID(phys_enc->parent),
  416. phys_enc->intf_idx - INTF_0,
  417. phys_enc->hw_pp->idx - PINGPONG_0,
  418. intr_idx);
  419. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  420. if (phys_enc->parent_ops.handle_frame_done)
  421. phys_enc->parent_ops.handle_frame_done(
  422. phys_enc->parent, phys_enc,
  423. SDE_ENCODER_FRAME_EVENT_ERROR);
  424. }
  425. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  426. enum sde_intr_idx intr_idx,
  427. struct sde_encoder_wait_info *wait_info)
  428. {
  429. struct sde_encoder_irq *irq;
  430. u32 irq_status;
  431. int ret, i;
  432. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  433. SDE_ERROR("invalid params\n");
  434. return -EINVAL;
  435. }
  436. irq = &phys_enc->irq[intr_idx];
  437. /* note: do master / slave checking outside */
  438. /* return EWOULDBLOCK since we know the wait isn't necessary */
  439. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  440. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  442. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  443. return -EWOULDBLOCK;
  444. }
  445. if (irq->irq_idx < 0) {
  446. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  447. irq->name, irq->hw_idx);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx);
  450. return 0;
  451. }
  452. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  455. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  456. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  457. /*
  458. * Some module X may disable interrupt for longer duration
  459. * and it may trigger all interrupts including timer interrupt
  460. * when module X again enable the interrupt.
  461. * That may cause interrupt wait timeout API in this API.
  462. * It is handled by split the wait timer in two halves.
  463. */
  464. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  465. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  466. irq->hw_idx,
  467. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  468. wait_info);
  469. if (ret)
  470. break;
  471. }
  472. if (ret <= 0) {
  473. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  474. irq->irq_idx, true);
  475. if (irq_status) {
  476. unsigned long flags;
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  478. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  479. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  480. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  481. local_irq_save(flags);
  482. irq->cb.func(phys_enc, irq->irq_idx);
  483. local_irq_restore(flags);
  484. ret = 0;
  485. } else {
  486. ret = -ETIMEDOUT;
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  488. irq->hw_idx, irq->irq_idx,
  489. phys_enc->hw_pp->idx - PINGPONG_0,
  490. atomic_read(wait_info->atomic_cnt), irq_status,
  491. SDE_EVTLOG_ERROR);
  492. }
  493. } else {
  494. ret = 0;
  495. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  496. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  497. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  498. }
  499. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  500. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  501. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  502. return ret;
  503. }
  504. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  505. enum sde_intr_idx intr_idx)
  506. {
  507. struct sde_encoder_irq *irq;
  508. int ret = 0;
  509. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  510. SDE_ERROR("invalid params\n");
  511. return -EINVAL;
  512. }
  513. irq = &phys_enc->irq[intr_idx];
  514. if (irq->irq_idx >= 0) {
  515. SDE_DEBUG_PHYS(phys_enc,
  516. "skipping already registered irq %s type %d\n",
  517. irq->name, irq->intr_type);
  518. return 0;
  519. }
  520. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  521. irq->intr_type, irq->hw_idx);
  522. if (irq->irq_idx < 0) {
  523. SDE_ERROR_PHYS(phys_enc,
  524. "failed to lookup IRQ index for %s type:%d\n",
  525. irq->name, irq->intr_type);
  526. return -EINVAL;
  527. }
  528. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  529. &irq->cb);
  530. if (ret) {
  531. SDE_ERROR_PHYS(phys_enc,
  532. "failed to register IRQ callback for %s\n",
  533. irq->name);
  534. irq->irq_idx = -EINVAL;
  535. return ret;
  536. }
  537. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  538. if (ret) {
  539. SDE_ERROR_PHYS(phys_enc,
  540. "enable IRQ for intr:%s failed, irq_idx %d\n",
  541. irq->name, irq->irq_idx);
  542. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  543. irq->irq_idx, &irq->cb);
  544. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx, SDE_EVTLOG_ERROR);
  546. irq->irq_idx = -EINVAL;
  547. return ret;
  548. }
  549. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  550. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  551. irq->name, irq->irq_idx);
  552. return ret;
  553. }
  554. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  555. enum sde_intr_idx intr_idx)
  556. {
  557. struct sde_encoder_irq *irq;
  558. int ret;
  559. if (!phys_enc) {
  560. SDE_ERROR("invalid encoder\n");
  561. return -EINVAL;
  562. }
  563. irq = &phys_enc->irq[intr_idx];
  564. /* silently skip irqs that weren't registered */
  565. if (irq->irq_idx < 0) {
  566. SDE_ERROR(
  567. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  568. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx);
  570. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  571. irq->irq_idx, SDE_EVTLOG_ERROR);
  572. return 0;
  573. }
  574. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  575. if (ret)
  576. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  577. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  578. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  579. &irq->cb);
  580. if (ret)
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  582. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  583. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  584. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  585. irq->irq_idx = -EINVAL;
  586. return 0;
  587. }
  588. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  589. struct sde_encoder_hw_resources *hw_res,
  590. struct drm_connector_state *conn_state)
  591. {
  592. struct sde_encoder_virt *sde_enc = NULL;
  593. int ret, i = 0;
  594. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  595. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  596. -EINVAL, !drm_enc, !hw_res, !conn_state,
  597. hw_res ? !hw_res->comp_info : 0);
  598. return;
  599. }
  600. sde_enc = to_sde_encoder_virt(drm_enc);
  601. SDE_DEBUG_ENC(sde_enc, "\n");
  602. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  603. hw_res->display_type = sde_enc->disp_info.display_type;
  604. /* Query resources used by phys encs, expected to be without overlap */
  605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  606. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  607. if (phys && phys->ops.get_hw_resources)
  608. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  609. }
  610. /*
  611. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  612. * called from atomic_check phase. Use the below API to get mode
  613. * information of the temporary conn_state passed
  614. */
  615. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  616. if (ret)
  617. SDE_ERROR("failed to get topology ret %d\n", ret);
  618. ret = sde_connector_state_get_compression_info(conn_state,
  619. hw_res->comp_info);
  620. if (ret)
  621. SDE_ERROR("failed to get compression info ret %d\n", ret);
  622. }
  623. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  624. {
  625. struct sde_encoder_virt *sde_enc = NULL;
  626. int i = 0;
  627. unsigned int num_encs;
  628. if (!drm_enc) {
  629. SDE_ERROR("invalid encoder\n");
  630. return;
  631. }
  632. sde_enc = to_sde_encoder_virt(drm_enc);
  633. SDE_DEBUG_ENC(sde_enc, "\n");
  634. num_encs = sde_enc->num_phys_encs;
  635. mutex_lock(&sde_enc->enc_lock);
  636. sde_rsc_client_destroy(sde_enc->rsc_client);
  637. for (i = 0; i < num_encs; i++) {
  638. struct sde_encoder_phys *phys;
  639. phys = sde_enc->phys_vid_encs[i];
  640. if (phys && phys->ops.destroy) {
  641. phys->ops.destroy(phys);
  642. --sde_enc->num_phys_encs;
  643. sde_enc->phys_vid_encs[i] = NULL;
  644. }
  645. phys = sde_enc->phys_cmd_encs[i];
  646. if (phys && phys->ops.destroy) {
  647. phys->ops.destroy(phys);
  648. --sde_enc->num_phys_encs;
  649. sde_enc->phys_cmd_encs[i] = NULL;
  650. }
  651. phys = sde_enc->phys_encs[i];
  652. if (phys && phys->ops.destroy) {
  653. phys->ops.destroy(phys);
  654. --sde_enc->num_phys_encs;
  655. sde_enc->phys_encs[i] = NULL;
  656. }
  657. }
  658. if (sde_enc->num_phys_encs)
  659. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  660. sde_enc->num_phys_encs);
  661. sde_enc->num_phys_encs = 0;
  662. mutex_unlock(&sde_enc->enc_lock);
  663. drm_encoder_cleanup(drm_enc);
  664. mutex_destroy(&sde_enc->enc_lock);
  665. kfree(sde_enc->input_handler);
  666. sde_enc->input_handler = NULL;
  667. kfree(sde_enc);
  668. }
  669. void sde_encoder_helper_update_intf_cfg(
  670. struct sde_encoder_phys *phys_enc)
  671. {
  672. struct sde_encoder_virt *sde_enc;
  673. struct sde_hw_intf_cfg_v1 *intf_cfg;
  674. enum sde_3d_blend_mode mode_3d;
  675. if (!phys_enc || !phys_enc->hw_pp) {
  676. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  677. return;
  678. }
  679. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  680. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  681. SDE_DEBUG_ENC(sde_enc,
  682. "intf_cfg updated for %d at idx %d\n",
  683. phys_enc->intf_idx,
  684. intf_cfg->intf_count);
  685. /* setup interface configuration */
  686. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  687. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  688. return;
  689. }
  690. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  691. if (phys_enc == sde_enc->cur_master) {
  692. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  694. else
  695. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  696. }
  697. /* configure this interface as master for split display */
  698. if (phys_enc->split_role == ENC_ROLE_MASTER)
  699. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  700. /* setup which pp blk will connect to this intf */
  701. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  702. phys_enc->hw_intf->ops.bind_pingpong_blk(
  703. phys_enc->hw_intf,
  704. true,
  705. phys_enc->hw_pp->idx);
  706. /*setup merge_3d configuration */
  707. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  708. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  709. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  710. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  711. phys_enc->hw_pp->merge_3d->idx;
  712. if (phys_enc->hw_pp->ops.setup_3d_mode)
  713. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  714. mode_3d);
  715. }
  716. void sde_encoder_helper_split_config(
  717. struct sde_encoder_phys *phys_enc,
  718. enum sde_intf interface)
  719. {
  720. struct sde_encoder_virt *sde_enc;
  721. struct split_pipe_cfg *cfg;
  722. struct sde_hw_mdp *hw_mdptop;
  723. enum sde_rm_topology_name topology;
  724. struct msm_display_info *disp_info;
  725. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  726. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  727. return;
  728. }
  729. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  730. hw_mdptop = phys_enc->hw_mdptop;
  731. disp_info = &sde_enc->disp_info;
  732. cfg = &phys_enc->hw_intf->cfg;
  733. memset(cfg, 0, sizeof(*cfg));
  734. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  735. return;
  736. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  737. cfg->split_link_en = true;
  738. /**
  739. * disable split modes since encoder will be operating in as the only
  740. * encoder, either for the entire use case in the case of, for example,
  741. * single DSI, or for this frame in the case of left/right only partial
  742. * update.
  743. */
  744. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  745. if (hw_mdptop->ops.setup_split_pipe)
  746. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  747. if (hw_mdptop->ops.setup_pp_split)
  748. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  749. return;
  750. }
  751. cfg->en = true;
  752. cfg->mode = phys_enc->intf_mode;
  753. cfg->intf = interface;
  754. if (cfg->en && phys_enc->ops.needs_single_flush &&
  755. phys_enc->ops.needs_single_flush(phys_enc))
  756. cfg->split_flush_en = true;
  757. topology = sde_connector_get_topology_name(phys_enc->connector);
  758. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  759. cfg->pp_split_slave = cfg->intf;
  760. else
  761. cfg->pp_split_slave = INTF_MAX;
  762. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  763. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  764. if (hw_mdptop->ops.setup_split_pipe)
  765. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  766. } else if (sde_enc->hw_pp[0]) {
  767. /*
  768. * slave encoder
  769. * - determine split index from master index,
  770. * assume master is first pp
  771. */
  772. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  773. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  774. cfg->pp_split_index);
  775. if (hw_mdptop->ops.setup_pp_split)
  776. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  777. }
  778. }
  779. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. int i = 0;
  783. if (!drm_enc)
  784. return false;
  785. sde_enc = to_sde_encoder_virt(drm_enc);
  786. if (!sde_enc)
  787. return false;
  788. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  789. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  790. if (phys && phys->in_clone_mode)
  791. return true;
  792. }
  793. return false;
  794. }
  795. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  796. struct drm_crtc *crtc)
  797. {
  798. struct sde_encoder_virt *sde_enc;
  799. int i;
  800. if (!drm_enc)
  801. return false;
  802. sde_enc = to_sde_encoder_virt(drm_enc);
  803. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  804. return false;
  805. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  806. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  807. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  808. return true;
  809. }
  810. return false;
  811. }
  812. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  813. struct drm_crtc_state *crtc_state)
  814. {
  815. struct sde_encoder_virt *sde_enc;
  816. struct sde_crtc_state *sde_crtc_state;
  817. int i = 0;
  818. if (!drm_enc || !crtc_state) {
  819. SDE_DEBUG("invalid params\n");
  820. return;
  821. }
  822. sde_enc = to_sde_encoder_virt(drm_enc);
  823. sde_crtc_state = to_sde_crtc_state(crtc_state);
  824. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  825. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  826. return;
  827. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  828. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  829. if (phys) {
  830. phys->in_clone_mode = true;
  831. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  832. }
  833. }
  834. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  835. sde_crtc_state->cwb_enc_mask = 0;
  836. }
  837. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  838. struct drm_crtc_state *crtc_state,
  839. struct drm_connector_state *conn_state)
  840. {
  841. const struct drm_display_mode *mode;
  842. struct drm_display_mode *adj_mode;
  843. int i = 0;
  844. int ret = 0;
  845. mode = &crtc_state->mode;
  846. adj_mode = &crtc_state->adjusted_mode;
  847. /* perform atomic check on the first physical encoder (master) */
  848. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  849. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  850. if (phys && phys->ops.atomic_check)
  851. ret = phys->ops.atomic_check(phys, crtc_state,
  852. conn_state);
  853. else if (phys && phys->ops.mode_fixup)
  854. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  855. ret = -EINVAL;
  856. if (ret) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "mode unsupported, phys idx %d\n", i);
  859. break;
  860. }
  861. }
  862. return ret;
  863. }
  864. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  865. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  866. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  867. {
  868. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  869. int ret = 0;
  870. if (crtc_state->mode_changed || crtc_state->active_changed) {
  871. struct sde_rect mode_roi, roi;
  872. u32 width, height;
  873. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  874. mode_roi.x = 0;
  875. mode_roi.y = 0;
  876. mode_roi.w = width;
  877. mode_roi.h = height;
  878. if (sde_conn_state->rois.num_rects) {
  879. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  880. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  881. SDE_ERROR_ENC(sde_enc,
  882. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  883. roi.x, roi.y, roi.w, roi.h);
  884. ret = -EINVAL;
  885. }
  886. }
  887. if (sde_crtc_state->user_roi_list.num_rects) {
  888. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  889. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  890. SDE_ERROR_ENC(sde_enc,
  891. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  892. roi.x, roi.y, roi.w, roi.h);
  893. ret = -EINVAL;
  894. }
  895. }
  896. }
  897. return ret;
  898. }
  899. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  900. struct drm_crtc_state *crtc_state,
  901. struct drm_connector_state *conn_state,
  902. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  903. struct sde_connector *sde_conn,
  904. struct sde_connector_state *sde_conn_state)
  905. {
  906. int ret = 0;
  907. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  908. struct msm_sub_mode sub_mode;
  909. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  910. struct msm_display_topology *topology = NULL;
  911. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  912. CONNECTOR_PROP_DSC_MODE);
  913. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  914. CONNECTOR_PROP_BPP_MODE);
  915. ret = sde_connector_get_mode_info(&sde_conn->base,
  916. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  917. if (ret) {
  918. SDE_ERROR_ENC(sde_enc,
  919. "failed to get mode info, rc = %d\n", ret);
  920. return ret;
  921. }
  922. if (sde_conn_state->mode_info.comp_info.comp_type &&
  923. sde_conn_state->mode_info.comp_info.comp_ratio >=
  924. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  925. SDE_ERROR_ENC(sde_enc,
  926. "invalid compression ratio: %d\n",
  927. sde_conn_state->mode_info.comp_info.comp_ratio);
  928. ret = -EINVAL;
  929. return ret;
  930. }
  931. /* Reserve dynamic resources, indicating atomic_check phase */
  932. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  933. conn_state, true);
  934. if (ret) {
  935. if (ret != -EAGAIN)
  936. SDE_ERROR_ENC(sde_enc,
  937. "RM failed to reserve resources, rc = %d\n", ret);
  938. return ret;
  939. }
  940. /**
  941. * Update connector state with the topology selected for the
  942. * resource set validated. Reset the topology if we are
  943. * de-activating crtc.
  944. */
  945. if (crtc_state->active) {
  946. topology = &sde_conn_state->mode_info.topology;
  947. ret = sde_rm_update_topology(&sde_kms->rm,
  948. conn_state, topology);
  949. if (ret) {
  950. SDE_ERROR_ENC(sde_enc,
  951. "RM failed to update topology, rc: %d\n", ret);
  952. return ret;
  953. }
  954. }
  955. ret = sde_connector_set_blob_data(conn_state->connector,
  956. conn_state,
  957. CONNECTOR_PROP_SDE_INFO);
  958. if (ret) {
  959. SDE_ERROR_ENC(sde_enc,
  960. "connector failed to update info, rc: %d\n",
  961. ret);
  962. return ret;
  963. }
  964. }
  965. return ret;
  966. }
  967. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  968. {
  969. struct sde_connector *sde_conn = NULL;
  970. struct sde_kms *sde_kms = NULL;
  971. struct drm_connector *conn = NULL;
  972. if (!drm_enc) {
  973. SDE_ERROR("invalid drm encoder\n");
  974. return false;
  975. }
  976. sde_kms = sde_encoder_get_kms(drm_enc);
  977. if (!sde_kms)
  978. return false;
  979. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  980. if (!conn || !conn->state)
  981. return false;
  982. sde_conn = to_sde_connector(conn);
  983. if (!sde_conn)
  984. return false;
  985. return sde_connector_is_line_insertion_supported(sde_conn);
  986. }
  987. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  988. u32 *qsync_fps, struct drm_connector_state *conn_state)
  989. {
  990. struct sde_encoder_virt *sde_enc;
  991. int rc = 0;
  992. struct sde_connector *sde_conn;
  993. if (!qsync_fps)
  994. return;
  995. *qsync_fps = 0;
  996. if (!drm_enc) {
  997. SDE_ERROR("invalid drm encoder\n");
  998. return;
  999. }
  1000. sde_enc = to_sde_encoder_virt(drm_enc);
  1001. if (!sde_enc->cur_master) {
  1002. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1003. return;
  1004. }
  1005. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1006. if (sde_conn->ops.get_qsync_min_fps)
  1007. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1008. if (rc < 0) {
  1009. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1010. return;
  1011. }
  1012. *qsync_fps = rc;
  1013. }
  1014. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1015. struct sde_connector_state *sde_conn_state)
  1016. {
  1017. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1018. u32 min_fps, step_fps = 0;
  1019. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1020. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1021. CONNECTOR_PROP_QSYNC_MODE);
  1022. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1023. CONNECTOR_PROP_AVR_STEP_STATE);
  1024. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1025. return 0;
  1026. if (!qsync_mode && avr_step_state) {
  1027. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1028. return -EINVAL;
  1029. }
  1030. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1031. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1032. &sde_conn_state->base);
  1033. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1034. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1035. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1036. min_fps, step_fps, vtotal);
  1037. return -EINVAL;
  1038. }
  1039. return 0;
  1040. }
  1041. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1042. struct sde_connector_state *sde_conn_state)
  1043. {
  1044. int rc = 0;
  1045. bool qsync_dirty, has_modeset, ept;
  1046. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1047. u32 qsync_mode;
  1048. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1049. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1050. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1051. ept = msm_property_is_dirty(&sde_conn->property_info,
  1052. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1053. if (has_modeset && qsync_dirty &&
  1054. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1055. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1056. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1057. sde_conn_state->msm_mode.private_flags);
  1058. return -EINVAL;
  1059. }
  1060. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1061. if (qsync_dirty || (qsync_mode && has_modeset))
  1062. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1063. return rc;
  1064. }
  1065. static int sde_encoder_virt_atomic_check(
  1066. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1067. struct drm_connector_state *conn_state)
  1068. {
  1069. struct sde_encoder_virt *sde_enc;
  1070. struct sde_kms *sde_kms;
  1071. const struct drm_display_mode *mode;
  1072. struct drm_display_mode *adj_mode;
  1073. struct sde_connector *sde_conn = NULL;
  1074. struct sde_connector_state *sde_conn_state = NULL;
  1075. struct sde_crtc_state *sde_crtc_state = NULL;
  1076. enum sde_rm_topology_name old_top;
  1077. enum sde_rm_topology_name top_name;
  1078. struct msm_display_info *disp_info;
  1079. int ret = 0;
  1080. if (!drm_enc || !crtc_state || !conn_state) {
  1081. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1082. !drm_enc, !crtc_state, !conn_state);
  1083. return -EINVAL;
  1084. }
  1085. sde_enc = to_sde_encoder_virt(drm_enc);
  1086. disp_info = &sde_enc->disp_info;
  1087. SDE_DEBUG_ENC(sde_enc, "\n");
  1088. sde_kms = sde_encoder_get_kms(drm_enc);
  1089. if (!sde_kms)
  1090. return -EINVAL;
  1091. mode = &crtc_state->mode;
  1092. adj_mode = &crtc_state->adjusted_mode;
  1093. sde_conn = to_sde_connector(conn_state->connector);
  1094. sde_conn_state = to_sde_connector_state(conn_state);
  1095. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1096. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1097. if (ret)
  1098. return ret;
  1099. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1100. crtc_state->active_changed, crtc_state->connectors_changed);
  1101. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1102. conn_state);
  1103. if (ret)
  1104. return ret;
  1105. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1106. conn_state, sde_conn_state, sde_crtc_state);
  1107. if (ret)
  1108. return ret;
  1109. /**
  1110. * record topology in previous atomic state to be able to handle
  1111. * topology transitions correctly.
  1112. */
  1113. old_top = sde_connector_get_property(conn_state,
  1114. CONNECTOR_PROP_TOPOLOGY_NAME);
  1115. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1116. if (ret)
  1117. return ret;
  1118. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1119. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1120. if (ret)
  1121. return ret;
  1122. top_name = sde_connector_get_property(conn_state,
  1123. CONNECTOR_PROP_TOPOLOGY_NAME);
  1124. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1125. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1126. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1127. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1128. top_name);
  1129. return -EINVAL;
  1130. }
  1131. }
  1132. ret = sde_connector_roi_v1_check_roi(conn_state);
  1133. if (ret) {
  1134. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1135. ret);
  1136. return ret;
  1137. }
  1138. drm_mode_set_crtcinfo(adj_mode, 0);
  1139. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1140. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1141. sde_conn_state->msm_mode.private_flags,
  1142. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1143. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1144. return ret;
  1145. }
  1146. static void _sde_encoder_get_connector_roi(
  1147. struct sde_encoder_virt *sde_enc,
  1148. struct sde_rect *merged_conn_roi)
  1149. {
  1150. struct drm_connector *drm_conn;
  1151. struct sde_connector_state *c_state;
  1152. if (!sde_enc || !merged_conn_roi)
  1153. return;
  1154. drm_conn = sde_enc->phys_encs[0]->connector;
  1155. if (!drm_conn || !drm_conn->state)
  1156. return;
  1157. c_state = to_sde_connector_state(drm_conn->state);
  1158. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1159. }
  1160. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1161. {
  1162. struct sde_encoder_virt *sde_enc;
  1163. struct drm_connector *drm_conn;
  1164. struct drm_display_mode *adj_mode;
  1165. struct sde_rect roi;
  1166. if (!drm_enc) {
  1167. SDE_ERROR("invalid encoder parameter\n");
  1168. return -EINVAL;
  1169. }
  1170. sde_enc = to_sde_encoder_virt(drm_enc);
  1171. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1172. SDE_ERROR("invalid crtc parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. if (!sde_enc->cur_master) {
  1176. SDE_ERROR("invalid cur_master parameter\n");
  1177. return -EINVAL;
  1178. }
  1179. adj_mode = &sde_enc->cur_master->cached_mode;
  1180. drm_conn = sde_enc->cur_master->connector;
  1181. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1182. if (sde_kms_rect_is_null(&roi)) {
  1183. roi.w = adj_mode->hdisplay;
  1184. roi.h = adj_mode->vdisplay;
  1185. }
  1186. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1187. sizeof(sde_enc->prv_conn_roi));
  1188. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1189. return 0;
  1190. }
  1191. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1192. {
  1193. struct sde_kms *sde_kms;
  1194. struct sde_hw_mdp *hw_mdp;
  1195. struct drm_display_mode *mode;
  1196. struct sde_encoder_virt *sde_enc;
  1197. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1198. int i;
  1199. if (!drm_enc) {
  1200. SDE_ERROR("invalid encoder parameter\n");
  1201. return;
  1202. }
  1203. sde_enc = to_sde_encoder_virt(drm_enc);
  1204. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1205. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1206. return;
  1207. }
  1208. /* program only for realtime displays */
  1209. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1210. return;
  1211. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1212. if (!sde_kms) {
  1213. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1214. return;
  1215. }
  1216. /* check if hw support is available, early return if not available */
  1217. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1218. return;
  1219. hw_mdp = sde_kms->hw_mdp;
  1220. if (!hw_mdp) {
  1221. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1222. return;
  1223. }
  1224. mode = &drm_enc->crtc->state->adjusted_mode;
  1225. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1226. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1227. for (i = 0; i < num_lm_or_pp; i++) {
  1228. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1229. if (!hw_pp) {
  1230. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1231. return;
  1232. }
  1233. if (hw_pp->ops.set_ppb_fifo_size) {
  1234. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1235. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1236. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1237. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1238. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1239. i, num_lm_or_pp, pixels_per_pp);
  1240. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1241. struct sde_connector *sde_conn =
  1242. to_sde_connector(sde_enc->cur_master->connector);
  1243. if (!sde_conn || !sde_conn->max_mode_width) {
  1244. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1245. return;
  1246. }
  1247. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1248. latency_lines, num_lm_or_pp);
  1249. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1250. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1251. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1252. SDE_EVTLOG_FUNC_CASE2);
  1253. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1254. i, num_lm_or_pp, pixels_per_pp);
  1255. } else {
  1256. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1257. }
  1258. }
  1259. }
  1260. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1261. {
  1262. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1263. struct sde_kms *sde_kms;
  1264. struct sde_hw_mdp *hw_mdptop;
  1265. struct sde_encoder_virt *sde_enc;
  1266. int i;
  1267. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1268. if (!sde_enc) {
  1269. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1270. return;
  1271. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1272. SDE_ERROR("invalid num phys enc %d/%d\n",
  1273. sde_enc->num_phys_encs,
  1274. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1275. return;
  1276. }
  1277. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1278. if (!sde_kms) {
  1279. SDE_ERROR("invalid sde_kms\n");
  1280. return;
  1281. }
  1282. hw_mdptop = sde_kms->hw_mdp;
  1283. if (!hw_mdptop) {
  1284. SDE_ERROR("invalid mdptop\n");
  1285. return;
  1286. }
  1287. if (hw_mdptop->ops.setup_vsync_source) {
  1288. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1289. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1290. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1291. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1292. vsync_cfg.vsync_source = vsync_source;
  1293. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1294. }
  1295. }
  1296. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1297. struct msm_display_info *disp_info)
  1298. {
  1299. struct sde_encoder_phys *phys;
  1300. struct sde_connector *sde_conn;
  1301. int i;
  1302. u32 vsync_source;
  1303. if (!sde_enc || !disp_info) {
  1304. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1305. sde_enc != NULL, disp_info != NULL);
  1306. return;
  1307. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1308. SDE_ERROR("invalid num phys enc %d/%d\n",
  1309. sde_enc->num_phys_encs,
  1310. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1311. return;
  1312. }
  1313. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1314. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1315. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1316. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1317. else
  1318. vsync_source = sde_enc->te_source;
  1319. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1320. disp_info->is_te_using_watchdog_timer);
  1321. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1322. phys = sde_enc->phys_encs[i];
  1323. if (phys && phys->ops.setup_vsync_source)
  1324. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1325. }
  1326. }
  1327. }
  1328. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1329. {
  1330. struct sde_encoder_phys *phys;
  1331. int i;
  1332. if (!sde_enc) {
  1333. SDE_ERROR("invalid sde encoder\n");
  1334. return;
  1335. }
  1336. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1337. phys = sde_enc->phys_encs[i];
  1338. if (phys && phys->ops.control_te)
  1339. phys->ops.control_te(phys, enable);
  1340. }
  1341. }
  1342. static void _sde_encoder_wait_for_vsync_on_autorefresh_busy(struct sde_encoder_phys *phys_enc)
  1343. {
  1344. u32 autorefresh_status;
  1345. int ret = 0;
  1346. if (!phys_enc || !phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_autorefresh_status) {
  1347. SDE_ERROR("invalid params\n");
  1348. return;
  1349. }
  1350. autorefresh_status = phys_enc->hw_intf->ops.get_autorefresh_status(phys_enc->hw_intf);
  1351. if (autorefresh_status) {
  1352. ret = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_VBLANK);
  1353. if (ret) {
  1354. autorefresh_status = phys_enc->hw_intf->ops.get_autorefresh_status(
  1355. phys_enc->hw_intf);
  1356. SDE_ERROR("wait for vblank timed out, autorefresh_status:%d\n",
  1357. autorefresh_status);
  1358. }
  1359. }
  1360. }
  1361. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1362. bool watchdog_te)
  1363. {
  1364. struct sde_encoder_virt *sde_enc;
  1365. struct msm_display_info disp_info;
  1366. if (!drm_enc) {
  1367. pr_err("invalid drm encoder\n");
  1368. return -EINVAL;
  1369. }
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. sde_encoder_control_te(sde_enc, false);
  1372. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1373. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1374. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1375. sde_encoder_control_te(sde_enc, true);
  1376. return 0;
  1377. }
  1378. static int _sde_encoder_rsc_client_update_vsync_wait(
  1379. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1380. int wait_vblank_crtc_id)
  1381. {
  1382. int wait_refcount = 0, ret = 0;
  1383. int pipe = -1;
  1384. int wait_count = 0;
  1385. struct drm_crtc *primary_crtc;
  1386. struct drm_crtc *crtc;
  1387. crtc = sde_enc->crtc;
  1388. if (wait_vblank_crtc_id)
  1389. wait_refcount =
  1390. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1391. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1392. SDE_EVTLOG_FUNC_ENTRY);
  1393. if (crtc->base.id != wait_vblank_crtc_id) {
  1394. primary_crtc = drm_crtc_find(drm_enc->dev,
  1395. NULL, wait_vblank_crtc_id);
  1396. if (!primary_crtc) {
  1397. SDE_ERROR_ENC(sde_enc,
  1398. "failed to find primary crtc id %d\n",
  1399. wait_vblank_crtc_id);
  1400. return -EINVAL;
  1401. }
  1402. pipe = drm_crtc_index(primary_crtc);
  1403. }
  1404. /**
  1405. * note: VBLANK is expected to be enabled at this point in
  1406. * resource control state machine if on primary CRTC
  1407. */
  1408. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1409. if (sde_rsc_client_is_state_update_complete(
  1410. sde_enc->rsc_client))
  1411. break;
  1412. if (crtc->base.id == wait_vblank_crtc_id)
  1413. ret = sde_encoder_wait_for_event(drm_enc,
  1414. MSM_ENC_VBLANK);
  1415. else
  1416. drm_wait_one_vblank(drm_enc->dev, pipe);
  1417. if (ret) {
  1418. SDE_ERROR_ENC(sde_enc,
  1419. "wait for vblank failed ret:%d\n", ret);
  1420. /**
  1421. * rsc hardware may hang without vsync. avoid rsc hang
  1422. * by generating the vsync from watchdog timer.
  1423. */
  1424. if (crtc->base.id == wait_vblank_crtc_id)
  1425. sde_encoder_helper_switch_vsync(drm_enc, true);
  1426. }
  1427. }
  1428. if (wait_count >= MAX_RSC_WAIT)
  1429. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1430. SDE_EVTLOG_ERROR);
  1431. if (wait_refcount)
  1432. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1433. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1434. SDE_EVTLOG_FUNC_EXIT);
  1435. return ret;
  1436. }
  1437. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1438. {
  1439. struct sde_encoder_virt *sde_enc;
  1440. struct msm_display_info *disp_info;
  1441. struct sde_rsc_cmd_config *rsc_config;
  1442. struct drm_crtc *crtc;
  1443. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1444. int ret;
  1445. /**
  1446. * Already checked drm_enc, sde_enc is valid in function
  1447. * _sde_encoder_update_rsc_client() which pass the parameters
  1448. * to this function.
  1449. */
  1450. sde_enc = to_sde_encoder_virt(drm_enc);
  1451. crtc = sde_enc->crtc;
  1452. disp_info = &sde_enc->disp_info;
  1453. rsc_config = &sde_enc->rsc_config;
  1454. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1455. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1456. /* update it only once */
  1457. sde_enc->rsc_state_init = true;
  1458. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1459. rsc_state, rsc_config, crtc->base.id,
  1460. &wait_vblank_crtc_id);
  1461. } else {
  1462. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1463. rsc_state, NULL, crtc->base.id,
  1464. &wait_vblank_crtc_id);
  1465. }
  1466. /**
  1467. * if RSC performed a state change that requires a VBLANK wait, it will
  1468. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1469. *
  1470. * if we are the primary display, we will need to enable and wait
  1471. * locally since we hold the commit thread
  1472. *
  1473. * if we are an external display, we must send a signal to the primary
  1474. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1475. * by the primary panel's VBLANK signals
  1476. */
  1477. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1478. if (ret) {
  1479. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1480. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1481. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1482. sde_enc, wait_vblank_crtc_id);
  1483. }
  1484. return ret;
  1485. }
  1486. static int _sde_encoder_update_rsc_client(
  1487. struct drm_encoder *drm_enc, bool enable)
  1488. {
  1489. struct sde_encoder_virt *sde_enc;
  1490. struct drm_crtc *crtc;
  1491. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1492. struct sde_rsc_cmd_config *rsc_config;
  1493. int ret;
  1494. struct msm_display_info *disp_info;
  1495. struct msm_mode_info *mode_info;
  1496. u32 qsync_mode = 0, v_front_porch;
  1497. struct drm_display_mode *mode;
  1498. bool is_vid_mode;
  1499. struct drm_encoder *enc;
  1500. if (!drm_enc || !drm_enc->dev) {
  1501. SDE_ERROR("invalid encoder arguments\n");
  1502. return -EINVAL;
  1503. }
  1504. sde_enc = to_sde_encoder_virt(drm_enc);
  1505. mode_info = &sde_enc->mode_info;
  1506. crtc = sde_enc->crtc;
  1507. if (!sde_enc->crtc) {
  1508. SDE_ERROR("invalid crtc parameter\n");
  1509. return -EINVAL;
  1510. }
  1511. disp_info = &sde_enc->disp_info;
  1512. rsc_config = &sde_enc->rsc_config;
  1513. if (!sde_enc->rsc_client) {
  1514. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1515. return 0;
  1516. }
  1517. /**
  1518. * only primary command mode panel without Qsync can request CMD state.
  1519. * all other panels/displays can request for VID state including
  1520. * secondary command mode panel.
  1521. * Clone mode encoder can request CLK STATE only.
  1522. */
  1523. if (sde_enc->cur_master) {
  1524. qsync_mode = sde_connector_get_qsync_mode(
  1525. sde_enc->cur_master->connector);
  1526. sde_enc->autorefresh_solver_disable =
  1527. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1528. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1529. sde_enc->autorefresh_solver_disable =
  1530. (sde_enc->autorefresh_solver_disable ||
  1531. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1532. sde_enc->cur_master));
  1533. }
  1534. /* left primary encoder keep vote */
  1535. if (sde_encoder_in_clone_mode(drm_enc)) {
  1536. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1537. return 0;
  1538. }
  1539. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1540. (disp_info->display_type && qsync_mode) ||
  1541. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1542. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1543. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1544. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1545. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1546. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1547. drm_for_each_encoder(enc, drm_enc->dev) {
  1548. if (enc->base.id != drm_enc->base.id &&
  1549. sde_encoder_in_cont_splash(enc))
  1550. rsc_state = SDE_RSC_CLK_STATE;
  1551. }
  1552. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1553. MSM_DISPLAY_VIDEO_MODE);
  1554. mode = &sde_enc->crtc->state->mode;
  1555. v_front_porch = mode->vsync_start - mode->vdisplay;
  1556. /* compare specific items and reconfigure the rsc */
  1557. if ((rsc_config->fps != mode_info->frame_rate) ||
  1558. (rsc_config->vtotal != mode_info->vtotal) ||
  1559. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1560. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1561. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1562. rsc_config->fps = mode_info->frame_rate;
  1563. rsc_config->vtotal = mode_info->vtotal;
  1564. rsc_config->prefill_lines = mode_info->prefill_lines;
  1565. rsc_config->jitter_numer = mode_info->jitter_numer;
  1566. rsc_config->jitter_denom = mode_info->jitter_denom;
  1567. sde_enc->rsc_state_init = false;
  1568. }
  1569. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1570. rsc_config->fps, sde_enc->rsc_state_init);
  1571. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1572. return ret;
  1573. }
  1574. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1575. {
  1576. struct sde_encoder_virt *sde_enc;
  1577. int i;
  1578. if (!drm_enc) {
  1579. SDE_ERROR("invalid encoder\n");
  1580. return;
  1581. }
  1582. sde_enc = to_sde_encoder_virt(drm_enc);
  1583. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1585. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1586. if (phys && phys->ops.irq_control)
  1587. phys->ops.irq_control(phys, enable);
  1588. if (phys && phys->ops.dynamic_irq_control)
  1589. phys->ops.dynamic_irq_control(phys, enable);
  1590. }
  1591. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1592. }
  1593. /* keep track of the userspace vblank during modeset */
  1594. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1595. u32 sw_event)
  1596. {
  1597. struct sde_encoder_virt *sde_enc;
  1598. bool enable;
  1599. int i;
  1600. if (!drm_enc) {
  1601. SDE_ERROR("invalid encoder\n");
  1602. return;
  1603. }
  1604. sde_enc = to_sde_encoder_virt(drm_enc);
  1605. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1606. sw_event, sde_enc->vblank_enabled);
  1607. /* nothing to do if vblank not enabled by userspace */
  1608. if (!sde_enc->vblank_enabled)
  1609. return;
  1610. /* disable vblank on pre_modeset */
  1611. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1612. enable = false;
  1613. /* enable vblank on post_modeset */
  1614. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1615. enable = true;
  1616. else
  1617. return;
  1618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1620. if (phys && phys->ops.control_vblank_irq)
  1621. phys->ops.control_vblank_irq(phys, enable);
  1622. }
  1623. }
  1624. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1625. {
  1626. struct sde_encoder_virt *sde_enc;
  1627. if (!drm_enc)
  1628. return NULL;
  1629. sde_enc = to_sde_encoder_virt(drm_enc);
  1630. return sde_enc->rsc_client;
  1631. }
  1632. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1633. bool enable)
  1634. {
  1635. struct sde_kms *sde_kms;
  1636. struct sde_encoder_virt *sde_enc;
  1637. int rc;
  1638. sde_enc = to_sde_encoder_virt(drm_enc);
  1639. sde_kms = sde_encoder_get_kms(drm_enc);
  1640. if (!sde_kms)
  1641. return -EINVAL;
  1642. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1643. SDE_EVT32(DRMID(drm_enc), enable);
  1644. if (!sde_enc->cur_master) {
  1645. SDE_ERROR("encoder master not set\n");
  1646. return -EINVAL;
  1647. }
  1648. if (enable) {
  1649. /* enable SDE core clks */
  1650. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1651. if (rc < 0) {
  1652. SDE_ERROR("failed to enable power resource %d\n", rc);
  1653. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1654. return rc;
  1655. }
  1656. sde_enc->elevated_ahb_vote = true;
  1657. /* enable DSI clks */
  1658. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1659. true);
  1660. if (rc) {
  1661. SDE_ERROR("failed to enable clk control %d\n", rc);
  1662. pm_runtime_put_sync(drm_enc->dev->dev);
  1663. return rc;
  1664. }
  1665. /* enable all the irq */
  1666. sde_encoder_irq_control(drm_enc, true);
  1667. _sde_encoder_pm_qos_add_request(drm_enc);
  1668. } else {
  1669. _sde_encoder_pm_qos_remove_request(drm_enc);
  1670. /* disable all the irq */
  1671. sde_encoder_irq_control(drm_enc, false);
  1672. /* disable DSI clks */
  1673. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1674. /* disable SDE core clks */
  1675. pm_runtime_put_sync(drm_enc->dev->dev);
  1676. }
  1677. return 0;
  1678. }
  1679. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1680. bool enable, u32 frame_count)
  1681. {
  1682. struct sde_encoder_virt *sde_enc;
  1683. int i;
  1684. if (!drm_enc) {
  1685. SDE_ERROR("invalid encoder\n");
  1686. return;
  1687. }
  1688. sde_enc = to_sde_encoder_virt(drm_enc);
  1689. if (!sde_enc->misr_reconfigure)
  1690. return;
  1691. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1692. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1693. if (!phys || !phys->ops.setup_misr)
  1694. continue;
  1695. phys->ops.setup_misr(phys, enable, frame_count);
  1696. }
  1697. sde_enc->misr_reconfigure = false;
  1698. }
  1699. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1700. {
  1701. struct sde_crtc *sde_crtc;
  1702. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1703. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1704. return;
  1705. }
  1706. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1707. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1708. phys_enc->fence_error_handle_in_progress) {
  1709. phys_enc->fence_error_handle_in_progress = false;
  1710. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1711. }
  1712. }
  1713. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1714. {
  1715. struct sde_hw_ctl *hw_ctl;
  1716. struct sde_hw_fence_data *hwfence_data;
  1717. int pending_kickoff_cnt = -1;
  1718. int rc = 0;
  1719. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1720. SDE_DEBUG("invalid parameters\n");
  1721. SDE_EVT32(SDE_EVTLOG_ERROR);
  1722. return -EINVAL;
  1723. }
  1724. hw_ctl = phys_enc->hw_ctl;
  1725. hwfence_data = &hw_ctl->hwfence_data;
  1726. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1727. /* out of order hw fence error signal is needed for video panel. */
  1728. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1729. /* out of order hw fence error signal */
  1730. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1731. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1732. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1733. if (rc) {
  1734. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1735. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1736. }
  1737. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1738. } else if (pending_kickoff_cnt) {
  1739. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1740. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1741. if (rc && rc != -EWOULDBLOCK) {
  1742. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1743. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1744. SDE_EVTLOG_ERROR);
  1745. }
  1746. }
  1747. /* HW o/p fence override register */
  1748. if (hw_ctl->ops.trigger_output_fence_override) {
  1749. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1750. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1751. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1752. }
  1753. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1754. return rc;
  1755. }
  1756. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1757. {
  1758. struct drm_crtc *crtc;
  1759. struct sde_crtc *sde_crtc;
  1760. struct sde_crtc_state *cstate;
  1761. struct sde_encoder_virt *sde_enc;
  1762. struct sde_encoder_phys *phys_enc;
  1763. struct sde_fence_context *ctx;
  1764. struct drm_connector *conn;
  1765. bool is_vid;
  1766. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1767. ktime_t time_stamp;
  1768. if (!drm_enc) {
  1769. SDE_ERROR("invalid encoder\n");
  1770. return false;
  1771. }
  1772. crtc = drm_enc->crtc;
  1773. sde_crtc = to_sde_crtc(crtc);
  1774. cstate = to_sde_crtc_state(crtc->state);
  1775. sde_enc = to_sde_encoder_virt(drm_enc);
  1776. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1777. SDE_ERROR("invalid params\n");
  1778. return -EINVAL;
  1779. }
  1780. phys_enc = sde_enc->phys_encs[0];
  1781. ctx = sde_crtc->output_fence;
  1782. time_stamp = ktime_get();
  1783. /* out of order sw fence error signal for video panel.
  1784. * Hold the last good frame for video mode panel.
  1785. */
  1786. if (phys_enc->sde_hw_fence_error_value) {
  1787. fence_status = phys_enc->sde_hw_fence_error_value;
  1788. phys_enc->sde_hw_fence_error_value = 0;
  1789. } else {
  1790. fence_status = sde_crtc->input_fence_status;
  1791. }
  1792. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1793. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1794. if (is_vid) {
  1795. /* update last_good_frame_fence_seqno after at least one good frame */
  1796. if (!phys_enc->fence_error_handle_in_progress) {
  1797. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1798. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1799. phys_enc->fence_error_handle_in_progress = true;
  1800. }
  1801. /* signal release fence for vid panel */
  1802. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1803. } else {
  1804. /*
  1805. * out of order sw fence error signal for CMD panel.
  1806. * always wait frame done for cmd panel.
  1807. * signal the sw fence error release fence for CMD panel.
  1808. */
  1809. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1810. if (pending_kickoff_cnt) {
  1811. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1812. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1813. if (rc && rc != -EWOULDBLOCK) {
  1814. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1815. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1816. SDE_EVTLOG_ERROR);
  1817. }
  1818. }
  1819. /* update fence error context for cmd panel */
  1820. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1821. }
  1822. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1823. /**
  1824. * clear flag in sde_fence_error_ctx after fence signal,
  1825. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1826. * at least one good frame in case of constant fence error
  1827. */
  1828. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1829. /* signal retire fence */
  1830. for (i = 0; i < cstate->num_connectors; ++i) {
  1831. conn = cstate->connectors[i];
  1832. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1833. }
  1834. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1835. ctx->sde_fence_error_ctx.fence_error_state,
  1836. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1837. return rc;
  1838. }
  1839. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1840. {
  1841. struct sde_encoder_virt *sde_enc;
  1842. struct sde_encoder_phys *phys_enc;
  1843. struct msm_drm_private *priv;
  1844. struct msm_fence_error_client_entry *entry;
  1845. int rc = 0;
  1846. sde_enc = to_sde_encoder_virt(drm_enc);
  1847. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1848. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1849. return 0;
  1850. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1851. phys_enc = sde_enc->phys_encs[0];
  1852. rc = sde_encoder_hw_fence_signal(phys_enc);
  1853. if (rc) {
  1854. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1855. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1856. }
  1857. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1858. if (rc) {
  1859. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1860. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1861. }
  1862. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1863. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1864. return -EINVAL;
  1865. }
  1866. priv = phys_enc->sde_kms->dev->dev_private;
  1867. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1868. if (!entry->ops.fence_error_handle_submodule)
  1869. continue;
  1870. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1871. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1872. if (rc) {
  1873. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1874. entry->dev->id);
  1875. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1876. }
  1877. }
  1878. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1879. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1880. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1881. }
  1882. phys_enc->sde_hw_fence_error_status = false;
  1883. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1884. return rc;
  1885. }
  1886. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1887. unsigned int type, unsigned int code, int value)
  1888. {
  1889. struct drm_encoder *drm_enc = NULL;
  1890. struct sde_encoder_virt *sde_enc = NULL;
  1891. struct msm_drm_thread *disp_thread = NULL;
  1892. struct msm_drm_private *priv = NULL;
  1893. if (!handle || !handle->handler || !handle->handler->private) {
  1894. SDE_ERROR("invalid encoder for the input event\n");
  1895. return;
  1896. }
  1897. drm_enc = (struct drm_encoder *)handle->handler->private;
  1898. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1899. SDE_ERROR("invalid parameters\n");
  1900. return;
  1901. }
  1902. priv = drm_enc->dev->dev_private;
  1903. sde_enc = to_sde_encoder_virt(drm_enc);
  1904. if (!sde_enc->crtc || (sde_enc->crtc->index
  1905. >= ARRAY_SIZE(priv->disp_thread))) {
  1906. SDE_DEBUG_ENC(sde_enc,
  1907. "invalid cached CRTC: %d or crtc index: %d\n",
  1908. sde_enc->crtc == NULL,
  1909. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1910. return;
  1911. }
  1912. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1913. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1914. kthread_queue_work(&disp_thread->worker,
  1915. &sde_enc->input_event_work);
  1916. }
  1917. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1918. {
  1919. struct sde_encoder_virt *sde_enc;
  1920. if (!drm_enc) {
  1921. SDE_ERROR("invalid encoder\n");
  1922. return;
  1923. }
  1924. sde_enc = to_sde_encoder_virt(drm_enc);
  1925. /* return early if there is no state change */
  1926. if (sde_enc->idle_pc_enabled == enable)
  1927. return;
  1928. sde_enc->idle_pc_enabled = enable;
  1929. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1930. SDE_EVT32(sde_enc->idle_pc_enabled);
  1931. }
  1932. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1933. u32 sw_event)
  1934. {
  1935. struct drm_encoder *drm_enc = &sde_enc->base;
  1936. struct msm_drm_private *priv;
  1937. unsigned int lp, idle_pc_duration;
  1938. struct msm_drm_thread *disp_thread;
  1939. /* return early if called from esd thread */
  1940. if (sde_enc->delay_kickoff)
  1941. return;
  1942. /* set idle timeout based on master connector's lp value */
  1943. if (sde_enc->cur_master)
  1944. lp = sde_connector_get_lp(
  1945. sde_enc->cur_master->connector);
  1946. else
  1947. lp = SDE_MODE_DPMS_ON;
  1948. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1949. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1950. else
  1951. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1952. priv = drm_enc->dev->dev_private;
  1953. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1954. kthread_mod_delayed_work(
  1955. &disp_thread->worker,
  1956. &sde_enc->delayed_off_work,
  1957. msecs_to_jiffies(idle_pc_duration));
  1958. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1959. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1960. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1961. sw_event);
  1962. }
  1963. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1964. u32 sw_event)
  1965. {
  1966. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1967. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1968. sw_event);
  1969. }
  1970. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1971. {
  1972. struct sde_encoder_virt *sde_enc;
  1973. if (!encoder)
  1974. return;
  1975. sde_enc = to_sde_encoder_virt(encoder);
  1976. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1977. }
  1978. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1979. u32 sw_event)
  1980. {
  1981. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1982. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1983. else
  1984. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1985. }
  1986. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1987. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1988. {
  1989. int ret = 0;
  1990. mutex_lock(&sde_enc->rc_lock);
  1991. /* return if the resource control is already in ON state */
  1992. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1993. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1994. sw_event);
  1995. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1996. SDE_EVTLOG_FUNC_CASE1);
  1997. goto end;
  1998. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1999. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  2000. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2001. sw_event, sde_enc->rc_state);
  2002. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2003. SDE_EVTLOG_ERROR);
  2004. goto end;
  2005. }
  2006. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2007. sde_encoder_irq_control(drm_enc, true);
  2008. _sde_encoder_pm_qos_add_request(drm_enc);
  2009. } else {
  2010. /* enable all the clks and resources */
  2011. ret = _sde_encoder_resource_control_helper(drm_enc,
  2012. true);
  2013. if (ret) {
  2014. SDE_ERROR_ENC(sde_enc,
  2015. "sw_event:%d, rc in state %d\n",
  2016. sw_event, sde_enc->rc_state);
  2017. SDE_EVT32(DRMID(drm_enc), sw_event,
  2018. sde_enc->rc_state,
  2019. SDE_EVTLOG_ERROR);
  2020. goto end;
  2021. }
  2022. _sde_encoder_update_rsc_client(drm_enc, true);
  2023. }
  2024. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2025. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2026. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2027. end:
  2028. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2029. mutex_unlock(&sde_enc->rc_lock);
  2030. return ret;
  2031. }
  2032. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2033. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2034. {
  2035. /* cancel delayed off work, if any */
  2036. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2037. mutex_lock(&sde_enc->rc_lock);
  2038. if (is_vid_mode &&
  2039. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2040. sde_encoder_irq_control(drm_enc, true);
  2041. }
  2042. /* skip if is already OFF or IDLE, resources are off already */
  2043. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2044. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2045. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2046. sw_event, sde_enc->rc_state);
  2047. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2048. SDE_EVTLOG_FUNC_CASE3);
  2049. goto end;
  2050. }
  2051. /**
  2052. * IRQs are still enabled currently, which allows wait for
  2053. * VBLANK which RSC may require to correctly transition to OFF
  2054. */
  2055. _sde_encoder_update_rsc_client(drm_enc, false);
  2056. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2057. SDE_ENC_RC_STATE_PRE_OFF,
  2058. SDE_EVTLOG_FUNC_CASE3);
  2059. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2060. end:
  2061. mutex_unlock(&sde_enc->rc_lock);
  2062. return 0;
  2063. }
  2064. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2065. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2066. {
  2067. int ret = 0;
  2068. mutex_lock(&sde_enc->rc_lock);
  2069. /* return if the resource control is already in OFF state */
  2070. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2071. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2072. sw_event);
  2073. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2074. SDE_EVTLOG_FUNC_CASE4);
  2075. goto end;
  2076. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2077. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2078. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2079. sw_event, sde_enc->rc_state);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_EVTLOG_ERROR);
  2082. ret = -EINVAL;
  2083. goto end;
  2084. }
  2085. /**
  2086. * expect to arrive here only if in either idle state or pre-off
  2087. * and in IDLE state the resources are already disabled
  2088. */
  2089. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2090. _sde_encoder_resource_control_helper(drm_enc, false);
  2091. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2092. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2093. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2094. end:
  2095. mutex_unlock(&sde_enc->rc_lock);
  2096. return ret;
  2097. }
  2098. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2099. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2100. {
  2101. int ret = 0;
  2102. mutex_lock(&sde_enc->rc_lock);
  2103. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2104. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2105. sw_event);
  2106. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2107. SDE_EVTLOG_FUNC_CASE5);
  2108. goto end;
  2109. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2110. /* enable all the clks and resources */
  2111. ret = _sde_encoder_resource_control_helper(drm_enc,
  2112. true);
  2113. if (ret) {
  2114. SDE_ERROR_ENC(sde_enc,
  2115. "sw_event:%d, rc in state %d\n",
  2116. sw_event, sde_enc->rc_state);
  2117. SDE_EVT32(DRMID(drm_enc), sw_event,
  2118. sde_enc->rc_state,
  2119. SDE_EVTLOG_ERROR);
  2120. goto end;
  2121. }
  2122. _sde_encoder_update_rsc_client(drm_enc, true);
  2123. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2124. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2125. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2126. }
  2127. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2128. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2129. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2130. _sde_encoder_pm_qos_remove_request(drm_enc);
  2131. end:
  2132. mutex_unlock(&sde_enc->rc_lock);
  2133. return ret;
  2134. }
  2135. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2136. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2137. {
  2138. int ret = 0;
  2139. mutex_lock(&sde_enc->rc_lock);
  2140. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2141. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2142. sw_event);
  2143. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2144. SDE_EVTLOG_FUNC_CASE5);
  2145. goto end;
  2146. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2147. SDE_ERROR_ENC(sde_enc,
  2148. "sw_event:%d, rc:%d !MODESET state\n",
  2149. sw_event, sde_enc->rc_state);
  2150. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2151. SDE_EVTLOG_ERROR);
  2152. ret = -EINVAL;
  2153. goto end;
  2154. }
  2155. /* toggle te bit to update vsync source for sim cmd mode panels */
  2156. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2157. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2158. sde_encoder_control_te(sde_enc, false);
  2159. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2160. sde_encoder_control_te(sde_enc, true);
  2161. }
  2162. _sde_encoder_update_rsc_client(drm_enc, true);
  2163. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2164. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2165. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2166. _sde_encoder_pm_qos_add_request(drm_enc);
  2167. end:
  2168. mutex_unlock(&sde_enc->rc_lock);
  2169. return ret;
  2170. }
  2171. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2172. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2173. {
  2174. struct msm_drm_private *priv;
  2175. struct sde_kms *sde_kms;
  2176. struct drm_crtc *crtc = drm_enc->crtc;
  2177. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2178. struct sde_connector *sde_conn;
  2179. int crtc_id = 0;
  2180. priv = drm_enc->dev->dev_private;
  2181. sde_kms = to_sde_kms(priv->kms);
  2182. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2183. mutex_lock(&sde_enc->rc_lock);
  2184. if (sde_conn->panel_dead) {
  2185. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2186. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2187. goto end;
  2188. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2189. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2190. sw_event, sde_enc->rc_state);
  2191. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2192. goto end;
  2193. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2194. sde_crtc->kickoff_in_progress) {
  2195. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2196. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2197. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2198. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2199. goto end;
  2200. }
  2201. crtc_id = drm_crtc_index(crtc);
  2202. if (is_vid_mode) {
  2203. sde_encoder_irq_control(drm_enc, false);
  2204. _sde_encoder_pm_qos_remove_request(drm_enc);
  2205. } else {
  2206. if (priv->event_thread[crtc_id].thread)
  2207. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2208. /* disable all the clks and resources */
  2209. _sde_encoder_update_rsc_client(drm_enc, false);
  2210. _sde_encoder_resource_control_helper(drm_enc, false);
  2211. if (!sde_kms->perf.bw_vote_mode)
  2212. memset(&sde_crtc->cur_perf, 0,
  2213. sizeof(struct sde_core_perf_params));
  2214. }
  2215. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2216. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2217. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2218. end:
  2219. mutex_unlock(&sde_enc->rc_lock);
  2220. return 0;
  2221. }
  2222. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2223. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2224. struct msm_drm_private *priv, bool is_vid_mode)
  2225. {
  2226. bool autorefresh_enabled = false;
  2227. struct msm_drm_thread *disp_thread;
  2228. int ret = 0;
  2229. if (!sde_enc->crtc ||
  2230. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2231. SDE_DEBUG_ENC(sde_enc,
  2232. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2233. sde_enc->crtc == NULL,
  2234. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2235. sw_event);
  2236. return -EINVAL;
  2237. }
  2238. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2239. mutex_lock(&sde_enc->rc_lock);
  2240. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2241. if (sde_enc->cur_master &&
  2242. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2243. autorefresh_enabled =
  2244. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2245. sde_enc->cur_master);
  2246. if (autorefresh_enabled) {
  2247. SDE_DEBUG_ENC(sde_enc,
  2248. "not handling early wakeup since auto refresh is enabled\n");
  2249. goto end;
  2250. }
  2251. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2252. kthread_mod_delayed_work(&disp_thread->worker,
  2253. &sde_enc->delayed_off_work,
  2254. msecs_to_jiffies(
  2255. IDLE_POWERCOLLAPSE_DURATION));
  2256. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2257. /* enable all the clks and resources */
  2258. ret = _sde_encoder_resource_control_helper(drm_enc,
  2259. true);
  2260. if (ret) {
  2261. SDE_ERROR_ENC(sde_enc,
  2262. "sw_event:%d, rc in state %d\n",
  2263. sw_event, sde_enc->rc_state);
  2264. SDE_EVT32(DRMID(drm_enc), sw_event,
  2265. sde_enc->rc_state,
  2266. SDE_EVTLOG_ERROR);
  2267. goto end;
  2268. }
  2269. _sde_encoder_update_rsc_client(drm_enc, true);
  2270. /*
  2271. * In some cases, commit comes with slight delay
  2272. * (> 80 ms)after early wake up, prevent clock switch
  2273. * off to avoid jank in next update. So, increase the
  2274. * command mode idle timeout sufficiently to prevent
  2275. * such case.
  2276. */
  2277. kthread_mod_delayed_work(&disp_thread->worker,
  2278. &sde_enc->delayed_off_work,
  2279. msecs_to_jiffies(
  2280. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2281. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2282. }
  2283. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2284. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2285. end:
  2286. mutex_unlock(&sde_enc->rc_lock);
  2287. return ret;
  2288. }
  2289. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2290. u32 sw_event)
  2291. {
  2292. struct sde_encoder_virt *sde_enc;
  2293. struct msm_drm_private *priv;
  2294. int ret = 0;
  2295. bool is_vid_mode = false;
  2296. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2297. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2298. sw_event);
  2299. return -EINVAL;
  2300. }
  2301. sde_enc = to_sde_encoder_virt(drm_enc);
  2302. priv = drm_enc->dev->dev_private;
  2303. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2304. is_vid_mode = true;
  2305. /*
  2306. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2307. * events and return early for other events (ie wb display).
  2308. */
  2309. if (!sde_enc->idle_pc_enabled &&
  2310. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2311. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2312. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2313. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2314. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2315. return 0;
  2316. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2317. sw_event, sde_enc->idle_pc_enabled);
  2318. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2319. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2320. switch (sw_event) {
  2321. case SDE_ENC_RC_EVENT_KICKOFF:
  2322. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2323. is_vid_mode);
  2324. break;
  2325. case SDE_ENC_RC_EVENT_PRE_STOP:
  2326. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2327. is_vid_mode);
  2328. break;
  2329. case SDE_ENC_RC_EVENT_STOP:
  2330. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2331. break;
  2332. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2333. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2334. break;
  2335. case SDE_ENC_RC_EVENT_POST_MODESET:
  2336. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2337. break;
  2338. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2339. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2340. is_vid_mode);
  2341. break;
  2342. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2343. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2344. priv, is_vid_mode);
  2345. break;
  2346. default:
  2347. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2348. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2349. break;
  2350. }
  2351. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2352. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2353. return ret;
  2354. }
  2355. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2356. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2357. {
  2358. int i = 0;
  2359. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2360. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2361. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2362. if (poms_to_vid)
  2363. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2364. else if (poms_to_cmd)
  2365. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2366. _sde_encoder_update_rsc_client(drm_enc, true);
  2367. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2368. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2369. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2370. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2371. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2372. SDE_EVTLOG_FUNC_CASE1);
  2373. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2374. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2375. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2376. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2377. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2378. SDE_EVTLOG_FUNC_CASE2);
  2379. }
  2380. }
  2381. struct drm_connector *sde_encoder_get_connector(
  2382. struct drm_device *dev, struct drm_encoder *drm_enc)
  2383. {
  2384. struct drm_connector_list_iter conn_iter;
  2385. struct drm_connector *conn = NULL, *conn_search;
  2386. drm_connector_list_iter_begin(dev, &conn_iter);
  2387. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2388. if (conn_search->encoder == drm_enc) {
  2389. conn = conn_search;
  2390. break;
  2391. }
  2392. }
  2393. drm_connector_list_iter_end(&conn_iter);
  2394. return conn;
  2395. }
  2396. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2397. {
  2398. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2399. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2400. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2401. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2402. struct sde_rm_hw_request request_hw;
  2403. int i, j;
  2404. sde_enc->cur_channel_cnt = 0;
  2405. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2406. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2407. sde_enc->hw_pp[i] = NULL;
  2408. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2409. break;
  2410. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2411. sde_enc->cur_channel_cnt++;
  2412. }
  2413. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2414. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2415. if (phys) {
  2416. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2417. SDE_HW_BLK_QDSS);
  2418. for (j = 0; j < QDSS_MAX; j++) {
  2419. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2420. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2421. break;
  2422. }
  2423. }
  2424. }
  2425. }
  2426. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2427. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2428. sde_enc->hw_dsc[i] = NULL;
  2429. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2430. continue;
  2431. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2432. }
  2433. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2434. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2435. sde_enc->hw_vdc[i] = NULL;
  2436. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2437. continue;
  2438. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2439. }
  2440. /* Get PP for DSC configuration */
  2441. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2442. struct sde_hw_pingpong *pp = NULL;
  2443. unsigned long features = 0;
  2444. if (!sde_enc->hw_dsc[i])
  2445. continue;
  2446. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2447. request_hw.type = SDE_HW_BLK_PINGPONG;
  2448. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2449. break;
  2450. pp = to_sde_hw_pingpong(request_hw.hw);
  2451. features = pp->ops.get_hw_caps(pp);
  2452. if (test_bit(SDE_PINGPONG_DSC, &features))
  2453. sde_enc->hw_dsc_pp[i] = pp;
  2454. else
  2455. sde_enc->hw_dsc_pp[i] = NULL;
  2456. }
  2457. }
  2458. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2459. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2460. {
  2461. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2462. enum sde_intf_mode intf_mode;
  2463. struct drm_display_mode *old_adj_mode = NULL;
  2464. int ret;
  2465. bool is_cmd_mode = false, res_switch = false;
  2466. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2467. is_cmd_mode = true;
  2468. if (pre_modeset) {
  2469. if (sde_enc->cur_master)
  2470. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2471. if (old_adj_mode && is_cmd_mode)
  2472. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2473. DRM_MODE_MATCH_TIMINGS);
  2474. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2475. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2476. /*
  2477. * add tx wait for sim panel to avoid wd timer getting
  2478. * updated in middle of frame to avoid early vsync
  2479. */
  2480. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2481. if (ret && ret != -EWOULDBLOCK) {
  2482. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2483. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2484. return ret;
  2485. }
  2486. }
  2487. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2488. if (msm_is_mode_seamless_dms(msm_mode) ||
  2489. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2490. is_cmd_mode)) {
  2491. /* restore resource state before releasing them */
  2492. ret = sde_encoder_resource_control(drm_enc,
  2493. SDE_ENC_RC_EVENT_PRE_MODESET);
  2494. if (ret) {
  2495. SDE_ERROR_ENC(sde_enc,
  2496. "sde resource control failed: %d\n",
  2497. ret);
  2498. return ret;
  2499. }
  2500. /*
  2501. * Disable dce before switching the mode and after pre-
  2502. * modeset to guarantee previous kickoff has finished.
  2503. */
  2504. sde_encoder_dce_disable(sde_enc);
  2505. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2506. _sde_encoder_modeset_helper_locked(drm_enc,
  2507. SDE_ENC_RC_EVENT_PRE_MODESET);
  2508. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2509. msm_mode);
  2510. }
  2511. } else {
  2512. if (msm_is_mode_seamless_dms(msm_mode) ||
  2513. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2514. is_cmd_mode))
  2515. sde_encoder_resource_control(&sde_enc->base,
  2516. SDE_ENC_RC_EVENT_POST_MODESET);
  2517. else if (msm_is_mode_seamless_poms(msm_mode))
  2518. _sde_encoder_modeset_helper_locked(drm_enc,
  2519. SDE_ENC_RC_EVENT_POST_MODESET);
  2520. }
  2521. return 0;
  2522. }
  2523. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2524. struct drm_display_mode *mode,
  2525. struct drm_display_mode *adj_mode)
  2526. {
  2527. struct sde_encoder_virt *sde_enc;
  2528. struct sde_kms *sde_kms;
  2529. struct drm_connector *conn;
  2530. struct drm_crtc_state *crtc_state;
  2531. struct sde_crtc_state *sde_crtc_state;
  2532. struct sde_connector_state *c_state;
  2533. struct msm_display_mode *msm_mode;
  2534. struct sde_crtc *sde_crtc;
  2535. int i = 0, ret;
  2536. int num_lm, num_intf, num_pp_per_intf;
  2537. if (!drm_enc) {
  2538. SDE_ERROR("invalid encoder\n");
  2539. return;
  2540. }
  2541. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2542. SDE_ERROR("power resource is not enabled\n");
  2543. return;
  2544. }
  2545. sde_kms = sde_encoder_get_kms(drm_enc);
  2546. if (!sde_kms)
  2547. return;
  2548. sde_enc = to_sde_encoder_virt(drm_enc);
  2549. SDE_DEBUG_ENC(sde_enc, "\n");
  2550. SDE_EVT32(DRMID(drm_enc));
  2551. /*
  2552. * cache the crtc in sde_enc on enable for duration of use case
  2553. * for correctly servicing asynchronous irq events and timers
  2554. */
  2555. if (!drm_enc->crtc) {
  2556. SDE_ERROR("invalid crtc\n");
  2557. return;
  2558. }
  2559. sde_enc->crtc = drm_enc->crtc;
  2560. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2561. crtc_state = sde_crtc->base.state;
  2562. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2563. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2564. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2565. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2566. /* get and store the mode_info */
  2567. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2568. if (!conn) {
  2569. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2570. return;
  2571. } else if (!conn->state) {
  2572. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2573. return;
  2574. }
  2575. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2576. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2577. c_state = to_sde_connector_state(conn->state);
  2578. if (!c_state) {
  2579. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2580. return;
  2581. }
  2582. /* cancel delayed off work, if any */
  2583. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2584. /* release resources before seamless mode change */
  2585. msm_mode = &c_state->msm_mode;
  2586. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2587. if (ret)
  2588. return;
  2589. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2590. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2591. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2592. sde_crtc_state->cached_cwb_enc_mask);
  2593. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2594. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2595. }
  2596. /* reserve dynamic resources now, indicating non test-only */
  2597. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2598. if (ret) {
  2599. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2600. return;
  2601. }
  2602. /* assign the reserved HW blocks to this encoder */
  2603. _sde_encoder_virt_populate_hw_res(drm_enc);
  2604. /* determine left HW PP block to map to INTF */
  2605. num_lm = sde_enc->mode_info.topology.num_lm;
  2606. num_intf = sde_enc->mode_info.topology.num_intf;
  2607. num_pp_per_intf = num_lm / num_intf;
  2608. if (!num_pp_per_intf)
  2609. num_pp_per_intf = 1;
  2610. /* perform mode_set on phys_encs */
  2611. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2612. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2613. if (phys) {
  2614. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2615. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2616. i, num_pp_per_intf);
  2617. return;
  2618. }
  2619. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2620. phys->connector = conn;
  2621. if (phys->ops.mode_set)
  2622. phys->ops.mode_set(phys, mode, adj_mode,
  2623. &sde_crtc->reinit_crtc_mixers);
  2624. }
  2625. }
  2626. /* update resources after seamless mode change */
  2627. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2628. }
  2629. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2630. {
  2631. struct sde_encoder_virt *sde_enc = NULL;
  2632. if (!drm_enc) {
  2633. SDE_ERROR("invalid encoder\n");
  2634. return;
  2635. }
  2636. sde_enc = to_sde_encoder_virt(drm_enc);
  2637. /*
  2638. * disable the vsync source after updating the
  2639. * rsc state. rsc state update might have vsync wait
  2640. * and vsync source must be disabled after it.
  2641. * It will avoid generating any vsync from this point
  2642. * till mode-2 entry. It is SW workaround for HW
  2643. * limitation and should not be removed without
  2644. * checking the updated design.
  2645. */
  2646. sde_encoder_control_te(sde_enc, false);
  2647. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2648. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2649. }
  2650. static int _sde_encoder_input_connect(struct input_handler *handler,
  2651. struct input_dev *dev, const struct input_device_id *id)
  2652. {
  2653. struct input_handle *handle;
  2654. int rc = 0;
  2655. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2656. if (!handle)
  2657. return -ENOMEM;
  2658. handle->dev = dev;
  2659. handle->handler = handler;
  2660. handle->name = handler->name;
  2661. rc = input_register_handle(handle);
  2662. if (rc) {
  2663. pr_err("failed to register input handle\n");
  2664. goto error;
  2665. }
  2666. rc = input_open_device(handle);
  2667. if (rc) {
  2668. pr_err("failed to open input device\n");
  2669. goto error_unregister;
  2670. }
  2671. return 0;
  2672. error_unregister:
  2673. input_unregister_handle(handle);
  2674. error:
  2675. kfree(handle);
  2676. return rc;
  2677. }
  2678. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2679. {
  2680. input_close_device(handle);
  2681. input_unregister_handle(handle);
  2682. kfree(handle);
  2683. }
  2684. /**
  2685. * Structure for specifying event parameters on which to receive callbacks.
  2686. * This structure will trigger a callback in case of a touch event (specified by
  2687. * EV_ABS) where there is a change in X and Y coordinates,
  2688. */
  2689. static const struct input_device_id sde_input_ids[] = {
  2690. {
  2691. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2692. .evbit = { BIT_MASK(EV_ABS) },
  2693. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2694. BIT_MASK(ABS_MT_POSITION_X) |
  2695. BIT_MASK(ABS_MT_POSITION_Y) },
  2696. },
  2697. { },
  2698. };
  2699. static void _sde_encoder_input_handler_register(
  2700. struct drm_encoder *drm_enc)
  2701. {
  2702. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2703. int rc;
  2704. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2705. !sde_enc->input_event_enabled)
  2706. return;
  2707. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2708. sde_enc->input_handler->private = sde_enc;
  2709. /* register input handler if not already registered */
  2710. rc = input_register_handler(sde_enc->input_handler);
  2711. if (rc) {
  2712. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2713. rc);
  2714. kfree(sde_enc->input_handler);
  2715. }
  2716. }
  2717. }
  2718. static void _sde_encoder_input_handler_unregister(
  2719. struct drm_encoder *drm_enc)
  2720. {
  2721. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2722. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2723. !sde_enc->input_event_enabled)
  2724. return;
  2725. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2726. input_unregister_handler(sde_enc->input_handler);
  2727. sde_enc->input_handler->private = NULL;
  2728. }
  2729. }
  2730. static int _sde_encoder_input_handler(
  2731. struct sde_encoder_virt *sde_enc)
  2732. {
  2733. struct input_handler *input_handler = NULL;
  2734. int rc = 0;
  2735. if (sde_enc->input_handler) {
  2736. SDE_ERROR_ENC(sde_enc,
  2737. "input_handle is active. unexpected\n");
  2738. return -EINVAL;
  2739. }
  2740. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2741. if (!input_handler)
  2742. return -ENOMEM;
  2743. input_handler->event = sde_encoder_input_event_handler;
  2744. input_handler->connect = _sde_encoder_input_connect;
  2745. input_handler->disconnect = _sde_encoder_input_disconnect;
  2746. input_handler->name = "sde";
  2747. input_handler->id_table = sde_input_ids;
  2748. sde_enc->input_handler = input_handler;
  2749. return rc;
  2750. }
  2751. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2752. {
  2753. struct sde_encoder_virt *sde_enc = NULL;
  2754. struct sde_kms *sde_kms;
  2755. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2756. SDE_ERROR("invalid parameters\n");
  2757. return;
  2758. }
  2759. sde_kms = sde_encoder_get_kms(drm_enc);
  2760. if (!sde_kms)
  2761. return;
  2762. sde_enc = to_sde_encoder_virt(drm_enc);
  2763. if (!sde_enc || !sde_enc->cur_master) {
  2764. SDE_DEBUG("invalid sde encoder/master\n");
  2765. return;
  2766. }
  2767. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2768. sde_enc->cur_master->hw_mdptop &&
  2769. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2770. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2771. sde_enc->cur_master->hw_mdptop);
  2772. if (sde_enc->cur_master->hw_mdptop &&
  2773. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2774. !sde_in_trusted_vm(sde_kms))
  2775. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2776. sde_enc->cur_master->hw_mdptop,
  2777. sde_kms->catalog);
  2778. if (sde_enc->cur_master->hw_ctl &&
  2779. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2780. !sde_enc->cur_master->cont_splash_enabled)
  2781. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2782. sde_enc->cur_master->hw_ctl,
  2783. &sde_enc->cur_master->intf_cfg_v1);
  2784. if (sde_enc->cur_master->hw_ctl)
  2785. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2786. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2787. if (!sde_encoder_in_cont_splash(drm_enc))
  2788. _sde_encoder_update_ppb_size(drm_enc);
  2789. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2790. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2791. _sde_encoder_control_fal10_veto(drm_enc, true);
  2792. }
  2793. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2794. {
  2795. struct sde_kms *sde_kms;
  2796. void *dither_cfg = NULL;
  2797. int ret = 0, i = 0;
  2798. size_t len = 0;
  2799. enum sde_rm_topology_name topology;
  2800. struct drm_encoder *drm_enc;
  2801. struct msm_display_dsc_info *dsc = NULL;
  2802. struct sde_encoder_virt *sde_enc;
  2803. struct sde_hw_pingpong *hw_pp;
  2804. u32 bpp, bpc;
  2805. int num_lm;
  2806. if (!phys || !phys->connector || !phys->hw_pp ||
  2807. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2808. return;
  2809. sde_kms = sde_encoder_get_kms(phys->parent);
  2810. if (!sde_kms)
  2811. return;
  2812. topology = sde_connector_get_topology_name(phys->connector);
  2813. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2814. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2815. (phys->split_role == ENC_ROLE_SLAVE)))
  2816. return;
  2817. drm_enc = phys->parent;
  2818. sde_enc = to_sde_encoder_virt(drm_enc);
  2819. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2820. bpc = dsc->config.bits_per_component;
  2821. bpp = dsc->config.bits_per_pixel;
  2822. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2823. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2824. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2825. return;
  2826. }
  2827. ret = sde_connector_get_dither_cfg(phys->connector,
  2828. phys->connector->state, &dither_cfg,
  2829. &len, sde_enc->idle_pc_restore);
  2830. /* skip reg writes when return values are invalid or no data */
  2831. if (ret && ret == -ENODATA)
  2832. return;
  2833. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2834. for (i = 0; i < num_lm; i++) {
  2835. hw_pp = sde_enc->hw_pp[i];
  2836. phys->hw_pp->ops.setup_dither(hw_pp,
  2837. dither_cfg, len);
  2838. }
  2839. }
  2840. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2841. {
  2842. struct sde_encoder_virt *sde_enc = NULL;
  2843. int i;
  2844. if (!drm_enc) {
  2845. SDE_ERROR("invalid encoder\n");
  2846. return;
  2847. }
  2848. sde_enc = to_sde_encoder_virt(drm_enc);
  2849. if (!sde_enc->cur_master) {
  2850. SDE_DEBUG("virt encoder has no master\n");
  2851. return;
  2852. }
  2853. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2854. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2855. sde_enc->idle_pc_restore = true;
  2856. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2857. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2858. if (!phys)
  2859. continue;
  2860. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2861. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2862. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2863. phys->ops.restore(phys);
  2864. _sde_encoder_setup_dither(phys);
  2865. }
  2866. if (sde_enc->cur_master->ops.restore)
  2867. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2868. _sde_encoder_virt_enable_helper(drm_enc);
  2869. sde_encoder_control_te(sde_enc, true);
  2870. /*
  2871. * During IPC misr ctl register is reset.
  2872. * Need to reconfigure misr after every IPC.
  2873. */
  2874. if (atomic_read(&sde_enc->misr_enable))
  2875. sde_enc->misr_reconfigure = true;
  2876. }
  2877. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2878. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2879. {
  2880. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2881. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2882. int i;
  2883. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2884. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2885. if (!phys)
  2886. continue;
  2887. phys->comp_type = comp_info->comp_type;
  2888. phys->comp_ratio = comp_info->comp_ratio;
  2889. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2890. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2891. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2892. phys->dsc_extra_pclk_cycle_cnt =
  2893. comp_info->dsc_info.pclk_per_line;
  2894. phys->dsc_extra_disp_width =
  2895. comp_info->dsc_info.extra_width;
  2896. phys->dce_bytes_per_line =
  2897. comp_info->dsc_info.bytes_per_pkt *
  2898. comp_info->dsc_info.pkt_per_line;
  2899. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2900. phys->dce_bytes_per_line =
  2901. comp_info->vdc_info.bytes_per_pkt *
  2902. comp_info->vdc_info.pkt_per_line;
  2903. }
  2904. if (phys != sde_enc->cur_master) {
  2905. /**
  2906. * on DMS request, the encoder will be enabled
  2907. * already. Invoke restore to reconfigure the
  2908. * new mode.
  2909. */
  2910. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2911. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2912. phys->ops.restore)
  2913. phys->ops.restore(phys);
  2914. else if (phys->ops.enable)
  2915. phys->ops.enable(phys);
  2916. }
  2917. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2918. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2919. phys->ops.setup_misr(phys, true,
  2920. sde_enc->misr_frame_count);
  2921. }
  2922. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2923. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2924. sde_enc->cur_master->ops.restore)
  2925. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2926. else if (sde_enc->cur_master->ops.enable)
  2927. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2928. }
  2929. static void sde_encoder_off_work(struct kthread_work *work)
  2930. {
  2931. struct sde_encoder_virt *sde_enc = container_of(work,
  2932. struct sde_encoder_virt, delayed_off_work.work);
  2933. struct drm_encoder *drm_enc;
  2934. if (!sde_enc) {
  2935. SDE_ERROR("invalid sde encoder\n");
  2936. return;
  2937. }
  2938. drm_enc = &sde_enc->base;
  2939. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2940. sde_encoder_idle_request(drm_enc);
  2941. SDE_ATRACE_END("sde_encoder_off_work");
  2942. }
  2943. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2944. {
  2945. struct sde_encoder_virt *sde_enc = NULL;
  2946. bool has_master_enc = false;
  2947. int i, ret = 0;
  2948. struct sde_connector_state *c_state;
  2949. struct drm_display_mode *cur_mode = NULL;
  2950. struct msm_display_mode *msm_mode;
  2951. if (!drm_enc || !drm_enc->crtc) {
  2952. SDE_ERROR("invalid encoder\n");
  2953. return;
  2954. }
  2955. sde_enc = to_sde_encoder_virt(drm_enc);
  2956. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2957. SDE_ERROR("power resource is not enabled\n");
  2958. return;
  2959. }
  2960. if (!sde_enc->crtc)
  2961. sde_enc->crtc = drm_enc->crtc;
  2962. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2963. SDE_DEBUG_ENC(sde_enc, "\n");
  2964. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2965. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2966. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2967. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2968. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2969. sde_enc->cur_master = phys;
  2970. has_master_enc = true;
  2971. break;
  2972. }
  2973. }
  2974. if (!has_master_enc) {
  2975. sde_enc->cur_master = NULL;
  2976. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2977. return;
  2978. }
  2979. _sde_encoder_input_handler_register(drm_enc);
  2980. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2981. if (!c_state) {
  2982. SDE_ERROR("invalid connector state\n");
  2983. return;
  2984. }
  2985. msm_mode = &c_state->msm_mode;
  2986. if ((drm_enc->crtc->state->connectors_changed &&
  2987. sde_encoder_in_clone_mode(drm_enc)) ||
  2988. !(msm_is_mode_seamless_vrr(msm_mode)
  2989. || msm_is_mode_seamless_dms(msm_mode)
  2990. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2991. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2992. sde_encoder_off_work);
  2993. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2994. if (ret) {
  2995. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2996. ret);
  2997. return;
  2998. }
  2999. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  3000. sizeof(sde_enc->cur_master->intf_cfg_v1));
  3001. /* turn off vsync_in to update tear check configuration */
  3002. sde_encoder_control_te(sde_enc, false);
  3003. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  3004. _sde_encoder_virt_enable_helper(drm_enc);
  3005. sde_encoder_control_te(sde_enc, true);
  3006. }
  3007. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  3008. {
  3009. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3010. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  3011. int i = 0;
  3012. _sde_encoder_control_fal10_veto(drm_enc, false);
  3013. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3014. if (sde_enc->phys_encs[i]) {
  3015. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  3016. sde_enc->phys_encs[i]->connector = NULL;
  3017. sde_enc->phys_encs[i]->hw_ctl = NULL;
  3018. }
  3019. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3020. }
  3021. sde_enc->cur_master = NULL;
  3022. /*
  3023. * clear the cached crtc in sde_enc on use case finish, after all the
  3024. * outstanding events and timers have been completed
  3025. */
  3026. sde_enc->crtc = NULL;
  3027. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3028. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3029. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3030. }
  3031. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3032. {
  3033. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3034. int i, ret;
  3035. if (sde_enc->cur_master)
  3036. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3037. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3038. !sde_enc->vblank_enabled,
  3039. msecs_to_jiffies(timeout_ms));
  3040. SDE_EVT32(timeout_ms, ret);
  3041. if (!ret) {
  3042. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3043. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3044. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3045. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3046. if (phys && phys->ops.control_vblank_irq)
  3047. phys->ops.control_vblank_irq(phys, false);
  3048. }
  3049. }
  3050. }
  3051. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3052. {
  3053. struct sde_encoder_virt *sde_enc = NULL;
  3054. struct sde_connector *sde_conn;
  3055. struct sde_kms *sde_kms;
  3056. enum sde_intf_mode intf_mode;
  3057. int ret, i = 0;
  3058. if (!drm_enc) {
  3059. SDE_ERROR("invalid encoder\n");
  3060. return;
  3061. } else if (!drm_enc->dev) {
  3062. SDE_ERROR("invalid dev\n");
  3063. return;
  3064. } else if (!drm_enc->dev->dev_private) {
  3065. SDE_ERROR("invalid dev_private\n");
  3066. return;
  3067. }
  3068. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3069. SDE_ERROR("power resource is not enabled\n");
  3070. return;
  3071. }
  3072. sde_enc = to_sde_encoder_virt(drm_enc);
  3073. if (!sde_enc->cur_master) {
  3074. SDE_ERROR("Invalid cur_master\n");
  3075. return;
  3076. }
  3077. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3078. SDE_DEBUG_ENC(sde_enc, "\n");
  3079. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3080. if (!sde_kms)
  3081. return;
  3082. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3083. SDE_EVT32(DRMID(drm_enc));
  3084. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3085. /* disable autorefresh */
  3086. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3087. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3088. if (phys && phys->ops.disable_autorefresh) {
  3089. phys->ops.disable_autorefresh(phys);
  3090. _sde_encoder_wait_for_vsync_on_autorefresh_busy(phys);
  3091. }
  3092. }
  3093. /* wait for idle */
  3094. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3095. }
  3096. _sde_encoder_input_handler_unregister(drm_enc);
  3097. flush_delayed_work(&sde_conn->status_work);
  3098. /*
  3099. * For primary command mode and video mode encoders, execute the
  3100. * resource control pre-stop operations before the physical encoders
  3101. * are disabled, to allow the rsc to transition its states properly.
  3102. *
  3103. * For other encoder types, rsc should not be enabled until after
  3104. * they have been fully disabled, so delay the pre-stop operations
  3105. * until after the physical disable calls have returned.
  3106. */
  3107. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3108. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3109. sde_encoder_resource_control(drm_enc,
  3110. SDE_ENC_RC_EVENT_PRE_STOP);
  3111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3112. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3113. if (phys && phys->ops.disable)
  3114. phys->ops.disable(phys);
  3115. }
  3116. } else {
  3117. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3118. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3119. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3120. if (phys && phys->ops.disable)
  3121. phys->ops.disable(phys);
  3122. }
  3123. sde_encoder_resource_control(drm_enc,
  3124. SDE_ENC_RC_EVENT_PRE_STOP);
  3125. }
  3126. /*
  3127. * wait for any pending vsync timestamp event to sf
  3128. * to ensure vbalnk irq is disabled.
  3129. */
  3130. if (sde_enc->vblank_enabled)
  3131. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3132. /*
  3133. * disable dce after the transfer is complete (for command mode)
  3134. * and after physical encoder is disabled, to make sure timing
  3135. * engine is already disabled (for video mode).
  3136. */
  3137. if (!sde_in_trusted_vm(sde_kms))
  3138. sde_encoder_dce_disable(sde_enc);
  3139. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3140. /* reset connector topology name property */
  3141. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3142. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3143. ret = sde_rm_update_topology(&sde_kms->rm,
  3144. sde_enc->cur_master->connector->state, NULL);
  3145. if (ret) {
  3146. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3147. return;
  3148. }
  3149. }
  3150. if (!sde_encoder_in_clone_mode(drm_enc))
  3151. sde_encoder_virt_reset(drm_enc);
  3152. }
  3153. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3154. {
  3155. /* trigger hw-fences override signal */
  3156. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3157. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3158. }
  3159. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3160. struct sde_encoder_phys_wb *wb_enc)
  3161. {
  3162. struct sde_encoder_virt *sde_enc;
  3163. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3164. struct sde_ctl_flush_cfg cfg;
  3165. struct sde_hw_dsc *hw_dsc = NULL;
  3166. int i;
  3167. ctl->ops.reset(ctl);
  3168. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3169. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3170. if (wb_enc) {
  3171. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3172. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3173. false, phys_enc->hw_pp->idx);
  3174. if (ctl->ops.update_bitmask)
  3175. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3176. wb_enc->hw_wb->idx, true);
  3177. }
  3178. } else {
  3179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3180. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3181. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3182. sde_enc->phys_encs[i]->hw_intf, false,
  3183. sde_enc->phys_encs[i]->hw_pp->idx);
  3184. if (ctl->ops.update_bitmask)
  3185. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3186. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3187. }
  3188. }
  3189. }
  3190. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3191. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3192. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3193. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3194. phys_enc->hw_pp->merge_3d->idx, true);
  3195. }
  3196. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3197. phys_enc->hw_pp) {
  3198. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3199. false, phys_enc->hw_pp->idx);
  3200. if (ctl->ops.update_bitmask)
  3201. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3202. phys_enc->hw_cdm->idx, true);
  3203. }
  3204. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3205. phys_enc->hw_pp) {
  3206. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3207. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3208. if (ctl->ops.update_dnsc_blur_bitmask)
  3209. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3210. }
  3211. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3212. ctl->ops.reset_post_disable)
  3213. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3214. phys_enc->hw_pp->merge_3d ?
  3215. phys_enc->hw_pp->merge_3d->idx : 0);
  3216. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3217. hw_dsc = sde_enc->hw_dsc[i];
  3218. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3219. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3220. if (ctl->ops.update_bitmask)
  3221. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3222. }
  3223. }
  3224. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3225. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3226. ctl->ops.get_pending_flush(ctl, &cfg);
  3227. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3228. ctl->ops.trigger_flush(ctl);
  3229. ctl->ops.trigger_start(ctl);
  3230. ctl->ops.clear_pending_flush(ctl);
  3231. }
  3232. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3233. {
  3234. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3235. struct sde_ctl_flush_cfg cfg;
  3236. ctl->ops.reset(ctl);
  3237. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3238. ctl->ops.get_pending_flush(ctl, &cfg);
  3239. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3240. ctl->ops.trigger_flush(ctl);
  3241. ctl->ops.trigger_start(ctl);
  3242. }
  3243. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3244. enum sde_intf_type type, u32 controller_id)
  3245. {
  3246. int i = 0;
  3247. for (i = 0; i < catalog->intf_count; i++) {
  3248. if (catalog->intf[i].type == type
  3249. && catalog->intf[i].controller_id == controller_id) {
  3250. return catalog->intf[i].id;
  3251. }
  3252. }
  3253. return INTF_MAX;
  3254. }
  3255. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3256. enum sde_intf_type type, u32 controller_id)
  3257. {
  3258. if (controller_id < catalog->wb_count)
  3259. return catalog->wb[controller_id].id;
  3260. return WB_MAX;
  3261. }
  3262. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3263. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3264. {
  3265. u64 start_timestamp, end_timestamp;
  3266. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3267. SDE_ERROR("invalid inputs\n");
  3268. return;
  3269. }
  3270. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3271. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3272. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3273. &start_timestamp, &end_timestamp);
  3274. trace_sde_hw_fence_status(crtc->base.id, "input",
  3275. start_timestamp, end_timestamp);
  3276. }
  3277. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3278. && hw_ctl->ops.hw_fence_output_status) {
  3279. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3280. &start_timestamp, &end_timestamp);
  3281. trace_sde_hw_fence_status(crtc->base.id, "output",
  3282. start_timestamp, end_timestamp);
  3283. }
  3284. }
  3285. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3286. struct drm_crtc *crtc)
  3287. {
  3288. struct sde_hw_uidle *uidle;
  3289. struct sde_uidle_cntr cntr;
  3290. struct sde_uidle_status status;
  3291. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3292. pr_err("invalid params %d %d\n",
  3293. !sde_kms, !crtc);
  3294. return;
  3295. }
  3296. /* check if perf counters are enabled and setup */
  3297. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3298. return;
  3299. uidle = sde_kms->hw_uidle;
  3300. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3301. && uidle->ops.uidle_get_status) {
  3302. uidle->ops.uidle_get_status(uidle, &status);
  3303. trace_sde_perf_uidle_status(
  3304. crtc->base.id,
  3305. status.uidle_danger_status_0,
  3306. status.uidle_danger_status_1,
  3307. status.uidle_safe_status_0,
  3308. status.uidle_safe_status_1,
  3309. status.uidle_idle_status_0,
  3310. status.uidle_idle_status_1,
  3311. status.uidle_fal_status_0,
  3312. status.uidle_fal_status_1,
  3313. status.uidle_status,
  3314. status.uidle_en_fal10);
  3315. }
  3316. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3317. && uidle->ops.uidle_get_cntr) {
  3318. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3319. trace_sde_perf_uidle_cntr(
  3320. crtc->base.id,
  3321. cntr.fal1_gate_cntr,
  3322. cntr.fal10_gate_cntr,
  3323. cntr.fal_wait_gate_cntr,
  3324. cntr.fal1_num_transitions_cntr,
  3325. cntr.fal10_num_transitions_cntr,
  3326. cntr.min_gate_cntr,
  3327. cntr.max_gate_cntr);
  3328. }
  3329. }
  3330. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3331. struct sde_encoder_phys *phy_enc)
  3332. {
  3333. struct sde_encoder_virt *sde_enc = NULL;
  3334. unsigned long lock_flags;
  3335. ktime_t ts = 0;
  3336. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3337. return;
  3338. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3339. sde_enc = to_sde_encoder_virt(drm_enc);
  3340. /*
  3341. * calculate accurate vsync timestamp when available
  3342. * set current time otherwise
  3343. */
  3344. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3345. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3346. if (!ts)
  3347. ts = ktime_get();
  3348. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3349. phy_enc->last_vsync_timestamp = ts;
  3350. atomic_inc(&phy_enc->vsync_cnt);
  3351. if (sde_enc->crtc_vblank_cb)
  3352. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3353. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3354. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3355. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3356. if (phy_enc->sde_kms->debugfs_hw_fence)
  3357. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3358. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3359. SDE_ATRACE_END("encoder_vblank_callback");
  3360. }
  3361. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3362. struct sde_encoder_phys *phy_enc)
  3363. {
  3364. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3365. if (!phy_enc)
  3366. return;
  3367. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3368. atomic_inc(&phy_enc->underrun_cnt);
  3369. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3370. if (sde_enc->cur_master &&
  3371. sde_enc->cur_master->ops.get_underrun_line_count)
  3372. sde_enc->cur_master->ops.get_underrun_line_count(
  3373. sde_enc->cur_master);
  3374. trace_sde_encoder_underrun(DRMID(drm_enc),
  3375. atomic_read(&phy_enc->underrun_cnt));
  3376. if (phy_enc->sde_kms &&
  3377. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3378. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3379. SDE_DBG_CTRL("stop_ftrace");
  3380. SDE_DBG_CTRL("panic_underrun");
  3381. SDE_ATRACE_END("encoder_underrun_callback");
  3382. }
  3383. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3384. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3385. {
  3386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3387. unsigned long lock_flags;
  3388. bool enable;
  3389. int i;
  3390. enable = vbl_cb ? true : false;
  3391. if (!drm_enc) {
  3392. SDE_ERROR("invalid encoder\n");
  3393. return;
  3394. }
  3395. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3396. SDE_EVT32(DRMID(drm_enc), enable);
  3397. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3398. sde_enc->crtc_vblank_cb = vbl_cb;
  3399. sde_enc->crtc_vblank_cb_data = vbl_data;
  3400. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3402. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3403. if (phys && phys->ops.control_vblank_irq)
  3404. phys->ops.control_vblank_irq(phys, enable);
  3405. }
  3406. sde_enc->vblank_enabled = enable;
  3407. if (!enable)
  3408. wake_up_all(&sde_enc->vsync_event_wq);
  3409. }
  3410. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3411. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3412. struct drm_crtc *crtc)
  3413. {
  3414. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3415. unsigned long lock_flags;
  3416. bool enable;
  3417. enable = frame_event_cb ? true : false;
  3418. if (!drm_enc) {
  3419. SDE_ERROR("invalid encoder\n");
  3420. return;
  3421. }
  3422. SDE_DEBUG_ENC(sde_enc, "\n");
  3423. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3424. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3425. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3426. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3427. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3428. }
  3429. static void sde_encoder_frame_done_callback(
  3430. struct drm_encoder *drm_enc,
  3431. struct sde_encoder_phys *ready_phys, u32 event)
  3432. {
  3433. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3434. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3435. unsigned int i;
  3436. bool trigger = true;
  3437. bool is_cmd_mode = false;
  3438. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3439. ktime_t ts = 0;
  3440. if (!sde_kms || !sde_enc->cur_master) {
  3441. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3442. sde_kms, sde_enc->cur_master);
  3443. return;
  3444. }
  3445. sde_enc->crtc_frame_event_cb_data.connector =
  3446. sde_enc->cur_master->connector;
  3447. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3448. is_cmd_mode = true;
  3449. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3450. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3451. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3452. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3453. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3454. /*
  3455. * get current ktime for other events and when precise timestamp is not
  3456. * available for retire-fence
  3457. */
  3458. if (!ts)
  3459. ts = ktime_get();
  3460. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3461. | SDE_ENCODER_FRAME_EVENT_ERROR
  3462. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3463. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3464. if (ready_phys->connector)
  3465. topology = sde_connector_get_topology_name(
  3466. ready_phys->connector);
  3467. /* One of the physical encoders has become idle */
  3468. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3469. if (sde_enc->phys_encs[i] == ready_phys) {
  3470. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3471. atomic_read(&sde_enc->frame_done_cnt[i]));
  3472. if (!atomic_add_unless(
  3473. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3474. SDE_EVT32(DRMID(drm_enc), event,
  3475. ready_phys->intf_idx,
  3476. SDE_EVTLOG_ERROR);
  3477. SDE_ERROR_ENC(sde_enc,
  3478. "intf idx:%d, event:%d\n",
  3479. ready_phys->intf_idx, event);
  3480. return;
  3481. }
  3482. }
  3483. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3484. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3485. trigger = false;
  3486. }
  3487. if (trigger) {
  3488. if (sde_enc->crtc_frame_event_cb)
  3489. sde_enc->crtc_frame_event_cb(
  3490. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3491. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3492. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3493. -1, 0);
  3494. }
  3495. } else if (sde_enc->crtc_frame_event_cb) {
  3496. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3497. }
  3498. }
  3499. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3500. {
  3501. struct sde_encoder_virt *sde_enc;
  3502. if (!drm_enc) {
  3503. SDE_ERROR("invalid drm encoder\n");
  3504. return -EINVAL;
  3505. }
  3506. sde_enc = to_sde_encoder_virt(drm_enc);
  3507. sde_encoder_resource_control(&sde_enc->base,
  3508. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3509. return 0;
  3510. }
  3511. /**
  3512. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3513. * phys: Pointer to physical encoder structure
  3514. *
  3515. */
  3516. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3517. struct sde_kms *sde_kms)
  3518. {
  3519. struct sde_connector *c_conn;
  3520. int line_count;
  3521. c_conn = to_sde_connector(phys->connector);
  3522. if (!c_conn) {
  3523. SDE_ERROR("invalid connector");
  3524. return;
  3525. }
  3526. line_count = sde_connector_get_property(phys->connector->state,
  3527. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3528. if (c_conn->hwfence_wb_retire_fences_enable)
  3529. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3530. sde_kms->debugfs_hw_fence);
  3531. }
  3532. /**
  3533. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3534. * drm_enc: Pointer to drm encoder structure
  3535. * phys: Pointer to physical encoder structure
  3536. * extra_flush: Additional bit mask to include in flush trigger
  3537. * config_changed: if true new config is applied, avoid increment of retire
  3538. * count if false
  3539. */
  3540. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3541. struct sde_encoder_phys *phys,
  3542. struct sde_ctl_flush_cfg *extra_flush,
  3543. bool config_changed)
  3544. {
  3545. struct sde_hw_ctl *ctl;
  3546. unsigned long lock_flags;
  3547. struct sde_encoder_virt *sde_enc;
  3548. int pend_ret_fence_cnt;
  3549. struct sde_connector *c_conn;
  3550. if (!drm_enc || !phys) {
  3551. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3552. !drm_enc, !phys);
  3553. return;
  3554. }
  3555. sde_enc = to_sde_encoder_virt(drm_enc);
  3556. c_conn = to_sde_connector(phys->connector);
  3557. if (!phys->hw_pp) {
  3558. SDE_ERROR("invalid pingpong hw\n");
  3559. return;
  3560. }
  3561. ctl = phys->hw_ctl;
  3562. if (!ctl || !phys->ops.trigger_flush) {
  3563. SDE_ERROR("missing ctl/trigger cb\n");
  3564. return;
  3565. }
  3566. if (phys->split_role == ENC_ROLE_SKIP) {
  3567. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3568. "skip flush pp%d ctl%d\n",
  3569. phys->hw_pp->idx - PINGPONG_0,
  3570. ctl->idx - CTL_0);
  3571. return;
  3572. }
  3573. /* update pending counts and trigger kickoff ctl flush atomically */
  3574. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3575. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3576. atomic_inc(&phys->pending_retire_fence_cnt);
  3577. atomic_inc(&phys->pending_ctl_start_cnt);
  3578. }
  3579. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3580. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3581. ctl->ops.update_bitmask) {
  3582. /* perform peripheral flush on every frame update for dp dsc */
  3583. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3584. phys->comp_ratio && c_conn->ops.update_pps)
  3585. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3586. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3587. }
  3588. /* update flush mask to ignore fence error frame commit */
  3589. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3590. ctl->ops.clear_flush_mask(ctl, false);
  3591. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3592. }
  3593. if ((extra_flush && extra_flush->pending_flush_mask)
  3594. && ctl->ops.update_pending_flush)
  3595. ctl->ops.update_pending_flush(ctl, extra_flush);
  3596. phys->ops.trigger_flush(phys);
  3597. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3598. if (ctl->ops.get_pending_flush) {
  3599. struct sde_ctl_flush_cfg pending_flush = {0,};
  3600. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3601. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3602. ctl->idx - CTL_0,
  3603. pending_flush.pending_flush_mask,
  3604. pend_ret_fence_cnt);
  3605. } else {
  3606. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3607. ctl->idx - CTL_0,
  3608. pend_ret_fence_cnt);
  3609. }
  3610. }
  3611. /**
  3612. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3613. * phys: Pointer to physical encoder structure
  3614. */
  3615. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3616. {
  3617. struct sde_hw_ctl *ctl;
  3618. struct sde_encoder_virt *sde_enc;
  3619. if (!phys) {
  3620. SDE_ERROR("invalid argument(s)\n");
  3621. return;
  3622. }
  3623. if (!phys->hw_pp) {
  3624. SDE_ERROR("invalid pingpong hw\n");
  3625. return;
  3626. }
  3627. if (!phys->parent) {
  3628. SDE_ERROR("invalid parent\n");
  3629. return;
  3630. }
  3631. /* avoid ctrl start for encoder in clone mode */
  3632. if (phys->in_clone_mode)
  3633. return;
  3634. ctl = phys->hw_ctl;
  3635. sde_enc = to_sde_encoder_virt(phys->parent);
  3636. if (phys->split_role == ENC_ROLE_SKIP) {
  3637. SDE_DEBUG_ENC(sde_enc,
  3638. "skip start pp%d ctl%d\n",
  3639. phys->hw_pp->idx - PINGPONG_0,
  3640. ctl->idx - CTL_0);
  3641. return;
  3642. }
  3643. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3644. phys->ops.trigger_start(phys);
  3645. }
  3646. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3647. {
  3648. struct sde_hw_ctl *ctl;
  3649. if (!phys_enc) {
  3650. SDE_ERROR("invalid encoder\n");
  3651. return;
  3652. }
  3653. ctl = phys_enc->hw_ctl;
  3654. if (ctl && ctl->ops.trigger_flush)
  3655. ctl->ops.trigger_flush(ctl);
  3656. }
  3657. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3658. {
  3659. struct sde_hw_ctl *ctl;
  3660. if (!phys_enc) {
  3661. SDE_ERROR("invalid encoder\n");
  3662. return;
  3663. }
  3664. ctl = phys_enc->hw_ctl;
  3665. if (ctl && ctl->ops.trigger_start) {
  3666. ctl->ops.trigger_start(ctl);
  3667. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3668. }
  3669. }
  3670. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3671. {
  3672. struct sde_encoder_virt *sde_enc;
  3673. struct sde_connector *sde_con;
  3674. void *sde_con_disp;
  3675. struct sde_hw_ctl *ctl;
  3676. int rc;
  3677. if (!phys_enc) {
  3678. SDE_ERROR("invalid encoder\n");
  3679. return;
  3680. }
  3681. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3682. ctl = phys_enc->hw_ctl;
  3683. if (!ctl || !ctl->ops.reset)
  3684. return;
  3685. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3686. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3687. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3688. phys_enc->connector) {
  3689. sde_con = to_sde_connector(phys_enc->connector);
  3690. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3691. if (sde_con->ops.soft_reset) {
  3692. rc = sde_con->ops.soft_reset(sde_con_disp);
  3693. if (rc) {
  3694. SDE_ERROR_ENC(sde_enc,
  3695. "connector soft reset failure\n");
  3696. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3697. }
  3698. }
  3699. }
  3700. phys_enc->enable_state = SDE_ENC_ENABLED;
  3701. }
  3702. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3703. {
  3704. struct sde_crtc *sde_crtc;
  3705. struct sde_kms *sde_kms = NULL;
  3706. if (!sde_enc || !sde_enc->crtc) {
  3707. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3708. return;
  3709. }
  3710. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3711. if (!sde_kms) {
  3712. SDE_ERROR("invalid kms\n");
  3713. return;
  3714. }
  3715. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3716. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3717. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3718. sde_kms->debugfs_hw_fence : 0);
  3719. }
  3720. /**
  3721. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3722. * Iterate through the physical encoders and perform consolidated flush
  3723. * and/or control start triggering as needed. This is done in the virtual
  3724. * encoder rather than the individual physical ones in order to handle
  3725. * use cases that require visibility into multiple physical encoders at
  3726. * a time.
  3727. * sde_enc: Pointer to virtual encoder structure
  3728. * config_changed: if true new config is applied. Avoid regdma_flush and
  3729. * incrementing the retire count if false.
  3730. */
  3731. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3732. bool config_changed)
  3733. {
  3734. struct sde_hw_ctl *ctl;
  3735. uint32_t i;
  3736. struct sde_ctl_flush_cfg pending_flush = {0,};
  3737. u32 pending_kickoff_cnt;
  3738. struct msm_drm_private *priv = NULL;
  3739. struct sde_kms *sde_kms = NULL;
  3740. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3741. bool is_regdma_blocking = false, is_vid_mode = false;
  3742. struct sde_crtc *sde_crtc;
  3743. if (!sde_enc) {
  3744. SDE_ERROR("invalid encoder\n");
  3745. return;
  3746. }
  3747. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3748. /* reset input fence status and skip flush for fence error case. */
  3749. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3750. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3751. sde_crtc->input_fence_status = 0;
  3752. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3753. sde_crtc->input_fence_status);
  3754. goto handle_elevated_ahb_vote;
  3755. }
  3756. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3757. is_vid_mode = true;
  3758. is_regdma_blocking = (is_vid_mode ||
  3759. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3760. /* don't perform flush/start operations for slave encoders */
  3761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3763. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3764. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3765. continue;
  3766. ctl = phys->hw_ctl;
  3767. if (!ctl)
  3768. continue;
  3769. if (phys->connector)
  3770. topology = sde_connector_get_topology_name(
  3771. phys->connector);
  3772. if (!phys->ops.needs_single_flush ||
  3773. !phys->ops.needs_single_flush(phys)) {
  3774. if (config_changed && ctl->ops.reg_dma_flush)
  3775. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3776. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3777. config_changed);
  3778. } else if (ctl->ops.get_pending_flush) {
  3779. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3780. }
  3781. }
  3782. /* for split flush, combine pending flush masks and send to master */
  3783. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3784. ctl = sde_enc->cur_master->hw_ctl;
  3785. if (config_changed && ctl->ops.reg_dma_flush)
  3786. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3787. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3788. &pending_flush,
  3789. config_changed);
  3790. }
  3791. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3794. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3795. continue;
  3796. if (!phys->ops.needs_single_flush ||
  3797. !phys->ops.needs_single_flush(phys)) {
  3798. pending_kickoff_cnt =
  3799. sde_encoder_phys_inc_pending(phys);
  3800. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3801. } else {
  3802. pending_kickoff_cnt =
  3803. sde_encoder_phys_inc_pending(phys);
  3804. SDE_EVT32(pending_kickoff_cnt,
  3805. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3806. }
  3807. }
  3808. if (atomic_read(&sde_enc->misr_enable))
  3809. sde_encoder_misr_configure(&sde_enc->base, true,
  3810. sde_enc->misr_frame_count);
  3811. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3812. if (crtc_misr_info.misr_enable && sde_crtc &&
  3813. sde_crtc->misr_reconfigure) {
  3814. sde_crtc_misr_setup(sde_enc->crtc, true,
  3815. crtc_misr_info.misr_frame_count);
  3816. sde_crtc->misr_reconfigure = false;
  3817. }
  3818. _sde_encoder_trigger_start(sde_enc->cur_master);
  3819. handle_elevated_ahb_vote:
  3820. if (sde_enc->elevated_ahb_vote) {
  3821. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3822. priv = sde_enc->base.dev->dev_private;
  3823. if (sde_kms != NULL) {
  3824. sde_power_scale_reg_bus(&priv->phandle,
  3825. VOTE_INDEX_LOW,
  3826. false);
  3827. }
  3828. sde_enc->elevated_ahb_vote = false;
  3829. }
  3830. }
  3831. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3832. struct drm_encoder *drm_enc,
  3833. unsigned long *affected_displays,
  3834. int num_active_phys)
  3835. {
  3836. struct sde_encoder_virt *sde_enc;
  3837. struct sde_encoder_phys *master;
  3838. enum sde_rm_topology_name topology;
  3839. bool is_right_only;
  3840. if (!drm_enc || !affected_displays)
  3841. return;
  3842. sde_enc = to_sde_encoder_virt(drm_enc);
  3843. master = sde_enc->cur_master;
  3844. if (!master || !master->connector)
  3845. return;
  3846. topology = sde_connector_get_topology_name(master->connector);
  3847. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3848. return;
  3849. /*
  3850. * For pingpong split, the slave pingpong won't generate IRQs. For
  3851. * right-only updates, we can't swap pingpongs, or simply swap the
  3852. * master/slave assignment, we actually have to swap the interfaces
  3853. * so that the master physical encoder will use a pingpong/interface
  3854. * that generates irqs on which to wait.
  3855. */
  3856. is_right_only = !test_bit(0, affected_displays) &&
  3857. test_bit(1, affected_displays);
  3858. if (is_right_only && !sde_enc->intfs_swapped) {
  3859. /* right-only update swap interfaces */
  3860. swap(sde_enc->phys_encs[0]->intf_idx,
  3861. sde_enc->phys_encs[1]->intf_idx);
  3862. sde_enc->intfs_swapped = true;
  3863. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3864. /* left-only or full update, swap back */
  3865. swap(sde_enc->phys_encs[0]->intf_idx,
  3866. sde_enc->phys_encs[1]->intf_idx);
  3867. sde_enc->intfs_swapped = false;
  3868. }
  3869. SDE_DEBUG_ENC(sde_enc,
  3870. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3871. is_right_only, sde_enc->intfs_swapped,
  3872. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3873. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3874. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3875. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3876. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3877. *affected_displays);
  3878. /* ppsplit always uses master since ppslave invalid for irqs*/
  3879. if (num_active_phys == 1)
  3880. *affected_displays = BIT(0);
  3881. }
  3882. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3883. struct sde_encoder_kickoff_params *params)
  3884. {
  3885. struct sde_encoder_virt *sde_enc;
  3886. struct sde_encoder_phys *phys;
  3887. int i, num_active_phys;
  3888. bool master_assigned = false;
  3889. if (!drm_enc || !params)
  3890. return;
  3891. sde_enc = to_sde_encoder_virt(drm_enc);
  3892. if (sde_enc->num_phys_encs <= 1)
  3893. return;
  3894. /* count bits set */
  3895. num_active_phys = hweight_long(params->affected_displays);
  3896. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3897. params->affected_displays, num_active_phys);
  3898. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3899. num_active_phys);
  3900. /* for left/right only update, ppsplit master switches interface */
  3901. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3902. &params->affected_displays, num_active_phys);
  3903. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3904. enum sde_enc_split_role prv_role, new_role;
  3905. bool active = false;
  3906. phys = sde_enc->phys_encs[i];
  3907. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3908. continue;
  3909. active = test_bit(i, &params->affected_displays);
  3910. prv_role = phys->split_role;
  3911. if (active && num_active_phys == 1)
  3912. new_role = ENC_ROLE_SOLO;
  3913. else if (active && !master_assigned)
  3914. new_role = ENC_ROLE_MASTER;
  3915. else if (active)
  3916. new_role = ENC_ROLE_SLAVE;
  3917. else
  3918. new_role = ENC_ROLE_SKIP;
  3919. phys->ops.update_split_role(phys, new_role);
  3920. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3921. sde_enc->cur_master = phys;
  3922. master_assigned = true;
  3923. }
  3924. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3925. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3926. phys->split_role, active);
  3927. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3928. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3929. phys->split_role, active, num_active_phys);
  3930. }
  3931. }
  3932. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3933. {
  3934. struct sde_encoder_virt *sde_enc;
  3935. struct msm_display_info *disp_info;
  3936. if (!drm_enc) {
  3937. SDE_ERROR("invalid encoder\n");
  3938. return false;
  3939. }
  3940. sde_enc = to_sde_encoder_virt(drm_enc);
  3941. disp_info = &sde_enc->disp_info;
  3942. return (disp_info->curr_panel_mode == mode);
  3943. }
  3944. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3945. {
  3946. struct sde_encoder_virt *sde_enc;
  3947. struct sde_encoder_phys *phys;
  3948. unsigned int i;
  3949. struct sde_hw_ctl *ctl;
  3950. if (!drm_enc) {
  3951. SDE_ERROR("invalid encoder\n");
  3952. return;
  3953. }
  3954. sde_enc = to_sde_encoder_virt(drm_enc);
  3955. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3956. phys = sde_enc->phys_encs[i];
  3957. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3958. sde_encoder_check_curr_mode(drm_enc,
  3959. MSM_DISPLAY_CMD_MODE)) {
  3960. ctl = phys->hw_ctl;
  3961. if (ctl->ops.trigger_pending)
  3962. /* update only for command mode primary ctl */
  3963. ctl->ops.trigger_pending(ctl);
  3964. }
  3965. }
  3966. sde_enc->idle_pc_restore = false;
  3967. }
  3968. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3969. {
  3970. struct sde_encoder_virt *sde_enc = container_of(work,
  3971. struct sde_encoder_virt, esd_trigger_work);
  3972. if (!sde_enc) {
  3973. SDE_ERROR("invalid sde encoder\n");
  3974. return;
  3975. }
  3976. sde_encoder_resource_control(&sde_enc->base,
  3977. SDE_ENC_RC_EVENT_KICKOFF);
  3978. }
  3979. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3980. {
  3981. struct sde_encoder_virt *sde_enc = container_of(work,
  3982. struct sde_encoder_virt, input_event_work);
  3983. if (!sde_enc) {
  3984. SDE_ERROR("invalid sde encoder\n");
  3985. return;
  3986. }
  3987. sde_encoder_resource_control(&sde_enc->base,
  3988. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3989. }
  3990. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3991. {
  3992. struct sde_encoder_virt *sde_enc = container_of(work,
  3993. struct sde_encoder_virt, early_wakeup_work);
  3994. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3995. if (!sde_kms)
  3996. return;
  3997. sde_vm_lock(sde_kms);
  3998. if (!sde_vm_owns_hw(sde_kms)) {
  3999. sde_vm_unlock(sde_kms);
  4000. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  4001. DRMID(&sde_enc->base));
  4002. return;
  4003. }
  4004. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  4005. sde_encoder_resource_control(&sde_enc->base,
  4006. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4007. SDE_ATRACE_END("encoder_early_wakeup");
  4008. sde_vm_unlock(sde_kms);
  4009. }
  4010. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  4011. {
  4012. struct sde_encoder_virt *sde_enc = NULL;
  4013. struct msm_drm_thread *disp_thread = NULL;
  4014. struct msm_drm_private *priv = NULL;
  4015. priv = drm_enc->dev->dev_private;
  4016. sde_enc = to_sde_encoder_virt(drm_enc);
  4017. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  4018. SDE_DEBUG_ENC(sde_enc,
  4019. "should only early wake up command mode display\n");
  4020. return;
  4021. }
  4022. if (!sde_enc->crtc || (sde_enc->crtc->index
  4023. >= ARRAY_SIZE(priv->event_thread))) {
  4024. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4025. sde_enc->crtc == NULL,
  4026. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4027. return;
  4028. }
  4029. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4030. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4031. kthread_queue_work(&disp_thread->worker,
  4032. &sde_enc->early_wakeup_work);
  4033. SDE_ATRACE_END("queue_early_wakeup_work");
  4034. }
  4035. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4036. {
  4037. struct drm_encoder *drm_enc;
  4038. struct sde_encoder_virt *sde_enc;
  4039. struct sde_encoder_phys *cur_master;
  4040. struct sde_crtc *sde_crtc;
  4041. struct sde_crtc_state *sde_crtc_state;
  4042. bool encoder_detected = false;
  4043. bool handle_fence_error;
  4044. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4045. if (!sde_kms || !sde_kms->dev) {
  4046. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4047. return;
  4048. }
  4049. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4050. sde_enc = to_sde_encoder_virt(drm_enc);
  4051. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4052. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4053. encoder_detected = true;
  4054. cur_master = sde_enc->phys_encs[0];
  4055. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4056. break;
  4057. }
  4058. }
  4059. if (!encoder_detected) {
  4060. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4061. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4062. return;
  4063. }
  4064. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4065. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4066. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4067. return;
  4068. }
  4069. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4070. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4071. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4072. if (!handle_fence_error) {
  4073. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4074. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4075. return;
  4076. }
  4077. cur_master->sde_hw_fence_handle = handle;
  4078. if (error) {
  4079. sde_crtc->handle_fence_error_bw_update = true;
  4080. cur_master->sde_hw_fence_error_status = true;
  4081. cur_master->sde_hw_fence_error_value = error;
  4082. }
  4083. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4084. wake_up_all(&cur_master->pending_kickoff_wq);
  4085. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4086. }
  4087. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4088. {
  4089. static const uint64_t timeout_us = 50000;
  4090. static const uint64_t sleep_us = 20;
  4091. struct sde_encoder_virt *sde_enc;
  4092. ktime_t cur_ktime, exp_ktime;
  4093. uint32_t line_count, tmp, i;
  4094. if (!drm_enc) {
  4095. SDE_ERROR("invalid encoder\n");
  4096. return -EINVAL;
  4097. }
  4098. sde_enc = to_sde_encoder_virt(drm_enc);
  4099. if (!sde_enc->cur_master ||
  4100. !sde_enc->cur_master->ops.get_line_count) {
  4101. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4102. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4103. return -EINVAL;
  4104. }
  4105. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4106. line_count = sde_enc->cur_master->ops.get_line_count(
  4107. sde_enc->cur_master);
  4108. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4109. tmp = line_count;
  4110. line_count = sde_enc->cur_master->ops.get_line_count(
  4111. sde_enc->cur_master);
  4112. if (line_count < tmp) {
  4113. SDE_EVT32(DRMID(drm_enc), line_count);
  4114. return 0;
  4115. }
  4116. cur_ktime = ktime_get();
  4117. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4118. break;
  4119. usleep_range(sleep_us / 2, sleep_us);
  4120. }
  4121. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4122. return -ETIMEDOUT;
  4123. }
  4124. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4125. {
  4126. struct drm_encoder *drm_enc;
  4127. struct sde_rm_hw_iter rm_iter;
  4128. bool lm_valid = false;
  4129. bool intf_valid = false;
  4130. if (!phys_enc || !phys_enc->parent) {
  4131. SDE_ERROR("invalid encoder\n");
  4132. return -EINVAL;
  4133. }
  4134. drm_enc = phys_enc->parent;
  4135. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4136. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4137. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4138. phys_enc->has_intf_te)) {
  4139. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4140. SDE_HW_BLK_INTF);
  4141. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4142. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4143. if (!hw_intf)
  4144. continue;
  4145. if (phys_enc->hw_ctl->ops.update_bitmask)
  4146. phys_enc->hw_ctl->ops.update_bitmask(
  4147. phys_enc->hw_ctl,
  4148. SDE_HW_FLUSH_INTF,
  4149. hw_intf->idx, 1);
  4150. intf_valid = true;
  4151. }
  4152. if (!intf_valid) {
  4153. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4154. "intf not found to flush\n");
  4155. return -EFAULT;
  4156. }
  4157. } else {
  4158. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4159. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4160. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4161. if (!hw_lm)
  4162. continue;
  4163. /* update LM flush for HW without INTF TE */
  4164. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4165. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4166. phys_enc->hw_ctl,
  4167. hw_lm->idx, 1);
  4168. lm_valid = true;
  4169. }
  4170. if (!lm_valid) {
  4171. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4172. "lm not found to flush\n");
  4173. return -EFAULT;
  4174. }
  4175. }
  4176. return 0;
  4177. }
  4178. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4179. struct sde_encoder_virt *sde_enc)
  4180. {
  4181. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4182. struct sde_hw_mdp *mdptop = NULL;
  4183. sde_enc->dynamic_hdr_updated = false;
  4184. if (sde_enc->cur_master) {
  4185. mdptop = sde_enc->cur_master->hw_mdptop;
  4186. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4187. sde_enc->cur_master->connector);
  4188. }
  4189. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4190. return;
  4191. if (mdptop->ops.set_hdr_plus_metadata) {
  4192. sde_enc->dynamic_hdr_updated = true;
  4193. mdptop->ops.set_hdr_plus_metadata(
  4194. mdptop, dhdr_meta->dynamic_hdr_payload,
  4195. dhdr_meta->dynamic_hdr_payload_size,
  4196. sde_enc->cur_master->intf_idx == INTF_0 ?
  4197. 0 : 1);
  4198. }
  4199. }
  4200. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4201. {
  4202. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4203. struct sde_encoder_phys *phys;
  4204. int i;
  4205. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4206. phys = sde_enc->phys_encs[i];
  4207. if (phys && phys->ops.hw_reset)
  4208. phys->ops.hw_reset(phys);
  4209. }
  4210. }
  4211. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4212. struct sde_encoder_kickoff_params *params,
  4213. struct sde_encoder_virt *sde_enc,
  4214. struct sde_kms *sde_kms,
  4215. bool needs_hw_reset, bool is_cmd_mode)
  4216. {
  4217. int rc, ret = 0;
  4218. /* if any phys needs reset, reset all phys, in-order */
  4219. if (needs_hw_reset)
  4220. sde_encoder_needs_hw_reset(drm_enc);
  4221. _sde_encoder_update_master(drm_enc, params);
  4222. _sde_encoder_update_roi(drm_enc);
  4223. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4224. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4225. if (rc) {
  4226. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4227. sde_enc->cur_master->connector->base.id, rc);
  4228. ret = rc;
  4229. }
  4230. }
  4231. if (sde_enc->cur_master &&
  4232. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4233. !sde_enc->cur_master->cont_splash_enabled)) {
  4234. rc = sde_encoder_dce_setup(sde_enc, params);
  4235. if (rc) {
  4236. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4237. ret = rc;
  4238. }
  4239. }
  4240. sde_encoder_dce_flush(sde_enc);
  4241. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4242. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4243. sde_enc->cur_master, sde_kms->qdss_enabled);
  4244. return ret;
  4245. }
  4246. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4247. {
  4248. ktime_t current_ts, ept_ts;
  4249. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4250. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4251. bool is_cmd_mode;
  4252. char atrace_buf[64];
  4253. struct drm_connector *drm_conn;
  4254. struct msm_mode_info *info = &sde_enc->mode_info;
  4255. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4256. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4257. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4258. return;
  4259. drm_conn = sde_enc->cur_master->connector;
  4260. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4261. if (!ept)
  4262. return;
  4263. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4264. if (qsync_mode)
  4265. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4266. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4267. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4268. fps = sde_encoder_get_fps(&sde_enc->base);
  4269. min_fps = min(min_fps, fps);
  4270. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4271. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4272. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4273. && is_cmd_mode && qsync_mode) {
  4274. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4275. DRMID(&sde_enc->base), ept);
  4276. return;
  4277. }
  4278. avr_step_fps = info->avr_step_fps;
  4279. current_ts = ktime_get_ns();
  4280. /* ept is in ns and avr_step is mulitple of refresh rate */
  4281. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4282. : ept - EPT_BACKOFF_THRESHOLD;
  4283. /* ept time already elapsed */
  4284. if (ept_ts <= current_ts) {
  4285. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4286. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4287. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4288. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4289. return;
  4290. }
  4291. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4292. /* ept time is within last & next vsync expected with current fps */
  4293. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4294. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4295. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4296. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4297. return;
  4298. }
  4299. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4300. /* validate timeout is not beyond the min fps */
  4301. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4302. pr_err_ratelimited(
  4303. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4304. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4305. min_fps, fps, qsync_mode, avr_step_fps);
  4306. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4307. min_fps, fps, ktime_to_us(current_ts),
  4308. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4309. return;
  4310. }
  4311. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4312. SDE_ATRACE_BEGIN(atrace_buf);
  4313. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4314. SDE_ATRACE_END(atrace_buf);
  4315. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4316. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4317. }
  4318. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4319. struct sde_encoder_kickoff_params *params)
  4320. {
  4321. struct sde_encoder_virt *sde_enc;
  4322. struct sde_encoder_phys *phys, *cur_master;
  4323. struct sde_kms *sde_kms = NULL;
  4324. struct sde_crtc *sde_crtc;
  4325. bool needs_hw_reset = false, is_cmd_mode;
  4326. int i, rc, ret = 0;
  4327. struct msm_display_info *disp_info;
  4328. if (!drm_enc || !params || !drm_enc->dev ||
  4329. !drm_enc->dev->dev_private) {
  4330. SDE_ERROR("invalid args\n");
  4331. return -EINVAL;
  4332. }
  4333. sde_enc = to_sde_encoder_virt(drm_enc);
  4334. sde_kms = sde_encoder_get_kms(drm_enc);
  4335. if (!sde_kms)
  4336. return -EINVAL;
  4337. disp_info = &sde_enc->disp_info;
  4338. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4339. SDE_DEBUG_ENC(sde_enc, "\n");
  4340. SDE_EVT32(DRMID(drm_enc));
  4341. cur_master = sde_enc->cur_master;
  4342. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4343. if (cur_master && cur_master->connector)
  4344. sde_enc->frame_trigger_mode =
  4345. sde_connector_get_property(cur_master->connector->state,
  4346. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4347. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4348. /* prepare for next kickoff, may include waiting on previous kickoff */
  4349. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4351. phys = sde_enc->phys_encs[i];
  4352. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4353. params->recovery_events_enabled =
  4354. sde_enc->recovery_events_enabled;
  4355. if (phys) {
  4356. if (phys->ops.prepare_for_kickoff) {
  4357. rc = phys->ops.prepare_for_kickoff(
  4358. phys, params);
  4359. if (rc)
  4360. ret = rc;
  4361. }
  4362. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4363. needs_hw_reset = true;
  4364. _sde_encoder_setup_dither(phys);
  4365. if (sde_enc->cur_master &&
  4366. sde_connector_is_qsync_updated(
  4367. sde_enc->cur_master->connector))
  4368. _helper_flush_qsync(phys);
  4369. }
  4370. }
  4371. if (is_cmd_mode && sde_enc->cur_master &&
  4372. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4373. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4374. _sde_encoder_update_rsc_client(drm_enc, true);
  4375. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4376. if (rc) {
  4377. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4378. ret = rc;
  4379. goto end;
  4380. }
  4381. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4382. needs_hw_reset, is_cmd_mode);
  4383. end:
  4384. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4385. return ret;
  4386. }
  4387. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4388. {
  4389. struct sde_encoder_virt *sde_enc;
  4390. struct sde_encoder_phys *phys;
  4391. struct sde_kms *sde_kms;
  4392. unsigned int i;
  4393. if (!drm_enc) {
  4394. SDE_ERROR("invalid encoder\n");
  4395. return;
  4396. }
  4397. SDE_ATRACE_BEGIN("encoder_kickoff");
  4398. sde_enc = to_sde_encoder_virt(drm_enc);
  4399. SDE_DEBUG_ENC(sde_enc, "\n");
  4400. if (sde_enc->delay_kickoff) {
  4401. u32 loop_count = 20;
  4402. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4403. for (i = 0; i < loop_count; i++) {
  4404. usleep_range(sleep, sleep * 2);
  4405. if (!sde_enc->delay_kickoff)
  4406. break;
  4407. }
  4408. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4409. }
  4410. /* update txq for any output retire hw-fence (wb-path) */
  4411. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4412. if (!sde_kms) {
  4413. SDE_ERROR("invalid sde_kms\n");
  4414. return;
  4415. }
  4416. if (sde_enc->cur_master)
  4417. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4418. /* delay frame kickoff based on expected present time */
  4419. _sde_encoder_delay_kickoff_processing(sde_enc);
  4420. /* All phys encs are ready to go, trigger the kickoff */
  4421. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4422. /* allow phys encs to handle any post-kickoff business */
  4423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4424. phys = sde_enc->phys_encs[i];
  4425. if (phys && phys->ops.handle_post_kickoff)
  4426. phys->ops.handle_post_kickoff(phys);
  4427. }
  4428. if (sde_enc->autorefresh_solver_disable &&
  4429. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4430. _sde_encoder_update_rsc_client(drm_enc, true);
  4431. SDE_ATRACE_END("encoder_kickoff");
  4432. }
  4433. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4434. struct sde_hw_pp_vsync_info *info)
  4435. {
  4436. struct sde_encoder_virt *sde_enc;
  4437. struct sde_encoder_phys *phys;
  4438. int i, ret;
  4439. if (!drm_enc || !info)
  4440. return;
  4441. sde_enc = to_sde_encoder_virt(drm_enc);
  4442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4443. phys = sde_enc->phys_encs[i];
  4444. if (phys && phys->hw_intf && phys->hw_pp
  4445. && phys->hw_intf->ops.get_vsync_info) {
  4446. ret = phys->hw_intf->ops.get_vsync_info(
  4447. phys->hw_intf, &info[i]);
  4448. if (!ret) {
  4449. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4450. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4451. }
  4452. }
  4453. }
  4454. }
  4455. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4456. u32 *transfer_time_us)
  4457. {
  4458. struct sde_encoder_virt *sde_enc;
  4459. struct msm_mode_info *info;
  4460. if (!drm_enc || !transfer_time_us) {
  4461. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4462. !transfer_time_us);
  4463. return;
  4464. }
  4465. sde_enc = to_sde_encoder_virt(drm_enc);
  4466. info = &sde_enc->mode_info;
  4467. *transfer_time_us = info->mdp_transfer_time_us;
  4468. }
  4469. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4470. {
  4471. struct drm_encoder *src_enc = drm_enc;
  4472. struct sde_encoder_virt *sde_enc;
  4473. struct sde_kms *sde_kms;
  4474. u32 fps;
  4475. if (!drm_enc) {
  4476. SDE_ERROR("invalid encoder\n");
  4477. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4478. }
  4479. sde_kms = sde_encoder_get_kms(drm_enc);
  4480. if (!sde_kms)
  4481. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4482. if (sde_encoder_in_clone_mode(drm_enc))
  4483. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4484. if (!src_enc)
  4485. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4486. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4487. return MAX_KICKOFF_TIMEOUT_MS;
  4488. sde_enc = to_sde_encoder_virt(src_enc);
  4489. fps = sde_enc->mode_info.frame_rate;
  4490. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4491. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4492. else
  4493. return (SEC_TO_MILLI_SEC / fps) * 2;
  4494. }
  4495. void sde_encoder_reset_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4496. {
  4497. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4498. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  4499. return;
  4500. for (int i = 0; i < sde_enc->num_phys_encs; i++) {
  4501. if (sde_enc->phys_encs[i])
  4502. sde_enc->phys_encs[i]->kickoff_timeout_ms =
  4503. sde_encoder_helper_get_kickoff_timeout_ms(drm_enc);
  4504. }
  4505. }
  4506. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4507. {
  4508. struct sde_encoder_virt *sde_enc;
  4509. struct sde_encoder_phys *master;
  4510. bool is_vid_mode;
  4511. if (!drm_enc)
  4512. return -EINVAL;
  4513. sde_enc = to_sde_encoder_virt(drm_enc);
  4514. master = sde_enc->cur_master;
  4515. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4516. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4517. return -ENODATA;
  4518. if (!master->hw_intf->ops.get_avr_status)
  4519. return -EOPNOTSUPP;
  4520. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4521. }
  4522. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4523. struct drm_framebuffer *fb)
  4524. {
  4525. struct drm_encoder *drm_enc;
  4526. struct sde_hw_mixer_cfg mixer;
  4527. struct sde_rm_hw_iter lm_iter;
  4528. bool lm_valid = false;
  4529. if (!phys_enc || !phys_enc->parent) {
  4530. SDE_ERROR("invalid encoder\n");
  4531. return -EINVAL;
  4532. }
  4533. drm_enc = phys_enc->parent;
  4534. memset(&mixer, 0, sizeof(mixer));
  4535. /* reset associated CTL/LMs */
  4536. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4537. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4538. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4539. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4540. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4541. if (!hw_lm)
  4542. continue;
  4543. /* need to flush LM to remove it */
  4544. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4545. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4546. phys_enc->hw_ctl,
  4547. hw_lm->idx, 1);
  4548. if (fb) {
  4549. /* assume a single LM if targeting a frame buffer */
  4550. if (lm_valid)
  4551. continue;
  4552. mixer.out_height = fb->height;
  4553. mixer.out_width = fb->width;
  4554. if (hw_lm->ops.setup_mixer_out)
  4555. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4556. }
  4557. lm_valid = true;
  4558. /* only enable border color on LM */
  4559. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4560. phys_enc->hw_ctl->ops.setup_blendstage(
  4561. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4562. }
  4563. if (!lm_valid) {
  4564. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4565. return -EFAULT;
  4566. }
  4567. return 0;
  4568. }
  4569. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4570. struct sde_hw_ctl *ctl)
  4571. {
  4572. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4573. return;
  4574. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4575. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4576. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4577. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4578. }
  4579. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4580. {
  4581. struct sde_encoder_virt *sde_enc;
  4582. struct sde_encoder_phys *phys;
  4583. int i, rc = 0, ret = 0;
  4584. struct sde_hw_ctl *ctl;
  4585. if (!drm_enc) {
  4586. SDE_ERROR("invalid encoder\n");
  4587. return -EINVAL;
  4588. }
  4589. sde_enc = to_sde_encoder_virt(drm_enc);
  4590. /* update the qsync parameters for the current frame */
  4591. if (sde_enc->cur_master)
  4592. sde_connector_set_qsync_params(
  4593. sde_enc->cur_master->connector);
  4594. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4595. phys = sde_enc->phys_encs[i];
  4596. if (phys && phys->ops.prepare_commit)
  4597. phys->ops.prepare_commit(phys);
  4598. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4599. ret = -ETIMEDOUT;
  4600. if (phys && phys->hw_ctl) {
  4601. ctl = phys->hw_ctl;
  4602. /*
  4603. * avoid clearing the pending flush during the first
  4604. * frame update after idle power collpase as the
  4605. * restore path would have updated the pending flush
  4606. */
  4607. if (!sde_enc->idle_pc_restore &&
  4608. ctl->ops.clear_pending_flush)
  4609. ctl->ops.clear_pending_flush(ctl);
  4610. }
  4611. }
  4612. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4613. rc = sde_connector_prepare_commit(
  4614. sde_enc->cur_master->connector);
  4615. if (rc)
  4616. SDE_ERROR_ENC(sde_enc,
  4617. "prepare commit failed conn %d rc %d\n",
  4618. sde_enc->cur_master->connector->base.id,
  4619. rc);
  4620. }
  4621. return ret;
  4622. }
  4623. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4624. bool enable, u32 frame_count)
  4625. {
  4626. if (!phys_enc)
  4627. return;
  4628. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4629. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4630. enable, frame_count);
  4631. }
  4632. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4633. bool nonblock, u32 *misr_value)
  4634. {
  4635. if (!phys_enc)
  4636. return -EINVAL;
  4637. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4638. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4639. nonblock, misr_value) : -ENOTSUPP;
  4640. }
  4641. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4642. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4643. {
  4644. struct sde_encoder_virt *sde_enc;
  4645. int i;
  4646. if (!s || !s->private)
  4647. return -EINVAL;
  4648. sde_enc = s->private;
  4649. mutex_lock(&sde_enc->enc_lock);
  4650. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4651. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4652. if (!phys)
  4653. continue;
  4654. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4655. phys->intf_idx - INTF_0,
  4656. atomic_read(&phys->vsync_cnt),
  4657. atomic_read(&phys->underrun_cnt));
  4658. switch (phys->intf_mode) {
  4659. case INTF_MODE_VIDEO:
  4660. seq_puts(s, "mode: video\n");
  4661. break;
  4662. case INTF_MODE_CMD:
  4663. seq_puts(s, "mode: command\n");
  4664. break;
  4665. case INTF_MODE_WB_BLOCK:
  4666. seq_puts(s, "mode: wb block\n");
  4667. break;
  4668. case INTF_MODE_WB_LINE:
  4669. seq_puts(s, "mode: wb line\n");
  4670. break;
  4671. default:
  4672. seq_puts(s, "mode: ???\n");
  4673. break;
  4674. }
  4675. }
  4676. mutex_unlock(&sde_enc->enc_lock);
  4677. return 0;
  4678. }
  4679. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4680. struct file *file)
  4681. {
  4682. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4683. }
  4684. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4685. const char __user *user_buf, size_t count, loff_t *ppos)
  4686. {
  4687. struct sde_encoder_virt *sde_enc;
  4688. char buf[MISR_BUFF_SIZE + 1];
  4689. size_t buff_copy;
  4690. u32 frame_count, enable;
  4691. struct sde_kms *sde_kms = NULL;
  4692. struct drm_encoder *drm_enc;
  4693. if (!file || !file->private_data)
  4694. return -EINVAL;
  4695. sde_enc = file->private_data;
  4696. if (!sde_enc)
  4697. return -EINVAL;
  4698. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4699. if (!sde_kms)
  4700. return -EINVAL;
  4701. drm_enc = &sde_enc->base;
  4702. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4703. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4704. return -ENOTSUPP;
  4705. }
  4706. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4707. if (copy_from_user(buf, user_buf, buff_copy))
  4708. return -EINVAL;
  4709. buf[buff_copy] = 0; /* end of string */
  4710. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4711. return -EINVAL;
  4712. atomic_set(&sde_enc->misr_enable, enable);
  4713. sde_enc->misr_reconfigure = true;
  4714. sde_enc->misr_frame_count = frame_count;
  4715. return count;
  4716. }
  4717. static ssize_t _sde_encoder_misr_read(struct file *file,
  4718. char __user *user_buff, size_t count, loff_t *ppos)
  4719. {
  4720. struct sde_encoder_virt *sde_enc;
  4721. struct sde_kms *sde_kms = NULL;
  4722. struct drm_encoder *drm_enc;
  4723. int i = 0, len = 0;
  4724. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4725. int rc;
  4726. if (*ppos)
  4727. return 0;
  4728. if (!file || !file->private_data)
  4729. return -EINVAL;
  4730. sde_enc = file->private_data;
  4731. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4732. if (!sde_kms)
  4733. return -EINVAL;
  4734. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4735. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4736. return -ENOTSUPP;
  4737. }
  4738. drm_enc = &sde_enc->base;
  4739. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4740. if (rc < 0) {
  4741. SDE_ERROR("failed to enable power resource %d\n", rc);
  4742. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4743. return rc;
  4744. }
  4745. sde_vm_lock(sde_kms);
  4746. if (!sde_vm_owns_hw(sde_kms)) {
  4747. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4748. rc = -EOPNOTSUPP;
  4749. goto end;
  4750. }
  4751. if (!atomic_read(&sde_enc->misr_enable)) {
  4752. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4753. "disabled\n");
  4754. goto buff_check;
  4755. }
  4756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4758. u32 misr_value = 0;
  4759. if (!phys || !phys->ops.collect_misr) {
  4760. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4761. "invalid\n");
  4762. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4763. continue;
  4764. }
  4765. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4766. if (rc) {
  4767. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4768. "invalid\n");
  4769. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4770. rc);
  4771. continue;
  4772. } else {
  4773. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4774. "Intf idx:%d\n",
  4775. phys->intf_idx - INTF_0);
  4776. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4777. "0x%x\n", misr_value);
  4778. }
  4779. }
  4780. buff_check:
  4781. if (count <= len) {
  4782. len = 0;
  4783. goto end;
  4784. }
  4785. if (copy_to_user(user_buff, buf, len)) {
  4786. len = -EFAULT;
  4787. goto end;
  4788. }
  4789. *ppos += len; /* increase offset */
  4790. end:
  4791. sde_vm_unlock(sde_kms);
  4792. pm_runtime_put_sync(drm_enc->dev->dev);
  4793. return len;
  4794. }
  4795. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4796. {
  4797. struct sde_encoder_virt *sde_enc;
  4798. struct sde_kms *sde_kms;
  4799. int i;
  4800. static const struct file_operations debugfs_status_fops = {
  4801. .open = _sde_encoder_debugfs_status_open,
  4802. .read = seq_read,
  4803. .llseek = seq_lseek,
  4804. .release = single_release,
  4805. };
  4806. static const struct file_operations debugfs_misr_fops = {
  4807. .open = simple_open,
  4808. .read = _sde_encoder_misr_read,
  4809. .write = _sde_encoder_misr_setup,
  4810. };
  4811. char name[SDE_NAME_SIZE];
  4812. if (!drm_enc) {
  4813. SDE_ERROR("invalid encoder\n");
  4814. return -EINVAL;
  4815. }
  4816. sde_enc = to_sde_encoder_virt(drm_enc);
  4817. sde_kms = sde_encoder_get_kms(drm_enc);
  4818. if (!sde_kms) {
  4819. SDE_ERROR("invalid sde_kms\n");
  4820. return -EINVAL;
  4821. }
  4822. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4823. /* create overall sub-directory for the encoder */
  4824. sde_enc->debugfs_root = debugfs_create_dir(name,
  4825. drm_enc->dev->primary->debugfs_root);
  4826. if (!sde_enc->debugfs_root)
  4827. return -ENOMEM;
  4828. /* don't error check these */
  4829. debugfs_create_file("status", 0400,
  4830. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4831. debugfs_create_file("misr_data", 0600,
  4832. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4833. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4834. &sde_enc->idle_pc_enabled);
  4835. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4836. &sde_enc->frame_trigger_mode);
  4837. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4838. (u32 *)&sde_enc->dynamic_irqs_config);
  4839. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4840. if (sde_enc->phys_encs[i] &&
  4841. sde_enc->phys_encs[i]->ops.late_register)
  4842. sde_enc->phys_encs[i]->ops.late_register(
  4843. sde_enc->phys_encs[i],
  4844. sde_enc->debugfs_root);
  4845. return 0;
  4846. }
  4847. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4848. {
  4849. struct sde_encoder_virt *sde_enc;
  4850. if (!drm_enc)
  4851. return;
  4852. sde_enc = to_sde_encoder_virt(drm_enc);
  4853. debugfs_remove_recursive(sde_enc->debugfs_root);
  4854. }
  4855. #else
  4856. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4857. {
  4858. return 0;
  4859. }
  4860. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4861. {
  4862. }
  4863. #endif /* CONFIG_DEBUG_FS */
  4864. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4865. {
  4866. return _sde_encoder_init_debugfs(encoder);
  4867. }
  4868. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4869. {
  4870. _sde_encoder_destroy_debugfs(encoder);
  4871. }
  4872. static int sde_encoder_virt_add_phys_encs(
  4873. struct msm_display_info *disp_info,
  4874. struct sde_encoder_virt *sde_enc,
  4875. struct sde_enc_phys_init_params *params)
  4876. {
  4877. struct sde_encoder_phys *enc = NULL;
  4878. u32 display_caps = disp_info->capabilities;
  4879. SDE_DEBUG_ENC(sde_enc, "\n");
  4880. /*
  4881. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4882. * in this function, check up-front.
  4883. */
  4884. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4885. ARRAY_SIZE(sde_enc->phys_encs)) {
  4886. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4887. sde_enc->num_phys_encs);
  4888. return -EINVAL;
  4889. }
  4890. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4891. enc = sde_encoder_phys_vid_init(params);
  4892. if (IS_ERR_OR_NULL(enc)) {
  4893. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4894. PTR_ERR(enc));
  4895. return !enc ? -EINVAL : PTR_ERR(enc);
  4896. }
  4897. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4898. }
  4899. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4900. enc = sde_encoder_phys_cmd_init(params);
  4901. if (IS_ERR_OR_NULL(enc)) {
  4902. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4903. PTR_ERR(enc));
  4904. return !enc ? -EINVAL : PTR_ERR(enc);
  4905. }
  4906. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4907. }
  4908. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4909. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4910. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4911. else
  4912. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4913. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4914. ++sde_enc->num_phys_encs;
  4915. return 0;
  4916. }
  4917. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4918. struct sde_enc_phys_init_params *params)
  4919. {
  4920. struct sde_encoder_phys *enc = NULL;
  4921. if (!sde_enc) {
  4922. SDE_ERROR("invalid encoder\n");
  4923. return -EINVAL;
  4924. }
  4925. SDE_DEBUG_ENC(sde_enc, "\n");
  4926. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4927. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4928. sde_enc->num_phys_encs);
  4929. return -EINVAL;
  4930. }
  4931. enc = sde_encoder_phys_wb_init(params);
  4932. if (IS_ERR_OR_NULL(enc)) {
  4933. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4934. PTR_ERR(enc));
  4935. return !enc ? -EINVAL : PTR_ERR(enc);
  4936. }
  4937. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4938. ++sde_enc->num_phys_encs;
  4939. return 0;
  4940. }
  4941. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4942. struct sde_kms *sde_kms,
  4943. struct msm_display_info *disp_info,
  4944. int *drm_enc_mode)
  4945. {
  4946. int ret = 0;
  4947. int i = 0;
  4948. enum sde_intf_type intf_type;
  4949. struct sde_encoder_virt_ops parent_ops = {
  4950. sde_encoder_vblank_callback,
  4951. sde_encoder_underrun_callback,
  4952. sde_encoder_frame_done_callback,
  4953. _sde_encoder_get_qsync_fps_callback,
  4954. };
  4955. struct sde_enc_phys_init_params phys_params;
  4956. if (!sde_enc || !sde_kms) {
  4957. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4958. !sde_enc, !sde_kms);
  4959. return -EINVAL;
  4960. }
  4961. memset(&phys_params, 0, sizeof(phys_params));
  4962. phys_params.sde_kms = sde_kms;
  4963. phys_params.parent = &sde_enc->base;
  4964. phys_params.parent_ops = parent_ops;
  4965. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4966. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4967. SDE_DEBUG("\n");
  4968. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4969. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4970. intf_type = INTF_DSI;
  4971. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4972. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4973. intf_type = INTF_HDMI;
  4974. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4975. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4976. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4977. else
  4978. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4979. intf_type = INTF_DP;
  4980. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4981. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4982. intf_type = INTF_WB;
  4983. } else {
  4984. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4985. return -EINVAL;
  4986. }
  4987. WARN_ON(disp_info->num_of_h_tiles < 1);
  4988. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4989. sde_enc->te_source = disp_info->te_source;
  4990. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4991. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4992. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4993. sde_kms->catalog->features);
  4994. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4995. sde_kms->catalog->features);
  4996. mutex_lock(&sde_enc->enc_lock);
  4997. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4998. /*
  4999. * Left-most tile is at index 0, content is controller id
  5000. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  5001. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  5002. */
  5003. u32 controller_id = disp_info->h_tile_instance[i];
  5004. if (disp_info->num_of_h_tiles > 1) {
  5005. if (i == 0)
  5006. phys_params.split_role = ENC_ROLE_MASTER;
  5007. else
  5008. phys_params.split_role = ENC_ROLE_SLAVE;
  5009. } else {
  5010. phys_params.split_role = ENC_ROLE_SOLO;
  5011. }
  5012. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  5013. i, controller_id, phys_params.split_role);
  5014. if (intf_type == INTF_WB) {
  5015. phys_params.intf_idx = INTF_MAX;
  5016. phys_params.wb_idx = sde_encoder_get_wb(
  5017. sde_kms->catalog,
  5018. intf_type, controller_id);
  5019. if (phys_params.wb_idx == WB_MAX) {
  5020. SDE_ERROR_ENC(sde_enc,
  5021. "could not get wb: type %d, id %d\n",
  5022. intf_type, controller_id);
  5023. ret = -EINVAL;
  5024. }
  5025. } else {
  5026. phys_params.wb_idx = WB_MAX;
  5027. phys_params.intf_idx = sde_encoder_get_intf(
  5028. sde_kms->catalog, intf_type,
  5029. controller_id);
  5030. if (phys_params.intf_idx == INTF_MAX) {
  5031. SDE_ERROR_ENC(sde_enc,
  5032. "could not get wb: type %d, id %d\n",
  5033. intf_type, controller_id);
  5034. ret = -EINVAL;
  5035. }
  5036. }
  5037. if (!ret) {
  5038. if (intf_type == INTF_WB)
  5039. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5040. &phys_params);
  5041. else
  5042. ret = sde_encoder_virt_add_phys_encs(
  5043. disp_info,
  5044. sde_enc,
  5045. &phys_params);
  5046. if (ret)
  5047. SDE_ERROR_ENC(sde_enc,
  5048. "failed to add phys encs\n");
  5049. }
  5050. }
  5051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5052. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5053. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5054. if (vid_phys) {
  5055. atomic_set(&vid_phys->vsync_cnt, 0);
  5056. atomic_set(&vid_phys->underrun_cnt, 0);
  5057. }
  5058. if (cmd_phys) {
  5059. atomic_set(&cmd_phys->vsync_cnt, 0);
  5060. atomic_set(&cmd_phys->underrun_cnt, 0);
  5061. }
  5062. }
  5063. mutex_unlock(&sde_enc->enc_lock);
  5064. return ret;
  5065. }
  5066. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5067. .mode_set = sde_encoder_virt_mode_set,
  5068. .disable = sde_encoder_virt_disable,
  5069. .enable = sde_encoder_virt_enable,
  5070. .atomic_check = sde_encoder_virt_atomic_check,
  5071. };
  5072. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5073. .destroy = sde_encoder_destroy,
  5074. .late_register = sde_encoder_late_register,
  5075. .early_unregister = sde_encoder_early_unregister,
  5076. };
  5077. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5078. {
  5079. struct msm_drm_private *priv = dev->dev_private;
  5080. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5081. struct drm_encoder *drm_enc = NULL;
  5082. struct sde_encoder_virt *sde_enc = NULL;
  5083. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5084. char name[SDE_NAME_SIZE];
  5085. int ret = 0, i, intf_index = INTF_MAX;
  5086. struct sde_encoder_phys *phys = NULL;
  5087. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5088. if (!sde_enc) {
  5089. ret = -ENOMEM;
  5090. goto fail;
  5091. }
  5092. mutex_init(&sde_enc->enc_lock);
  5093. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5094. &drm_enc_mode);
  5095. if (ret)
  5096. goto fail;
  5097. sde_enc->cur_master = NULL;
  5098. spin_lock_init(&sde_enc->enc_spinlock);
  5099. mutex_init(&sde_enc->vblank_ctl_lock);
  5100. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5101. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5102. drm_enc = &sde_enc->base;
  5103. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5104. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5105. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5106. phys = sde_enc->phys_encs[i];
  5107. if (!phys)
  5108. continue;
  5109. if (phys->ops.is_master && phys->ops.is_master(phys))
  5110. intf_index = phys->intf_idx - INTF_0;
  5111. }
  5112. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5113. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5114. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5115. SDE_RSC_PRIMARY_DISP_CLIENT :
  5116. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5117. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5118. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5119. PTR_ERR(sde_enc->rsc_client));
  5120. sde_enc->rsc_client = NULL;
  5121. }
  5122. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5123. sde_enc->input_event_enabled) {
  5124. ret = _sde_encoder_input_handler(sde_enc);
  5125. if (ret)
  5126. SDE_ERROR(
  5127. "input handler registration failed, rc = %d\n", ret);
  5128. }
  5129. /* Keep posted start as default configuration in driver
  5130. if SBLUT is supported on target. Do not allow HAL to
  5131. override driver's default frame trigger mode.
  5132. */
  5133. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5134. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5135. mutex_init(&sde_enc->rc_lock);
  5136. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5137. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5138. sde_encoder_off_work);
  5139. sde_enc->vblank_enabled = false;
  5140. sde_enc->qdss_status = false;
  5141. kthread_init_work(&sde_enc->input_event_work,
  5142. sde_encoder_input_event_work_handler);
  5143. kthread_init_work(&sde_enc->early_wakeup_work,
  5144. sde_encoder_early_wakeup_work_handler);
  5145. kthread_init_work(&sde_enc->esd_trigger_work,
  5146. sde_encoder_esd_trigger_work_handler);
  5147. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5148. SDE_DEBUG_ENC(sde_enc, "created\n");
  5149. return drm_enc;
  5150. fail:
  5151. SDE_ERROR("failed to create encoder\n");
  5152. if (drm_enc)
  5153. sde_encoder_destroy(drm_enc);
  5154. return ERR_PTR(ret);
  5155. }
  5156. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5157. enum msm_event_wait event)
  5158. {
  5159. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5160. struct sde_encoder_virt *sde_enc = NULL;
  5161. int i, ret = 0;
  5162. char atrace_buf[32];
  5163. if (!drm_enc) {
  5164. SDE_ERROR("invalid encoder\n");
  5165. return -EINVAL;
  5166. }
  5167. sde_enc = to_sde_encoder_virt(drm_enc);
  5168. SDE_DEBUG_ENC(sde_enc, "\n");
  5169. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5170. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5171. switch (event) {
  5172. case MSM_ENC_COMMIT_DONE:
  5173. fn_wait = phys->ops.wait_for_commit_done;
  5174. break;
  5175. case MSM_ENC_TX_COMPLETE:
  5176. fn_wait = phys->ops.wait_for_tx_complete;
  5177. break;
  5178. case MSM_ENC_VBLANK:
  5179. fn_wait = phys->ops.wait_for_vblank;
  5180. break;
  5181. case MSM_ENC_ACTIVE_REGION:
  5182. fn_wait = phys->ops.wait_for_active;
  5183. break;
  5184. default:
  5185. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5186. event);
  5187. return -EINVAL;
  5188. }
  5189. if (phys && fn_wait) {
  5190. snprintf(atrace_buf, sizeof(atrace_buf),
  5191. "wait_completion_event_%d", event);
  5192. SDE_ATRACE_BEGIN(atrace_buf);
  5193. ret = fn_wait(phys);
  5194. SDE_ATRACE_END(atrace_buf);
  5195. if (ret) {
  5196. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5197. sde_enc->disp_info.intf_type, event, i, ret);
  5198. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5199. i, ret, SDE_EVTLOG_ERROR);
  5200. return ret;
  5201. }
  5202. }
  5203. }
  5204. return ret;
  5205. }
  5206. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5207. u32 jitter_num, u32 jitter_denom,
  5208. ktime_t *l_bound, ktime_t *u_bound)
  5209. {
  5210. ktime_t jitter_ns, frametime_ns;
  5211. frametime_ns = (1 * 1000000000) / frame_rate;
  5212. jitter_ns = jitter_num * frametime_ns;
  5213. do_div(jitter_ns, jitter_denom * 100);
  5214. *l_bound = frametime_ns - jitter_ns;
  5215. *u_bound = frametime_ns + jitter_ns;
  5216. }
  5217. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5218. {
  5219. struct sde_encoder_virt *sde_enc;
  5220. if (!drm_enc) {
  5221. SDE_ERROR("invalid encoder\n");
  5222. return 0;
  5223. }
  5224. sde_enc = to_sde_encoder_virt(drm_enc);
  5225. return sde_enc->mode_info.frame_rate;
  5226. }
  5227. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5228. {
  5229. struct sde_encoder_virt *sde_enc = NULL;
  5230. int i;
  5231. if (!encoder) {
  5232. SDE_ERROR("invalid encoder\n");
  5233. return INTF_MODE_NONE;
  5234. }
  5235. sde_enc = to_sde_encoder_virt(encoder);
  5236. if (sde_enc->cur_master)
  5237. return sde_enc->cur_master->intf_mode;
  5238. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5239. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5240. if (phys)
  5241. return phys->intf_mode;
  5242. }
  5243. return INTF_MODE_NONE;
  5244. }
  5245. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5246. {
  5247. struct sde_encoder_virt *sde_enc = NULL;
  5248. struct sde_encoder_phys *phys;
  5249. if (!encoder) {
  5250. SDE_ERROR("invalid encoder\n");
  5251. return 0;
  5252. }
  5253. sde_enc = to_sde_encoder_virt(encoder);
  5254. phys = sde_enc->cur_master;
  5255. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5256. }
  5257. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5258. ktime_t *tvblank)
  5259. {
  5260. struct sde_encoder_virt *sde_enc = NULL;
  5261. struct sde_encoder_phys *phys;
  5262. if (!encoder) {
  5263. SDE_ERROR("invalid encoder\n");
  5264. return false;
  5265. }
  5266. sde_enc = to_sde_encoder_virt(encoder);
  5267. phys = sde_enc->cur_master;
  5268. if (!phys)
  5269. return false;
  5270. *tvblank = phys->last_vsync_timestamp;
  5271. return *tvblank ? true : false;
  5272. }
  5273. static void _sde_encoder_cache_hw_res_cont_splash(
  5274. struct drm_encoder *encoder,
  5275. struct sde_kms *sde_kms)
  5276. {
  5277. int i, idx;
  5278. struct sde_encoder_virt *sde_enc;
  5279. struct sde_encoder_phys *phys_enc;
  5280. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5281. sde_enc = to_sde_encoder_virt(encoder);
  5282. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5283. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5284. sde_enc->hw_pp[i] = NULL;
  5285. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5286. break;
  5287. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5288. }
  5289. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5290. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5291. sde_enc->hw_dsc[i] = NULL;
  5292. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5293. break;
  5294. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5295. }
  5296. /*
  5297. * If we have multiple phys encoders with one controller, make
  5298. * sure to populate the controller pointer in both phys encoders.
  5299. */
  5300. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5301. phys_enc = sde_enc->phys_encs[idx];
  5302. phys_enc->hw_ctl = NULL;
  5303. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5304. SDE_HW_BLK_CTL);
  5305. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5306. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5307. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5308. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5309. phys_enc->intf_idx, phys_enc->hw_ctl);
  5310. }
  5311. }
  5312. }
  5313. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5314. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5315. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5316. phys->hw_intf = NULL;
  5317. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5318. break;
  5319. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5320. }
  5321. }
  5322. /**
  5323. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5324. * device bootup when cont_splash is enabled
  5325. * @drm_enc: Pointer to drm encoder structure
  5326. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5327. * @enable: boolean indicates enable or displae state of splash
  5328. * @Return: true if successful in updating the encoder structure
  5329. */
  5330. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5331. struct sde_splash_display *splash_display, bool enable)
  5332. {
  5333. struct sde_encoder_virt *sde_enc;
  5334. struct msm_drm_private *priv;
  5335. struct sde_kms *sde_kms;
  5336. struct drm_connector *conn = NULL;
  5337. struct sde_connector *sde_conn = NULL;
  5338. struct sde_connector_state *sde_conn_state = NULL;
  5339. struct drm_display_mode *drm_mode = NULL;
  5340. struct sde_encoder_phys *phys_enc;
  5341. struct drm_bridge *bridge;
  5342. int ret = 0, i;
  5343. struct msm_sub_mode sub_mode;
  5344. if (!encoder) {
  5345. SDE_ERROR("invalid drm enc\n");
  5346. return -EINVAL;
  5347. }
  5348. sde_enc = to_sde_encoder_virt(encoder);
  5349. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5350. if (!sde_kms) {
  5351. SDE_ERROR("invalid sde_kms\n");
  5352. return -EINVAL;
  5353. }
  5354. priv = encoder->dev->dev_private;
  5355. if (!priv->num_connectors) {
  5356. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5357. return -EINVAL;
  5358. }
  5359. SDE_DEBUG_ENC(sde_enc,
  5360. "num of connectors: %d\n", priv->num_connectors);
  5361. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5362. if (!enable) {
  5363. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5364. phys_enc = sde_enc->phys_encs[i];
  5365. if (phys_enc)
  5366. phys_enc->cont_splash_enabled = false;
  5367. }
  5368. return ret;
  5369. }
  5370. if (!splash_display) {
  5371. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5372. return -EINVAL;
  5373. }
  5374. for (i = 0; i < priv->num_connectors; i++) {
  5375. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5376. priv->connectors[i]->base.id);
  5377. sde_conn = to_sde_connector(priv->connectors[i]);
  5378. if (!sde_conn->encoder) {
  5379. SDE_DEBUG_ENC(sde_enc,
  5380. "encoder not attached to connector\n");
  5381. continue;
  5382. }
  5383. if (sde_conn->encoder->base.id
  5384. == encoder->base.id) {
  5385. conn = (priv->connectors[i]);
  5386. break;
  5387. }
  5388. }
  5389. if (!conn || !conn->state) {
  5390. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5391. return -EINVAL;
  5392. }
  5393. sde_conn_state = to_sde_connector_state(conn->state);
  5394. if (!sde_conn->ops.get_mode_info) {
  5395. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5396. return -EINVAL;
  5397. }
  5398. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5399. MSM_DISPLAY_DSC_MODE_DISABLED;
  5400. drm_mode = &encoder->crtc->state->adjusted_mode;
  5401. ret = sde_connector_get_mode_info(&sde_conn->base,
  5402. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5403. if (ret) {
  5404. SDE_ERROR_ENC(sde_enc,
  5405. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5406. return ret;
  5407. }
  5408. if (sde_conn->encoder) {
  5409. conn->state->best_encoder = sde_conn->encoder;
  5410. SDE_DEBUG_ENC(sde_enc,
  5411. "configured cstate->best_encoder to ID = %d\n",
  5412. conn->state->best_encoder->base.id);
  5413. } else {
  5414. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5415. conn->base.id);
  5416. }
  5417. sde_enc->crtc = encoder->crtc;
  5418. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5419. conn->state, false);
  5420. if (ret) {
  5421. SDE_ERROR_ENC(sde_enc,
  5422. "failed to reserve hw resources, %d\n", ret);
  5423. return ret;
  5424. }
  5425. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5426. sde_connector_get_topology_name(conn));
  5427. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5428. drm_mode->hdisplay, drm_mode->vdisplay);
  5429. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5430. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5431. if (bridge) {
  5432. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5433. /*
  5434. * For cont-splash use case, we update the mode
  5435. * configurations manually. This will skip the
  5436. * usually mode set call when actual frame is
  5437. * pushed from framework. The bridge needs to
  5438. * be updated with the current drm mode by
  5439. * calling the bridge mode set ops.
  5440. */
  5441. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5442. } else {
  5443. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5444. }
  5445. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5446. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5447. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5448. if (!phys) {
  5449. SDE_ERROR_ENC(sde_enc,
  5450. "phys encoders not initialized\n");
  5451. return -EINVAL;
  5452. }
  5453. /* update connector for master and slave phys encoders */
  5454. phys->connector = conn;
  5455. phys->cont_splash_enabled = true;
  5456. phys->hw_pp = sde_enc->hw_pp[i];
  5457. if (phys->ops.cont_splash_mode_set)
  5458. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5459. if (phys->ops.is_master && phys->ops.is_master(phys))
  5460. sde_enc->cur_master = phys;
  5461. }
  5462. return ret;
  5463. }
  5464. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5465. bool skip_pre_kickoff)
  5466. {
  5467. struct msm_drm_thread *event_thread = NULL;
  5468. struct msm_drm_private *priv = NULL;
  5469. struct sde_encoder_virt *sde_enc = NULL;
  5470. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5471. SDE_ERROR("invalid parameters\n");
  5472. return -EINVAL;
  5473. }
  5474. priv = enc->dev->dev_private;
  5475. sde_enc = to_sde_encoder_virt(enc);
  5476. if (!sde_enc->crtc || (sde_enc->crtc->index
  5477. >= ARRAY_SIZE(priv->event_thread))) {
  5478. SDE_DEBUG_ENC(sde_enc,
  5479. "invalid cached CRTC: %d or crtc index: %d\n",
  5480. sde_enc->crtc == NULL,
  5481. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5482. return -EINVAL;
  5483. }
  5484. SDE_EVT32_VERBOSE(DRMID(enc));
  5485. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5486. if (!skip_pre_kickoff) {
  5487. sde_enc->delay_kickoff = true;
  5488. kthread_queue_work(&event_thread->worker,
  5489. &sde_enc->esd_trigger_work);
  5490. kthread_flush_work(&sde_enc->esd_trigger_work);
  5491. }
  5492. /*
  5493. * panel may stop generating te signal (vsync) during esd failure. rsc
  5494. * hardware may hang without vsync. Avoid rsc hang by generating the
  5495. * vsync from watchdog timer instead of panel.
  5496. */
  5497. sde_encoder_helper_switch_vsync(enc, true);
  5498. if (!skip_pre_kickoff) {
  5499. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5500. sde_enc->delay_kickoff = false;
  5501. }
  5502. return 0;
  5503. }
  5504. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5505. {
  5506. struct sde_encoder_virt *sde_enc;
  5507. if (!encoder) {
  5508. SDE_ERROR("invalid drm enc\n");
  5509. return false;
  5510. }
  5511. sde_enc = to_sde_encoder_virt(encoder);
  5512. return sde_enc->recovery_events_enabled;
  5513. }
  5514. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5515. {
  5516. struct sde_encoder_virt *sde_enc;
  5517. if (!encoder) {
  5518. SDE_ERROR("invalid drm enc\n");
  5519. return;
  5520. }
  5521. sde_enc = to_sde_encoder_virt(encoder);
  5522. sde_enc->recovery_events_enabled = true;
  5523. }
  5524. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5525. {
  5526. struct sde_kms *sde_kms;
  5527. struct drm_connector *conn;
  5528. struct sde_connector_state *conn_state;
  5529. if (!drm_enc)
  5530. return false;
  5531. sde_kms = sde_encoder_get_kms(drm_enc);
  5532. if (!sde_kms)
  5533. return false;
  5534. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5535. if (!conn || !conn->state)
  5536. return false;
  5537. conn_state = to_sde_connector_state(conn->state);
  5538. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5539. }
  5540. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5541. {
  5542. struct drm_encoder *drm_enc;
  5543. struct sde_encoder_virt *sde_enc;
  5544. struct sde_encoder_phys *cur_master;
  5545. struct sde_hw_ctl *hw_ctl = NULL;
  5546. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5547. goto exit;
  5548. /* get encoder to find the hw_ctl for this connector */
  5549. drm_enc = c_conn->encoder;
  5550. if (!drm_enc)
  5551. goto exit;
  5552. sde_enc = to_sde_encoder_virt(drm_enc);
  5553. cur_master = sde_enc->phys_encs[0];
  5554. if (!cur_master || !cur_master->hw_ctl)
  5555. goto exit;
  5556. hw_ctl = cur_master->hw_ctl;
  5557. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5558. exit:
  5559. return hw_ctl;
  5560. }
  5561. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5562. {
  5563. struct sde_encoder_virt *sde_enc;
  5564. struct sde_encoder_phys *phys_enc;
  5565. u32 i;
  5566. sde_enc = to_sde_encoder_virt(drm_enc);
  5567. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5568. {
  5569. phys_enc = sde_enc->phys_encs[i];
  5570. if(phys_enc && phys_enc->ops.add_to_minidump)
  5571. phys_enc->ops.add_to_minidump(phys_enc);
  5572. phys_enc = sde_enc->phys_cmd_encs[i];
  5573. if(phys_enc && phys_enc->ops.add_to_minidump)
  5574. phys_enc->ops.add_to_minidump(phys_enc);
  5575. phys_enc = sde_enc->phys_vid_encs[i];
  5576. if(phys_enc && phys_enc->ops.add_to_minidump)
  5577. phys_enc->ops.add_to_minidump(phys_enc);
  5578. }
  5579. }
  5580. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5581. {
  5582. struct drm_event event;
  5583. struct drm_connector *connector;
  5584. struct sde_connector *c_conn = NULL;
  5585. struct sde_connector_state *c_state = NULL;
  5586. struct sde_encoder_virt *sde_enc = NULL;
  5587. struct sde_encoder_phys *phys = NULL;
  5588. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5589. int rc = 0, i = 0;
  5590. bool misr_updated = false, roi_updated = false;
  5591. struct msm_roi_list *prev_roi, *c_state_roi;
  5592. if (!drm_enc)
  5593. return;
  5594. sde_enc = to_sde_encoder_virt(drm_enc);
  5595. if (!atomic_read(&sde_enc->misr_enable)) {
  5596. SDE_DEBUG("MISR is disabled\n");
  5597. return;
  5598. }
  5599. connector = sde_enc->cur_master->connector;
  5600. if (!connector)
  5601. return;
  5602. c_conn = to_sde_connector(connector);
  5603. c_state = to_sde_connector_state(connector->state);
  5604. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5606. phys = sde_enc->phys_encs[i];
  5607. if (!phys || !phys->ops.collect_misr) {
  5608. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5609. continue;
  5610. }
  5611. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5612. if (rc) {
  5613. SDE_ERROR("failed to collect misr %d\n", rc);
  5614. return;
  5615. }
  5616. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5617. }
  5618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5619. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5620. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5621. misr_updated = true;
  5622. }
  5623. }
  5624. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5625. c_state_roi = &c_state->rois;
  5626. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5627. roi_updated = true;
  5628. } else {
  5629. for (i = 0; i < prev_roi->num_rects; i++) {
  5630. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5631. roi_updated = true;
  5632. }
  5633. }
  5634. if (roi_updated)
  5635. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5636. if (misr_updated || roi_updated) {
  5637. event.type = DRM_EVENT_MISR_SIGN;
  5638. event.length = sizeof(c_conn->previous_misr_sign);
  5639. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5640. (u8 *)&c_conn->previous_misr_sign);
  5641. }
  5642. }