hal_tx.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #if !defined(HAL_TX_H)
  20. #define HAL_TX_H
  21. /*---------------------------------------------------------------------------
  22. Include files
  23. ---------------------------------------------------------------------------*/
  24. #include "hal_api.h"
  25. #include "wcss_version.h"
  26. #include "hal_hw_headers.h"
  27. #include "hal_tx_hw_defines.h"
  28. #define HAL_WBM_RELEASE_RING_2_BUFFER_TYPE 0
  29. #define HAL_WBM_RELEASE_RING_2_DESC_TYPE 1
  30. #define HAL_TX_DESC_TLV_TAG_OFFSET 1
  31. #define HAL_TX_DESC_TLV_LEN_OFFSET 10
  32. /*---------------------------------------------------------------------------
  33. Preprocessor definitions and constants
  34. ---------------------------------------------------------------------------*/
  35. #define HAL_OFFSET(block, field) block ## _ ## field ## _OFFSET
  36. #define HAL_TX_LSB(block, field) block ## _ ## field ## _LSB
  37. #define HAL_TX_MASK(block, field) block ## _ ## field ## _MASK
  38. #define HAL_TX_DESC_OFFSET(desc, block, field) \
  39. (((uint8_t *)desc) + HAL_OFFSET(block, field))
  40. #define HAL_SET_FLD(desc, block , field) \
  41. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field)))
  42. #define HAL_SET_FLD_OFFSET(desc, block , field, offset) \
  43. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field) + (offset)))
  44. #define HAL_TX_DESC_SET_TLV_HDR(desc, tag, len) \
  45. do { \
  46. uint32_t temp = 0; \
  47. temp |= (tag << HAL_TX_DESC_TLV_TAG_OFFSET); \
  48. temp |= (len << HAL_TX_DESC_TLV_LEN_OFFSET); \
  49. (*(uint32_t *)desc) = temp; \
  50. } while (0)
  51. #define HAL_TX_TCL_DATA_TAG WIFITCL_DATA_CMD_E
  52. #define HAL_TX_TCL_CMD_TAG WIFITCL_GSE_CMD_E
  53. #define HAL_TX_SM(block, field, value) \
  54. ((value << (block ## _ ## field ## _LSB)) & \
  55. (block ## _ ## field ## _MASK))
  56. #define HAL_TX_MS(block, field, value) \
  57. (((value) & (block ## _ ## field ## _MASK)) >> \
  58. (block ## _ ## field ## _LSB))
  59. #define HAL_TX_DESC_GET(desc, block, field) \
  60. HAL_TX_MS(block, field, HAL_SET_FLD(desc, block, field))
  61. #define HAL_TX_DESC_OFFSET_GET(desc, block, field, offset) \
  62. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET(desc, block, field, offset))
  63. #define HAL_TX_DESC_SUBBLOCK_GET(desc, block, sub, field) \
  64. HAL_TX_MS(sub, field, HAL_SET_FLD(desc, block, sub))
  65. #define HAL_TX_BUF_TYPE_BUFFER 0
  66. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  67. #define NUM_OF_DWORDS_TX_MSDU_EXTENSION 18
  68. #define HAL_TX_DESC_LEN_DWORDS (NUM_OF_DWORDS_TCL_DATA_CMD)
  69. #define HAL_TX_DESC_LEN_BYTES (NUM_OF_DWORDS_TCL_DATA_CMD * 4)
  70. #define HAL_TX_EXTENSION_DESC_LEN_DWORDS (NUM_OF_DWORDS_TX_MSDU_EXTENSION)
  71. #define HAL_TX_EXTENSION_DESC_LEN_BYTES (NUM_OF_DWORDS_TX_MSDU_EXTENSION * 4)
  72. #define NUM_OF_DWORDS_WBM_RELEASE_RING 8
  73. #define HAL_TX_COMPLETION_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  74. #define HAL_TX_COMPLETION_DESC_LEN_BYTES (NUM_OF_DWORDS_WBM_RELEASE_RING*4)
  75. #define HAL_TX_BITS_PER_TID 3
  76. #define HAL_TX_TID_BITS_MASK ((1 << HAL_TX_BITS_PER_TID) - 1)
  77. #define HAL_TX_NUM_DSCP_PER_REGISTER 10
  78. #define HAL_MAX_HW_DSCP_TID_MAPS 2
  79. #define HAL_MAX_HW_DSCP_TID_MAPS_11AX 32
  80. #define HAL_MAX_HW_DSCP_TID_V2_MAPS 48
  81. #define HTT_META_HEADER_LEN_BYTES 64
  82. #define HAL_TX_EXT_DESC_WITH_META_DATA \
  83. (HTT_META_HEADER_LEN_BYTES + HAL_TX_EXTENSION_DESC_LEN_BYTES)
  84. #define HAL_TX_NUM_PCP_PER_REGISTER 8
  85. /* Length of WBM release ring without the status words */
  86. #define HAL_TX_COMPLETION_DESC_BASE_LEN 12
  87. #define HAL_TX_COMP_RELEASE_SOURCE_TQM 0
  88. #define HAL_TX_COMP_RELEASE_SOURCE_REO 2
  89. #define HAL_TX_COMP_RELEASE_SOURCE_FW 3
  90. /* Define a place-holder release reason for FW */
  91. #define HAL_TX_COMP_RELEASE_REASON_FW 99
  92. /*
  93. * Offset of HTT Tx Descriptor in WBM Completion
  94. * HTT Tx Desc structure is passed from firmware to host overlayed
  95. * on wbm_release_ring DWORDs 2,3 ,4 and 5for software based completions
  96. * (Exception frames and TQM bypass frames)
  97. */
  98. #define HAL_TX_COMP_HTT_STATUS_OFFSET 8
  99. #define HAL_TX_COMP_HTT_STATUS_LEN 16
  100. #define HAL_TX_BUF_TYPE_BUFFER 0
  101. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  102. #define HAL_TX_EXT_DESC_BUF_OFFSET TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_OFFSET
  103. #define HAL_TX_EXT_BUF_LOW_MASK TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_MASK
  104. #define HAL_TX_EXT_BUF_HI_MASK TX_MSDU_EXTENSION_7_BUF0_PTR_39_32_MASK
  105. #define HAL_TX_EXT_BUF_LEN_MASK TX_MSDU_EXTENSION_7_BUF0_LEN_MASK
  106. #define HAL_TX_EXT_BUF_LEN_LSB TX_MSDU_EXTENSION_7_BUF0_LEN_LSB
  107. #define HAL_TX_EXT_BUF_WD_SIZE 2
  108. #define HAL_TX_DESC_ADDRX_EN 0x1
  109. #define HAL_TX_DESC_ADDRY_EN 0x2
  110. #define HAL_TX_DESC_DEFAULT_LMAC_ID 0x3
  111. #define HAL_TX_ADDR_SEARCH_DEFAULT 0x0
  112. #define HAL_TX_ADDR_INDEX_SEARCH 0x1
  113. #define HAL_TX_FLOW_INDEX_SEARCH 0x2
  114. #define HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc)(((*(((uint32_t *)wbm_desc) + \
  115. (HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  116. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_MASK) >> \
  117. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_LSB)
  118. #define HAL_WBM_SW0_BM_ID(sw0_bm_id) (sw0_bm_id)
  119. #define HAL_WBM_SW1_BM_ID(sw0_bm_id) ((sw0_bm_id) + 1)
  120. #define HAL_WBM_SW2_BM_ID(sw0_bm_id) ((sw0_bm_id) + 2)
  121. #define HAL_WBM_SW3_BM_ID(sw0_bm_id) ((sw0_bm_id) + 3)
  122. #define HAL_WBM_SW4_BM_ID(sw0_bm_id) ((sw0_bm_id) + 4)
  123. #define HAL_WBM_SW5_BM_ID(sw0_bm_id) ((sw0_bm_id) + 5)
  124. #define HAL_WBM_SW6_BM_ID(sw0_bm_id) ((sw0_bm_id) + 6)
  125. /*---------------------------------------------------------------------------
  126. Structures
  127. ---------------------------------------------------------------------------*/
  128. /**
  129. * struct hal_tx_completion_status - HAL Tx completion descriptor contents
  130. * @status: frame acked/failed
  131. * @release_src: release source = TQM/FW
  132. * @ack_frame_rssi: RSSI of the received ACK or BA frame
  133. * @first_msdu: Indicates this MSDU is the first MSDU in AMSDU
  134. * @last_msdu: Indicates this MSDU is the last MSDU in AMSDU
  135. * @msdu_part_of_amsdu : Indicates this MSDU was part of an A-MSDU in MPDU
  136. * @bw: Indicates the BW of the upcoming transmission -
  137. * <enum 0 transmit_bw_20_MHz>
  138. * <enum 1 transmit_bw_40_MHz>
  139. * <enum 2 transmit_bw_80_MHz>
  140. * <enum 3 transmit_bw_160_MHz>
  141. * @pkt_type: Transmit Packet Type
  142. * @stbc: When set, STBC transmission rate was used
  143. * @ldpc: When set, use LDPC transmission rates
  144. * @sgi: <enum 0 0_8_us_sgi > Legacy normal GI
  145. * <enum 1 0_4_us_sgi > Legacy short GI
  146. * <enum 2 1_6_us_sgi > HE related GI
  147. * <enum 3 3_2_us_sgi > HE
  148. * @mcs: Transmit MCS Rate
  149. * @ofdma: Set when the transmission was an OFDMA transmission
  150. * @tones_in_ru: The number of tones in the RU used.
  151. * @tsf: Lower 32 bits of the TSF
  152. * @ppdu_id: TSF, snapshot of this value when transmission of the
  153. * PPDU containing the frame finished.
  154. * @transmit_cnt: Number of times this frame has been transmitted
  155. * @tid: TID of the flow or MPDU queue
  156. * @peer_id: Peer ID of the flow or MPDU queue
  157. * @buffer_timestamp: Frame system entrance timestamp in units of 1024
  158. * microseconds
  159. */
  160. struct hal_tx_completion_status {
  161. uint8_t status;
  162. uint8_t release_src;
  163. uint8_t ack_frame_rssi;
  164. uint8_t first_msdu:1,
  165. last_msdu:1,
  166. msdu_part_of_amsdu:1;
  167. uint32_t bw:2,
  168. pkt_type:4,
  169. stbc:1,
  170. ldpc:1,
  171. sgi:2,
  172. mcs:4,
  173. ofdma:1,
  174. tones_in_ru:12,
  175. valid:1;
  176. uint32_t tsf;
  177. uint32_t ppdu_id;
  178. uint8_t transmit_cnt;
  179. uint8_t tid;
  180. uint16_t peer_id;
  181. #if defined(WLAN_FEATURE_TSF_UPLINK_DELAY) || defined(CONFIG_SAWF)
  182. uint32_t buffer_timestamp:19;
  183. #endif
  184. };
  185. /**
  186. * struct hal_tx_desc_comp_s - hal tx completion descriptor contents
  187. * @desc: Transmit status information from descriptor
  188. */
  189. struct hal_tx_desc_comp_s {
  190. uint32_t desc[HAL_TX_COMPLETION_DESC_LEN_DWORDS];
  191. };
  192. /*
  193. * enum hal_tx_encrypt_type - Type of decrypt cipher used (valid only for RAW)
  194. * @HAL_TX_ENCRYPT_TYPE_WEP_40: WEP 40-bit
  195. * @HAL_TX_ENCRYPT_TYPE_WEP_10: WEP 10-bit
  196. * @HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC: TKIP without MIC
  197. * @HAL_TX_ENCRYPT_TYPE_WEP_128: WEP_128
  198. * @HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC: TKIP_WITH_MIC
  199. * @HAL_TX_ENCRYPT_TYPE_WAPI: WAPI
  200. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_128: AES_CCMP_128
  201. * @HAL_TX_ENCRYPT_TYPE_NO_CIPHER: NO CIPHER
  202. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_256: AES_CCMP_256
  203. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_128: AES_GCMP_128
  204. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_256: AES_GCMP_256
  205. * @HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4: WAPI GCM SM4
  206. */
  207. enum hal_tx_encrypt_type {
  208. HAL_TX_ENCRYPT_TYPE_WEP_40 = 0,
  209. HAL_TX_ENCRYPT_TYPE_WEP_104 = 1 ,
  210. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC = 2,
  211. HAL_TX_ENCRYPT_TYPE_WEP_128 = 3,
  212. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC = 4,
  213. HAL_TX_ENCRYPT_TYPE_WAPI = 5,
  214. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128 = 6,
  215. HAL_TX_ENCRYPT_TYPE_NO_CIPHER = 7,
  216. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256 = 8,
  217. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128 = 9,
  218. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256 = 10,
  219. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4 = 11,
  220. };
  221. /*
  222. * enum hal_tx_encap_type - Encapsulation type that HW will perform
  223. * @HAL_TX_ENCAP_TYPE_RAW: Raw Packet Type
  224. * @HAL_TX_ENCAP_TYPE_NWIFI: Native WiFi Type
  225. * @HAL_TX_ENCAP_TYPE_ETHERNET: Ethernet
  226. * @HAL_TX_ENCAP_TYPE_802_3: 802.3 Frame
  227. */
  228. enum hal_tx_encap_type {
  229. HAL_TX_ENCAP_TYPE_RAW = 0,
  230. HAL_TX_ENCAP_TYPE_NWIFI = 1,
  231. HAL_TX_ENCAP_TYPE_ETHERNET = 2,
  232. HAL_TX_ENCAP_TYPE_802_3 = 3,
  233. };
  234. /**
  235. * enum hal_tx_tqm_release_reason - TQM Release reason codes
  236. *
  237. * @HAL_TX_TQM_RR_FRAME_ACKED : ACK of BA for it was received
  238. * @HAL_TX_TQM_RR_REM_CMD_REM : Remove cmd of type “Remove_mpdus” initiated
  239. * by SW
  240. * @HAL_TX_TQM_RR_REM_CMD_TX : Remove command of type Remove_transmitted_mpdus
  241. * initiated by SW
  242. * @HAL_TX_TQM_RR_REM_CMD_NOTX : Remove cmd of type Remove_untransmitted_mpdus
  243. * initiated by SW
  244. * @HAL_TX_TQM_RR_REM_CMD_AGED : Remove command of type “Remove_aged_mpdus” or
  245. * “Remove_aged_msdus” initiated by SW
  246. * @HAL_TX_TQM_RR_FW_REASON1 : Remove command where fw indicated that
  247. * remove reason is fw_reason1
  248. * @HAL_TX_TQM_RR_FW_REASON2 : Remove command where fw indicated that
  249. * remove reason is fw_reason2
  250. * @HAL_TX_TQM_RR_FW_REASON3 : Remove command where fw indicated that
  251. * remove reason is fw_reason3
  252. * @HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE : Remove command where fw indicated that
  253. * remove reason is remove disable queue
  254. * @HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING: Remove command from fw to remove
  255. * all mpdu until 1st non-match
  256. * @HAL_TX_TQM_RR_DROP_THRESHOLD: Dropped due to drop threshold criteria
  257. * @HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE: Dropped due to link desc not available
  258. * @HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU: Dropped due drop bit set or null flow
  259. * @HAL_TX_TQM_RR_MULTICAST_DROP: Dropped due mcast drop set for VDEV
  260. *
  261. */
  262. enum hal_tx_tqm_release_reason {
  263. HAL_TX_TQM_RR_FRAME_ACKED,
  264. HAL_TX_TQM_RR_REM_CMD_REM,
  265. HAL_TX_TQM_RR_REM_CMD_TX,
  266. HAL_TX_TQM_RR_REM_CMD_NOTX,
  267. HAL_TX_TQM_RR_REM_CMD_AGED,
  268. HAL_TX_TQM_RR_FW_REASON1,
  269. HAL_TX_TQM_RR_FW_REASON2,
  270. HAL_TX_TQM_RR_FW_REASON3,
  271. HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE,
  272. HAL_TX_TQM_RR_REM_CMD_TILL_NONMATCHING,
  273. HAL_TX_TQM_RR_DROP_THRESHOLD,
  274. HAL_TX_TQM_RR_LINK_DESC_UNAVAILABLE,
  275. HAL_TX_TQM_RR_DROP_OR_INVALID_MSDU,
  276. HAL_TX_TQM_RR_MULTICAST_DROP,
  277. };
  278. /* enum - Table IDs for 2 DSCP-TID mapping Tables that TCL H/W supports
  279. * @HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT: Default DSCP-TID mapping table
  280. * @HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE: DSCP-TID map override table
  281. */
  282. enum hal_tx_dscp_tid_table_id {
  283. HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT,
  284. HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE,
  285. };
  286. /*---------------------------------------------------------------------------
  287. Function declarations and documentation
  288. ---------------------------------------------------------------------------*/
  289. /*---------------------------------------------------------------------------
  290. Tx MSDU Extension Descriptor accessor APIs
  291. ---------------------------------------------------------------------------*/
  292. /**
  293. * hal_tx_ext_desc_set_tso_enable() - Set TSO Enable Flag
  294. * @desc: Handle to Tx MSDU Extension Descriptor
  295. * @tso_en: bool value set to true if TSO is enabled
  296. *
  297. * Return: none
  298. */
  299. static inline void hal_tx_ext_desc_set_tso_enable(void *desc,
  300. uint8_t tso_en)
  301. {
  302. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE) |=
  303. HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TSO_ENABLE, tso_en);
  304. }
  305. /**
  306. * hal_tx_ext_desc_set_tso_flags() - Set TSO Flags
  307. * @desc: Handle to Tx MSDU Extension Descriptor
  308. * @falgs: 32-bit word with all TSO flags consolidated
  309. *
  310. * Return: none
  311. */
  312. static inline void hal_tx_ext_desc_set_tso_flags(void *desc,
  313. uint32_t tso_flags)
  314. {
  315. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE, 0) =
  316. tso_flags;
  317. }
  318. /**
  319. * hal_tx_ext_desc_set_tcp_flags() - Enable HW Checksum offload
  320. * @desc: Handle to Tx MSDU Extension Descriptor
  321. * @tcp_flags: TCP flags {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  322. * @mask: TCP flag mask. Tcp_flag is inserted into the header
  323. * based on the mask, if tso is enabled
  324. *
  325. * Return: none
  326. */
  327. static inline void hal_tx_ext_desc_set_tcp_flags(void *desc,
  328. uint16_t tcp_flags,
  329. uint16_t mask)
  330. {
  331. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_FLAG) |=
  332. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG, tcp_flags)) |
  333. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG_MASK, mask)));
  334. }
  335. /**
  336. * hal_tx_ext_desc_set_msdu_length() - Set L2 and IP Lengths
  337. * @desc: Handle to Tx MSDU Extension Descriptor
  338. * @l2_len: L2 length for the msdu, if tso is enabled
  339. * @ip_len: IP length for the msdu, if tso is enabled
  340. *
  341. * Return: none
  342. */
  343. static inline void hal_tx_ext_desc_set_msdu_length(void *desc,
  344. uint16_t l2_len,
  345. uint16_t ip_len)
  346. {
  347. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, L2_LENGTH) |=
  348. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, L2_LENGTH, l2_len)) |
  349. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_LENGTH, ip_len)));
  350. }
  351. /**
  352. * hal_tx_ext_desc_set_tcp_seq() - Set TCP Sequence number
  353. * @desc: Handle to Tx MSDU Extension Descriptor
  354. * @seq_num: Tcp_seq_number for the msdu, if tso is enabled
  355. *
  356. * Return: none
  357. */
  358. static inline void hal_tx_ext_desc_set_tcp_seq(void *desc,
  359. uint32_t seq_num)
  360. {
  361. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER) |=
  362. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER, seq_num)));
  363. }
  364. /**
  365. * hal_tx_ext_desc_set_ip_id() - Set IP Identification field
  366. * @desc: Handle to Tx MSDU Extension Descriptor
  367. * @id: IP Id field for the msdu, if tso is enabled
  368. *
  369. * Return: none
  370. */
  371. static inline void hal_tx_ext_desc_set_ip_id(void *desc,
  372. uint16_t id)
  373. {
  374. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION) |=
  375. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION, id)));
  376. }
  377. /**
  378. * hal_tx_ext_desc_set_buffer() - Set Buffer Pointer and Length for a fragment
  379. * @desc: Handle to Tx MSDU Extension Descriptor
  380. * @frag_num: Fragment number (value can be 0 to 5)
  381. * @paddr_lo: Lower 32-bit of Buffer Physical address
  382. * @paddr_hi: Upper 32-bit of Buffer Physical address
  383. * @length: Buffer Length
  384. *
  385. * Return: none
  386. */
  387. static inline void hal_tx_ext_desc_set_buffer(void *desc,
  388. uint8_t frag_num,
  389. uint32_t paddr_lo,
  390. uint16_t paddr_hi,
  391. uint16_t length)
  392. {
  393. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0,
  394. (frag_num << 3)) |=
  395. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  396. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  397. (frag_num << 3)) |=
  398. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  399. (paddr_hi))));
  400. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  401. (frag_num << 3)) |=
  402. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  403. }
  404. /**
  405. * hal_tx_ext_desc_get_frag_info() - Get the frag_num'th frag iova and len
  406. * @desc: Handle to Tx MSDU Extension Descriptor
  407. * @frag_num: fragment number (value can be 0 to 5)
  408. * @iova: fragment dma address
  409. * @len: fragement Length
  410. *
  411. * Return: None
  412. */
  413. static inline void hal_tx_ext_desc_get_frag_info(void *desc, uint8_t frag_num,
  414. qdf_dma_addr_t *iova,
  415. uint32_t *len)
  416. {
  417. uint64_t iova_hi;
  418. *iova = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  419. BUF0_PTR_31_0, (frag_num << 3));
  420. iova_hi = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  421. BUF0_PTR_39_32, (frag_num << 3));
  422. *iova |= (iova_hi << 32);
  423. *len = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  424. (frag_num << 3));
  425. }
  426. /**
  427. * hal_tx_ext_desc_set_buffer0_param() - Set Buffer 0 Pointer and Length
  428. * @desc: Handle to Tx MSDU Extension Descriptor
  429. * @paddr_lo: Lower 32-bit of Buffer Physical address
  430. * @paddr_hi: Upper 32-bit of Buffer Physical address
  431. * @length: Buffer 0 Length
  432. *
  433. * Return: none
  434. */
  435. static inline void hal_tx_ext_desc_set_buffer0_param(void *desc,
  436. uint32_t paddr_lo,
  437. uint16_t paddr_hi,
  438. uint16_t length)
  439. {
  440. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0) |=
  441. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  442. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32) |=
  443. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  444. BUF0_PTR_39_32, paddr_hi)));
  445. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN) |=
  446. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  447. }
  448. /**
  449. * hal_tx_ext_desc_set_buffer1_param() - Set Buffer 1 Pointer and Length
  450. * @desc: Handle to Tx MSDU Extension Descriptor
  451. * @paddr_lo: Lower 32-bit of Buffer Physical address
  452. * @paddr_hi: Upper 32-bit of Buffer Physical address
  453. * @length: Buffer 1 Length
  454. *
  455. * Return: none
  456. */
  457. static inline void hal_tx_ext_desc_set_buffer1_param(void *desc,
  458. uint32_t paddr_lo,
  459. uint16_t paddr_hi,
  460. uint16_t length)
  461. {
  462. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0) |=
  463. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0, paddr_lo)));
  464. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_39_32) |=
  465. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  466. BUF1_PTR_39_32, paddr_hi)));
  467. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_LEN) |=
  468. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_LEN, length)));
  469. }
  470. /**
  471. * hal_tx_ext_desc_set_buffer2_param() - Set Buffer 2 Pointer and Length
  472. * @desc: Handle to Tx MSDU Extension Descriptor
  473. * @paddr_lo: Lower 32-bit of Buffer Physical address
  474. * @paddr_hi: Upper 32-bit of Buffer Physical address
  475. * @length: Buffer 2 Length
  476. *
  477. * Return: none
  478. */
  479. static inline void hal_tx_ext_desc_set_buffer2_param(void *desc,
  480. uint32_t paddr_lo,
  481. uint16_t paddr_hi,
  482. uint16_t length)
  483. {
  484. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0) |=
  485. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0,
  486. paddr_lo)));
  487. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32) |=
  488. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32,
  489. paddr_hi)));
  490. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_LEN) |=
  491. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_LEN, length)));
  492. }
  493. /**
  494. * hal_tx_ext_desc_sync - Commit the descriptor to Hardware
  495. * @desc_cached: Cached descriptor that software maintains
  496. * @hw_desc: Hardware descriptor to be updated
  497. *
  498. * Return: none
  499. */
  500. static inline void hal_tx_ext_desc_sync(uint8_t *desc_cached,
  501. uint8_t *hw_desc)
  502. {
  503. qdf_mem_copy(&hw_desc[0], &desc_cached[0],
  504. HAL_TX_EXT_DESC_WITH_META_DATA);
  505. }
  506. /**
  507. * hal_tx_ext_desc_get_tso_enable() - Set TSO Enable Flag
  508. * @hal_tx_ext_desc: Handle to Tx MSDU Extension Descriptor
  509. *
  510. * Return: tso_enable value in the descriptor
  511. */
  512. static inline uint32_t hal_tx_ext_desc_get_tso_enable(void *hal_tx_ext_desc)
  513. {
  514. uint32_t *desc = (uint32_t *) hal_tx_ext_desc;
  515. return (*desc & HAL_TX_MSDU_EXTENSION_TSO_ENABLE_MASK) >>
  516. HAL_TX_MSDU_EXTENSION_TSO_ENABLE_LSB;
  517. }
  518. /*---------------------------------------------------------------------------
  519. WBM Descriptor accessor APIs for Tx completions
  520. ---------------------------------------------------------------------------*/
  521. /**
  522. * hal_tx_comp_get_buffer_type() - Buffer or Descriptor type
  523. * @hal_desc: completion ring descriptor pointer
  524. *
  525. * This function will return the type of pointer - buffer or descriptor
  526. *
  527. * Return: buffer type
  528. */
  529. static inline uint32_t hal_tx_comp_get_buffer_type(void *hal_desc)
  530. {
  531. uint32_t comp_desc =
  532. *(uint32_t *) (((uint8_t *) hal_desc) +
  533. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_OFFSET);
  534. return (comp_desc & HAL_TX_COMP_BUFFER_OR_DESC_TYPE_MASK) >>
  535. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_LSB;
  536. }
  537. #ifdef QCA_WIFI_KIWI
  538. /**
  539. * hal_tx_comp_get_buffer_source() - Get buffer release source value
  540. * @hal_desc: completion ring descriptor pointer
  541. *
  542. * This function will get buffer release source from Tx completion descriptor
  543. *
  544. * Return: buffer release source
  545. */
  546. static inline uint32_t
  547. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  548. void *hal_desc)
  549. {
  550. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  551. return hal_soc->ops->hal_tx_comp_get_buffer_source(hal_desc);
  552. }
  553. #else
  554. static inline uint32_t
  555. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  556. void *hal_desc)
  557. {
  558. return HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  559. }
  560. #endif
  561. /**
  562. * hal_tx_comp_get_release_reason() - TQM Release reason
  563. * @hal_desc: completion ring descriptor pointer
  564. *
  565. * This function will return the type of pointer - buffer or descriptor
  566. *
  567. * Return: buffer type
  568. */
  569. static inline
  570. uint8_t hal_tx_comp_get_release_reason(void *hal_desc,
  571. hal_soc_handle_t hal_soc_hdl)
  572. {
  573. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  574. return hal_soc->ops->hal_tx_comp_get_release_reason(hal_desc);
  575. }
  576. /**
  577. * hal_tx_comp_get_peer_id() - Get peer_id value()
  578. * @hal_desc: completion ring descriptor pointer
  579. *
  580. * This function will get peer_id value from Tx completion descriptor
  581. *
  582. * Return: buffer release source
  583. */
  584. static inline uint16_t hal_tx_comp_get_peer_id(void *hal_desc)
  585. {
  586. uint32_t comp_desc =
  587. *(uint32_t *)(((uint8_t *)hal_desc) +
  588. HAL_TX_COMP_SW_PEER_ID_OFFSET);
  589. return (comp_desc & HAL_TX_COMP_SW_PEER_ID_MASK) >>
  590. HAL_TX_COMP_SW_PEER_ID_LSB;
  591. }
  592. /**
  593. * hal_tx_comp_get_tx_status() - Get tx transmission status()
  594. * @hal_desc: completion ring descriptor pointer
  595. *
  596. * This function will get transmit status value from Tx completion descriptor
  597. *
  598. * Return: buffer release source
  599. */
  600. static inline uint8_t hal_tx_comp_get_tx_status(void *hal_desc)
  601. {
  602. uint32_t comp_desc =
  603. *(uint32_t *)(((uint8_t *)hal_desc) +
  604. HAL_TX_COMP_TQM_RELEASE_REASON_OFFSET);
  605. return (comp_desc & HAL_TX_COMP_TQM_RELEASE_REASON_MASK) >>
  606. HAL_TX_COMP_TQM_RELEASE_REASON_LSB;
  607. }
  608. /**
  609. * hal_tx_comp_desc_sync() - collect hardware descriptor contents
  610. * @hal_desc: hardware descriptor pointer
  611. * @comp: software descriptor pointer
  612. * @read_status: 0 - Do not read status words from descriptors
  613. * 1 - Enable reading of status words from descriptor
  614. *
  615. * This function will collect hardware release ring element contents and
  616. * translate to software descriptor content
  617. *
  618. * Return: none
  619. */
  620. static inline void hal_tx_comp_desc_sync(void *hw_desc,
  621. struct hal_tx_desc_comp_s *comp,
  622. bool read_status)
  623. {
  624. if (!read_status)
  625. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_BASE_LEN);
  626. else
  627. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_LEN_BYTES);
  628. }
  629. /**
  630. * hal_dump_comp_desc() - dump tx completion descriptor
  631. * @hal_desc: hardware descriptor pointer
  632. *
  633. * This function will print tx completion descriptor
  634. *
  635. * Return: none
  636. */
  637. static inline void hal_dump_comp_desc(void *hw_desc)
  638. {
  639. struct hal_tx_desc_comp_s *comp =
  640. (struct hal_tx_desc_comp_s *)hw_desc;
  641. uint32_t i;
  642. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  643. "Current tx completion descriptor is");
  644. for (i = 0; i < HAL_TX_COMPLETION_DESC_LEN_DWORDS; i++) {
  645. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  646. "DWORD[i] = 0x%x", comp->desc[i]);
  647. }
  648. }
  649. /**
  650. * hal_tx_comp_get_htt_desc() - Read the HTT portion of WBM Descriptor
  651. * @hal_desc: Hardware (WBM) descriptor pointer
  652. * @htt_desc: Software HTT descriptor pointer
  653. *
  654. * This function will read the HTT structure overlaid on WBM descriptor
  655. * into a cached software descriptor
  656. *
  657. */
  658. static inline void hal_tx_comp_get_htt_desc(void *hw_desc, uint8_t *htt_desc)
  659. {
  660. uint8_t *desc = hw_desc + HAL_TX_COMP_HTT_STATUS_OFFSET;
  661. qdf_mem_copy(htt_desc, desc, HAL_TX_COMP_HTT_STATUS_LEN);
  662. }
  663. /**
  664. * hal_tx_init_data_ring() - Initialize all the TCL Descriptors in SRNG
  665. * @hal_soc_hdl: Handle to HAL SoC structure
  666. * @hal_srng: Handle to HAL SRNG structure
  667. *
  668. * Return: none
  669. */
  670. static inline void hal_tx_init_data_ring(hal_soc_handle_t hal_soc_hdl,
  671. hal_ring_handle_t hal_ring_hdl)
  672. {
  673. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  674. hal_soc->ops->hal_tx_init_data_ring(hal_soc_hdl, hal_ring_hdl);
  675. }
  676. /**
  677. * hal_tx_set_dscp_tid_map_default() - Configure default DSCP to TID map table
  678. *
  679. * @soc: HAL SoC context
  680. * @map: DSCP-TID mapping table
  681. * @id: mapping table ID - 0,1
  682. *
  683. * Return: void
  684. */
  685. static inline void hal_tx_set_dscp_tid_map(hal_soc_handle_t hal_soc_hdl,
  686. uint8_t *map, uint8_t id)
  687. {
  688. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  689. hal_soc->ops->hal_tx_set_dscp_tid_map(hal_soc, map, id);
  690. }
  691. /**
  692. * hal_tx_update_dscp_tid() - Update the dscp tid map table as updated by user
  693. *
  694. * @soc: HAL SoC context
  695. * @map: DSCP-TID mapping table
  696. * @id : MAP ID
  697. * @dscp: DSCP_TID map index
  698. *
  699. * Return: void
  700. */
  701. static inline
  702. void hal_tx_update_dscp_tid(hal_soc_handle_t hal_soc_hdl, uint8_t tid,
  703. uint8_t id, uint8_t dscp)
  704. {
  705. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  706. hal_soc->ops->hal_tx_update_dscp_tid(hal_soc, tid, id, dscp);
  707. }
  708. /**
  709. * hal_tx_comp_get_status() - TQM Release reason
  710. * @hal_desc: completion ring Tx status
  711. *
  712. * This function will parse the WBM completion descriptor and populate in
  713. * HAL structure
  714. *
  715. * Return: none
  716. */
  717. static inline void hal_tx_comp_get_status(void *desc, void *ts,
  718. hal_soc_handle_t hal_soc_hdl)
  719. {
  720. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  721. hal_soc->ops->hal_tx_comp_get_status(desc, ts, hal_soc);
  722. }
  723. /**
  724. * hal_tx_set_pcp_tid_map_default() - Configure default PCP to TID map table
  725. *
  726. * @soc: HAL SoC context
  727. * @map: PCP-TID mapping table
  728. *
  729. * Return: void
  730. */
  731. static inline void hal_tx_set_pcp_tid_map_default(hal_soc_handle_t hal_soc_hdl,
  732. uint8_t *map)
  733. {
  734. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  735. hal_soc->ops->hal_tx_set_pcp_tid_map(hal_soc, map);
  736. }
  737. /**
  738. * hal_tx_update_pcp_tid_map() - Update PCP to TID map table
  739. *
  740. * @soc: HAL SoC context
  741. * @pcp: pcp value
  742. * @tid: tid no
  743. *
  744. * Return: void
  745. */
  746. static inline void hal_tx_update_pcp_tid_map(hal_soc_handle_t hal_soc_hdl,
  747. uint8_t pcp, uint8_t tid)
  748. {
  749. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  750. hal_soc->ops->hal_tx_update_pcp_tid_map(hal_soc, tid, tid);
  751. }
  752. /**
  753. * hal_tx_set_tidmap_prty() - Configure TIDmap priority
  754. *
  755. * @soc: HAL SoC context
  756. * @val: priority value
  757. *
  758. * Return: void
  759. */
  760. static inline
  761. void hal_tx_set_tidmap_prty(hal_soc_handle_t hal_soc_hdl, uint8_t val)
  762. {
  763. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  764. hal_soc->ops->hal_tx_set_tidmap_prty(hal_soc, val);
  765. }
  766. /**
  767. * hal_get_wbm_internal_error() - wbm internal error
  768. * @hal_desc: completion ring descriptor pointer
  769. *
  770. * This function will return the type of pointer - buffer or descriptor
  771. *
  772. * Return: buffer type
  773. */
  774. static inline
  775. uint8_t hal_get_wbm_internal_error(hal_soc_handle_t hal_soc_hdl, void *hal_desc)
  776. {
  777. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  778. return hal_soc->ops->hal_get_wbm_internal_error(hal_desc);
  779. }
  780. #endif /* HAL_TX_H */