lpass-cdc-va-macro.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  50. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. enum {
  56. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  57. LPASS_CDC_VA_MACRO_AIF1_CAP,
  58. LPASS_CDC_VA_MACRO_AIF2_CAP,
  59. LPASS_CDC_VA_MACRO_AIF3_CAP,
  60. LPASS_CDC_VA_MACRO_MAX_DAIS,
  61. };
  62. enum {
  63. LPASS_CDC_VA_MACRO_DEC0,
  64. LPASS_CDC_VA_MACRO_DEC1,
  65. LPASS_CDC_VA_MACRO_DEC2,
  66. LPASS_CDC_VA_MACRO_DEC3,
  67. LPASS_CDC_VA_MACRO_DEC_MAX,
  68. };
  69. enum {
  70. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  71. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  72. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  76. };
  77. enum {
  78. MSM_DMIC,
  79. SWR_MIC,
  80. };
  81. enum {
  82. TX_MCLK,
  83. VA_MCLK,
  84. };
  85. struct va_mute_work {
  86. struct lpass_cdc_va_macro_priv *va_priv;
  87. u32 decimator;
  88. struct delayed_work dwork;
  89. };
  90. struct hpf_work {
  91. struct lpass_cdc_va_macro_priv *va_priv;
  92. u8 decimator;
  93. u8 hpf_cut_off_freq;
  94. struct delayed_work dwork;
  95. };
  96. /* Hold instance to soundwire platform device */
  97. struct lpass_cdc_va_macro_swr_ctrl_data {
  98. struct platform_device *va_swr_pdev;
  99. };
  100. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  101. void *handle; /* holds codec private data */
  102. int (*read)(void *handle, int reg);
  103. int (*write)(void *handle, int reg, int val);
  104. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  105. int (*clk)(void *handle, bool enable);
  106. int (*core_vote)(void *handle, bool enable);
  107. int (*handle_irq)(void *handle,
  108. irqreturn_t (*swrm_irq_handler)(int irq,
  109. void *data),
  110. void *swrm_handle,
  111. int action);
  112. };
  113. struct lpass_cdc_va_macro_priv {
  114. struct device *dev;
  115. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  116. bool va_without_decimation;
  117. struct clk *lpass_audio_hw_vote;
  118. struct mutex mclk_lock;
  119. struct mutex swr_clk_lock;
  120. struct snd_soc_component *component;
  121. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  122. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  123. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  124. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  125. u16 dmic_clk_div;
  126. u16 va_mclk_users;
  127. int swr_clk_users;
  128. bool reset_swr;
  129. struct device_node *va_swr_gpio_p;
  130. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  131. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  132. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  133. int child_count;
  134. u16 mclk_mux_sel;
  135. char __iomem *va_io_base;
  136. char __iomem *va_island_mode_muxsel;
  137. struct platform_device *pdev_child_devices
  138. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  139. struct regulator *micb_supply;
  140. u32 micb_voltage;
  141. u32 micb_current;
  142. u32 version;
  143. u32 is_used_va_swr_gpio;
  144. int micb_users;
  145. u16 default_clk_id;
  146. u16 clk_id;
  147. int tx_swr_clk_cnt;
  148. int va_swr_clk_cnt;
  149. int va_clk_status;
  150. int tx_clk_status;
  151. bool lpi_enable;
  152. bool clk_div_switch;
  153. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  154. };
  155. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  156. struct device **va_dev,
  157. struct lpass_cdc_va_macro_priv **va_priv,
  158. const char *func_name)
  159. {
  160. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  161. if (!(*va_dev)) {
  162. dev_err(component->dev,
  163. "%s: null device for macro!\n", func_name);
  164. return false;
  165. }
  166. *va_priv = dev_get_drvdata((*va_dev));
  167. if (!(*va_priv) || !(*va_priv)->component) {
  168. dev_err(component->dev,
  169. "%s: priv is null for macro!\n", func_name);
  170. return false;
  171. }
  172. return true;
  173. }
  174. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  175. {
  176. struct device *va_dev = NULL;
  177. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  178. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  179. &va_priv, __func__))
  180. return -EINVAL;
  181. if (va_priv->clk_div_switch &&
  182. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  183. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  184. return va_priv->dmic_clk_div;
  185. }
  186. static int lpass_cdc_va_macro_mclk_enable(
  187. struct lpass_cdc_va_macro_priv *va_priv,
  188. bool mclk_enable, bool dapm)
  189. {
  190. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  191. int ret = 0;
  192. if (regmap == NULL) {
  193. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  194. return -EINVAL;
  195. }
  196. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  197. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  198. mutex_lock(&va_priv->mclk_lock);
  199. if (mclk_enable) {
  200. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  201. va_priv->default_clk_id,
  202. va_priv->clk_id,
  203. true);
  204. if (ret < 0) {
  205. dev_err(va_priv->dev,
  206. "%s: va request clock en failed\n",
  207. __func__);
  208. goto exit;
  209. }
  210. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  211. true);
  212. if (va_priv->va_mclk_users == 0) {
  213. regcache_mark_dirty(regmap);
  214. regcache_sync_region(regmap,
  215. VA_START_OFFSET,
  216. VA_MAX_OFFSET);
  217. }
  218. va_priv->va_mclk_users++;
  219. } else {
  220. if (va_priv->va_mclk_users <= 0) {
  221. dev_err(va_priv->dev, "%s: clock already disabled\n",
  222. __func__);
  223. va_priv->va_mclk_users = 0;
  224. goto exit;
  225. }
  226. va_priv->va_mclk_users--;
  227. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  228. false);
  229. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  230. va_priv->default_clk_id,
  231. va_priv->clk_id,
  232. false);
  233. }
  234. exit:
  235. mutex_unlock(&va_priv->mclk_lock);
  236. return ret;
  237. }
  238. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  239. u16 event, u32 data)
  240. {
  241. struct device *va_dev = NULL;
  242. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  243. int retry_cnt = MAX_RETRY_ATTEMPTS;
  244. int ret = 0;
  245. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  246. &va_priv, __func__))
  247. return -EINVAL;
  248. switch (event) {
  249. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  250. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  251. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  252. __func__, retry_cnt);
  253. /*
  254. * Userspace takes 10 seconds to close
  255. * the session when pcm_start fails due to concurrency
  256. * with PDR/SSR. Loop and check every 20ms till 10
  257. * seconds for va_mclk user count to get reset to 0
  258. * which ensures userspace teardown is done and SSR
  259. * powerup seq can proceed.
  260. */
  261. msleep(20);
  262. retry_cnt--;
  263. }
  264. if (retry_cnt == 0)
  265. dev_err(va_dev,
  266. "%s: va_mclk_users non-zero, SSR fail!!\n",
  267. __func__);
  268. break;
  269. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  270. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  271. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  272. va_priv->default_clk_id,
  273. VA_CORE_CLK, true);
  274. if (ret < 0)
  275. dev_err_ratelimited(va_priv->dev,
  276. "%s, failed to enable clk, ret:%d\n",
  277. __func__, ret);
  278. else
  279. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  280. va_priv->default_clk_id,
  281. VA_CORE_CLK, false);
  282. break;
  283. case LPASS_CDC_MACRO_EVT_SSR_UP:
  284. trace_printk("%s, enter SSR up\n", __func__);
  285. /* reset swr after ssr/pdr */
  286. va_priv->reset_swr = true;
  287. if (va_priv->swr_ctrl_data)
  288. swrm_wcd_notify(
  289. va_priv->swr_ctrl_data[0].va_swr_pdev,
  290. SWR_DEVICE_SSR_UP, NULL);
  291. break;
  292. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  293. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  294. break;
  295. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  296. if (va_priv->swr_ctrl_data) {
  297. swrm_wcd_notify(
  298. va_priv->swr_ctrl_data[0].va_swr_pdev,
  299. SWR_DEVICE_SSR_DOWN, NULL);
  300. }
  301. if ((!pm_runtime_enabled(va_dev) ||
  302. !pm_runtime_suspended(va_dev))) {
  303. ret = lpass_cdc_runtime_suspend(va_dev);
  304. if (!ret) {
  305. pm_runtime_disable(va_dev);
  306. pm_runtime_set_suspended(va_dev);
  307. pm_runtime_enable(va_dev);
  308. }
  309. }
  310. break;
  311. default:
  312. break;
  313. }
  314. return 0;
  315. }
  316. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  317. struct snd_kcontrol *kcontrol, int event)
  318. {
  319. struct snd_soc_component *component =
  320. snd_soc_dapm_to_component(w->dapm);
  321. struct device *va_dev = NULL;
  322. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  323. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  324. &va_priv, __func__))
  325. return -EINVAL;
  326. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  327. switch (event) {
  328. case SND_SOC_DAPM_PRE_PMU:
  329. va_priv->va_swr_clk_cnt++;
  330. break;
  331. case SND_SOC_DAPM_POST_PMD:
  332. va_priv->va_swr_clk_cnt--;
  333. break;
  334. default:
  335. break;
  336. }
  337. return 0;
  338. }
  339. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  340. struct snd_kcontrol *kcontrol, int event)
  341. {
  342. struct snd_soc_component *component =
  343. snd_soc_dapm_to_component(w->dapm);
  344. int ret = 0;
  345. struct device *va_dev = NULL;
  346. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  347. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  348. &va_priv, __func__))
  349. return -EINVAL;
  350. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  351. __func__, event, va_priv->lpi_enable);
  352. if (!va_priv->lpi_enable)
  353. return ret;
  354. switch (event) {
  355. case SND_SOC_DAPM_PRE_PMU:
  356. if (va_priv->default_clk_id != VA_CORE_CLK) {
  357. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  358. va_priv->default_clk_id,
  359. VA_CORE_CLK,
  360. true);
  361. if (ret) {
  362. dev_dbg(component->dev,
  363. "%s: request clock VA_CLK enable failed\n",
  364. __func__);
  365. break;
  366. }
  367. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  368. va_priv->default_clk_id,
  369. TX_CORE_CLK,
  370. false);
  371. if (ret) {
  372. dev_dbg(component->dev,
  373. "%s: request clock TX_CLK disable failed\n",
  374. __func__);
  375. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  376. va_priv->default_clk_id,
  377. VA_CORE_CLK,
  378. false);
  379. break;
  380. }
  381. }
  382. break;
  383. case SND_SOC_DAPM_POST_PMD:
  384. if (va_priv->default_clk_id == TX_CORE_CLK) {
  385. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  386. va_priv->default_clk_id,
  387. TX_CORE_CLK,
  388. true);
  389. if (ret) {
  390. dev_dbg(component->dev,
  391. "%s: request clock TX_CLK enable failed\n",
  392. __func__);
  393. break;
  394. }
  395. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  396. va_priv->default_clk_id,
  397. VA_CORE_CLK,
  398. false);
  399. if (ret) {
  400. dev_dbg(component->dev,
  401. "%s: request clock VA_CLK disable failed\n",
  402. __func__);
  403. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  404. va_priv->default_clk_id,
  405. TX_CORE_CLK,
  406. false);
  407. break;
  408. }
  409. }
  410. break;
  411. default:
  412. dev_err(va_priv->dev,
  413. "%s: invalid DAPM event %d\n", __func__, event);
  414. ret = -EINVAL;
  415. }
  416. return ret;
  417. }
  418. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  419. struct snd_kcontrol *kcontrol, int event)
  420. {
  421. struct device *va_dev = NULL;
  422. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  423. struct snd_soc_component *component =
  424. snd_soc_dapm_to_component(w->dapm);
  425. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  426. &va_priv, __func__))
  427. return -EINVAL;
  428. if (SND_SOC_DAPM_EVENT_ON(event))
  429. ++va_priv->tx_swr_clk_cnt;
  430. if (SND_SOC_DAPM_EVENT_OFF(event))
  431. --va_priv->tx_swr_clk_cnt;
  432. return 0;
  433. }
  434. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  435. struct snd_kcontrol *kcontrol, int event)
  436. {
  437. struct snd_soc_component *component =
  438. snd_soc_dapm_to_component(w->dapm);
  439. int ret = 0;
  440. struct device *va_dev = NULL;
  441. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  442. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  443. &va_priv, __func__))
  444. return -EINVAL;
  445. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  446. switch (event) {
  447. case SND_SOC_DAPM_PRE_PMU:
  448. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  449. va_priv->default_clk_id,
  450. TX_CORE_CLK,
  451. true);
  452. if (!ret)
  453. va_priv->tx_clk_status++;
  454. if (va_priv->lpi_enable)
  455. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  456. else
  457. ret = lpass_cdc_tx_mclk_enable(component, 1);
  458. break;
  459. case SND_SOC_DAPM_POST_PMD:
  460. if (va_priv->lpi_enable)
  461. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  462. else
  463. lpass_cdc_tx_mclk_enable(component, 0);
  464. if (va_priv->tx_clk_status > 0) {
  465. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  466. va_priv->default_clk_id,
  467. TX_CORE_CLK,
  468. false);
  469. va_priv->tx_clk_status--;
  470. }
  471. break;
  472. default:
  473. dev_err(va_priv->dev,
  474. "%s: invalid DAPM event %d\n", __func__, event);
  475. ret = -EINVAL;
  476. }
  477. return ret;
  478. }
  479. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  480. struct lpass_cdc_va_macro_priv *va_priv,
  481. struct regmap *regmap, int clk_type,
  482. bool enable)
  483. {
  484. int ret = 0, clk_tx_ret = 0;
  485. dev_dbg(va_priv->dev,
  486. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  487. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  488. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  489. if (enable) {
  490. if (va_priv->swr_clk_users == 0) {
  491. msm_cdc_pinctrl_select_active_state(
  492. va_priv->va_swr_gpio_p);
  493. msm_cdc_pinctrl_set_wakeup_capable(
  494. va_priv->va_swr_gpio_p, false);
  495. }
  496. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  497. TX_CORE_CLK,
  498. TX_CORE_CLK,
  499. true);
  500. if (clk_type == TX_MCLK) {
  501. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  502. TX_CORE_CLK,
  503. TX_CORE_CLK,
  504. true);
  505. if (ret < 0) {
  506. if (va_priv->swr_clk_users == 0)
  507. msm_cdc_pinctrl_select_sleep_state(
  508. va_priv->va_swr_gpio_p);
  509. dev_err_ratelimited(va_priv->dev,
  510. "%s: swr request clk failed\n",
  511. __func__);
  512. goto done;
  513. }
  514. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  515. true);
  516. }
  517. if (clk_type == VA_MCLK) {
  518. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  519. if (ret < 0) {
  520. if (va_priv->swr_clk_users == 0)
  521. msm_cdc_pinctrl_select_sleep_state(
  522. va_priv->va_swr_gpio_p);
  523. dev_err_ratelimited(va_priv->dev,
  524. "%s: request clock enable failed\n",
  525. __func__);
  526. goto done;
  527. }
  528. }
  529. if (va_priv->swr_clk_users == 0) {
  530. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  531. __func__, va_priv->reset_swr);
  532. if (va_priv->reset_swr)
  533. regmap_update_bits(regmap,
  534. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  535. 0x02, 0x02);
  536. regmap_update_bits(regmap,
  537. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  538. 0x01, 0x01);
  539. if (va_priv->reset_swr)
  540. regmap_update_bits(regmap,
  541. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  542. 0x02, 0x00);
  543. va_priv->reset_swr = false;
  544. }
  545. if (!clk_tx_ret)
  546. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  547. TX_CORE_CLK,
  548. TX_CORE_CLK,
  549. false);
  550. va_priv->swr_clk_users++;
  551. } else {
  552. if (va_priv->swr_clk_users <= 0) {
  553. dev_err_ratelimited(va_priv->dev,
  554. "va swrm clock users already 0\n");
  555. va_priv->swr_clk_users = 0;
  556. return 0;
  557. }
  558. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  559. TX_CORE_CLK,
  560. TX_CORE_CLK,
  561. true);
  562. va_priv->swr_clk_users--;
  563. if (va_priv->swr_clk_users == 0)
  564. regmap_update_bits(regmap,
  565. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  566. 0x01, 0x00);
  567. if (clk_type == VA_MCLK)
  568. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  569. if (clk_type == TX_MCLK) {
  570. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  571. false);
  572. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  573. TX_CORE_CLK,
  574. TX_CORE_CLK,
  575. false);
  576. if (ret < 0) {
  577. dev_err_ratelimited(va_priv->dev,
  578. "%s: swr request clk failed\n",
  579. __func__);
  580. goto done;
  581. }
  582. }
  583. if (!clk_tx_ret)
  584. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  585. TX_CORE_CLK,
  586. TX_CORE_CLK,
  587. false);
  588. if (va_priv->swr_clk_users == 0) {
  589. msm_cdc_pinctrl_select_sleep_state(
  590. va_priv->va_swr_gpio_p);
  591. msm_cdc_pinctrl_set_wakeup_capable(
  592. va_priv->va_swr_gpio_p, true);
  593. }
  594. }
  595. return 0;
  596. done:
  597. if (!clk_tx_ret)
  598. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  599. TX_CORE_CLK,
  600. TX_CORE_CLK,
  601. false);
  602. return ret;
  603. }
  604. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  605. {
  606. int rc = 0;
  607. struct lpass_cdc_va_macro_priv *va_priv =
  608. (struct lpass_cdc_va_macro_priv *) handle;
  609. if (va_priv == NULL) {
  610. pr_err("%s: va priv data is NULL\n", __func__);
  611. return -EINVAL;
  612. }
  613. if (enable) {
  614. pm_runtime_get_sync(va_priv->dev);
  615. if (lpass_cdc_check_core_votes(va_priv->dev))
  616. rc = 0;
  617. else
  618. rc = -ENOTSYNC;
  619. } else {
  620. pm_runtime_put_autosuspend(va_priv->dev);
  621. pm_runtime_mark_last_busy(va_priv->dev);
  622. }
  623. return rc;
  624. }
  625. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  626. {
  627. struct lpass_cdc_va_macro_priv *va_priv =
  628. (struct lpass_cdc_va_macro_priv *) handle;
  629. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  630. int ret = 0;
  631. if (regmap == NULL) {
  632. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  633. return -EINVAL;
  634. }
  635. mutex_lock(&va_priv->swr_clk_lock);
  636. dev_dbg(va_priv->dev,
  637. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  638. __func__, (enable ? "enable" : "disable"),
  639. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  640. if (enable) {
  641. pm_runtime_get_sync(va_priv->dev);
  642. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  643. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  644. regmap, VA_MCLK, enable);
  645. if (ret) {
  646. pm_runtime_mark_last_busy(va_priv->dev);
  647. pm_runtime_put_autosuspend(va_priv->dev);
  648. goto done;
  649. }
  650. va_priv->va_clk_status++;
  651. } else {
  652. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  653. regmap, TX_MCLK, enable);
  654. if (ret) {
  655. pm_runtime_mark_last_busy(va_priv->dev);
  656. pm_runtime_put_autosuspend(va_priv->dev);
  657. goto done;
  658. }
  659. va_priv->tx_clk_status++;
  660. }
  661. pm_runtime_mark_last_busy(va_priv->dev);
  662. pm_runtime_put_autosuspend(va_priv->dev);
  663. } else {
  664. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  665. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  666. regmap,
  667. VA_MCLK, enable);
  668. if (ret)
  669. goto done;
  670. --va_priv->va_clk_status;
  671. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  672. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  673. regmap,
  674. TX_MCLK, enable);
  675. if (ret)
  676. goto done;
  677. --va_priv->tx_clk_status;
  678. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  679. if (!va_priv->va_swr_clk_cnt &&
  680. va_priv->tx_swr_clk_cnt) {
  681. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  682. va_priv, regmap,
  683. VA_MCLK, enable);
  684. if (ret)
  685. goto done;
  686. --va_priv->va_clk_status;
  687. } else {
  688. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  689. va_priv, regmap,
  690. TX_MCLK, enable);
  691. if (ret)
  692. goto done;
  693. --va_priv->tx_clk_status;
  694. }
  695. } else {
  696. dev_dbg(va_priv->dev,
  697. "%s: Both clocks are disabled\n", __func__);
  698. }
  699. }
  700. dev_dbg(va_priv->dev,
  701. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  702. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  703. va_priv->va_clk_status);
  704. done:
  705. mutex_unlock(&va_priv->swr_clk_lock);
  706. return ret;
  707. }
  708. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  709. {
  710. u16 adc_mux_reg = 0, adc_reg = 0;
  711. u16 adc_n = LPASS_CDC_ADC_MAX;
  712. bool ret = false;
  713. struct device *va_dev = NULL;
  714. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  715. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  716. &va_priv, __func__))
  717. return ret;
  718. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  719. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  720. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  721. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  722. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  723. adc_n = snd_soc_component_read(component, adc_reg) &
  724. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  725. if (adc_n < LPASS_CDC_ADC_MAX)
  726. return true;
  727. }
  728. return ret;
  729. }
  730. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  731. struct work_struct *work)
  732. {
  733. struct delayed_work *hpf_delayed_work;
  734. struct hpf_work *hpf_work;
  735. struct lpass_cdc_va_macro_priv *va_priv;
  736. struct snd_soc_component *component;
  737. u16 dec_cfg_reg, hpf_gate_reg;
  738. u8 hpf_cut_off_freq;
  739. u16 adc_reg = 0, adc_n = 0;
  740. hpf_delayed_work = to_delayed_work(work);
  741. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  742. va_priv = hpf_work->va_priv;
  743. component = va_priv->component;
  744. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  745. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  746. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  747. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  748. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  749. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  750. __func__, hpf_work->decimator, hpf_cut_off_freq);
  751. if (is_amic_enabled(component, hpf_work->decimator)) {
  752. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  753. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  754. hpf_work->decimator;
  755. adc_n = snd_soc_component_read(component, adc_reg) &
  756. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  757. /* analog mic clear TX hold */
  758. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  759. snd_soc_component_update_bits(component,
  760. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  761. hpf_cut_off_freq << 5);
  762. snd_soc_component_update_bits(component, hpf_gate_reg,
  763. 0x03, 0x02);
  764. /* Minimum 1 clk cycle delay is required as per HW spec */
  765. usleep_range(1000, 1010);
  766. snd_soc_component_update_bits(component, hpf_gate_reg,
  767. 0x03, 0x01);
  768. } else {
  769. snd_soc_component_update_bits(component,
  770. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  771. hpf_cut_off_freq << 5);
  772. snd_soc_component_update_bits(component, hpf_gate_reg,
  773. 0x02, 0x02);
  774. /* Minimum 1 clk cycle delay is required as per HW spec */
  775. usleep_range(1000, 1010);
  776. snd_soc_component_update_bits(component, hpf_gate_reg,
  777. 0x02, 0x00);
  778. }
  779. }
  780. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  781. {
  782. struct va_mute_work *va_mute_dwork;
  783. struct snd_soc_component *component = NULL;
  784. struct lpass_cdc_va_macro_priv *va_priv;
  785. struct delayed_work *delayed_work;
  786. u16 tx_vol_ctl_reg, decimator;
  787. delayed_work = to_delayed_work(work);
  788. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  789. va_priv = va_mute_dwork->va_priv;
  790. component = va_priv->component;
  791. decimator = va_mute_dwork->decimator;
  792. tx_vol_ctl_reg =
  793. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  794. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  795. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  796. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  797. __func__, decimator);
  798. }
  799. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  800. struct snd_ctl_elem_value *ucontrol)
  801. {
  802. struct snd_soc_dapm_widget *widget =
  803. snd_soc_dapm_kcontrol_widget(kcontrol);
  804. struct snd_soc_component *component =
  805. snd_soc_dapm_to_component(widget->dapm);
  806. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  807. unsigned int val;
  808. u16 mic_sel_reg, dmic_clk_reg;
  809. struct device *va_dev = NULL;
  810. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  811. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  812. &va_priv, __func__))
  813. return -EINVAL;
  814. val = ucontrol->value.enumerated.item[0];
  815. if (val > e->items - 1)
  816. return -EINVAL;
  817. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  818. widget->name, val);
  819. switch (e->reg) {
  820. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  821. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  822. break;
  823. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  824. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  825. break;
  826. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  827. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  828. break;
  829. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  830. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  831. break;
  832. default:
  833. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  834. __func__, e->reg);
  835. return -EINVAL;
  836. }
  837. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  838. if (val != 0) {
  839. if (val < 5) {
  840. snd_soc_component_update_bits(component,
  841. mic_sel_reg,
  842. 1 << 7, 0x0 << 7);
  843. } else {
  844. snd_soc_component_update_bits(component,
  845. mic_sel_reg,
  846. 1 << 7, 0x1 << 7);
  847. snd_soc_component_update_bits(component,
  848. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  849. 0x80, 0x00);
  850. dmic_clk_reg =
  851. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  852. ((val - 5)/2) * 4;
  853. snd_soc_component_update_bits(component,
  854. dmic_clk_reg,
  855. 0x0E, va_priv->dmic_clk_div << 0x1);
  856. }
  857. }
  858. } else {
  859. /* DMIC selected */
  860. if (val != 0)
  861. snd_soc_component_update_bits(component, mic_sel_reg,
  862. 1 << 7, 1 << 7);
  863. }
  864. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  865. }
  866. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  867. struct snd_ctl_elem_value *ucontrol)
  868. {
  869. struct snd_soc_component *component =
  870. snd_soc_kcontrol_component(kcontrol);
  871. struct device *va_dev = NULL;
  872. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  873. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  874. &va_priv, __func__))
  875. return -EINVAL;
  876. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  877. return 0;
  878. }
  879. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  880. struct snd_ctl_elem_value *ucontrol)
  881. {
  882. struct snd_soc_component *component =
  883. snd_soc_kcontrol_component(kcontrol);
  884. struct device *va_dev = NULL;
  885. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  886. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  887. &va_priv, __func__))
  888. return -EINVAL;
  889. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  890. return 0;
  891. }
  892. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  893. struct snd_ctl_elem_value *ucontrol)
  894. {
  895. struct snd_soc_dapm_widget *widget =
  896. snd_soc_dapm_kcontrol_widget(kcontrol);
  897. struct snd_soc_component *component =
  898. snd_soc_dapm_to_component(widget->dapm);
  899. struct soc_multi_mixer_control *mixer =
  900. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  901. u32 dai_id = widget->shift;
  902. u32 dec_id = mixer->shift;
  903. struct device *va_dev = NULL;
  904. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  905. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  906. &va_priv, __func__))
  907. return -EINVAL;
  908. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  909. ucontrol->value.integer.value[0] = 1;
  910. else
  911. ucontrol->value.integer.value[0] = 0;
  912. return 0;
  913. }
  914. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  915. struct snd_ctl_elem_value *ucontrol)
  916. {
  917. struct snd_soc_dapm_widget *widget =
  918. snd_soc_dapm_kcontrol_widget(kcontrol);
  919. struct snd_soc_component *component =
  920. snd_soc_dapm_to_component(widget->dapm);
  921. struct snd_soc_dapm_update *update = NULL;
  922. struct soc_multi_mixer_control *mixer =
  923. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  924. u32 dai_id = widget->shift;
  925. u32 dec_id = mixer->shift;
  926. u32 enable = ucontrol->value.integer.value[0];
  927. struct device *va_dev = NULL;
  928. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  929. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  930. &va_priv, __func__))
  931. return -EINVAL;
  932. if (enable) {
  933. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  934. va_priv->active_ch_cnt[dai_id]++;
  935. } else {
  936. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  937. va_priv->active_ch_cnt[dai_id]--;
  938. }
  939. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  940. return 0;
  941. }
  942. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  943. struct snd_kcontrol *kcontrol, int event)
  944. {
  945. struct snd_soc_component *component =
  946. snd_soc_dapm_to_component(w->dapm);
  947. unsigned int dmic = 0;
  948. int ret = 0;
  949. char *wname;
  950. wname = strpbrk(w->name, "01234567");
  951. if (!wname) {
  952. dev_err(component->dev, "%s: widget not found\n", __func__);
  953. return -EINVAL;
  954. }
  955. ret = kstrtouint(wname, 10, &dmic);
  956. if (ret < 0) {
  957. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  958. __func__);
  959. return -EINVAL;
  960. }
  961. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  962. __func__, event, dmic);
  963. switch (event) {
  964. case SND_SOC_DAPM_PRE_PMU:
  965. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  966. break;
  967. case SND_SOC_DAPM_POST_PMD:
  968. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  969. break;
  970. }
  971. return 0;
  972. }
  973. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  974. struct snd_kcontrol *kcontrol, int event)
  975. {
  976. struct snd_soc_component *component =
  977. snd_soc_dapm_to_component(w->dapm);
  978. unsigned int decimator;
  979. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  980. u16 tx_gain_ctl_reg;
  981. u8 hpf_cut_off_freq;
  982. u16 adc_mux_reg = 0;
  983. struct device *va_dev = NULL;
  984. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  985. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  986. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  987. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  988. &va_priv, __func__))
  989. return -EINVAL;
  990. decimator = w->shift;
  991. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  992. w->name, decimator);
  993. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  994. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  995. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  996. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  997. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  998. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  999. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  1000. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1001. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1002. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1003. switch (event) {
  1004. case SND_SOC_DAPM_PRE_PMU:
  1005. snd_soc_component_update_bits(component,
  1006. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1007. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1008. /* Enable TX PGA Mute */
  1009. snd_soc_component_update_bits(component,
  1010. tx_vol_ctl_reg, 0x10, 0x10);
  1011. break;
  1012. case SND_SOC_DAPM_POST_PMU:
  1013. /* Enable TX CLK */
  1014. snd_soc_component_update_bits(component,
  1015. tx_vol_ctl_reg, 0x20, 0x20);
  1016. if (!is_amic_enabled(component, decimator)) {
  1017. snd_soc_component_update_bits(component,
  1018. hpf_gate_reg, 0x01, 0x00);
  1019. /*
  1020. * Minimum 1 clk cycle delay is required as per HW spec
  1021. */
  1022. usleep_range(1000, 1010);
  1023. }
  1024. hpf_cut_off_freq = (snd_soc_component_read(
  1025. component, dec_cfg_reg) &
  1026. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1027. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1028. hpf_cut_off_freq;
  1029. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1030. snd_soc_component_update_bits(component, dec_cfg_reg,
  1031. TX_HPF_CUT_OFF_FREQ_MASK,
  1032. CF_MIN_3DB_150HZ << 5);
  1033. }
  1034. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1035. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1036. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1037. if (va_tx_unmute_delay < unmute_delay)
  1038. va_tx_unmute_delay = unmute_delay;
  1039. }
  1040. snd_soc_component_update_bits(component,
  1041. hpf_gate_reg, 0x03, 0x02);
  1042. if (!is_amic_enabled(component, decimator))
  1043. snd_soc_component_update_bits(component,
  1044. hpf_gate_reg, 0x03, 0x00);
  1045. /*
  1046. * Minimum 1 clk cycle delay is required as per HW spec
  1047. */
  1048. usleep_range(1000, 1010);
  1049. snd_soc_component_update_bits(component,
  1050. hpf_gate_reg, 0x03, 0x01);
  1051. /*
  1052. * 6ms delay is required as per HW spec
  1053. */
  1054. usleep_range(6000, 6010);
  1055. /* schedule work queue to Remove Mute */
  1056. queue_delayed_work(system_freezable_wq,
  1057. &va_priv->va_mute_dwork[decimator].dwork,
  1058. msecs_to_jiffies(va_tx_unmute_delay));
  1059. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1060. CF_MIN_3DB_150HZ)
  1061. queue_delayed_work(system_freezable_wq,
  1062. &va_priv->va_hpf_work[decimator].dwork,
  1063. msecs_to_jiffies(hpf_delay));
  1064. /* apply gain after decimator is enabled */
  1065. snd_soc_component_write(component, tx_gain_ctl_reg,
  1066. snd_soc_component_read(component, tx_gain_ctl_reg));
  1067. if (va_priv->version == LPASS_CDC_VERSION_2_0) {
  1068. if (snd_soc_component_read(component, adc_mux_reg)
  1069. & SWR_MIC) {
  1070. snd_soc_component_update_bits(component,
  1071. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  1072. 0x01, 0x01);
  1073. snd_soc_component_update_bits(component,
  1074. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1075. 0x0E, 0x0C);
  1076. snd_soc_component_update_bits(component,
  1077. LPASS_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1078. 0x0E, 0x0C);
  1079. snd_soc_component_update_bits(component,
  1080. LPASS_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1081. 0x0E, 0x00);
  1082. snd_soc_component_update_bits(component,
  1083. LPASS_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1084. 0x0E, 0x00);
  1085. snd_soc_component_update_bits(component,
  1086. LPASS_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1087. 0x0E, 0x00);
  1088. snd_soc_component_update_bits(component,
  1089. LPASS_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1090. 0x0E, 0x00);
  1091. }
  1092. }
  1093. break;
  1094. case SND_SOC_DAPM_PRE_PMD:
  1095. hpf_cut_off_freq =
  1096. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1097. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1098. 0x10, 0x10);
  1099. if (cancel_delayed_work_sync(
  1100. &va_priv->va_hpf_work[decimator].dwork)) {
  1101. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1102. snd_soc_component_update_bits(component,
  1103. dec_cfg_reg,
  1104. TX_HPF_CUT_OFF_FREQ_MASK,
  1105. hpf_cut_off_freq << 5);
  1106. if (is_amic_enabled(component, decimator))
  1107. snd_soc_component_update_bits(component,
  1108. hpf_gate_reg,
  1109. 0x03, 0x02);
  1110. else
  1111. snd_soc_component_update_bits(component,
  1112. hpf_gate_reg,
  1113. 0x03, 0x03);
  1114. /*
  1115. * Minimum 1 clk cycle delay is required
  1116. * as per HW spec
  1117. */
  1118. usleep_range(1000, 1010);
  1119. snd_soc_component_update_bits(component,
  1120. hpf_gate_reg,
  1121. 0x03, 0x01);
  1122. }
  1123. }
  1124. cancel_delayed_work_sync(
  1125. &va_priv->va_mute_dwork[decimator].dwork);
  1126. if (va_priv->version == LPASS_CDC_VERSION_2_0) {
  1127. if (snd_soc_component_read(component, adc_mux_reg)
  1128. & SWR_MIC)
  1129. snd_soc_component_update_bits(component,
  1130. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  1131. 0x01, 0x00);
  1132. }
  1133. break;
  1134. case SND_SOC_DAPM_POST_PMD:
  1135. /* Disable TX CLK */
  1136. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1137. 0x20, 0x00);
  1138. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1139. 0x10, 0x00);
  1140. break;
  1141. }
  1142. return 0;
  1143. }
  1144. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1145. struct snd_kcontrol *kcontrol, int event)
  1146. {
  1147. struct snd_soc_component *component =
  1148. snd_soc_dapm_to_component(w->dapm);
  1149. struct device *va_dev = NULL;
  1150. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1151. int ret = 0;
  1152. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1153. &va_priv, __func__))
  1154. return -EINVAL;
  1155. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1156. switch (event) {
  1157. case SND_SOC_DAPM_POST_PMU:
  1158. if (va_priv->tx_clk_status > 0) {
  1159. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1160. va_priv->default_clk_id,
  1161. TX_CORE_CLK,
  1162. false);
  1163. va_priv->tx_clk_status--;
  1164. }
  1165. break;
  1166. case SND_SOC_DAPM_PRE_PMD:
  1167. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1168. va_priv->default_clk_id,
  1169. TX_CORE_CLK,
  1170. true);
  1171. if (!ret)
  1172. va_priv->tx_clk_status++;
  1173. break;
  1174. default:
  1175. dev_err(va_priv->dev,
  1176. "%s: invalid DAPM event %d\n", __func__, event);
  1177. ret = -EINVAL;
  1178. break;
  1179. }
  1180. return ret;
  1181. }
  1182. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1183. struct snd_kcontrol *kcontrol, int event)
  1184. {
  1185. struct snd_soc_component *component =
  1186. snd_soc_dapm_to_component(w->dapm);
  1187. struct device *va_dev = NULL;
  1188. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1189. int ret = 0;
  1190. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1191. &va_priv, __func__))
  1192. return -EINVAL;
  1193. if (!va_priv->micb_supply) {
  1194. dev_err(va_dev,
  1195. "%s:regulator not provided in dtsi\n", __func__);
  1196. return -EINVAL;
  1197. }
  1198. switch (event) {
  1199. case SND_SOC_DAPM_PRE_PMU:
  1200. if (va_priv->micb_users++ > 0)
  1201. return 0;
  1202. ret = regulator_set_voltage(va_priv->micb_supply,
  1203. va_priv->micb_voltage,
  1204. va_priv->micb_voltage);
  1205. if (ret) {
  1206. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1207. __func__, ret);
  1208. return ret;
  1209. }
  1210. ret = regulator_set_load(va_priv->micb_supply,
  1211. va_priv->micb_current);
  1212. if (ret) {
  1213. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1214. __func__, ret);
  1215. return ret;
  1216. }
  1217. ret = regulator_enable(va_priv->micb_supply);
  1218. if (ret) {
  1219. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1220. __func__, ret);
  1221. return ret;
  1222. }
  1223. break;
  1224. case SND_SOC_DAPM_POST_PMD:
  1225. if (--va_priv->micb_users > 0)
  1226. return 0;
  1227. if (va_priv->micb_users < 0) {
  1228. va_priv->micb_users = 0;
  1229. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1230. __func__);
  1231. return 0;
  1232. }
  1233. ret = regulator_disable(va_priv->micb_supply);
  1234. if (ret) {
  1235. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1236. __func__, ret);
  1237. return ret;
  1238. }
  1239. regulator_set_voltage(va_priv->micb_supply, 0,
  1240. va_priv->micb_voltage);
  1241. regulator_set_load(va_priv->micb_supply, 0);
  1242. break;
  1243. }
  1244. return 0;
  1245. }
  1246. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1247. unsigned int *path_num)
  1248. {
  1249. int ret = 0;
  1250. char *widget_name = NULL;
  1251. char *w_name = NULL;
  1252. char *path_num_char = NULL;
  1253. char *path_name = NULL;
  1254. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1255. if (!widget_name)
  1256. return -EINVAL;
  1257. w_name = widget_name;
  1258. path_name = strsep(&widget_name, " ");
  1259. if (!path_name) {
  1260. pr_err("%s: Invalid widget name = %s\n",
  1261. __func__, widget_name);
  1262. ret = -EINVAL;
  1263. goto err;
  1264. }
  1265. path_num_char = strpbrk(path_name, "01234567");
  1266. if (!path_num_char) {
  1267. pr_err("%s: va path index not found\n",
  1268. __func__);
  1269. ret = -EINVAL;
  1270. goto err;
  1271. }
  1272. ret = kstrtouint(path_num_char, 10, path_num);
  1273. if (ret < 0)
  1274. pr_err("%s: Invalid tx path = %s\n",
  1275. __func__, w_name);
  1276. err:
  1277. kfree(w_name);
  1278. return ret;
  1279. }
  1280. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1281. struct snd_ctl_elem_value *ucontrol)
  1282. {
  1283. struct snd_soc_component *component =
  1284. snd_soc_kcontrol_component(kcontrol);
  1285. struct lpass_cdc_va_macro_priv *priv = NULL;
  1286. struct device *va_dev = NULL;
  1287. int ret = 0;
  1288. int path = 0;
  1289. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1290. return -EINVAL;
  1291. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1292. if (ret)
  1293. return ret;
  1294. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1295. return 0;
  1296. }
  1297. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1298. struct snd_ctl_elem_value *ucontrol)
  1299. {
  1300. struct snd_soc_component *component =
  1301. snd_soc_kcontrol_component(kcontrol);
  1302. struct lpass_cdc_va_macro_priv *priv = NULL;
  1303. struct device *va_dev = NULL;
  1304. int value = ucontrol->value.integer.value[0];
  1305. int ret = 0;
  1306. int path = 0;
  1307. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1308. return -EINVAL;
  1309. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1310. if (ret)
  1311. return ret;
  1312. priv->dec_mode[path] = value;
  1313. return 0;
  1314. }
  1315. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1316. struct snd_pcm_hw_params *params,
  1317. struct snd_soc_dai *dai)
  1318. {
  1319. int tx_fs_rate = -EINVAL;
  1320. struct snd_soc_component *component = dai->component;
  1321. u32 decimator, sample_rate;
  1322. u16 tx_fs_reg = 0;
  1323. struct device *va_dev = NULL;
  1324. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1325. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1326. &va_priv, __func__))
  1327. return -EINVAL;
  1328. dev_dbg(va_dev,
  1329. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1330. dai->name, dai->id, params_rate(params),
  1331. params_channels(params));
  1332. sample_rate = params_rate(params);
  1333. if (sample_rate > 16000)
  1334. va_priv->clk_div_switch = true;
  1335. else
  1336. va_priv->clk_div_switch = false;
  1337. switch (sample_rate) {
  1338. case 8000:
  1339. tx_fs_rate = 0;
  1340. break;
  1341. case 16000:
  1342. tx_fs_rate = 1;
  1343. break;
  1344. case 32000:
  1345. tx_fs_rate = 3;
  1346. break;
  1347. case 48000:
  1348. tx_fs_rate = 4;
  1349. break;
  1350. case 96000:
  1351. tx_fs_rate = 5;
  1352. break;
  1353. case 192000:
  1354. tx_fs_rate = 6;
  1355. break;
  1356. case 384000:
  1357. tx_fs_rate = 7;
  1358. break;
  1359. default:
  1360. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1361. __func__, params_rate(params));
  1362. return -EINVAL;
  1363. }
  1364. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1365. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1366. if (decimator >= 0) {
  1367. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1368. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1369. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1370. __func__, decimator, sample_rate);
  1371. snd_soc_component_update_bits(component, tx_fs_reg,
  1372. 0x0F, tx_fs_rate);
  1373. } else {
  1374. dev_err(va_dev,
  1375. "%s: ERROR: Invalid decimator: %d\n",
  1376. __func__, decimator);
  1377. return -EINVAL;
  1378. }
  1379. }
  1380. return 0;
  1381. }
  1382. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1383. unsigned int *tx_num, unsigned int *tx_slot,
  1384. unsigned int *rx_num, unsigned int *rx_slot)
  1385. {
  1386. struct snd_soc_component *component = dai->component;
  1387. struct device *va_dev = NULL;
  1388. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1389. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1390. &va_priv, __func__))
  1391. return -EINVAL;
  1392. switch (dai->id) {
  1393. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1394. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1395. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1396. *tx_slot = va_priv->active_ch_mask[dai->id];
  1397. *tx_num = va_priv->active_ch_cnt[dai->id];
  1398. break;
  1399. default:
  1400. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1401. break;
  1402. }
  1403. return 0;
  1404. }
  1405. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1406. .hw_params = lpass_cdc_va_macro_hw_params,
  1407. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1408. };
  1409. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1410. {
  1411. .name = "va_macro_tx1",
  1412. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1413. .capture = {
  1414. .stream_name = "VA_AIF1 Capture",
  1415. .rates = LPASS_CDC_VA_MACRO_RATES,
  1416. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1417. .rate_max = 192000,
  1418. .rate_min = 8000,
  1419. .channels_min = 1,
  1420. .channels_max = 8,
  1421. },
  1422. .ops = &lpass_cdc_va_macro_dai_ops,
  1423. },
  1424. {
  1425. .name = "va_macro_tx2",
  1426. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1427. .capture = {
  1428. .stream_name = "VA_AIF2 Capture",
  1429. .rates = LPASS_CDC_VA_MACRO_RATES,
  1430. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1431. .rate_max = 192000,
  1432. .rate_min = 8000,
  1433. .channels_min = 1,
  1434. .channels_max = 8,
  1435. },
  1436. .ops = &lpass_cdc_va_macro_dai_ops,
  1437. },
  1438. {
  1439. .name = "va_macro_tx3",
  1440. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1441. .capture = {
  1442. .stream_name = "VA_AIF3 Capture",
  1443. .rates = LPASS_CDC_VA_MACRO_RATES,
  1444. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1445. .rate_max = 192000,
  1446. .rate_min = 8000,
  1447. .channels_min = 1,
  1448. .channels_max = 8,
  1449. },
  1450. .ops = &lpass_cdc_va_macro_dai_ops,
  1451. },
  1452. };
  1453. #define STRING(name) #name
  1454. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1455. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1456. static const struct snd_kcontrol_new name##_mux = \
  1457. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1458. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1459. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1460. static const struct snd_kcontrol_new name##_mux = \
  1461. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1462. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1463. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1464. static const char * const adc_mux_text[] = {
  1465. "MSM_DMIC", "SWR_MIC"
  1466. };
  1467. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1468. 0, adc_mux_text);
  1469. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1470. 0, adc_mux_text);
  1471. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1472. 0, adc_mux_text);
  1473. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1474. 0, adc_mux_text);
  1475. static const char * const dmic_mux_text[] = {
  1476. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1477. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1478. };
  1479. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1480. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1481. lpass_cdc_va_macro_put_dec_enum);
  1482. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1483. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1484. lpass_cdc_va_macro_put_dec_enum);
  1485. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1486. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1487. lpass_cdc_va_macro_put_dec_enum);
  1488. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1489. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1490. lpass_cdc_va_macro_put_dec_enum);
  1491. static const char * const smic_mux_text[] = {
  1492. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1493. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1494. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1495. };
  1496. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1497. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1498. lpass_cdc_va_macro_put_dec_enum);
  1499. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1500. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1501. lpass_cdc_va_macro_put_dec_enum);
  1502. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1503. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1504. lpass_cdc_va_macro_put_dec_enum);
  1505. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1506. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1507. lpass_cdc_va_macro_put_dec_enum);
  1508. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1509. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1510. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1511. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1512. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1513. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1514. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1515. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1516. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1517. };
  1518. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1519. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1520. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1521. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1522. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1523. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1524. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1525. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1526. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1527. };
  1528. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1529. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1530. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1531. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1532. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1533. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1534. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1535. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1536. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1537. };
  1538. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1539. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1540. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1541. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1542. SND_SOC_DAPM_PRE_PMD),
  1543. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1544. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1545. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1546. SND_SOC_DAPM_PRE_PMD),
  1547. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1548. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1549. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1550. SND_SOC_DAPM_PRE_PMD),
  1551. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1552. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1553. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1554. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1555. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1556. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1557. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1558. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1559. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1560. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1561. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1562. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1563. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1564. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1565. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1566. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1567. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1568. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1569. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1570. lpass_cdc_va_macro_enable_micbias,
  1571. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1572. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1573. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1574. SND_SOC_DAPM_POST_PMD),
  1575. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1576. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1577. SND_SOC_DAPM_POST_PMD),
  1578. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1579. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1580. SND_SOC_DAPM_POST_PMD),
  1581. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1582. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1583. SND_SOC_DAPM_POST_PMD),
  1584. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1585. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1586. SND_SOC_DAPM_POST_PMD),
  1587. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1588. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1589. SND_SOC_DAPM_POST_PMD),
  1590. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1591. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1592. SND_SOC_DAPM_POST_PMD),
  1593. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1594. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1595. SND_SOC_DAPM_POST_PMD),
  1596. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1597. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1598. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1599. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1600. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1601. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1602. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1603. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1604. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1605. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1606. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1607. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1608. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1609. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1610. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1611. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1612. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1613. lpass_cdc_va_macro_mclk_event,
  1614. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1615. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1616. lpass_cdc_va_macro_swr_pwr_event,
  1617. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1618. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1619. lpass_cdc_va_macro_tx_swr_clk_event,
  1620. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1621. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1622. lpass_cdc_va_macro_swr_clk_event,
  1623. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1624. };
  1625. static const struct snd_soc_dapm_route va_audio_map[] = {
  1626. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1627. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1628. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1629. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1630. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1631. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1632. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1633. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1634. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1635. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1636. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1637. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1638. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1639. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1640. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1641. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1642. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1643. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1644. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1645. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1646. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1647. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1648. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1649. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1650. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1651. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1652. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1653. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1654. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1655. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1656. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1657. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1658. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1659. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1660. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1661. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1662. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1663. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1664. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1665. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1666. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1667. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1668. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1669. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1670. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1671. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1672. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1673. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1674. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1675. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1676. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1677. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1678. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1679. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1680. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1681. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1682. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1683. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1684. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1685. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1686. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1687. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1688. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1689. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1690. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1691. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1692. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1693. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1694. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1695. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1696. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1697. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1698. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1699. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1700. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1701. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1702. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1703. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1704. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1705. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1706. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1707. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1708. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1709. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1710. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1711. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1712. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1713. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1714. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1715. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1716. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1717. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1718. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1719. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1720. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1721. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1722. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1723. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1724. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1725. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1726. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1727. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1728. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1729. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1730. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1731. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1732. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1733. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  1734. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  1735. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  1736. };
  1737. static const char * const dec_mode_mux_text[] = {
  1738. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1739. };
  1740. static const struct soc_enum dec_mode_mux_enum =
  1741. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1742. dec_mode_mux_text);
  1743. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1744. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1745. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1746. -84, 40, digital_gain),
  1747. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1748. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1749. -84, 40, digital_gain),
  1750. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1751. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1752. -84, 40, digital_gain),
  1753. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1754. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1755. -84, 40, digital_gain),
  1756. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1757. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1758. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1759. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1760. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1761. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1762. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1763. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1764. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1765. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1766. };
  1767. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1768. struct lpass_cdc_va_macro_priv *va_priv)
  1769. {
  1770. u32 div_factor;
  1771. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1772. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1773. mclk_rate % dmic_sample_rate != 0)
  1774. goto undefined_rate;
  1775. div_factor = mclk_rate / dmic_sample_rate;
  1776. switch (div_factor) {
  1777. case 2:
  1778. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1779. break;
  1780. case 3:
  1781. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1782. break;
  1783. case 4:
  1784. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1785. break;
  1786. case 6:
  1787. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1788. break;
  1789. case 8:
  1790. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1791. break;
  1792. case 16:
  1793. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1794. break;
  1795. default:
  1796. /* Any other DIV factor is invalid */
  1797. goto undefined_rate;
  1798. }
  1799. /* Valid dmic DIV factors */
  1800. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1801. __func__, div_factor, mclk_rate);
  1802. return dmic_sample_rate;
  1803. undefined_rate:
  1804. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1805. __func__, dmic_sample_rate, mclk_rate);
  1806. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1807. return dmic_sample_rate;
  1808. }
  1809. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1810. {
  1811. struct snd_soc_dapm_context *dapm =
  1812. snd_soc_component_get_dapm(component);
  1813. int ret, i;
  1814. struct device *va_dev = NULL;
  1815. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1816. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1817. if (!va_dev) {
  1818. dev_err(component->dev,
  1819. "%s: null device for macro!\n", __func__);
  1820. return -EINVAL;
  1821. }
  1822. va_priv = dev_get_drvdata(va_dev);
  1823. if (!va_priv) {
  1824. dev_err(component->dev,
  1825. "%s: priv is null for macro!\n", __func__);
  1826. return -EINVAL;
  1827. }
  1828. va_priv->lpi_enable = false;
  1829. //va_priv->register_event_listener = false;
  1830. va_priv->version = lpass_cdc_get_version(va_dev);
  1831. ret = snd_soc_dapm_new_controls(dapm,
  1832. lpass_cdc_va_macro_dapm_widgets,
  1833. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1834. if (ret < 0) {
  1835. dev_err(va_dev, "%s: Failed to add controls\n",
  1836. __func__);
  1837. return ret;
  1838. }
  1839. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1840. ARRAY_SIZE(va_audio_map));
  1841. if (ret < 0) {
  1842. dev_err(va_dev, "%s: Failed to add routes\n",
  1843. __func__);
  1844. return ret;
  1845. }
  1846. ret = snd_soc_dapm_new_widgets(dapm->card);
  1847. if (ret < 0) {
  1848. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1849. return ret;
  1850. }
  1851. ret = snd_soc_add_component_controls(component,
  1852. lpass_cdc_va_macro_snd_controls,
  1853. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1854. if (ret < 0) {
  1855. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1856. __func__);
  1857. return ret;
  1858. }
  1859. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1860. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1861. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1862. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1863. snd_soc_dapm_sync(dapm);
  1864. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1865. va_priv->va_hpf_work[i].va_priv = va_priv;
  1866. va_priv->va_hpf_work[i].decimator = i;
  1867. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1868. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1869. }
  1870. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1871. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1872. va_priv->va_mute_dwork[i].decimator = i;
  1873. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1874. lpass_cdc_va_macro_mute_update_callback);
  1875. }
  1876. va_priv->component = component;
  1877. snd_soc_component_update_bits(component,
  1878. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1879. snd_soc_component_update_bits(component,
  1880. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1881. snd_soc_component_update_bits(component,
  1882. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1883. return 0;
  1884. }
  1885. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1886. {
  1887. struct device *va_dev = NULL;
  1888. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1889. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1890. &va_priv, __func__))
  1891. return -EINVAL;
  1892. va_priv->component = NULL;
  1893. return 0;
  1894. }
  1895. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1896. {
  1897. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1898. struct platform_device *pdev = NULL;
  1899. struct device_node *node = NULL;
  1900. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1901. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1902. int ret = 0;
  1903. u16 count = 0, ctrl_num = 0;
  1904. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1905. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1906. bool va_swr_master_node = false;
  1907. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1908. lpass_cdc_va_macro_add_child_devices_work);
  1909. if (!va_priv) {
  1910. pr_err("%s: Memory for va_priv does not exist\n",
  1911. __func__);
  1912. return;
  1913. }
  1914. if (!va_priv->dev) {
  1915. pr_err("%s: VA dev does not exist\n", __func__);
  1916. return;
  1917. }
  1918. if (!va_priv->dev->of_node) {
  1919. dev_err(va_priv->dev,
  1920. "%s: DT node for va_priv does not exist\n", __func__);
  1921. return;
  1922. }
  1923. platdata = &va_priv->swr_plat_data;
  1924. va_priv->child_count = 0;
  1925. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1926. va_swr_master_node = false;
  1927. if (strnstr(node->name, "va_swr_master",
  1928. strlen("va_swr_master")) != NULL)
  1929. va_swr_master_node = true;
  1930. if (va_swr_master_node)
  1931. strlcpy(plat_dev_name, "va_swr_ctrl",
  1932. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1933. else
  1934. strlcpy(plat_dev_name, node->name,
  1935. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1936. pdev = platform_device_alloc(plat_dev_name, -1);
  1937. if (!pdev) {
  1938. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1939. __func__);
  1940. ret = -ENOMEM;
  1941. goto err;
  1942. }
  1943. pdev->dev.parent = va_priv->dev;
  1944. pdev->dev.of_node = node;
  1945. if (va_swr_master_node) {
  1946. ret = platform_device_add_data(pdev, platdata,
  1947. sizeof(*platdata));
  1948. if (ret) {
  1949. dev_err(&pdev->dev,
  1950. "%s: cannot add plat data ctrl:%d\n",
  1951. __func__, ctrl_num);
  1952. goto fail_pdev_add;
  1953. }
  1954. }
  1955. ret = platform_device_add(pdev);
  1956. if (ret) {
  1957. dev_err(&pdev->dev,
  1958. "%s: Cannot add platform device\n",
  1959. __func__);
  1960. goto fail_pdev_add;
  1961. }
  1962. if (va_swr_master_node) {
  1963. temp = krealloc(swr_ctrl_data,
  1964. (ctrl_num + 1) * sizeof(
  1965. struct lpass_cdc_va_macro_swr_ctrl_data),
  1966. GFP_KERNEL);
  1967. if (!temp) {
  1968. ret = -ENOMEM;
  1969. goto fail_pdev_add;
  1970. }
  1971. swr_ctrl_data = temp;
  1972. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  1973. ctrl_num++;
  1974. dev_dbg(&pdev->dev,
  1975. "%s: Added soundwire ctrl device(s)\n",
  1976. __func__);
  1977. va_priv->swr_ctrl_data = swr_ctrl_data;
  1978. }
  1979. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  1980. va_priv->pdev_child_devices[
  1981. va_priv->child_count++] = pdev;
  1982. else
  1983. goto err;
  1984. }
  1985. return;
  1986. fail_pdev_add:
  1987. for (count = 0; count < va_priv->child_count; count++)
  1988. platform_device_put(va_priv->pdev_child_devices[count]);
  1989. err:
  1990. return;
  1991. }
  1992. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  1993. u32 usecase, u32 size, void *data)
  1994. {
  1995. struct device *va_dev = NULL;
  1996. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1997. struct swrm_port_config port_cfg;
  1998. int ret = 0;
  1999. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2000. return -EINVAL;
  2001. memset(&port_cfg, 0, sizeof(port_cfg));
  2002. port_cfg.uc = usecase;
  2003. port_cfg.size = size;
  2004. port_cfg.params = data;
  2005. if (va_priv->swr_ctrl_data)
  2006. ret = swrm_wcd_notify(
  2007. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2008. SWR_SET_PORT_MAP, &port_cfg);
  2009. return ret;
  2010. }
  2011. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2012. u32 data)
  2013. {
  2014. struct device *va_dev = NULL;
  2015. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2016. u32 ipc_wakeup = data;
  2017. int ret = 0;
  2018. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2019. &va_priv, __func__))
  2020. return -EINVAL;
  2021. if (va_priv->swr_ctrl_data)
  2022. ret = swrm_wcd_notify(
  2023. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2024. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2025. return ret;
  2026. }
  2027. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2028. char __iomem *va_io_base)
  2029. {
  2030. memset(ops, 0, sizeof(struct macro_ops));
  2031. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2032. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2033. ops->init = lpass_cdc_va_macro_init;
  2034. ops->exit = lpass_cdc_va_macro_deinit;
  2035. ops->io_base = va_io_base;
  2036. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2037. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2038. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2039. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2040. }
  2041. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2042. {
  2043. struct macro_ops ops;
  2044. struct lpass_cdc_va_macro_priv *va_priv;
  2045. u32 va_base_addr, sample_rate = 0;
  2046. char __iomem *va_io_base;
  2047. const char *micb_supply_str = "va-vdd-micb-supply";
  2048. const char *micb_supply_str1 = "va-vdd-micb";
  2049. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2050. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2051. int ret = 0;
  2052. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2053. u32 default_clk_id = 0;
  2054. struct clk *lpass_audio_hw_vote = NULL;
  2055. u32 is_used_va_swr_gpio = 0;
  2056. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2057. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2058. GFP_KERNEL);
  2059. if (!va_priv)
  2060. return -ENOMEM;
  2061. va_priv->dev = &pdev->dev;
  2062. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2063. &va_base_addr);
  2064. if (ret) {
  2065. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2066. __func__, "reg");
  2067. return ret;
  2068. }
  2069. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2070. &sample_rate);
  2071. if (ret) {
  2072. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2073. __func__, sample_rate);
  2074. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2075. } else {
  2076. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2077. sample_rate, va_priv) ==
  2078. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2079. return -EINVAL;
  2080. }
  2081. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2082. NULL)) {
  2083. ret = of_property_read_u32(pdev->dev.of_node,
  2084. is_used_va_swr_gpio_dt,
  2085. &is_used_va_swr_gpio);
  2086. if (ret) {
  2087. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2088. __func__, is_used_va_swr_gpio_dt);
  2089. is_used_va_swr_gpio = 0;
  2090. }
  2091. }
  2092. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2093. "qcom,va-swr-gpios", 0);
  2094. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2095. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2096. __func__);
  2097. return -EINVAL;
  2098. }
  2099. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2100. is_used_va_swr_gpio) {
  2101. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2102. __func__);
  2103. return -EPROBE_DEFER;
  2104. }
  2105. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2106. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2107. if (!va_io_base) {
  2108. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2109. return -EINVAL;
  2110. }
  2111. va_priv->va_io_base = va_io_base;
  2112. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2113. if (IS_ERR(lpass_audio_hw_vote)) {
  2114. ret = PTR_ERR(lpass_audio_hw_vote);
  2115. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2116. __func__, "lpass_audio_hw_vote", ret);
  2117. lpass_audio_hw_vote = NULL;
  2118. ret = 0;
  2119. }
  2120. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2121. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2122. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2123. micb_supply_str1);
  2124. if (IS_ERR(va_priv->micb_supply)) {
  2125. ret = PTR_ERR(va_priv->micb_supply);
  2126. dev_err(&pdev->dev,
  2127. "%s:Failed to get micbias supply for VA Mic %d\n",
  2128. __func__, ret);
  2129. return ret;
  2130. }
  2131. ret = of_property_read_u32(pdev->dev.of_node,
  2132. micb_voltage_str,
  2133. &va_priv->micb_voltage);
  2134. if (ret) {
  2135. dev_err(&pdev->dev,
  2136. "%s:Looking up %s property in node %s failed\n",
  2137. __func__, micb_voltage_str,
  2138. pdev->dev.of_node->full_name);
  2139. return ret;
  2140. }
  2141. ret = of_property_read_u32(pdev->dev.of_node,
  2142. micb_current_str,
  2143. &va_priv->micb_current);
  2144. if (ret) {
  2145. dev_err(&pdev->dev,
  2146. "%s:Looking up %s property in node %s failed\n",
  2147. __func__, micb_current_str,
  2148. pdev->dev.of_node->full_name);
  2149. return ret;
  2150. }
  2151. }
  2152. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2153. &default_clk_id);
  2154. if (ret) {
  2155. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2156. __func__, "qcom,default-clk-id");
  2157. default_clk_id = VA_CORE_CLK;
  2158. }
  2159. va_priv->clk_id = VA_CORE_CLK;
  2160. va_priv->default_clk_id = default_clk_id;
  2161. if (is_used_va_swr_gpio) {
  2162. va_priv->reset_swr = true;
  2163. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2164. lpass_cdc_va_macro_add_child_devices);
  2165. va_priv->swr_plat_data.handle = (void *) va_priv;
  2166. va_priv->swr_plat_data.read = NULL;
  2167. va_priv->swr_plat_data.write = NULL;
  2168. va_priv->swr_plat_data.bulk_write = NULL;
  2169. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2170. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2171. va_priv->swr_plat_data.handle_irq = NULL;
  2172. mutex_init(&va_priv->swr_clk_lock);
  2173. }
  2174. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2175. mutex_init(&va_priv->mclk_lock);
  2176. dev_set_drvdata(&pdev->dev, va_priv);
  2177. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2178. ops.clk_id_req = va_priv->default_clk_id;
  2179. ops.default_clk_id = va_priv->default_clk_id;
  2180. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2181. if (ret < 0) {
  2182. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2183. goto reg_macro_fail;
  2184. }
  2185. if (is_used_va_swr_gpio)
  2186. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2187. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2188. pm_runtime_use_autosuspend(&pdev->dev);
  2189. pm_runtime_set_suspended(&pdev->dev);
  2190. pm_suspend_ignore_children(&pdev->dev, true);
  2191. pm_runtime_enable(&pdev->dev);
  2192. return ret;
  2193. reg_macro_fail:
  2194. mutex_destroy(&va_priv->mclk_lock);
  2195. if (is_used_va_swr_gpio)
  2196. mutex_destroy(&va_priv->swr_clk_lock);
  2197. return ret;
  2198. }
  2199. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2200. {
  2201. struct lpass_cdc_va_macro_priv *va_priv;
  2202. int count = 0;
  2203. va_priv = dev_get_drvdata(&pdev->dev);
  2204. if (!va_priv)
  2205. return -EINVAL;
  2206. if (va_priv->is_used_va_swr_gpio) {
  2207. if (va_priv->swr_ctrl_data)
  2208. kfree(va_priv->swr_ctrl_data);
  2209. for (count = 0; count < va_priv->child_count &&
  2210. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2211. platform_device_unregister(
  2212. va_priv->pdev_child_devices[count]);
  2213. }
  2214. pm_runtime_disable(&pdev->dev);
  2215. pm_runtime_set_suspended(&pdev->dev);
  2216. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2217. mutex_destroy(&va_priv->mclk_lock);
  2218. if (va_priv->is_used_va_swr_gpio)
  2219. mutex_destroy(&va_priv->swr_clk_lock);
  2220. return 0;
  2221. }
  2222. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2223. {.compatible = "qcom,lpass-cdc-va-macro"},
  2224. {}
  2225. };
  2226. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2227. SET_SYSTEM_SLEEP_PM_OPS(
  2228. pm_runtime_force_suspend,
  2229. pm_runtime_force_resume
  2230. )
  2231. SET_RUNTIME_PM_OPS(
  2232. lpass_cdc_runtime_suspend,
  2233. lpass_cdc_runtime_resume,
  2234. NULL
  2235. )
  2236. };
  2237. static struct platform_driver lpass_cdc_va_macro_driver = {
  2238. .driver = {
  2239. .name = "lpass_cdc_va_macro",
  2240. .owner = THIS_MODULE,
  2241. .pm = &lpass_cdc_dev_pm_ops,
  2242. .of_match_table = lpass_cdc_va_macro_dt_match,
  2243. .suppress_bind_attrs = true,
  2244. },
  2245. .probe = lpass_cdc_va_macro_probe,
  2246. .remove = lpass_cdc_va_macro_remove,
  2247. };
  2248. module_platform_driver(lpass_cdc_va_macro_driver);
  2249. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2250. MODULE_LICENSE("GPL v2");