htt_stats.h 271 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /* keep this last */
  398. HTT_DBG_NUM_EXT_STATS = 256,
  399. };
  400. /*
  401. * Macros to get/set the bit field in config param[3] that indicates to
  402. * clear corresponding per peer stats specified by config param 1
  403. */
  404. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  405. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  406. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  407. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  408. HTT_DBG_EXT_PEER_STATS_RESET_S)
  409. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  410. do { \
  411. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  412. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  413. } while (0)
  414. #define HTT_STATS_SUBTYPE_MAX 16
  415. /* htt_mu_stats_upload_t
  416. * Enumerations for specifying whether to upload all MU stats in response to
  417. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  418. */
  419. typedef enum {
  420. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  421. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  422. * (note: included OFDMA stats are limited to 11ax)
  423. */
  424. HTT_UPLOAD_MU_STATS,
  425. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  426. HTT_UPLOAD_MU_MIMO_STATS,
  427. /* HTT_UPLOAD_MU_OFDMA_STATS:
  428. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  429. */
  430. HTT_UPLOAD_MU_OFDMA_STATS,
  431. HTT_UPLOAD_DL_MU_MIMO_STATS,
  432. HTT_UPLOAD_UL_MU_MIMO_STATS,
  433. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  434. * upload DL MU-OFDMA stats (note: 11ax only stats)
  435. */
  436. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  437. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  438. * upload UL MU-OFDMA stats (note: 11ax only stats)
  439. */
  440. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  441. /*
  442. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  443. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  444. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  445. */
  446. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  447. /*
  448. * Upload BE DL MU-OFDMA
  449. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  450. */
  451. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  452. /*
  453. * Upload BE UL MU-OFDMA
  454. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  455. */
  456. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  457. } htt_mu_stats_upload_t;
  458. /* htt_tx_rate_stats_upload_t
  459. * Enumerations for specifying which stats to upload in response to
  460. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  461. */
  462. typedef enum {
  463. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  464. *
  465. * TLV: htt_tx_pdev_rate_stats_tlv
  466. */
  467. HTT_TX_RATE_STATS_DEFAULT,
  468. /*
  469. * Upload 11be OFDMA TX stats
  470. *
  471. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  472. */
  473. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  474. } htt_tx_rate_stats_upload_t;
  475. /* htt_rx_ul_trigger_stats_upload_t
  476. * Enumerations for specifying which stats to upload in response to
  477. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  478. */
  479. typedef enum {
  480. /* Upload 11ax UL OFDMA RX Trigger stats
  481. *
  482. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  483. */
  484. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  485. /*
  486. * Upload 11be UL OFDMA RX Trigger stats
  487. *
  488. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  489. */
  490. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  491. } htt_rx_ul_trigger_stats_upload_t;
  492. /*
  493. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  494. * provided by the host as one of the config param elements in
  495. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  496. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  497. */
  498. typedef enum {
  499. /*
  500. * Upload 11ax UL MUMIMO RX Trigger stats
  501. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  502. */
  503. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  504. /*
  505. * Upload 11be UL MUMIMO RX Trigger stats
  506. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  507. */
  508. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  509. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  510. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  511. * Enumerations for specifying which stats to upload in response to
  512. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  513. */
  514. typedef enum {
  515. /* upload 11ax TXBF OFDMA stats
  516. *
  517. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  518. */
  519. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  520. /*
  521. * Upload 11be TXBF OFDMA stats
  522. *
  523. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  524. */
  525. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  526. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  527. #define HTT_STATS_MAX_STRING_SZ32 4
  528. #define HTT_STATS_MACID_INVALID 0xff
  529. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  530. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  531. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  532. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  533. typedef enum {
  534. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  535. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  536. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  537. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  538. } htt_tx_pdev_underrun_enum;
  539. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  540. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  541. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  542. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  543. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  544. * DEPRECATED - num sched tx mode max is 8
  545. */
  546. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  547. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  548. #define HTT_RX_STATS_REFILL_MAX_RING 4
  549. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  550. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  551. /* Bytes stored in little endian order */
  552. /* Length should be multiple of DWORD */
  553. typedef struct {
  554. htt_tlv_hdr_t tlv_hdr;
  555. A_UINT32 data[1]; /* Can be variable length */
  556. } htt_stats_string_tlv;
  557. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  558. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  559. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  560. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  561. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  562. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  563. do { \
  564. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  565. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  566. } while (0)
  567. /* == TX PDEV STATS == */
  568. typedef struct {
  569. htt_tlv_hdr_t tlv_hdr;
  570. /**
  571. * BIT [ 7 : 0] :- mac_id
  572. * BIT [31 : 8] :- reserved
  573. */
  574. A_UINT32 mac_id__word;
  575. /** Num PPDUs queued to HW */
  576. A_UINT32 hw_queued;
  577. /** Num PPDUs reaped from HW */
  578. A_UINT32 hw_reaped;
  579. /** Num underruns */
  580. A_UINT32 underrun;
  581. /** Num HW Paused counter */
  582. A_UINT32 hw_paused;
  583. /** Num HW flush counter */
  584. A_UINT32 hw_flush;
  585. /** Num HW filtered counter */
  586. A_UINT32 hw_filt;
  587. /** Num PPDUs cleaned up in TX abort */
  588. A_UINT32 tx_abort;
  589. /** Num MPDUs requeued by SW */
  590. A_UINT32 mpdu_requed;
  591. /** excessive retries */
  592. A_UINT32 tx_xretry;
  593. /** Last used data hw rate code */
  594. A_UINT32 data_rc;
  595. /** frames dropped due to excessive SW retries */
  596. A_UINT32 mpdu_dropped_xretry;
  597. /** illegal rate phy errors */
  598. A_UINT32 illgl_rate_phy_err;
  599. /** wal pdev continuous xretry */
  600. A_UINT32 cont_xretry;
  601. /** wal pdev tx timeout */
  602. A_UINT32 tx_timeout;
  603. /** wal pdev resets */
  604. A_UINT32 pdev_resets;
  605. /** PHY/BB underrun */
  606. A_UINT32 phy_underrun;
  607. /** MPDU is more than txop limit */
  608. A_UINT32 txop_ovf;
  609. /** Number of Sequences posted */
  610. A_UINT32 seq_posted;
  611. /** Number of Sequences failed queueing */
  612. A_UINT32 seq_failed_queueing;
  613. /** Number of Sequences completed */
  614. A_UINT32 seq_completed;
  615. /** Number of Sequences restarted */
  616. A_UINT32 seq_restarted;
  617. /** Number of MU Sequences posted */
  618. A_UINT32 mu_seq_posted;
  619. /** Number of time HW ring is paused between seq switch within ISR */
  620. A_UINT32 seq_switch_hw_paused;
  621. /** Number of times seq continuation in DSR */
  622. A_UINT32 next_seq_posted_dsr;
  623. /** Number of times seq continuation in ISR */
  624. A_UINT32 seq_posted_isr;
  625. /** Number of seq_ctrl cached. */
  626. A_UINT32 seq_ctrl_cached;
  627. /** Number of MPDUs successfully transmitted */
  628. A_UINT32 mpdu_count_tqm;
  629. /** Number of MSDUs successfully transmitted */
  630. A_UINT32 msdu_count_tqm;
  631. /** Number of MPDUs dropped */
  632. A_UINT32 mpdu_removed_tqm;
  633. /** Number of MSDUs dropped */
  634. A_UINT32 msdu_removed_tqm;
  635. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  636. A_UINT32 mpdus_sw_flush;
  637. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  638. A_UINT32 mpdus_hw_filter;
  639. /**
  640. * Num MPDUs truncated by PDG
  641. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  642. */
  643. A_UINT32 mpdus_truncated;
  644. /** Num MPDUs that was tried but didn't receive ACK or BA */
  645. A_UINT32 mpdus_ack_failed;
  646. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  647. A_UINT32 mpdus_expired;
  648. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  649. A_UINT32 mpdus_seq_hw_retry;
  650. /** Num of TQM acked cmds processed */
  651. A_UINT32 ack_tlv_proc;
  652. /** coex_abort_mpdu_cnt valid */
  653. A_UINT32 coex_abort_mpdu_cnt_valid;
  654. /** coex_abort_mpdu_cnt from TX FES stats */
  655. A_UINT32 coex_abort_mpdu_cnt;
  656. /**
  657. * Number of total PPDUs
  658. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  659. */
  660. A_UINT32 num_total_ppdus_tried_ota;
  661. /** Number of data PPDUs tried over the air (OTA) */
  662. A_UINT32 num_data_ppdus_tried_ota;
  663. /** Num Local control/mgmt frames (MSDUs) queued */
  664. A_UINT32 local_ctrl_mgmt_enqued;
  665. /**
  666. * Num Local control/mgmt frames (MSDUs) done
  667. * It includes all local ctrl/mgmt completions
  668. * (acked, no ack, flush, TTL, etc)
  669. */
  670. A_UINT32 local_ctrl_mgmt_freed;
  671. /** Num Local data frames (MSDUs) queued */
  672. A_UINT32 local_data_enqued;
  673. /**
  674. * Num Local data frames (MSDUs) done
  675. * It includes all local data completions
  676. * (acked, no ack, flush, TTL, etc)
  677. */
  678. A_UINT32 local_data_freed;
  679. /** Num MPDUs tried by SW */
  680. A_UINT32 mpdu_tried;
  681. /** Num of waiting seq posted in ISR completion handler */
  682. A_UINT32 isr_wait_seq_posted;
  683. A_UINT32 tx_active_dur_us_low;
  684. A_UINT32 tx_active_dur_us_high;
  685. /** Number of MPDUs dropped after max retries */
  686. A_UINT32 remove_mpdus_max_retries;
  687. /** Num HTT cookies dispatched */
  688. A_UINT32 comp_delivered;
  689. /** successful ppdu transmissions */
  690. A_UINT32 ppdu_ok;
  691. /** Scheduler self triggers */
  692. A_UINT32 self_triggers;
  693. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  694. A_UINT32 tx_time_dur_data;
  695. /** Num of times sequence terminated due to ppdu duration < burst limit */
  696. A_UINT32 seq_qdepth_repost_stop;
  697. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  698. A_UINT32 mu_seq_min_msdu_repost_stop;
  699. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  700. A_UINT32 seq_min_msdu_repost_stop;
  701. /** Num of times sequence terminated due to no TXOP available */
  702. A_UINT32 seq_txop_repost_stop;
  703. /** Num of times the next sequence got cancelled */
  704. A_UINT32 next_seq_cancel;
  705. /** Num of times fes offset was misaligned */
  706. A_UINT32 fes_offsets_err_cnt;
  707. /** Num of times peer denylisted for MU-MIMO transmission */
  708. A_UINT32 num_mu_peer_blacklisted;
  709. /** Num of times mu_ofdma seq posted */
  710. A_UINT32 mu_ofdma_seq_posted;
  711. /** Num of times UL MU MIMO seq posted */
  712. A_UINT32 ul_mumimo_seq_posted;
  713. /** Num of times UL OFDMA seq posted */
  714. A_UINT32 ul_ofdma_seq_posted;
  715. /** Num of times Thermal module suspended scheduler */
  716. A_UINT32 thermal_suspend_cnt;
  717. /** Num of times DFS module suspended scheduler */
  718. A_UINT32 dfs_suspend_cnt;
  719. /** Num of times TX abort module suspended scheduler */
  720. A_UINT32 tx_abort_suspend_cnt;
  721. /**
  722. * This field is a target-specific bit mask of suspended PPDU tx queues.
  723. * Since the bit mask definition is different for different targets,
  724. * this field is not meant for general use, but rather for debugging use.
  725. */
  726. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  727. /**
  728. * Last SCHEDULER suspend reason
  729. * 1 -> Thermal Module
  730. * 2 -> DFS Module
  731. * 3 -> Tx Abort Module
  732. */
  733. A_UINT32 last_suspend_reason;
  734. /** Num of dynamic mimo ps dlmumimo sequences posted */
  735. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  736. /** Num of times su bf sequences are denylisted */
  737. A_UINT32 num_su_txbf_denylisted;
  738. } htt_tx_pdev_stats_cmn_tlv;
  739. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  740. /* NOTE: Variable length TLV, use length spec to infer array size */
  741. typedef struct {
  742. htt_tlv_hdr_t tlv_hdr;
  743. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  744. } htt_tx_pdev_stats_urrn_tlv_v;
  745. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  746. /* NOTE: Variable length TLV, use length spec to infer array size */
  747. typedef struct {
  748. htt_tlv_hdr_t tlv_hdr;
  749. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  750. } htt_tx_pdev_stats_flush_tlv_v;
  751. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  752. /* NOTE: Variable length TLV, use length spec to infer array size */
  753. typedef struct {
  754. htt_tlv_hdr_t tlv_hdr;
  755. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  756. } htt_tx_pdev_stats_sifs_tlv_v;
  757. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  758. /* NOTE: Variable length TLV, use length spec to infer array size */
  759. typedef struct {
  760. htt_tlv_hdr_t tlv_hdr;
  761. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  762. } htt_tx_pdev_stats_phy_err_tlv_v;
  763. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  764. /* NOTE: Variable length TLV, use length spec to infer array size */
  765. typedef struct {
  766. htt_tlv_hdr_t tlv_hdr;
  767. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  768. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  769. typedef struct {
  770. htt_tlv_hdr_t tlv_hdr;
  771. A_UINT32 num_data_ppdus_legacy_su;
  772. A_UINT32 num_data_ppdus_ac_su;
  773. A_UINT32 num_data_ppdus_ax_su;
  774. A_UINT32 num_data_ppdus_ac_su_txbf;
  775. A_UINT32 num_data_ppdus_ax_su_txbf;
  776. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  777. typedef enum {
  778. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  779. HTT_TX_WAL_ISR_SCHED_FILTER,
  780. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  781. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  782. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  783. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  784. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  785. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  786. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  787. } htt_tx_wal_tx_isr_sched_status;
  788. /* [0]- nr4 , [1]- nr8 */
  789. #define HTT_STATS_NUM_NR_BINS 2
  790. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  791. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  792. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  793. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  794. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  795. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  796. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  797. typedef enum {
  798. HTT_STATS_HWMODE_AC = 0,
  799. HTT_STATS_HWMODE_AX = 1,
  800. HTT_STATS_HWMODE_BE = 2,
  801. } htt_stats_hw_mode;
  802. typedef struct {
  803. htt_tlv_hdr_t tlv_hdr;
  804. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  805. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  806. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  807. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  808. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  809. } htt_pdev_mu_ppdu_dist_tlv_v;
  810. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  811. /* NOTE: Variable length TLV, use length spec to infer array size .
  812. *
  813. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  814. * The tries here is the count of the MPDUS within a PPDU that the
  815. * HW had attempted to transmit on air, for the HWSCH Schedule
  816. * command submitted by FW.It is not the retry attempts.
  817. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  818. * 10 bins in this histogram. They are defined in FW using the
  819. * following macros
  820. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  821. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  822. *
  823. */
  824. typedef struct {
  825. htt_tlv_hdr_t tlv_hdr;
  826. A_UINT32 hist_bin_size;
  827. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  828. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  829. typedef struct {
  830. htt_tlv_hdr_t tlv_hdr;
  831. /* Num MGMT MPDU transmitted by the target */
  832. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  833. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  834. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  835. * TLV_TAGS:
  836. * - HTT_STATS_TX_PDEV_CMN_TAG
  837. * - HTT_STATS_TX_PDEV_URRN_TAG
  838. * - HTT_STATS_TX_PDEV_SIFS_TAG
  839. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  840. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  841. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  842. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  843. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  844. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  845. * - HTT_STATS_MU_PPDU_DIST_TAG
  846. */
  847. /* NOTE:
  848. * This structure is for documentation, and cannot be safely used directly.
  849. * Instead, use the constituent TLV structures to fill/parse.
  850. */
  851. typedef struct _htt_tx_pdev_stats {
  852. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  853. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  854. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  855. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  856. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  857. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  858. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  859. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  860. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  861. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  862. } htt_tx_pdev_stats_t;
  863. /* == SOC ERROR STATS == */
  864. /* =============== PDEV ERROR STATS ============== */
  865. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  866. typedef struct {
  867. htt_tlv_hdr_t tlv_hdr;
  868. /* Stored as little endian */
  869. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  870. A_UINT32 mask;
  871. A_UINT32 count;
  872. } htt_hw_stats_intr_misc_tlv;
  873. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  874. typedef struct {
  875. htt_tlv_hdr_t tlv_hdr;
  876. /* Stored as little endian */
  877. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  878. A_UINT32 count;
  879. } htt_hw_stats_wd_timeout_tlv;
  880. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  881. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  882. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  883. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  884. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  885. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  886. do { \
  887. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  888. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  889. } while (0)
  890. typedef struct {
  891. htt_tlv_hdr_t tlv_hdr;
  892. /* BIT [ 7 : 0] :- mac_id
  893. * BIT [31 : 8] :- reserved
  894. */
  895. A_UINT32 mac_id__word;
  896. A_UINT32 tx_abort;
  897. A_UINT32 tx_abort_fail_count;
  898. A_UINT32 rx_abort;
  899. A_UINT32 rx_abort_fail_count;
  900. A_UINT32 warm_reset;
  901. A_UINT32 cold_reset;
  902. A_UINT32 tx_flush;
  903. A_UINT32 tx_glb_reset;
  904. A_UINT32 tx_txq_reset;
  905. A_UINT32 rx_timeout_reset;
  906. A_UINT32 mac_cold_reset_restore_cal;
  907. A_UINT32 mac_cold_reset;
  908. A_UINT32 mac_warm_reset;
  909. A_UINT32 mac_only_reset;
  910. A_UINT32 phy_warm_reset;
  911. A_UINT32 phy_warm_reset_ucode_trig;
  912. A_UINT32 mac_warm_reset_restore_cal;
  913. A_UINT32 mac_sfm_reset;
  914. A_UINT32 phy_warm_reset_m3_ssr;
  915. A_UINT32 phy_warm_reset_reason_phy_m3;
  916. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  917. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  918. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  919. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  920. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  921. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  922. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  923. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  924. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  925. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  926. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  927. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  928. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  929. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  930. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  931. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  932. A_UINT32 fw_rx_rings_reset;
  933. /**
  934. * Num of iterations rx leak prevention successfully done.
  935. */
  936. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  937. /**
  938. * Num of rx descs successfully saved by rx leak prevention.
  939. */
  940. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  941. /*
  942. * Stats to debug reason Rx leak prevention
  943. * was not required to be kicked in.
  944. */
  945. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  946. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  947. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  948. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  949. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  950. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  951. A_UINT32 rx_dest_drain_prerequisite_invld;
  952. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  953. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  954. } htt_hw_stats_pdev_errs_tlv;
  955. typedef struct {
  956. htt_tlv_hdr_t tlv_hdr;
  957. /* BIT [ 7 : 0] :- mac_id
  958. * BIT [31 : 8] :- reserved
  959. */
  960. A_UINT32 mac_id__word;
  961. A_UINT32 last_unpause_ppdu_id;
  962. A_UINT32 hwsch_unpause_wait_tqm_write;
  963. A_UINT32 hwsch_dummy_tlv_skipped;
  964. A_UINT32 hwsch_misaligned_offset_received;
  965. A_UINT32 hwsch_reset_count;
  966. A_UINT32 hwsch_dev_reset_war;
  967. A_UINT32 hwsch_delayed_pause;
  968. A_UINT32 hwsch_long_delayed_pause;
  969. A_UINT32 sch_rx_ppdu_no_response;
  970. A_UINT32 sch_selfgen_response;
  971. A_UINT32 sch_rx_sifs_resp_trigger;
  972. } htt_hw_stats_whal_tx_tlv;
  973. typedef struct {
  974. htt_tlv_hdr_t tlv_hdr;
  975. /**
  976. * BIT [ 7 : 0] :- mac_id
  977. * BIT [31 : 8] :- reserved
  978. */
  979. union {
  980. struct {
  981. A_UINT32 mac_id: 8,
  982. reserved: 24;
  983. };
  984. A_UINT32 mac_id__word;
  985. };
  986. /**
  987. * hw_wars is a variable-length array, with each element counting
  988. * the number of occurrences of the corresponding type of HW WAR.
  989. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  990. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  991. * The target has an internal HW WAR mapping that it uses to keep
  992. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  993. */
  994. A_UINT32 hw_wars[1/*or more*/];
  995. } htt_hw_war_stats_tlv;
  996. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  997. * TLV_TAGS:
  998. * - HTT_STATS_HW_PDEV_ERRS_TAG
  999. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1000. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1001. * - HTT_STATS_WHAL_TX_TAG
  1002. * - HTT_STATS_HW_WAR_TAG
  1003. */
  1004. /* NOTE:
  1005. * This structure is for documentation, and cannot be safely used directly.
  1006. * Instead, use the constituent TLV structures to fill/parse.
  1007. */
  1008. typedef struct _htt_pdev_err_stats {
  1009. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1010. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1011. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1012. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1013. htt_hw_war_stats_tlv hw_war;
  1014. } htt_hw_err_stats_t;
  1015. /* ============ PEER STATS ============ */
  1016. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1017. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1018. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1019. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1020. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1021. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1022. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1023. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1024. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1025. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1026. do { \
  1027. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1028. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1029. } while (0)
  1030. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1031. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1032. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1033. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1034. do { \
  1035. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1036. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1037. } while (0)
  1038. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1039. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1040. HTT_MSDU_FLOW_STATS_DROP_S)
  1041. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1042. do { \
  1043. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1044. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1045. } while (0)
  1046. typedef struct _htt_msdu_flow_stats_tlv {
  1047. htt_tlv_hdr_t tlv_hdr;
  1048. A_UINT32 last_update_timestamp;
  1049. A_UINT32 last_add_timestamp;
  1050. A_UINT32 last_remove_timestamp;
  1051. A_UINT32 total_processed_msdu_count;
  1052. A_UINT32 cur_msdu_count_in_flowq;
  1053. /** This will help to find which peer_id is stuck state */
  1054. A_UINT32 sw_peer_id;
  1055. /**
  1056. * BIT [15 : 0] :- tx_flow_number
  1057. * BIT [19 : 16] :- tid_num
  1058. * BIT [20 : 20] :- drop_rule
  1059. * BIT [31 : 21] :- reserved
  1060. */
  1061. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1062. A_UINT32 last_cycle_enqueue_count;
  1063. A_UINT32 last_cycle_dequeue_count;
  1064. A_UINT32 last_cycle_drop_count;
  1065. /**
  1066. * BIT [15 : 0] :- current_drop_th
  1067. * BIT [31 : 16] :- reserved
  1068. */
  1069. A_UINT32 current_drop_th;
  1070. } htt_msdu_flow_stats_tlv;
  1071. #define MAX_HTT_TID_NAME 8
  1072. /* DWORD sw_peer_id__tid_num */
  1073. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1074. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1075. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1076. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1077. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1078. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1079. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1080. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1081. do { \
  1082. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1083. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1084. } while (0)
  1085. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1086. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1087. HTT_TX_TID_STATS_TID_NUM_S)
  1088. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1089. do { \
  1090. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1091. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1092. } while (0)
  1093. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1094. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1095. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1096. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1097. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1098. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1099. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1100. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1101. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1102. do { \
  1103. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1104. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1105. } while (0)
  1106. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1107. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1108. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1109. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1110. do { \
  1111. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1112. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1113. } while (0)
  1114. /* Tidq stats */
  1115. typedef struct _htt_tx_tid_stats_tlv {
  1116. htt_tlv_hdr_t tlv_hdr;
  1117. /** Stored as little endian */
  1118. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1119. /**
  1120. * BIT [15 : 0] :- sw_peer_id
  1121. * BIT [31 : 16] :- tid_num
  1122. */
  1123. A_UINT32 sw_peer_id__tid_num;
  1124. /**
  1125. * BIT [ 7 : 0] :- num_sched_pending
  1126. * BIT [15 : 8] :- num_ppdu_in_hwq
  1127. * BIT [31 : 16] :- reserved
  1128. */
  1129. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1130. A_UINT32 tid_flags;
  1131. /** per tid # of hw_queued ppdu */
  1132. A_UINT32 hw_queued;
  1133. /** number of per tid successful PPDU */
  1134. A_UINT32 hw_reaped;
  1135. /** per tid Num MPDUs filtered by HW */
  1136. A_UINT32 mpdus_hw_filter;
  1137. A_UINT32 qdepth_bytes;
  1138. A_UINT32 qdepth_num_msdu;
  1139. A_UINT32 qdepth_num_mpdu;
  1140. A_UINT32 last_scheduled_tsmp;
  1141. A_UINT32 pause_module_id;
  1142. A_UINT32 block_module_id;
  1143. /** tid tx airtime in sec */
  1144. A_UINT32 tid_tx_airtime;
  1145. } htt_tx_tid_stats_tlv;
  1146. /* Tidq stats */
  1147. typedef struct _htt_tx_tid_stats_v1_tlv {
  1148. htt_tlv_hdr_t tlv_hdr;
  1149. /** Stored as little endian */
  1150. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1151. /**
  1152. * BIT [15 : 0] :- sw_peer_id
  1153. * BIT [31 : 16] :- tid_num
  1154. */
  1155. A_UINT32 sw_peer_id__tid_num;
  1156. /**
  1157. * BIT [ 7 : 0] :- num_sched_pending
  1158. * BIT [15 : 8] :- num_ppdu_in_hwq
  1159. * BIT [31 : 16] :- reserved
  1160. */
  1161. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1162. A_UINT32 tid_flags;
  1163. /** Max qdepth in bytes reached by this tid */
  1164. A_UINT32 max_qdepth_bytes;
  1165. /** number of msdus qdepth reached max */
  1166. A_UINT32 max_qdepth_n_msdus;
  1167. A_UINT32 rsvd;
  1168. A_UINT32 qdepth_bytes;
  1169. A_UINT32 qdepth_num_msdu;
  1170. A_UINT32 qdepth_num_mpdu;
  1171. A_UINT32 last_scheduled_tsmp;
  1172. A_UINT32 pause_module_id;
  1173. A_UINT32 block_module_id;
  1174. /** tid tx airtime in sec */
  1175. A_UINT32 tid_tx_airtime;
  1176. A_UINT32 allow_n_flags;
  1177. /**
  1178. * BIT [15 : 0] :- sendn_frms_allowed
  1179. * BIT [31 : 16] :- reserved
  1180. */
  1181. A_UINT32 sendn_frms_allowed;
  1182. } htt_tx_tid_stats_v1_tlv;
  1183. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1184. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1185. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1186. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1187. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1188. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1189. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1190. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1191. do { \
  1192. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1193. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1194. } while (0)
  1195. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1196. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1197. HTT_RX_TID_STATS_TID_NUM_S)
  1198. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1199. do { \
  1200. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1201. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1202. } while (0)
  1203. typedef struct _htt_rx_tid_stats_tlv {
  1204. htt_tlv_hdr_t tlv_hdr;
  1205. /**
  1206. * BIT [15 : 0] : sw_peer_id
  1207. * BIT [31 : 16] : tid_num
  1208. */
  1209. A_UINT32 sw_peer_id__tid_num;
  1210. /** Stored as little endian */
  1211. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1212. /**
  1213. * dup_in_reorder not collected per tid for now,
  1214. * as there is no wal_peer back ptr in data rx peer.
  1215. */
  1216. A_UINT32 dup_in_reorder;
  1217. A_UINT32 dup_past_outside_window;
  1218. A_UINT32 dup_past_within_window;
  1219. /** Number of per tid MSDUs with flag of decrypt_err */
  1220. A_UINT32 rxdesc_err_decrypt;
  1221. /** tid rx airtime in sec */
  1222. A_UINT32 tid_rx_airtime;
  1223. } htt_rx_tid_stats_tlv;
  1224. #define HTT_MAX_COUNTER_NAME 8
  1225. typedef struct {
  1226. htt_tlv_hdr_t tlv_hdr;
  1227. /** Stored as little endian */
  1228. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1229. A_UINT32 count;
  1230. } htt_counter_tlv;
  1231. typedef struct {
  1232. htt_tlv_hdr_t tlv_hdr;
  1233. /** Number of rx PPDU */
  1234. A_UINT32 ppdu_cnt;
  1235. /** Number of rx MPDU */
  1236. A_UINT32 mpdu_cnt;
  1237. /** Number of rx MSDU */
  1238. A_UINT32 msdu_cnt;
  1239. /** pause bitmap */
  1240. A_UINT32 pause_bitmap;
  1241. /** block bitmap */
  1242. A_UINT32 block_bitmap;
  1243. /** current timestamp */
  1244. A_UINT32 current_timestamp;
  1245. /** Peer cumulative tx airtime in sec */
  1246. A_UINT32 peer_tx_airtime;
  1247. /** Peer cumulative rx airtime in sec */
  1248. A_UINT32 peer_rx_airtime;
  1249. /** Peer current rssi in dBm */
  1250. A_INT32 rssi;
  1251. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1252. A_UINT32 peer_enqueued_count_low;
  1253. A_UINT32 peer_enqueued_count_high;
  1254. A_UINT32 peer_dequeued_count_low;
  1255. A_UINT32 peer_dequeued_count_high;
  1256. A_UINT32 peer_dropped_count_low;
  1257. A_UINT32 peer_dropped_count_high;
  1258. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1259. A_UINT32 ppdu_transmitted_bytes_low;
  1260. A_UINT32 ppdu_transmitted_bytes_high;
  1261. A_UINT32 peer_ttl_removed_count;
  1262. /**
  1263. * inactive_time
  1264. * Running duration of the time since last tx/rx activity by this peer,
  1265. * units = seconds.
  1266. * If the peer is currently active, this inactive_time will be 0x0.
  1267. */
  1268. A_UINT32 inactive_time;
  1269. /** Number of MPDUs dropped after max retries */
  1270. A_UINT32 remove_mpdus_max_retries;
  1271. } htt_peer_stats_cmn_tlv;
  1272. typedef struct {
  1273. htt_tlv_hdr_t tlv_hdr;
  1274. /** This enum type of HTT_PEER_TYPE */
  1275. A_UINT32 peer_type;
  1276. A_UINT32 sw_peer_id;
  1277. /**
  1278. * BIT [7 : 0] :- vdev_id
  1279. * BIT [15 : 8] :- pdev_id
  1280. * BIT [31 : 16] :- ast_indx
  1281. */
  1282. A_UINT32 vdev_pdev_ast_idx;
  1283. htt_mac_addr mac_addr;
  1284. A_UINT32 peer_flags;
  1285. A_UINT32 qpeer_flags;
  1286. } htt_peer_details_tlv;
  1287. typedef struct {
  1288. htt_tlv_hdr_t tlv_hdr;
  1289. A_UINT32 sw_peer_id;
  1290. A_UINT32 ast_index;
  1291. htt_mac_addr mac_addr;
  1292. A_UINT32
  1293. pdev_id : 2,
  1294. vdev_id : 8,
  1295. next_hop : 1,
  1296. mcast : 1,
  1297. monitor_direct : 1,
  1298. mesh_sta : 1,
  1299. mec : 1,
  1300. intra_bss : 1,
  1301. reserved : 16;
  1302. } htt_ast_entry_tlv;
  1303. typedef enum {
  1304. HTT_STATS_PREAM_OFDM,
  1305. HTT_STATS_PREAM_CCK,
  1306. HTT_STATS_PREAM_HT,
  1307. HTT_STATS_PREAM_VHT,
  1308. HTT_STATS_PREAM_HE,
  1309. HTT_STATS_PREAM_EHT,
  1310. HTT_STATS_PREAM_RSVD1,
  1311. HTT_STATS_PREAM_COUNT,
  1312. } HTT_STATS_PREAM_TYPE;
  1313. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1314. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1315. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1316. * GI Index 0: WHAL_GI_800
  1317. * GI Index 1: WHAL_GI_400
  1318. * GI Index 2: WHAL_GI_1600
  1319. * GI Index 3: WHAL_GI_3200
  1320. */
  1321. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1322. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1323. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1324. * bw index 0: rssi_pri20_chain0
  1325. * bw index 1: rssi_ext20_chain0
  1326. * bw index 2: rssi_ext40_low20_chain0
  1327. * bw index 3: rssi_ext40_high20_chain0
  1328. */
  1329. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1330. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1331. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1332. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1333. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1334. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1335. */
  1336. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1337. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1338. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1339. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1340. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1341. typedef struct _htt_tx_peer_rate_stats_tlv {
  1342. htt_tlv_hdr_t tlv_hdr;
  1343. /** Number of tx LDPC packets */
  1344. A_UINT32 tx_ldpc;
  1345. /** Number of tx RTS packets */
  1346. A_UINT32 rts_cnt;
  1347. /** RSSI value of last ack packet (units = dB above noise floor) */
  1348. A_UINT32 ack_rssi;
  1349. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1350. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1351. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1352. /**
  1353. * element 0,1, ...7 -> NSS 1,2, ...8
  1354. */
  1355. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1356. /**
  1357. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1358. */
  1359. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1360. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1361. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1362. /**
  1363. * Counters to track number of tx packets in each GI
  1364. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1365. */
  1366. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1367. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1368. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1369. /** Stats for MCS 12/13 */
  1370. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1371. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1372. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1373. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1374. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1375. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1376. } htt_tx_peer_rate_stats_tlv;
  1377. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1378. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1379. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1380. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1381. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1382. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1383. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1384. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1385. typedef struct _htt_rx_peer_rate_stats_tlv {
  1386. htt_tlv_hdr_t tlv_hdr;
  1387. A_UINT32 nsts;
  1388. /** Number of rx LDPC packets */
  1389. A_UINT32 rx_ldpc;
  1390. /** Number of rx RTS packets */
  1391. A_UINT32 rts_cnt;
  1392. /** units = dB above noise floor */
  1393. A_UINT32 rssi_mgmt;
  1394. /** units = dB above noise floor */
  1395. A_UINT32 rssi_data;
  1396. /** units = dB above noise floor */
  1397. A_UINT32 rssi_comb;
  1398. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1399. /**
  1400. * element 0,1, ...7 -> NSS 1,2, ...8
  1401. */
  1402. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1403. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1404. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1405. /**
  1406. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1407. */
  1408. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1409. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1410. /** units = dB above noise floor */
  1411. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1412. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1413. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1414. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1415. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1416. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1417. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1418. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1419. /* per_chain_rssi_pkt_type:
  1420. * This field shows what type of rx frame the per-chain RSSI was computed
  1421. * on, by recording the frame type and sub-type as bit-fields within this
  1422. * field:
  1423. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1424. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1425. * BIT [31 : 8] :- Reserved
  1426. */
  1427. A_UINT32 per_chain_rssi_pkt_type;
  1428. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1429. /** PPDU level */
  1430. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1431. /** PPDU level */
  1432. A_UINT32 rx_ulmumimo_data_ppdu;
  1433. /** MPDU level */
  1434. A_UINT32 rx_ulmumimo_mpdu_ok;
  1435. /** mpdu level */
  1436. A_UINT32 rx_ulmumimo_mpdu_fail;
  1437. /** units = dB above noise floor */
  1438. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1439. /** Stats for MCS 12/13 */
  1440. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1441. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1442. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1443. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1444. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1445. } htt_rx_peer_rate_stats_tlv;
  1446. typedef enum {
  1447. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1448. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1449. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1450. } htt_peer_stats_req_mode_t;
  1451. typedef enum {
  1452. HTT_PEER_STATS_CMN_TLV = 0,
  1453. HTT_PEER_DETAILS_TLV = 1,
  1454. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1455. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1456. HTT_TX_TID_STATS_TLV = 4,
  1457. HTT_RX_TID_STATS_TLV = 5,
  1458. HTT_MSDU_FLOW_STATS_TLV = 6,
  1459. HTT_PEER_SCHED_STATS_TLV = 7,
  1460. HTT_PEER_STATS_MAX_TLV = 31,
  1461. } htt_peer_stats_tlv_enum;
  1462. typedef struct {
  1463. htt_tlv_hdr_t tlv_hdr;
  1464. A_UINT32 peer_id;
  1465. /** Num of DL schedules for peer */
  1466. A_UINT32 num_sched_dl;
  1467. /** Num od UL schedules for peer */
  1468. A_UINT32 num_sched_ul;
  1469. /** Peer TX time */
  1470. A_UINT32 peer_tx_active_dur_us_low;
  1471. A_UINT32 peer_tx_active_dur_us_high;
  1472. /** Peer RX time */
  1473. A_UINT32 peer_rx_active_dur_us_low;
  1474. A_UINT32 peer_rx_active_dur_us_high;
  1475. A_UINT32 peer_curr_rate_kbps;
  1476. } htt_peer_sched_stats_tlv;
  1477. /* config_param0 */
  1478. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1479. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1480. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1481. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1482. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1483. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1484. do { \
  1485. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1486. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1487. } while (0)
  1488. /* DEPRECATED
  1489. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1490. * as an alias for the corrected macro name.
  1491. * If/when all references to the old name are removed, the definition of
  1492. * the old name will also be removed.
  1493. */
  1494. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1495. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1496. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1497. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1498. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1499. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1500. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1501. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1502. do { \
  1503. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1504. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1505. } while (0)
  1506. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1507. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1508. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1509. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1510. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1511. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1512. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1513. do { \
  1514. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1515. } while (0)
  1516. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1517. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1518. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1519. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1520. do { \
  1521. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1522. } while (0)
  1523. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1524. * TLV_TAGS:
  1525. * - HTT_STATS_PEER_STATS_CMN_TAG
  1526. * - HTT_STATS_PEER_DETAILS_TAG
  1527. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1528. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1529. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1530. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1531. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1532. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1533. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1534. */
  1535. /* NOTE:
  1536. * This structure is for documentation, and cannot be safely used directly.
  1537. * Instead, use the constituent TLV structures to fill/parse.
  1538. */
  1539. typedef struct _htt_peer_stats {
  1540. htt_peer_stats_cmn_tlv cmn_tlv;
  1541. htt_peer_details_tlv peer_details;
  1542. /* from g_rate_info_stats */
  1543. htt_tx_peer_rate_stats_tlv tx_rate;
  1544. htt_rx_peer_rate_stats_tlv rx_rate;
  1545. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1546. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1547. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1548. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1549. htt_peer_sched_stats_tlv peer_sched_stats;
  1550. } htt_peer_stats_t;
  1551. /* =========== ACTIVE PEER LIST ========== */
  1552. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1553. * TLV_TAGS:
  1554. * - HTT_STATS_PEER_DETAILS_TAG
  1555. */
  1556. /* NOTE:
  1557. * This structure is for documentation, and cannot be safely used directly.
  1558. * Instead, use the constituent TLV structures to fill/parse.
  1559. */
  1560. typedef struct {
  1561. htt_peer_details_tlv peer_details[1];
  1562. } htt_active_peer_details_list_t;
  1563. /* =========== MUMIMO HWQ stats =========== */
  1564. /* MU MIMO stats per hwQ */
  1565. typedef struct {
  1566. htt_tlv_hdr_t tlv_hdr;
  1567. /** number of MU MIMO schedules posted to HW */
  1568. A_UINT32 mu_mimo_sch_posted;
  1569. /** number of MU MIMO schedules failed to post */
  1570. A_UINT32 mu_mimo_sch_failed;
  1571. /** number of MU MIMO PPDUs posted to HW */
  1572. A_UINT32 mu_mimo_ppdu_posted;
  1573. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1574. typedef struct {
  1575. htt_tlv_hdr_t tlv_hdr;
  1576. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1577. A_UINT32 mu_mimo_mpdus_queued_usr;
  1578. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1579. A_UINT32 mu_mimo_mpdus_tried_usr;
  1580. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1581. A_UINT32 mu_mimo_mpdus_failed_usr;
  1582. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1583. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1584. /** 11AC DL MU MIMO BA not receieved, per user */
  1585. A_UINT32 mu_mimo_err_no_ba_usr;
  1586. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1587. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1588. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1589. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1590. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1591. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1592. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1593. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1594. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1595. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1596. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1597. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1598. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1599. do { \
  1600. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1601. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1602. } while (0)
  1603. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1604. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1605. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1606. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1607. do { \
  1608. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1609. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1610. } while (0)
  1611. typedef struct {
  1612. htt_tlv_hdr_t tlv_hdr;
  1613. /**
  1614. * BIT [ 7 : 0] :- mac_id
  1615. * BIT [15 : 8] :- hwq_id
  1616. * BIT [31 : 16] :- reserved
  1617. */
  1618. A_UINT32 mac_id__hwq_id__word;
  1619. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1620. /* NOTE:
  1621. * This structure is for documentation, and cannot be safely used directly.
  1622. * Instead, use the constituent TLV structures to fill/parse.
  1623. */
  1624. typedef struct {
  1625. struct _hwq_mu_mimo_stats {
  1626. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1627. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1628. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1629. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1630. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1631. } hwq[1];
  1632. } htt_tx_hwq_mu_mimo_stats_t;
  1633. /* == TX HWQ STATS == */
  1634. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1635. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1636. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1637. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1638. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1639. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1640. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1641. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1642. do { \
  1643. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1644. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1645. } while (0)
  1646. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1647. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1648. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1649. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1650. do { \
  1651. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1652. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1653. } while (0)
  1654. typedef struct {
  1655. htt_tlv_hdr_t tlv_hdr;
  1656. /**
  1657. * BIT [ 7 : 0] :- mac_id
  1658. * BIT [15 : 8] :- hwq_id
  1659. * BIT [31 : 16] :- reserved
  1660. */
  1661. A_UINT32 mac_id__hwq_id__word;
  1662. /*--- PPDU level stats */
  1663. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1664. A_UINT32 xretry;
  1665. /** Number of times sched cmd status reported mpdu underrun */
  1666. A_UINT32 underrun_cnt;
  1667. /** Number of times sched cmd is flushed */
  1668. A_UINT32 flush_cnt;
  1669. /** Number of times sched cmd is filtered */
  1670. A_UINT32 filt_cnt;
  1671. /** Number of times HWSCH uploaded null mpdu bitmap */
  1672. A_UINT32 null_mpdu_bmap;
  1673. /**
  1674. * Number of times user ack or BA TLV is not seen on FES ring
  1675. * where it is expected to be
  1676. */
  1677. A_UINT32 user_ack_failure;
  1678. /** Number of times TQM processed ack TLV received from HWSCH */
  1679. A_UINT32 ack_tlv_proc;
  1680. /** Cache latest processed scheduler ID received from ack BA TLV */
  1681. A_UINT32 sched_id_proc;
  1682. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1683. A_UINT32 null_mpdu_tx_count;
  1684. /**
  1685. * Number of times SW did not see any MPDU info bitmap TLV
  1686. * on FES status ring
  1687. */
  1688. A_UINT32 mpdu_bmap_not_recvd;
  1689. /*--- Selfgen stats per hwQ */
  1690. /** Number of SU/MU BAR frames posted to hwQ */
  1691. A_UINT32 num_bar;
  1692. /** Number of RTS frames posted to hwQ */
  1693. A_UINT32 rts;
  1694. /** Number of cts2self frames posted to hwQ */
  1695. A_UINT32 cts2self;
  1696. /** Number of qos null frames posted to hwQ */
  1697. A_UINT32 qos_null;
  1698. /*--- MPDU level stats */
  1699. /** mpdus tried Tx by HWSCH/TQM */
  1700. A_UINT32 mpdu_tried_cnt;
  1701. /** mpdus queued to HWSCH */
  1702. A_UINT32 mpdu_queued_cnt;
  1703. /** mpdus tried but ack was not received */
  1704. A_UINT32 mpdu_ack_fail_cnt;
  1705. /** This will include sched cmd flush and time based discard */
  1706. A_UINT32 mpdu_filt_cnt;
  1707. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1708. A_UINT32 false_mpdu_ack_count;
  1709. /** Number of times txq timeout happened */
  1710. A_UINT32 txq_timeout;
  1711. } htt_tx_hwq_stats_cmn_tlv;
  1712. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1713. (sizeof(A_UINT32) * (_num_elems)))
  1714. /* NOTE: Variable length TLV, use length spec to infer array size */
  1715. typedef struct {
  1716. htt_tlv_hdr_t tlv_hdr;
  1717. A_UINT32 hist_intvl;
  1718. /** histogram of ppdu post to hwsch - > cmd status received */
  1719. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1720. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1721. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1722. /* NOTE: Variable length TLV, use length spec to infer array size */
  1723. typedef struct {
  1724. htt_tlv_hdr_t tlv_hdr;
  1725. /** Histogram of sched cmd result */
  1726. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1727. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1728. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1729. /* NOTE: Variable length TLV, use length spec to infer array size */
  1730. typedef struct {
  1731. htt_tlv_hdr_t tlv_hdr;
  1732. /** Histogram of various pause conitions */
  1733. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1734. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1735. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1736. /* NOTE: Variable length TLV, use length spec to infer array size */
  1737. typedef struct {
  1738. htt_tlv_hdr_t tlv_hdr;
  1739. /** Histogram of number of user fes result */
  1740. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1741. } htt_tx_hwq_fes_result_stats_tlv_v;
  1742. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1743. /* NOTE: Variable length TLV, use length spec to infer array size
  1744. *
  1745. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1746. * The tries here is the count of the MPDUS within a PPDU that the HW
  1747. * had attempted to transmit on air, for the HWSCH Schedule command
  1748. * submitted by FW in this HWQ .It is not the retry attempts. The
  1749. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1750. * in this histogram.
  1751. * they are defined in FW using the following macros
  1752. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1753. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1754. *
  1755. * */
  1756. typedef struct {
  1757. htt_tlv_hdr_t tlv_hdr;
  1758. A_UINT32 hist_bin_size;
  1759. /** Histogram of number of mpdus on tried mpdu */
  1760. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1761. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1762. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1763. /* NOTE: Variable length TLV, use length spec to infer array size
  1764. *
  1765. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1766. * completing the burst, we identify the txop used in the burst and
  1767. * incr the corresponding bin.
  1768. * Each bin represents 1ms & we have 10 bins in this histogram.
  1769. * they are deined in FW using the following macros
  1770. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1771. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1772. *
  1773. * */
  1774. typedef struct {
  1775. htt_tlv_hdr_t tlv_hdr;
  1776. /** Histogram of txop used cnt */
  1777. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1778. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1779. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1780. * TLV_TAGS:
  1781. * - HTT_STATS_STRING_TAG
  1782. * - HTT_STATS_TX_HWQ_CMN_TAG
  1783. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1784. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1785. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1786. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1787. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1788. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1789. */
  1790. /* NOTE:
  1791. * This structure is for documentation, and cannot be safely used directly.
  1792. * Instead, use the constituent TLV structures to fill/parse.
  1793. * General HWQ stats Mechanism:
  1794. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1795. * for all the HWQ requested. & the FW send the buffer to host. In the
  1796. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1797. * HWQ distinctly.
  1798. */
  1799. typedef struct _htt_tx_hwq_stats {
  1800. htt_stats_string_tlv hwq_str_tlv;
  1801. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1802. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1803. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1804. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1805. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1806. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1807. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1808. } htt_tx_hwq_stats_t;
  1809. /* == TX SELFGEN STATS == */
  1810. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1811. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1812. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1813. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1814. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1815. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1816. do { \
  1817. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1818. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1819. } while (0)
  1820. typedef enum {
  1821. HTT_TXERR_NONE,
  1822. HTT_TXERR_RESP, /* response timeout, mismatch,
  1823. * BW mismatch, mimo ctrl mismatch,
  1824. * CRC error.. */
  1825. HTT_TXERR_FILT, /* blocked by tx filtering */
  1826. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1827. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1828. HTT_TXERR_RESERVED1,
  1829. HTT_TXERR_RESERVED2,
  1830. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1831. HTT_TXERR_INVALID = 0xff,
  1832. } htt_tx_err_status_t;
  1833. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1834. typedef enum {
  1835. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1836. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1837. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1838. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1839. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1840. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1841. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1842. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1843. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1844. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1845. } htt_tx_selfgen_sch_tsflag_error_stats;
  1846. typedef enum {
  1847. HTT_TX_MUMIMO_GRP_VALID,
  1848. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1849. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1850. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1851. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1852. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1853. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1854. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1855. HTT_TX_MUMIMO_GRP_INVALID,
  1856. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1857. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1858. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1859. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1860. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1861. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1862. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1863. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1864. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1865. /*
  1866. * Each bin represents a 300 mbps throughput
  1867. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1868. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1869. */
  1870. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1871. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1872. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1873. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1874. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1875. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1876. typedef struct {
  1877. htt_tlv_hdr_t tlv_hdr;
  1878. /*
  1879. * BIT [ 7 : 0] :- mac_id
  1880. * BIT [31 : 8] :- reserved
  1881. */
  1882. A_UINT32 mac_id__word;
  1883. /** BAR sent out for SU transmission */
  1884. A_UINT32 su_bar;
  1885. /** SW generated RTS frame sent */
  1886. A_UINT32 rts;
  1887. /** SW generated CTS-to-self frame sent */
  1888. A_UINT32 cts2self;
  1889. /** SW generated QOS NULL frame sent */
  1890. A_UINT32 qos_null;
  1891. /** BAR sent for MU user 1 */
  1892. A_UINT32 delayed_bar_1;
  1893. /** BAR sent for MU user 2 */
  1894. A_UINT32 delayed_bar_2;
  1895. /** BAR sent for MU user 3 */
  1896. A_UINT32 delayed_bar_3;
  1897. /** BAR sent for MU user 4 */
  1898. A_UINT32 delayed_bar_4;
  1899. /** BAR sent for MU user 5 */
  1900. A_UINT32 delayed_bar_5;
  1901. /** BAR sent for MU user 6 */
  1902. A_UINT32 delayed_bar_6;
  1903. /** BAR sent for MU user 7 */
  1904. A_UINT32 delayed_bar_7;
  1905. A_UINT32 bar_with_tqm_head_seq_num;
  1906. A_UINT32 bar_with_tid_seq_num;
  1907. /** SW generated RTS frame queued to the HW */
  1908. A_UINT32 su_sw_rts_queued;
  1909. /** SW generated RTS frame sent over the air */
  1910. A_UINT32 su_sw_rts_tried;
  1911. /** SW generated RTS frame completed with error */
  1912. A_UINT32 su_sw_rts_err;
  1913. /** SW generated RTS frame flushed */
  1914. A_UINT32 su_sw_rts_flushed;
  1915. /** CTS (RTS response) received in different BW */
  1916. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1917. } htt_tx_selfgen_cmn_stats_tlv;
  1918. typedef struct {
  1919. htt_tlv_hdr_t tlv_hdr;
  1920. /** 11AC VHT SU NDPA frame sent over the air */
  1921. A_UINT32 ac_su_ndpa;
  1922. /** 11AC VHT SU NDP frame sent over the air */
  1923. A_UINT32 ac_su_ndp;
  1924. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1925. A_UINT32 ac_mu_mimo_ndpa;
  1926. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1927. A_UINT32 ac_mu_mimo_ndp;
  1928. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1929. A_UINT32 ac_mu_mimo_brpoll_1;
  1930. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1931. A_UINT32 ac_mu_mimo_brpoll_2;
  1932. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1933. A_UINT32 ac_mu_mimo_brpoll_3;
  1934. /** 11AC VHT SU NDPA frame queued to the HW */
  1935. A_UINT32 ac_su_ndpa_queued;
  1936. /** 11AC VHT SU NDP frame queued to the HW */
  1937. A_UINT32 ac_su_ndp_queued;
  1938. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1939. A_UINT32 ac_mu_mimo_ndpa_queued;
  1940. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1941. A_UINT32 ac_mu_mimo_ndp_queued;
  1942. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1943. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1944. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1945. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1946. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1947. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1948. } htt_tx_selfgen_ac_stats_tlv;
  1949. typedef struct {
  1950. htt_tlv_hdr_t tlv_hdr;
  1951. /** 11AX HE SU NDPA frame sent over the air */
  1952. A_UINT32 ax_su_ndpa;
  1953. /** 11AX HE NDP frame sent over the air */
  1954. A_UINT32 ax_su_ndp;
  1955. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1956. A_UINT32 ax_mu_mimo_ndpa;
  1957. /** 11AX HE MU MIMO NDP frame sent over the air */
  1958. A_UINT32 ax_mu_mimo_ndp;
  1959. union {
  1960. struct {
  1961. /* deprecated old names */
  1962. A_UINT32 ax_mu_mimo_brpoll_1;
  1963. A_UINT32 ax_mu_mimo_brpoll_2;
  1964. A_UINT32 ax_mu_mimo_brpoll_3;
  1965. A_UINT32 ax_mu_mimo_brpoll_4;
  1966. A_UINT32 ax_mu_mimo_brpoll_5;
  1967. A_UINT32 ax_mu_mimo_brpoll_6;
  1968. A_UINT32 ax_mu_mimo_brpoll_7;
  1969. };
  1970. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1971. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1972. };
  1973. /** 11AX HE MU Basic Trigger frame sent over the air */
  1974. A_UINT32 ax_basic_trigger;
  1975. /** 11AX HE MU BSRP Trigger frame sent over the air */
  1976. A_UINT32 ax_bsr_trigger;
  1977. /** 11AX HE MU BAR Trigger frame sent over the air */
  1978. A_UINT32 ax_mu_bar_trigger;
  1979. /** 11AX HE MU RTS Trigger frame sent over the air */
  1980. A_UINT32 ax_mu_rts_trigger;
  1981. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1982. A_UINT32 ax_ulmumimo_trigger;
  1983. /** 11AX HE SU NDPA frame queued to the HW */
  1984. A_UINT32 ax_su_ndpa_queued;
  1985. /** 11AX HE SU NDP frame queued to the HW */
  1986. A_UINT32 ax_su_ndp_queued;
  1987. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  1988. A_UINT32 ax_mu_mimo_ndpa_queued;
  1989. /** 11AX HE MU MIMO NDP frame queued to the HW */
  1990. A_UINT32 ax_mu_mimo_ndp_queued;
  1991. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1992. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1993. /**
  1994. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  1995. * successfully sent over the air
  1996. */
  1997. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1998. } htt_tx_selfgen_ax_stats_tlv;
  1999. typedef struct {
  2000. htt_tlv_hdr_t tlv_hdr;
  2001. /** 11be EHT SU NDPA frame sent over the air */
  2002. A_UINT32 be_su_ndpa;
  2003. /** 11be EHT NDP frame sent over the air */
  2004. A_UINT32 be_su_ndp;
  2005. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2006. A_UINT32 be_mu_mimo_ndpa;
  2007. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2008. A_UINT32 be_mu_mimo_ndp;
  2009. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2010. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2011. /** 11be EHT MU Basic Trigger frame sent over the air */
  2012. A_UINT32 be_basic_trigger;
  2013. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2014. A_UINT32 be_bsr_trigger;
  2015. /** 11be EHT MU BAR Trigger frame sent over the air */
  2016. A_UINT32 be_mu_bar_trigger;
  2017. /** 11be EHT MU RTS Trigger frame sent over the air */
  2018. A_UINT32 be_mu_rts_trigger;
  2019. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2020. A_UINT32 be_ulmumimo_trigger;
  2021. /** 11be EHT SU NDPA frame queued to the HW */
  2022. A_UINT32 be_su_ndpa_queued;
  2023. /** 11be EHT SU NDP frame queued to the HW */
  2024. A_UINT32 be_su_ndp_queued;
  2025. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2026. A_UINT32 be_mu_mimo_ndpa_queued;
  2027. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2028. A_UINT32 be_mu_mimo_ndp_queued;
  2029. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2030. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2031. /**
  2032. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2033. * successfully sent over the air
  2034. */
  2035. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2036. } htt_tx_selfgen_be_stats_tlv;
  2037. typedef struct { /* DEPRECATED */
  2038. htt_tlv_hdr_t tlv_hdr;
  2039. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2040. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2041. /** 11AX HE OFDMA NDPA frame sent over the air */
  2042. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2043. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2044. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2045. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2046. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2047. } htt_txbf_ofdma_ndpa_stats_tlv;
  2048. typedef struct { /* DEPRECATED */
  2049. htt_tlv_hdr_t tlv_hdr;
  2050. /** 11AX HE OFDMA NDP frame queued to the HW */
  2051. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2052. /** 11AX HE OFDMA NDPA frame sent over the air */
  2053. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2054. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2055. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2056. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2057. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2058. } htt_txbf_ofdma_ndp_stats_tlv;
  2059. typedef struct { /* DEPRECATED */
  2060. htt_tlv_hdr_t tlv_hdr;
  2061. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2062. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2063. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2064. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2065. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2066. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2067. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2068. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2069. /**
  2070. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2071. * completed with error(s)
  2072. */
  2073. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2074. } htt_txbf_ofdma_brp_stats_tlv;
  2075. typedef struct { /* DEPRECATED */
  2076. htt_tlv_hdr_t tlv_hdr;
  2077. /**
  2078. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2079. * (TXBF + OFDMA)
  2080. */
  2081. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2082. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2083. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2084. /**
  2085. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2086. * to PHY HW during TX
  2087. */
  2088. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2089. /**
  2090. * 11AX HE OFDMA number of users for which sounding was initiated
  2091. * during TX
  2092. */
  2093. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2094. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2095. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2096. } htt_txbf_ofdma_steer_stats_tlv;
  2097. /* Note:
  2098. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2099. * struct TLVs are deprecated, due to the need for restructuring these
  2100. * stats into a variable length array
  2101. */
  2102. typedef struct { /* DEPRECATED */
  2103. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2104. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2105. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2106. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2107. } htt_tx_pdev_txbf_ofdma_stats_t;
  2108. typedef struct {
  2109. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2110. A_UINT32 ax_ofdma_ndpa_queued;
  2111. /** 11AX HE OFDMA NDPA frame sent over the air */
  2112. A_UINT32 ax_ofdma_ndpa_tried;
  2113. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2114. A_UINT32 ax_ofdma_ndpa_flushed;
  2115. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2116. A_UINT32 ax_ofdma_ndpa_err;
  2117. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2118. typedef struct {
  2119. htt_tlv_hdr_t tlv_hdr;
  2120. /**
  2121. * This field is populated with the num of elems in the ax_ndpa[]
  2122. * variable length array.
  2123. */
  2124. A_UINT32 num_elems_ax_ndpa_arr;
  2125. /**
  2126. * This field will be filled by target with value of
  2127. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2128. * This is for allowing host to infer how much data target has provided,
  2129. * even if it using different version of the struct def than what target
  2130. * had used.
  2131. */
  2132. A_UINT32 arr_elem_size_ax_ndpa;
  2133. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2134. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2135. typedef struct {
  2136. /** 11AX HE OFDMA NDP frame queued to the HW */
  2137. A_UINT32 ax_ofdma_ndp_queued;
  2138. /** 11AX HE OFDMA NDPA frame sent over the air */
  2139. A_UINT32 ax_ofdma_ndp_tried;
  2140. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2141. A_UINT32 ax_ofdma_ndp_flushed;
  2142. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2143. A_UINT32 ax_ofdma_ndp_err;
  2144. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2145. typedef struct {
  2146. htt_tlv_hdr_t tlv_hdr;
  2147. /**
  2148. * This field is populated with the num of elems in the the ax_ndp[]
  2149. * variable length array.
  2150. */
  2151. A_UINT32 num_elems_ax_ndp_arr;
  2152. /**
  2153. * This field will be filled by target with value of
  2154. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2155. * This is for allowing host to infer how much data target has provided,
  2156. * even if it using different version of the struct def than what target
  2157. * had used.
  2158. */
  2159. A_UINT32 arr_elem_size_ax_ndp;
  2160. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2161. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2162. typedef struct {
  2163. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2164. A_UINT32 ax_ofdma_brpoll_queued;
  2165. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2166. A_UINT32 ax_ofdma_brpoll_tried;
  2167. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2168. A_UINT32 ax_ofdma_brpoll_flushed;
  2169. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2170. A_UINT32 ax_ofdma_brp_err;
  2171. /**
  2172. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2173. * completed with error(s)
  2174. */
  2175. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2176. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2177. typedef struct {
  2178. htt_tlv_hdr_t tlv_hdr;
  2179. /**
  2180. * This field is populated with the num of elems in the the ax_brp[]
  2181. * variable length array.
  2182. */
  2183. A_UINT32 num_elems_ax_brp_arr;
  2184. /**
  2185. * This field will be filled by target with value of
  2186. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2187. * This is for allowing host to infer how much data target has provided,
  2188. * even if it using different version of the struct than what target
  2189. * had used.
  2190. */
  2191. A_UINT32 arr_elem_size_ax_brp;
  2192. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2193. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2194. typedef struct {
  2195. /**
  2196. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2197. * (TXBF + OFDMA)
  2198. */
  2199. A_UINT32 ax_ofdma_num_ppdu_steer;
  2200. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2201. A_UINT32 ax_ofdma_num_ppdu_ol;
  2202. /**
  2203. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2204. * to PHY HW during TX
  2205. */
  2206. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2207. /**
  2208. * 11AX HE OFDMA number of users for which sounding was initiated
  2209. * during TX
  2210. */
  2211. A_UINT32 ax_ofdma_num_usrs_sound;
  2212. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2213. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2214. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2215. typedef struct {
  2216. htt_tlv_hdr_t tlv_hdr;
  2217. /**
  2218. * This field is populated with the num of elems in the ax_steer[]
  2219. * variable length array.
  2220. */
  2221. A_UINT32 num_elems_ax_steer_arr;
  2222. /**
  2223. * This field will be filled by target with value of
  2224. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2225. * This is for allowing host to infer how much data target has provided,
  2226. * even if it using different version of the struct than what target
  2227. * had used.
  2228. */
  2229. A_UINT32 arr_elem_size_ax_steer;
  2230. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2231. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2232. typedef struct {
  2233. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2234. A_UINT32 be_ofdma_ndpa_queued;
  2235. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2236. A_UINT32 be_ofdma_ndpa_tried;
  2237. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2238. A_UINT32 be_ofdma_ndpa_flushed;
  2239. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2240. A_UINT32 be_ofdma_ndpa_err;
  2241. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2242. typedef struct {
  2243. htt_tlv_hdr_t tlv_hdr;
  2244. /**
  2245. * This field is populated with the num of elems in the be_ndpa[]
  2246. * variable length array.
  2247. */
  2248. A_UINT32 num_elems_be_ndpa_arr;
  2249. /**
  2250. * This field will be filled by target with value of
  2251. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2252. * This is for allowing host to infer how much data target has provided,
  2253. * even if it using different version of the struct than what target
  2254. * had used.
  2255. */
  2256. A_UINT32 arr_elem_size_be_ndpa;
  2257. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2258. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2259. typedef struct {
  2260. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2261. A_UINT32 be_ofdma_ndp_queued;
  2262. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2263. A_UINT32 be_ofdma_ndp_tried;
  2264. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2265. A_UINT32 be_ofdma_ndp_flushed;
  2266. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2267. A_UINT32 be_ofdma_ndp_err;
  2268. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2269. typedef struct {
  2270. htt_tlv_hdr_t tlv_hdr;
  2271. /**
  2272. * This field is populated with the num of elems in the be_ndp[]
  2273. * variable length array.
  2274. */
  2275. A_UINT32 num_elems_be_ndp_arr;
  2276. /**
  2277. * This field will be filled by target with value of
  2278. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2279. * This is for allowing host to infer how much data target has provided,
  2280. * even if it using different version of the struct than what target
  2281. * had used.
  2282. */
  2283. A_UINT32 arr_elem_size_be_ndp;
  2284. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2285. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2286. typedef struct {
  2287. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2288. A_UINT32 be_ofdma_brpoll_queued;
  2289. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2290. A_UINT32 be_ofdma_brpoll_tried;
  2291. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2292. A_UINT32 be_ofdma_brpoll_flushed;
  2293. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2294. A_UINT32 be_ofdma_brp_err;
  2295. /**
  2296. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2297. * completed with error(s)
  2298. */
  2299. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2300. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2301. typedef struct {
  2302. htt_tlv_hdr_t tlv_hdr;
  2303. /**
  2304. * This field is populated with the num of elems in the be_brp[]
  2305. * variable length array.
  2306. */
  2307. A_UINT32 num_elems_be_brp_arr;
  2308. /**
  2309. * This field will be filled by target with value of
  2310. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2311. * This is for allowing host to infer how much data target has provided,
  2312. * even if it using different version of the struct than what target
  2313. * had used
  2314. */
  2315. A_UINT32 arr_elem_size_be_brp;
  2316. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2317. } htt_txbf_ofdma_be_brp_stats_tlv;
  2318. typedef struct {
  2319. /**
  2320. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2321. * (TXBF + OFDMA)
  2322. */
  2323. A_UINT32 be_ofdma_num_ppdu_steer;
  2324. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2325. A_UINT32 be_ofdma_num_ppdu_ol;
  2326. /**
  2327. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2328. * to PHY HW during TX
  2329. */
  2330. A_UINT32 be_ofdma_num_usrs_prefetch;
  2331. /**
  2332. * 11BE EHT OFDMA number of users for which sounding was initiated
  2333. * during TX
  2334. */
  2335. A_UINT32 be_ofdma_num_usrs_sound;
  2336. /**
  2337. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2338. */
  2339. A_UINT32 be_ofdma_num_usrs_force_sound;
  2340. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2341. typedef struct {
  2342. htt_tlv_hdr_t tlv_hdr;
  2343. /**
  2344. * This field is populated with the num of elems in the be_steer[]
  2345. * variable length array.
  2346. */
  2347. A_UINT32 num_elems_be_steer_arr;
  2348. /**
  2349. * This field will be filled by target with value of
  2350. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2351. * This is for allowing host to infer how much data target has provided,
  2352. * even if it using different version of the struct than what target
  2353. * had used.
  2354. */
  2355. A_UINT32 arr_elem_size_be_steer;
  2356. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2357. } htt_txbf_ofdma_be_steer_stats_tlv;
  2358. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2359. * TLV_TAGS:
  2360. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2361. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2362. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2363. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2364. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2365. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2366. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2367. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2368. */
  2369. typedef struct {
  2370. htt_tlv_hdr_t tlv_hdr;
  2371. /** 11AC VHT SU NDP frame completed with error(s) */
  2372. A_UINT32 ac_su_ndp_err;
  2373. /** 11AC VHT SU NDPA frame completed with error(s) */
  2374. A_UINT32 ac_su_ndpa_err;
  2375. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2376. A_UINT32 ac_mu_mimo_ndpa_err;
  2377. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2378. A_UINT32 ac_mu_mimo_ndp_err;
  2379. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2380. A_UINT32 ac_mu_mimo_brp1_err;
  2381. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2382. A_UINT32 ac_mu_mimo_brp2_err;
  2383. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2384. A_UINT32 ac_mu_mimo_brp3_err;
  2385. /** 11AC VHT SU NDPA frame flushed by HW */
  2386. A_UINT32 ac_su_ndpa_flushed;
  2387. /** 11AC VHT SU NDP frame flushed by HW */
  2388. A_UINT32 ac_su_ndp_flushed;
  2389. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2390. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2391. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2392. A_UINT32 ac_mu_mimo_ndp_flushed;
  2393. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2394. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2395. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2396. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2397. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2398. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2399. } htt_tx_selfgen_ac_err_stats_tlv;
  2400. typedef struct {
  2401. htt_tlv_hdr_t tlv_hdr;
  2402. /** 11AX HE SU NDP frame completed with error(s) */
  2403. A_UINT32 ax_su_ndp_err;
  2404. /** 11AX HE SU NDPA frame completed with error(s) */
  2405. A_UINT32 ax_su_ndpa_err;
  2406. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2407. A_UINT32 ax_mu_mimo_ndpa_err;
  2408. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2409. A_UINT32 ax_mu_mimo_ndp_err;
  2410. union {
  2411. struct {
  2412. /* deprecated old names */
  2413. A_UINT32 ax_mu_mimo_brp1_err;
  2414. A_UINT32 ax_mu_mimo_brp2_err;
  2415. A_UINT32 ax_mu_mimo_brp3_err;
  2416. A_UINT32 ax_mu_mimo_brp4_err;
  2417. A_UINT32 ax_mu_mimo_brp5_err;
  2418. A_UINT32 ax_mu_mimo_brp6_err;
  2419. A_UINT32 ax_mu_mimo_brp7_err;
  2420. };
  2421. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2422. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2423. };
  2424. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2425. A_UINT32 ax_basic_trigger_err;
  2426. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2427. A_UINT32 ax_bsr_trigger_err;
  2428. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2429. A_UINT32 ax_mu_bar_trigger_err;
  2430. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2431. A_UINT32 ax_mu_rts_trigger_err;
  2432. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2433. A_UINT32 ax_ulmumimo_trigger_err;
  2434. /**
  2435. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2436. * frame completed with error(s)
  2437. */
  2438. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2439. /** 11AX HE SU NDPA frame flushed by HW */
  2440. A_UINT32 ax_su_ndpa_flushed;
  2441. /** 11AX HE SU NDP frame flushed by HW */
  2442. A_UINT32 ax_su_ndp_flushed;
  2443. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2444. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2445. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2446. A_UINT32 ax_mu_mimo_ndp_flushed;
  2447. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2448. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2449. /**
  2450. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2451. */
  2452. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2453. } htt_tx_selfgen_ax_err_stats_tlv;
  2454. typedef struct {
  2455. htt_tlv_hdr_t tlv_hdr;
  2456. /** 11BE EHT SU NDP frame completed with error(s) */
  2457. A_UINT32 be_su_ndp_err;
  2458. /** 11BE EHT SU NDPA frame completed with error(s) */
  2459. A_UINT32 be_su_ndpa_err;
  2460. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2461. A_UINT32 be_mu_mimo_ndpa_err;
  2462. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2463. A_UINT32 be_mu_mimo_ndp_err;
  2464. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2465. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2466. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2467. A_UINT32 be_basic_trigger_err;
  2468. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2469. A_UINT32 be_bsr_trigger_err;
  2470. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2471. A_UINT32 be_mu_bar_trigger_err;
  2472. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2473. A_UINT32 be_mu_rts_trigger_err;
  2474. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2475. A_UINT32 be_ulmumimo_trigger_err;
  2476. /**
  2477. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2478. * completed with error(s)
  2479. */
  2480. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2481. /** 11BE EHT SU NDPA frame flushed by HW */
  2482. A_UINT32 be_su_ndpa_flushed;
  2483. /** 11BE EHT SU NDP frame flushed by HW */
  2484. A_UINT32 be_su_ndp_flushed;
  2485. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2486. A_UINT32 be_mu_mimo_ndpa_flushed;
  2487. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2488. A_UINT32 be_mu_mimo_ndp_flushed;
  2489. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2490. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2491. /**
  2492. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2493. */
  2494. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2495. } htt_tx_selfgen_be_err_stats_tlv;
  2496. /*
  2497. * Scheduler completion status reason code.
  2498. * (0) HTT_TXERR_NONE - No error (Success).
  2499. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2500. * MIMO control mismatch, CRC error etc.
  2501. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2502. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2503. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2504. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2505. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2506. */
  2507. /* Scheduler error code.
  2508. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2509. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2510. * filtered by HW.
  2511. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2512. * error.
  2513. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2514. * received with MIMO control mismatch.
  2515. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2516. * BW mismatch.
  2517. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2518. * frame even after maximum retries.
  2519. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2520. * received outside RX window.
  2521. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2522. * received by HW for queuing within SIFS interval.
  2523. */
  2524. typedef struct {
  2525. htt_tlv_hdr_t tlv_hdr;
  2526. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2527. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2528. /** 11AC VHT SU NDP scheduler completion status reason code */
  2529. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2530. /** 11AC VHT SU NDP scheduler error code */
  2531. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2532. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2533. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2534. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2535. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2536. /** 11AC VHT MU MIMO NDP scheduler error code */
  2537. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2538. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2539. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2540. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2541. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2542. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2543. typedef struct {
  2544. htt_tlv_hdr_t tlv_hdr;
  2545. /** 11AX HE SU NDPA scheduler completion status reason code */
  2546. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2547. /** 11AX SU NDP scheduler completion status reason code */
  2548. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2549. /** 11AX HE SU NDP scheduler error code */
  2550. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2551. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2552. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2553. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2554. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2555. /** 11AX HE MU MIMO NDP scheduler error code */
  2556. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2557. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2558. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2559. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2560. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2561. /** 11AX HE MU BAR scheduler completion status reason code */
  2562. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2563. /** 11AX HE MU BAR scheduler error code */
  2564. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2565. /**
  2566. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2567. */
  2568. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2569. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2570. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2571. /**
  2572. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2573. */
  2574. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2575. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2576. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2577. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2578. typedef struct {
  2579. htt_tlv_hdr_t tlv_hdr;
  2580. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2581. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2582. /** 11BE SU NDP scheduler completion status reason code */
  2583. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2584. /** 11BE EHT SU NDP scheduler error code */
  2585. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2586. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2587. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2588. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2589. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2590. /** 11BE EHT MU MIMO NDP scheduler error code */
  2591. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2592. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2593. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2594. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2595. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2596. /** 11BE EHT MU BAR scheduler completion status reason code */
  2597. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2598. /** 11BE EHT MU BAR scheduler error code */
  2599. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2600. /**
  2601. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2602. */
  2603. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2604. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2605. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2606. /**
  2607. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2608. */
  2609. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2610. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2611. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2612. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2613. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2614. * TLV_TAGS:
  2615. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2616. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2617. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2618. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2619. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2620. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2621. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2622. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2623. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2624. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2625. */
  2626. /* NOTE:
  2627. * This structure is for documentation, and cannot be safely used directly.
  2628. * Instead, use the constituent TLV structures to fill/parse.
  2629. */
  2630. typedef struct {
  2631. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2632. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2633. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2634. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2635. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2636. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2637. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2638. htt_tx_selfgen_be_stats_tlv be_tlv;
  2639. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2640. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2641. } htt_tx_pdev_selfgen_stats_t;
  2642. /* == TX MU STATS == */
  2643. typedef struct {
  2644. htt_tlv_hdr_t tlv_hdr;
  2645. /** Number of MU MIMO schedules posted to HW */
  2646. A_UINT32 mu_mimo_sch_posted;
  2647. /** Number of MU MIMO schedules failed to post */
  2648. A_UINT32 mu_mimo_sch_failed;
  2649. /** Number of MU MIMO PPDUs posted to HW */
  2650. A_UINT32 mu_mimo_ppdu_posted;
  2651. /*
  2652. * This is the common description for the below sch stats.
  2653. * Counts the number of transmissions of each number of MU users
  2654. * in each TX mode.
  2655. * The array index is the "number of users - 1".
  2656. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2657. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2658. * TX PPDUs and so on.
  2659. * The same is applicable for the other TX mode stats.
  2660. */
  2661. /** Represents the count for 11AC DL MU MIMO sequences */
  2662. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2663. /** Represents the count for 11AX DL MU MIMO sequences */
  2664. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2665. /** Represents the count for 11AX DL MU OFDMA sequences */
  2666. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2667. /**
  2668. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2669. */
  2670. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2671. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2672. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2673. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2674. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2675. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2676. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2677. /**
  2678. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2679. */
  2680. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2681. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2682. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2683. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2684. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2685. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2686. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2687. /** Represents the count for 11BE DL MU MIMO sequences */
  2688. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2689. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2690. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2691. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2692. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2693. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2694. typedef struct {
  2695. htt_tlv_hdr_t tlv_hdr;
  2696. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2697. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2698. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2699. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2700. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2701. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2702. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2703. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2704. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2705. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2706. typedef struct {
  2707. htt_tlv_hdr_t tlv_hdr;
  2708. /** Number of MU MIMO schedules posted to HW */
  2709. A_UINT32 mu_mimo_sch_posted;
  2710. /** Number of MU MIMO schedules failed to post */
  2711. A_UINT32 mu_mimo_sch_failed;
  2712. /** Number of MU MIMO PPDUs posted to HW */
  2713. A_UINT32 mu_mimo_ppdu_posted;
  2714. /*
  2715. * This is the common description for the below sch stats.
  2716. * Counts the number of transmissions of each number of MU users
  2717. * in each TX mode.
  2718. * The array index is the "number of users - 1".
  2719. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2720. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2721. * TX PPDUs and so on.
  2722. * The same is applicable for the other TX mode stats.
  2723. */
  2724. /** Represents the count for 11AC DL MU MIMO sequences */
  2725. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2726. /** Represents the count for 11AX DL MU MIMO sequences */
  2727. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2728. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2729. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2730. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2731. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2732. /** Represents the count for 11BE DL MU MIMO sequences */
  2733. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2734. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2735. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2736. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2737. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2738. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2739. typedef struct {
  2740. htt_tlv_hdr_t tlv_hdr;
  2741. /** Represents the count for 11AX DL MU OFDMA sequences */
  2742. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2743. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2744. typedef struct {
  2745. htt_tlv_hdr_t tlv_hdr;
  2746. /** Represents the count for 11BE DL MU OFDMA sequences */
  2747. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2748. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2749. typedef struct {
  2750. htt_tlv_hdr_t tlv_hdr;
  2751. /**
  2752. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2753. */
  2754. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2755. /**
  2756. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2757. */
  2758. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2759. /**
  2760. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2761. */
  2762. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2763. /**
  2764. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2765. */
  2766. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2767. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2768. typedef struct {
  2769. htt_tlv_hdr_t tlv_hdr;
  2770. /**
  2771. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2772. */
  2773. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2774. /**
  2775. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2776. */
  2777. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2778. /**
  2779. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2780. */
  2781. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2782. /**
  2783. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2784. */
  2785. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2786. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2787. typedef struct {
  2788. htt_tlv_hdr_t tlv_hdr;
  2789. /**
  2790. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2791. */
  2792. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2793. /**
  2794. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2795. */
  2796. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2797. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2798. typedef struct {
  2799. htt_tlv_hdr_t tlv_hdr;
  2800. /**
  2801. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2802. */
  2803. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2804. /**
  2805. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2806. */
  2807. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2808. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2809. typedef struct {
  2810. htt_tlv_hdr_t tlv_hdr;
  2811. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2812. A_UINT32 mu_mimo_mpdus_queued_usr;
  2813. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2814. A_UINT32 mu_mimo_mpdus_tried_usr;
  2815. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2816. A_UINT32 mu_mimo_mpdus_failed_usr;
  2817. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2818. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2819. /** 11AC DL MU MIMO BA not receieved, per user */
  2820. A_UINT32 mu_mimo_err_no_ba_usr;
  2821. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2822. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2823. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2824. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2825. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2826. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2827. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2828. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2829. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2830. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2831. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2832. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2833. /** 11AX DL MU MIMO BA not receieved, per user */
  2834. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2835. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2836. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2837. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2838. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2839. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2840. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2841. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2842. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2843. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2844. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2845. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2846. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2847. /** 11AX MU OFDMA BA not receieved, per user */
  2848. A_UINT32 ax_ofdma_err_no_ba_usr;
  2849. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2850. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2851. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2852. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2853. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2854. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2855. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2856. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2857. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2858. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2859. typedef struct {
  2860. htt_tlv_hdr_t tlv_hdr;
  2861. /* mpdu level stats */
  2862. A_UINT32 mpdus_queued_usr;
  2863. A_UINT32 mpdus_tried_usr;
  2864. A_UINT32 mpdus_failed_usr;
  2865. A_UINT32 mpdus_requeued_usr;
  2866. A_UINT32 err_no_ba_usr;
  2867. A_UINT32 mpdu_underrun_usr;
  2868. A_UINT32 ampdu_underrun_usr;
  2869. A_UINT32 user_index;
  2870. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2871. A_UINT32 tx_sched_mode;
  2872. } htt_tx_pdev_mpdu_stats_tlv;
  2873. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2874. * TLV_TAGS:
  2875. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2876. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2877. */
  2878. /* NOTE:
  2879. * This structure is for documentation, and cannot be safely used directly.
  2880. * Instead, use the constituent TLV structures to fill/parse.
  2881. */
  2882. typedef struct {
  2883. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2884. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2885. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2886. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2887. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2888. /*
  2889. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2890. * it can also hold MU-OFDMA stats.
  2891. */
  2892. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2893. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2894. } htt_tx_pdev_mu_mimo_stats_t;
  2895. /* == TX SCHED STATS == */
  2896. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2897. /* NOTE: Variable length TLV, use length spec to infer array size */
  2898. typedef struct {
  2899. htt_tlv_hdr_t tlv_hdr;
  2900. /** Scheduler command posted per tx_mode */
  2901. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2902. } htt_sched_txq_cmd_posted_tlv_v;
  2903. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2904. /* NOTE: Variable length TLV, use length spec to infer array size */
  2905. typedef struct {
  2906. htt_tlv_hdr_t tlv_hdr;
  2907. /** Scheduler command reaped per tx_mode */
  2908. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2909. } htt_sched_txq_cmd_reaped_tlv_v;
  2910. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2911. /* NOTE: Variable length TLV, use length spec to infer array size */
  2912. typedef struct {
  2913. htt_tlv_hdr_t tlv_hdr;
  2914. /**
  2915. * sched_order_su contains the peer IDs of peers chosen in the last
  2916. * NUM_SCHED_ORDER_LOG scheduler instances.
  2917. * The array is circular; it's unspecified which array element corresponds
  2918. * to the most recent scheduler invocation, and which corresponds to
  2919. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2920. */
  2921. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2922. } htt_sched_txq_sched_order_su_tlv_v;
  2923. typedef struct {
  2924. htt_tlv_hdr_t tlv_hdr;
  2925. A_UINT32 htt_stats_type;
  2926. } htt_stats_error_tlv_v;
  2927. typedef enum {
  2928. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2929. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2930. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2931. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2932. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2933. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2934. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2935. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2936. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2937. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2938. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2939. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2940. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2941. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2942. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2943. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2944. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2945. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2946. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2947. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2948. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2949. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2950. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2951. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2952. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2953. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2954. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2955. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2956. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2957. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2958. HTT_SCHED_INELIGIBILITY_MAX,
  2959. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2960. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2961. /* NOTE: Variable length TLV, use length spec to infer array size */
  2962. typedef struct {
  2963. htt_tlv_hdr_t tlv_hdr;
  2964. /**
  2965. * sched_ineligibility counts the number of occurrences of different
  2966. * reasons for tid ineligibility during eligibility checks per txq
  2967. * in scheduling
  2968. *
  2969. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  2970. */
  2971. A_UINT32 sched_ineligibility[1];
  2972. } htt_sched_txq_sched_ineligibility_tlv_v;
  2973. typedef enum {
  2974. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2975. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2976. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2977. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2978. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2979. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2980. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2981. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2982. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2983. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2984. /* NOTE: Variable length TLV, use length spec to infer array size */
  2985. typedef struct {
  2986. htt_tlv_hdr_t tlv_hdr;
  2987. /**
  2988. * supercycle_triggers[] is a histogram that counts the number of
  2989. * occurrences of each different reason for a transmit scheduler
  2990. * supercycle to be triggered.
  2991. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2992. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2993. * of times a supercycle has been forced.
  2994. * These supercycle trigger counts are not automatically reset, but
  2995. * are reset upon request.
  2996. */
  2997. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2998. } htt_sched_txq_supercycle_triggers_tlv_v;
  2999. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3000. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3001. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3002. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3003. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3004. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3005. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3006. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3007. do { \
  3008. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3009. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3010. } while (0)
  3011. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3012. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3013. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3014. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3015. do { \
  3016. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3017. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3018. } while (0)
  3019. typedef struct {
  3020. htt_tlv_hdr_t tlv_hdr;
  3021. /**
  3022. * BIT [ 7 : 0] :- mac_id
  3023. * BIT [15 : 8] :- txq_id
  3024. * BIT [31 : 16] :- reserved
  3025. */
  3026. A_UINT32 mac_id__txq_id__word;
  3027. /** Scheduler policy ised for this TxQ */
  3028. A_UINT32 sched_policy;
  3029. /** Timestamp of last scheduler command posted */
  3030. A_UINT32 last_sched_cmd_posted_timestamp;
  3031. /** Timestamp of last scheduler command completed */
  3032. A_UINT32 last_sched_cmd_compl_timestamp;
  3033. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3034. A_UINT32 sched_2_tac_lwm_count;
  3035. /** Num of Sched2TAC ring full condition */
  3036. A_UINT32 sched_2_tac_ring_full;
  3037. /**
  3038. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3039. * sequence type
  3040. */
  3041. A_UINT32 sched_cmd_post_failure;
  3042. /** Num of active tids for this TxQ at current instance */
  3043. A_UINT32 num_active_tids;
  3044. /** Num of powersave schedules */
  3045. A_UINT32 num_ps_schedules;
  3046. /** Num of scheduler commands pending for this TxQ */
  3047. A_UINT32 sched_cmds_pending;
  3048. /** Num of tidq registration for this TxQ */
  3049. A_UINT32 num_tid_register;
  3050. /** Num of tidq de-registration for this TxQ */
  3051. A_UINT32 num_tid_unregister;
  3052. /** Num of iterations msduq stats was updated */
  3053. A_UINT32 num_qstats_queried;
  3054. /** qstats query update status */
  3055. A_UINT32 qstats_update_pending;
  3056. /** Timestamp of Last query stats made */
  3057. A_UINT32 last_qstats_query_timestamp;
  3058. /** Num of sched2tqm command queue full condition */
  3059. A_UINT32 num_tqm_cmdq_full;
  3060. /** Num of scheduler trigger from DE Module */
  3061. A_UINT32 num_de_sched_algo_trigger;
  3062. /** Num of scheduler trigger from RT Module */
  3063. A_UINT32 num_rt_sched_algo_trigger;
  3064. /** Num of scheduler trigger from TQM Module */
  3065. A_UINT32 num_tqm_sched_algo_trigger;
  3066. /** Num of schedules for notify frame */
  3067. A_UINT32 notify_sched;
  3068. /** Duration based sendn termination */
  3069. A_UINT32 dur_based_sendn_term;
  3070. /** scheduled via NOTIFY2 */
  3071. A_UINT32 su_notify2_sched;
  3072. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3073. A_UINT32 su_optimal_queued_msdus_sched;
  3074. /** schedule due to timeout */
  3075. A_UINT32 su_delay_timeout_sched;
  3076. /** delay if txtime is less than 500us */
  3077. A_UINT32 su_min_txtime_sched_delay;
  3078. /** scheduled via no delay */
  3079. A_UINT32 su_no_delay;
  3080. /** Num of supercycles for this TxQ */
  3081. A_UINT32 num_supercycles;
  3082. /** Num of subcycles with sort for this TxQ */
  3083. A_UINT32 num_subcycles_with_sort;
  3084. /** Num of subcycles without sort for this Txq */
  3085. A_UINT32 num_subcycles_no_sort;
  3086. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3087. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3088. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3089. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3090. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3091. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3092. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3093. do { \
  3094. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3095. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3096. } while (0)
  3097. typedef struct {
  3098. htt_tlv_hdr_t tlv_hdr;
  3099. /**
  3100. * BIT [ 7 : 0] :- mac_id
  3101. * BIT [31 : 8] :- reserved
  3102. */
  3103. A_UINT32 mac_id__word;
  3104. /** Current timestamp */
  3105. A_UINT32 current_timestamp;
  3106. } htt_stats_tx_sched_cmn_tlv;
  3107. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3108. * TLV_TAGS:
  3109. * - HTT_STATS_TX_SCHED_CMN_TAG
  3110. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3111. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3112. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3113. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3114. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3115. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3116. */
  3117. /* NOTE:
  3118. * This structure is for documentation, and cannot be safely used directly.
  3119. * Instead, use the constituent TLV structures to fill/parse.
  3120. */
  3121. typedef struct {
  3122. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3123. struct _txq_tx_sched_stats {
  3124. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3125. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3126. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3127. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3128. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3129. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3130. } txq[1];
  3131. } htt_stats_tx_sched_t;
  3132. /* == TQM STATS == */
  3133. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3134. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3135. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3136. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3137. /* NOTE: Variable length TLV, use length spec to infer array size */
  3138. typedef struct {
  3139. htt_tlv_hdr_t tlv_hdr;
  3140. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3141. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3142. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3143. /* NOTE: Variable length TLV, use length spec to infer array size */
  3144. typedef struct {
  3145. htt_tlv_hdr_t tlv_hdr;
  3146. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3147. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3148. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3149. /* NOTE: Variable length TLV, use length spec to infer array size */
  3150. typedef struct {
  3151. htt_tlv_hdr_t tlv_hdr;
  3152. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3153. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3154. typedef struct {
  3155. htt_tlv_hdr_t tlv_hdr;
  3156. A_UINT32 msdu_count;
  3157. A_UINT32 mpdu_count;
  3158. A_UINT32 remove_msdu;
  3159. A_UINT32 remove_mpdu;
  3160. A_UINT32 remove_msdu_ttl;
  3161. A_UINT32 send_bar;
  3162. A_UINT32 bar_sync;
  3163. A_UINT32 notify_mpdu;
  3164. A_UINT32 sync_cmd;
  3165. A_UINT32 write_cmd;
  3166. A_UINT32 hwsch_trigger;
  3167. A_UINT32 ack_tlv_proc;
  3168. A_UINT32 gen_mpdu_cmd;
  3169. A_UINT32 gen_list_cmd;
  3170. A_UINT32 remove_mpdu_cmd;
  3171. A_UINT32 remove_mpdu_tried_cmd;
  3172. A_UINT32 mpdu_queue_stats_cmd;
  3173. A_UINT32 mpdu_head_info_cmd;
  3174. A_UINT32 msdu_flow_stats_cmd;
  3175. A_UINT32 remove_msdu_cmd;
  3176. A_UINT32 remove_msdu_ttl_cmd;
  3177. A_UINT32 flush_cache_cmd;
  3178. A_UINT32 update_mpduq_cmd;
  3179. A_UINT32 enqueue;
  3180. A_UINT32 enqueue_notify;
  3181. A_UINT32 notify_mpdu_at_head;
  3182. A_UINT32 notify_mpdu_state_valid;
  3183. /*
  3184. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3185. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3186. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3187. * for non-UDP MSDUs.
  3188. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3189. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3190. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3191. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3192. *
  3193. * Notify signifies that we trigger the scheduler.
  3194. */
  3195. A_UINT32 sched_udp_notify1;
  3196. A_UINT32 sched_udp_notify2;
  3197. A_UINT32 sched_nonudp_notify1;
  3198. A_UINT32 sched_nonudp_notify2;
  3199. } htt_tx_tqm_pdev_stats_tlv_v;
  3200. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3201. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3202. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3203. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3204. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3205. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3206. do { \
  3207. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3208. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3209. } while (0)
  3210. typedef struct {
  3211. htt_tlv_hdr_t tlv_hdr;
  3212. /**
  3213. * BIT [ 7 : 0] :- mac_id
  3214. * BIT [31 : 8] :- reserved
  3215. */
  3216. A_UINT32 mac_id__word;
  3217. A_UINT32 max_cmdq_id;
  3218. A_UINT32 list_mpdu_cnt_hist_intvl;
  3219. /* Global stats */
  3220. A_UINT32 add_msdu;
  3221. A_UINT32 q_empty;
  3222. A_UINT32 q_not_empty;
  3223. A_UINT32 drop_notification;
  3224. A_UINT32 desc_threshold;
  3225. A_UINT32 hwsch_tqm_invalid_status;
  3226. A_UINT32 missed_tqm_gen_mpdus;
  3227. A_UINT32 tqm_active_tids;
  3228. A_UINT32 tqm_inactive_tids;
  3229. A_UINT32 tqm_active_msduq_flows;
  3230. /* SAWF system delay reference timestamp updation related stats */
  3231. A_UINT32 total_msduq_timestamp_updates;
  3232. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3233. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3234. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3235. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3236. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3237. } htt_tx_tqm_cmn_stats_tlv;
  3238. typedef struct {
  3239. htt_tlv_hdr_t tlv_hdr;
  3240. /* Error stats */
  3241. A_UINT32 q_empty_failure;
  3242. A_UINT32 q_not_empty_failure;
  3243. A_UINT32 add_msdu_failure;
  3244. /* TQM reset debug stats */
  3245. A_UINT32 tqm_cache_ctl_err;
  3246. A_UINT32 tqm_soft_reset;
  3247. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3248. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3249. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3250. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3251. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3252. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3253. A_UINT32 tqm_reset_recovery_time_ms;
  3254. A_UINT32 tqm_reset_num_peers_hdl;
  3255. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3256. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3257. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3258. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3259. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3260. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3261. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3262. } htt_tx_tqm_error_stats_tlv;
  3263. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3264. * TLV_TAGS:
  3265. * - HTT_STATS_TX_TQM_CMN_TAG
  3266. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3267. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3268. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3269. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3270. * - HTT_STATS_TX_TQM_PDEV_TAG
  3271. */
  3272. /* NOTE:
  3273. * This structure is for documentation, and cannot be safely used directly.
  3274. * Instead, use the constituent TLV structures to fill/parse.
  3275. */
  3276. typedef struct {
  3277. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3278. htt_tx_tqm_error_stats_tlv err_tlv;
  3279. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3280. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3281. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3282. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3283. } htt_tx_tqm_pdev_stats_t;
  3284. /* == TQM CMDQ stats == */
  3285. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3286. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3287. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3288. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3289. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3290. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3291. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3292. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3293. do { \
  3294. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3295. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3296. } while (0)
  3297. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3298. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3299. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3300. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3301. do { \
  3302. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3303. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3304. } while (0)
  3305. typedef struct {
  3306. htt_tlv_hdr_t tlv_hdr;
  3307. /*
  3308. * BIT [ 7 : 0] :- mac_id
  3309. * BIT [15 : 8] :- cmdq_id
  3310. * BIT [31 : 16] :- reserved
  3311. */
  3312. A_UINT32 mac_id__cmdq_id__word;
  3313. A_UINT32 sync_cmd;
  3314. A_UINT32 write_cmd;
  3315. A_UINT32 gen_mpdu_cmd;
  3316. A_UINT32 mpdu_queue_stats_cmd;
  3317. A_UINT32 mpdu_head_info_cmd;
  3318. A_UINT32 msdu_flow_stats_cmd;
  3319. A_UINT32 remove_mpdu_cmd;
  3320. A_UINT32 remove_msdu_cmd;
  3321. A_UINT32 flush_cache_cmd;
  3322. A_UINT32 update_mpduq_cmd;
  3323. A_UINT32 update_msduq_cmd;
  3324. } htt_tx_tqm_cmdq_status_tlv;
  3325. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3326. * TLV_TAGS:
  3327. * - HTT_STATS_STRING_TAG
  3328. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3329. */
  3330. /* NOTE:
  3331. * This structure is for documentation, and cannot be safely used directly.
  3332. * Instead, use the constituent TLV structures to fill/parse.
  3333. */
  3334. typedef struct {
  3335. struct _cmdq_stats {
  3336. htt_stats_string_tlv cmdq_str_tlv;
  3337. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3338. } q[1];
  3339. } htt_tx_tqm_cmdq_stats_t;
  3340. /* == TX-DE STATS == */
  3341. /* Structures for tx de stats */
  3342. typedef struct {
  3343. htt_tlv_hdr_t tlv_hdr;
  3344. A_UINT32 m1_packets;
  3345. A_UINT32 m2_packets;
  3346. A_UINT32 m3_packets;
  3347. A_UINT32 m4_packets;
  3348. A_UINT32 g1_packets;
  3349. A_UINT32 g2_packets;
  3350. A_UINT32 rc4_packets;
  3351. A_UINT32 eap_packets;
  3352. A_UINT32 eapol_start_packets;
  3353. A_UINT32 eapol_logoff_packets;
  3354. A_UINT32 eapol_encap_asf_packets;
  3355. } htt_tx_de_eapol_packets_stats_tlv;
  3356. typedef struct {
  3357. htt_tlv_hdr_t tlv_hdr;
  3358. A_UINT32 ap_bss_peer_not_found;
  3359. A_UINT32 ap_bcast_mcast_no_peer;
  3360. A_UINT32 sta_delete_in_progress;
  3361. A_UINT32 ibss_no_bss_peer;
  3362. A_UINT32 invaild_vdev_type;
  3363. A_UINT32 invalid_ast_peer_entry;
  3364. A_UINT32 peer_entry_invalid;
  3365. A_UINT32 ethertype_not_ip;
  3366. A_UINT32 eapol_lookup_failed;
  3367. A_UINT32 qpeer_not_allow_data;
  3368. A_UINT32 fse_tid_override;
  3369. A_UINT32 ipv6_jumbogram_zero_length;
  3370. A_UINT32 qos_to_non_qos_in_prog;
  3371. A_UINT32 ap_bcast_mcast_eapol;
  3372. A_UINT32 unicast_on_ap_bss_peer;
  3373. A_UINT32 ap_vdev_invalid;
  3374. A_UINT32 incomplete_llc;
  3375. A_UINT32 eapol_duplicate_m3;
  3376. A_UINT32 eapol_duplicate_m4;
  3377. } htt_tx_de_classify_failed_stats_tlv;
  3378. typedef struct {
  3379. htt_tlv_hdr_t tlv_hdr;
  3380. A_UINT32 arp_packets;
  3381. A_UINT32 igmp_packets;
  3382. A_UINT32 dhcp_packets;
  3383. A_UINT32 host_inspected;
  3384. A_UINT32 htt_included;
  3385. A_UINT32 htt_valid_mcs;
  3386. A_UINT32 htt_valid_nss;
  3387. A_UINT32 htt_valid_preamble_type;
  3388. A_UINT32 htt_valid_chainmask;
  3389. A_UINT32 htt_valid_guard_interval;
  3390. A_UINT32 htt_valid_retries;
  3391. A_UINT32 htt_valid_bw_info;
  3392. A_UINT32 htt_valid_power;
  3393. A_UINT32 htt_valid_key_flags;
  3394. A_UINT32 htt_valid_no_encryption;
  3395. A_UINT32 fse_entry_count;
  3396. A_UINT32 fse_priority_be;
  3397. A_UINT32 fse_priority_high;
  3398. A_UINT32 fse_priority_low;
  3399. A_UINT32 fse_traffic_ptrn_be;
  3400. A_UINT32 fse_traffic_ptrn_over_sub;
  3401. A_UINT32 fse_traffic_ptrn_bursty;
  3402. A_UINT32 fse_traffic_ptrn_interactive;
  3403. A_UINT32 fse_traffic_ptrn_periodic;
  3404. A_UINT32 fse_hwqueue_alloc;
  3405. A_UINT32 fse_hwqueue_created;
  3406. A_UINT32 fse_hwqueue_send_to_host;
  3407. A_UINT32 mcast_entry;
  3408. A_UINT32 bcast_entry;
  3409. A_UINT32 htt_update_peer_cache;
  3410. A_UINT32 htt_learning_frame;
  3411. A_UINT32 fse_invalid_peer;
  3412. /**
  3413. * mec_notify is HTT TX WBM multicast echo check notification
  3414. * from firmware to host. FW sends SA addresses to host for all
  3415. * multicast/broadcast packets received on STA side.
  3416. */
  3417. A_UINT32 mec_notify;
  3418. } htt_tx_de_classify_stats_tlv;
  3419. typedef struct {
  3420. htt_tlv_hdr_t tlv_hdr;
  3421. A_UINT32 eok;
  3422. A_UINT32 classify_done;
  3423. A_UINT32 lookup_failed;
  3424. A_UINT32 send_host_dhcp;
  3425. A_UINT32 send_host_mcast;
  3426. A_UINT32 send_host_unknown_dest;
  3427. A_UINT32 send_host;
  3428. A_UINT32 status_invalid;
  3429. } htt_tx_de_classify_status_stats_tlv;
  3430. typedef struct {
  3431. htt_tlv_hdr_t tlv_hdr;
  3432. A_UINT32 enqueued_pkts;
  3433. A_UINT32 to_tqm;
  3434. A_UINT32 to_tqm_bypass;
  3435. } htt_tx_de_enqueue_packets_stats_tlv;
  3436. typedef struct {
  3437. htt_tlv_hdr_t tlv_hdr;
  3438. A_UINT32 discarded_pkts;
  3439. A_UINT32 local_frames;
  3440. A_UINT32 is_ext_msdu;
  3441. } htt_tx_de_enqueue_discard_stats_tlv;
  3442. typedef struct {
  3443. htt_tlv_hdr_t tlv_hdr;
  3444. A_UINT32 tcl_dummy_frame;
  3445. A_UINT32 tqm_dummy_frame;
  3446. A_UINT32 tqm_notify_frame;
  3447. A_UINT32 fw2wbm_enq;
  3448. A_UINT32 tqm_bypass_frame;
  3449. } htt_tx_de_compl_stats_tlv;
  3450. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3451. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3452. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3453. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3454. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3455. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3456. do { \
  3457. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3458. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3459. } while (0)
  3460. /*
  3461. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3462. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3463. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3464. * 200us & again request for it. This is a histogram of time we wait, with
  3465. * bin of 200ms & there are 10 bin (2 seconds max)
  3466. * They are defined by the following macros in FW
  3467. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3468. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3469. * ENTRIES_PER_BIN_COUNT)
  3470. */
  3471. typedef struct {
  3472. htt_tlv_hdr_t tlv_hdr;
  3473. A_UINT32 fw2wbm_ring_full_hist[1];
  3474. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3475. typedef struct {
  3476. htt_tlv_hdr_t tlv_hdr;
  3477. /**
  3478. * BIT [ 7 : 0] :- mac_id
  3479. * BIT [31 : 8] :- reserved
  3480. */
  3481. A_UINT32 mac_id__word;
  3482. /* Global Stats */
  3483. A_UINT32 tcl2fw_entry_count;
  3484. A_UINT32 not_to_fw;
  3485. A_UINT32 invalid_pdev_vdev_peer;
  3486. A_UINT32 tcl_res_invalid_addrx;
  3487. A_UINT32 wbm2fw_entry_count;
  3488. A_UINT32 invalid_pdev;
  3489. A_UINT32 tcl_res_addrx_timeout;
  3490. A_UINT32 invalid_vdev;
  3491. A_UINT32 invalid_tcl_exp_frame_desc;
  3492. A_UINT32 vdev_id_mismatch_cnt;
  3493. } htt_tx_de_cmn_stats_tlv;
  3494. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3495. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3496. /* Rx debug info for status rings */
  3497. typedef struct {
  3498. htt_tlv_hdr_t tlv_hdr;
  3499. /**
  3500. * BIT [15 : 0] :- max possible number of entries in respective ring
  3501. * (size of the ring in terms of entries)
  3502. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3503. */
  3504. A_UINT32 entry_status_sw2rxdma;
  3505. A_UINT32 entry_status_rxdma2reo;
  3506. A_UINT32 entry_status_reo2sw1;
  3507. A_UINT32 entry_status_reo2sw4;
  3508. A_UINT32 entry_status_refillringipa;
  3509. A_UINT32 entry_status_refillringhost;
  3510. /** datarate - Moving Average of Number of Entries */
  3511. A_UINT32 datarate_refillringipa;
  3512. A_UINT32 datarate_refillringhost;
  3513. /**
  3514. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3515. * deprecated, and will be filled with 0x0 by the target.
  3516. */
  3517. A_UINT32 refillringhost_backpress_hist[3];
  3518. A_UINT32 refillringipa_backpress_hist[3];
  3519. /**
  3520. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3521. * in recent time periods
  3522. * element 0: in last 0 to 250ms
  3523. * element 1: 250ms to 500ms
  3524. * element 2: above 500ms
  3525. */
  3526. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3527. } htt_rx_fw_ring_stats_tlv_v;
  3528. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3529. * TLV_TAGS:
  3530. * - HTT_STATS_TX_DE_CMN_TAG
  3531. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3532. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3533. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3534. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3535. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3536. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3537. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3538. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3539. */
  3540. /* NOTE:
  3541. * This structure is for documentation, and cannot be safely used directly.
  3542. * Instead, use the constituent TLV structures to fill/parse.
  3543. */
  3544. typedef struct {
  3545. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3546. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3547. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3548. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3549. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3550. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3551. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3552. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3553. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3554. } htt_tx_de_stats_t;
  3555. /* == RING-IF STATS == */
  3556. /* DWORD num_elems__prefetch_tail_idx */
  3557. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3558. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3559. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3560. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3561. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3562. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3563. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3564. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3565. do { \
  3566. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3567. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3568. } while (0)
  3569. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3570. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3571. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3572. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3573. do { \
  3574. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3575. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3576. } while (0)
  3577. /* DWORD head_idx__tail_idx */
  3578. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3579. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3580. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3581. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3582. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3583. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3584. HTT_RING_IF_STATS_HEAD_IDX_S)
  3585. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3586. do { \
  3587. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3588. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3589. } while (0)
  3590. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3591. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3592. HTT_RING_IF_STATS_TAIL_IDX_S)
  3593. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3594. do { \
  3595. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3596. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3597. } while (0)
  3598. /* DWORD shadow_head_idx__shadow_tail_idx */
  3599. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3600. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3601. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3602. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3603. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3604. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3605. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3606. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3607. do { \
  3608. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3609. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3610. } while (0)
  3611. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3612. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3613. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3614. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3615. do { \
  3616. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3617. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3618. } while (0)
  3619. /* DWORD lwm_thresh__hwm_thresh */
  3620. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3621. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3622. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3623. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3624. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3625. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3626. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3627. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3628. do { \
  3629. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3630. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3631. } while (0)
  3632. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3633. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3634. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3635. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3636. do { \
  3637. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3638. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3639. } while (0)
  3640. #define HTT_STATS_LOW_WM_BINS 5
  3641. #define HTT_STATS_HIGH_WM_BINS 5
  3642. typedef struct {
  3643. /** DWORD aligned base memory address of the ring */
  3644. A_UINT32 base_addr;
  3645. /** size of each ring element */
  3646. A_UINT32 elem_size;
  3647. /**
  3648. * BIT [15 : 0] :- num_elems
  3649. * BIT [31 : 16] :- prefetch_tail_idx
  3650. */
  3651. A_UINT32 num_elems__prefetch_tail_idx;
  3652. /**
  3653. * BIT [15 : 0] :- head_idx
  3654. * BIT [31 : 16] :- tail_idx
  3655. */
  3656. A_UINT32 head_idx__tail_idx;
  3657. /**
  3658. * BIT [15 : 0] :- shadow_head_idx
  3659. * BIT [31 : 16] :- shadow_tail_idx
  3660. */
  3661. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3662. A_UINT32 num_tail_incr;
  3663. /**
  3664. * BIT [15 : 0] :- lwm_thresh
  3665. * BIT [31 : 16] :- hwm_thresh
  3666. */
  3667. A_UINT32 lwm_thresh__hwm_thresh;
  3668. A_UINT32 overrun_hit_count;
  3669. A_UINT32 underrun_hit_count;
  3670. A_UINT32 prod_blockwait_count;
  3671. A_UINT32 cons_blockwait_count;
  3672. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3673. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3674. } htt_ring_if_stats_tlv;
  3675. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3676. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3677. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3678. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3679. HTT_RING_IF_CMN_MAC_ID_S)
  3680. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3681. do { \
  3682. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3683. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3684. } while (0)
  3685. typedef struct {
  3686. htt_tlv_hdr_t tlv_hdr;
  3687. /**
  3688. * BIT [ 7 : 0] :- mac_id
  3689. * BIT [31 : 8] :- reserved
  3690. */
  3691. A_UINT32 mac_id__word;
  3692. A_UINT32 num_records;
  3693. } htt_ring_if_cmn_tlv;
  3694. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3695. * TLV_TAGS:
  3696. * - HTT_STATS_RING_IF_CMN_TAG
  3697. * - HTT_STATS_STRING_TAG
  3698. * - HTT_STATS_RING_IF_TAG
  3699. */
  3700. /* NOTE:
  3701. * This structure is for documentation, and cannot be safely used directly.
  3702. * Instead, use the constituent TLV structures to fill/parse.
  3703. */
  3704. typedef struct {
  3705. htt_ring_if_cmn_tlv cmn_tlv;
  3706. /** Variable based on the Number of records. */
  3707. struct _ring_if {
  3708. htt_stats_string_tlv ring_str_tlv;
  3709. htt_ring_if_stats_tlv ring_tlv;
  3710. } r[1];
  3711. } htt_ring_if_stats_t;
  3712. /* == SFM STATS == */
  3713. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3714. /* NOTE: Variable length TLV, use length spec to infer array size */
  3715. typedef struct {
  3716. htt_tlv_hdr_t tlv_hdr;
  3717. /** Number of DWORDS used per user and per client */
  3718. A_UINT32 dwords_used_by_user_n[1];
  3719. } htt_sfm_client_user_tlv_v;
  3720. typedef struct {
  3721. htt_tlv_hdr_t tlv_hdr;
  3722. /** Client ID */
  3723. A_UINT32 client_id;
  3724. /** Minimum number of buffers */
  3725. A_UINT32 buf_min;
  3726. /** Maximum number of buffers */
  3727. A_UINT32 buf_max;
  3728. /** Number of Busy buffers */
  3729. A_UINT32 buf_busy;
  3730. /** Number of Allocated buffers */
  3731. A_UINT32 buf_alloc;
  3732. /** Number of Available/Usable buffers */
  3733. A_UINT32 buf_avail;
  3734. /** Number of users */
  3735. A_UINT32 num_users;
  3736. } htt_sfm_client_tlv;
  3737. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3738. #define HTT_SFM_CMN_MAC_ID_S 0
  3739. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3740. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3741. HTT_SFM_CMN_MAC_ID_S)
  3742. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3743. do { \
  3744. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3745. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3746. } while (0)
  3747. typedef struct {
  3748. htt_tlv_hdr_t tlv_hdr;
  3749. /**
  3750. * BIT [ 7 : 0] :- mac_id
  3751. * BIT [31 : 8] :- reserved
  3752. */
  3753. A_UINT32 mac_id__word;
  3754. /**
  3755. * Indicates the total number of 128 byte buffers in the CMEM
  3756. * that are available for buffer sharing
  3757. */
  3758. A_UINT32 buf_total;
  3759. /**
  3760. * Indicates for certain client or all the clients there is no
  3761. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3762. */
  3763. A_UINT32 mem_empty;
  3764. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3765. A_UINT32 deallocate_bufs;
  3766. /** Number of Records */
  3767. A_UINT32 num_records;
  3768. } htt_sfm_cmn_tlv;
  3769. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3770. * TLV_TAGS:
  3771. * - HTT_STATS_SFM_CMN_TAG
  3772. * - HTT_STATS_STRING_TAG
  3773. * - HTT_STATS_SFM_CLIENT_TAG
  3774. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3775. */
  3776. /* NOTE:
  3777. * This structure is for documentation, and cannot be safely used directly.
  3778. * Instead, use the constituent TLV structures to fill/parse.
  3779. */
  3780. typedef struct {
  3781. htt_sfm_cmn_tlv cmn_tlv;
  3782. /** Variable based on the Number of records. */
  3783. struct _sfm_client {
  3784. htt_stats_string_tlv client_str_tlv;
  3785. htt_sfm_client_tlv client_tlv;
  3786. htt_sfm_client_user_tlv_v user_tlv;
  3787. } r[1];
  3788. } htt_sfm_stats_t;
  3789. /* == SRNG STATS == */
  3790. /* DWORD mac_id__ring_id__arena__ep */
  3791. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3792. #define HTT_SRING_STATS_MAC_ID_S 0
  3793. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3794. #define HTT_SRING_STATS_RING_ID_S 8
  3795. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3796. #define HTT_SRING_STATS_ARENA_S 16
  3797. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3798. #define HTT_SRING_STATS_EP_TYPE_S 24
  3799. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3800. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3801. HTT_SRING_STATS_MAC_ID_S)
  3802. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3803. do { \
  3804. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3805. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3806. } while (0)
  3807. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3808. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3809. HTT_SRING_STATS_RING_ID_S)
  3810. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3811. do { \
  3812. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3813. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3814. } while (0)
  3815. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3816. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3817. HTT_SRING_STATS_ARENA_S)
  3818. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3819. do { \
  3820. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3821. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3822. } while (0)
  3823. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3824. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3825. HTT_SRING_STATS_EP_TYPE_S)
  3826. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3827. do { \
  3828. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3829. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3830. } while (0)
  3831. /* DWORD num_avail_words__num_valid_words */
  3832. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3833. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3834. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3835. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3836. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3837. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3838. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3839. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3840. do { \
  3841. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3842. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3843. } while (0)
  3844. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3845. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3846. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3847. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3848. do { \
  3849. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3850. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3851. } while (0)
  3852. /* DWORD head_ptr__tail_ptr */
  3853. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3854. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3855. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3856. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3857. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3858. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3859. HTT_SRING_STATS_HEAD_PTR_S)
  3860. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3861. do { \
  3862. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3863. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3864. } while (0)
  3865. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3866. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3867. HTT_SRING_STATS_TAIL_PTR_S)
  3868. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3869. do { \
  3870. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3871. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3872. } while (0)
  3873. /* DWORD consumer_empty__producer_full */
  3874. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3875. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3876. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3877. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3878. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3879. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3880. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3881. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3882. do { \
  3883. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3884. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3885. } while (0)
  3886. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3887. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3888. HTT_SRING_STATS_PRODUCER_FULL_S)
  3889. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3890. do { \
  3891. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3892. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3893. } while (0)
  3894. /* DWORD prefetch_count__internal_tail_ptr */
  3895. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3896. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3897. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3898. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3899. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3900. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3901. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3902. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3903. do { \
  3904. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3905. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3906. } while (0)
  3907. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3908. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3909. HTT_SRING_STATS_INTERNAL_TP_S)
  3910. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3911. do { \
  3912. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3913. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3914. } while (0)
  3915. typedef struct {
  3916. htt_tlv_hdr_t tlv_hdr;
  3917. /**
  3918. * BIT [ 7 : 0] :- mac_id
  3919. * BIT [15 : 8] :- ring_id
  3920. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3921. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3922. * BIT [31 : 25] :- reserved
  3923. */
  3924. A_UINT32 mac_id__ring_id__arena__ep;
  3925. /** DWORD aligned base memory address of the ring */
  3926. A_UINT32 base_addr_lsb;
  3927. A_UINT32 base_addr_msb;
  3928. /** size of ring */
  3929. A_UINT32 ring_size;
  3930. /** size of each ring element */
  3931. A_UINT32 elem_size;
  3932. /** Ring status
  3933. *
  3934. * BIT [15 : 0] :- num_avail_words
  3935. * BIT [31 : 16] :- num_valid_words
  3936. */
  3937. A_UINT32 num_avail_words__num_valid_words;
  3938. /** Index of head and tail
  3939. * BIT [15 : 0] :- head_ptr
  3940. * BIT [31 : 16] :- tail_ptr
  3941. */
  3942. A_UINT32 head_ptr__tail_ptr;
  3943. /** Empty or full counter of rings
  3944. * BIT [15 : 0] :- consumer_empty
  3945. * BIT [31 : 16] :- producer_full
  3946. */
  3947. A_UINT32 consumer_empty__producer_full;
  3948. /** Prefetch status of consumer ring
  3949. * BIT [15 : 0] :- prefetch_count
  3950. * BIT [31 : 16] :- internal_tail_ptr
  3951. */
  3952. A_UINT32 prefetch_count__internal_tail_ptr;
  3953. } htt_sring_stats_tlv;
  3954. typedef struct {
  3955. htt_tlv_hdr_t tlv_hdr;
  3956. A_UINT32 num_records;
  3957. } htt_sring_cmn_tlv;
  3958. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3959. * TLV_TAGS:
  3960. * - HTT_STATS_SRING_CMN_TAG
  3961. * - HTT_STATS_STRING_TAG
  3962. * - HTT_STATS_SRING_STATS_TAG
  3963. */
  3964. /* NOTE:
  3965. * This structure is for documentation, and cannot be safely used directly.
  3966. * Instead, use the constituent TLV structures to fill/parse.
  3967. */
  3968. typedef struct {
  3969. htt_sring_cmn_tlv cmn_tlv;
  3970. /** Variable based on the Number of records */
  3971. struct _sring_stats {
  3972. htt_stats_string_tlv sring_str_tlv;
  3973. htt_sring_stats_tlv sring_stats_tlv;
  3974. } r[1];
  3975. } htt_sring_stats_t;
  3976. /* == PDEV TX RATE CTRL STATS == */
  3977. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3978. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3979. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3980. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3981. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3982. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3983. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3984. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3985. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3986. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3987. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3988. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3989. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3990. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3991. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3992. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3993. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3994. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3995. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3996. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3997. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3998. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3999. do { \
  4000. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4001. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4002. } while (0)
  4003. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4004. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4005. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4006. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4007. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4008. /*
  4009. * Introduce new TX counters to support 320MHz support and punctured modes
  4010. */
  4011. typedef enum {
  4012. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4013. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4014. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4015. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4016. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4017. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4018. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4019. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4020. /* 11be related updates */
  4021. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4022. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4023. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4024. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4025. typedef enum {
  4026. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4027. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4028. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4029. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4030. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4031. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4032. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4033. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4034. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4035. typedef enum {
  4036. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4037. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4038. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4039. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4040. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4041. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4042. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4043. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4044. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4045. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4046. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4047. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4048. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4049. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4050. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4051. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4052. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4053. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4054. typedef struct {
  4055. htt_tlv_hdr_t tlv_hdr;
  4056. /**
  4057. * BIT [ 7 : 0] :- mac_id
  4058. * BIT [31 : 8] :- reserved
  4059. */
  4060. A_UINT32 mac_id__word;
  4061. /** Number of tx ldpc packets */
  4062. A_UINT32 tx_ldpc;
  4063. /** Number of tx rts packets */
  4064. A_UINT32 rts_cnt;
  4065. /** RSSI value of last ack packet (units = dB above noise floor) */
  4066. A_UINT32 ack_rssi;
  4067. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4068. /** tx_xx_mcs: currently unused */
  4069. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4070. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4071. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4072. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4073. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4074. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4075. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4076. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4077. /**
  4078. * Counters to track number of tx packets in each GI
  4079. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4080. */
  4081. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4082. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4083. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4084. /** Number of CTS-acknowledged RTS packets */
  4085. A_UINT32 rts_success;
  4086. /**
  4087. * Counters for legacy 11a and 11b transmissions.
  4088. *
  4089. * The index corresponds to:
  4090. *
  4091. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4092. *
  4093. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4094. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4095. */
  4096. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4097. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4098. /** 11AC VHT DL MU MIMO LDPC count */
  4099. A_UINT32 ac_mu_mimo_tx_ldpc;
  4100. /** 11AX HE DL MU MIMO LDPC count */
  4101. A_UINT32 ax_mu_mimo_tx_ldpc;
  4102. /** 11AX HE DL MU OFDMA LDPC count */
  4103. A_UINT32 ofdma_tx_ldpc;
  4104. /**
  4105. * Counters for 11ax HE LTF selection during TX.
  4106. *
  4107. * The index corresponds to:
  4108. *
  4109. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4110. */
  4111. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4112. /** 11AC VHT DL MU MIMO TX MCS stats */
  4113. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4114. /** 11AX HE DL MU MIMO TX MCS stats */
  4115. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4116. /** 11AX HE DL MU OFDMA TX MCS stats */
  4117. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4118. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4119. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4120. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4121. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4122. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4123. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4124. /** 11AC VHT DL MU MIMO TX BW stats */
  4125. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4126. /** 11AX HE DL MU MIMO TX BW stats */
  4127. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4128. /** 11AX HE DL MU OFDMA TX BW stats */
  4129. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4130. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4131. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4132. /** 11AX HE DL MU MIMO TX guard interval stats */
  4133. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4134. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4135. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4136. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4137. A_UINT32 tx_11ax_su_ext;
  4138. /* Stats for MCS 12/13 */
  4139. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4140. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4141. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4142. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4143. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4144. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4145. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4146. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4147. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4148. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4149. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4150. /* Stats for MCS 14/15 */
  4151. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4152. A_UINT32 tx_bw_320mhz;
  4153. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4154. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4155. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4156. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4157. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4158. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4159. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4160. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4161. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4162. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4163. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4164. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4165. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4166. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4167. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4168. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4169. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4170. /** sta side trigger stats */
  4171. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4172. } htt_tx_pdev_rate_stats_tlv;
  4173. typedef struct {
  4174. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4175. htt_tlv_hdr_t tlv_hdr;
  4176. /** 11BE EHT DL MU MIMO TX MCS stats */
  4177. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4178. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4179. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4180. /** 11BE EHT DL MU MIMO TX BW stats */
  4181. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4182. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4183. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4184. /** 11BE DL MU MIMO LDPC count */
  4185. A_UINT32 be_mu_mimo_tx_ldpc;
  4186. } htt_tx_pdev_rate_stats_be_tlv;
  4187. typedef struct {
  4188. /*
  4189. * SAWF pdev rate stats;
  4190. * placed in a separate TLV to adhere to size restrictions
  4191. */
  4192. htt_tlv_hdr_t tlv_hdr;
  4193. /**
  4194. * Counter incremented when MCS is dropped due to the successive retries
  4195. * to a peer reaching the configured limit.
  4196. */
  4197. A_UINT32 rate_retry_mcs_drop_cnt;
  4198. /**
  4199. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4200. */
  4201. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4202. /**
  4203. * PPDU PER histogram - each PPDU has its PER computed,
  4204. * and the bin corresponding to that PER percentage is incremented.
  4205. */
  4206. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4207. /**
  4208. * When the service class contains delay bound rate parameters which
  4209. * indicate low latency and we enable latency-based RA params then
  4210. * the low_latency_rate_count will be incremented.
  4211. * This counts the number of peer-TIDs that have been categorized as
  4212. * low-latency.
  4213. */
  4214. A_UINT32 low_latency_rate_cnt;
  4215. /** Indicate how many times rate drop happened within SIFS burst */
  4216. A_UINT32 su_burst_rate_drop_cnt;
  4217. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4218. A_UINT32 su_burst_rate_drop_fail_cnt;
  4219. } htt_tx_pdev_rate_stats_sawf_tlv;
  4220. typedef struct {
  4221. htt_tlv_hdr_t tlv_hdr;
  4222. /**
  4223. * BIT [ 7 : 0] :- mac_id
  4224. * BIT [31 : 8] :- reserved
  4225. */
  4226. A_UINT32 mac_id__word;
  4227. /** 11BE EHT DL MU OFDMA LDPC count */
  4228. A_UINT32 be_ofdma_tx_ldpc;
  4229. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4230. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4231. /**
  4232. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4233. */
  4234. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4235. /** 11BE EHT DL MU OFDMA TX BW stats */
  4236. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4237. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4238. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4239. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4240. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4241. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4242. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4243. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4244. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4245. * TLV_TAGS:
  4246. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4247. */
  4248. /* NOTE:
  4249. * This structure is for documentation, and cannot be safely used directly.
  4250. * Instead, use the constituent TLV structures to fill/parse.
  4251. */
  4252. typedef struct {
  4253. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4254. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4255. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4256. } htt_tx_pdev_rate_stats_t;
  4257. /* == PDEV RX RATE CTRL STATS == */
  4258. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4259. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4260. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4261. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4262. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4263. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4264. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4265. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4266. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4267. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4268. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4269. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4270. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4271. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4272. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4273. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4274. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4275. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4276. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4277. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4278. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4279. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4280. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4281. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4282. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4283. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4284. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4285. */
  4286. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4287. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4288. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4289. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4290. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4291. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4292. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4293. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4294. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4295. */
  4296. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4297. typedef enum {
  4298. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4299. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4300. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4301. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4302. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4303. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4304. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4305. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4306. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4307. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4308. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4309. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4310. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4311. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4312. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4313. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4314. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4315. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4316. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4317. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4318. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4319. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4320. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4321. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4322. do { \
  4323. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4324. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4325. } while (0)
  4326. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4327. typedef enum {
  4328. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4329. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4330. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4331. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4332. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4333. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4334. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4335. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4336. typedef struct {
  4337. htt_tlv_hdr_t tlv_hdr;
  4338. /**
  4339. * BIT [ 7 : 0] :- mac_id
  4340. * BIT [31 : 8] :- reserved
  4341. */
  4342. A_UINT32 mac_id__word;
  4343. A_UINT32 nsts;
  4344. /** Number of rx ldpc packets */
  4345. A_UINT32 rx_ldpc;
  4346. /** Number of rx rts packets */
  4347. A_UINT32 rts_cnt;
  4348. /** units = dB above noise floor */
  4349. A_UINT32 rssi_mgmt;
  4350. /** units = dB above noise floor */
  4351. A_UINT32 rssi_data;
  4352. /** units = dB above noise floor */
  4353. A_UINT32 rssi_comb;
  4354. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4355. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4356. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4357. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4358. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4359. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4360. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4361. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4362. /** units = dB above noise floor */
  4363. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4364. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4365. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4366. /** rx Signal Strength value in dBm unit */
  4367. A_INT32 rssi_in_dbm;
  4368. A_UINT32 rx_11ax_su_ext;
  4369. A_UINT32 rx_11ac_mumimo;
  4370. A_UINT32 rx_11ax_mumimo;
  4371. A_UINT32 rx_11ax_ofdma;
  4372. A_UINT32 txbf;
  4373. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4374. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4375. A_UINT32 rx_active_dur_us_low;
  4376. A_UINT32 rx_active_dur_us_high;
  4377. /** number of times UL MU MIMO RX packets received */
  4378. A_UINT32 rx_11ax_ul_ofdma;
  4379. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4380. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4381. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4382. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4383. /**
  4384. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4385. * (Increments the individual user NSS in the OFDMA PPDU received)
  4386. */
  4387. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4388. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4389. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4390. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4391. A_UINT32 ul_ofdma_rx_stbc;
  4392. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4393. A_UINT32 ul_ofdma_rx_ldpc;
  4394. /**
  4395. * Number of non data PPDUs received for each degree (number of users)
  4396. * in UL OFDMA
  4397. */
  4398. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4399. /**
  4400. * Number of data ppdus received for each degree (number of users)
  4401. * in UL OFDMA
  4402. */
  4403. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4404. /**
  4405. * Number of mpdus passed for each degree (number of users)
  4406. * in UL OFDMA TB PPDU
  4407. */
  4408. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4409. /**
  4410. * Number of mpdus failed for each degree (number of users)
  4411. * in UL OFDMA TB PPDU
  4412. */
  4413. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4414. A_UINT32 nss_count;
  4415. A_UINT32 pilot_count;
  4416. /** RxEVM stats in dB */
  4417. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4418. /**
  4419. * EVM mean across pilots, computed as
  4420. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4421. */
  4422. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4423. /** dBm units */
  4424. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4425. /** per_chain_rssi_pkt_type:
  4426. * This field shows what type of rx frame the per-chain RSSI was computed
  4427. * on, by recording the frame type and sub-type as bit-fields within this
  4428. * field:
  4429. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4430. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4431. * BIT [31 : 8] :- Reserved
  4432. */
  4433. A_UINT32 per_chain_rssi_pkt_type;
  4434. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4435. A_UINT32 rx_su_ndpa;
  4436. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4437. A_UINT32 rx_mu_ndpa;
  4438. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4439. A_UINT32 rx_br_poll;
  4440. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4441. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4442. /**
  4443. * Number of non data ppdus received for each degree (number of users)
  4444. * with UL MUMIMO
  4445. */
  4446. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4447. /**
  4448. * Number of data ppdus received for each degree (number of users)
  4449. * with UL MUMIMO
  4450. */
  4451. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4452. /**
  4453. * Number of mpdus passed for each degree (number of users)
  4454. * with UL MUMIMO TB PPDU
  4455. */
  4456. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4457. /**
  4458. * Number of mpdus failed for each degree (number of users)
  4459. * with UL MUMIMO TB PPDU
  4460. */
  4461. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4462. /**
  4463. * Number of non data ppdus received for each degree (number of users)
  4464. * in UL OFDMA
  4465. */
  4466. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4467. /**
  4468. * Number of data ppdus received for each degree (number of users)
  4469. *in UL OFDMA
  4470. */
  4471. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4472. /* Stats for MCS 12/13 */
  4473. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4474. /*
  4475. * NOTE - this TLV is already large enough that it causes the HTT message
  4476. * carrying it to be nearly at the message size limit that applies to
  4477. * many targets/hosts.
  4478. * No further fields should be added to this TLV without very careful
  4479. * review to ensure the size increase is acceptable.
  4480. */
  4481. } htt_rx_pdev_rate_stats_tlv;
  4482. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4483. * TLV_TAGS:
  4484. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4485. */
  4486. /* NOTE:
  4487. * This structure is for documentation, and cannot be safely used directly.
  4488. * Instead, use the constituent TLV structures to fill/parse.
  4489. */
  4490. typedef struct {
  4491. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4492. } htt_rx_pdev_rate_stats_t;
  4493. typedef struct {
  4494. htt_tlv_hdr_t tlv_hdr;
  4495. /** units = dB above noise floor */
  4496. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4497. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4498. /** rx mcast signal strength value in dBm unit */
  4499. A_INT32 rssi_mcast_in_dbm;
  4500. /** rx mgmt packet signal Strength value in dBm unit */
  4501. A_INT32 rssi_mgmt_in_dbm;
  4502. /*
  4503. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4504. * due to message size limitations.
  4505. */
  4506. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4507. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4508. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4509. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4510. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4511. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4512. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4513. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4514. /* MCS 14,15 */
  4515. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4516. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4517. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4518. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4519. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4520. } htt_rx_pdev_rate_ext_stats_tlv;
  4521. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4522. * TLV_TAGS:
  4523. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4524. */
  4525. /* NOTE:
  4526. * This structure is for documentation, and cannot be safely used directly.
  4527. * Instead, use the constituent TLV structures to fill/parse.
  4528. */
  4529. typedef struct {
  4530. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4531. } htt_rx_pdev_rate_ext_stats_t;
  4532. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4533. #define HTT_STATS_CMN_MAC_ID_S 0
  4534. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4535. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4536. HTT_STATS_CMN_MAC_ID_S)
  4537. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4538. do { \
  4539. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4540. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4541. } while (0)
  4542. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4543. typedef struct {
  4544. htt_tlv_hdr_t tlv_hdr;
  4545. /**
  4546. * BIT [ 7 : 0] :- mac_id
  4547. * BIT [31 : 8] :- reserved
  4548. */
  4549. A_UINT32 mac_id__word;
  4550. A_UINT32 rx_11ax_ul_ofdma;
  4551. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4552. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4553. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4554. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4555. A_UINT32 ul_ofdma_rx_stbc;
  4556. A_UINT32 ul_ofdma_rx_ldpc;
  4557. /*
  4558. * These are arrays to hold the number of PPDUs that we received per RU.
  4559. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4560. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4561. */
  4562. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4563. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4564. /*
  4565. * These arrays hold Target RSSI (rx power the AP wants),
  4566. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4567. * which can be identified by AIDs, during trigger based RX.
  4568. * Array acts a circular buffer and holds values for last 5 STAs
  4569. * in the same order as RX.
  4570. */
  4571. /**
  4572. * STA AID array for identifying which STA the
  4573. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4574. */
  4575. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4576. /**
  4577. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4578. */
  4579. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4580. /**
  4581. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4582. */
  4583. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4584. /**
  4585. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4586. */
  4587. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4588. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4589. } htt_rx_pdev_ul_trigger_stats_tlv;
  4590. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4591. * TLV_TAGS:
  4592. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4593. * NOTE:
  4594. * This structure is for documentation, and cannot be safely used directly.
  4595. * Instead, use the constituent TLV structures to fill/parse.
  4596. */
  4597. typedef struct {
  4598. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4599. } htt_rx_pdev_ul_trigger_stats_t;
  4600. typedef struct {
  4601. htt_tlv_hdr_t tlv_hdr;
  4602. /**
  4603. * BIT [ 7 : 0] :- mac_id
  4604. * BIT [31 : 8] :- reserved
  4605. */
  4606. A_UINT32 mac_id__word;
  4607. A_UINT32 rx_11be_ul_ofdma;
  4608. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4609. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4610. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4611. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4612. A_UINT32 be_ul_ofdma_rx_stbc;
  4613. A_UINT32 be_ul_ofdma_rx_ldpc;
  4614. /*
  4615. * These are arrays to hold the number of PPDUs that we received per RU.
  4616. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4617. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4618. */
  4619. /** PPDU level */
  4620. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4621. /** PPDU level */
  4622. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4623. /*
  4624. * These arrays hold Target RSSI (rx power the AP wants),
  4625. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4626. * which can be identified by AIDs, during trigger based RX.
  4627. * Array acts a circular buffer and holds values for last 5 STAs
  4628. * in the same order as RX.
  4629. */
  4630. /**
  4631. * STA AID array for identifying which STA the
  4632. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4633. */
  4634. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4635. /**
  4636. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4637. */
  4638. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4639. /**
  4640. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4641. */
  4642. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4643. /**
  4644. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4645. */
  4646. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4647. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4648. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4649. * TLV_TAGS:
  4650. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4651. * NOTE:
  4652. * This structure is for documentation, and cannot be safely used directly.
  4653. * Instead, use the constituent TLV structures to fill/parse.
  4654. */
  4655. typedef struct {
  4656. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4657. } htt_rx_pdev_be_ul_trigger_stats_t;
  4658. typedef struct {
  4659. htt_tlv_hdr_t tlv_hdr;
  4660. A_UINT32 user_index;
  4661. /** PPDU level */
  4662. A_UINT32 rx_ulofdma_non_data_ppdu;
  4663. /** PPDU level */
  4664. A_UINT32 rx_ulofdma_data_ppdu;
  4665. /** MPDU level */
  4666. A_UINT32 rx_ulofdma_mpdu_ok;
  4667. /** MPDU level */
  4668. A_UINT32 rx_ulofdma_mpdu_fail;
  4669. A_UINT32 rx_ulofdma_non_data_nusers;
  4670. A_UINT32 rx_ulofdma_data_nusers;
  4671. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4672. typedef struct {
  4673. htt_tlv_hdr_t tlv_hdr;
  4674. A_UINT32 user_index;
  4675. /** PPDU level */
  4676. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4677. /** PPDU level */
  4678. A_UINT32 be_rx_ulofdma_data_ppdu;
  4679. /** MPDU level */
  4680. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4681. /** MPDU level */
  4682. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4683. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4684. A_UINT32 be_rx_ulofdma_data_nusers;
  4685. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4686. typedef struct {
  4687. htt_tlv_hdr_t tlv_hdr;
  4688. A_UINT32 user_index;
  4689. /** PPDU level */
  4690. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4691. /** PPDU level */
  4692. A_UINT32 rx_ulmumimo_data_ppdu;
  4693. /** MPDU level */
  4694. A_UINT32 rx_ulmumimo_mpdu_ok;
  4695. /** MPDU level */
  4696. A_UINT32 rx_ulmumimo_mpdu_fail;
  4697. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4698. typedef struct {
  4699. htt_tlv_hdr_t tlv_hdr;
  4700. A_UINT32 user_index;
  4701. /** PPDU level */
  4702. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4703. /** PPDU level */
  4704. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4705. /** MPDU level */
  4706. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4707. /** MPDU level */
  4708. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4709. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4710. /* == RX PDEV/SOC STATS == */
  4711. typedef struct {
  4712. htt_tlv_hdr_t tlv_hdr;
  4713. /**
  4714. * BIT [7:0] :- mac_id
  4715. * BIT [31:8] :- reserved
  4716. *
  4717. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4718. */
  4719. A_UINT32 mac_id__word;
  4720. /** Number of times UL MUMIMO RX packets received */
  4721. A_UINT32 rx_11ax_ul_mumimo;
  4722. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4723. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4724. /**
  4725. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4726. * Index 0 indicates 1xLTF + 1.6 msec GI
  4727. * Index 1 indicates 2xLTF + 1.6 msec GI
  4728. * Index 2 indicates 4xLTF + 3.2 msec GI
  4729. */
  4730. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4731. /**
  4732. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4733. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4734. */
  4735. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4736. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4737. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4738. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4739. A_UINT32 ul_mumimo_rx_stbc;
  4740. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4741. A_UINT32 ul_mumimo_rx_ldpc;
  4742. /* Stats for MCS 12/13 */
  4743. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4744. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4745. /** RSSI in dBm for Rx TB PPDUs */
  4746. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4747. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4748. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4749. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4750. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4751. /** Average pilot EVM measued for RX UL TB PPDU */
  4752. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4753. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4754. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4755. typedef struct {
  4756. htt_tlv_hdr_t tlv_hdr;
  4757. /**
  4758. * BIT [7:0] :- mac_id
  4759. * BIT [31:8] :- reserved
  4760. *
  4761. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4762. */
  4763. A_UINT32 mac_id__word;
  4764. /** Number of times UL MUMIMO RX packets received */
  4765. A_UINT32 rx_11be_ul_mumimo;
  4766. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4767. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4768. /**
  4769. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4770. * Index 0 indicates 1xLTF + 1.6 msec GI
  4771. * Index 1 indicates 2xLTF + 1.6 msec GI
  4772. * Index 2 indicates 4xLTF + 3.2 msec GI
  4773. */
  4774. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4775. /**
  4776. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4777. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4778. */
  4779. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4780. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4781. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4782. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4783. A_UINT32 be_ul_mumimo_rx_stbc;
  4784. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4785. A_UINT32 be_ul_mumimo_rx_ldpc;
  4786. /** RSSI in dBm for Rx TB PPDUs */
  4787. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4788. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4789. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4790. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4791. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4792. /** Average pilot EVM measued for RX UL TB PPDU */
  4793. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4794. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  4795. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4796. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4797. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4798. * TLV_TAGS:
  4799. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4800. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4801. */
  4802. typedef struct {
  4803. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4804. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4805. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4806. typedef struct {
  4807. htt_tlv_hdr_t tlv_hdr;
  4808. /** Num Packets received on REO FW ring */
  4809. A_UINT32 fw_reo_ring_data_msdu;
  4810. /** Num bc/mc packets indicated from fw to host */
  4811. A_UINT32 fw_to_host_data_msdu_bcmc;
  4812. /** Num unicast packets indicated from fw to host */
  4813. A_UINT32 fw_to_host_data_msdu_uc;
  4814. /** Num remote buf recycle from offload */
  4815. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4816. /** Num remote free buf given to offload */
  4817. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4818. /** Num unicast packets from local path indicated to host */
  4819. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4820. /** Num unicast packets from REO indicated to host */
  4821. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4822. /** Num Packets received from WBM SW1 ring */
  4823. A_UINT32 wbm_sw_ring_reap;
  4824. /** Num packets from WBM forwarded from fw to host via WBM */
  4825. A_UINT32 wbm_forward_to_host_cnt;
  4826. /** Num packets from WBM recycled to target refill ring */
  4827. A_UINT32 wbm_target_recycle_cnt;
  4828. /**
  4829. * Total Num of recycled to refill ring,
  4830. * including packets from WBM and REO
  4831. */
  4832. A_UINT32 target_refill_ring_recycle_cnt;
  4833. } htt_rx_soc_fw_stats_tlv;
  4834. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4835. /* NOTE: Variable length TLV, use length spec to infer array size */
  4836. typedef struct {
  4837. htt_tlv_hdr_t tlv_hdr;
  4838. /** Num ring empty encountered */
  4839. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4840. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4841. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4842. /* NOTE: Variable length TLV, use length spec to infer array size */
  4843. typedef struct {
  4844. htt_tlv_hdr_t tlv_hdr;
  4845. /** Num total buf refilled from refill ring */
  4846. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4847. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4848. /* RXDMA error code from WBM released packets */
  4849. typedef enum {
  4850. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4851. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4852. HTT_RX_RXDMA_FCS_ERR = 2,
  4853. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4854. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4855. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4856. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4857. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4858. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4859. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4860. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4861. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4862. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4863. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4864. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4865. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4866. /*
  4867. * This MAX_ERR_CODE should not be used in any host/target messages,
  4868. * so that even though it is defined within a host/target interface
  4869. * definition header file, it isn't actually part of the host/target
  4870. * interface, and thus can be modified.
  4871. */
  4872. HTT_RX_RXDMA_MAX_ERR_CODE
  4873. } htt_rx_rxdma_error_code_enum;
  4874. /* NOTE: Variable length TLV, use length spec to infer array size */
  4875. typedef struct {
  4876. htt_tlv_hdr_t tlv_hdr;
  4877. /** NOTE:
  4878. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4879. * It is expected but not required that the target will provide a rxdma_err element
  4880. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4881. * MAX_ERR_CODE. The host should ignore any array elements whose
  4882. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4883. */
  4884. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4885. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4886. /* REO error code from WBM released packets */
  4887. typedef enum {
  4888. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4889. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4890. HTT_RX_AMPDU_IN_NON_BA = 2,
  4891. HTT_RX_NON_BA_DUPLICATE = 3,
  4892. HTT_RX_BA_DUPLICATE = 4,
  4893. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4894. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4895. HTT_RX_REGULAR_FRAME_OOR = 7,
  4896. HTT_RX_BAR_FRAME_OOR = 8,
  4897. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4898. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4899. HTT_RX_PN_CHECK_FAILED = 11,
  4900. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4901. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4902. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4903. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4904. /*
  4905. * This MAX_ERR_CODE should not be used in any host/target messages,
  4906. * so that even though it is defined within a host/target interface
  4907. * definition header file, it isn't actually part of the host/target
  4908. * interface, and thus can be modified.
  4909. */
  4910. HTT_RX_REO_MAX_ERR_CODE
  4911. } htt_rx_reo_error_code_enum;
  4912. /* NOTE: Variable length TLV, use length spec to infer array size */
  4913. typedef struct {
  4914. htt_tlv_hdr_t tlv_hdr;
  4915. /** NOTE:
  4916. * The mapping of REO error types to reo_err array elements is HW dependent.
  4917. * It is expected but not required that the target will provide a rxdma_err element
  4918. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4919. * MAX_ERR_CODE. The host should ignore any array elements whose
  4920. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4921. */
  4922. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4923. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4924. /* NOTE:
  4925. * This structure is for documentation, and cannot be safely used directly.
  4926. * Instead, use the constituent TLV structures to fill/parse.
  4927. */
  4928. typedef struct {
  4929. htt_rx_soc_fw_stats_tlv fw_tlv;
  4930. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4931. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4932. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4933. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4934. } htt_rx_soc_stats_t;
  4935. /* == RX PDEV STATS == */
  4936. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4937. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4938. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4939. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4940. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4941. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4942. do { \
  4943. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4944. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4945. } while (0)
  4946. typedef struct {
  4947. htt_tlv_hdr_t tlv_hdr;
  4948. /**
  4949. * BIT [ 7 : 0] :- mac_id
  4950. * BIT [31 : 8] :- reserved
  4951. */
  4952. A_UINT32 mac_id__word;
  4953. /** Num PPDU status processed from HW */
  4954. A_UINT32 ppdu_recvd;
  4955. /** Num MPDU across PPDUs with FCS ok */
  4956. A_UINT32 mpdu_cnt_fcs_ok;
  4957. /** Num MPDU across PPDUs with FCS err */
  4958. A_UINT32 mpdu_cnt_fcs_err;
  4959. /** Num MSDU across PPDUs */
  4960. A_UINT32 tcp_msdu_cnt;
  4961. /** Num MSDU across PPDUs */
  4962. A_UINT32 tcp_ack_msdu_cnt;
  4963. /** Num MSDU across PPDUs */
  4964. A_UINT32 udp_msdu_cnt;
  4965. /** Num MSDU across PPDUs */
  4966. A_UINT32 other_msdu_cnt;
  4967. /** Num MPDU on FW ring indicated */
  4968. A_UINT32 fw_ring_mpdu_ind;
  4969. /** Num MGMT MPDU given to protocol */
  4970. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4971. /** Num ctrl MPDU given to protocol */
  4972. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4973. /** Num mcast data packet received */
  4974. A_UINT32 fw_ring_mcast_data_msdu;
  4975. /** Num broadcast data packet received */
  4976. A_UINT32 fw_ring_bcast_data_msdu;
  4977. /** Num unicast data packet received */
  4978. A_UINT32 fw_ring_ucast_data_msdu;
  4979. /** Num null data packet received */
  4980. A_UINT32 fw_ring_null_data_msdu;
  4981. /** Num MPDU on FW ring dropped */
  4982. A_UINT32 fw_ring_mpdu_drop;
  4983. /** Num buf indication to offload */
  4984. A_UINT32 ofld_local_data_ind_cnt;
  4985. /** Num buf recycle from offload */
  4986. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4987. /** Num buf indication to data_rx */
  4988. A_UINT32 drx_local_data_ind_cnt;
  4989. /** Num buf recycle from data_rx */
  4990. A_UINT32 drx_local_data_buf_recycle_cnt;
  4991. /** Num buf indication to protocol */
  4992. A_UINT32 local_nondata_ind_cnt;
  4993. /** Num buf recycle from protocol */
  4994. A_UINT32 local_nondata_buf_recycle_cnt;
  4995. /** Num buf fed */
  4996. A_UINT32 fw_status_buf_ring_refill_cnt;
  4997. /** Num ring empty encountered */
  4998. A_UINT32 fw_status_buf_ring_empty_cnt;
  4999. /** Num buf fed */
  5000. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5001. /** Num ring empty encountered */
  5002. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5003. /** Num buf fed */
  5004. A_UINT32 fw_link_buf_ring_refill_cnt;
  5005. /** Num ring empty encountered */
  5006. A_UINT32 fw_link_buf_ring_empty_cnt;
  5007. /** Num buf fed */
  5008. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5009. /** Num ring empty encountered */
  5010. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5011. /** Num buf fed */
  5012. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5013. /** Num ring empty encountered */
  5014. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5015. /** Num buf fed */
  5016. A_UINT32 mon_status_buf_ring_refill_cnt;
  5017. /** Num ring empty encountered */
  5018. A_UINT32 mon_status_buf_ring_empty_cnt;
  5019. /** Num buf fed */
  5020. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5021. /** Num ring empty encountered */
  5022. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5023. /** Num buf fed */
  5024. A_UINT32 mon_dest_ring_update_cnt;
  5025. /** Num ring full encountered */
  5026. A_UINT32 mon_dest_ring_full_cnt;
  5027. /** Num rx suspend is attempted */
  5028. A_UINT32 rx_suspend_cnt;
  5029. /** Num rx suspend failed */
  5030. A_UINT32 rx_suspend_fail_cnt;
  5031. /** Num rx resume attempted */
  5032. A_UINT32 rx_resume_cnt;
  5033. /** Num rx resume failed */
  5034. A_UINT32 rx_resume_fail_cnt;
  5035. /** Num rx ring switch */
  5036. A_UINT32 rx_ring_switch_cnt;
  5037. /** Num rx ring restore */
  5038. A_UINT32 rx_ring_restore_cnt;
  5039. /** Num rx flush issued */
  5040. A_UINT32 rx_flush_cnt;
  5041. /** Num rx recovery */
  5042. A_UINT32 rx_recovery_reset_cnt;
  5043. } htt_rx_pdev_fw_stats_tlv;
  5044. typedef struct {
  5045. htt_tlv_hdr_t tlv_hdr;
  5046. /** peer mac address */
  5047. htt_mac_addr peer_mac_addr;
  5048. /** Num of tx mgmt frames with subtype on peer level */
  5049. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5050. /** Num of rx mgmt frames with subtype on peer level */
  5051. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5052. } htt_peer_ctrl_path_txrx_stats_tlv;
  5053. #define HTT_STATS_PHY_ERR_MAX 43
  5054. typedef struct {
  5055. htt_tlv_hdr_t tlv_hdr;
  5056. /**
  5057. * BIT [ 7 : 0] :- mac_id
  5058. * BIT [31 : 8] :- reserved
  5059. */
  5060. A_UINT32 mac_id__word;
  5061. /** Num of phy err */
  5062. A_UINT32 total_phy_err_cnt;
  5063. /** Counts of different types of phy errs
  5064. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5065. * The only currently-supported mapping is shown below:
  5066. *
  5067. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5068. * 1 phyrx_err_synth_off
  5069. * 2 phyrx_err_ofdma_timing
  5070. * 3 phyrx_err_ofdma_signal_parity
  5071. * 4 phyrx_err_ofdma_rate_illegal
  5072. * 5 phyrx_err_ofdma_length_illegal
  5073. * 6 phyrx_err_ofdma_restart
  5074. * 7 phyrx_err_ofdma_service
  5075. * 8 phyrx_err_ppdu_ofdma_power_drop
  5076. * 9 phyrx_err_cck_blokker
  5077. * 10 phyrx_err_cck_timing
  5078. * 11 phyrx_err_cck_header_crc
  5079. * 12 phyrx_err_cck_rate_illegal
  5080. * 13 phyrx_err_cck_length_illegal
  5081. * 14 phyrx_err_cck_restart
  5082. * 15 phyrx_err_cck_service
  5083. * 16 phyrx_err_cck_power_drop
  5084. * 17 phyrx_err_ht_crc_err
  5085. * 18 phyrx_err_ht_length_illegal
  5086. * 19 phyrx_err_ht_rate_illegal
  5087. * 20 phyrx_err_ht_zlf
  5088. * 21 phyrx_err_false_radar_ext
  5089. * 22 phyrx_err_green_field
  5090. * 23 phyrx_err_bw_gt_dyn_bw
  5091. * 24 phyrx_err_leg_ht_mismatch
  5092. * 25 phyrx_err_vht_crc_error
  5093. * 26 phyrx_err_vht_siga_unsupported
  5094. * 27 phyrx_err_vht_lsig_len_invalid
  5095. * 28 phyrx_err_vht_ndp_or_zlf
  5096. * 29 phyrx_err_vht_nsym_lt_zero
  5097. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5098. * 31 phyrx_err_vht_rx_skip_group_id0
  5099. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5100. * 33 phyrx_err_vht_rx_skip_group_id63
  5101. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5102. * 35 phyrx_err_defer_nap
  5103. * 36 phyrx_err_fdomain_timeout
  5104. * 37 phyrx_err_lsig_rel_check
  5105. * 38 phyrx_err_bt_collision
  5106. * 39 phyrx_err_unsupported_mu_feedback
  5107. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5108. * 41 phyrx_err_unsupported_cbf
  5109. * 42 phyrx_err_other
  5110. */
  5111. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5112. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5113. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5114. /* NOTE: Variable length TLV, use length spec to infer array size */
  5115. typedef struct {
  5116. htt_tlv_hdr_t tlv_hdr;
  5117. /** Num error MPDU for each RxDMA error type */
  5118. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5119. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5120. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5121. /* NOTE: Variable length TLV, use length spec to infer array size */
  5122. typedef struct {
  5123. htt_tlv_hdr_t tlv_hdr;
  5124. /** Num MPDU dropped */
  5125. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5126. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5127. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5128. * TLV_TAGS:
  5129. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5130. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5131. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5132. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5133. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5134. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5135. */
  5136. /* NOTE:
  5137. * This structure is for documentation, and cannot be safely used directly.
  5138. * Instead, use the constituent TLV structures to fill/parse.
  5139. */
  5140. typedef struct {
  5141. htt_rx_soc_stats_t soc_stats;
  5142. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5143. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5144. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5145. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5146. } htt_rx_pdev_stats_t;
  5147. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5148. * TLV_TAGS:
  5149. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5150. *
  5151. */
  5152. typedef struct {
  5153. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5154. } htt_ctrl_path_txrx_stats_t;
  5155. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5156. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5157. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5158. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5159. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5160. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5161. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5162. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5163. typedef struct {
  5164. htt_tlv_hdr_t tlv_hdr;
  5165. /* Below values are obtained from the HW Cycles counter registers */
  5166. A_UINT32 tx_frame_usec;
  5167. A_UINT32 rx_frame_usec;
  5168. A_UINT32 rx_clear_usec;
  5169. A_UINT32 my_rx_frame_usec;
  5170. A_UINT32 usec_cnt;
  5171. A_UINT32 med_rx_idle_usec;
  5172. A_UINT32 med_tx_idle_global_usec;
  5173. A_UINT32 cca_obss_usec;
  5174. } htt_pdev_stats_cca_counters_tlv;
  5175. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5176. * due to lack of support in some host stats infrastructures for
  5177. * TLVs nested within TLVs.
  5178. */
  5179. typedef struct {
  5180. htt_tlv_hdr_t tlv_hdr;
  5181. /** The channel number on which these stats were collected */
  5182. A_UINT32 chan_num;
  5183. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5184. A_UINT32 num_records;
  5185. /**
  5186. * Bit map of valid CCA counters
  5187. * Bit0 - tx_frame_usec
  5188. * Bit1 - rx_frame_usec
  5189. * Bit2 - rx_clear_usec
  5190. * Bit3 - my_rx_frame_usec
  5191. * bit4 - usec_cnt
  5192. * Bit5 - med_rx_idle_usec
  5193. * Bit6 - med_tx_idle_global_usec
  5194. * Bit7 - cca_obss_usec
  5195. *
  5196. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5197. */
  5198. A_UINT32 valid_cca_counters_bitmap;
  5199. /** Indicates the stats collection interval
  5200. * Valid Values:
  5201. * 100 - For the 100ms interval CCA stats histogram
  5202. * 1000 - For 1sec interval CCA histogram
  5203. * 0xFFFFFFFF - For Cumulative CCA Stats
  5204. */
  5205. A_UINT32 collection_interval;
  5206. /**
  5207. * This will be followed by an array which contains the CCA stats
  5208. * collected in the last N intervals,
  5209. * if the indication is for last N intervals CCA stats.
  5210. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5211. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5212. */
  5213. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5214. } htt_pdev_cca_stats_hist_tlv;
  5215. typedef struct {
  5216. htt_tlv_hdr_t tlv_hdr;
  5217. /** The channel number on which these stats were collected */
  5218. A_UINT32 chan_num;
  5219. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5220. A_UINT32 num_records;
  5221. /**
  5222. * Bit map of valid CCA counters
  5223. * Bit0 - tx_frame_usec
  5224. * Bit1 - rx_frame_usec
  5225. * Bit2 - rx_clear_usec
  5226. * Bit3 - my_rx_frame_usec
  5227. * bit4 - usec_cnt
  5228. * Bit5 - med_rx_idle_usec
  5229. * Bit6 - med_tx_idle_global_usec
  5230. * Bit7 - cca_obss_usec
  5231. *
  5232. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5233. */
  5234. A_UINT32 valid_cca_counters_bitmap;
  5235. /** Indicates the stats collection interval
  5236. * Valid Values:
  5237. * 100 - For the 100ms interval CCA stats histogram
  5238. * 1000 - For 1sec interval CCA histogram
  5239. * 0xFFFFFFFF - For Cumulative CCA Stats
  5240. */
  5241. A_UINT32 collection_interval;
  5242. /**
  5243. * This will be followed by an array which contains the CCA stats
  5244. * collected in the last N intervals,
  5245. * if the indication is for last N intervals CCA stats.
  5246. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5247. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5248. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5249. */
  5250. } htt_pdev_cca_stats_hist_v1_tlv;
  5251. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5252. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5253. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5254. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5255. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5256. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5257. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5258. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5259. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5260. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5261. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5262. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5263. do { \
  5264. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5265. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5266. } while (0)
  5267. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5268. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5269. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5270. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5271. do { \
  5272. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5273. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5274. } while (0)
  5275. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5276. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5277. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5278. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5279. do { \
  5280. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5281. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5282. } while (0)
  5283. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5284. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5285. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5286. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5287. do { \
  5288. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5289. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5290. } while (0)
  5291. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5292. typedef struct {
  5293. htt_tlv_hdr_t tlv_hdr;
  5294. A_UINT32 vdev_id;
  5295. htt_mac_addr peer_mac;
  5296. A_UINT32 flow_id_flags;
  5297. /**
  5298. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5299. * not initiated by host
  5300. */
  5301. A_UINT32 dialog_id;
  5302. A_UINT32 wake_dura_us;
  5303. A_UINT32 wake_intvl_us;
  5304. A_UINT32 sp_offset_us;
  5305. } htt_pdev_stats_twt_session_tlv;
  5306. typedef struct {
  5307. htt_tlv_hdr_t tlv_hdr;
  5308. A_UINT32 pdev_id;
  5309. A_UINT32 num_sessions;
  5310. htt_pdev_stats_twt_session_tlv twt_session[1];
  5311. } htt_pdev_stats_twt_sessions_tlv;
  5312. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5313. * TLV_TAGS:
  5314. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5315. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5316. */
  5317. /* NOTE:
  5318. * This structure is for documentation, and cannot be safely used directly.
  5319. * Instead, use the constituent TLV structures to fill/parse.
  5320. */
  5321. typedef struct {
  5322. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5323. } htt_pdev_twt_sessions_stats_t;
  5324. typedef enum {
  5325. /* Global link descriptor queued in REO */
  5326. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5327. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5328. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5329. /*Number of queue descriptors of this aging group */
  5330. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5331. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5332. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5333. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5334. /* Total number of MSDUs buffered in AC */
  5335. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5336. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5337. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5338. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5339. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5340. } htt_rx_reo_resource_sample_id_enum;
  5341. typedef struct {
  5342. htt_tlv_hdr_t tlv_hdr;
  5343. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5344. /** htt_rx_reo_debug_sample_id_enum */
  5345. A_UINT32 sample_id;
  5346. /** Max value of all samples */
  5347. A_UINT32 total_max;
  5348. /** Average value of total samples */
  5349. A_UINT32 total_avg;
  5350. /** Num of samples including both zeros and non zeros ones*/
  5351. A_UINT32 total_sample;
  5352. /** Average value of all non zeros samples */
  5353. A_UINT32 non_zeros_avg;
  5354. /** Num of non zeros samples */
  5355. A_UINT32 non_zeros_sample;
  5356. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5357. A_UINT32 last_non_zeros_max;
  5358. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5359. A_UINT32 last_non_zeros_min;
  5360. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5361. A_UINT32 last_non_zeros_avg;
  5362. /** Num of last non zero samples */
  5363. A_UINT32 last_non_zeros_sample;
  5364. } htt_rx_reo_resource_stats_tlv_v;
  5365. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5366. * TLV_TAGS:
  5367. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5368. */
  5369. /* NOTE:
  5370. * This structure is for documentation, and cannot be safely used directly.
  5371. * Instead, use the constituent TLV structures to fill/parse.
  5372. */
  5373. typedef struct {
  5374. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5375. } htt_soc_reo_resource_stats_t;
  5376. /* == TX SOUNDING STATS == */
  5377. /* config_param0 */
  5378. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5379. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5380. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5381. typedef enum {
  5382. /* Implicit beamforming stats */
  5383. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5384. /* Single user short inter frame sequence steer stats */
  5385. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5386. /* Single user random back off steer stats */
  5387. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5388. /* Multi user short inter frame sequence steer stats */
  5389. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5390. /* Multi user random back off steer stats */
  5391. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5392. /* For backward compatability new modes cannot be added */
  5393. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5394. } htt_txbf_sound_steer_modes;
  5395. typedef enum {
  5396. HTT_TX_AC_SOUNDING_MODE = 0,
  5397. HTT_TX_AX_SOUNDING_MODE = 1,
  5398. HTT_TX_BE_SOUNDING_MODE = 2,
  5399. HTT_TX_CMN_SOUNDING_MODE = 3,
  5400. } htt_stats_sounding_tx_mode;
  5401. typedef struct {
  5402. htt_tlv_hdr_t tlv_hdr;
  5403. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5404. /* Counts number of soundings for all steering modes in each bw */
  5405. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5406. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5407. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5408. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5409. /**
  5410. * The sounding array is a 2-D array stored as an 1-D array of
  5411. * A_UINT32. The stats for a particular user/bw combination is
  5412. * referenced with the following:
  5413. *
  5414. * sounding[(user* max_bw) + bw]
  5415. *
  5416. * ... where max_bw == 4 for 160mhz
  5417. */
  5418. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5419. /* cv upload handler stats */
  5420. /** total times CV nc mismatched */
  5421. A_UINT32 cv_nc_mismatch_err;
  5422. /** total times CV has FCS error */
  5423. A_UINT32 cv_fcs_err;
  5424. /** total times CV has invalid NSS index */
  5425. A_UINT32 cv_frag_idx_mismatch;
  5426. /** total times CV has invalid SW peer ID */
  5427. A_UINT32 cv_invalid_peer_id;
  5428. /** total times CV rejected because TXBF is not setup in peer */
  5429. A_UINT32 cv_no_txbf_setup;
  5430. /** total times CV expired while in updating state */
  5431. A_UINT32 cv_expiry_in_update;
  5432. /** total times Pkt b/w exceeding the cbf_bw */
  5433. A_UINT32 cv_pkt_bw_exceed;
  5434. /** total times CV DMA not completed */
  5435. A_UINT32 cv_dma_not_done_err;
  5436. /** total times CV update to peer failed */
  5437. A_UINT32 cv_update_failed;
  5438. /* cv query stats */
  5439. /** total times CV query happened */
  5440. A_UINT32 cv_total_query;
  5441. /** total pattern based CV query */
  5442. A_UINT32 cv_total_pattern_query;
  5443. /** total BW based CV query */
  5444. A_UINT32 cv_total_bw_query;
  5445. /** incorrect encoding in CV flags */
  5446. A_UINT32 cv_invalid_bw_coding;
  5447. /** forced sounding enabled for the peer */
  5448. A_UINT32 cv_forced_sounding;
  5449. /** standalone sounding sequence on-going */
  5450. A_UINT32 cv_standalone_sounding;
  5451. /** NC of available CV lower than expected */
  5452. A_UINT32 cv_nc_mismatch;
  5453. /** feedback type different from expected */
  5454. A_UINT32 cv_fb_type_mismatch;
  5455. /** CV BW not equal to expected BW for OFDMA */
  5456. A_UINT32 cv_ofdma_bw_mismatch;
  5457. /** CV BW not greater than or equal to expected BW */
  5458. A_UINT32 cv_bw_mismatch;
  5459. /** CV pattern not matching with the expected pattern */
  5460. A_UINT32 cv_pattern_mismatch;
  5461. /** CV available is of different preamble type than expected. */
  5462. A_UINT32 cv_preamble_mismatch;
  5463. /** NR of available CV is lower than expected. */
  5464. A_UINT32 cv_nr_mismatch;
  5465. /** CV in use count has exceeded threshold and cannot be used further. */
  5466. A_UINT32 cv_in_use_cnt_exceeded;
  5467. /** A valid CV has been found. */
  5468. A_UINT32 cv_found;
  5469. /** No valid CV was found. */
  5470. A_UINT32 cv_not_found;
  5471. /** Sounding per user in 320MHz bandwidth */
  5472. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5473. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5474. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5475. /* This part can be used for new counters added for CV query/upload. */
  5476. /** non-trigger based ranging sequence on-going */
  5477. A_UINT32 cv_ntbr_sounding;
  5478. /** CV found, but upload is in progress. */
  5479. A_UINT32 cv_found_upload_in_progress;
  5480. /** Expired CV found during query. */
  5481. A_UINT32 cv_expired_during_query;
  5482. /** total times CV dma timeout happened */
  5483. A_UINT32 cv_dma_timeout_error;
  5484. /** total times CV bufs uploaded for IBF case */
  5485. A_UINT32 cv_buf_ibf_uploads;
  5486. /** total times CV bufs uploaded for EBF case */
  5487. A_UINT32 cv_buf_ebf_uploads;
  5488. /** total times CV bufs received from IPC ring */
  5489. A_UINT32 cv_buf_received;
  5490. /** total times CV bufs fed back to the IPC ring */
  5491. A_UINT32 cv_buf_fed_back;
  5492. } htt_tx_sounding_stats_tlv;
  5493. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5494. * TLV_TAGS:
  5495. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5496. */
  5497. /* NOTE:
  5498. * This structure is for documentation, and cannot be safely used directly.
  5499. * Instead, use the constituent TLV structures to fill/parse.
  5500. */
  5501. typedef struct {
  5502. htt_tx_sounding_stats_tlv sounding_tlv;
  5503. } htt_tx_sounding_stats_t;
  5504. typedef struct {
  5505. htt_tlv_hdr_t tlv_hdr;
  5506. A_UINT32 num_obss_tx_ppdu_success;
  5507. A_UINT32 num_obss_tx_ppdu_failure;
  5508. /** num_sr_tx_transmissions:
  5509. * Counter of TX done by aborting other BSS RX with spatial reuse
  5510. * (for cases where rx RSSI from other BSS is below the packet-detection
  5511. * threshold for doing spatial reuse)
  5512. */
  5513. union {
  5514. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5515. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5516. };
  5517. union {
  5518. /**
  5519. * Count the number of times the RSSI from an other-BSS signal
  5520. * is below the spatial reuse power threshold, thus providing an
  5521. * opportunity for spatial reuse since OBSS interference will be
  5522. * inconsequential.
  5523. */
  5524. A_UINT32 num_spatial_reuse_opportunities;
  5525. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5526. * This old name has been deprecated because it does not
  5527. * clearly and accurately reflect the information stored within
  5528. * this field.
  5529. * Use the new name (num_spatial_reuse_opportunities) instead of
  5530. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5531. */
  5532. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5533. };
  5534. /**
  5535. * Count of number of times OBSS frames were aborted and non-SRG
  5536. * opportunities were created. Non-SRG opportunities are created when
  5537. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5538. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5539. * allow non-SRG TX.
  5540. */
  5541. A_UINT32 num_non_srg_opportunities;
  5542. /**
  5543. * Count of number of times TX PPDU were transmitted using non-SRG
  5544. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5545. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5546. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5547. * tranmission happens.
  5548. */
  5549. A_UINT32 num_non_srg_ppdu_tried;
  5550. /**
  5551. * Count of number of times non-SRG based TX transmissions were successful
  5552. */
  5553. A_UINT32 num_non_srg_ppdu_success;
  5554. /**
  5555. * Count of number of times OBSS frames were aborted and SRG opportunities
  5556. * were created. Srg opportunities are created when incoming OBSS RSSI
  5557. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5558. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5559. * registers allow SRG TX.
  5560. */
  5561. A_UINT32 num_srg_opportunities;
  5562. /**
  5563. * Count of number of times TX PPDU were transmitted using SRG
  5564. * opportunities created.
  5565. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5566. * threshold configured in each PPDU.
  5567. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5568. * then SRG tranmission happens.
  5569. */
  5570. A_UINT32 num_srg_ppdu_tried;
  5571. /**
  5572. * Count of number of times SRG based TX transmissions were successful
  5573. */
  5574. A_UINT32 num_srg_ppdu_success;
  5575. /**
  5576. * Count of number of times PSR opportunities were created by aborting
  5577. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5578. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5579. * based spatial reuse.
  5580. */
  5581. A_UINT32 num_psr_opportunities;
  5582. /**
  5583. * Count of number of times TX PPDU were transmitted using PSR
  5584. * opportunities created.
  5585. */
  5586. A_UINT32 num_psr_ppdu_tried;
  5587. /**
  5588. * Count of number of times PSR based TX transmissions were successful.
  5589. */
  5590. A_UINT32 num_psr_ppdu_success;
  5591. /**
  5592. * Count of number of times TX PPDU per access category were transmitted
  5593. * using non-SRG opportunities created.
  5594. */
  5595. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5596. /**
  5597. * Count of number of times non-SRG based TX transmissions per access
  5598. * category were successful
  5599. */
  5600. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5601. /**
  5602. * Count of number of times TX PPDU per access category were transmitted
  5603. * using SRG opportunities created.
  5604. */
  5605. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5606. /**
  5607. * Count of number of times SRG based TX transmissions per access
  5608. * category were successful
  5609. */
  5610. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5611. /**
  5612. * Count of number of times ppdu was flushed due to ongoing OBSS
  5613. * frame duration value lesser than minimum required frame duration.
  5614. */
  5615. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5616. /**
  5617. * Count of number of times ppdu was flushed due to ppdu duration
  5618. * exceeding aborted OBSS frame duration
  5619. */
  5620. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5621. } htt_pdev_obss_pd_stats_tlv;
  5622. /* NOTE:
  5623. * This structure is for documentation, and cannot be safely used directly.
  5624. * Instead, use the constituent TLV structures to fill/parse.
  5625. */
  5626. typedef struct {
  5627. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5628. } htt_pdev_obss_pd_stats_t;
  5629. typedef struct {
  5630. htt_tlv_hdr_t tlv_hdr;
  5631. A_UINT32 pdev_id;
  5632. A_UINT32 current_head_idx;
  5633. A_UINT32 current_tail_idx;
  5634. A_UINT32 num_htt_msgs_sent;
  5635. /**
  5636. * Time in milliseconds for which the ring has been in
  5637. * its current backpressure condition
  5638. */
  5639. A_UINT32 backpressure_time_ms;
  5640. /** backpressure_hist -
  5641. * histogram showing how many times different degrees of backpressure
  5642. * duration occurred:
  5643. * Index 0 indicates the number of times ring was
  5644. * continously in backpressure state for 100 - 200ms.
  5645. * Index 1 indicates the number of times ring was
  5646. * continously in backpressure state for 200 - 300ms.
  5647. * Index 2 indicates the number of times ring was
  5648. * continously in backpressure state for 300 - 400ms.
  5649. * Index 3 indicates the number of times ring was
  5650. * continously in backpressure state for 400 - 500ms.
  5651. * Index 4 indicates the number of times ring was
  5652. * continously in backpressure state beyond 500ms.
  5653. */
  5654. A_UINT32 backpressure_hist[5];
  5655. } htt_ring_backpressure_stats_tlv;
  5656. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5657. * TLV_TAGS:
  5658. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5659. */
  5660. /* NOTE:
  5661. * This structure is for documentation, and cannot be safely used directly.
  5662. * Instead, use the constituent TLV structures to fill/parse.
  5663. */
  5664. typedef struct {
  5665. htt_sring_cmn_tlv cmn_tlv;
  5666. struct {
  5667. htt_stats_string_tlv sring_str_tlv;
  5668. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5669. } r[1]; /* variable-length array */
  5670. } htt_ring_backpressure_stats_t;
  5671. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5672. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5673. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5674. typedef struct {
  5675. htt_tlv_hdr_t tlv_hdr;
  5676. /** print_header:
  5677. * This field suggests whether the host should print a header when
  5678. * displaying the TLV (because this is the first latency_prof_stats
  5679. * TLV within a series), or if only the TLV contents should be displayed
  5680. * without a header (because this is not the first TLV within the series).
  5681. */
  5682. A_UINT32 print_header;
  5683. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5684. /** number of data values included in the tot sum */
  5685. A_UINT32 cnt;
  5686. /** time in us */
  5687. A_UINT32 min;
  5688. /** time in us */
  5689. A_UINT32 max;
  5690. A_UINT32 last;
  5691. /** time in us */
  5692. A_UINT32 tot;
  5693. /** time in us */
  5694. A_UINT32 avg;
  5695. /** hist_intvl:
  5696. * Histogram interval, i.e. the latency range covered by each
  5697. * bin of the histogram, in microsecond units.
  5698. * hist[0] counts how many latencies were between 0 to hist_intvl
  5699. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5700. * hist[2] counts how many latencies were more than 2*hist_intvl
  5701. */
  5702. A_UINT32 hist_intvl;
  5703. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5704. /** max page faults in any 1 sampling window */
  5705. A_UINT32 page_fault_max;
  5706. /** summed over all sampling windows */
  5707. A_UINT32 page_fault_total;
  5708. /** ignored_latency_count:
  5709. * ignore some of profile latency to avoid avg skewing
  5710. */
  5711. A_UINT32 ignored_latency_count;
  5712. /** interrupts_max: max interrupts within any single sampling window */
  5713. A_UINT32 interrupts_max;
  5714. /** interrupts_hist: histogram of interrupt rate
  5715. * bin0 contains the number of sampling windows that had 0 interrupts,
  5716. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5717. * bin2 contains the number of sampling windows that had > 4 interrupts
  5718. */
  5719. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5720. } htt_latency_prof_stats_tlv;
  5721. typedef struct {
  5722. htt_tlv_hdr_t tlv_hdr;
  5723. /** duration:
  5724. * Time period over which counts were gathered, units = microseconds.
  5725. */
  5726. A_UINT32 duration;
  5727. A_UINT32 tx_msdu_cnt;
  5728. A_UINT32 tx_mpdu_cnt;
  5729. A_UINT32 tx_ppdu_cnt;
  5730. A_UINT32 rx_msdu_cnt;
  5731. A_UINT32 rx_mpdu_cnt;
  5732. } htt_latency_prof_ctx_tlv;
  5733. typedef struct {
  5734. htt_tlv_hdr_t tlv_hdr;
  5735. /** count of enabled profiles */
  5736. A_UINT32 prof_enable_cnt;
  5737. } htt_latency_prof_cnt_tlv;
  5738. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5739. * TLV_TAGS:
  5740. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5741. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5742. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5743. */
  5744. /* NOTE:
  5745. * This structure is for documentation, and cannot be safely used directly.
  5746. * Instead, use the constituent TLV structures to fill/parse.
  5747. */
  5748. typedef struct {
  5749. htt_latency_prof_stats_tlv latency_prof_stat;
  5750. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5751. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5752. } htt_soc_latency_stats_t;
  5753. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5754. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5755. #define HTT_RX_SQUARE_INDEX 6
  5756. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5757. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5758. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5759. * TLV_TAGS:
  5760. * - HTT_STATS_RX_FSE_STATS_TAG
  5761. */
  5762. typedef struct {
  5763. htt_tlv_hdr_t tlv_hdr;
  5764. /**
  5765. * Number of times host requested for fse enable/disable
  5766. */
  5767. A_UINT32 fse_enable_cnt;
  5768. A_UINT32 fse_disable_cnt;
  5769. /**
  5770. * Number of times host requested for fse cache invalidation
  5771. * individual entries or full cache
  5772. */
  5773. A_UINT32 fse_cache_invalidate_entry_cnt;
  5774. A_UINT32 fse_full_cache_invalidate_cnt;
  5775. /**
  5776. * Cache hits count will increase if there is a matching flow in the cache
  5777. * There is no register for cache miss but the number of cache misses can
  5778. * be calculated as
  5779. * cache miss = (num_searches - cache_hits)
  5780. * Thus, there is no need to have a separate variable for cache misses.
  5781. * Num searches is flow search times done in the cache.
  5782. */
  5783. A_UINT32 fse_num_cache_hits_cnt;
  5784. A_UINT32 fse_num_searches_cnt;
  5785. /**
  5786. * Cache Occupancy holds 2 types of values: Peak and Current.
  5787. * 10 bins are used to keep track of peak occupancy.
  5788. * 8 of these bins represent ranges of values, while the first and last
  5789. * bins represent the extreme cases of the cache being completely empty
  5790. * or completely full.
  5791. * For the non-extreme bins, the number of cache occupancy values per
  5792. * bin is the maximum cache occupancy (128), divided by the number of
  5793. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5794. * The range of values for each histogram bins is specified below:
  5795. * Bin0 = Counter increments when cache occupancy is empty
  5796. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5797. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5798. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5799. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5800. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5801. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5802. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5803. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5804. * Bin9 = Counter increments when cache occupancy is equal to 128
  5805. * The above histogram bin definitions apply to both the peak-occupancy
  5806. * histogram and the current-occupancy histogram.
  5807. *
  5808. * @fse_cache_occupancy_peak_cnt:
  5809. * Array records periodically PEAK cache occupancy values.
  5810. * Peak Occupancy will increment only if it is greater than current
  5811. * occupancy value.
  5812. *
  5813. * @fse_cache_occupancy_curr_cnt:
  5814. * Array records periodically current cache occupancy value.
  5815. * Current Cache occupancy always holds instant snapshot of
  5816. * current number of cache entries.
  5817. **/
  5818. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5819. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5820. /**
  5821. * Square stat is sum of squares of cache occupancy to better understand
  5822. * any variation/deviation within each cache set, over a given time-window.
  5823. *
  5824. * Square stat is calculated this way:
  5825. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5826. * The cache has 16-way set associativity, so the occupancy of a
  5827. * set can vary from 0 to 16. There are 8 sets within the cache.
  5828. * Therefore, the minimum possible square value is 0, and the maximum
  5829. * possible square value is (8*16^2) / 8 = 256.
  5830. *
  5831. * 6 bins are used to keep track of square stats:
  5832. * Bin0 = increments when square of current cache occupancy is zero
  5833. * Bin1 = increments when square of current cache occupancy is within
  5834. * [1 to 50]
  5835. * Bin2 = increments when square of current cache occupancy is within
  5836. * [51 to 100]
  5837. * Bin3 = increments when square of current cache occupancy is within
  5838. * [101 to 200]
  5839. * Bin4 = increments when square of current cache occupancy is within
  5840. * [201 to 255]
  5841. * Bin5 = increments when square of current cache occupancy is 256
  5842. */
  5843. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5844. /**
  5845. * Search stats has 2 types of values: Peak Pending and Number of
  5846. * Search Pending.
  5847. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5848. * at any given time.
  5849. *
  5850. * 4 bins are used to keep track of search stats:
  5851. * Bin0 = Counter increments when there are NO pending searches
  5852. * (For peak, it will be number of pending searches greater
  5853. * than GSE command ring FIFO outstanding requests.
  5854. * For Search Pending, it will be number of pending search
  5855. * inside GSE command ring FIFO.)
  5856. * Bin1 = Counter increments when number of pending searches are within
  5857. * [1 to 2]
  5858. * Bin2 = Counter increments when number of pending searches are within
  5859. * [3 to 4]
  5860. * Bin3 = Counter increments when number of pending searches are
  5861. * greater/equal to [ >= 5]
  5862. */
  5863. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5864. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5865. } htt_rx_fse_stats_tlv;
  5866. /* NOTE:
  5867. * This structure is for documentation, and cannot be safely used directly.
  5868. * Instead, use the constituent TLV structures to fill/parse.
  5869. */
  5870. typedef struct {
  5871. htt_rx_fse_stats_tlv rx_fse_stats;
  5872. } htt_rx_fse_stats_t;
  5873. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5874. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5875. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5876. typedef struct {
  5877. htt_tlv_hdr_t tlv_hdr;
  5878. /** SU TxBF TX MCS stats */
  5879. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5880. /** Implicit BF TX MCS stats */
  5881. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5882. /** Open loop TX MCS stats */
  5883. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5884. /** SU TxBF TX NSS stats */
  5885. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5886. /** Implicit BF TX NSS stats */
  5887. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5888. /** Open loop TX NSS stats */
  5889. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5890. /** SU TxBF TX BW stats */
  5891. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5892. /** Implicit BF TX BW stats */
  5893. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5894. /** Open loop TX BW stats */
  5895. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5896. /** Legacy and OFDM TX rate stats */
  5897. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5898. /** SU TxBF TX BW stats */
  5899. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5900. /** Implicit BF TX BW stats */
  5901. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5902. /** Open loop TX BW stats */
  5903. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5904. } htt_tx_pdev_txbf_rate_stats_tlv;
  5905. typedef enum {
  5906. HTT_STATS_RC_MODE_DLSU = 0,
  5907. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5908. HTT_STATS_RC_MODE_DLOFDMA = 2,
  5909. } htt_stats_rc_mode;
  5910. typedef struct {
  5911. A_UINT32 ppdus_tried;
  5912. A_UINT32 ppdus_ack_failed;
  5913. A_UINT32 mpdus_tried;
  5914. A_UINT32 mpdus_failed;
  5915. } htt_tx_rate_stats_t;
  5916. typedef enum {
  5917. HTT_RC_MODE_SU_OL,
  5918. HTT_RC_MODE_SU_BF,
  5919. HTT_RC_MODE_MU1_INTF,
  5920. HTT_RC_MODE_MU2_INTF,
  5921. HTT_Rc_MODE_MU3_INTF,
  5922. HTT_RC_MODE_MU4_INTF,
  5923. HTT_RC_MODE_MU5_INTF,
  5924. HTT_RC_MODE_MU6_INTF,
  5925. HTT_RC_MODE_MU7_INTF,
  5926. HTT_RC_MODE_2D_COUNT,
  5927. } HTT_RC_MODE;
  5928. typedef enum {
  5929. HTT_STATS_RU_TYPE_INVALID = 0,
  5930. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  5931. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  5932. } htt_stats_ru_type;
  5933. typedef struct {
  5934. htt_tlv_hdr_t tlv_hdr;
  5935. /** HTT_STATS_RC_MODE_XX */
  5936. A_UINT32 rc_mode;
  5937. A_UINT32 last_probed_mcs;
  5938. A_UINT32 last_probed_nss;
  5939. A_UINT32 last_probed_bw;
  5940. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5941. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5942. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5943. /** 320MHz extension for PER */
  5944. htt_tx_rate_stats_t per_bw320;
  5945. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  5946. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  5947. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5948. } htt_tx_rate_stats_per_tlv;
  5949. /* NOTE:
  5950. * This structure is for documentation, and cannot be safely used directly.
  5951. * Instead, use the constituent TLV structures to fill/parse.
  5952. */
  5953. typedef struct {
  5954. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5955. } htt_pdev_txbf_rate_stats_t;
  5956. typedef struct {
  5957. htt_tx_rate_stats_per_tlv per_stats;
  5958. } htt_tx_pdev_per_stats_t;
  5959. typedef enum {
  5960. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5961. HTT_ULTRIG_PSPOLL_TRIGGER,
  5962. HTT_ULTRIG_UAPSD_TRIGGER,
  5963. HTT_ULTRIG_11AX_TRIGGER,
  5964. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5965. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5966. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5967. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5968. typedef enum {
  5969. HTT_11AX_TRIGGER_BASIC_E = 0,
  5970. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5971. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5972. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5973. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5974. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5975. HTT_11AX_TRIGGER_BQRP_E = 6,
  5976. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5977. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5978. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5979. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5980. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5981. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5982. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5983. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5984. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5985. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5986. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5987. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5988. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5989. /* Actual resp type sent by STA for trigger
  5990. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5991. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5992. /* Counter for MCS 0-13 */
  5993. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5994. /* Counters BW 20,40,80,160,320 */
  5995. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5996. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5997. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5998. * TLV_TAGS:
  5999. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6000. */
  6001. typedef struct {
  6002. htt_tlv_hdr_t tlv_hdr;
  6003. A_UINT32 pdev_id;
  6004. /**
  6005. * Trigger Type reported by HWSCH on RX reception
  6006. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6007. */
  6008. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6009. /**
  6010. * 11AX Trigger Type on RX reception
  6011. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6012. */
  6013. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6014. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6015. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6016. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6017. /**
  6018. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6019. * Super set of num_data_ppdu_responded_per_hwq,
  6020. * num_null_delimiters_responded_per_hwq
  6021. */
  6022. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6023. /**
  6024. * Time interval between current time ms and last successful trigger RX
  6025. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6026. */
  6027. A_UINT32 last_trig_rx_time_delta_ms;
  6028. /**
  6029. * Rate Statistics for UL OFDMA
  6030. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6031. */
  6032. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6033. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6034. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6035. A_UINT32 ul_ofdma_tx_ldpc;
  6036. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6037. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6038. A_UINT32 trig_based_ppdu_tx;
  6039. A_UINT32 rbo_based_ppdu_tx;
  6040. /** Switch MU EDCA to SU EDCA Count */
  6041. A_UINT32 mu_edca_to_su_edca_switch_count;
  6042. /** Num MU EDCA applied Count */
  6043. A_UINT32 num_mu_edca_param_apply_count;
  6044. /**
  6045. * Current MU EDCA Parameters for WMM ACs
  6046. * Mode - 0 - SU EDCA, 1- MU EDCA
  6047. */
  6048. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6049. /** Contention Window minimum. Range: 1 - 10 */
  6050. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6051. /** Contention Window maximum. Range: 1 - 10 */
  6052. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6053. /** AIFS value - 0 -255 */
  6054. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6055. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6056. } htt_sta_ul_ofdma_stats_tlv;
  6057. /* NOTE:
  6058. * This structure is for documentation, and cannot be safely used directly.
  6059. * Instead, use the constituent TLV structures to fill/parse.
  6060. */
  6061. typedef struct {
  6062. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6063. } htt_sta_11ax_ul_stats_t;
  6064. typedef struct {
  6065. htt_tlv_hdr_t tlv_hdr;
  6066. /** No of Fine Timing Measurement frames transmitted successfully */
  6067. A_UINT32 tx_ftm_suc;
  6068. /**
  6069. * No of Fine Timing Measurement frames transmitted successfully
  6070. * after retry
  6071. */
  6072. A_UINT32 tx_ftm_suc_retry;
  6073. /** No of Fine Timing Measurement frames not transmitted successfully */
  6074. A_UINT32 tx_ftm_fail;
  6075. /**
  6076. * No of Fine Timing Measurement Request frames received,
  6077. * including initial, non-initial, and duplicates
  6078. */
  6079. A_UINT32 rx_ftmr_cnt;
  6080. /**
  6081. * No of duplicate Fine Timing Measurement Request frames received,
  6082. * including both initial and non-initial
  6083. */
  6084. A_UINT32 rx_ftmr_dup_cnt;
  6085. /** No of initial Fine Timing Measurement Request frames received */
  6086. A_UINT32 rx_iftmr_cnt;
  6087. /**
  6088. * No of duplicate initial Fine Timing Measurement Request frames received
  6089. */
  6090. A_UINT32 rx_iftmr_dup_cnt;
  6091. /** No of responder sessions rejected when initiator was active */
  6092. A_UINT32 initiator_active_responder_rejected_cnt;
  6093. /** Responder terminate count */
  6094. A_UINT32 responder_terminate_cnt;
  6095. A_UINT32 vdev_id;
  6096. } htt_vdev_rtt_resp_stats_tlv;
  6097. typedef struct {
  6098. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6099. } htt_vdev_rtt_resp_stats_t;
  6100. typedef struct {
  6101. htt_tlv_hdr_t tlv_hdr;
  6102. A_UINT32 vdev_id;
  6103. /**
  6104. * No of Fine Timing Measurement request frames transmitted successfully
  6105. */
  6106. A_UINT32 tx_ftmr_cnt;
  6107. /**
  6108. * No of Fine Timing Measurement request frames not transmitted successfully
  6109. */
  6110. A_UINT32 tx_ftmr_fail;
  6111. /**
  6112. * No of Fine Timing Measurement request frames transmitted successfully
  6113. * after retry
  6114. */
  6115. A_UINT32 tx_ftmr_suc_retry;
  6116. /**
  6117. * No of Fine Timing Measurement frames received, including initial,
  6118. * non-initial, and duplicates
  6119. */
  6120. A_UINT32 rx_ftm_cnt;
  6121. /** Initiator Terminate count */
  6122. A_UINT32 initiator_terminate_cnt;
  6123. /** Debug count to check the Measurement request from host */
  6124. A_UINT32 tx_meas_req_count;
  6125. } htt_vdev_rtt_init_stats_tlv;
  6126. typedef struct {
  6127. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6128. } htt_vdev_rtt_init_stats_t;
  6129. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6130. * TLV_TAGS:
  6131. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6132. */
  6133. /* NOTE:
  6134. * This structure is for documentation, and cannot be safely used directly.
  6135. * Instead, use the constituent TLV structures to fill/parse.
  6136. */
  6137. typedef struct {
  6138. htt_tlv_hdr_t tlv_hdr;
  6139. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6140. A_UINT32 pktlog_lite_drop_cnt;
  6141. /** No of pktlog payloads that were dropped in TQM path */
  6142. A_UINT32 pktlog_tqm_drop_cnt;
  6143. /** No of pktlog ppdu stats payloads that were dropped */
  6144. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6145. /** No of pktlog ppdu ctrl payloads that were dropped */
  6146. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6147. /** No of pktlog sw events payloads that were dropped */
  6148. A_UINT32 pktlog_sw_events_drop_cnt;
  6149. } htt_pktlog_and_htt_ring_stats_tlv;
  6150. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6151. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6152. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6153. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6154. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6155. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6156. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6157. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6158. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6159. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6160. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6161. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6162. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6163. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6164. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6165. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6166. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6167. do { \
  6168. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6169. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6170. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6171. } while (0)
  6172. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6173. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6174. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6175. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6176. do { \
  6177. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6178. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6179. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6180. } while (0)
  6181. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6182. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6183. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6184. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6185. do { \
  6186. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6187. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6188. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6189. } while (0)
  6190. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6191. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6192. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6193. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6194. do { \
  6195. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6196. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6197. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6198. } while (0)
  6199. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6200. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6201. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6202. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6203. do { \
  6204. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6205. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6206. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6207. } while (0)
  6208. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6209. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6210. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6211. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6212. do { \
  6213. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6214. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6215. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6216. } while (0)
  6217. enum {
  6218. HTT_STATS_PAGE_LOCKED = 0,
  6219. HTT_STATS_PAGE_UNLOCKED = 1,
  6220. HTT_STATS_NUM_PAGE_LOCK_STATES
  6221. };
  6222. /* dlPagerStats structure
  6223. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6224. typedef struct{
  6225. /** msg_dword_1 bitfields:
  6226. * async_lock : 8,
  6227. * sync_lock : 8,
  6228. * reserved : 16;
  6229. */
  6230. A_UINT32 msg_dword_1;
  6231. /** mst_dword_2 bitfields:
  6232. * total_locked_pages : 16,
  6233. * total_free_pages : 16;
  6234. */
  6235. A_UINT32 msg_dword_2;
  6236. /** msg_dword_3 bitfields:
  6237. * last_locked_page_idx : 16,
  6238. * last_unlocked_page_idx : 16;
  6239. */
  6240. A_UINT32 msg_dword_3;
  6241. struct {
  6242. A_UINT32 page_num;
  6243. A_UINT32 num_of_pages;
  6244. /** timestamp is in microsecond units, from SoC timer clock */
  6245. A_UINT32 timestamp_lsbs;
  6246. A_UINT32 timestamp_msbs;
  6247. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6248. } htt_dl_pager_stats_tlv;
  6249. /* NOTE:
  6250. * This structure is for documentation, and cannot be safely used directly.
  6251. * Instead, use the constituent TLV structures to fill/parse.
  6252. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6253. * TLV_TAGS:
  6254. * - HTT_STATS_DLPAGER_STATS_TAG
  6255. */
  6256. typedef struct {
  6257. htt_tlv_hdr_t tlv_hdr;
  6258. htt_dl_pager_stats_tlv dl_pager_stats;
  6259. } htt_dlpager_stats_t;
  6260. /*======= PHY STATS ====================*/
  6261. /*
  6262. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6263. * TLV_TAGS:
  6264. * - HTT_STATS_PHY_COUNTERS_TAG
  6265. * - HTT_STATS_PHY_STATS_TAG
  6266. */
  6267. #define HTT_MAX_RX_PKT_CNT 8
  6268. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6269. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6270. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6271. typedef enum {
  6272. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6273. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6274. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6275. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6276. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6277. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6278. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6279. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6280. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6281. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6282. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6283. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6284. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6285. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6286. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6287. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6288. } HTT_STATS_CHANNEL_FLAGS;
  6289. typedef enum {
  6290. HTT_STATS_RF_MODE_MIN = 0,
  6291. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6292. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6293. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6294. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6295. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6296. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6297. HTT_STATS_RF_MODE_INVALID = 0xff,
  6298. } HTT_STATS_RF_MODE;
  6299. typedef enum {
  6300. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6301. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6302. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6303. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6304. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6305. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6306. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6307. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6308. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6309. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6310. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6311. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6312. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6313. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6314. /* 0x00004000, 0x00008000 reserved */
  6315. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6316. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6317. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6318. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6319. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6320. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6321. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6322. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6323. } HTT_STATS_RESET_CAUSE;
  6324. typedef enum {
  6325. HTT_CHANNEL_RATE_FULL,
  6326. HTT_CHANNEL_RATE_HALF,
  6327. HTT_CHANNEL_RATE_QUARTER,
  6328. HTT_CHANNEL_RATE_COUNT
  6329. } HTT_CHANNEL_RATE;
  6330. typedef enum {
  6331. HTT_PHY_BW_IDX_20MHz = 0,
  6332. HTT_PHY_BW_IDX_40MHz = 1,
  6333. HTT_PHY_BW_IDX_80MHz = 2,
  6334. HTT_PHY_BW_IDX_80Plus80 = 3,
  6335. HTT_PHY_BW_IDX_160MHz = 4,
  6336. HTT_PHY_BW_IDX_10MHz = 5,
  6337. HTT_PHY_BW_IDX_5MHz = 6,
  6338. HTT_PHY_BW_IDX_165MHz = 7,
  6339. } HTT_PHY_BW_IDX;
  6340. typedef enum {
  6341. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6342. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6343. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6344. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6345. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6346. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6347. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6348. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6349. } HTT_WHAL_CONFIG;
  6350. typedef struct {
  6351. htt_tlv_hdr_t tlv_hdr;
  6352. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6353. A_UINT32 rx_ofdma_timing_err_cnt;
  6354. /** rx_cck_fail_cnt:
  6355. * number of cck error counts due to rx reception failure because of
  6356. * timing error in cck
  6357. */
  6358. A_UINT32 rx_cck_fail_cnt;
  6359. /** number of times tx abort initiated by mac */
  6360. A_UINT32 mactx_abort_cnt;
  6361. /** number of times rx abort initiated by mac */
  6362. A_UINT32 macrx_abort_cnt;
  6363. /** number of times tx abort initiated by phy */
  6364. A_UINT32 phytx_abort_cnt;
  6365. /** number of times rx abort initiated by phy */
  6366. A_UINT32 phyrx_abort_cnt;
  6367. /** number of rx defered count initiated by phy */
  6368. A_UINT32 phyrx_defer_abort_cnt;
  6369. /** number of sizing events generated at LSTF */
  6370. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6371. /** number of sizing events generated at non-legacy LTF */
  6372. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6373. /** rx_pkt_cnt -
  6374. * Received EOP (end-of-packet) count per packet type;
  6375. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6376. * [6-7]=RSVD
  6377. */
  6378. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6379. /** rx_pkt_crc_pass_cnt -
  6380. * Received EOP (end-of-packet) count per packet type;
  6381. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6382. * [6-7]=RSVD
  6383. */
  6384. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6385. /** per_blk_err_cnt -
  6386. * Error count per error source;
  6387. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6388. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6389. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6390. * [13-19]=RSVD
  6391. */
  6392. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6393. /** rx_ota_err_cnt -
  6394. * RXTD OTA (over-the-air) error count per error reason;
  6395. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6396. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6397. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6398. * [8] = coarse timing timeout error
  6399. * [9-13]=RSVD
  6400. */
  6401. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6402. } htt_phy_counters_tlv;
  6403. typedef struct {
  6404. htt_tlv_hdr_t tlv_hdr;
  6405. /** per chain hw noise floor values in dBm */
  6406. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6407. /** number of false radars detected */
  6408. A_UINT32 false_radar_cnt;
  6409. /** number of channel switches happened due to radar detection */
  6410. A_UINT32 radar_cs_cnt;
  6411. /** ani_level -
  6412. * ANI level (noise interference) corresponds to the channel
  6413. * the desense levels range from -5 to 15 in dB units,
  6414. * higher values indicating more noise interference.
  6415. */
  6416. A_INT32 ani_level;
  6417. /** running time in minutes since FW boot */
  6418. A_UINT32 fw_run_time;
  6419. /** per chain runtime noise floor values in dBm */
  6420. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6421. } htt_phy_stats_tlv;
  6422. typedef struct {
  6423. htt_tlv_hdr_t tlv_hdr;
  6424. /** current pdev_id */
  6425. A_UINT32 pdev_id;
  6426. /** current channel information */
  6427. A_UINT32 chan_mhz;
  6428. /** center_freq1, center_freq2 in mhz */
  6429. A_UINT32 chan_band_center_freq1;
  6430. A_UINT32 chan_band_center_freq2;
  6431. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6432. A_UINT32 chan_phy_mode;
  6433. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6434. A_UINT32 chan_flags;
  6435. /** channel Num updated to virtual phybase */
  6436. A_UINT32 chan_num;
  6437. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6438. A_UINT32 reset_cause;
  6439. /** Cause for the previous phy reset */
  6440. A_UINT32 prev_reset_cause;
  6441. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6442. A_UINT32 phy_warm_reset_src;
  6443. /** rxGain Table selection mode - register settings
  6444. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6445. */
  6446. A_UINT32 rx_gain_tbl_mode;
  6447. /** current xbar value - perchain analog to digital idx mapping */
  6448. A_UINT32 xbar_val;
  6449. /** Flag to indicate forced calibration */
  6450. A_UINT32 force_calibration;
  6451. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6452. A_UINT32 phyrf_mode;
  6453. /* PDL phyInput stats */
  6454. /** homechannel flag
  6455. * 1- Homechan, 0 - scan channel
  6456. */
  6457. A_UINT32 phy_homechan;
  6458. /** Tx and Rx chainmask */
  6459. A_UINT32 phy_tx_ch_mask;
  6460. A_UINT32 phy_rx_ch_mask;
  6461. /** INI masks - to decide the INI registers to be loaded on a reset */
  6462. A_UINT32 phybb_ini_mask;
  6463. A_UINT32 phyrf_ini_mask;
  6464. /** DFS,ADFS/Spectral scan enable masks */
  6465. A_UINT32 phy_dfs_en_mask;
  6466. A_UINT32 phy_sscan_en_mask;
  6467. A_UINT32 phy_synth_sel_mask;
  6468. A_UINT32 phy_adfs_freq;
  6469. /** CCK FIR settings
  6470. * register settings - filter coefficients for Iqs conversion
  6471. * [31:24] = FIR_COEFF_3_0
  6472. * [23:16] = FIR_COEFF_2_0
  6473. * [15:8] = FIR_COEFF_1_0
  6474. * [7:0] = FIR_COEFF_0_0
  6475. */
  6476. A_UINT32 cck_fir_settings;
  6477. /** dynamic primary channel index
  6478. * primary 20MHz channel index on the current channel BW
  6479. */
  6480. A_UINT32 phy_dyn_pri_chan;
  6481. /**
  6482. * Current CCA detection threshold
  6483. * dB above noisefloor req for CCA
  6484. * Register settings for all subbands
  6485. */
  6486. A_UINT32 cca_thresh;
  6487. /**
  6488. * status for dynamic CCA adjustment
  6489. * 0-disabled, 1-enabled
  6490. */
  6491. A_UINT32 dyn_cca_status;
  6492. /** RXDEAF Register value
  6493. * rxdesense_thresh_sw - VREG Register
  6494. * rxdesense_thresh_hw - PHY Register
  6495. */
  6496. A_UINT32 rxdesense_thresh_sw;
  6497. A_UINT32 rxdesense_thresh_hw;
  6498. /** Current PHY Bandwidth -
  6499. * values are specified by the HTT_PHY_BW_IDX enum type
  6500. */
  6501. A_UINT32 phy_bw_code;
  6502. /** Current channel operating rate -
  6503. * values are specified by the HTT_CHANNEL_RATE enum type
  6504. */
  6505. A_UINT32 phy_rate_mode;
  6506. /** current channel operating band
  6507. * 0 - 5G; 1 - 2G; 2 -6G
  6508. */
  6509. A_UINT32 phy_band_code;
  6510. /** microcode processor virtual phy base address -
  6511. * provided only for debug
  6512. */
  6513. A_UINT32 phy_vreg_base;
  6514. /** microcode processor virtual phy base ext address -
  6515. * provided only for debug
  6516. */
  6517. A_UINT32 phy_vreg_base_ext;
  6518. /** HW LUT table configuration for home/scan channel -
  6519. * provided only for debug
  6520. */
  6521. A_UINT32 cur_table_index;
  6522. /** SW configuration flag for PHY reset and Calibrations -
  6523. * values are specified by the HTT_WHAL_CONFIG enum type
  6524. */
  6525. A_UINT32 whal_config_flag;
  6526. } htt_phy_reset_stats_tlv;
  6527. typedef struct {
  6528. htt_tlv_hdr_t tlv_hdr;
  6529. /** current pdev_id */
  6530. A_UINT32 pdev_id;
  6531. /** ucode PHYOFF pass/failure count */
  6532. A_UINT32 cf_active_low_fail_cnt;
  6533. A_UINT32 cf_active_low_pass_cnt;
  6534. /** PHYOFF count attempted through ucode VREG */
  6535. A_UINT32 phy_off_through_vreg_cnt;
  6536. /** Force calibration count */
  6537. A_UINT32 force_calibration_cnt;
  6538. /** phyoff count during rfmode switch */
  6539. A_UINT32 rf_mode_switch_phy_off_cnt;
  6540. /** Temperature based recalibration count */
  6541. A_UINT32 temperature_recal_cnt;
  6542. } htt_phy_reset_counters_tlv;
  6543. /* Considering 320 MHz maximum 16 power levels */
  6544. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6545. typedef struct {
  6546. htt_tlv_hdr_t tlv_hdr;
  6547. /** current pdev_id */
  6548. A_UINT32 pdev_id;
  6549. /** Tranmsit power control scaling related configurations */
  6550. A_UINT32 tx_power_scale;
  6551. A_UINT32 tx_power_scale_db;
  6552. /** Minimum negative tx power supported by the target */
  6553. A_INT32 min_negative_tx_power;
  6554. /** current configured CTL domain */
  6555. A_UINT32 reg_ctl_domain;
  6556. /** Regulatory power information for the current channel */
  6557. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6558. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6559. /** channel max regulatory power in 0.5dB */
  6560. A_UINT32 twice_max_rd_power;
  6561. /** current channel and home channel's maximum possible tx power */
  6562. A_INT32 max_tx_power;
  6563. A_INT32 home_max_tx_power;
  6564. /** channel's Power Spectral Density */
  6565. A_UINT32 psd_power;
  6566. /** channel's EIRP power */
  6567. A_UINT32 eirp_power;
  6568. /** 6G channel power mode
  6569. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6570. */
  6571. A_UINT32 power_type_6ghz;
  6572. /** sub-band channels and corresponding Tx-power */
  6573. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6574. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6575. } htt_phy_tpc_stats_tlv;
  6576. /* NOTE:
  6577. * This structure is for documentation, and cannot be safely used directly.
  6578. * Instead, use the constituent TLV structures to fill/parse.
  6579. */
  6580. typedef struct {
  6581. htt_phy_counters_tlv phy_counters;
  6582. htt_phy_stats_tlv phy_stats;
  6583. htt_phy_reset_counters_tlv phy_reset_counters;
  6584. htt_phy_reset_stats_tlv phy_reset_stats;
  6585. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6586. } htt_phy_counters_and_phy_stats_t;
  6587. /* NOTE:
  6588. * This structure is for documentation, and cannot be safely used directly.
  6589. * Instead, use the constituent TLV structures to fill/parse.
  6590. */
  6591. typedef struct {
  6592. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6593. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6594. } htt_vdevs_txrx_stats_t;
  6595. typedef struct {
  6596. A_UINT32
  6597. success: 16,
  6598. fail: 16;
  6599. } htt_stats_strm_gen_mpdus_cntr_t;
  6600. typedef struct {
  6601. /* MSDU queue identification */
  6602. A_UINT32
  6603. peer_id: 16,
  6604. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6605. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6606. reserved: 8;
  6607. } htt_stats_strm_msdu_queue_id;
  6608. typedef struct {
  6609. htt_tlv_hdr_t tlv_hdr;
  6610. htt_stats_strm_msdu_queue_id queue_id;
  6611. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6612. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6613. } htt_stats_strm_gen_mpdus_tlv_t;
  6614. typedef struct {
  6615. htt_tlv_hdr_t tlv_hdr;
  6616. htt_stats_strm_msdu_queue_id queue_id;
  6617. struct {
  6618. A_UINT32
  6619. timestamp_prior_ms: 16,
  6620. timestamp_now_ms: 16;
  6621. A_UINT32
  6622. interval_spec_ms: 16,
  6623. margin_ms: 16;
  6624. } svc_interval;
  6625. struct {
  6626. A_UINT32
  6627. /* consumed_bytes_orig:
  6628. * Raw count (actually estimate) of how many bytes were removed
  6629. * from the MSDU queue by the GEN_MPDUS operation.
  6630. */
  6631. consumed_bytes_orig: 16,
  6632. /* consumed_bytes_final:
  6633. * Adjusted count of removed bytes that incorporates normalizing
  6634. * by the actual service interval compared to the expected
  6635. * service interval.
  6636. * This allows the burst size computation to be independent of
  6637. * whether the target is doing GEN_MPDUS at only the service
  6638. * interval, or substantially more often than the service
  6639. * interval.
  6640. * consumed_bytes_final = consumed_bytes_orig /
  6641. * (svc_interval / ref_svc_interval)
  6642. */
  6643. consumed_bytes_final: 16;
  6644. A_UINT32
  6645. remaining_bytes: 16,
  6646. reserved: 16;
  6647. A_UINT32
  6648. burst_size_spec: 16,
  6649. margin_bytes: 16;
  6650. } burst_size;
  6651. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6652. typedef struct {
  6653. htt_tlv_hdr_t tlv_hdr;
  6654. A_UINT32 reset_count;
  6655. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6656. A_UINT32 reset_time_lo_ms;
  6657. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6658. A_UINT32 reset_time_hi_ms;
  6659. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6660. A_UINT32 disengage_time_lo_ms;
  6661. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6662. A_UINT32 disengage_time_hi_ms;
  6663. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6664. A_UINT32 engage_time_lo_ms;
  6665. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6666. A_UINT32 engage_time_hi_ms;
  6667. A_UINT32 disengage_count;
  6668. A_UINT32 engage_count;
  6669. A_UINT32 drain_dest_ring_mask;
  6670. } htt_dmac_reset_stats_tlv;
  6671. #endif /* __HTT_STATS_H__ */