htt.h 844 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. */
  227. #define HTT_CURRENT_VERSION_MAJOR 3
  228. #define HTT_CURRENT_VERSION_MINOR 105
  229. #define HTT_NUM_TX_FRAG_DESC 1024
  230. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  231. #define HTT_CHECK_SET_VAL(field, val) \
  232. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  233. /* macros to assist in sign-extending fields from HTT messages */
  234. #define HTT_SIGN_BIT_MASK(field) \
  235. ((field ## _M + (1 << field ## _S)) >> 1)
  236. #define HTT_SIGN_BIT(_val, field) \
  237. (_val & HTT_SIGN_BIT_MASK(field))
  238. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  239. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  240. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  241. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  242. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  243. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  244. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  245. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  246. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  247. /*
  248. * TEMPORARY:
  249. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  250. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  251. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  252. * updated.
  253. */
  254. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  255. /*
  256. * TEMPORARY:
  257. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  258. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  259. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  260. * updated.
  261. */
  262. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  263. /**
  264. * htt_dbg_stats_type -
  265. * bit positions for each stats type within a stats type bitmask
  266. * The bitmask contains 24 bits.
  267. */
  268. enum htt_dbg_stats_type {
  269. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  270. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  271. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  272. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  273. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  274. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  275. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  276. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  277. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  278. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  279. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  280. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  281. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  282. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  283. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  284. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  285. /* bits 16-23 currently reserved */
  286. /* keep this last */
  287. HTT_DBG_NUM_STATS
  288. };
  289. /*=== HTT option selection TLVs ===
  290. * Certain HTT messages have alternatives or options.
  291. * For such cases, the host and target need to agree on which option to use.
  292. * Option specification TLVs can be appended to the VERSION_REQ and
  293. * VERSION_CONF messages to select options other than the default.
  294. * These TLVs are entirely optional - if they are not provided, there is a
  295. * well-defined default for each option. If they are provided, they can be
  296. * provided in any order. Each TLV can be present or absent independent of
  297. * the presence / absence of other TLVs.
  298. *
  299. * The HTT option selection TLVs use the following format:
  300. * |31 16|15 8|7 0|
  301. * |---------------------------------+----------------+----------------|
  302. * | value (payload) | length | tag |
  303. * |-------------------------------------------------------------------|
  304. * The value portion need not be only 2 bytes; it can be extended by any
  305. * integer number of 4-byte units. The total length of the TLV, including
  306. * the tag and length fields, must be a multiple of 4 bytes. The length
  307. * field specifies the total TLV size in 4-byte units. Thus, the typical
  308. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  309. * field, would store 0x1 in its length field, to show that the TLV occupies
  310. * a single 4-byte unit.
  311. */
  312. /*--- TLV header format - applies to all HTT option TLVs ---*/
  313. enum HTT_OPTION_TLV_TAGS {
  314. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  315. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  316. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  317. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  318. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  319. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  320. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  321. };
  322. #define HTT_TCL_METADATA_VER_SZ 4
  323. PREPACK struct htt_option_tlv_header_t {
  324. A_UINT8 tag;
  325. A_UINT8 length;
  326. } POSTPACK;
  327. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  328. #define HTT_OPTION_TLV_TAG_S 0
  329. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  330. #define HTT_OPTION_TLV_LENGTH_S 8
  331. /*
  332. * value0 - 16 bit value field stored in word0
  333. * The TLV's value field may be longer than 2 bytes, in which case
  334. * the remainder of the value is stored in word1, word2, etc.
  335. */
  336. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  337. #define HTT_OPTION_TLV_VALUE0_S 16
  338. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  339. do { \
  340. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  341. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  342. } while (0)
  343. #define HTT_OPTION_TLV_TAG_GET(word) \
  344. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  345. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  346. do { \
  347. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  348. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  349. } while (0)
  350. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  351. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  352. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  353. do { \
  354. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  355. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  356. } while (0)
  357. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  358. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  359. /*--- format of specific HTT option TLVs ---*/
  360. /*
  361. * HTT option TLV for specifying LL bus address size
  362. * Some chips require bus addresses used by the target to access buffers
  363. * within the host's memory to be 32 bits; others require bus addresses
  364. * used by the target to access buffers within the host's memory to be
  365. * 64 bits.
  366. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  367. * a suffix to the VERSION_CONF message to specify which bus address format
  368. * the target requires.
  369. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  370. * default to providing bus addresses to the target in 32-bit format.
  371. */
  372. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  373. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  374. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  375. };
  376. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  377. struct htt_option_tlv_header_t hdr;
  378. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  379. } POSTPACK;
  380. /*
  381. * HTT option TLV for specifying whether HL systems should indicate
  382. * over-the-air tx completion for individual frames, or should instead
  383. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  384. * requests an OTA tx completion for a particular tx frame.
  385. * This option does not apply to LL systems, where the TX_COMPL_IND
  386. * is mandatory.
  387. * This option is primarily intended for HL systems in which the tx frame
  388. * downloads over the host --> target bus are as slow as or slower than
  389. * the transmissions over the WLAN PHY. For cases where the bus is faster
  390. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  391. * and consquently will send one TX_COMPL_IND message that covers several
  392. * tx frames. For cases where the WLAN PHY is faster than the bus,
  393. * the target will end up transmitting very short A-MPDUs, and consequently
  394. * sending many TX_COMPL_IND messages, which each cover a very small number
  395. * of tx frames.
  396. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  397. * a suffix to the VERSION_REQ message to request whether the host desires to
  398. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  399. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  400. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  401. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  402. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  403. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  404. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  405. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  406. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  407. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  408. * TLV.
  409. */
  410. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  411. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  412. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  413. };
  414. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  415. struct htt_option_tlv_header_t hdr;
  416. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  417. } POSTPACK;
  418. /*
  419. * HTT option TLV for specifying how many tx queue groups the target
  420. * may establish.
  421. * This TLV specifies the maximum value the target may send in the
  422. * txq_group_id field of any TXQ_GROUP information elements sent by
  423. * the target to the host. This allows the host to pre-allocate an
  424. * appropriate number of tx queue group structs.
  425. *
  426. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  427. * a suffix to the VERSION_REQ message to specify whether the host supports
  428. * tx queue groups at all, and if so if there is any limit on the number of
  429. * tx queue groups that the host supports.
  430. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  431. * a suffix to the VERSION_CONF message. If the host has specified in the
  432. * VER_REQ message a limit on the number of tx queue groups the host can
  433. * supprt, the target shall limit its specification of the maximum tx groups
  434. * to be no larger than this host-specified limit.
  435. *
  436. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  437. * shall preallocate 4 tx queue group structs, and the target shall not
  438. * specify a txq_group_id larger than 3.
  439. */
  440. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  441. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  442. /*
  443. * values 1 through N specify the max number of tx queue groups
  444. * the sender supports
  445. */
  446. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  447. };
  448. /* TEMPORARY backwards-compatibility alias for a typo fix -
  449. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  450. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  451. * to support the old name (with the typo) until all references to the
  452. * old name are replaced with the new name.
  453. */
  454. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  455. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  456. struct htt_option_tlv_header_t hdr;
  457. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  458. } POSTPACK;
  459. /*
  460. * HTT option TLV for specifying whether the target supports an extended
  461. * version of the HTT tx descriptor. If the target provides this TLV
  462. * and specifies in the TLV that the target supports an extended version
  463. * of the HTT tx descriptor, the target must check the "extension" bit in
  464. * the HTT tx descriptor, and if the extension bit is set, to expect a
  465. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  466. * descriptor. Furthermore, the target must provide room for the HTT
  467. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  468. * This option is intended for systems where the host needs to explicitly
  469. * control the transmission parameters such as tx power for individual
  470. * tx frames.
  471. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  472. * as a suffix to the VERSION_CONF message to explicitly specify whether
  473. * the target supports the HTT tx MSDU extension descriptor.
  474. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  475. * by the host as lack of target support for the HTT tx MSDU extension
  476. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  477. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  478. * the HTT tx MSDU extension descriptor.
  479. * The host is not required to provide the HTT tx MSDU extension descriptor
  480. * just because the target supports it; the target must check the
  481. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  482. * extension descriptor is present.
  483. */
  484. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  485. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  486. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  487. };
  488. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  489. struct htt_option_tlv_header_t hdr;
  490. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  491. } POSTPACK;
  492. /*
  493. * For the tcl data command V2 and higher support added a new
  494. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  495. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  496. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  497. * HTT option TLV for specifying which version of the TCL metadata struct
  498. * should be used:
  499. * V1 -> use htt_tx_tcl_metadata struct
  500. * V2 -> use htt_tx_tcl_metadata_v2 struct
  501. * Old FW will only support V1.
  502. * New FW will support V2. New FW will still support V1, at least during
  503. * a transition period.
  504. * Similarly, old host will only support V1, and new host will support V1 + V2.
  505. *
  506. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  507. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  508. * of TCL metadata the host supports. If the host doesn't provide a
  509. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  510. * is implicitly understood that the host only supports V1.
  511. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  512. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  513. * the host shall use. The target shall only select one of the versions
  514. * supported by the host. If the target doesn't provide a
  515. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  516. * is implicitly understood that the V1 TCL metadata shall be used.
  517. */
  518. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  519. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  520. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  521. };
  522. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  523. struct htt_option_tlv_header_t hdr;
  524. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  525. } POSTPACK;
  526. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  527. HTT_OPTION_TLV_VALUE0_SET(word, value)
  528. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  529. HTT_OPTION_TLV_VALUE0_GET(word)
  530. typedef struct {
  531. union {
  532. /* BIT [11 : 0] :- tag
  533. * BIT [23 : 12] :- length
  534. * BIT [31 : 24] :- reserved
  535. */
  536. A_UINT32 tag__length;
  537. /*
  538. * The following struct is not endian-portable.
  539. * It is suitable for use within the target, which is known to be
  540. * little-endian.
  541. * The host should use the above endian-portable macros to access
  542. * the tag and length bitfields in an endian-neutral manner.
  543. */
  544. struct {
  545. A_UINT32 tag : 12, /* BIT [11 : 0] */
  546. length : 12, /* BIT [23 : 12] */
  547. reserved : 8; /* BIT [31 : 24] */
  548. };
  549. };
  550. } htt_tlv_hdr_t;
  551. /** HTT stats TLV tag values */
  552. typedef enum {
  553. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  554. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  555. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  556. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  557. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  558. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  559. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  560. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  561. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  562. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  563. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  564. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  565. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  566. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  567. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  568. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  569. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  570. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  571. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  572. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  573. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  574. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  575. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  576. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  577. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  578. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  579. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  580. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  581. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  582. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  583. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  584. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  585. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  586. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  587. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  588. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  589. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  590. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  591. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  592. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  593. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  594. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  595. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  596. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  597. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  598. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  599. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  600. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  601. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  602. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  603. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  604. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  605. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  606. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  607. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  608. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  609. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  610. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  611. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  612. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  613. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  614. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  615. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  616. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  617. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  618. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  619. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  620. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  621. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  622. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  623. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  624. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  625. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  626. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  627. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  628. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  629. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  630. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  631. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  632. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  633. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  634. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  635. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  636. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  637. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  638. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  639. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  640. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  641. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  642. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  643. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  644. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  645. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  646. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  647. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  648. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  649. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  650. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  651. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  652. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  653. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  654. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  655. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  656. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  657. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  658. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  659. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  660. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  661. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  662. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  663. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  664. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  665. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  666. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv */
  667. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv */
  668. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv */
  669. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv */
  670. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  671. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  672. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  673. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  674. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  675. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  676. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  677. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  678. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  679. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  680. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  681. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  682. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  683. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  684. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  685. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  686. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  687. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  688. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  689. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  690. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  691. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  692. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  693. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  694. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  695. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  696. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  697. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  698. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  699. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  700. HTT_STATS_MAX_TAG,
  701. } htt_stats_tlv_tag_t;
  702. /* retain deprecated enum name as an alias for the current enum name */
  703. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  704. #define HTT_STATS_TLV_TAG_M 0x00000fff
  705. #define HTT_STATS_TLV_TAG_S 0
  706. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  707. #define HTT_STATS_TLV_LENGTH_S 12
  708. #define HTT_STATS_TLV_TAG_GET(_var) \
  709. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  710. HTT_STATS_TLV_TAG_S)
  711. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  712. do { \
  713. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  714. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  715. } while (0)
  716. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  717. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  718. HTT_STATS_TLV_LENGTH_S)
  719. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  720. do { \
  721. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  722. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  723. } while (0)
  724. /*=== host -> target messages ===============================================*/
  725. enum htt_h2t_msg_type {
  726. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  727. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  728. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  729. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  730. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  731. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  732. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  733. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  734. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  735. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  736. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  737. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  738. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  739. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  740. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  741. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  742. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  743. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  744. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  745. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  746. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  747. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  748. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  749. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  750. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  751. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  752. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  753. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  754. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  755. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  756. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  757. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  758. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  759. /* keep this last */
  760. HTT_H2T_NUM_MSGS
  761. };
  762. /*
  763. * HTT host to target message type -
  764. * stored in bits 7:0 of the first word of the message
  765. */
  766. #define HTT_H2T_MSG_TYPE_M 0xff
  767. #define HTT_H2T_MSG_TYPE_S 0
  768. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  769. do { \
  770. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  771. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  772. } while (0)
  773. #define HTT_H2T_MSG_TYPE_GET(word) \
  774. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  775. /**
  776. * @brief host -> target version number request message definition
  777. *
  778. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  779. *
  780. *
  781. * |31 24|23 16|15 8|7 0|
  782. * |----------------+----------------+----------------+----------------|
  783. * | reserved | msg type |
  784. * |-------------------------------------------------------------------|
  785. * : option request TLV (optional) |
  786. * :...................................................................:
  787. *
  788. * The VER_REQ message may consist of a single 4-byte word, or may be
  789. * extended with TLVs that specify which HTT options the host is requesting
  790. * from the target.
  791. * The following option TLVs may be appended to the VER_REQ message:
  792. * - HL_SUPPRESS_TX_COMPL_IND
  793. * - HL_MAX_TX_QUEUE_GROUPS
  794. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  795. * may be appended to the VER_REQ message (but only one TLV of each type).
  796. *
  797. * Header fields:
  798. * - MSG_TYPE
  799. * Bits 7:0
  800. * Purpose: identifies this as a version number request message
  801. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  802. */
  803. #define HTT_VER_REQ_BYTES 4
  804. /* TBDXXX: figure out a reasonable number */
  805. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  806. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  807. /**
  808. * @brief HTT tx MSDU descriptor
  809. *
  810. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  811. *
  812. * @details
  813. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  814. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  815. * the target firmware needs for the FW's tx processing, particularly
  816. * for creating the HW msdu descriptor.
  817. * The same HTT tx descriptor is used for HL and LL systems, though
  818. * a few fields within the tx descriptor are used only by LL or
  819. * only by HL.
  820. * The HTT tx descriptor is defined in two manners: by a struct with
  821. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  822. * definitions.
  823. * The target should use the struct def, for simplicitly and clarity,
  824. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  825. * neutral. Specifically, the host shall use the get/set macros built
  826. * around the mask + shift defs.
  827. */
  828. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  829. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  830. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  831. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  832. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  833. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  834. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  835. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  836. #define HTT_TX_VDEV_ID_WORD 0
  837. #define HTT_TX_VDEV_ID_MASK 0x3f
  838. #define HTT_TX_VDEV_ID_SHIFT 16
  839. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  840. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  841. #define HTT_TX_MSDU_LEN_DWORD 1
  842. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  843. /*
  844. * HTT_VAR_PADDR macros
  845. * Allow physical / bus addresses to be either a single 32-bit value,
  846. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  847. */
  848. #define HTT_VAR_PADDR32(var_name) \
  849. A_UINT32 var_name
  850. #define HTT_VAR_PADDR64_LE(var_name) \
  851. struct { \
  852. /* little-endian: lo precedes hi */ \
  853. A_UINT32 lo; \
  854. A_UINT32 hi; \
  855. } var_name
  856. /*
  857. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  858. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  859. * addresses are stored in a XXX-bit field.
  860. * This macro is used to define both htt_tx_msdu_desc32_t and
  861. * htt_tx_msdu_desc64_t structs.
  862. */
  863. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  864. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  865. { \
  866. /* DWORD 0: flags and meta-data */ \
  867. A_UINT32 \
  868. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  869. \
  870. /* pkt_subtype - \
  871. * Detailed specification of the tx frame contents, extending the \
  872. * general specification provided by pkt_type. \
  873. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  874. * pkt_type | pkt_subtype \
  875. * ============================================================== \
  876. * 802.3 | bit 0:3 - Reserved \
  877. * | bit 4: 0x0 - Copy-Engine Classification Results \
  878. * | not appended to the HTT message \
  879. * | 0x1 - Copy-Engine Classification Results \
  880. * | appended to the HTT message in the \
  881. * | format: \
  882. * | [HTT tx desc, frame header, \
  883. * | CE classification results] \
  884. * | The CE classification results begin \
  885. * | at the next 4-byte boundary after \
  886. * | the frame header. \
  887. * ------------+------------------------------------------------- \
  888. * Eth2 | bit 0:3 - Reserved \
  889. * | bit 4: 0x0 - Copy-Engine Classification Results \
  890. * | not appended to the HTT message \
  891. * | 0x1 - Copy-Engine Classification Results \
  892. * | appended to the HTT message. \
  893. * | See the above specification of the \
  894. * | CE classification results location. \
  895. * ------------+------------------------------------------------- \
  896. * native WiFi | bit 0:3 - Reserved \
  897. * | bit 4: 0x0 - Copy-Engine Classification Results \
  898. * | not appended to the HTT message \
  899. * | 0x1 - Copy-Engine Classification Results \
  900. * | appended to the HTT message. \
  901. * | See the above specification of the \
  902. * | CE classification results location. \
  903. * ------------+------------------------------------------------- \
  904. * mgmt | 0x0 - 802.11 MAC header absent \
  905. * | 0x1 - 802.11 MAC header present \
  906. * ------------+------------------------------------------------- \
  907. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  908. * | 0x1 - 802.11 MAC header present \
  909. * | bit 1: 0x0 - allow aggregation \
  910. * | 0x1 - don't allow aggregation \
  911. * | bit 2: 0x0 - perform encryption \
  912. * | 0x1 - don't perform encryption \
  913. * | bit 3: 0x0 - perform tx classification / queuing \
  914. * | 0x1 - don't perform tx classification; \
  915. * | insert the frame into the "misc" \
  916. * | tx queue \
  917. * | bit 4: 0x0 - Copy-Engine Classification Results \
  918. * | not appended to the HTT message \
  919. * | 0x1 - Copy-Engine Classification Results \
  920. * | appended to the HTT message. \
  921. * | See the above specification of the \
  922. * | CE classification results location. \
  923. */ \
  924. pkt_subtype: 5, \
  925. \
  926. /* pkt_type - \
  927. * General specification of the tx frame contents. \
  928. * The htt_pkt_type enum should be used to specify and check the \
  929. * value of this field. \
  930. */ \
  931. pkt_type: 3, \
  932. \
  933. /* vdev_id - \
  934. * ID for the vdev that is sending this tx frame. \
  935. * For certain non-standard packet types, e.g. pkt_type == raw \
  936. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  937. * This field is used primarily for determining where to queue \
  938. * broadcast and multicast frames. \
  939. */ \
  940. vdev_id: 6, \
  941. /* ext_tid - \
  942. * The extended traffic ID. \
  943. * If the TID is unknown, the extended TID is set to \
  944. * HTT_TX_EXT_TID_INVALID. \
  945. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  946. * value of the QoS TID. \
  947. * If the tx frame is non-QoS data, then the extended TID is set to \
  948. * HTT_TX_EXT_TID_NON_QOS. \
  949. * If the tx frame is multicast or broadcast, then the extended TID \
  950. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  951. */ \
  952. ext_tid: 5, \
  953. \
  954. /* postponed - \
  955. * This flag indicates whether the tx frame has been downloaded to \
  956. * the target before but discarded by the target, and now is being \
  957. * downloaded again; or if this is a new frame that is being \
  958. * downloaded for the first time. \
  959. * This flag allows the target to determine the correct order for \
  960. * transmitting new vs. old frames. \
  961. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  962. * This flag only applies to HL systems, since in LL systems, \
  963. * the tx flow control is handled entirely within the target. \
  964. */ \
  965. postponed: 1, \
  966. \
  967. /* extension - \
  968. * This flag indicates whether a HTT tx MSDU extension descriptor \
  969. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  970. * \
  971. * 0x0 - no extension MSDU descriptor is present \
  972. * 0x1 - an extension MSDU descriptor immediately follows the \
  973. * regular MSDU descriptor \
  974. */ \
  975. extension: 1, \
  976. \
  977. /* cksum_offload - \
  978. * This flag indicates whether checksum offload is enabled or not \
  979. * for this frame. Target FW use this flag to turn on HW checksumming \
  980. * 0x0 - No checksum offload \
  981. * 0x1 - L3 header checksum only \
  982. * 0x2 - L4 checksum only \
  983. * 0x3 - L3 header checksum + L4 checksum \
  984. */ \
  985. cksum_offload: 2, \
  986. \
  987. /* tx_comp_req - \
  988. * This flag indicates whether Tx Completion \
  989. * from fw is required or not. \
  990. * This flag is only relevant if tx completion is not \
  991. * universally enabled. \
  992. * For all LL systems, tx completion is mandatory, \
  993. * so this flag will be irrelevant. \
  994. * For HL systems tx completion is optional, but HL systems in which \
  995. * the bus throughput exceeds the WLAN throughput will \
  996. * probably want to always use tx completion, and thus \
  997. * would not check this flag. \
  998. * This flag is required when tx completions are not used universally, \
  999. * but are still required for certain tx frames for which \
  1000. * an OTA delivery acknowledgment is needed by the host. \
  1001. * In practice, this would be for HL systems in which the \
  1002. * bus throughput is less than the WLAN throughput. \
  1003. * \
  1004. * 0x0 - Tx Completion Indication from Fw not required \
  1005. * 0x1 - Tx Completion Indication from Fw is required \
  1006. */ \
  1007. tx_compl_req: 1; \
  1008. \
  1009. \
  1010. /* DWORD 1: MSDU length and ID */ \
  1011. A_UINT32 \
  1012. len: 16, /* MSDU length, in bytes */ \
  1013. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1014. * and this id is used to calculate fragmentation \
  1015. * descriptor pointer inside the target based on \
  1016. * the base address, configured inside the target. \
  1017. */ \
  1018. \
  1019. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1020. /* frags_desc_ptr - \
  1021. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1022. * where the tx frame's fragments reside in memory. \
  1023. * This field only applies to LL systems, since in HL systems the \
  1024. * (degenerate single-fragment) fragmentation descriptor is created \
  1025. * within the target. \
  1026. */ \
  1027. _paddr__frags_desc_ptr_; \
  1028. \
  1029. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1030. /* \
  1031. * Peer ID : Target can use this value to know which peer-id packet \
  1032. * destined to. \
  1033. * It's intended to be specified by host in case of NAWDS. \
  1034. */ \
  1035. A_UINT16 peerid; \
  1036. \
  1037. /* \
  1038. * Channel frequency: This identifies the desired channel \
  1039. * frequency (in mhz) for tx frames. This is used by FW to help \
  1040. * determine when it is safe to transmit or drop frames for \
  1041. * off-channel operation. \
  1042. * The default value of zero indicates to FW that the corresponding \
  1043. * VDEV's home channel (if there is one) is the desired channel \
  1044. * frequency. \
  1045. */ \
  1046. A_UINT16 chanfreq; \
  1047. \
  1048. /* Reason reserved is commented is increasing the htt structure size \
  1049. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  1050. * A_UINT32 reserved_dword3_bits0_31; \
  1051. */ \
  1052. } POSTPACK
  1053. /* define a htt_tx_msdu_desc32_t type */
  1054. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1055. /* define a htt_tx_msdu_desc64_t type */
  1056. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1057. /*
  1058. * Make htt_tx_msdu_desc_t be an alias for either
  1059. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1060. */
  1061. #if HTT_PADDR64
  1062. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1063. #else
  1064. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1065. #endif
  1066. /* decriptor information for Management frame*/
  1067. /*
  1068. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1069. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1070. */
  1071. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1072. extern A_UINT32 mgmt_hdr_len;
  1073. PREPACK struct htt_mgmt_tx_desc_t {
  1074. A_UINT32 msg_type;
  1075. #if HTT_PADDR64
  1076. A_UINT64 frag_paddr; /* DMAble address of the data */
  1077. #else
  1078. A_UINT32 frag_paddr; /* DMAble address of the data */
  1079. #endif
  1080. A_UINT32 desc_id; /* returned to host during completion
  1081. * to free the meory*/
  1082. A_UINT32 len; /* Fragment length */
  1083. A_UINT32 vdev_id; /* virtual device ID*/
  1084. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1085. } POSTPACK;
  1086. PREPACK struct htt_mgmt_tx_compl_ind {
  1087. A_UINT32 desc_id;
  1088. A_UINT32 status;
  1089. } POSTPACK;
  1090. /*
  1091. * This SDU header size comes from the summation of the following:
  1092. * 1. Max of:
  1093. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1094. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1095. * b. 802.11 header, for raw frames: 36 bytes
  1096. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1097. * QoS header, HT header)
  1098. * c. 802.3 header, for ethernet frames: 14 bytes
  1099. * (destination address, source address, ethertype / length)
  1100. * 2. Max of:
  1101. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1102. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1103. * 3. 802.1Q VLAN header: 4 bytes
  1104. * 4. LLC/SNAP header: 8 bytes
  1105. */
  1106. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1107. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1108. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1109. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1110. A_COMPILE_TIME_ASSERT(
  1111. htt_encap_hdr_size_max_check_nwifi,
  1112. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1113. A_COMPILE_TIME_ASSERT(
  1114. htt_encap_hdr_size_max_check_enet,
  1115. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1116. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1117. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1118. #define HTT_TX_HDR_SIZE_802_1Q 4
  1119. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1120. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1121. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1122. HTT_TX_HDR_SIZE_802_1Q + \
  1123. HTT_TX_HDR_SIZE_LLC_SNAP)
  1124. #define HTT_HL_TX_FRM_HDR_LEN \
  1125. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1126. #define HTT_LL_TX_FRM_HDR_LEN \
  1127. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1128. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1129. /* dword 0 */
  1130. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1131. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1132. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1133. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1134. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1135. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1136. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1137. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1138. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1139. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1140. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1141. #define HTT_TX_DESC_PKT_TYPE_S 13
  1142. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1143. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1144. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1145. #define HTT_TX_DESC_VDEV_ID_S 16
  1146. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1147. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1148. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1149. #define HTT_TX_DESC_EXT_TID_S 22
  1150. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1151. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1152. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1153. #define HTT_TX_DESC_POSTPONED_S 27
  1154. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1155. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1156. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1157. #define HTT_TX_DESC_EXTENSION_S 28
  1158. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1159. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1160. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1161. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1162. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1163. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1164. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1165. #define HTT_TX_DESC_TX_COMP_S 31
  1166. /* dword 1 */
  1167. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1168. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1169. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1170. #define HTT_TX_DESC_FRM_LEN_S 0
  1171. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1172. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1173. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1174. #define HTT_TX_DESC_FRM_ID_S 16
  1175. /* dword 2 */
  1176. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1177. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1178. /* for systems using 64-bit format for bus addresses */
  1179. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1180. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1181. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1182. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1183. /* for systems using 32-bit format for bus addresses */
  1184. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1185. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1186. /* dword 3 */
  1187. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1188. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1189. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1190. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1191. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1192. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1193. #if HTT_PADDR64
  1194. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1195. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1196. #else
  1197. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1198. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1199. #endif
  1200. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1201. #define HTT_TX_DESC_PEER_ID_S 0
  1202. /*
  1203. * TEMPORARY:
  1204. * The original definitions for the PEER_ID fields contained typos
  1205. * (with _DESC_PADDR appended to this PEER_ID field name).
  1206. * Retain deprecated original names for PEER_ID fields until all code that
  1207. * refers to them has been updated.
  1208. */
  1209. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1210. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1211. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1212. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1213. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1214. HTT_TX_DESC_PEER_ID_M
  1215. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1216. HTT_TX_DESC_PEER_ID_S
  1217. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1218. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1219. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1220. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1221. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1222. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1223. #if HTT_PADDR64
  1224. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1225. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1226. #else
  1227. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1228. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1229. #endif
  1230. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1231. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1232. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1233. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1234. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1235. do { \
  1236. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1237. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1238. } while (0)
  1239. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1240. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1241. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1242. do { \
  1243. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1244. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1245. } while (0)
  1246. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1247. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1248. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1249. do { \
  1250. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1251. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1252. } while (0)
  1253. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1254. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1255. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1256. do { \
  1257. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1258. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1259. } while (0)
  1260. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1261. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1262. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1263. do { \
  1264. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1265. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1266. } while (0)
  1267. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1268. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1269. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1270. do { \
  1271. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1272. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1273. } while (0)
  1274. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1275. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1276. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1277. do { \
  1278. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1279. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1280. } while (0)
  1281. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1282. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1283. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1284. do { \
  1285. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1286. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1287. } while (0)
  1288. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1289. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1290. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1291. do { \
  1292. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1293. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1294. } while (0)
  1295. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1296. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1297. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1298. do { \
  1299. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1300. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1301. } while (0)
  1302. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1303. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1304. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1305. do { \
  1306. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1307. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1308. } while (0)
  1309. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1310. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1311. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1312. do { \
  1313. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1314. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1315. } while (0)
  1316. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1317. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1318. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1319. do { \
  1320. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1321. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1322. } while (0)
  1323. /* enums used in the HTT tx MSDU extension descriptor */
  1324. enum {
  1325. htt_tx_guard_interval_regular = 0,
  1326. htt_tx_guard_interval_short = 1,
  1327. };
  1328. enum {
  1329. htt_tx_preamble_type_ofdm = 0,
  1330. htt_tx_preamble_type_cck = 1,
  1331. htt_tx_preamble_type_ht = 2,
  1332. htt_tx_preamble_type_vht = 3,
  1333. };
  1334. enum {
  1335. htt_tx_bandwidth_5MHz = 0,
  1336. htt_tx_bandwidth_10MHz = 1,
  1337. htt_tx_bandwidth_20MHz = 2,
  1338. htt_tx_bandwidth_40MHz = 3,
  1339. htt_tx_bandwidth_80MHz = 4,
  1340. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1341. };
  1342. /**
  1343. * @brief HTT tx MSDU extension descriptor
  1344. * @details
  1345. * If the target supports HTT tx MSDU extension descriptors, the host has
  1346. * the option of appending the following struct following the regular
  1347. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1348. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1349. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1350. * tx specs for each frame.
  1351. */
  1352. PREPACK struct htt_tx_msdu_desc_ext_t {
  1353. /* DWORD 0: flags */
  1354. A_UINT32
  1355. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1356. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1357. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1358. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1359. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1360. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1361. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1362. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1363. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1364. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1365. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1366. /* DWORD 1: tx power, tx rate, tx BW */
  1367. A_UINT32
  1368. /* pwr -
  1369. * Specify what power the tx frame needs to be transmitted at.
  1370. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1371. * The value needs to be appropriately sign-extended when extracting
  1372. * the value from the message and storing it in a variable that is
  1373. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1374. * automatically handles this sign-extension.)
  1375. * If the transmission uses multiple tx chains, this power spec is
  1376. * the total transmit power, assuming incoherent combination of
  1377. * per-chain power to produce the total power.
  1378. */
  1379. pwr: 8,
  1380. /* mcs_mask -
  1381. * Specify the allowable values for MCS index (modulation and coding)
  1382. * to use for transmitting the frame.
  1383. *
  1384. * For HT / VHT preamble types, this mask directly corresponds to
  1385. * the HT or VHT MCS indices that are allowed. For each bit N set
  1386. * within the mask, MCS index N is allowed for transmitting the frame.
  1387. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1388. * rates versus OFDM rates, so the host has the option of specifying
  1389. * that the target must transmit the frame with CCK or OFDM rates
  1390. * (not HT or VHT), but leaving the decision to the target whether
  1391. * to use CCK or OFDM.
  1392. *
  1393. * For CCK and OFDM, the bits within this mask are interpreted as
  1394. * follows:
  1395. * bit 0 -> CCK 1 Mbps rate is allowed
  1396. * bit 1 -> CCK 2 Mbps rate is allowed
  1397. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1398. * bit 3 -> CCK 11 Mbps rate is allowed
  1399. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1400. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1401. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1402. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1403. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1404. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1405. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1406. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1407. *
  1408. * The MCS index specification needs to be compatible with the
  1409. * bandwidth mask specification. For example, a MCS index == 9
  1410. * specification is inconsistent with a preamble type == VHT,
  1411. * Nss == 1, and channel bandwidth == 20 MHz.
  1412. *
  1413. * Furthermore, the host has only a limited ability to specify to
  1414. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1415. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1416. */
  1417. mcs_mask: 12,
  1418. /* nss_mask -
  1419. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1420. * Each bit in this mask corresponds to a Nss value:
  1421. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1422. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1423. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1424. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1425. * The values in the Nss mask must be suitable for the recipient, e.g.
  1426. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1427. * recipient which only supports 2x2 MIMO.
  1428. */
  1429. nss_mask: 4,
  1430. /* guard_interval -
  1431. * Specify a htt_tx_guard_interval enum value to indicate whether
  1432. * the transmission should use a regular guard interval or a
  1433. * short guard interval.
  1434. */
  1435. guard_interval: 1,
  1436. /* preamble_type_mask -
  1437. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1438. * may choose from for transmitting this frame.
  1439. * The bits in this mask correspond to the values in the
  1440. * htt_tx_preamble_type enum. For example, to allow the target
  1441. * to transmit the frame as either CCK or OFDM, this field would
  1442. * be set to
  1443. * (1 << htt_tx_preamble_type_ofdm) |
  1444. * (1 << htt_tx_preamble_type_cck)
  1445. */
  1446. preamble_type_mask: 4,
  1447. reserved1_31_29: 3; /* unused, set to 0x0 */
  1448. /* DWORD 2: tx chain mask, tx retries */
  1449. A_UINT32
  1450. /* chain_mask - specify which chains to transmit from */
  1451. chain_mask: 4,
  1452. /* retry_limit -
  1453. * Specify the maximum number of transmissions, including the
  1454. * initial transmission, to attempt before giving up if no ack
  1455. * is received.
  1456. * If the tx rate is specified, then all retries shall use the
  1457. * same rate as the initial transmission.
  1458. * If no tx rate is specified, the target can choose whether to
  1459. * retain the original rate during the retransmissions, or to
  1460. * fall back to a more robust rate.
  1461. */
  1462. retry_limit: 4,
  1463. /* bandwidth_mask -
  1464. * Specify what channel widths may be used for the transmission.
  1465. * A value of zero indicates "don't care" - the target may choose
  1466. * the transmission bandwidth.
  1467. * The bits within this mask correspond to the htt_tx_bandwidth
  1468. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1469. * The bandwidth_mask must be consistent with the preamble_type_mask
  1470. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1471. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1472. */
  1473. bandwidth_mask: 6,
  1474. reserved2_31_14: 18; /* unused, set to 0x0 */
  1475. /* DWORD 3: tx expiry time (TSF) LSBs */
  1476. A_UINT32 expire_tsf_lo;
  1477. /* DWORD 4: tx expiry time (TSF) MSBs */
  1478. A_UINT32 expire_tsf_hi;
  1479. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1480. } POSTPACK;
  1481. /* DWORD 0 */
  1482. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1483. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1484. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1485. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1486. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1487. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1488. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1489. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1490. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1491. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1492. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1493. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1494. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1495. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1496. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1497. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1498. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1499. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1500. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1501. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1502. /* DWORD 1 */
  1503. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1504. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1505. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1506. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1507. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1508. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1509. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1510. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1511. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1512. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1513. /* DWORD 2 */
  1514. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1515. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1516. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1517. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1518. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1519. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1520. /* DWORD 0 */
  1521. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1522. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1523. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1524. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1525. do { \
  1526. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1527. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1528. } while (0)
  1529. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1530. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1531. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1532. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1533. do { \
  1534. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1535. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1536. } while (0)
  1537. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1538. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1539. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1540. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1541. do { \
  1542. HTT_CHECK_SET_VAL( \
  1543. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1544. ((_var) |= ((_val) \
  1545. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1546. } while (0)
  1547. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1548. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1549. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1550. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1551. do { \
  1552. HTT_CHECK_SET_VAL( \
  1553. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1554. ((_var) |= ((_val) \
  1555. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1556. } while (0)
  1557. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1558. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1559. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1560. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1561. do { \
  1562. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1563. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1564. } while (0)
  1565. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1566. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1567. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1568. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1569. do { \
  1570. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1571. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1572. } while (0)
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1574. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1575. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1577. do { \
  1578. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1579. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1580. } while (0)
  1581. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1582. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1583. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1585. do { \
  1586. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1587. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1588. } while (0)
  1589. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1590. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1591. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1592. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1593. do { \
  1594. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1595. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1596. } while (0)
  1597. /* DWORD 1 */
  1598. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1599. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1600. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1601. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1602. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1603. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1604. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1605. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1606. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1607. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1608. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1609. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1610. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1611. do { \
  1612. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1613. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1614. } while (0)
  1615. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1616. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1617. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1618. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1619. do { \
  1620. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1621. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1622. } while (0)
  1623. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1624. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1625. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1626. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1627. do { \
  1628. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1629. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1630. } while (0)
  1631. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1632. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1633. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1634. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1635. do { \
  1636. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1637. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1638. } while (0)
  1639. /* DWORD 2 */
  1640. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1641. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1642. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1643. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1644. do { \
  1645. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1646. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1647. } while (0)
  1648. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1649. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1650. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1651. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1652. do { \
  1653. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1654. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1655. } while (0)
  1656. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1657. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1658. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1659. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1660. do { \
  1661. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1662. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1663. } while (0)
  1664. typedef enum {
  1665. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1666. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1667. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1668. } htt_11ax_ltf_subtype_t;
  1669. typedef enum {
  1670. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1671. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1672. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1673. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1674. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1675. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1676. } htt_tx_ext2_preamble_type_t;
  1677. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1678. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1679. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1680. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1681. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1682. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1683. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1684. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1685. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1686. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1687. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1688. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1689. /**
  1690. * @brief HTT tx MSDU extension descriptor v2
  1691. * @details
  1692. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1693. * is received as tcl_exit_base->host_meta_info in firmware.
  1694. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1695. * are already part of tcl_exit_base.
  1696. */
  1697. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1698. /* DWORD 0: flags */
  1699. A_UINT32
  1700. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1701. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1702. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1703. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1704. valid_retries : 1, /* if set, tx retries spec is valid */
  1705. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1706. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1707. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1708. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1709. valid_key_flags : 1, /* if set, key flags is valid */
  1710. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1711. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1712. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1713. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1714. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1715. 1 = ENCRYPT,
  1716. 2 ~ 3 - Reserved */
  1717. /* retry_limit -
  1718. * Specify the maximum number of transmissions, including the
  1719. * initial transmission, to attempt before giving up if no ack
  1720. * is received.
  1721. * If the tx rate is specified, then all retries shall use the
  1722. * same rate as the initial transmission.
  1723. * If no tx rate is specified, the target can choose whether to
  1724. * retain the original rate during the retransmissions, or to
  1725. * fall back to a more robust rate.
  1726. */
  1727. retry_limit : 4,
  1728. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1729. * Valid only for 11ax preamble types HE_SU
  1730. * and HE_EXT_SU
  1731. */
  1732. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1733. * Valid only for 11ax preamble types HE_SU
  1734. * and HE_EXT_SU
  1735. */
  1736. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1737. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1738. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1739. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1740. */
  1741. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1742. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1743. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1744. * Use cases:
  1745. * Any time firmware uses TQM-BYPASS for Data
  1746. * TID, firmware expect host to set this bit.
  1747. */
  1748. /* DWORD 1: tx power, tx rate */
  1749. A_UINT32
  1750. power : 8, /* unit of the power field is 0.5 dbm
  1751. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1752. * signed value ranging from -64dbm to 63.5 dbm
  1753. */
  1754. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1755. * Setting more than one MCS isn't currently
  1756. * supported by the target (but is supported
  1757. * in the interface in case in the future
  1758. * the target supports specifications of
  1759. * a limited set of MCS values.
  1760. */
  1761. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1762. * Setting more than one Nss isn't currently
  1763. * supported by the target (but is supported
  1764. * in the interface in case in the future
  1765. * the target supports specifications of
  1766. * a limited set of Nss values.
  1767. */
  1768. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1769. update_peer_cache : 1; /* When set these custom values will be
  1770. * used for all packets, until the next
  1771. * update via this ext header.
  1772. * This is to make sure not all packets
  1773. * need to include this header.
  1774. */
  1775. /* DWORD 2: tx chain mask, tx retries */
  1776. A_UINT32
  1777. /* chain_mask - specify which chains to transmit from */
  1778. chain_mask : 8,
  1779. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1780. * TODO: Update Enum values for key_flags
  1781. */
  1782. /*
  1783. * Channel frequency: This identifies the desired channel
  1784. * frequency (in MHz) for tx frames. This is used by FW to help
  1785. * determine when it is safe to transmit or drop frames for
  1786. * off-channel operation.
  1787. * The default value of zero indicates to FW that the corresponding
  1788. * VDEV's home channel (if there is one) is the desired channel
  1789. * frequency.
  1790. */
  1791. chanfreq : 16;
  1792. /* DWORD 3: tx expiry time (TSF) LSBs */
  1793. A_UINT32 expire_tsf_lo;
  1794. /* DWORD 4: tx expiry time (TSF) MSBs */
  1795. A_UINT32 expire_tsf_hi;
  1796. /* DWORD 5: flags to control routing / processing of the MSDU */
  1797. A_UINT32
  1798. /* learning_frame
  1799. * When this flag is set, this frame will be dropped by FW
  1800. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1801. */
  1802. learning_frame : 1,
  1803. /* send_as_standalone
  1804. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1805. * i.e. with no A-MSDU or A-MPDU aggregation.
  1806. * The scope is extended to other use-cases.
  1807. */
  1808. send_as_standalone : 1,
  1809. /* is_host_opaque_valid
  1810. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1811. * with valid information.
  1812. */
  1813. is_host_opaque_valid : 1,
  1814. rsvd0 : 29;
  1815. /* DWORD 6 : Host opaque cookie for special frames */
  1816. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1817. rsvd1 : 16;
  1818. /*
  1819. * This structure can be expanded further up to 40 bytes
  1820. * by adding further DWORDs as needed.
  1821. */
  1822. } POSTPACK;
  1823. /* DWORD 0 */
  1824. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1825. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1826. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1827. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1828. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1829. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1830. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1831. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1832. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1833. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1834. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1835. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1836. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1837. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1838. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1839. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1840. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1841. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1842. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1843. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1844. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1845. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1846. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1847. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1848. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1849. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1850. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1851. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1852. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1853. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1854. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1855. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1856. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1857. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1858. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1859. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1860. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1861. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1862. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1863. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1864. /* DWORD 1 */
  1865. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1866. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1867. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1868. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1869. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1870. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1871. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1872. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1873. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1874. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1875. /* DWORD 2 */
  1876. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1877. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1878. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1879. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1880. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1881. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1882. /* DWORD 5 */
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1885. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1887. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1888. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1889. /* DWORD 6 */
  1890. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1891. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1892. /* DWORD 0 */
  1893. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1894. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1895. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1896. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1897. do { \
  1898. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1899. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1900. } while (0)
  1901. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1902. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1903. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1904. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1905. do { \
  1906. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1907. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1908. } while (0)
  1909. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1910. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1911. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1912. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1913. do { \
  1914. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1915. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1916. } while (0)
  1917. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1918. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1919. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1921. do { \
  1922. HTT_CHECK_SET_VAL( \
  1923. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1924. ((_var) |= ((_val) \
  1925. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1926. } while (0)
  1927. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1928. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1929. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1930. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1931. do { \
  1932. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1933. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1934. } while (0)
  1935. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1936. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1937. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1938. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1939. do { \
  1940. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1941. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1942. } while (0)
  1943. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1944. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1945. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1946. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1947. do { \
  1948. HTT_CHECK_SET_VAL( \
  1949. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1950. ((_var) |= ((_val) \
  1951. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1952. } while (0)
  1953. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1954. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1955. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1956. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1957. do { \
  1958. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1959. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1960. } while (0)
  1961. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1962. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1963. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1964. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1965. do { \
  1966. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1967. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1968. } while (0)
  1969. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1970. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1971. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1973. do { \
  1974. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1975. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1976. } while (0)
  1977. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1978. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1979. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1980. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1981. do { \
  1982. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1983. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1984. } while (0)
  1985. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1986. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1987. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1988. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1989. do { \
  1990. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1991. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1992. } while (0)
  1993. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1994. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1995. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1996. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1997. do { \
  1998. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1999. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2000. } while (0)
  2001. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2002. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2003. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2004. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2005. do { \
  2006. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2007. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2008. } while (0)
  2009. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2010. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2011. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2012. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2013. do { \
  2014. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2015. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2016. } while (0)
  2017. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2018. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2019. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2020. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2021. do { \
  2022. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2023. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2024. } while (0)
  2025. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2026. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2027. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2028. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2029. do { \
  2030. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2031. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2032. } while (0)
  2033. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2034. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2035. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2036. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2037. do { \
  2038. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2039. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2040. } while (0)
  2041. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2042. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2043. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2044. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2045. do { \
  2046. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2047. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2048. } while (0)
  2049. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2050. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2051. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2052. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2053. do { \
  2054. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2055. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2056. } while (0)
  2057. /* DWORD 1 */
  2058. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2059. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2060. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2061. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2062. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2063. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2064. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2065. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2066. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2067. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2068. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2069. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2070. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2071. do { \
  2072. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2073. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2074. } while (0)
  2075. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2076. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2077. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2078. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2079. do { \
  2080. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2081. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2082. } while (0)
  2083. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2084. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2085. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2086. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2087. do { \
  2088. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2089. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2090. } while (0)
  2091. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2092. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2093. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2094. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2095. do { \
  2096. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2097. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2098. } while (0)
  2099. /* DWORD 2 */
  2100. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2101. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2102. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2103. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2104. do { \
  2105. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2106. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2107. } while (0)
  2108. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2109. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2110. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2111. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2112. do { \
  2113. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2114. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2115. } while (0)
  2116. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2117. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2118. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2119. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2120. do { \
  2121. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2122. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2123. } while (0)
  2124. /* DWORD 5 */
  2125. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2126. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2127. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2128. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2129. do { \
  2130. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2131. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2132. } while (0)
  2133. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2134. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2135. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2136. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2137. do { \
  2138. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2139. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2140. } while (0)
  2141. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2142. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2143. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2144. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2145. do { \
  2146. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2147. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2148. } while (0)
  2149. /* DWORD 6 */
  2150. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2151. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2152. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2153. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2154. do { \
  2155. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2156. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2157. } while (0)
  2158. typedef enum {
  2159. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2160. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2161. } htt_tcl_metadata_type;
  2162. /**
  2163. * @brief HTT TCL command number format
  2164. * @details
  2165. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2166. * available to firmware as tcl_exit_base->tcl_status_number.
  2167. * For regular / multicast packets host will send vdev and mac id and for
  2168. * NAWDS packets, host will send peer id.
  2169. * A_UINT32 is used to avoid endianness conversion problems.
  2170. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2171. */
  2172. typedef struct {
  2173. A_UINT32
  2174. type: 1, /* vdev_id based or peer_id based */
  2175. rsvd: 31;
  2176. } htt_tx_tcl_vdev_or_peer_t;
  2177. typedef struct {
  2178. A_UINT32
  2179. type: 1, /* vdev_id based or peer_id based */
  2180. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2181. vdev_id: 8,
  2182. pdev_id: 2,
  2183. host_inspected:1,
  2184. rsvd: 19;
  2185. } htt_tx_tcl_vdev_metadata;
  2186. typedef struct {
  2187. A_UINT32
  2188. type: 1, /* vdev_id based or peer_id based */
  2189. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2190. peer_id: 14,
  2191. rsvd: 16;
  2192. } htt_tx_tcl_peer_metadata;
  2193. PREPACK struct htt_tx_tcl_metadata {
  2194. union {
  2195. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2196. htt_tx_tcl_vdev_metadata vdev_meta;
  2197. htt_tx_tcl_peer_metadata peer_meta;
  2198. };
  2199. } POSTPACK;
  2200. /* DWORD 0 */
  2201. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2202. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2203. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2204. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2205. /* VDEV metadata */
  2206. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2207. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2208. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2209. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2210. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2211. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2212. /* PEER metadata */
  2213. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2214. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2215. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2216. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2217. HTT_TX_TCL_METADATA_TYPE_S)
  2218. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2219. do { \
  2220. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2221. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2222. } while (0)
  2223. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2224. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2225. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2226. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2227. do { \
  2228. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2229. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2230. } while (0)
  2231. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2232. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2233. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2234. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2235. do { \
  2236. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2237. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2238. } while (0)
  2239. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2240. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2241. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2242. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2243. do { \
  2244. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2245. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2246. } while (0)
  2247. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2248. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2249. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2250. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2251. do { \
  2252. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2253. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2254. } while (0)
  2255. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2256. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2257. HTT_TX_TCL_METADATA_PEER_ID_S)
  2258. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2259. do { \
  2260. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2261. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2262. } while (0)
  2263. /*------------------------------------------------------------------
  2264. * V2 Version of TCL Data Command
  2265. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2266. * MLO global_seq all flavours of TCL Data Cmd.
  2267. *-----------------------------------------------------------------*/
  2268. typedef enum {
  2269. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2270. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2271. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2272. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2273. } htt_tcl_metadata_type_v2;
  2274. /**
  2275. * @brief HTT TCL command number format
  2276. * @details
  2277. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2278. * available to firmware as tcl_exit_base->tcl_status_number.
  2279. * A_UINT32 is used to avoid endianness conversion problems.
  2280. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2281. */
  2282. typedef struct {
  2283. A_UINT32
  2284. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2285. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2286. vdev_id: 8,
  2287. pdev_id: 2,
  2288. host_inspected:1,
  2289. rsvd: 2,
  2290. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2291. } htt_tx_tcl_vdev_metadata_v2;
  2292. typedef struct {
  2293. A_UINT32
  2294. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2295. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2296. peer_id: 13,
  2297. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2298. } htt_tx_tcl_peer_metadata_v2;
  2299. typedef struct {
  2300. A_UINT32
  2301. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2302. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2303. svc_class_id: 8,
  2304. rsvd: 5,
  2305. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2306. } htt_tx_tcl_svc_class_id_metadata;
  2307. typedef struct {
  2308. A_UINT32
  2309. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2310. host_inspected: 1,
  2311. global_seq_no: 12,
  2312. rsvd: 1,
  2313. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2314. } htt_tx_tcl_global_seq_metadata;
  2315. PREPACK struct htt_tx_tcl_metadata_v2 {
  2316. union {
  2317. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2318. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2319. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2320. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2321. };
  2322. } POSTPACK;
  2323. /* DWORD 0 */
  2324. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2325. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2326. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2327. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2328. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2329. /* VDEV V2 metadata */
  2330. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2331. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2332. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2333. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2334. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2335. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2336. /* PEER V2 metadata */
  2337. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2338. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2339. /* SVC_CLASS_ID metadata */
  2340. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2341. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2342. /* Global Seq no metadata */
  2343. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2344. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2345. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2346. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2347. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2348. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2349. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2350. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2351. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2352. do { \
  2353. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2354. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2355. } while (0)
  2356. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2357. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2358. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2359. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2360. do { \
  2361. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2362. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2363. } while (0)
  2364. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2365. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2366. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2367. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2368. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2369. do { \
  2370. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2371. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2372. } while (0)
  2373. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2374. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2375. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2376. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2377. do { \
  2378. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2379. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2380. } while (0)
  2381. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2382. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2383. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2384. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2385. do { \
  2386. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2387. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2388. } while (0)
  2389. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2390. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2391. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2392. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2393. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2394. do { \
  2395. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2396. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2397. } while (0)
  2398. /*----- Get and Set V2 type field in Service Class fields ----*/
  2399. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2400. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2401. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2402. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2403. do { \
  2404. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2405. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2406. } while (0)
  2407. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2408. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2409. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2410. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2411. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2412. do { \
  2413. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2414. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2415. } while (0)
  2416. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2417. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2418. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2419. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2420. do { \
  2421. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2422. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2423. } while (0)
  2424. /*------------------------------------------------------------------
  2425. * End V2 Version of TCL Data Command
  2426. *-----------------------------------------------------------------*/
  2427. typedef enum {
  2428. HTT_TX_FW2WBM_TX_STATUS_OK,
  2429. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2430. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2431. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2432. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2433. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2434. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2435. HTT_TX_FW2WBM_TX_STATUS_MAX
  2436. } htt_tx_fw2wbm_tx_status_t;
  2437. typedef enum {
  2438. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2439. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2440. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2441. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2442. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2443. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2444. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2445. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2446. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2447. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2448. } htt_tx_fw2wbm_reinject_reason_t;
  2449. /**
  2450. * @brief HTT TX WBM Completion from firmware to host
  2451. * @details
  2452. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2453. * DWORD 3 and 4 for software based completions (Exception frames and
  2454. * TQM bypass frames)
  2455. * For software based completions, wbm_release_ring->release_source_module will
  2456. * be set to release_source_fw
  2457. */
  2458. PREPACK struct htt_tx_wbm_completion {
  2459. A_UINT32
  2460. sch_cmd_id: 24,
  2461. exception_frame: 1, /* If set, this packet was queued via exception path */
  2462. rsvd0_31_25: 7;
  2463. A_UINT32
  2464. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2465. * reception of an ACK or BA, this field indicates
  2466. * the RSSI of the received ACK or BA frame.
  2467. * When the frame is removed as result of a direct
  2468. * remove command from the SW, this field is set
  2469. * to 0x0 (which is never a valid value when real
  2470. * RSSI is available).
  2471. * Units: dB w.r.t noise floor
  2472. */
  2473. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2474. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2475. rsvd1_31_16: 16;
  2476. } POSTPACK;
  2477. /* DWORD 0 */
  2478. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2479. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2480. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2481. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2482. /* DWORD 1 */
  2483. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2484. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2485. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2486. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2487. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2488. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2489. /* DWORD 0 */
  2490. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2491. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2492. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2493. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2494. do { \
  2495. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2496. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2497. } while (0)
  2498. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2499. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2500. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2501. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2502. do { \
  2503. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2504. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2505. } while (0)
  2506. /* DWORD 1 */
  2507. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2508. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2509. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2510. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2511. do { \
  2512. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2513. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2514. } while (0)
  2515. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2516. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2517. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2518. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2519. do { \
  2520. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2521. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2522. } while (0)
  2523. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2524. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2525. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2526. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2527. do { \
  2528. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2529. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2530. } while (0)
  2531. /**
  2532. * @brief HTT TX WBM Completion from firmware to host
  2533. * @details
  2534. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2535. * (WBM) offload HW.
  2536. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2537. * For software based completions, release_source_module will
  2538. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2539. * struct wbm_release_ring and then switch to this after looking at
  2540. * release_source_module.
  2541. */
  2542. PREPACK struct htt_tx_wbm_completion_v2 {
  2543. A_UINT32
  2544. used_by_hw0; /* Refer to struct wbm_release_ring */
  2545. A_UINT32
  2546. used_by_hw1; /* Refer to struct wbm_release_ring */
  2547. A_UINT32
  2548. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2549. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2550. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2551. exception_frame: 1,
  2552. rsvd0: 12, /* For future use */
  2553. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2554. rsvd1: 1; /* For future use */
  2555. A_UINT32
  2556. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2557. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2558. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2559. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2560. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2561. */
  2562. A_UINT32
  2563. data1: 32;
  2564. A_UINT32
  2565. data2: 32;
  2566. A_UINT32
  2567. used_by_hw3; /* Refer to struct wbm_release_ring */
  2568. } POSTPACK;
  2569. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2570. /* DWORD 3 */
  2571. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2572. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2573. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2574. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2575. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2576. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2577. /* DWORD 3 */
  2578. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2579. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2580. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2581. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2582. do { \
  2583. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2584. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2585. } while (0)
  2586. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2587. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2588. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2589. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2590. do { \
  2591. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2592. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2593. } while (0)
  2594. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2595. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2596. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2597. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2598. do { \
  2599. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2600. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2601. } while (0)
  2602. /**
  2603. * @brief HTT TX WBM Completion from firmware to host (V3)
  2604. * @details
  2605. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2606. * (WBM) offload HW.
  2607. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2608. * For software based completions, release_source_module will
  2609. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2610. * struct wbm_release_ring and then switch to this after looking at
  2611. * release_source_module.
  2612. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2613. * by new generations of targets.
  2614. */
  2615. PREPACK struct htt_tx_wbm_completion_v3 {
  2616. A_UINT32
  2617. used_by_hw0; /* Refer to struct wbm_release_ring */
  2618. A_UINT32
  2619. used_by_hw1; /* Refer to struct wbm_release_ring */
  2620. A_UINT32
  2621. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2622. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2623. used_by_hw3: 15;
  2624. A_UINT32
  2625. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2626. exception_frame: 1,
  2627. rsvd0: 27; /* For future use */
  2628. A_UINT32
  2629. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2630. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2631. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2632. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2633. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2634. */
  2635. A_UINT32
  2636. data1: 32;
  2637. A_UINT32
  2638. data2: 32;
  2639. A_UINT32
  2640. rsvd1: 20,
  2641. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2642. } POSTPACK;
  2643. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2644. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2645. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2646. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2647. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2648. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2649. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2650. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2651. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2652. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2653. do { \
  2654. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2655. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2656. } while (0)
  2657. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2658. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2659. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2660. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2661. do { \
  2662. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2663. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2664. } while (0)
  2665. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2666. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2667. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2668. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2669. do { \
  2670. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2671. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2672. } while (0)
  2673. typedef enum {
  2674. TX_FRAME_TYPE_UNDEFINED = 0,
  2675. TX_FRAME_TYPE_EAPOL = 1,
  2676. } htt_tx_wbm_status_frame_type;
  2677. /**
  2678. * @brief HTT TX WBM transmit status from firmware to host
  2679. * @details
  2680. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2681. * (WBM) offload HW.
  2682. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2683. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2684. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2685. */
  2686. PREPACK struct htt_tx_wbm_transmit_status {
  2687. A_UINT32
  2688. sch_cmd_id: 24,
  2689. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2690. * reception of an ACK or BA, this field indicates
  2691. * the RSSI of the received ACK or BA frame.
  2692. * When the frame is removed as result of a direct
  2693. * remove command from the SW, this field is set
  2694. * to 0x0 (which is never a valid value when real
  2695. * RSSI is available).
  2696. * Units: dB w.r.t noise floor
  2697. */
  2698. A_UINT32
  2699. sw_peer_id: 16,
  2700. tid_num: 5,
  2701. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2702. * and tid_num fields contain valid data.
  2703. * If this "valid" flag is not set, the
  2704. * sw_peer_id and tid_num fields must be ignored.
  2705. */
  2706. mcast: 1,
  2707. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2708. * contains valid data.
  2709. */
  2710. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2711. reserved: 4;
  2712. A_UINT32
  2713. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2714. * packets in the wbm completion path
  2715. */
  2716. } POSTPACK;
  2717. /* DWORD 4 */
  2718. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2719. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2720. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2721. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2722. /* DWORD 5 */
  2723. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2724. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2725. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2726. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2727. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2728. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2729. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2730. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2731. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2732. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2733. /* DWORD 4 */
  2734. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2735. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2736. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2737. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2738. do { \
  2739. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2740. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2741. } while (0)
  2742. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2743. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2744. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2745. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2746. do { \
  2747. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2748. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2749. } while (0)
  2750. /* DWORD 5 */
  2751. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2752. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2753. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2754. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2755. do { \
  2756. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2757. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2758. } while (0)
  2759. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2760. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2761. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2762. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2763. do { \
  2764. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2765. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2766. } while (0)
  2767. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2768. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2769. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2770. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2771. do { \
  2772. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2773. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2774. } while (0)
  2775. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2776. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2777. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2778. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2779. do { \
  2780. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2781. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2782. } while (0)
  2783. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2784. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2785. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2786. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2787. do { \
  2788. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2789. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2790. } while (0)
  2791. /**
  2792. * @brief HTT TX WBM reinject status from firmware to host
  2793. * @details
  2794. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2795. * (WBM) offload HW.
  2796. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2797. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2798. */
  2799. PREPACK struct htt_tx_wbm_reinject_status {
  2800. A_UINT32
  2801. reserved0: 32;
  2802. A_UINT32
  2803. reserved1: 32;
  2804. A_UINT32
  2805. reserved2: 32;
  2806. } POSTPACK;
  2807. /**
  2808. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2809. * @details
  2810. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2811. * (WBM) offload HW.
  2812. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2813. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2814. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2815. * STA side.
  2816. */
  2817. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2818. A_UINT32
  2819. mec_sa_addr_31_0;
  2820. A_UINT32
  2821. mec_sa_addr_47_32: 16,
  2822. sa_ast_index: 16;
  2823. A_UINT32
  2824. vdev_id: 8,
  2825. reserved0: 24;
  2826. } POSTPACK;
  2827. /* DWORD 4 - mec_sa_addr_31_0 */
  2828. /* DWORD 5 */
  2829. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2830. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2831. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2832. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2833. /* DWORD 6 */
  2834. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2835. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2836. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2837. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2838. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2839. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2840. do { \
  2841. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2842. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2843. } while (0)
  2844. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2845. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2846. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2847. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2848. do { \
  2849. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2850. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2851. } while (0)
  2852. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2853. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2854. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2855. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2856. do { \
  2857. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2858. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2859. } while (0)
  2860. typedef enum {
  2861. TX_FLOW_PRIORITY_BE,
  2862. TX_FLOW_PRIORITY_HIGH,
  2863. TX_FLOW_PRIORITY_LOW,
  2864. } htt_tx_flow_priority_t;
  2865. typedef enum {
  2866. TX_FLOW_LATENCY_SENSITIVE,
  2867. TX_FLOW_LATENCY_INSENSITIVE,
  2868. } htt_tx_flow_latency_t;
  2869. typedef enum {
  2870. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2871. TX_FLOW_INTERACTIVE_TRAFFIC,
  2872. TX_FLOW_PERIODIC_TRAFFIC,
  2873. TX_FLOW_BURSTY_TRAFFIC,
  2874. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2875. } htt_tx_flow_traffic_pattern_t;
  2876. /**
  2877. * @brief HTT TX Flow search metadata format
  2878. * @details
  2879. * Host will set this metadata in flow table's flow search entry along with
  2880. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2881. * firmware and TQM ring if the flow search entry wins.
  2882. * This metadata is available to firmware in that first MSDU's
  2883. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2884. * to one of the available flows for specific tid and returns the tqm flow
  2885. * pointer as part of htt_tx_map_flow_info message.
  2886. */
  2887. PREPACK struct htt_tx_flow_metadata {
  2888. A_UINT32
  2889. rsvd0_1_0: 2,
  2890. tid: 4,
  2891. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2892. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2893. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2894. * Else choose final tid based on latency, priority.
  2895. */
  2896. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2897. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2898. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2899. } POSTPACK;
  2900. /* DWORD 0 */
  2901. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2902. #define HTT_TX_FLOW_METADATA_TID_S 2
  2903. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2904. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2905. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2906. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2907. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2908. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2909. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2910. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2911. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2912. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2913. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2914. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2915. /* DWORD 0 */
  2916. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2917. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2918. HTT_TX_FLOW_METADATA_TID_S)
  2919. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2920. do { \
  2921. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2922. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2923. } while (0)
  2924. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2925. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2926. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2927. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2928. do { \
  2929. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2930. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2931. } while (0)
  2932. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2933. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2934. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2935. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2936. do { \
  2937. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2938. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2939. } while (0)
  2940. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2941. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2942. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2943. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2944. do { \
  2945. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2946. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2947. } while (0)
  2948. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2949. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2950. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2951. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2952. do { \
  2953. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2954. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2955. } while (0)
  2956. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2957. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2958. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2959. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2960. do { \
  2961. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2962. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2963. } while (0)
  2964. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2965. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2966. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2967. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2968. do { \
  2969. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2970. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2971. } while (0)
  2972. /**
  2973. * @brief host -> target ADD WDS Entry
  2974. *
  2975. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  2976. *
  2977. * @brief host -> target DELETE WDS Entry
  2978. *
  2979. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2980. *
  2981. * @details
  2982. * HTT wds entry from source port learning
  2983. * Host will learn wds entries from rx and send this message to firmware
  2984. * to enable firmware to configure/delete AST entries for wds clients.
  2985. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2986. * and when SA's entry is deleted, firmware removes this AST entry
  2987. *
  2988. * The message would appear as follows:
  2989. *
  2990. * |31 30|29 |17 16|15 8|7 0|
  2991. * |----------------+----------------+----------------+----------------|
  2992. * | rsvd0 |PDVID| vdev_id | msg_type |
  2993. * |-------------------------------------------------------------------|
  2994. * | sa_addr_31_0 |
  2995. * |-------------------------------------------------------------------|
  2996. * | | ta_peer_id | sa_addr_47_32 |
  2997. * |-------------------------------------------------------------------|
  2998. * Where PDVID = pdev_id
  2999. *
  3000. * The message is interpreted as follows:
  3001. *
  3002. * dword0 - b'0:7 - msg_type: This will be set to
  3003. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3004. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3005. *
  3006. * dword0 - b'8:15 - vdev_id
  3007. *
  3008. * dword0 - b'16:17 - pdev_id
  3009. *
  3010. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3011. *
  3012. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3013. *
  3014. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3015. *
  3016. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3017. */
  3018. PREPACK struct htt_wds_entry {
  3019. A_UINT32
  3020. msg_type: 8,
  3021. vdev_id: 8,
  3022. pdev_id: 2,
  3023. rsvd0: 14;
  3024. A_UINT32 sa_addr_31_0;
  3025. A_UINT32
  3026. sa_addr_47_32: 16,
  3027. ta_peer_id: 14,
  3028. rsvd2: 2;
  3029. } POSTPACK;
  3030. /* DWORD 0 */
  3031. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3032. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3033. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3034. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3035. /* DWORD 2 */
  3036. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3037. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3038. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3039. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3040. /* DWORD 0 */
  3041. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3042. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3043. HTT_WDS_ENTRY_VDEV_ID_S)
  3044. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3045. do { \
  3046. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3047. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3048. } while (0)
  3049. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3050. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3051. HTT_WDS_ENTRY_PDEV_ID_S)
  3052. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3053. do { \
  3054. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3055. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3056. } while (0)
  3057. /* DWORD 2 */
  3058. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3059. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3060. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3061. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3062. do { \
  3063. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3064. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3065. } while (0)
  3066. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3067. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3068. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3069. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3070. do { \
  3071. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3072. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3073. } while (0)
  3074. /**
  3075. * @brief MAC DMA rx ring setup specification
  3076. *
  3077. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3078. *
  3079. * @details
  3080. * To allow for dynamic rx ring reconfiguration and to avoid race
  3081. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3082. * it uses. Instead, it sends this message to the target, indicating how
  3083. * the rx ring used by the host should be set up and maintained.
  3084. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3085. * specifications.
  3086. *
  3087. * |31 16|15 8|7 0|
  3088. * |---------------------------------------------------------------|
  3089. * header: | reserved | num rings | msg type |
  3090. * |---------------------------------------------------------------|
  3091. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3092. #if HTT_PADDR64
  3093. * | FW_IDX shadow register physical address (bits 63:32) |
  3094. #endif
  3095. * |---------------------------------------------------------------|
  3096. * | rx ring base physical address (bits 31:0) |
  3097. #if HTT_PADDR64
  3098. * | rx ring base physical address (bits 63:32) |
  3099. #endif
  3100. * |---------------------------------------------------------------|
  3101. * | rx ring buffer size | rx ring length |
  3102. * |---------------------------------------------------------------|
  3103. * | FW_IDX initial value | enabled flags |
  3104. * |---------------------------------------------------------------|
  3105. * | MSDU payload offset | 802.11 header offset |
  3106. * |---------------------------------------------------------------|
  3107. * | PPDU end offset | PPDU start offset |
  3108. * |---------------------------------------------------------------|
  3109. * | MPDU end offset | MPDU start offset |
  3110. * |---------------------------------------------------------------|
  3111. * | MSDU end offset | MSDU start offset |
  3112. * |---------------------------------------------------------------|
  3113. * | frag info offset | rx attention offset |
  3114. * |---------------------------------------------------------------|
  3115. * payload 2, if present, has the same format as payload 1
  3116. * Header fields:
  3117. * - MSG_TYPE
  3118. * Bits 7:0
  3119. * Purpose: identifies this as an rx ring configuration message
  3120. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3121. * - NUM_RINGS
  3122. * Bits 15:8
  3123. * Purpose: indicates whether the host is setting up one rx ring or two
  3124. * Value: 1 or 2
  3125. * Payload:
  3126. * for systems using 64-bit format for bus addresses:
  3127. * - IDX_SHADOW_REG_PADDR_LO
  3128. * Bits 31:0
  3129. * Value: lower 4 bytes of physical address of the host's
  3130. * FW_IDX shadow register
  3131. * - IDX_SHADOW_REG_PADDR_HI
  3132. * Bits 31:0
  3133. * Value: upper 4 bytes of physical address of the host's
  3134. * FW_IDX shadow register
  3135. * - RING_BASE_PADDR_LO
  3136. * Bits 31:0
  3137. * Value: lower 4 bytes of physical address of the host's rx ring
  3138. * - RING_BASE_PADDR_HI
  3139. * Bits 31:0
  3140. * Value: uppper 4 bytes of physical address of the host's rx ring
  3141. * for systems using 32-bit format for bus addresses:
  3142. * - IDX_SHADOW_REG_PADDR
  3143. * Bits 31:0
  3144. * Value: physical address of the host's FW_IDX shadow register
  3145. * - RING_BASE_PADDR
  3146. * Bits 31:0
  3147. * Value: physical address of the host's rx ring
  3148. * - RING_LEN
  3149. * Bits 15:0
  3150. * Value: number of elements in the rx ring
  3151. * - RING_BUF_SZ
  3152. * Bits 31:16
  3153. * Value: size of the buffers referenced by the rx ring, in byte units
  3154. * - ENABLED_FLAGS
  3155. * Bits 15:0
  3156. * Value: 1-bit flags to show whether different rx fields are enabled
  3157. * bit 0: 802.11 header enabled (1) or disabled (0)
  3158. * bit 1: MSDU payload enabled (1) or disabled (0)
  3159. * bit 2: PPDU start enabled (1) or disabled (0)
  3160. * bit 3: PPDU end enabled (1) or disabled (0)
  3161. * bit 4: MPDU start enabled (1) or disabled (0)
  3162. * bit 5: MPDU end enabled (1) or disabled (0)
  3163. * bit 6: MSDU start enabled (1) or disabled (0)
  3164. * bit 7: MSDU end enabled (1) or disabled (0)
  3165. * bit 8: rx attention enabled (1) or disabled (0)
  3166. * bit 9: frag info enabled (1) or disabled (0)
  3167. * bit 10: unicast rx enabled (1) or disabled (0)
  3168. * bit 11: multicast rx enabled (1) or disabled (0)
  3169. * bit 12: ctrl rx enabled (1) or disabled (0)
  3170. * bit 13: mgmt rx enabled (1) or disabled (0)
  3171. * bit 14: null rx enabled (1) or disabled (0)
  3172. * bit 15: phy data rx enabled (1) or disabled (0)
  3173. * - IDX_INIT_VAL
  3174. * Bits 31:16
  3175. * Purpose: Specify the initial value for the FW_IDX.
  3176. * Value: the number of buffers initially present in the host's rx ring
  3177. * - OFFSET_802_11_HDR
  3178. * Bits 15:0
  3179. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3180. * - OFFSET_MSDU_PAYLOAD
  3181. * Bits 31:16
  3182. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3183. * - OFFSET_PPDU_START
  3184. * Bits 15:0
  3185. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3186. * - OFFSET_PPDU_END
  3187. * Bits 31:16
  3188. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3189. * - OFFSET_MPDU_START
  3190. * Bits 15:0
  3191. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3192. * - OFFSET_MPDU_END
  3193. * Bits 31:16
  3194. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3195. * - OFFSET_MSDU_START
  3196. * Bits 15:0
  3197. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3198. * - OFFSET_MSDU_END
  3199. * Bits 31:16
  3200. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3201. * - OFFSET_RX_ATTN
  3202. * Bits 15:0
  3203. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3204. * - OFFSET_FRAG_INFO
  3205. * Bits 31:16
  3206. * Value: offset in QUAD-bytes of frag info table
  3207. */
  3208. /* header fields */
  3209. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3210. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3211. /* payload fields */
  3212. /* for systems using a 64-bit format for bus addresses */
  3213. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3214. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3215. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3216. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3217. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3218. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3219. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3220. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3221. /* for systems using a 32-bit format for bus addresses */
  3222. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3223. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3224. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3225. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3226. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3227. #define HTT_RX_RING_CFG_LEN_S 0
  3228. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3229. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3230. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3231. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3232. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3233. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3234. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3235. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3236. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3237. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3238. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3239. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3240. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3241. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3242. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3243. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3244. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3245. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3246. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3247. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3248. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3249. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3250. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3251. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3252. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3253. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3254. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3255. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3256. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3257. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3258. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3259. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3260. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3261. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3262. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3263. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3264. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3265. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3266. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3267. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3268. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3269. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3270. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3271. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3272. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3273. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3274. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3275. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3276. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3277. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3278. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3279. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3280. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3281. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3282. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3283. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3284. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3285. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3286. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3287. #if HTT_PADDR64
  3288. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3289. #else
  3290. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3291. #endif
  3292. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3293. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3294. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3295. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3296. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3297. do { \
  3298. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3299. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3300. } while (0)
  3301. /* degenerate case for 32-bit fields */
  3302. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3303. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3304. ((_var) = (_val))
  3305. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3306. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3307. ((_var) = (_val))
  3308. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3309. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3310. ((_var) = (_val))
  3311. /* degenerate case for 32-bit fields */
  3312. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3313. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3314. ((_var) = (_val))
  3315. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3316. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3317. ((_var) = (_val))
  3318. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3319. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3320. ((_var) = (_val))
  3321. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3322. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3323. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3324. do { \
  3325. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3326. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3327. } while (0)
  3328. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3329. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3330. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3331. do { \
  3332. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3333. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3334. } while (0)
  3335. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3336. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3337. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3338. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3339. do { \
  3340. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3341. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3342. } while (0)
  3343. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3344. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3345. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3346. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3347. do { \
  3348. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3349. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3350. } while (0)
  3351. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3352. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3353. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3354. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3355. do { \
  3356. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3357. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3358. } while (0)
  3359. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3360. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3361. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3362. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3363. do { \
  3364. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3365. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3366. } while (0)
  3367. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3368. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3369. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3370. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3371. do { \
  3372. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3373. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3374. } while (0)
  3375. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3376. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3377. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3378. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3379. do { \
  3380. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3381. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3382. } while (0)
  3383. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3384. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3385. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3386. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3387. do { \
  3388. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3389. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3390. } while (0)
  3391. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3392. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3393. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3394. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3395. do { \
  3396. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3397. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3398. } while (0)
  3399. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3400. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3401. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3402. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3403. do { \
  3404. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3405. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3406. } while (0)
  3407. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3408. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3409. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3410. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3411. do { \
  3412. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3413. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3414. } while (0)
  3415. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3416. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3417. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3418. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3419. do { \
  3420. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3421. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3422. } while (0)
  3423. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3424. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3425. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3426. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3427. do { \
  3428. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3429. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3430. } while (0)
  3431. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3432. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3433. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3434. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3435. do { \
  3436. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3437. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3438. } while (0)
  3439. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3440. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3441. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3442. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3443. do { \
  3444. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3445. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3446. } while (0)
  3447. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3448. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3449. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3450. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3451. do { \
  3452. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3453. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3454. } while (0)
  3455. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3456. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3457. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3458. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3459. do { \
  3460. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3461. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3462. } while (0)
  3463. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3464. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3465. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3466. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3467. do { \
  3468. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3469. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3470. } while (0)
  3471. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3472. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3473. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3474. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3475. do { \
  3476. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3477. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3478. } while (0)
  3479. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3480. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3481. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3482. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3483. do { \
  3484. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3485. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3486. } while (0)
  3487. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3488. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3489. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3490. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3491. do { \
  3492. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3493. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3494. } while (0)
  3495. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3496. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3497. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3498. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3499. do { \
  3500. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3501. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3502. } while (0)
  3503. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3504. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3505. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3506. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3507. do { \
  3508. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3509. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3510. } while (0)
  3511. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3512. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3513. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3514. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3515. do { \
  3516. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3517. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3518. } while (0)
  3519. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3520. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3521. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3522. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3523. do { \
  3524. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3525. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3526. } while (0)
  3527. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3528. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3529. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3530. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3531. do { \
  3532. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3533. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3534. } while (0)
  3535. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3536. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3537. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3538. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3539. do { \
  3540. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3541. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3542. } while (0)
  3543. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3544. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3545. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3546. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3547. do { \
  3548. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3549. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3550. } while (0)
  3551. /**
  3552. * @brief host -> target FW statistics retrieve
  3553. *
  3554. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3555. *
  3556. * @details
  3557. * The following field definitions describe the format of the HTT host
  3558. * to target FW stats retrieve message. The message specifies the type of
  3559. * stats host wants to retrieve.
  3560. *
  3561. * |31 24|23 16|15 8|7 0|
  3562. * |-----------------------------------------------------------|
  3563. * | stats types request bitmask | msg type |
  3564. * |-----------------------------------------------------------|
  3565. * | stats types reset bitmask | reserved |
  3566. * |-----------------------------------------------------------|
  3567. * | stats type | config value |
  3568. * |-----------------------------------------------------------|
  3569. * | cookie LSBs |
  3570. * |-----------------------------------------------------------|
  3571. * | cookie MSBs |
  3572. * |-----------------------------------------------------------|
  3573. * Header fields:
  3574. * - MSG_TYPE
  3575. * Bits 7:0
  3576. * Purpose: identifies this is a stats upload request message
  3577. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3578. * - UPLOAD_TYPES
  3579. * Bits 31:8
  3580. * Purpose: identifies which types of FW statistics to upload
  3581. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3582. * - RESET_TYPES
  3583. * Bits 31:8
  3584. * Purpose: identifies which types of FW statistics to reset
  3585. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3586. * - CFG_VAL
  3587. * Bits 23:0
  3588. * Purpose: give an opaque configuration value to the specified stats type
  3589. * Value: stats-type specific configuration value
  3590. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3591. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3592. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3593. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3594. * - CFG_STAT_TYPE
  3595. * Bits 31:24
  3596. * Purpose: specify which stats type (if any) the config value applies to
  3597. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3598. * a valid configuration specification
  3599. * - COOKIE_LSBS
  3600. * Bits 31:0
  3601. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3602. * message with its preceding host->target stats request message.
  3603. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3604. * - COOKIE_MSBS
  3605. * Bits 31:0
  3606. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3607. * message with its preceding host->target stats request message.
  3608. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3609. */
  3610. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3611. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3612. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3613. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3614. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3615. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3616. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3617. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3618. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3619. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3620. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3621. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3622. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3623. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3624. do { \
  3625. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3626. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3627. } while (0)
  3628. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3629. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3630. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3631. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3632. do { \
  3633. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3634. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3635. } while (0)
  3636. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3637. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3638. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3639. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3640. do { \
  3641. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3642. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3643. } while (0)
  3644. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3645. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3646. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3647. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3648. do { \
  3649. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3650. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3651. } while (0)
  3652. /**
  3653. * @brief host -> target HTT out-of-band sync request
  3654. *
  3655. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3656. *
  3657. * @details
  3658. * The HTT SYNC tells the target to suspend processing of subsequent
  3659. * HTT host-to-target messages until some other target agent locally
  3660. * informs the target HTT FW that the current sync counter is equal to
  3661. * or greater than (in a modulo sense) the sync counter specified in
  3662. * the SYNC message.
  3663. * This allows other host-target components to synchronize their operation
  3664. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3665. * security key has been downloaded to and activated by the target.
  3666. * In the absence of any explicit synchronization counter value
  3667. * specification, the target HTT FW will use zero as the default current
  3668. * sync value.
  3669. *
  3670. * |31 24|23 16|15 8|7 0|
  3671. * |-----------------------------------------------------------|
  3672. * | reserved | sync count | msg type |
  3673. * |-----------------------------------------------------------|
  3674. * Header fields:
  3675. * - MSG_TYPE
  3676. * Bits 7:0
  3677. * Purpose: identifies this as a sync message
  3678. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3679. * - SYNC_COUNT
  3680. * Bits 15:8
  3681. * Purpose: specifies what sync value the HTT FW will wait for from
  3682. * an out-of-band specification to resume its operation
  3683. * Value: in-band sync counter value to compare against the out-of-band
  3684. * counter spec.
  3685. * The HTT target FW will suspend its host->target message processing
  3686. * as long as
  3687. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3688. */
  3689. #define HTT_H2T_SYNC_MSG_SZ 4
  3690. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3691. #define HTT_H2T_SYNC_COUNT_S 8
  3692. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3693. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3694. HTT_H2T_SYNC_COUNT_S)
  3695. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3696. do { \
  3697. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3698. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3699. } while (0)
  3700. /**
  3701. * @brief host -> target HTT aggregation configuration
  3702. *
  3703. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3704. */
  3705. #define HTT_AGGR_CFG_MSG_SZ 4
  3706. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3707. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3708. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3709. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3710. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3711. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3712. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3713. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3714. do { \
  3715. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3716. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3717. } while (0)
  3718. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3719. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3720. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3721. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3722. do { \
  3723. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3724. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3725. } while (0)
  3726. /**
  3727. * @brief host -> target HTT configure max amsdu info per vdev
  3728. *
  3729. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3730. *
  3731. * @details
  3732. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3733. *
  3734. * |31 21|20 16|15 8|7 0|
  3735. * |-----------------------------------------------------------|
  3736. * | reserved | vdev id | max amsdu | msg type |
  3737. * |-----------------------------------------------------------|
  3738. * Header fields:
  3739. * - MSG_TYPE
  3740. * Bits 7:0
  3741. * Purpose: identifies this as a aggr cfg ex message
  3742. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3743. * - MAX_NUM_AMSDU_SUBFRM
  3744. * Bits 15:8
  3745. * Purpose: max MSDUs per A-MSDU
  3746. * - VDEV_ID
  3747. * Bits 20:16
  3748. * Purpose: ID of the vdev to which this limit is applied
  3749. */
  3750. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3751. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3752. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3753. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3754. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3755. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3756. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3757. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3758. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3759. do { \
  3760. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3761. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3762. } while (0)
  3763. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3764. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3765. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3766. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3767. do { \
  3768. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3769. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3770. } while (0)
  3771. /**
  3772. * @brief HTT WDI_IPA Config Message
  3773. *
  3774. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3775. *
  3776. * @details
  3777. * The HTT WDI_IPA config message is created/sent by host at driver
  3778. * init time. It contains information about data structures used on
  3779. * WDI_IPA TX and RX path.
  3780. * TX CE ring is used for pushing packet metadata from IPA uC
  3781. * to WLAN FW
  3782. * TX Completion ring is used for generating TX completions from
  3783. * WLAN FW to IPA uC
  3784. * RX Indication ring is used for indicating RX packets from FW
  3785. * to IPA uC
  3786. * RX Ring2 is used as either completion ring or as second
  3787. * indication ring. when Ring2 is used as completion ring, IPA uC
  3788. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3789. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3790. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3791. * indicated in RX Indication ring. Please see WDI_IPA specification
  3792. * for more details.
  3793. * |31 24|23 16|15 8|7 0|
  3794. * |----------------+----------------+----------------+----------------|
  3795. * | tx pkt pool size | Rsvd | msg_type |
  3796. * |-------------------------------------------------------------------|
  3797. * | tx comp ring base (bits 31:0) |
  3798. #if HTT_PADDR64
  3799. * | tx comp ring base (bits 63:32) |
  3800. #endif
  3801. * |-------------------------------------------------------------------|
  3802. * | tx comp ring size |
  3803. * |-------------------------------------------------------------------|
  3804. * | tx comp WR_IDX physical address (bits 31:0) |
  3805. #if HTT_PADDR64
  3806. * | tx comp WR_IDX physical address (bits 63:32) |
  3807. #endif
  3808. * |-------------------------------------------------------------------|
  3809. * | tx CE WR_IDX physical address (bits 31:0) |
  3810. #if HTT_PADDR64
  3811. * | tx CE WR_IDX physical address (bits 63:32) |
  3812. #endif
  3813. * |-------------------------------------------------------------------|
  3814. * | rx indication ring base (bits 31:0) |
  3815. #if HTT_PADDR64
  3816. * | rx indication ring base (bits 63:32) |
  3817. #endif
  3818. * |-------------------------------------------------------------------|
  3819. * | rx indication ring size |
  3820. * |-------------------------------------------------------------------|
  3821. * | rx ind RD_IDX physical address (bits 31:0) |
  3822. #if HTT_PADDR64
  3823. * | rx ind RD_IDX physical address (bits 63:32) |
  3824. #endif
  3825. * |-------------------------------------------------------------------|
  3826. * | rx ind WR_IDX physical address (bits 31:0) |
  3827. #if HTT_PADDR64
  3828. * | rx ind WR_IDX physical address (bits 63:32) |
  3829. #endif
  3830. * |-------------------------------------------------------------------|
  3831. * |-------------------------------------------------------------------|
  3832. * | rx ring2 base (bits 31:0) |
  3833. #if HTT_PADDR64
  3834. * | rx ring2 base (bits 63:32) |
  3835. #endif
  3836. * |-------------------------------------------------------------------|
  3837. * | rx ring2 size |
  3838. * |-------------------------------------------------------------------|
  3839. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3840. #if HTT_PADDR64
  3841. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3842. #endif
  3843. * |-------------------------------------------------------------------|
  3844. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3845. #if HTT_PADDR64
  3846. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3847. #endif
  3848. * |-------------------------------------------------------------------|
  3849. *
  3850. * Header fields:
  3851. * Header fields:
  3852. * - MSG_TYPE
  3853. * Bits 7:0
  3854. * Purpose: Identifies this as WDI_IPA config message
  3855. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3856. * - TX_PKT_POOL_SIZE
  3857. * Bits 15:0
  3858. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3859. * WDI_IPA TX path
  3860. * For systems using 32-bit format for bus addresses:
  3861. * - TX_COMP_RING_BASE_ADDR
  3862. * Bits 31:0
  3863. * Purpose: TX Completion Ring base address in DDR
  3864. * - TX_COMP_RING_SIZE
  3865. * Bits 31:0
  3866. * Purpose: TX Completion Ring size (must be power of 2)
  3867. * - TX_COMP_WR_IDX_ADDR
  3868. * Bits 31:0
  3869. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3870. * updates the Write Index for WDI_IPA TX completion ring
  3871. * - TX_CE_WR_IDX_ADDR
  3872. * Bits 31:0
  3873. * Purpose: DDR address where IPA uC
  3874. * updates the WR Index for TX CE ring
  3875. * (needed for fusion platforms)
  3876. * - RX_IND_RING_BASE_ADDR
  3877. * Bits 31:0
  3878. * Purpose: RX Indication Ring base address in DDR
  3879. * - RX_IND_RING_SIZE
  3880. * Bits 31:0
  3881. * Purpose: RX Indication Ring size
  3882. * - RX_IND_RD_IDX_ADDR
  3883. * Bits 31:0
  3884. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3885. * RX indication ring
  3886. * - RX_IND_WR_IDX_ADDR
  3887. * Bits 31:0
  3888. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3889. * updates the Write Index for WDI_IPA RX indication ring
  3890. * - RX_RING2_BASE_ADDR
  3891. * Bits 31:0
  3892. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3893. * - RX_RING2_SIZE
  3894. * Bits 31:0
  3895. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3896. * - RX_RING2_RD_IDX_ADDR
  3897. * Bits 31:0
  3898. * Purpose: If Second RX ring is Indication ring, DDR address where
  3899. * IPA uC updates the Read Index for Ring2.
  3900. * If Second RX ring is completion ring, this is NOT used
  3901. * - RX_RING2_WR_IDX_ADDR
  3902. * Bits 31:0
  3903. * Purpose: If Second RX ring is Indication ring, DDR address where
  3904. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3905. * If second RX ring is completion ring, DDR address where
  3906. * IPA uC updates the Write Index for Ring 2.
  3907. * For systems using 64-bit format for bus addresses:
  3908. * - TX_COMP_RING_BASE_ADDR_LO
  3909. * Bits 31:0
  3910. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3911. * - TX_COMP_RING_BASE_ADDR_HI
  3912. * Bits 31:0
  3913. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3914. * - TX_COMP_RING_SIZE
  3915. * Bits 31:0
  3916. * Purpose: TX Completion Ring size (must be power of 2)
  3917. * - TX_COMP_WR_IDX_ADDR_LO
  3918. * Bits 31:0
  3919. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3920. * Lower 4 bytes of DDR address where WIFI FW
  3921. * updates the Write Index for WDI_IPA TX completion ring
  3922. * - TX_COMP_WR_IDX_ADDR_HI
  3923. * Bits 31:0
  3924. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3925. * Higher 4 bytes of DDR address where WIFI FW
  3926. * updates the Write Index for WDI_IPA TX completion ring
  3927. * - TX_CE_WR_IDX_ADDR_LO
  3928. * Bits 31:0
  3929. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3930. * updates the WR Index for TX CE ring
  3931. * (needed for fusion platforms)
  3932. * - TX_CE_WR_IDX_ADDR_HI
  3933. * Bits 31:0
  3934. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3935. * updates the WR Index for TX CE ring
  3936. * (needed for fusion platforms)
  3937. * - RX_IND_RING_BASE_ADDR_LO
  3938. * Bits 31:0
  3939. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3940. * - RX_IND_RING_BASE_ADDR_HI
  3941. * Bits 31:0
  3942. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3943. * - RX_IND_RING_SIZE
  3944. * Bits 31:0
  3945. * Purpose: RX Indication Ring size
  3946. * - RX_IND_RD_IDX_ADDR_LO
  3947. * Bits 31:0
  3948. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3949. * for WDI_IPA RX indication ring
  3950. * - RX_IND_RD_IDX_ADDR_HI
  3951. * Bits 31:0
  3952. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3953. * for WDI_IPA RX indication ring
  3954. * - RX_IND_WR_IDX_ADDR_LO
  3955. * Bits 31:0
  3956. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3957. * Lower 4 bytes of DDR address where WIFI FW
  3958. * updates the Write Index for WDI_IPA RX indication ring
  3959. * - RX_IND_WR_IDX_ADDR_HI
  3960. * Bits 31:0
  3961. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3962. * Higher 4 bytes of DDR address where WIFI FW
  3963. * updates the Write Index for WDI_IPA RX indication ring
  3964. * - RX_RING2_BASE_ADDR_LO
  3965. * Bits 31:0
  3966. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3967. * - RX_RING2_BASE_ADDR_HI
  3968. * Bits 31:0
  3969. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3970. * - RX_RING2_SIZE
  3971. * Bits 31:0
  3972. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3973. * - RX_RING2_RD_IDX_ADDR_LO
  3974. * Bits 31:0
  3975. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3976. * DDR address where IPA uC updates the Read Index for Ring2.
  3977. * If Second RX ring is completion ring, this is NOT used
  3978. * - RX_RING2_RD_IDX_ADDR_HI
  3979. * Bits 31:0
  3980. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3981. * DDR address where IPA uC updates the Read Index for Ring2.
  3982. * If Second RX ring is completion ring, this is NOT used
  3983. * - RX_RING2_WR_IDX_ADDR_LO
  3984. * Bits 31:0
  3985. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3986. * DDR address where WIFI FW updates the Write Index
  3987. * for WDI_IPA RX ring2
  3988. * If second RX ring is completion ring, lower 4 bytes of
  3989. * DDR address where IPA uC updates the Write Index for Ring 2.
  3990. * - RX_RING2_WR_IDX_ADDR_HI
  3991. * Bits 31:0
  3992. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3993. * DDR address where WIFI FW updates the Write Index
  3994. * for WDI_IPA RX ring2
  3995. * If second RX ring is completion ring, higher 4 bytes of
  3996. * DDR address where IPA uC updates the Write Index for Ring 2.
  3997. */
  3998. #if HTT_PADDR64
  3999. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4000. #else
  4001. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4002. #endif
  4003. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4004. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4005. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4006. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4007. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4008. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4009. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4010. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4011. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4012. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4013. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4014. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4015. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4016. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4017. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4018. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4019. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4020. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4021. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4022. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4023. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4024. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4025. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4026. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4027. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4028. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4029. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4030. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4031. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4032. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4033. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4034. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4035. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4036. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4037. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4038. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4039. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4040. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4041. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4042. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4043. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4044. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4045. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4046. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4047. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4048. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4049. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4050. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4051. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4052. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4053. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4054. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4055. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4056. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4057. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4058. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4059. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4060. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4061. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4062. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4063. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4064. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4065. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4066. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4067. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4068. do { \
  4069. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4070. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4071. } while (0)
  4072. /* for systems using 32-bit format for bus addr */
  4073. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4074. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4075. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4076. do { \
  4077. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4078. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4079. } while (0)
  4080. /* for systems using 64-bit format for bus addr */
  4081. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4082. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4083. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4084. do { \
  4085. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4086. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4087. } while (0)
  4088. /* for systems using 64-bit format for bus addr */
  4089. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4090. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4091. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4092. do { \
  4093. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4094. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4095. } while (0)
  4096. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4097. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4098. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4099. do { \
  4100. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4101. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4102. } while (0)
  4103. /* for systems using 32-bit format for bus addr */
  4104. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4105. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4106. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4107. do { \
  4108. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4109. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4110. } while (0)
  4111. /* for systems using 64-bit format for bus addr */
  4112. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4113. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4114. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4115. do { \
  4116. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4117. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4118. } while (0)
  4119. /* for systems using 64-bit format for bus addr */
  4120. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4121. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4122. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4123. do { \
  4124. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4125. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4126. } while (0)
  4127. /* for systems using 32-bit format for bus addr */
  4128. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4129. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4130. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4131. do { \
  4132. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4133. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4134. } while (0)
  4135. /* for systems using 64-bit format for bus addr */
  4136. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4137. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4138. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4139. do { \
  4140. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4141. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4142. } while (0)
  4143. /* for systems using 64-bit format for bus addr */
  4144. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4145. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4146. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4147. do { \
  4148. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4149. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4150. } while (0)
  4151. /* for systems using 32-bit format for bus addr */
  4152. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4153. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4154. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4155. do { \
  4156. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4157. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4158. } while (0)
  4159. /* for systems using 64-bit format for bus addr */
  4160. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4161. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4162. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4163. do { \
  4164. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4165. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4166. } while (0)
  4167. /* for systems using 64-bit format for bus addr */
  4168. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4169. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4170. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4171. do { \
  4172. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4173. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4174. } while (0)
  4175. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4176. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4177. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4178. do { \
  4179. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4180. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4181. } while (0)
  4182. /* for systems using 32-bit format for bus addr */
  4183. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4184. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4185. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4186. do { \
  4187. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4188. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4189. } while (0)
  4190. /* for systems using 64-bit format for bus addr */
  4191. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4192. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4193. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4194. do { \
  4195. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4196. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4197. } while (0)
  4198. /* for systems using 64-bit format for bus addr */
  4199. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4200. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4201. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4202. do { \
  4203. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4204. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4205. } while (0)
  4206. /* for systems using 32-bit format for bus addr */
  4207. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4208. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4209. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4210. do { \
  4211. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4212. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4213. } while (0)
  4214. /* for systems using 64-bit format for bus addr */
  4215. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4216. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4217. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4218. do { \
  4219. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4220. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4221. } while (0)
  4222. /* for systems using 64-bit format for bus addr */
  4223. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4224. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4225. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4226. do { \
  4227. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4228. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4229. } while (0)
  4230. /* for systems using 32-bit format for bus addr */
  4231. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4232. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4233. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4234. do { \
  4235. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4236. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4237. } while (0)
  4238. /* for systems using 64-bit format for bus addr */
  4239. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4240. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4241. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4242. do { \
  4243. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4244. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4245. } while (0)
  4246. /* for systems using 64-bit format for bus addr */
  4247. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4248. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4249. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4250. do { \
  4251. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4252. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4253. } while (0)
  4254. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4255. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4256. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4259. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4260. } while (0)
  4261. /* for systems using 32-bit format for bus addr */
  4262. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4263. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4264. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4265. do { \
  4266. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4267. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4268. } while (0)
  4269. /* for systems using 64-bit format for bus addr */
  4270. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4271. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4272. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4273. do { \
  4274. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4275. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4276. } while (0)
  4277. /* for systems using 64-bit format for bus addr */
  4278. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4279. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4280. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4281. do { \
  4282. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4283. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4284. } while (0)
  4285. /* for systems using 32-bit format for bus addr */
  4286. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4287. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4288. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4289. do { \
  4290. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4291. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4292. } while (0)
  4293. /* for systems using 64-bit format for bus addr */
  4294. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4295. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4296. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4297. do { \
  4298. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4299. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4300. } while (0)
  4301. /* for systems using 64-bit format for bus addr */
  4302. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4303. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4304. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4305. do { \
  4306. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4307. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4308. } while (0)
  4309. /*
  4310. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4311. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4312. * addresses are stored in a XXX-bit field.
  4313. * This macro is used to define both htt_wdi_ipa_config32_t and
  4314. * htt_wdi_ipa_config64_t structs.
  4315. */
  4316. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4317. _paddr__tx_comp_ring_base_addr_, \
  4318. _paddr__tx_comp_wr_idx_addr_, \
  4319. _paddr__tx_ce_wr_idx_addr_, \
  4320. _paddr__rx_ind_ring_base_addr_, \
  4321. _paddr__rx_ind_rd_idx_addr_, \
  4322. _paddr__rx_ind_wr_idx_addr_, \
  4323. _paddr__rx_ring2_base_addr_,\
  4324. _paddr__rx_ring2_rd_idx_addr_,\
  4325. _paddr__rx_ring2_wr_idx_addr_) \
  4326. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4327. { \
  4328. /* DWORD 0: flags and meta-data */ \
  4329. A_UINT32 \
  4330. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4331. reserved: 8, \
  4332. tx_pkt_pool_size: 16;\
  4333. /* DWORD 1 */\
  4334. _paddr__tx_comp_ring_base_addr_;\
  4335. /* DWORD 2 (or 3)*/\
  4336. A_UINT32 tx_comp_ring_size;\
  4337. /* DWORD 3 (or 4)*/\
  4338. _paddr__tx_comp_wr_idx_addr_;\
  4339. /* DWORD 4 (or 6)*/\
  4340. _paddr__tx_ce_wr_idx_addr_;\
  4341. /* DWORD 5 (or 8)*/\
  4342. _paddr__rx_ind_ring_base_addr_;\
  4343. /* DWORD 6 (or 10)*/\
  4344. A_UINT32 rx_ind_ring_size;\
  4345. /* DWORD 7 (or 11)*/\
  4346. _paddr__rx_ind_rd_idx_addr_;\
  4347. /* DWORD 8 (or 13)*/\
  4348. _paddr__rx_ind_wr_idx_addr_;\
  4349. /* DWORD 9 (or 15)*/\
  4350. _paddr__rx_ring2_base_addr_;\
  4351. /* DWORD 10 (or 17) */\
  4352. A_UINT32 rx_ring2_size;\
  4353. /* DWORD 11 (or 18) */\
  4354. _paddr__rx_ring2_rd_idx_addr_;\
  4355. /* DWORD 12 (or 20) */\
  4356. _paddr__rx_ring2_wr_idx_addr_;\
  4357. } POSTPACK
  4358. /* define a htt_wdi_ipa_config32_t type */
  4359. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4360. /* define a htt_wdi_ipa_config64_t type */
  4361. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4362. #if HTT_PADDR64
  4363. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4364. #else
  4365. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4366. #endif
  4367. enum htt_wdi_ipa_op_code {
  4368. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4369. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4370. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4371. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4372. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4373. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4374. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4375. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4376. /* keep this last */
  4377. HTT_WDI_IPA_OPCODE_MAX
  4378. };
  4379. /**
  4380. * @brief HTT WDI_IPA Operation Request Message
  4381. *
  4382. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4383. *
  4384. * @details
  4385. * HTT WDI_IPA Operation Request message is sent by host
  4386. * to either suspend or resume WDI_IPA TX or RX path.
  4387. * |31 24|23 16|15 8|7 0|
  4388. * |----------------+----------------+----------------+----------------|
  4389. * | op_code | Rsvd | msg_type |
  4390. * |-------------------------------------------------------------------|
  4391. *
  4392. * Header fields:
  4393. * - MSG_TYPE
  4394. * Bits 7:0
  4395. * Purpose: Identifies this as WDI_IPA Operation Request message
  4396. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4397. * - OP_CODE
  4398. * Bits 31:16
  4399. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4400. * value: = enum htt_wdi_ipa_op_code
  4401. */
  4402. PREPACK struct htt_wdi_ipa_op_request_t
  4403. {
  4404. /* DWORD 0: flags and meta-data */
  4405. A_UINT32
  4406. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4407. reserved: 8,
  4408. op_code: 16;
  4409. } POSTPACK;
  4410. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4411. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4412. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4413. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4414. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4415. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4416. do { \
  4417. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4418. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4419. } while (0)
  4420. /*
  4421. * @brief host -> target HTT_MSI_SETUP message
  4422. *
  4423. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4424. *
  4425. * @details
  4426. * After target is booted up, host can send MSI setup message so that
  4427. * target sets up HW registers based on setup message.
  4428. *
  4429. * The message would appear as follows:
  4430. * |31 24|23 16|15|14 8|7 0|
  4431. * |---------------+-----------------+-----------------+-----------------|
  4432. * | reserved | msi_type | pdev_id | msg_type |
  4433. * |---------------------------------------------------------------------|
  4434. * | msi_addr_lo |
  4435. * |---------------------------------------------------------------------|
  4436. * | msi_addr_hi |
  4437. * |---------------------------------------------------------------------|
  4438. * | msi_data |
  4439. * |---------------------------------------------------------------------|
  4440. *
  4441. * The message is interpreted as follows:
  4442. * dword0 - b'0:7 - msg_type: This will be set to
  4443. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4444. * b'8:15 - pdev_id:
  4445. * 0 (for rings at SOC/UMAC level),
  4446. * 1/2/3 mac id (for rings at LMAC level)
  4447. * b'16:23 - msi_type: identify which msi registers need to be setup
  4448. * more details can be got from enum htt_msi_setup_type
  4449. * b'24:31 - reserved
  4450. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4451. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4452. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4453. */
  4454. PREPACK struct htt_msi_setup_t {
  4455. A_UINT32 msg_type: 8,
  4456. pdev_id: 8,
  4457. msi_type: 8,
  4458. reserved: 8;
  4459. A_UINT32 msi_addr_lo;
  4460. A_UINT32 msi_addr_hi;
  4461. A_UINT32 msi_data;
  4462. } POSTPACK;
  4463. enum htt_msi_setup_type {
  4464. HTT_PPDU_END_MSI_SETUP_TYPE,
  4465. /* Insert new types here*/
  4466. };
  4467. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4468. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4469. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4470. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4471. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4472. HTT_MSI_SETUP_PDEV_ID_S)
  4473. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4474. do { \
  4475. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4476. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4477. } while (0)
  4478. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4479. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4480. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4481. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4482. HTT_MSI_SETUP_MSI_TYPE_S)
  4483. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4484. do { \
  4485. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4486. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4487. } while (0)
  4488. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4489. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4490. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4491. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4492. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4493. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4494. do { \
  4495. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4496. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4497. } while (0)
  4498. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4499. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4500. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4501. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4502. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4503. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4504. do { \
  4505. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4506. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4507. } while (0)
  4508. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4509. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4510. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4511. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4512. HTT_MSI_SETUP_MSI_DATA_S)
  4513. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4514. do { \
  4515. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4516. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4517. } while (0)
  4518. /*
  4519. * @brief host -> target HTT_SRING_SETUP message
  4520. *
  4521. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4522. *
  4523. * @details
  4524. * After target is booted up, Host can send SRING setup message for
  4525. * each host facing LMAC SRING. Target setups up HW registers based
  4526. * on setup message and confirms back to Host if response_required is set.
  4527. * Host should wait for confirmation message before sending new SRING
  4528. * setup message
  4529. *
  4530. * The message would appear as follows:
  4531. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4532. * |--------------- +-----------------+-----------------+-----------------|
  4533. * | ring_type | ring_id | pdev_id | msg_type |
  4534. * |----------------------------------------------------------------------|
  4535. * | ring_base_addr_lo |
  4536. * |----------------------------------------------------------------------|
  4537. * | ring_base_addr_hi |
  4538. * |----------------------------------------------------------------------|
  4539. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4540. * |----------------------------------------------------------------------|
  4541. * | ring_head_offset32_remote_addr_lo |
  4542. * |----------------------------------------------------------------------|
  4543. * | ring_head_offset32_remote_addr_hi |
  4544. * |----------------------------------------------------------------------|
  4545. * | ring_tail_offset32_remote_addr_lo |
  4546. * |----------------------------------------------------------------------|
  4547. * | ring_tail_offset32_remote_addr_hi |
  4548. * |----------------------------------------------------------------------|
  4549. * | ring_msi_addr_lo |
  4550. * |----------------------------------------------------------------------|
  4551. * | ring_msi_addr_hi |
  4552. * |----------------------------------------------------------------------|
  4553. * | ring_msi_data |
  4554. * |----------------------------------------------------------------------|
  4555. * | intr_timer_th |IM| intr_batch_counter_th |
  4556. * |----------------------------------------------------------------------|
  4557. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4558. * |----------------------------------------------------------------------|
  4559. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4560. * |----------------------------------------------------------------------|
  4561. * Where
  4562. * IM = sw_intr_mode
  4563. * RR = response_required
  4564. * PTCF = prefetch_timer_cfg
  4565. * IP = IPA drop flag
  4566. *
  4567. * The message is interpreted as follows:
  4568. * dword0 - b'0:7 - msg_type: This will be set to
  4569. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4570. * b'8:15 - pdev_id:
  4571. * 0 (for rings at SOC/UMAC level),
  4572. * 1/2/3 mac id (for rings at LMAC level)
  4573. * b'16:23 - ring_id: identify which ring is to setup,
  4574. * more details can be got from enum htt_srng_ring_id
  4575. * b'24:31 - ring_type: identify type of host rings,
  4576. * more details can be got from enum htt_srng_ring_type
  4577. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4578. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4579. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4580. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4581. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4582. * SW_TO_HW_RING.
  4583. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4584. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4585. * Lower 32 bits of memory address of the remote variable
  4586. * storing the 4-byte word offset that identifies the head
  4587. * element within the ring.
  4588. * (The head offset variable has type A_UINT32.)
  4589. * Valid for HW_TO_SW and SW_TO_SW rings.
  4590. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4591. * Upper 32 bits of memory address of the remote variable
  4592. * storing the 4-byte word offset that identifies the head
  4593. * element within the ring.
  4594. * (The head offset variable has type A_UINT32.)
  4595. * Valid for HW_TO_SW and SW_TO_SW rings.
  4596. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4597. * Lower 32 bits of memory address of the remote variable
  4598. * storing the 4-byte word offset that identifies the tail
  4599. * element within the ring.
  4600. * (The tail offset variable has type A_UINT32.)
  4601. * Valid for HW_TO_SW and SW_TO_SW rings.
  4602. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4603. * Upper 32 bits of memory address of the remote variable
  4604. * storing the 4-byte word offset that identifies the tail
  4605. * element within the ring.
  4606. * (The tail offset variable has type A_UINT32.)
  4607. * Valid for HW_TO_SW and SW_TO_SW rings.
  4608. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4609. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4610. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4611. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4612. * dword10 - b'0:31 - ring_msi_data: MSI data
  4613. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4614. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4615. * dword11 - b'0:14 - intr_batch_counter_th:
  4616. * batch counter threshold is in units of 4-byte words.
  4617. * HW internally maintains and increments batch count.
  4618. * (see SRING spec for detail description).
  4619. * When batch count reaches threshold value, an interrupt
  4620. * is generated by HW.
  4621. * b'15 - sw_intr_mode:
  4622. * This configuration shall be static.
  4623. * Only programmed at power up.
  4624. * 0: generate pulse style sw interrupts
  4625. * 1: generate level style sw interrupts
  4626. * b'16:31 - intr_timer_th:
  4627. * The timer init value when timer is idle or is
  4628. * initialized to start downcounting.
  4629. * In 8us units (to cover a range of 0 to 524 ms)
  4630. * dword12 - b'0:15 - intr_low_threshold:
  4631. * Used only by Consumer ring to generate ring_sw_int_p.
  4632. * Ring entries low threshold water mark, that is used
  4633. * in combination with the interrupt timer as well as
  4634. * the the clearing of the level interrupt.
  4635. * b'16:18 - prefetch_timer_cfg:
  4636. * Used only by Consumer ring to set timer mode to
  4637. * support Application prefetch handling.
  4638. * The external tail offset/pointer will be updated
  4639. * at following intervals:
  4640. * 3'b000: (Prefetch feature disabled; used only for debug)
  4641. * 3'b001: 1 usec
  4642. * 3'b010: 4 usec
  4643. * 3'b011: 8 usec (default)
  4644. * 3'b100: 16 usec
  4645. * Others: Reserverd
  4646. * b'19 - response_required:
  4647. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4648. * b'20 - ipa_drop_flag:
  4649. Indicates that host will config ipa drop threshold percentage
  4650. * b'21:31 - reserved: reserved for future use
  4651. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4652. * b'8:15 - ipa drop high threshold percentage:
  4653. * b'16:31 - Reserved
  4654. */
  4655. PREPACK struct htt_sring_setup_t {
  4656. A_UINT32 msg_type: 8,
  4657. pdev_id: 8,
  4658. ring_id: 8,
  4659. ring_type: 8;
  4660. A_UINT32 ring_base_addr_lo;
  4661. A_UINT32 ring_base_addr_hi;
  4662. A_UINT32 ring_size: 16,
  4663. ring_entry_size: 8,
  4664. ring_misc_cfg_flag: 8;
  4665. A_UINT32 ring_head_offset32_remote_addr_lo;
  4666. A_UINT32 ring_head_offset32_remote_addr_hi;
  4667. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4668. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4669. A_UINT32 ring_msi_addr_lo;
  4670. A_UINT32 ring_msi_addr_hi;
  4671. A_UINT32 ring_msi_data;
  4672. A_UINT32 intr_batch_counter_th: 15,
  4673. sw_intr_mode: 1,
  4674. intr_timer_th: 16;
  4675. A_UINT32 intr_low_threshold: 16,
  4676. prefetch_timer_cfg: 3,
  4677. response_required: 1,
  4678. ipa_drop_flag: 1,
  4679. reserved1: 11;
  4680. A_UINT32 ipa_drop_low_threshold: 8,
  4681. ipa_drop_high_threshold: 8,
  4682. reserved: 16;
  4683. } POSTPACK;
  4684. enum htt_srng_ring_type {
  4685. HTT_HW_TO_SW_RING = 0,
  4686. HTT_SW_TO_HW_RING,
  4687. HTT_SW_TO_SW_RING,
  4688. /* Insert new ring types above this line */
  4689. };
  4690. enum htt_srng_ring_id {
  4691. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4692. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4693. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4694. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4695. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4696. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4697. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4698. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4699. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4700. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4701. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4702. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4703. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4704. /* Add Other SRING which can't be directly configured by host software above this line */
  4705. };
  4706. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4707. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4708. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4709. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4710. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4711. HTT_SRING_SETUP_PDEV_ID_S)
  4712. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4713. do { \
  4714. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4715. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4716. } while (0)
  4717. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4718. #define HTT_SRING_SETUP_RING_ID_S 16
  4719. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4720. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4721. HTT_SRING_SETUP_RING_ID_S)
  4722. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4723. do { \
  4724. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4725. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4726. } while (0)
  4727. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4728. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4729. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4730. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4731. HTT_SRING_SETUP_RING_TYPE_S)
  4732. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4733. do { \
  4734. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4735. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4736. } while (0)
  4737. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4738. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4739. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4740. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4741. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4742. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4743. do { \
  4744. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4745. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4746. } while (0)
  4747. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4748. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4749. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4750. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4751. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4752. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4753. do { \
  4754. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4755. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4756. } while (0)
  4757. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4758. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4759. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4760. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4761. HTT_SRING_SETUP_RING_SIZE_S)
  4762. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4763. do { \
  4764. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4765. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4766. } while (0)
  4767. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4768. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4769. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4770. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4771. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4772. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4773. do { \
  4774. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4775. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4776. } while (0)
  4777. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4778. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4779. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4780. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4781. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4782. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4783. do { \
  4784. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4785. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4786. } while (0)
  4787. /* This control bit is applicable to only Producer, which updates Ring ID field
  4788. * of each descriptor before pushing into the ring.
  4789. * 0: updates ring_id(default)
  4790. * 1: ring_id updating disabled */
  4791. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4792. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4793. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4794. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4795. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4796. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4797. do { \
  4798. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4799. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4800. } while (0)
  4801. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4802. * of each descriptor before pushing into the ring.
  4803. * 0: updates Loopcnt(default)
  4804. * 1: Loopcnt updating disabled */
  4805. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4806. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4807. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4808. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4809. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4810. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4811. do { \
  4812. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4813. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4814. } while (0)
  4815. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4816. * into security_id port of GXI/AXI. */
  4817. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4818. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4819. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4820. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4821. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4822. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4823. do { \
  4824. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4825. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4826. } while (0)
  4827. /* During MSI write operation, SRNG drives value of this register bit into
  4828. * swap bit of GXI/AXI. */
  4829. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4830. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4831. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4832. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4833. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4834. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4835. do { \
  4836. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4837. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4838. } while (0)
  4839. /* During Pointer write operation, SRNG drives value of this register bit into
  4840. * swap bit of GXI/AXI. */
  4841. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4842. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4843. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4844. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4845. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4846. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4847. do { \
  4848. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4849. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4850. } while (0)
  4851. /* During any data or TLV write operation, SRNG drives value of this register
  4852. * bit into swap bit of GXI/AXI. */
  4853. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4854. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4855. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4856. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4857. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4858. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4859. do { \
  4860. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4861. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4862. } while (0)
  4863. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4864. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4865. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4866. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4867. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4868. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4869. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4870. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4871. do { \
  4872. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4873. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4874. } while (0)
  4875. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4876. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4877. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4878. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4879. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4880. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4881. do { \
  4882. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4883. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4884. } while (0)
  4885. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4886. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4887. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4888. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4889. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4890. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4891. do { \
  4892. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4893. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4894. } while (0)
  4895. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4896. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4897. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4898. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4899. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4900. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4901. do { \
  4902. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4903. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4904. } while (0)
  4905. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4906. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4907. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4908. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4909. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4910. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4911. do { \
  4912. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4913. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4914. } while (0)
  4915. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4916. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4917. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4918. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4919. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4920. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4921. do { \
  4922. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4923. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4924. } while (0)
  4925. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4926. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4927. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4928. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4929. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4930. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4931. do { \
  4932. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4933. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4934. } while (0)
  4935. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4936. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4937. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4938. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4939. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4940. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4941. do { \
  4942. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4943. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4944. } while (0)
  4945. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4946. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4947. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4948. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4949. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4950. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4951. do { \
  4952. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4953. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4954. } while (0)
  4955. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4956. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4957. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4958. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4959. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4960. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4961. do { \
  4962. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4963. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4964. } while (0)
  4965. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4966. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4967. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4968. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4969. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4970. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4971. do { \
  4972. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4973. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4974. } while (0)
  4975. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4976. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4977. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4978. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4979. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4980. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4981. do { \
  4982. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4983. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4984. } while (0)
  4985. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4986. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4987. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4988. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4989. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4990. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4991. do { \
  4992. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4993. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4994. } while (0)
  4995. /**
  4996. * @brief host -> target RX ring selection config message
  4997. *
  4998. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4999. *
  5000. * @details
  5001. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5002. * configure RXDMA rings.
  5003. * The configuration is per ring based and includes both packet subtypes
  5004. * and PPDU/MPDU TLVs.
  5005. *
  5006. * The message would appear as follows:
  5007. *
  5008. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  5009. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  5010. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5011. * |-------------------------------------------------------------------|
  5012. * | rsvd2 | ring_buffer_size |
  5013. * |-------------------------------------------------------------------|
  5014. * | packet_type_enable_flags_0 |
  5015. * |-------------------------------------------------------------------|
  5016. * | packet_type_enable_flags_1 |
  5017. * |-------------------------------------------------------------------|
  5018. * | packet_type_enable_flags_2 |
  5019. * |-------------------------------------------------------------------|
  5020. * | packet_type_enable_flags_3 |
  5021. * |-------------------------------------------------------------------|
  5022. * | tlv_filter_in_flags |
  5023. * |-------------------------------------------------------------------|
  5024. * | rx_header_offset | rx_packet_offset |
  5025. * |-------------------------------------------------------------------|
  5026. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5027. * |-------------------------------------------------------------------|
  5028. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5029. * |-------------------------------------------------------------------|
  5030. * | rsvd3 | rx_attention_offset |
  5031. * |-------------------------------------------------------------------|
  5032. * | rsvd4 | mo| fp| rx_drop_threshold |
  5033. * | |ndp|ndp| |
  5034. * |-------------------------------------------------------------------|
  5035. * Where:
  5036. * PS = pkt_swap
  5037. * SS = status_swap
  5038. * OV = rx_offsets_valid
  5039. * DT = drop_thresh_valid
  5040. * The message is interpreted as follows:
  5041. * dword0 - b'0:7 - msg_type: This will be set to
  5042. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5043. * b'8:15 - pdev_id:
  5044. * 0 (for rings at SOC/UMAC level),
  5045. * 1/2/3 mac id (for rings at LMAC level)
  5046. * b'16:23 - ring_id : Identify the ring to configure.
  5047. * More details can be got from enum htt_srng_ring_id
  5048. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5049. * BUF_RING_CFG_0 defs within HW .h files,
  5050. * e.g. wmac_top_reg_seq_hwioreg.h
  5051. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5052. * BUF_RING_CFG_0 defs within HW .h files,
  5053. * e.g. wmac_top_reg_seq_hwioreg.h
  5054. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5055. * configuration fields are valid
  5056. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5057. * rx_drop_threshold field is valid
  5058. * b'28 - rx_mon_global_en: Enable/Disable global register
  5059. 8 configuration in Rx monitor module.
  5060. * b'29:31 - rsvd1: reserved for future use
  5061. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5062. * in byte units.
  5063. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5064. * b'16:18 - config_length_mgmt (MGMT):
  5065. * Represents the length of mpdu bytes for mgmt pkt.
  5066. * valid values:
  5067. * 001 - 64bytes
  5068. * 010 - 128bytes
  5069. * 100 - 256bytes
  5070. * 111 - Full mpdu bytes
  5071. * b'19:21 - config_length_ctrl (CTRL):
  5072. * Represents the length of mpdu bytes for ctrl pkt.
  5073. * valid values:
  5074. * 001 - 64bytes
  5075. * 010 - 128bytes
  5076. * 100 - 256bytes
  5077. * 111 - Full mpdu bytes
  5078. * b'22:24 - config_length_data (DATA):
  5079. * Represents the length of mpdu bytes for data pkt.
  5080. * valid values:
  5081. * 001 - 64bytes
  5082. * 010 - 128bytes
  5083. * 100 - 256bytes
  5084. * 111 - Full mpdu bytes
  5085. * b'25:31 - rsvd2: Reserved for future use
  5086. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5087. * Enable MGMT packet from 0b0000 to 0b1001
  5088. * bits from low to high: FP, MD, MO - 3 bits
  5089. * FP: Filter_Pass
  5090. * MD: Monitor_Direct
  5091. * MO: Monitor_Other
  5092. * 10 mgmt subtypes * 3 bits -> 30 bits
  5093. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5094. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5095. * Enable MGMT packet from 0b1010 to 0b1111
  5096. * bits from low to high: FP, MD, MO - 3 bits
  5097. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5098. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5099. * Enable CTRL packet from 0b0000 to 0b1001
  5100. * bits from low to high: FP, MD, MO - 3 bits
  5101. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5102. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5103. * Enable CTRL packet from 0b1010 to 0b1111,
  5104. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5105. * bits from low to high: FP, MD, MO - 3 bits
  5106. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5107. * dword6 - b'0:31 - tlv_filter_in_flags:
  5108. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5109. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5110. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5111. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5112. * A value of 0 will be considered as ignore this config.
  5113. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5114. * e.g. wmac_top_reg_seq_hwioreg.h
  5115. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5116. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5117. * A value of 0 will be considered as ignore this config.
  5118. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5119. * e.g. wmac_top_reg_seq_hwioreg.h
  5120. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5121. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5122. * A value of 0 will be considered as ignore this config.
  5123. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5124. * e.g. wmac_top_reg_seq_hwioreg.h
  5125. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5126. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5127. * A value of 0 will be considered as ignore this config.
  5128. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5129. * e.g. wmac_top_reg_seq_hwioreg.h
  5130. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5131. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5132. * A value of 0 will be considered as ignore this config.
  5133. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5134. * e.g. wmac_top_reg_seq_hwioreg.h
  5135. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5136. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5137. * A value of 0 will be considered as ignore this config.
  5138. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5139. * e.g. wmac_top_reg_seq_hwioreg.h
  5140. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5141. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5142. * A value of 0 will be considered as ignore this config.
  5143. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5144. * e.g. wmac_top_reg_seq_hwioreg.h
  5145. * - b'16:31 - rsvd3 for future use
  5146. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5147. * to source rings. Consumer drops packets if the available
  5148. * words in the ring falls below the configured threshold
  5149. * value.
  5150. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5151. * by host. 1 -> subscribed
  5152. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5153. * by host. 1 -> subscribed
  5154. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5155. * subscribed by host. 1 -> subscribed
  5156. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5157. * selection for the FP PHY ERR status tlv.
  5158. * 0 - wbm2rxdma_buf_source_ring
  5159. * 1 - fw2rxdma_buf_source_ring
  5160. * 2 - sw2rxdma_buf_source_ring
  5161. * 3 - no_buffer_ring
  5162. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5163. * selection for the FP PHY ERR status tlv.
  5164. * 0 - rxdma_release_ring
  5165. * 1 - rxdma2fw_ring
  5166. * 2 - rxdma2sw_ring
  5167. * 3 - rxdma2reo_ring
  5168. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5169. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5170. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5171. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5172. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5173. * 0: MSDU level logging
  5174. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5175. * 0: MSDU level logging
  5176. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5177. * 0: MSDU level logging
  5178. * - b'23 - word_mask_compaction: enable/disable word mask for
  5179. * mpdu/msdu start/end tlvs
  5180. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5181. * manager override
  5182. * - b'25:28 - rbm_override_val: return buffer manager override value
  5183. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5184. * which have to be posted to host from phy.
  5185. * Corresponding to errors defined in
  5186. * phyrx_abort_request_reason enums 0 to 31.
  5187. * Refer to RXPCU register definition header files for the
  5188. * phyrx_abort_request_reason enum definition.
  5189. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5190. * errors which have to be posted to host from phy.
  5191. * Corresponding to errors defined in
  5192. * phyrx_abort_request_reason enums 32 to 63.
  5193. * Refer to RXPCU register definition header files for the
  5194. * phyrx_abort_request_reason enum definition.
  5195. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5196. * applicable if word mask enabled
  5197. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5198. * applicable if word mask enabled
  5199. * - b'19:31 - rsvd7
  5200. * dword15- b'0:16 - rx_msdu_end_word_mask
  5201. * - b'17:31 - rsvd5
  5202. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5203. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5204. * buffer
  5205. * 1: RX_PKT TLV logging at specified offset for the
  5206. * subsequent buffer
  5207. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5208. */
  5209. PREPACK struct htt_rx_ring_selection_cfg_t {
  5210. A_UINT32 msg_type: 8,
  5211. pdev_id: 8,
  5212. ring_id: 8,
  5213. status_swap: 1,
  5214. pkt_swap: 1,
  5215. rx_offsets_valid: 1,
  5216. drop_thresh_valid: 1,
  5217. rx_mon_global_en: 1,
  5218. rsvd1: 3;
  5219. A_UINT32 ring_buffer_size: 16,
  5220. config_length_mgmt:3,
  5221. config_length_ctrl:3,
  5222. config_length_data:3,
  5223. rsvd2: 7;
  5224. A_UINT32 packet_type_enable_flags_0;
  5225. A_UINT32 packet_type_enable_flags_1;
  5226. A_UINT32 packet_type_enable_flags_2;
  5227. A_UINT32 packet_type_enable_flags_3;
  5228. A_UINT32 tlv_filter_in_flags;
  5229. A_UINT32 rx_packet_offset: 16,
  5230. rx_header_offset: 16;
  5231. A_UINT32 rx_mpdu_end_offset: 16,
  5232. rx_mpdu_start_offset: 16;
  5233. A_UINT32 rx_msdu_end_offset: 16,
  5234. rx_msdu_start_offset: 16;
  5235. A_UINT32 rx_attn_offset: 16,
  5236. rsvd3: 16;
  5237. A_UINT32 rx_drop_threshold: 10,
  5238. fp_ndp: 1,
  5239. mo_ndp: 1,
  5240. fp_phy_err: 1,
  5241. fp_phy_err_buf_src: 2,
  5242. fp_phy_err_buf_dest: 2,
  5243. pkt_type_enable_msdu_or_mpdu_logging:3,
  5244. dma_mpdu_mgmt: 1,
  5245. dma_mpdu_ctrl: 1,
  5246. dma_mpdu_data: 1,
  5247. word_mask_compaction_enable:1,
  5248. rbm_override_enable: 1,
  5249. rbm_override_val: 4,
  5250. rsvd4: 3;
  5251. A_UINT32 phy_err_mask;
  5252. A_UINT32 phy_err_mask_cont;
  5253. A_UINT32 rx_mpdu_start_word_mask:16,
  5254. rx_mpdu_end_word_mask: 3,
  5255. rsvd7: 13;
  5256. A_UINT32 rx_msdu_end_word_mask: 17,
  5257. rsvd5: 15;
  5258. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5259. rx_pkt_tlv_offset: 15,
  5260. rsvd6: 16;
  5261. } POSTPACK;
  5262. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5263. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5264. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5265. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5266. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5267. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5268. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5269. do { \
  5270. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5271. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5272. } while (0)
  5273. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5274. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5275. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5276. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5277. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5278. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5279. do { \
  5280. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5281. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5282. } while (0)
  5283. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5284. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5285. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5286. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5287. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5288. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5289. do { \
  5290. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5291. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5292. } while (0)
  5293. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5294. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5295. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5296. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5297. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5298. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5299. do { \
  5300. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5301. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5302. } while (0)
  5303. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5304. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5305. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5306. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5307. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5308. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5309. do { \
  5310. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5311. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5312. } while (0)
  5313. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5314. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5315. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5316. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5317. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5318. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5319. do { \
  5320. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5321. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5322. } while (0)
  5323. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5324. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5325. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5326. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5327. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5328. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5329. do { \
  5330. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5331. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5332. } while (0)
  5333. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5334. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5335. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5336. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5337. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5338. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5339. do { \
  5340. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5341. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5342. } while (0)
  5343. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5344. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5345. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5346. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5347. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5348. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5349. do { \
  5350. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5351. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5352. } while (0)
  5353. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5354. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5355. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5356. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5357. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5358. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5359. do { \
  5360. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5361. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5362. } while (0)
  5363. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5364. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5365. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5366. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5367. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5368. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5369. do { \
  5370. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5371. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5372. } while (0)
  5373. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5374. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5375. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5376. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5377. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5378. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5379. do { \
  5380. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5381. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5382. } while (0)
  5383. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5384. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5385. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5386. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5387. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5388. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5389. do { \
  5390. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5391. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5392. } while (0)
  5393. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5394. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5395. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5396. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5397. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5398. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5399. do { \
  5400. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5401. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5402. } while (0)
  5403. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5404. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5405. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5406. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5407. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5408. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5409. do { \
  5410. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5411. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5412. } while (0)
  5413. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5414. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5415. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5416. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5417. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5418. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5419. do { \
  5420. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5421. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5422. } while (0)
  5423. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5424. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5425. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5426. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5427. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5428. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5429. do { \
  5430. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5431. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5432. } while (0)
  5433. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5434. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5435. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5436. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5437. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5438. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5439. do { \
  5440. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5441. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5442. } while (0)
  5443. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5444. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5445. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5446. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5447. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5448. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5449. do { \
  5450. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5451. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5452. } while (0)
  5453. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5454. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5455. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5456. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5457. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5458. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5459. do { \
  5460. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5461. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5462. } while (0)
  5463. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5464. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5465. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5466. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5467. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5468. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5469. do { \
  5470. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5471. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5472. } while (0)
  5473. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5474. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5475. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5476. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5477. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5478. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5479. do { \
  5480. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5481. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5482. } while (0)
  5483. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5484. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5485. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5486. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5487. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5488. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5489. do { \
  5490. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5491. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5492. } while (0)
  5493. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5494. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5495. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5496. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5497. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5498. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5499. do { \
  5500. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5501. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5502. } while (0)
  5503. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5504. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5505. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5506. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5507. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5508. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5509. do { \
  5510. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5511. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5512. } while (0)
  5513. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5514. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5515. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5516. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5517. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5518. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5519. do { \
  5520. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5521. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5522. } while (0)
  5523. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5524. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5525. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5526. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5527. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5528. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5529. do { \
  5530. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5531. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5532. } while (0)
  5533. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5534. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5535. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5536. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5537. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5538. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5539. do { \
  5540. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5541. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5542. } while (0)
  5543. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5544. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5545. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5546. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5547. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5548. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5549. do { \
  5550. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5551. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5552. } while (0)
  5553. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5554. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5555. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5556. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5557. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5558. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5559. do { \
  5560. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5561. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5562. } while (0)
  5563. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5564. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5565. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5566. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5567. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5568. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5569. do { \
  5570. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5571. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5572. } while (0)
  5573. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5574. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5575. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5576. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5577. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5578. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5579. do { \
  5580. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5581. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5582. } while (0)
  5583. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5584. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5585. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5586. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5587. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5588. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5589. do { \
  5590. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5591. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5592. } while (0)
  5593. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5594. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5595. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5596. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5597. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5598. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5599. do { \
  5600. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5601. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5602. } while (0)
  5603. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5604. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5605. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5606. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5607. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5608. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5609. do { \
  5610. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5611. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5612. } while (0)
  5613. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5614. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5615. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5616. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5617. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5618. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5619. do { \
  5620. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5621. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5622. } while (0)
  5623. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5624. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5625. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5626. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5627. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5628. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5629. do { \
  5630. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5631. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5632. } while (0)
  5633. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5634. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5635. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5636. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5637. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5638. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5639. do { \
  5640. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5641. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5642. } while (0)
  5643. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5644. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5645. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5646. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5647. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5648. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5649. do { \
  5650. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5651. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5652. } while (0)
  5653. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5654. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5655. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5656. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5657. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5658. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5659. do { \
  5660. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5661. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5662. } while (0)
  5663. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5664. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5665. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5666. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5667. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5668. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5669. do { \
  5670. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5671. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5672. } while (0)
  5673. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5674. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5675. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5676. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5677. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5678. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5679. do { \
  5680. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5681. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5682. } while (0)
  5683. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5684. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5685. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5686. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5687. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5688. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5689. do { \
  5690. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5691. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5692. } while (0)
  5693. /*
  5694. * Subtype based MGMT frames enable bits.
  5695. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5696. */
  5697. /* association request */
  5698. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5699. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5700. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5701. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5702. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5703. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5704. /* association response */
  5705. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5706. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5707. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5708. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5709. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5710. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5711. /* Reassociation request */
  5712. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5713. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5714. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5715. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5716. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5717. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5718. /* Reassociation response */
  5719. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5720. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5721. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5722. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5723. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5724. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5725. /* Probe request */
  5726. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5727. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5728. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5729. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5730. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5731. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5732. /* Probe response */
  5733. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5734. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5735. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5736. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5737. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5738. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5739. /* Timing Advertisement */
  5740. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5741. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5742. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5743. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5744. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5745. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5746. /* Reserved */
  5747. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5748. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5749. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5750. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5751. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5752. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5753. /* Beacon */
  5754. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5755. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5756. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5757. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5758. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5759. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5760. /* ATIM */
  5761. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5762. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5764. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5765. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5766. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5767. /* Disassociation */
  5768. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5769. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5770. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5771. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5774. /* Authentication */
  5775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5778. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5781. /* Deauthentication */
  5782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5788. /* Action */
  5789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5795. /* Action No Ack */
  5796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5802. /* Reserved */
  5803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5809. /*
  5810. * Subtype based CTRL frames enable bits.
  5811. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5812. */
  5813. /* Reserved */
  5814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5820. /* Reserved */
  5821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5827. /* Reserved */
  5828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  5829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  5830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  5831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  5832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  5833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  5834. /* Reserved */
  5835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  5836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  5837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  5838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  5839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  5840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  5841. /* Reserved */
  5842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  5843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  5844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  5845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  5846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  5847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  5848. /* Reserved */
  5849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  5850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  5851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  5852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  5853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  5854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  5855. /* Reserved */
  5856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  5857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  5858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  5859. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  5860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  5861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  5862. /* Control Wrapper */
  5863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  5864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  5865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  5866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  5867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  5868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  5869. /* Block Ack Request */
  5870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  5872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  5873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  5875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  5876. /* Block Ack*/
  5877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  5879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  5880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  5882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  5883. /* PS-POLL */
  5884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  5886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  5887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  5889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  5890. /* RTS */
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  5893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  5894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  5895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  5896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  5897. /* CTS */
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  5901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  5902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  5903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  5904. /* ACK */
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  5908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  5909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  5910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  5911. /* CF-END */
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  5916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  5917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  5918. /* CF-END + CF-ACK */
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  5922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  5923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  5925. /* Multicast data */
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  5928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5932. /* Unicast data */
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5939. /* NULL data */
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5947. do { \
  5948. HTT_CHECK_SET_VAL(httsym, value); \
  5949. (word) |= (value) << httsym##_S; \
  5950. } while (0)
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5952. (((word) & httsym##_M) >> httsym##_S)
  5953. #define htt_rx_ring_pkt_enable_subtype_set( \
  5954. word, flag, mode, type, subtype, val) \
  5955. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5956. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5957. #define htt_rx_ring_pkt_enable_subtype_get( \
  5958. word, flag, mode, type, subtype) \
  5959. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5960. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5961. /* Definition to filter in TLVs */
  5962. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5963. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5964. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5965. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5966. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5967. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5968. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5969. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5970. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5971. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5972. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5973. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5974. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5975. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5976. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5977. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5978. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5979. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5980. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5981. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5982. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5983. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5984. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5985. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5986. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5987. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5988. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5989. do { \
  5990. HTT_CHECK_SET_VAL(httsym, enable); \
  5991. (word) |= (enable) << httsym##_S; \
  5992. } while (0)
  5993. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5994. (((word) & httsym##_M) >> httsym##_S)
  5995. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5996. HTT_RX_RING_TLV_ENABLE_SET( \
  5997. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5998. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5999. HTT_RX_RING_TLV_ENABLE_GET( \
  6000. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6001. /**
  6002. * @brief host -> target TX monitor config message
  6003. *
  6004. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6005. *
  6006. * @details
  6007. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6008. * configure RXDMA rings.
  6009. * The configuration is per ring based and includes both packet types
  6010. * and PPDU/MPDU TLVs.
  6011. *
  6012. * The message would appear as follows:
  6013. *
  6014. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6015. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6016. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6017. * |-----------+--------+--------+-----+------------------------------------|
  6018. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6019. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6020. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6021. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6022. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6023. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6024. * |------------------------------------------------------------------------|
  6025. * | tlv_filter_mask_in0 |
  6026. * |------------------------------------------------------------------------|
  6027. * | tlv_filter_mask_in1 |
  6028. * |------------------------------------------------------------------------|
  6029. * | tlv_filter_mask_in2 |
  6030. * |------------------------------------------------------------------------|
  6031. * | tlv_filter_mask_in3 |
  6032. * |-----------------+-----------------+---------------------+--------------|
  6033. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6034. * |------------------------------------------------------------------------|
  6035. * | pcu_ppdu_setup_word_mask |
  6036. * |--------------------+--+--+--+-----+---------------------+--------------|
  6037. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6038. * |------------------------------------------------------------------------|
  6039. *
  6040. * Where:
  6041. * PS = pkt_swap
  6042. * SS = status_swap
  6043. * The message is interpreted as follows:
  6044. * dword0 - b'0:7 - msg_type: This will be set to
  6045. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6046. * b'8:15 - pdev_id:
  6047. * 0 (for rings at SOC level),
  6048. * 1/2/3 mac id (for rings at LMAC level)
  6049. * b'16:23 - ring_id : Identify the ring to configure.
  6050. * More details can be got from enum htt_srng_ring_id
  6051. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6052. * BUF_RING_CFG_0 defs within HW .h files,
  6053. * e.g. wmac_top_reg_seq_hwioreg.h
  6054. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6055. * BUF_RING_CFG_0 defs within HW .h files,
  6056. * e.g. wmac_top_reg_seq_hwioreg.h
  6057. * b'26 - tx_mon_global_en: Enable/Disable global register
  6058. * configuration in Tx monitor module.
  6059. * b'27:31 - rsvd1: reserved for future use
  6060. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6061. * in byte units.
  6062. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6063. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6064. * 64, 128, 256.
  6065. * If all 3 bits are set config length is > 256.
  6066. * if val is '0', then ignore this field.
  6067. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6068. * 64, 128, 256.
  6069. * If all 3 bits are set config length is > 256.
  6070. * if val is '0', then ignore this field.
  6071. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6072. * 64, 128, 256.
  6073. * If all 3 bits are set config length is > 256.
  6074. * If val is '0', then ignore this field.
  6075. * - b'25:31 - rsvd2: Reserved for future use
  6076. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6077. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6078. * If packet_type_enable_flags is '1' for MGMT type,
  6079. * monitor will ignore this bit and allow this TLV.
  6080. * If packet_type_enable_flags is '0' for MGMT type,
  6081. * monitor will use this bit to enable/disable logging
  6082. * of this TLV.
  6083. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6084. * If packet_type_enable_flags is '1' for CTRL type,
  6085. * monitor will ignore this bit and allow this TLV.
  6086. * If packet_type_enable_flags is '0' for CTRL type,
  6087. * monitor will use this bit to enable/disable logging
  6088. * of this TLV.
  6089. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6090. * If packet_type_enable_flags is '1' for DATA type,
  6091. * monitor will ignore this bit and allow this TLV.
  6092. * If packet_type_enable_flags is '0' for DATA type,
  6093. * monitor will use this bit to enable/disable logging
  6094. * of this TLV.
  6095. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6096. * If packet_type_enable_flags is '1' for MGMT type,
  6097. * monitor will ignore this bit and allow this TLV.
  6098. * If packet_type_enable_flags is '0' for MGMT type,
  6099. * monitor will use this bit to enable/disable logging
  6100. * of this TLV.
  6101. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6102. * If packet_type_enable_flags is '1' for CTRL type,
  6103. * monitor will ignore this bit and allow this TLV.
  6104. * If packet_type_enable_flags is '0' for CTRL type,
  6105. * monitor will use this bit to enable/disable logging
  6106. * of this TLV.
  6107. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6108. * If packet_type_enable_flags is '1' for DATA type,
  6109. * monitor will ignore this bit and allow this TLV.
  6110. * If packet_type_enable_flags is '0' for DATA type,
  6111. * monitor will use this bit to enable/disable logging
  6112. * of this TLV.
  6113. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6114. * If packet_type_enable_flags is '1' for MGMT type,
  6115. * monitor will ignore this bit and allow this TLV.
  6116. * If packet_type_enable_flags is '0' for MGMT type,
  6117. * monitor will use this bit to enable/disable logging
  6118. * of this TLV.
  6119. * If filter_in_TX_MPDU_START = 1 it is recommended
  6120. * to set this bit.
  6121. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6122. * If packet_type_enable_flags is '1' for CTRL type,
  6123. * monitor will ignore this bit and allow this TLV.
  6124. * If packet_type_enable_flags is '0' for CTRL type,
  6125. * monitor will use this bit to enable/disable logging
  6126. * of this TLV.
  6127. * If filter_in_TX_MPDU_START = 1 it is recommended
  6128. * to set this bit.
  6129. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6130. * If packet_type_enable_flags is '1' for DATA type,
  6131. * monitor will ignore this bit and allow this TLV.
  6132. * If packet_type_enable_flags is '0' for DATA type,
  6133. * monitor will use this bit to enable/disable logging
  6134. * of this TLV.
  6135. * If filter_in_TX_MPDU_START = 1 it is recommended
  6136. * to set this bit.
  6137. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6138. * If packet_type_enable_flags is '1' for MGMT type,
  6139. * monitor will ignore this bit and allow this TLV.
  6140. * If packet_type_enable_flags is '0' for MGMT type,
  6141. * monitor will use this bit to enable/disable logging
  6142. * of this TLV.
  6143. * If filter_in_TX_MSDU_START = 1 it is recommended
  6144. * to set this bit.
  6145. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6146. * If packet_type_enable_flags is '1' for CTRL type,
  6147. * monitor will ignore this bit and allow this TLV.
  6148. * If packet_type_enable_flags is '0' for CTRL type,
  6149. * monitor will use this bit to enable/disable logging
  6150. * of this TLV.
  6151. * If filter_in_TX_MSDU_START = 1 it is recommended
  6152. * to set this bit.
  6153. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6154. * If packet_type_enable_flags is '1' for DATA type,
  6155. * monitor will ignore this bit and allow this TLV.
  6156. * If packet_type_enable_flags is '0' for DATA type,
  6157. * monitor will use this bit to enable/disable logging
  6158. * of this TLV.
  6159. * If filter_in_TX_MSDU_START = 1 it is recommended
  6160. * to set this bit.
  6161. * b'15:31 - rsvd3: Reserved for future use
  6162. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6163. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6164. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6165. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6166. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6167. * - b'8:15 - tx_peer_entry_word_mask:
  6168. * - b'16:23 - tx_queue_ext_word_mask:
  6169. * - b'24:31 - tx_msdu_start_word_mask:
  6170. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6171. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6172. * - b'8:15 - rxpcu_user_setup_word_mask:
  6173. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6174. * MGMT, CTRL, DATA
  6175. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6176. * 0 -> MSDU level logging is enabled
  6177. * (valid only if bit is set in
  6178. * pkt_type_enable_msdu_or_mpdu_logging)
  6179. * 1 -> MPDU level logging is enabled
  6180. * (valid only if bit is set in
  6181. * pkt_type_enable_msdu_or_mpdu_logging)
  6182. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6183. * 0 -> MSDU level logging is enabled
  6184. * (valid only if bit is set in
  6185. * pkt_type_enable_msdu_or_mpdu_logging)
  6186. * 1 -> MPDU level logging is enabled
  6187. * (valid only if bit is set in
  6188. * pkt_type_enable_msdu_or_mpdu_logging)
  6189. * - b'21 - dma_mpdu_data(D) : For DATA
  6190. * 0 -> MSDU level logging is enabled
  6191. * (valid only if bit is set in
  6192. * pkt_type_enable_msdu_or_mpdu_logging)
  6193. * 1 -> MPDU level logging is enabled
  6194. * (valid only if bit is set in
  6195. * pkt_type_enable_msdu_or_mpdu_logging)
  6196. * - b'22:31 - rsvd4 for future use
  6197. */
  6198. PREPACK struct htt_tx_monitor_cfg_t {
  6199. A_UINT32 msg_type: 8,
  6200. pdev_id: 8,
  6201. ring_id: 8,
  6202. status_swap: 1,
  6203. pkt_swap: 1,
  6204. tx_mon_global_en: 1,
  6205. rsvd1: 5;
  6206. A_UINT32 ring_buffer_size: 16,
  6207. config_length_mgmt: 3,
  6208. config_length_ctrl: 3,
  6209. config_length_data: 3,
  6210. rsvd2: 7;
  6211. A_UINT32 pkt_type_enable_flags: 3,
  6212. filter_in_tx_mpdu_start_mgmt: 1,
  6213. filter_in_tx_mpdu_start_ctrl: 1,
  6214. filter_in_tx_mpdu_start_data: 1,
  6215. filter_in_tx_msdu_start_mgmt: 1,
  6216. filter_in_tx_msdu_start_ctrl: 1,
  6217. filter_in_tx_msdu_start_data: 1,
  6218. filter_in_tx_mpdu_end_mgmt: 1,
  6219. filter_in_tx_mpdu_end_ctrl: 1,
  6220. filter_in_tx_mpdu_end_data: 1,
  6221. filter_in_tx_msdu_end_mgmt: 1,
  6222. filter_in_tx_msdu_end_ctrl: 1,
  6223. filter_in_tx_msdu_end_data: 1,
  6224. rsvd3: 17;
  6225. A_UINT32 tlv_filter_mask_in0;
  6226. A_UINT32 tlv_filter_mask_in1;
  6227. A_UINT32 tlv_filter_mask_in2;
  6228. A_UINT32 tlv_filter_mask_in3;
  6229. A_UINT32 tx_fes_setup_word_mask: 8,
  6230. tx_peer_entry_word_mask: 8,
  6231. tx_queue_ext_word_mask: 8,
  6232. tx_msdu_start_word_mask: 8;
  6233. A_UINT32 pcu_ppdu_setup_word_mask;
  6234. A_UINT32 tx_mpdu_start_word_mask: 8,
  6235. rxpcu_user_setup_word_mask: 8,
  6236. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6237. dma_mpdu_mgmt: 1,
  6238. dma_mpdu_ctrl: 1,
  6239. dma_mpdu_data: 1,
  6240. rsvd4: 10;
  6241. } POSTPACK;
  6242. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6243. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6244. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6245. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6246. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6247. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6248. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6249. do { \
  6250. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6251. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6252. } while (0)
  6253. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6254. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6255. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6256. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6257. HTT_TX_MONITOR_CFG_RING_ID_S)
  6258. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6259. do { \
  6260. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6261. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6262. } while (0)
  6263. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6264. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6265. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6266. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6267. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6268. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6269. do { \
  6270. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6271. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6272. } while (0)
  6273. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6274. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6275. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6276. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6277. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6278. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6279. do { \
  6280. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6281. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6282. } while (0)
  6283. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6284. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6285. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6286. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6287. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6288. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6289. do { \
  6290. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6291. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6292. } while (0)
  6293. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6294. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6295. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6296. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6297. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6298. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6299. do { \
  6300. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6301. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6302. } while (0)
  6303. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6304. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6305. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6306. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6307. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6308. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6309. do { \
  6310. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6311. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6312. } while (0)
  6313. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6314. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6315. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6316. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6317. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6318. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6319. do { \
  6320. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6321. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6322. } while (0)
  6323. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6324. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6325. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6326. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6327. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6328. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6329. do { \
  6330. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6331. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6332. } while (0)
  6333. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6334. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6335. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6336. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6337. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6338. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6339. do { \
  6340. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6341. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6342. } while (0)
  6343. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6344. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6345. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6346. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6347. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6348. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6349. do { \
  6350. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6351. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6352. } while (0)
  6353. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6354. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6355. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6356. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6357. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6358. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6359. do { \
  6360. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6361. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6362. } while (0)
  6363. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6364. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6365. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6366. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6367. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6368. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6369. do { \
  6370. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6371. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6372. } while (0)
  6373. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6374. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6375. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6376. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6377. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6378. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6379. do { \
  6380. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6381. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6382. } while (0)
  6383. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6384. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6385. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6386. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6387. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6388. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6389. do { \
  6390. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6391. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6392. } while (0)
  6393. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6394. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6395. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6396. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6397. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6398. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6399. do { \
  6400. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6401. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6402. } while (0)
  6403. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6404. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6405. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6406. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6407. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6408. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6409. do { \
  6410. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6411. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6412. } while (0)
  6413. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6414. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6415. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6416. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6417. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6418. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6419. do { \
  6420. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6421. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6422. } while (0)
  6423. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6424. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6425. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6426. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6427. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6428. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6429. do { \
  6430. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6431. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6432. } while (0)
  6433. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6434. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6435. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6436. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6437. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6438. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6439. do { \
  6440. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6441. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6442. } while (0)
  6443. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6444. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6445. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6446. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6447. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6448. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6449. do { \
  6450. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6451. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6452. } while (0)
  6453. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6454. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6455. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6456. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6457. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6458. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6459. do { \
  6460. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6461. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6462. } while (0)
  6463. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6464. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6465. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6466. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6467. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6468. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6469. do { \
  6470. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6471. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6472. } while (0)
  6473. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6474. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6475. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6476. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6477. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6478. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6479. do { \
  6480. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6481. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6482. } while (0)
  6483. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6484. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6485. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6486. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6487. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6488. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6489. do { \
  6490. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6491. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6492. } while (0)
  6493. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6494. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6495. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6496. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6497. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6498. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6499. do { \
  6500. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6501. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6502. } while (0)
  6503. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6504. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6505. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6506. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6507. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6508. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6509. do { \
  6510. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6511. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6512. } while (0)
  6513. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6514. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6515. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6516. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6517. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6518. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6519. do { \
  6520. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6521. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6522. } while (0)
  6523. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6524. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6525. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6526. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6527. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6528. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6529. do { \
  6530. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6531. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6532. } while (0)
  6533. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6534. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6535. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6536. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6537. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6538. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6539. do { \
  6540. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6541. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6542. } while (0)
  6543. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6544. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6545. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6546. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6547. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6548. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6549. do { \
  6550. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6551. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6552. } while (0)
  6553. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6554. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6555. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6556. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6557. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6558. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6559. do { \
  6560. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6561. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6562. } while (0)
  6563. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6564. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6565. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6566. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6567. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6568. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6569. do { \
  6570. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6571. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6572. } while (0)
  6573. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6574. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6575. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6576. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6577. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6578. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6579. do { \
  6580. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6581. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6582. } while (0)
  6583. /*
  6584. * pkt_type_enable_flags
  6585. */
  6586. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6587. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6588. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6589. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6590. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6591. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6592. /*
  6593. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6594. */
  6595. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6596. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6597. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6598. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6599. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6600. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6601. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6602. do { \
  6603. HTT_CHECK_SET_VAL(httsym, value); \
  6604. (word) |= (value) << httsym##_S; \
  6605. } while (0)
  6606. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6607. (((word) & httsym##_M) >> httsym##_S)
  6608. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6609. * type -> MGMT, CTRL, DATA*/
  6610. #define htt_tx_ring_pkt_type_set( \
  6611. word, mode, type, val) \
  6612. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6613. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6614. #define htt_tx_ring_pkt_type_get( \
  6615. word, mode, type) \
  6616. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6617. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6618. /* Definition to filter in TLVs */
  6619. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6620. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6621. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6622. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6623. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6624. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6625. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6626. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6627. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6628. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6629. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6630. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6631. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6632. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6633. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6634. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6635. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6636. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6637. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6638. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6639. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6640. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6641. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6642. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6643. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6644. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6645. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6646. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6647. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6648. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6649. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6650. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6651. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6652. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6653. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6654. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6655. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6656. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6657. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6658. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6659. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6660. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6661. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6662. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6663. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6664. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6665. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6666. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6667. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6668. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6669. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6670. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6671. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6672. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6673. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6674. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6675. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6676. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6677. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6678. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6679. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6680. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  6681. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  6682. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  6683. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  6684. do { \
  6685. HTT_CHECK_SET_VAL(httsym, enable); \
  6686. (word) |= (enable) << httsym##_S; \
  6687. } while (0)
  6688. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  6689. (((word) & httsym##_M) >> httsym##_S)
  6690. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  6691. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  6692. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  6693. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  6694. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  6695. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  6696. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  6697. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  6698. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  6699. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  6700. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  6701. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  6702. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  6703. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  6704. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  6705. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  6706. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  6707. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  6708. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  6709. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  6710. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  6711. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  6712. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  6713. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  6714. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  6715. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  6716. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  6717. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  6718. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  6719. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  6720. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  6721. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  6722. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  6723. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  6724. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  6725. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  6726. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  6727. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  6728. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  6729. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  6730. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  6731. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  6732. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  6733. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  6734. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  6735. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  6736. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  6737. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  6738. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  6739. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  6740. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  6741. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  6742. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  6743. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  6744. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  6745. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  6746. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  6747. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  6748. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  6749. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  6750. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  6751. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  6752. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  6753. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  6754. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  6755. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  6756. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  6757. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  6758. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  6759. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  6760. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  6761. do { \
  6762. HTT_CHECK_SET_VAL(httsym, enable); \
  6763. (word) |= (enable) << httsym##_S; \
  6764. } while (0)
  6765. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  6766. (((word) & httsym##_M) >> httsym##_S)
  6767. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  6768. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  6769. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  6770. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  6771. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  6772. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  6773. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  6774. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  6775. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  6776. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  6777. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  6778. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  6779. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  6780. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  6781. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  6782. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  6783. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  6784. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  6785. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  6786. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  6787. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  6788. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  6789. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  6790. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  6791. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  6792. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  6793. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  6794. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  6795. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  6796. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  6797. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  6798. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  6799. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  6800. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  6801. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  6802. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  6803. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  6804. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  6805. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  6806. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  6807. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  6808. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  6809. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  6810. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  6811. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  6812. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  6813. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  6814. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  6815. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  6816. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  6817. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  6818. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  6819. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  6820. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  6821. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  6822. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  6823. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  6824. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  6825. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  6826. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  6827. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  6828. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  6829. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  6830. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  6831. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  6832. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  6833. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  6834. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  6835. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  6836. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  6837. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  6838. do { \
  6839. HTT_CHECK_SET_VAL(httsym, enable); \
  6840. (word) |= (enable) << httsym##_S; \
  6841. } while (0)
  6842. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  6843. (((word) & httsym##_M) >> httsym##_S)
  6844. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  6845. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  6846. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  6847. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  6848. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  6849. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  6850. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  6851. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  6852. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  6853. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  6854. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  6855. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  6856. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  6857. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  6858. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  6859. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  6860. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  6861. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  6862. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  6863. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  6864. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  6865. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  6866. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  6867. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  6868. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  6869. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  6870. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  6871. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  6872. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  6873. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  6874. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  6875. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  6876. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  6877. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  6878. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  6879. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  6880. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  6881. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  6882. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  6883. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  6884. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  6885. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  6886. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  6887. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  6888. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  6889. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  6890. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  6891. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  6892. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  6893. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  6894. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  6895. do { \
  6896. HTT_CHECK_SET_VAL(httsym, enable); \
  6897. (word) |= (enable) << httsym##_S; \
  6898. } while (0)
  6899. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  6900. (((word) & httsym##_M) >> httsym##_S)
  6901. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  6902. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  6903. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  6904. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  6905. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  6906. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  6907. /**
  6908. * @brief host --> target Receive Flow Steering configuration message definition
  6909. *
  6910. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  6911. *
  6912. * host --> target Receive Flow Steering configuration message definition.
  6913. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  6914. * The reason for this is we want RFS to be configured and ready before MAC
  6915. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  6916. *
  6917. * |31 24|23 16|15 9|8|7 0|
  6918. * |----------------+----------------+----------------+----------------|
  6919. * | reserved |E| msg type |
  6920. * |-------------------------------------------------------------------|
  6921. * Where E = RFS enable flag
  6922. *
  6923. * The RFS_CONFIG message consists of a single 4-byte word.
  6924. *
  6925. * Header fields:
  6926. * - MSG_TYPE
  6927. * Bits 7:0
  6928. * Purpose: identifies this as a RFS config msg
  6929. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  6930. * - RFS_CONFIG
  6931. * Bit 8
  6932. * Purpose: Tells target whether to enable (1) or disable (0)
  6933. * flow steering feature when sending rx indication messages to host
  6934. */
  6935. #define HTT_H2T_RFS_CONFIG_M 0x100
  6936. #define HTT_H2T_RFS_CONFIG_S 8
  6937. #define HTT_RX_RFS_CONFIG_GET(_var) \
  6938. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  6939. HTT_H2T_RFS_CONFIG_S)
  6940. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  6941. do { \
  6942. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  6943. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  6944. } while (0)
  6945. #define HTT_RFS_CFG_REQ_BYTES 4
  6946. /**
  6947. * @brief host -> target FW extended statistics request
  6948. *
  6949. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  6950. *
  6951. * @details
  6952. * The following field definitions describe the format of the HTT host
  6953. * to target FW extended stats retrieve message.
  6954. * The message specifies the type of stats the host wants to retrieve.
  6955. *
  6956. * |31 24|23 16|15 8|7 0|
  6957. * |-----------------------------------------------------------|
  6958. * | reserved | stats type | pdev_mask | msg type |
  6959. * |-----------------------------------------------------------|
  6960. * | config param [0] |
  6961. * |-----------------------------------------------------------|
  6962. * | config param [1] |
  6963. * |-----------------------------------------------------------|
  6964. * | config param [2] |
  6965. * |-----------------------------------------------------------|
  6966. * | config param [3] |
  6967. * |-----------------------------------------------------------|
  6968. * | reserved |
  6969. * |-----------------------------------------------------------|
  6970. * | cookie LSBs |
  6971. * |-----------------------------------------------------------|
  6972. * | cookie MSBs |
  6973. * |-----------------------------------------------------------|
  6974. * Header fields:
  6975. * - MSG_TYPE
  6976. * Bits 7:0
  6977. * Purpose: identifies this is a extended stats upload request message
  6978. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  6979. * - PDEV_MASK
  6980. * Bits 8:15
  6981. * Purpose: identifies the mask of PDEVs to retrieve stats from
  6982. * Value: This is a overloaded field, refer to usage and interpretation of
  6983. * PDEV in interface document.
  6984. * Bit 8 : Reserved for SOC stats
  6985. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  6986. * Indicates MACID_MASK in DBS
  6987. * - STATS_TYPE
  6988. * Bits 23:16
  6989. * Purpose: identifies which FW statistics to upload
  6990. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  6991. * - Reserved
  6992. * Bits 31:24
  6993. * - CONFIG_PARAM [0]
  6994. * Bits 31:0
  6995. * Purpose: give an opaque configuration value to the specified stats type
  6996. * Value: stats-type specific configuration value
  6997. * Refer to htt_stats.h for interpretation for each stats sub_type
  6998. * - CONFIG_PARAM [1]
  6999. * Bits 31:0
  7000. * Purpose: give an opaque configuration value to the specified stats type
  7001. * Value: stats-type specific configuration value
  7002. * Refer to htt_stats.h for interpretation for each stats sub_type
  7003. * - CONFIG_PARAM [2]
  7004. * Bits 31:0
  7005. * Purpose: give an opaque configuration value to the specified stats type
  7006. * Value: stats-type specific configuration value
  7007. * Refer to htt_stats.h for interpretation for each stats sub_type
  7008. * - CONFIG_PARAM [3]
  7009. * Bits 31:0
  7010. * Purpose: give an opaque configuration value to the specified stats type
  7011. * Value: stats-type specific configuration value
  7012. * Refer to htt_stats.h for interpretation for each stats sub_type
  7013. * - Reserved [31:0] for future use.
  7014. * - COOKIE_LSBS
  7015. * Bits 31:0
  7016. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7017. * message with its preceding host->target stats request message.
  7018. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7019. * - COOKIE_MSBS
  7020. * Bits 31:0
  7021. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7022. * message with its preceding host->target stats request message.
  7023. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7024. */
  7025. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7026. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7027. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7028. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7029. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7030. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7031. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7032. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7033. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7034. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7035. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7036. do { \
  7037. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7038. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7039. } while (0)
  7040. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7041. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7042. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7043. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7044. do { \
  7045. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7046. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7047. } while (0)
  7048. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7049. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7050. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7051. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7052. do { \
  7053. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7054. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7055. } while (0)
  7056. /**
  7057. * @brief host -> target FW streaming statistics request
  7058. *
  7059. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7060. *
  7061. * @details
  7062. * The following field definitions describe the format of the HTT host
  7063. * to target message that requests the target to start or stop producing
  7064. * ongoing stats of the specified type.
  7065. *
  7066. * |31|30 |23 16|15 8|7 0|
  7067. * |-----------------------------------------------------------|
  7068. * |EN| reserved | stats type | reserved | msg type |
  7069. * |-----------------------------------------------------------|
  7070. * | config param [0] |
  7071. * |-----------------------------------------------------------|
  7072. * | config param [1] |
  7073. * |-----------------------------------------------------------|
  7074. * | config param [2] |
  7075. * |-----------------------------------------------------------|
  7076. * | config param [3] |
  7077. * |-----------------------------------------------------------|
  7078. * Where:
  7079. * - EN is an enable/disable flag
  7080. * Header fields:
  7081. * - MSG_TYPE
  7082. * Bits 7:0
  7083. * Purpose: identifies this is a streaming stats upload request message
  7084. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7085. * - STATS_TYPE
  7086. * Bits 23:16
  7087. * Purpose: identifies which FW statistics to upload
  7088. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7089. * Only the htt_dbg_ext_stats_type values identified as streaming
  7090. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7091. * - ENABLE
  7092. * Bit 31
  7093. * Purpose: enable/disable the target's ongoing stats of the specified type
  7094. * Value:
  7095. * 0 - disable ongoing production of the specified stats type
  7096. * 1 - enable ongoing production of the specified stats type
  7097. * - CONFIG_PARAM [0]
  7098. * Bits 31:0
  7099. * Purpose: give an opaque configuration value to the specified stats type
  7100. * Value: stats-type specific configuration value
  7101. * Refer to htt_stats.h for interpretation for each stats sub_type
  7102. * - CONFIG_PARAM [1]
  7103. * Bits 31:0
  7104. * Purpose: give an opaque configuration value to the specified stats type
  7105. * Value: stats-type specific configuration value
  7106. * Refer to htt_stats.h for interpretation for each stats sub_type
  7107. * - CONFIG_PARAM [2]
  7108. * Bits 31:0
  7109. * Purpose: give an opaque configuration value to the specified stats type
  7110. * Value: stats-type specific configuration value
  7111. * Refer to htt_stats.h for interpretation for each stats sub_type
  7112. * - CONFIG_PARAM [3]
  7113. * Bits 31:0
  7114. * Purpose: give an opaque configuration value to the specified stats type
  7115. * Value: stats-type specific configuration value
  7116. * Refer to htt_stats.h for interpretation for each stats sub_type
  7117. */
  7118. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7119. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7120. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7121. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7122. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7123. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7124. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7125. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7126. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7127. do { \
  7128. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7129. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7130. } while (0)
  7131. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7132. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7133. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7134. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7135. do { \
  7136. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7137. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7138. } while (0)
  7139. /**
  7140. * @brief host -> target FW PPDU_STATS request message
  7141. *
  7142. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7143. *
  7144. * @details
  7145. * The following field definitions describe the format of the HTT host
  7146. * to target FW for PPDU_STATS_CFG msg.
  7147. * The message allows the host to configure the PPDU_STATS_IND messages
  7148. * produced by the target.
  7149. *
  7150. * |31 24|23 16|15 8|7 0|
  7151. * |-----------------------------------------------------------|
  7152. * | REQ bit mask | pdev_mask | msg type |
  7153. * |-----------------------------------------------------------|
  7154. * Header fields:
  7155. * - MSG_TYPE
  7156. * Bits 7:0
  7157. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7158. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7159. * - PDEV_MASK
  7160. * Bits 8:15
  7161. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7162. * Value: This is a overloaded field, refer to usage and interpretation of
  7163. * PDEV in interface document.
  7164. * Bit 8 : Reserved for SOC stats
  7165. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7166. * Indicates MACID_MASK in DBS
  7167. * - REQ_TLV_BIT_MASK
  7168. * Bits 16:31
  7169. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7170. * needs to be included in the target's PPDU_STATS_IND messages.
  7171. * Value: refer htt_ppdu_stats_tlv_tag_t
  7172. *
  7173. */
  7174. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7175. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7176. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7177. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7178. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7179. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7180. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7181. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7182. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7183. do { \
  7184. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7185. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7186. } while (0)
  7187. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7188. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7189. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7190. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7191. do { \
  7192. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7193. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7194. } while (0)
  7195. /**
  7196. * @brief Host-->target HTT RX FSE setup message
  7197. *
  7198. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7199. *
  7200. * @details
  7201. * Through this message, the host will provide details of the flow tables
  7202. * in host DDR along with hash keys.
  7203. * This message can be sent per SOC or per PDEV, which is differentiated
  7204. * by pdev id values.
  7205. * The host will allocate flow search table and sends table size,
  7206. * physical DMA address of flow table, and hash keys to firmware to
  7207. * program into the RXOLE FSE HW block.
  7208. *
  7209. * The following field definitions describe the format of the RX FSE setup
  7210. * message sent from the host to target
  7211. *
  7212. * Header fields:
  7213. * dword0 - b'7:0 - msg_type: This will be set to
  7214. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7215. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7216. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7217. * pdev's LMAC ring.
  7218. * b'31:16 - reserved : Reserved for future use
  7219. * dword1 - b'19:0 - number of records: This field indicates the number of
  7220. * entries in the flow table. For example: 8k number of
  7221. * records is equivalent to
  7222. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7223. * b'27:20 - max search: This field specifies the skid length to FSE
  7224. * parser HW module whenever match is not found at the
  7225. * exact index pointed by hash.
  7226. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7227. * Refer htt_ip_da_sa_prefix below for more details.
  7228. * b'31:30 - reserved: Reserved for future use
  7229. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7230. * table allocated by host in DDR
  7231. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7232. * table allocated by host in DDR
  7233. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7234. * entry hashing
  7235. *
  7236. *
  7237. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7238. * |---------------------------------------------------------------|
  7239. * | reserved | pdev_id | MSG_TYPE |
  7240. * |---------------------------------------------------------------|
  7241. * |resvd|IPDSA| max_search | Number of records |
  7242. * |---------------------------------------------------------------|
  7243. * | base address lo |
  7244. * |---------------------------------------------------------------|
  7245. * | base address high |
  7246. * |---------------------------------------------------------------|
  7247. * | toeplitz key 31_0 |
  7248. * |---------------------------------------------------------------|
  7249. * | toeplitz key 63_32 |
  7250. * |---------------------------------------------------------------|
  7251. * | toeplitz key 95_64 |
  7252. * |---------------------------------------------------------------|
  7253. * | toeplitz key 127_96 |
  7254. * |---------------------------------------------------------------|
  7255. * | toeplitz key 159_128 |
  7256. * |---------------------------------------------------------------|
  7257. * | toeplitz key 191_160 |
  7258. * |---------------------------------------------------------------|
  7259. * | toeplitz key 223_192 |
  7260. * |---------------------------------------------------------------|
  7261. * | toeplitz key 255_224 |
  7262. * |---------------------------------------------------------------|
  7263. * | toeplitz key 287_256 |
  7264. * |---------------------------------------------------------------|
  7265. * | reserved | toeplitz key 314_288(26:0 bits) |
  7266. * |---------------------------------------------------------------|
  7267. * where:
  7268. * IPDSA = ip_da_sa
  7269. */
  7270. /**
  7271. * @brief: htt_ip_da_sa_prefix
  7272. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7273. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7274. * documentation per RFC3849
  7275. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7276. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7277. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7278. */
  7279. enum htt_ip_da_sa_prefix {
  7280. HTT_RX_IPV6_20010db8,
  7281. HTT_RX_IPV4_MAPPED_IPV6,
  7282. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7283. HTT_RX_IPV6_64FF9B,
  7284. };
  7285. /**
  7286. * @brief Host-->target HTT RX FISA configure and enable
  7287. *
  7288. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7289. *
  7290. * @details
  7291. * The host will send this command down to configure and enable the FISA
  7292. * operational params.
  7293. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7294. * register.
  7295. * Should configure both the MACs.
  7296. *
  7297. * dword0 - b'7:0 - msg_type:
  7298. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7299. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7300. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7301. * pdev's LMAC ring.
  7302. * b'31:16 - reserved : Reserved for future use
  7303. *
  7304. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7305. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7306. * packets. 1 flow search will be skipped
  7307. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7308. * tcp,udp packets
  7309. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7310. * calculation
  7311. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7312. * calculation
  7313. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7314. * calculation
  7315. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7316. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7317. * length
  7318. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7319. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7320. * length
  7321. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7322. * num jump
  7323. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7324. * num jump
  7325. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7326. * data type switch has happend for MPDU Sequence num jump
  7327. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7328. * for MPDU Sequence num jump
  7329. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7330. * for decrypt errors
  7331. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7332. * while aggregating a msdu
  7333. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7334. * The aggregation is done until (number of MSDUs aggregated
  7335. * < LIMIT + 1)
  7336. * b'31:18 - Reserved
  7337. *
  7338. * fisa_control_value - 32bit value FW can write to register
  7339. *
  7340. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7341. * Threshold value for FISA timeout (units are microseconds).
  7342. * When the global timestamp exceeds this threshold, FISA
  7343. * aggregation will be restarted.
  7344. * A value of 0 means timeout is disabled.
  7345. * Compare the threshold register with timestamp field in
  7346. * flow entry to generate timeout for the flow.
  7347. *
  7348. * |31 18 |17 16|15 8|7 0|
  7349. * |-------------------------------------------------------------|
  7350. * | reserved | pdev_mask | msg type |
  7351. * |-------------------------------------------------------------|
  7352. * | reserved | FISA_CTRL |
  7353. * |-------------------------------------------------------------|
  7354. * | FISA_TIMEOUT_THRESH |
  7355. * |-------------------------------------------------------------|
  7356. */
  7357. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7358. A_UINT32 msg_type:8,
  7359. pdev_id:8,
  7360. reserved0:16;
  7361. /**
  7362. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7363. * [17:0]
  7364. */
  7365. union {
  7366. /*
  7367. * fisa_control_bits structure is deprecated.
  7368. * Please use fisa_control_bits_v2 going forward.
  7369. */
  7370. struct {
  7371. A_UINT32 fisa_enable: 1,
  7372. ipsec_skip_search: 1,
  7373. nontcp_skip_search: 1,
  7374. add_ipv4_fixed_hdr_len: 1,
  7375. add_ipv6_fixed_hdr_len: 1,
  7376. add_tcp_fixed_hdr_len: 1,
  7377. add_udp_hdr_len: 1,
  7378. chksum_cum_ip_len_en: 1,
  7379. disable_tid_check: 1,
  7380. disable_ta_check: 1,
  7381. disable_qos_check: 1,
  7382. disable_raw_check: 1,
  7383. disable_decrypt_err_check: 1,
  7384. disable_msdu_drop_check: 1,
  7385. fisa_aggr_limit: 4,
  7386. reserved: 14;
  7387. } fisa_control_bits;
  7388. struct {
  7389. A_UINT32 fisa_enable: 1,
  7390. fisa_aggr_limit: 4,
  7391. reserved: 27;
  7392. } fisa_control_bits_v2;
  7393. A_UINT32 fisa_control_value;
  7394. } u_fisa_control;
  7395. /**
  7396. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7397. * timeout threshold for aggregation. Unit in usec.
  7398. * [31:0]
  7399. */
  7400. A_UINT32 fisa_timeout_threshold;
  7401. } POSTPACK;
  7402. /* DWord 0: pdev-ID */
  7403. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7404. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7405. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7406. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7407. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7408. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7409. do { \
  7410. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7411. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7412. } while (0)
  7413. /* Dword 1: fisa_control_value fisa config */
  7414. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7415. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7416. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7417. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7418. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7419. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7420. do { \
  7421. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7422. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7423. } while (0)
  7424. /* Dword 1: fisa_control_value ipsec_skip_search */
  7425. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7426. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7427. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7428. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7429. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7430. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7431. do { \
  7432. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7433. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7434. } while (0)
  7435. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7436. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7437. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7438. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7439. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7440. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7441. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7442. do { \
  7443. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7444. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7445. } while (0)
  7446. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7447. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7448. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7449. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7450. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7451. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7452. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7453. do { \
  7454. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7455. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7456. } while (0)
  7457. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7458. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7459. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7460. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7461. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7462. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7463. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7464. do { \
  7465. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7466. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7467. } while (0)
  7468. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7469. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7470. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7471. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7472. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7473. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7474. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7475. do { \
  7476. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7477. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7478. } while (0)
  7479. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7480. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7481. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7482. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7483. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7484. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7485. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7486. do { \
  7487. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7488. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7489. } while (0)
  7490. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7491. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7492. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7493. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7494. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7495. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7496. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7497. do { \
  7498. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7499. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7500. } while (0)
  7501. /* Dword 1: fisa_control_value disable_tid_check */
  7502. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7503. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7504. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7505. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7506. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7507. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7508. do { \
  7509. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7510. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7511. } while (0)
  7512. /* Dword 1: fisa_control_value disable_ta_check */
  7513. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7514. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7515. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7516. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7517. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7518. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7519. do { \
  7520. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7521. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7522. } while (0)
  7523. /* Dword 1: fisa_control_value disable_qos_check */
  7524. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7525. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7526. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7527. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7528. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7529. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7530. do { \
  7531. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7532. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7533. } while (0)
  7534. /* Dword 1: fisa_control_value disable_raw_check */
  7535. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7536. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7537. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7538. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7539. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7540. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7541. do { \
  7542. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7543. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7544. } while (0)
  7545. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7546. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7547. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7548. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7549. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7550. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7551. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7552. do { \
  7553. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7554. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7555. } while (0)
  7556. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7557. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7558. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7559. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7560. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7561. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7562. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7563. do { \
  7564. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7565. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7566. } while (0)
  7567. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7568. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7569. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7570. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7571. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7572. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7573. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7574. do { \
  7575. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7576. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7577. } while (0)
  7578. /* Dword 1: fisa_control_value fisa config */
  7579. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7580. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7581. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7582. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7583. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7584. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7585. do { \
  7586. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7587. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7588. } while (0)
  7589. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7590. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7591. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7592. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7593. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7594. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7595. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7596. do { \
  7597. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7598. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7599. } while (0)
  7600. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7601. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7602. pdev_id:8,
  7603. reserved0:16;
  7604. A_UINT32 num_records:20,
  7605. max_search:8,
  7606. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7607. reserved1:2;
  7608. A_UINT32 base_addr_lo;
  7609. A_UINT32 base_addr_hi;
  7610. A_UINT32 toeplitz31_0;
  7611. A_UINT32 toeplitz63_32;
  7612. A_UINT32 toeplitz95_64;
  7613. A_UINT32 toeplitz127_96;
  7614. A_UINT32 toeplitz159_128;
  7615. A_UINT32 toeplitz191_160;
  7616. A_UINT32 toeplitz223_192;
  7617. A_UINT32 toeplitz255_224;
  7618. A_UINT32 toeplitz287_256;
  7619. A_UINT32 toeplitz314_288:27,
  7620. reserved2:5;
  7621. } POSTPACK;
  7622. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7623. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7624. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7625. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7626. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7627. /* DWORD 0: Pdev ID */
  7628. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7629. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7630. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7631. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7632. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7633. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7634. do { \
  7635. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7636. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7637. } while (0)
  7638. /* DWORD 1:num of records */
  7639. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7640. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7641. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7642. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7643. HTT_RX_FSE_SETUP_NUM_REC_S)
  7644. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7645. do { \
  7646. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7647. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7648. } while (0)
  7649. /* DWORD 1:max_search */
  7650. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7651. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7652. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7653. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7654. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7655. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7656. do { \
  7657. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7658. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7659. } while (0)
  7660. /* DWORD 1:ip_da_sa prefix */
  7661. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7662. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7663. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7664. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7665. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7666. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7667. do { \
  7668. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7669. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7670. } while (0)
  7671. /* DWORD 2: Base Address LO */
  7672. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7673. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7674. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7675. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7676. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7677. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7678. do { \
  7679. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7680. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  7681. } while (0)
  7682. /* DWORD 3: Base Address High */
  7683. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  7684. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  7685. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  7686. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  7687. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  7688. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  7689. do { \
  7690. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  7691. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  7692. } while (0)
  7693. /* DWORD 4-12: Hash Value */
  7694. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  7695. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  7696. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  7697. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  7698. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  7699. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  7700. do { \
  7701. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  7702. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  7703. } while (0)
  7704. /* DWORD 13: Hash Value 314:288 bits */
  7705. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  7706. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  7707. HTT_RX_FSE_SETUP_HASH_314_288_S)
  7708. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  7709. do { \
  7710. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  7711. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  7712. } while (0)
  7713. /**
  7714. * @brief Host-->target HTT RX FSE operation message
  7715. *
  7716. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  7717. *
  7718. * @details
  7719. * The host will send this Flow Search Engine (FSE) operation message for
  7720. * every flow add/delete operation.
  7721. * The FSE operation includes FSE full cache invalidation or individual entry
  7722. * invalidation.
  7723. * This message can be sent per SOC or per PDEV which is differentiated
  7724. * by pdev id values.
  7725. *
  7726. * |31 16|15 8|7 1|0|
  7727. * |-------------------------------------------------------------|
  7728. * | reserved | pdev_id | MSG_TYPE |
  7729. * |-------------------------------------------------------------|
  7730. * | reserved | operation |I|
  7731. * |-------------------------------------------------------------|
  7732. * | ip_src_addr_31_0 |
  7733. * |-------------------------------------------------------------|
  7734. * | ip_src_addr_63_32 |
  7735. * |-------------------------------------------------------------|
  7736. * | ip_src_addr_95_64 |
  7737. * |-------------------------------------------------------------|
  7738. * | ip_src_addr_127_96 |
  7739. * |-------------------------------------------------------------|
  7740. * | ip_dst_addr_31_0 |
  7741. * |-------------------------------------------------------------|
  7742. * | ip_dst_addr_63_32 |
  7743. * |-------------------------------------------------------------|
  7744. * | ip_dst_addr_95_64 |
  7745. * |-------------------------------------------------------------|
  7746. * | ip_dst_addr_127_96 |
  7747. * |-------------------------------------------------------------|
  7748. * | l4_dst_port | l4_src_port |
  7749. * | (32-bit SPI incase of IPsec) |
  7750. * |-------------------------------------------------------------|
  7751. * | reserved | l4_proto |
  7752. * |-------------------------------------------------------------|
  7753. *
  7754. * where I is 1-bit ipsec_valid.
  7755. *
  7756. * The following field definitions describe the format of the RX FSE operation
  7757. * message sent from the host to target for every add/delete flow entry to flow
  7758. * table.
  7759. *
  7760. * Header fields:
  7761. * dword0 - b'7:0 - msg_type: This will be set to
  7762. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  7763. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7764. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7765. * specified pdev's LMAC ring.
  7766. * b'31:16 - reserved : Reserved for future use
  7767. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  7768. * (Internet Protocol Security).
  7769. * IPsec describes the framework for providing security at
  7770. * IP layer. IPsec is defined for both versions of IP:
  7771. * IPV4 and IPV6.
  7772. * Please refer to htt_rx_flow_proto enumeration below for
  7773. * more info.
  7774. * ipsec_valid = 1 for IPSEC packets
  7775. * ipsec_valid = 0 for IP Packets
  7776. * b'7:1 - operation: This indicates types of FSE operation.
  7777. * Refer to htt_rx_fse_operation enumeration:
  7778. * 0 - No Cache Invalidation required
  7779. * 1 - Cache invalidate only one entry given by IP
  7780. * src/dest address at DWORD[2:9]
  7781. * 2 - Complete FSE Cache Invalidation
  7782. * 3 - FSE Disable
  7783. * 4 - FSE Enable
  7784. * b'31:8 - reserved: Reserved for future use
  7785. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  7786. * for per flow addition/deletion
  7787. * For IPV4 src/dest addresses, the first A_UINT32 is used
  7788. * and the subsequent 3 A_UINT32 will be padding bytes.
  7789. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  7790. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  7791. * from 0 to 65535 but only 0 to 1023 are designated as
  7792. * well-known ports. Refer to [RFC1700] for more details.
  7793. * This field is valid only if
  7794. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7795. * - L4 dest port (31:16): 16-bit Destination Port numbers
  7796. * range from 0 to 65535 but only 0 to 1023 are designated
  7797. * as well-known ports. Refer to [RFC1700] for more details.
  7798. * This field is valid only if
  7799. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7800. * - SPI (31:0): Security Parameters Index is an
  7801. * identification tag added to the header while using IPsec
  7802. * for tunneling the IP traffici.
  7803. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  7804. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  7805. * Assigned Internet Protocol Numbers.
  7806. * l4_proto numbers for standard protocol like UDP/TCP
  7807. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  7808. * l4_proto = 17 for UDP etc.
  7809. * b'31:8 - reserved: Reserved for future use.
  7810. *
  7811. */
  7812. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  7813. A_UINT32 msg_type:8,
  7814. pdev_id:8,
  7815. reserved0:16;
  7816. A_UINT32 ipsec_valid:1,
  7817. operation:7,
  7818. reserved1:24;
  7819. A_UINT32 ip_src_addr_31_0;
  7820. A_UINT32 ip_src_addr_63_32;
  7821. A_UINT32 ip_src_addr_95_64;
  7822. A_UINT32 ip_src_addr_127_96;
  7823. A_UINT32 ip_dest_addr_31_0;
  7824. A_UINT32 ip_dest_addr_63_32;
  7825. A_UINT32 ip_dest_addr_95_64;
  7826. A_UINT32 ip_dest_addr_127_96;
  7827. union {
  7828. A_UINT32 spi;
  7829. struct {
  7830. A_UINT32 l4_src_port:16,
  7831. l4_dest_port:16;
  7832. } ip;
  7833. } u;
  7834. A_UINT32 l4_proto:8,
  7835. reserved:24;
  7836. } POSTPACK;
  7837. /**
  7838. * @brief Host-->target HTT RX Full monitor mode register configuration message
  7839. *
  7840. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  7841. *
  7842. * @details
  7843. * The host will send this Full monitor mode register configuration message.
  7844. * This message can be sent per SOC or per PDEV which is differentiated
  7845. * by pdev id values.
  7846. *
  7847. * |31 16|15 11|10 8|7 3|2|1|0|
  7848. * |-------------------------------------------------------------|
  7849. * | reserved | pdev_id | MSG_TYPE |
  7850. * |-------------------------------------------------------------|
  7851. * | reserved |Release Ring |N|Z|E|
  7852. * |-------------------------------------------------------------|
  7853. *
  7854. * where E is 1-bit full monitor mode enable/disable.
  7855. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  7856. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  7857. *
  7858. * The following field definitions describe the format of the full monitor
  7859. * mode configuration message sent from the host to target for each pdev.
  7860. *
  7861. * Header fields:
  7862. * dword0 - b'7:0 - msg_type: This will be set to
  7863. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  7864. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7865. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7866. * specified pdev's LMAC ring.
  7867. * b'31:16 - reserved : Reserved for future use.
  7868. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  7869. * monitor mode rxdma register is to be enabled or disabled.
  7870. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  7871. * additional descriptors at ppdu end for zero mpdus
  7872. * enabled or disabled.
  7873. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  7874. * additional descriptors at ppdu end for non zero mpdus
  7875. * enabled or disabled.
  7876. * b'10:3 - release_ring: This indicates the destination ring
  7877. * selection for the descriptor at the end of PPDU
  7878. * 0 - REO ring select
  7879. * 1 - FW ring select
  7880. * 2 - SW ring select
  7881. * 3 - Release ring select
  7882. * Refer to htt_rx_full_mon_release_ring.
  7883. * b'31:11 - reserved for future use
  7884. */
  7885. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  7886. A_UINT32 msg_type:8,
  7887. pdev_id:8,
  7888. reserved0:16;
  7889. A_UINT32 full_monitor_mode_enable:1,
  7890. addnl_descs_zero_mpdus_end:1,
  7891. addnl_descs_non_zero_mpdus_end:1,
  7892. release_ring:8,
  7893. reserved1:21;
  7894. } POSTPACK;
  7895. /**
  7896. * Enumeration for full monitor mode destination ring select
  7897. * 0 - REO destination ring select
  7898. * 1 - FW destination ring select
  7899. * 2 - SW destination ring select
  7900. * 3 - Release destination ring select
  7901. */
  7902. enum htt_rx_full_mon_release_ring {
  7903. HTT_RX_MON_RING_REO,
  7904. HTT_RX_MON_RING_FW,
  7905. HTT_RX_MON_RING_SW,
  7906. HTT_RX_MON_RING_RELEASE,
  7907. };
  7908. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  7909. /* DWORD 0: Pdev ID */
  7910. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  7911. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  7912. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  7913. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  7914. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  7915. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  7916. do { \
  7917. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  7918. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  7919. } while (0)
  7920. /* DWORD 1:ENABLE */
  7921. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  7922. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  7923. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  7924. do { \
  7925. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  7926. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  7927. } while (0)
  7928. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  7929. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  7930. /* DWORD 1:ZERO_MPDU */
  7931. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  7932. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  7933. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  7934. do { \
  7935. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  7936. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  7937. } while (0)
  7938. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  7939. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  7940. /* DWORD 1:NON_ZERO_MPDU */
  7941. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  7942. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  7943. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  7944. do { \
  7945. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  7946. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  7947. } while (0)
  7948. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  7949. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  7950. /* DWORD 1:RELEASE_RINGS */
  7951. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  7952. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  7953. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  7954. do { \
  7955. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  7956. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  7957. } while (0)
  7958. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  7959. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  7960. /**
  7961. * Enumeration for IP Protocol or IPSEC Protocol
  7962. * IPsec describes the framework for providing security at IP layer.
  7963. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  7964. */
  7965. enum htt_rx_flow_proto {
  7966. HTT_RX_FLOW_IP_PROTO,
  7967. HTT_RX_FLOW_IPSEC_PROTO,
  7968. };
  7969. /**
  7970. * Enumeration for FSE Cache Invalidation
  7971. * 0 - No Cache Invalidation required
  7972. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  7973. * 2 - Complete FSE Cache Invalidation
  7974. * 3 - FSE Disable
  7975. * 4 - FSE Enable
  7976. */
  7977. enum htt_rx_fse_operation {
  7978. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  7979. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  7980. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  7981. HTT_RX_FSE_DISABLE,
  7982. HTT_RX_FSE_ENABLE,
  7983. };
  7984. /* DWORD 0: Pdev ID */
  7985. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  7986. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  7987. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  7988. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  7989. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  7990. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  7991. do { \
  7992. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  7993. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  7994. } while (0)
  7995. /* DWORD 1:IP PROTO or IPSEC */
  7996. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  7997. #define HTT_RX_FSE_IPSEC_VALID_S 0
  7998. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  7999. do { \
  8000. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8001. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8002. } while (0)
  8003. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8004. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8005. /* DWORD 1:FSE Operation */
  8006. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8007. #define HTT_RX_FSE_OPERATION_S 1
  8008. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8009. do { \
  8010. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8011. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8012. } while (0)
  8013. #define HTT_RX_FSE_OPERATION_GET(word) \
  8014. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8015. /* DWORD 2-9:IP Address */
  8016. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8017. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8018. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8019. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8020. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8021. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8022. do { \
  8023. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8024. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8025. } while (0)
  8026. /* DWORD 10:Source Port Number */
  8027. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8028. #define HTT_RX_FSE_SOURCEPORT_S 0
  8029. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8030. do { \
  8031. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8032. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8033. } while (0)
  8034. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8035. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8036. /* DWORD 11:Destination Port Number */
  8037. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8038. #define HTT_RX_FSE_DESTPORT_S 16
  8039. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8040. do { \
  8041. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8042. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8043. } while (0)
  8044. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8045. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8046. /* DWORD 10-11:SPI (In case of IPSEC) */
  8047. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8048. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8049. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8050. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8051. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8052. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8053. do { \
  8054. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8055. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8056. } while (0)
  8057. /* DWORD 12:L4 PROTO */
  8058. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8059. #define HTT_RX_FSE_L4_PROTO_S 0
  8060. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8061. do { \
  8062. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8063. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8064. } while (0)
  8065. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8066. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8067. /**
  8068. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8069. *
  8070. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8071. *
  8072. * |31 24|23 |15 8|7 2|1|0|
  8073. * |----------------+----------------+----------------+----------------|
  8074. * | reserved | pdev_id | msg_type |
  8075. * |---------------------------------+----------------+----------------|
  8076. * | reserved |E|F|
  8077. * |---------------------------------+----------------+----------------|
  8078. * Where E = Configure the target to provide the 3-tuple hash value in
  8079. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8080. * F = Configure the target to provide the 3-tuple hash value in
  8081. * flow_id_toeplitz field of rx_msdu_start tlv
  8082. *
  8083. * The following field definitions describe the format of the 3 tuple hash value
  8084. * message sent from the host to target as part of initialization sequence.
  8085. *
  8086. * Header fields:
  8087. * dword0 - b'7:0 - msg_type: This will be set to
  8088. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8089. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8090. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8091. * specified pdev's LMAC ring.
  8092. * b'31:16 - reserved : Reserved for future use
  8093. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8094. * b'1 - toeplitz_hash_2_or_4_field_enable
  8095. * b'31:2 - reserved : Reserved for future use
  8096. * ---------+------+----------------------------------------------------------
  8097. * bit1 | bit0 | Functionality
  8098. * ---------+------+----------------------------------------------------------
  8099. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8100. * | | in flow_id_toeplitz field
  8101. * ---------+------+----------------------------------------------------------
  8102. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8103. * | | in toeplitz_hash_2_or_4 field
  8104. * ---------+------+----------------------------------------------------------
  8105. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8106. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8107. * ---------+------+----------------------------------------------------------
  8108. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8109. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8110. * | | toeplitz_hash_2_or_4 field
  8111. *----------------------------------------------------------------------------
  8112. */
  8113. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8114. A_UINT32 msg_type :8,
  8115. pdev_id :8,
  8116. reserved0 :16;
  8117. A_UINT32 flow_id_toeplitz_field_enable :1,
  8118. toeplitz_hash_2_or_4_field_enable :1,
  8119. reserved1 :30;
  8120. } POSTPACK;
  8121. /* DWORD0 : pdev_id configuration Macros */
  8122. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8123. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8124. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8125. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8126. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8127. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8128. do { \
  8129. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8130. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8131. } while (0)
  8132. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8133. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8134. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8135. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8136. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8137. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8138. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8139. do { \
  8140. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8141. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8142. } while (0)
  8143. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8144. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8145. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8146. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8147. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8148. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8149. do { \
  8150. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8151. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8152. } while (0)
  8153. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8154. /**
  8155. * @brief host --> target Host PA Address Size
  8156. *
  8157. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8158. *
  8159. * @details
  8160. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8161. * provide the physical start address and size of each of the memory
  8162. * areas within host DDR that the target FW may need to access.
  8163. *
  8164. * For example, the host can use this message to allow the target FW
  8165. * to set up access to the host's pools of TQM link descriptors.
  8166. * The message would appear as follows:
  8167. *
  8168. * |31 24|23 16|15 8|7 0|
  8169. * |----------------+----------------+----------------+----------------|
  8170. * | reserved | num_entries | msg_type |
  8171. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8172. * | mem area 0 size |
  8173. * |----------------+----------------+----------------+----------------|
  8174. * | mem area 0 physical_address_lo |
  8175. * |----------------+----------------+----------------+----------------|
  8176. * | mem area 0 physical_address_hi |
  8177. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8178. * | mem area 1 size |
  8179. * |----------------+----------------+----------------+----------------|
  8180. * | mem area 1 physical_address_lo |
  8181. * |----------------+----------------+----------------+----------------|
  8182. * | mem area 1 physical_address_hi |
  8183. * |----------------+----------------+----------------+----------------|
  8184. * ...
  8185. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8186. * | mem area N size |
  8187. * |----------------+----------------+----------------+----------------|
  8188. * | mem area N physical_address_lo |
  8189. * |----------------+----------------+----------------+----------------|
  8190. * | mem area N physical_address_hi |
  8191. * |----------------+----------------+----------------+----------------|
  8192. *
  8193. * The message is interpreted as follows:
  8194. * dword0 - b'0:7 - msg_type: This will be set to
  8195. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8196. * b'8:15 - number_entries: Indicated the number of host memory
  8197. * areas specified within the remainder of the message
  8198. * b'16:31 - reserved.
  8199. * dword1 - b'0:31 - memory area 0 size in bytes
  8200. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8201. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8202. * and similar for memory area 1 through memory area N.
  8203. */
  8204. PREPACK struct htt_h2t_host_paddr_size {
  8205. A_UINT32 msg_type: 8,
  8206. num_entries: 8,
  8207. reserved: 16;
  8208. } POSTPACK;
  8209. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8210. A_UINT32 size;
  8211. A_UINT32 physical_address_lo;
  8212. A_UINT32 physical_address_hi;
  8213. } POSTPACK;
  8214. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8215. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8216. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8217. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8218. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8219. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8220. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8221. do { \
  8222. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8223. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8224. } while (0)
  8225. /**
  8226. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8227. *
  8228. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8229. *
  8230. * @details
  8231. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8232. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8233. *
  8234. * The message would appear as follows:
  8235. *
  8236. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8237. * |---------------------------------+---+---+----------+-+-----------|
  8238. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8239. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8240. *
  8241. *
  8242. * The message is interpreted as follows:
  8243. * dword0 - b'0:7 - msg_type: This will be set to
  8244. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8245. * b'8 - override bit to drive MSDUs to PPE ring
  8246. * b'9:13 - REO destination ring indication
  8247. * b'14 - Multi buffer msdu override enable bit
  8248. * b'15 - Intra BSS override
  8249. * b'16 - Decap raw override
  8250. * b'17 - Decap Native wifi override
  8251. * b'18 - IP frag override
  8252. * b'19:31 - reserved
  8253. */
  8254. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8255. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8256. override: 1,
  8257. reo_destination_indication: 5,
  8258. multi_buffer_msdu_override_en: 1,
  8259. intra_bss_override: 1,
  8260. decap_raw_override: 1,
  8261. decap_nwifi_override: 1,
  8262. ip_frag_override: 1,
  8263. reserved: 13;
  8264. } POSTPACK;
  8265. /* DWORD 0: Override */
  8266. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8267. #define HTT_PPE_CFG_OVERRIDE_S 8
  8268. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8269. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8270. HTT_PPE_CFG_OVERRIDE_S)
  8271. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8272. do { \
  8273. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8274. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8275. } while (0)
  8276. /* DWORD 0: REO Destination Indication*/
  8277. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8278. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8279. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8280. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8281. HTT_PPE_CFG_REO_DEST_IND_S)
  8282. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8283. do { \
  8284. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8285. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8286. } while (0)
  8287. /* DWORD 0: Multi buffer MSDU override */
  8288. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8289. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8290. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8291. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8292. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8293. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8294. do { \
  8295. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8296. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8297. } while (0)
  8298. /* DWORD 0: Intra BSS override */
  8299. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8300. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8301. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8302. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8303. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8304. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8305. do { \
  8306. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8307. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8308. } while (0)
  8309. /* DWORD 0: Decap RAW override */
  8310. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8311. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8312. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8313. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8314. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8315. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8316. do { \
  8317. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8318. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8319. } while (0)
  8320. /* DWORD 0: Decap NWIFI override */
  8321. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8322. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8323. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8324. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8325. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8326. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8327. do { \
  8328. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8329. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8330. } while (0)
  8331. /* DWORD 0: IP frag override */
  8332. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8333. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8334. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8335. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8336. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8337. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8338. do { \
  8339. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8340. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8341. } while (0)
  8342. /*
  8343. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8344. *
  8345. * @details
  8346. * The following field definitions describe the format of the HTT host
  8347. * to target FW VDEV TX RX stats retrieve message.
  8348. * The message specifies the type of stats the host wants to retrieve.
  8349. *
  8350. * |31 27|26 25|24 17|16|15 8|7 0|
  8351. * |-----------------------------------------------------------|
  8352. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8353. * |-----------------------------------------------------------|
  8354. * | vdev_id lower bitmask |
  8355. * |-----------------------------------------------------------|
  8356. * | vdev_id upper bitmask |
  8357. * |-----------------------------------------------------------|
  8358. * Header fields:
  8359. * Where:
  8360. * dword0 - b'7:0 - msg_type: This will be set to
  8361. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8362. * b'15:8 - pdev id
  8363. * b'16(E) - Enable/Disable the vdev HW stats
  8364. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8365. * b'25:26(R) - Reset stats bits
  8366. * 0: don't reset stats
  8367. * 1: reset stats once
  8368. * 2: reset stats at the start of each periodic interval
  8369. * b'27:31 - reserved for future use
  8370. * dword1 - b'0:31 - vdev_id lower bitmask
  8371. * dword2 - b'0:31 - vdev_id upper bitmask
  8372. */
  8373. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8374. A_UINT32 msg_type :8,
  8375. pdev_id :8,
  8376. enable :1,
  8377. periodic_interval :8,
  8378. reset_stats_bits :2,
  8379. reserved0 :5;
  8380. A_UINT32 vdev_id_lower_bitmask;
  8381. A_UINT32 vdev_id_upper_bitmask;
  8382. } POSTPACK;
  8383. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8384. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8385. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8386. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8387. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8388. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8389. do { \
  8390. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8391. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8392. } while (0)
  8393. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8394. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8395. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8396. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8397. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8398. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8399. do { \
  8400. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8401. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8402. } while (0)
  8403. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8404. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8405. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8406. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8407. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8408. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8409. do { \
  8410. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8411. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8412. } while (0)
  8413. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8414. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8415. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8416. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8417. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8418. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8419. do { \
  8420. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8421. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8422. } while (0)
  8423. /*
  8424. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8425. *
  8426. * @details
  8427. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8428. * the default MSDU queues for one of the TIDs within the specified peer
  8429. * to the specified service class.
  8430. * The TID is indirectly specified - each service class is associated
  8431. * with a TID. All default MSDU queues for this peer-TID will be
  8432. * linked to the service class in question.
  8433. *
  8434. * |31 16|15 8|7 0|
  8435. * |------------------------------+--------------+--------------|
  8436. * | peer ID | svc class ID | msg type |
  8437. * |------------------------------------------------------------|
  8438. * Header fields:
  8439. * dword0 - b'7:0 - msg_type: This will be set to
  8440. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8441. * b'15:8 - service class ID
  8442. * b'31:16 - peer ID
  8443. */
  8444. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8445. A_UINT32 msg_type :8,
  8446. svc_class_id :8,
  8447. peer_id :16;
  8448. } POSTPACK;
  8449. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8450. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8451. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8452. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8453. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8454. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8455. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8456. do { \
  8457. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8458. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8459. } while (0)
  8460. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8461. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8462. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8463. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8464. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8465. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8466. do { \
  8467. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8468. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8469. } while (0)
  8470. /*
  8471. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8472. *
  8473. * @details
  8474. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8475. * remove the linkage of the specified peer-TID's MSDU queues to
  8476. * service classes.
  8477. *
  8478. * |31 16|15 8|7 0|
  8479. * |------------------------------+--------------+--------------|
  8480. * | peer ID | svc class ID | msg type |
  8481. * |------------------------------------------------------------|
  8482. * Header fields:
  8483. * dword0 - b'7:0 - msg_type: This will be set to
  8484. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8485. * b'15:8 - service class ID
  8486. * b'31:16 - peer ID
  8487. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8488. * value for peer ID indicates that the target should
  8489. * apply the UNMAP_REQ to all peers.
  8490. */
  8491. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8492. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8493. A_UINT32 msg_type :8,
  8494. svc_class_id :8,
  8495. peer_id :16;
  8496. } POSTPACK;
  8497. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8498. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8499. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8500. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8501. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8502. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8503. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8504. do { \
  8505. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8506. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8507. } while (0)
  8508. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8509. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8510. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8511. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8512. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8513. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8514. do { \
  8515. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8516. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8517. } while (0)
  8518. /*
  8519. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8520. *
  8521. * @details
  8522. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8523. * request the target to report what service class the default MSDU queues
  8524. * of the specified TIDs within the peer are linked to.
  8525. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8526. * to report what service class (if any) the default MSDU queues for
  8527. * each of the specified TIDs are linked to.
  8528. *
  8529. * |31 16|15 8|7 1| 0|
  8530. * |------------------------------+--------------+--------------|
  8531. * | peer ID | TID mask | msg type |
  8532. * |------------------------------------------------------------|
  8533. * | reserved |ETO|
  8534. * |------------------------------------------------------------|
  8535. * Header fields:
  8536. * dword0 - b'7:0 - msg_type: This will be set to
  8537. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8538. * b'15:8 - TID mask
  8539. * b'31:16 - peer ID
  8540. * dword1 - b'0 - "Existing Tids Only" flag
  8541. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8542. * message generated by this REQ will only show the
  8543. * mapping for TIDs that actually exist in the target's
  8544. * peer object.
  8545. * Any TIDs that are covered by a MAP_REQ but which
  8546. * do not actually exist will be shown as being
  8547. * unmapped (i.e. svc class ID 0xff).
  8548. * If this flag is cleared, the MAP_REPORT_CONF message
  8549. * will consider not only the mapping of TIDs currently
  8550. * existing in the peer, but also the mapping that will
  8551. * be applied for any TID objects created within this
  8552. * peer in the future.
  8553. * b'31:1 - reserved for future use
  8554. */
  8555. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8556. A_UINT32 msg_type :8,
  8557. tid_mask :8,
  8558. peer_id :16;
  8559. A_UINT32 existing_tids_only:1,
  8560. reserved :31;
  8561. } POSTPACK;
  8562. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8563. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8564. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8565. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8566. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8567. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8568. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8569. do { \
  8570. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8571. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8572. } while (0)
  8573. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8574. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8575. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8576. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8577. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8578. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8579. do { \
  8580. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8581. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8582. } while (0)
  8583. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8584. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8585. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8586. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8587. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8588. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8589. do { \
  8590. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8591. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8592. } while (0)
  8593. /*=== target -> host messages ===============================================*/
  8594. enum htt_t2h_msg_type {
  8595. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  8596. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  8597. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  8598. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  8599. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  8600. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  8601. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  8602. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  8603. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  8604. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  8605. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  8606. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  8607. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  8608. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  8609. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  8610. /* only used for HL, add HTT MSG for HTT CREDIT update */
  8611. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  8612. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  8613. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  8614. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  8615. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  8616. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  8617. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  8618. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  8619. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  8620. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  8621. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  8622. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  8623. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  8624. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  8625. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  8626. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  8627. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  8628. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  8629. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  8630. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  8631. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  8632. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  8633. /* TX_OFFLOAD_DELIVER_IND:
  8634. * Forward the target's locally-generated packets to the host,
  8635. * to provide to the monitor mode interface.
  8636. */
  8637. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  8638. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  8639. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  8640. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  8641. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  8642. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  8643. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  8644. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  8645. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  8646. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  8647. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  8648. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  8649. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  8650. HTT_T2H_MSG_TYPE_TEST,
  8651. /* keep this last */
  8652. HTT_T2H_NUM_MSGS
  8653. };
  8654. /*
  8655. * HTT target to host message type -
  8656. * stored in bits 7:0 of the first word of the message
  8657. */
  8658. #define HTT_T2H_MSG_TYPE_M 0xff
  8659. #define HTT_T2H_MSG_TYPE_S 0
  8660. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  8661. do { \
  8662. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  8663. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  8664. } while (0)
  8665. #define HTT_T2H_MSG_TYPE_GET(word) \
  8666. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  8667. /**
  8668. * @brief target -> host version number confirmation message definition
  8669. *
  8670. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  8671. *
  8672. * |31 24|23 16|15 8|7 0|
  8673. * |----------------+----------------+----------------+----------------|
  8674. * | reserved | major number | minor number | msg type |
  8675. * |-------------------------------------------------------------------|
  8676. * : option request TLV (optional) |
  8677. * :...................................................................:
  8678. *
  8679. * The VER_CONF message may consist of a single 4-byte word, or may be
  8680. * extended with TLVs that specify HTT options selected by the target.
  8681. * The following option TLVs may be appended to the VER_CONF message:
  8682. * - LL_BUS_ADDR_SIZE
  8683. * - HL_SUPPRESS_TX_COMPL_IND
  8684. * - MAX_TX_QUEUE_GROUPS
  8685. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  8686. * may be appended to the VER_CONF message (but only one TLV of each type).
  8687. *
  8688. * Header fields:
  8689. * - MSG_TYPE
  8690. * Bits 7:0
  8691. * Purpose: identifies this as a version number confirmation message
  8692. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  8693. * - VER_MINOR
  8694. * Bits 15:8
  8695. * Purpose: Specify the minor number of the HTT message library version
  8696. * in use by the target firmware.
  8697. * The minor number specifies the specific revision within a range
  8698. * of fundamentally compatible HTT message definition revisions.
  8699. * Compatible revisions involve adding new messages or perhaps
  8700. * adding new fields to existing messages, in a backwards-compatible
  8701. * manner.
  8702. * Incompatible revisions involve changing the message type values,
  8703. * or redefining existing messages.
  8704. * Value: minor number
  8705. * - VER_MAJOR
  8706. * Bits 15:8
  8707. * Purpose: Specify the major number of the HTT message library version
  8708. * in use by the target firmware.
  8709. * The major number specifies the family of minor revisions that are
  8710. * fundamentally compatible with each other, but not with prior or
  8711. * later families.
  8712. * Value: major number
  8713. */
  8714. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  8715. #define HTT_VER_CONF_MINOR_S 8
  8716. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  8717. #define HTT_VER_CONF_MAJOR_S 16
  8718. #define HTT_VER_CONF_MINOR_SET(word, value) \
  8719. do { \
  8720. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  8721. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  8722. } while (0)
  8723. #define HTT_VER_CONF_MINOR_GET(word) \
  8724. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  8725. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  8726. do { \
  8727. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  8728. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  8729. } while (0)
  8730. #define HTT_VER_CONF_MAJOR_GET(word) \
  8731. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  8732. #define HTT_VER_CONF_BYTES 4
  8733. /**
  8734. * @brief - target -> host HTT Rx In order indication message
  8735. *
  8736. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  8737. *
  8738. * @details
  8739. *
  8740. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  8741. * |----------------+-------------------+---------------------+---------------|
  8742. * | peer ID | P| F| O| ext TID | msg type |
  8743. * |--------------------------------------------------------------------------|
  8744. * | MSDU count | Reserved | vdev id |
  8745. * |--------------------------------------------------------------------------|
  8746. * | MSDU 0 bus address (bits 31:0) |
  8747. #if HTT_PADDR64
  8748. * | MSDU 0 bus address (bits 63:32) |
  8749. #endif
  8750. * |--------------------------------------------------------------------------|
  8751. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  8752. * |--------------------------------------------------------------------------|
  8753. * | MSDU 1 bus address (bits 31:0) |
  8754. #if HTT_PADDR64
  8755. * | MSDU 1 bus address (bits 63:32) |
  8756. #endif
  8757. * |--------------------------------------------------------------------------|
  8758. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  8759. * |--------------------------------------------------------------------------|
  8760. */
  8761. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  8762. *
  8763. * @details
  8764. * bits
  8765. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  8766. * |-----+----+-------+--------+--------+---------+---------+-----------|
  8767. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  8768. * | | frag | | | | fail |chksum fail|
  8769. * |-----+----+-------+--------+--------+---------+---------+-----------|
  8770. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  8771. */
  8772. struct htt_rx_in_ord_paddr_ind_hdr_t
  8773. {
  8774. A_UINT32 /* word 0 */
  8775. msg_type: 8,
  8776. ext_tid: 5,
  8777. offload: 1,
  8778. frag: 1,
  8779. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  8780. peer_id: 16;
  8781. A_UINT32 /* word 1 */
  8782. vap_id: 8,
  8783. /* NOTE:
  8784. * This reserved_1 field is not truly reserved - certain targets use
  8785. * this field internally to store debug information, and do not zero
  8786. * out the contents of the field before uploading the message to the
  8787. * host. Thus, any host-target communication supported by this field
  8788. * is limited to using values that are never used by the debug
  8789. * information stored by certain targets in the reserved_1 field.
  8790. * In particular, the targets in question don't use the value 0x3
  8791. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  8792. * so this previously-unused value within these bits is available to
  8793. * use as the host / target PKT_CAPTURE_MODE flag.
  8794. */
  8795. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  8796. /* if pkt_capture_mode == 0x3, host should
  8797. * send rx frames to monitor mode interface
  8798. */
  8799. msdu_cnt: 16;
  8800. };
  8801. struct htt_rx_in_ord_paddr_ind_msdu32_t
  8802. {
  8803. A_UINT32 dma_addr;
  8804. A_UINT32
  8805. length: 16,
  8806. fw_desc: 8,
  8807. msdu_info:8;
  8808. };
  8809. struct htt_rx_in_ord_paddr_ind_msdu64_t
  8810. {
  8811. A_UINT32 dma_addr_lo;
  8812. A_UINT32 dma_addr_hi;
  8813. A_UINT32
  8814. length: 16,
  8815. fw_desc: 8,
  8816. msdu_info:8;
  8817. };
  8818. #if HTT_PADDR64
  8819. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  8820. #else
  8821. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  8822. #endif
  8823. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  8824. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  8825. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  8826. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  8827. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  8828. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  8829. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  8830. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  8831. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  8832. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  8833. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  8834. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  8835. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  8836. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  8837. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  8838. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  8839. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  8840. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  8841. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  8842. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  8843. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  8844. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  8845. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  8846. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  8847. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  8848. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  8849. /* for systems using 64-bit format for bus addresses */
  8850. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  8851. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  8852. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  8853. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  8854. /* for systems using 32-bit format for bus addresses */
  8855. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  8856. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  8857. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  8858. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  8859. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  8860. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  8861. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  8862. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  8863. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  8864. do { \
  8865. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  8866. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  8867. } while (0)
  8868. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  8869. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  8870. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  8871. do { \
  8872. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  8873. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  8874. } while (0)
  8875. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  8876. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  8877. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  8878. do { \
  8879. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  8880. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  8881. } while (0)
  8882. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  8883. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  8884. /*
  8885. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  8886. * deliver the rx frames to the monitor mode interface.
  8887. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  8888. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  8889. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  8890. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  8891. */
  8892. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  8893. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  8894. do { \
  8895. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  8896. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  8897. } while (0)
  8898. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  8899. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  8900. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  8901. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  8902. do { \
  8903. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  8904. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  8905. } while (0)
  8906. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  8907. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  8908. /* for systems using 64-bit format for bus addresses */
  8909. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  8910. do { \
  8911. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  8912. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  8913. } while (0)
  8914. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  8915. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  8916. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  8917. do { \
  8918. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  8919. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  8920. } while (0)
  8921. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  8922. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  8923. /* for systems using 32-bit format for bus addresses */
  8924. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  8925. do { \
  8926. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  8927. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  8928. } while (0)
  8929. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  8930. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  8931. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  8932. do { \
  8933. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  8934. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  8935. } while (0)
  8936. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  8937. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  8938. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  8939. do { \
  8940. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  8941. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  8942. } while (0)
  8943. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  8944. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  8945. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  8946. do { \
  8947. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  8948. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  8949. } while (0)
  8950. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  8951. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  8952. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  8953. do { \
  8954. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  8955. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  8956. } while (0)
  8957. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  8958. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  8959. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  8960. do { \
  8961. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  8962. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  8963. } while (0)
  8964. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  8965. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  8966. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  8967. do { \
  8968. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  8969. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  8970. } while (0)
  8971. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  8972. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  8973. /* definitions used within target -> host rx indication message */
  8974. PREPACK struct htt_rx_ind_hdr_prefix_t
  8975. {
  8976. A_UINT32 /* word 0 */
  8977. msg_type: 8,
  8978. ext_tid: 5,
  8979. release_valid: 1,
  8980. flush_valid: 1,
  8981. reserved0: 1,
  8982. peer_id: 16;
  8983. A_UINT32 /* word 1 */
  8984. flush_start_seq_num: 6,
  8985. flush_end_seq_num: 6,
  8986. release_start_seq_num: 6,
  8987. release_end_seq_num: 6,
  8988. num_mpdu_ranges: 8;
  8989. } POSTPACK;
  8990. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  8991. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  8992. #define HTT_TGT_RSSI_INVALID 0x80
  8993. PREPACK struct htt_rx_ppdu_desc_t
  8994. {
  8995. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  8996. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  8997. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  8998. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  8999. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  9000. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  9001. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  9002. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  9003. A_UINT32 /* word 0 */
  9004. rssi_cmb: 8,
  9005. timestamp_submicrosec: 8,
  9006. phy_err_code: 8,
  9007. phy_err: 1,
  9008. legacy_rate: 4,
  9009. legacy_rate_sel: 1,
  9010. end_valid: 1,
  9011. start_valid: 1;
  9012. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  9013. union {
  9014. A_UINT32 /* word 1 */
  9015. rssi0_pri20: 8,
  9016. rssi0_ext20: 8,
  9017. rssi0_ext40: 8,
  9018. rssi0_ext80: 8;
  9019. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  9020. } u0;
  9021. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  9022. union {
  9023. A_UINT32 /* word 2 */
  9024. rssi1_pri20: 8,
  9025. rssi1_ext20: 8,
  9026. rssi1_ext40: 8,
  9027. rssi1_ext80: 8;
  9028. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  9029. } u1;
  9030. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  9031. union {
  9032. A_UINT32 /* word 3 */
  9033. rssi2_pri20: 8,
  9034. rssi2_ext20: 8,
  9035. rssi2_ext40: 8,
  9036. rssi2_ext80: 8;
  9037. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  9038. } u2;
  9039. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  9040. union {
  9041. A_UINT32 /* word 4 */
  9042. rssi3_pri20: 8,
  9043. rssi3_ext20: 8,
  9044. rssi3_ext40: 8,
  9045. rssi3_ext80: 8;
  9046. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  9047. } u3;
  9048. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  9049. A_UINT32 tsf32; /* word 5 */
  9050. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  9051. A_UINT32 timestamp_microsec; /* word 6 */
  9052. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  9053. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  9054. A_UINT32 /* word 7 */
  9055. vht_sig_a1: 24,
  9056. preamble_type: 8;
  9057. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  9058. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  9059. A_UINT32 /* word 8 */
  9060. vht_sig_a2: 24,
  9061. /* sa_ant_matrix
  9062. * For cases where a single rx chain has options to be connected to
  9063. * different rx antennas, show which rx antennas were in use during
  9064. * receipt of a given PPDU.
  9065. * This sa_ant_matrix provides a bitmask of the antennas used while
  9066. * receiving this frame.
  9067. */
  9068. sa_ant_matrix: 8;
  9069. } POSTPACK;
  9070. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  9071. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  9072. PREPACK struct htt_rx_ind_hdr_suffix_t
  9073. {
  9074. A_UINT32 /* word 0 */
  9075. fw_rx_desc_bytes: 16,
  9076. reserved0: 16;
  9077. } POSTPACK;
  9078. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  9079. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  9080. PREPACK struct htt_rx_ind_hdr_t
  9081. {
  9082. struct htt_rx_ind_hdr_prefix_t prefix;
  9083. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  9084. struct htt_rx_ind_hdr_suffix_t suffix;
  9085. } POSTPACK;
  9086. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  9087. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  9088. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  9089. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  9090. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  9091. /*
  9092. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  9093. * the offset into the HTT rx indication message at which the
  9094. * FW rx PPDU descriptor resides
  9095. */
  9096. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  9097. /*
  9098. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  9099. * the offset into the HTT rx indication message at which the
  9100. * header suffix (FW rx MSDU byte count) resides
  9101. */
  9102. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  9103. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  9104. /*
  9105. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  9106. * the offset into the HTT rx indication message at which the per-MSDU
  9107. * information starts
  9108. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  9109. * per-MSDU information portion of the message. The per-MSDU info itself
  9110. * starts at byte 12.
  9111. */
  9112. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  9113. /**
  9114. * @brief target -> host rx indication message definition
  9115. *
  9116. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  9117. *
  9118. * @details
  9119. * The following field definitions describe the format of the rx indication
  9120. * message sent from the target to the host.
  9121. * The message consists of three major sections:
  9122. * 1. a fixed-length header
  9123. * 2. a variable-length list of firmware rx MSDU descriptors
  9124. * 3. one or more 4-octet MPDU range information elements
  9125. * The fixed length header itself has two sub-sections
  9126. * 1. the message meta-information, including identification of the
  9127. * sender and type of the received data, and a 4-octet flush/release IE
  9128. * 2. the firmware rx PPDU descriptor
  9129. *
  9130. * The format of the message is depicted below.
  9131. * in this depiction, the following abbreviations are used for information
  9132. * elements within the message:
  9133. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  9134. * elements associated with the PPDU start are valid.
  9135. * Specifically, the following fields are valid only if SV is set:
  9136. * RSSI (all variants), L, legacy rate, preamble type, service,
  9137. * VHT-SIG-A
  9138. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  9139. * elements associated with the PPDU end are valid.
  9140. * Specifically, the following fields are valid only if EV is set:
  9141. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  9142. * - L - Legacy rate selector - if legacy rates are used, this flag
  9143. * indicates whether the rate is from a CCK (L == 1) or OFDM
  9144. * (L == 0) PHY.
  9145. * - P - PHY error flag - boolean indication of whether the rx frame had
  9146. * a PHY error
  9147. *
  9148. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9149. * |----------------+-------------------+---------------------+---------------|
  9150. * | peer ID | |RV|FV| ext TID | msg type |
  9151. * |--------------------------------------------------------------------------|
  9152. * | num | release | release | flush | flush |
  9153. * | MPDU | end | start | end | start |
  9154. * | ranges | seq num | seq num | seq num | seq num |
  9155. * |==========================================================================|
  9156. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  9157. * |V|V| | rate | | | timestamp | RSSI |
  9158. * |--------------------------------------------------------------------------|
  9159. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  9160. * |--------------------------------------------------------------------------|
  9161. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  9162. * |--------------------------------------------------------------------------|
  9163. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  9164. * |--------------------------------------------------------------------------|
  9165. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  9166. * |--------------------------------------------------------------------------|
  9167. * | TSF LSBs |
  9168. * |--------------------------------------------------------------------------|
  9169. * | microsec timestamp |
  9170. * |--------------------------------------------------------------------------|
  9171. * | preamble type | HT-SIG / VHT-SIG-A1 |
  9172. * |--------------------------------------------------------------------------|
  9173. * | service | HT-SIG / VHT-SIG-A2 |
  9174. * |==========================================================================|
  9175. * | reserved | FW rx desc bytes |
  9176. * |--------------------------------------------------------------------------|
  9177. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  9178. * | desc B3 | desc B2 | desc B1 | desc B0 |
  9179. * |--------------------------------------------------------------------------|
  9180. * : : :
  9181. * |--------------------------------------------------------------------------|
  9182. * | alignment | MSDU Rx |
  9183. * | padding | desc Bn |
  9184. * |--------------------------------------------------------------------------|
  9185. * | reserved | MPDU range status | MPDU count |
  9186. * |--------------------------------------------------------------------------|
  9187. * : reserved : MPDU range status : MPDU count :
  9188. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  9189. *
  9190. * Header fields:
  9191. * - MSG_TYPE
  9192. * Bits 7:0
  9193. * Purpose: identifies this as an rx indication message
  9194. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  9195. * - EXT_TID
  9196. * Bits 12:8
  9197. * Purpose: identify the traffic ID of the rx data, including
  9198. * special "extended" TID values for multicast, broadcast, and
  9199. * non-QoS data frames
  9200. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9201. * - FLUSH_VALID (FV)
  9202. * Bit 13
  9203. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9204. * is valid
  9205. * Value:
  9206. * 1 -> flush IE is valid and needs to be processed
  9207. * 0 -> flush IE is not valid and should be ignored
  9208. * - REL_VALID (RV)
  9209. * Bit 13
  9210. * Purpose: indicate whether the release IE (start/end sequence numbers)
  9211. * is valid
  9212. * Value:
  9213. * 1 -> release IE is valid and needs to be processed
  9214. * 0 -> release IE is not valid and should be ignored
  9215. * - PEER_ID
  9216. * Bits 31:16
  9217. * Purpose: Identify, by ID, which peer sent the rx data
  9218. * Value: ID of the peer who sent the rx data
  9219. * - FLUSH_SEQ_NUM_START
  9220. * Bits 5:0
  9221. * Purpose: Indicate the start of a series of MPDUs to flush
  9222. * Not all MPDUs within this series are necessarily valid - the host
  9223. * must check each sequence number within this range to see if the
  9224. * corresponding MPDU is actually present.
  9225. * This field is only valid if the FV bit is set.
  9226. * Value:
  9227. * The sequence number for the first MPDUs to check to flush.
  9228. * The sequence number is masked by 0x3f.
  9229. * - FLUSH_SEQ_NUM_END
  9230. * Bits 11:6
  9231. * Purpose: Indicate the end of a series of MPDUs to flush
  9232. * Value:
  9233. * The sequence number one larger than the sequence number of the
  9234. * last MPDU to check to flush.
  9235. * The sequence number is masked by 0x3f.
  9236. * Not all MPDUs within this series are necessarily valid - the host
  9237. * must check each sequence number within this range to see if the
  9238. * corresponding MPDU is actually present.
  9239. * This field is only valid if the FV bit is set.
  9240. * - REL_SEQ_NUM_START
  9241. * Bits 17:12
  9242. * Purpose: Indicate the start of a series of MPDUs to release.
  9243. * All MPDUs within this series are present and valid - the host
  9244. * need not check each sequence number within this range to see if
  9245. * the corresponding MPDU is actually present.
  9246. * This field is only valid if the RV bit is set.
  9247. * Value:
  9248. * The sequence number for the first MPDUs to check to release.
  9249. * The sequence number is masked by 0x3f.
  9250. * - REL_SEQ_NUM_END
  9251. * Bits 23:18
  9252. * Purpose: Indicate the end of a series of MPDUs to release.
  9253. * Value:
  9254. * The sequence number one larger than the sequence number of the
  9255. * last MPDU to check to release.
  9256. * The sequence number is masked by 0x3f.
  9257. * All MPDUs within this series are present and valid - the host
  9258. * need not check each sequence number within this range to see if
  9259. * the corresponding MPDU is actually present.
  9260. * This field is only valid if the RV bit is set.
  9261. * - NUM_MPDU_RANGES
  9262. * Bits 31:24
  9263. * Purpose: Indicate how many ranges of MPDUs are present.
  9264. * Each MPDU range consists of a series of contiguous MPDUs within the
  9265. * rx frame sequence which all have the same MPDU status.
  9266. * Value: 1-63 (typically a small number, like 1-3)
  9267. *
  9268. * Rx PPDU descriptor fields:
  9269. * - RSSI_CMB
  9270. * Bits 7:0
  9271. * Purpose: Combined RSSI from all active rx chains, across the active
  9272. * bandwidth.
  9273. * Value: RSSI dB units w.r.t. noise floor
  9274. * - TIMESTAMP_SUBMICROSEC
  9275. * Bits 15:8
  9276. * Purpose: high-resolution timestamp
  9277. * Value:
  9278. * Sub-microsecond time of PPDU reception.
  9279. * This timestamp ranges from [0,MAC clock MHz).
  9280. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  9281. * to form a high-resolution, large range rx timestamp.
  9282. * - PHY_ERR_CODE
  9283. * Bits 23:16
  9284. * Purpose:
  9285. * If the rx frame processing resulted in a PHY error, indicate what
  9286. * type of rx PHY error occurred.
  9287. * Value:
  9288. * This field is valid if the "P" (PHY_ERR) flag is set.
  9289. * TBD: document/specify the values for this field
  9290. * - PHY_ERR
  9291. * Bit 24
  9292. * Purpose: indicate whether the rx PPDU had a PHY error
  9293. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  9294. * - LEGACY_RATE
  9295. * Bits 28:25
  9296. * Purpose:
  9297. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  9298. * specify which rate was used.
  9299. * Value:
  9300. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  9301. * flag.
  9302. * If LEGACY_RATE_SEL is 0:
  9303. * 0x8: OFDM 48 Mbps
  9304. * 0x9: OFDM 24 Mbps
  9305. * 0xA: OFDM 12 Mbps
  9306. * 0xB: OFDM 6 Mbps
  9307. * 0xC: OFDM 54 Mbps
  9308. * 0xD: OFDM 36 Mbps
  9309. * 0xE: OFDM 18 Mbps
  9310. * 0xF: OFDM 9 Mbps
  9311. * If LEGACY_RATE_SEL is 1:
  9312. * 0x8: CCK 11 Mbps long preamble
  9313. * 0x9: CCK 5.5 Mbps long preamble
  9314. * 0xA: CCK 2 Mbps long preamble
  9315. * 0xB: CCK 1 Mbps long preamble
  9316. * 0xC: CCK 11 Mbps short preamble
  9317. * 0xD: CCK 5.5 Mbps short preamble
  9318. * 0xE: CCK 2 Mbps short preamble
  9319. * - LEGACY_RATE_SEL
  9320. * Bit 29
  9321. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  9322. * Value:
  9323. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  9324. * used a legacy rate.
  9325. * 0 -> OFDM, 1 -> CCK
  9326. * - END_VALID
  9327. * Bit 30
  9328. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9329. * the start of the PPDU are valid. Specifically, the following
  9330. * fields are only valid if END_VALID is set:
  9331. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  9332. * TIMESTAMP_SUBMICROSEC
  9333. * Value:
  9334. * 0 -> rx PPDU desc end fields are not valid
  9335. * 1 -> rx PPDU desc end fields are valid
  9336. * - START_VALID
  9337. * Bit 31
  9338. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9339. * the end of the PPDU are valid. Specifically, the following
  9340. * fields are only valid if START_VALID is set:
  9341. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  9342. * VHT-SIG-A
  9343. * Value:
  9344. * 0 -> rx PPDU desc start fields are not valid
  9345. * 1 -> rx PPDU desc start fields are valid
  9346. * - RSSI0_PRI20
  9347. * Bits 7:0
  9348. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  9349. * Value: RSSI dB units w.r.t. noise floor
  9350. *
  9351. * - RSSI0_EXT20
  9352. * Bits 7:0
  9353. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  9354. * (if the rx bandwidth was >= 40 MHz)
  9355. * Value: RSSI dB units w.r.t. noise floor
  9356. * - RSSI0_EXT40
  9357. * Bits 7:0
  9358. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  9359. * (if the rx bandwidth was >= 80 MHz)
  9360. * Value: RSSI dB units w.r.t. noise floor
  9361. * - RSSI0_EXT80
  9362. * Bits 7:0
  9363. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  9364. * (if the rx bandwidth was >= 160 MHz)
  9365. * Value: RSSI dB units w.r.t. noise floor
  9366. *
  9367. * - RSSI1_PRI20
  9368. * Bits 7:0
  9369. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  9370. * Value: RSSI dB units w.r.t. noise floor
  9371. * - RSSI1_EXT20
  9372. * Bits 7:0
  9373. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  9374. * (if the rx bandwidth was >= 40 MHz)
  9375. * Value: RSSI dB units w.r.t. noise floor
  9376. * - RSSI1_EXT40
  9377. * Bits 7:0
  9378. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  9379. * (if the rx bandwidth was >= 80 MHz)
  9380. * Value: RSSI dB units w.r.t. noise floor
  9381. * - RSSI1_EXT80
  9382. * Bits 7:0
  9383. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  9384. * (if the rx bandwidth was >= 160 MHz)
  9385. * Value: RSSI dB units w.r.t. noise floor
  9386. *
  9387. * - RSSI2_PRI20
  9388. * Bits 7:0
  9389. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  9390. * Value: RSSI dB units w.r.t. noise floor
  9391. * - RSSI2_EXT20
  9392. * Bits 7:0
  9393. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  9394. * (if the rx bandwidth was >= 40 MHz)
  9395. * Value: RSSI dB units w.r.t. noise floor
  9396. * - RSSI2_EXT40
  9397. * Bits 7:0
  9398. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  9399. * (if the rx bandwidth was >= 80 MHz)
  9400. * Value: RSSI dB units w.r.t. noise floor
  9401. * - RSSI2_EXT80
  9402. * Bits 7:0
  9403. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  9404. * (if the rx bandwidth was >= 160 MHz)
  9405. * Value: RSSI dB units w.r.t. noise floor
  9406. *
  9407. * - RSSI3_PRI20
  9408. * Bits 7:0
  9409. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  9410. * Value: RSSI dB units w.r.t. noise floor
  9411. * - RSSI3_EXT20
  9412. * Bits 7:0
  9413. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  9414. * (if the rx bandwidth was >= 40 MHz)
  9415. * Value: RSSI dB units w.r.t. noise floor
  9416. * - RSSI3_EXT40
  9417. * Bits 7:0
  9418. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  9419. * (if the rx bandwidth was >= 80 MHz)
  9420. * Value: RSSI dB units w.r.t. noise floor
  9421. * - RSSI3_EXT80
  9422. * Bits 7:0
  9423. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  9424. * (if the rx bandwidth was >= 160 MHz)
  9425. * Value: RSSI dB units w.r.t. noise floor
  9426. *
  9427. * - TSF32
  9428. * Bits 31:0
  9429. * Purpose: specify the time the rx PPDU was received, in TSF units
  9430. * Value: 32 LSBs of the TSF
  9431. * - TIMESTAMP_MICROSEC
  9432. * Bits 31:0
  9433. * Purpose: specify the time the rx PPDU was received, in microsecond units
  9434. * Value: PPDU rx time, in microseconds
  9435. * - VHT_SIG_A1
  9436. * Bits 23:0
  9437. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  9438. * from the rx PPDU
  9439. * Value:
  9440. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9441. * VHT-SIG-A1 data.
  9442. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9443. * first 24 bits of the HT-SIG data.
  9444. * Otherwise, this field is invalid.
  9445. * Refer to the the 802.11 protocol for the definition of the
  9446. * HT-SIG and VHT-SIG-A1 fields
  9447. * - VHT_SIG_A2
  9448. * Bits 23:0
  9449. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  9450. * from the rx PPDU
  9451. * Value:
  9452. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9453. * VHT-SIG-A2 data.
  9454. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9455. * last 24 bits of the HT-SIG data.
  9456. * Otherwise, this field is invalid.
  9457. * Refer to the the 802.11 protocol for the definition of the
  9458. * HT-SIG and VHT-SIG-A2 fields
  9459. * - PREAMBLE_TYPE
  9460. * Bits 31:24
  9461. * Purpose: indicate the PHY format of the received burst
  9462. * Value:
  9463. * 0x4: Legacy (OFDM/CCK)
  9464. * 0x8: HT
  9465. * 0x9: HT with TxBF
  9466. * 0xC: VHT
  9467. * 0xD: VHT with TxBF
  9468. * - SERVICE
  9469. * Bits 31:24
  9470. * Purpose: TBD
  9471. * Value: TBD
  9472. *
  9473. * Rx MSDU descriptor fields:
  9474. * - FW_RX_DESC_BYTES
  9475. * Bits 15:0
  9476. * Purpose: Indicate how many bytes in the Rx indication are used for
  9477. * FW Rx descriptors
  9478. *
  9479. * Payload fields:
  9480. * - MPDU_COUNT
  9481. * Bits 7:0
  9482. * Purpose: Indicate how many sequential MPDUs share the same status.
  9483. * All MPDUs within the indicated list are from the same RA-TA-TID.
  9484. * - MPDU_STATUS
  9485. * Bits 15:8
  9486. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  9487. * received successfully.
  9488. * Value:
  9489. * 0x1: success
  9490. * 0x2: FCS error
  9491. * 0x3: duplicate error
  9492. * 0x4: replay error
  9493. * 0x5: invalid peer
  9494. */
  9495. /* header fields */
  9496. #define HTT_RX_IND_EXT_TID_M 0x1f00
  9497. #define HTT_RX_IND_EXT_TID_S 8
  9498. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  9499. #define HTT_RX_IND_FLUSH_VALID_S 13
  9500. #define HTT_RX_IND_REL_VALID_M 0x4000
  9501. #define HTT_RX_IND_REL_VALID_S 14
  9502. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  9503. #define HTT_RX_IND_PEER_ID_S 16
  9504. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  9505. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  9506. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  9507. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  9508. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  9509. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  9510. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  9511. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  9512. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  9513. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  9514. /* rx PPDU descriptor fields */
  9515. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  9516. #define HTT_RX_IND_RSSI_CMB_S 0
  9517. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  9518. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  9519. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  9520. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  9521. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  9522. #define HTT_RX_IND_PHY_ERR_S 24
  9523. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  9524. #define HTT_RX_IND_LEGACY_RATE_S 25
  9525. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  9526. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  9527. #define HTT_RX_IND_END_VALID_M 0x40000000
  9528. #define HTT_RX_IND_END_VALID_S 30
  9529. #define HTT_RX_IND_START_VALID_M 0x80000000
  9530. #define HTT_RX_IND_START_VALID_S 31
  9531. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  9532. #define HTT_RX_IND_RSSI_PRI20_S 0
  9533. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  9534. #define HTT_RX_IND_RSSI_EXT20_S 8
  9535. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  9536. #define HTT_RX_IND_RSSI_EXT40_S 16
  9537. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  9538. #define HTT_RX_IND_RSSI_EXT80_S 24
  9539. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  9540. #define HTT_RX_IND_VHT_SIG_A1_S 0
  9541. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  9542. #define HTT_RX_IND_VHT_SIG_A2_S 0
  9543. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  9544. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  9545. #define HTT_RX_IND_SERVICE_M 0xff000000
  9546. #define HTT_RX_IND_SERVICE_S 24
  9547. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  9548. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  9549. /* rx MSDU descriptor fields */
  9550. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  9551. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  9552. /* payload fields */
  9553. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  9554. #define HTT_RX_IND_MPDU_COUNT_S 0
  9555. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  9556. #define HTT_RX_IND_MPDU_STATUS_S 8
  9557. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  9558. do { \
  9559. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  9560. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  9561. } while (0)
  9562. #define HTT_RX_IND_EXT_TID_GET(word) \
  9563. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  9564. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  9565. do { \
  9566. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  9567. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  9568. } while (0)
  9569. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  9570. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  9571. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  9572. do { \
  9573. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  9574. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  9575. } while (0)
  9576. #define HTT_RX_IND_REL_VALID_GET(word) \
  9577. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  9578. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  9579. do { \
  9580. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  9581. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  9582. } while (0)
  9583. #define HTT_RX_IND_PEER_ID_GET(word) \
  9584. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  9585. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  9586. do { \
  9587. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  9588. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  9589. } while (0)
  9590. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  9591. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  9592. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  9593. do { \
  9594. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  9595. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  9596. } while (0)
  9597. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  9598. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  9599. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  9600. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  9601. do { \
  9602. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  9603. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  9604. } while (0)
  9605. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  9606. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  9607. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  9608. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  9609. do { \
  9610. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  9611. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  9612. } while (0)
  9613. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  9614. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  9615. HTT_RX_IND_REL_SEQ_NUM_START_S)
  9616. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  9617. do { \
  9618. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  9619. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  9620. } while (0)
  9621. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  9622. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  9623. HTT_RX_IND_REL_SEQ_NUM_END_S)
  9624. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  9625. do { \
  9626. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  9627. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  9628. } while (0)
  9629. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  9630. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  9631. HTT_RX_IND_NUM_MPDU_RANGES_S)
  9632. /* FW rx PPDU descriptor fields */
  9633. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  9634. do { \
  9635. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  9636. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  9637. } while (0)
  9638. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  9639. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  9640. HTT_RX_IND_RSSI_CMB_S)
  9641. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  9642. do { \
  9643. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  9644. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  9645. } while (0)
  9646. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  9647. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  9648. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  9649. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  9650. do { \
  9651. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  9652. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  9653. } while (0)
  9654. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  9655. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  9656. HTT_RX_IND_PHY_ERR_CODE_S)
  9657. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  9658. do { \
  9659. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  9660. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  9661. } while (0)
  9662. #define HTT_RX_IND_PHY_ERR_GET(word) \
  9663. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  9664. HTT_RX_IND_PHY_ERR_S)
  9665. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  9666. do { \
  9667. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  9668. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  9669. } while (0)
  9670. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  9671. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  9672. HTT_RX_IND_LEGACY_RATE_S)
  9673. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  9674. do { \
  9675. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  9676. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  9677. } while (0)
  9678. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  9679. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  9680. HTT_RX_IND_LEGACY_RATE_SEL_S)
  9681. #define HTT_RX_IND_END_VALID_SET(word, value) \
  9682. do { \
  9683. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  9684. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  9685. } while (0)
  9686. #define HTT_RX_IND_END_VALID_GET(word) \
  9687. (((word) & HTT_RX_IND_END_VALID_M) >> \
  9688. HTT_RX_IND_END_VALID_S)
  9689. #define HTT_RX_IND_START_VALID_SET(word, value) \
  9690. do { \
  9691. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  9692. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  9693. } while (0)
  9694. #define HTT_RX_IND_START_VALID_GET(word) \
  9695. (((word) & HTT_RX_IND_START_VALID_M) >> \
  9696. HTT_RX_IND_START_VALID_S)
  9697. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  9698. do { \
  9699. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  9700. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  9701. } while (0)
  9702. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  9703. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  9704. HTT_RX_IND_RSSI_PRI20_S)
  9705. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  9706. do { \
  9707. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  9708. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  9709. } while (0)
  9710. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  9711. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  9712. HTT_RX_IND_RSSI_EXT20_S)
  9713. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  9714. do { \
  9715. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  9716. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  9717. } while (0)
  9718. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  9719. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  9720. HTT_RX_IND_RSSI_EXT40_S)
  9721. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  9722. do { \
  9723. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  9724. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  9725. } while (0)
  9726. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  9727. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  9728. HTT_RX_IND_RSSI_EXT80_S)
  9729. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  9730. do { \
  9731. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  9732. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  9733. } while (0)
  9734. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  9735. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  9736. HTT_RX_IND_VHT_SIG_A1_S)
  9737. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  9738. do { \
  9739. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  9740. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  9741. } while (0)
  9742. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  9743. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  9744. HTT_RX_IND_VHT_SIG_A2_S)
  9745. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  9746. do { \
  9747. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  9748. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  9749. } while (0)
  9750. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  9751. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  9752. HTT_RX_IND_PREAMBLE_TYPE_S)
  9753. #define HTT_RX_IND_SERVICE_SET(word, value) \
  9754. do { \
  9755. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  9756. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  9757. } while (0)
  9758. #define HTT_RX_IND_SERVICE_GET(word) \
  9759. (((word) & HTT_RX_IND_SERVICE_M) >> \
  9760. HTT_RX_IND_SERVICE_S)
  9761. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  9762. do { \
  9763. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  9764. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  9765. } while (0)
  9766. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  9767. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  9768. HTT_RX_IND_SA_ANT_MATRIX_S)
  9769. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  9770. do { \
  9771. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  9772. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  9773. } while (0)
  9774. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  9775. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  9776. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  9777. do { \
  9778. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  9779. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  9780. } while (0)
  9781. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  9782. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  9783. #define HTT_RX_IND_HL_BYTES \
  9784. (HTT_RX_IND_HDR_BYTES + \
  9785. 4 /* single FW rx MSDU descriptor */ + \
  9786. 4 /* single MPDU range information element */)
  9787. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  9788. /* Could we use one macro entry? */
  9789. #define HTT_WORD_SET(word, field, value) \
  9790. do { \
  9791. HTT_CHECK_SET_VAL(field, value); \
  9792. (word) |= ((value) << field ## _S); \
  9793. } while (0)
  9794. #define HTT_WORD_GET(word, field) \
  9795. (((word) & field ## _M) >> field ## _S)
  9796. PREPACK struct hl_htt_rx_ind_base {
  9797. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  9798. } POSTPACK;
  9799. /*
  9800. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  9801. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  9802. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  9803. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  9804. * htt_rx_ind_hl_rx_desc_t.
  9805. */
  9806. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  9807. struct htt_rx_ind_hl_rx_desc_t {
  9808. A_UINT8 ver;
  9809. A_UINT8 len;
  9810. struct {
  9811. A_UINT8
  9812. first_msdu: 1,
  9813. last_msdu: 1,
  9814. c3_failed: 1,
  9815. c4_failed: 1,
  9816. ipv6: 1,
  9817. tcp: 1,
  9818. udp: 1,
  9819. reserved: 1;
  9820. } flags;
  9821. /* NOTE: no reserved space - don't append any new fields here */
  9822. };
  9823. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  9824. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  9825. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  9826. #define HTT_RX_IND_HL_RX_DESC_VER 0
  9827. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  9828. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  9829. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  9830. #define HTT_RX_IND_HL_FLAG_OFFSET \
  9831. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  9832. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  9833. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  9834. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  9835. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  9836. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  9837. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  9838. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  9839. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  9840. /* This structure is used in HL, the basic descriptor information
  9841. * used by host. the structure is translated by FW from HW desc
  9842. * or generated by FW. But in HL monitor mode, the host would use
  9843. * the same structure with LL.
  9844. */
  9845. PREPACK struct hl_htt_rx_desc_base {
  9846. A_UINT32
  9847. seq_num:12,
  9848. encrypted:1,
  9849. chan_info_present:1,
  9850. resv0:2,
  9851. mcast_bcast:1,
  9852. fragment:1,
  9853. key_id_oct:8,
  9854. resv1:6;
  9855. A_UINT32
  9856. pn_31_0;
  9857. union {
  9858. struct {
  9859. A_UINT16 pn_47_32;
  9860. A_UINT16 pn_63_48;
  9861. } pn16;
  9862. A_UINT32 pn_63_32;
  9863. } u0;
  9864. A_UINT32
  9865. pn_95_64;
  9866. A_UINT32
  9867. pn_127_96;
  9868. } POSTPACK;
  9869. /*
  9870. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  9871. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  9872. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  9873. * Please see htt_chan_change_t for description of the fields.
  9874. */
  9875. PREPACK struct htt_chan_info_t
  9876. {
  9877. A_UINT32 primary_chan_center_freq_mhz: 16,
  9878. contig_chan1_center_freq_mhz: 16;
  9879. A_UINT32 contig_chan2_center_freq_mhz: 16,
  9880. phy_mode: 8,
  9881. reserved: 8;
  9882. } POSTPACK;
  9883. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  9884. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  9885. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  9886. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  9887. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  9888. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  9889. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  9890. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  9891. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  9892. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  9893. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  9894. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  9895. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  9896. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  9897. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  9898. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  9899. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  9900. /* Channel information */
  9901. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  9902. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  9903. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  9904. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  9905. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  9906. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  9907. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  9908. #define HTT_CHAN_INFO_PHY_MODE_S 16
  9909. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  9910. do { \
  9911. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  9912. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  9913. } while (0)
  9914. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  9915. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  9916. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  9917. do { \
  9918. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  9919. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  9920. } while (0)
  9921. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  9922. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  9923. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  9924. do { \
  9925. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  9926. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  9927. } while (0)
  9928. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  9929. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  9930. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  9931. do { \
  9932. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  9933. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  9934. } while (0)
  9935. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  9936. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  9937. /*
  9938. * @brief target -> host message definition for FW offloaded pkts
  9939. *
  9940. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  9941. *
  9942. * @details
  9943. * The following field definitions describe the format of the firmware
  9944. * offload deliver message sent from the target to the host.
  9945. *
  9946. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  9947. *
  9948. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  9949. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  9950. * | reserved_1 | msg type |
  9951. * |--------------------------------------------------------------------------|
  9952. * | phy_timestamp_l32 |
  9953. * |--------------------------------------------------------------------------|
  9954. * | WORD2 (see below) |
  9955. * |--------------------------------------------------------------------------|
  9956. * | seqno | framectrl |
  9957. * |--------------------------------------------------------------------------|
  9958. * | reserved_3 | vdev_id | tid_num|
  9959. * |--------------------------------------------------------------------------|
  9960. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  9961. * |--------------------------------------------------------------------------|
  9962. *
  9963. * where:
  9964. * STAT = status
  9965. * F = format (802.3 vs. 802.11)
  9966. *
  9967. * definition for word 2
  9968. *
  9969. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  9970. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  9971. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  9972. * |--------------------------------------------------------------------------|
  9973. *
  9974. * where:
  9975. * PR = preamble
  9976. * BF = beamformed
  9977. */
  9978. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  9979. {
  9980. A_UINT32 /* word 0 */
  9981. msg_type:8, /* [ 7: 0] */
  9982. reserved_1:24; /* [31: 8] */
  9983. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  9984. A_UINT32 /* word 2 */
  9985. /* preamble:
  9986. * 0-OFDM,
  9987. * 1-CCk,
  9988. * 2-HT,
  9989. * 3-VHT
  9990. */
  9991. preamble: 2, /* [1:0] */
  9992. /* mcs:
  9993. * In case of HT preamble interpret
  9994. * MCS along with NSS.
  9995. * Valid values for HT are 0 to 7.
  9996. * HT mcs 0 with NSS 2 is mcs 8.
  9997. * Valid values for VHT are 0 to 9.
  9998. */
  9999. mcs: 4, /* [5:2] */
  10000. /* rate:
  10001. * This is applicable only for
  10002. * CCK and OFDM preamble type
  10003. * rate 0: OFDM 48 Mbps,
  10004. * 1: OFDM 24 Mbps,
  10005. * 2: OFDM 12 Mbps
  10006. * 3: OFDM 6 Mbps
  10007. * 4: OFDM 54 Mbps
  10008. * 5: OFDM 36 Mbps
  10009. * 6: OFDM 18 Mbps
  10010. * 7: OFDM 9 Mbps
  10011. * rate 0: CCK 11 Mbps Long
  10012. * 1: CCK 5.5 Mbps Long
  10013. * 2: CCK 2 Mbps Long
  10014. * 3: CCK 1 Mbps Long
  10015. * 4: CCK 11 Mbps Short
  10016. * 5: CCK 5.5 Mbps Short
  10017. * 6: CCK 2 Mbps Short
  10018. */
  10019. rate : 3, /* [ 8: 6] */
  10020. rssi : 8, /* [16: 9] units=dBm */
  10021. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  10022. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  10023. stbc : 1, /* [22] */
  10024. sgi : 1, /* [23] */
  10025. ldpc : 1, /* [24] */
  10026. beamformed: 1, /* [25] */
  10027. reserved_2: 6; /* [31:26] */
  10028. A_UINT32 /* word 3 */
  10029. framectrl:16, /* [15: 0] */
  10030. seqno:16; /* [31:16] */
  10031. A_UINT32 /* word 4 */
  10032. tid_num:5, /* [ 4: 0] actual TID number */
  10033. vdev_id:8, /* [12: 5] */
  10034. reserved_3:19; /* [31:13] */
  10035. A_UINT32 /* word 5 */
  10036. /* status:
  10037. * 0: tx_ok
  10038. * 1: retry
  10039. * 2: drop
  10040. * 3: filtered
  10041. * 4: abort
  10042. * 5: tid delete
  10043. * 6: sw abort
  10044. * 7: dropped by peer migration
  10045. */
  10046. status:3, /* [2:0] */
  10047. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  10048. tx_mpdu_bytes:16, /* [19:4] */
  10049. /* Indicates retry count of offloaded/local generated Data tx frames */
  10050. tx_retry_cnt:6, /* [25:20] */
  10051. reserved_4:6; /* [31:26] */
  10052. } POSTPACK;
  10053. /* FW offload deliver ind message header fields */
  10054. /* DWORD one */
  10055. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  10056. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  10057. /* DWORD two */
  10058. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  10059. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  10060. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  10061. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  10062. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  10063. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  10064. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  10065. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  10066. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  10067. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  10068. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  10069. #define HTT_FW_OFFLOAD_IND_BW_S 19
  10070. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  10071. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  10072. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  10073. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  10074. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  10075. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  10076. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  10077. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  10078. /* DWORD three*/
  10079. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  10080. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  10081. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  10082. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  10083. /* DWORD four */
  10084. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  10085. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  10086. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  10087. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  10088. /* DWORD five */
  10089. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  10090. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  10091. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  10092. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  10093. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  10094. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  10095. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  10096. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  10097. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  10098. do { \
  10099. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  10100. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  10101. } while (0)
  10102. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  10103. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  10104. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  10105. do { \
  10106. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  10107. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  10108. } while (0)
  10109. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  10110. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  10111. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  10112. do { \
  10113. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  10114. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  10115. } while (0)
  10116. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  10117. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  10118. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  10119. do { \
  10120. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  10121. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  10122. } while (0)
  10123. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  10124. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  10125. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  10126. do { \
  10127. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  10128. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  10129. } while (0)
  10130. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  10131. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  10132. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  10133. do { \
  10134. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  10135. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  10136. } while (0)
  10137. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  10138. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  10139. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  10140. do { \
  10141. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  10142. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  10143. } while (0)
  10144. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  10145. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  10146. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  10147. do { \
  10148. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  10149. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  10150. } while (0)
  10151. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  10152. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  10153. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  10154. do { \
  10155. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  10156. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  10157. } while (0)
  10158. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  10159. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  10160. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  10161. do { \
  10162. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  10163. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  10164. } while (0)
  10165. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  10166. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  10167. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  10168. do { \
  10169. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  10170. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  10171. } while (0)
  10172. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  10173. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  10174. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  10175. do { \
  10176. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  10177. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  10178. } while (0)
  10179. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  10180. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  10181. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  10182. do { \
  10183. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  10184. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  10185. } while (0)
  10186. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  10187. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  10188. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  10189. do { \
  10190. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  10191. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  10192. } while (0)
  10193. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  10194. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  10195. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  10196. do { \
  10197. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  10198. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  10199. } while (0)
  10200. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  10201. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  10202. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  10203. do { \
  10204. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  10205. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  10206. } while (0)
  10207. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  10208. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  10209. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  10210. do { \
  10211. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  10212. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  10213. } while (0)
  10214. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  10215. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  10216. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  10217. do { \
  10218. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  10219. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  10220. } while (0)
  10221. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  10222. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  10223. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  10224. do { \
  10225. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  10226. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  10227. } while (0)
  10228. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  10229. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  10230. /*
  10231. * @brief target -> host rx reorder flush message definition
  10232. *
  10233. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  10234. *
  10235. * @details
  10236. * The following field definitions describe the format of the rx flush
  10237. * message sent from the target to the host.
  10238. * The message consists of a 4-octet header, followed by one or more
  10239. * 4-octet payload information elements.
  10240. *
  10241. * |31 24|23 8|7 0|
  10242. * |--------------------------------------------------------------|
  10243. * | TID | peer ID | msg type |
  10244. * |--------------------------------------------------------------|
  10245. * | seq num end | seq num start | MPDU status | reserved |
  10246. * |--------------------------------------------------------------|
  10247. * First DWORD:
  10248. * - MSG_TYPE
  10249. * Bits 7:0
  10250. * Purpose: identifies this as an rx flush message
  10251. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  10252. * - PEER_ID
  10253. * Bits 23:8 (only bits 18:8 actually used)
  10254. * Purpose: identify which peer's rx data is being flushed
  10255. * Value: (rx) peer ID
  10256. * - TID
  10257. * Bits 31:24 (only bits 27:24 actually used)
  10258. * Purpose: Specifies which traffic identifier's rx data is being flushed
  10259. * Value: traffic identifier
  10260. * Second DWORD:
  10261. * - MPDU_STATUS
  10262. * Bits 15:8
  10263. * Purpose:
  10264. * Indicate whether the flushed MPDUs should be discarded or processed.
  10265. * Value:
  10266. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  10267. * stages of rx processing
  10268. * other: discard the MPDUs
  10269. * It is anticipated that flush messages will always have
  10270. * MPDU status == 1, but the status flag is included for
  10271. * flexibility.
  10272. * - SEQ_NUM_START
  10273. * Bits 23:16
  10274. * Purpose:
  10275. * Indicate the start of a series of consecutive MPDUs being flushed.
  10276. * Not all MPDUs within this range are necessarily valid - the host
  10277. * must check each sequence number within this range to see if the
  10278. * corresponding MPDU is actually present.
  10279. * Value:
  10280. * The sequence number for the first MPDU in the sequence.
  10281. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10282. * - SEQ_NUM_END
  10283. * Bits 30:24
  10284. * Purpose:
  10285. * Indicate the end of a series of consecutive MPDUs being flushed.
  10286. * Value:
  10287. * The sequence number one larger than the sequence number of the
  10288. * last MPDU being flushed.
  10289. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10290. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  10291. * are to be released for further rx processing.
  10292. * Not all MPDUs within this range are necessarily valid - the host
  10293. * must check each sequence number within this range to see if the
  10294. * corresponding MPDU is actually present.
  10295. */
  10296. /* first DWORD */
  10297. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  10298. #define HTT_RX_FLUSH_PEER_ID_S 8
  10299. #define HTT_RX_FLUSH_TID_M 0xff000000
  10300. #define HTT_RX_FLUSH_TID_S 24
  10301. /* second DWORD */
  10302. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  10303. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  10304. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  10305. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  10306. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  10307. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  10308. #define HTT_RX_FLUSH_BYTES 8
  10309. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  10310. do { \
  10311. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  10312. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  10313. } while (0)
  10314. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  10315. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  10316. #define HTT_RX_FLUSH_TID_SET(word, value) \
  10317. do { \
  10318. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  10319. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  10320. } while (0)
  10321. #define HTT_RX_FLUSH_TID_GET(word) \
  10322. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  10323. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  10324. do { \
  10325. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  10326. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  10327. } while (0)
  10328. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  10329. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  10330. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  10331. do { \
  10332. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  10333. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  10334. } while (0)
  10335. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  10336. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  10337. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  10338. do { \
  10339. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  10340. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  10341. } while (0)
  10342. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  10343. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  10344. /*
  10345. * @brief target -> host rx pn check indication message
  10346. *
  10347. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  10348. *
  10349. * @details
  10350. * The following field definitions describe the format of the Rx PN check
  10351. * indication message sent from the target to the host.
  10352. * The message consists of a 4-octet header, followed by the start and
  10353. * end sequence numbers to be released, followed by the PN IEs. Each PN
  10354. * IE is one octet containing the sequence number that failed the PN
  10355. * check.
  10356. *
  10357. * |31 24|23 8|7 0|
  10358. * |--------------------------------------------------------------|
  10359. * | TID | peer ID | msg type |
  10360. * |--------------------------------------------------------------|
  10361. * | Reserved | PN IE count | seq num end | seq num start|
  10362. * |--------------------------------------------------------------|
  10363. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  10364. * |--------------------------------------------------------------|
  10365. * First DWORD:
  10366. * - MSG_TYPE
  10367. * Bits 7:0
  10368. * Purpose: Identifies this as an rx pn check indication message
  10369. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  10370. * - PEER_ID
  10371. * Bits 23:8 (only bits 18:8 actually used)
  10372. * Purpose: identify which peer
  10373. * Value: (rx) peer ID
  10374. * - TID
  10375. * Bits 31:24 (only bits 27:24 actually used)
  10376. * Purpose: identify traffic identifier
  10377. * Value: traffic identifier
  10378. * Second DWORD:
  10379. * - SEQ_NUM_START
  10380. * Bits 7:0
  10381. * Purpose:
  10382. * Indicates the starting sequence number of the MPDU in this
  10383. * series of MPDUs that went though PN check.
  10384. * Value:
  10385. * The sequence number for the first MPDU in the sequence.
  10386. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10387. * - SEQ_NUM_END
  10388. * Bits 15:8
  10389. * Purpose:
  10390. * Indicates the ending sequence number of the MPDU in this
  10391. * series of MPDUs that went though PN check.
  10392. * Value:
  10393. * The sequence number one larger then the sequence number of the last
  10394. * MPDU being flushed.
  10395. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10396. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  10397. * for invalid PN numbers and are ready to be released for further processing.
  10398. * Not all MPDUs within this range are necessarily valid - the host
  10399. * must check each sequence number within this range to see if the
  10400. * corresponding MPDU is actually present.
  10401. * - PN_IE_COUNT
  10402. * Bits 23:16
  10403. * Purpose:
  10404. * Used to determine the variable number of PN information elements in this
  10405. * message
  10406. *
  10407. * PN information elements:
  10408. * - PN_IE_x-
  10409. * Purpose:
  10410. * Each PN information element contains the sequence number of the MPDU that
  10411. * has failed the target PN check.
  10412. * Value:
  10413. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  10414. * that failed the PN check.
  10415. */
  10416. /* first DWORD */
  10417. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  10418. #define HTT_RX_PN_IND_PEER_ID_S 8
  10419. #define HTT_RX_PN_IND_TID_M 0xff000000
  10420. #define HTT_RX_PN_IND_TID_S 24
  10421. /* second DWORD */
  10422. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  10423. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  10424. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  10425. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  10426. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  10427. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  10428. #define HTT_RX_PN_IND_BYTES 8
  10429. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  10430. do { \
  10431. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  10432. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  10433. } while (0)
  10434. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  10435. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  10436. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  10437. do { \
  10438. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  10439. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  10440. } while (0)
  10441. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  10442. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  10443. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  10444. do { \
  10445. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  10446. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  10447. } while (0)
  10448. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  10449. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  10450. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  10451. do { \
  10452. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  10453. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  10454. } while (0)
  10455. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  10456. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  10457. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  10458. do { \
  10459. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  10460. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  10461. } while (0)
  10462. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  10463. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  10464. /*
  10465. * @brief target -> host rx offload deliver message for LL system
  10466. *
  10467. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  10468. *
  10469. * @details
  10470. * In a low latency system this message is sent whenever the offload
  10471. * manager flushes out the packets it has coalesced in its coalescing buffer.
  10472. * The DMA of the actual packets into host memory is done before sending out
  10473. * this message. This message indicates only how many MSDUs to reap. The
  10474. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  10475. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  10476. * DMA'd by the MAC directly into host memory these packets do not contain
  10477. * the MAC descriptors in the header portion of the packet. Instead they contain
  10478. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  10479. * message, the packets are delivered directly to the NW stack without going
  10480. * through the regular reorder buffering and PN checking path since it has
  10481. * already been done in target.
  10482. *
  10483. * |31 24|23 16|15 8|7 0|
  10484. * |-----------------------------------------------------------------------|
  10485. * | Total MSDU count | reserved | msg type |
  10486. * |-----------------------------------------------------------------------|
  10487. *
  10488. * @brief target -> host rx offload deliver message for HL system
  10489. *
  10490. * @details
  10491. * In a high latency system this message is sent whenever the offload manager
  10492. * flushes out the packets it has coalesced in its coalescing buffer. The
  10493. * actual packets are also carried along with this message. When the host
  10494. * receives this message, it is expected to deliver these packets to the NW
  10495. * stack directly instead of routing them through the reorder buffering and
  10496. * PN checking path since it has already been done in target.
  10497. *
  10498. * |31 24|23 16|15 8|7 0|
  10499. * |-----------------------------------------------------------------------|
  10500. * | Total MSDU count | reserved | msg type |
  10501. * |-----------------------------------------------------------------------|
  10502. * | peer ID | MSDU length |
  10503. * |-----------------------------------------------------------------------|
  10504. * | MSDU payload | FW Desc | tid | vdev ID |
  10505. * |-----------------------------------------------------------------------|
  10506. * | MSDU payload contd. |
  10507. * |-----------------------------------------------------------------------|
  10508. * | peer ID | MSDU length |
  10509. * |-----------------------------------------------------------------------|
  10510. * | MSDU payload | FW Desc | tid | vdev ID |
  10511. * |-----------------------------------------------------------------------|
  10512. * | MSDU payload contd. |
  10513. * |-----------------------------------------------------------------------|
  10514. *
  10515. */
  10516. /* first DWORD */
  10517. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  10518. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  10519. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  10520. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  10521. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  10522. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  10523. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  10524. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  10525. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  10526. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  10527. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  10528. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  10529. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  10530. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  10531. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  10532. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  10533. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  10534. do { \
  10535. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  10536. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  10537. } while (0)
  10538. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  10539. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  10540. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  10541. do { \
  10542. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  10543. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  10544. } while (0)
  10545. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  10546. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  10547. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  10548. do { \
  10549. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  10550. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  10551. } while (0)
  10552. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  10553. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  10554. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  10555. do { \
  10556. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  10557. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  10558. } while (0)
  10559. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  10560. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  10561. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  10562. do { \
  10563. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  10564. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  10565. } while (0)
  10566. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  10567. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  10568. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  10569. do { \
  10570. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  10571. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  10572. } while (0)
  10573. /**
  10574. * @brief target -> host rx peer map/unmap message definition
  10575. *
  10576. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  10577. *
  10578. * @details
  10579. * The following diagram shows the format of the rx peer map message sent
  10580. * from the target to the host. This layout assumes the target operates
  10581. * as little-endian.
  10582. *
  10583. * This message always contains a SW peer ID. The main purpose of the
  10584. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10585. * with, so that the host can use that peer ID to determine which peer
  10586. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10587. * other purposes, such as identifying during tx completions which peer
  10588. * the tx frames in question were transmitted to.
  10589. *
  10590. * In certain generations of chips, the peer map message also contains
  10591. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  10592. * to identify which peer the frame needs to be forwarded to (i.e. the
  10593. * peer assocated with the Destination MAC Address within the packet),
  10594. * and particularly which vdev needs to transmit the frame (for cases
  10595. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  10596. * meaning as AST_INDEX_0.
  10597. * This DA-based peer ID that is provided for certain rx frames
  10598. * (the rx frames that need to be re-transmitted as tx frames)
  10599. * is the ID that the HW uses for referring to the peer in question,
  10600. * rather than the peer ID that the SW+FW use to refer to the peer.
  10601. *
  10602. *
  10603. * |31 24|23 16|15 8|7 0|
  10604. * |-----------------------------------------------------------------------|
  10605. * | SW peer ID | VDEV ID | msg type |
  10606. * |-----------------------------------------------------------------------|
  10607. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10608. * |-----------------------------------------------------------------------|
  10609. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  10610. * |-----------------------------------------------------------------------|
  10611. *
  10612. *
  10613. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  10614. *
  10615. * The following diagram shows the format of the rx peer unmap message sent
  10616. * from the target to the host.
  10617. *
  10618. * |31 24|23 16|15 8|7 0|
  10619. * |-----------------------------------------------------------------------|
  10620. * | SW peer ID | VDEV ID | msg type |
  10621. * |-----------------------------------------------------------------------|
  10622. *
  10623. * The following field definitions describe the format of the rx peer map
  10624. * and peer unmap messages sent from the target to the host.
  10625. * - MSG_TYPE
  10626. * Bits 7:0
  10627. * Purpose: identifies this as an rx peer map or peer unmap message
  10628. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  10629. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  10630. * - VDEV_ID
  10631. * Bits 15:8
  10632. * Purpose: Indicates which virtual device the peer is associated
  10633. * with.
  10634. * Value: vdev ID (used in the host to look up the vdev object)
  10635. * - PEER_ID (a.k.a. SW_PEER_ID)
  10636. * Bits 31:16
  10637. * Purpose: The peer ID (index) that WAL is allocating (map) or
  10638. * freeing (unmap)
  10639. * Value: (rx) peer ID
  10640. * - MAC_ADDR_L32 (peer map only)
  10641. * Bits 31:0
  10642. * Purpose: Identifies which peer node the peer ID is for.
  10643. * Value: lower 4 bytes of peer node's MAC address
  10644. * - MAC_ADDR_U16 (peer map only)
  10645. * Bits 15:0
  10646. * Purpose: Identifies which peer node the peer ID is for.
  10647. * Value: upper 2 bytes of peer node's MAC address
  10648. * - HW_PEER_ID
  10649. * Bits 31:16
  10650. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  10651. * address, so for rx frames marked for rx --> tx forwarding, the
  10652. * host can determine from the HW peer ID provided as meta-data with
  10653. * the rx frame which peer the frame is supposed to be forwarded to.
  10654. * Value: ID used by the MAC HW to identify the peer
  10655. */
  10656. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  10657. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  10658. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  10659. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  10660. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  10661. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  10662. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  10663. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  10664. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  10665. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  10666. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  10667. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  10668. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  10669. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  10670. do { \
  10671. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  10672. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  10673. } while (0)
  10674. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  10675. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  10676. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  10677. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  10678. do { \
  10679. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  10680. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  10681. } while (0)
  10682. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  10683. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  10684. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  10685. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  10686. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  10687. do { \
  10688. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  10689. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  10690. } while (0)
  10691. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  10692. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  10693. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  10694. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  10695. #define HTT_RX_PEER_MAP_BYTES 12
  10696. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  10697. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  10698. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  10699. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  10700. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  10701. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  10702. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  10703. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  10704. #define HTT_RX_PEER_UNMAP_BYTES 4
  10705. /**
  10706. * @brief target -> host rx peer map V2 message definition
  10707. *
  10708. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  10709. *
  10710. * @details
  10711. * The following diagram shows the format of the rx peer map v2 message sent
  10712. * from the target to the host. This layout assumes the target operates
  10713. * as little-endian.
  10714. *
  10715. * This message always contains a SW peer ID. The main purpose of the
  10716. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10717. * with, so that the host can use that peer ID to determine which peer
  10718. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10719. * other purposes, such as identifying during tx completions which peer
  10720. * the tx frames in question were transmitted to.
  10721. *
  10722. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  10723. * is used during rx --> tx frame forwarding to identify which peer the
  10724. * frame needs to be forwarded to (i.e. the peer assocated with the
  10725. * Destination MAC Address within the packet), and particularly which vdev
  10726. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  10727. * This DA-based peer ID that is provided for certain rx frames
  10728. * (the rx frames that need to be re-transmitted as tx frames)
  10729. * is the ID that the HW uses for referring to the peer in question,
  10730. * rather than the peer ID that the SW+FW use to refer to the peer.
  10731. *
  10732. * The HW peer id here is the same meaning as AST_INDEX_0.
  10733. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  10734. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  10735. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  10736. * AST is valid.
  10737. *
  10738. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  10739. * |-------------------------------------------------------------------------|
  10740. * | SW peer ID | VDEV ID | msg type |
  10741. * |-------------------------------------------------------------------------|
  10742. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10743. * |-------------------------------------------------------------------------|
  10744. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  10745. * |-------------------------------------------------------------------------|
  10746. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  10747. * |-------------------------------------------------------------------------|
  10748. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  10749. * |-------------------------------------------------------------------------|
  10750. * |TID valid low pri| TID valid hi pri | AST index 2 |
  10751. * |-------------------------------------------------------------------------|
  10752. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  10753. * |-------------------------------------------------------------------------|
  10754. * | Reserved_2 |
  10755. * |-------------------------------------------------------------------------|
  10756. * Where:
  10757. * NH = Next Hop
  10758. * ASTVM = AST valid mask
  10759. * OA = on-chip AST valid bit
  10760. * ASTFM = AST flow mask
  10761. *
  10762. * The following field definitions describe the format of the rx peer map v2
  10763. * messages sent from the target to the host.
  10764. * - MSG_TYPE
  10765. * Bits 7:0
  10766. * Purpose: identifies this as an rx peer map v2 message
  10767. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  10768. * - VDEV_ID
  10769. * Bits 15:8
  10770. * Purpose: Indicates which virtual device the peer is associated with.
  10771. * Value: vdev ID (used in the host to look up the vdev object)
  10772. * - SW_PEER_ID
  10773. * Bits 31:16
  10774. * Purpose: The peer ID (index) that WAL is allocating
  10775. * Value: (rx) peer ID
  10776. * - MAC_ADDR_L32
  10777. * Bits 31:0
  10778. * Purpose: Identifies which peer node the peer ID is for.
  10779. * Value: lower 4 bytes of peer node's MAC address
  10780. * - MAC_ADDR_U16
  10781. * Bits 15:0
  10782. * Purpose: Identifies which peer node the peer ID is for.
  10783. * Value: upper 2 bytes of peer node's MAC address
  10784. * - HW_PEER_ID / AST_INDEX_0
  10785. * Bits 31:16
  10786. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  10787. * address, so for rx frames marked for rx --> tx forwarding, the
  10788. * host can determine from the HW peer ID provided as meta-data with
  10789. * the rx frame which peer the frame is supposed to be forwarded to.
  10790. * Value: ID used by the MAC HW to identify the peer
  10791. * - AST_HASH_VALUE
  10792. * Bits 15:0
  10793. * Purpose: Indicates AST Hash value is required for the TCL AST index
  10794. * override feature.
  10795. * - NEXT_HOP
  10796. * Bit 16
  10797. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  10798. * (Wireless Distribution System).
  10799. * - AST_VALID_MASK
  10800. * Bits 19:17
  10801. * Purpose: Indicate if the AST 1 through AST 3 are valid
  10802. * - ONCHIP_AST_VALID_FLAG
  10803. * Bit 20
  10804. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  10805. * is valid.
  10806. * - AST_INDEX_1
  10807. * Bits 15:0
  10808. * Purpose: indicate the second AST index for this peer
  10809. * - AST_0_FLOW_MASK
  10810. * Bits 19:16
  10811. * Purpose: identify the which flow the AST 0 entry corresponds to.
  10812. * - AST_1_FLOW_MASK
  10813. * Bits 23:20
  10814. * Purpose: identify the which flow the AST 1 entry corresponds to.
  10815. * - AST_2_FLOW_MASK
  10816. * Bits 27:24
  10817. * Purpose: identify the which flow the AST 2 entry corresponds to.
  10818. * - AST_3_FLOW_MASK
  10819. * Bits 31:28
  10820. * Purpose: identify the which flow the AST 3 entry corresponds to.
  10821. * - AST_INDEX_2
  10822. * Bits 15:0
  10823. * Purpose: indicate the third AST index for this peer
  10824. * - TID_VALID_HI_PRI
  10825. * Bits 23:16
  10826. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  10827. * - TID_VALID_LOW_PRI
  10828. * Bits 31:24
  10829. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  10830. * - AST_INDEX_3
  10831. * Bits 15:0
  10832. * Purpose: indicate the fourth AST index for this peer
  10833. * - ONCHIP_AST_IDX / RESERVED
  10834. * Bits 31:16
  10835. * Purpose: This field is valid only when split AST feature is enabled.
  10836. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  10837. * If valid, identifies the HW peer ID corresponding to the peer MAC
  10838. * address, this ast_idx is used for LMAC modules for RXPCU.
  10839. * Value: ID used by the LMAC HW to identify the peer
  10840. */
  10841. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  10842. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  10843. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  10844. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  10845. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  10846. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  10847. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  10848. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  10849. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  10850. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  10851. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  10852. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  10853. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  10854. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  10855. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  10856. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  10857. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  10858. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  10859. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  10860. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  10861. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  10862. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  10863. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  10864. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  10865. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  10866. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  10867. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  10868. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  10869. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  10870. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  10871. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  10872. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  10873. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  10874. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  10875. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  10876. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  10877. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  10878. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  10879. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  10880. do { \
  10881. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  10882. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  10883. } while (0)
  10884. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  10885. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  10886. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  10887. do { \
  10888. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  10889. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  10890. } while (0)
  10891. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  10892. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  10893. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  10894. do { \
  10895. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  10896. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  10897. } while (0)
  10898. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  10899. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  10900. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  10901. do { \
  10902. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  10903. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  10904. } while (0)
  10905. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  10906. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  10907. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  10908. do { \
  10909. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  10910. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  10911. } while (0)
  10912. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  10913. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  10914. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  10915. do { \
  10916. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  10917. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  10918. } while (0)
  10919. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  10920. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  10921. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  10922. do { \
  10923. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  10924. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  10925. } while (0)
  10926. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  10927. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  10928. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  10929. do { \
  10930. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  10931. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  10932. } while (0)
  10933. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  10934. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  10935. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  10936. do { \
  10937. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  10938. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  10939. } while (0)
  10940. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  10941. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  10942. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  10943. do { \
  10944. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  10945. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  10946. } while (0)
  10947. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  10948. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  10949. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  10950. do { \
  10951. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  10952. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  10953. } while (0)
  10954. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  10955. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  10956. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  10957. do { \
  10958. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  10959. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  10960. } while (0)
  10961. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  10962. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  10963. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  10964. do { \
  10965. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  10966. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  10967. } while (0)
  10968. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  10969. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  10970. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  10971. do { \
  10972. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  10973. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  10974. } while (0)
  10975. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  10976. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  10977. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  10978. do { \
  10979. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  10980. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  10981. } while (0)
  10982. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  10983. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  10984. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  10985. do { \
  10986. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  10987. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  10988. } while (0)
  10989. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  10990. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  10991. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  10992. do { \
  10993. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  10994. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  10995. } while (0)
  10996. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  10997. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  10998. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  10999. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  11000. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  11001. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  11002. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  11003. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  11004. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  11005. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  11006. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  11007. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  11008. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  11009. #define HTT_RX_PEER_MAP_V2_BYTES 32
  11010. /**
  11011. * @brief target -> host rx peer map V3 message definition
  11012. *
  11013. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  11014. *
  11015. * @details
  11016. * The following diagram shows the format of the rx peer map v3 message sent
  11017. * from the target to the host.
  11018. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  11019. * This layout assumes the target operates as little-endian.
  11020. *
  11021. * |31 24|23 20|19|18|17|16|15 8|7 0|
  11022. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  11023. * | SW peer ID | VDEV ID | msg type |
  11024. * |-----------------+--------------------+-----------------+-----------------|
  11025. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11026. * |-----------------+--------------------+-----------------+-----------------|
  11027. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  11028. * |-----------------+--------+-----------+-----------------+-----------------|
  11029. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  11030. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  11031. * | (8bits) | | (4bits) | |
  11032. * |-----------------+--------+--+--+--+--------------------------------------|
  11033. * | RESERVED |E |O | | |
  11034. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  11035. * | |V |V | | |
  11036. * |-----------------+--------------------+-----------------------------------|
  11037. * | HTT_MSDU_IDX_ | RESERVED | |
  11038. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  11039. * | (8bits) | | |
  11040. * |-----------------+--------------------+-----------------------------------|
  11041. * | Reserved_2 |
  11042. * |--------------------------------------------------------------------------|
  11043. * | Reserved_3 |
  11044. * |--------------------------------------------------------------------------|
  11045. *
  11046. * Where:
  11047. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  11048. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  11049. * NH = Next Hop
  11050. * The following field definitions describe the format of the rx peer map v3
  11051. * messages sent from the target to the host.
  11052. * - MSG_TYPE
  11053. * Bits 7:0
  11054. * Purpose: identifies this as a peer map v3 message
  11055. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  11056. * - VDEV_ID
  11057. * Bits 15:8
  11058. * Purpose: Indicates which virtual device the peer is associated with.
  11059. * - SW_PEER_ID
  11060. * Bits 31:16
  11061. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  11062. * - MAC_ADDR_L32
  11063. * Bits 31:0
  11064. * Purpose: Identifies which peer node the peer ID is for.
  11065. * Value: lower 4 bytes of peer node's MAC address
  11066. * - MAC_ADDR_U16
  11067. * Bits 15:0
  11068. * Purpose: Identifies which peer node the peer ID is for.
  11069. * Value: upper 2 bytes of peer node's MAC address
  11070. * - MULTICAST_SW_PEER_ID
  11071. * Bits 31:16
  11072. * Purpose: The multicast peer ID (index)
  11073. * Value: set to HTT_INVALID_PEER if not valid
  11074. * - HW_PEER_ID / AST_INDEX
  11075. * Bits 15:0
  11076. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11077. * address, so for rx frames marked for rx --> tx forwarding, the
  11078. * host can determine from the HW peer ID provided as meta-data with
  11079. * the rx frame which peer the frame is supposed to be forwarded to.
  11080. * - CACHE_SET_NUM
  11081. * Bits 19:16
  11082. * Purpose: Cache Set Number for AST_INDEX
  11083. * Cache set number that should be used to cache the index based
  11084. * search results, for address and flow search.
  11085. * This value should be equal to LSB 4 bits of the hash value
  11086. * of match data, in case of search index points to an entry which
  11087. * may be used in content based search also. The value can be
  11088. * anything when the entry pointed by search index will not be
  11089. * used for content based search.
  11090. * - HTT_MSDU_IDX_VALID_MASK
  11091. * Bits 31:24
  11092. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  11093. * - ONCHIP_AST_IDX / RESERVED
  11094. * Bits 15:0
  11095. * Purpose: This field is valid only when split AST feature is enabled.
  11096. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  11097. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11098. * address, this ast_idx is used for LMAC modules for RXPCU.
  11099. * - NEXT_HOP
  11100. * Bits 16
  11101. * Purpose: Flag indicates next_hop AST entry used for WDS
  11102. * (Wireless Distribution System).
  11103. * - ONCHIP_AST_VALID
  11104. * Bits 17
  11105. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  11106. * - EXT_AST_VALID
  11107. * Bits 18
  11108. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  11109. * - EXT_AST_INDEX
  11110. * Bits 15:0
  11111. * Purpose: This field describes Extended AST index
  11112. * Valid if EXT_AST_VALID flag set
  11113. * - HTT_MSDU_IDX_VALID_MASK_EXT
  11114. * Bits 31:24
  11115. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  11116. */
  11117. /* dword 0 */
  11118. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  11119. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  11120. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  11121. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  11122. /* dword 1 */
  11123. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  11124. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  11125. /* dword 2 */
  11126. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  11127. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  11128. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  11129. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  11130. /* dword 3 */
  11131. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  11132. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  11133. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  11134. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  11135. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  11136. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  11137. /* dword 4 */
  11138. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  11139. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  11140. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  11141. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  11142. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  11143. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  11144. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  11145. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  11146. /* dword 5 */
  11147. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  11148. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  11149. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  11150. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  11151. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  11152. do { \
  11153. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  11154. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  11155. } while (0)
  11156. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  11157. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  11158. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  11159. do { \
  11160. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  11161. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  11162. } while (0)
  11163. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  11164. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  11165. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  11166. do { \
  11167. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  11168. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  11169. } while (0)
  11170. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  11171. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  11172. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  11173. do { \
  11174. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  11175. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  11176. } while (0)
  11177. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  11178. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  11179. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  11180. do { \
  11181. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  11182. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  11183. } while (0)
  11184. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  11185. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  11186. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  11187. do { \
  11188. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  11189. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  11190. } while (0)
  11191. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  11192. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  11193. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  11194. do { \
  11195. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  11196. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  11197. } while (0)
  11198. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  11199. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  11200. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  11201. do { \
  11202. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  11203. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  11204. } while (0)
  11205. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  11206. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  11207. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11208. do { \
  11209. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  11210. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  11211. } while (0)
  11212. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  11213. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  11214. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  11215. do { \
  11216. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  11217. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  11218. } while (0)
  11219. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  11220. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  11221. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  11222. do { \
  11223. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  11224. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  11225. } while (0)
  11226. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  11227. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  11228. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  11229. do { \
  11230. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  11231. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  11232. } while (0)
  11233. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  11234. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  11235. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  11236. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  11237. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  11238. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  11239. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  11240. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  11241. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  11242. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11243. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11244. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  11245. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  11246. #define HTT_RX_PEER_MAP_V3_BYTES 32
  11247. /**
  11248. * @brief target -> host rx peer unmap V2 message definition
  11249. *
  11250. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  11251. *
  11252. * The following diagram shows the format of the rx peer unmap message sent
  11253. * from the target to the host.
  11254. *
  11255. * |31 24|23 16|15 8|7 0|
  11256. * |-----------------------------------------------------------------------|
  11257. * | SW peer ID | VDEV ID | msg type |
  11258. * |-----------------------------------------------------------------------|
  11259. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11260. * |-----------------------------------------------------------------------|
  11261. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  11262. * |-----------------------------------------------------------------------|
  11263. * | Peer Delete Duration |
  11264. * |-----------------------------------------------------------------------|
  11265. * | Reserved_0 | WDS Free Count |
  11266. * |-----------------------------------------------------------------------|
  11267. * | Reserved_1 |
  11268. * |-----------------------------------------------------------------------|
  11269. * | Reserved_2 |
  11270. * |-----------------------------------------------------------------------|
  11271. *
  11272. *
  11273. * The following field definitions describe the format of the rx peer unmap
  11274. * messages sent from the target to the host.
  11275. * - MSG_TYPE
  11276. * Bits 7:0
  11277. * Purpose: identifies this as an rx peer unmap v2 message
  11278. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  11279. * - VDEV_ID
  11280. * Bits 15:8
  11281. * Purpose: Indicates which virtual device the peer is associated
  11282. * with.
  11283. * Value: vdev ID (used in the host to look up the vdev object)
  11284. * - SW_PEER_ID
  11285. * Bits 31:16
  11286. * Purpose: The peer ID (index) that WAL is freeing
  11287. * Value: (rx) peer ID
  11288. * - MAC_ADDR_L32
  11289. * Bits 31:0
  11290. * Purpose: Identifies which peer node the peer ID is for.
  11291. * Value: lower 4 bytes of peer node's MAC address
  11292. * - MAC_ADDR_U16
  11293. * Bits 15:0
  11294. * Purpose: Identifies which peer node the peer ID is for.
  11295. * Value: upper 2 bytes of peer node's MAC address
  11296. * - NEXT_HOP
  11297. * Bits 16
  11298. * Purpose: Bit indicates next_hop AST entry used for WDS
  11299. * (Wireless Distribution System).
  11300. * - PEER_DELETE_DURATION
  11301. * Bits 31:0
  11302. * Purpose: Time taken to delete peer, in msec,
  11303. * Used for monitoring / debugging PEER delete response delay
  11304. * - PEER_WDS_FREE_COUNT
  11305. * Bits 15:0
  11306. * Purpose: Count of WDS entries deleted associated to peer deleted
  11307. */
  11308. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  11309. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  11310. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  11311. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  11312. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  11313. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  11314. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  11315. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  11316. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  11317. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  11318. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  11319. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  11320. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  11321. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  11322. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  11323. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  11324. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  11325. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  11326. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  11327. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  11328. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  11329. do { \
  11330. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  11331. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  11332. } while (0)
  11333. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  11334. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  11335. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  11336. do { \
  11337. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  11338. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  11339. } while (0)
  11340. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  11341. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  11342. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11343. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  11344. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  11345. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  11346. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  11347. /**
  11348. * @brief target -> host rx peer mlo map message definition
  11349. *
  11350. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  11351. *
  11352. * @details
  11353. * The following diagram shows the format of the rx mlo peer map message sent
  11354. * from the target to the host. This layout assumes the target operates
  11355. * as little-endian.
  11356. *
  11357. * MCC:
  11358. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  11359. *
  11360. * WIN:
  11361. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  11362. * It will be sent on the Assoc Link.
  11363. *
  11364. * This message always contains a MLO peer ID. The main purpose of the
  11365. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  11366. * with, so that the host can use that MLO peer ID to determine which peer
  11367. * transmitted the rx frame.
  11368. *
  11369. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  11370. * |-------------------------------------------------------------------------|
  11371. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  11372. * |-------------------------------------------------------------------------|
  11373. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11374. * |-------------------------------------------------------------------------|
  11375. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  11376. * |-------------------------------------------------------------------------|
  11377. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  11378. * |-------------------------------------------------------------------------|
  11379. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  11380. * |-------------------------------------------------------------------------|
  11381. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  11382. * |-------------------------------------------------------------------------|
  11383. * |RSVD |
  11384. * |-------------------------------------------------------------------------|
  11385. * |RSVD |
  11386. * |-------------------------------------------------------------------------|
  11387. * | htt_tlv_hdr_t |
  11388. * |-------------------------------------------------------------------------|
  11389. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11390. * |-------------------------------------------------------------------------|
  11391. * | htt_tlv_hdr_t |
  11392. * |-------------------------------------------------------------------------|
  11393. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11394. * |-------------------------------------------------------------------------|
  11395. * | htt_tlv_hdr_t |
  11396. * |-------------------------------------------------------------------------|
  11397. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11398. * |-------------------------------------------------------------------------|
  11399. *
  11400. * Where:
  11401. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  11402. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  11403. * V (valid) - 1 Bit Bit17
  11404. * CHIPID - 3 Bits
  11405. * TIDMASK - 8 Bits
  11406. * CACHE_SET_NUM - 8 Bits
  11407. *
  11408. * The following field definitions describe the format of the rx MLO peer map
  11409. * messages sent from the target to the host.
  11410. * - MSG_TYPE
  11411. * Bits 7:0
  11412. * Purpose: identifies this as an rx mlo peer map message
  11413. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  11414. *
  11415. * - MLO_PEER_ID
  11416. * Bits 23:8
  11417. * Purpose: The MLO peer ID (index).
  11418. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  11419. * Value: MLO peer ID
  11420. *
  11421. * - NUMLINK
  11422. * Bits: 26:24 (3Bits)
  11423. * Purpose: Indicate the max number of logical links supported per client.
  11424. * Value: number of logical links
  11425. *
  11426. * - PRC
  11427. * Bits: 29:27 (3Bits)
  11428. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  11429. * if there is migration of the primary chip.
  11430. * Value: Primary REO CHIPID
  11431. *
  11432. * - MAC_ADDR_L32
  11433. * Bits 31:0
  11434. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  11435. * Value: lower 4 bytes of peer node's MAC address
  11436. *
  11437. * - MAC_ADDR_U16
  11438. * Bits 15:0
  11439. * Purpose: Identifies which peer node the peer ID is for.
  11440. * Value: upper 2 bytes of peer node's MAC address
  11441. *
  11442. * - PRIMARY_TCL_AST_IDX
  11443. * Bits 15:0
  11444. * Purpose: Primary TCL AST index for this peer.
  11445. *
  11446. * - V
  11447. * 1 Bit Position 16
  11448. * Purpose: If the ast idx is valid.
  11449. *
  11450. * - CHIPID
  11451. * Bits 19:17
  11452. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  11453. *
  11454. * - TIDMASK
  11455. * Bits 27:20
  11456. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  11457. *
  11458. * - CACHE_SET_NUM
  11459. * Bits 31:28
  11460. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  11461. * Cache set number that should be used to cache the index based
  11462. * search results, for address and flow search.
  11463. * This value should be equal to LSB four bits of the hash value
  11464. * of match data, in case of search index points to an entry which
  11465. * may be used in content based search also. The value can be
  11466. * anything when the entry pointed by search index will not be
  11467. * used for content based search.
  11468. *
  11469. * - htt_tlv_hdr_t
  11470. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  11471. *
  11472. * Bits 11:0
  11473. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  11474. *
  11475. * Bits 23:12
  11476. * Purpose: Length, Length of the value that follows the header
  11477. *
  11478. * Bits 31:28
  11479. * Purpose: Reserved.
  11480. *
  11481. *
  11482. * - SW_PEER_ID
  11483. * Bits 15:0
  11484. * Purpose: The peer ID (index) that WAL is allocating
  11485. * Value: (rx) peer ID
  11486. *
  11487. * - VDEV_ID
  11488. * Bits 23:16
  11489. * Purpose: Indicates which virtual device the peer is associated with.
  11490. * Value: vdev ID (used in the host to look up the vdev object)
  11491. *
  11492. * - CHIPID
  11493. * Bits 26:24
  11494. * Purpose: Indicates which Chip id the peer is associated with.
  11495. * Value: chip ID (Provided by Host as part of QMI exchange)
  11496. */
  11497. typedef enum {
  11498. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  11499. } MLO_PEER_MAP_TLV_TAG_ID;
  11500. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  11501. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  11502. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  11503. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  11504. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  11505. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  11506. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11507. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  11508. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  11509. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  11510. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  11511. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  11512. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  11513. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  11514. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  11515. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  11516. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  11517. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  11518. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  11519. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  11520. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  11521. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  11522. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  11523. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  11524. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  11525. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  11526. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  11527. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  11528. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  11529. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  11530. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  11531. do { \
  11532. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  11533. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  11534. } while (0)
  11535. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  11536. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  11537. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  11538. do { \
  11539. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  11540. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  11541. } while (0)
  11542. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  11543. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  11544. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  11545. do { \
  11546. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  11547. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  11548. } while (0)
  11549. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  11550. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  11551. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  11552. do { \
  11553. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  11554. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  11555. } while (0)
  11556. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  11557. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  11558. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  11559. do { \
  11560. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  11561. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  11562. } while (0)
  11563. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  11564. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  11565. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  11566. do { \
  11567. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  11568. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  11569. } while (0)
  11570. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  11571. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  11572. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  11573. do { \
  11574. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  11575. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  11576. } while (0)
  11577. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  11578. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  11579. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  11580. do { \
  11581. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  11582. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  11583. } while (0)
  11584. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  11585. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  11586. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  11587. do { \
  11588. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  11589. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  11590. } while (0)
  11591. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  11592. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  11593. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  11594. do { \
  11595. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  11596. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  11597. } while (0)
  11598. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  11599. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  11600. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  11601. do { \
  11602. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  11603. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  11604. } while (0)
  11605. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  11606. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  11607. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  11608. do { \
  11609. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  11610. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  11611. } while (0)
  11612. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  11613. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  11614. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  11615. do { \
  11616. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  11617. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  11618. } while (0)
  11619. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  11620. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  11621. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11622. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  11623. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  11624. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  11625. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  11626. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  11627. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  11628. *
  11629. * The following diagram shows the format of the rx mlo peer unmap message sent
  11630. * from the target to the host.
  11631. *
  11632. * |31 24|23 16|15 8|7 0|
  11633. * |-----------------------------------------------------------------------|
  11634. * | RSVD_24_31 | MLO peer ID | msg type |
  11635. * |-----------------------------------------------------------------------|
  11636. */
  11637. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  11638. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  11639. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  11640. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  11641. /**
  11642. * @brief target -> host message specifying security parameters
  11643. *
  11644. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  11645. *
  11646. * @details
  11647. * The following diagram shows the format of the security specification
  11648. * message sent from the target to the host.
  11649. * This security specification message tells the host whether a PN check is
  11650. * necessary on rx data frames, and if so, how large the PN counter is.
  11651. * This message also tells the host about the security processing to apply
  11652. * to defragmented rx frames - specifically, whether a Message Integrity
  11653. * Check is required, and the Michael key to use.
  11654. *
  11655. * |31 24|23 16|15|14 8|7 0|
  11656. * |-----------------------------------------------------------------------|
  11657. * | peer ID | U| security type | msg type |
  11658. * |-----------------------------------------------------------------------|
  11659. * | Michael Key K0 |
  11660. * |-----------------------------------------------------------------------|
  11661. * | Michael Key K1 |
  11662. * |-----------------------------------------------------------------------|
  11663. * | WAPI RSC Low0 |
  11664. * |-----------------------------------------------------------------------|
  11665. * | WAPI RSC Low1 |
  11666. * |-----------------------------------------------------------------------|
  11667. * | WAPI RSC Hi0 |
  11668. * |-----------------------------------------------------------------------|
  11669. * | WAPI RSC Hi1 |
  11670. * |-----------------------------------------------------------------------|
  11671. *
  11672. * The following field definitions describe the format of the security
  11673. * indication message sent from the target to the host.
  11674. * - MSG_TYPE
  11675. * Bits 7:0
  11676. * Purpose: identifies this as a security specification message
  11677. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  11678. * - SEC_TYPE
  11679. * Bits 14:8
  11680. * Purpose: specifies which type of security applies to the peer
  11681. * Value: htt_sec_type enum value
  11682. * - UNICAST
  11683. * Bit 15
  11684. * Purpose: whether this security is applied to unicast or multicast data
  11685. * Value: 1 -> unicast, 0 -> multicast
  11686. * - PEER_ID
  11687. * Bits 31:16
  11688. * Purpose: The ID number for the peer the security specification is for
  11689. * Value: peer ID
  11690. * - MICHAEL_KEY_K0
  11691. * Bits 31:0
  11692. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  11693. * Value: Michael Key K0 (if security type is TKIP)
  11694. * - MICHAEL_KEY_K1
  11695. * Bits 31:0
  11696. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  11697. * Value: Michael Key K1 (if security type is TKIP)
  11698. * - WAPI_RSC_LOW0
  11699. * Bits 31:0
  11700. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  11701. * Value: WAPI RSC Low0 (if security type is WAPI)
  11702. * - WAPI_RSC_LOW1
  11703. * Bits 31:0
  11704. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  11705. * Value: WAPI RSC Low1 (if security type is WAPI)
  11706. * - WAPI_RSC_HI0
  11707. * Bits 31:0
  11708. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  11709. * Value: WAPI RSC Hi0 (if security type is WAPI)
  11710. * - WAPI_RSC_HI1
  11711. * Bits 31:0
  11712. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  11713. * Value: WAPI RSC Hi1 (if security type is WAPI)
  11714. */
  11715. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  11716. #define HTT_SEC_IND_SEC_TYPE_S 8
  11717. #define HTT_SEC_IND_UNICAST_M 0x00008000
  11718. #define HTT_SEC_IND_UNICAST_S 15
  11719. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  11720. #define HTT_SEC_IND_PEER_ID_S 16
  11721. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  11722. do { \
  11723. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  11724. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  11725. } while (0)
  11726. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  11727. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  11728. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  11729. do { \
  11730. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  11731. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  11732. } while (0)
  11733. #define HTT_SEC_IND_UNICAST_GET(word) \
  11734. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  11735. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  11736. do { \
  11737. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  11738. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  11739. } while (0)
  11740. #define HTT_SEC_IND_PEER_ID_GET(word) \
  11741. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  11742. #define HTT_SEC_IND_BYTES 28
  11743. /**
  11744. * @brief target -> host rx ADDBA / DELBA message definitions
  11745. *
  11746. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  11747. *
  11748. * @details
  11749. * The following diagram shows the format of the rx ADDBA message sent
  11750. * from the target to the host:
  11751. *
  11752. * |31 20|19 16|15 8|7 0|
  11753. * |---------------------------------------------------------------------|
  11754. * | peer ID | TID | window size | msg type |
  11755. * |---------------------------------------------------------------------|
  11756. *
  11757. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  11758. *
  11759. * The following diagram shows the format of the rx DELBA message sent
  11760. * from the target to the host:
  11761. *
  11762. * |31 20|19 16|15 10|9 8|7 0|
  11763. * |---------------------------------------------------------------------|
  11764. * | peer ID | TID | window size | IR| msg type |
  11765. * |---------------------------------------------------------------------|
  11766. *
  11767. * The following field definitions describe the format of the rx ADDBA
  11768. * and DELBA messages sent from the target to the host.
  11769. * - MSG_TYPE
  11770. * Bits 7:0
  11771. * Purpose: identifies this as an rx ADDBA or DELBA message
  11772. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  11773. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  11774. * - IR (initiator / recipient)
  11775. * Bits 9:8 (DELBA only)
  11776. * Purpose: specify whether the DELBA handshake was initiated by the
  11777. * local STA/AP, or by the peer STA/AP
  11778. * Value:
  11779. * 0 - unspecified
  11780. * 1 - initiator (a.k.a. originator)
  11781. * 2 - recipient (a.k.a. responder)
  11782. * 3 - unused / reserved
  11783. * - WIN_SIZE
  11784. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  11785. * Purpose: Specifies the length of the block ack window (max = 64).
  11786. * Value:
  11787. * block ack window length specified by the received ADDBA/DELBA
  11788. * management message.
  11789. * - TID
  11790. * Bits 19:16
  11791. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  11792. * Value:
  11793. * TID specified by the received ADDBA or DELBA management message.
  11794. * - PEER_ID
  11795. * Bits 31:20
  11796. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  11797. * Value:
  11798. * ID (hash value) used by the host for fast, direct lookup of
  11799. * host SW peer info, including rx reorder states.
  11800. */
  11801. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  11802. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  11803. #define HTT_RX_ADDBA_TID_M 0xf0000
  11804. #define HTT_RX_ADDBA_TID_S 16
  11805. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  11806. #define HTT_RX_ADDBA_PEER_ID_S 20
  11807. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  11808. do { \
  11809. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  11810. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  11811. } while (0)
  11812. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  11813. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  11814. #define HTT_RX_ADDBA_TID_SET(word, value) \
  11815. do { \
  11816. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  11817. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  11818. } while (0)
  11819. #define HTT_RX_ADDBA_TID_GET(word) \
  11820. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  11821. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  11822. do { \
  11823. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  11824. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  11825. } while (0)
  11826. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  11827. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  11828. #define HTT_RX_ADDBA_BYTES 4
  11829. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  11830. #define HTT_RX_DELBA_INITIATOR_S 8
  11831. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  11832. #define HTT_RX_DELBA_WIN_SIZE_S 10
  11833. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  11834. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  11835. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  11836. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  11837. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  11838. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  11839. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  11840. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  11841. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  11842. do { \
  11843. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  11844. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  11845. } while (0)
  11846. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  11847. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  11848. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  11849. do { \
  11850. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  11851. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  11852. } while (0)
  11853. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  11854. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  11855. #define HTT_RX_DELBA_BYTES 4
  11856. /**
  11857. * @brief tx queue group information element definition
  11858. *
  11859. * @details
  11860. * The following diagram shows the format of the tx queue group
  11861. * information element, which can be included in target --> host
  11862. * messages to specify the number of tx "credits" (tx descriptors
  11863. * for LL, or tx buffers for HL) available to a particular group
  11864. * of host-side tx queues, and which host-side tx queues belong to
  11865. * the group.
  11866. *
  11867. * |31|30 24|23 16|15|14|13 0|
  11868. * |------------------------------------------------------------------------|
  11869. * | X| reserved | tx queue grp ID | A| S| credit count |
  11870. * |------------------------------------------------------------------------|
  11871. * | vdev ID mask | AC mask |
  11872. * |------------------------------------------------------------------------|
  11873. *
  11874. * The following definitions describe the fields within the tx queue group
  11875. * information element:
  11876. * - credit_count
  11877. * Bits 13:1
  11878. * Purpose: specify how many tx credits are available to the tx queue group
  11879. * Value: An absolute or relative, positive or negative credit value
  11880. * The 'A' bit specifies whether the value is absolute or relative.
  11881. * The 'S' bit specifies whether the value is positive or negative.
  11882. * A negative value can only be relative, not absolute.
  11883. * An absolute value replaces any prior credit value the host has for
  11884. * the tx queue group in question.
  11885. * A relative value is added to the prior credit value the host has for
  11886. * the tx queue group in question.
  11887. * - sign
  11888. * Bit 14
  11889. * Purpose: specify whether the credit count is positive or negative
  11890. * Value: 0 -> positive, 1 -> negative
  11891. * - absolute
  11892. * Bit 15
  11893. * Purpose: specify whether the credit count is absolute or relative
  11894. * Value: 0 -> relative, 1 -> absolute
  11895. * - txq_group_id
  11896. * Bits 23:16
  11897. * Purpose: indicate which tx queue group's credit and/or membership are
  11898. * being specified
  11899. * Value: 0 to max_tx_queue_groups-1
  11900. * - reserved
  11901. * Bits 30:16
  11902. * Value: 0x0
  11903. * - eXtension
  11904. * Bit 31
  11905. * Purpose: specify whether another tx queue group info element follows
  11906. * Value: 0 -> no more tx queue group information elements
  11907. * 1 -> another tx queue group information element immediately follows
  11908. * - ac_mask
  11909. * Bits 15:0
  11910. * Purpose: specify which Access Categories belong to the tx queue group
  11911. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  11912. * the tx queue group.
  11913. * The AC bit-mask values are obtained by left-shifting by the
  11914. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  11915. * - vdev_id_mask
  11916. * Bits 31:16
  11917. * Purpose: specify which vdev's tx queues belong to the tx queue group
  11918. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  11919. * belong to the tx queue group.
  11920. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  11921. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  11922. */
  11923. PREPACK struct htt_txq_group {
  11924. A_UINT32
  11925. credit_count: 14,
  11926. sign: 1,
  11927. absolute: 1,
  11928. tx_queue_group_id: 8,
  11929. reserved0: 7,
  11930. extension: 1;
  11931. A_UINT32
  11932. ac_mask: 16,
  11933. vdev_id_mask: 16;
  11934. } POSTPACK;
  11935. /* first word */
  11936. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  11937. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  11938. #define HTT_TXQ_GROUP_SIGN_S 14
  11939. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  11940. #define HTT_TXQ_GROUP_ABS_S 15
  11941. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  11942. #define HTT_TXQ_GROUP_ID_S 16
  11943. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  11944. #define HTT_TXQ_GROUP_EXT_S 31
  11945. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  11946. /* second word */
  11947. #define HTT_TXQ_GROUP_AC_MASK_S 0
  11948. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  11949. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  11950. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  11951. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  11952. do { \
  11953. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  11954. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  11955. } while (0)
  11956. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  11957. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  11958. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  11959. do { \
  11960. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  11961. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  11962. } while (0)
  11963. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  11964. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  11965. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  11966. do { \
  11967. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  11968. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  11969. } while (0)
  11970. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  11971. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  11972. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  11973. do { \
  11974. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  11975. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  11976. } while (0)
  11977. #define HTT_TXQ_GROUP_ID_GET(_info) \
  11978. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  11979. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  11980. do { \
  11981. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  11982. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  11983. } while (0)
  11984. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  11985. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  11986. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  11987. do { \
  11988. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  11989. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  11990. } while (0)
  11991. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  11992. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  11993. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  11994. do { \
  11995. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  11996. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  11997. } while (0)
  11998. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  11999. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  12000. /**
  12001. * @brief target -> host TX completion indication message definition
  12002. *
  12003. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  12004. *
  12005. * @details
  12006. * The following diagram shows the format of the TX completion indication sent
  12007. * from the target to the host
  12008. *
  12009. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  12010. * |-------------------------------------------------------------------|
  12011. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  12012. * |-------------------------------------------------------------------|
  12013. * payload:| MSDU1 ID | MSDU0 ID |
  12014. * |-------------------------------------------------------------------|
  12015. * : MSDU3 ID | MSDU2 ID :
  12016. * |-------------------------------------------------------------------|
  12017. * | struct htt_tx_compl_ind_append_retries |
  12018. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12019. * | struct htt_tx_compl_ind_append_tx_tstamp |
  12020. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12021. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  12022. * |-------------------------------------------------------------------|
  12023. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  12024. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12025. * | MSDU0 tx_tsf64_low |
  12026. * |-------------------------------------------------------------------|
  12027. * | MSDU0 tx_tsf64_high |
  12028. * |-------------------------------------------------------------------|
  12029. * | MSDU1 tx_tsf64_low |
  12030. * |-------------------------------------------------------------------|
  12031. * | MSDU1 tx_tsf64_high |
  12032. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12033. * | phy_timestamp |
  12034. * |-------------------------------------------------------------------|
  12035. * | rate specs (see below) |
  12036. * |-------------------------------------------------------------------|
  12037. * | seqctrl | framectrl |
  12038. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12039. * Where:
  12040. * A0 = append (a.k.a. append0)
  12041. * A1 = append1
  12042. * TP = MSDU tx power presence
  12043. * A2 = append2
  12044. * A3 = append3
  12045. * A4 = append4
  12046. *
  12047. * The following field definitions describe the format of the TX completion
  12048. * indication sent from the target to the host
  12049. * Header fields:
  12050. * - msg_type
  12051. * Bits 7:0
  12052. * Purpose: identifies this as HTT TX completion indication
  12053. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  12054. * - status
  12055. * Bits 10:8
  12056. * Purpose: the TX completion status of payload fragmentations descriptors
  12057. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  12058. * - tid
  12059. * Bits 14:11
  12060. * Purpose: the tid associated with those fragmentation descriptors. It is
  12061. * valid or not, depending on the tid_invalid bit.
  12062. * Value: 0 to 15
  12063. * - tid_invalid
  12064. * Bits 15:15
  12065. * Purpose: this bit indicates whether the tid field is valid or not
  12066. * Value: 0 indicates valid; 1 indicates invalid
  12067. * - num
  12068. * Bits 23:16
  12069. * Purpose: the number of payload in this indication
  12070. * Value: 1 to 255
  12071. * - append (a.k.a. append0)
  12072. * Bits 24:24
  12073. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  12074. * the number of tx retries for one MSDU at the end of this message
  12075. * Value: 0 indicates no appending; 1 indicates appending
  12076. * - append1
  12077. * Bits 25:25
  12078. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  12079. * contains the timestamp info for each TX msdu id in payload.
  12080. * The order of the timestamps matches the order of the MSDU IDs.
  12081. * Note that a big-endian host needs to account for the reordering
  12082. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  12083. * conversion) when determining which tx timestamp corresponds to
  12084. * which MSDU ID.
  12085. * Value: 0 indicates no appending; 1 indicates appending
  12086. * - msdu_tx_power_presence
  12087. * Bits 26:26
  12088. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  12089. * for each MSDU referenced by the TX_COMPL_IND message.
  12090. * The tx power is reported in 0.5 dBm units.
  12091. * The order of the per-MSDU tx power reports matches the order
  12092. * of the MSDU IDs.
  12093. * Note that a big-endian host needs to account for the reordering
  12094. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  12095. * conversion) when determining which Tx Power corresponds to
  12096. * which MSDU ID.
  12097. * Value: 0 indicates MSDU tx power reports are not appended,
  12098. * 1 indicates MSDU tx power reports are appended
  12099. * - append2
  12100. * Bits 27:27
  12101. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  12102. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  12103. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  12104. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  12105. * for each MSDU, for convenience.
  12106. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  12107. * this append2 bit is set).
  12108. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  12109. * dB above the noise floor.
  12110. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  12111. * 1 indicates MSDU ACK RSSI values are appended.
  12112. * - append3
  12113. * Bits 28:28
  12114. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  12115. * contains the tx tsf info based on wlan global TSF for
  12116. * each TX msdu id in payload.
  12117. * The order of the tx tsf matches the order of the MSDU IDs.
  12118. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  12119. * values to indicate the the lower 32 bits and higher 32 bits of
  12120. * the tx tsf.
  12121. * The tx_tsf64 here represents the time MSDU was acked and the
  12122. * tx_tsf64 has microseconds units.
  12123. * Value: 0 indicates no appending; 1 indicates appending
  12124. * - append4
  12125. * Bits 29:29
  12126. * Purpose: Indicate whether data frame control fields and fields required
  12127. * for radio tap header are appended for each MSDU in TX_COMP_IND
  12128. * message. The order of the this message matches the order of
  12129. * the MSDU IDs.
  12130. * Value: 0 indicates frame control fields and fields required for
  12131. * radio tap header values are not appended,
  12132. * 1 indicates frame control fields and fields required for
  12133. * radio tap header values are appended.
  12134. * Payload fields:
  12135. * - hmsdu_id
  12136. * Bits 15:0
  12137. * Purpose: this ID is used to track the Tx buffer in host
  12138. * Value: 0 to "size of host MSDU descriptor pool - 1"
  12139. */
  12140. PREPACK struct htt_tx_data_hdr_information {
  12141. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  12142. A_UINT32 /* word 1 */
  12143. /* preamble:
  12144. * 0-OFDM,
  12145. * 1-CCk,
  12146. * 2-HT,
  12147. * 3-VHT
  12148. */
  12149. preamble: 2, /* [1:0] */
  12150. /* mcs:
  12151. * In case of HT preamble interpret
  12152. * MCS along with NSS.
  12153. * Valid values for HT are 0 to 7.
  12154. * HT mcs 0 with NSS 2 is mcs 8.
  12155. * Valid values for VHT are 0 to 9.
  12156. */
  12157. mcs: 4, /* [5:2] */
  12158. /* rate:
  12159. * This is applicable only for
  12160. * CCK and OFDM preamble type
  12161. * rate 0: OFDM 48 Mbps,
  12162. * 1: OFDM 24 Mbps,
  12163. * 2: OFDM 12 Mbps
  12164. * 3: OFDM 6 Mbps
  12165. * 4: OFDM 54 Mbps
  12166. * 5: OFDM 36 Mbps
  12167. * 6: OFDM 18 Mbps
  12168. * 7: OFDM 9 Mbps
  12169. * rate 0: CCK 11 Mbps Long
  12170. * 1: CCK 5.5 Mbps Long
  12171. * 2: CCK 2 Mbps Long
  12172. * 3: CCK 1 Mbps Long
  12173. * 4: CCK 11 Mbps Short
  12174. * 5: CCK 5.5 Mbps Short
  12175. * 6: CCK 2 Mbps Short
  12176. */
  12177. rate : 3, /* [ 8: 6] */
  12178. rssi : 8, /* [16: 9] units=dBm */
  12179. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  12180. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  12181. stbc : 1, /* [22] */
  12182. sgi : 1, /* [23] */
  12183. ldpc : 1, /* [24] */
  12184. beamformed: 1, /* [25] */
  12185. /* tx_retry_cnt:
  12186. * Indicates retry count of data tx frames provided by the host.
  12187. */
  12188. tx_retry_cnt: 6; /* [31:26] */
  12189. A_UINT32 /* word 2 */
  12190. framectrl:16, /* [15: 0] */
  12191. seqno:16; /* [31:16] */
  12192. } POSTPACK;
  12193. #define HTT_TX_COMPL_IND_STATUS_S 8
  12194. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  12195. #define HTT_TX_COMPL_IND_TID_S 11
  12196. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  12197. #define HTT_TX_COMPL_IND_TID_INV_S 15
  12198. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  12199. #define HTT_TX_COMPL_IND_NUM_S 16
  12200. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  12201. #define HTT_TX_COMPL_IND_APPEND_S 24
  12202. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  12203. #define HTT_TX_COMPL_IND_APPEND1_S 25
  12204. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  12205. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  12206. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  12207. #define HTT_TX_COMPL_IND_APPEND2_S 27
  12208. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  12209. #define HTT_TX_COMPL_IND_APPEND3_S 28
  12210. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  12211. #define HTT_TX_COMPL_IND_APPEND4_S 29
  12212. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  12213. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  12214. do { \
  12215. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  12216. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  12217. } while (0)
  12218. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  12219. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  12220. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  12221. do { \
  12222. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  12223. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  12224. } while (0)
  12225. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  12226. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  12227. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  12228. do { \
  12229. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  12230. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  12231. } while (0)
  12232. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  12233. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  12234. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  12235. do { \
  12236. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  12237. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  12238. } while (0)
  12239. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  12240. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  12241. HTT_TX_COMPL_IND_TID_INV_S)
  12242. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  12243. do { \
  12244. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  12245. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  12246. } while (0)
  12247. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  12248. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  12249. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  12250. do { \
  12251. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  12252. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  12253. } while (0)
  12254. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  12255. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  12256. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  12257. do { \
  12258. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  12259. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  12260. } while (0)
  12261. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  12262. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  12263. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  12264. do { \
  12265. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  12266. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  12267. } while (0)
  12268. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  12269. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  12270. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  12271. do { \
  12272. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  12273. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  12274. } while (0)
  12275. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  12276. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  12277. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  12278. do { \
  12279. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  12280. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  12281. } while (0)
  12282. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  12283. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  12284. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  12285. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  12286. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  12287. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  12288. #define HTT_TX_COMPL_IND_STAT_OK 0
  12289. /* DISCARD:
  12290. * current meaning:
  12291. * MSDUs were queued for transmission but filtered by HW or SW
  12292. * without any over the air attempts
  12293. * legacy meaning (HL Rome):
  12294. * MSDUs were discarded by the target FW without any over the air
  12295. * attempts due to lack of space
  12296. */
  12297. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  12298. /* NO_ACK:
  12299. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  12300. */
  12301. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  12302. /* POSTPONE:
  12303. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  12304. * be downloaded again later (in the appropriate order), when they are
  12305. * deliverable.
  12306. */
  12307. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  12308. /*
  12309. * The PEER_DEL tx completion status is used for HL cases
  12310. * where the peer the frame is for has been deleted.
  12311. * The host has already discarded its copy of the frame, but
  12312. * it still needs the tx completion to restore its credit.
  12313. */
  12314. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  12315. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  12316. #define HTT_TX_COMPL_IND_STAT_DROP 5
  12317. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  12318. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  12319. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  12320. PREPACK struct htt_tx_compl_ind_base {
  12321. A_UINT32 hdr;
  12322. A_UINT16 payload[1/*or more*/];
  12323. } POSTPACK;
  12324. PREPACK struct htt_tx_compl_ind_append_retries {
  12325. A_UINT16 msdu_id;
  12326. A_UINT8 tx_retries;
  12327. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  12328. 0: this is the last append_retries struct */
  12329. } POSTPACK;
  12330. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  12331. A_UINT32 timestamp[1/*or more*/];
  12332. } POSTPACK;
  12333. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  12334. A_UINT32 tx_tsf64_low;
  12335. A_UINT32 tx_tsf64_high;
  12336. } POSTPACK;
  12337. /* htt_tx_data_hdr_information payload extension fields: */
  12338. /* DWORD zero */
  12339. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  12340. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  12341. /* DWORD one */
  12342. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  12343. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  12344. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  12345. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  12346. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  12347. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  12348. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  12349. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  12350. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  12351. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  12352. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  12353. #define HTT_FW_TX_DATA_HDR_BW_S 19
  12354. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  12355. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  12356. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  12357. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  12358. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  12359. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  12360. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  12361. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  12362. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  12363. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  12364. /* DWORD two */
  12365. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  12366. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  12367. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  12368. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  12369. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  12370. do { \
  12371. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  12372. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  12373. } while (0)
  12374. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  12375. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  12376. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  12377. do { \
  12378. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  12379. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  12380. } while (0)
  12381. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  12382. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  12383. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  12384. do { \
  12385. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  12386. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  12387. } while (0)
  12388. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  12389. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  12390. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  12391. do { \
  12392. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  12393. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  12394. } while (0)
  12395. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  12396. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  12397. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  12398. do { \
  12399. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  12400. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  12401. } while (0)
  12402. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  12403. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  12404. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  12405. do { \
  12406. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  12407. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  12408. } while (0)
  12409. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  12410. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  12411. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  12412. do { \
  12413. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  12414. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  12415. } while (0)
  12416. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  12417. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  12418. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  12419. do { \
  12420. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  12421. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  12422. } while (0)
  12423. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  12424. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  12425. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  12426. do { \
  12427. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  12428. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  12429. } while (0)
  12430. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  12431. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  12432. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  12433. do { \
  12434. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  12435. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  12436. } while (0)
  12437. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  12438. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  12439. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  12440. do { \
  12441. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  12442. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  12443. } while (0)
  12444. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  12445. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  12446. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  12447. do { \
  12448. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  12449. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  12450. } while (0)
  12451. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  12452. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  12453. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  12454. do { \
  12455. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  12456. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  12457. } while (0)
  12458. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  12459. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  12460. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  12461. do { \
  12462. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  12463. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  12464. } while (0)
  12465. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  12466. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  12467. /**
  12468. * @brief target -> host rate-control update indication message
  12469. *
  12470. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  12471. *
  12472. * @details
  12473. * The following diagram shows the format of the RC Update message
  12474. * sent from the target to the host, while processing the tx-completion
  12475. * of a transmitted PPDU.
  12476. *
  12477. * |31 24|23 16|15 8|7 0|
  12478. * |-------------------------------------------------------------|
  12479. * | peer ID | vdev ID | msg_type |
  12480. * |-------------------------------------------------------------|
  12481. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12482. * |-------------------------------------------------------------|
  12483. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  12484. * |-------------------------------------------------------------|
  12485. * | : |
  12486. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12487. * | : |
  12488. * |-------------------------------------------------------------|
  12489. * | : |
  12490. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12491. * | : |
  12492. * |-------------------------------------------------------------|
  12493. * : :
  12494. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  12495. *
  12496. */
  12497. typedef struct {
  12498. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  12499. A_UINT32 rate_code_flags;
  12500. A_UINT32 flags; /* Encodes information such as excessive
  12501. retransmission, aggregate, some info
  12502. from .11 frame control,
  12503. STBC, LDPC, (SGI and Tx Chain Mask
  12504. are encoded in ptx_rc->flags field),
  12505. AMPDU truncation (BT/time based etc.),
  12506. RTS/CTS attempt */
  12507. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  12508. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  12509. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  12510. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  12511. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  12512. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  12513. } HTT_RC_TX_DONE_PARAMS;
  12514. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  12515. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  12516. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  12517. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  12518. #define HTT_RC_UPDATE_VDEVID_S 8
  12519. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  12520. #define HTT_RC_UPDATE_PEERID_S 16
  12521. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  12522. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  12523. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  12524. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  12525. do { \
  12526. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  12527. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  12528. } while (0)
  12529. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  12530. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  12531. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  12532. do { \
  12533. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  12534. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  12535. } while (0)
  12536. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  12537. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  12538. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  12539. do { \
  12540. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  12541. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  12542. } while (0)
  12543. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  12544. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  12545. /**
  12546. * @brief target -> host rx fragment indication message definition
  12547. *
  12548. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  12549. *
  12550. * @details
  12551. * The following field definitions describe the format of the rx fragment
  12552. * indication message sent from the target to the host.
  12553. * The rx fragment indication message shares the format of the
  12554. * rx indication message, but not all fields from the rx indication message
  12555. * are relevant to the rx fragment indication message.
  12556. *
  12557. *
  12558. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  12559. * |-----------+-------------------+---------------------+-------------|
  12560. * | peer ID | |FV| ext TID | msg type |
  12561. * |-------------------------------------------------------------------|
  12562. * | | flush | flush |
  12563. * | | end | start |
  12564. * | | seq num | seq num |
  12565. * |-------------------------------------------------------------------|
  12566. * | reserved | FW rx desc bytes |
  12567. * |-------------------------------------------------------------------|
  12568. * | | FW MSDU Rx |
  12569. * | | desc B0 |
  12570. * |-------------------------------------------------------------------|
  12571. * Header fields:
  12572. * - MSG_TYPE
  12573. * Bits 7:0
  12574. * Purpose: identifies this as an rx fragment indication message
  12575. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  12576. * - EXT_TID
  12577. * Bits 12:8
  12578. * Purpose: identify the traffic ID of the rx data, including
  12579. * special "extended" TID values for multicast, broadcast, and
  12580. * non-QoS data frames
  12581. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  12582. * - FLUSH_VALID (FV)
  12583. * Bit 13
  12584. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  12585. * is valid
  12586. * Value:
  12587. * 1 -> flush IE is valid and needs to be processed
  12588. * 0 -> flush IE is not valid and should be ignored
  12589. * - PEER_ID
  12590. * Bits 31:16
  12591. * Purpose: Identify, by ID, which peer sent the rx data
  12592. * Value: ID of the peer who sent the rx data
  12593. * - FLUSH_SEQ_NUM_START
  12594. * Bits 5:0
  12595. * Purpose: Indicate the start of a series of MPDUs to flush
  12596. * Not all MPDUs within this series are necessarily valid - the host
  12597. * must check each sequence number within this range to see if the
  12598. * corresponding MPDU is actually present.
  12599. * This field is only valid if the FV bit is set.
  12600. * Value:
  12601. * The sequence number for the first MPDUs to check to flush.
  12602. * The sequence number is masked by 0x3f.
  12603. * - FLUSH_SEQ_NUM_END
  12604. * Bits 11:6
  12605. * Purpose: Indicate the end of a series of MPDUs to flush
  12606. * Value:
  12607. * The sequence number one larger than the sequence number of the
  12608. * last MPDU to check to flush.
  12609. * The sequence number is masked by 0x3f.
  12610. * Not all MPDUs within this series are necessarily valid - the host
  12611. * must check each sequence number within this range to see if the
  12612. * corresponding MPDU is actually present.
  12613. * This field is only valid if the FV bit is set.
  12614. * Rx descriptor fields:
  12615. * - FW_RX_DESC_BYTES
  12616. * Bits 15:0
  12617. * Purpose: Indicate how many bytes in the Rx indication are used for
  12618. * FW Rx descriptors
  12619. * Value: 1
  12620. */
  12621. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  12622. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  12623. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  12624. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  12625. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  12626. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  12627. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  12628. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  12629. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  12630. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  12631. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  12632. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  12633. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  12634. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  12635. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  12636. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  12637. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  12638. #define HTT_RX_FRAG_IND_BYTES \
  12639. (4 /* msg hdr */ + \
  12640. 4 /* flush spec */ + \
  12641. 4 /* (unused) FW rx desc bytes spec */ + \
  12642. 4 /* FW rx desc */)
  12643. /**
  12644. * @brief target -> host test message definition
  12645. *
  12646. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  12647. *
  12648. * @details
  12649. * The following field definitions describe the format of the test
  12650. * message sent from the target to the host.
  12651. * The message consists of a 4-octet header, followed by a variable
  12652. * number of 32-bit integer values, followed by a variable number
  12653. * of 8-bit character values.
  12654. *
  12655. * |31 16|15 8|7 0|
  12656. * |-----------------------------------------------------------|
  12657. * | num chars | num ints | msg type |
  12658. * |-----------------------------------------------------------|
  12659. * | int 0 |
  12660. * |-----------------------------------------------------------|
  12661. * | int 1 |
  12662. * |-----------------------------------------------------------|
  12663. * | ... |
  12664. * |-----------------------------------------------------------|
  12665. * | char 3 | char 2 | char 1 | char 0 |
  12666. * |-----------------------------------------------------------|
  12667. * | | | ... | char 4 |
  12668. * |-----------------------------------------------------------|
  12669. * - MSG_TYPE
  12670. * Bits 7:0
  12671. * Purpose: identifies this as a test message
  12672. * Value: HTT_MSG_TYPE_TEST
  12673. * - NUM_INTS
  12674. * Bits 15:8
  12675. * Purpose: indicate how many 32-bit integers follow the message header
  12676. * - NUM_CHARS
  12677. * Bits 31:16
  12678. * Purpose: indicate how many 8-bit charaters follow the series of integers
  12679. */
  12680. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  12681. #define HTT_RX_TEST_NUM_INTS_S 8
  12682. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  12683. #define HTT_RX_TEST_NUM_CHARS_S 16
  12684. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  12685. do { \
  12686. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  12687. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  12688. } while (0)
  12689. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  12690. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  12691. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  12692. do { \
  12693. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  12694. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  12695. } while (0)
  12696. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  12697. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  12698. /**
  12699. * @brief target -> host packet log message
  12700. *
  12701. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  12702. *
  12703. * @details
  12704. * The following field definitions describe the format of the packet log
  12705. * message sent from the target to the host.
  12706. * The message consists of a 4-octet header,followed by a variable number
  12707. * of 32-bit character values.
  12708. *
  12709. * |31 16|15 12|11 10|9 8|7 0|
  12710. * |------------------------------------------------------------------|
  12711. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  12712. * |------------------------------------------------------------------|
  12713. * | payload |
  12714. * |------------------------------------------------------------------|
  12715. * - MSG_TYPE
  12716. * Bits 7:0
  12717. * Purpose: identifies this as a pktlog message
  12718. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  12719. * - mac_id
  12720. * Bits 9:8
  12721. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  12722. * Value: 0-3
  12723. * - pdev_id
  12724. * Bits 11:10
  12725. * Purpose: pdev_id
  12726. * Value: 0-3
  12727. * 0 (for rings at SOC level),
  12728. * 1/2/3 PDEV -> 0/1/2
  12729. * - payload_size
  12730. * Bits 31:16
  12731. * Purpose: explicitly specify the payload size
  12732. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  12733. */
  12734. PREPACK struct htt_pktlog_msg {
  12735. A_UINT32 header;
  12736. A_UINT32 payload[1/* or more */];
  12737. } POSTPACK;
  12738. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  12739. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  12740. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  12741. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  12742. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  12743. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  12744. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  12745. do { \
  12746. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  12747. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  12748. } while (0)
  12749. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  12750. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  12751. HTT_T2H_PKTLOG_MAC_ID_S)
  12752. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  12753. do { \
  12754. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  12755. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  12756. } while (0)
  12757. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  12758. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  12759. HTT_T2H_PKTLOG_PDEV_ID_S)
  12760. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  12761. do { \
  12762. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  12763. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  12764. } while (0)
  12765. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  12766. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  12767. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  12768. /*
  12769. * Rx reorder statistics
  12770. * NB: all the fields must be defined in 4 octets size.
  12771. */
  12772. struct rx_reorder_stats {
  12773. /* Non QoS MPDUs received */
  12774. A_UINT32 deliver_non_qos;
  12775. /* MPDUs received in-order */
  12776. A_UINT32 deliver_in_order;
  12777. /* Flush due to reorder timer expired */
  12778. A_UINT32 deliver_flush_timeout;
  12779. /* Flush due to move out of window */
  12780. A_UINT32 deliver_flush_oow;
  12781. /* Flush due to DELBA */
  12782. A_UINT32 deliver_flush_delba;
  12783. /* MPDUs dropped due to FCS error */
  12784. A_UINT32 fcs_error;
  12785. /* MPDUs dropped due to monitor mode non-data packet */
  12786. A_UINT32 mgmt_ctrl;
  12787. /* Unicast-data MPDUs dropped due to invalid peer */
  12788. A_UINT32 invalid_peer;
  12789. /* MPDUs dropped due to duplication (non aggregation) */
  12790. A_UINT32 dup_non_aggr;
  12791. /* MPDUs dropped due to processed before */
  12792. A_UINT32 dup_past;
  12793. /* MPDUs dropped due to duplicate in reorder queue */
  12794. A_UINT32 dup_in_reorder;
  12795. /* Reorder timeout happened */
  12796. A_UINT32 reorder_timeout;
  12797. /* invalid bar ssn */
  12798. A_UINT32 invalid_bar_ssn;
  12799. /* reorder reset due to bar ssn */
  12800. A_UINT32 ssn_reset;
  12801. /* Flush due to delete peer */
  12802. A_UINT32 deliver_flush_delpeer;
  12803. /* Flush due to offload*/
  12804. A_UINT32 deliver_flush_offload;
  12805. /* Flush due to out of buffer*/
  12806. A_UINT32 deliver_flush_oob;
  12807. /* MPDUs dropped due to PN check fail */
  12808. A_UINT32 pn_fail;
  12809. /* MPDUs dropped due to unable to allocate memory */
  12810. A_UINT32 store_fail;
  12811. /* Number of times the tid pool alloc succeeded */
  12812. A_UINT32 tid_pool_alloc_succ;
  12813. /* Number of times the MPDU pool alloc succeeded */
  12814. A_UINT32 mpdu_pool_alloc_succ;
  12815. /* Number of times the MSDU pool alloc succeeded */
  12816. A_UINT32 msdu_pool_alloc_succ;
  12817. /* Number of times the tid pool alloc failed */
  12818. A_UINT32 tid_pool_alloc_fail;
  12819. /* Number of times the MPDU pool alloc failed */
  12820. A_UINT32 mpdu_pool_alloc_fail;
  12821. /* Number of times the MSDU pool alloc failed */
  12822. A_UINT32 msdu_pool_alloc_fail;
  12823. /* Number of times the tid pool freed */
  12824. A_UINT32 tid_pool_free;
  12825. /* Number of times the MPDU pool freed */
  12826. A_UINT32 mpdu_pool_free;
  12827. /* Number of times the MSDU pool freed */
  12828. A_UINT32 msdu_pool_free;
  12829. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  12830. A_UINT32 msdu_queued;
  12831. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  12832. A_UINT32 msdu_recycled;
  12833. /* Number of MPDUs with invalid peer but A2 found in AST */
  12834. A_UINT32 invalid_peer_a2_in_ast;
  12835. /* Number of MPDUs with invalid peer but A3 found in AST */
  12836. A_UINT32 invalid_peer_a3_in_ast;
  12837. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  12838. A_UINT32 invalid_peer_bmc_mpdus;
  12839. /* Number of MSDUs with err attention word */
  12840. A_UINT32 rxdesc_err_att;
  12841. /* Number of MSDUs with flag of peer_idx_invalid */
  12842. A_UINT32 rxdesc_err_peer_idx_inv;
  12843. /* Number of MSDUs with flag of peer_idx_timeout */
  12844. A_UINT32 rxdesc_err_peer_idx_to;
  12845. /* Number of MSDUs with flag of overflow */
  12846. A_UINT32 rxdesc_err_ov;
  12847. /* Number of MSDUs with flag of msdu_length_err */
  12848. A_UINT32 rxdesc_err_msdu_len;
  12849. /* Number of MSDUs with flag of mpdu_length_err */
  12850. A_UINT32 rxdesc_err_mpdu_len;
  12851. /* Number of MSDUs with flag of tkip_mic_err */
  12852. A_UINT32 rxdesc_err_tkip_mic;
  12853. /* Number of MSDUs with flag of decrypt_err */
  12854. A_UINT32 rxdesc_err_decrypt;
  12855. /* Number of MSDUs with flag of fcs_err */
  12856. A_UINT32 rxdesc_err_fcs;
  12857. /* Number of Unicast (bc_mc bit is not set in attention word)
  12858. * frames with invalid peer handler
  12859. */
  12860. A_UINT32 rxdesc_uc_msdus_inv_peer;
  12861. /* Number of unicast frame directly (direct bit is set in attention word)
  12862. * to DUT with invalid peer handler
  12863. */
  12864. A_UINT32 rxdesc_direct_msdus_inv_peer;
  12865. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  12866. * frames with invalid peer handler
  12867. */
  12868. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  12869. /* Number of MSDUs dropped due to no first MSDU flag */
  12870. A_UINT32 rxdesc_no_1st_msdu;
  12871. /* Number of MSDUs droped due to ring overflow */
  12872. A_UINT32 msdu_drop_ring_ov;
  12873. /* Number of MSDUs dropped due to FC mismatch */
  12874. A_UINT32 msdu_drop_fc_mismatch;
  12875. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  12876. A_UINT32 msdu_drop_mgmt_remote_ring;
  12877. /* Number of MSDUs dropped due to errors not reported in attention word */
  12878. A_UINT32 msdu_drop_misc;
  12879. /* Number of MSDUs go to offload before reorder */
  12880. A_UINT32 offload_msdu_wal;
  12881. /* Number of data frame dropped by offload after reorder */
  12882. A_UINT32 offload_msdu_reorder;
  12883. /* Number of MPDUs with sequence number in the past and within the BA window */
  12884. A_UINT32 dup_past_within_window;
  12885. /* Number of MPDUs with sequence number in the past and outside the BA window */
  12886. A_UINT32 dup_past_outside_window;
  12887. /* Number of MSDUs with decrypt/MIC error */
  12888. A_UINT32 rxdesc_err_decrypt_mic;
  12889. /* Number of data MSDUs received on both local and remote rings */
  12890. A_UINT32 data_msdus_on_both_rings;
  12891. /* MPDUs never filled */
  12892. A_UINT32 holes_not_filled;
  12893. };
  12894. /*
  12895. * Rx Remote buffer statistics
  12896. * NB: all the fields must be defined in 4 octets size.
  12897. */
  12898. struct rx_remote_buffer_mgmt_stats {
  12899. /* Total number of MSDUs reaped for Rx processing */
  12900. A_UINT32 remote_reaped;
  12901. /* MSDUs recycled within firmware */
  12902. A_UINT32 remote_recycled;
  12903. /* MSDUs stored by Data Rx */
  12904. A_UINT32 data_rx_msdus_stored;
  12905. /* Number of HTT indications from WAL Rx MSDU */
  12906. A_UINT32 wal_rx_ind;
  12907. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  12908. A_UINT32 wal_rx_ind_unconsumed;
  12909. /* Number of HTT indications from Data Rx MSDU */
  12910. A_UINT32 data_rx_ind;
  12911. /* Number of unconsumed HTT indications from Data Rx MSDU */
  12912. A_UINT32 data_rx_ind_unconsumed;
  12913. /* Number of HTT indications from ATHBUF */
  12914. A_UINT32 athbuf_rx_ind;
  12915. /* Number of remote buffers requested for refill */
  12916. A_UINT32 refill_buf_req;
  12917. /* Number of remote buffers filled by the host */
  12918. A_UINT32 refill_buf_rsp;
  12919. /* Number of times MAC hw_index = f/w write_index */
  12920. A_INT32 mac_no_bufs;
  12921. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  12922. A_INT32 fw_indices_equal;
  12923. /* Number of times f/w finds no buffers to post */
  12924. A_INT32 host_no_bufs;
  12925. };
  12926. /*
  12927. * TXBF MU/SU packets and NDPA statistics
  12928. * NB: all the fields must be defined in 4 octets size.
  12929. */
  12930. struct rx_txbf_musu_ndpa_pkts_stats {
  12931. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  12932. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  12933. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  12934. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  12935. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  12936. A_UINT32 reserved[3]; /* must be set to 0x0 */
  12937. };
  12938. /*
  12939. * htt_dbg_stats_status -
  12940. * present - The requested stats have been delivered in full.
  12941. * This indicates that either the stats information was contained
  12942. * in its entirety within this message, or else this message
  12943. * completes the delivery of the requested stats info that was
  12944. * partially delivered through earlier STATS_CONF messages.
  12945. * partial - The requested stats have been delivered in part.
  12946. * One or more subsequent STATS_CONF messages with the same
  12947. * cookie value will be sent to deliver the remainder of the
  12948. * information.
  12949. * error - The requested stats could not be delivered, for example due
  12950. * to a shortage of memory to construct a message holding the
  12951. * requested stats.
  12952. * invalid - The requested stat type is either not recognized, or the
  12953. * target is configured to not gather the stats type in question.
  12954. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  12955. * series_done - This special value indicates that no further stats info
  12956. * elements are present within a series of stats info elems
  12957. * (within a stats upload confirmation message).
  12958. */
  12959. enum htt_dbg_stats_status {
  12960. HTT_DBG_STATS_STATUS_PRESENT = 0,
  12961. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  12962. HTT_DBG_STATS_STATUS_ERROR = 2,
  12963. HTT_DBG_STATS_STATUS_INVALID = 3,
  12964. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  12965. };
  12966. /**
  12967. * @brief target -> host statistics upload
  12968. *
  12969. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  12970. *
  12971. * @details
  12972. * The following field definitions describe the format of the HTT target
  12973. * to host stats upload confirmation message.
  12974. * The message contains a cookie echoed from the HTT host->target stats
  12975. * upload request, which identifies which request the confirmation is
  12976. * for, and a series of tag-length-value stats information elements.
  12977. * The tag-length header for each stats info element also includes a
  12978. * status field, to indicate whether the request for the stat type in
  12979. * question was fully met, partially met, unable to be met, or invalid
  12980. * (if the stat type in question is disabled in the target).
  12981. * A special value of all 1's in this status field is used to indicate
  12982. * the end of the series of stats info elements.
  12983. *
  12984. *
  12985. * |31 16|15 8|7 5|4 0|
  12986. * |------------------------------------------------------------|
  12987. * | reserved | msg type |
  12988. * |------------------------------------------------------------|
  12989. * | cookie LSBs |
  12990. * |------------------------------------------------------------|
  12991. * | cookie MSBs |
  12992. * |------------------------------------------------------------|
  12993. * | stats entry length | reserved | S |stat type|
  12994. * |------------------------------------------------------------|
  12995. * | |
  12996. * | type-specific stats info |
  12997. * | |
  12998. * |------------------------------------------------------------|
  12999. * | stats entry length | reserved | S |stat type|
  13000. * |------------------------------------------------------------|
  13001. * | |
  13002. * | type-specific stats info |
  13003. * | |
  13004. * |------------------------------------------------------------|
  13005. * | n/a | reserved | 111 | n/a |
  13006. * |------------------------------------------------------------|
  13007. * Header fields:
  13008. * - MSG_TYPE
  13009. * Bits 7:0
  13010. * Purpose: identifies this is a statistics upload confirmation message
  13011. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  13012. * - COOKIE_LSBS
  13013. * Bits 31:0
  13014. * Purpose: Provide a mechanism to match a target->host stats confirmation
  13015. * message with its preceding host->target stats request message.
  13016. * Value: LSBs of the opaque cookie specified by the host-side requestor
  13017. * - COOKIE_MSBS
  13018. * Bits 31:0
  13019. * Purpose: Provide a mechanism to match a target->host stats confirmation
  13020. * message with its preceding host->target stats request message.
  13021. * Value: MSBs of the opaque cookie specified by the host-side requestor
  13022. *
  13023. * Stats Information Element tag-length header fields:
  13024. * - STAT_TYPE
  13025. * Bits 4:0
  13026. * Purpose: identifies the type of statistics info held in the
  13027. * following information element
  13028. * Value: htt_dbg_stats_type
  13029. * - STATUS
  13030. * Bits 7:5
  13031. * Purpose: indicate whether the requested stats are present
  13032. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  13033. * the completion of the stats entry series
  13034. * - LENGTH
  13035. * Bits 31:16
  13036. * Purpose: indicate the stats information size
  13037. * Value: This field specifies the number of bytes of stats information
  13038. * that follows the element tag-length header.
  13039. * It is expected but not required that this length is a multiple of
  13040. * 4 bytes. Even if the length is not an integer multiple of 4, the
  13041. * subsequent stats entry header will begin on a 4-byte aligned
  13042. * boundary.
  13043. */
  13044. #define HTT_T2H_STATS_COOKIE_SIZE 8
  13045. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  13046. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  13047. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  13048. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  13049. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  13050. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  13051. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  13052. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  13053. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  13054. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  13055. do { \
  13056. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  13057. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  13058. } while (0)
  13059. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  13060. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  13061. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  13062. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  13063. do { \
  13064. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  13065. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  13066. } while (0)
  13067. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  13068. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  13069. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  13070. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  13071. do { \
  13072. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  13073. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  13074. } while (0)
  13075. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  13076. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  13077. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  13078. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  13079. #define HTT_MAX_AGGR 64
  13080. #define HTT_HL_MAX_AGGR 18
  13081. /**
  13082. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  13083. *
  13084. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  13085. *
  13086. * @details
  13087. * The following field definitions describe the format of the HTT host
  13088. * to target frag_desc/msdu_ext bank configuration message.
  13089. * The message contains the based address and the min and max id of the
  13090. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  13091. * MSDU_EXT/FRAG_DESC.
  13092. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  13093. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  13094. * the hardware does the mapping/translation.
  13095. *
  13096. * Total banks that can be configured is configured to 16.
  13097. *
  13098. * This should be called before any TX has be initiated by the HTT
  13099. *
  13100. * |31 16|15 8|7 5|4 0|
  13101. * |------------------------------------------------------------|
  13102. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  13103. * |------------------------------------------------------------|
  13104. * | BANK0_BASE_ADDRESS (bits 31:0) |
  13105. #if HTT_PADDR64
  13106. * | BANK0_BASE_ADDRESS (bits 63:32) |
  13107. #endif
  13108. * |------------------------------------------------------------|
  13109. * | ... |
  13110. * |------------------------------------------------------------|
  13111. * | BANK15_BASE_ADDRESS (bits 31:0) |
  13112. #if HTT_PADDR64
  13113. * | BANK15_BASE_ADDRESS (bits 63:32) |
  13114. #endif
  13115. * |------------------------------------------------------------|
  13116. * | BANK0_MAX_ID | BANK0_MIN_ID |
  13117. * |------------------------------------------------------------|
  13118. * | ... |
  13119. * |------------------------------------------------------------|
  13120. * | BANK15_MAX_ID | BANK15_MIN_ID |
  13121. * |------------------------------------------------------------|
  13122. * Header fields:
  13123. * - MSG_TYPE
  13124. * Bits 7:0
  13125. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  13126. * for systems with 64-bit format for bus addresses:
  13127. * - BANKx_BASE_ADDRESS_LO
  13128. * Bits 31:0
  13129. * Purpose: Provide a mechanism to specify the base address of the
  13130. * MSDU_EXT bank physical/bus address.
  13131. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  13132. * - BANKx_BASE_ADDRESS_HI
  13133. * Bits 31:0
  13134. * Purpose: Provide a mechanism to specify the base address of the
  13135. * MSDU_EXT bank physical/bus address.
  13136. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  13137. * for systems with 32-bit format for bus addresses:
  13138. * - BANKx_BASE_ADDRESS
  13139. * Bits 31:0
  13140. * Purpose: Provide a mechanism to specify the base address of the
  13141. * MSDU_EXT bank physical/bus address.
  13142. * Value: MSDU_EXT bank physical / bus address
  13143. * - BANKx_MIN_ID
  13144. * Bits 15:0
  13145. * Purpose: Provide a mechanism to specify the min index that needs to
  13146. * mapped.
  13147. * - BANKx_MAX_ID
  13148. * Bits 31:16
  13149. * Purpose: Provide a mechanism to specify the max index that needs to
  13150. * mapped.
  13151. *
  13152. */
  13153. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  13154. * safe value.
  13155. * @note MAX supported banks is 16.
  13156. */
  13157. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  13158. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  13159. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  13160. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  13161. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  13162. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  13163. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  13164. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  13165. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  13166. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  13167. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  13168. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  13169. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  13170. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  13171. do { \
  13172. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  13173. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  13174. } while (0)
  13175. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  13176. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  13177. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  13178. do { \
  13179. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  13180. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  13181. } while (0)
  13182. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  13183. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  13184. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  13185. do { \
  13186. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  13187. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  13188. } while (0)
  13189. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  13190. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  13191. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  13192. do { \
  13193. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  13194. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  13195. } while (0)
  13196. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  13197. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  13198. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  13199. do { \
  13200. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  13201. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  13202. } while (0)
  13203. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  13204. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  13205. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  13206. do { \
  13207. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  13208. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  13209. } while (0)
  13210. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  13211. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  13212. /*
  13213. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  13214. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  13215. * addresses are stored in a XXX-bit field.
  13216. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  13217. * htt_tx_frag_desc64_bank_cfg_t structs.
  13218. */
  13219. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  13220. _paddr_bits_, \
  13221. _paddr__bank_base_address_) \
  13222. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  13223. /** word 0 \
  13224. * msg_type: 8, \
  13225. * pdev_id: 2, \
  13226. * swap: 1, \
  13227. * reserved0: 5, \
  13228. * num_banks: 8, \
  13229. * desc_size: 8; \
  13230. */ \
  13231. A_UINT32 word0; \
  13232. /* \
  13233. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  13234. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  13235. * the second A_UINT32). \
  13236. */ \
  13237. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13238. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13239. } POSTPACK
  13240. /* define htt_tx_frag_desc32_bank_cfg_t */
  13241. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  13242. /* define htt_tx_frag_desc64_bank_cfg_t */
  13243. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  13244. /*
  13245. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  13246. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  13247. */
  13248. #if HTT_PADDR64
  13249. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  13250. #else
  13251. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  13252. #endif
  13253. /**
  13254. * @brief target -> host HTT TX Credit total count update message definition
  13255. *
  13256. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  13257. *
  13258. *|31 16|15|14 9| 8 |7 0 |
  13259. *|---------------------+--+----------+-------+----------|
  13260. *|cur htt credit delta | Q| reserved | sign | msg type |
  13261. *|------------------------------------------------------|
  13262. *
  13263. * Header fields:
  13264. * - MSG_TYPE
  13265. * Bits 7:0
  13266. * Purpose: identifies this as a htt tx credit delta update message
  13267. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  13268. * - SIGN
  13269. * Bits 8
  13270. * identifies whether credit delta is positive or negative
  13271. * Value:
  13272. * - 0x0: credit delta is positive, rebalance in some buffers
  13273. * - 0x1: credit delta is negative, rebalance out some buffers
  13274. * - reserved
  13275. * Bits 14:9
  13276. * Value: 0x0
  13277. * - TXQ_GRP
  13278. * Bit 15
  13279. * Purpose: indicates whether any tx queue group information elements
  13280. * are appended to the tx credit update message
  13281. * Value: 0 -> no tx queue group information element is present
  13282. * 1 -> a tx queue group information element immediately follows
  13283. * - DELTA_COUNT
  13284. * Bits 31:16
  13285. * Purpose: Specify current htt credit delta absolute count
  13286. */
  13287. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  13288. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  13289. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  13290. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  13291. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  13292. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  13293. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  13294. do { \
  13295. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  13296. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  13297. } while (0)
  13298. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  13299. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  13300. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  13301. do { \
  13302. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  13303. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  13304. } while (0)
  13305. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  13306. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  13307. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  13308. do { \
  13309. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  13310. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  13311. } while (0)
  13312. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  13313. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  13314. #define HTT_TX_CREDIT_MSG_BYTES 4
  13315. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  13316. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  13317. /**
  13318. * @brief HTT WDI_IPA Operation Response Message
  13319. *
  13320. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  13321. *
  13322. * @details
  13323. * HTT WDI_IPA Operation Response message is sent by target
  13324. * to host confirming suspend or resume operation.
  13325. * |31 24|23 16|15 8|7 0|
  13326. * |----------------+----------------+----------------+----------------|
  13327. * | op_code | Rsvd | msg_type |
  13328. * |-------------------------------------------------------------------|
  13329. * | Rsvd | Response len |
  13330. * |-------------------------------------------------------------------|
  13331. * | |
  13332. * | Response-type specific info |
  13333. * | |
  13334. * | |
  13335. * |-------------------------------------------------------------------|
  13336. * Header fields:
  13337. * - MSG_TYPE
  13338. * Bits 7:0
  13339. * Purpose: Identifies this as WDI_IPA Operation Response message
  13340. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  13341. * - OP_CODE
  13342. * Bits 31:16
  13343. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  13344. * value: = enum htt_wdi_ipa_op_code
  13345. * - RSP_LEN
  13346. * Bits 16:0
  13347. * Purpose: length for the response-type specific info
  13348. * value: = length in bytes for response-type specific info
  13349. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  13350. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  13351. */
  13352. PREPACK struct htt_wdi_ipa_op_response_t
  13353. {
  13354. /* DWORD 0: flags and meta-data */
  13355. A_UINT32
  13356. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13357. reserved1: 8,
  13358. op_code: 16;
  13359. A_UINT32
  13360. rsp_len: 16,
  13361. reserved2: 16;
  13362. } POSTPACK;
  13363. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  13364. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  13365. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  13366. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  13367. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  13368. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  13369. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  13370. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  13371. do { \
  13372. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  13373. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  13374. } while (0)
  13375. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  13376. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  13377. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  13378. do { \
  13379. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  13380. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  13381. } while (0)
  13382. enum htt_phy_mode {
  13383. htt_phy_mode_11a = 0,
  13384. htt_phy_mode_11g = 1,
  13385. htt_phy_mode_11b = 2,
  13386. htt_phy_mode_11g_only = 3,
  13387. htt_phy_mode_11na_ht20 = 4,
  13388. htt_phy_mode_11ng_ht20 = 5,
  13389. htt_phy_mode_11na_ht40 = 6,
  13390. htt_phy_mode_11ng_ht40 = 7,
  13391. htt_phy_mode_11ac_vht20 = 8,
  13392. htt_phy_mode_11ac_vht40 = 9,
  13393. htt_phy_mode_11ac_vht80 = 10,
  13394. htt_phy_mode_11ac_vht20_2g = 11,
  13395. htt_phy_mode_11ac_vht40_2g = 12,
  13396. htt_phy_mode_11ac_vht80_2g = 13,
  13397. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  13398. htt_phy_mode_11ac_vht160 = 15,
  13399. htt_phy_mode_max,
  13400. };
  13401. /**
  13402. * @brief target -> host HTT channel change indication
  13403. *
  13404. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  13405. *
  13406. * @details
  13407. * Specify when a channel change occurs.
  13408. * This allows the host to precisely determine which rx frames arrived
  13409. * on the old channel and which rx frames arrived on the new channel.
  13410. *
  13411. *|31 |7 0 |
  13412. *|-------------------------------------------+----------|
  13413. *| reserved | msg type |
  13414. *|------------------------------------------------------|
  13415. *| primary_chan_center_freq_mhz |
  13416. *|------------------------------------------------------|
  13417. *| contiguous_chan1_center_freq_mhz |
  13418. *|------------------------------------------------------|
  13419. *| contiguous_chan2_center_freq_mhz |
  13420. *|------------------------------------------------------|
  13421. *| phy_mode |
  13422. *|------------------------------------------------------|
  13423. *
  13424. * Header fields:
  13425. * - MSG_TYPE
  13426. * Bits 7:0
  13427. * Purpose: identifies this as a htt channel change indication message
  13428. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  13429. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  13430. * Bits 31:0
  13431. * Purpose: identify the (center of the) new 20 MHz primary channel
  13432. * Value: center frequency of the 20 MHz primary channel, in MHz units
  13433. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  13434. * Bits 31:0
  13435. * Purpose: identify the (center of the) contiguous frequency range
  13436. * comprising the new channel.
  13437. * For example, if the new channel is a 80 MHz channel extending
  13438. * 60 MHz beyond the primary channel, this field would be 30 larger
  13439. * than the primary channel center frequency field.
  13440. * Value: center frequency of the contiguous frequency range comprising
  13441. * the full channel in MHz units
  13442. * (80+80 channels also use the CONTIG_CHAN2 field)
  13443. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  13444. * Bits 31:0
  13445. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  13446. * within a VHT 80+80 channel.
  13447. * This field is only relevant for VHT 80+80 channels.
  13448. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  13449. * channel (arbitrary value for cases besides VHT 80+80)
  13450. * - PHY_MODE
  13451. * Bits 31:0
  13452. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  13453. * and band
  13454. * Value: htt_phy_mode enum value
  13455. */
  13456. PREPACK struct htt_chan_change_t
  13457. {
  13458. /* DWORD 0: flags and meta-data */
  13459. A_UINT32
  13460. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13461. reserved1: 24;
  13462. A_UINT32 primary_chan_center_freq_mhz;
  13463. A_UINT32 contig_chan1_center_freq_mhz;
  13464. A_UINT32 contig_chan2_center_freq_mhz;
  13465. A_UINT32 phy_mode;
  13466. } POSTPACK;
  13467. /*
  13468. * Due to historical / backwards-compatibility reasons, maintain the
  13469. * below htt_chan_change_msg struct definition, which needs to be
  13470. * consistent with the above htt_chan_change_t struct definition
  13471. * (aside from the htt_chan_change_t definition including the msg_type
  13472. * dword within the message, and the htt_chan_change_msg only containing
  13473. * the payload of the message that follows the msg_type dword).
  13474. */
  13475. PREPACK struct htt_chan_change_msg {
  13476. A_UINT32 chan_mhz; /* frequency in mhz */
  13477. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  13478. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  13479. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  13480. } POSTPACK;
  13481. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  13482. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  13483. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  13484. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  13485. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  13486. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  13487. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  13488. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  13489. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  13490. do { \
  13491. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  13492. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  13493. } while (0)
  13494. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  13495. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  13496. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  13497. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  13498. do { \
  13499. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  13500. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  13501. } while (0)
  13502. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  13503. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  13504. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  13505. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  13506. do { \
  13507. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  13508. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  13509. } while (0)
  13510. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  13511. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  13512. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  13513. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  13514. do { \
  13515. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  13516. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  13517. } while (0)
  13518. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  13519. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  13520. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  13521. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  13522. /**
  13523. * @brief rx offload packet error message
  13524. *
  13525. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  13526. *
  13527. * @details
  13528. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  13529. * of target payload like mic err.
  13530. *
  13531. * |31 24|23 16|15 8|7 0|
  13532. * |----------------+----------------+----------------+----------------|
  13533. * | tid | vdev_id | msg_sub_type | msg_type |
  13534. * |-------------------------------------------------------------------|
  13535. * : (sub-type dependent content) :
  13536. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  13537. * Header fields:
  13538. * - msg_type
  13539. * Bits 7:0
  13540. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  13541. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  13542. * - msg_sub_type
  13543. * Bits 15:8
  13544. * Purpose: Identifies which type of rx error is reported by this message
  13545. * value: htt_rx_ofld_pkt_err_type
  13546. * - vdev_id
  13547. * Bits 23:16
  13548. * Purpose: Identifies which vdev received the erroneous rx frame
  13549. * value:
  13550. * - tid
  13551. * Bits 31:24
  13552. * Purpose: Identifies the traffic type of the rx frame
  13553. * value:
  13554. *
  13555. * - The payload fields used if the sub-type == MIC error are shown below.
  13556. * Note - MIC err is per MSDU, while PN is per MPDU.
  13557. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  13558. * with MIC err in A-MSDU case, so FW will send only one HTT message
  13559. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  13560. * instead of sending separate HTT messages for each wrong MSDU within
  13561. * the MPDU.
  13562. *
  13563. * |31 24|23 16|15 8|7 0|
  13564. * |----------------+----------------+----------------+----------------|
  13565. * | Rsvd | key_id | peer_id |
  13566. * |-------------------------------------------------------------------|
  13567. * | receiver MAC addr 31:0 |
  13568. * |-------------------------------------------------------------------|
  13569. * | Rsvd | receiver MAC addr 47:32 |
  13570. * |-------------------------------------------------------------------|
  13571. * | transmitter MAC addr 31:0 |
  13572. * |-------------------------------------------------------------------|
  13573. * | Rsvd | transmitter MAC addr 47:32 |
  13574. * |-------------------------------------------------------------------|
  13575. * | PN 31:0 |
  13576. * |-------------------------------------------------------------------|
  13577. * | Rsvd | PN 47:32 |
  13578. * |-------------------------------------------------------------------|
  13579. * - peer_id
  13580. * Bits 15:0
  13581. * Purpose: identifies which peer is frame is from
  13582. * value:
  13583. * - key_id
  13584. * Bits 23:16
  13585. * Purpose: identifies key_id of rx frame
  13586. * value:
  13587. * - RA_31_0 (receiver MAC addr 31:0)
  13588. * Bits 31:0
  13589. * Purpose: identifies by MAC address which vdev received the frame
  13590. * value: MAC address lower 4 bytes
  13591. * - RA_47_32 (receiver MAC addr 47:32)
  13592. * Bits 15:0
  13593. * Purpose: identifies by MAC address which vdev received the frame
  13594. * value: MAC address upper 2 bytes
  13595. * - TA_31_0 (transmitter MAC addr 31:0)
  13596. * Bits 31:0
  13597. * Purpose: identifies by MAC address which peer transmitted the frame
  13598. * value: MAC address lower 4 bytes
  13599. * - TA_47_32 (transmitter MAC addr 47:32)
  13600. * Bits 15:0
  13601. * Purpose: identifies by MAC address which peer transmitted the frame
  13602. * value: MAC address upper 2 bytes
  13603. * - PN_31_0
  13604. * Bits 31:0
  13605. * Purpose: Identifies pn of rx frame
  13606. * value: PN lower 4 bytes
  13607. * - PN_47_32
  13608. * Bits 15:0
  13609. * Purpose: Identifies pn of rx frame
  13610. * value:
  13611. * TKIP or CCMP: PN upper 2 bytes
  13612. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  13613. */
  13614. enum htt_rx_ofld_pkt_err_type {
  13615. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  13616. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  13617. };
  13618. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  13619. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  13620. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  13621. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  13622. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  13623. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  13624. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  13625. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  13626. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  13627. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  13628. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  13629. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  13630. do { \
  13631. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  13632. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  13633. } while (0)
  13634. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  13635. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  13636. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  13637. do { \
  13638. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  13639. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  13640. } while (0)
  13641. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  13642. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  13643. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  13644. do { \
  13645. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  13646. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  13647. } while (0)
  13648. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  13649. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  13650. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  13651. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  13652. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  13653. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  13654. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  13655. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  13656. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  13657. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  13658. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  13659. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  13660. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  13661. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  13662. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  13663. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  13664. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  13665. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  13666. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  13667. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  13668. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  13669. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  13670. do { \
  13671. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  13672. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  13673. } while (0)
  13674. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  13675. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  13676. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  13677. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  13678. do { \
  13679. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  13680. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  13681. } while (0)
  13682. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  13683. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  13684. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  13685. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  13686. do { \
  13687. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  13688. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  13689. } while (0)
  13690. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  13691. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  13692. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  13693. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  13694. do { \
  13695. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  13696. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  13697. } while (0)
  13698. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  13699. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  13700. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  13701. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  13702. do { \
  13703. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  13704. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  13705. } while (0)
  13706. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  13707. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  13708. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  13709. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  13710. do { \
  13711. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  13712. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  13713. } while (0)
  13714. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  13715. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  13716. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  13717. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  13718. do { \
  13719. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  13720. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  13721. } while (0)
  13722. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  13723. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  13724. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  13725. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  13726. do { \
  13727. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  13728. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  13729. } while (0)
  13730. /**
  13731. * @brief target -> host peer rate report message
  13732. *
  13733. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  13734. *
  13735. * @details
  13736. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  13737. * justified rate of all the peers.
  13738. *
  13739. * |31 24|23 16|15 8|7 0|
  13740. * |----------------+----------------+----------------+----------------|
  13741. * | peer_count | | msg_type |
  13742. * |-------------------------------------------------------------------|
  13743. * : Payload (variant number of peer rate report) :
  13744. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  13745. * Header fields:
  13746. * - msg_type
  13747. * Bits 7:0
  13748. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  13749. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  13750. * - reserved
  13751. * Bits 15:8
  13752. * Purpose:
  13753. * value:
  13754. * - peer_count
  13755. * Bits 31:16
  13756. * Purpose: Specify how many peer rate report elements are present in the payload.
  13757. * value:
  13758. *
  13759. * Payload:
  13760. * There are variant number of peer rate report follow the first 32 bits.
  13761. * The peer rate report is defined as follows.
  13762. *
  13763. * |31 20|19 16|15 0|
  13764. * |-----------------------+---------+---------------------------------|-
  13765. * | reserved | phy | peer_id | \
  13766. * |-------------------------------------------------------------------| -> report #0
  13767. * | rate | /
  13768. * |-----------------------+---------+---------------------------------|-
  13769. * | reserved | phy | peer_id | \
  13770. * |-------------------------------------------------------------------| -> report #1
  13771. * | rate | /
  13772. * |-----------------------+---------+---------------------------------|-
  13773. * | reserved | phy | peer_id | \
  13774. * |-------------------------------------------------------------------| -> report #2
  13775. * | rate | /
  13776. * |-------------------------------------------------------------------|-
  13777. * : :
  13778. * : :
  13779. * : :
  13780. * :-------------------------------------------------------------------:
  13781. *
  13782. * - peer_id
  13783. * Bits 15:0
  13784. * Purpose: identify the peer
  13785. * value:
  13786. * - phy
  13787. * Bits 19:16
  13788. * Purpose: identify which phy is in use
  13789. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  13790. * Please see enum htt_peer_report_phy_type for detail.
  13791. * - reserved
  13792. * Bits 31:20
  13793. * Purpose:
  13794. * value:
  13795. * - rate
  13796. * Bits 31:0
  13797. * Purpose: represent the justified rate of the peer specified by peer_id
  13798. * value:
  13799. */
  13800. enum htt_peer_rate_report_phy_type {
  13801. HTT_PEER_RATE_REPORT_11B = 0,
  13802. HTT_PEER_RATE_REPORT_11A_G,
  13803. HTT_PEER_RATE_REPORT_11N,
  13804. HTT_PEER_RATE_REPORT_11AC,
  13805. };
  13806. #define HTT_PEER_RATE_REPORT_SIZE 8
  13807. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  13808. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  13809. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  13810. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  13811. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  13812. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  13813. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  13814. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  13815. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  13816. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  13817. do { \
  13818. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  13819. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  13820. } while (0)
  13821. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  13822. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  13823. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  13824. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  13825. do { \
  13826. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  13827. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  13828. } while (0)
  13829. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  13830. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  13831. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  13832. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  13833. do { \
  13834. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  13835. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  13836. } while (0)
  13837. /**
  13838. * @brief target -> host flow pool map message
  13839. *
  13840. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  13841. *
  13842. * @details
  13843. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  13844. * a flow of descriptors.
  13845. *
  13846. * This message is in TLV format and indicates the parameters to be setup a
  13847. * flow in the host. Each entry indicates that a particular flow ID is ready to
  13848. * receive descriptors from a specified pool.
  13849. *
  13850. * The message would appear as follows:
  13851. *
  13852. * |31 24|23 16|15 8|7 0|
  13853. * |----------------+----------------+----------------+----------------|
  13854. * header | reserved | num_flows | msg_type |
  13855. * |-------------------------------------------------------------------|
  13856. * | |
  13857. * : payload :
  13858. * | |
  13859. * |-------------------------------------------------------------------|
  13860. *
  13861. * The header field is one DWORD long and is interpreted as follows:
  13862. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  13863. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  13864. * this message
  13865. * b'16-31 - reserved: These bits are reserved for future use
  13866. *
  13867. * Payload:
  13868. * The payload would contain multiple objects of the following structure. Each
  13869. * object represents a flow.
  13870. *
  13871. * |31 24|23 16|15 8|7 0|
  13872. * |----------------+----------------+----------------+----------------|
  13873. * header | reserved | num_flows | msg_type |
  13874. * |-------------------------------------------------------------------|
  13875. * payload0| flow_type |
  13876. * |-------------------------------------------------------------------|
  13877. * | flow_id |
  13878. * |-------------------------------------------------------------------|
  13879. * | reserved0 | flow_pool_id |
  13880. * |-------------------------------------------------------------------|
  13881. * | reserved1 | flow_pool_size |
  13882. * |-------------------------------------------------------------------|
  13883. * | reserved2 |
  13884. * |-------------------------------------------------------------------|
  13885. * payload1| flow_type |
  13886. * |-------------------------------------------------------------------|
  13887. * | flow_id |
  13888. * |-------------------------------------------------------------------|
  13889. * | reserved0 | flow_pool_id |
  13890. * |-------------------------------------------------------------------|
  13891. * | reserved1 | flow_pool_size |
  13892. * |-------------------------------------------------------------------|
  13893. * | reserved2 |
  13894. * |-------------------------------------------------------------------|
  13895. * | . |
  13896. * | . |
  13897. * | . |
  13898. * |-------------------------------------------------------------------|
  13899. *
  13900. * Each payload is 5 DWORDS long and is interpreted as follows:
  13901. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  13902. * this flow is associated. It can be VDEV, peer,
  13903. * or tid (AC). Based on enum htt_flow_type.
  13904. *
  13905. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  13906. * object. For flow_type vdev it is set to the
  13907. * vdevid, for peer it is peerid and for tid, it is
  13908. * tid_num.
  13909. *
  13910. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  13911. * in the host for this flow
  13912. * b'16:31 - reserved0: This field in reserved for the future. In case
  13913. * we have a hierarchical implementation (HCM) of
  13914. * pools, it can be used to indicate the ID of the
  13915. * parent-pool.
  13916. *
  13917. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  13918. * Descriptors for this flow will be
  13919. * allocated from this pool in the host.
  13920. * b'16:31 - reserved1: This field in reserved for the future. In case
  13921. * we have a hierarchical implementation of pools,
  13922. * it can be used to indicate the max number of
  13923. * descriptors in the pool. The b'0:15 can be used
  13924. * to indicate min number of descriptors in the
  13925. * HCM scheme.
  13926. *
  13927. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  13928. * we have a hierarchical implementation of pools,
  13929. * b'0:15 can be used to indicate the
  13930. * priority-based borrowing (PBB) threshold of
  13931. * the flow's pool. The b'16:31 are still left
  13932. * reserved.
  13933. */
  13934. enum htt_flow_type {
  13935. FLOW_TYPE_VDEV = 0,
  13936. /* Insert new flow types above this line */
  13937. };
  13938. PREPACK struct htt_flow_pool_map_payload_t {
  13939. A_UINT32 flow_type;
  13940. A_UINT32 flow_id;
  13941. A_UINT32 flow_pool_id:16,
  13942. reserved0:16;
  13943. A_UINT32 flow_pool_size:16,
  13944. reserved1:16;
  13945. A_UINT32 reserved2;
  13946. } POSTPACK;
  13947. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  13948. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  13949. (sizeof(struct htt_flow_pool_map_payload_t))
  13950. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  13951. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  13952. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  13953. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  13954. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  13955. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  13956. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  13957. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  13958. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  13959. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  13960. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  13961. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  13962. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  13963. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  13964. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  13965. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  13966. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  13967. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  13968. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  13969. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  13970. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  13971. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  13972. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  13973. do { \
  13974. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  13975. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  13976. } while (0)
  13977. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  13978. do { \
  13979. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  13980. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  13981. } while (0)
  13982. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  13983. do { \
  13984. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  13985. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  13986. } while (0)
  13987. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  13988. do { \
  13989. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  13990. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  13991. } while (0)
  13992. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  13993. do { \
  13994. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  13995. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  13996. } while (0)
  13997. /**
  13998. * @brief target -> host flow pool unmap message
  13999. *
  14000. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  14001. *
  14002. * @details
  14003. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  14004. * down a flow of descriptors.
  14005. * This message indicates that for the flow (whose ID is provided) is wanting
  14006. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  14007. * pool of descriptors from where descriptors are being allocated for this
  14008. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  14009. * be unmapped by the host.
  14010. *
  14011. * The message would appear as follows:
  14012. *
  14013. * |31 24|23 16|15 8|7 0|
  14014. * |----------------+----------------+----------------+----------------|
  14015. * | reserved0 | msg_type |
  14016. * |-------------------------------------------------------------------|
  14017. * | flow_type |
  14018. * |-------------------------------------------------------------------|
  14019. * | flow_id |
  14020. * |-------------------------------------------------------------------|
  14021. * | reserved1 | flow_pool_id |
  14022. * |-------------------------------------------------------------------|
  14023. *
  14024. * The message is interpreted as follows:
  14025. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  14026. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  14027. * b'8:31 - reserved0: Reserved for future use
  14028. *
  14029. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  14030. * this flow is associated. It can be VDEV, peer,
  14031. * or tid (AC). Based on enum htt_flow_type.
  14032. *
  14033. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  14034. * object. For flow_type vdev it is set to the
  14035. * vdevid, for peer it is peerid and for tid, it is
  14036. * tid_num.
  14037. *
  14038. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  14039. * used in the host for this flow
  14040. * b'16:31 - reserved0: This field in reserved for the future.
  14041. *
  14042. */
  14043. PREPACK struct htt_flow_pool_unmap_t {
  14044. A_UINT32 msg_type:8,
  14045. reserved0:24;
  14046. A_UINT32 flow_type;
  14047. A_UINT32 flow_id;
  14048. A_UINT32 flow_pool_id:16,
  14049. reserved1:16;
  14050. } POSTPACK;
  14051. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  14052. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  14053. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  14054. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  14055. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  14056. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  14057. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  14058. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  14059. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  14060. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  14061. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  14062. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  14063. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  14064. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  14065. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  14066. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  14067. do { \
  14068. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  14069. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  14070. } while (0)
  14071. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  14072. do { \
  14073. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  14074. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  14075. } while (0)
  14076. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  14077. do { \
  14078. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  14079. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  14080. } while (0)
  14081. /**
  14082. * @brief target -> host SRING setup done message
  14083. *
  14084. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  14085. *
  14086. * @details
  14087. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  14088. * SRNG ring setup is done
  14089. *
  14090. * This message indicates whether the last setup operation is successful.
  14091. * It will be sent to host when host set respose_required bit in
  14092. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  14093. * The message would appear as follows:
  14094. *
  14095. * |31 24|23 16|15 8|7 0|
  14096. * |--------------- +----------------+----------------+----------------|
  14097. * | setup_status | ring_id | pdev_id | msg_type |
  14098. * |-------------------------------------------------------------------|
  14099. *
  14100. * The message is interpreted as follows:
  14101. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  14102. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  14103. * b'8:15 - pdev_id:
  14104. * 0 (for rings at SOC/UMAC level),
  14105. * 1/2/3 mac id (for rings at LMAC level)
  14106. * b'16:23 - ring_id: Identify the ring which is set up
  14107. * More details can be got from enum htt_srng_ring_id
  14108. * b'24:31 - setup_status: Indicate status of setup operation
  14109. * Refer to htt_ring_setup_status
  14110. */
  14111. PREPACK struct htt_sring_setup_done_t {
  14112. A_UINT32 msg_type: 8,
  14113. pdev_id: 8,
  14114. ring_id: 8,
  14115. setup_status: 8;
  14116. } POSTPACK;
  14117. enum htt_ring_setup_status {
  14118. htt_ring_setup_status_ok = 0,
  14119. htt_ring_setup_status_error,
  14120. };
  14121. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  14122. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  14123. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  14124. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  14125. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  14126. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  14127. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  14128. do { \
  14129. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  14130. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  14131. } while (0)
  14132. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  14133. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  14134. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  14135. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  14136. HTT_SRING_SETUP_DONE_RING_ID_S)
  14137. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  14138. do { \
  14139. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  14140. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  14141. } while (0)
  14142. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  14143. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  14144. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  14145. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  14146. HTT_SRING_SETUP_DONE_STATUS_S)
  14147. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  14148. do { \
  14149. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  14150. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  14151. } while (0)
  14152. /**
  14153. * @brief target -> flow map flow info
  14154. *
  14155. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  14156. *
  14157. * @details
  14158. * HTT TX map flow entry with tqm flow pointer
  14159. * Sent from firmware to host to add tqm flow pointer in corresponding
  14160. * flow search entry. Flow metadata is replayed back to host as part of this
  14161. * struct to enable host to find the specific flow search entry
  14162. *
  14163. * The message would appear as follows:
  14164. *
  14165. * |31 28|27 18|17 14|13 8|7 0|
  14166. * |-------+------------------------------------------+----------------|
  14167. * | rsvd0 | fse_hsh_idx | msg_type |
  14168. * |-------------------------------------------------------------------|
  14169. * | rsvd1 | tid | peer_id |
  14170. * |-------------------------------------------------------------------|
  14171. * | tqm_flow_pntr_lo |
  14172. * |-------------------------------------------------------------------|
  14173. * | tqm_flow_pntr_hi |
  14174. * |-------------------------------------------------------------------|
  14175. * | fse_meta_data |
  14176. * |-------------------------------------------------------------------|
  14177. *
  14178. * The message is interpreted as follows:
  14179. *
  14180. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  14181. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  14182. *
  14183. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  14184. * for this flow entry
  14185. *
  14186. * dword0 - b'28:31 - rsvd0: Reserved for future use
  14187. *
  14188. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  14189. *
  14190. * dword1 - b'14:17 - tid
  14191. *
  14192. * dword1 - b'18:31 - rsvd1: Reserved for future use
  14193. *
  14194. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  14195. *
  14196. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  14197. *
  14198. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  14199. * given by host
  14200. */
  14201. PREPACK struct htt_tx_map_flow_info {
  14202. A_UINT32
  14203. msg_type: 8,
  14204. fse_hsh_idx: 20,
  14205. rsvd0: 4;
  14206. A_UINT32
  14207. peer_id: 14,
  14208. tid: 4,
  14209. rsvd1: 14;
  14210. A_UINT32 tqm_flow_pntr_lo;
  14211. A_UINT32 tqm_flow_pntr_hi;
  14212. struct htt_tx_flow_metadata fse_meta_data;
  14213. } POSTPACK;
  14214. /* DWORD 0 */
  14215. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  14216. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  14217. /* DWORD 1 */
  14218. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  14219. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  14220. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  14221. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  14222. /* DWORD 0 */
  14223. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  14224. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  14225. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  14226. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  14227. do { \
  14228. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  14229. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  14230. } while (0)
  14231. /* DWORD 1 */
  14232. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  14233. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  14234. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  14235. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  14236. do { \
  14237. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  14238. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  14239. } while (0)
  14240. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  14241. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  14242. HTT_TX_MAP_FLOW_INFO_TID_S)
  14243. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  14244. do { \
  14245. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  14246. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  14247. } while (0)
  14248. /*
  14249. * htt_dbg_ext_stats_status -
  14250. * present - The requested stats have been delivered in full.
  14251. * This indicates that either the stats information was contained
  14252. * in its entirety within this message, or else this message
  14253. * completes the delivery of the requested stats info that was
  14254. * partially delivered through earlier STATS_CONF messages.
  14255. * partial - The requested stats have been delivered in part.
  14256. * One or more subsequent STATS_CONF messages with the same
  14257. * cookie value will be sent to deliver the remainder of the
  14258. * information.
  14259. * error - The requested stats could not be delivered, for example due
  14260. * to a shortage of memory to construct a message holding the
  14261. * requested stats.
  14262. * invalid - The requested stat type is either not recognized, or the
  14263. * target is configured to not gather the stats type in question.
  14264. */
  14265. enum htt_dbg_ext_stats_status {
  14266. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  14267. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  14268. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  14269. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  14270. };
  14271. /**
  14272. * @brief target -> host ppdu stats upload
  14273. *
  14274. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  14275. *
  14276. * @details
  14277. * The following field definitions describe the format of the HTT target
  14278. * to host ppdu stats indication message.
  14279. *
  14280. *
  14281. * |31 16|15 12|11 10|9 8|7 0 |
  14282. * |----------------------------------------------------------------------|
  14283. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  14284. * |----------------------------------------------------------------------|
  14285. * | ppdu_id |
  14286. * |----------------------------------------------------------------------|
  14287. * | Timestamp in us |
  14288. * |----------------------------------------------------------------------|
  14289. * | reserved |
  14290. * |----------------------------------------------------------------------|
  14291. * | type-specific stats info |
  14292. * | (see htt_ppdu_stats.h) |
  14293. * |----------------------------------------------------------------------|
  14294. * Header fields:
  14295. * - MSG_TYPE
  14296. * Bits 7:0
  14297. * Purpose: Identifies this is a PPDU STATS indication
  14298. * message.
  14299. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  14300. * - mac_id
  14301. * Bits 9:8
  14302. * Purpose: mac_id of this ppdu_id
  14303. * Value: 0-3
  14304. * - pdev_id
  14305. * Bits 11:10
  14306. * Purpose: pdev_id of this ppdu_id
  14307. * Value: 0-3
  14308. * 0 (for rings at SOC level),
  14309. * 1/2/3 PDEV -> 0/1/2
  14310. * - payload_size
  14311. * Bits 31:16
  14312. * Purpose: total tlv size
  14313. * Value: payload_size in bytes
  14314. */
  14315. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  14316. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  14317. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  14318. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  14319. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  14320. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  14321. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  14322. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  14323. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  14324. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  14325. do { \
  14326. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  14327. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  14328. } while (0)
  14329. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  14330. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  14331. HTT_T2H_PPDU_STATS_MAC_ID_S)
  14332. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  14333. do { \
  14334. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  14335. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  14336. } while (0)
  14337. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  14338. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  14339. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  14340. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  14341. do { \
  14342. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  14343. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  14344. } while (0)
  14345. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  14346. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  14347. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  14348. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  14349. do { \
  14350. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  14351. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  14352. } while (0)
  14353. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  14354. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  14355. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  14356. /* htt_t2h_ppdu_stats_ind_hdr_t
  14357. * This struct contains the fields within the header of the
  14358. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  14359. * stats info.
  14360. * This struct assumes little-endian layout, and thus is only
  14361. * suitable for use within processors known to be little-endian
  14362. * (such as the target).
  14363. * In contrast, the above macros provide endian-portable methods
  14364. * to get and set the bitfields within this PPDU_STATS_IND header.
  14365. */
  14366. typedef struct {
  14367. A_UINT32 msg_type: 8, /* bits 7:0 */
  14368. mac_id: 2, /* bits 9:8 */
  14369. pdev_id: 2, /* bits 11:10 */
  14370. reserved1: 4, /* bits 15:12 */
  14371. payload_size: 16; /* bits 31:16 */
  14372. A_UINT32 ppdu_id;
  14373. A_UINT32 timestamp_us;
  14374. A_UINT32 reserved2;
  14375. } htt_t2h_ppdu_stats_ind_hdr_t;
  14376. /**
  14377. * @brief target -> host extended statistics upload
  14378. *
  14379. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  14380. *
  14381. * @details
  14382. * The following field definitions describe the format of the HTT target
  14383. * to host stats upload confirmation message.
  14384. * The message contains a cookie echoed from the HTT host->target stats
  14385. * upload request, which identifies which request the confirmation is
  14386. * for, and a single stats can span over multiple HTT stats indication
  14387. * due to the HTT message size limitation so every HTT ext stats indication
  14388. * will have tag-length-value stats information elements.
  14389. * The tag-length header for each HTT stats IND message also includes a
  14390. * status field, to indicate whether the request for the stat type in
  14391. * question was fully met, partially met, unable to be met, or invalid
  14392. * (if the stat type in question is disabled in the target).
  14393. * A Done bit 1's indicate the end of the of stats info elements.
  14394. *
  14395. *
  14396. * |31 16|15 12|11|10 8|7 5|4 0|
  14397. * |--------------------------------------------------------------|
  14398. * | reserved | msg type |
  14399. * |--------------------------------------------------------------|
  14400. * | cookie LSBs |
  14401. * |--------------------------------------------------------------|
  14402. * | cookie MSBs |
  14403. * |--------------------------------------------------------------|
  14404. * | stats entry length | rsvd | D| S | stat type |
  14405. * |--------------------------------------------------------------|
  14406. * | type-specific stats info |
  14407. * | (see htt_stats.h) |
  14408. * |--------------------------------------------------------------|
  14409. * Header fields:
  14410. * - MSG_TYPE
  14411. * Bits 7:0
  14412. * Purpose: Identifies this is a extended statistics upload confirmation
  14413. * message.
  14414. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  14415. * - COOKIE_LSBS
  14416. * Bits 31:0
  14417. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14418. * message with its preceding host->target stats request message.
  14419. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14420. * - COOKIE_MSBS
  14421. * Bits 31:0
  14422. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14423. * message with its preceding host->target stats request message.
  14424. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14425. *
  14426. * Stats Information Element tag-length header fields:
  14427. * - STAT_TYPE
  14428. * Bits 7:0
  14429. * Purpose: identifies the type of statistics info held in the
  14430. * following information element
  14431. * Value: htt_dbg_ext_stats_type
  14432. * - STATUS
  14433. * Bits 10:8
  14434. * Purpose: indicate whether the requested stats are present
  14435. * Value: htt_dbg_ext_stats_status
  14436. * - DONE
  14437. * Bits 11
  14438. * Purpose:
  14439. * Indicates the completion of the stats entry, this will be the last
  14440. * stats conf HTT segment for the requested stats type.
  14441. * Value:
  14442. * 0 -> the stats retrieval is ongoing
  14443. * 1 -> the stats retrieval is complete
  14444. * - LENGTH
  14445. * Bits 31:16
  14446. * Purpose: indicate the stats information size
  14447. * Value: This field specifies the number of bytes of stats information
  14448. * that follows the element tag-length header.
  14449. * It is expected but not required that this length is a multiple of
  14450. * 4 bytes.
  14451. */
  14452. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  14453. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  14454. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  14455. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  14456. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  14457. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  14458. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  14459. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  14460. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  14461. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14462. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  14463. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  14464. do { \
  14465. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  14466. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  14467. } while (0)
  14468. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  14469. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  14470. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  14471. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  14472. do { \
  14473. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  14474. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  14475. } while (0)
  14476. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  14477. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  14478. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  14479. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  14480. do { \
  14481. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  14482. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  14483. } while (0)
  14484. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  14485. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  14486. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  14487. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14488. do { \
  14489. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  14490. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  14491. } while (0)
  14492. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  14493. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  14494. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  14495. /**
  14496. * @brief target -> host streaming statistics upload
  14497. *
  14498. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  14499. *
  14500. * @details
  14501. * The following field definitions describe the format of the HTT target
  14502. * to host streaming stats upload indication message.
  14503. * The host can use a STREAMING_STATS_REQ message to enable the target to
  14504. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  14505. * use the STREAMING_STATS_REQ message to halt the target's production of
  14506. * STREAMING_STATS_IND messages.
  14507. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  14508. * the stats enabled by the host's STREAMING_STATS_REQ message.
  14509. *
  14510. * |31 8|7 0|
  14511. * |--------------------------------------------------------------|
  14512. * | reserved | msg type |
  14513. * |--------------------------------------------------------------|
  14514. * | type-specific stats info |
  14515. * | (see htt_stats.h) |
  14516. * |--------------------------------------------------------------|
  14517. * Header fields:
  14518. * - MSG_TYPE
  14519. * Bits 7:0
  14520. * Purpose: Identifies this as a streaming statistics upload indication
  14521. * message.
  14522. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  14523. */
  14524. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  14525. typedef enum {
  14526. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  14527. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  14528. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  14529. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  14530. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  14531. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  14532. /* Reserved from 128 - 255 for target internal use.*/
  14533. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  14534. } HTT_PEER_TYPE;
  14535. /** macro to convert MAC address from char array to HTT word format */
  14536. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  14537. (phtt_mac_addr)->mac_addr31to0 = \
  14538. (((c_macaddr)[0] << 0) | \
  14539. ((c_macaddr)[1] << 8) | \
  14540. ((c_macaddr)[2] << 16) | \
  14541. ((c_macaddr)[3] << 24)); \
  14542. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  14543. } while (0)
  14544. /**
  14545. * @brief target -> host monitor mac header indication message
  14546. *
  14547. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  14548. *
  14549. * @details
  14550. * The following diagram shows the format of the monitor mac header message
  14551. * sent from the target to the host.
  14552. * This message is primarily sent when promiscuous rx mode is enabled.
  14553. * One message is sent per rx PPDU.
  14554. *
  14555. * |31 24|23 16|15 8|7 0|
  14556. * |-------------------------------------------------------------|
  14557. * | peer_id | reserved0 | msg_type |
  14558. * |-------------------------------------------------------------|
  14559. * | reserved1 | num_mpdu |
  14560. * |-------------------------------------------------------------|
  14561. * | struct hw_rx_desc |
  14562. * | (see wal_rx_desc.h) |
  14563. * |-------------------------------------------------------------|
  14564. * | struct ieee80211_frame_addr4 |
  14565. * | (see ieee80211_defs.h) |
  14566. * |-------------------------------------------------------------|
  14567. * | struct ieee80211_frame_addr4 |
  14568. * | (see ieee80211_defs.h) |
  14569. * |-------------------------------------------------------------|
  14570. * | ...... |
  14571. * |-------------------------------------------------------------|
  14572. *
  14573. * Header fields:
  14574. * - msg_type
  14575. * Bits 7:0
  14576. * Purpose: Identifies this is a monitor mac header indication message.
  14577. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  14578. * - peer_id
  14579. * Bits 31:16
  14580. * Purpose: Software peer id given by host during association,
  14581. * During promiscuous mode, the peer ID will be invalid (0xFF)
  14582. * for rx PPDUs received from unassociated peers.
  14583. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  14584. * - num_mpdu
  14585. * Bits 15:0
  14586. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  14587. * delivered within the message.
  14588. * Value: 1 to 32
  14589. * num_mpdu is limited to a maximum value of 32, due to buffer
  14590. * size limits. For PPDUs with more than 32 MPDUs, only the
  14591. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  14592. * the PPDU will be provided.
  14593. */
  14594. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  14595. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  14596. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  14597. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  14598. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  14599. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  14600. do { \
  14601. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  14602. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  14603. } while (0)
  14604. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  14605. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  14606. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  14607. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  14608. do { \
  14609. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  14610. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  14611. } while (0)
  14612. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  14613. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  14614. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  14615. /**
  14616. * @brief target -> host flow pool resize Message
  14617. *
  14618. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  14619. *
  14620. * @details
  14621. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  14622. * the flow pool associated with the specified ID is resized
  14623. *
  14624. * The message would appear as follows:
  14625. *
  14626. * |31 16|15 8|7 0|
  14627. * |---------------------------------+----------------+----------------|
  14628. * | reserved0 | Msg type |
  14629. * |-------------------------------------------------------------------|
  14630. * | flow pool new size | flow pool ID |
  14631. * |-------------------------------------------------------------------|
  14632. *
  14633. * The message is interpreted as follows:
  14634. * b'0:7 - msg_type: This will be set to 0x21
  14635. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  14636. *
  14637. * b'0:15 - flow pool ID: Existing flow pool ID
  14638. *
  14639. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  14640. *
  14641. */
  14642. PREPACK struct htt_flow_pool_resize_t {
  14643. A_UINT32 msg_type:8,
  14644. reserved0:24;
  14645. A_UINT32 flow_pool_id:16,
  14646. flow_pool_new_size:16;
  14647. } POSTPACK;
  14648. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  14649. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  14650. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  14651. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  14652. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  14653. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  14654. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  14655. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  14656. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  14657. do { \
  14658. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  14659. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  14660. } while (0)
  14661. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  14662. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  14663. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  14664. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  14665. do { \
  14666. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  14667. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  14668. } while (0)
  14669. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  14670. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  14671. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  14672. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  14673. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  14674. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  14675. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  14676. /*
  14677. * The read and write indices point to the data within the host buffer.
  14678. * Because the first 4 bytes of the host buffer is used for the read index and
  14679. * the next 4 bytes for the write index, the data itself starts at offset 8.
  14680. * The read index and write index are the byte offsets from the base of the
  14681. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  14682. * Refer the ASCII text picture below.
  14683. */
  14684. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  14685. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  14686. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  14687. /*
  14688. ***************************************************************************
  14689. *
  14690. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  14691. *
  14692. ***************************************************************************
  14693. *
  14694. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  14695. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  14696. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  14697. * written into the Host memory region mentioned below.
  14698. *
  14699. * Read index is updated by the Host. At any point of time, the read index will
  14700. * indicate the index that will next be read by the Host. The read index is
  14701. * in units of bytes offset from the base of the meta-data buffer.
  14702. *
  14703. * Write index is updated by the FW. At any point of time, the write index will
  14704. * indicate from where the FW can start writing any new data. The write index is
  14705. * in units of bytes offset from the base of the meta-data buffer.
  14706. *
  14707. * If the Host is not fast enough in reading the CFR data, any new capture data
  14708. * would be dropped if there is no space left to write the new captures.
  14709. *
  14710. * The last 4 bytes of the memory region will have the magic pattern
  14711. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  14712. * not overrun the host buffer.
  14713. *
  14714. * ,--------------------. read and write indices store the
  14715. * | | byte offset from the base of the
  14716. * | ,--------+--------. meta-data buffer to the next
  14717. * | | | | location within the data buffer
  14718. * | | v v that will be read / written
  14719. * ************************************************************************
  14720. * * Read * Write * * Magic *
  14721. * * index * index * CFR data1 ...... CFR data N * pattern *
  14722. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  14723. * ************************************************************************
  14724. * |<---------- data buffer ---------->|
  14725. *
  14726. * |<----------------- meta-data buffer allocated in Host ----------------|
  14727. *
  14728. * Note:
  14729. * - Considering the 4 bytes needed to store the Read index (R) and the
  14730. * Write index (W), the initial value is as follows:
  14731. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  14732. * - Buffer empty condition:
  14733. * R = W
  14734. *
  14735. * Regarding CFR data format:
  14736. * --------------------------
  14737. *
  14738. * Each CFR tone is stored in HW as 16-bits with the following format:
  14739. * {bits[15:12], bits[11:6], bits[5:0]} =
  14740. * {unsigned exponent (4 bits),
  14741. * signed mantissa_real (6 bits),
  14742. * signed mantissa_imag (6 bits)}
  14743. *
  14744. * CFR_real = mantissa_real * 2^(exponent-5)
  14745. * CFR_imag = mantissa_imag * 2^(exponent-5)
  14746. *
  14747. *
  14748. * The CFR data is written to the 16-bit unsigned output array (buff) in
  14749. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  14750. *
  14751. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  14752. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  14753. * .
  14754. * .
  14755. * .
  14756. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  14757. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  14758. */
  14759. /* Bandwidth of peer CFR captures */
  14760. typedef enum {
  14761. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  14762. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  14763. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  14764. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  14765. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  14766. HTT_PEER_CFR_CAPTURE_BW_MAX,
  14767. } HTT_PEER_CFR_CAPTURE_BW;
  14768. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  14769. * was captured
  14770. */
  14771. typedef enum {
  14772. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  14773. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  14774. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  14775. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  14776. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  14777. } HTT_PEER_CFR_CAPTURE_MODE;
  14778. typedef enum {
  14779. /* This message type is currently used for the below purpose:
  14780. *
  14781. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  14782. * wmi_peer_cfr_capture_cmd.
  14783. * If payload_present bit is set to 0 then the associated memory region
  14784. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  14785. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  14786. * message; the CFR dump will be present at the end of the message,
  14787. * after the chan_phy_mode.
  14788. */
  14789. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  14790. /* Always keep this last */
  14791. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  14792. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  14793. /**
  14794. * @brief target -> host CFR dump completion indication message definition
  14795. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  14796. *
  14797. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  14798. *
  14799. * @details
  14800. * The following diagram shows the format of the Channel Frequency Response
  14801. * (CFR) dump completion indication. This inidcation is sent to the Host when
  14802. * the channel capture of a peer is copied by Firmware into the Host memory
  14803. *
  14804. * **************************************************************************
  14805. *
  14806. * Message format when the CFR capture message type is
  14807. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  14808. *
  14809. * **************************************************************************
  14810. *
  14811. * |31 16|15 |8|7 0|
  14812. * |----------------------------------------------------------------|
  14813. * header: | reserved |P| msg_type |
  14814. * word 0 | | | |
  14815. * |----------------------------------------------------------------|
  14816. * payload: | cfr_capture_msg_type |
  14817. * word 1 | |
  14818. * |----------------------------------------------------------------|
  14819. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  14820. * word 2 | | | | | | | | |
  14821. * |----------------------------------------------------------------|
  14822. * | mac_addr31to0 |
  14823. * word 3 | |
  14824. * |----------------------------------------------------------------|
  14825. * | unused / reserved | mac_addr47to32 |
  14826. * word 4 | | |
  14827. * |----------------------------------------------------------------|
  14828. * | index |
  14829. * word 5 | |
  14830. * |----------------------------------------------------------------|
  14831. * | length |
  14832. * word 6 | |
  14833. * |----------------------------------------------------------------|
  14834. * | timestamp |
  14835. * word 7 | |
  14836. * |----------------------------------------------------------------|
  14837. * | counter |
  14838. * word 8 | |
  14839. * |----------------------------------------------------------------|
  14840. * | chan_mhz |
  14841. * word 9 | |
  14842. * |----------------------------------------------------------------|
  14843. * | band_center_freq1 |
  14844. * word 10 | |
  14845. * |----------------------------------------------------------------|
  14846. * | band_center_freq2 |
  14847. * word 11 | |
  14848. * |----------------------------------------------------------------|
  14849. * | chan_phy_mode |
  14850. * word 12 | |
  14851. * |----------------------------------------------------------------|
  14852. * where,
  14853. * P - payload present bit (payload_present explained below)
  14854. * req_id - memory request id (mem_req_id explained below)
  14855. * S - status field (status explained below)
  14856. * capbw - capture bandwidth (capture_bw explained below)
  14857. * mode - mode of capture (mode explained below)
  14858. * sts - space time streams (sts_count explained below)
  14859. * chbw - channel bandwidth (channel_bw explained below)
  14860. * captype - capture type (cap_type explained below)
  14861. *
  14862. * The following field definitions describe the format of the CFR dump
  14863. * completion indication sent from the target to the host
  14864. *
  14865. * Header fields:
  14866. *
  14867. * Word 0
  14868. * - msg_type
  14869. * Bits 7:0
  14870. * Purpose: Identifies this as CFR TX completion indication
  14871. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  14872. * - payload_present
  14873. * Bit 8
  14874. * Purpose: Identifies how CFR data is sent to host
  14875. * Value: 0 - If CFR Payload is written to host memory
  14876. * 1 - If CFR Payload is sent as part of HTT message
  14877. * (This is the requirement for SDIO/USB where it is
  14878. * not possible to write CFR data to host memory)
  14879. * - reserved
  14880. * Bits 31:9
  14881. * Purpose: Reserved
  14882. * Value: 0
  14883. *
  14884. * Payload fields:
  14885. *
  14886. * Word 1
  14887. * - cfr_capture_msg_type
  14888. * Bits 31:0
  14889. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  14890. * to specify the format used for the remainder of the message
  14891. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  14892. * (currently only MSG_TYPE_1 is defined)
  14893. *
  14894. * Word 2
  14895. * - mem_req_id
  14896. * Bits 6:0
  14897. * Purpose: Contain the mem request id of the region where the CFR capture
  14898. * has been stored - of type WMI_HOST_MEM_REQ_ID
  14899. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  14900. this value is invalid)
  14901. * - status
  14902. * Bit 7
  14903. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  14904. * Value: 1 (True) - Successful; 0 (False) - Not successful
  14905. * - capture_bw
  14906. * Bits 10:8
  14907. * Purpose: Carry the bandwidth of the CFR capture
  14908. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  14909. * - mode
  14910. * Bits 13:11
  14911. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  14912. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  14913. * - sts_count
  14914. * Bits 16:14
  14915. * Purpose: Carry the number of space time streams
  14916. * Value: Number of space time streams
  14917. * - channel_bw
  14918. * Bits 19:17
  14919. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  14920. * measurement
  14921. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  14922. * - cap_type
  14923. * Bits 23:20
  14924. * Purpose: Carry the type of the capture
  14925. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  14926. * - vdev_id
  14927. * Bits 31:24
  14928. * Purpose: Carry the virtual device id
  14929. * Value: vdev ID
  14930. *
  14931. * Word 3
  14932. * - mac_addr31to0
  14933. * Bits 31:0
  14934. * Purpose: Contain the bits 31:0 of the peer MAC address
  14935. * Value: Bits 31:0 of the peer MAC address
  14936. *
  14937. * Word 4
  14938. * - mac_addr47to32
  14939. * Bits 15:0
  14940. * Purpose: Contain the bits 47:32 of the peer MAC address
  14941. * Value: Bits 47:32 of the peer MAC address
  14942. *
  14943. * Word 5
  14944. * - index
  14945. * Bits 31:0
  14946. * Purpose: Contain the index at which this CFR dump was written in the Host
  14947. * allocated memory. This index is the number of bytes from the base address.
  14948. * Value: Index position
  14949. *
  14950. * Word 6
  14951. * - length
  14952. * Bits 31:0
  14953. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  14954. * Value: Length of the CFR capture of the peer
  14955. *
  14956. * Word 7
  14957. * - timestamp
  14958. * Bits 31:0
  14959. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  14960. * clock used for this timestamp is private to the target and not visible to
  14961. * the host i.e., Host can interpret only the relative timestamp deltas from
  14962. * one message to the next, but can't interpret the absolute timestamp from a
  14963. * single message.
  14964. * Value: Timestamp in microseconds
  14965. *
  14966. * Word 8
  14967. * - counter
  14968. * Bits 31:0
  14969. * Purpose: Carry the count of the current CFR capture from FW. This is
  14970. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  14971. * in host memory)
  14972. * Value: Count of the current CFR capture
  14973. *
  14974. * Word 9
  14975. * - chan_mhz
  14976. * Bits 31:0
  14977. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  14978. * Value: Primary 20 channel frequency
  14979. *
  14980. * Word 10
  14981. * - band_center_freq1
  14982. * Bits 31:0
  14983. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  14984. * Value: Center frequency 1 in MHz
  14985. *
  14986. * Word 11
  14987. * - band_center_freq2
  14988. * Bits 31:0
  14989. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  14990. * the VDEV
  14991. * 80plus80 mode
  14992. * Value: Center frequency 2 in MHz
  14993. *
  14994. * Word 12
  14995. * - chan_phy_mode
  14996. * Bits 31:0
  14997. * Purpose: Carry the phy mode of the channel, of the VDEV
  14998. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  14999. */
  15000. PREPACK struct htt_cfr_dump_ind_type_1 {
  15001. A_UINT32 mem_req_id:7,
  15002. status:1,
  15003. capture_bw:3,
  15004. mode:3,
  15005. sts_count:3,
  15006. channel_bw:3,
  15007. cap_type:4,
  15008. vdev_id:8;
  15009. htt_mac_addr addr;
  15010. A_UINT32 index;
  15011. A_UINT32 length;
  15012. A_UINT32 timestamp;
  15013. A_UINT32 counter;
  15014. struct htt_chan_change_msg chan;
  15015. } POSTPACK;
  15016. PREPACK struct htt_cfr_dump_compl_ind {
  15017. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  15018. union {
  15019. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  15020. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  15021. /* If there is a need to change the memory layout and its associated
  15022. * HTT indication format, a new CFR capture message type can be
  15023. * introduced and added into this union.
  15024. */
  15025. };
  15026. } POSTPACK;
  15027. /*
  15028. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  15029. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15030. */
  15031. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  15032. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  15033. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  15034. do { \
  15035. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  15036. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  15037. } while(0)
  15038. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  15039. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  15040. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  15041. /*
  15042. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  15043. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15044. */
  15045. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  15046. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  15047. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  15048. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  15049. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  15050. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  15051. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  15052. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  15053. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  15054. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  15055. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  15056. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  15057. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  15058. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  15059. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  15060. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  15061. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  15062. do { \
  15063. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  15064. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  15065. } while (0)
  15066. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  15067. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  15068. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  15069. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  15070. do { \
  15071. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  15072. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  15073. } while (0)
  15074. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  15075. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  15076. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  15077. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  15078. do { \
  15079. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  15080. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  15081. } while (0)
  15082. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  15083. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  15084. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  15085. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  15086. do { \
  15087. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  15088. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  15089. } while (0)
  15090. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  15091. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  15092. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  15093. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  15094. do { \
  15095. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  15096. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  15097. } while (0)
  15098. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  15099. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  15100. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  15101. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  15102. do { \
  15103. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  15104. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  15105. } while (0)
  15106. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  15107. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  15108. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  15109. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  15110. do { \
  15111. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  15112. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  15113. } while (0)
  15114. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  15115. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  15116. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  15117. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  15118. do { \
  15119. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  15120. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  15121. } while (0)
  15122. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  15123. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  15124. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  15125. /**
  15126. * @brief target -> host peer (PPDU) stats message
  15127. *
  15128. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  15129. *
  15130. * @details
  15131. * This message is generated by FW when FW is sending stats to host
  15132. * about one or more PPDUs that the FW has transmitted to one or more peers.
  15133. * This message is sent autonomously by the target rather than upon request
  15134. * by the host.
  15135. * The following field definitions describe the format of the HTT target
  15136. * to host peer stats indication message.
  15137. *
  15138. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  15139. * or more PPDU stats records.
  15140. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  15141. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  15142. * then the message would start with the
  15143. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  15144. * below.
  15145. *
  15146. * |31 16|15|14|13 11|10 9|8|7 0|
  15147. * |-------------------------------------------------------------|
  15148. * | reserved |MSG_TYPE |
  15149. * |-------------------------------------------------------------|
  15150. * rec 0 | TLV header |
  15151. * rec 0 |-------------------------------------------------------------|
  15152. * rec 0 | ppdu successful bytes |
  15153. * rec 0 |-------------------------------------------------------------|
  15154. * rec 0 | ppdu retry bytes |
  15155. * rec 0 |-------------------------------------------------------------|
  15156. * rec 0 | ppdu failed bytes |
  15157. * rec 0 |-------------------------------------------------------------|
  15158. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  15159. * rec 0 |-------------------------------------------------------------|
  15160. * rec 0 | retried MSDUs | successful MSDUs |
  15161. * rec 0 |-------------------------------------------------------------|
  15162. * rec 0 | TX duration | failed MSDUs |
  15163. * rec 0 |-------------------------------------------------------------|
  15164. * ...
  15165. * |-------------------------------------------------------------|
  15166. * rec N | TLV header |
  15167. * rec N |-------------------------------------------------------------|
  15168. * rec N | ppdu successful bytes |
  15169. * rec N |-------------------------------------------------------------|
  15170. * rec N | ppdu retry bytes |
  15171. * rec N |-------------------------------------------------------------|
  15172. * rec N | ppdu failed bytes |
  15173. * rec N |-------------------------------------------------------------|
  15174. * rec N | peer id | S|SG| BW | BA |A|rate code|
  15175. * rec N |-------------------------------------------------------------|
  15176. * rec N | retried MSDUs | successful MSDUs |
  15177. * rec N |-------------------------------------------------------------|
  15178. * rec N | TX duration | failed MSDUs |
  15179. * rec N |-------------------------------------------------------------|
  15180. *
  15181. * where:
  15182. * A = is A-MPDU flag
  15183. * BA = block-ack failure flags
  15184. * BW = bandwidth spec
  15185. * SG = SGI enabled spec
  15186. * S = skipped rate ctrl
  15187. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  15188. *
  15189. * Header
  15190. * ------
  15191. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  15192. * dword0 - b'8:31 - reserved : Reserved for future use
  15193. *
  15194. * payload include below peer_stats information
  15195. * --------------------------------------------
  15196. * @TLV : HTT_PPDU_STATS_INFO_TLV
  15197. * @tx_success_bytes : total successful bytes in the PPDU.
  15198. * @tx_retry_bytes : total retried bytes in the PPDU.
  15199. * @tx_failed_bytes : total failed bytes in the PPDU.
  15200. * @tx_ratecode : rate code used for the PPDU.
  15201. * @is_ampdu : Indicates PPDU is AMPDU or not.
  15202. * @ba_ack_failed : BA/ACK failed for this PPDU
  15203. * b00 -> BA received
  15204. * b01 -> BA failed once
  15205. * b10 -> BA failed twice, when HW retry is enabled.
  15206. * @bw : BW
  15207. * b00 -> 20 MHz
  15208. * b01 -> 40 MHz
  15209. * b10 -> 80 MHz
  15210. * b11 -> 160 MHz (or 80+80)
  15211. * @sg : SGI enabled
  15212. * @s : skipped ratectrl
  15213. * @peer_id : peer id
  15214. * @tx_success_msdus : successful MSDUs
  15215. * @tx_retry_msdus : retried MSDUs
  15216. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  15217. * @tx_duration : Tx duration for the PPDU (microsecond units)
  15218. */
  15219. /**
  15220. * @brief target -> host backpressure event
  15221. *
  15222. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  15223. *
  15224. * @details
  15225. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  15226. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  15227. * This message will only be sent if the backpressure condition has existed
  15228. * continuously for an initial period (100 ms).
  15229. * Repeat messages with updated information will be sent after each
  15230. * subsequent period (100 ms) as long as the backpressure remains unabated.
  15231. * This message indicates the ring id along with current head and tail index
  15232. * locations (i.e. write and read indices).
  15233. * The backpressure time indicates the time in ms for which continous
  15234. * backpressure has been observed in the ring.
  15235. *
  15236. * The message format is as follows:
  15237. *
  15238. * |31 24|23 16|15 8|7 0|
  15239. * |----------------+----------------+----------------+----------------|
  15240. * | ring_id | ring_type | pdev_id | msg_type |
  15241. * |-------------------------------------------------------------------|
  15242. * | tail_idx | head_idx |
  15243. * |-------------------------------------------------------------------|
  15244. * | backpressure_time_ms |
  15245. * |-------------------------------------------------------------------|
  15246. *
  15247. * The message is interpreted as follows:
  15248. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  15249. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  15250. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  15251. * 1, 2, 3 indicates pdev_id 0,1,2 and
  15252. the msg is for LMAC ring.
  15253. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  15254. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  15255. * htt_backpressure_lmac_ring_id. This represents
  15256. * the ring id for which continous backpressure is seen
  15257. *
  15258. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  15259. * the ring indicated by the ring_id
  15260. *
  15261. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  15262. * the ring indicated by the ring id
  15263. *
  15264. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  15265. * backpressure has been seen in the ring
  15266. * indicated by the ring_id.
  15267. * Units = milliseconds
  15268. */
  15269. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  15270. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  15271. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  15272. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  15273. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  15274. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  15275. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  15276. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  15277. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  15278. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  15279. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  15280. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  15281. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  15282. do { \
  15283. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  15284. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  15285. } while (0)
  15286. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  15287. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  15288. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  15289. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  15290. do { \
  15291. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  15292. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  15293. } while (0)
  15294. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  15295. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  15296. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  15297. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  15298. do { \
  15299. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  15300. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  15301. } while (0)
  15302. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  15303. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  15304. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  15305. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  15306. do { \
  15307. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  15308. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  15309. } while (0)
  15310. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  15311. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  15312. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  15313. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  15314. do { \
  15315. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  15316. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  15317. } while (0)
  15318. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  15319. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  15320. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  15321. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  15322. do { \
  15323. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  15324. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  15325. } while (0)
  15326. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  15327. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  15328. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  15329. enum htt_backpressure_ring_type {
  15330. HTT_SW_RING_TYPE_UMAC,
  15331. HTT_SW_RING_TYPE_LMAC,
  15332. HTT_SW_RING_TYPE_MAX,
  15333. };
  15334. /* Ring id for which the message is sent to host */
  15335. enum htt_backpressure_umac_ringid {
  15336. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  15337. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  15338. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  15339. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  15340. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  15341. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  15342. HTT_SW_RING_IDX_REO_REO2FW_RING,
  15343. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  15344. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  15345. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  15346. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  15347. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  15348. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  15349. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  15350. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  15351. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  15352. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  15353. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  15354. HTT_SW_UMAC_RING_IDX_MAX,
  15355. };
  15356. enum htt_backpressure_lmac_ringid {
  15357. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  15358. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  15359. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  15360. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  15361. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  15362. HTT_SW_RING_IDX_RXDMA2FW_RING,
  15363. HTT_SW_RING_IDX_RXDMA2SW_RING,
  15364. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  15365. HTT_SW_RING_IDX_RXDMA2REO_RING,
  15366. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  15367. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  15368. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  15369. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  15370. HTT_SW_LMAC_RING_IDX_MAX,
  15371. };
  15372. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  15373. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  15374. pdev_id: 8,
  15375. ring_type: 8, /* htt_backpressure_ring_type */
  15376. /*
  15377. * ring_id holds an enum value from either
  15378. * htt_backpressure_umac_ringid or
  15379. * htt_backpressure_lmac_ringid, based on
  15380. * the ring_type setting.
  15381. */
  15382. ring_id: 8;
  15383. A_UINT16 head_idx;
  15384. A_UINT16 tail_idx;
  15385. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  15386. } POSTPACK;
  15387. /*
  15388. * Defines two 32 bit words that can be used by the target to indicate a per
  15389. * user RU allocation and rate information.
  15390. *
  15391. * This information is currently provided in the "sw_response_reference_ptr"
  15392. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  15393. * "rx_ppdu_end_user_stats" TLV.
  15394. *
  15395. * VALID:
  15396. * The consumer of these words must explicitly check the valid bit,
  15397. * and only attempt interpretation of any of the remaining fields if
  15398. * the valid bit is set to 1.
  15399. *
  15400. * VERSION:
  15401. * The consumer of these words must also explicitly check the version bit,
  15402. * and only use the V0 definition if the VERSION field is set to 0.
  15403. *
  15404. * Version 1 is currently undefined, with the exception of the VALID and
  15405. * VERSION fields.
  15406. *
  15407. * Version 0:
  15408. *
  15409. * The fields below are duplicated per BW.
  15410. *
  15411. * The consumer must determine which BW field to use, based on the UL OFDMA
  15412. * PPDU BW indicated by HW.
  15413. *
  15414. * RU_START: RU26 start index for the user.
  15415. * Note that this is always using the RU26 index, regardless
  15416. * of the actual RU assigned to the user
  15417. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  15418. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  15419. *
  15420. * For example, 20MHz (the value in the top row is RU_START)
  15421. *
  15422. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  15423. * RU Size 1 (52): | | | | | |
  15424. * RU Size 2 (106): | | | |
  15425. * RU Size 3 (242): | |
  15426. *
  15427. * RU_SIZE: Indicates the RU size, as defined by enum
  15428. * htt_ul_ofdma_user_info_ru_size.
  15429. *
  15430. * LDPC: LDPC enabled (if 0, BCC is used)
  15431. *
  15432. * DCM: DCM enabled
  15433. *
  15434. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  15435. * |---------------------------------+--------------------------------|
  15436. * |Ver|Valid| FW internal |
  15437. * |---------------------------------+--------------------------------|
  15438. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  15439. * |---------------------------------+--------------------------------|
  15440. */
  15441. enum htt_ul_ofdma_user_info_ru_size {
  15442. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  15443. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  15444. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  15445. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  15446. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  15447. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  15448. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  15449. };
  15450. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  15451. struct htt_ul_ofdma_user_info_v0 {
  15452. A_UINT32 word0;
  15453. A_UINT32 word1;
  15454. };
  15455. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  15456. A_UINT32 w0_fw_rsvd:30; \
  15457. A_UINT32 w0_valid:1; \
  15458. A_UINT32 w0_version:1;
  15459. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  15460. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15461. };
  15462. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  15463. A_UINT32 w1_nss:3; \
  15464. A_UINT32 w1_mcs:4; \
  15465. A_UINT32 w1_ldpc:1; \
  15466. A_UINT32 w1_dcm:1; \
  15467. A_UINT32 w1_ru_start:7; \
  15468. A_UINT32 w1_ru_size:3; \
  15469. A_UINT32 w1_trig_type:4; \
  15470. A_UINT32 w1_unused:9;
  15471. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  15472. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15473. };
  15474. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  15475. A_UINT32 w0_fw_rsvd:27; \
  15476. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  15477. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  15478. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  15479. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  15480. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15481. };
  15482. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  15483. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  15484. A_UINT32 w1_trig_type:4; \
  15485. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  15486. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  15487. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15488. };
  15489. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  15490. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  15491. union {
  15492. A_UINT32 word0;
  15493. struct {
  15494. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15495. };
  15496. };
  15497. union {
  15498. A_UINT32 word1;
  15499. struct {
  15500. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15501. };
  15502. };
  15503. } POSTPACK;
  15504. /*
  15505. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  15506. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  15507. * this should be picked.
  15508. */
  15509. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  15510. union {
  15511. A_UINT32 word0;
  15512. struct {
  15513. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15514. };
  15515. };
  15516. union {
  15517. A_UINT32 word1;
  15518. struct {
  15519. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15520. };
  15521. };
  15522. } POSTPACK;
  15523. enum HTT_UL_OFDMA_TRIG_TYPE {
  15524. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  15525. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  15526. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  15527. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  15528. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  15529. };
  15530. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  15531. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  15532. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  15533. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  15534. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  15535. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  15536. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  15537. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  15538. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  15539. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  15540. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  15541. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  15542. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  15543. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  15544. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  15545. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  15546. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  15547. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  15548. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  15549. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  15550. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  15551. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  15552. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  15553. /*--- word 0 ---*/
  15554. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  15555. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  15556. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  15557. do { \
  15558. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  15559. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  15560. } while (0)
  15561. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  15562. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  15563. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  15564. do { \
  15565. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  15566. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  15567. } while (0)
  15568. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  15569. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  15570. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  15571. do { \
  15572. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  15573. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  15574. } while (0)
  15575. /*--- word 1 ---*/
  15576. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  15577. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  15578. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  15579. do { \
  15580. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  15581. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  15582. } while (0)
  15583. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  15584. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  15585. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  15586. do { \
  15587. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  15588. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  15589. } while (0)
  15590. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  15591. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  15592. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  15593. do { \
  15594. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  15595. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  15596. } while (0)
  15597. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  15598. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  15599. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  15600. do { \
  15601. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  15602. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  15603. } while (0)
  15604. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  15605. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  15606. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  15607. do { \
  15608. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  15609. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  15610. } while (0)
  15611. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  15612. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  15613. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  15614. do { \
  15615. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  15616. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  15617. } while (0)
  15618. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  15619. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  15620. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  15621. do { \
  15622. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  15623. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  15624. } while (0)
  15625. /**
  15626. * @brief target -> host channel calibration data message
  15627. *
  15628. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  15629. *
  15630. * @brief host -> target channel calibration data message
  15631. *
  15632. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  15633. *
  15634. * @details
  15635. * The following field definitions describe the format of the channel
  15636. * calibration data message sent from the target to the host when
  15637. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  15638. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  15639. * The message is defined as htt_chan_caldata_msg followed by a variable
  15640. * number of 32-bit character values.
  15641. *
  15642. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  15643. * |------------------------------------------------------------------|
  15644. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  15645. * |------------------------------------------------------------------|
  15646. * | payload size | mhz |
  15647. * |------------------------------------------------------------------|
  15648. * | center frequency 2 | center frequency 1 |
  15649. * |------------------------------------------------------------------|
  15650. * | check sum |
  15651. * |------------------------------------------------------------------|
  15652. * | payload |
  15653. * |------------------------------------------------------------------|
  15654. * message info field:
  15655. * - MSG_TYPE
  15656. * Bits 7:0
  15657. * Purpose: identifies this as a channel calibration data message
  15658. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  15659. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  15660. * - SUB_TYPE
  15661. * Bits 11:8
  15662. * Purpose: T2H: indicates whether target is providing chan cal data
  15663. * to the host to store, or requesting that the host
  15664. * download previously-stored data.
  15665. * H2T: indicates whether the host is providing the requested
  15666. * channel cal data, or if it is rejecting the data
  15667. * request because it does not have the requested data.
  15668. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  15669. * - CHKSUM_VALID
  15670. * Bit 12
  15671. * Purpose: indicates if the checksum field is valid
  15672. * value:
  15673. * - FRAG
  15674. * Bit 19:16
  15675. * Purpose: indicates the fragment index for message
  15676. * value: 0 for first fragment, 1 for second fragment, ...
  15677. * - APPEND
  15678. * Bit 20
  15679. * Purpose: indicates if this is the last fragment
  15680. * value: 0 = final fragment, 1 = more fragments will be appended
  15681. *
  15682. * channel and payload size field
  15683. * - MHZ
  15684. * Bits 15:0
  15685. * Purpose: indicates the channel primary frequency
  15686. * Value:
  15687. * - PAYLOAD_SIZE
  15688. * Bits 31:16
  15689. * Purpose: indicates the bytes of calibration data in payload
  15690. * Value:
  15691. *
  15692. * center frequency field
  15693. * - CENTER FREQUENCY 1
  15694. * Bits 15:0
  15695. * Purpose: indicates the channel center frequency
  15696. * Value: channel center frequency, in MHz units
  15697. * - CENTER FREQUENCY 2
  15698. * Bits 31:16
  15699. * Purpose: indicates the secondary channel center frequency,
  15700. * only for 11acvht 80plus80 mode
  15701. * Value: secondary channel center frequeny, in MHz units, if applicable
  15702. *
  15703. * checksum field
  15704. * - CHECK_SUM
  15705. * Bits 31:0
  15706. * Purpose: check the payload data, it is just for this fragment.
  15707. * This is intended for the target to check that the channel
  15708. * calibration data returned by the host is the unmodified data
  15709. * that was previously provided to the host by the target.
  15710. * value: checksum of fragment payload
  15711. */
  15712. PREPACK struct htt_chan_caldata_msg {
  15713. /* DWORD 0: message info */
  15714. A_UINT32
  15715. msg_type: 8,
  15716. sub_type: 4 ,
  15717. chksum_valid: 1, /** 1:valid, 0:invalid */
  15718. reserved1: 3,
  15719. frag_idx: 4, /** fragment index for calibration data */
  15720. appending: 1, /** 0: no fragment appending,
  15721. * 1: extra fragment appending */
  15722. reserved2: 11;
  15723. /* DWORD 1: channel and payload size */
  15724. A_UINT32
  15725. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  15726. payload_size: 16; /** unit: bytes */
  15727. /* DWORD 2: center frequency */
  15728. A_UINT32
  15729. band_center_freq1: 16, /** Center frequency 1 in MHz */
  15730. band_center_freq2: 16; /** Center frequency 2 in MHz,
  15731. * valid only for 11acvht 80plus80 mode */
  15732. /* DWORD 3: check sum */
  15733. A_UINT32 chksum;
  15734. /* variable length for calibration data */
  15735. A_UINT32 payload[1/* or more */];
  15736. } POSTPACK;
  15737. /* T2H SUBTYPE */
  15738. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  15739. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  15740. /* H2T SUBTYPE */
  15741. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  15742. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  15743. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  15744. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  15745. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  15746. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  15747. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  15748. do { \
  15749. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  15750. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  15751. } while (0)
  15752. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  15753. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  15754. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  15755. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  15756. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  15757. do { \
  15758. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  15759. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  15760. } while (0)
  15761. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  15762. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  15763. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  15764. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  15765. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  15766. do { \
  15767. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  15768. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  15769. } while (0)
  15770. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  15771. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  15772. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  15773. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  15774. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  15775. do { \
  15776. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  15777. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  15778. } while (0)
  15779. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  15780. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  15781. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  15782. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  15783. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  15784. do { \
  15785. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  15786. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  15787. } while (0)
  15788. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  15789. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  15790. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  15791. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  15792. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  15793. do { \
  15794. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  15795. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  15796. } while (0)
  15797. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  15798. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  15799. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  15800. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  15801. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  15802. do { \
  15803. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  15804. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  15805. } while (0)
  15806. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  15807. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  15808. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  15809. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  15810. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  15811. do { \
  15812. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  15813. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  15814. } while (0)
  15815. /**
  15816. * @brief target -> host FSE CMEM based send
  15817. *
  15818. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  15819. *
  15820. * @details
  15821. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  15822. * FSE placement in CMEM is enabled.
  15823. *
  15824. * This message sends the non-secure CMEM base address.
  15825. * It will be sent to host in response to message
  15826. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  15827. * The message would appear as follows:
  15828. *
  15829. * |31 24|23 16|15 8|7 0|
  15830. * |----------------+----------------+----------------+----------------|
  15831. * | reserved | num_entries | msg_type |
  15832. * |----------------+----------------+----------------+----------------|
  15833. * | base_address_lo |
  15834. * |----------------+----------------+----------------+----------------|
  15835. * | base_address_hi |
  15836. * |-------------------------------------------------------------------|
  15837. *
  15838. * The message is interpreted as follows:
  15839. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  15840. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  15841. * b'8:15 - number_entries: Indicated the number of entries
  15842. * programmed.
  15843. * b'16:31 - reserved.
  15844. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  15845. * CMEM base address
  15846. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  15847. * CMEM base address
  15848. */
  15849. PREPACK struct htt_cmem_base_send_t {
  15850. A_UINT32 msg_type: 8,
  15851. num_entries: 8,
  15852. reserved: 16;
  15853. A_UINT32 base_address_lo;
  15854. A_UINT32 base_address_hi;
  15855. } POSTPACK;
  15856. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  15857. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  15858. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  15859. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  15860. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  15861. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  15862. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  15863. do { \
  15864. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  15865. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  15866. } while (0)
  15867. /**
  15868. * @brief - HTT PPDU ID format
  15869. *
  15870. * @details
  15871. * The following field definitions describe the format of the PPDU ID.
  15872. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  15873. *
  15874. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  15875. * +--------------------------------------------------------------------------
  15876. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  15877. * +--------------------------------------------------------------------------
  15878. *
  15879. * sch id :Schedule command id
  15880. * Bits [11 : 0] : monotonically increasing counter to track the
  15881. * PPDU posted to a specific transmit queue.
  15882. *
  15883. * hwq_id: Hardware Queue ID.
  15884. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  15885. *
  15886. * mac_id: MAC ID
  15887. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  15888. *
  15889. * seq_idx: Sequence index.
  15890. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  15891. * a particular TXOP.
  15892. *
  15893. * tqm_cmd: HWSCH/TQM flag.
  15894. * Bit [23] : Always set to 0.
  15895. *
  15896. * seq_cmd_type: Sequence command type.
  15897. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  15898. * Refer to enum HTT_STATS_FTYPE for values.
  15899. */
  15900. PREPACK struct htt_ppdu_id {
  15901. A_UINT32
  15902. sch_id: 12,
  15903. hwq_id: 5,
  15904. mac_id: 2,
  15905. seq_idx: 2,
  15906. reserved1: 2,
  15907. tqm_cmd: 1,
  15908. seq_cmd_type: 6,
  15909. reserved2: 2;
  15910. } POSTPACK;
  15911. #define HTT_PPDU_ID_SCH_ID_S 0
  15912. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  15913. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  15914. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  15915. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  15916. do { \
  15917. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  15918. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  15919. } while (0)
  15920. #define HTT_PPDU_ID_HWQ_ID_S 12
  15921. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  15922. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  15923. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  15924. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  15925. do { \
  15926. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  15927. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  15928. } while (0)
  15929. #define HTT_PPDU_ID_MAC_ID_S 17
  15930. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  15931. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  15932. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  15933. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  15934. do { \
  15935. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  15936. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  15937. } while (0)
  15938. #define HTT_PPDU_ID_SEQ_IDX_S 19
  15939. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  15940. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  15941. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  15942. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  15943. do { \
  15944. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  15945. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  15946. } while (0)
  15947. #define HTT_PPDU_ID_TQM_CMD_S 23
  15948. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  15949. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  15950. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  15951. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  15952. do { \
  15953. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  15954. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  15955. } while (0)
  15956. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  15957. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  15958. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  15959. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  15960. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  15961. do { \
  15962. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  15963. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  15964. } while (0)
  15965. /**
  15966. * @brief target -> RX PEER METADATA V0 format
  15967. * Host will know the peer metadata version from the wmi_service_ready_ext2
  15968. * message from target, and will confirm to the target which peer metadata
  15969. * version to use in the wmi_init message.
  15970. *
  15971. * The following diagram shows the format of the RX PEER METADATA.
  15972. *
  15973. * |31 24|23 16|15 8|7 0|
  15974. * |-----------------------------------------------------------------------|
  15975. * | Reserved | VDEV ID | PEER ID |
  15976. * |-----------------------------------------------------------------------|
  15977. */
  15978. PREPACK struct htt_rx_peer_metadata_v0 {
  15979. A_UINT32
  15980. peer_id: 16,
  15981. vdev_id: 8,
  15982. reserved1: 8;
  15983. } POSTPACK;
  15984. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  15985. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  15986. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  15987. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  15988. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  15989. do { \
  15990. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  15991. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  15992. } while (0)
  15993. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  15994. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  15995. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  15996. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  15997. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  15998. do { \
  15999. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  16000. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  16001. } while (0)
  16002. /**
  16003. * @brief target -> RX PEER METADATA V1 format
  16004. * Host will know the peer metadata version from the wmi_service_ready_ext2
  16005. * message from target, and will confirm to the target which peer metadata
  16006. * version to use in the wmi_init message.
  16007. *
  16008. * The following diagram shows the format of the RX PEER METADATA V1 format.
  16009. *
  16010. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  16011. * |-----------------------------------------------------------------------|
  16012. * |Rsvd2|CHIP ID|LMAC ID| VDEV ID |Rsvd1|ML PEER| SW PEER ID/ML PEER ID|
  16013. * |-----------------------------------------------------------------------|
  16014. */
  16015. PREPACK struct htt_rx_peer_metadata_v1 {
  16016. A_UINT32
  16017. peer_id: 13,
  16018. ml_peer_valid: 1,
  16019. reserved1: 2,
  16020. vdev_id: 8,
  16021. lmac_id: 2,
  16022. chip_id: 3,
  16023. reserved2: 3;
  16024. } POSTPACK;
  16025. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  16026. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  16027. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  16028. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  16029. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  16030. do { \
  16031. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  16032. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  16033. } while (0)
  16034. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  16035. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  16036. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  16037. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  16038. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  16039. do { \
  16040. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  16041. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  16042. } while (0)
  16043. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  16044. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  16045. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  16046. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  16047. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  16048. do { \
  16049. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  16050. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  16051. } while (0)
  16052. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  16053. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  16054. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  16055. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  16056. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  16057. do { \
  16058. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  16059. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  16060. } while (0)
  16061. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  16062. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  16063. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  16064. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  16065. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  16066. do { \
  16067. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  16068. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  16069. } while (0)
  16070. /*
  16071. * In some systems, the host SW wants to specify priorities between
  16072. * different MSDU / flow queues within the same peer-TID.
  16073. * The below enums are used for the host to identify to the target
  16074. * which MSDU queue's priority it wants to adjust.
  16075. */
  16076. /*
  16077. * The MSDUQ index describe index of TCL HW, where each index is
  16078. * used for queuing particular types of MSDUs.
  16079. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  16080. */
  16081. enum HTT_MSDUQ_INDEX {
  16082. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  16083. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  16084. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  16085. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  16086. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  16087. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  16088. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  16089. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  16090. HTT_MSDUQ_MAX_INDEX,
  16091. };
  16092. /* MSDU qtype definition */
  16093. enum HTT_MSDU_QTYPE {
  16094. /*
  16095. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  16096. * relative priority. Instead, the relative priority of CRIT_0 versus
  16097. * CRIT_1 is controlled by the FW, through the configuration parameters
  16098. * it applies to the queues.
  16099. */
  16100. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  16101. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  16102. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  16103. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  16104. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  16105. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  16106. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  16107. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  16108. /* New MSDU_QTYPE should be added above this line */
  16109. /*
  16110. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  16111. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  16112. * any host/target message definitions. The QTYPE_MAX value can
  16113. * only be used internally within the host or within the target.
  16114. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  16115. * it must regard the unexpected value as a default qtype value,
  16116. * or ignore it.
  16117. */
  16118. HTT_MSDU_QTYPE_MAX,
  16119. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  16120. };
  16121. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  16122. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  16123. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  16124. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  16125. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  16126. };
  16127. /**
  16128. * @brief target -> host mlo timestamp offset indication
  16129. *
  16130. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  16131. *
  16132. * @details
  16133. * The following field definitions describe the format of the HTT target
  16134. * to host mlo timestamp offset indication message.
  16135. *
  16136. *
  16137. * |31 16|15 12|11 10|9 8|7 0 |
  16138. * |----------------------------------------------------------------------|
  16139. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  16140. * |----------------------------------------------------------------------|
  16141. * | Sync time stamp lo in us |
  16142. * |----------------------------------------------------------------------|
  16143. * | Sync time stamp hi in us |
  16144. * |----------------------------------------------------------------------|
  16145. * | mlo time stamp offset lo in us |
  16146. * |----------------------------------------------------------------------|
  16147. * | mlo time stamp offset hi in us |
  16148. * |----------------------------------------------------------------------|
  16149. * | mlo time stamp offset clocks in clock ticks |
  16150. * |----------------------------------------------------------------------|
  16151. * |31 26|25 16|15 0 |
  16152. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  16153. * | | compensation in clks | |
  16154. * |----------------------------------------------------------------------|
  16155. * |31 22|21 0 |
  16156. * | rsvd 3 | mlo time stamp comp timer period |
  16157. * |----------------------------------------------------------------------|
  16158. * The message is interpreted as follows:
  16159. *
  16160. * dword0 - b'0:7 - msg_type: This will be set to
  16161. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  16162. * value: 0x28
  16163. *
  16164. * dword0 - b'9:8 - pdev_id
  16165. *
  16166. * dword0 - b'11:10 - chip_id
  16167. *
  16168. * dword0 - b'15:12 - rsvd1: Reserved for future use
  16169. *
  16170. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  16171. *
  16172. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  16173. * which last sync interrupt was received
  16174. *
  16175. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  16176. * which last sync interrupt was received
  16177. *
  16178. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  16179. *
  16180. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  16181. *
  16182. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  16183. *
  16184. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  16185. *
  16186. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  16187. * for sub us resolution
  16188. *
  16189. * dword6 - b'31:26 - rsvd2: Reserved for future use
  16190. *
  16191. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  16192. * is applied, in us
  16193. *
  16194. * dword7 - b'31:22 - rsvd3: Reserved for future use
  16195. */
  16196. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  16197. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  16198. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  16199. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  16200. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  16201. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  16202. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  16203. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  16204. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  16205. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  16206. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  16207. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  16208. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  16209. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  16210. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  16211. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  16212. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  16213. do { \
  16214. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  16215. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  16216. } while (0)
  16217. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  16218. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  16219. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  16220. do { \
  16221. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  16222. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  16223. } while (0)
  16224. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  16225. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  16226. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  16227. do { \
  16228. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  16229. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  16230. } while (0)
  16231. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  16232. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  16233. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  16234. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  16235. do { \
  16236. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  16237. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  16238. } while (0)
  16239. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  16240. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  16241. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  16242. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  16243. do { \
  16244. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  16245. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  16246. } while (0)
  16247. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  16248. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  16249. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  16250. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  16251. do { \
  16252. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  16253. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  16254. } while (0)
  16255. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  16256. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  16257. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  16258. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  16259. do { \
  16260. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  16261. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  16262. } while (0)
  16263. typedef struct {
  16264. A_UINT32 msg_type: 8, /* bits 7:0 */
  16265. pdev_id: 2, /* bits 9:8 */
  16266. chip_id: 2, /* bits 11:10 */
  16267. reserved1: 4, /* bits 15:12 */
  16268. mac_clk_freq_mhz: 16; /* bits 31:16 */
  16269. A_UINT32 sync_timestamp_lo_us;
  16270. A_UINT32 sync_timestamp_hi_us;
  16271. A_UINT32 mlo_timestamp_offset_lo_us;
  16272. A_UINT32 mlo_timestamp_offset_hi_us;
  16273. A_UINT32 mlo_timestamp_offset_clks;
  16274. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  16275. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  16276. reserved2: 6; /* bits 31:26 */
  16277. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  16278. reserved3: 10; /* bits 31:22 */
  16279. } htt_t2h_mlo_offset_ind_t;
  16280. /*
  16281. * @brief target -> host VDEV TX RX STATS
  16282. *
  16283. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  16284. *
  16285. * @details
  16286. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  16287. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  16288. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  16289. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  16290. * periodically by target even in the absence of any further HTT request
  16291. * messages from host.
  16292. *
  16293. * The message is formatted as follows:
  16294. *
  16295. * |31 16|15 8|7 0|
  16296. * |---------------------------------+----------------+----------------|
  16297. * | payload_size | pdev_id | msg_type |
  16298. * |---------------------------------+----------------+----------------|
  16299. * | reserved0 |
  16300. * |-------------------------------------------------------------------|
  16301. * | reserved1 |
  16302. * |-------------------------------------------------------------------|
  16303. * | reserved2 |
  16304. * |-------------------------------------------------------------------|
  16305. * | |
  16306. * | VDEV specific Tx Rx stats info |
  16307. * | |
  16308. * |-------------------------------------------------------------------|
  16309. *
  16310. * The message is interpreted as follows:
  16311. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  16312. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  16313. * b'8:15 - pdev_id
  16314. * b'16:31 - size in bytes of the payload that follows the 16-byte
  16315. * message header fields (msg_type through reserved2)
  16316. * dword1 - b'0:31 - reserved0.
  16317. * dword2 - b'0:31 - reserved1.
  16318. * dword3 - b'0:31 - reserved2.
  16319. */
  16320. typedef struct {
  16321. A_UINT32 msg_type: 8,
  16322. pdev_id: 8,
  16323. payload_size: 16;
  16324. A_UINT32 reserved0;
  16325. A_UINT32 reserved1;
  16326. A_UINT32 reserved2;
  16327. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  16328. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  16329. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  16330. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  16331. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  16332. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  16333. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  16334. do { \
  16335. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  16336. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  16337. } while (0)
  16338. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  16339. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  16340. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  16341. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  16342. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  16343. do { \
  16344. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  16345. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  16346. } while (0)
  16347. /* SOC related stats */
  16348. typedef struct {
  16349. htt_tlv_hdr_t tlv_hdr;
  16350. /* When TQM is not able to find the peers during Tx, then it drops the packets
  16351. * This can be due to either the peer is deleted or deletion is ongoing
  16352. * */
  16353. A_UINT32 inv_peers_msdu_drop_count_lo;
  16354. A_UINT32 inv_peers_msdu_drop_count_hi;
  16355. } htt_t2h_soc_txrx_stats_common_tlv;
  16356. /* VDEV HW Tx/Rx stats */
  16357. typedef struct {
  16358. htt_tlv_hdr_t tlv_hdr;
  16359. A_UINT32 vdev_id;
  16360. /* Rx msdu byte cnt */
  16361. A_UINT32 rx_msdu_byte_cnt_lo;
  16362. A_UINT32 rx_msdu_byte_cnt_hi;
  16363. /* Rx msdu cnt */
  16364. A_UINT32 rx_msdu_cnt_lo;
  16365. A_UINT32 rx_msdu_cnt_hi;
  16366. /* tx msdu byte cnt */
  16367. A_UINT32 tx_msdu_byte_cnt_lo;
  16368. A_UINT32 tx_msdu_byte_cnt_hi;
  16369. /* tx msdu cnt */
  16370. A_UINT32 tx_msdu_cnt_lo;
  16371. A_UINT32 tx_msdu_cnt_hi;
  16372. /* tx excessive retry discarded msdu cnt */
  16373. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  16374. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  16375. /* TX congestion ctrl msdu drop cnt */
  16376. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  16377. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  16378. /* discarded tx msdus cnt coz of time to live expiry */
  16379. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  16380. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  16381. /* tx excessive retry discarded msdu byte cnt */
  16382. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  16383. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  16384. /* TX congestion ctrl msdu drop byte cnt */
  16385. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  16386. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  16387. /* discarded tx msdus byte cnt coz of time to live expiry */
  16388. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  16389. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  16390. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  16391. /*
  16392. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  16393. *
  16394. * @details
  16395. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  16396. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  16397. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  16398. * the default MSDU queues of each of the specified TIDs for the peer
  16399. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  16400. * If the default MSDU queues of a given TID within the peer are not linked
  16401. * to a service class, the svc_class_id field for that TID will have a
  16402. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  16403. * queues for that TID are not mapped to any service class.
  16404. *
  16405. * |31 16|15 8|7 0|
  16406. * |------------------------------+--------------+--------------|
  16407. * | peer ID | reserved | msg type |
  16408. * |------------------------------+--------------+------+-------|
  16409. * | reserved | svc class ID | TID |
  16410. * |------------------------------------------------------------|
  16411. * ...
  16412. * |------------------------------------------------------------|
  16413. * | reserved | svc class ID | TID |
  16414. * |------------------------------------------------------------|
  16415. * Header fields:
  16416. * dword0 - b'7:0 - msg_type: This will be set to
  16417. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  16418. * b'31:16 - peer ID
  16419. * dword1 - b'7:0 - TID
  16420. * b'15:8 - svc class ID
  16421. * (dword2, etc. same format as dword1)
  16422. */
  16423. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  16424. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  16425. A_UINT32 msg_type :8,
  16426. reserved0 :8,
  16427. peer_id :16;
  16428. struct {
  16429. A_UINT32 tid :8,
  16430. svc_class_id :8,
  16431. reserved1 :16;
  16432. } tid_reports[1/*or more*/];
  16433. } POSTPACK;
  16434. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  16435. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  16436. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  16437. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  16438. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  16439. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  16440. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  16441. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  16442. do { \
  16443. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  16444. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  16445. } while (0)
  16446. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  16447. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  16448. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  16449. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  16450. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  16451. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  16452. do { \
  16453. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  16454. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  16455. } while (0)
  16456. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  16457. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  16458. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  16459. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  16460. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  16461. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  16462. do { \
  16463. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  16464. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  16465. } while (0)
  16466. /*
  16467. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  16468. *
  16469. * @details
  16470. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  16471. * flow if the flow is seen the associated service class is conveyed to the
  16472. * target via TCL Data Command. Target on the other hand internally creates the
  16473. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  16474. * of the newly created MSDUQ and some other identifiers to uniquely identity
  16475. * the newly created MSDUQ
  16476. *
  16477. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  16478. * |------------------------------+------------------------+--------------|
  16479. * | peer ID | HTT qtype | msg type |
  16480. * |---------------------------------+--------------+--+---+-------+------|
  16481. * | reserved |AST list index|FO|WC | HLOS | remap|
  16482. * | | | | | TID | TID |
  16483. * |---------------------+------------------------------------------------|
  16484. * | reserved1 | tgt_opaque_id |
  16485. * |---------------------+------------------------------------------------|
  16486. *
  16487. * Header fields:
  16488. *
  16489. * dword0 - b'7:0 - msg_type: This will be set to
  16490. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  16491. * b'15:8 - HTT qtype
  16492. * b'31:16 - peer ID
  16493. *
  16494. * dword1 - b'3:0 - remap TID, as assigned in firmware
  16495. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  16496. * hlos_tid : Common to Lithium and Beryllium
  16497. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  16498. * TCL Data Command : Beryllium
  16499. * b10 - flow_override (FO), as sent by host in
  16500. * TCL Data Command: Beryllium
  16501. * b11:14 - ast_list_idx
  16502. * Array index into the list of extension AST entries
  16503. * (not the actual AST 16-bit index).
  16504. * The ast_list_idx is one-based, with the following
  16505. * range of values:
  16506. * - legacy targets supporting 16 user-defined
  16507. * MSDU queues: 1-2
  16508. * - legacy targets supporting 48 user-defined
  16509. * MSDU queues: 1-6
  16510. * - new targets: 0 (peer_id is used instead)
  16511. * Note that since ast_list_idx is one-based,
  16512. * the host will need to subtract 1 to use it as an
  16513. * index into a list of extension AST entries.
  16514. * b15:31 - reserved
  16515. *
  16516. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  16517. * unique MSDUQ id in firmware
  16518. * b'24:31 - reserved1
  16519. */
  16520. PREPACK struct htt_t2h_sawf_msduq_event {
  16521. A_UINT32 msg_type : 8,
  16522. htt_qtype : 8,
  16523. peer_id :16;
  16524. A_UINT32 remap_tid : 4,
  16525. hlos_tid : 4,
  16526. who_classify_info_sel : 2,
  16527. flow_override : 1,
  16528. ast_list_idx : 4,
  16529. reserved :17;
  16530. A_UINT32 tgt_opaque_id :24,
  16531. reserved1 : 8;
  16532. } POSTPACK;
  16533. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  16534. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  16535. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  16536. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  16537. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  16538. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  16539. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  16540. do { \
  16541. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  16542. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  16543. } while (0)
  16544. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  16545. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  16546. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  16547. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  16548. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  16549. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  16550. do { \
  16551. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  16552. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  16553. } while (0)
  16554. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  16555. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  16556. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  16557. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  16558. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  16559. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  16560. do { \
  16561. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  16562. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  16563. } while (0)
  16564. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  16565. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  16566. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  16567. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  16568. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  16569. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  16570. do { \
  16571. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  16572. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  16573. } while (0)
  16574. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  16575. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  16576. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  16577. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  16578. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  16579. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  16580. do { \
  16581. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  16582. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  16583. } while (0)
  16584. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  16585. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  16586. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  16587. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  16588. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  16589. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  16590. do { \
  16591. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  16592. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  16593. } while (0)
  16594. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  16595. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  16596. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  16597. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  16598. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  16599. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  16600. do { \
  16601. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  16602. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  16603. } while (0)
  16604. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  16605. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  16606. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  16607. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  16608. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  16609. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  16610. do { \
  16611. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  16612. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  16613. } while (0)
  16614. #endif