lpass-cdc-va-macro.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  50. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable);
  56. enum {
  57. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  58. LPASS_CDC_VA_MACRO_AIF1_CAP,
  59. LPASS_CDC_VA_MACRO_AIF2_CAP,
  60. LPASS_CDC_VA_MACRO_AIF3_CAP,
  61. LPASS_CDC_VA_MACRO_MAX_DAIS,
  62. };
  63. enum {
  64. LPASS_CDC_VA_MACRO_DEC0,
  65. LPASS_CDC_VA_MACRO_DEC1,
  66. LPASS_CDC_VA_MACRO_DEC2,
  67. LPASS_CDC_VA_MACRO_DEC3,
  68. LPASS_CDC_VA_MACRO_DEC_MAX,
  69. };
  70. enum {
  71. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  72. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  76. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  77. };
  78. enum {
  79. MSM_DMIC,
  80. SWR_MIC,
  81. };
  82. enum {
  83. TX_MCLK,
  84. VA_MCLK,
  85. };
  86. struct va_mute_work {
  87. struct lpass_cdc_va_macro_priv *va_priv;
  88. u32 decimator;
  89. struct delayed_work dwork;
  90. };
  91. struct hpf_work {
  92. struct lpass_cdc_va_macro_priv *va_priv;
  93. u8 decimator;
  94. u8 hpf_cut_off_freq;
  95. struct delayed_work dwork;
  96. };
  97. /* Hold instance to soundwire platform device */
  98. struct lpass_cdc_va_macro_swr_ctrl_data {
  99. struct platform_device *va_swr_pdev;
  100. };
  101. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  102. void *handle; /* holds codec private data */
  103. int (*read)(void *handle, int reg);
  104. int (*write)(void *handle, int reg, int val);
  105. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  106. int (*clk)(void *handle, bool enable);
  107. int (*core_vote)(void *handle, bool enable);
  108. int (*handle_irq)(void *handle,
  109. irqreturn_t (*swrm_irq_handler)(int irq,
  110. void *data),
  111. void *swrm_handle,
  112. int action);
  113. };
  114. struct lpass_cdc_va_macro_priv {
  115. struct device *dev;
  116. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  117. bool va_without_decimation;
  118. struct clk *lpass_audio_hw_vote;
  119. struct mutex mclk_lock;
  120. struct mutex swr_clk_lock;
  121. struct snd_soc_component *component;
  122. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  123. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  124. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  125. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  126. u16 dmic_clk_div;
  127. u16 va_mclk_users;
  128. int swr_clk_users;
  129. bool reset_swr;
  130. struct device_node *va_swr_gpio_p;
  131. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  132. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  133. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  134. int child_count;
  135. u16 mclk_mux_sel;
  136. char __iomem *va_io_base;
  137. char __iomem *va_island_mode_muxsel;
  138. struct platform_device *pdev_child_devices
  139. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  140. struct regulator *micb_supply;
  141. u32 micb_voltage;
  142. u32 micb_current;
  143. u32 version;
  144. u32 is_used_va_swr_gpio;
  145. int micb_users;
  146. u16 default_clk_id;
  147. u16 clk_id;
  148. int tx_swr_clk_cnt;
  149. int va_swr_clk_cnt;
  150. int va_clk_status;
  151. int tx_clk_status;
  152. bool lpi_enable;
  153. bool clk_div_switch;
  154. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  155. };
  156. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  157. struct device **va_dev,
  158. struct lpass_cdc_va_macro_priv **va_priv,
  159. const char *func_name)
  160. {
  161. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  162. if (!(*va_dev)) {
  163. dev_err(component->dev,
  164. "%s: null device for macro!\n", func_name);
  165. return false;
  166. }
  167. *va_priv = dev_get_drvdata((*va_dev));
  168. if (!(*va_priv) || !(*va_priv)->component) {
  169. dev_err(component->dev,
  170. "%s: priv is null for macro!\n", func_name);
  171. return false;
  172. }
  173. return true;
  174. }
  175. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  176. {
  177. struct device *va_dev = NULL;
  178. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  179. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  180. &va_priv, __func__))
  181. return -EINVAL;
  182. if (va_priv->clk_div_switch &&
  183. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  184. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  185. return va_priv->dmic_clk_div;
  186. }
  187. static int lpass_cdc_va_macro_mclk_enable(
  188. struct lpass_cdc_va_macro_priv *va_priv,
  189. bool mclk_enable, bool dapm)
  190. {
  191. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  192. int ret = 0;
  193. if (regmap == NULL) {
  194. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  195. return -EINVAL;
  196. }
  197. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  198. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  199. mutex_lock(&va_priv->mclk_lock);
  200. if (mclk_enable) {
  201. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  202. va_priv->default_clk_id,
  203. va_priv->clk_id,
  204. true);
  205. if (ret < 0) {
  206. dev_err(va_priv->dev,
  207. "%s: va request clock en failed\n",
  208. __func__);
  209. goto exit;
  210. }
  211. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  212. true);
  213. if (va_priv->va_mclk_users == 0) {
  214. regcache_mark_dirty(regmap);
  215. regcache_sync_region(regmap,
  216. VA_START_OFFSET,
  217. VA_MAX_OFFSET);
  218. }
  219. va_priv->va_mclk_users++;
  220. } else {
  221. if (va_priv->va_mclk_users <= 0) {
  222. dev_err(va_priv->dev, "%s: clock already disabled\n",
  223. __func__);
  224. va_priv->va_mclk_users = 0;
  225. goto exit;
  226. }
  227. va_priv->va_mclk_users--;
  228. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  229. false);
  230. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  231. va_priv->default_clk_id,
  232. va_priv->clk_id,
  233. false);
  234. }
  235. exit:
  236. mutex_unlock(&va_priv->mclk_lock);
  237. return ret;
  238. }
  239. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  240. u16 event, u32 data)
  241. {
  242. struct device *va_dev = NULL;
  243. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  244. int retry_cnt = MAX_RETRY_ATTEMPTS;
  245. int ret = 0;
  246. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  247. &va_priv, __func__))
  248. return -EINVAL;
  249. switch (event) {
  250. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  251. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  252. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  253. __func__, retry_cnt);
  254. /*
  255. * Userspace takes 10 seconds to close
  256. * the session when pcm_start fails due to concurrency
  257. * with PDR/SSR. Loop and check every 20ms till 10
  258. * seconds for va_mclk user count to get reset to 0
  259. * which ensures userspace teardown is done and SSR
  260. * powerup seq can proceed.
  261. */
  262. msleep(20);
  263. retry_cnt--;
  264. }
  265. if (retry_cnt == 0)
  266. dev_err(va_dev,
  267. "%s: va_mclk_users non-zero, SSR fail!!\n",
  268. __func__);
  269. break;
  270. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  271. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  272. lpass_cdc_va_macro_core_vote(va_priv, true);
  273. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  274. va_priv->default_clk_id,
  275. VA_CORE_CLK, true);
  276. if (ret < 0)
  277. dev_err_ratelimited(va_priv->dev,
  278. "%s, failed to enable clk, ret:%d\n",
  279. __func__, ret);
  280. else
  281. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  282. va_priv->default_clk_id,
  283. VA_CORE_CLK, false);
  284. lpass_cdc_va_macro_core_vote(va_priv, false);
  285. break;
  286. case LPASS_CDC_MACRO_EVT_SSR_UP:
  287. trace_printk("%s, enter SSR up\n", __func__);
  288. /* reset swr after ssr/pdr */
  289. va_priv->reset_swr = true;
  290. if (va_priv->swr_ctrl_data)
  291. swrm_wcd_notify(
  292. va_priv->swr_ctrl_data[0].va_swr_pdev,
  293. SWR_DEVICE_SSR_UP, NULL);
  294. break;
  295. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  296. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  297. break;
  298. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  299. if (va_priv->swr_ctrl_data) {
  300. swrm_wcd_notify(
  301. va_priv->swr_ctrl_data[0].va_swr_pdev,
  302. SWR_DEVICE_SSR_DOWN, NULL);
  303. }
  304. if ((!pm_runtime_enabled(va_dev) ||
  305. !pm_runtime_suspended(va_dev))) {
  306. ret = lpass_cdc_runtime_suspend(va_dev);
  307. if (!ret) {
  308. pm_runtime_disable(va_dev);
  309. pm_runtime_set_suspended(va_dev);
  310. pm_runtime_enable(va_dev);
  311. }
  312. }
  313. break;
  314. default:
  315. break;
  316. }
  317. return 0;
  318. }
  319. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  320. struct snd_kcontrol *kcontrol, int event)
  321. {
  322. struct snd_soc_component *component =
  323. snd_soc_dapm_to_component(w->dapm);
  324. struct device *va_dev = NULL;
  325. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  326. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  327. &va_priv, __func__))
  328. return -EINVAL;
  329. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  330. switch (event) {
  331. case SND_SOC_DAPM_PRE_PMU:
  332. va_priv->va_swr_clk_cnt++;
  333. break;
  334. case SND_SOC_DAPM_POST_PMD:
  335. va_priv->va_swr_clk_cnt--;
  336. break;
  337. default:
  338. break;
  339. }
  340. return 0;
  341. }
  342. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  343. struct snd_kcontrol *kcontrol, int event)
  344. {
  345. struct snd_soc_component *component =
  346. snd_soc_dapm_to_component(w->dapm);
  347. int ret = 0;
  348. struct device *va_dev = NULL;
  349. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  350. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  351. &va_priv, __func__))
  352. return -EINVAL;
  353. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  354. __func__, event, va_priv->lpi_enable);
  355. if (!va_priv->lpi_enable)
  356. return ret;
  357. switch (event) {
  358. case SND_SOC_DAPM_PRE_PMU:
  359. if (va_priv->default_clk_id != VA_CORE_CLK) {
  360. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  361. va_priv->default_clk_id,
  362. VA_CORE_CLK,
  363. true);
  364. if (ret) {
  365. dev_dbg(component->dev,
  366. "%s: request clock VA_CLK enable failed\n",
  367. __func__);
  368. break;
  369. }
  370. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  371. va_priv->default_clk_id,
  372. TX_CORE_CLK,
  373. false);
  374. if (ret) {
  375. dev_dbg(component->dev,
  376. "%s: request clock TX_CLK disable failed\n",
  377. __func__);
  378. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  379. va_priv->default_clk_id,
  380. VA_CORE_CLK,
  381. false);
  382. break;
  383. }
  384. }
  385. break;
  386. case SND_SOC_DAPM_POST_PMD:
  387. if (va_priv->default_clk_id == TX_CORE_CLK) {
  388. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  389. va_priv->default_clk_id,
  390. TX_CORE_CLK,
  391. true);
  392. if (ret) {
  393. dev_dbg(component->dev,
  394. "%s: request clock TX_CLK enable failed\n",
  395. __func__);
  396. break;
  397. }
  398. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  399. va_priv->default_clk_id,
  400. VA_CORE_CLK,
  401. false);
  402. if (ret) {
  403. dev_dbg(component->dev,
  404. "%s: request clock VA_CLK disable failed\n",
  405. __func__);
  406. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  407. va_priv->default_clk_id,
  408. TX_CORE_CLK,
  409. false);
  410. break;
  411. }
  412. }
  413. break;
  414. default:
  415. dev_err(va_priv->dev,
  416. "%s: invalid DAPM event %d\n", __func__, event);
  417. ret = -EINVAL;
  418. }
  419. return ret;
  420. }
  421. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  422. struct snd_kcontrol *kcontrol, int event)
  423. {
  424. struct device *va_dev = NULL;
  425. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  426. struct snd_soc_component *component =
  427. snd_soc_dapm_to_component(w->dapm);
  428. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  429. &va_priv, __func__))
  430. return -EINVAL;
  431. if (SND_SOC_DAPM_EVENT_ON(event))
  432. ++va_priv->tx_swr_clk_cnt;
  433. if (SND_SOC_DAPM_EVENT_OFF(event))
  434. --va_priv->tx_swr_clk_cnt;
  435. return 0;
  436. }
  437. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  438. struct snd_kcontrol *kcontrol, int event)
  439. {
  440. struct snd_soc_component *component =
  441. snd_soc_dapm_to_component(w->dapm);
  442. int ret = 0;
  443. struct device *va_dev = NULL;
  444. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  445. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  446. &va_priv, __func__))
  447. return -EINVAL;
  448. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  449. switch (event) {
  450. case SND_SOC_DAPM_PRE_PMU:
  451. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  452. va_priv->default_clk_id,
  453. TX_CORE_CLK,
  454. true);
  455. if (!ret)
  456. va_priv->tx_clk_status++;
  457. if (va_priv->lpi_enable)
  458. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  459. else
  460. ret = lpass_cdc_tx_mclk_enable(component, 1);
  461. break;
  462. case SND_SOC_DAPM_POST_PMD:
  463. if (va_priv->lpi_enable)
  464. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  465. else
  466. lpass_cdc_tx_mclk_enable(component, 0);
  467. if (va_priv->tx_clk_status > 0) {
  468. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  469. va_priv->default_clk_id,
  470. TX_CORE_CLK,
  471. false);
  472. va_priv->tx_clk_status--;
  473. }
  474. break;
  475. default:
  476. dev_err(va_priv->dev,
  477. "%s: invalid DAPM event %d\n", __func__, event);
  478. ret = -EINVAL;
  479. }
  480. return ret;
  481. }
  482. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  483. struct lpass_cdc_va_macro_priv *va_priv,
  484. struct regmap *regmap, int clk_type,
  485. bool enable)
  486. {
  487. int ret = 0, clk_tx_ret = 0;
  488. dev_dbg(va_priv->dev,
  489. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  490. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  491. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  492. if (enable) {
  493. if (va_priv->swr_clk_users == 0) {
  494. msm_cdc_pinctrl_select_active_state(
  495. va_priv->va_swr_gpio_p);
  496. msm_cdc_pinctrl_set_wakeup_capable(
  497. va_priv->va_swr_gpio_p, false);
  498. }
  499. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  500. TX_CORE_CLK,
  501. TX_CORE_CLK,
  502. true);
  503. if (clk_type == TX_MCLK) {
  504. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  505. TX_CORE_CLK,
  506. TX_CORE_CLK,
  507. true);
  508. if (ret < 0) {
  509. if (va_priv->swr_clk_users == 0)
  510. msm_cdc_pinctrl_select_sleep_state(
  511. va_priv->va_swr_gpio_p);
  512. dev_err_ratelimited(va_priv->dev,
  513. "%s: swr request clk failed\n",
  514. __func__);
  515. goto done;
  516. }
  517. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  518. true);
  519. }
  520. if (clk_type == VA_MCLK) {
  521. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  522. if (ret < 0) {
  523. if (va_priv->swr_clk_users == 0)
  524. msm_cdc_pinctrl_select_sleep_state(
  525. va_priv->va_swr_gpio_p);
  526. dev_err_ratelimited(va_priv->dev,
  527. "%s: request clock enable failed\n",
  528. __func__);
  529. goto done;
  530. }
  531. }
  532. if (va_priv->swr_clk_users == 0) {
  533. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  534. __func__, va_priv->reset_swr);
  535. if (va_priv->reset_swr)
  536. regmap_update_bits(regmap,
  537. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  538. 0x02, 0x02);
  539. regmap_update_bits(regmap,
  540. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  541. 0x01, 0x01);
  542. if (va_priv->reset_swr)
  543. regmap_update_bits(regmap,
  544. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  545. 0x02, 0x00);
  546. va_priv->reset_swr = false;
  547. }
  548. if (!clk_tx_ret)
  549. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  550. TX_CORE_CLK,
  551. TX_CORE_CLK,
  552. false);
  553. va_priv->swr_clk_users++;
  554. } else {
  555. if (va_priv->swr_clk_users <= 0) {
  556. dev_err_ratelimited(va_priv->dev,
  557. "va swrm clock users already 0\n");
  558. va_priv->swr_clk_users = 0;
  559. return 0;
  560. }
  561. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  562. TX_CORE_CLK,
  563. TX_CORE_CLK,
  564. true);
  565. va_priv->swr_clk_users--;
  566. if (va_priv->swr_clk_users == 0)
  567. regmap_update_bits(regmap,
  568. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  569. 0x01, 0x00);
  570. if (clk_type == VA_MCLK)
  571. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  572. if (clk_type == TX_MCLK) {
  573. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  574. false);
  575. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  576. TX_CORE_CLK,
  577. TX_CORE_CLK,
  578. false);
  579. if (ret < 0) {
  580. dev_err_ratelimited(va_priv->dev,
  581. "%s: swr request clk failed\n",
  582. __func__);
  583. goto done;
  584. }
  585. }
  586. if (!clk_tx_ret)
  587. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  588. TX_CORE_CLK,
  589. TX_CORE_CLK,
  590. false);
  591. if (va_priv->swr_clk_users == 0) {
  592. msm_cdc_pinctrl_select_sleep_state(
  593. va_priv->va_swr_gpio_p);
  594. msm_cdc_pinctrl_set_wakeup_capable(
  595. va_priv->va_swr_gpio_p, true);
  596. }
  597. }
  598. return 0;
  599. done:
  600. if (!clk_tx_ret)
  601. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  602. TX_CORE_CLK,
  603. TX_CORE_CLK,
  604. false);
  605. return ret;
  606. }
  607. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  608. {
  609. int rc = 0;
  610. struct lpass_cdc_va_macro_priv *va_priv =
  611. (struct lpass_cdc_va_macro_priv *) handle;
  612. if (va_priv == NULL) {
  613. pr_err("%s: va priv data is NULL\n", __func__);
  614. return -EINVAL;
  615. }
  616. if (enable) {
  617. pm_runtime_get_sync(va_priv->dev);
  618. if (lpass_cdc_check_core_votes(va_priv->dev))
  619. rc = 0;
  620. else
  621. rc = -ENOTSYNC;
  622. } else {
  623. pm_runtime_put_autosuspend(va_priv->dev);
  624. pm_runtime_mark_last_busy(va_priv->dev);
  625. }
  626. return rc;
  627. }
  628. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  629. {
  630. struct lpass_cdc_va_macro_priv *va_priv =
  631. (struct lpass_cdc_va_macro_priv *) handle;
  632. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  633. int ret = 0;
  634. if (regmap == NULL) {
  635. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  636. return -EINVAL;
  637. }
  638. mutex_lock(&va_priv->swr_clk_lock);
  639. dev_dbg(va_priv->dev,
  640. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  641. __func__, (enable ? "enable" : "disable"),
  642. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  643. if (enable) {
  644. pm_runtime_get_sync(va_priv->dev);
  645. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  646. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  647. regmap, VA_MCLK, enable);
  648. if (ret) {
  649. pm_runtime_mark_last_busy(va_priv->dev);
  650. pm_runtime_put_autosuspend(va_priv->dev);
  651. goto done;
  652. }
  653. va_priv->va_clk_status++;
  654. } else {
  655. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  656. regmap, TX_MCLK, enable);
  657. if (ret) {
  658. pm_runtime_mark_last_busy(va_priv->dev);
  659. pm_runtime_put_autosuspend(va_priv->dev);
  660. goto done;
  661. }
  662. va_priv->tx_clk_status++;
  663. }
  664. pm_runtime_mark_last_busy(va_priv->dev);
  665. pm_runtime_put_autosuspend(va_priv->dev);
  666. } else {
  667. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  668. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  669. regmap,
  670. VA_MCLK, enable);
  671. if (ret)
  672. goto done;
  673. --va_priv->va_clk_status;
  674. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  675. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  676. regmap,
  677. TX_MCLK, enable);
  678. if (ret)
  679. goto done;
  680. --va_priv->tx_clk_status;
  681. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  682. if (!va_priv->va_swr_clk_cnt &&
  683. va_priv->tx_swr_clk_cnt) {
  684. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  685. va_priv, regmap,
  686. VA_MCLK, enable);
  687. if (ret)
  688. goto done;
  689. --va_priv->va_clk_status;
  690. } else {
  691. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  692. va_priv, regmap,
  693. TX_MCLK, enable);
  694. if (ret)
  695. goto done;
  696. --va_priv->tx_clk_status;
  697. }
  698. } else {
  699. dev_dbg(va_priv->dev,
  700. "%s: Both clocks are disabled\n", __func__);
  701. }
  702. }
  703. dev_dbg(va_priv->dev,
  704. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  705. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  706. va_priv->va_clk_status);
  707. done:
  708. mutex_unlock(&va_priv->swr_clk_lock);
  709. return ret;
  710. }
  711. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  712. {
  713. u16 adc_mux_reg = 0, adc_reg = 0;
  714. u16 adc_n = LPASS_CDC_ADC_MAX;
  715. bool ret = false;
  716. struct device *va_dev = NULL;
  717. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  718. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  719. &va_priv, __func__))
  720. return ret;
  721. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  722. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  723. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  724. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  725. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  726. adc_n = snd_soc_component_read(component, adc_reg) &
  727. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  728. if (adc_n < LPASS_CDC_ADC_MAX)
  729. return true;
  730. }
  731. return ret;
  732. }
  733. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  734. struct work_struct *work)
  735. {
  736. struct delayed_work *hpf_delayed_work;
  737. struct hpf_work *hpf_work;
  738. struct lpass_cdc_va_macro_priv *va_priv;
  739. struct snd_soc_component *component;
  740. u16 dec_cfg_reg, hpf_gate_reg;
  741. u8 hpf_cut_off_freq;
  742. u16 adc_reg = 0, adc_n = 0;
  743. hpf_delayed_work = to_delayed_work(work);
  744. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  745. va_priv = hpf_work->va_priv;
  746. component = va_priv->component;
  747. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  748. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  749. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  750. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  751. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  752. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  753. __func__, hpf_work->decimator, hpf_cut_off_freq);
  754. if (is_amic_enabled(component, hpf_work->decimator)) {
  755. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  756. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  757. hpf_work->decimator;
  758. adc_n = snd_soc_component_read(component, adc_reg) &
  759. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  760. /* analog mic clear TX hold */
  761. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  762. snd_soc_component_update_bits(component,
  763. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  764. hpf_cut_off_freq << 5);
  765. snd_soc_component_update_bits(component, hpf_gate_reg,
  766. 0x03, 0x02);
  767. /* Minimum 1 clk cycle delay is required as per HW spec */
  768. usleep_range(1000, 1010);
  769. snd_soc_component_update_bits(component, hpf_gate_reg,
  770. 0x03, 0x01);
  771. } else {
  772. snd_soc_component_update_bits(component,
  773. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  774. hpf_cut_off_freq << 5);
  775. snd_soc_component_update_bits(component, hpf_gate_reg,
  776. 0x02, 0x02);
  777. /* Minimum 1 clk cycle delay is required as per HW spec */
  778. usleep_range(1000, 1010);
  779. snd_soc_component_update_bits(component, hpf_gate_reg,
  780. 0x02, 0x00);
  781. }
  782. }
  783. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  784. {
  785. struct va_mute_work *va_mute_dwork;
  786. struct snd_soc_component *component = NULL;
  787. struct lpass_cdc_va_macro_priv *va_priv;
  788. struct delayed_work *delayed_work;
  789. u16 tx_vol_ctl_reg, decimator;
  790. delayed_work = to_delayed_work(work);
  791. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  792. va_priv = va_mute_dwork->va_priv;
  793. component = va_priv->component;
  794. decimator = va_mute_dwork->decimator;
  795. tx_vol_ctl_reg =
  796. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  797. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  798. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  799. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  800. __func__, decimator);
  801. }
  802. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  803. struct snd_ctl_elem_value *ucontrol)
  804. {
  805. struct snd_soc_dapm_widget *widget =
  806. snd_soc_dapm_kcontrol_widget(kcontrol);
  807. struct snd_soc_component *component =
  808. snd_soc_dapm_to_component(widget->dapm);
  809. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  810. unsigned int val;
  811. u16 mic_sel_reg, dmic_clk_reg;
  812. struct device *va_dev = NULL;
  813. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  814. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  815. &va_priv, __func__))
  816. return -EINVAL;
  817. val = ucontrol->value.enumerated.item[0];
  818. if (val > e->items - 1)
  819. return -EINVAL;
  820. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  821. widget->name, val);
  822. switch (e->reg) {
  823. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  824. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  825. break;
  826. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  827. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  828. break;
  829. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  830. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  831. break;
  832. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  833. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  834. break;
  835. default:
  836. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  837. __func__, e->reg);
  838. return -EINVAL;
  839. }
  840. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  841. if (val != 0) {
  842. if (val < 5) {
  843. snd_soc_component_update_bits(component,
  844. mic_sel_reg,
  845. 1 << 7, 0x0 << 7);
  846. } else {
  847. snd_soc_component_update_bits(component,
  848. mic_sel_reg,
  849. 1 << 7, 0x1 << 7);
  850. snd_soc_component_update_bits(component,
  851. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  852. 0x80, 0x00);
  853. dmic_clk_reg =
  854. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  855. ((val - 5)/2) * 4;
  856. snd_soc_component_update_bits(component,
  857. dmic_clk_reg,
  858. 0x0E, va_priv->dmic_clk_div << 0x1);
  859. }
  860. }
  861. } else {
  862. /* DMIC selected */
  863. if (val != 0)
  864. snd_soc_component_update_bits(component, mic_sel_reg,
  865. 1 << 7, 1 << 7);
  866. }
  867. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  868. }
  869. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  870. struct snd_ctl_elem_value *ucontrol)
  871. {
  872. struct snd_soc_component *component =
  873. snd_soc_kcontrol_component(kcontrol);
  874. struct device *va_dev = NULL;
  875. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  876. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  877. &va_priv, __func__))
  878. return -EINVAL;
  879. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  880. return 0;
  881. }
  882. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  883. struct snd_ctl_elem_value *ucontrol)
  884. {
  885. struct snd_soc_component *component =
  886. snd_soc_kcontrol_component(kcontrol);
  887. struct device *va_dev = NULL;
  888. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  889. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  890. &va_priv, __func__))
  891. return -EINVAL;
  892. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  893. return 0;
  894. }
  895. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  896. struct snd_ctl_elem_value *ucontrol)
  897. {
  898. struct snd_soc_dapm_widget *widget =
  899. snd_soc_dapm_kcontrol_widget(kcontrol);
  900. struct snd_soc_component *component =
  901. snd_soc_dapm_to_component(widget->dapm);
  902. struct soc_multi_mixer_control *mixer =
  903. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  904. u32 dai_id = widget->shift;
  905. u32 dec_id = mixer->shift;
  906. struct device *va_dev = NULL;
  907. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  908. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  909. &va_priv, __func__))
  910. return -EINVAL;
  911. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  912. ucontrol->value.integer.value[0] = 1;
  913. else
  914. ucontrol->value.integer.value[0] = 0;
  915. return 0;
  916. }
  917. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  918. struct snd_ctl_elem_value *ucontrol)
  919. {
  920. struct snd_soc_dapm_widget *widget =
  921. snd_soc_dapm_kcontrol_widget(kcontrol);
  922. struct snd_soc_component *component =
  923. snd_soc_dapm_to_component(widget->dapm);
  924. struct snd_soc_dapm_update *update = NULL;
  925. struct soc_multi_mixer_control *mixer =
  926. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  927. u32 dai_id = widget->shift;
  928. u32 dec_id = mixer->shift;
  929. u32 enable = ucontrol->value.integer.value[0];
  930. struct device *va_dev = NULL;
  931. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  932. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  933. &va_priv, __func__))
  934. return -EINVAL;
  935. if (enable) {
  936. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  937. va_priv->active_ch_cnt[dai_id]++;
  938. } else {
  939. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  940. va_priv->active_ch_cnt[dai_id]--;
  941. }
  942. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  943. return 0;
  944. }
  945. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  946. struct snd_kcontrol *kcontrol, int event)
  947. {
  948. struct snd_soc_component *component =
  949. snd_soc_dapm_to_component(w->dapm);
  950. unsigned int dmic = 0;
  951. int ret = 0;
  952. char *wname;
  953. wname = strpbrk(w->name, "01234567");
  954. if (!wname) {
  955. dev_err(component->dev, "%s: widget not found\n", __func__);
  956. return -EINVAL;
  957. }
  958. ret = kstrtouint(wname, 10, &dmic);
  959. if (ret < 0) {
  960. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  961. __func__);
  962. return -EINVAL;
  963. }
  964. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  965. __func__, event, dmic);
  966. switch (event) {
  967. case SND_SOC_DAPM_PRE_PMU:
  968. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  969. break;
  970. case SND_SOC_DAPM_POST_PMD:
  971. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  972. break;
  973. }
  974. return 0;
  975. }
  976. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  977. struct snd_kcontrol *kcontrol, int event)
  978. {
  979. struct snd_soc_component *component =
  980. snd_soc_dapm_to_component(w->dapm);
  981. unsigned int decimator;
  982. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  983. u16 tx_gain_ctl_reg;
  984. u8 hpf_cut_off_freq;
  985. u16 adc_mux_reg = 0;
  986. struct device *va_dev = NULL;
  987. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  988. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  989. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  990. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  991. &va_priv, __func__))
  992. return -EINVAL;
  993. decimator = w->shift;
  994. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  995. w->name, decimator);
  996. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  997. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  998. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  999. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1000. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  1001. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1002. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  1003. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1004. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1005. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1006. switch (event) {
  1007. case SND_SOC_DAPM_PRE_PMU:
  1008. snd_soc_component_update_bits(component,
  1009. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1010. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1011. /* Enable TX PGA Mute */
  1012. snd_soc_component_update_bits(component,
  1013. tx_vol_ctl_reg, 0x10, 0x10);
  1014. break;
  1015. case SND_SOC_DAPM_POST_PMU:
  1016. /* Enable TX CLK */
  1017. snd_soc_component_update_bits(component,
  1018. tx_vol_ctl_reg, 0x20, 0x20);
  1019. if (!is_amic_enabled(component, decimator)) {
  1020. snd_soc_component_update_bits(component,
  1021. hpf_gate_reg, 0x01, 0x00);
  1022. /*
  1023. * Minimum 1 clk cycle delay is required as per HW spec
  1024. */
  1025. usleep_range(1000, 1010);
  1026. }
  1027. hpf_cut_off_freq = (snd_soc_component_read(
  1028. component, dec_cfg_reg) &
  1029. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1030. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1031. hpf_cut_off_freq;
  1032. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1033. snd_soc_component_update_bits(component, dec_cfg_reg,
  1034. TX_HPF_CUT_OFF_FREQ_MASK,
  1035. CF_MIN_3DB_150HZ << 5);
  1036. }
  1037. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1038. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1039. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1040. if (va_tx_unmute_delay < unmute_delay)
  1041. va_tx_unmute_delay = unmute_delay;
  1042. }
  1043. snd_soc_component_update_bits(component,
  1044. hpf_gate_reg, 0x03, 0x02);
  1045. if (!is_amic_enabled(component, decimator))
  1046. snd_soc_component_update_bits(component,
  1047. hpf_gate_reg, 0x03, 0x00);
  1048. /*
  1049. * Minimum 1 clk cycle delay is required as per HW spec
  1050. */
  1051. usleep_range(1000, 1010);
  1052. snd_soc_component_update_bits(component,
  1053. hpf_gate_reg, 0x03, 0x01);
  1054. /*
  1055. * 6ms delay is required as per HW spec
  1056. */
  1057. usleep_range(6000, 6010);
  1058. /* schedule work queue to Remove Mute */
  1059. queue_delayed_work(system_freezable_wq,
  1060. &va_priv->va_mute_dwork[decimator].dwork,
  1061. msecs_to_jiffies(va_tx_unmute_delay));
  1062. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1063. CF_MIN_3DB_150HZ)
  1064. queue_delayed_work(system_freezable_wq,
  1065. &va_priv->va_hpf_work[decimator].dwork,
  1066. msecs_to_jiffies(hpf_delay));
  1067. /* apply gain after decimator is enabled */
  1068. snd_soc_component_write(component, tx_gain_ctl_reg,
  1069. snd_soc_component_read(component, tx_gain_ctl_reg));
  1070. if (va_priv->version == LPASS_CDC_VERSION_2_0) {
  1071. if (snd_soc_component_read(component, adc_mux_reg)
  1072. & SWR_MIC) {
  1073. snd_soc_component_update_bits(component,
  1074. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  1075. 0x01, 0x01);
  1076. snd_soc_component_update_bits(component,
  1077. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1078. 0x0E, 0x0C);
  1079. snd_soc_component_update_bits(component,
  1080. LPASS_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1081. 0x0E, 0x0C);
  1082. snd_soc_component_update_bits(component,
  1083. LPASS_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1084. 0x0E, 0x00);
  1085. snd_soc_component_update_bits(component,
  1086. LPASS_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1087. 0x0E, 0x00);
  1088. snd_soc_component_update_bits(component,
  1089. LPASS_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1090. 0x0E, 0x00);
  1091. snd_soc_component_update_bits(component,
  1092. LPASS_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1093. 0x0E, 0x00);
  1094. }
  1095. }
  1096. break;
  1097. case SND_SOC_DAPM_PRE_PMD:
  1098. hpf_cut_off_freq =
  1099. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1100. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1101. 0x10, 0x10);
  1102. if (cancel_delayed_work_sync(
  1103. &va_priv->va_hpf_work[decimator].dwork)) {
  1104. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1105. snd_soc_component_update_bits(component,
  1106. dec_cfg_reg,
  1107. TX_HPF_CUT_OFF_FREQ_MASK,
  1108. hpf_cut_off_freq << 5);
  1109. if (is_amic_enabled(component, decimator))
  1110. snd_soc_component_update_bits(component,
  1111. hpf_gate_reg,
  1112. 0x03, 0x02);
  1113. else
  1114. snd_soc_component_update_bits(component,
  1115. hpf_gate_reg,
  1116. 0x03, 0x03);
  1117. /*
  1118. * Minimum 1 clk cycle delay is required
  1119. * as per HW spec
  1120. */
  1121. usleep_range(1000, 1010);
  1122. snd_soc_component_update_bits(component,
  1123. hpf_gate_reg,
  1124. 0x03, 0x01);
  1125. }
  1126. }
  1127. cancel_delayed_work_sync(
  1128. &va_priv->va_mute_dwork[decimator].dwork);
  1129. if (va_priv->version == LPASS_CDC_VERSION_2_0) {
  1130. if (snd_soc_component_read(component, adc_mux_reg)
  1131. & SWR_MIC)
  1132. snd_soc_component_update_bits(component,
  1133. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  1134. 0x01, 0x00);
  1135. }
  1136. break;
  1137. case SND_SOC_DAPM_POST_PMD:
  1138. /* Disable TX CLK */
  1139. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1140. 0x20, 0x00);
  1141. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1142. 0x10, 0x00);
  1143. break;
  1144. }
  1145. return 0;
  1146. }
  1147. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1148. struct snd_kcontrol *kcontrol, int event)
  1149. {
  1150. struct snd_soc_component *component =
  1151. snd_soc_dapm_to_component(w->dapm);
  1152. struct device *va_dev = NULL;
  1153. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1154. int ret = 0;
  1155. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1156. &va_priv, __func__))
  1157. return -EINVAL;
  1158. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1159. switch (event) {
  1160. case SND_SOC_DAPM_POST_PMU:
  1161. if (va_priv->tx_clk_status > 0) {
  1162. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1163. va_priv->default_clk_id,
  1164. TX_CORE_CLK,
  1165. false);
  1166. va_priv->tx_clk_status--;
  1167. }
  1168. break;
  1169. case SND_SOC_DAPM_PRE_PMD:
  1170. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1171. va_priv->default_clk_id,
  1172. TX_CORE_CLK,
  1173. true);
  1174. if (!ret)
  1175. va_priv->tx_clk_status++;
  1176. break;
  1177. default:
  1178. dev_err(va_priv->dev,
  1179. "%s: invalid DAPM event %d\n", __func__, event);
  1180. ret = -EINVAL;
  1181. break;
  1182. }
  1183. return ret;
  1184. }
  1185. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1186. struct snd_kcontrol *kcontrol, int event)
  1187. {
  1188. struct snd_soc_component *component =
  1189. snd_soc_dapm_to_component(w->dapm);
  1190. struct device *va_dev = NULL;
  1191. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1192. int ret = 0;
  1193. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1194. &va_priv, __func__))
  1195. return -EINVAL;
  1196. if (!va_priv->micb_supply) {
  1197. dev_err(va_dev,
  1198. "%s:regulator not provided in dtsi\n", __func__);
  1199. return -EINVAL;
  1200. }
  1201. switch (event) {
  1202. case SND_SOC_DAPM_PRE_PMU:
  1203. if (va_priv->micb_users++ > 0)
  1204. return 0;
  1205. ret = regulator_set_voltage(va_priv->micb_supply,
  1206. va_priv->micb_voltage,
  1207. va_priv->micb_voltage);
  1208. if (ret) {
  1209. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1210. __func__, ret);
  1211. return ret;
  1212. }
  1213. ret = regulator_set_load(va_priv->micb_supply,
  1214. va_priv->micb_current);
  1215. if (ret) {
  1216. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1217. __func__, ret);
  1218. return ret;
  1219. }
  1220. ret = regulator_enable(va_priv->micb_supply);
  1221. if (ret) {
  1222. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1223. __func__, ret);
  1224. return ret;
  1225. }
  1226. break;
  1227. case SND_SOC_DAPM_POST_PMD:
  1228. if (--va_priv->micb_users > 0)
  1229. return 0;
  1230. if (va_priv->micb_users < 0) {
  1231. va_priv->micb_users = 0;
  1232. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1233. __func__);
  1234. return 0;
  1235. }
  1236. ret = regulator_disable(va_priv->micb_supply);
  1237. if (ret) {
  1238. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1239. __func__, ret);
  1240. return ret;
  1241. }
  1242. regulator_set_voltage(va_priv->micb_supply, 0,
  1243. va_priv->micb_voltage);
  1244. regulator_set_load(va_priv->micb_supply, 0);
  1245. break;
  1246. }
  1247. return 0;
  1248. }
  1249. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1250. unsigned int *path_num)
  1251. {
  1252. int ret = 0;
  1253. char *widget_name = NULL;
  1254. char *w_name = NULL;
  1255. char *path_num_char = NULL;
  1256. char *path_name = NULL;
  1257. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1258. if (!widget_name)
  1259. return -EINVAL;
  1260. w_name = widget_name;
  1261. path_name = strsep(&widget_name, " ");
  1262. if (!path_name) {
  1263. pr_err("%s: Invalid widget name = %s\n",
  1264. __func__, widget_name);
  1265. ret = -EINVAL;
  1266. goto err;
  1267. }
  1268. path_num_char = strpbrk(path_name, "01234567");
  1269. if (!path_num_char) {
  1270. pr_err("%s: va path index not found\n",
  1271. __func__);
  1272. ret = -EINVAL;
  1273. goto err;
  1274. }
  1275. ret = kstrtouint(path_num_char, 10, path_num);
  1276. if (ret < 0)
  1277. pr_err("%s: Invalid tx path = %s\n",
  1278. __func__, w_name);
  1279. err:
  1280. kfree(w_name);
  1281. return ret;
  1282. }
  1283. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1284. struct snd_ctl_elem_value *ucontrol)
  1285. {
  1286. struct snd_soc_component *component =
  1287. snd_soc_kcontrol_component(kcontrol);
  1288. struct lpass_cdc_va_macro_priv *priv = NULL;
  1289. struct device *va_dev = NULL;
  1290. int ret = 0;
  1291. int path = 0;
  1292. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1293. return -EINVAL;
  1294. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1295. if (ret)
  1296. return ret;
  1297. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1298. return 0;
  1299. }
  1300. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1301. struct snd_ctl_elem_value *ucontrol)
  1302. {
  1303. struct snd_soc_component *component =
  1304. snd_soc_kcontrol_component(kcontrol);
  1305. struct lpass_cdc_va_macro_priv *priv = NULL;
  1306. struct device *va_dev = NULL;
  1307. int value = ucontrol->value.integer.value[0];
  1308. int ret = 0;
  1309. int path = 0;
  1310. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1311. return -EINVAL;
  1312. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1313. if (ret)
  1314. return ret;
  1315. priv->dec_mode[path] = value;
  1316. return 0;
  1317. }
  1318. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1319. struct snd_pcm_hw_params *params,
  1320. struct snd_soc_dai *dai)
  1321. {
  1322. int tx_fs_rate = -EINVAL;
  1323. struct snd_soc_component *component = dai->component;
  1324. u32 decimator, sample_rate;
  1325. u16 tx_fs_reg = 0;
  1326. struct device *va_dev = NULL;
  1327. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1328. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1329. &va_priv, __func__))
  1330. return -EINVAL;
  1331. dev_dbg(va_dev,
  1332. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1333. dai->name, dai->id, params_rate(params),
  1334. params_channels(params));
  1335. sample_rate = params_rate(params);
  1336. if (sample_rate > 16000)
  1337. va_priv->clk_div_switch = true;
  1338. else
  1339. va_priv->clk_div_switch = false;
  1340. switch (sample_rate) {
  1341. case 8000:
  1342. tx_fs_rate = 0;
  1343. break;
  1344. case 16000:
  1345. tx_fs_rate = 1;
  1346. break;
  1347. case 32000:
  1348. tx_fs_rate = 3;
  1349. break;
  1350. case 48000:
  1351. tx_fs_rate = 4;
  1352. break;
  1353. case 96000:
  1354. tx_fs_rate = 5;
  1355. break;
  1356. case 192000:
  1357. tx_fs_rate = 6;
  1358. break;
  1359. case 384000:
  1360. tx_fs_rate = 7;
  1361. break;
  1362. default:
  1363. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1364. __func__, params_rate(params));
  1365. return -EINVAL;
  1366. }
  1367. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1368. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1369. if (decimator >= 0) {
  1370. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1371. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1372. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1373. __func__, decimator, sample_rate);
  1374. snd_soc_component_update_bits(component, tx_fs_reg,
  1375. 0x0F, tx_fs_rate);
  1376. } else {
  1377. dev_err(va_dev,
  1378. "%s: ERROR: Invalid decimator: %d\n",
  1379. __func__, decimator);
  1380. return -EINVAL;
  1381. }
  1382. }
  1383. return 0;
  1384. }
  1385. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1386. unsigned int *tx_num, unsigned int *tx_slot,
  1387. unsigned int *rx_num, unsigned int *rx_slot)
  1388. {
  1389. struct snd_soc_component *component = dai->component;
  1390. struct device *va_dev = NULL;
  1391. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1392. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1393. &va_priv, __func__))
  1394. return -EINVAL;
  1395. switch (dai->id) {
  1396. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1397. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1398. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1399. *tx_slot = va_priv->active_ch_mask[dai->id];
  1400. *tx_num = va_priv->active_ch_cnt[dai->id];
  1401. break;
  1402. default:
  1403. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1404. break;
  1405. }
  1406. return 0;
  1407. }
  1408. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1409. .hw_params = lpass_cdc_va_macro_hw_params,
  1410. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1411. };
  1412. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1413. {
  1414. .name = "va_macro_tx1",
  1415. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1416. .capture = {
  1417. .stream_name = "VA_AIF1 Capture",
  1418. .rates = LPASS_CDC_VA_MACRO_RATES,
  1419. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1420. .rate_max = 192000,
  1421. .rate_min = 8000,
  1422. .channels_min = 1,
  1423. .channels_max = 8,
  1424. },
  1425. .ops = &lpass_cdc_va_macro_dai_ops,
  1426. },
  1427. {
  1428. .name = "va_macro_tx2",
  1429. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1430. .capture = {
  1431. .stream_name = "VA_AIF2 Capture",
  1432. .rates = LPASS_CDC_VA_MACRO_RATES,
  1433. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1434. .rate_max = 192000,
  1435. .rate_min = 8000,
  1436. .channels_min = 1,
  1437. .channels_max = 8,
  1438. },
  1439. .ops = &lpass_cdc_va_macro_dai_ops,
  1440. },
  1441. {
  1442. .name = "va_macro_tx3",
  1443. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1444. .capture = {
  1445. .stream_name = "VA_AIF3 Capture",
  1446. .rates = LPASS_CDC_VA_MACRO_RATES,
  1447. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1448. .rate_max = 192000,
  1449. .rate_min = 8000,
  1450. .channels_min = 1,
  1451. .channels_max = 8,
  1452. },
  1453. .ops = &lpass_cdc_va_macro_dai_ops,
  1454. },
  1455. };
  1456. #define STRING(name) #name
  1457. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1458. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1459. static const struct snd_kcontrol_new name##_mux = \
  1460. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1461. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1462. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1463. static const struct snd_kcontrol_new name##_mux = \
  1464. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1465. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1466. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1467. static const char * const adc_mux_text[] = {
  1468. "MSM_DMIC", "SWR_MIC"
  1469. };
  1470. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1471. 0, adc_mux_text);
  1472. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1473. 0, adc_mux_text);
  1474. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1475. 0, adc_mux_text);
  1476. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1477. 0, adc_mux_text);
  1478. static const char * const dmic_mux_text[] = {
  1479. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1480. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1481. };
  1482. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1483. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1484. lpass_cdc_va_macro_put_dec_enum);
  1485. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1486. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1487. lpass_cdc_va_macro_put_dec_enum);
  1488. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1489. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1490. lpass_cdc_va_macro_put_dec_enum);
  1491. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1492. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1493. lpass_cdc_va_macro_put_dec_enum);
  1494. static const char * const smic_mux_text[] = {
  1495. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1496. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1497. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1498. };
  1499. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1500. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1501. lpass_cdc_va_macro_put_dec_enum);
  1502. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1503. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1504. lpass_cdc_va_macro_put_dec_enum);
  1505. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1506. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1507. lpass_cdc_va_macro_put_dec_enum);
  1508. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1509. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1510. lpass_cdc_va_macro_put_dec_enum);
  1511. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1512. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1513. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1514. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1515. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1516. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1517. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1518. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1519. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1520. };
  1521. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1522. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1523. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1524. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1525. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1526. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1527. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1528. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1529. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1530. };
  1531. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1532. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1533. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1534. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1535. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1536. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1537. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1538. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1539. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1540. };
  1541. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1542. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1543. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1544. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1545. SND_SOC_DAPM_PRE_PMD),
  1546. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1547. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1548. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1549. SND_SOC_DAPM_PRE_PMD),
  1550. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1551. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1552. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1553. SND_SOC_DAPM_PRE_PMD),
  1554. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1555. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1556. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1557. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1558. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1559. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1560. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1561. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1562. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1563. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1564. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1565. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1566. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1567. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1568. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1569. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1570. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1571. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1572. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1573. lpass_cdc_va_macro_enable_micbias,
  1574. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1575. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1576. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1577. SND_SOC_DAPM_POST_PMD),
  1578. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1579. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1580. SND_SOC_DAPM_POST_PMD),
  1581. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1582. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1583. SND_SOC_DAPM_POST_PMD),
  1584. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1585. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1586. SND_SOC_DAPM_POST_PMD),
  1587. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1588. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1589. SND_SOC_DAPM_POST_PMD),
  1590. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1591. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1592. SND_SOC_DAPM_POST_PMD),
  1593. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1594. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1595. SND_SOC_DAPM_POST_PMD),
  1596. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1597. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1598. SND_SOC_DAPM_POST_PMD),
  1599. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1600. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1601. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1602. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1603. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1604. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1605. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1606. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1607. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1608. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1609. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1610. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1611. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1612. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1613. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1614. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1615. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1616. lpass_cdc_va_macro_mclk_event,
  1617. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1618. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1619. lpass_cdc_va_macro_swr_pwr_event,
  1620. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1621. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1622. lpass_cdc_va_macro_tx_swr_clk_event,
  1623. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1624. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1625. lpass_cdc_va_macro_swr_clk_event,
  1626. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1627. };
  1628. static const struct snd_soc_dapm_route va_audio_map[] = {
  1629. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1630. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1631. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1632. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1633. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1634. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1635. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1636. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1637. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1638. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1639. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1640. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1641. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1642. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1643. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1644. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1645. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1646. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1647. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1648. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1649. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1650. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1651. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1652. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1653. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1654. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1655. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1656. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1657. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1658. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1659. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1660. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1661. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1662. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1663. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1664. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1665. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1666. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1667. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1668. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1669. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1670. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1671. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1672. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1673. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1674. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1675. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1676. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1677. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1678. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1679. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1680. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1681. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1682. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1683. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1684. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1685. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1686. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1687. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1688. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1689. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1690. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1691. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1692. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1693. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1694. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1695. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1696. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1697. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1698. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1699. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1700. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1701. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1702. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1703. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1704. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1705. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1706. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1707. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1708. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1709. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1710. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1711. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1712. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1713. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1714. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1715. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1716. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1717. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1718. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1719. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1720. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1721. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1722. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1723. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1724. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1725. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1726. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1727. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1728. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1729. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1730. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1731. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1732. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1733. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1734. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1735. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1736. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  1737. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  1738. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  1739. };
  1740. static const char * const dec_mode_mux_text[] = {
  1741. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1742. };
  1743. static const struct soc_enum dec_mode_mux_enum =
  1744. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1745. dec_mode_mux_text);
  1746. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1747. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1748. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1749. -84, 40, digital_gain),
  1750. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1751. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1752. -84, 40, digital_gain),
  1753. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1754. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1755. -84, 40, digital_gain),
  1756. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1757. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1758. -84, 40, digital_gain),
  1759. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1760. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1761. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1762. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1763. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1764. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1765. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1766. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1767. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1768. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1769. };
  1770. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1771. struct lpass_cdc_va_macro_priv *va_priv)
  1772. {
  1773. u32 div_factor;
  1774. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1775. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1776. mclk_rate % dmic_sample_rate != 0)
  1777. goto undefined_rate;
  1778. div_factor = mclk_rate / dmic_sample_rate;
  1779. switch (div_factor) {
  1780. case 2:
  1781. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1782. break;
  1783. case 3:
  1784. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1785. break;
  1786. case 4:
  1787. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1788. break;
  1789. case 6:
  1790. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1791. break;
  1792. case 8:
  1793. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1794. break;
  1795. case 16:
  1796. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1797. break;
  1798. default:
  1799. /* Any other DIV factor is invalid */
  1800. goto undefined_rate;
  1801. }
  1802. /* Valid dmic DIV factors */
  1803. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1804. __func__, div_factor, mclk_rate);
  1805. return dmic_sample_rate;
  1806. undefined_rate:
  1807. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1808. __func__, dmic_sample_rate, mclk_rate);
  1809. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1810. return dmic_sample_rate;
  1811. }
  1812. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1813. {
  1814. struct snd_soc_dapm_context *dapm =
  1815. snd_soc_component_get_dapm(component);
  1816. int ret, i;
  1817. struct device *va_dev = NULL;
  1818. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1819. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1820. if (!va_dev) {
  1821. dev_err(component->dev,
  1822. "%s: null device for macro!\n", __func__);
  1823. return -EINVAL;
  1824. }
  1825. va_priv = dev_get_drvdata(va_dev);
  1826. if (!va_priv) {
  1827. dev_err(component->dev,
  1828. "%s: priv is null for macro!\n", __func__);
  1829. return -EINVAL;
  1830. }
  1831. va_priv->lpi_enable = false;
  1832. //va_priv->register_event_listener = false;
  1833. va_priv->version = lpass_cdc_get_version(va_dev);
  1834. ret = snd_soc_dapm_new_controls(dapm,
  1835. lpass_cdc_va_macro_dapm_widgets,
  1836. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1837. if (ret < 0) {
  1838. dev_err(va_dev, "%s: Failed to add controls\n",
  1839. __func__);
  1840. return ret;
  1841. }
  1842. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1843. ARRAY_SIZE(va_audio_map));
  1844. if (ret < 0) {
  1845. dev_err(va_dev, "%s: Failed to add routes\n",
  1846. __func__);
  1847. return ret;
  1848. }
  1849. ret = snd_soc_dapm_new_widgets(dapm->card);
  1850. if (ret < 0) {
  1851. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1852. return ret;
  1853. }
  1854. ret = snd_soc_add_component_controls(component,
  1855. lpass_cdc_va_macro_snd_controls,
  1856. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1857. if (ret < 0) {
  1858. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1859. __func__);
  1860. return ret;
  1861. }
  1862. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1863. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1864. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1865. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1866. snd_soc_dapm_sync(dapm);
  1867. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1868. va_priv->va_hpf_work[i].va_priv = va_priv;
  1869. va_priv->va_hpf_work[i].decimator = i;
  1870. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1871. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1872. }
  1873. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1874. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1875. va_priv->va_mute_dwork[i].decimator = i;
  1876. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1877. lpass_cdc_va_macro_mute_update_callback);
  1878. }
  1879. va_priv->component = component;
  1880. snd_soc_component_update_bits(component,
  1881. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1882. snd_soc_component_update_bits(component,
  1883. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1884. snd_soc_component_update_bits(component,
  1885. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1886. return 0;
  1887. }
  1888. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1889. {
  1890. struct device *va_dev = NULL;
  1891. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1892. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1893. &va_priv, __func__))
  1894. return -EINVAL;
  1895. va_priv->component = NULL;
  1896. return 0;
  1897. }
  1898. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1899. {
  1900. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1901. struct platform_device *pdev = NULL;
  1902. struct device_node *node = NULL;
  1903. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1904. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1905. int ret = 0;
  1906. u16 count = 0, ctrl_num = 0;
  1907. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1908. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1909. bool va_swr_master_node = false;
  1910. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1911. lpass_cdc_va_macro_add_child_devices_work);
  1912. if (!va_priv) {
  1913. pr_err("%s: Memory for va_priv does not exist\n",
  1914. __func__);
  1915. return;
  1916. }
  1917. if (!va_priv->dev) {
  1918. pr_err("%s: VA dev does not exist\n", __func__);
  1919. return;
  1920. }
  1921. if (!va_priv->dev->of_node) {
  1922. dev_err(va_priv->dev,
  1923. "%s: DT node for va_priv does not exist\n", __func__);
  1924. return;
  1925. }
  1926. platdata = &va_priv->swr_plat_data;
  1927. va_priv->child_count = 0;
  1928. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1929. va_swr_master_node = false;
  1930. if (strnstr(node->name, "va_swr_master",
  1931. strlen("va_swr_master")) != NULL)
  1932. va_swr_master_node = true;
  1933. if (va_swr_master_node)
  1934. strlcpy(plat_dev_name, "va_swr_ctrl",
  1935. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1936. else
  1937. strlcpy(plat_dev_name, node->name,
  1938. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1939. pdev = platform_device_alloc(plat_dev_name, -1);
  1940. if (!pdev) {
  1941. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1942. __func__);
  1943. ret = -ENOMEM;
  1944. goto err;
  1945. }
  1946. pdev->dev.parent = va_priv->dev;
  1947. pdev->dev.of_node = node;
  1948. if (va_swr_master_node) {
  1949. ret = platform_device_add_data(pdev, platdata,
  1950. sizeof(*platdata));
  1951. if (ret) {
  1952. dev_err(&pdev->dev,
  1953. "%s: cannot add plat data ctrl:%d\n",
  1954. __func__, ctrl_num);
  1955. goto fail_pdev_add;
  1956. }
  1957. }
  1958. ret = platform_device_add(pdev);
  1959. if (ret) {
  1960. dev_err(&pdev->dev,
  1961. "%s: Cannot add platform device\n",
  1962. __func__);
  1963. goto fail_pdev_add;
  1964. }
  1965. if (va_swr_master_node) {
  1966. temp = krealloc(swr_ctrl_data,
  1967. (ctrl_num + 1) * sizeof(
  1968. struct lpass_cdc_va_macro_swr_ctrl_data),
  1969. GFP_KERNEL);
  1970. if (!temp) {
  1971. ret = -ENOMEM;
  1972. goto fail_pdev_add;
  1973. }
  1974. swr_ctrl_data = temp;
  1975. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  1976. ctrl_num++;
  1977. dev_dbg(&pdev->dev,
  1978. "%s: Added soundwire ctrl device(s)\n",
  1979. __func__);
  1980. va_priv->swr_ctrl_data = swr_ctrl_data;
  1981. }
  1982. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  1983. va_priv->pdev_child_devices[
  1984. va_priv->child_count++] = pdev;
  1985. else
  1986. goto err;
  1987. }
  1988. return;
  1989. fail_pdev_add:
  1990. for (count = 0; count < va_priv->child_count; count++)
  1991. platform_device_put(va_priv->pdev_child_devices[count]);
  1992. err:
  1993. return;
  1994. }
  1995. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  1996. u32 usecase, u32 size, void *data)
  1997. {
  1998. struct device *va_dev = NULL;
  1999. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2000. struct swrm_port_config port_cfg;
  2001. int ret = 0;
  2002. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2003. return -EINVAL;
  2004. memset(&port_cfg, 0, sizeof(port_cfg));
  2005. port_cfg.uc = usecase;
  2006. port_cfg.size = size;
  2007. port_cfg.params = data;
  2008. if (va_priv->swr_ctrl_data)
  2009. ret = swrm_wcd_notify(
  2010. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2011. SWR_SET_PORT_MAP, &port_cfg);
  2012. return ret;
  2013. }
  2014. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2015. u32 data)
  2016. {
  2017. struct device *va_dev = NULL;
  2018. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2019. u32 ipc_wakeup = data;
  2020. int ret = 0;
  2021. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2022. &va_priv, __func__))
  2023. return -EINVAL;
  2024. if (va_priv->swr_ctrl_data)
  2025. ret = swrm_wcd_notify(
  2026. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2027. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2028. return ret;
  2029. }
  2030. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2031. char __iomem *va_io_base)
  2032. {
  2033. memset(ops, 0, sizeof(struct macro_ops));
  2034. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2035. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2036. ops->init = lpass_cdc_va_macro_init;
  2037. ops->exit = lpass_cdc_va_macro_deinit;
  2038. ops->io_base = va_io_base;
  2039. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2040. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2041. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2042. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2043. }
  2044. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2045. {
  2046. struct macro_ops ops;
  2047. struct lpass_cdc_va_macro_priv *va_priv;
  2048. u32 va_base_addr, sample_rate = 0;
  2049. char __iomem *va_io_base;
  2050. const char *micb_supply_str = "va-vdd-micb-supply";
  2051. const char *micb_supply_str1 = "va-vdd-micb";
  2052. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2053. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2054. int ret = 0;
  2055. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2056. u32 default_clk_id = 0;
  2057. struct clk *lpass_audio_hw_vote = NULL;
  2058. u32 is_used_va_swr_gpio = 0;
  2059. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2060. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2061. GFP_KERNEL);
  2062. if (!va_priv)
  2063. return -ENOMEM;
  2064. va_priv->dev = &pdev->dev;
  2065. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2066. &va_base_addr);
  2067. if (ret) {
  2068. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2069. __func__, "reg");
  2070. return ret;
  2071. }
  2072. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2073. &sample_rate);
  2074. if (ret) {
  2075. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2076. __func__, sample_rate);
  2077. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2078. } else {
  2079. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2080. sample_rate, va_priv) ==
  2081. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2082. return -EINVAL;
  2083. }
  2084. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2085. NULL)) {
  2086. ret = of_property_read_u32(pdev->dev.of_node,
  2087. is_used_va_swr_gpio_dt,
  2088. &is_used_va_swr_gpio);
  2089. if (ret) {
  2090. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2091. __func__, is_used_va_swr_gpio_dt);
  2092. is_used_va_swr_gpio = 0;
  2093. }
  2094. }
  2095. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2096. "qcom,va-swr-gpios", 0);
  2097. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2098. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2099. __func__);
  2100. return -EINVAL;
  2101. }
  2102. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2103. is_used_va_swr_gpio) {
  2104. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2105. __func__);
  2106. return -EPROBE_DEFER;
  2107. }
  2108. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2109. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2110. if (!va_io_base) {
  2111. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2112. return -EINVAL;
  2113. }
  2114. va_priv->va_io_base = va_io_base;
  2115. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2116. if (IS_ERR(lpass_audio_hw_vote)) {
  2117. ret = PTR_ERR(lpass_audio_hw_vote);
  2118. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2119. __func__, "lpass_audio_hw_vote", ret);
  2120. lpass_audio_hw_vote = NULL;
  2121. ret = 0;
  2122. }
  2123. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2124. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2125. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2126. micb_supply_str1);
  2127. if (IS_ERR(va_priv->micb_supply)) {
  2128. ret = PTR_ERR(va_priv->micb_supply);
  2129. dev_err(&pdev->dev,
  2130. "%s:Failed to get micbias supply for VA Mic %d\n",
  2131. __func__, ret);
  2132. return ret;
  2133. }
  2134. ret = of_property_read_u32(pdev->dev.of_node,
  2135. micb_voltage_str,
  2136. &va_priv->micb_voltage);
  2137. if (ret) {
  2138. dev_err(&pdev->dev,
  2139. "%s:Looking up %s property in node %s failed\n",
  2140. __func__, micb_voltage_str,
  2141. pdev->dev.of_node->full_name);
  2142. return ret;
  2143. }
  2144. ret = of_property_read_u32(pdev->dev.of_node,
  2145. micb_current_str,
  2146. &va_priv->micb_current);
  2147. if (ret) {
  2148. dev_err(&pdev->dev,
  2149. "%s:Looking up %s property in node %s failed\n",
  2150. __func__, micb_current_str,
  2151. pdev->dev.of_node->full_name);
  2152. return ret;
  2153. }
  2154. }
  2155. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2156. &default_clk_id);
  2157. if (ret) {
  2158. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2159. __func__, "qcom,default-clk-id");
  2160. default_clk_id = VA_CORE_CLK;
  2161. }
  2162. va_priv->clk_id = VA_CORE_CLK;
  2163. va_priv->default_clk_id = default_clk_id;
  2164. if (is_used_va_swr_gpio) {
  2165. va_priv->reset_swr = true;
  2166. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2167. lpass_cdc_va_macro_add_child_devices);
  2168. va_priv->swr_plat_data.handle = (void *) va_priv;
  2169. va_priv->swr_plat_data.read = NULL;
  2170. va_priv->swr_plat_data.write = NULL;
  2171. va_priv->swr_plat_data.bulk_write = NULL;
  2172. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2173. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2174. va_priv->swr_plat_data.handle_irq = NULL;
  2175. mutex_init(&va_priv->swr_clk_lock);
  2176. }
  2177. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2178. mutex_init(&va_priv->mclk_lock);
  2179. dev_set_drvdata(&pdev->dev, va_priv);
  2180. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2181. ops.clk_id_req = va_priv->default_clk_id;
  2182. ops.default_clk_id = va_priv->default_clk_id;
  2183. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2184. if (ret < 0) {
  2185. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2186. goto reg_macro_fail;
  2187. }
  2188. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2189. pm_runtime_use_autosuspend(&pdev->dev);
  2190. pm_runtime_set_suspended(&pdev->dev);
  2191. pm_suspend_ignore_children(&pdev->dev, true);
  2192. pm_runtime_enable(&pdev->dev);
  2193. if (is_used_va_swr_gpio)
  2194. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2195. return ret;
  2196. reg_macro_fail:
  2197. mutex_destroy(&va_priv->mclk_lock);
  2198. if (is_used_va_swr_gpio)
  2199. mutex_destroy(&va_priv->swr_clk_lock);
  2200. return ret;
  2201. }
  2202. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2203. {
  2204. struct lpass_cdc_va_macro_priv *va_priv;
  2205. int count = 0;
  2206. va_priv = dev_get_drvdata(&pdev->dev);
  2207. if (!va_priv)
  2208. return -EINVAL;
  2209. if (va_priv->is_used_va_swr_gpio) {
  2210. if (va_priv->swr_ctrl_data)
  2211. kfree(va_priv->swr_ctrl_data);
  2212. for (count = 0; count < va_priv->child_count &&
  2213. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2214. platform_device_unregister(
  2215. va_priv->pdev_child_devices[count]);
  2216. }
  2217. pm_runtime_disable(&pdev->dev);
  2218. pm_runtime_set_suspended(&pdev->dev);
  2219. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2220. mutex_destroy(&va_priv->mclk_lock);
  2221. if (va_priv->is_used_va_swr_gpio)
  2222. mutex_destroy(&va_priv->swr_clk_lock);
  2223. return 0;
  2224. }
  2225. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2226. {.compatible = "qcom,lpass-cdc-va-macro"},
  2227. {}
  2228. };
  2229. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2230. SET_SYSTEM_SLEEP_PM_OPS(
  2231. pm_runtime_force_suspend,
  2232. pm_runtime_force_resume
  2233. )
  2234. SET_RUNTIME_PM_OPS(
  2235. lpass_cdc_runtime_suspend,
  2236. lpass_cdc_runtime_resume,
  2237. NULL
  2238. )
  2239. };
  2240. static struct platform_driver lpass_cdc_va_macro_driver = {
  2241. .driver = {
  2242. .name = "lpass_cdc_va_macro",
  2243. .owner = THIS_MODULE,
  2244. .pm = &lpass_cdc_dev_pm_ops,
  2245. .of_match_table = lpass_cdc_va_macro_dt_match,
  2246. .suppress_bind_attrs = true,
  2247. },
  2248. .probe = lpass_cdc_va_macro_probe,
  2249. .remove = lpass_cdc_va_macro_remove,
  2250. };
  2251. module_platform_driver(lpass_cdc_va_macro_driver);
  2252. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2253. MODULE_LICENSE("GPL v2");