sde_crtc.c 181 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. sde_cp_mode_switch_prop_dirty(crtc);
  358. if ((msm_is_mode_seamless(adjusted_mode) ||
  359. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  360. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  361. (!crtc->enabled)) {
  362. SDE_ERROR("crtc state prevents seamless transition\n");
  363. return false;
  364. }
  365. return true;
  366. }
  367. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  368. struct sde_plane_state *pstate, struct sde_format *format)
  369. {
  370. uint32_t blend_op, fg_alpha, bg_alpha;
  371. uint32_t blend_type;
  372. struct sde_hw_mixer *lm = mixer->hw_lm;
  373. /* default to opaque blending */
  374. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  375. bg_alpha = 0xFF - fg_alpha;
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  377. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  378. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  379. switch (blend_type) {
  380. case SDE_DRM_BLEND_OP_OPAQUE:
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_BG_CONST;
  383. break;
  384. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  385. if (format->alpha_enable) {
  386. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  387. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  388. if (fg_alpha != 0xff) {
  389. bg_alpha = fg_alpha;
  390. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  391. SDE_BLEND_BG_INV_MOD_ALPHA;
  392. } else {
  393. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  394. }
  395. }
  396. break;
  397. case SDE_DRM_BLEND_OP_COVERAGE:
  398. if (format->alpha_enable) {
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  400. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  401. if (fg_alpha != 0xff) {
  402. bg_alpha = fg_alpha;
  403. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  404. SDE_BLEND_BG_MOD_ALPHA |
  405. SDE_BLEND_BG_INV_MOD_ALPHA;
  406. } else {
  407. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  408. }
  409. }
  410. break;
  411. default:
  412. /* do nothing */
  413. break;
  414. }
  415. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  416. bg_alpha, blend_op);
  417. SDE_DEBUG(
  418. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  419. (char *) &format->base.pixel_format,
  420. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  421. }
  422. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  423. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  424. struct sde_hw_dim_layer *dim_layer)
  425. {
  426. struct sde_crtc_state *cstate;
  427. struct sde_hw_mixer *lm;
  428. struct sde_hw_dim_layer split_dim_layer;
  429. int i;
  430. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  431. SDE_DEBUG("empty dim_layer\n");
  432. return;
  433. }
  434. cstate = to_sde_crtc_state(crtc->state);
  435. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  436. dim_layer->flags, dim_layer->stage);
  437. split_dim_layer.stage = dim_layer->stage;
  438. split_dim_layer.color_fill = dim_layer->color_fill;
  439. /*
  440. * traverse through the layer mixers attached to crtc and find the
  441. * intersecting dim layer rect in each LM and program accordingly.
  442. */
  443. for (i = 0; i < sde_crtc->num_mixers; i++) {
  444. split_dim_layer.flags = dim_layer->flags;
  445. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  446. &split_dim_layer.rect);
  447. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  448. /*
  449. * no extra programming required for non-intersecting
  450. * layer mixers with INCLUSIVE dim layer
  451. */
  452. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  453. continue;
  454. /*
  455. * program the other non-intersecting layer mixers with
  456. * INCLUSIVE dim layer of full size for uniformity
  457. * with EXCLUSIVE dim layer config.
  458. */
  459. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  460. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  461. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  462. sizeof(split_dim_layer.rect));
  463. } else {
  464. split_dim_layer.rect.x =
  465. split_dim_layer.rect.x -
  466. cstate->lm_roi[i].x;
  467. split_dim_layer.rect.y =
  468. split_dim_layer.rect.y -
  469. cstate->lm_roi[i].y;
  470. }
  471. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  472. cstate->lm_roi[i].x,
  473. cstate->lm_roi[i].y,
  474. cstate->lm_roi[i].w,
  475. cstate->lm_roi[i].h,
  476. dim_layer->rect.x,
  477. dim_layer->rect.y,
  478. dim_layer->rect.w,
  479. dim_layer->rect.h,
  480. split_dim_layer.rect.x,
  481. split_dim_layer.rect.y,
  482. split_dim_layer.rect.w,
  483. split_dim_layer.rect.h);
  484. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  485. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  486. split_dim_layer.rect.w, split_dim_layer.rect.h);
  487. lm = mixer[i].hw_lm;
  488. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  489. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  490. }
  491. }
  492. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  493. const struct sde_rect **crtc_roi)
  494. {
  495. struct sde_crtc_state *crtc_state;
  496. if (!state || !crtc_roi)
  497. return;
  498. crtc_state = to_sde_crtc_state(state);
  499. *crtc_roi = &crtc_state->crtc_roi;
  500. }
  501. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  502. {
  503. struct sde_crtc_state *cstate;
  504. struct sde_crtc *sde_crtc;
  505. if (!state || !state->crtc)
  506. return false;
  507. sde_crtc = to_sde_crtc(state->crtc);
  508. cstate = to_sde_crtc_state(state);
  509. return msm_property_is_dirty(&sde_crtc->property_info,
  510. &cstate->property_state, CRTC_PROP_ROI_V1);
  511. }
  512. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  513. void __user *usr_ptr)
  514. {
  515. struct drm_crtc *crtc;
  516. struct sde_crtc_state *cstate;
  517. struct sde_drm_roi_v1 roi_v1;
  518. int i;
  519. if (!state) {
  520. SDE_ERROR("invalid args\n");
  521. return -EINVAL;
  522. }
  523. cstate = to_sde_crtc_state(state);
  524. crtc = cstate->base.crtc;
  525. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  526. if (!usr_ptr) {
  527. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  528. return 0;
  529. }
  530. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  531. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  532. return -EINVAL;
  533. }
  534. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  535. if (roi_v1.num_rects == 0) {
  536. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  537. return 0;
  538. }
  539. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  540. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  541. roi_v1.num_rects);
  542. return -EINVAL;
  543. }
  544. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  545. for (i = 0; i < roi_v1.num_rects; ++i) {
  546. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  547. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  548. DRMID(crtc), i,
  549. cstate->user_roi_list.roi[i].x1,
  550. cstate->user_roi_list.roi[i].y1,
  551. cstate->user_roi_list.roi[i].x2,
  552. cstate->user_roi_list.roi[i].y2);
  553. SDE_EVT32_VERBOSE(DRMID(crtc),
  554. cstate->user_roi_list.roi[i].x1,
  555. cstate->user_roi_list.roi[i].y1,
  556. cstate->user_roi_list.roi[i].x2,
  557. cstate->user_roi_list.roi[i].y2);
  558. }
  559. return 0;
  560. }
  561. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  562. struct drm_crtc_state *state)
  563. {
  564. struct drm_connector *conn;
  565. struct drm_connector_state *conn_state;
  566. struct sde_crtc *sde_crtc;
  567. struct sde_crtc_state *crtc_state;
  568. struct sde_rect *crtc_roi;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. int rc;
  572. bool is_crtc_roi_dirty;
  573. bool is_any_conn_roi_dirty;
  574. if (!crtc || !state)
  575. return -EINVAL;
  576. sde_crtc = to_sde_crtc(crtc);
  577. crtc_state = to_sde_crtc_state(state);
  578. crtc_roi = &crtc_state->crtc_roi;
  579. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  580. is_any_conn_roi_dirty = false;
  581. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  582. struct sde_connector *sde_conn;
  583. struct sde_connector_state *sde_conn_state;
  584. struct sde_rect conn_roi;
  585. if (!conn_state || conn_state->crtc != crtc)
  586. continue;
  587. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  588. if (rc) {
  589. SDE_ERROR("failed to get mode info\n");
  590. return -EINVAL;
  591. }
  592. sde_conn = to_sde_connector(conn_state->connector);
  593. sde_conn_state = to_sde_connector_state(conn_state);
  594. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  595. msm_property_is_dirty(
  596. &sde_conn->property_info,
  597. &sde_conn_state->property_state,
  598. CONNECTOR_PROP_ROI_V1);
  599. if (!mode_info.roi_caps.enabled)
  600. continue;
  601. /*
  602. * current driver only supports same connector and crtc size,
  603. * but if support for different sizes is added, driver needs
  604. * to check the connector roi here to make sure is full screen
  605. * for dsc 3d-mux topology that doesn't support partial update.
  606. */
  607. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  608. sizeof(crtc_state->user_roi_list))) {
  609. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  610. sde_crtc->name);
  611. return -EINVAL;
  612. }
  613. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  614. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  615. conn_roi.x, conn_roi.y,
  616. conn_roi.w, conn_roi.h);
  617. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  618. conn_roi.x, conn_roi.y,
  619. conn_roi.w, conn_roi.h);
  620. }
  621. /*
  622. * Check against CRTC ROI and Connector ROI not being updated together.
  623. * This restriction should be relaxed when Connector ROI scaling is
  624. * supported.
  625. */
  626. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  627. SDE_ERROR("connector/crtc rois not updated together\n");
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  631. /* clear the ROI to null if it matches full screen anyways */
  632. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  633. crtc_roi->w == state->adjusted_mode.hdisplay &&
  634. crtc_roi->h == state->adjusted_mode.vdisplay)
  635. memset(crtc_roi, 0, sizeof(*crtc_roi));
  636. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  637. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  638. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  639. crtc_roi->h);
  640. return 0;
  641. }
  642. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  643. struct drm_crtc_state *state)
  644. {
  645. struct sde_crtc *sde_crtc;
  646. struct sde_crtc_state *crtc_state;
  647. struct drm_connector *conn;
  648. struct drm_connector_state *conn_state;
  649. int i;
  650. if (!crtc || !state)
  651. return -EINVAL;
  652. sde_crtc = to_sde_crtc(crtc);
  653. crtc_state = to_sde_crtc_state(state);
  654. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  655. return 0;
  656. /* partial update active, check if autorefresh is also requested */
  657. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  658. uint64_t autorefresh;
  659. if (!conn_state || conn_state->crtc != crtc)
  660. continue;
  661. autorefresh = sde_connector_get_property(conn_state,
  662. CONNECTOR_PROP_AUTOREFRESH);
  663. if (autorefresh) {
  664. SDE_ERROR(
  665. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  666. sde_crtc->name, autorefresh);
  667. return -EINVAL;
  668. }
  669. }
  670. return 0;
  671. }
  672. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  673. struct drm_crtc_state *state, int lm_idx)
  674. {
  675. struct sde_kms *sde_kms;
  676. struct sde_crtc *sde_crtc;
  677. struct sde_crtc_state *crtc_state;
  678. const struct sde_rect *crtc_roi;
  679. const struct sde_rect *lm_bounds;
  680. struct sde_rect *lm_roi;
  681. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  682. return -EINVAL;
  683. sde_kms = _sde_crtc_get_kms(crtc);
  684. if (!sde_kms || !sde_kms->catalog) {
  685. SDE_ERROR("invalid parameters\n");
  686. return -EINVAL;
  687. }
  688. sde_crtc = to_sde_crtc(crtc);
  689. crtc_state = to_sde_crtc_state(state);
  690. crtc_roi = &crtc_state->crtc_roi;
  691. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  692. lm_roi = &crtc_state->lm_roi[lm_idx];
  693. if (sde_kms_rect_is_null(crtc_roi))
  694. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  695. else
  696. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  697. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  698. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  699. /*
  700. * partial update is not supported with 3dmux dsc or dest scaler.
  701. * hence, crtc roi must match the mixer dimensions.
  702. */
  703. if (crtc_state->num_ds_enabled ||
  704. sde_rm_topology_is_group(&sde_kms->rm, state,
  705. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  706. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  707. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  708. return -EINVAL;
  709. }
  710. }
  711. /* if any dimension is zero, clear all dimensions for clarity */
  712. if (sde_kms_rect_is_null(lm_roi))
  713. memset(lm_roi, 0, sizeof(*lm_roi));
  714. return 0;
  715. }
  716. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  717. struct drm_crtc_state *state)
  718. {
  719. struct sde_crtc *sde_crtc;
  720. struct sde_crtc_state *crtc_state;
  721. u32 disp_bitmask = 0;
  722. int i;
  723. if (!crtc || !state) {
  724. pr_err("Invalid crtc or state\n");
  725. return 0;
  726. }
  727. sde_crtc = to_sde_crtc(crtc);
  728. crtc_state = to_sde_crtc_state(state);
  729. /* pingpong split: one ROI, one LM, two physical displays */
  730. if (crtc_state->is_ppsplit) {
  731. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  732. struct sde_rect *roi = &crtc_state->lm_roi[0];
  733. if (sde_kms_rect_is_null(roi))
  734. disp_bitmask = 0;
  735. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  736. disp_bitmask = BIT(0); /* left only */
  737. else if (roi->x >= lm_split_width)
  738. disp_bitmask = BIT(1); /* right only */
  739. else
  740. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  741. } else if (sde_crtc->mixers_swapped) {
  742. disp_bitmask = BIT(0);
  743. } else {
  744. for (i = 0; i < sde_crtc->num_mixers; i++) {
  745. if (!sde_kms_rect_is_null(
  746. &crtc_state->lm_roi[i]))
  747. disp_bitmask |= BIT(i);
  748. }
  749. }
  750. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  751. return disp_bitmask;
  752. }
  753. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  754. struct drm_crtc_state *state)
  755. {
  756. struct sde_crtc *sde_crtc;
  757. struct sde_crtc_state *crtc_state;
  758. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  759. if (!crtc || !state)
  760. return -EINVAL;
  761. sde_crtc = to_sde_crtc(crtc);
  762. crtc_state = to_sde_crtc_state(state);
  763. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  764. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  765. sde_crtc->name, sde_crtc->num_mixers);
  766. return -EINVAL;
  767. }
  768. /*
  769. * If using pingpong split: one ROI, one LM, two physical displays
  770. * then the ROI must be centered on the panel split boundary and
  771. * be of equal width across the split.
  772. */
  773. if (crtc_state->is_ppsplit) {
  774. u16 panel_split_width;
  775. u32 display_mask;
  776. roi[0] = &crtc_state->lm_roi[0];
  777. if (sde_kms_rect_is_null(roi[0]))
  778. return 0;
  779. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  780. if (display_mask != (BIT(0) | BIT(1)))
  781. return 0;
  782. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  783. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  784. SDE_ERROR("%s: roi x %d w %d split %d\n",
  785. sde_crtc->name, roi[0]->x, roi[0]->w,
  786. panel_split_width);
  787. return -EINVAL;
  788. }
  789. return 0;
  790. }
  791. /*
  792. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  793. * LMs and be of equal width.
  794. */
  795. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  796. return 0;
  797. roi[0] = &crtc_state->lm_roi[0];
  798. roi[1] = &crtc_state->lm_roi[1];
  799. /* if one of the roi is null it's a left/right-only update */
  800. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  801. return 0;
  802. /* check lm rois are equal width & first roi ends at 2nd roi */
  803. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  804. SDE_ERROR(
  805. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  806. sde_crtc->name, roi[0]->x, roi[0]->w,
  807. roi[1]->x, roi[1]->w);
  808. return -EINVAL;
  809. }
  810. return 0;
  811. }
  812. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  813. struct drm_crtc_state *state)
  814. {
  815. struct sde_crtc *sde_crtc;
  816. struct sde_crtc_state *crtc_state;
  817. const struct sde_rect *crtc_roi;
  818. const struct drm_plane_state *pstate;
  819. struct drm_plane *plane;
  820. if (!crtc || !state)
  821. return -EINVAL;
  822. /*
  823. * Reject commit if a Plane CRTC destination coordinates fall outside
  824. * the partial CRTC ROI. LM output is determined via connector ROIs,
  825. * if they are specified, not Plane CRTC ROIs.
  826. */
  827. sde_crtc = to_sde_crtc(crtc);
  828. crtc_state = to_sde_crtc_state(state);
  829. crtc_roi = &crtc_state->crtc_roi;
  830. if (sde_kms_rect_is_null(crtc_roi))
  831. return 0;
  832. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  833. struct sde_rect plane_roi, intersection;
  834. if (IS_ERR_OR_NULL(pstate)) {
  835. int rc = PTR_ERR(pstate);
  836. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  837. sde_crtc->name, plane->base.id, rc);
  838. return rc;
  839. }
  840. plane_roi.x = pstate->crtc_x;
  841. plane_roi.y = pstate->crtc_y;
  842. plane_roi.w = pstate->crtc_w;
  843. plane_roi.h = pstate->crtc_h;
  844. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  845. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  846. SDE_ERROR(
  847. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  848. sde_crtc->name, plane->base.id,
  849. plane_roi.x, plane_roi.y,
  850. plane_roi.w, plane_roi.h,
  851. crtc_roi->x, crtc_roi->y,
  852. crtc_roi->w, crtc_roi->h);
  853. return -E2BIG;
  854. }
  855. }
  856. return 0;
  857. }
  858. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  859. struct drm_crtc_state *state)
  860. {
  861. struct sde_crtc *sde_crtc;
  862. struct sde_crtc_state *sde_crtc_state;
  863. struct msm_mode_info mode_info;
  864. int rc, lm_idx, i;
  865. if (!crtc || !state)
  866. return -EINVAL;
  867. memset(&mode_info, 0, sizeof(mode_info));
  868. sde_crtc = to_sde_crtc(crtc);
  869. sde_crtc_state = to_sde_crtc_state(state);
  870. /*
  871. * check connector array cached at modeset time since incoming atomic
  872. * state may not include any connectors if they aren't modified
  873. */
  874. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  875. struct drm_connector *conn = sde_crtc_state->connectors[i];
  876. if (!conn || !conn->state)
  877. continue;
  878. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  879. if (rc) {
  880. SDE_ERROR("failed to get mode info\n");
  881. return -EINVAL;
  882. }
  883. if (!mode_info.roi_caps.enabled)
  884. continue;
  885. if (sde_crtc_state->user_roi_list.num_rects >
  886. mode_info.roi_caps.num_roi) {
  887. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  888. sde_crtc_state->user_roi_list.num_rects,
  889. mode_info.roi_caps.num_roi);
  890. return -E2BIG;
  891. }
  892. rc = _sde_crtc_set_crtc_roi(crtc, state);
  893. if (rc)
  894. return rc;
  895. rc = _sde_crtc_check_autorefresh(crtc, state);
  896. if (rc)
  897. return rc;
  898. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  899. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  900. if (rc)
  901. return rc;
  902. }
  903. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  904. if (rc)
  905. return rc;
  906. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  907. if (rc)
  908. return rc;
  909. }
  910. return 0;
  911. }
  912. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  913. {
  914. struct sde_crtc *sde_crtc;
  915. struct sde_crtc_state *crtc_state;
  916. const struct sde_rect *lm_roi;
  917. struct sde_hw_mixer *hw_lm;
  918. bool right_mixer = false;
  919. int lm_idx;
  920. if (!crtc)
  921. return;
  922. sde_crtc = to_sde_crtc(crtc);
  923. crtc_state = to_sde_crtc_state(crtc->state);
  924. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  925. struct sde_hw_mixer_cfg cfg;
  926. lm_roi = &crtc_state->lm_roi[lm_idx];
  927. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  928. if (!sde_crtc->mixers_swapped)
  929. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  930. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  931. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h,
  932. right_mixer);
  933. hw_lm->cfg.out_width = lm_roi->w;
  934. hw_lm->cfg.out_height = lm_roi->h;
  935. hw_lm->cfg.right_mixer = right_mixer;
  936. cfg.out_width = lm_roi->w;
  937. cfg.out_height = lm_roi->h;
  938. cfg.right_mixer = right_mixer;
  939. cfg.flags = 0;
  940. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  941. }
  942. }
  943. struct plane_state {
  944. struct sde_plane_state *sde_pstate;
  945. const struct drm_plane_state *drm_pstate;
  946. int stage;
  947. u32 pipe_id;
  948. };
  949. static int pstate_cmp(const void *a, const void *b)
  950. {
  951. struct plane_state *pa = (struct plane_state *)a;
  952. struct plane_state *pb = (struct plane_state *)b;
  953. int rc = 0;
  954. int pa_zpos, pb_zpos;
  955. enum sde_layout pa_layout, pb_layout;
  956. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  957. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  958. pa_layout = pa->sde_pstate->layout;
  959. pb_layout = pb->sde_pstate->layout;
  960. if (pa_zpos != pb_zpos)
  961. rc = pa_zpos - pb_zpos;
  962. else if (pa_layout != pb_layout)
  963. rc = pa_layout - pb_layout;
  964. else
  965. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  966. return rc;
  967. }
  968. /*
  969. * validate and set source split:
  970. * use pstates sorted by stage to check planes on same stage
  971. * we assume that all pipes are in source split so its valid to compare
  972. * without taking into account left/right mixer placement
  973. */
  974. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  975. struct plane_state *pstates, int cnt)
  976. {
  977. struct plane_state *prv_pstate, *cur_pstate;
  978. enum sde_layout prev_layout, cur_layout;
  979. struct sde_rect left_rect, right_rect;
  980. struct sde_kms *sde_kms;
  981. int32_t left_pid, right_pid;
  982. int32_t stage;
  983. int i, rc = 0;
  984. sde_kms = _sde_crtc_get_kms(crtc);
  985. if (!sde_kms || !sde_kms->catalog) {
  986. SDE_ERROR("invalid parameters\n");
  987. return -EINVAL;
  988. }
  989. for (i = 1; i < cnt; i++) {
  990. prv_pstate = &pstates[i - 1];
  991. cur_pstate = &pstates[i];
  992. prev_layout = prv_pstate->sde_pstate->layout;
  993. cur_layout = cur_pstate->sde_pstate->layout;
  994. if (prv_pstate->stage != cur_pstate->stage ||
  995. prev_layout != cur_layout)
  996. continue;
  997. stage = cur_pstate->stage;
  998. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  999. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1000. prv_pstate->drm_pstate->crtc_y,
  1001. prv_pstate->drm_pstate->crtc_w,
  1002. prv_pstate->drm_pstate->crtc_h, false);
  1003. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1004. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1005. cur_pstate->drm_pstate->crtc_y,
  1006. cur_pstate->drm_pstate->crtc_w,
  1007. cur_pstate->drm_pstate->crtc_h, false);
  1008. if (right_rect.x < left_rect.x) {
  1009. swap(left_pid, right_pid);
  1010. swap(left_rect, right_rect);
  1011. swap(prv_pstate, cur_pstate);
  1012. }
  1013. /*
  1014. * - planes are enumerated in pipe-priority order such that
  1015. * planes with lower drm_id must be left-most in a shared
  1016. * blend-stage when using source split.
  1017. * - planes in source split must be contiguous in width
  1018. * - planes in source split must have same dest yoff and height
  1019. */
  1020. if ((right_pid < left_pid) &&
  1021. !sde_kms->catalog->pipe_order_type) {
  1022. SDE_ERROR(
  1023. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1024. stage, left_pid, right_pid);
  1025. return -EINVAL;
  1026. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1027. SDE_ERROR(
  1028. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1029. stage, left_rect.x, left_rect.w,
  1030. right_rect.x, right_rect.w);
  1031. return -EINVAL;
  1032. } else if ((left_rect.y != right_rect.y) ||
  1033. (left_rect.h != right_rect.h)) {
  1034. SDE_ERROR(
  1035. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1036. stage, left_rect.y, left_rect.h,
  1037. right_rect.y, right_rect.h);
  1038. return -EINVAL;
  1039. }
  1040. }
  1041. return rc;
  1042. }
  1043. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1044. struct plane_state *pstates, int cnt)
  1045. {
  1046. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1047. enum sde_layout prev_layout, cur_layout;
  1048. struct sde_kms *sde_kms;
  1049. struct sde_rect left_rect, right_rect;
  1050. int32_t left_pid, right_pid;
  1051. int32_t stage;
  1052. int i;
  1053. sde_kms = _sde_crtc_get_kms(crtc);
  1054. if (!sde_kms || !sde_kms->catalog) {
  1055. SDE_ERROR("invalid parameters\n");
  1056. return;
  1057. }
  1058. if (!sde_kms->catalog->pipe_order_type)
  1059. return;
  1060. for (i = 0; i < cnt; i++) {
  1061. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1062. cur_pstate = &pstates[i];
  1063. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1064. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1065. SDE_LAYOUT_NONE;
  1066. cur_layout = cur_pstate->sde_pstate->layout;
  1067. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1068. || (prev_layout != cur_layout)) {
  1069. /*
  1070. * reset if prv or nxt pipes are not in the same stage
  1071. * as the cur pipe
  1072. */
  1073. if ((!nxt_pstate)
  1074. || (nxt_pstate->stage != cur_pstate->stage)
  1075. || (nxt_pstate->sde_pstate->layout !=
  1076. cur_pstate->sde_pstate->layout))
  1077. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1078. continue;
  1079. }
  1080. stage = cur_pstate->stage;
  1081. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1082. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1083. prv_pstate->drm_pstate->crtc_y,
  1084. prv_pstate->drm_pstate->crtc_w,
  1085. prv_pstate->drm_pstate->crtc_h, false);
  1086. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1087. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1088. cur_pstate->drm_pstate->crtc_y,
  1089. cur_pstate->drm_pstate->crtc_w,
  1090. cur_pstate->drm_pstate->crtc_h, false);
  1091. if (right_rect.x < left_rect.x) {
  1092. swap(left_pid, right_pid);
  1093. swap(left_rect, right_rect);
  1094. swap(prv_pstate, cur_pstate);
  1095. }
  1096. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1097. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1098. }
  1099. for (i = 0; i < cnt; i++) {
  1100. cur_pstate = &pstates[i];
  1101. sde_plane_setup_src_split_order(
  1102. cur_pstate->drm_pstate->plane,
  1103. cur_pstate->sde_pstate->multirect_index,
  1104. cur_pstate->sde_pstate->pipe_order_flags);
  1105. }
  1106. }
  1107. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1108. int num_mixers, struct plane_state *pstates, int cnt)
  1109. {
  1110. int i, lm_idx;
  1111. struct sde_format *format;
  1112. bool blend_stage[SDE_STAGE_MAX] = { false };
  1113. u32 blend_type;
  1114. for (i = cnt - 1; i >= 0; i--) {
  1115. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1116. PLANE_PROP_BLEND_OP);
  1117. /* stage has already been programmed or BLEND_OP_SKIP type */
  1118. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1119. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1120. continue;
  1121. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1122. format = to_sde_format(msm_framebuffer_format(
  1123. pstates[i].sde_pstate->base.fb));
  1124. if (!format) {
  1125. SDE_ERROR("invalid format\n");
  1126. return;
  1127. }
  1128. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1129. pstates[i].sde_pstate, format);
  1130. blend_stage[pstates[i].sde_pstate->stage] = true;
  1131. }
  1132. }
  1133. }
  1134. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1135. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1136. struct sde_crtc_mixer *mixer)
  1137. {
  1138. struct drm_plane *plane;
  1139. struct drm_framebuffer *fb;
  1140. struct drm_plane_state *state;
  1141. struct sde_crtc_state *cstate;
  1142. struct sde_plane_state *pstate = NULL;
  1143. struct plane_state *pstates = NULL;
  1144. struct sde_format *format;
  1145. struct sde_hw_ctl *ctl;
  1146. struct sde_hw_mixer *lm;
  1147. struct sde_hw_stage_cfg *stage_cfg;
  1148. struct sde_rect plane_crtc_roi;
  1149. uint32_t stage_idx, lm_idx, layout_idx;
  1150. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1151. int i, mode, cnt = 0;
  1152. bool bg_alpha_enable = false, is_secure = false;
  1153. u32 blend_type;
  1154. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1155. if (!sde_crtc || !crtc->state || !mixer) {
  1156. SDE_ERROR("invalid sde_crtc or mixer\n");
  1157. return;
  1158. }
  1159. ctl = mixer->hw_ctl;
  1160. lm = mixer->hw_lm;
  1161. cstate = to_sde_crtc_state(crtc->state);
  1162. pstates = kcalloc(SDE_PSTATES_MAX,
  1163. sizeof(struct plane_state), GFP_KERNEL);
  1164. if (!pstates)
  1165. return;
  1166. memset(fetch_active, 0, sizeof(fetch_active));
  1167. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1168. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1169. state = plane->state;
  1170. if (!state)
  1171. continue;
  1172. plane_crtc_roi.x = state->crtc_x;
  1173. plane_crtc_roi.y = state->crtc_y;
  1174. plane_crtc_roi.w = state->crtc_w;
  1175. plane_crtc_roi.h = state->crtc_h;
  1176. pstate = to_sde_plane_state(state);
  1177. fb = state->fb;
  1178. mode = sde_plane_get_property(pstate,
  1179. PLANE_PROP_FB_TRANSLATION_MODE);
  1180. is_secure = ((mode == SDE_DRM_FB_SEC) ||
  1181. (mode == SDE_DRM_FB_SEC_DIR_TRANS)) ?
  1182. true : false;
  1183. set_bit(sde_plane_pipe(plane), fetch_active);
  1184. sde_plane_ctl_flush(plane, ctl, true);
  1185. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1186. crtc->base.id,
  1187. pstate->stage,
  1188. plane->base.id,
  1189. sde_plane_pipe(plane) - SSPP_VIG0,
  1190. state->fb ? state->fb->base.id : -1);
  1191. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1192. if (!format) {
  1193. SDE_ERROR("invalid format\n");
  1194. goto end;
  1195. }
  1196. blend_type = sde_plane_get_property(pstate,
  1197. PLANE_PROP_BLEND_OP);
  1198. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1199. if (pstate->stage == SDE_STAGE_BASE &&
  1200. format->alpha_enable)
  1201. bg_alpha_enable = true;
  1202. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1203. state->fb ? state->fb->base.id : -1,
  1204. state->src_x >> 16, state->src_y >> 16,
  1205. state->src_w >> 16, state->src_h >> 16,
  1206. state->crtc_x, state->crtc_y,
  1207. state->crtc_w, state->crtc_h,
  1208. pstate->rotation, is_secure);
  1209. /*
  1210. * none or left layout will program to layer mixer
  1211. * group 0, right layout will program to layer mixer
  1212. * group 1.
  1213. */
  1214. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1215. layout_idx = 0;
  1216. else
  1217. layout_idx = 1;
  1218. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1219. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1220. stage_cfg->stage[pstate->stage][stage_idx] =
  1221. sde_plane_pipe(plane);
  1222. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1223. pstate->multirect_index;
  1224. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1225. sde_plane_pipe(plane) - SSPP_VIG0,
  1226. pstate->stage,
  1227. pstate->multirect_index,
  1228. pstate->multirect_mode,
  1229. format->base.pixel_format,
  1230. fb ? fb->modifier : 0,
  1231. layout_idx);
  1232. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1233. lm_idx++) {
  1234. if (bg_alpha_enable && !format->alpha_enable)
  1235. mixer[lm_idx].mixer_op_mode = 0;
  1236. else
  1237. mixer[lm_idx].mixer_op_mode |=
  1238. 1 << pstate->stage;
  1239. }
  1240. }
  1241. if (cnt >= SDE_PSTATES_MAX)
  1242. continue;
  1243. pstates[cnt].sde_pstate = pstate;
  1244. pstates[cnt].drm_pstate = state;
  1245. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1246. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1247. else
  1248. pstates[cnt].stage = sde_plane_get_property(
  1249. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1250. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1251. cnt++;
  1252. }
  1253. /* blend config update */
  1254. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1255. pstates, cnt);
  1256. if (ctl->ops.set_active_pipes)
  1257. ctl->ops.set_active_pipes(ctl, fetch_active);
  1258. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1259. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1260. if (lm && lm->ops.setup_dim_layer) {
  1261. cstate = to_sde_crtc_state(crtc->state);
  1262. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1263. for (i = 0; i < cstate->num_dim_layers; i++)
  1264. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1265. mixer, &cstate->dim_layer[i]);
  1266. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1267. }
  1268. }
  1269. _sde_crtc_program_lm_output_roi(crtc);
  1270. end:
  1271. kfree(pstates);
  1272. }
  1273. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1274. struct drm_crtc *crtc)
  1275. {
  1276. struct sde_crtc *sde_crtc;
  1277. struct sde_crtc_state *cstate;
  1278. struct drm_encoder *drm_enc;
  1279. bool is_right_only;
  1280. bool encoder_in_dsc_merge = false;
  1281. if (!crtc || !crtc->state)
  1282. return;
  1283. sde_crtc = to_sde_crtc(crtc);
  1284. cstate = to_sde_crtc_state(crtc->state);
  1285. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1286. return;
  1287. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1288. crtc->state->encoder_mask) {
  1289. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1290. encoder_in_dsc_merge = true;
  1291. break;
  1292. }
  1293. }
  1294. /**
  1295. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1296. * This is due to two reasons:
  1297. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1298. * the left DSC must be used, right DSC cannot be used alone.
  1299. * For right-only partial update, this means swap layer mixers to map
  1300. * Left LM to Right INTF. On later HW this was relaxed.
  1301. * - In DSC Merge mode, the physical encoder has already registered
  1302. * PP0 as the master, to switch to right-only we would have to
  1303. * reprogram to be driven by PP1 instead.
  1304. * To support both cases, we prefer to support the mixer swap solution.
  1305. */
  1306. if (!encoder_in_dsc_merge)
  1307. return;
  1308. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1309. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1310. if (is_right_only && !sde_crtc->mixers_swapped) {
  1311. /* right-only update swap mixers */
  1312. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1313. sde_crtc->mixers_swapped = true;
  1314. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1315. /* left-only or full update, swap back */
  1316. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1317. sde_crtc->mixers_swapped = false;
  1318. }
  1319. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1320. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1321. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1322. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1323. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1324. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1325. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1326. }
  1327. /**
  1328. * _sde_crtc_blend_setup - configure crtc mixers
  1329. * @crtc: Pointer to drm crtc structure
  1330. * @old_state: Pointer to old crtc state
  1331. * @add_planes: Whether or not to add planes to mixers
  1332. */
  1333. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1334. struct drm_crtc_state *old_state, bool add_planes)
  1335. {
  1336. struct sde_crtc *sde_crtc;
  1337. struct sde_crtc_state *sde_crtc_state;
  1338. struct sde_crtc_mixer *mixer;
  1339. struct sde_hw_ctl *ctl;
  1340. struct sde_hw_mixer *lm;
  1341. struct sde_ctl_flush_cfg cfg = {0,};
  1342. int i;
  1343. if (!crtc)
  1344. return;
  1345. sde_crtc = to_sde_crtc(crtc);
  1346. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1347. mixer = sde_crtc->mixers;
  1348. SDE_DEBUG("%s\n", sde_crtc->name);
  1349. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1350. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1351. return;
  1352. }
  1353. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1354. if (!mixer[i].hw_lm) {
  1355. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1356. return;
  1357. }
  1358. mixer[i].mixer_op_mode = 0;
  1359. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1360. sde_crtc_state->dirty)) {
  1361. /* clear dim_layer settings */
  1362. lm = mixer[i].hw_lm;
  1363. if (lm->ops.clear_dim_layer)
  1364. lm->ops.clear_dim_layer(lm);
  1365. }
  1366. }
  1367. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1368. /* initialize stage cfg */
  1369. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1370. if (add_planes)
  1371. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1372. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1373. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1374. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1375. ctl = mixer[i].hw_ctl;
  1376. lm = mixer[i].hw_lm;
  1377. if (sde_kms_rect_is_null(lm_roi))
  1378. sde_crtc->mixers[i].mixer_op_mode = 0;
  1379. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1380. /* stage config flush mask */
  1381. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1382. ctl->ops.get_pending_flush(ctl, &cfg);
  1383. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1384. mixer[i].hw_lm->idx - LM_0,
  1385. mixer[i].mixer_op_mode,
  1386. ctl->idx - CTL_0,
  1387. cfg.pending_flush_mask);
  1388. if (sde_kms_rect_is_null(lm_roi)) {
  1389. SDE_DEBUG(
  1390. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1391. sde_crtc->name, lm->idx - LM_0,
  1392. ctl->idx - CTL_0);
  1393. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1394. NULL);
  1395. } else {
  1396. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1397. &sde_crtc->stage_cfg[lm_layout]);
  1398. }
  1399. }
  1400. _sde_crtc_program_lm_output_roi(crtc);
  1401. }
  1402. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1403. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1404. {
  1405. struct drm_plane *plane;
  1406. struct sde_plane_state *sde_pstate;
  1407. uint32_t mode = 0;
  1408. int rc;
  1409. if (!crtc) {
  1410. SDE_ERROR("invalid state\n");
  1411. return -EINVAL;
  1412. }
  1413. *fb_ns = 0;
  1414. *fb_sec = 0;
  1415. *fb_sec_dir = 0;
  1416. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1417. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1418. rc = PTR_ERR(plane);
  1419. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1420. DRMID(crtc), DRMID(plane), rc);
  1421. return rc;
  1422. }
  1423. sde_pstate = to_sde_plane_state(plane->state);
  1424. mode = sde_plane_get_property(sde_pstate,
  1425. PLANE_PROP_FB_TRANSLATION_MODE);
  1426. switch (mode) {
  1427. case SDE_DRM_FB_NON_SEC:
  1428. (*fb_ns)++;
  1429. break;
  1430. case SDE_DRM_FB_SEC:
  1431. (*fb_sec)++;
  1432. break;
  1433. case SDE_DRM_FB_SEC_DIR_TRANS:
  1434. (*fb_sec_dir)++;
  1435. break;
  1436. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1437. break;
  1438. default:
  1439. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1440. DRMID(plane), mode);
  1441. return -EINVAL;
  1442. }
  1443. }
  1444. return 0;
  1445. }
  1446. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1447. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1448. {
  1449. struct drm_plane *plane;
  1450. const struct drm_plane_state *pstate;
  1451. struct sde_plane_state *sde_pstate;
  1452. uint32_t mode = 0;
  1453. int rc;
  1454. if (!state) {
  1455. SDE_ERROR("invalid state\n");
  1456. return -EINVAL;
  1457. }
  1458. *fb_ns = 0;
  1459. *fb_sec = 0;
  1460. *fb_sec_dir = 0;
  1461. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1462. if (IS_ERR_OR_NULL(pstate)) {
  1463. rc = PTR_ERR(pstate);
  1464. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1465. DRMID(state->crtc), DRMID(plane), rc);
  1466. return rc;
  1467. }
  1468. sde_pstate = to_sde_plane_state(pstate);
  1469. mode = sde_plane_get_property(sde_pstate,
  1470. PLANE_PROP_FB_TRANSLATION_MODE);
  1471. switch (mode) {
  1472. case SDE_DRM_FB_NON_SEC:
  1473. (*fb_ns)++;
  1474. break;
  1475. case SDE_DRM_FB_SEC:
  1476. (*fb_sec)++;
  1477. break;
  1478. case SDE_DRM_FB_SEC_DIR_TRANS:
  1479. (*fb_sec_dir)++;
  1480. break;
  1481. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1482. break;
  1483. default:
  1484. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1485. DRMID(plane), mode);
  1486. return -EINVAL;
  1487. }
  1488. }
  1489. return 0;
  1490. }
  1491. static void _sde_drm_fb_sec_dir_trans(
  1492. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1493. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1494. {
  1495. /* secure display usecase */
  1496. if ((smmu_state->state == ATTACHED)
  1497. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1498. smmu_state->state = catalog->sui_ns_allowed ?
  1499. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1500. smmu_state->secure_level = secure_level;
  1501. smmu_state->transition_type = PRE_COMMIT;
  1502. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1503. if (old_valid_fb)
  1504. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1505. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1506. if (catalog->sui_misr_supported)
  1507. smmu_state->sui_misr_state =
  1508. SUI_MISR_ENABLE_REQ;
  1509. /* secure camera usecase */
  1510. } else if (smmu_state->state == ATTACHED) {
  1511. smmu_state->state = DETACH_SEC_REQ;
  1512. smmu_state->secure_level = secure_level;
  1513. smmu_state->transition_type = PRE_COMMIT;
  1514. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1515. }
  1516. }
  1517. static void _sde_drm_fb_transactions(
  1518. struct sde_kms_smmu_state_data *smmu_state,
  1519. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1520. int *ops)
  1521. {
  1522. if (((smmu_state->state == DETACHED)
  1523. || (smmu_state->state == DETACH_ALL_REQ))
  1524. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1525. && ((smmu_state->state == DETACHED_SEC)
  1526. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1527. smmu_state->state = catalog->sui_ns_allowed ?
  1528. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1529. smmu_state->transition_type = post_commit ?
  1530. POST_COMMIT : PRE_COMMIT;
  1531. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1532. if (old_valid_fb)
  1533. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1534. if (catalog->sui_misr_supported)
  1535. smmu_state->sui_misr_state =
  1536. SUI_MISR_DISABLE_REQ;
  1537. } else if ((smmu_state->state == DETACHED_SEC)
  1538. || (smmu_state->state == DETACH_SEC_REQ)) {
  1539. smmu_state->state = ATTACH_SEC_REQ;
  1540. smmu_state->transition_type = post_commit ?
  1541. POST_COMMIT : PRE_COMMIT;
  1542. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1543. if (old_valid_fb)
  1544. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1545. }
  1546. }
  1547. /**
  1548. * sde_crtc_get_secure_transition_ops - determines the operations that
  1549. * need to be performed before transitioning to secure state
  1550. * This function should be called after swapping the new state
  1551. * @crtc: Pointer to drm crtc structure
  1552. * Returns the bitmask of operations need to be performed, -Error in
  1553. * case of error cases
  1554. */
  1555. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1556. struct drm_crtc_state *old_crtc_state,
  1557. bool old_valid_fb)
  1558. {
  1559. struct drm_plane *plane;
  1560. struct drm_encoder *encoder;
  1561. struct sde_crtc *sde_crtc;
  1562. struct sde_kms *sde_kms;
  1563. struct sde_mdss_cfg *catalog;
  1564. struct sde_kms_smmu_state_data *smmu_state;
  1565. uint32_t translation_mode = 0, secure_level;
  1566. int ops = 0;
  1567. bool post_commit = false;
  1568. if (!crtc || !crtc->state) {
  1569. SDE_ERROR("invalid crtc\n");
  1570. return -EINVAL;
  1571. }
  1572. sde_kms = _sde_crtc_get_kms(crtc);
  1573. if (!sde_kms)
  1574. return -EINVAL;
  1575. smmu_state = &sde_kms->smmu_state;
  1576. smmu_state->prev_state = smmu_state->state;
  1577. smmu_state->prev_secure_level = smmu_state->secure_level;
  1578. sde_crtc = to_sde_crtc(crtc);
  1579. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1580. catalog = sde_kms->catalog;
  1581. /*
  1582. * SMMU operations need to be delayed in case of video mode panels
  1583. * when switching back to non_secure mode
  1584. */
  1585. drm_for_each_encoder_mask(encoder, crtc->dev,
  1586. crtc->state->encoder_mask) {
  1587. if (sde_encoder_is_dsi_display(encoder))
  1588. post_commit |= sde_encoder_check_curr_mode(encoder,
  1589. MSM_DISPLAY_VIDEO_MODE);
  1590. }
  1591. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1592. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1593. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1594. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1595. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1596. if (!plane->state)
  1597. continue;
  1598. translation_mode = sde_plane_get_property(
  1599. to_sde_plane_state(plane->state),
  1600. PLANE_PROP_FB_TRANSLATION_MODE);
  1601. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1602. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1603. DRMID(crtc), translation_mode);
  1604. return -EINVAL;
  1605. }
  1606. /* we can break if we find sec_dir plane */
  1607. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1608. break;
  1609. }
  1610. mutex_lock(&sde_kms->secure_transition_lock);
  1611. switch (translation_mode) {
  1612. case SDE_DRM_FB_SEC_DIR_TRANS:
  1613. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1614. catalog, old_valid_fb, &ops);
  1615. break;
  1616. case SDE_DRM_FB_SEC:
  1617. case SDE_DRM_FB_NON_SEC:
  1618. _sde_drm_fb_transactions(smmu_state, catalog,
  1619. old_valid_fb, post_commit, &ops);
  1620. break;
  1621. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1622. ops = 0;
  1623. break;
  1624. default:
  1625. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1626. DRMID(crtc), translation_mode);
  1627. ops = -EINVAL;
  1628. }
  1629. /* log only during actual transition times */
  1630. if (ops) {
  1631. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1632. DRMID(crtc), smmu_state->state,
  1633. secure_level, smmu_state->secure_level,
  1634. smmu_state->transition_type, ops);
  1635. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1636. smmu_state->state, smmu_state->transition_type,
  1637. smmu_state->secure_level, old_valid_fb,
  1638. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1639. }
  1640. mutex_unlock(&sde_kms->secure_transition_lock);
  1641. return ops;
  1642. }
  1643. /**
  1644. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1645. * LUTs are configured only once during boot
  1646. * @sde_crtc: Pointer to sde crtc
  1647. * @cstate: Pointer to sde crtc state
  1648. */
  1649. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1650. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1651. {
  1652. struct sde_hw_scaler3_lut_cfg *cfg;
  1653. struct sde_kms *sde_kms;
  1654. u32 *lut_data = NULL;
  1655. size_t len = 0;
  1656. int ret = 0;
  1657. if (!sde_crtc || !cstate) {
  1658. SDE_ERROR("invalid args\n");
  1659. return -EINVAL;
  1660. }
  1661. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1662. if (!sde_kms)
  1663. return -EINVAL;
  1664. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1665. return 0;
  1666. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1667. &cstate->property_state, &len, lut_idx);
  1668. if (!lut_data || !len) {
  1669. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1670. lut_idx, lut_data, len);
  1671. lut_data = NULL;
  1672. len = 0;
  1673. }
  1674. cfg = &cstate->scl3_lut_cfg;
  1675. switch (lut_idx) {
  1676. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1677. cfg->dir_lut = lut_data;
  1678. cfg->dir_len = len;
  1679. break;
  1680. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1681. cfg->cir_lut = lut_data;
  1682. cfg->cir_len = len;
  1683. break;
  1684. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1685. cfg->sep_lut = lut_data;
  1686. cfg->sep_len = len;
  1687. break;
  1688. default:
  1689. ret = -EINVAL;
  1690. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1691. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1692. break;
  1693. }
  1694. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1695. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1696. cfg->is_configured);
  1697. return ret;
  1698. }
  1699. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1700. {
  1701. struct sde_crtc *sde_crtc;
  1702. if (!crtc) {
  1703. SDE_ERROR("invalid crtc\n");
  1704. return;
  1705. }
  1706. sde_crtc = to_sde_crtc(crtc);
  1707. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1708. }
  1709. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1710. {
  1711. int i;
  1712. /**
  1713. * Check if sufficient hw resources are
  1714. * available as per target caps & topology
  1715. */
  1716. if (!sde_crtc) {
  1717. SDE_ERROR("invalid argument\n");
  1718. return -EINVAL;
  1719. }
  1720. if (!sde_crtc->num_mixers ||
  1721. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1722. SDE_ERROR("%s: invalid number mixers: %d\n",
  1723. sde_crtc->name, sde_crtc->num_mixers);
  1724. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1725. SDE_EVTLOG_ERROR);
  1726. return -EINVAL;
  1727. }
  1728. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1729. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1730. || !sde_crtc->mixers[i].hw_ds) {
  1731. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1732. sde_crtc->name, i);
  1733. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1734. i, sde_crtc->mixers[i].hw_lm,
  1735. sde_crtc->mixers[i].hw_ctl,
  1736. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1737. return -EINVAL;
  1738. }
  1739. }
  1740. return 0;
  1741. }
  1742. /**
  1743. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1744. * @crtc: Pointer to drm crtc
  1745. */
  1746. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1747. {
  1748. struct sde_crtc *sde_crtc;
  1749. struct sde_crtc_state *cstate;
  1750. struct sde_hw_mixer *hw_lm;
  1751. struct sde_hw_ctl *hw_ctl;
  1752. struct sde_hw_ds *hw_ds;
  1753. struct sde_hw_ds_cfg *cfg;
  1754. struct sde_kms *kms;
  1755. u32 op_mode = 0;
  1756. u32 lm_idx = 0, num_mixers = 0;
  1757. int i, count = 0;
  1758. if (!crtc)
  1759. return;
  1760. sde_crtc = to_sde_crtc(crtc);
  1761. cstate = to_sde_crtc_state(crtc->state);
  1762. kms = _sde_crtc_get_kms(crtc);
  1763. num_mixers = sde_crtc->num_mixers;
  1764. count = cstate->num_ds;
  1765. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1766. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1767. cstate->num_ds_enabled);
  1768. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1769. SDE_DEBUG("no change in settings, skip commit\n");
  1770. } else if (!kms || !kms->catalog) {
  1771. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1772. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1773. SDE_DEBUG("dest scaler feature not supported\n");
  1774. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1775. //do nothing
  1776. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1777. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1778. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1779. } else {
  1780. for (i = 0; i < count; i++) {
  1781. cfg = &cstate->ds_cfg[i];
  1782. if (!cfg->flags)
  1783. continue;
  1784. lm_idx = cfg->idx;
  1785. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1786. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1787. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1788. /* Setup op mode - Dual/single */
  1789. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1790. op_mode |= BIT(hw_ds->idx - DS_0);
  1791. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1792. op_mode |= (cstate->num_ds_enabled ==
  1793. CRTC_DUAL_MIXERS_ONLY) ?
  1794. SDE_DS_OP_MODE_DUAL : 0;
  1795. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1796. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1797. }
  1798. /* Setup scaler */
  1799. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1800. (cfg->flags &
  1801. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1802. if (hw_ds->ops.setup_scaler)
  1803. hw_ds->ops.setup_scaler(hw_ds,
  1804. &cfg->scl3_cfg,
  1805. &cstate->scl3_lut_cfg);
  1806. }
  1807. /*
  1808. * Dest scaler shares the flush bit of the LM in control
  1809. */
  1810. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1811. hw_ctl->ops.update_bitmask_mixer(
  1812. hw_ctl, hw_lm->idx, 1);
  1813. }
  1814. sde_cp_mode_switch_prop_dirty(crtc);
  1815. }
  1816. }
  1817. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1818. {
  1819. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1820. struct sde_crtc *sde_crtc;
  1821. struct msm_drm_private *priv;
  1822. struct sde_crtc_frame_event *fevent;
  1823. struct sde_kms_frame_event_cb_data *cb_data;
  1824. struct drm_plane *plane;
  1825. u32 ubwc_error;
  1826. unsigned long flags;
  1827. u32 crtc_id;
  1828. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1829. if (!data) {
  1830. SDE_ERROR("invalid parameters\n");
  1831. return;
  1832. }
  1833. crtc = cb_data->crtc;
  1834. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1835. SDE_ERROR("invalid parameters\n");
  1836. return;
  1837. }
  1838. sde_crtc = to_sde_crtc(crtc);
  1839. priv = crtc->dev->dev_private;
  1840. crtc_id = drm_crtc_index(crtc);
  1841. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1842. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1843. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1844. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1845. struct sde_crtc_frame_event, list);
  1846. if (fevent)
  1847. list_del_init(&fevent->list);
  1848. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1849. if (!fevent) {
  1850. SDE_ERROR("crtc%d event %d overflow\n",
  1851. crtc->base.id, event);
  1852. SDE_EVT32(DRMID(crtc), event);
  1853. return;
  1854. }
  1855. /* log and clear plane ubwc errors if any */
  1856. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1857. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1858. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1859. drm_for_each_plane_mask(plane, crtc->dev,
  1860. sde_crtc->plane_mask_old) {
  1861. ubwc_error = sde_plane_get_ubwc_error(plane);
  1862. if (ubwc_error) {
  1863. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1864. ubwc_error, SDE_EVTLOG_ERROR);
  1865. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1866. DRMID(crtc), DRMID(plane),
  1867. ubwc_error);
  1868. sde_plane_clear_ubwc_error(plane);
  1869. }
  1870. }
  1871. }
  1872. fevent->event = event;
  1873. fevent->crtc = crtc;
  1874. fevent->connector = cb_data->connector;
  1875. fevent->ts = ktime_get();
  1876. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1877. }
  1878. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1879. struct drm_crtc_state *old_state)
  1880. {
  1881. struct drm_device *dev;
  1882. struct sde_crtc *sde_crtc;
  1883. struct sde_crtc_state *cstate;
  1884. struct drm_connector *conn;
  1885. struct drm_encoder *encoder;
  1886. struct drm_connector_list_iter conn_iter;
  1887. if (!crtc || !crtc->state) {
  1888. SDE_ERROR("invalid crtc\n");
  1889. return;
  1890. }
  1891. dev = crtc->dev;
  1892. sde_crtc = to_sde_crtc(crtc);
  1893. cstate = to_sde_crtc_state(crtc->state);
  1894. SDE_EVT32_VERBOSE(DRMID(crtc));
  1895. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1896. /* identify connectors attached to this crtc */
  1897. cstate->num_connectors = 0;
  1898. drm_connector_list_iter_begin(dev, &conn_iter);
  1899. drm_for_each_connector_iter(conn, &conn_iter)
  1900. if (conn->state && conn->state->crtc == crtc &&
  1901. cstate->num_connectors < MAX_CONNECTORS) {
  1902. encoder = conn->state->best_encoder;
  1903. if (encoder)
  1904. sde_encoder_register_frame_event_callback(
  1905. encoder,
  1906. sde_crtc_frame_event_cb,
  1907. crtc);
  1908. cstate->connectors[cstate->num_connectors++] = conn;
  1909. sde_connector_prepare_fence(conn);
  1910. }
  1911. drm_connector_list_iter_end(&conn_iter);
  1912. /* prepare main output fence */
  1913. sde_fence_prepare(sde_crtc->output_fence);
  1914. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1915. }
  1916. /**
  1917. * sde_crtc_complete_flip - signal pending page_flip events
  1918. * Any pending vblank events are added to the vblank_event_list
  1919. * so that the next vblank interrupt shall signal them.
  1920. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1921. * This API signals any pending PAGE_FLIP events requested through
  1922. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1923. * if file!=NULL, this is preclose potential cancel-flip path
  1924. * @crtc: Pointer to drm crtc structure
  1925. * @file: Pointer to drm file
  1926. */
  1927. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1928. struct drm_file *file)
  1929. {
  1930. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1931. struct drm_device *dev = crtc->dev;
  1932. struct drm_pending_vblank_event *event;
  1933. unsigned long flags;
  1934. spin_lock_irqsave(&dev->event_lock, flags);
  1935. event = sde_crtc->event;
  1936. if (!event)
  1937. goto end;
  1938. /*
  1939. * if regular vblank case (!file) or if cancel-flip from
  1940. * preclose on file that requested flip, then send the
  1941. * event:
  1942. */
  1943. if (!file || (event->base.file_priv == file)) {
  1944. sde_crtc->event = NULL;
  1945. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1946. sde_crtc->name, event);
  1947. SDE_EVT32_VERBOSE(DRMID(crtc));
  1948. drm_crtc_send_vblank_event(crtc, event);
  1949. }
  1950. end:
  1951. spin_unlock_irqrestore(&dev->event_lock, flags);
  1952. }
  1953. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1954. struct drm_crtc_state *cstate)
  1955. {
  1956. struct drm_encoder *encoder;
  1957. if (!crtc || !crtc->dev || !cstate) {
  1958. SDE_ERROR("invalid crtc\n");
  1959. return INTF_MODE_NONE;
  1960. }
  1961. drm_for_each_encoder_mask(encoder, crtc->dev,
  1962. cstate->encoder_mask) {
  1963. /* continue if copy encoder is encountered */
  1964. if (sde_encoder_in_clone_mode(encoder))
  1965. continue;
  1966. return sde_encoder_get_intf_mode(encoder);
  1967. }
  1968. return INTF_MODE_NONE;
  1969. }
  1970. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1971. {
  1972. struct drm_encoder *encoder;
  1973. if (!crtc || !crtc->dev) {
  1974. SDE_ERROR("invalid crtc\n");
  1975. return INTF_MODE_NONE;
  1976. }
  1977. drm_for_each_encoder(encoder, crtc->dev)
  1978. if ((encoder->crtc == crtc)
  1979. && !sde_encoder_in_cont_splash(encoder))
  1980. return sde_encoder_get_fps(encoder);
  1981. return 0;
  1982. }
  1983. static void sde_crtc_vblank_cb(void *data)
  1984. {
  1985. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1986. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1987. /* keep statistics on vblank callback - with auto reset via debugfs */
  1988. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1989. sde_crtc->vblank_cb_time = ktime_get();
  1990. else
  1991. sde_crtc->vblank_cb_count++;
  1992. sde_crtc->vblank_last_cb_time = ktime_get();
  1993. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1994. drm_crtc_handle_vblank(crtc);
  1995. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1996. SDE_EVT32_VERBOSE(DRMID(crtc));
  1997. }
  1998. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1999. ktime_t ts, enum sde_fence_event fence_event)
  2000. {
  2001. if (!connector) {
  2002. SDE_ERROR("invalid param\n");
  2003. return;
  2004. }
  2005. SDE_ATRACE_BEGIN("signal_retire_fence");
  2006. sde_connector_complete_commit(connector, ts, fence_event);
  2007. SDE_ATRACE_END("signal_retire_fence");
  2008. }
  2009. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2010. {
  2011. struct msm_drm_private *priv;
  2012. struct sde_crtc_frame_event *fevent;
  2013. struct drm_crtc *crtc;
  2014. struct sde_crtc *sde_crtc;
  2015. struct sde_kms *sde_kms;
  2016. unsigned long flags;
  2017. bool in_clone_mode = false;
  2018. if (!work) {
  2019. SDE_ERROR("invalid work handle\n");
  2020. return;
  2021. }
  2022. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2023. if (!fevent->crtc || !fevent->crtc->state) {
  2024. SDE_ERROR("invalid crtc\n");
  2025. return;
  2026. }
  2027. crtc = fevent->crtc;
  2028. sde_crtc = to_sde_crtc(crtc);
  2029. sde_kms = _sde_crtc_get_kms(crtc);
  2030. if (!sde_kms) {
  2031. SDE_ERROR("invalid kms handle\n");
  2032. return;
  2033. }
  2034. priv = sde_kms->dev->dev_private;
  2035. SDE_ATRACE_BEGIN("crtc_frame_event");
  2036. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2037. ktime_to_ns(fevent->ts));
  2038. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2039. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2040. true : false;
  2041. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2042. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2043. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2044. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2045. /* this should not happen */
  2046. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2047. crtc->base.id,
  2048. ktime_to_ns(fevent->ts),
  2049. atomic_read(&sde_crtc->frame_pending));
  2050. SDE_EVT32(DRMID(crtc), fevent->event,
  2051. SDE_EVTLOG_FUNC_CASE1);
  2052. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2053. /* release bandwidth and other resources */
  2054. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2055. crtc->base.id,
  2056. ktime_to_ns(fevent->ts));
  2057. SDE_EVT32(DRMID(crtc), fevent->event,
  2058. SDE_EVTLOG_FUNC_CASE2);
  2059. sde_core_perf_crtc_release_bw(crtc);
  2060. } else {
  2061. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2062. SDE_EVTLOG_FUNC_CASE3);
  2063. }
  2064. }
  2065. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2066. SDE_ATRACE_BEGIN("signal_release_fence");
  2067. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2068. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2069. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2070. SDE_ATRACE_END("signal_release_fence");
  2071. }
  2072. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2073. /* this api should be called without spin_lock */
  2074. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2075. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2076. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2077. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2078. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2079. crtc->base.id, ktime_to_ns(fevent->ts));
  2080. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2081. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2082. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2083. SDE_ATRACE_END("crtc_frame_event");
  2084. }
  2085. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2086. struct drm_crtc_state *old_state)
  2087. {
  2088. struct sde_crtc *sde_crtc;
  2089. if (!crtc || !crtc->state) {
  2090. SDE_ERROR("invalid crtc\n");
  2091. return;
  2092. }
  2093. sde_crtc = to_sde_crtc(crtc);
  2094. SDE_EVT32_VERBOSE(DRMID(crtc));
  2095. sde_core_perf_crtc_update(crtc, 0, false);
  2096. }
  2097. /**
  2098. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2099. * @cstate: Pointer to sde crtc state
  2100. */
  2101. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2102. {
  2103. if (!cstate) {
  2104. SDE_ERROR("invalid cstate\n");
  2105. return;
  2106. }
  2107. cstate->input_fence_timeout_ns =
  2108. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2109. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2110. }
  2111. /**
  2112. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2113. * @cstate: Pointer to sde crtc state
  2114. */
  2115. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2116. {
  2117. u32 i;
  2118. if (!cstate)
  2119. return;
  2120. for (i = 0; i < cstate->num_dim_layers; i++)
  2121. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2122. cstate->num_dim_layers = 0;
  2123. }
  2124. /**
  2125. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2126. * @cstate: Pointer to sde crtc state
  2127. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2128. */
  2129. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2130. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2131. {
  2132. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2133. struct sde_drm_dim_layer_cfg *user_cfg;
  2134. struct sde_hw_dim_layer *dim_layer;
  2135. u32 count, i;
  2136. struct sde_kms *kms;
  2137. if (!crtc || !cstate) {
  2138. SDE_ERROR("invalid crtc or cstate\n");
  2139. return;
  2140. }
  2141. dim_layer = cstate->dim_layer;
  2142. if (!usr_ptr) {
  2143. /* usr_ptr is null when setting the default property value */
  2144. _sde_crtc_clear_dim_layers_v1(cstate);
  2145. SDE_DEBUG("dim_layer data removed\n");
  2146. goto clear;
  2147. }
  2148. kms = _sde_crtc_get_kms(crtc);
  2149. if (!kms || !kms->catalog) {
  2150. SDE_ERROR("invalid kms\n");
  2151. return;
  2152. }
  2153. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2154. SDE_ERROR("failed to copy dim_layer data\n");
  2155. return;
  2156. }
  2157. count = dim_layer_v1.num_layers;
  2158. if (count > SDE_MAX_DIM_LAYERS) {
  2159. SDE_ERROR("invalid number of dim_layers:%d", count);
  2160. return;
  2161. }
  2162. /* populate from user space */
  2163. cstate->num_dim_layers = count;
  2164. for (i = 0; i < count; i++) {
  2165. user_cfg = &dim_layer_v1.layer_cfg[i];
  2166. dim_layer[i].flags = user_cfg->flags;
  2167. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2168. user_cfg->stage : user_cfg->stage +
  2169. SDE_STAGE_0;
  2170. dim_layer[i].rect.x = user_cfg->rect.x1;
  2171. dim_layer[i].rect.y = user_cfg->rect.y1;
  2172. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2173. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2174. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2175. user_cfg->color_fill.color_0,
  2176. user_cfg->color_fill.color_1,
  2177. user_cfg->color_fill.color_2,
  2178. user_cfg->color_fill.color_3,
  2179. };
  2180. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2181. i, dim_layer[i].flags, dim_layer[i].stage);
  2182. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2183. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2184. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2185. dim_layer[i].color_fill.color_0,
  2186. dim_layer[i].color_fill.color_1,
  2187. dim_layer[i].color_fill.color_2,
  2188. dim_layer[i].color_fill.color_3);
  2189. }
  2190. clear:
  2191. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2192. }
  2193. /**
  2194. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2195. * @sde_crtc : Pointer to sde crtc
  2196. * @cstate : Pointer to sde crtc state
  2197. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2198. */
  2199. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2200. struct sde_crtc_state *cstate,
  2201. void __user *usr_ptr)
  2202. {
  2203. struct sde_drm_dest_scaler_data ds_data;
  2204. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2205. struct sde_drm_scaler_v2 scaler_v2;
  2206. void __user *scaler_v2_usr;
  2207. int i, count;
  2208. if (!sde_crtc || !cstate) {
  2209. SDE_ERROR("invalid sde_crtc/state\n");
  2210. return -EINVAL;
  2211. }
  2212. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2213. if (!usr_ptr) {
  2214. SDE_DEBUG("ds data removed\n");
  2215. return 0;
  2216. }
  2217. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2218. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2219. sde_crtc->name);
  2220. return -EINVAL;
  2221. }
  2222. count = ds_data.num_dest_scaler;
  2223. if (!count) {
  2224. SDE_DEBUG("no ds data available\n");
  2225. return 0;
  2226. }
  2227. if (count > SDE_MAX_DS_COUNT) {
  2228. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2229. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2230. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2231. return -EINVAL;
  2232. }
  2233. /* Populate from user space */
  2234. for (i = 0; i < count; i++) {
  2235. ds_cfg_usr = &ds_data.ds_cfg[i];
  2236. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2237. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2238. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2239. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2240. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2241. if (ds_cfg_usr->scaler_cfg) {
  2242. scaler_v2_usr =
  2243. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2244. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2245. sizeof(scaler_v2))) {
  2246. SDE_ERROR("%s:scaler: copy from user failed\n",
  2247. sde_crtc->name);
  2248. return -EINVAL;
  2249. }
  2250. }
  2251. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2252. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2253. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2254. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2255. scaler_v2.dst_width, scaler_v2.dst_height);
  2256. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2257. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2258. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2259. scaler_v2.dst_width, scaler_v2.dst_height);
  2260. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2261. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2262. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2263. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2264. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2265. ds_cfg_usr->lm_height);
  2266. }
  2267. cstate->num_ds = count;
  2268. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2269. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2270. return 0;
  2271. }
  2272. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2273. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2274. u32 prev_lm_width, u32 prev_lm_height)
  2275. {
  2276. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2277. || !cfg->lm_width || !cfg->lm_height) {
  2278. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2279. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2280. hdisplay, mode->vdisplay);
  2281. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2282. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2283. return -E2BIG;
  2284. }
  2285. if (!prev_lm_width && !prev_lm_height) {
  2286. prev_lm_width = cfg->lm_width;
  2287. prev_lm_height = cfg->lm_height;
  2288. } else {
  2289. if (cfg->lm_width != prev_lm_width ||
  2290. cfg->lm_height != prev_lm_height) {
  2291. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2292. crtc->base.id, cfg->lm_width,
  2293. cfg->lm_height, prev_lm_width,
  2294. prev_lm_height);
  2295. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2296. cfg->lm_height, prev_lm_width,
  2297. prev_lm_height, SDE_EVTLOG_ERROR);
  2298. return -EINVAL;
  2299. }
  2300. }
  2301. return 0;
  2302. }
  2303. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2304. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2305. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2306. u32 max_in_width, u32 max_out_width)
  2307. {
  2308. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2309. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2310. /**
  2311. * Scaler src and dst width shouldn't exceed the maximum
  2312. * width limitation. Also, if there is no partial update
  2313. * dst width and height must match display resolution.
  2314. */
  2315. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2316. cfg->scl3_cfg.dst_width > max_out_width ||
  2317. !cfg->scl3_cfg.src_width[0] ||
  2318. !cfg->scl3_cfg.dst_width ||
  2319. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2320. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2321. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2322. SDE_ERROR("crtc%d: ", crtc->base.id);
  2323. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2324. cfg->scl3_cfg.src_width[0],
  2325. cfg->scl3_cfg.dst_width,
  2326. cfg->scl3_cfg.dst_height,
  2327. hdisplay, mode->vdisplay);
  2328. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2329. sde_crtc->num_mixers, cfg->flags,
  2330. hw_ds->idx - DS_0);
  2331. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2332. cfg->scl3_cfg.enable,
  2333. cfg->scl3_cfg.de.enable);
  2334. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2335. cfg->scl3_cfg.de.enable, cfg->flags,
  2336. max_in_width, max_out_width,
  2337. cfg->scl3_cfg.src_width[0],
  2338. cfg->scl3_cfg.dst_width,
  2339. cfg->scl3_cfg.dst_height, hdisplay,
  2340. mode->vdisplay, sde_crtc->num_mixers,
  2341. SDE_EVTLOG_ERROR);
  2342. cfg->flags &=
  2343. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2344. cfg->flags &=
  2345. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2346. return -EINVAL;
  2347. }
  2348. }
  2349. return 0;
  2350. }
  2351. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2352. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2353. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2354. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2355. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2356. u32 max_out_width)
  2357. {
  2358. int i, ret;
  2359. u32 lm_idx;
  2360. for (i = 0; i < cstate->num_ds; i++) {
  2361. cfg = &cstate->ds_cfg[i];
  2362. lm_idx = cfg->idx;
  2363. /**
  2364. * Validate against topology
  2365. * No of dest scalers should match the num of mixers
  2366. * unless it is partial update left only/right only use case
  2367. */
  2368. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2369. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2370. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2371. crtc->base.id, i, lm_idx, cfg->flags);
  2372. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2373. SDE_EVTLOG_ERROR);
  2374. return -EINVAL;
  2375. }
  2376. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2377. if (!max_in_width && !max_out_width) {
  2378. max_in_width = hw_ds->scl->top->maxinputwidth;
  2379. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2380. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2381. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2382. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2383. max_in_width, max_out_width, cstate->num_ds);
  2384. }
  2385. /* Check LM width and height */
  2386. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2387. prev_lm_width, prev_lm_height);
  2388. if (ret)
  2389. return ret;
  2390. /* Check scaler data */
  2391. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2392. hw_ds, cfg, hdisplay,
  2393. max_in_width, max_out_width);
  2394. if (ret)
  2395. return ret;
  2396. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2397. (*num_ds_enable)++;
  2398. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2399. hw_ds->idx - DS_0, cfg->flags);
  2400. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2401. }
  2402. return 0;
  2403. }
  2404. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2405. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2406. u32 num_ds_enable)
  2407. {
  2408. int i;
  2409. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2410. cstate->num_ds_enabled, num_ds_enable);
  2411. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2412. cstate->num_ds, cstate->dirty[0]);
  2413. if (cstate->num_ds_enabled != num_ds_enable) {
  2414. /* Disabling destination scaler */
  2415. if (!num_ds_enable) {
  2416. for (i = 0; i < cstate->num_ds; i++) {
  2417. cfg = &cstate->ds_cfg[i];
  2418. cfg->idx = i;
  2419. /* Update scaler settings in disable case */
  2420. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2421. cfg->scl3_cfg.enable = 0;
  2422. cfg->scl3_cfg.de.enable = 0;
  2423. }
  2424. }
  2425. cstate->num_ds_enabled = num_ds_enable;
  2426. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2427. } else {
  2428. if (!cstate->num_ds_enabled)
  2429. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2430. }
  2431. }
  2432. /**
  2433. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2434. * @crtc : Pointer to drm crtc
  2435. * @state : Pointer to drm crtc state
  2436. */
  2437. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2438. struct drm_crtc_state *state)
  2439. {
  2440. struct sde_crtc *sde_crtc;
  2441. struct sde_crtc_state *cstate;
  2442. struct drm_display_mode *mode;
  2443. struct sde_kms *kms;
  2444. struct sde_hw_ds *hw_ds = NULL;
  2445. struct sde_hw_ds_cfg *cfg = NULL;
  2446. u32 ret = 0;
  2447. u32 num_ds_enable = 0, hdisplay = 0;
  2448. u32 max_in_width = 0, max_out_width = 0;
  2449. u32 prev_lm_width = 0, prev_lm_height = 0;
  2450. if (!crtc || !state)
  2451. return -EINVAL;
  2452. sde_crtc = to_sde_crtc(crtc);
  2453. cstate = to_sde_crtc_state(state);
  2454. kms = _sde_crtc_get_kms(crtc);
  2455. mode = &state->adjusted_mode;
  2456. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2457. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2458. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2459. return 0;
  2460. }
  2461. if (!kms || !kms->catalog) {
  2462. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2463. return -EINVAL;
  2464. }
  2465. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2466. SDE_DEBUG("dest scaler feature not supported\n");
  2467. return 0;
  2468. }
  2469. if (!sde_crtc->num_mixers) {
  2470. SDE_DEBUG("mixers not allocated\n");
  2471. return 0;
  2472. }
  2473. ret = _sde_validate_hw_resources(sde_crtc);
  2474. if (ret)
  2475. goto err;
  2476. /**
  2477. * No of dest scalers shouldn't exceed hw ds block count and
  2478. * also, match the num of mixers unless it is partial update
  2479. * left only/right only use case - currently PU + DS is not supported
  2480. */
  2481. if (cstate->num_ds > kms->catalog->ds_count ||
  2482. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2483. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2484. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2485. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2486. cstate->ds_cfg[0].flags);
  2487. ret = -EINVAL;
  2488. goto err;
  2489. }
  2490. /**
  2491. * Check if DS needs to be enabled or disabled
  2492. * In case of enable, validate the data
  2493. */
  2494. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2495. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2496. cstate->num_ds, cstate->ds_cfg[0].flags);
  2497. goto disable;
  2498. }
  2499. /* Display resolution */
  2500. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2501. /* Validate the DS data */
  2502. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2503. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2504. prev_lm_width, prev_lm_height,
  2505. max_in_width, max_out_width);
  2506. if (ret)
  2507. goto err;
  2508. disable:
  2509. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2510. num_ds_enable);
  2511. return 0;
  2512. err:
  2513. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2514. return ret;
  2515. }
  2516. /**
  2517. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2518. * @crtc: Pointer to CRTC object
  2519. */
  2520. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2521. {
  2522. struct drm_plane *plane = NULL;
  2523. uint32_t wait_ms = 1;
  2524. ktime_t kt_end, kt_wait;
  2525. int rc = 0;
  2526. SDE_DEBUG("\n");
  2527. if (!crtc || !crtc->state) {
  2528. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2529. return;
  2530. }
  2531. /* use monotonic timer to limit total fence wait time */
  2532. kt_end = ktime_add_ns(ktime_get(),
  2533. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2534. /*
  2535. * Wait for fences sequentially, as all of them need to be signalled
  2536. * before we can proceed.
  2537. *
  2538. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2539. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2540. * that each plane can check its fence status and react appropriately
  2541. * if its fence has timed out. Call input fence wait multiple times if
  2542. * fence wait is interrupted due to interrupt call.
  2543. */
  2544. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2545. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2546. do {
  2547. kt_wait = ktime_sub(kt_end, ktime_get());
  2548. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2549. wait_ms = ktime_to_ms(kt_wait);
  2550. else
  2551. wait_ms = 0;
  2552. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2553. } while (wait_ms && rc == -ERESTARTSYS);
  2554. }
  2555. SDE_ATRACE_END("plane_wait_input_fence");
  2556. }
  2557. static void _sde_crtc_setup_mixer_for_encoder(
  2558. struct drm_crtc *crtc,
  2559. struct drm_encoder *enc)
  2560. {
  2561. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2562. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2563. struct sde_rm *rm = &sde_kms->rm;
  2564. struct sde_crtc_mixer *mixer;
  2565. struct sde_hw_ctl *last_valid_ctl = NULL;
  2566. int i;
  2567. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2568. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2569. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2570. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2571. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2572. /* Set up all the mixers and ctls reserved by this encoder */
  2573. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2574. mixer = &sde_crtc->mixers[i];
  2575. if (!sde_rm_get_hw(rm, &lm_iter))
  2576. break;
  2577. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2578. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2579. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2580. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2581. mixer->hw_lm->idx - LM_0);
  2582. mixer->hw_ctl = last_valid_ctl;
  2583. } else {
  2584. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2585. last_valid_ctl = mixer->hw_ctl;
  2586. sde_crtc->num_ctls++;
  2587. }
  2588. /* Shouldn't happen, mixers are always >= ctls */
  2589. if (!mixer->hw_ctl) {
  2590. SDE_ERROR("no valid ctls found for lm %d\n",
  2591. mixer->hw_lm->idx - LM_0);
  2592. return;
  2593. }
  2594. /* Dspp may be null */
  2595. (void) sde_rm_get_hw(rm, &dspp_iter);
  2596. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2597. /* DS may be null */
  2598. (void) sde_rm_get_hw(rm, &ds_iter);
  2599. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2600. mixer->encoder = enc;
  2601. sde_crtc->num_mixers++;
  2602. SDE_DEBUG("setup mixer %d: lm %d\n",
  2603. i, mixer->hw_lm->idx - LM_0);
  2604. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2605. i, mixer->hw_ctl->idx - CTL_0);
  2606. if (mixer->hw_ds)
  2607. SDE_DEBUG("setup mixer %d: ds %d\n",
  2608. i, mixer->hw_ds->idx - DS_0);
  2609. }
  2610. }
  2611. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2612. {
  2613. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2614. struct drm_encoder *enc;
  2615. sde_crtc->num_ctls = 0;
  2616. sde_crtc->num_mixers = 0;
  2617. sde_crtc->mixers_swapped = false;
  2618. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2619. mutex_lock(&sde_crtc->crtc_lock);
  2620. /* Check for mixers on all encoders attached to this crtc */
  2621. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2622. if (enc->crtc != crtc)
  2623. continue;
  2624. /* avoid overwriting mixers info from a copy encoder */
  2625. if (sde_encoder_in_clone_mode(enc))
  2626. continue;
  2627. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2628. }
  2629. mutex_unlock(&sde_crtc->crtc_lock);
  2630. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2631. }
  2632. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2633. {
  2634. int i;
  2635. struct sde_crtc_state *cstate;
  2636. cstate = to_sde_crtc_state(state);
  2637. cstate->is_ppsplit = false;
  2638. for (i = 0; i < cstate->num_connectors; i++) {
  2639. struct drm_connector *conn = cstate->connectors[i];
  2640. if (sde_connector_get_topology_name(conn) ==
  2641. SDE_RM_TOPOLOGY_PPSPLIT)
  2642. cstate->is_ppsplit = true;
  2643. }
  2644. }
  2645. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2646. struct drm_crtc_state *state)
  2647. {
  2648. struct sde_crtc *sde_crtc;
  2649. struct sde_crtc_state *cstate;
  2650. struct drm_display_mode *adj_mode;
  2651. u32 crtc_split_width;
  2652. int i;
  2653. if (!crtc || !state) {
  2654. SDE_ERROR("invalid args\n");
  2655. return;
  2656. }
  2657. sde_crtc = to_sde_crtc(crtc);
  2658. cstate = to_sde_crtc_state(state);
  2659. adj_mode = &state->adjusted_mode;
  2660. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2661. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2662. cstate->lm_bounds[i].x = crtc_split_width * i;
  2663. cstate->lm_bounds[i].y = 0;
  2664. cstate->lm_bounds[i].w = crtc_split_width;
  2665. cstate->lm_bounds[i].h =
  2666. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2667. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2668. sizeof(cstate->lm_roi[i]));
  2669. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2670. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2671. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2672. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2673. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2674. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2675. }
  2676. drm_mode_debug_printmodeline(adj_mode);
  2677. }
  2678. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2679. {
  2680. struct sde_crtc_mixer mixer;
  2681. /*
  2682. * Use mixer[0] to get hw_ctl which will use ops to clear
  2683. * all blendstages. Clear all blendstages will iterate through
  2684. * all mixers.
  2685. */
  2686. if (sde_crtc->num_mixers) {
  2687. mixer = sde_crtc->mixers[0];
  2688. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2689. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2690. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2691. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2692. }
  2693. }
  2694. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2695. struct drm_crtc_state *old_state)
  2696. {
  2697. struct sde_crtc *sde_crtc;
  2698. struct drm_encoder *encoder;
  2699. struct drm_device *dev;
  2700. struct sde_kms *sde_kms;
  2701. struct sde_splash_display *splash_display;
  2702. bool cont_splash_enabled = false, apply_cp_prop = false;
  2703. size_t i;
  2704. if (!crtc) {
  2705. SDE_ERROR("invalid crtc\n");
  2706. return;
  2707. }
  2708. if (!crtc->state->enable) {
  2709. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2710. crtc->base.id, crtc->state->enable);
  2711. return;
  2712. }
  2713. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2714. SDE_ERROR("power resource is not enabled\n");
  2715. return;
  2716. }
  2717. sde_kms = _sde_crtc_get_kms(crtc);
  2718. if (!sde_kms)
  2719. return;
  2720. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2721. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2722. sde_crtc = to_sde_crtc(crtc);
  2723. dev = crtc->dev;
  2724. if (!sde_crtc->num_mixers) {
  2725. _sde_crtc_setup_mixers(crtc);
  2726. _sde_crtc_setup_is_ppsplit(crtc->state);
  2727. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2728. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2729. }
  2730. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2731. if (encoder->crtc != crtc)
  2732. continue;
  2733. /* encoder will trigger pending mask now */
  2734. sde_encoder_trigger_kickoff_pending(encoder);
  2735. }
  2736. /* update performance setting */
  2737. sde_core_perf_crtc_update(crtc, 1, false);
  2738. /*
  2739. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2740. * it means we are trying to flush a CRTC whose state is disabled:
  2741. * nothing else needs to be done.
  2742. */
  2743. if (unlikely(!sde_crtc->num_mixers))
  2744. goto end;
  2745. _sde_crtc_blend_setup(crtc, old_state, true);
  2746. _sde_crtc_dest_scaler_setup(crtc);
  2747. /*
  2748. * Since CP properties use AXI buffer to program the
  2749. * HW, check if context bank is in attached state,
  2750. * apply color processing properties only if
  2751. * smmu state is attached,
  2752. */
  2753. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2754. splash_display = &sde_kms->splash_data.splash_display[i];
  2755. if (splash_display->cont_splash_enabled &&
  2756. splash_display->encoder &&
  2757. crtc == splash_display->encoder->crtc)
  2758. cont_splash_enabled = true;
  2759. }
  2760. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2761. true : sde_crtc->enabled;
  2762. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2763. (cont_splash_enabled || apply_cp_prop))
  2764. sde_cp_crtc_apply_properties(crtc);
  2765. /*
  2766. * PP_DONE irq is only used by command mode for now.
  2767. * It is better to request pending before FLUSH and START trigger
  2768. * to make sure no pp_done irq missed.
  2769. * This is safe because no pp_done will happen before SW trigger
  2770. * in command mode.
  2771. */
  2772. end:
  2773. SDE_ATRACE_END("crtc_atomic_begin");
  2774. }
  2775. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2776. struct drm_crtc_state *old_crtc_state)
  2777. {
  2778. struct drm_encoder *encoder;
  2779. struct sde_crtc *sde_crtc;
  2780. struct drm_device *dev;
  2781. struct drm_plane *plane;
  2782. struct msm_drm_private *priv;
  2783. struct sde_crtc_state *cstate;
  2784. struct sde_kms *sde_kms;
  2785. int i;
  2786. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2787. SDE_ERROR("invalid crtc\n");
  2788. return;
  2789. }
  2790. if (!crtc->state->enable) {
  2791. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2792. crtc->base.id, crtc->state->enable);
  2793. return;
  2794. }
  2795. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2796. SDE_ERROR("power resource is not enabled\n");
  2797. return;
  2798. }
  2799. sde_kms = _sde_crtc_get_kms(crtc);
  2800. if (!sde_kms) {
  2801. SDE_ERROR("invalid kms\n");
  2802. return;
  2803. }
  2804. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2805. sde_crtc = to_sde_crtc(crtc);
  2806. cstate = to_sde_crtc_state(crtc->state);
  2807. dev = crtc->dev;
  2808. priv = dev->dev_private;
  2809. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2810. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2811. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2812. false);
  2813. else
  2814. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2815. /*
  2816. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2817. * it means we are trying to flush a CRTC whose state is disabled:
  2818. * nothing else needs to be done.
  2819. */
  2820. if (unlikely(!sde_crtc->num_mixers))
  2821. return;
  2822. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2823. /*
  2824. * For planes without commit update, drm framework will not add
  2825. * those planes to current state since hardware update is not
  2826. * required. However, if those planes were power collapsed since
  2827. * last commit cycle, driver has to restore the hardware state
  2828. * of those planes explicitly here prior to plane flush.
  2829. * Also use this iteration to see if any plane requires cache,
  2830. * so during the perf update driver can activate/deactivate
  2831. * the cache accordingly.
  2832. */
  2833. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2834. sde_crtc->new_perf.llcc_active[i] = false;
  2835. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2836. sde_plane_restore(plane);
  2837. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2838. if (sde_plane_is_cache_required(plane, i))
  2839. sde_crtc->new_perf.llcc_active[i] = true;
  2840. }
  2841. }
  2842. sde_core_perf_crtc_update_llcc(crtc);
  2843. /* wait for acquire fences before anything else is done */
  2844. _sde_crtc_wait_for_fences(crtc);
  2845. if (!cstate->rsc_update) {
  2846. drm_for_each_encoder_mask(encoder, dev,
  2847. crtc->state->encoder_mask) {
  2848. cstate->rsc_client =
  2849. sde_encoder_get_rsc_client(encoder);
  2850. }
  2851. cstate->rsc_update = true;
  2852. }
  2853. /*
  2854. * Final plane updates: Give each plane a chance to complete all
  2855. * required writes/flushing before crtc's "flush
  2856. * everything" call below.
  2857. */
  2858. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2859. if (sde_kms->smmu_state.transition_error)
  2860. sde_plane_set_error(plane, true);
  2861. sde_plane_flush(plane);
  2862. }
  2863. /* Kickoff will be scheduled by outer layer */
  2864. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2865. }
  2866. /**
  2867. * sde_crtc_destroy_state - state destroy hook
  2868. * @crtc: drm CRTC
  2869. * @state: CRTC state object to release
  2870. */
  2871. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2872. struct drm_crtc_state *state)
  2873. {
  2874. struct sde_crtc *sde_crtc;
  2875. struct sde_crtc_state *cstate;
  2876. struct drm_encoder *enc;
  2877. struct sde_kms *sde_kms;
  2878. if (!crtc || !state) {
  2879. SDE_ERROR("invalid argument(s)\n");
  2880. return;
  2881. }
  2882. sde_crtc = to_sde_crtc(crtc);
  2883. cstate = to_sde_crtc_state(state);
  2884. sde_kms = _sde_crtc_get_kms(crtc);
  2885. if (!sde_kms) {
  2886. SDE_ERROR("invalid sde_kms\n");
  2887. return;
  2888. }
  2889. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2890. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2891. sde_rm_release(&sde_kms->rm, enc, true);
  2892. __drm_atomic_helper_crtc_destroy_state(state);
  2893. /* destroy value helper */
  2894. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2895. &cstate->property_state);
  2896. }
  2897. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2898. {
  2899. struct sde_crtc *sde_crtc;
  2900. int i;
  2901. if (!crtc) {
  2902. SDE_ERROR("invalid argument\n");
  2903. return -EINVAL;
  2904. }
  2905. sde_crtc = to_sde_crtc(crtc);
  2906. if (!atomic_read(&sde_crtc->frame_pending)) {
  2907. SDE_DEBUG("no frames pending\n");
  2908. return 0;
  2909. }
  2910. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2911. /*
  2912. * flush all the event thread work to make sure all the
  2913. * FRAME_EVENTS from encoder are propagated to crtc
  2914. */
  2915. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2916. if (list_empty(&sde_crtc->frame_events[i].list))
  2917. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2918. }
  2919. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2920. return 0;
  2921. }
  2922. /**
  2923. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2924. * @crtc: Pointer to crtc structure
  2925. */
  2926. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2927. {
  2928. struct drm_plane *plane;
  2929. struct drm_plane_state *state;
  2930. struct sde_crtc *sde_crtc;
  2931. struct sde_crtc_mixer *mixer;
  2932. struct sde_hw_ctl *ctl;
  2933. if (!crtc)
  2934. return;
  2935. sde_crtc = to_sde_crtc(crtc);
  2936. mixer = sde_crtc->mixers;
  2937. if (!mixer)
  2938. return;
  2939. ctl = mixer->hw_ctl;
  2940. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2941. state = plane->state;
  2942. if (!state)
  2943. continue;
  2944. /* clear plane flush bitmask */
  2945. sde_plane_ctl_flush(plane, ctl, false);
  2946. }
  2947. }
  2948. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2949. struct drm_crtc_state *old_state)
  2950. {
  2951. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2952. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  2953. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2954. struct msm_drm_private *priv;
  2955. struct msm_drm_thread *event_thread;
  2956. int idle_time = 0;
  2957. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2958. return;
  2959. priv = sde_kms->dev->dev_private;
  2960. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2961. if (!idle_time ||
  2962. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2963. MSM_DISPLAY_VIDEO_MODE) ||
  2964. (crtc->index >= ARRAY_SIZE(priv->event_thread)))
  2965. return;
  2966. /* schedule the idle notify delayed work */
  2967. event_thread = &priv->event_thread[crtc->index];
  2968. kthread_mod_delayed_work(&event_thread->worker,
  2969. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  2970. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2971. }
  2972. /**
  2973. * sde_crtc_reset_hw - attempt hardware reset on errors
  2974. * @crtc: Pointer to DRM crtc instance
  2975. * @old_state: Pointer to crtc state for previous commit
  2976. * @recovery_events: Whether or not recovery events are enabled
  2977. * Returns: Zero if current commit should still be attempted
  2978. */
  2979. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2980. bool recovery_events)
  2981. {
  2982. struct drm_plane *plane_halt[MAX_PLANES];
  2983. struct drm_plane *plane;
  2984. struct drm_encoder *encoder;
  2985. struct sde_crtc *sde_crtc;
  2986. struct sde_crtc_state *cstate;
  2987. struct sde_hw_ctl *ctl;
  2988. signed int i, plane_count;
  2989. int rc;
  2990. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2991. return -EINVAL;
  2992. sde_crtc = to_sde_crtc(crtc);
  2993. cstate = to_sde_crtc_state(crtc->state);
  2994. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2995. /* optionally generate a panic instead of performing a h/w reset */
  2996. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2997. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2998. ctl = sde_crtc->mixers[i].hw_ctl;
  2999. if (!ctl || !ctl->ops.reset)
  3000. continue;
  3001. rc = ctl->ops.reset(ctl);
  3002. if (rc) {
  3003. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3004. crtc->base.id, ctl->idx - CTL_0);
  3005. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3006. SDE_EVTLOG_ERROR);
  3007. break;
  3008. }
  3009. }
  3010. /* Early out if simple ctl reset succeeded */
  3011. if (i == sde_crtc->num_ctls)
  3012. return 0;
  3013. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3014. /* force all components in the system into reset at the same time */
  3015. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3016. ctl = sde_crtc->mixers[i].hw_ctl;
  3017. if (!ctl || !ctl->ops.hard_reset)
  3018. continue;
  3019. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3020. ctl->ops.hard_reset(ctl, true);
  3021. }
  3022. plane_count = 0;
  3023. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3024. if (plane_count >= ARRAY_SIZE(plane_halt))
  3025. break;
  3026. plane_halt[plane_count++] = plane;
  3027. sde_plane_halt_requests(plane, true);
  3028. sde_plane_set_revalidate(plane, true);
  3029. }
  3030. /* provide safe "border color only" commit configuration for later */
  3031. _sde_crtc_remove_pipe_flush(crtc);
  3032. _sde_crtc_blend_setup(crtc, old_state, false);
  3033. /* take h/w components out of reset */
  3034. for (i = plane_count - 1; i >= 0; --i)
  3035. sde_plane_halt_requests(plane_halt[i], false);
  3036. /* attempt to poll for start of frame cycle before reset release */
  3037. list_for_each_entry(encoder,
  3038. &crtc->dev->mode_config.encoder_list, head) {
  3039. if (encoder->crtc != crtc)
  3040. continue;
  3041. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3042. sde_encoder_poll_line_counts(encoder);
  3043. }
  3044. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3045. ctl = sde_crtc->mixers[i].hw_ctl;
  3046. if (!ctl || !ctl->ops.hard_reset)
  3047. continue;
  3048. ctl->ops.hard_reset(ctl, false);
  3049. }
  3050. list_for_each_entry(encoder,
  3051. &crtc->dev->mode_config.encoder_list, head) {
  3052. if (encoder->crtc != crtc)
  3053. continue;
  3054. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3055. sde_encoder_kickoff(encoder, false);
  3056. }
  3057. /* panic the device if VBIF is not in good state */
  3058. return !recovery_events ? 0 : -EAGAIN;
  3059. }
  3060. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3061. struct drm_crtc_state *old_state)
  3062. {
  3063. struct drm_encoder *encoder;
  3064. struct drm_device *dev;
  3065. struct sde_crtc *sde_crtc;
  3066. struct sde_kms *sde_kms;
  3067. struct sde_crtc_state *cstate;
  3068. bool is_error = false;
  3069. unsigned long flags;
  3070. enum sde_crtc_idle_pc_state idle_pc_state;
  3071. struct sde_encoder_kickoff_params params = { 0 };
  3072. if (!crtc) {
  3073. SDE_ERROR("invalid argument\n");
  3074. return;
  3075. }
  3076. dev = crtc->dev;
  3077. sde_crtc = to_sde_crtc(crtc);
  3078. sde_kms = _sde_crtc_get_kms(crtc);
  3079. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3080. SDE_ERROR("invalid argument\n");
  3081. return;
  3082. }
  3083. cstate = to_sde_crtc_state(crtc->state);
  3084. /*
  3085. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3086. * it means we are trying to start a CRTC whose state is disabled:
  3087. * nothing else needs to be done.
  3088. */
  3089. if (unlikely(!sde_crtc->num_mixers))
  3090. return;
  3091. SDE_ATRACE_BEGIN("crtc_commit");
  3092. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3093. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3094. if (encoder->crtc != crtc)
  3095. continue;
  3096. /*
  3097. * Encoder will flush/start now, unless it has a tx pending.
  3098. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3099. */
  3100. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3101. crtc->state);
  3102. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3103. sde_crtc->needs_hw_reset = true;
  3104. if (idle_pc_state != IDLE_PC_NONE)
  3105. sde_encoder_control_idle_pc(encoder,
  3106. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3107. }
  3108. /*
  3109. * Optionally attempt h/w recovery if any errors were detected while
  3110. * preparing for the kickoff
  3111. */
  3112. if (sde_crtc->needs_hw_reset) {
  3113. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3114. if (sde_crtc->frame_trigger_mode
  3115. != FRAME_DONE_WAIT_POSTED_START &&
  3116. sde_crtc_reset_hw(crtc, old_state,
  3117. params.recovery_events_enabled))
  3118. is_error = true;
  3119. sde_crtc->needs_hw_reset = false;
  3120. }
  3121. sde_crtc_calc_fps(sde_crtc);
  3122. SDE_ATRACE_BEGIN("flush_event_thread");
  3123. _sde_crtc_flush_event_thread(crtc);
  3124. SDE_ATRACE_END("flush_event_thread");
  3125. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3126. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3127. /* acquire bandwidth and other resources */
  3128. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3129. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3130. } else {
  3131. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3132. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3133. }
  3134. sde_crtc->play_count++;
  3135. sde_vbif_clear_errors(sde_kms);
  3136. if (is_error) {
  3137. _sde_crtc_remove_pipe_flush(crtc);
  3138. _sde_crtc_blend_setup(crtc, old_state, false);
  3139. }
  3140. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3141. if (encoder->crtc != crtc)
  3142. continue;
  3143. sde_encoder_kickoff(encoder, false);
  3144. }
  3145. /* store the event after frame trigger */
  3146. if (sde_crtc->event) {
  3147. WARN_ON(sde_crtc->event);
  3148. } else {
  3149. spin_lock_irqsave(&dev->event_lock, flags);
  3150. sde_crtc->event = crtc->state->event;
  3151. spin_unlock_irqrestore(&dev->event_lock, flags);
  3152. }
  3153. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3154. SDE_ATRACE_END("crtc_commit");
  3155. }
  3156. /**
  3157. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3158. * @sde_crtc: Pointer to sde crtc structure
  3159. * @enable: Whether to enable/disable vblanks
  3160. *
  3161. * @Return: error code
  3162. */
  3163. static int _sde_crtc_vblank_enable_no_lock(
  3164. struct sde_crtc *sde_crtc, bool enable)
  3165. {
  3166. struct drm_crtc *crtc;
  3167. struct drm_encoder *enc;
  3168. if (!sde_crtc) {
  3169. SDE_ERROR("invalid crtc\n");
  3170. return -EINVAL;
  3171. }
  3172. crtc = &sde_crtc->base;
  3173. if (enable) {
  3174. int ret;
  3175. /* drop lock since power crtc cb may try to re-acquire lock */
  3176. mutex_unlock(&sde_crtc->crtc_lock);
  3177. ret = pm_runtime_get_sync(crtc->dev->dev);
  3178. mutex_lock(&sde_crtc->crtc_lock);
  3179. if (ret < 0)
  3180. return ret;
  3181. drm_for_each_encoder_mask(enc, crtc->dev,
  3182. crtc->state->encoder_mask) {
  3183. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3184. sde_crtc->enabled);
  3185. sde_encoder_register_vblank_callback(enc,
  3186. sde_crtc_vblank_cb, (void *)crtc);
  3187. }
  3188. } else {
  3189. drm_for_each_encoder_mask(enc, crtc->dev,
  3190. crtc->state->encoder_mask) {
  3191. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3192. sde_crtc->enabled);
  3193. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3194. }
  3195. /* drop lock since power crtc cb may try to re-acquire lock */
  3196. mutex_unlock(&sde_crtc->crtc_lock);
  3197. pm_runtime_put_sync(crtc->dev->dev);
  3198. mutex_lock(&sde_crtc->crtc_lock);
  3199. }
  3200. return 0;
  3201. }
  3202. /**
  3203. * sde_crtc_duplicate_state - state duplicate hook
  3204. * @crtc: Pointer to drm crtc structure
  3205. * @Returns: Pointer to new drm_crtc_state structure
  3206. */
  3207. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3208. {
  3209. struct sde_crtc *sde_crtc;
  3210. struct sde_crtc_state *cstate, *old_cstate;
  3211. if (!crtc || !crtc->state) {
  3212. SDE_ERROR("invalid argument(s)\n");
  3213. return NULL;
  3214. }
  3215. sde_crtc = to_sde_crtc(crtc);
  3216. old_cstate = to_sde_crtc_state(crtc->state);
  3217. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3218. if (!cstate) {
  3219. SDE_ERROR("failed to allocate state\n");
  3220. return NULL;
  3221. }
  3222. /* duplicate value helper */
  3223. msm_property_duplicate_state(&sde_crtc->property_info,
  3224. old_cstate, cstate,
  3225. &cstate->property_state, cstate->property_values);
  3226. /* duplicate base helper */
  3227. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3228. return &cstate->base;
  3229. }
  3230. /**
  3231. * sde_crtc_reset - reset hook for CRTCs
  3232. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3233. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3234. * @crtc: Pointer to drm crtc structure
  3235. */
  3236. static void sde_crtc_reset(struct drm_crtc *crtc)
  3237. {
  3238. struct sde_crtc *sde_crtc;
  3239. struct sde_crtc_state *cstate;
  3240. if (!crtc) {
  3241. SDE_ERROR("invalid crtc\n");
  3242. return;
  3243. }
  3244. /* revert suspend actions, if necessary */
  3245. if (!sde_crtc_is_reset_required(crtc)) {
  3246. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3247. return;
  3248. }
  3249. /* remove previous state, if present */
  3250. if (crtc->state) {
  3251. sde_crtc_destroy_state(crtc, crtc->state);
  3252. crtc->state = 0;
  3253. }
  3254. sde_crtc = to_sde_crtc(crtc);
  3255. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3256. if (!cstate) {
  3257. SDE_ERROR("failed to allocate state\n");
  3258. return;
  3259. }
  3260. /* reset value helper */
  3261. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3262. &cstate->property_state,
  3263. cstate->property_values);
  3264. _sde_crtc_set_input_fence_timeout(cstate);
  3265. cstate->base.crtc = crtc;
  3266. crtc->state = &cstate->base;
  3267. }
  3268. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3269. {
  3270. struct drm_crtc *crtc = arg;
  3271. struct sde_crtc *sde_crtc;
  3272. struct sde_crtc_state *cstate;
  3273. struct drm_plane *plane;
  3274. struct drm_encoder *encoder;
  3275. u32 power_on;
  3276. unsigned long flags;
  3277. struct sde_crtc_irq_info *node = NULL;
  3278. int ret = 0;
  3279. struct drm_event event;
  3280. if (!crtc) {
  3281. SDE_ERROR("invalid crtc\n");
  3282. return;
  3283. }
  3284. sde_crtc = to_sde_crtc(crtc);
  3285. cstate = to_sde_crtc_state(crtc->state);
  3286. mutex_lock(&sde_crtc->crtc_lock);
  3287. SDE_EVT32(DRMID(crtc), event_type);
  3288. switch (event_type) {
  3289. case SDE_POWER_EVENT_POST_ENABLE:
  3290. /* restore encoder; crtc will be programmed during commit */
  3291. drm_for_each_encoder_mask(encoder, crtc->dev,
  3292. crtc->state->encoder_mask) {
  3293. sde_encoder_virt_restore(encoder);
  3294. }
  3295. /* restore UIDLE */
  3296. sde_core_perf_crtc_update_uidle(crtc, true);
  3297. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3298. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3299. ret = 0;
  3300. if (node->func)
  3301. ret = node->func(crtc, true, &node->irq);
  3302. if (ret)
  3303. SDE_ERROR("%s failed to enable event %x\n",
  3304. sde_crtc->name, node->event);
  3305. }
  3306. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3307. sde_cp_crtc_post_ipc(crtc);
  3308. break;
  3309. case SDE_POWER_EVENT_PRE_DISABLE:
  3310. drm_for_each_encoder_mask(encoder, crtc->dev,
  3311. crtc->state->encoder_mask) {
  3312. /*
  3313. * disable the vsync source after updating the
  3314. * rsc state. rsc state update might have vsync wait
  3315. * and vsync source must be disabled after it.
  3316. * It will avoid generating any vsync from this point
  3317. * till mode-2 entry. It is SW workaround for HW
  3318. * limitation and should not be removed without
  3319. * checking the updated design.
  3320. */
  3321. sde_encoder_control_te(encoder, false);
  3322. }
  3323. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3324. node = NULL;
  3325. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3326. ret = 0;
  3327. if (node->func)
  3328. ret = node->func(crtc, false, &node->irq);
  3329. if (ret)
  3330. SDE_ERROR("%s failed to disable event %x\n",
  3331. sde_crtc->name, node->event);
  3332. }
  3333. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3334. sde_cp_crtc_pre_ipc(crtc);
  3335. break;
  3336. case SDE_POWER_EVENT_POST_DISABLE:
  3337. /*
  3338. * set revalidate flag in planes, so it will be re-programmed
  3339. * in the next frame update
  3340. */
  3341. drm_atomic_crtc_for_each_plane(plane, crtc)
  3342. sde_plane_set_revalidate(plane, true);
  3343. sde_cp_crtc_suspend(crtc);
  3344. /* reconfigure everything on next frame update */
  3345. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3346. if (cstate->num_ds_enabled)
  3347. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3348. event.type = DRM_EVENT_SDE_POWER;
  3349. event.length = sizeof(power_on);
  3350. power_on = 0;
  3351. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3352. (u8 *)&power_on);
  3353. break;
  3354. default:
  3355. SDE_DEBUG("event:%d not handled\n", event_type);
  3356. break;
  3357. }
  3358. mutex_unlock(&sde_crtc->crtc_lock);
  3359. }
  3360. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3361. {
  3362. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3363. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3364. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3365. sde_crtc->num_mixers = 0;
  3366. sde_crtc->mixers_swapped = false;
  3367. /* disable clk & bw control until clk & bw properties are set */
  3368. cstate->bw_control = false;
  3369. cstate->bw_split_vote = false;
  3370. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3371. }
  3372. static void sde_crtc_disable(struct drm_crtc *crtc)
  3373. {
  3374. struct sde_kms *sde_kms;
  3375. struct sde_crtc *sde_crtc;
  3376. struct sde_crtc_state *cstate;
  3377. struct drm_encoder *encoder;
  3378. struct msm_drm_private *priv;
  3379. unsigned long flags;
  3380. struct sde_crtc_irq_info *node = NULL;
  3381. struct drm_event event;
  3382. u32 power_on;
  3383. bool in_cont_splash = false;
  3384. int ret, i;
  3385. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3386. SDE_ERROR("invalid crtc\n");
  3387. return;
  3388. }
  3389. sde_kms = _sde_crtc_get_kms(crtc);
  3390. if (!sde_kms) {
  3391. SDE_ERROR("invalid kms\n");
  3392. return;
  3393. }
  3394. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3395. SDE_ERROR("power resource is not enabled\n");
  3396. return;
  3397. }
  3398. sde_crtc = to_sde_crtc(crtc);
  3399. cstate = to_sde_crtc_state(crtc->state);
  3400. priv = crtc->dev->dev_private;
  3401. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3402. drm_crtc_vblank_off(crtc);
  3403. mutex_lock(&sde_crtc->crtc_lock);
  3404. SDE_EVT32_VERBOSE(DRMID(crtc));
  3405. /* update color processing on suspend */
  3406. event.type = DRM_EVENT_CRTC_POWER;
  3407. event.length = sizeof(u32);
  3408. sde_cp_crtc_suspend(crtc);
  3409. power_on = 0;
  3410. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3411. (u8 *)&power_on);
  3412. _sde_crtc_flush_event_thread(crtc);
  3413. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3414. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3415. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3416. crtc->state->active, crtc->state->enable);
  3417. sde_crtc->enabled = false;
  3418. /* Try to disable uidle */
  3419. sde_core_perf_crtc_update_uidle(crtc, false);
  3420. if (atomic_read(&sde_crtc->frame_pending)) {
  3421. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3422. atomic_read(&sde_crtc->frame_pending));
  3423. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3424. SDE_EVTLOG_FUNC_CASE2);
  3425. sde_core_perf_crtc_release_bw(crtc);
  3426. atomic_set(&sde_crtc->frame_pending, 0);
  3427. }
  3428. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3429. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3430. ret = 0;
  3431. if (node->func)
  3432. ret = node->func(crtc, false, &node->irq);
  3433. if (ret)
  3434. SDE_ERROR("%s failed to disable event %x\n",
  3435. sde_crtc->name, node->event);
  3436. }
  3437. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3438. drm_for_each_encoder_mask(encoder, crtc->dev,
  3439. crtc->state->encoder_mask) {
  3440. if (sde_encoder_in_cont_splash(encoder)) {
  3441. in_cont_splash = true;
  3442. break;
  3443. }
  3444. }
  3445. /* avoid clk/bw downvote if cont-splash is enabled */
  3446. if (!in_cont_splash)
  3447. sde_core_perf_crtc_update(crtc, 0, true);
  3448. drm_for_each_encoder_mask(encoder, crtc->dev,
  3449. crtc->state->encoder_mask) {
  3450. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3451. cstate->rsc_client = NULL;
  3452. cstate->rsc_update = false;
  3453. /*
  3454. * reset idle power-collapse to original state during suspend;
  3455. * user-mode will change the state on resume, if required
  3456. */
  3457. if (sde_kms->catalog->has_idle_pc)
  3458. sde_encoder_control_idle_pc(encoder, true);
  3459. }
  3460. if (sde_crtc->power_event) {
  3461. sde_power_handle_unregister_event(&priv->phandle,
  3462. sde_crtc->power_event);
  3463. sde_crtc->power_event = NULL;
  3464. }
  3465. /**
  3466. * All callbacks are unregistered and frame done waits are complete
  3467. * at this point. No buffers are accessed by hardware.
  3468. * reset the fence timeline if crtc will not be enabled for this commit
  3469. */
  3470. if (!crtc->state->active || !crtc->state->enable) {
  3471. sde_fence_signal(sde_crtc->output_fence,
  3472. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3473. for (i = 0; i < cstate->num_connectors; ++i)
  3474. sde_connector_commit_reset(cstate->connectors[i],
  3475. ktime_get());
  3476. }
  3477. _sde_crtc_reset(crtc);
  3478. mutex_unlock(&sde_crtc->crtc_lock);
  3479. }
  3480. static void sde_crtc_enable(struct drm_crtc *crtc,
  3481. struct drm_crtc_state *old_crtc_state)
  3482. {
  3483. struct sde_crtc *sde_crtc;
  3484. struct drm_encoder *encoder;
  3485. struct msm_drm_private *priv;
  3486. unsigned long flags;
  3487. struct sde_crtc_irq_info *node = NULL;
  3488. struct drm_event event;
  3489. u32 power_on;
  3490. int ret, i;
  3491. struct sde_crtc_state *cstate;
  3492. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3493. SDE_ERROR("invalid crtc\n");
  3494. return;
  3495. }
  3496. priv = crtc->dev->dev_private;
  3497. cstate = to_sde_crtc_state(crtc->state);
  3498. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3499. SDE_ERROR("power resource is not enabled\n");
  3500. return;
  3501. }
  3502. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3503. SDE_EVT32_VERBOSE(DRMID(crtc));
  3504. sde_crtc = to_sde_crtc(crtc);
  3505. /*
  3506. * Avoid drm_crtc_vblank_on during seamless DMS case
  3507. * when CRTC is already in enabled state
  3508. */
  3509. if (!sde_crtc->enabled)
  3510. drm_crtc_vblank_on(crtc);
  3511. mutex_lock(&sde_crtc->crtc_lock);
  3512. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3513. /*
  3514. * Try to enable uidle (if possible), we do this before the call
  3515. * to return early during seamless dms mode, so any fps
  3516. * change is also consider to enable/disable UIDLE
  3517. */
  3518. sde_core_perf_crtc_update_uidle(crtc, true);
  3519. /* return early if crtc is already enabled, do this after UIDLE check */
  3520. if (sde_crtc->enabled) {
  3521. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3522. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3523. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3524. sde_crtc->name);
  3525. else
  3526. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3527. mutex_unlock(&sde_crtc->crtc_lock);
  3528. return;
  3529. }
  3530. drm_for_each_encoder_mask(encoder, crtc->dev,
  3531. crtc->state->encoder_mask) {
  3532. sde_encoder_register_frame_event_callback(encoder,
  3533. sde_crtc_frame_event_cb, crtc);
  3534. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3535. sde_encoder_check_curr_mode(encoder,
  3536. MSM_DISPLAY_VIDEO_MODE));
  3537. }
  3538. sde_crtc->enabled = true;
  3539. /* update color processing on resume */
  3540. event.type = DRM_EVENT_CRTC_POWER;
  3541. event.length = sizeof(u32);
  3542. sde_cp_crtc_resume(crtc);
  3543. power_on = 1;
  3544. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3545. (u8 *)&power_on);
  3546. mutex_unlock(&sde_crtc->crtc_lock);
  3547. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3548. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3549. ret = 0;
  3550. if (node->func)
  3551. ret = node->func(crtc, true, &node->irq);
  3552. if (ret)
  3553. SDE_ERROR("%s failed to enable event %x\n",
  3554. sde_crtc->name, node->event);
  3555. }
  3556. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3557. sde_crtc->power_event = sde_power_handle_register_event(
  3558. &priv->phandle,
  3559. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3560. SDE_POWER_EVENT_PRE_DISABLE,
  3561. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3562. /* Enable ESD thread */
  3563. for (i = 0; i < cstate->num_connectors; i++)
  3564. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3565. }
  3566. /* no input validation - caller API has all the checks */
  3567. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3568. struct plane_state pstates[], int cnt)
  3569. {
  3570. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3571. struct drm_display_mode *mode = &state->adjusted_mode;
  3572. const struct drm_plane_state *pstate;
  3573. struct sde_plane_state *sde_pstate;
  3574. int rc = 0, i;
  3575. /* Check dim layer rect bounds and stage */
  3576. for (i = 0; i < cstate->num_dim_layers; i++) {
  3577. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3578. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3579. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3580. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3581. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3582. (!cstate->dim_layer[i].rect.w) ||
  3583. (!cstate->dim_layer[i].rect.h)) {
  3584. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3585. cstate->dim_layer[i].rect.x,
  3586. cstate->dim_layer[i].rect.y,
  3587. cstate->dim_layer[i].rect.w,
  3588. cstate->dim_layer[i].rect.h,
  3589. cstate->dim_layer[i].stage);
  3590. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3591. mode->vdisplay);
  3592. rc = -E2BIG;
  3593. goto end;
  3594. }
  3595. }
  3596. /* log all src and excl_rect, useful for debugging */
  3597. for (i = 0; i < cnt; i++) {
  3598. pstate = pstates[i].drm_pstate;
  3599. sde_pstate = to_sde_plane_state(pstate);
  3600. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3601. pstate->plane->base.id, pstates[i].stage,
  3602. pstate->crtc_x, pstate->crtc_y,
  3603. pstate->crtc_w, pstate->crtc_h,
  3604. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3605. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3606. }
  3607. end:
  3608. return rc;
  3609. }
  3610. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3611. struct drm_crtc_state *state, struct plane_state pstates[],
  3612. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3613. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3614. {
  3615. struct drm_plane *plane;
  3616. int i;
  3617. if (secure == SDE_DRM_SEC_ONLY) {
  3618. /*
  3619. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3620. * - fb_sec_dir is for secure camera preview and
  3621. * secure display use case
  3622. * - fb_sec is for secure video playback
  3623. * - fb_ns is for normal non secure use cases
  3624. */
  3625. if (fb_ns || fb_sec) {
  3626. SDE_ERROR(
  3627. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3628. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3629. return -EINVAL;
  3630. }
  3631. /*
  3632. * - only one blending stage is allowed in sec_crtc
  3633. * - validate if pipe is allowed for sec-ui updates
  3634. */
  3635. for (i = 1; i < cnt; i++) {
  3636. if (!pstates[i].drm_pstate
  3637. || !pstates[i].drm_pstate->plane) {
  3638. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3639. DRMID(crtc), i);
  3640. return -EINVAL;
  3641. }
  3642. plane = pstates[i].drm_pstate->plane;
  3643. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3644. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3645. DRMID(crtc), plane->base.id);
  3646. return -EINVAL;
  3647. } else if (pstates[i].stage != pstates[i-1].stage) {
  3648. SDE_ERROR(
  3649. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3650. DRMID(crtc), i, pstates[i].stage,
  3651. i-1, pstates[i-1].stage);
  3652. return -EINVAL;
  3653. }
  3654. }
  3655. /* check if all the dim_layers are in the same stage */
  3656. for (i = 1; i < cstate->num_dim_layers; i++) {
  3657. if (cstate->dim_layer[i].stage !=
  3658. cstate->dim_layer[i-1].stage) {
  3659. SDE_ERROR(
  3660. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3661. DRMID(crtc),
  3662. i, cstate->dim_layer[i].stage,
  3663. i-1, cstate->dim_layer[i-1].stage);
  3664. return -EINVAL;
  3665. }
  3666. }
  3667. /*
  3668. * if secure-ui supported blendstage is specified,
  3669. * - fail empty commit
  3670. * - validate dim_layer or plane is staged in the supported
  3671. * blendstage
  3672. */
  3673. if (sde_kms->catalog->sui_supported_blendstage) {
  3674. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3675. cstate->dim_layer[0].stage;
  3676. if (!sde_kms->catalog->has_base_layer)
  3677. sec_stage -= SDE_STAGE_0;
  3678. if ((!cnt && !cstate->num_dim_layers) ||
  3679. (sde_kms->catalog->sui_supported_blendstage
  3680. != sec_stage)) {
  3681. SDE_ERROR(
  3682. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3683. DRMID(crtc), cnt,
  3684. cstate->num_dim_layers, sec_stage);
  3685. return -EINVAL;
  3686. }
  3687. }
  3688. }
  3689. return 0;
  3690. }
  3691. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3692. struct drm_crtc_state *state, int fb_sec_dir)
  3693. {
  3694. struct drm_encoder *encoder;
  3695. int encoder_cnt = 0;
  3696. if (fb_sec_dir) {
  3697. drm_for_each_encoder_mask(encoder, crtc->dev,
  3698. state->encoder_mask)
  3699. encoder_cnt++;
  3700. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3701. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3702. DRMID(crtc), encoder_cnt);
  3703. return -EINVAL;
  3704. }
  3705. }
  3706. return 0;
  3707. }
  3708. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3709. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3710. int fb_ns, int fb_sec, int fb_sec_dir)
  3711. {
  3712. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3713. struct drm_encoder *encoder;
  3714. int is_video_mode = false;
  3715. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3716. if (sde_encoder_is_dsi_display(encoder))
  3717. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3718. MSM_DISPLAY_VIDEO_MODE);
  3719. }
  3720. /*
  3721. * Secure display to secure camera needs without direct
  3722. * transition is currently not allowed
  3723. */
  3724. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3725. smmu_state->state != ATTACHED &&
  3726. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3727. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3728. smmu_state->state, smmu_state->secure_level,
  3729. secure);
  3730. goto sec_err;
  3731. }
  3732. /*
  3733. * In video mode check for null commit before transition
  3734. * from secure to non secure and vice versa
  3735. */
  3736. if (is_video_mode && smmu_state &&
  3737. state->plane_mask && crtc->state->plane_mask &&
  3738. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3739. (secure == SDE_DRM_SEC_ONLY))) ||
  3740. (fb_ns && ((smmu_state->state == DETACHED) ||
  3741. (smmu_state->state == DETACH_ALL_REQ))) ||
  3742. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3743. (smmu_state->state == DETACH_SEC_REQ)) &&
  3744. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3745. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3746. smmu_state->state, smmu_state->secure_level,
  3747. secure, crtc->state->plane_mask, state->plane_mask);
  3748. goto sec_err;
  3749. }
  3750. return 0;
  3751. sec_err:
  3752. SDE_ERROR(
  3753. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3754. DRMID(crtc), secure, smmu_state->state,
  3755. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3756. return -EINVAL;
  3757. }
  3758. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3759. struct drm_crtc_state *state, uint32_t fb_sec)
  3760. {
  3761. bool conn_secure = false, is_wb = false;
  3762. struct drm_connector *conn;
  3763. struct drm_connector_state *conn_state;
  3764. int i;
  3765. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3766. if (conn_state && conn_state->crtc == crtc) {
  3767. if (conn->connector_type ==
  3768. DRM_MODE_CONNECTOR_VIRTUAL)
  3769. is_wb = true;
  3770. if (sde_connector_get_property(conn_state,
  3771. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3772. SDE_DRM_FB_SEC)
  3773. conn_secure = true;
  3774. }
  3775. }
  3776. /*
  3777. * If any input buffers are secure for wb,
  3778. * the output buffer must also be secure.
  3779. */
  3780. if (is_wb && fb_sec && !conn_secure) {
  3781. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3782. DRMID(crtc), fb_sec, conn_secure);
  3783. return -EINVAL;
  3784. }
  3785. return 0;
  3786. }
  3787. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3788. struct drm_crtc_state *state, struct plane_state pstates[],
  3789. int cnt)
  3790. {
  3791. struct sde_crtc_state *cstate;
  3792. struct sde_kms *sde_kms;
  3793. uint32_t secure;
  3794. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3795. int rc;
  3796. if (!crtc || !state) {
  3797. SDE_ERROR("invalid arguments\n");
  3798. return -EINVAL;
  3799. }
  3800. sde_kms = _sde_crtc_get_kms(crtc);
  3801. if (!sde_kms || !sde_kms->catalog) {
  3802. SDE_ERROR("invalid kms\n");
  3803. return -EINVAL;
  3804. }
  3805. cstate = to_sde_crtc_state(state);
  3806. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3807. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3808. &fb_sec, &fb_sec_dir);
  3809. if (rc)
  3810. return rc;
  3811. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3812. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3813. if (rc)
  3814. return rc;
  3815. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3816. if (rc)
  3817. return rc;
  3818. /*
  3819. * secure_crtc is not allowed in a shared toppolgy
  3820. * across different encoders.
  3821. */
  3822. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3823. if (rc)
  3824. return rc;
  3825. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3826. secure, fb_ns, fb_sec, fb_sec_dir);
  3827. if (rc)
  3828. return rc;
  3829. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3830. return 0;
  3831. }
  3832. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3833. struct drm_crtc_state *state,
  3834. struct drm_display_mode *mode,
  3835. struct plane_state *pstates,
  3836. struct drm_plane *plane,
  3837. struct sde_multirect_plane_states *multirect_plane,
  3838. int *cnt)
  3839. {
  3840. struct sde_crtc *sde_crtc;
  3841. struct sde_crtc_state *cstate;
  3842. const struct drm_plane_state *pstate;
  3843. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3844. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3845. int inc_sde_stage = 0;
  3846. struct sde_kms *kms;
  3847. sde_crtc = to_sde_crtc(crtc);
  3848. cstate = to_sde_crtc_state(state);
  3849. kms = _sde_crtc_get_kms(crtc);
  3850. if (!kms || !kms->catalog) {
  3851. SDE_ERROR("invalid kms\n");
  3852. return -EINVAL;
  3853. }
  3854. memset(pipe_staged, 0, sizeof(pipe_staged));
  3855. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3856. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3857. if (cstate->num_ds_enabled)
  3858. mixer_width = mixer_width * cstate->num_ds_enabled;
  3859. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3860. if (IS_ERR_OR_NULL(pstate)) {
  3861. rc = PTR_ERR(pstate);
  3862. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3863. sde_crtc->name, plane->base.id, rc);
  3864. return rc;
  3865. }
  3866. if (*cnt >= SDE_PSTATES_MAX)
  3867. continue;
  3868. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3869. pstates[*cnt].drm_pstate = pstate;
  3870. pstates[*cnt].stage = sde_plane_get_property(
  3871. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3872. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3873. if (!kms->catalog->has_base_layer)
  3874. inc_sde_stage = SDE_STAGE_0;
  3875. /* check dim layer stage with every plane */
  3876. for (i = 0; i < cstate->num_dim_layers; i++) {
  3877. if (cstate->dim_layer[i].stage ==
  3878. (pstates[*cnt].stage + inc_sde_stage)) {
  3879. SDE_ERROR(
  3880. "plane:%d/dim_layer:%i-same stage:%d\n",
  3881. plane->base.id, i,
  3882. cstate->dim_layer[i].stage);
  3883. return -EINVAL;
  3884. }
  3885. }
  3886. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3887. multirect_plane[multirect_count].r0 =
  3888. pipe_staged[pstates[*cnt].pipe_id];
  3889. multirect_plane[multirect_count].r1 = pstate;
  3890. multirect_count++;
  3891. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3892. } else {
  3893. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3894. }
  3895. (*cnt)++;
  3896. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3897. mode->vdisplay) ||
  3898. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3899. mode->hdisplay)) {
  3900. SDE_ERROR("invalid vertical/horizontal destination\n");
  3901. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3902. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3903. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3904. return -E2BIG;
  3905. }
  3906. if (cstate->num_ds_enabled &&
  3907. ((pstate->crtc_h > mixer_height) ||
  3908. (pstate->crtc_w > mixer_width))) {
  3909. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3910. pstate->crtc_w, pstate->crtc_h,
  3911. mixer_width, mixer_height);
  3912. return -E2BIG;
  3913. }
  3914. }
  3915. for (i = 1; i < SSPP_MAX; i++) {
  3916. if (pipe_staged[i]) {
  3917. sde_plane_clear_multirect(pipe_staged[i]);
  3918. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3919. struct sde_plane_state *psde_state;
  3920. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3921. pipe_staged[i]->plane->base.id);
  3922. psde_state = to_sde_plane_state(
  3923. pipe_staged[i]);
  3924. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3925. }
  3926. }
  3927. }
  3928. for (i = 0; i < multirect_count; i++) {
  3929. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3930. SDE_ERROR(
  3931. "multirect validation failed for planes (%d - %d)\n",
  3932. multirect_plane[i].r0->plane->base.id,
  3933. multirect_plane[i].r1->plane->base.id);
  3934. return -EINVAL;
  3935. }
  3936. }
  3937. return rc;
  3938. }
  3939. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3940. struct sde_crtc *sde_crtc,
  3941. struct plane_state *pstates,
  3942. struct sde_crtc_state *cstate,
  3943. struct drm_display_mode *mode,
  3944. int cnt)
  3945. {
  3946. int rc = 0, i, z_pos;
  3947. u32 zpos_cnt = 0;
  3948. struct drm_crtc *crtc;
  3949. struct sde_kms *kms;
  3950. enum sde_layout layout;
  3951. crtc = &sde_crtc->base;
  3952. kms = _sde_crtc_get_kms(crtc);
  3953. if (!kms || !kms->catalog) {
  3954. SDE_ERROR("Invalid kms\n");
  3955. return -EINVAL;
  3956. }
  3957. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3958. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3959. if (rc)
  3960. return rc;
  3961. if (!sde_is_custom_client()) {
  3962. int stage_old = pstates[0].stage;
  3963. z_pos = 0;
  3964. for (i = 0; i < cnt; i++) {
  3965. if (stage_old != pstates[i].stage)
  3966. ++z_pos;
  3967. stage_old = pstates[i].stage;
  3968. pstates[i].stage = z_pos;
  3969. }
  3970. }
  3971. z_pos = -1;
  3972. layout = SDE_LAYOUT_NONE;
  3973. for (i = 0; i < cnt; i++) {
  3974. /* reset counts at every new blend stage */
  3975. if (pstates[i].stage != z_pos ||
  3976. pstates[i].sde_pstate->layout != layout) {
  3977. zpos_cnt = 0;
  3978. z_pos = pstates[i].stage;
  3979. layout = pstates[i].sde_pstate->layout;
  3980. }
  3981. /* verify z_pos setting before using it */
  3982. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3983. SDE_ERROR("> %d plane stages assigned\n",
  3984. SDE_STAGE_MAX - SDE_STAGE_0);
  3985. return -EINVAL;
  3986. } else if (zpos_cnt == 2) {
  3987. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3988. return -EINVAL;
  3989. } else {
  3990. zpos_cnt++;
  3991. }
  3992. if (!kms->catalog->has_base_layer)
  3993. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3994. else
  3995. pstates[i].sde_pstate->stage = z_pos;
  3996. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  3997. z_pos);
  3998. }
  3999. return rc;
  4000. }
  4001. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4002. struct drm_crtc_state *state,
  4003. struct plane_state *pstates,
  4004. struct sde_multirect_plane_states *multirect_plane)
  4005. {
  4006. struct sde_crtc *sde_crtc;
  4007. struct sde_crtc_state *cstate;
  4008. struct sde_kms *kms;
  4009. struct drm_plane *plane = NULL;
  4010. struct drm_display_mode *mode;
  4011. int rc = 0, cnt = 0;
  4012. kms = _sde_crtc_get_kms(crtc);
  4013. if (!kms || !kms->catalog) {
  4014. SDE_ERROR("invalid parameters\n");
  4015. return -EINVAL;
  4016. }
  4017. sde_crtc = to_sde_crtc(crtc);
  4018. cstate = to_sde_crtc_state(state);
  4019. mode = &state->adjusted_mode;
  4020. /* get plane state for all drm planes associated with crtc state */
  4021. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4022. plane, multirect_plane, &cnt);
  4023. if (rc)
  4024. return rc;
  4025. /* assign mixer stages based on sorted zpos property */
  4026. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4027. if (rc)
  4028. return rc;
  4029. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4030. if (rc)
  4031. return rc;
  4032. /*
  4033. * validate and set source split:
  4034. * use pstates sorted by stage to check planes on same stage
  4035. * we assume that all pipes are in source split so its valid to compare
  4036. * without taking into account left/right mixer placement
  4037. */
  4038. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4039. if (rc)
  4040. return rc;
  4041. return 0;
  4042. }
  4043. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4044. struct drm_crtc_state *crtc_state)
  4045. {
  4046. struct sde_kms *kms;
  4047. struct drm_plane *plane;
  4048. struct drm_plane_state *plane_state;
  4049. struct sde_plane_state *pstate;
  4050. int layout_split;
  4051. kms = _sde_crtc_get_kms(crtc);
  4052. if (!kms || !kms->catalog) {
  4053. SDE_ERROR("invalid parameters\n");
  4054. return -EINVAL;
  4055. }
  4056. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4057. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4058. return 0;
  4059. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4060. plane_state = drm_atomic_get_existing_plane_state(
  4061. crtc_state->state, plane);
  4062. if (!plane_state)
  4063. continue;
  4064. pstate = to_sde_plane_state(plane_state);
  4065. layout_split = crtc_state->mode.hdisplay >> 1;
  4066. if (plane_state->crtc_x >= layout_split) {
  4067. plane_state->crtc_x -= layout_split;
  4068. pstate->layout_offset = layout_split;
  4069. pstate->layout = SDE_LAYOUT_RIGHT;
  4070. } else {
  4071. pstate->layout_offset = -1;
  4072. pstate->layout = SDE_LAYOUT_LEFT;
  4073. }
  4074. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4075. DRMID(plane), plane_state->crtc_x,
  4076. pstate->layout);
  4077. /* check layout boundary */
  4078. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4079. plane_state->crtc_w, layout_split)) {
  4080. SDE_ERROR("invalid horizontal destination\n");
  4081. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4082. plane_state->crtc_x,
  4083. plane_state->crtc_w,
  4084. layout_split, pstate->layout);
  4085. return -E2BIG;
  4086. }
  4087. }
  4088. return 0;
  4089. }
  4090. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4091. struct drm_crtc_state *state)
  4092. {
  4093. struct drm_device *dev;
  4094. struct sde_crtc *sde_crtc;
  4095. struct plane_state *pstates = NULL;
  4096. struct sde_crtc_state *cstate;
  4097. struct drm_display_mode *mode;
  4098. int rc = 0;
  4099. struct sde_multirect_plane_states *multirect_plane = NULL;
  4100. struct drm_connector *conn;
  4101. struct drm_connector_list_iter conn_iter;
  4102. if (!crtc) {
  4103. SDE_ERROR("invalid crtc\n");
  4104. return -EINVAL;
  4105. }
  4106. dev = crtc->dev;
  4107. sde_crtc = to_sde_crtc(crtc);
  4108. cstate = to_sde_crtc_state(state);
  4109. if (!state->enable || !state->active) {
  4110. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4111. crtc->base.id, state->enable, state->active);
  4112. goto end;
  4113. }
  4114. pstates = kcalloc(SDE_PSTATES_MAX,
  4115. sizeof(struct plane_state), GFP_KERNEL);
  4116. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4117. sizeof(struct sde_multirect_plane_states),
  4118. GFP_KERNEL);
  4119. if (!pstates || !multirect_plane) {
  4120. rc = -ENOMEM;
  4121. goto end;
  4122. }
  4123. mode = &state->adjusted_mode;
  4124. SDE_DEBUG("%s: check", sde_crtc->name);
  4125. /* force a full mode set if active state changed */
  4126. if (state->active_changed)
  4127. state->mode_changed = true;
  4128. /* identify connectors attached to this crtc */
  4129. cstate->num_connectors = 0;
  4130. drm_connector_list_iter_begin(dev, &conn_iter);
  4131. drm_for_each_connector_iter(conn, &conn_iter)
  4132. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4133. && cstate->num_connectors < MAX_CONNECTORS) {
  4134. cstate->connectors[cstate->num_connectors++] = conn;
  4135. }
  4136. drm_connector_list_iter_end(&conn_iter);
  4137. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4138. if (rc) {
  4139. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4140. crtc->base.id, rc);
  4141. goto end;
  4142. }
  4143. rc = _sde_crtc_check_plane_layout(crtc, state);
  4144. if (rc) {
  4145. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4146. crtc->base.id, rc);
  4147. goto end;
  4148. }
  4149. _sde_crtc_setup_is_ppsplit(state);
  4150. _sde_crtc_setup_lm_bounds(crtc, state);
  4151. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4152. multirect_plane);
  4153. if (rc) {
  4154. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4155. goto end;
  4156. }
  4157. rc = sde_core_perf_crtc_check(crtc, state);
  4158. if (rc) {
  4159. SDE_ERROR("crtc%d failed performance check %d\n",
  4160. crtc->base.id, rc);
  4161. goto end;
  4162. }
  4163. rc = _sde_crtc_check_rois(crtc, state);
  4164. if (rc) {
  4165. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4166. goto end;
  4167. }
  4168. rc = sde_cp_crtc_check_properties(crtc, state);
  4169. if (rc) {
  4170. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4171. crtc->base.id, rc);
  4172. goto end;
  4173. }
  4174. end:
  4175. kfree(pstates);
  4176. kfree(multirect_plane);
  4177. return rc;
  4178. }
  4179. /**
  4180. * sde_crtc_get_num_datapath - get the number of datapath active
  4181. * of primary connector
  4182. * @crtc: Pointer to DRM crtc object
  4183. * @connector: Pointer to DRM connector object of WB in CWB case
  4184. */
  4185. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4186. struct drm_connector *connector)
  4187. {
  4188. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4189. struct sde_connector_state *sde_conn_state = NULL;
  4190. struct drm_connector *conn;
  4191. struct drm_connector_list_iter conn_iter;
  4192. if (!sde_crtc || !connector) {
  4193. SDE_DEBUG("Invalid argument\n");
  4194. return 0;
  4195. }
  4196. if (sde_crtc->num_mixers)
  4197. return sde_crtc->num_mixers;
  4198. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4199. drm_for_each_connector_iter(conn, &conn_iter) {
  4200. if (conn->state && conn->state->crtc == crtc &&
  4201. conn != connector)
  4202. sde_conn_state = to_sde_connector_state(conn->state);
  4203. }
  4204. drm_connector_list_iter_end(&conn_iter);
  4205. if (sde_conn_state)
  4206. return sde_conn_state->mode_info.topology.num_lm;
  4207. return 0;
  4208. }
  4209. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4210. {
  4211. struct sde_crtc *sde_crtc;
  4212. int ret;
  4213. if (!crtc) {
  4214. SDE_ERROR("invalid crtc\n");
  4215. return -EINVAL;
  4216. }
  4217. sde_crtc = to_sde_crtc(crtc);
  4218. mutex_lock(&sde_crtc->crtc_lock);
  4219. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4220. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4221. if (ret)
  4222. SDE_ERROR("%s vblank enable failed: %d\n",
  4223. sde_crtc->name, ret);
  4224. mutex_unlock(&sde_crtc->crtc_lock);
  4225. return 0;
  4226. }
  4227. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4228. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4229. {
  4230. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4231. catalog->mdp[0].has_dest_scaler);
  4232. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4233. catalog->ds_count);
  4234. if (catalog->ds[0].top) {
  4235. sde_kms_info_add_keyint(info,
  4236. "max_dest_scaler_input_width",
  4237. catalog->ds[0].top->maxinputwidth);
  4238. sde_kms_info_add_keyint(info,
  4239. "max_dest_scaler_output_width",
  4240. catalog->ds[0].top->maxoutputwidth);
  4241. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4242. catalog->ds[0].top->maxupscale);
  4243. }
  4244. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4245. msm_property_install_volatile_range(
  4246. &sde_crtc->property_info, "dest_scaler",
  4247. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4248. msm_property_install_blob(&sde_crtc->property_info,
  4249. "ds_lut_ed", 0,
  4250. CRTC_PROP_DEST_SCALER_LUT_ED);
  4251. msm_property_install_blob(&sde_crtc->property_info,
  4252. "ds_lut_cir", 0,
  4253. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4254. msm_property_install_blob(&sde_crtc->property_info,
  4255. "ds_lut_sep", 0,
  4256. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4257. } else if (catalog->ds[0].features
  4258. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4259. msm_property_install_volatile_range(
  4260. &sde_crtc->property_info, "dest_scaler",
  4261. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4262. }
  4263. }
  4264. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4265. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4266. struct sde_kms_info *info)
  4267. {
  4268. msm_property_install_range(&sde_crtc->property_info,
  4269. "core_clk", 0x0, 0, U64_MAX,
  4270. sde_kms->perf.max_core_clk_rate,
  4271. CRTC_PROP_CORE_CLK);
  4272. msm_property_install_range(&sde_crtc->property_info,
  4273. "core_ab", 0x0, 0, U64_MAX,
  4274. catalog->perf.max_bw_high * 1000ULL,
  4275. CRTC_PROP_CORE_AB);
  4276. msm_property_install_range(&sde_crtc->property_info,
  4277. "core_ib", 0x0, 0, U64_MAX,
  4278. catalog->perf.max_bw_high * 1000ULL,
  4279. CRTC_PROP_CORE_IB);
  4280. msm_property_install_range(&sde_crtc->property_info,
  4281. "llcc_ab", 0x0, 0, U64_MAX,
  4282. catalog->perf.max_bw_high * 1000ULL,
  4283. CRTC_PROP_LLCC_AB);
  4284. msm_property_install_range(&sde_crtc->property_info,
  4285. "llcc_ib", 0x0, 0, U64_MAX,
  4286. catalog->perf.max_bw_high * 1000ULL,
  4287. CRTC_PROP_LLCC_IB);
  4288. msm_property_install_range(&sde_crtc->property_info,
  4289. "dram_ab", 0x0, 0, U64_MAX,
  4290. catalog->perf.max_bw_high * 1000ULL,
  4291. CRTC_PROP_DRAM_AB);
  4292. msm_property_install_range(&sde_crtc->property_info,
  4293. "dram_ib", 0x0, 0, U64_MAX,
  4294. catalog->perf.max_bw_high * 1000ULL,
  4295. CRTC_PROP_DRAM_IB);
  4296. msm_property_install_range(&sde_crtc->property_info,
  4297. "rot_prefill_bw", 0, 0, U64_MAX,
  4298. catalog->perf.max_bw_high * 1000ULL,
  4299. CRTC_PROP_ROT_PREFILL_BW);
  4300. msm_property_install_range(&sde_crtc->property_info,
  4301. "rot_clk", 0, 0, U64_MAX,
  4302. sde_kms->perf.max_core_clk_rate,
  4303. CRTC_PROP_ROT_CLK);
  4304. if (catalog->perf.max_bw_low)
  4305. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4306. catalog->perf.max_bw_low * 1000LL);
  4307. if (catalog->perf.max_bw_high)
  4308. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4309. catalog->perf.max_bw_high * 1000LL);
  4310. if (catalog->perf.min_core_ib)
  4311. sde_kms_info_add_keyint(info, "min_core_ib",
  4312. catalog->perf.min_core_ib * 1000LL);
  4313. if (catalog->perf.min_llcc_ib)
  4314. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4315. catalog->perf.min_llcc_ib * 1000LL);
  4316. if (catalog->perf.min_dram_ib)
  4317. sde_kms_info_add_keyint(info, "min_dram_ib",
  4318. catalog->perf.min_dram_ib * 1000LL);
  4319. if (sde_kms->perf.max_core_clk_rate)
  4320. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4321. sde_kms->perf.max_core_clk_rate);
  4322. }
  4323. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4324. struct sde_mdss_cfg *catalog)
  4325. {
  4326. sde_kms_info_reset(info);
  4327. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4328. sde_kms_info_add_keyint(info, "max_linewidth",
  4329. catalog->max_mixer_width);
  4330. sde_kms_info_add_keyint(info, "max_blendstages",
  4331. catalog->max_mixer_blendstages);
  4332. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4333. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4334. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4335. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4336. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4337. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4338. if (catalog->ubwc_version) {
  4339. sde_kms_info_add_keyint(info, "UBWC version",
  4340. catalog->ubwc_version);
  4341. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4342. catalog->macrotile_mode);
  4343. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4344. catalog->mdp[0].highest_bank_bit);
  4345. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4346. catalog->mdp[0].ubwc_swizzle);
  4347. }
  4348. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4349. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4350. else
  4351. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4352. if (sde_is_custom_client()) {
  4353. /* No support for SMART_DMA_V1 yet */
  4354. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4355. sde_kms_info_add_keystr(info,
  4356. "smart_dma_rev", "smart_dma_v2");
  4357. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4358. sde_kms_info_add_keystr(info,
  4359. "smart_dma_rev", "smart_dma_v2p5");
  4360. }
  4361. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4362. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4363. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4364. if (catalog->uidle_cfg.uidle_rev)
  4365. sde_kms_info_add_keyint(info, "has_uidle",
  4366. true);
  4367. sde_kms_info_add_keystr(info, "core_ib_ff",
  4368. catalog->perf.core_ib_ff);
  4369. sde_kms_info_add_keystr(info, "core_clk_ff",
  4370. catalog->perf.core_clk_ff);
  4371. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4372. catalog->perf.comp_ratio_rt);
  4373. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4374. catalog->perf.comp_ratio_nrt);
  4375. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4376. catalog->perf.dest_scale_prefill_lines);
  4377. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4378. catalog->perf.undersized_prefill_lines);
  4379. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4380. catalog->perf.macrotile_prefill_lines);
  4381. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4382. catalog->perf.yuv_nv12_prefill_lines);
  4383. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4384. catalog->perf.linear_prefill_lines);
  4385. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4386. catalog->perf.downscaling_prefill_lines);
  4387. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4388. catalog->perf.xtra_prefill_lines);
  4389. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4390. catalog->perf.amortizable_threshold);
  4391. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4392. catalog->perf.min_prefill_lines);
  4393. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4394. catalog->perf.num_mnoc_ports);
  4395. sde_kms_info_add_keyint(info, "axi_bus_width",
  4396. catalog->perf.axi_bus_width);
  4397. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4398. catalog->sui_supported_blendstage);
  4399. if (catalog->ubwc_bw_calc_version)
  4400. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4401. catalog->ubwc_bw_calc_version);
  4402. }
  4403. /**
  4404. * sde_crtc_install_properties - install all drm properties for crtc
  4405. * @crtc: Pointer to drm crtc structure
  4406. */
  4407. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4408. struct sde_mdss_cfg *catalog)
  4409. {
  4410. struct sde_crtc *sde_crtc;
  4411. struct sde_kms_info *info;
  4412. struct sde_kms *sde_kms;
  4413. static const struct drm_prop_enum_list e_secure_level[] = {
  4414. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4415. {SDE_DRM_SEC_ONLY, "sec_only"},
  4416. };
  4417. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4418. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4419. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4420. };
  4421. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4422. {IDLE_PC_NONE, "idle_pc_none"},
  4423. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4424. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4425. };
  4426. static const struct drm_prop_enum_list e_cache_state[] = {
  4427. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4428. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4429. };
  4430. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4431. {VM_REQ_NONE, "vm_req_none"},
  4432. {VM_REQ_RELEASE, "vm_req_release"},
  4433. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4434. };
  4435. SDE_DEBUG("\n");
  4436. if (!crtc || !catalog) {
  4437. SDE_ERROR("invalid crtc or catalog\n");
  4438. return;
  4439. }
  4440. sde_crtc = to_sde_crtc(crtc);
  4441. sde_kms = _sde_crtc_get_kms(crtc);
  4442. if (!sde_kms) {
  4443. SDE_ERROR("invalid argument\n");
  4444. return;
  4445. }
  4446. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4447. if (!info) {
  4448. SDE_ERROR("failed to allocate info memory\n");
  4449. return;
  4450. }
  4451. sde_crtc_setup_capabilities_blob(info, catalog);
  4452. msm_property_install_range(&sde_crtc->property_info,
  4453. "input_fence_timeout", 0x0, 0,
  4454. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4455. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4456. msm_property_install_volatile_range(&sde_crtc->property_info,
  4457. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4458. msm_property_install_range(&sde_crtc->property_info,
  4459. "output_fence_offset", 0x0, 0, 1, 0,
  4460. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4461. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4462. msm_property_install_range(&sde_crtc->property_info,
  4463. "idle_time", 0, 0, U64_MAX, 0,
  4464. CRTC_PROP_IDLE_TIMEOUT);
  4465. if (catalog->has_trusted_vm_support) {
  4466. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4467. msm_property_install_enum(&sde_crtc->property_info,
  4468. "vm_request_state", 0x0, 0, e_vm_req_state,
  4469. ARRAY_SIZE(e_vm_req_state), init_idx,
  4470. CRTC_PROP_VM_REQ_STATE);
  4471. }
  4472. if (catalog->has_idle_pc)
  4473. msm_property_install_enum(&sde_crtc->property_info,
  4474. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4475. ARRAY_SIZE(e_idle_pc_state), 0,
  4476. CRTC_PROP_IDLE_PC_STATE);
  4477. if (catalog->has_cwb_support)
  4478. msm_property_install_enum(&sde_crtc->property_info,
  4479. "capture_mode", 0, 0, e_cwb_data_points,
  4480. ARRAY_SIZE(e_cwb_data_points), 0,
  4481. CRTC_PROP_CAPTURE_OUTPUT);
  4482. msm_property_install_volatile_range(&sde_crtc->property_info,
  4483. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4484. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4485. 0x0, 0, e_secure_level,
  4486. ARRAY_SIZE(e_secure_level), 0,
  4487. CRTC_PROP_SECURITY_LEVEL);
  4488. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4489. 0x0, 0, e_cache_state,
  4490. ARRAY_SIZE(e_cache_state), 0,
  4491. CRTC_PROP_CACHE_STATE);
  4492. if (catalog->has_dim_layer) {
  4493. msm_property_install_volatile_range(&sde_crtc->property_info,
  4494. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4495. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4496. SDE_MAX_DIM_LAYERS);
  4497. }
  4498. if (catalog->mdp[0].has_dest_scaler)
  4499. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4500. info);
  4501. if (catalog->dspp_count && catalog->rc_count)
  4502. sde_kms_info_add_keyint(info, "rc_mem_size",
  4503. catalog->dspp[0].sblk->rc.mem_total_size);
  4504. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4505. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4506. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4507. catalog->has_base_layer);
  4508. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4509. info->data, SDE_KMS_INFO_DATALEN(info),
  4510. CRTC_PROP_INFO);
  4511. kfree(info);
  4512. }
  4513. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4514. const struct drm_crtc_state *state, uint64_t *val)
  4515. {
  4516. struct sde_crtc *sde_crtc;
  4517. struct sde_crtc_state *cstate;
  4518. uint32_t offset;
  4519. bool is_vid = false;
  4520. struct drm_encoder *encoder;
  4521. sde_crtc = to_sde_crtc(crtc);
  4522. cstate = to_sde_crtc_state(state);
  4523. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4524. if (sde_encoder_check_curr_mode(encoder,
  4525. MSM_DISPLAY_VIDEO_MODE))
  4526. is_vid = true;
  4527. if (is_vid)
  4528. break;
  4529. }
  4530. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4531. /*
  4532. * Increment trigger offset for vidoe mode alone as its release fence
  4533. * can be triggered only after the next frame-update. For cmd mode &
  4534. * virtual displays the release fence for the current frame can be
  4535. * triggered right after PP_DONE/WB_DONE interrupt
  4536. */
  4537. if (is_vid)
  4538. offset++;
  4539. /*
  4540. * Hwcomposer now queries the fences using the commit list in atomic
  4541. * commit ioctl. The offset should be set to next timeline
  4542. * which will be incremented during the prepare commit phase
  4543. */
  4544. offset++;
  4545. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4546. }
  4547. /**
  4548. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4549. * @crtc: Pointer to drm crtc structure
  4550. * @state: Pointer to drm crtc state structure
  4551. * @property: Pointer to targeted drm property
  4552. * @val: Updated property value
  4553. * @Returns: Zero on success
  4554. */
  4555. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4556. struct drm_crtc_state *state,
  4557. struct drm_property *property,
  4558. uint64_t val)
  4559. {
  4560. struct sde_crtc *sde_crtc;
  4561. struct sde_crtc_state *cstate;
  4562. int idx, ret;
  4563. uint64_t fence_user_fd;
  4564. uint64_t __user prev_user_fd;
  4565. if (!crtc || !state || !property) {
  4566. SDE_ERROR("invalid argument(s)\n");
  4567. return -EINVAL;
  4568. }
  4569. sde_crtc = to_sde_crtc(crtc);
  4570. cstate = to_sde_crtc_state(state);
  4571. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4572. /* check with cp property system first */
  4573. ret = sde_cp_crtc_set_property(crtc, property, val);
  4574. if (ret != -ENOENT)
  4575. goto exit;
  4576. /* if not handled by cp, check msm_property system */
  4577. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4578. &cstate->property_state, property, val);
  4579. if (ret)
  4580. goto exit;
  4581. idx = msm_property_index(&sde_crtc->property_info, property);
  4582. switch (idx) {
  4583. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4584. _sde_crtc_set_input_fence_timeout(cstate);
  4585. break;
  4586. case CRTC_PROP_DIM_LAYER_V1:
  4587. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4588. (void __user *)(uintptr_t)val);
  4589. break;
  4590. case CRTC_PROP_ROI_V1:
  4591. ret = _sde_crtc_set_roi_v1(state,
  4592. (void __user *)(uintptr_t)val);
  4593. break;
  4594. case CRTC_PROP_DEST_SCALER:
  4595. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4596. (void __user *)(uintptr_t)val);
  4597. break;
  4598. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4599. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4600. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4601. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4602. break;
  4603. case CRTC_PROP_CORE_CLK:
  4604. case CRTC_PROP_CORE_AB:
  4605. case CRTC_PROP_CORE_IB:
  4606. cstate->bw_control = true;
  4607. break;
  4608. case CRTC_PROP_LLCC_AB:
  4609. case CRTC_PROP_LLCC_IB:
  4610. case CRTC_PROP_DRAM_AB:
  4611. case CRTC_PROP_DRAM_IB:
  4612. cstate->bw_control = true;
  4613. cstate->bw_split_vote = true;
  4614. break;
  4615. case CRTC_PROP_OUTPUT_FENCE:
  4616. if (!val)
  4617. goto exit;
  4618. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4619. sizeof(uint64_t));
  4620. if (ret) {
  4621. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4622. ret = -EFAULT;
  4623. goto exit;
  4624. }
  4625. /*
  4626. * client is expected to reset the property to -1 before
  4627. * requesting for the release fence
  4628. */
  4629. if (prev_user_fd == -1) {
  4630. ret = _sde_crtc_get_output_fence(crtc, state,
  4631. &fence_user_fd);
  4632. if (ret) {
  4633. SDE_ERROR("fence create failed rc:%d\n", ret);
  4634. goto exit;
  4635. }
  4636. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4637. &fence_user_fd, sizeof(uint64_t));
  4638. if (ret) {
  4639. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4640. put_unused_fd(fence_user_fd);
  4641. ret = -EFAULT;
  4642. goto exit;
  4643. }
  4644. }
  4645. break;
  4646. default:
  4647. /* nothing to do */
  4648. break;
  4649. }
  4650. exit:
  4651. if (ret) {
  4652. if (ret != -EPERM)
  4653. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4654. crtc->name, DRMID(property),
  4655. property->name, ret);
  4656. else
  4657. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4658. crtc->name, DRMID(property),
  4659. property->name, ret);
  4660. } else {
  4661. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4662. property->base.id, val);
  4663. }
  4664. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4665. return ret;
  4666. }
  4667. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4668. {
  4669. struct drm_plane *plane;
  4670. struct drm_plane_state *state;
  4671. struct sde_plane_state *pstate;
  4672. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4673. state = plane->state;
  4674. if (!state)
  4675. continue;
  4676. pstate = to_sde_plane_state(state);
  4677. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4678. }
  4679. }
  4680. /**
  4681. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4682. * @crtc: Pointer to drm crtc structure
  4683. * @state: Pointer to drm crtc state structure
  4684. * @property: Pointer to targeted drm property
  4685. * @val: Pointer to variable for receiving property value
  4686. * @Returns: Zero on success
  4687. */
  4688. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4689. const struct drm_crtc_state *state,
  4690. struct drm_property *property,
  4691. uint64_t *val)
  4692. {
  4693. struct sde_crtc *sde_crtc;
  4694. struct sde_crtc_state *cstate;
  4695. int ret = -EINVAL, i;
  4696. if (!crtc || !state) {
  4697. SDE_ERROR("invalid argument(s)\n");
  4698. goto end;
  4699. }
  4700. sde_crtc = to_sde_crtc(crtc);
  4701. cstate = to_sde_crtc_state(state);
  4702. i = msm_property_index(&sde_crtc->property_info, property);
  4703. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4704. *val = ~0;
  4705. ret = 0;
  4706. } else {
  4707. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4708. &cstate->property_state, property, val);
  4709. if (ret)
  4710. ret = sde_cp_crtc_get_property(crtc, property, val);
  4711. }
  4712. if (ret)
  4713. DRM_ERROR("get property failed\n");
  4714. end:
  4715. return ret;
  4716. }
  4717. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4718. struct drm_crtc_state *crtc_state)
  4719. {
  4720. struct sde_crtc *sde_crtc;
  4721. struct sde_crtc_state *cstate;
  4722. struct drm_property *drm_prop;
  4723. enum msm_mdp_crtc_property prop_idx;
  4724. if (!crtc || !crtc_state) {
  4725. SDE_ERROR("invalid params\n");
  4726. return -EINVAL;
  4727. }
  4728. sde_crtc = to_sde_crtc(crtc);
  4729. cstate = to_sde_crtc_state(crtc_state);
  4730. sde_cp_crtc_clear(crtc);
  4731. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4732. uint64_t val = cstate->property_values[prop_idx].value;
  4733. uint64_t def;
  4734. int ret;
  4735. drm_prop = msm_property_index_to_drm_property(
  4736. &sde_crtc->property_info, prop_idx);
  4737. if (!drm_prop) {
  4738. /* not all props will be installed, based on caps */
  4739. SDE_DEBUG("%s: invalid property index %d\n",
  4740. sde_crtc->name, prop_idx);
  4741. continue;
  4742. }
  4743. def = msm_property_get_default(&sde_crtc->property_info,
  4744. prop_idx);
  4745. if (val == def)
  4746. continue;
  4747. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4748. sde_crtc->name, drm_prop->name, prop_idx, val,
  4749. def);
  4750. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4751. def);
  4752. if (ret) {
  4753. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4754. sde_crtc->name, prop_idx, ret);
  4755. continue;
  4756. }
  4757. }
  4758. /* disable clk and bw control until clk & bw properties are set */
  4759. cstate->bw_control = false;
  4760. cstate->bw_split_vote = false;
  4761. return 0;
  4762. }
  4763. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4764. {
  4765. struct sde_crtc *sde_crtc;
  4766. struct sde_crtc_mixer *m;
  4767. int i;
  4768. if (!crtc) {
  4769. SDE_ERROR("invalid argument\n");
  4770. return;
  4771. }
  4772. sde_crtc = to_sde_crtc(crtc);
  4773. if (!sde_crtc->misr_reconfigure)
  4774. return;
  4775. sde_crtc->misr_enable_sui = enable;
  4776. sde_crtc->misr_frame_count = frame_count;
  4777. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4778. m = &sde_crtc->mixers[i];
  4779. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4780. continue;
  4781. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4782. }
  4783. sde_crtc->misr_reconfigure = false;
  4784. }
  4785. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4786. struct sde_crtc_misr_info *crtc_misr_info)
  4787. {
  4788. struct sde_crtc *sde_crtc;
  4789. struct sde_kms *sde_kms;
  4790. if (!crtc_misr_info) {
  4791. SDE_ERROR("invalid misr info\n");
  4792. return;
  4793. }
  4794. crtc_misr_info->misr_enable = false;
  4795. crtc_misr_info->misr_frame_count = 0;
  4796. if (!crtc) {
  4797. SDE_ERROR("invalid crtc\n");
  4798. return;
  4799. }
  4800. sde_kms = _sde_crtc_get_kms(crtc);
  4801. if (!sde_kms) {
  4802. SDE_ERROR("invalid sde_kms\n");
  4803. return;
  4804. }
  4805. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4806. return;
  4807. sde_crtc = to_sde_crtc(crtc);
  4808. crtc_misr_info->misr_enable =
  4809. sde_crtc->misr_enable_debugfs ? true : false;
  4810. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4811. }
  4812. #ifdef CONFIG_DEBUG_FS
  4813. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4814. {
  4815. struct sde_crtc *sde_crtc;
  4816. struct sde_plane_state *pstate = NULL;
  4817. struct sde_crtc_mixer *m;
  4818. struct drm_crtc *crtc;
  4819. struct drm_plane *plane;
  4820. struct drm_display_mode *mode;
  4821. struct drm_framebuffer *fb;
  4822. struct drm_plane_state *state;
  4823. struct sde_crtc_state *cstate;
  4824. int i, out_width, out_height;
  4825. if (!s || !s->private)
  4826. return -EINVAL;
  4827. sde_crtc = s->private;
  4828. crtc = &sde_crtc->base;
  4829. cstate = to_sde_crtc_state(crtc->state);
  4830. mutex_lock(&sde_crtc->crtc_lock);
  4831. mode = &crtc->state->adjusted_mode;
  4832. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4833. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4834. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4835. mode->hdisplay, mode->vdisplay);
  4836. seq_puts(s, "\n");
  4837. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4838. m = &sde_crtc->mixers[i];
  4839. if (!m->hw_lm)
  4840. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4841. else if (!m->hw_ctl)
  4842. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4843. else
  4844. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4845. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4846. out_width, out_height);
  4847. }
  4848. seq_puts(s, "\n");
  4849. for (i = 0; i < cstate->num_dim_layers; i++) {
  4850. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4851. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4852. i, dim_layer->stage, dim_layer->flags);
  4853. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4854. dim_layer->rect.x, dim_layer->rect.y,
  4855. dim_layer->rect.w, dim_layer->rect.h);
  4856. seq_printf(s,
  4857. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4858. dim_layer->color_fill.color_0,
  4859. dim_layer->color_fill.color_1,
  4860. dim_layer->color_fill.color_2,
  4861. dim_layer->color_fill.color_3);
  4862. seq_puts(s, "\n");
  4863. }
  4864. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4865. pstate = to_sde_plane_state(plane->state);
  4866. state = plane->state;
  4867. if (!pstate || !state)
  4868. continue;
  4869. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4870. plane->base.id, pstate->stage, pstate->rotation);
  4871. if (plane->state->fb) {
  4872. fb = plane->state->fb;
  4873. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4874. fb->base.id, (char *) &fb->format->format,
  4875. fb->width, fb->height);
  4876. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4877. seq_printf(s, "cpp[%d]:%u ",
  4878. i, fb->format->cpp[i]);
  4879. seq_puts(s, "\n\t");
  4880. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4881. seq_puts(s, "\n");
  4882. seq_puts(s, "\t");
  4883. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4884. seq_printf(s, "pitches[%d]:%8u ", i,
  4885. fb->pitches[i]);
  4886. seq_puts(s, "\n");
  4887. seq_puts(s, "\t");
  4888. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4889. seq_printf(s, "offsets[%d]:%8u ", i,
  4890. fb->offsets[i]);
  4891. seq_puts(s, "\n");
  4892. }
  4893. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4894. state->src_x >> 16, state->src_y >> 16,
  4895. state->src_w >> 16, state->src_h >> 16);
  4896. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4897. state->crtc_x, state->crtc_y, state->crtc_w,
  4898. state->crtc_h);
  4899. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4900. pstate->multirect_mode, pstate->multirect_index);
  4901. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4902. pstate->excl_rect.x, pstate->excl_rect.y,
  4903. pstate->excl_rect.w, pstate->excl_rect.h);
  4904. seq_puts(s, "\n");
  4905. }
  4906. if (sde_crtc->vblank_cb_count) {
  4907. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4908. u32 diff_ms = ktime_to_ms(diff);
  4909. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4910. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4911. seq_printf(s,
  4912. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4913. fps, sde_crtc->vblank_cb_count,
  4914. ktime_to_ms(diff), sde_crtc->play_count);
  4915. /* reset time & count for next measurement */
  4916. sde_crtc->vblank_cb_count = 0;
  4917. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4918. }
  4919. mutex_unlock(&sde_crtc->crtc_lock);
  4920. return 0;
  4921. }
  4922. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4923. {
  4924. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4925. }
  4926. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4927. const char __user *user_buf, size_t count, loff_t *ppos)
  4928. {
  4929. struct drm_crtc *crtc;
  4930. struct sde_crtc *sde_crtc;
  4931. char buf[MISR_BUFF_SIZE + 1];
  4932. u32 frame_count, enable;
  4933. size_t buff_copy;
  4934. struct sde_kms *sde_kms;
  4935. if (!file || !file->private_data)
  4936. return -EINVAL;
  4937. sde_crtc = file->private_data;
  4938. crtc = &sde_crtc->base;
  4939. sde_kms = _sde_crtc_get_kms(crtc);
  4940. if (!sde_kms) {
  4941. SDE_ERROR("invalid sde_kms\n");
  4942. return -EINVAL;
  4943. }
  4944. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4945. if (copy_from_user(buf, user_buf, buff_copy)) {
  4946. SDE_ERROR("buffer copy failed\n");
  4947. return -EINVAL;
  4948. }
  4949. buf[buff_copy] = 0; /* end of string */
  4950. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4951. return -EINVAL;
  4952. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4953. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4954. DRMID(crtc));
  4955. return -EINVAL;
  4956. }
  4957. sde_crtc->misr_enable_debugfs = enable;
  4958. sde_crtc->misr_frame_count = frame_count;
  4959. sde_crtc->misr_reconfigure = true;
  4960. return count;
  4961. }
  4962. static ssize_t _sde_crtc_misr_read(struct file *file,
  4963. char __user *user_buff, size_t count, loff_t *ppos)
  4964. {
  4965. struct drm_crtc *crtc;
  4966. struct sde_crtc *sde_crtc;
  4967. struct sde_kms *sde_kms;
  4968. struct sde_crtc_mixer *m;
  4969. int i = 0, rc;
  4970. ssize_t len = 0;
  4971. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4972. if (*ppos)
  4973. return 0;
  4974. if (!file || !file->private_data)
  4975. return -EINVAL;
  4976. sde_crtc = file->private_data;
  4977. crtc = &sde_crtc->base;
  4978. sde_kms = _sde_crtc_get_kms(crtc);
  4979. if (!sde_kms)
  4980. return -EINVAL;
  4981. rc = pm_runtime_get_sync(crtc->dev->dev);
  4982. if (rc < 0)
  4983. return rc;
  4984. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4985. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4986. goto end;
  4987. }
  4988. if (!sde_crtc->misr_enable_debugfs) {
  4989. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4990. "disabled\n");
  4991. goto buff_check;
  4992. }
  4993. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4994. u32 misr_value = 0;
  4995. m = &sde_crtc->mixers[i];
  4996. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4997. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4998. "invalid\n");
  4999. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5000. continue;
  5001. }
  5002. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5003. if (rc) {
  5004. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5005. "invalid\n");
  5006. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5007. DRMID(crtc), rc);
  5008. continue;
  5009. } else {
  5010. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5011. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5012. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5013. "0x%x\n", misr_value);
  5014. }
  5015. }
  5016. buff_check:
  5017. if (count <= len) {
  5018. len = 0;
  5019. goto end;
  5020. }
  5021. if (copy_to_user(user_buff, buf, len)) {
  5022. len = -EFAULT;
  5023. goto end;
  5024. }
  5025. *ppos += len; /* increase offset */
  5026. end:
  5027. pm_runtime_put_sync(crtc->dev->dev);
  5028. return len;
  5029. }
  5030. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5031. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5032. { \
  5033. return single_open(file, __prefix ## _show, inode->i_private); \
  5034. } \
  5035. static const struct file_operations __prefix ## _fops = { \
  5036. .owner = THIS_MODULE, \
  5037. .open = __prefix ## _open, \
  5038. .release = single_release, \
  5039. .read = seq_read, \
  5040. .llseek = seq_lseek, \
  5041. }
  5042. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5043. {
  5044. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5045. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5046. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5047. int i;
  5048. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5049. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5050. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5051. crtc->state));
  5052. seq_printf(s, "core_clk_rate: %llu\n",
  5053. sde_crtc->cur_perf.core_clk_rate);
  5054. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5055. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5056. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5057. sde_power_handle_get_dbus_name(i),
  5058. sde_crtc->cur_perf.bw_ctl[i]);
  5059. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5060. sde_power_handle_get_dbus_name(i),
  5061. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5062. }
  5063. return 0;
  5064. }
  5065. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5066. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5067. {
  5068. struct drm_crtc *crtc;
  5069. struct drm_plane *plane;
  5070. struct drm_connector *conn;
  5071. struct drm_mode_object *drm_obj;
  5072. struct sde_crtc *sde_crtc;
  5073. struct sde_crtc_state *cstate;
  5074. struct sde_fence_context *ctx;
  5075. struct drm_connector_list_iter conn_iter;
  5076. struct drm_device *dev;
  5077. if (!s || !s->private)
  5078. return -EINVAL;
  5079. sde_crtc = s->private;
  5080. crtc = &sde_crtc->base;
  5081. dev = crtc->dev;
  5082. cstate = to_sde_crtc_state(crtc->state);
  5083. /* Dump input fence info */
  5084. seq_puts(s, "===Input fence===\n");
  5085. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5086. struct sde_plane_state *pstate;
  5087. struct dma_fence *fence;
  5088. pstate = to_sde_plane_state(plane->state);
  5089. if (!pstate)
  5090. continue;
  5091. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5092. pstate->stage);
  5093. fence = pstate->input_fence;
  5094. if (fence)
  5095. sde_fence_list_dump(fence, &s);
  5096. }
  5097. /* Dump release fence info */
  5098. seq_puts(s, "\n");
  5099. seq_puts(s, "===Release fence===\n");
  5100. ctx = sde_crtc->output_fence;
  5101. drm_obj = &crtc->base;
  5102. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5103. seq_puts(s, "\n");
  5104. /* Dump retire fence info */
  5105. seq_puts(s, "===Retire fence===\n");
  5106. drm_connector_list_iter_begin(dev, &conn_iter);
  5107. drm_for_each_connector_iter(conn, &conn_iter)
  5108. if (conn->state && conn->state->crtc == crtc &&
  5109. cstate->num_connectors < MAX_CONNECTORS) {
  5110. struct sde_connector *c_conn;
  5111. c_conn = to_sde_connector(conn);
  5112. ctx = c_conn->retire_fence;
  5113. drm_obj = &conn->base;
  5114. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5115. }
  5116. drm_connector_list_iter_end(&conn_iter);
  5117. seq_puts(s, "\n");
  5118. return 0;
  5119. }
  5120. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5121. {
  5122. return single_open(file, _sde_debugfs_fence_status_show,
  5123. inode->i_private);
  5124. }
  5125. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5126. {
  5127. struct sde_crtc *sde_crtc;
  5128. struct sde_kms *sde_kms;
  5129. static const struct file_operations debugfs_status_fops = {
  5130. .open = _sde_debugfs_status_open,
  5131. .read = seq_read,
  5132. .llseek = seq_lseek,
  5133. .release = single_release,
  5134. };
  5135. static const struct file_operations debugfs_misr_fops = {
  5136. .open = simple_open,
  5137. .read = _sde_crtc_misr_read,
  5138. .write = _sde_crtc_misr_setup,
  5139. };
  5140. static const struct file_operations debugfs_fps_fops = {
  5141. .open = _sde_debugfs_fps_status,
  5142. .read = seq_read,
  5143. };
  5144. static const struct file_operations debugfs_fence_fops = {
  5145. .open = _sde_debugfs_fence_status,
  5146. .read = seq_read,
  5147. };
  5148. if (!crtc)
  5149. return -EINVAL;
  5150. sde_crtc = to_sde_crtc(crtc);
  5151. sde_kms = _sde_crtc_get_kms(crtc);
  5152. if (!sde_kms)
  5153. return -EINVAL;
  5154. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5155. crtc->dev->primary->debugfs_root);
  5156. if (!sde_crtc->debugfs_root)
  5157. return -ENOMEM;
  5158. /* don't error check these */
  5159. debugfs_create_file("status", 0400,
  5160. sde_crtc->debugfs_root,
  5161. sde_crtc, &debugfs_status_fops);
  5162. debugfs_create_file("state", 0400,
  5163. sde_crtc->debugfs_root,
  5164. &sde_crtc->base,
  5165. &sde_crtc_debugfs_state_fops);
  5166. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5167. sde_crtc, &debugfs_misr_fops);
  5168. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5169. sde_crtc, &debugfs_fps_fops);
  5170. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5171. sde_crtc, &debugfs_fence_fops);
  5172. return 0;
  5173. }
  5174. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5175. {
  5176. struct sde_crtc *sde_crtc;
  5177. if (!crtc)
  5178. return;
  5179. sde_crtc = to_sde_crtc(crtc);
  5180. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5181. }
  5182. #else
  5183. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5184. {
  5185. return 0;
  5186. }
  5187. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5188. {
  5189. }
  5190. #endif /* CONFIG_DEBUG_FS */
  5191. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5192. {
  5193. return _sde_crtc_init_debugfs(crtc);
  5194. }
  5195. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5196. {
  5197. _sde_crtc_destroy_debugfs(crtc);
  5198. }
  5199. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5200. .set_config = drm_atomic_helper_set_config,
  5201. .destroy = sde_crtc_destroy,
  5202. .page_flip = drm_atomic_helper_page_flip,
  5203. .atomic_set_property = sde_crtc_atomic_set_property,
  5204. .atomic_get_property = sde_crtc_atomic_get_property,
  5205. .reset = sde_crtc_reset,
  5206. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5207. .atomic_destroy_state = sde_crtc_destroy_state,
  5208. .late_register = sde_crtc_late_register,
  5209. .early_unregister = sde_crtc_early_unregister,
  5210. };
  5211. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5212. .mode_fixup = sde_crtc_mode_fixup,
  5213. .disable = sde_crtc_disable,
  5214. .atomic_enable = sde_crtc_enable,
  5215. .atomic_check = sde_crtc_atomic_check,
  5216. .atomic_begin = sde_crtc_atomic_begin,
  5217. .atomic_flush = sde_crtc_atomic_flush,
  5218. };
  5219. static void _sde_crtc_event_cb(struct kthread_work *work)
  5220. {
  5221. struct sde_crtc_event *event;
  5222. struct sde_crtc *sde_crtc;
  5223. unsigned long irq_flags;
  5224. if (!work) {
  5225. SDE_ERROR("invalid work item\n");
  5226. return;
  5227. }
  5228. event = container_of(work, struct sde_crtc_event, kt_work);
  5229. /* set sde_crtc to NULL for static work structures */
  5230. sde_crtc = event->sde_crtc;
  5231. if (!sde_crtc)
  5232. return;
  5233. if (event->cb_func)
  5234. event->cb_func(&sde_crtc->base, event->usr);
  5235. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5236. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5237. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5238. }
  5239. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5240. void (*func)(struct drm_crtc *crtc, void *usr),
  5241. void *usr, bool color_processing_event)
  5242. {
  5243. unsigned long irq_flags;
  5244. struct sde_crtc *sde_crtc;
  5245. struct msm_drm_private *priv;
  5246. struct sde_crtc_event *event = NULL;
  5247. u32 crtc_id;
  5248. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5249. SDE_ERROR("invalid parameters\n");
  5250. return -EINVAL;
  5251. }
  5252. sde_crtc = to_sde_crtc(crtc);
  5253. priv = crtc->dev->dev_private;
  5254. crtc_id = drm_crtc_index(crtc);
  5255. /*
  5256. * Obtain an event struct from the private cache. This event
  5257. * queue may be called from ISR contexts, so use a private
  5258. * cache to avoid calling any memory allocation functions.
  5259. */
  5260. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5261. if (!list_empty(&sde_crtc->event_free_list)) {
  5262. event = list_first_entry(&sde_crtc->event_free_list,
  5263. struct sde_crtc_event, list);
  5264. list_del_init(&event->list);
  5265. }
  5266. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5267. if (!event)
  5268. return -ENOMEM;
  5269. /* populate event node */
  5270. event->sde_crtc = sde_crtc;
  5271. event->cb_func = func;
  5272. event->usr = usr;
  5273. /* queue new event request */
  5274. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5275. if (color_processing_event)
  5276. kthread_queue_work(&priv->pp_event_worker,
  5277. &event->kt_work);
  5278. else
  5279. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5280. &event->kt_work);
  5281. return 0;
  5282. }
  5283. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5284. {
  5285. int i, rc = 0;
  5286. if (!sde_crtc) {
  5287. SDE_ERROR("invalid crtc\n");
  5288. return -EINVAL;
  5289. }
  5290. spin_lock_init(&sde_crtc->event_lock);
  5291. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5292. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5293. list_add_tail(&sde_crtc->event_cache[i].list,
  5294. &sde_crtc->event_free_list);
  5295. return rc;
  5296. }
  5297. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5298. enum sde_crtc_cache_state state,
  5299. bool is_vidmode)
  5300. {
  5301. struct drm_plane *plane;
  5302. struct sde_crtc *sde_crtc;
  5303. if (!crtc || !crtc->dev)
  5304. return;
  5305. sde_crtc = to_sde_crtc(crtc);
  5306. if (sde_crtc->cache_state == state)
  5307. return;
  5308. switch (state) {
  5309. case CACHE_STATE_NORMAL:
  5310. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5311. && !is_vidmode)
  5312. return;
  5313. kthread_cancel_delayed_work_sync(
  5314. &sde_crtc->static_cache_read_work);
  5315. break;
  5316. case CACHE_STATE_PRE_CACHE:
  5317. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5318. return;
  5319. break;
  5320. case CACHE_STATE_FRAME_WRITE:
  5321. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5322. return;
  5323. break;
  5324. case CACHE_STATE_FRAME_READ:
  5325. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5326. return;
  5327. break;
  5328. case CACHE_STATE_DISABLED:
  5329. break;
  5330. default:
  5331. return;
  5332. }
  5333. sde_crtc->cache_state = state;
  5334. drm_atomic_crtc_for_each_plane(plane, crtc)
  5335. sde_plane_static_img_control(plane, state);
  5336. }
  5337. /*
  5338. * __sde_crtc_static_cache_read_work - transition to cache read
  5339. */
  5340. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5341. {
  5342. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5343. static_cache_read_work.work);
  5344. struct drm_crtc *crtc;
  5345. struct sde_crtc_mixer *mixer;
  5346. struct sde_hw_ctl *ctl;
  5347. if (!sde_crtc)
  5348. return;
  5349. crtc = &sde_crtc->base;
  5350. mixer = sde_crtc->mixers;
  5351. if (!mixer)
  5352. return;
  5353. ctl = mixer->hw_ctl;
  5354. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE ||
  5355. !ctl->ops.trigger_flush)
  5356. return;
  5357. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5358. ctl->ops.trigger_flush(ctl);
  5359. }
  5360. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5361. {
  5362. struct drm_device *dev;
  5363. struct msm_drm_private *priv;
  5364. struct msm_drm_thread *disp_thread;
  5365. struct sde_crtc *sde_crtc;
  5366. struct sde_crtc_state *cstate;
  5367. u32 msecs_fps = 0;
  5368. if (!crtc)
  5369. return;
  5370. dev = crtc->dev;
  5371. sde_crtc = to_sde_crtc(crtc);
  5372. cstate = to_sde_crtc_state(crtc->state);
  5373. if (!dev || !dev->dev_private || !sde_crtc)
  5374. return;
  5375. priv = dev->dev_private;
  5376. disp_thread = &priv->disp_thread[crtc->index];
  5377. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5378. return;
  5379. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5380. /* Kickoff transition to read state after next vblank */
  5381. kthread_queue_delayed_work(&disp_thread->worker,
  5382. &sde_crtc->static_cache_read_work,
  5383. msecs_to_jiffies(msecs_fps));
  5384. }
  5385. /*
  5386. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5387. */
  5388. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5389. {
  5390. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5391. idle_notify_work.work);
  5392. struct drm_crtc *crtc;
  5393. struct drm_event event;
  5394. int ret = 0;
  5395. if (!sde_crtc) {
  5396. SDE_ERROR("invalid sde crtc\n");
  5397. } else {
  5398. crtc = &sde_crtc->base;
  5399. event.type = DRM_EVENT_IDLE_NOTIFY;
  5400. event.length = sizeof(u32);
  5401. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5402. &event, (u8 *)&ret);
  5403. SDE_EVT32(DRMID(crtc));
  5404. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5405. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5406. }
  5407. }
  5408. /* initialize crtc */
  5409. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5410. {
  5411. struct drm_crtc *crtc = NULL;
  5412. struct sde_crtc *sde_crtc = NULL;
  5413. struct msm_drm_private *priv = NULL;
  5414. struct sde_kms *kms = NULL;
  5415. int i, rc;
  5416. priv = dev->dev_private;
  5417. kms = to_sde_kms(priv->kms);
  5418. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5419. if (!sde_crtc)
  5420. return ERR_PTR(-ENOMEM);
  5421. crtc = &sde_crtc->base;
  5422. crtc->dev = dev;
  5423. mutex_init(&sde_crtc->crtc_lock);
  5424. spin_lock_init(&sde_crtc->spin_lock);
  5425. atomic_set(&sde_crtc->frame_pending, 0);
  5426. sde_crtc->enabled = false;
  5427. /* Below parameters are for fps calculation for sysfs node */
  5428. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5429. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5430. sizeof(ktime_t), GFP_KERNEL);
  5431. if (!sde_crtc->fps_info.time_buf)
  5432. SDE_ERROR("invalid buffer\n");
  5433. else
  5434. memset(sde_crtc->fps_info.time_buf, 0,
  5435. sizeof(*(sde_crtc->fps_info.time_buf)));
  5436. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5437. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5438. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5439. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5440. list_add(&sde_crtc->frame_events[i].list,
  5441. &sde_crtc->frame_event_list);
  5442. kthread_init_work(&sde_crtc->frame_events[i].work,
  5443. sde_crtc_frame_event_work);
  5444. }
  5445. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5446. NULL);
  5447. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5448. /* save user friendly CRTC name for later */
  5449. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5450. /* initialize event handling */
  5451. rc = _sde_crtc_init_events(sde_crtc);
  5452. if (rc) {
  5453. drm_crtc_cleanup(crtc);
  5454. kfree(sde_crtc);
  5455. return ERR_PTR(rc);
  5456. }
  5457. /* initialize output fence support */
  5458. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5459. if (IS_ERR(sde_crtc->output_fence)) {
  5460. rc = PTR_ERR(sde_crtc->output_fence);
  5461. SDE_ERROR("failed to init fence, %d\n", rc);
  5462. drm_crtc_cleanup(crtc);
  5463. kfree(sde_crtc);
  5464. return ERR_PTR(rc);
  5465. }
  5466. /* create CRTC properties */
  5467. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5468. priv->crtc_property, sde_crtc->property_data,
  5469. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5470. sizeof(struct sde_crtc_state));
  5471. sde_crtc_install_properties(crtc, kms->catalog);
  5472. /* Install color processing properties */
  5473. sde_cp_crtc_init(crtc);
  5474. sde_cp_crtc_install_properties(crtc);
  5475. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5476. sde_crtc->cur_perf.llcc_active[i] = false;
  5477. sde_crtc->new_perf.llcc_active[i] = false;
  5478. }
  5479. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5480. __sde_crtc_idle_notify_work);
  5481. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5482. __sde_crtc_static_cache_read_work);
  5483. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5484. crtc->base.id,
  5485. sde_crtc->new_perf.llcc_active,
  5486. sde_crtc->cur_perf.llcc_active);
  5487. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5488. return crtc;
  5489. }
  5490. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5491. {
  5492. struct sde_crtc *sde_crtc;
  5493. int rc = 0;
  5494. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5495. SDE_ERROR("invalid input param(s)\n");
  5496. rc = -EINVAL;
  5497. goto end;
  5498. }
  5499. sde_crtc = to_sde_crtc(crtc);
  5500. sde_crtc->sysfs_dev = device_create_with_groups(
  5501. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5502. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5503. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5504. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5505. PTR_ERR(sde_crtc->sysfs_dev));
  5506. if (!sde_crtc->sysfs_dev)
  5507. rc = -EINVAL;
  5508. else
  5509. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5510. goto end;
  5511. }
  5512. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5513. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5514. if (!sde_crtc->vsync_event_sf)
  5515. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5516. crtc->base.id);
  5517. end:
  5518. return rc;
  5519. }
  5520. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5521. struct drm_crtc *crtc_drm, u32 event)
  5522. {
  5523. struct sde_crtc *crtc = NULL;
  5524. struct sde_crtc_irq_info *node;
  5525. unsigned long flags;
  5526. bool found = false;
  5527. int ret, i = 0;
  5528. bool add_event = false;
  5529. crtc = to_sde_crtc(crtc_drm);
  5530. spin_lock_irqsave(&crtc->spin_lock, flags);
  5531. list_for_each_entry(node, &crtc->user_event_list, list) {
  5532. if (node->event == event) {
  5533. found = true;
  5534. break;
  5535. }
  5536. }
  5537. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5538. /* event already enabled */
  5539. if (found)
  5540. return 0;
  5541. node = NULL;
  5542. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5543. if (custom_events[i].event == event &&
  5544. custom_events[i].func) {
  5545. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5546. if (!node)
  5547. return -ENOMEM;
  5548. INIT_LIST_HEAD(&node->list);
  5549. INIT_LIST_HEAD(&node->irq.list);
  5550. node->func = custom_events[i].func;
  5551. node->event = event;
  5552. node->state = IRQ_NOINIT;
  5553. spin_lock_init(&node->state_lock);
  5554. break;
  5555. }
  5556. }
  5557. if (!node) {
  5558. SDE_ERROR("unsupported event %x\n", event);
  5559. return -EINVAL;
  5560. }
  5561. ret = 0;
  5562. if (crtc_drm->enabled) {
  5563. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5564. if (ret < 0) {
  5565. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5566. kfree(node);
  5567. return ret;
  5568. }
  5569. INIT_LIST_HEAD(&node->irq.list);
  5570. mutex_lock(&crtc->crtc_lock);
  5571. ret = node->func(crtc_drm, true, &node->irq);
  5572. if (!ret) {
  5573. spin_lock_irqsave(&crtc->spin_lock, flags);
  5574. list_add_tail(&node->list, &crtc->user_event_list);
  5575. add_event = true;
  5576. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5577. }
  5578. mutex_unlock(&crtc->crtc_lock);
  5579. pm_runtime_put_sync(crtc_drm->dev->dev);
  5580. }
  5581. if (add_event)
  5582. return 0;
  5583. if (!ret) {
  5584. spin_lock_irqsave(&crtc->spin_lock, flags);
  5585. list_add_tail(&node->list, &crtc->user_event_list);
  5586. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5587. } else {
  5588. kfree(node);
  5589. }
  5590. return ret;
  5591. }
  5592. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5593. struct drm_crtc *crtc_drm, u32 event)
  5594. {
  5595. struct sde_crtc *crtc = NULL;
  5596. struct sde_crtc_irq_info *node = NULL;
  5597. unsigned long flags;
  5598. bool found = false;
  5599. int ret;
  5600. crtc = to_sde_crtc(crtc_drm);
  5601. spin_lock_irqsave(&crtc->spin_lock, flags);
  5602. list_for_each_entry(node, &crtc->user_event_list, list) {
  5603. if (node->event == event) {
  5604. list_del_init(&node->list);
  5605. found = true;
  5606. break;
  5607. }
  5608. }
  5609. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5610. /* event already disabled */
  5611. if (!found)
  5612. return 0;
  5613. /**
  5614. * crtc is disabled interrupts are cleared remove from the list,
  5615. * no need to disable/de-register.
  5616. */
  5617. if (!crtc_drm->enabled) {
  5618. kfree(node);
  5619. return 0;
  5620. }
  5621. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5622. if (ret < 0) {
  5623. SDE_ERROR("failed to enable power resource %d\n", ret);
  5624. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5625. kfree(node);
  5626. return ret;
  5627. }
  5628. ret = node->func(crtc_drm, false, &node->irq);
  5629. if (ret) {
  5630. spin_lock_irqsave(&crtc->spin_lock, flags);
  5631. list_add_tail(&node->list, &crtc->user_event_list);
  5632. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5633. } else {
  5634. kfree(node);
  5635. }
  5636. pm_runtime_put_sync(crtc_drm->dev->dev);
  5637. return ret;
  5638. }
  5639. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5640. struct drm_crtc *crtc_drm, u32 event, bool en)
  5641. {
  5642. struct sde_crtc *crtc = NULL;
  5643. int ret;
  5644. crtc = to_sde_crtc(crtc_drm);
  5645. if (!crtc || !kms || !kms->dev) {
  5646. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5647. kms, ((kms) ? (kms->dev) : NULL));
  5648. return -EINVAL;
  5649. }
  5650. if (en)
  5651. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5652. else
  5653. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5654. return ret;
  5655. }
  5656. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5657. bool en, struct sde_irq_callback *irq)
  5658. {
  5659. return 0;
  5660. }
  5661. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5662. struct sde_irq_callback *noirq)
  5663. {
  5664. /*
  5665. * IRQ object noirq is not being used here since there is
  5666. * no crtc irq from pm event.
  5667. */
  5668. return 0;
  5669. }
  5670. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5671. bool en, struct sde_irq_callback *irq)
  5672. {
  5673. return 0;
  5674. }
  5675. /**
  5676. * sde_crtc_update_cont_splash_settings - update mixer settings
  5677. * and initial clk during device bootup for cont_splash use case
  5678. * @crtc: Pointer to drm crtc structure
  5679. */
  5680. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5681. {
  5682. struct sde_kms *kms = NULL;
  5683. struct msm_drm_private *priv;
  5684. struct sde_crtc *sde_crtc;
  5685. u64 rate;
  5686. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5687. SDE_ERROR("invalid crtc\n");
  5688. return;
  5689. }
  5690. priv = crtc->dev->dev_private;
  5691. kms = to_sde_kms(priv->kms);
  5692. if (!kms || !kms->catalog) {
  5693. SDE_ERROR("invalid parameters\n");
  5694. return;
  5695. }
  5696. _sde_crtc_setup_mixers(crtc);
  5697. crtc->enabled = true;
  5698. /* update core clk value for initial state with cont-splash */
  5699. sde_crtc = to_sde_crtc(crtc);
  5700. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5701. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5702. rate : kms->perf.max_core_clk_rate;
  5703. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5704. }