sde_hw_top.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #ifndef _SDE_HW_TOP_H
  7. #define _SDE_HW_TOP_H
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_mdss.h"
  10. #include "sde_hw_util.h"
  11. #define HW_FENCE_IPCC_CLIENT_DPU 25
  12. #define HW_FENCE_IPCC_PROTOCOLp_CLIENTc(ba, p, c) (ba + (0x40000*p) + (0x1000*c))
  13. struct sde_hw_mdp;
  14. struct sde_hw_sid;
  15. /**
  16. * struct traffic_shaper_cfg: traffic shaper configuration
  17. * @en : enable/disable traffic shaper
  18. * @rd_client : true if read client; false if write client
  19. * @client_id : client identifier
  20. * @bpc_denom : denominator of byte per clk
  21. * @bpc_numer : numerator of byte per clk
  22. */
  23. struct traffic_shaper_cfg {
  24. bool en;
  25. bool rd_client;
  26. u32 client_id;
  27. u32 bpc_denom;
  28. u64 bpc_numer;
  29. };
  30. /**
  31. * struct split_pipe_cfg - pipe configuration for dual display panels
  32. * @en : Enable/disable dual pipe confguration
  33. * @mode : Panel interface mode
  34. * @intf : Interface id for main control path
  35. * @pp_split_slave: Slave interface for ping pong split, INTF_MAX to disable
  36. * @pp_split_idx: Ping pong index for ping pong split
  37. * @split_flush_en: Allows both the paths to be flushed when master path is
  38. * flushed
  39. * @split_link_en: Check if split link is enabled
  40. */
  41. struct split_pipe_cfg {
  42. bool en;
  43. enum sde_intf_mode mode;
  44. enum sde_intf intf;
  45. enum sde_intf pp_split_slave;
  46. u32 pp_split_index;
  47. bool split_flush_en;
  48. bool split_link_en;
  49. };
  50. /**
  51. * struct cdm_output_cfg: output configuration for cdm
  52. * @wb_en : enable/disable writeback output
  53. * @intf_en : enable/disable interface output
  54. */
  55. struct cdm_output_cfg {
  56. bool wb_en;
  57. bool intf_en;
  58. };
  59. /**
  60. * struct sde_danger_safe_status: danger and safe status signals
  61. * @mdp: top level status
  62. * @sspp: source pipe status
  63. * @wb: writebck output status
  64. */
  65. struct sde_danger_safe_status {
  66. u8 mdp;
  67. u8 sspp[SSPP_MAX];
  68. u8 wb[WB_MAX];
  69. };
  70. /**
  71. * struct sde_vsync_source_cfg - configure vsync source and configure the
  72. * watchdog timers if required.
  73. * @pp_count: number of ping pongs active
  74. * @frame_rate: Display frame rate
  75. * @ppnumber: ping pong index array
  76. * @vsync_source: vsync source selection
  77. */
  78. struct sde_vsync_source_cfg {
  79. u32 pp_count;
  80. u32 frame_rate;
  81. u32 ppnumber[PINGPONG_MAX];
  82. u32 vsync_source;
  83. };
  84. /**
  85. * struct sde_hw_mdp_ops - interface to the MDP TOP Hw driver functions
  86. * Assumption is these functions will be called after clocks are enabled.
  87. * @setup_split_pipe : Programs the pipe control registers
  88. * @setup_pp_split : Programs the pp split control registers
  89. * @setup_cdm_output : programs cdm control
  90. * @setup_traffic_shaper : programs traffic shaper control
  91. */
  92. struct sde_hw_mdp_ops {
  93. /** setup_split_pipe() : Regsiters are not double buffered, thisk
  94. * function should be called before timing control enable
  95. * @mdp : mdp top context driver
  96. * @cfg : upper and lower part of pipe configuration
  97. */
  98. void (*setup_split_pipe)(struct sde_hw_mdp *mdp,
  99. struct split_pipe_cfg *p);
  100. /** setup_pp_split() : Configure pp split related registers
  101. * @mdp : mdp top context driver
  102. * @cfg : upper and lower part of pipe configuration
  103. */
  104. void (*setup_pp_split)(struct sde_hw_mdp *mdp,
  105. struct split_pipe_cfg *cfg);
  106. /**
  107. * setup_cdm_output() : Setup selection control of the cdm data path
  108. * @mdp : mdp top context driver
  109. * @cfg : cdm output configuration
  110. */
  111. void (*setup_cdm_output)(struct sde_hw_mdp *mdp,
  112. struct cdm_output_cfg *cfg);
  113. /**
  114. * setup_traffic_shaper() : Setup traffic shaper control
  115. * @mdp : mdp top context driver
  116. * @cfg : traffic shaper configuration
  117. */
  118. void (*setup_traffic_shaper)(struct sde_hw_mdp *mdp,
  119. struct traffic_shaper_cfg *cfg);
  120. /**
  121. * setup_clk_force_ctrl - set clock force control
  122. * @mdp: mdp top context driver
  123. * @clk_ctrl: clock to be controlled
  124. * @enable: force on enable
  125. * @return: if the clock is forced-on by this function
  126. */
  127. bool (*setup_clk_force_ctrl)(struct sde_hw_mdp *mdp,
  128. enum sde_clk_ctrl_type clk_ctrl, bool enable);
  129. /**
  130. * get_clk_ctrl_status - get clock control status
  131. * @mdp: mdp top context driver
  132. * @clk_ctrl: clock to be controlled
  133. * @status: returns true if clock is on
  134. * @return: 0 if success, otherwise return code
  135. */
  136. int (*get_clk_ctrl_status)(struct sde_hw_mdp *mdp,
  137. enum sde_clk_ctrl_type clk_ctrl, bool *status);
  138. /**
  139. * setup_vsync_source - setup vsync source configuration details
  140. * @mdp: mdp top context driver
  141. * @cfg: vsync source selection configuration
  142. */
  143. void (*setup_vsync_source)(struct sde_hw_mdp *mdp,
  144. struct sde_vsync_source_cfg *cfg);
  145. /**
  146. * reset_ubwc - reset top level UBWC configuration
  147. * @mdp: mdp top context driver
  148. * @m: pointer to mdss catalog data
  149. */
  150. void (*reset_ubwc)(struct sde_hw_mdp *mdp, struct sde_mdss_cfg *m);
  151. /**
  152. * intf_audio_select - select the external interface for audio
  153. * @mdp: mdp top context driver
  154. */
  155. void (*intf_audio_select)(struct sde_hw_mdp *mdp);
  156. /**
  157. * set_mdp_hw_events - enable qdss hardware events for mdp
  158. * @mdp: mdp top context driver
  159. * @enable: enable/disable hw events
  160. */
  161. void (*set_mdp_hw_events)(struct sde_hw_mdp *mdp, bool enable);
  162. /**
  163. * set_cwb_ppb_cntl - select the data point for CWB
  164. * @mdp: mdp top context driver
  165. * @dual: indicates if dual pipe line needs to be programmed
  166. * @dspp_out : true if dspp output required. LM is default tap point
  167. */
  168. void (*set_cwb_ppb_cntl)(struct sde_hw_mdp *mdp,
  169. bool dual, bool dspp_out);
  170. /**
  171. * set_hdr_plus_metadata - program the dynamic hdr metadata
  172. * @mdp: mdp top context driver
  173. * @payload: pointer to payload data
  174. * @len: size of the valid data within payload
  175. * @stream_id: stream ID for MST (0 or 1)
  176. */
  177. void (*set_hdr_plus_metadata)(struct sde_hw_mdp *mdp,
  178. u8 *payload, u32 len, u32 stream_id);
  179. /**
  180. * get_autorefresh_status - get autorefresh status
  181. * @mdp: mdp top context driver
  182. * @intf_idx: intf block index for relative information
  183. */
  184. u32 (*get_autorefresh_status)(struct sde_hw_mdp *mdp,
  185. u32 intf_idx);
  186. /**
  187. * setup_hw_fences - configure hw fences top registers
  188. * @mdp: mdp top context driver
  189. * @protocol_id: ipcc protocol id
  190. * @ipcc_base_addr: base address for ipcc reg block
  191. */
  192. void (*setup_hw_fences)(struct sde_hw_mdp *mdp, u32 protocol_id,
  193. unsigned long ipcc_base_addr);
  194. /**
  195. * hw_fence_input_status - get hw_fence input fence timestamps and clear them
  196. * @mdp: mdp top context driver
  197. * @s_val: pointer to start timestamp value to populate
  198. * @e_val: pointer to end timestamp value to populate
  199. */
  200. void (*hw_fence_input_status)(struct sde_hw_mdp *mdp, u64 *s_val, u64 *e_val);
  201. /**
  202. * hw_fence_input_timestamp_ctrl - enable or clear input fence timestamps
  203. * @mdp: mdp top context driver
  204. * @enable: indicates if timestamps should be enabled
  205. * @enable: indicates if timestamps should be cleared
  206. */
  207. void (*hw_fence_input_timestamp_ctrl)(struct sde_hw_mdp *mdp, bool enable, bool clear);
  208. };
  209. struct sde_hw_mdp {
  210. struct sde_hw_blk_reg_map hw;
  211. /* top */
  212. enum sde_mdp idx;
  213. const struct sde_mdp_cfg *caps;
  214. /* ops */
  215. struct sde_hw_mdp_ops ops;
  216. };
  217. /**
  218. * struct sde_hw_sid_ops - callback functions for SID HW programming
  219. */
  220. struct sde_hw_sid_ops {
  221. /**
  222. * set_vm_sid - programs SID HW during VM transition
  223. * @sid: sde_hw_sid passed from kms
  224. * @vm: vm id to set for SIDs
  225. * @m: Pointer to mdss catalog data
  226. */
  227. void (*set_vm_sid)(struct sde_hw_sid *sid, u32 vm,
  228. struct sde_mdss_cfg *m);
  229. };
  230. struct sde_hw_sid {
  231. /* rotator base */
  232. struct sde_hw_blk_reg_map hw;
  233. /* ops */
  234. struct sde_hw_sid_ops ops;
  235. };
  236. /**
  237. * sde_hw_sid_init - initialize the sid blk reg map
  238. * @addr: Mapped register io address
  239. * @sid_len: Length of block
  240. * @m: Pointer to mdss catalog data
  241. */
  242. struct sde_hw_sid *sde_hw_sid_init(void __iomem *addr,
  243. u32 sid_len, const struct sde_mdss_cfg *m);
  244. /**
  245. * sde_hw_set_rotator_sid - set sid values for rotator
  246. * sid: sde_hw_sid passed from kms
  247. */
  248. void sde_hw_set_rotator_sid(struct sde_hw_sid *sid);
  249. /**
  250. * sde_hw_set_sspp_sid - set sid values for the pipes
  251. * sid: sde_hw_sid passed from kms
  252. * pipe: sspp id
  253. * vm: vm id to set for SIDs
  254. * @m: Pointer to mdss catalog data
  255. */
  256. void sde_hw_set_sspp_sid(struct sde_hw_sid *sid, u32 pipe, u32 vm, struct sde_mdss_cfg *m);
  257. /**
  258. * sde_hw_mdptop_init - initializes the top driver for the passed idx
  259. * @idx: Interface index for which driver object is required
  260. * @addr: Mapped register io address of MDP
  261. * @m: Pointer to mdss catalog data
  262. */
  263. struct sde_hw_mdp *sde_hw_mdptop_init(enum sde_mdp idx,
  264. void __iomem *addr,
  265. const struct sde_mdss_cfg *m);
  266. void sde_hw_mdp_destroy(struct sde_hw_mdp *mdp);
  267. #endif /*_SDE_HW_TOP_H */